blob: 5a72bdf5ad0385835f703e3d6d4e4391bc097b20 [file] [log] [blame]
Christoph Hellwig5f373962019-02-18 09:36:08 +01001// SPDX-License-Identifier: GPL-2.0
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002/*
3 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04004 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05005 */
6
David E. Boxdf4f9bc2020-07-09 11:43:33 -07007#include <linux/acpi.h>
Keith Buscha0a34082015-12-07 15:30:31 -07008#include <linux/aer.h>
Keith Busch181197752018-04-27 13:42:52 -06009#include <linux/async.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050010#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070011#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020012#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070013#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050014#include <linux/init.h>
15#include <linux/interrupt.h>
16#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050017#include <linux/mm.h>
18#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010019#include <linux/mutex.h>
Keith Buschd0877472017-09-15 13:05:38 -040020#include <linux/once.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050021#include <linux/pci.h>
Keith Buschd916b1b2019-05-23 09:27:35 -060022#include <linux/suspend.h>
Keith Busche1e5e562015-02-19 13:39:03 -070023#include <linux/t10-pi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050024#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080025#include <linux/io-64-nonatomic-lo-hi.h>
Klaus Jensen20d3bb92021-01-15 07:30:46 +010026#include <linux/io-64-nonatomic-hi-lo.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070027#include <linux/sed-opal.h>
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -060028#include <linux/pci-p2pdma.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090029
yupeng604c01d2018-12-18 17:59:53 +010030#include "trace.h"
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020031#include "nvme.h"
32
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +100033#define SQ_SIZE(q) ((q)->q_depth << (q)->sqes)
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +100034#define CQ_SIZE(q) ((q)->q_depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070035
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070036#define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050037
Jens Axboe943e9422018-06-21 09:49:37 -060038/*
39 * These can be higher, but we need to ensure that any command doesn't
40 * require an sg allocation that needs more than a page of data.
41 */
42#define NVME_MAX_KB_SZ 4096
43#define NVME_MAX_SEGS 127
44
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050045static int use_threaded_interrupts;
46module_param(use_threaded_interrupts, int, 0);
47
Jon Derrick8ffaadf2015-07-20 10:14:09 -060048static bool use_cmb_sqes = true;
Keith Busch69f4eb92018-06-06 08:13:09 -060049module_param(use_cmb_sqes, bool, 0444);
Jon Derrick8ffaadf2015-07-20 10:14:09 -060050MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
51
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020052static unsigned int max_host_mem_size_mb = 128;
53module_param(max_host_mem_size_mb, uint, 0444);
54MODULE_PARM_DESC(max_host_mem_size_mb,
55 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050056
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070057static unsigned int sgl_threshold = SZ_32K;
58module_param(sgl_threshold, uint, 0644);
59MODULE_PARM_DESC(sgl_threshold,
60 "Use SGLs when average request segment size is larger or equal to "
61 "this size. Use 0 to disable SGLs.");
62
weiping zhangb27c1e62017-07-10 16:46:59 +080063static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
64static const struct kernel_param_ops io_queue_depth_ops = {
65 .set = io_queue_depth_set,
Chaitanya Kulkarni61f3b892020-06-17 10:05:13 +020066 .get = param_get_uint,
weiping zhangb27c1e62017-07-10 16:46:59 +080067};
68
Chaitanya Kulkarni61f3b892020-06-17 10:05:13 +020069static unsigned int io_queue_depth = 1024;
weiping zhangb27c1e62017-07-10 16:46:59 +080070module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
71MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
72
Weiping Zhang9c9e76d2020-05-09 14:22:08 +080073static int io_queue_count_set(const char *val, const struct kernel_param *kp)
74{
75 unsigned int n;
76 int ret;
77
78 ret = kstrtouint(val, 10, &n);
79 if (ret != 0 || n > num_possible_cpus())
80 return -EINVAL;
81 return param_set_uint(val, kp);
82}
83
84static const struct kernel_param_ops io_queue_count_ops = {
85 .set = io_queue_count_set,
86 .get = param_get_uint,
87};
88
Keith Busch3f68baf2019-12-07 01:51:54 +090089static unsigned int write_queues;
Weiping Zhang9c9e76d2020-05-09 14:22:08 +080090module_param_cb(write_queues, &io_queue_count_ops, &write_queues, 0644);
Jens Axboe3b6592f2018-10-31 08:36:31 -060091MODULE_PARM_DESC(write_queues,
92 "Number of queues to use for writes. If not set, reads and writes "
93 "will share a queue set.");
94
Keith Busch3f68baf2019-12-07 01:51:54 +090095static unsigned int poll_queues;
Weiping Zhang9c9e76d2020-05-09 14:22:08 +080096module_param_cb(poll_queues, &io_queue_count_ops, &poll_queues, 0644);
Jens Axboe4b04cc62018-11-05 12:44:33 -070097MODULE_PARM_DESC(poll_queues, "Number of queues to use for polled IO.");
98
David E. Boxdf4f9bc2020-07-09 11:43:33 -070099static bool noacpi;
100module_param(noacpi, bool, 0444);
101MODULE_PARM_DESC(noacpi, "disable acpi bios quirks");
102
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100103struct nvme_dev;
104struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -0700105
Keith Buscha5cdb682016-01-12 14:41:18 -0700106static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Busch8fae2682019-01-04 15:04:33 -0700107static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode);
Keith Buschd4b4ff82013-12-10 13:10:37 -0700108
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500109/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100110 * Represents an NVM Express device. Each nvme_dev is a PCI function.
111 */
112struct nvme_dev {
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200113 struct nvme_queue *queues;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100114 struct blk_mq_tag_set tagset;
115 struct blk_mq_tag_set admin_tagset;
116 u32 __iomem *dbs;
117 struct device *dev;
118 struct dma_pool *prp_page_pool;
119 struct dma_pool *prp_small_pool;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100120 unsigned online_queues;
121 unsigned max_qid;
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100122 unsigned io_queues[HCTX_MAX_TYPES];
Keith Busch22b55602018-04-12 09:16:10 -0600123 unsigned int num_vecs;
John Garry7442ddc2020-08-14 23:34:25 +0800124 u32 q_depth;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000125 int io_sqes;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100126 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100127 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +0800128 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +0100129 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +0100130 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100131 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100132 u64 cmb_size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -0600133 bool cmb_use_sqes;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100134 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -0600135 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100136 struct nvme_ctrl ctrl;
Keith Buschd916b1b2019-05-23 09:27:35 -0600137 u32 last_ps;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200138
Jens Axboe943e9422018-06-21 09:49:37 -0600139 mempool_t *iod_mempool;
140
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200141 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -0300142 u32 *dbbuf_dbs;
143 dma_addr_t dbbuf_dbs_dma_addr;
144 u32 *dbbuf_eis;
145 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200146
147 /* host memory buffer support: */
148 u64 host_mem_size;
149 u32 nr_host_mem_descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +0200150 dma_addr_t host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200151 struct nvme_host_mem_buf_desc *host_mem_descs;
152 void **host_mem_desc_bufs;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800153 unsigned int nr_allocated_queues;
154 unsigned int nr_write_queues;
155 unsigned int nr_poll_queues;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500156};
157
weiping zhangb27c1e62017-07-10 16:46:59 +0800158static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
159{
Chaitanya Kulkarni61f3b892020-06-17 10:05:13 +0200160 int ret;
John Garry7442ddc2020-08-14 23:34:25 +0800161 u32 n;
weiping zhangb27c1e62017-07-10 16:46:59 +0800162
John Garry7442ddc2020-08-14 23:34:25 +0800163 ret = kstrtou32(val, 10, &n);
weiping zhangb27c1e62017-07-10 16:46:59 +0800164 if (ret != 0 || n < 2)
165 return -EINVAL;
166
John Garry7442ddc2020-08-14 23:34:25 +0800167 return param_set_uint(val, kp);
weiping zhangb27c1e62017-07-10 16:46:59 +0800168}
169
Helen Koikef9f38e32017-04-10 12:51:07 -0300170static inline unsigned int sq_idx(unsigned int qid, u32 stride)
171{
172 return qid * 2 * stride;
173}
174
175static inline unsigned int cq_idx(unsigned int qid, u32 stride)
176{
177 return (qid * 2 + 1) * stride;
178}
179
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100180static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
181{
182 return container_of(ctrl, struct nvme_dev, ctrl);
183}
184
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500185/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500186 * An NVM Express queue. Each device has at least two (one for admin
187 * commands and one for I/O commands).
188 */
189struct nvme_queue {
Matthew Wilcox091b6092011-02-10 09:56:01 -0500190 struct nvme_dev *dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200191 spinlock_t sq_lock;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000192 void *sq_cmds;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +0100193 /* only used for poll queues: */
194 spinlock_t cq_poll_lock ____cacheline_aligned_in_smp;
Keith Busch74943d42020-04-28 07:21:56 -0700195 struct nvme_completion *cqes;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500196 dma_addr_t sq_dma_addr;
197 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500198 u32 __iomem *q_db;
John Garry7442ddc2020-08-14 23:34:25 +0800199 u32 q_depth;
Keith Busch7c349dd2019-03-08 10:43:06 -0700200 u16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500201 u16 sq_tail;
Keith Busch38210802020-10-30 10:28:54 -0700202 u16 last_sq_tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500203 u16 cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700204 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400205 u8 cq_phase;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000206 u8 sqes;
Christoph Hellwig4e224102018-12-02 17:46:17 +0100207 unsigned long flags;
208#define NVMEQ_ENABLED 0
Christoph Hellwig63223072018-12-02 17:46:18 +0100209#define NVMEQ_SQ_CMB 1
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100210#define NVMEQ_DELETE_ERROR 2
Keith Busch7c349dd2019-03-08 10:43:06 -0700211#define NVMEQ_POLLED 3
Helen Koikef9f38e32017-04-10 12:51:07 -0300212 u32 *dbbuf_sq_db;
213 u32 *dbbuf_cq_db;
214 u32 *dbbuf_sq_ei;
215 u32 *dbbuf_cq_ei;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100216 struct completion delete_done;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500217};
218
219/*
Christoph Hellwig9b048112019-03-03 08:04:01 -0700220 * The nvme_iod describes the data in an I/O.
221 *
222 * The sg pointer contains the list of PRP/SGL chunk allocations in addition
223 * to the actual struct scatterlist.
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200224 */
225struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800226 struct nvme_request req;
Keith Buschaf7fae82021-03-17 13:37:02 -0700227 struct nvme_command cmd;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100228 struct nvme_queue *nvmeq;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700229 bool use_sgl;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100230 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200231 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200232 int nents; /* Used in scatterlist */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200233 dma_addr_t first_dma;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700234 unsigned int dma_len; /* length of single DMA segment mapping */
Christoph Hellwig783b94b2019-03-03 08:19:18 -0700235 dma_addr_t meta_dma;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100236 struct scatterlist *sg;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500237};
238
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800239static inline unsigned int nvme_dbbuf_size(struct nvme_dev *dev)
Jens Axboe3b6592f2018-10-31 08:36:31 -0600240{
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800241 return dev->nr_allocated_queues * 8 * dev->db_stride;
Helen Koikef9f38e32017-04-10 12:51:07 -0300242}
243
244static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
245{
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800246 unsigned int mem_size = nvme_dbbuf_size(dev);
Helen Koikef9f38e32017-04-10 12:51:07 -0300247
248 if (dev->dbbuf_dbs)
249 return 0;
250
251 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
252 &dev->dbbuf_dbs_dma_addr,
253 GFP_KERNEL);
254 if (!dev->dbbuf_dbs)
255 return -ENOMEM;
256 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
257 &dev->dbbuf_eis_dma_addr,
258 GFP_KERNEL);
259 if (!dev->dbbuf_eis) {
260 dma_free_coherent(dev->dev, mem_size,
261 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
262 dev->dbbuf_dbs = NULL;
263 return -ENOMEM;
264 }
265
266 return 0;
267}
268
269static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
270{
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800271 unsigned int mem_size = nvme_dbbuf_size(dev);
Helen Koikef9f38e32017-04-10 12:51:07 -0300272
273 if (dev->dbbuf_dbs) {
274 dma_free_coherent(dev->dev, mem_size,
275 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
276 dev->dbbuf_dbs = NULL;
277 }
278 if (dev->dbbuf_eis) {
279 dma_free_coherent(dev->dev, mem_size,
280 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
281 dev->dbbuf_eis = NULL;
282 }
283}
284
285static void nvme_dbbuf_init(struct nvme_dev *dev,
286 struct nvme_queue *nvmeq, int qid)
287{
288 if (!dev->dbbuf_dbs || !qid)
289 return;
290
291 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
292 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
293 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
294 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
295}
296
Minwoo Im0f0d2c82020-11-05 23:28:47 +0900297static void nvme_dbbuf_free(struct nvme_queue *nvmeq)
298{
299 if (!nvmeq->qid)
300 return;
301
302 nvmeq->dbbuf_sq_db = NULL;
303 nvmeq->dbbuf_cq_db = NULL;
304 nvmeq->dbbuf_sq_ei = NULL;
305 nvmeq->dbbuf_cq_ei = NULL;
306}
307
Helen Koikef9f38e32017-04-10 12:51:07 -0300308static void nvme_dbbuf_set(struct nvme_dev *dev)
309{
310 struct nvme_command c;
Minwoo Im0f0d2c82020-11-05 23:28:47 +0900311 unsigned int i;
Helen Koikef9f38e32017-04-10 12:51:07 -0300312
313 if (!dev->dbbuf_dbs)
314 return;
315
316 memset(&c, 0, sizeof(c));
317 c.dbbuf.opcode = nvme_admin_dbbuf;
318 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
319 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
320
321 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200322 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300323 /* Free memory and continue on */
324 nvme_dbbuf_dma_free(dev);
Minwoo Im0f0d2c82020-11-05 23:28:47 +0900325
326 for (i = 1; i <= dev->online_queues; i++)
327 nvme_dbbuf_free(&dev->queues[i]);
Helen Koikef9f38e32017-04-10 12:51:07 -0300328 }
329}
330
331static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
332{
333 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
334}
335
336/* Update dbbuf and return true if an MMIO is required */
337static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
338 volatile u32 *dbbuf_ei)
339{
340 if (dbbuf_db) {
341 u16 old_value;
342
343 /*
344 * Ensure that the queue is written before updating
345 * the doorbell in memory
346 */
347 wmb();
348
349 old_value = *dbbuf_db;
350 *dbbuf_db = value;
351
Michal Wnukowskif1ed3df2018-08-15 15:51:57 -0700352 /*
353 * Ensure that the doorbell is updated before reading the event
354 * index from memory. The controller needs to provide similar
355 * ordering to ensure the envent index is updated before reading
356 * the doorbell.
357 */
358 mb();
359
Helen Koikef9f38e32017-04-10 12:51:07 -0300360 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
361 return false;
362 }
363
364 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500365}
366
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700367/*
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700368 * Will slightly overestimate the number of pages needed. This is OK
369 * as it only leads to a small amount of wasted memory for the lifetime of
370 * the I/O.
371 */
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200372static int nvme_pci_npages_prp(void)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700373{
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200374 unsigned nprps = DIV_ROUND_UP(NVME_MAX_KB_SZ + NVME_CTRL_PAGE_SIZE,
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700375 NVME_CTRL_PAGE_SIZE);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700376 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
377}
378
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700379/*
380 * Calculates the number of pages needed for the SGL segments. For example a 4k
381 * page can accommodate 256 SGL descriptors.
382 */
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200383static int nvme_pci_npages_sgl(void)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100384{
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200385 return DIV_ROUND_UP(NVME_MAX_SEGS * sizeof(struct nvme_sgl_desc),
386 PAGE_SIZE);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100387}
388
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200389static size_t nvme_pci_iod_alloc_size(void)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700390{
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200391 size_t npages = max(nvme_pci_npages_prp(), nvme_pci_npages_sgl());
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700392
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200393 return sizeof(__le64 *) * npages +
394 sizeof(struct scatterlist) * NVME_MAX_SEGS;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700395}
396
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700397static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
398 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500399{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700400 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200401 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700402
Keith Busch42483222015-06-01 09:29:54 -0600403 WARN_ON(hctx_idx != 0);
404 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
Keith Busch42483222015-06-01 09:29:54 -0600405
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700406 hctx->driver_data = nvmeq;
407 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500408}
409
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700410static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
411 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500412{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700413 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200414 struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500415
Keith Busch42483222015-06-01 09:29:54 -0600416 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700417 hctx->driver_data = nvmeq;
418 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500419}
420
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600421static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
422 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500423{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600424 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100425 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200426 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200427 struct nvme_queue *nvmeq = &dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700428
429 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100430 iod->nvmeq = nvmeq;
Sagi Grimberg59e29ce2018-06-29 16:50:00 -0600431
432 nvme_req(req)->ctrl = &dev->ctrl;
Keith Buschf4b9e6c2021-03-17 13:37:03 -0700433 nvme_req(req)->cmd = &iod->cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700434 return 0;
435}
436
Jens Axboe3b6592f2018-10-31 08:36:31 -0600437static int queue_irq_offset(struct nvme_dev *dev)
438{
439 /* if we have more than 1 vec, admin queue offsets us by 1 */
440 if (dev->num_vecs > 1)
441 return 1;
442
443 return 0;
444}
445
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200446static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
447{
448 struct nvme_dev *dev = set->driver_data;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600449 int i, qoff, offset;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200450
Jens Axboe3b6592f2018-10-31 08:36:31 -0600451 offset = queue_irq_offset(dev);
452 for (i = 0, qoff = 0; i < set->nr_maps; i++) {
453 struct blk_mq_queue_map *map = &set->map[i];
454
455 map->nr_queues = dev->io_queues[i];
456 if (!map->nr_queues) {
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100457 BUG_ON(i == HCTX_TYPE_DEFAULT);
Christoph Hellwig7e849dd2018-12-17 12:16:27 +0100458 continue;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600459 }
460
Jens Axboe4b04cc62018-11-05 12:44:33 -0700461 /*
462 * The poll queue(s) doesn't have an IRQ (and hence IRQ
463 * affinity), so use the regular blk-mq cpu mapping
464 */
Jens Axboe3b6592f2018-10-31 08:36:31 -0600465 map->queue_offset = qoff;
Keith Buschcb9e0e52019-05-21 10:56:43 -0600466 if (i != HCTX_TYPE_POLL && offset)
Jens Axboe4b04cc62018-11-05 12:44:33 -0700467 blk_mq_pci_map_queues(map, to_pci_dev(dev->dev), offset);
468 else
469 blk_mq_map_queues(map);
Jens Axboe3b6592f2018-10-31 08:36:31 -0600470 qoff += map->nr_queues;
471 offset += map->nr_queues;
472 }
473
474 return 0;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200475}
476
Keith Busch38210802020-10-30 10:28:54 -0700477/*
478 * Write sq tail if we are asked to, or if the next command would wrap.
479 */
480static inline void nvme_write_sq_db(struct nvme_queue *nvmeq, bool write_sq)
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700481{
Keith Busch38210802020-10-30 10:28:54 -0700482 if (!write_sq) {
483 u16 next_tail = nvmeq->sq_tail + 1;
484
485 if (next_tail == nvmeq->q_depth)
486 next_tail = 0;
487 if (next_tail != nvmeq->last_sq_tail)
488 return;
489 }
490
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700491 if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
492 nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
493 writel(nvmeq->sq_tail, nvmeq->q_db);
Keith Busch38210802020-10-30 10:28:54 -0700494 nvmeq->last_sq_tail = nvmeq->sq_tail;
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700495}
496
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500497/**
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200498 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500499 * @nvmeq: The queue to use
500 * @cmd: The command to send
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700501 * @write_sq: whether to write to the SQ doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500502 */
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700503static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd,
504 bool write_sq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500505{
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200506 spin_lock(&nvmeq->sq_lock);
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000507 memcpy(nvmeq->sq_cmds + (nvmeq->sq_tail << nvmeq->sqes),
508 cmd, sizeof(*cmd));
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200509 if (++nvmeq->sq_tail == nvmeq->q_depth)
510 nvmeq->sq_tail = 0;
Keith Busch38210802020-10-30 10:28:54 -0700511 nvme_write_sq_db(nvmeq, write_sq);
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700512 spin_unlock(&nvmeq->sq_lock);
513}
514
515static void nvme_commit_rqs(struct blk_mq_hw_ctx *hctx)
516{
517 struct nvme_queue *nvmeq = hctx->driver_data;
518
519 spin_lock(&nvmeq->sq_lock);
Keith Busch38210802020-10-30 10:28:54 -0700520 if (nvmeq->sq_tail != nvmeq->last_sq_tail)
521 nvme_write_sq_db(nvmeq, true);
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200522 spin_unlock(&nvmeq->sq_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500523}
524
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700525static void **nvme_pci_iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700526{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100527 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700528 return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700529}
530
Minwoo Im955b1b52017-12-20 16:30:50 +0900531static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
532{
533 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Keith Busch20469a32018-01-17 22:04:37 +0100534 int nseg = blk_rq_nr_phys_segments(req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900535 unsigned int avg_seg_size;
536
Keith Busch20469a32018-01-17 22:04:37 +0100537 avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
Minwoo Im955b1b52017-12-20 16:30:50 +0900538
539 if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
540 return false;
541 if (!iod->nvmeq->qid)
542 return false;
543 if (!sgl_threshold || avg_seg_size < sgl_threshold)
544 return false;
545 return true;
546}
547
Christoph Hellwig9275c202021-01-20 09:33:52 +0100548static void nvme_free_prps(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500549{
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700550 const int last_prp = NVME_CTRL_PAGE_SIZE / sizeof(__le64) - 1;
Christoph Hellwig9275c202021-01-20 09:33:52 +0100551 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
552 dma_addr_t dma_addr = iod->first_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500553 int i;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500554
Christoph Hellwig9275c202021-01-20 09:33:52 +0100555 for (i = 0; i < iod->npages; i++) {
556 __le64 *prp_list = nvme_pci_iod_list(req)[i];
557 dma_addr_t next_dma_addr = le64_to_cpu(prp_list[last_prp]);
558
559 dma_pool_free(dev->prp_page_pool, prp_list, dma_addr);
560 dma_addr = next_dma_addr;
Christoph Hellwig7fe07d12019-03-03 08:15:19 -0700561 }
562
Christoph Hellwig9275c202021-01-20 09:33:52 +0100563}
564
565static void nvme_free_sgls(struct nvme_dev *dev, struct request *req)
566{
567 const int last_sg = SGES_PER_PAGE - 1;
568 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
569 dma_addr_t dma_addr = iod->first_dma;
570 int i;
571
572 for (i = 0; i < iod->npages; i++) {
573 struct nvme_sgl_desc *sg_list = nvme_pci_iod_list(req)[i];
574 dma_addr_t next_dma_addr = le64_to_cpu((sg_list[last_sg]).addr);
575
576 dma_pool_free(dev->prp_page_pool, sg_list, dma_addr);
577 dma_addr = next_dma_addr;
578 }
579
580}
581
582static void nvme_unmap_sg(struct nvme_dev *dev, struct request *req)
583{
584 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700585
Logan Gunthorpe7f73eac2019-08-12 11:30:43 -0600586 if (is_pci_p2pdma_page(sg_page(iod->sg)))
587 pci_p2pdma_unmap_sg(dev->dev, iod->sg, iod->nents,
588 rq_dma_dir(req));
589 else
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700590 dma_unmap_sg(dev->dev, iod->sg, iod->nents, rq_dma_dir(req));
Christoph Hellwig9275c202021-01-20 09:33:52 +0100591}
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700592
Christoph Hellwig9275c202021-01-20 09:33:52 +0100593static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
594{
595 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700596
Christoph Hellwig9275c202021-01-20 09:33:52 +0100597 if (iod->dma_len) {
598 dma_unmap_page(dev->dev, iod->first_dma, iod->dma_len,
599 rq_dma_dir(req));
600 return;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500601 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700602
Christoph Hellwig9275c202021-01-20 09:33:52 +0100603 WARN_ON_ONCE(!iod->nents);
604
605 nvme_unmap_sg(dev, req);
606 if (iod->npages == 0)
607 dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
608 iod->first_dma);
609 else if (iod->use_sgl)
610 nvme_free_sgls(dev, req);
611 else
612 nvme_free_prps(dev, req);
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -0700613 mempool_free(iod->sg, dev->iod_mempool);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600614}
615
Keith Buschd0877472017-09-15 13:05:38 -0400616static void nvme_print_sgl(struct scatterlist *sgl, int nents)
617{
618 int i;
619 struct scatterlist *sg;
620
621 for_each_sg(sgl, sg, nents, i) {
622 dma_addr_t phys = sg_phys(sg);
623 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
624 "dma_address:%pad dma_length:%d\n",
625 i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
626 sg_dma_len(sg));
627 }
628}
629
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700630static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
631 struct request *req, struct nvme_rw_command *cmnd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500632{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100633 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500634 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100635 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500636 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500637 int dma_len = sg_dma_len(sg);
638 u64 dma_addr = sg_dma_address(sg);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700639 int offset = dma_addr & (NVME_CTRL_PAGE_SIZE - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500640 __le64 *prp_list;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700641 void **list = nvme_pci_iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500642 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500643 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500644
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700645 length -= (NVME_CTRL_PAGE_SIZE - offset);
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200646 if (length <= 0) {
647 iod->first_dma = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700648 goto done;
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200649 }
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500650
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700651 dma_len -= (NVME_CTRL_PAGE_SIZE - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500652 if (dma_len) {
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700653 dma_addr += (NVME_CTRL_PAGE_SIZE - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500654 } else {
655 sg = sg_next(sg);
656 dma_addr = sg_dma_address(sg);
657 dma_len = sg_dma_len(sg);
658 }
659
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700660 if (length <= NVME_CTRL_PAGE_SIZE) {
Keith Buschedd10d32014-04-03 16:45:23 -0600661 iod->first_dma = dma_addr;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700662 goto done;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500663 }
664
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700665 nprps = DIV_ROUND_UP(length, NVME_CTRL_PAGE_SIZE);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500666 if (nprps <= (256 / 8)) {
667 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500668 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500669 } else {
670 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500671 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500672 }
673
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200674 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400675 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600676 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500677 iod->npages = -1;
Keith Busch86eea282017-07-12 15:59:07 -0400678 return BLK_STS_RESOURCE;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400679 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500680 list[0] = prp_list;
681 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500682 i = 0;
683 for (;;) {
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700684 if (i == NVME_CTRL_PAGE_SIZE >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500685 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200686 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500687 if (!prp_list)
Christoph Hellwigfa073212021-01-20 09:35:01 +0100688 goto free_prps;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500689 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400690 prp_list[0] = old_prp_list[i - 1];
691 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
692 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500693 }
694 prp_list[i++] = cpu_to_le64(dma_addr);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700695 dma_len -= NVME_CTRL_PAGE_SIZE;
696 dma_addr += NVME_CTRL_PAGE_SIZE;
697 length -= NVME_CTRL_PAGE_SIZE;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500698 if (length <= 0)
699 break;
700 if (dma_len > 0)
701 continue;
Keith Busch86eea282017-07-12 15:59:07 -0400702 if (unlikely(dma_len < 0))
703 goto bad_sgl;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500704 sg = sg_next(sg);
705 dma_addr = sg_dma_address(sg);
706 dma_len = sg_dma_len(sg);
707 }
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700708done:
709 cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
710 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
Keith Busch86eea282017-07-12 15:59:07 -0400711 return BLK_STS_OK;
Christoph Hellwigfa073212021-01-20 09:35:01 +0100712free_prps:
713 nvme_free_prps(dev, req);
714 return BLK_STS_RESOURCE;
715bad_sgl:
Keith Buschd0877472017-09-15 13:05:38 -0400716 WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
717 "Invalid SGL for payload:%d nents:%d\n",
718 blk_rq_payload_bytes(req), iod->nents);
Keith Busch86eea282017-07-12 15:59:07 -0400719 return BLK_STS_IOERR;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500720}
721
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700722static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
723 struct scatterlist *sg)
724{
725 sge->addr = cpu_to_le64(sg_dma_address(sg));
726 sge->length = cpu_to_le32(sg_dma_len(sg));
727 sge->type = NVME_SGL_FMT_DATA_DESC << 4;
728}
729
730static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
731 dma_addr_t dma_addr, int entries)
732{
733 sge->addr = cpu_to_le64(dma_addr);
734 if (entries < SGES_PER_PAGE) {
735 sge->length = cpu_to_le32(entries * sizeof(*sge));
736 sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
737 } else {
738 sge->length = cpu_to_le32(PAGE_SIZE);
739 sge->type = NVME_SGL_FMT_SEG_DESC << 4;
740 }
741}
742
743static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100744 struct request *req, struct nvme_rw_command *cmd, int entries)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700745{
746 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700747 struct dma_pool *pool;
748 struct nvme_sgl_desc *sg_list;
749 struct scatterlist *sg = iod->sg;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700750 dma_addr_t sgl_dma;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100751 int i = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700752
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700753 /* setting the transfer type as SGL */
754 cmd->flags = NVME_CMD_SGL_METABUF;
755
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100756 if (entries == 1) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700757 nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
758 return BLK_STS_OK;
759 }
760
761 if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
762 pool = dev->prp_small_pool;
763 iod->npages = 0;
764 } else {
765 pool = dev->prp_page_pool;
766 iod->npages = 1;
767 }
768
769 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
770 if (!sg_list) {
771 iod->npages = -1;
772 return BLK_STS_RESOURCE;
773 }
774
775 nvme_pci_iod_list(req)[0] = sg_list;
776 iod->first_dma = sgl_dma;
777
778 nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
779
780 do {
781 if (i == SGES_PER_PAGE) {
782 struct nvme_sgl_desc *old_sg_desc = sg_list;
783 struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
784
785 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
786 if (!sg_list)
Christoph Hellwigfa073212021-01-20 09:35:01 +0100787 goto free_sgls;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700788
789 i = 0;
790 nvme_pci_iod_list(req)[iod->npages++] = sg_list;
791 sg_list[i++] = *link;
792 nvme_pci_sgl_set_seg(link, sgl_dma, entries);
793 }
794
795 nvme_pci_sgl_set_data(&sg_list[i++], sg);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700796 sg = sg_next(sg);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100797 } while (--entries > 0);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700798
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700799 return BLK_STS_OK;
Christoph Hellwigfa073212021-01-20 09:35:01 +0100800free_sgls:
801 nvme_free_sgls(dev, req);
802 return BLK_STS_RESOURCE;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700803}
804
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700805static blk_status_t nvme_setup_prp_simple(struct nvme_dev *dev,
806 struct request *req, struct nvme_rw_command *cmnd,
807 struct bio_vec *bv)
808{
809 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700810 unsigned int offset = bv->bv_offset & (NVME_CTRL_PAGE_SIZE - 1);
811 unsigned int first_prp_len = NVME_CTRL_PAGE_SIZE - offset;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700812
813 iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
814 if (dma_mapping_error(dev->dev, iod->first_dma))
815 return BLK_STS_RESOURCE;
816 iod->dma_len = bv->bv_len;
817
818 cmnd->dptr.prp1 = cpu_to_le64(iod->first_dma);
819 if (bv->bv_len > first_prp_len)
820 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma + first_prp_len);
Baolin Wang359c1f82020-07-03 10:49:24 +0800821 return BLK_STS_OK;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700822}
823
Christoph Hellwig29791052019-03-05 05:54:18 -0700824static blk_status_t nvme_setup_sgl_simple(struct nvme_dev *dev,
825 struct request *req, struct nvme_rw_command *cmnd,
826 struct bio_vec *bv)
827{
828 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
829
830 iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
831 if (dma_mapping_error(dev->dev, iod->first_dma))
832 return BLK_STS_RESOURCE;
833 iod->dma_len = bv->bv_len;
834
Klaus Birkelund Jensen049bf372019-04-30 18:53:29 +0200835 cmnd->flags = NVME_CMD_SGL_METABUF;
Christoph Hellwig29791052019-03-05 05:54:18 -0700836 cmnd->dptr.sgl.addr = cpu_to_le64(iod->first_dma);
837 cmnd->dptr.sgl.length = cpu_to_le32(iod->dma_len);
838 cmnd->dptr.sgl.type = NVME_SGL_FMT_DATA_DESC << 4;
Baolin Wang359c1f82020-07-03 10:49:24 +0800839 return BLK_STS_OK;
Christoph Hellwig29791052019-03-05 05:54:18 -0700840}
841
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200842static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100843 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200844{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100845 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig70479b72019-03-05 05:59:02 -0700846 blk_status_t ret = BLK_STS_RESOURCE;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100847 int nr_mapped;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200848
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700849 if (blk_rq_nr_phys_segments(req) == 1) {
850 struct bio_vec bv = req_bvec(req);
851
852 if (!is_pci_p2pdma_page(bv.bv_page)) {
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700853 if (bv.bv_offset + bv.bv_len <= NVME_CTRL_PAGE_SIZE * 2)
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700854 return nvme_setup_prp_simple(dev, req,
855 &cmnd->rw, &bv);
Christoph Hellwig29791052019-03-05 05:54:18 -0700856
Niklas Cassele51183b2021-04-09 20:12:55 +0200857 if (iod->nvmeq->qid && sgl_threshold &&
Christoph Hellwig29791052019-03-05 05:54:18 -0700858 dev->ctrl.sgls & ((1 << 0) | (1 << 1)))
859 return nvme_setup_sgl_simple(dev, req,
860 &cmnd->rw, &bv);
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700861 }
862 }
863
864 iod->dma_len = 0;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -0700865 iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC);
866 if (!iod->sg)
867 return BLK_STS_RESOURCE;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700868 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwig70479b72019-03-05 05:59:02 -0700869 iod->nents = blk_rq_map_sg(req->q, req, iod->sg);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200870 if (!iod->nents)
Christoph Hellwigfa073212021-01-20 09:35:01 +0100871 goto out_free_sg;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200872
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600873 if (is_pci_p2pdma_page(sg_page(iod->sg)))
Logan Gunthorpe2b9f4bb2019-08-12 11:30:42 -0600874 nr_mapped = pci_p2pdma_map_sg_attrs(dev->dev, iod->sg,
875 iod->nents, rq_dma_dir(req), DMA_ATTR_NO_WARN);
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600876 else
877 nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents,
Christoph Hellwig70479b72019-03-05 05:59:02 -0700878 rq_dma_dir(req), DMA_ATTR_NO_WARN);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100879 if (!nr_mapped)
Christoph Hellwigfa073212021-01-20 09:35:01 +0100880 goto out_free_sg;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200881
Christoph Hellwig70479b72019-03-05 05:59:02 -0700882 iod->use_sgl = nvme_pci_use_sgls(dev, req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900883 if (iod->use_sgl)
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100884 ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700885 else
886 ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700887 if (ret != BLK_STS_OK)
Christoph Hellwigfa073212021-01-20 09:35:01 +0100888 goto out_unmap_sg;
889 return BLK_STS_OK;
890
891out_unmap_sg:
892 nvme_unmap_sg(dev, req);
893out_free_sg:
894 mempool_free(iod->sg, dev->iod_mempool);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200895 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200896}
897
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700898static blk_status_t nvme_map_metadata(struct nvme_dev *dev, struct request *req,
899 struct nvme_command *cmnd)
900{
901 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
902
903 iod->meta_dma = dma_map_bvec(dev->dev, rq_integrity_vec(req),
904 rq_dma_dir(req), 0);
905 if (dma_mapping_error(dev->dev, iod->meta_dma))
906 return BLK_STS_IOERR;
907 cmnd->rw.metadata = cpu_to_le64(iod->meta_dma);
Baolin Wang359c1f82020-07-03 10:49:24 +0800908 return BLK_STS_OK;
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700909}
910
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700911/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200912 * NOTE: ns is NULL when called on the admin queue.
913 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200914static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700915 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600916{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700917 struct nvme_ns *ns = hctx->queue->queuedata;
918 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200919 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700920 struct request *req = bd->rq;
Christoph Hellwig9b048112019-03-03 08:04:01 -0700921 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Keith Buschaf7fae82021-03-17 13:37:02 -0700922 struct nvme_command *cmnd = &iod->cmd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200923 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700924
Christoph Hellwig9b048112019-03-03 08:04:01 -0700925 iod->aborted = 0;
926 iod->npages = -1;
927 iod->nents = 0;
928
Jens Axboed1f06f42018-05-17 18:31:49 +0200929 /*
930 * We should not need to do this, but we're still using this to
931 * ensure we can drain requests on a dying queue.
932 */
Christoph Hellwig4e224102018-12-02 17:46:17 +0100933 if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags)))
Jens Axboed1f06f42018-05-17 18:31:49 +0200934 return BLK_STS_IOERR;
935
Tao Chiud4060d22021-04-26 10:53:55 +0800936 if (!nvme_check_ready(&dev->ctrl, req, true))
937 return nvme_fail_nonready_command(&dev->ctrl, req);
938
Keith Buschf4b9e6c2021-03-17 13:37:03 -0700939 ret = nvme_setup_cmd(ns, req);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200940 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100941 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600942
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200943 if (blk_rq_nr_phys_segments(req)) {
Keith Buschaf7fae82021-03-17 13:37:02 -0700944 ret = nvme_map_data(dev, req, cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200945 if (ret)
Christoph Hellwig9b048112019-03-03 08:04:01 -0700946 goto out_free_cmd;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200947 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700948
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700949 if (blk_integrity_rq(req)) {
Keith Buschaf7fae82021-03-17 13:37:02 -0700950 ret = nvme_map_metadata(dev, req, cmnd);
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700951 if (ret)
952 goto out_unmap_data;
953 }
954
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100955 blk_mq_start_request(req);
Keith Buschaf7fae82021-03-17 13:37:02 -0700956 nvme_submit_cmd(nvmeq, cmnd, bd->last);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200957 return BLK_STS_OK;
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700958out_unmap_data:
959 nvme_unmap_data(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700960out_free_cmd:
961 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200962 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500963}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500964
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200965static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100966{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100967 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700968 struct nvme_dev *dev = iod->nvmeq->dev;
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100969
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700970 if (blk_integrity_rq(req))
971 dma_unmap_page(dev->dev, iod->meta_dma,
972 rq_integrity_vec(req)->bv_len, rq_data_dir(req));
Christoph Hellwigb15c5922019-03-03 08:52:21 -0700973 if (blk_rq_nr_phys_segments(req))
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700974 nvme_unmap_data(dev, req);
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200975 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500976}
977
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100978/* We read the CQE phase first to check if the rest of the entry is valid */
Christoph Hellwig750dde42018-05-18 08:37:04 -0600979static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100980{
Keith Busch74943d42020-04-28 07:21:56 -0700981 struct nvme_completion *hcqe = &nvmeq->cqes[nvmeq->cq_head];
982
983 return (le16_to_cpu(READ_ONCE(hcqe->status)) & 1) == nvmeq->cq_phase;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100984}
985
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300986static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500987{
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300988 u16 head = nvmeq->cq_head;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500989
Keith Busch397c6992018-06-06 08:13:05 -0600990 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
991 nvmeq->dbbuf_cq_ei))
992 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300993}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500994
Christoph Hellwigcfa27352020-01-30 19:40:24 +0100995static inline struct blk_mq_tags *nvme_queue_tagset(struct nvme_queue *nvmeq)
996{
997 if (!nvmeq->qid)
998 return nvmeq->dev->admin_tagset.tags[0];
999 return nvmeq->dev->tagset.tags[nvmeq->qid - 1];
1000}
1001
Jens Axboe5cb525c2018-05-17 18:31:50 +02001002static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx)
Sagi Grimberg83a12fb2017-06-18 17:28:08 +03001003{
Keith Busch74943d42020-04-28 07:21:56 -07001004 struct nvme_completion *cqe = &nvmeq->cqes[idx];
Lalithambika Krishnakumar62df8012020-12-23 14:09:00 -08001005 __u16 command_id = READ_ONCE(cqe->command_id);
Sagi Grimberg83a12fb2017-06-18 17:28:08 +03001006 struct request *req;
1007
Sagi Grimberg83a12fb2017-06-18 17:28:08 +03001008 /*
1009 * AEN requests are special as they don't time out and can
1010 * survive any kind of queue freeze and often don't respond to
1011 * aborts. We don't even bother to allocate a struct request
1012 * for them but rather special case them here.
1013 */
Lalithambika Krishnakumar62df8012020-12-23 14:09:00 -08001014 if (unlikely(nvme_is_aen_req(nvmeq->qid, command_id))) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +03001015 nvme_complete_async_event(&nvmeq->dev->ctrl,
1016 cqe->status, &cqe->result);
1017 return;
1018 }
1019
Lalithambika Krishnakumar62df8012020-12-23 14:09:00 -08001020 req = blk_mq_tag_to_rq(nvme_queue_tagset(nvmeq), command_id);
Xianting Tian50b7c242020-09-22 14:25:17 +08001021 if (unlikely(!req)) {
1022 dev_warn(nvmeq->dev->ctrl.device,
1023 "invalid id %d completed on queue %d\n",
Lalithambika Krishnakumar62df8012020-12-23 14:09:00 -08001024 command_id, le16_to_cpu(cqe->sq_id));
Xianting Tian50b7c242020-09-22 14:25:17 +08001025 return;
1026 }
1027
yupeng604c01d2018-12-18 17:59:53 +01001028 trace_nvme_sq(req, cqe->sq_head, nvmeq->sq_tail);
Christoph Hellwig2eb81a32020-08-18 09:11:29 +02001029 if (!nvme_try_complete_req(req, cqe->status, cqe->result))
Christoph Hellwigff029452020-06-11 08:44:52 +02001030 nvme_pci_complete_rq(req);
Sagi Grimberg83a12fb2017-06-18 17:28:08 +03001031}
1032
Jens Axboe5cb525c2018-05-17 18:31:50 +02001033static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -07001034{
JK Kima0aac972021-06-17 15:02:17 +09001035 u32 tmp = nvmeq->cq_head + 1;
Alexey Dobriyana8de66392020-05-07 23:07:04 +03001036
1037 if (tmp == nvmeq->q_depth) {
Jens Axboe5cb525c2018-05-17 18:31:50 +02001038 nvmeq->cq_head = 0;
Alexey Dobriyane2a366a2020-02-28 21:45:19 +03001039 nvmeq->cq_phase ^= 1;
Alexey Dobriyana8de66392020-05-07 23:07:04 +03001040 } else {
1041 nvmeq->cq_head = tmp;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001042 }
Jens Axboe5cb525c2018-05-17 18:31:50 +02001043}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001044
Keith Busch324b4942020-03-02 08:56:53 -08001045static inline int nvme_process_cq(struct nvme_queue *nvmeq)
Jens Axboe5cb525c2018-05-17 18:31:50 +02001046{
Jens Axboe1052b8a2018-11-26 08:21:49 -07001047 int found = 0;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001048
Jens Axboe1052b8a2018-11-26 08:21:49 -07001049 while (nvme_cqe_pending(nvmeq)) {
Keith Buschbf392a52020-03-02 08:45:04 -08001050 found++;
Keith Buschb69e2ef2020-05-08 13:04:06 -07001051 /*
1052 * load-load control dependency between phase and the rest of
1053 * the cqe requires a full read memory barrier
1054 */
1055 dma_rmb();
Keith Busch324b4942020-03-02 08:56:53 -08001056 nvme_handle_cqe(nvmeq, nvmeq->cq_head);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001057 nvme_update_cq_head(nvmeq);
1058 }
Jens Axboe5cb525c2018-05-17 18:31:50 +02001059
Keith Busch324b4942020-03-02 08:56:53 -08001060 if (found)
Sagi Grimberg920d13a2017-06-18 17:28:09 +03001061 nvme_ring_cq_doorbell(nvmeq);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001062 return found;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001063}
1064
1065static irqreturn_t nvme_irq(int irq, void *data)
1066{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001067 struct nvme_queue *nvmeq = data;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001068
Keith Busch324b4942020-03-02 08:56:53 -08001069 if (nvme_process_cq(nvmeq))
Chaitanya Kulkarni05fae492021-02-23 12:47:41 -08001070 return IRQ_HANDLED;
1071 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001072}
1073
1074static irqreturn_t nvme_irq_check(int irq, void *data)
1075{
1076 struct nvme_queue *nvmeq = data;
Baolin Wang4e523542020-07-03 10:49:21 +08001077
Christoph Hellwig750dde42018-05-18 08:37:04 -06001078 if (nvme_cqe_pending(nvmeq))
Marta Rybczynskad783e0b2016-03-22 16:02:06 +01001079 return IRQ_WAKE_THREAD;
1080 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001081}
1082
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001083/*
Keith Buschfa059b82020-03-04 09:17:01 -08001084 * Poll for completions for any interrupt driven queue
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001085 * Can be called from any context.
1086 */
Keith Buschfa059b82020-03-04 09:17:01 -08001087static void nvme_poll_irqdisable(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -07001088{
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001089 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
Jens Axboea0fa9642015-11-03 20:37:26 -07001090
Keith Buschfa059b82020-03-04 09:17:01 -08001091 WARN_ON_ONCE(test_bit(NVMEQ_POLLED, &nvmeq->flags));
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001092
Keith Buschfa059b82020-03-04 09:17:01 -08001093 disable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
1094 nvme_process_cq(nvmeq);
1095 enable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
Jens Axboea0fa9642015-11-03 20:37:26 -07001096}
1097
Jens Axboe97431392018-11-16 09:48:21 -07001098static int nvme_poll(struct blk_mq_hw_ctx *hctx)
Keith Busch7776db12017-02-24 17:59:28 -05001099{
1100 struct nvme_queue *nvmeq = hctx->driver_data;
Jens Axboedabcefa2018-11-14 09:38:28 -07001101 bool found;
1102
1103 if (!nvme_cqe_pending(nvmeq))
1104 return 0;
1105
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001106 spin_lock(&nvmeq->cq_poll_lock);
Keith Busch324b4942020-03-02 08:56:53 -08001107 found = nvme_process_cq(nvmeq);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001108 spin_unlock(&nvmeq->cq_poll_lock);
Jens Axboedabcefa2018-11-14 09:38:28 -07001109
Jens Axboedabcefa2018-11-14 09:38:28 -07001110 return found;
1111}
1112
Keith Buschad22c352017-11-07 15:13:12 -07001113static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001114{
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001115 struct nvme_dev *dev = to_nvme_dev(ctrl);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001116 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001117 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001118
1119 memset(&c, 0, sizeof(c));
1120 c.common.opcode = nvme_admin_async_event;
Keith Buschad22c352017-11-07 15:13:12 -07001121 c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
Jens Axboe04f3eaf2018-11-29 10:02:29 -07001122 nvme_submit_cmd(nvmeq, &c, true);
Keith Busch4d115422013-12-10 13:10:40 -07001123}
1124
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001125static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1126{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001127 struct nvme_command c;
1128
1129 memset(&c, 0, sizeof(c));
1130 c.delete_queue.opcode = opcode;
1131 c.delete_queue.qid = cpu_to_le16(id);
1132
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001133 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001134}
1135
1136static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001137 struct nvme_queue *nvmeq, s16 vector)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001138{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001139 struct nvme_command c;
Jens Axboe4b04cc62018-11-05 12:44:33 -07001140 int flags = NVME_QUEUE_PHYS_CONTIG;
1141
Keith Busch7c349dd2019-03-08 10:43:06 -07001142 if (!test_bit(NVMEQ_POLLED, &nvmeq->flags))
Jens Axboe4b04cc62018-11-05 12:44:33 -07001143 flags |= NVME_CQ_IRQ_ENABLED;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001144
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001145 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001146 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001147 * is attached to the request.
1148 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001149 memset(&c, 0, sizeof(c));
1150 c.create_cq.opcode = nvme_admin_create_cq;
1151 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1152 c.create_cq.cqid = cpu_to_le16(qid);
1153 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1154 c.create_cq.cq_flags = cpu_to_le16(flags);
Keith Busch7c349dd2019-03-08 10:43:06 -07001155 c.create_cq.irq_vector = cpu_to_le16(vector);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001156
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001157 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001158}
1159
1160static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1161 struct nvme_queue *nvmeq)
1162{
Jens Axboe9abd68e2018-05-08 10:25:15 -06001163 struct nvme_ctrl *ctrl = &dev->ctrl;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001164 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -04001165 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001166
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001167 /*
Jens Axboe9abd68e2018-05-08 10:25:15 -06001168 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
1169 * set. Since URGENT priority is zeroes, it makes all queues
1170 * URGENT.
1171 */
1172 if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
1173 flags |= NVME_SQ_PRIO_MEDIUM;
1174
1175 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001176 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001177 * is attached to the request.
1178 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001179 memset(&c, 0, sizeof(c));
1180 c.create_sq.opcode = nvme_admin_create_sq;
1181 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1182 c.create_sq.sqid = cpu_to_le16(qid);
1183 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1184 c.create_sq.sq_flags = cpu_to_le16(flags);
1185 c.create_sq.cqid = cpu_to_le16(qid);
1186
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001187 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001188}
1189
1190static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1191{
1192 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1193}
1194
1195static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1196{
1197 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1198}
1199
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001200static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001201{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001202 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1203 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001204
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001205 dev_warn(nvmeq->dev->ctrl.device,
1206 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001207 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001208 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001209}
1210
Keith Buschb2a0eb12017-06-07 20:32:50 +02001211static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1212{
Keith Buschb2a0eb12017-06-07 20:32:50 +02001213 /* If true, indicates loss of adapter communication, possibly by a
1214 * NVMe Subsystem reset.
1215 */
1216 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1217
Jianchao Wangad700622018-01-22 22:03:16 +08001218 /* If there is a reset/reinit ongoing, we shouldn't reset again. */
1219 switch (dev->ctrl.state) {
1220 case NVME_CTRL_RESETTING:
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02001221 case NVME_CTRL_CONNECTING:
Keith Buschb2a0eb12017-06-07 20:32:50 +02001222 return false;
Jianchao Wangad700622018-01-22 22:03:16 +08001223 default:
1224 break;
1225 }
Keith Buschb2a0eb12017-06-07 20:32:50 +02001226
1227 /* We shouldn't reset unless the controller is on fatal error state
1228 * _or_ if we lost the communication with it.
1229 */
1230 if (!(csts & NVME_CSTS_CFS) && !nssro)
1231 return false;
1232
Keith Buschb2a0eb12017-06-07 20:32:50 +02001233 return true;
1234}
1235
1236static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1237{
1238 /* Read a config register to help see what died. */
1239 u16 pci_status;
1240 int result;
1241
1242 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1243 &pci_status);
1244 if (result == PCIBIOS_SUCCESSFUL)
1245 dev_warn(dev->ctrl.device,
1246 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1247 csts, pci_status);
1248 else
1249 dev_warn(dev->ctrl.device,
1250 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1251 csts, result);
1252}
1253
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001254static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001255{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001256 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1257 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -07001258 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001259 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001260 struct nvme_command cmd;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001261 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1262
Wen Xiong651438b2018-02-15 14:05:10 -06001263 /* If PCI error recovery process is happening, we cannot reset or
1264 * the recovery mechanism will surely fail.
1265 */
1266 mb();
1267 if (pci_channel_offline(to_pci_dev(dev->dev)))
1268 return BLK_EH_RESET_TIMER;
1269
Keith Buschb2a0eb12017-06-07 20:32:50 +02001270 /*
1271 * Reset immediately if the controller is failed
1272 */
1273 if (nvme_should_reset(dev, csts)) {
1274 nvme_warn_reset(dev, csts);
1275 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001276 nvme_reset_ctrl(&dev->ctrl);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001277 return BLK_EH_DONE;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001278 }
Keith Buschc30341d2013-12-10 13:10:38 -07001279
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001280 /*
Keith Busch7776db12017-02-24 17:59:28 -05001281 * Did we miss an interrupt?
1282 */
Keith Buschfa059b82020-03-04 09:17:01 -08001283 if (test_bit(NVMEQ_POLLED, &nvmeq->flags))
1284 nvme_poll(req->mq_hctx);
1285 else
1286 nvme_poll_irqdisable(nvmeq);
1287
Keith Buschbf392a52020-03-02 08:45:04 -08001288 if (blk_mq_request_completed(req)) {
Keith Busch7776db12017-02-24 17:59:28 -05001289 dev_warn(dev->ctrl.device,
1290 "I/O %d QID %d timeout, completion polled\n",
1291 req->tag, nvmeq->qid);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001292 return BLK_EH_DONE;
Keith Busch7776db12017-02-24 17:59:28 -05001293 }
1294
1295 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001296 * Shutdown immediately if controller times out while starting. The
1297 * reset work will see the pci device disabled when it gets the forced
1298 * cancellation error. All outstanding requests are completed on
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001299 * shutdown, so we return BLK_EH_DONE.
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001300 */
Keith Busch42441402018-02-08 08:55:34 -07001301 switch (dev->ctrl.state) {
1302 case NVME_CTRL_CONNECTING:
Keith Busch2036f722019-05-14 14:27:53 -06001303 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05001304 fallthrough;
Keith Busch2036f722019-05-14 14:27:53 -06001305 case NVME_CTRL_DELETING:
Keith Buschb9cac432018-05-24 14:34:55 -06001306 dev_warn_ratelimited(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001307 "I/O %d QID %d timeout, disable controller\n",
1308 req->tag, nvmeq->qid);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001309 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Tong Zhang7ad92f62020-08-28 10:17:08 -04001310 nvme_dev_disable(dev, true);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001311 return BLK_EH_DONE;
Keith Busch39a9dd82019-05-14 14:10:41 -06001312 case NVME_CTRL_RESETTING:
1313 return BLK_EH_RESET_TIMER;
Keith Busch42441402018-02-08 08:55:34 -07001314 default:
1315 break;
Keith Buschc30341d2013-12-10 13:10:38 -07001316 }
1317
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001318 /*
Baolin Wangee0d96d2020-07-03 10:49:20 +08001319 * Shutdown the controller immediately and schedule a reset if the
1320 * command was already aborted once before and still hasn't been
1321 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001322 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001323 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001324 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001325 "I/O %d QID %d timeout, reset controller\n",
1326 req->tag, nvmeq->qid);
Tong Zhang7ad92f62020-08-28 10:17:08 -04001327 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Keith Buscha5cdb682016-01-12 14:41:18 -07001328 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001329 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001330
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001331 return BLK_EH_DONE;
Keith Buschc30341d2013-12-10 13:10:38 -07001332 }
Keith Buschc30341d2013-12-10 13:10:38 -07001333
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001334 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1335 atomic_inc(&dev->ctrl.abort_limit);
1336 return BLK_EH_RESET_TIMER;
1337 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001338 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001339
Keith Buschc30341d2013-12-10 13:10:38 -07001340 memset(&cmd, 0, sizeof(cmd));
1341 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001342 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001343 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001344
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001345 dev_warn(nvmeq->dev->ctrl.device,
1346 "I/O %d QID %d timeout, aborting\n",
1347 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001348
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001349 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Chaitanya Kulkarni39dfe842020-11-09 18:24:00 -08001350 BLK_MQ_REQ_NOWAIT);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001351 if (IS_ERR(abort_req)) {
1352 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001353 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001354 }
Keith Buschc30341d2013-12-10 13:10:38 -07001355
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001356 abort_req->end_io_data = NULL;
Guoqing Jiang8eeed0b2021-01-25 05:49:57 +01001357 blk_execute_rq_nowait(NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001358
Keith Busch7a509a62015-01-07 18:55:53 -07001359 /*
1360 * The aborted req will be completed on receiving the abort req.
1361 * We enable the timer again. If hit twice, it'll cause a device reset,
1362 * as the device then is in a faulty state.
1363 */
Keith Busch07836e62015-02-19 10:34:48 -07001364 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001365}
1366
Keith Buschf435c282014-07-07 09:14:42 -06001367static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001368{
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001369 dma_free_coherent(nvmeq->dev->dev, CQ_SIZE(nvmeq),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001370 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Christoph Hellwig63223072018-12-02 17:46:18 +01001371 if (!nvmeq->sq_cmds)
1372 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001373
Christoph Hellwig63223072018-12-02 17:46:18 +01001374 if (test_and_clear_bit(NVMEQ_SQ_CMB, &nvmeq->flags)) {
Keith Busch88a041f2019-03-08 10:43:11 -07001375 pci_free_p2pmem(to_pci_dev(nvmeq->dev->dev),
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001376 nvmeq->sq_cmds, SQ_SIZE(nvmeq));
Christoph Hellwig63223072018-12-02 17:46:18 +01001377 } else {
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001378 dma_free_coherent(nvmeq->dev->dev, SQ_SIZE(nvmeq),
Christoph Hellwig63223072018-12-02 17:46:18 +01001379 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001380 }
Matthew Wilcox9e866772012-08-03 13:55:56 -04001381}
1382
Keith Buscha1a5ef92013-12-16 13:50:00 -05001383static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001384{
1385 int i;
1386
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001387 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001388 dev->ctrl.queue_count--;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001389 nvme_free_queue(&dev->queues[i]);
kaoudis121c7ad2015-01-14 21:01:58 -07001390 }
Keith Busch22404272013-07-15 15:02:20 -06001391}
1392
Keith Busch4d115422013-12-10 13:10:40 -07001393/**
1394 * nvme_suspend_queue - put queue into suspended state
Bart Van Assche40581d12018-10-08 14:28:43 -07001395 * @nvmeq: queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001396 */
1397static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001398{
Christoph Hellwig4e224102018-12-02 17:46:17 +01001399 if (!test_and_clear_bit(NVMEQ_ENABLED, &nvmeq->flags))
Keith Busch2b25d982014-12-22 12:59:04 -07001400 return 1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001401
Christoph Hellwig4e224102018-12-02 17:46:17 +01001402 /* ensure that nvme_queue_rq() sees NVMEQ_ENABLED cleared */
Jens Axboed1f06f42018-05-17 18:31:49 +02001403 mb();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001404
Christoph Hellwig4e224102018-12-02 17:46:17 +01001405 nvmeq->dev->online_queues--;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001406 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001407 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
Keith Busch7c349dd2019-03-08 10:43:06 -07001408 if (!test_and_clear_bit(NVMEQ_POLLED, &nvmeq->flags))
1409 pci_free_irq(to_pci_dev(nvmeq->dev->dev), nvmeq->cq_vector, nvmeq);
Keith Busch4d115422013-12-10 13:10:40 -07001410 return 0;
1411}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001412
Keith Busch8fae2682019-01-04 15:04:33 -07001413static void nvme_suspend_io_queues(struct nvme_dev *dev)
1414{
1415 int i;
1416
1417 for (i = dev->ctrl.queue_count - 1; i > 0; i--)
1418 nvme_suspend_queue(&dev->queues[i]);
1419}
1420
Keith Buscha5cdb682016-01-12 14:41:18 -07001421static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001422{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001423 struct nvme_queue *nvmeq = &dev->queues[0];
Keith Busch4d115422013-12-10 13:10:40 -07001424
Keith Buscha5cdb682016-01-12 14:41:18 -07001425 if (shutdown)
1426 nvme_shutdown_ctrl(&dev->ctrl);
1427 else
Sagi Grimbergb5b05042019-07-22 17:06:54 -07001428 nvme_disable_ctrl(&dev->ctrl);
Keith Busch07836e62015-02-19 10:34:48 -07001429
Keith Buschbf392a52020-03-02 08:45:04 -08001430 nvme_poll_irqdisable(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001431}
1432
Keith Buschfa46c6f2020-02-13 01:41:05 +09001433/*
1434 * Called only on a device that has been disabled and after all other threads
Dongli Zhang9210c072020-05-27 09:13:52 -07001435 * that can check this device's completion queues have synced, except
1436 * nvme_poll(). This is the last chance for the driver to see a natural
1437 * completion before nvme_cancel_request() terminates all incomplete requests.
Keith Buschfa46c6f2020-02-13 01:41:05 +09001438 */
1439static void nvme_reap_pending_cqes(struct nvme_dev *dev)
1440{
Keith Buschfa46c6f2020-02-13 01:41:05 +09001441 int i;
1442
Dongli Zhang9210c072020-05-27 09:13:52 -07001443 for (i = dev->ctrl.queue_count - 1; i > 0; i--) {
1444 spin_lock(&dev->queues[i].cq_poll_lock);
Keith Busch324b4942020-03-02 08:56:53 -08001445 nvme_process_cq(&dev->queues[i]);
Dongli Zhang9210c072020-05-27 09:13:52 -07001446 spin_unlock(&dev->queues[i].cq_poll_lock);
1447 }
Keith Buschfa46c6f2020-02-13 01:41:05 +09001448}
1449
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001450static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1451 int entry_size)
1452{
1453 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001454 unsigned q_size_aligned = roundup(q_depth * entry_size,
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001455 NVME_CTRL_PAGE_SIZE);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001456
1457 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001458 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Baolin Wang4e523542020-07-03 10:49:21 +08001459
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001460 mem_per_q = round_down(mem_per_q, NVME_CTRL_PAGE_SIZE);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001461 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001462
1463 /*
1464 * Ensure the reduced q_depth is above some threshold where it
1465 * would be better to map queues in system memory with the
1466 * original depth
1467 */
1468 if (q_depth < 64)
1469 return -ENOMEM;
1470 }
1471
1472 return q_depth;
1473}
1474
1475static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001476 int qid)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001477{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001478 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001479
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001480 if (qid && dev->cmb_use_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001481 nvmeq->sq_cmds = pci_alloc_p2pmem(pdev, SQ_SIZE(nvmeq));
Alan Mikhakbfac8e92019-07-08 10:05:11 -07001482 if (nvmeq->sq_cmds) {
1483 nvmeq->sq_dma_addr = pci_p2pmem_virt_to_bus(pdev,
1484 nvmeq->sq_cmds);
1485 if (nvmeq->sq_dma_addr) {
1486 set_bit(NVMEQ_SQ_CMB, &nvmeq->flags);
1487 return 0;
1488 }
1489
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001490 pci_free_p2pmem(pdev, nvmeq->sq_cmds, SQ_SIZE(nvmeq));
Christoph Hellwig63223072018-12-02 17:46:18 +01001491 }
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001492 }
1493
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001494 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(nvmeq),
Christoph Hellwig63223072018-12-02 17:46:18 +01001495 &nvmeq->sq_dma_addr, GFP_KERNEL);
Keith Busch815c6702018-02-13 05:44:44 -07001496 if (!nvmeq->sq_cmds)
1497 return -ENOMEM;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001498 return 0;
1499}
1500
Keith Buscha6ff7262018-04-12 09:16:09 -06001501static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001502{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001503 struct nvme_queue *nvmeq = &dev->queues[qid];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001504
Keith Busch62314e42018-01-23 09:16:19 -07001505 if (dev->ctrl.queue_count > qid)
1506 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001507
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +10001508 nvmeq->sqes = qid ? dev->io_sqes : NVME_ADM_SQES;
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001509 nvmeq->q_depth = depth;
1510 nvmeq->cqes = dma_alloc_coherent(dev->dev, CQ_SIZE(nvmeq),
Luis Chamberlain750afb02019-01-04 09:23:09 +01001511 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001512 if (!nvmeq->cqes)
1513 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001514
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001515 if (nvme_alloc_sq_cmds(dev, nvmeq, qid))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001516 goto free_cqdma;
1517
Matthew Wilcox091b6092011-02-10 09:56:01 -05001518 nvmeq->dev = dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001519 spin_lock_init(&nvmeq->sq_lock);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001520 spin_lock_init(&nvmeq->cq_poll_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001521 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001522 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001523 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Buschc30341d2013-12-10 13:10:38 -07001524 nvmeq->qid = qid;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001525 dev->ctrl.queue_count++;
Jon Derrick36a7e992015-05-27 12:26:23 -06001526
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001527 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001528
1529 free_cqdma:
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001530 dma_free_coherent(dev->dev, CQ_SIZE(nvmeq), (void *)nvmeq->cqes,
1531 nvmeq->cq_dma_addr);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001532 free_nvmeq:
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001533 return -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001534}
1535
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001536static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001537{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001538 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1539 int nr = nvmeq->dev->ctrl.instance;
1540
1541 if (use_threaded_interrupts) {
1542 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1543 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1544 } else {
1545 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1546 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1547 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001548}
1549
Keith Busch22404272013-07-15 15:02:20 -06001550static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001551{
Keith Busch22404272013-07-15 15:02:20 -06001552 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001553
Keith Busch22404272013-07-15 15:02:20 -06001554 nvmeq->sq_tail = 0;
Keith Busch38210802020-10-30 10:28:54 -07001555 nvmeq->last_sq_tail = 0;
Keith Busch22404272013-07-15 15:02:20 -06001556 nvmeq->cq_head = 0;
1557 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001558 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001559 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq));
Helen Koikef9f38e32017-04-10 12:51:07 -03001560 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001561 dev->online_queues++;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001562 wmb(); /* ensure the first interrupt sees the initialization */
Keith Busch22404272013-07-15 15:02:20 -06001563}
1564
Jens Axboe4b04cc62018-11-05 12:44:33 -07001565static int nvme_create_queue(struct nvme_queue *nvmeq, int qid, bool polled)
Keith Busch22404272013-07-15 15:02:20 -06001566{
1567 struct nvme_dev *dev = nvmeq->dev;
1568 int result;
Keith Busch7c349dd2019-03-08 10:43:06 -07001569 u16 vector = 0;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001570
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01001571 clear_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
1572
Keith Busch22b55602018-04-12 09:16:10 -06001573 /*
1574 * A queue's vector matches the queue identifier unless the controller
1575 * has only one vector available.
1576 */
Jens Axboe4b04cc62018-11-05 12:44:33 -07001577 if (!polled)
1578 vector = dev->num_vecs == 1 ? 0 : qid;
1579 else
Keith Busch7c349dd2019-03-08 10:43:06 -07001580 set_bit(NVMEQ_POLLED, &nvmeq->flags);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001581
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001582 result = adapter_alloc_cq(dev, qid, nvmeq, vector);
Keith Buschded45502018-06-06 08:13:06 -06001583 if (result)
1584 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001585
1586 result = adapter_alloc_sq(dev, qid, nvmeq);
1587 if (result < 0)
Keith Buschded45502018-06-06 08:13:06 -06001588 return result;
Edmund Nadolskic80b36c2019-11-25 09:06:12 -07001589 if (result)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001590 goto release_cq;
1591
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001592 nvmeq->cq_vector = vector;
Keith Busch161b8be2017-09-14 13:54:39 -04001593 nvme_init_queue(nvmeq, qid);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001594
Keith Busch7c349dd2019-03-08 10:43:06 -07001595 if (!polled) {
Jens Axboe4b04cc62018-11-05 12:44:33 -07001596 result = queue_request_irq(nvmeq);
1597 if (result < 0)
1598 goto release_sq;
1599 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001600
Christoph Hellwig4e224102018-12-02 17:46:17 +01001601 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Keith Busch22404272013-07-15 15:02:20 -06001602 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001603
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001604release_sq:
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001605 dev->online_queues--;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001606 adapter_delete_sq(dev, qid);
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001607release_cq:
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001608 adapter_delete_cq(dev, qid);
Keith Busch22404272013-07-15 15:02:20 -06001609 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001610}
1611
Eric Biggersf363b082017-03-30 13:39:16 -07001612static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001613 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001614 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001615 .init_hctx = nvme_admin_init_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001616 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001617 .timeout = nvme_timeout,
1618};
1619
Eric Biggersf363b082017-03-30 13:39:16 -07001620static const struct blk_mq_ops nvme_mq_ops = {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01001621 .queue_rq = nvme_queue_rq,
1622 .complete = nvme_pci_complete_rq,
1623 .commit_rqs = nvme_commit_rqs,
1624 .init_hctx = nvme_init_hctx,
1625 .init_request = nvme_init_request,
1626 .map_queues = nvme_pci_map_queues,
1627 .timeout = nvme_timeout,
1628 .poll = nvme_poll,
Jens Axboedabcefa2018-11-14 09:38:28 -07001629};
1630
Keith Buschea191d22015-01-07 18:55:49 -07001631static void nvme_dev_remove_admin(struct nvme_dev *dev)
1632{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001633 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001634 /*
1635 * If the controller was reset during removal, it's possible
1636 * user requests may be waiting on a stopped queue. Start the
1637 * queue to flush these to completion.
1638 */
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001639 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001640 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001641 blk_mq_free_tag_set(&dev->admin_tagset);
1642 }
1643}
1644
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001645static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1646{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001647 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001648 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1649 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001650
Keith Busch38dabe22017-11-07 15:13:10 -07001651 dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
Chaitanya Kulkarnidc96f932020-11-09 16:33:45 -08001652 dev->admin_tagset.timeout = NVME_ADMIN_TIMEOUT;
Max Gurtovoyd4ec47f2020-06-16 12:34:23 +03001653 dev->admin_tagset.numa_node = dev->ctrl.numa_node;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -07001654 dev->admin_tagset.cmd_size = sizeof(struct nvme_iod);
Jens Axboed3484992017-01-13 14:43:58 -07001655 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001656 dev->admin_tagset.driver_data = dev;
1657
1658 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1659 return -ENOMEM;
Sagi Grimberg34b6c232017-07-10 09:22:29 +03001660 dev->ctrl.admin_tagset = &dev->admin_tagset;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001661
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001662 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1663 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001664 blk_mq_free_tag_set(&dev->admin_tagset);
1665 return -ENOMEM;
1666 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001667 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001668 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001669 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001670 return -ENODEV;
1671 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001672 } else
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001673 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001674
1675 return 0;
1676}
1677
Xu Yu97f6ef62017-05-24 16:39:55 +08001678static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1679{
1680 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1681}
1682
1683static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1684{
1685 struct pci_dev *pdev = to_pci_dev(dev->dev);
1686
1687 if (size <= dev->bar_mapped_size)
1688 return 0;
1689 if (size > pci_resource_len(pdev, 0))
1690 return -ENOMEM;
1691 if (dev->bar)
1692 iounmap(dev->bar);
1693 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1694 if (!dev->bar) {
1695 dev->bar_mapped_size = 0;
1696 return -ENOMEM;
1697 }
1698 dev->bar_mapped_size = size;
1699 dev->dbs = dev->bar + NVME_REG_DBS;
1700
1701 return 0;
1702}
1703
Sagi Grimberg01ad0992017-05-01 00:27:17 +03001704static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001705{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001706 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001707 u32 aqa;
1708 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001709
Xu Yu97f6ef62017-05-24 16:39:55 +08001710 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1711 if (result < 0)
1712 return result;
1713
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001714 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001715 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
Keith Buschdfbac8c2015-08-10 15:20:40 -06001716
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001717 if (dev->subsystem &&
1718 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1719 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001720
Sagi Grimbergb5b05042019-07-22 17:06:54 -07001721 result = nvme_disable_ctrl(&dev->ctrl);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001722 if (result < 0)
1723 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001724
Keith Buscha6ff7262018-04-12 09:16:09 -06001725 result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001726 if (result)
1727 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001728
Max Gurtovoy635333e2020-06-16 12:34:22 +03001729 dev->ctrl.numa_node = dev_to_node(dev->dev);
1730
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001731 nvmeq = &dev->queues[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001732 aqa = nvmeq->q_depth - 1;
1733 aqa |= aqa << 16;
1734
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001735 writel(aqa, dev->bar + NVME_REG_AQA);
1736 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1737 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001738
Sagi Grimbergc0f2f452019-07-22 17:06:53 -07001739 result = nvme_enable_ctrl(&dev->ctrl);
Keith Busch025c5572013-05-01 13:07:51 -06001740 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001741 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001742
Keith Busch2b25d982014-12-22 12:59:04 -07001743 nvmeq->cq_vector = 0;
Keith Busch161b8be2017-09-14 13:54:39 -04001744 nvme_init_queue(nvmeq, 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001745 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001746 if (result) {
Keith Busch7c349dd2019-03-08 10:43:06 -07001747 dev->online_queues--;
Keith Buschd4875622016-11-15 15:56:26 -05001748 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001749 }
Keith Busch025c5572013-05-01 13:07:51 -06001750
Christoph Hellwig4e224102018-12-02 17:46:17 +01001751 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001752 return result;
1753}
1754
Christoph Hellwig749941f2015-11-26 11:46:39 +01001755static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001756{
Jens Axboe4b04cc62018-11-05 12:44:33 -07001757 unsigned i, max, rw_queues;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001758 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001759
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001760 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
Keith Buscha6ff7262018-04-12 09:16:09 -06001761 if (nvme_alloc_queue(dev, i, dev->q_depth)) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001762 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001763 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001764 }
1765 }
Keith Busch42f61422014-03-24 10:46:25 -06001766
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001767 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01001768 if (max != 1 && dev->io_queues[HCTX_TYPE_POLL]) {
1769 rw_queues = dev->io_queues[HCTX_TYPE_DEFAULT] +
1770 dev->io_queues[HCTX_TYPE_READ];
Jens Axboe4b04cc62018-11-05 12:44:33 -07001771 } else {
1772 rw_queues = max;
1773 }
1774
Keith Busch949928c2015-12-17 17:08:15 -07001775 for (i = dev->online_queues; i <= max; i++) {
Jens Axboe4b04cc62018-11-05 12:44:33 -07001776 bool polled = i > rw_queues;
1777
1778 ret = nvme_create_queue(&dev->queues[i], i, polled);
Keith Buschd4875622016-11-15 15:56:26 -05001779 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001780 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001781 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001782
1783 /*
1784 * Ignore failing Create SQ/CQ commands, we can continue with less
Minwoo Im8adb8c12018-01-14 16:14:27 +09001785 * than the desired amount of queues, and even a controller without
1786 * I/O queues can still be used to issue admin commands. This might
Christoph Hellwig749941f2015-11-26 11:46:39 +01001787 * be useful to upgrade a buggy firmware for example.
1788 */
1789 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001790}
1791
Stephen Bates202021c2016-10-05 20:01:12 -06001792static ssize_t nvme_cmb_show(struct device *dev,
1793 struct device_attribute *attr,
1794 char *buf)
1795{
1796 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1797
Stephen Batesc9658092016-12-16 11:54:50 -07001798 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001799 ndev->cmbloc, ndev->cmbsz);
1800}
1801static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1802
Christoph Hellwig88de4592017-12-20 14:50:00 +01001803static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001804{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001805 u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;
1806
1807 return 1ULL << (12 + 4 * szu);
1808}
1809
1810static u32 nvme_cmb_size(struct nvme_dev *dev)
1811{
1812 return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
1813}
1814
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001815static void nvme_map_cmb(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001816{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001817 u64 size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001818 resource_size_t bar_size;
1819 struct pci_dev *pdev = to_pci_dev(dev->dev);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001820 int bar;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001821
Keith Busch9fe5c592018-10-31 13:15:29 -06001822 if (dev->cmb_size)
1823 return;
1824
Klaus Jensen20d3bb92021-01-15 07:30:46 +01001825 if (NVME_CAP_CMBS(dev->ctrl.cap))
1826 writel(NVME_CMBMSC_CRE, dev->bar + NVME_REG_CMBMSC);
1827
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001828 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001829 if (!dev->cmbsz)
1830 return;
Stephen Bates202021c2016-10-05 20:01:12 -06001831 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001832
Christoph Hellwig88de4592017-12-20 14:50:00 +01001833 size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
1834 offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001835 bar = NVME_CMB_BIR(dev->cmbloc);
1836 bar_size = pci_resource_len(pdev, bar);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001837
1838 if (offset > bar_size)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001839 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001840
1841 /*
Klaus Jensen20d3bb92021-01-15 07:30:46 +01001842 * Tell the controller about the host side address mapping the CMB,
1843 * and enable CMB decoding for the NVMe 1.4+ scheme:
1844 */
1845 if (NVME_CAP_CMBS(dev->ctrl.cap)) {
1846 hi_lo_writeq(NVME_CMBMSC_CRE | NVME_CMBMSC_CMSE |
1847 (pci_bus_address(pdev, bar) + offset),
1848 dev->bar + NVME_REG_CMBMSC);
1849 }
1850
1851 /*
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001852 * Controllers may support a CMB size larger than their BAR,
1853 * for example, due to being behind a bridge. Reduce the CMB to
1854 * the reported size of the BAR
1855 */
1856 if (size > bar_size - offset)
1857 size = bar_size - offset;
1858
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001859 if (pci_p2pdma_add_resource(pdev, bar, size, offset)) {
1860 dev_warn(dev->ctrl.device,
1861 "failed to register the CMB\n");
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001862 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001863 }
1864
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001865 dev->cmb_size = size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001866 dev->cmb_use_sqes = use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS);
1867
1868 if ((dev->cmbsz & (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) ==
1869 (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS))
1870 pci_p2pmem_publish(pdev, true);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001871
1872 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1873 &dev_attr_cmb.attr, NULL))
1874 dev_warn(dev->ctrl.device,
1875 "failed to add sysfs attribute for CMB\n");
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001876}
1877
1878static inline void nvme_release_cmb(struct nvme_dev *dev)
1879{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001880 if (dev->cmb_size) {
Max Gurtovoy1c78f772017-07-30 01:45:08 +03001881 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1882 &dev_attr_cmb.attr, NULL);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001883 dev->cmb_size = 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001884 }
1885}
1886
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001887static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
Keith Busch9d713c22013-07-15 15:02:24 -06001888{
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001889 u32 host_mem_size = dev->host_mem_size >> NVME_CTRL_PAGE_SHIFT;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001890 u64 dma_addr = dev->host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001891 struct nvme_command c;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001892 int ret;
1893
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001894 memset(&c, 0, sizeof(c));
1895 c.features.opcode = nvme_admin_set_features;
1896 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1897 c.features.dword11 = cpu_to_le32(bits);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001898 c.features.dword12 = cpu_to_le32(host_mem_size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001899 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1900 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1901 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1902
1903 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1904 if (ret) {
1905 dev_warn(dev->ctrl.device,
1906 "failed to set host mem (err %d, flags %#x).\n",
1907 ret, bits);
1908 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001909 return ret;
1910}
1911
1912static void nvme_free_host_mem(struct nvme_dev *dev)
1913{
1914 int i;
1915
1916 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1917 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001918 size_t size = le32_to_cpu(desc->size) * NVME_CTRL_PAGE_SIZE;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001919
Liviu Dudaucc667f62018-12-29 17:23:43 +00001920 dma_free_attrs(dev->dev, size, dev->host_mem_desc_bufs[i],
1921 le64_to_cpu(desc->addr),
1922 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001923 }
1924
1925 kfree(dev->host_mem_desc_bufs);
1926 dev->host_mem_desc_bufs = NULL;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001927 dma_free_coherent(dev->dev,
1928 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1929 dev->host_mem_descs, dev->host_mem_descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001930 dev->host_mem_descs = NULL;
Minwoo Im7e5dd572017-11-25 03:03:00 +09001931 dev->nr_host_mem_descs = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001932}
1933
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001934static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1935 u32 chunk_size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001936{
1937 struct nvme_host_mem_buf_desc *descs;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001938 u32 max_entries, len;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001939 dma_addr_t descs_dma;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001940 int i = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001941 void **bufs;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001942 u64 size, tmp;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001943
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001944 tmp = (preferred + chunk_size - 1);
1945 do_div(tmp, chunk_size);
1946 max_entries = tmp;
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001947
1948 if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1949 max_entries = dev->ctrl.hmmaxd;
1950
Luis Chamberlain750afb02019-01-04 09:23:09 +01001951 descs = dma_alloc_coherent(dev->dev, max_entries * sizeof(*descs),
1952 &descs_dma, GFP_KERNEL);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001953 if (!descs)
1954 goto out;
1955
1956 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1957 if (!bufs)
1958 goto out_free_descs;
1959
Minwoo Im244a8fe2017-11-17 01:34:24 +09001960 for (size = 0; size < preferred && i < max_entries; size += len) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001961 dma_addr_t dma_addr;
1962
Christoph Hellwig50cdb7c2017-07-25 17:39:07 +02001963 len = min_t(u64, chunk_size, preferred - size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001964 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1965 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1966 if (!bufs[i])
1967 break;
1968
1969 descs[i].addr = cpu_to_le64(dma_addr);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001970 descs[i].size = cpu_to_le32(len / NVME_CTRL_PAGE_SIZE);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001971 i++;
1972 }
1973
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001974 if (!size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001975 goto out_free_bufs;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001976
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001977 dev->nr_host_mem_descs = i;
1978 dev->host_mem_size = size;
1979 dev->host_mem_descs = descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001980 dev->host_mem_descs_dma = descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001981 dev->host_mem_desc_bufs = bufs;
1982 return 0;
1983
1984out_free_bufs:
1985 while (--i >= 0) {
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001986 size_t size = le32_to_cpu(descs[i].size) * NVME_CTRL_PAGE_SIZE;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001987
Liviu Dudaucc667f62018-12-29 17:23:43 +00001988 dma_free_attrs(dev->dev, size, bufs[i],
1989 le64_to_cpu(descs[i].addr),
1990 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001991 }
1992
1993 kfree(bufs);
1994out_free_descs:
Christoph Hellwig4033f352017-08-28 10:47:18 +02001995 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
1996 descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001997out:
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001998 dev->host_mem_descs = NULL;
1999 return -ENOMEM;
2000}
2001
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002002static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
2003{
Chaitanya Kulkarni9dc54a02020-06-01 19:41:14 -07002004 u64 min_chunk = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
2005 u64 hmminds = max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
2006 u64 chunk_size;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002007
2008 /* start big and work our way down */
Chaitanya Kulkarni9dc54a02020-06-01 19:41:14 -07002009 for (chunk_size = min_chunk; chunk_size >= hmminds; chunk_size /= 2) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002010 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
2011 if (!min || dev->host_mem_size >= min)
2012 return 0;
2013 nvme_free_host_mem(dev);
2014 }
2015 }
2016
2017 return -ENOMEM;
2018}
2019
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002020static int nvme_setup_host_mem(struct nvme_dev *dev)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002021{
2022 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
2023 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
2024 u64 min = (u64)dev->ctrl.hmmin * 4096;
2025 u32 enable_bits = NVME_HOST_MEM_ENABLE;
Minwoo Im6fbcde62017-12-05 05:23:54 +09002026 int ret;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002027
2028 preferred = min(preferred, max);
2029 if (min > max) {
2030 dev_warn(dev->ctrl.device,
2031 "min host memory (%lld MiB) above limit (%d MiB).\n",
2032 min >> ilog2(SZ_1M), max_host_mem_size_mb);
2033 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002034 return 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002035 }
2036
2037 /*
2038 * If we already have a buffer allocated check if we can reuse it.
2039 */
2040 if (dev->host_mem_descs) {
2041 if (dev->host_mem_size >= min)
2042 enable_bits |= NVME_HOST_MEM_RETURN;
2043 else
2044 nvme_free_host_mem(dev);
2045 }
2046
2047 if (!dev->host_mem_descs) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002048 if (nvme_alloc_host_mem(dev, min, preferred)) {
2049 dev_warn(dev->ctrl.device,
2050 "failed to allocate host memory buffer.\n");
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002051 return 0; /* controller must work without HMB */
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002052 }
2053
2054 dev_info(dev->ctrl.device,
2055 "allocated %lld MiB host memory buffer.\n",
2056 dev->host_mem_size >> ilog2(SZ_1M));
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002057 }
2058
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002059 ret = nvme_set_host_mem(dev, enable_bits);
2060 if (ret)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002061 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002062 return ret;
Keith Busch9d713c22013-07-15 15:02:24 -06002063}
2064
Ming Lei612b7282019-02-16 18:13:10 +01002065/*
2066 * nirqs is the number of interrupts available for write and read
2067 * queues. The core already reserved an interrupt for the admin queue.
2068 */
2069static void nvme_calc_irq_sets(struct irq_affinity *affd, unsigned int nrirqs)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002070{
Ming Lei612b7282019-02-16 18:13:10 +01002071 struct nvme_dev *dev = affd->priv;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002072 unsigned int nr_read_queues, nr_write_queues = dev->nr_write_queues;
Ming Leic45b1fa2019-01-03 09:34:39 +08002073
Jens Axboe3b6592f2018-10-31 08:36:31 -06002074 /*
Baolin Wangee0d96d2020-07-03 10:49:20 +08002075 * If there is no interrupt available for queues, ensure that
Ming Lei612b7282019-02-16 18:13:10 +01002076 * the default queue is set to 1. The affinity set size is
2077 * also set to one, but the irq core ignores it for this case.
2078 *
2079 * If only one interrupt is available or 'write_queue' == 0, combine
2080 * write and read queues.
2081 *
2082 * If 'write_queues' > 0, ensure it leaves room for at least one read
2083 * queue.
Jens Axboe3b6592f2018-10-31 08:36:31 -06002084 */
Ming Lei612b7282019-02-16 18:13:10 +01002085 if (!nrirqs) {
2086 nrirqs = 1;
2087 nr_read_queues = 0;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002088 } else if (nrirqs == 1 || !nr_write_queues) {
Ming Lei612b7282019-02-16 18:13:10 +01002089 nr_read_queues = 0;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002090 } else if (nr_write_queues >= nrirqs) {
Ming Lei612b7282019-02-16 18:13:10 +01002091 nr_read_queues = 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002092 } else {
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002093 nr_read_queues = nrirqs - nr_write_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002094 }
Ming Lei612b7282019-02-16 18:13:10 +01002095
2096 dev->io_queues[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2097 affd->set_size[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2098 dev->io_queues[HCTX_TYPE_READ] = nr_read_queues;
2099 affd->set_size[HCTX_TYPE_READ] = nr_read_queues;
2100 affd->nr_sets = nr_read_queues ? 2 : 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002101}
2102
Jens Axboe6451fe72018-12-09 11:21:45 -07002103static int nvme_setup_irqs(struct nvme_dev *dev, unsigned int nr_io_queues)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002104{
2105 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002106 struct irq_affinity affd = {
Ming Lei9cfef552019-02-16 18:13:08 +01002107 .pre_vectors = 1,
Ming Lei612b7282019-02-16 18:13:10 +01002108 .calc_sets = nvme_calc_irq_sets,
2109 .priv = dev,
Jens Axboe3b6592f2018-10-31 08:36:31 -06002110 };
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002111 unsigned int irq_queues, poll_queues;
Jens Axboe6451fe72018-12-09 11:21:45 -07002112
2113 /*
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002114 * Poll queues don't need interrupts, but we need at least one I/O queue
2115 * left over for non-polled I/O.
Jens Axboe6451fe72018-12-09 11:21:45 -07002116 */
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002117 poll_queues = min(dev->nr_poll_queues, nr_io_queues - 1);
2118 dev->io_queues[HCTX_TYPE_POLL] = poll_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002119
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002120 /*
2121 * Initialize for the single interrupt case, will be updated in
2122 * nvme_calc_irq_sets().
2123 */
Ming Lei612b7282019-02-16 18:13:10 +01002124 dev->io_queues[HCTX_TYPE_DEFAULT] = 1;
2125 dev->io_queues[HCTX_TYPE_READ] = 0;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002126
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10002127 /*
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002128 * We need interrupts for the admin queue and each non-polled I/O queue,
2129 * but some Apple controllers require all queues to use the first
2130 * vector.
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10002131 */
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002132 irq_queues = 1;
2133 if (!(dev->ctrl.quirks & NVME_QUIRK_SINGLE_VECTOR))
2134 irq_queues += (nr_io_queues - poll_queues);
Ming Lei612b7282019-02-16 18:13:10 +01002135 return pci_alloc_irq_vectors_affinity(pdev, 1, irq_queues,
2136 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002137}
2138
Keith Busch8fae2682019-01-04 15:04:33 -07002139static void nvme_disable_io_queues(struct nvme_dev *dev)
2140{
2141 if (__nvme_disable_io_queues(dev, nvme_admin_delete_sq))
2142 __nvme_disable_io_queues(dev, nvme_admin_delete_cq);
2143}
2144
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002145static unsigned int nvme_max_io_queues(struct nvme_dev *dev)
2146{
Niklas Schnellee3aef092020-11-12 09:23:02 +01002147 /*
2148 * If tags are shared with admin queue (Apple bug), then
2149 * make sure we only use one IO queue.
2150 */
2151 if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
2152 return 1;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002153 return num_possible_cpus() + dev->nr_write_queues + dev->nr_poll_queues;
2154}
2155
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002156static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002157{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002158 struct nvme_queue *adminq = &dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02002159 struct pci_dev *pdev = to_pci_dev(dev->dev);
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002160 unsigned int nr_io_queues;
Xu Yu97f6ef62017-05-24 16:39:55 +08002161 unsigned long size;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002162 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002163
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002164 /*
2165 * Sample the module parameters once at reset time so that we have
2166 * stable values to work with.
2167 */
2168 dev->nr_write_queues = write_queues;
2169 dev->nr_poll_queues = poll_queues;
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002170
Niklas Schnellee3aef092020-11-12 09:23:02 +01002171 nr_io_queues = dev->nr_allocated_queues - 1;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002172 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
2173 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05002174 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002175
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02002176 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06002177 return 0;
Niklas Cassel53dc1802021-04-10 20:15:43 +00002178
Christoph Hellwig4e224102018-12-02 17:46:17 +01002179 clear_bit(NVMEQ_ENABLED, &adminq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002180
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002181 if (dev->cmb_use_sqes) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002182 result = nvme_cmb_qdepth(dev, nr_io_queues,
2183 sizeof(struct nvme_command));
2184 if (result > 0)
2185 dev->q_depth = result;
2186 else
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002187 dev->cmb_use_sqes = false;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002188 }
2189
Xu Yu97f6ef62017-05-24 16:39:55 +08002190 do {
2191 size = db_bar_size(dev, nr_io_queues);
2192 result = nvme_remap_bar(dev, size);
2193 if (!result)
2194 break;
2195 if (!--nr_io_queues)
2196 return -ENOMEM;
2197 } while (1);
2198 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04002199
Keith Busch8fae2682019-01-04 15:04:33 -07002200 retry:
Keith Busch9d713c22013-07-15 15:02:24 -06002201 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02002202 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06002203
Jens Axboee32efbf2014-11-14 09:49:26 -07002204 /*
2205 * If we enable msix early due to not intx, disable it again before
2206 * setting up the full range we need.
2207 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002208 pci_free_irq_vectors(pdev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002209
2210 result = nvme_setup_irqs(dev, nr_io_queues);
Keith Busch22b55602018-04-12 09:16:10 -06002211 if (result <= 0)
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002212 return -EIO;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002213
Keith Busch22b55602018-04-12 09:16:10 -06002214 dev->num_vecs = result;
Jens Axboe4b04cc62018-11-05 12:44:33 -07002215 result = max(result - 1, 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002216 dev->max_qid = result + dev->io_queues[HCTX_TYPE_POLL];
Matthew Wilcox1b234842011-01-20 13:01:49 -05002217
Matthew Wilcox063a8092013-06-20 10:53:48 -04002218 /*
2219 * Should investigate if there's a performance win from allocating
2220 * more queues than interrupt vectors; it might allow the submission
2221 * path to scale better, even if the receive path is limited by the
2222 * number of interrupts.
2223 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002224 result = queue_request_irq(adminq);
Keith Busch7c349dd2019-03-08 10:43:06 -07002225 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05002226 return result;
Christoph Hellwig4e224102018-12-02 17:46:17 +01002227 set_bit(NVMEQ_ENABLED, &adminq->flags);
Keith Busch8fae2682019-01-04 15:04:33 -07002228
2229 result = nvme_create_io_queues(dev);
2230 if (result || dev->online_queues < 2)
2231 return result;
2232
2233 if (dev->online_queues - 1 < dev->max_qid) {
2234 nr_io_queues = dev->online_queues - 1;
2235 nvme_disable_io_queues(dev);
2236 nvme_suspend_io_queues(dev);
2237 goto retry;
2238 }
2239 dev_info(dev->ctrl.device, "%d/%d/%d default/read/poll queues\n",
2240 dev->io_queues[HCTX_TYPE_DEFAULT],
2241 dev->io_queues[HCTX_TYPE_READ],
2242 dev->io_queues[HCTX_TYPE_POLL]);
2243 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002244}
2245
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002246static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002247{
2248 struct nvme_queue *nvmeq = req->end_io_data;
2249
2250 blk_mq_free_request(req);
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002251 complete(&nvmeq->delete_done);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002252}
2253
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002254static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002255{
2256 struct nvme_queue *nvmeq = req->end_io_data;
2257
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002258 if (error)
2259 set_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002260
2261 nvme_del_queue_end(req, error);
2262}
2263
2264static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2265{
2266 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
2267 struct request *req;
2268 struct nvme_command cmd;
2269
2270 memset(&cmd, 0, sizeof(cmd));
2271 cmd.delete_queue.opcode = opcode;
2272 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2273
Chaitanya Kulkarni39dfe842020-11-09 18:24:00 -08002274 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002275 if (IS_ERR(req))
2276 return PTR_ERR(req);
2277
Keith Buschdb3cbff2016-01-12 14:41:17 -07002278 req->end_io_data = nvmeq;
2279
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002280 init_completion(&nvmeq->delete_done);
Guoqing Jiang8eeed0b2021-01-25 05:49:57 +01002281 blk_execute_rq_nowait(NULL, req, false,
Keith Buschdb3cbff2016-01-12 14:41:17 -07002282 opcode == nvme_admin_delete_cq ?
2283 nvme_del_cq_end : nvme_del_queue_end);
2284 return 0;
2285}
2286
Keith Busch8fae2682019-01-04 15:04:33 -07002287static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002288{
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002289 int nr_queues = dev->online_queues - 1, sent = 0;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002290 unsigned long timeout;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002291
Keith Buschdb3cbff2016-01-12 14:41:17 -07002292 retry:
Chaitanya Kulkarnidc96f932020-11-09 16:33:45 -08002293 timeout = NVME_ADMIN_TIMEOUT;
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002294 while (nr_queues > 0) {
2295 if (nvme_delete_queue(&dev->queues[nr_queues], opcode))
2296 break;
2297 nr_queues--;
2298 sent++;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002299 }
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002300 while (sent) {
2301 struct nvme_queue *nvmeq = &dev->queues[nr_queues + sent];
2302
2303 timeout = wait_for_completion_io_timeout(&nvmeq->delete_done,
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002304 timeout);
2305 if (timeout == 0)
2306 return false;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002307
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002308 sent--;
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002309 if (nr_queues)
2310 goto retry;
2311 }
2312 return true;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002313}
2314
Keith Busch5d02a5c2019-09-03 09:22:24 -06002315static void nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002316{
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002317 int ret;
2318
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002319 if (!dev->ctrl.tagset) {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01002320 dev->tagset.ops = &nvme_mq_ops;
Keith Buschffe77042015-06-08 10:08:15 -06002321 dev->tagset.nr_hw_queues = dev->online_queues - 1;
yangerkun8fe34be2019-07-23 11:23:13 +08002322 dev->tagset.nr_maps = 2; /* default + read */
Christoph Hellwiged92ad32018-12-14 14:06:59 +01002323 if (dev->io_queues[HCTX_TYPE_POLL])
2324 dev->tagset.nr_maps++;
Keith Buschffe77042015-06-08 10:08:15 -06002325 dev->tagset.timeout = NVME_IO_TIMEOUT;
Max Gurtovoyd4ec47f2020-06-16 12:34:23 +03002326 dev->tagset.numa_node = dev->ctrl.numa_node;
Chaitanya Kulkarni61f3b892020-06-17 10:05:13 +02002327 dev->tagset.queue_depth = min_t(unsigned int, dev->q_depth,
2328 BLK_MQ_MAX_DEPTH) - 1;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -07002329 dev->tagset.cmd_size = sizeof(struct nvme_iod);
Keith Buschffe77042015-06-08 10:08:15 -06002330 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2331 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002332
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002333 /*
2334 * Some Apple controllers requires tags to be unique
2335 * across admin and IO queue, so reserve the first 32
2336 * tags of the IO queue.
2337 */
2338 if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
2339 dev->tagset.reserved_tags = NVME_AQ_DEPTH;
2340
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002341 ret = blk_mq_alloc_tag_set(&dev->tagset);
2342 if (ret) {
2343 dev_warn(dev->ctrl.device,
2344 "IO queues tagset allocation failed %d\n", ret);
Keith Busch5d02a5c2019-09-03 09:22:24 -06002345 return;
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002346 }
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002347 dev->ctrl.tagset = &dev->tagset;
Keith Busch949928c2015-12-17 17:08:15 -07002348 } else {
2349 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2350
2351 /* Free previously allocated queues that are no longer usable */
2352 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06002353 }
Keith Busch949928c2015-12-17 17:08:15 -07002354
Maxim Levitskye8fd41b2019-05-02 14:31:33 +03002355 nvme_dbbuf_set(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002356}
2357
Keith Buschb00a7262016-02-24 09:15:52 -07002358static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06002359{
Keith Buschb00a7262016-02-24 09:15:52 -07002360 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02002361 struct pci_dev *pdev = to_pci_dev(dev->dev);
Filippo Sironi4bdf2602021-02-10 01:39:42 +01002362 int dma_address_bits = 64;
Keith Busch0877cb02013-07-15 15:02:19 -06002363
2364 if (pci_enable_device_mem(pdev))
2365 return result;
2366
Keith Busch0877cb02013-07-15 15:02:19 -06002367 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002368
Filippo Sironi4bdf2602021-02-10 01:39:42 +01002369 if (dev->ctrl.quirks & NVME_QUIRK_DMA_ADDRESS_BITS_48)
2370 dma_address_bits = 48;
2371 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(dma_address_bits)))
Russell King052d0ef2013-06-26 23:49:11 +01002372 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06002373
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002374 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07002375 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002376 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07002377 }
Jens Axboee32efbf2014-11-14 09:49:26 -07002378
2379 /*
Keith Buscha5229052016-04-08 16:09:10 -06002380 * Some devices and/or platforms don't advertise or work with INTx
2381 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2382 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07002383 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002384 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2385 if (result < 0)
2386 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07002387
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002388 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002389
John Garry7442ddc2020-08-14 23:34:25 +08002390 dev->q_depth = min_t(u32, NVME_CAP_MQES(dev->ctrl.cap) + 1,
weiping zhangb27c1e62017-07-10 16:46:59 +08002391 io_queue_depth);
Sagi Grimbergaa22c8e2019-08-22 10:51:17 -07002392 dev->ctrl.sqsize = dev->q_depth - 1; /* 0's based queue depth */
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002393 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002394 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07002395
2396 /*
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10002397 * Some Apple controllers require a non-standard SQE size.
2398 * Interestingly they also seem to ignore the CC:IOSQES register
2399 * so we don't bother updating it here.
2400 */
2401 if (dev->ctrl.quirks & NVME_QUIRK_128_BYTES_SQES)
2402 dev->io_sqes = 7;
2403 else
2404 dev->io_sqes = NVME_NVM_IOSQES;
Stephan Günther1f390c12015-12-01 13:23:22 -07002405
2406 /*
2407 * Temporary fix for the Apple controller found in the MacBook8,1 and
2408 * some MacBook7,1 to avoid controller resets and data loss.
2409 */
2410 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
2411 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02002412 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
2413 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07002414 dev->q_depth);
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002415 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2416 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002417 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002418 dev->q_depth = 64;
2419 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2420 "set queue depth=%u\n", dev->q_depth);
Stephan Günther1f390c12015-12-01 13:23:22 -07002421 }
2422
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002423 /*
2424 * Controllers with the shared tags quirk need the IO queue to be
2425 * big enough so that we get 32 tags for the admin queue
2426 */
2427 if ((dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS) &&
2428 (dev->q_depth < (NVME_AQ_DEPTH + 2))) {
2429 dev->q_depth = NVME_AQ_DEPTH + 2;
2430 dev_warn(dev->ctrl.device, "IO queue depth clamped to %d\n",
2431 dev->q_depth);
2432 }
2433
2434
Christoph Hellwigf65efd62017-12-20 14:25:11 +01002435 nvme_map_cmb(dev);
Stephen Bates202021c2016-10-05 20:01:12 -06002436
Keith Buscha0a34082015-12-07 15:30:31 -07002437 pci_enable_pcie_error_reporting(pdev);
2438 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002439 return 0;
2440
2441 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06002442 pci_disable_device(pdev);
2443 return result;
2444}
2445
2446static void nvme_dev_unmap(struct nvme_dev *dev)
2447{
Keith Buschb00a7262016-02-24 09:15:52 -07002448 if (dev->bar)
2449 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002450 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07002451}
2452
2453static void nvme_pci_disable(struct nvme_dev *dev)
2454{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002455 struct pci_dev *pdev = to_pci_dev(dev->dev);
2456
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002457 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002458
Keith Buscha0a34082015-12-07 15:30:31 -07002459 if (pci_is_enabled(pdev)) {
2460 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002461 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07002462 }
Keith Busch4d115422013-12-10 13:10:40 -07002463}
2464
Keith Buscha5cdb682016-01-12 14:41:18 -07002465static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002466{
Keith Busche43269e2019-05-14 14:07:38 -06002467 bool dead = true, freeze = false;
Keith Busch302ad8c2017-03-01 14:22:12 -05002468 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06002469
Keith Busch77bf25e2015-11-26 12:21:29 +01002470 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05002471 if (pci_is_enabled(pdev)) {
2472 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2473
Keith Buschebef7362017-06-27 17:44:05 -06002474 if (dev->ctrl.state == NVME_CTRL_LIVE ||
Keith Busche43269e2019-05-14 14:07:38 -06002475 dev->ctrl.state == NVME_CTRL_RESETTING) {
2476 freeze = true;
Keith Busch302ad8c2017-03-01 14:22:12 -05002477 nvme_start_freeze(&dev->ctrl);
Keith Busche43269e2019-05-14 14:07:38 -06002478 }
Keith Busch302ad8c2017-03-01 14:22:12 -05002479 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2480 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07002481 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002482
Keith Busch302ad8c2017-03-01 14:22:12 -05002483 /*
2484 * Give the controller a chance to complete all entered requests if
2485 * doing a safe shutdown.
2486 */
Keith Busche43269e2019-05-14 14:07:38 -06002487 if (!dead && shutdown && freeze)
2488 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002489
Jianchao Wang9a915a52018-02-12 20:57:24 +08002490 nvme_stop_queues(&dev->ctrl);
2491
Keith Busch64ee0ac2018-04-12 09:16:08 -06002492 if (!dead && dev->ctrl.queue_count > 0) {
Keith Busch8fae2682019-01-04 15:04:33 -07002493 nvme_disable_io_queues(dev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002494 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002495 }
Keith Busch8fae2682019-01-04 15:04:33 -07002496 nvme_suspend_io_queues(dev);
2497 nvme_suspend_queue(&dev->queues[0]);
Keith Buschb00a7262016-02-24 09:15:52 -07002498 nvme_pci_disable(dev);
Keith Buschfa46c6f2020-02-13 01:41:05 +09002499 nvme_reap_pending_cqes(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002500
Ming Line1958e62016-05-18 14:05:01 -07002501 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2502 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Ming Lei622b8b62019-07-24 11:48:42 +08002503 blk_mq_tagset_wait_completed_request(&dev->tagset);
2504 blk_mq_tagset_wait_completed_request(&dev->admin_tagset);
Keith Busch302ad8c2017-03-01 14:22:12 -05002505
2506 /*
2507 * The driver will not be starting up queues again if shutting down so
2508 * must flush all entered requests to their failed completion to avoid
2509 * deadlocking blk-mq hot-cpu notifier.
2510 */
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002511 if (shutdown) {
Keith Busch302ad8c2017-03-01 14:22:12 -05002512 nvme_start_queues(&dev->ctrl);
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002513 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q))
2514 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
2515 }
Keith Busch77bf25e2015-11-26 12:21:29 +01002516 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002517}
2518
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002519static int nvme_disable_prepare_reset(struct nvme_dev *dev, bool shutdown)
2520{
2521 if (!nvme_wait_reset(&dev->ctrl))
2522 return -EBUSY;
2523 nvme_dev_disable(dev, shutdown);
2524 return 0;
2525}
2526
Matthew Wilcox091b6092011-02-10 09:56:01 -05002527static int nvme_setup_prp_pools(struct nvme_dev *dev)
2528{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002529 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Christoph Hellwigc61b82c2020-08-18 19:51:59 +02002530 NVME_CTRL_PAGE_SIZE,
2531 NVME_CTRL_PAGE_SIZE, 0);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002532 if (!dev->prp_page_pool)
2533 return -ENOMEM;
2534
Matthew Wilcox99802a72011-02-10 10:30:34 -05002535 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002536 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002537 256, 256, 0);
2538 if (!dev->prp_small_pool) {
2539 dma_pool_destroy(dev->prp_page_pool);
2540 return -ENOMEM;
2541 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002542 return 0;
2543}
2544
2545static void nvme_release_prp_pools(struct nvme_dev *dev)
2546{
2547 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002548 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002549}
2550
Keith Busch770597e2019-09-05 07:52:33 -06002551static void nvme_free_tagset(struct nvme_dev *dev)
2552{
2553 if (dev->tagset.tags)
2554 blk_mq_free_tag_set(&dev->tagset);
2555 dev->ctrl.tagset = NULL;
2556}
2557
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002558static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002559{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002560 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002561
Helen Koikef9f38e32017-04-10 12:51:07 -03002562 nvme_dbbuf_dma_free(dev);
Keith Busch770597e2019-09-05 07:52:33 -06002563 nvme_free_tagset(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002564 if (dev->ctrl.admin_q)
2565 blk_put_queue(dev->ctrl.admin_q);
Scott Bauere286bcf2017-02-22 10:15:07 -07002566 free_opal_dev(dev->ctrl.opal_dev);
Jens Axboe943e9422018-06-21 09:49:37 -06002567 mempool_destroy(dev->iod_mempool);
Israel Rukshin253fd4a2020-03-24 17:29:40 +02002568 put_device(dev->dev);
2569 kfree(dev->queues);
Keith Busch5e82e952013-02-19 10:17:58 -07002570 kfree(dev);
2571}
2572
Chaitanya Kulkarni7c1ce402019-06-08 13:16:32 -07002573static void nvme_remove_dead_ctrl(struct nvme_dev *dev)
Keith Buschf58944e2016-02-24 09:15:55 -07002574{
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002575 /*
2576 * Set state to deleting now to avoid blocking nvme_wait_reset(), which
2577 * may be holding this pci_dev's device lock.
2578 */
2579 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Christoph Hellwigd22524a2017-10-18 13:25:42 +02002580 nvme_get_ctrl(&dev->ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -07002581 nvme_dev_disable(dev, false);
Jianchao Wang9f9cafc2018-06-20 13:42:22 +08002582 nvme_kill_queues(&dev->ctrl);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002583 if (!queue_work(nvme_wq, &dev->remove_work))
Keith Buschf58944e2016-02-24 09:15:55 -07002584 nvme_put_ctrl(&dev->ctrl);
2585}
2586
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002587static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002588{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002589 struct nvme_dev *dev =
2590 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002591 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002592 int result;
Keith Buschf0b50732013-07-15 15:02:21 -06002593
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002594 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING)) {
2595 result = -ENODEV;
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002596 goto out;
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002597 }
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002598
2599 /*
2600 * If we're called to reset a live controller first shut it down before
2601 * moving on.
2602 */
Keith Buschb00a7262016-02-24 09:15:52 -07002603 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002604 nvme_dev_disable(dev, false);
Keith Buschd6135c3a2019-05-14 14:46:09 -06002605 nvme_sync_queues(&dev->ctrl);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002606
Keith Busch5c959d72019-01-23 18:46:11 -07002607 mutex_lock(&dev->shutdown_lock);
Keith Buschb00a7262016-02-24 09:15:52 -07002608 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002609 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002610 goto out_unlock;
Keith Buschf0b50732013-07-15 15:02:21 -06002611
Sagi Grimberg01ad0992017-05-01 00:27:17 +03002612 result = nvme_pci_configure_admin_queue(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002613 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002614 goto out_unlock;
Keith Buschf0b50732013-07-15 15:02:21 -06002615
Keith Busch0fb59cb2015-01-07 18:55:50 -07002616 result = nvme_alloc_admin_tags(dev);
2617 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002618 goto out_unlock;
Dan McLeranb9afca32014-04-07 17:10:11 -06002619
Jens Axboe943e9422018-06-21 09:49:37 -06002620 /*
2621 * Limit the max command size to prevent iod->sg allocations going
2622 * over a single page.
2623 */
Christoph Hellwig7637de32019-07-03 09:54:44 -07002624 dev->ctrl.max_hw_sectors = min_t(u32,
2625 NVME_MAX_KB_SZ << 1, dma_max_mapping_size(dev->dev) >> 9);
Jens Axboe943e9422018-06-21 09:49:37 -06002626 dev->ctrl.max_segments = NVME_MAX_SEGS;
Christoph Hellwiga48bc522019-06-05 21:08:24 +02002627
2628 /*
2629 * Don't limit the IOMMU merged segment size.
2630 */
2631 dma_set_max_seg_size(dev->dev, 0xffffffff);
Jianxiong Gao3d2d8612021-02-01 10:30:17 -08002632 dma_set_min_align_mask(dev->dev, NVME_CTRL_PAGE_SIZE - 1);
Christoph Hellwiga48bc522019-06-05 21:08:24 +02002633
Keith Busch5c959d72019-01-23 18:46:11 -07002634 mutex_unlock(&dev->shutdown_lock);
2635
2636 /*
2637 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
2638 * initializing procedure here.
2639 */
2640 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
2641 dev_warn(dev->ctrl.device,
2642 "failed to mark controller CONNECTING\n");
Minwoo Imcee6c262019-06-09 03:35:20 +09002643 result = -EBUSY;
Keith Busch5c959d72019-01-23 18:46:11 -07002644 goto out;
2645 }
Jens Axboe943e9422018-06-21 09:49:37 -06002646
Max Gurtovoy95093352020-05-19 17:05:52 +03002647 /*
2648 * We do not support an SGL for metadata (yet), so we are limited to a
2649 * single integrity segment for the separate metadata pointer.
2650 */
2651 dev->ctrl.max_integrity_segments = 1;
2652
Chaitanya Kulkarnif21c47692021-02-28 18:06:04 -08002653 result = nvme_init_ctrl_finish(&dev->ctrl);
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002654 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002655 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002656
Scott Bauere286bcf2017-02-22 10:15:07 -07002657 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2658 if (!dev->ctrl.opal_dev)
2659 dev->ctrl.opal_dev =
2660 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2661 else if (was_suspend)
2662 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2663 } else {
2664 free_opal_dev(dev->ctrl.opal_dev);
2665 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002666 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002667
Helen Koikef9f38e32017-04-10 12:51:07 -03002668 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2669 result = nvme_dbbuf_dma_alloc(dev);
2670 if (result)
2671 dev_warn(dev->dev,
2672 "unable to allocate dma for dbbuf\n");
2673 }
2674
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002675 if (dev->ctrl.hmpre) {
2676 result = nvme_setup_host_mem(dev);
2677 if (result < 0)
2678 goto out;
2679 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002680
Keith Buschf0b50732013-07-15 15:02:21 -06002681 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002682 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002683 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002684
Keith Busch21f033f2016-04-12 11:13:11 -06002685 /*
Christoph Hellwig2659e572015-10-02 18:51:31 +02002686 * Keep the controller around but remove all namespaces if we don't have
2687 * any working I/O queue.
2688 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002689 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002690 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002691 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002692 nvme_remove_namespaces(&dev->ctrl);
Keith Busch770597e2019-09-05 07:52:33 -06002693 nvme_free_tagset(dev);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002694 } else {
Keith Busch25646262016-01-04 09:10:57 -07002695 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002696 nvme_wait_freeze(&dev->ctrl);
Keith Busch5d02a5c2019-09-03 09:22:24 -06002697 nvme_dev_add(dev);
Keith Busch302ad8c2017-03-01 14:22:12 -05002698 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002699 }
2700
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002701 /*
2702 * If only admin queue live, keep it to do further investigation or
2703 * recovery.
2704 */
Keith Busch5d02a5c2019-09-03 09:22:24 -06002705 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002706 dev_warn(dev->ctrl.device,
Keith Busch5d02a5c2019-09-03 09:22:24 -06002707 "failed to mark controller live state\n");
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002708 result = -ENODEV;
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002709 goto out;
2710 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002711
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002712 nvme_start_ctrl(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002713 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002714
Keith Busch4726bcf2019-02-11 09:23:50 -07002715 out_unlock:
2716 mutex_unlock(&dev->shutdown_lock);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002717 out:
Chaitanya Kulkarni7c1ce402019-06-08 13:16:32 -07002718 if (result)
2719 dev_warn(dev->ctrl.device,
2720 "Removing after probe failure status: %d\n", result);
2721 nvme_remove_dead_ctrl(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002722}
2723
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002724static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002725{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002726 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002727 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002728
2729 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002730 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002731 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002732}
2733
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002734static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002735{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002736 *val = readl(to_nvme_dev(ctrl)->bar + off);
2737 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002738}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002739
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002740static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2741{
2742 writel(val, to_nvme_dev(ctrl)->bar + off);
2743 return 0;
2744}
2745
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002746static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2747{
Ard Biesheuvel3a8ecc92019-10-03 13:57:29 +02002748 *val = lo_hi_readq(to_nvme_dev(ctrl)->bar + off);
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002749 return 0;
2750}
2751
Keith Busch97c12222018-03-08 14:50:32 -07002752static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
2753{
2754 struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);
2755
Max Gurtovoy2db24e42020-03-09 17:04:12 +02002756 return snprintf(buf, size, "%s\n", dev_name(&pdev->dev));
Keith Busch97c12222018-03-08 14:50:32 -07002757}
2758
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002759static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002760 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002761 .module = THIS_MODULE,
Logan Gunthorpee0596ab2018-10-04 15:27:44 -06002762 .flags = NVME_F_METADATA_SUPPORTED |
2763 NVME_F_PCI_P2PDMA,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002764 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002765 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002766 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002767 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002768 .submit_async_event = nvme_pci_submit_async_event,
Keith Busch97c12222018-03-08 14:50:32 -07002769 .get_address = nvme_pci_get_address,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002770};
Keith Busch4cc06522015-06-05 10:30:08 -06002771
Keith Buschb00a7262016-02-24 09:15:52 -07002772static int nvme_dev_map(struct nvme_dev *dev)
2773{
Keith Buschb00a7262016-02-24 09:15:52 -07002774 struct pci_dev *pdev = to_pci_dev(dev->dev);
2775
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002776 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002777 return -ENODEV;
2778
Xu Yu97f6ef62017-05-24 16:39:55 +08002779 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002780 goto release;
2781
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002782 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002783 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002784 pci_release_mem_regions(pdev);
2785 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002786}
2787
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002788static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002789{
2790 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2791 /*
2792 * Several Samsung devices seem to drop off the PCIe bus
2793 * randomly when APST is on and uses the deepest sleep state.
2794 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2795 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2796 * 950 PRO 256GB", but it seems to be restricted to two Dell
2797 * laptops.
2798 */
2799 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2800 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2801 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2802 return NVME_QUIRK_NO_DEEPEST_PS;
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002803 } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
2804 /*
2805 * Samsung SSD 960 EVO drops off the PCIe bus after system
Jarosław Janik467c77d42018-03-11 19:51:56 +01002806 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
2807 * within few minutes after bootup on a Coffee Lake board -
2808 * ASUS PRIME Z370-A
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002809 */
2810 if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
Jarosław Janik467c77d42018-03-11 19:51:56 +01002811 (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
2812 dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002813 return NVME_QUIRK_NO_APST;
Shyjumon N1fae37a2020-02-06 13:17:25 -07002814 } else if ((pdev->vendor == 0x144d && (pdev->device == 0xa801 ||
2815 pdev->device == 0xa808 || pdev->device == 0xa809)) ||
2816 (pdev->vendor == 0x1e0f && pdev->device == 0x0001)) {
2817 /*
2818 * Forcing to use host managed nvme power settings for
2819 * lowest idle power with quick resume latency on
2820 * Samsung and Toshiba SSDs based on suspend behavior
2821 * on Coffee Lake board for LENOVO C640
2822 */
2823 if ((dmi_match(DMI_BOARD_VENDOR, "LENOVO")) &&
2824 dmi_match(DMI_BOARD_NAME, "LNVNB161216"))
2825 return NVME_QUIRK_SIMPLE_SUSPEND;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002826 }
2827
2828 return 0;
2829}
2830
Keith Busch181197752018-04-27 13:42:52 -06002831static void nvme_async_probe(void *data, async_cookie_t cookie)
2832{
2833 struct nvme_dev *dev = data;
Keith Busch80f513b2018-05-07 08:30:24 -06002834
Keith Buschbd46a902019-07-29 16:34:52 -06002835 flush_work(&dev->ctrl.reset_work);
Keith Busch181197752018-04-27 13:42:52 -06002836 flush_work(&dev->ctrl.scan_work);
Keith Busch80f513b2018-05-07 08:30:24 -06002837 nvme_put_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002838}
2839
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002840static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002841{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002842 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002843 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002844 unsigned long quirks = id->driver_data;
Jens Axboe943e9422018-06-21 09:49:37 -06002845 size_t alloc_size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002846
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002847 node = dev_to_node(&pdev->dev);
2848 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002849 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002850
2851 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002852 if (!dev)
2853 return -ENOMEM;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002854
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002855 dev->nr_write_queues = write_queues;
2856 dev->nr_poll_queues = poll_queues;
2857 dev->nr_allocated_queues = nvme_max_io_queues(dev) + 1;
2858 dev->queues = kcalloc_node(dev->nr_allocated_queues,
2859 sizeof(struct nvme_queue), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002860 if (!dev->queues)
2861 goto free;
2862
Christoph Hellwige75ec752015-05-22 11:12:39 +02002863 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002864 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002865
Keith Buschb00a7262016-02-24 09:15:52 -07002866 result = nvme_dev_map(dev);
2867 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002868 goto put_pci;
Keith Buschb00a7262016-02-24 09:15:52 -07002869
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002870 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002871 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002872 mutex_init(&dev->shutdown_lock);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002873
2874 result = nvme_setup_prp_pools(dev);
2875 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002876 goto unmap;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002877
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002878 quirks |= check_vendor_combination_bug(pdev);
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002879
Mario Limonciello2744d7a2021-06-09 13:40:17 -05002880 if (!noacpi && acpi_storage_d3(&pdev->dev)) {
David E. Boxdf4f9bc2020-07-09 11:43:33 -07002881 /*
2882 * Some systems use a bios work around to ask for D3 on
2883 * platforms that support kernel managed suspend.
2884 */
2885 dev_info(&pdev->dev,
2886 "platform quirk: setting simple suspend\n");
2887 quirks |= NVME_QUIRK_SIMPLE_SUSPEND;
2888 }
2889
Jens Axboe943e9422018-06-21 09:49:37 -06002890 /*
2891 * Double check that our mempool alloc size will cover the biggest
2892 * command we support.
2893 */
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +02002894 alloc_size = nvme_pci_iod_alloc_size();
Jens Axboe943e9422018-06-21 09:49:37 -06002895 WARN_ON_ONCE(alloc_size > PAGE_SIZE);
2896
2897 dev->iod_mempool = mempool_create_node(1, mempool_kmalloc,
2898 mempool_kfree,
2899 (void *) alloc_size,
2900 GFP_KERNEL, node);
2901 if (!dev->iod_mempool) {
2902 result = -ENOMEM;
2903 goto release_pools;
2904 }
2905
Keith Buschb6e44b42018-07-11 16:44:44 -06002906 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
2907 quirks);
2908 if (result)
2909 goto release_mempool;
2910
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002911 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2912
Keith Buschbd46a902019-07-29 16:34:52 -06002913 nvme_reset_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002914 async_schedule(nvme_async_probe, dev);
Sagi Grimberg4caff8f2017-12-31 14:01:19 +02002915
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002916 return 0;
2917
Keith Buschb6e44b42018-07-11 16:44:44 -06002918 release_mempool:
2919 mempool_destroy(dev->iod_mempool);
Keith Busch0877cb02013-07-15 15:02:19 -06002920 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002921 nvme_release_prp_pools(dev);
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002922 unmap:
2923 nvme_dev_unmap(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002924 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002925 put_device(dev->dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002926 free:
2927 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002928 kfree(dev);
2929 return result;
2930}
2931
Christoph Hellwig775755e2017-06-01 13:10:38 +02002932static void nvme_reset_prepare(struct pci_dev *pdev)
Keith Buschf0d54a52014-05-02 10:40:43 -06002933{
Keith Buscha6739472014-06-23 16:03:21 -06002934 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002935
2936 /*
2937 * We don't need to check the return value from waiting for the reset
2938 * state as pci_dev device lock is held, making it impossible to race
2939 * with ->remove().
2940 */
2941 nvme_disable_prepare_reset(dev, false);
2942 nvme_sync_queues(&dev->ctrl);
Christoph Hellwig775755e2017-06-01 13:10:38 +02002943}
Keith Buschf0d54a52014-05-02 10:40:43 -06002944
Christoph Hellwig775755e2017-06-01 13:10:38 +02002945static void nvme_reset_done(struct pci_dev *pdev)
2946{
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002947 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002948
2949 if (!nvme_try_sched_reset(&dev->ctrl))
2950 flush_work(&dev->ctrl.reset_work);
Keith Buschf0d54a52014-05-02 10:40:43 -06002951}
2952
Keith Busch09ece142014-01-27 11:29:40 -05002953static void nvme_shutdown(struct pci_dev *pdev)
2954{
2955 struct nvme_dev *dev = pci_get_drvdata(pdev);
Baolin Wang4e523542020-07-03 10:49:21 +08002956
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002957 nvme_disable_prepare_reset(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002958}
2959
Keith Buschf58944e2016-02-24 09:15:55 -07002960/*
2961 * The driver's remove may be called on a device in a partially initialized
2962 * state. This function must not have any dependencies on the device state in
2963 * order to proceed.
2964 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002965static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002966{
2967 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002968
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002969 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Keith Busch9a6b9452013-12-10 13:10:36 -07002970 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002971
Keith Busch6db28ed2017-02-10 18:15:49 -05002972 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002973 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch1d39e692018-06-06 08:13:08 -06002974 nvme_dev_disable(dev, true);
Keith Buschcb4bfda2018-10-15 10:19:06 -06002975 nvme_dev_remove_admin(dev);
Keith Busch6db28ed2017-02-10 18:15:49 -05002976 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002977
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002978 flush_work(&dev->ctrl.reset_work);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002979 nvme_stop_ctrl(&dev->ctrl);
2980 nvme_remove_namespaces(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002981 nvme_dev_disable(dev, true);
Keith Busch9fe5c592018-10-31 13:15:29 -06002982 nvme_release_cmb(dev);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002983 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002984 nvme_dev_remove_admin(dev);
2985 nvme_free_queues(dev, 0);
Keith Busch9a6b9452013-12-10 13:10:36 -07002986 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002987 nvme_dev_unmap(dev);
Israel Rukshin726612b2020-03-24 17:29:42 +02002988 nvme_uninit_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002989}
2990
Jingoo Han671a6012014-02-13 11:19:14 +09002991#ifdef CONFIG_PM_SLEEP
Keith Buschd916b1b2019-05-23 09:27:35 -06002992static int nvme_get_power_state(struct nvme_ctrl *ctrl, u32 *ps)
2993{
2994 return nvme_get_features(ctrl, NVME_FEAT_POWER_MGMT, 0, NULL, 0, ps);
2995}
2996
2997static int nvme_set_power_state(struct nvme_ctrl *ctrl, u32 ps)
2998{
2999 return nvme_set_features(ctrl, NVME_FEAT_POWER_MGMT, ps, NULL, 0, NULL);
3000}
3001
3002static int nvme_resume(struct device *dev)
3003{
3004 struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
3005 struct nvme_ctrl *ctrl = &ndev->ctrl;
3006
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02003007 if (ndev->last_ps == U32_MAX ||
Keith Buschd916b1b2019-05-23 09:27:35 -06003008 nvme_set_power_state(ctrl, ndev->last_ps) != 0)
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003009 return nvme_try_sched_reset(&ndev->ctrl);
Keith Buschd916b1b2019-05-23 09:27:35 -06003010 return 0;
3011}
3012
Keith Buschcd638942013-07-15 15:02:23 -06003013static int nvme_suspend(struct device *dev)
3014{
3015 struct pci_dev *pdev = to_pci_dev(dev);
3016 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschd916b1b2019-05-23 09:27:35 -06003017 struct nvme_ctrl *ctrl = &ndev->ctrl;
3018 int ret = -EBUSY;
3019
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02003020 ndev->last_ps = U32_MAX;
3021
Keith Buschd916b1b2019-05-23 09:27:35 -06003022 /*
3023 * The platform does not remove power for a kernel managed suspend so
3024 * use host managed nvme power settings for lowest idle power if
3025 * possible. This should have quicker resume latency than a full device
3026 * shutdown. But if the firmware is involved after the suspend or the
3027 * device does not support any non-default power states, shut down the
3028 * device fully.
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02003029 *
3030 * If ASPM is not enabled for the device, shut down the device and allow
3031 * the PCI bus layer to put it into D3 in order to take the PCIe link
3032 * down, so as to allow the platform to achieve its minimum low-power
3033 * state (which may not be possible if the link is up).
Christoph Hellwigb97120b2020-06-03 08:24:17 +02003034 *
3035 * If a host memory buffer is enabled, shut down the device as the NVMe
3036 * specification allows the device to access the host memory buffer in
3037 * host DRAM from all power states, but hosts will fail access to DRAM
3038 * during S3.
Keith Buschd916b1b2019-05-23 09:27:35 -06003039 */
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02003040 if (pm_suspend_via_firmware() || !ctrl->npss ||
Mario Limonciellocb32de12019-08-16 15:16:19 -05003041 !pcie_aspm_enabled(pdev) ||
Christoph Hellwigb97120b2020-06-03 08:24:17 +02003042 ndev->nr_host_mem_descs ||
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003043 (ndev->ctrl.quirks & NVME_QUIRK_SIMPLE_SUSPEND))
3044 return nvme_disable_prepare_reset(ndev, true);
Keith Buschd916b1b2019-05-23 09:27:35 -06003045
3046 nvme_start_freeze(ctrl);
3047 nvme_wait_freeze(ctrl);
3048 nvme_sync_queues(ctrl);
3049
Keith Busch5d02a5c2019-09-03 09:22:24 -06003050 if (ctrl->state != NVME_CTRL_LIVE)
Keith Buschd916b1b2019-05-23 09:27:35 -06003051 goto unfreeze;
3052
Keith Buschd916b1b2019-05-23 09:27:35 -06003053 ret = nvme_get_power_state(ctrl, &ndev->last_ps);
3054 if (ret < 0)
3055 goto unfreeze;
3056
Mario Limonciello7cbb5c62019-09-18 13:15:55 -05003057 /*
3058 * A saved state prevents pci pm from generically controlling the
3059 * device's power. If we're using protocol specific settings, we don't
3060 * want pci interfering.
3061 */
3062 pci_save_state(pdev);
3063
Keith Buschd916b1b2019-05-23 09:27:35 -06003064 ret = nvme_set_power_state(ctrl, ctrl->npss);
3065 if (ret < 0)
3066 goto unfreeze;
3067
3068 if (ret) {
Mario Limonciello7cbb5c62019-09-18 13:15:55 -05003069 /* discard the saved state */
3070 pci_load_saved_state(pdev, NULL);
3071
Keith Buschd916b1b2019-05-23 09:27:35 -06003072 /*
3073 * Clearing npss forces a controller reset on resume. The
Geert Uytterhoeven05d30462019-10-24 17:24:00 +02003074 * correct value will be rediscovered then.
Keith Buschd916b1b2019-05-23 09:27:35 -06003075 */
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003076 ret = nvme_disable_prepare_reset(ndev, true);
Keith Buschd916b1b2019-05-23 09:27:35 -06003077 ctrl->npss = 0;
Keith Buschd916b1b2019-05-23 09:27:35 -06003078 }
Keith Buschd916b1b2019-05-23 09:27:35 -06003079unfreeze:
3080 nvme_unfreeze(ctrl);
3081 return ret;
3082}
3083
3084static int nvme_simple_suspend(struct device *dev)
3085{
3086 struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
Baolin Wang4e523542020-07-03 10:49:21 +08003087
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003088 return nvme_disable_prepare_reset(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06003089}
3090
Keith Buschd916b1b2019-05-23 09:27:35 -06003091static int nvme_simple_resume(struct device *dev)
Keith Buschcd638942013-07-15 15:02:23 -06003092{
3093 struct pci_dev *pdev = to_pci_dev(dev);
3094 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06003095
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003096 return nvme_try_sched_reset(&ndev->ctrl);
Keith Buschcd638942013-07-15 15:02:23 -06003097}
3098
YueHaibing21774222019-06-26 10:09:02 +08003099static const struct dev_pm_ops nvme_dev_pm_ops = {
Keith Buschd916b1b2019-05-23 09:27:35 -06003100 .suspend = nvme_suspend,
3101 .resume = nvme_resume,
3102 .freeze = nvme_simple_suspend,
3103 .thaw = nvme_simple_resume,
3104 .poweroff = nvme_simple_suspend,
3105 .restore = nvme_simple_resume,
3106};
3107#endif /* CONFIG_PM_SLEEP */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003108
Keith Buscha0a34082015-12-07 15:30:31 -07003109static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
3110 pci_channel_state_t state)
3111{
3112 struct nvme_dev *dev = pci_get_drvdata(pdev);
3113
3114 /*
3115 * A frozen channel requires a reset. When detected, this method will
3116 * shutdown the controller to quiesce. The controller will be restarted
3117 * after the slot reset through driver's slot_reset callback.
3118 */
Keith Buscha0a34082015-12-07 15:30:31 -07003119 switch (state) {
3120 case pci_channel_io_normal:
3121 return PCI_ERS_RESULT_CAN_RECOVER;
3122 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06003123 dev_warn(dev->ctrl.device,
3124 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07003125 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07003126 return PCI_ERS_RESULT_NEED_RESET;
3127 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06003128 dev_warn(dev->ctrl.device,
3129 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07003130 return PCI_ERS_RESULT_DISCONNECT;
3131 }
3132 return PCI_ERS_RESULT_NEED_RESET;
3133}
3134
3135static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
3136{
3137 struct nvme_dev *dev = pci_get_drvdata(pdev);
3138
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07003139 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07003140 pci_restore_state(pdev);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02003141 nvme_reset_ctrl(&dev->ctrl);
Keith Buscha0a34082015-12-07 15:30:31 -07003142 return PCI_ERS_RESULT_RECOVERED;
3143}
3144
3145static void nvme_error_resume(struct pci_dev *pdev)
3146{
Keith Busch72cd4cc2018-05-24 16:16:04 -06003147 struct nvme_dev *dev = pci_get_drvdata(pdev);
3148
3149 flush_work(&dev->ctrl.reset_work);
Keith Buscha0a34082015-12-07 15:30:31 -07003150}
3151
Stephen Hemminger1d352032012-09-07 09:33:17 -07003152static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003153 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003154 .slot_reset = nvme_slot_reset,
3155 .resume = nvme_error_resume,
Christoph Hellwig775755e2017-06-01 13:10:38 +02003156 .reset_prepare = nvme_reset_prepare,
3157 .reset_done = nvme_reset_done,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003158};
3159
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003160static const struct pci_device_id nvme_id_table[] = {
David Fugate972b13e2020-07-02 15:31:22 -06003161 { PCI_VDEVICE(INTEL, 0x0953), /* Intel 750/P3500/P3600/P3700 */
Keith Busch08095e72016-03-04 13:15:17 -07003162 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003163 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Fugate972b13e2020-07-02 15:31:22 -06003164 { PCI_VDEVICE(INTEL, 0x0a53), /* Intel P3520 */
Keith Busch99466e72016-05-02 15:14:24 -06003165 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003166 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Fugate972b13e2020-07-02 15:31:22 -06003167 { PCI_VDEVICE(INTEL, 0x0a54), /* Intel P4500/P4600 */
Keith Busch99466e72016-05-02 15:14:24 -06003168 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003169 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Fugate972b13e2020-07-02 15:31:22 -06003170 { PCI_VDEVICE(INTEL, 0x0a55), /* Dell Express Flash P4600 */
David Wayne Fugatef99cb7af2017-07-10 12:39:59 -06003171 .driver_data = NVME_QUIRK_STRIPE_SIZE |
3172 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07003173 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
Jens Axboe9abd68e2018-05-08 10:25:15 -06003174 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
Akinobu Mita6c6aa2f2019-11-15 00:40:01 +09003175 NVME_QUIRK_MEDIUM_PRIO_SQ |
David Milburnce4cc312020-09-10 16:18:50 -05003176 NVME_QUIRK_NO_TEMP_THRESH_CHANGE |
3177 NVME_QUIRK_DISABLE_WRITE_ZEROES, },
James Dingwall62993582019-01-08 10:20:51 -07003178 { PCI_VDEVICE(INTEL, 0xf1a6), /* Intel 760p/Pro 7600p */
3179 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Keith Busch540c8012015-10-22 15:45:06 -06003180 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
Christoph Hellwig7b210e42019-03-13 18:55:05 +01003181 .driver_data = NVME_QUIRK_IDENTIFY_CNS |
3182 NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Christoph Hellwig5bedd3a2020-07-28 13:09:03 +02003183 { PCI_DEVICE(0x126f, 0x2263), /* Silicon Motion unidentified */
3184 .driver_data = NVME_QUIRK_NO_NS_DESC_LIST, },
Micah Parrish0302ae62018-04-12 13:25:25 -06003185 { PCI_DEVICE(0x1bb1, 0x0100), /* Seagate Nytro Flash Storage */
Julian Einwag5e112d32021-02-16 13:25:43 +01003186 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY |
3187 NVME_QUIRK_NO_NS_DESC_LIST, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03003188 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
3189 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Jeff Lien8c97eec2017-11-21 10:44:37 -06003190 { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */
3191 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04003192 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
3193 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Martin K. Petersend554b5e2017-06-27 22:27:57 -04003194 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
3195 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3196 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
Gopal Tiwari7ee5c782020-12-04 21:46:57 +05303197 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY |
Dmitry Monakhovabbb5f52021-03-10 12:06:41 +00003198 NVME_QUIRK_DISABLE_WRITE_ZEROES|
Gopal Tiwari7ee5c782020-12-04 21:46:57 +05303199 NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Claus Stovgaardc9e95c32021-02-01 22:08:22 +01003200 { PCI_DEVICE(0x1987, 0x5016), /* Phison E16 */
3201 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Pascal Terjan6e6a6822021-02-23 22:10:46 +00003202 { PCI_DEVICE(0x1b4b, 0x1092), /* Lexar 256 GB SSD */
3203 .driver_data = NVME_QUIRK_NO_NS_DESC_LIST |
3204 NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Christoph Hellwig608cc4b2017-09-06 11:45:24 +02003205 { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */
3206 .driver_data = NVME_QUIRK_LIGHTNVM, },
3207 { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */
3208 .driver_data = NVME_QUIRK_LIGHTNVM, },
Wei Xuea48e872018-04-26 14:59:19 -06003209 { PCI_DEVICE(0x1d1d, 0x2601), /* CNEX Granby */
3210 .driver_data = NVME_QUIRK_LIGHTNVM, },
Misha Nasledov08b903b2019-07-15 00:11:49 -07003211 { PCI_DEVICE(0x10ec, 0x5762), /* ADATA SX6000LNP */
3212 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Gabriel Craciunescuf03e42c2019-09-23 20:22:56 +02003213 { PCI_DEVICE(0x1cc1, 0x8201), /* ADATA SX8200PNP 512GB */
3214 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
3215 NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Kai-Heng Feng5611ec22020-07-24 01:29:10 +08003216 { PCI_DEVICE(0x1c5c, 0x1504), /* SK Hynix PC400 */
3217 .driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Kai-Heng Feng02ca0792020-10-13 16:34:45 +08003218 { PCI_DEVICE(0x15b7, 0x2001), /* Sandisk Skyhawk */
3219 .driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Chaitanya Kulkarni89919922021-01-25 21:19:16 -08003220 { PCI_DEVICE(0x1d97, 0x2263), /* SPCC */
3221 .driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Zoltán Böszörményidc22c1c2021-02-21 06:12:16 +01003222 { PCI_DEVICE(0x2646, 0x2262), /* KINGSTON SKC2000 NVMe SSD */
3223 .driver_data = NVME_QUIRK_NO_DEEPEST_PS, },
Thorsten Leemhuis538e4a82021-01-29 06:24:42 +01003224 { PCI_DEVICE(0x2646, 0x2263), /* KINGSTON A2000 NVMe SSD */
3225 .driver_data = NVME_QUIRK_NO_DEEPEST_PS, },
Filippo Sironi4bdf2602021-02-10 01:39:42 +01003226 { PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0x0061),
3227 .driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
3228 { PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0x0065),
3229 .driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
3230 { PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0x8061),
3231 .driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
3232 { PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0xcd00),
3233 .driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
3234 { PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0xcd01),
3235 .driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
3236 { PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0xcd02),
3237 .driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
Andy Shevchenko98f7b862020-02-12 12:32:18 +02003238 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001),
3239 .driver_data = NVME_QUIRK_SINGLE_VECTOR },
Daniel Roschka124298b2017-02-22 15:17:29 -07003240 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10003241 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2005),
3242 .driver_data = NVME_QUIRK_SINGLE_VECTOR |
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10003243 NVME_QUIRK_128_BYTES_SQES |
3244 NVME_QUIRK_SHARED_TAGS },
Andy Shevchenko0b85f592020-08-18 11:35:30 +03003245
3246 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003247 { 0, }
3248};
3249MODULE_DEVICE_TABLE(pci, nvme_id_table);
3250
3251static struct pci_driver nvme_driver = {
3252 .name = "nvme",
3253 .id_table = nvme_id_table,
3254 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08003255 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05003256 .shutdown = nvme_shutdown,
Keith Buschd916b1b2019-05-23 09:27:35 -06003257#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06003258 .driver = {
3259 .pm = &nvme_dev_pm_ops,
3260 },
Keith Buschd916b1b2019-05-23 09:27:35 -06003261#endif
Alexander Duyck74d986a2018-04-24 16:47:27 -05003262 .sriov_configure = pci_sriov_configure_simple,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003263 .err_handler = &nvme_err_handler,
3264};
3265
3266static int __init nvme_init(void)
3267{
Christoph Hellwig81101542019-04-30 11:36:52 -04003268 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
3269 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
3270 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
Ming Lei612b7282019-02-16 18:13:10 +01003271 BUILD_BUG_ON(IRQ_AFFINITY_MAX_SETS < 2);
Keith Busch17c331672019-12-07 01:16:59 +09003272
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02003273 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003274}
3275
3276static void __exit nvme_exit(void)
3277{
3278 pci_unregister_driver(&nvme_driver);
Ming Lei03e0f3a2017-11-09 19:32:07 +08003279 flush_workqueue(nvme_wq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003280}
3281
3282MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
3283MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07003284MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003285module_init(nvme_init);
3286module_exit(nvme_exit);