blob: cd14b1a0ef9065ebe6853308ffd02e5acaadaf92 [file] [log] [blame]
Christoph Hellwig5f373962019-02-18 09:36:08 +01001// SPDX-License-Identifier: GPL-2.0
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002/*
3 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04004 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05005 */
6
Keith Buscha0a34082015-12-07 15:30:31 -07007#include <linux/aer.h>
Keith Busch181197752018-04-27 13:42:52 -06008#include <linux/async.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05009#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070010#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020011#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070012#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013#include <linux/init.h>
14#include <linux/interrupt.h>
15#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050016#include <linux/mm.h>
17#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010018#include <linux/mutex.h>
Keith Buschd0877472017-09-15 13:05:38 -040019#include <linux/once.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050020#include <linux/pci.h>
Keith Buschd916b1b2019-05-23 09:27:35 -060021#include <linux/suspend.h>
Keith Busche1e5e562015-02-19 13:39:03 -070022#include <linux/t10-pi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050023#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080024#include <linux/io-64-nonatomic-lo-hi.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070025#include <linux/sed-opal.h>
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -060026#include <linux/pci-p2pdma.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090027
yupeng604c01d2018-12-18 17:59:53 +010028#include "trace.h"
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020029#include "nvme.h"
30
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +100031#define SQ_SIZE(q) ((q)->q_depth << (q)->sqes)
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +100032#define CQ_SIZE(q) ((q)->q_depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070033
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070034#define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050035
Jens Axboe943e9422018-06-21 09:49:37 -060036/*
37 * These can be higher, but we need to ensure that any command doesn't
38 * require an sg allocation that needs more than a page of data.
39 */
40#define NVME_MAX_KB_SZ 4096
41#define NVME_MAX_SEGS 127
42
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050043static int use_threaded_interrupts;
44module_param(use_threaded_interrupts, int, 0);
45
Jon Derrick8ffaadf2015-07-20 10:14:09 -060046static bool use_cmb_sqes = true;
Keith Busch69f4eb92018-06-06 08:13:09 -060047module_param(use_cmb_sqes, bool, 0444);
Jon Derrick8ffaadf2015-07-20 10:14:09 -060048MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
49
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020050static unsigned int max_host_mem_size_mb = 128;
51module_param(max_host_mem_size_mb, uint, 0444);
52MODULE_PARM_DESC(max_host_mem_size_mb,
53 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050054
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070055static unsigned int sgl_threshold = SZ_32K;
56module_param(sgl_threshold, uint, 0644);
57MODULE_PARM_DESC(sgl_threshold,
58 "Use SGLs when average request segment size is larger or equal to "
59 "this size. Use 0 to disable SGLs.");
60
weiping zhangb27c1e62017-07-10 16:46:59 +080061static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
62static const struct kernel_param_ops io_queue_depth_ops = {
63 .set = io_queue_depth_set,
Chaitanya Kulkarni61f3b892020-06-17 10:05:13 +020064 .get = param_get_uint,
weiping zhangb27c1e62017-07-10 16:46:59 +080065};
66
Chaitanya Kulkarni61f3b892020-06-17 10:05:13 +020067static unsigned int io_queue_depth = 1024;
weiping zhangb27c1e62017-07-10 16:46:59 +080068module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
69MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
70
Weiping Zhang9c9e76d2020-05-09 14:22:08 +080071static int io_queue_count_set(const char *val, const struct kernel_param *kp)
72{
73 unsigned int n;
74 int ret;
75
76 ret = kstrtouint(val, 10, &n);
77 if (ret != 0 || n > num_possible_cpus())
78 return -EINVAL;
79 return param_set_uint(val, kp);
80}
81
82static const struct kernel_param_ops io_queue_count_ops = {
83 .set = io_queue_count_set,
84 .get = param_get_uint,
85};
86
Keith Busch3f68baf2019-12-07 01:51:54 +090087static unsigned int write_queues;
Weiping Zhang9c9e76d2020-05-09 14:22:08 +080088module_param_cb(write_queues, &io_queue_count_ops, &write_queues, 0644);
Jens Axboe3b6592f2018-10-31 08:36:31 -060089MODULE_PARM_DESC(write_queues,
90 "Number of queues to use for writes. If not set, reads and writes "
91 "will share a queue set.");
92
Keith Busch3f68baf2019-12-07 01:51:54 +090093static unsigned int poll_queues;
Weiping Zhang9c9e76d2020-05-09 14:22:08 +080094module_param_cb(poll_queues, &io_queue_count_ops, &poll_queues, 0644);
Jens Axboe4b04cc62018-11-05 12:44:33 -070095MODULE_PARM_DESC(poll_queues, "Number of queues to use for polled IO.");
96
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010097struct nvme_dev;
98struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -070099
Keith Buscha5cdb682016-01-12 14:41:18 -0700100static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Busch8fae2682019-01-04 15:04:33 -0700101static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode);
Keith Buschd4b4ff82013-12-10 13:10:37 -0700102
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500103/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100104 * Represents an NVM Express device. Each nvme_dev is a PCI function.
105 */
106struct nvme_dev {
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200107 struct nvme_queue *queues;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100108 struct blk_mq_tag_set tagset;
109 struct blk_mq_tag_set admin_tagset;
110 u32 __iomem *dbs;
111 struct device *dev;
112 struct dma_pool *prp_page_pool;
113 struct dma_pool *prp_small_pool;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100114 unsigned online_queues;
115 unsigned max_qid;
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100116 unsigned io_queues[HCTX_MAX_TYPES];
Keith Busch22b55602018-04-12 09:16:10 -0600117 unsigned int num_vecs;
Chaitanya Kulkarni61f3b892020-06-17 10:05:13 +0200118 u16 q_depth;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000119 int io_sqes;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100120 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100121 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +0800122 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +0100123 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +0100124 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100125 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100126 u64 cmb_size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -0600127 bool cmb_use_sqes;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100128 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -0600129 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100130 struct nvme_ctrl ctrl;
Keith Buschd916b1b2019-05-23 09:27:35 -0600131 u32 last_ps;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200132
Jens Axboe943e9422018-06-21 09:49:37 -0600133 mempool_t *iod_mempool;
134
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200135 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -0300136 u32 *dbbuf_dbs;
137 dma_addr_t dbbuf_dbs_dma_addr;
138 u32 *dbbuf_eis;
139 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200140
141 /* host memory buffer support: */
142 u64 host_mem_size;
143 u32 nr_host_mem_descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +0200144 dma_addr_t host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200145 struct nvme_host_mem_buf_desc *host_mem_descs;
146 void **host_mem_desc_bufs;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800147 unsigned int nr_allocated_queues;
148 unsigned int nr_write_queues;
149 unsigned int nr_poll_queues;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500150};
151
weiping zhangb27c1e62017-07-10 16:46:59 +0800152static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
153{
Chaitanya Kulkarni61f3b892020-06-17 10:05:13 +0200154 int ret;
155 u16 n;
weiping zhangb27c1e62017-07-10 16:46:59 +0800156
Chaitanya Kulkarni61f3b892020-06-17 10:05:13 +0200157 ret = kstrtou16(val, 10, &n);
weiping zhangb27c1e62017-07-10 16:46:59 +0800158 if (ret != 0 || n < 2)
159 return -EINVAL;
160
Chaitanya Kulkarni61f3b892020-06-17 10:05:13 +0200161 return param_set_ushort(val, kp);
weiping zhangb27c1e62017-07-10 16:46:59 +0800162}
163
Helen Koikef9f38e32017-04-10 12:51:07 -0300164static inline unsigned int sq_idx(unsigned int qid, u32 stride)
165{
166 return qid * 2 * stride;
167}
168
169static inline unsigned int cq_idx(unsigned int qid, u32 stride)
170{
171 return (qid * 2 + 1) * stride;
172}
173
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100174static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
175{
176 return container_of(ctrl, struct nvme_dev, ctrl);
177}
178
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500179/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500180 * An NVM Express queue. Each device has at least two (one for admin
181 * commands and one for I/O commands).
182 */
183struct nvme_queue {
Matthew Wilcox091b6092011-02-10 09:56:01 -0500184 struct nvme_dev *dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200185 spinlock_t sq_lock;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000186 void *sq_cmds;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +0100187 /* only used for poll queues: */
188 spinlock_t cq_poll_lock ____cacheline_aligned_in_smp;
Keith Busch74943d42020-04-28 07:21:56 -0700189 struct nvme_completion *cqes;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500190 dma_addr_t sq_dma_addr;
191 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500192 u32 __iomem *q_db;
193 u16 q_depth;
Keith Busch7c349dd2019-03-08 10:43:06 -0700194 u16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500195 u16 sq_tail;
196 u16 cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700197 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400198 u8 cq_phase;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000199 u8 sqes;
Christoph Hellwig4e224102018-12-02 17:46:17 +0100200 unsigned long flags;
201#define NVMEQ_ENABLED 0
Christoph Hellwig63223072018-12-02 17:46:18 +0100202#define NVMEQ_SQ_CMB 1
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100203#define NVMEQ_DELETE_ERROR 2
Keith Busch7c349dd2019-03-08 10:43:06 -0700204#define NVMEQ_POLLED 3
Helen Koikef9f38e32017-04-10 12:51:07 -0300205 u32 *dbbuf_sq_db;
206 u32 *dbbuf_cq_db;
207 u32 *dbbuf_sq_ei;
208 u32 *dbbuf_cq_ei;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100209 struct completion delete_done;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500210};
211
212/*
Christoph Hellwig9b048112019-03-03 08:04:01 -0700213 * The nvme_iod describes the data in an I/O.
214 *
215 * The sg pointer contains the list of PRP/SGL chunk allocations in addition
216 * to the actual struct scatterlist.
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200217 */
218struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800219 struct nvme_request req;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100220 struct nvme_queue *nvmeq;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700221 bool use_sgl;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100222 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200223 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200224 int nents; /* Used in scatterlist */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200225 dma_addr_t first_dma;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700226 unsigned int dma_len; /* length of single DMA segment mapping */
Christoph Hellwig783b94b2019-03-03 08:19:18 -0700227 dma_addr_t meta_dma;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100228 struct scatterlist *sg;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500229};
230
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800231static inline unsigned int nvme_dbbuf_size(struct nvme_dev *dev)
Jens Axboe3b6592f2018-10-31 08:36:31 -0600232{
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800233 return dev->nr_allocated_queues * 8 * dev->db_stride;
Helen Koikef9f38e32017-04-10 12:51:07 -0300234}
235
236static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
237{
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800238 unsigned int mem_size = nvme_dbbuf_size(dev);
Helen Koikef9f38e32017-04-10 12:51:07 -0300239
240 if (dev->dbbuf_dbs)
241 return 0;
242
243 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
244 &dev->dbbuf_dbs_dma_addr,
245 GFP_KERNEL);
246 if (!dev->dbbuf_dbs)
247 return -ENOMEM;
248 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
249 &dev->dbbuf_eis_dma_addr,
250 GFP_KERNEL);
251 if (!dev->dbbuf_eis) {
252 dma_free_coherent(dev->dev, mem_size,
253 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
254 dev->dbbuf_dbs = NULL;
255 return -ENOMEM;
256 }
257
258 return 0;
259}
260
261static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
262{
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800263 unsigned int mem_size = nvme_dbbuf_size(dev);
Helen Koikef9f38e32017-04-10 12:51:07 -0300264
265 if (dev->dbbuf_dbs) {
266 dma_free_coherent(dev->dev, mem_size,
267 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
268 dev->dbbuf_dbs = NULL;
269 }
270 if (dev->dbbuf_eis) {
271 dma_free_coherent(dev->dev, mem_size,
272 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
273 dev->dbbuf_eis = NULL;
274 }
275}
276
277static void nvme_dbbuf_init(struct nvme_dev *dev,
278 struct nvme_queue *nvmeq, int qid)
279{
280 if (!dev->dbbuf_dbs || !qid)
281 return;
282
283 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
284 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
285 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
286 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
287}
288
289static void nvme_dbbuf_set(struct nvme_dev *dev)
290{
291 struct nvme_command c;
292
293 if (!dev->dbbuf_dbs)
294 return;
295
296 memset(&c, 0, sizeof(c));
297 c.dbbuf.opcode = nvme_admin_dbbuf;
298 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
299 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
300
301 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200302 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300303 /* Free memory and continue on */
304 nvme_dbbuf_dma_free(dev);
305 }
306}
307
308static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
309{
310 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
311}
312
313/* Update dbbuf and return true if an MMIO is required */
314static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
315 volatile u32 *dbbuf_ei)
316{
317 if (dbbuf_db) {
318 u16 old_value;
319
320 /*
321 * Ensure that the queue is written before updating
322 * the doorbell in memory
323 */
324 wmb();
325
326 old_value = *dbbuf_db;
327 *dbbuf_db = value;
328
Michal Wnukowskif1ed3df2018-08-15 15:51:57 -0700329 /*
330 * Ensure that the doorbell is updated before reading the event
331 * index from memory. The controller needs to provide similar
332 * ordering to ensure the envent index is updated before reading
333 * the doorbell.
334 */
335 mb();
336
Helen Koikef9f38e32017-04-10 12:51:07 -0300337 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
338 return false;
339 }
340
341 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500342}
343
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700344/*
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700345 * Will slightly overestimate the number of pages needed. This is OK
346 * as it only leads to a small amount of wasted memory for the lifetime of
347 * the I/O.
348 */
349static int nvme_npages(unsigned size, struct nvme_dev *dev)
350{
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100351 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
352 dev->ctrl.page_size);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700353 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
354}
355
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700356/*
357 * Calculates the number of pages needed for the SGL segments. For example a 4k
358 * page can accommodate 256 SGL descriptors.
359 */
360static int nvme_pci_npages_sgl(unsigned int num_seg)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100361{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700362 return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100363}
364
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700365static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev,
366 unsigned int size, unsigned int nseg, bool use_sgl)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700367{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700368 size_t alloc_size;
369
370 if (use_sgl)
371 alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg);
372 else
373 alloc_size = sizeof(__le64 *) * nvme_npages(size, dev);
374
375 return alloc_size + sizeof(struct scatterlist) * nseg;
376}
377
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700378static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
379 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500380{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700381 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200382 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700383
Keith Busch42483222015-06-01 09:29:54 -0600384 WARN_ON(hctx_idx != 0);
385 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
Keith Busch42483222015-06-01 09:29:54 -0600386
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700387 hctx->driver_data = nvmeq;
388 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500389}
390
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700391static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
392 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500393{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700394 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200395 struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500396
Keith Busch42483222015-06-01 09:29:54 -0600397 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700398 hctx->driver_data = nvmeq;
399 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500400}
401
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600402static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
403 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500404{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600405 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100406 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200407 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200408 struct nvme_queue *nvmeq = &dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700409
410 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100411 iod->nvmeq = nvmeq;
Sagi Grimberg59e29ce2018-06-29 16:50:00 -0600412
413 nvme_req(req)->ctrl = &dev->ctrl;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700414 return 0;
415}
416
Jens Axboe3b6592f2018-10-31 08:36:31 -0600417static int queue_irq_offset(struct nvme_dev *dev)
418{
419 /* if we have more than 1 vec, admin queue offsets us by 1 */
420 if (dev->num_vecs > 1)
421 return 1;
422
423 return 0;
424}
425
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200426static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
427{
428 struct nvme_dev *dev = set->driver_data;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600429 int i, qoff, offset;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200430
Jens Axboe3b6592f2018-10-31 08:36:31 -0600431 offset = queue_irq_offset(dev);
432 for (i = 0, qoff = 0; i < set->nr_maps; i++) {
433 struct blk_mq_queue_map *map = &set->map[i];
434
435 map->nr_queues = dev->io_queues[i];
436 if (!map->nr_queues) {
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100437 BUG_ON(i == HCTX_TYPE_DEFAULT);
Christoph Hellwig7e849dd2018-12-17 12:16:27 +0100438 continue;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600439 }
440
Jens Axboe4b04cc62018-11-05 12:44:33 -0700441 /*
442 * The poll queue(s) doesn't have an IRQ (and hence IRQ
443 * affinity), so use the regular blk-mq cpu mapping
444 */
Jens Axboe3b6592f2018-10-31 08:36:31 -0600445 map->queue_offset = qoff;
Keith Buschcb9e0e52019-05-21 10:56:43 -0600446 if (i != HCTX_TYPE_POLL && offset)
Jens Axboe4b04cc62018-11-05 12:44:33 -0700447 blk_mq_pci_map_queues(map, to_pci_dev(dev->dev), offset);
448 else
449 blk_mq_map_queues(map);
Jens Axboe3b6592f2018-10-31 08:36:31 -0600450 qoff += map->nr_queues;
451 offset += map->nr_queues;
452 }
453
454 return 0;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200455}
456
Keith Busch54b2fce2020-04-27 11:54:46 -0700457static inline void nvme_write_sq_db(struct nvme_queue *nvmeq)
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700458{
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700459 if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
460 nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
461 writel(nvmeq->sq_tail, nvmeq->q_db);
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700462}
463
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500464/**
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200465 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500466 * @nvmeq: The queue to use
467 * @cmd: The command to send
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700468 * @write_sq: whether to write to the SQ doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500469 */
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700470static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd,
471 bool write_sq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500472{
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200473 spin_lock(&nvmeq->sq_lock);
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000474 memcpy(nvmeq->sq_cmds + (nvmeq->sq_tail << nvmeq->sqes),
475 cmd, sizeof(*cmd));
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200476 if (++nvmeq->sq_tail == nvmeq->q_depth)
477 nvmeq->sq_tail = 0;
Keith Busch54b2fce2020-04-27 11:54:46 -0700478 if (write_sq)
479 nvme_write_sq_db(nvmeq);
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700480 spin_unlock(&nvmeq->sq_lock);
481}
482
483static void nvme_commit_rqs(struct blk_mq_hw_ctx *hctx)
484{
485 struct nvme_queue *nvmeq = hctx->driver_data;
486
487 spin_lock(&nvmeq->sq_lock);
Keith Busch54b2fce2020-04-27 11:54:46 -0700488 nvme_write_sq_db(nvmeq);
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200489 spin_unlock(&nvmeq->sq_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500490}
491
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700492static void **nvme_pci_iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700493{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100494 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700495 return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700496}
497
Minwoo Im955b1b52017-12-20 16:30:50 +0900498static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
499{
500 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Keith Busch20469a32018-01-17 22:04:37 +0100501 int nseg = blk_rq_nr_phys_segments(req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900502 unsigned int avg_seg_size;
503
Keith Busch20469a32018-01-17 22:04:37 +0100504 if (nseg == 0)
505 return false;
506
507 avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
Minwoo Im955b1b52017-12-20 16:30:50 +0900508
509 if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
510 return false;
511 if (!iod->nvmeq->qid)
512 return false;
513 if (!sgl_threshold || avg_seg_size < sgl_threshold)
514 return false;
515 return true;
516}
517
Christoph Hellwig7fe07d12019-03-03 08:15:19 -0700518static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500519{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100520 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700521 const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1;
522 dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500523 int i;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500524
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700525 if (iod->dma_len) {
Israel Rukshinf2fa0062019-08-28 14:11:48 +0300526 dma_unmap_page(dev->dev, dma_addr, iod->dma_len,
527 rq_dma_dir(req));
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700528 return;
Christoph Hellwig7fe07d12019-03-03 08:15:19 -0700529 }
530
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700531 WARN_ON_ONCE(!iod->nents);
532
Logan Gunthorpe7f73eac2019-08-12 11:30:43 -0600533 if (is_pci_p2pdma_page(sg_page(iod->sg)))
534 pci_p2pdma_unmap_sg(dev->dev, iod->sg, iod->nents,
535 rq_dma_dir(req));
536 else
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700537 dma_unmap_sg(dev->dev, iod->sg, iod->nents, rq_dma_dir(req));
538
539
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500540 if (iod->npages == 0)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700541 dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
542 dma_addr);
543
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500544 for (i = 0; i < iod->npages; i++) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700545 void *addr = nvme_pci_iod_list(req)[i];
546
547 if (iod->use_sgl) {
548 struct nvme_sgl_desc *sg_list = addr;
549
550 next_dma_addr =
551 le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
552 } else {
553 __le64 *prp_list = addr;
554
555 next_dma_addr = le64_to_cpu(prp_list[last_prp]);
556 }
557
558 dma_pool_free(dev->prp_page_pool, addr, dma_addr);
559 dma_addr = next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500560 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700561
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -0700562 mempool_free(iod->sg, dev->iod_mempool);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600563}
564
Keith Buschd0877472017-09-15 13:05:38 -0400565static void nvme_print_sgl(struct scatterlist *sgl, int nents)
566{
567 int i;
568 struct scatterlist *sg;
569
570 for_each_sg(sgl, sg, nents, i) {
571 dma_addr_t phys = sg_phys(sg);
572 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
573 "dma_address:%pad dma_length:%d\n",
574 i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
575 sg_dma_len(sg));
576 }
577}
578
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700579static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
580 struct request *req, struct nvme_rw_command *cmnd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500581{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100582 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500583 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100584 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500585 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500586 int dma_len = sg_dma_len(sg);
587 u64 dma_addr = sg_dma_address(sg);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100588 u32 page_size = dev->ctrl.page_size;
Murali Iyerf137e0f2015-03-26 11:07:51 -0500589 int offset = dma_addr & (page_size - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500590 __le64 *prp_list;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700591 void **list = nvme_pci_iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500592 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500593 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500594
Keith Busch1d090622014-06-23 11:34:01 -0600595 length -= (page_size - offset);
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200596 if (length <= 0) {
597 iod->first_dma = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700598 goto done;
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200599 }
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500600
Keith Busch1d090622014-06-23 11:34:01 -0600601 dma_len -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500602 if (dma_len) {
Keith Busch1d090622014-06-23 11:34:01 -0600603 dma_addr += (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500604 } else {
605 sg = sg_next(sg);
606 dma_addr = sg_dma_address(sg);
607 dma_len = sg_dma_len(sg);
608 }
609
Keith Busch1d090622014-06-23 11:34:01 -0600610 if (length <= page_size) {
Keith Buschedd10d32014-04-03 16:45:23 -0600611 iod->first_dma = dma_addr;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700612 goto done;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500613 }
614
Keith Busch1d090622014-06-23 11:34:01 -0600615 nprps = DIV_ROUND_UP(length, page_size);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500616 if (nprps <= (256 / 8)) {
617 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500618 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500619 } else {
620 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500621 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500622 }
623
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200624 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400625 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600626 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500627 iod->npages = -1;
Keith Busch86eea282017-07-12 15:59:07 -0400628 return BLK_STS_RESOURCE;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400629 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500630 list[0] = prp_list;
631 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500632 i = 0;
633 for (;;) {
Keith Busch1d090622014-06-23 11:34:01 -0600634 if (i == page_size >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500635 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200636 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500637 if (!prp_list)
Keith Busch86eea282017-07-12 15:59:07 -0400638 return BLK_STS_RESOURCE;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500639 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400640 prp_list[0] = old_prp_list[i - 1];
641 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
642 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500643 }
644 prp_list[i++] = cpu_to_le64(dma_addr);
Keith Busch1d090622014-06-23 11:34:01 -0600645 dma_len -= page_size;
646 dma_addr += page_size;
647 length -= page_size;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500648 if (length <= 0)
649 break;
650 if (dma_len > 0)
651 continue;
Keith Busch86eea282017-07-12 15:59:07 -0400652 if (unlikely(dma_len < 0))
653 goto bad_sgl;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500654 sg = sg_next(sg);
655 dma_addr = sg_dma_address(sg);
656 dma_len = sg_dma_len(sg);
657 }
658
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700659done:
660 cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
661 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
662
Keith Busch86eea282017-07-12 15:59:07 -0400663 return BLK_STS_OK;
664
665 bad_sgl:
Keith Buschd0877472017-09-15 13:05:38 -0400666 WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
667 "Invalid SGL for payload:%d nents:%d\n",
668 blk_rq_payload_bytes(req), iod->nents);
Keith Busch86eea282017-07-12 15:59:07 -0400669 return BLK_STS_IOERR;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500670}
671
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700672static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
673 struct scatterlist *sg)
674{
675 sge->addr = cpu_to_le64(sg_dma_address(sg));
676 sge->length = cpu_to_le32(sg_dma_len(sg));
677 sge->type = NVME_SGL_FMT_DATA_DESC << 4;
678}
679
680static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
681 dma_addr_t dma_addr, int entries)
682{
683 sge->addr = cpu_to_le64(dma_addr);
684 if (entries < SGES_PER_PAGE) {
685 sge->length = cpu_to_le32(entries * sizeof(*sge));
686 sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
687 } else {
688 sge->length = cpu_to_le32(PAGE_SIZE);
689 sge->type = NVME_SGL_FMT_SEG_DESC << 4;
690 }
691}
692
693static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100694 struct request *req, struct nvme_rw_command *cmd, int entries)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700695{
696 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700697 struct dma_pool *pool;
698 struct nvme_sgl_desc *sg_list;
699 struct scatterlist *sg = iod->sg;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700700 dma_addr_t sgl_dma;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100701 int i = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700702
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700703 /* setting the transfer type as SGL */
704 cmd->flags = NVME_CMD_SGL_METABUF;
705
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100706 if (entries == 1) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700707 nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
708 return BLK_STS_OK;
709 }
710
711 if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
712 pool = dev->prp_small_pool;
713 iod->npages = 0;
714 } else {
715 pool = dev->prp_page_pool;
716 iod->npages = 1;
717 }
718
719 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
720 if (!sg_list) {
721 iod->npages = -1;
722 return BLK_STS_RESOURCE;
723 }
724
725 nvme_pci_iod_list(req)[0] = sg_list;
726 iod->first_dma = sgl_dma;
727
728 nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
729
730 do {
731 if (i == SGES_PER_PAGE) {
732 struct nvme_sgl_desc *old_sg_desc = sg_list;
733 struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
734
735 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
736 if (!sg_list)
737 return BLK_STS_RESOURCE;
738
739 i = 0;
740 nvme_pci_iod_list(req)[iod->npages++] = sg_list;
741 sg_list[i++] = *link;
742 nvme_pci_sgl_set_seg(link, sgl_dma, entries);
743 }
744
745 nvme_pci_sgl_set_data(&sg_list[i++], sg);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700746 sg = sg_next(sg);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100747 } while (--entries > 0);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700748
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700749 return BLK_STS_OK;
750}
751
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700752static blk_status_t nvme_setup_prp_simple(struct nvme_dev *dev,
753 struct request *req, struct nvme_rw_command *cmnd,
754 struct bio_vec *bv)
755{
756 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Kevin Haoa4f40482019-10-18 10:53:14 +0800757 unsigned int offset = bv->bv_offset & (dev->ctrl.page_size - 1);
758 unsigned int first_prp_len = dev->ctrl.page_size - offset;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700759
760 iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
761 if (dma_mapping_error(dev->dev, iod->first_dma))
762 return BLK_STS_RESOURCE;
763 iod->dma_len = bv->bv_len;
764
765 cmnd->dptr.prp1 = cpu_to_le64(iod->first_dma);
766 if (bv->bv_len > first_prp_len)
767 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma + first_prp_len);
768 return 0;
769}
770
Christoph Hellwig29791052019-03-05 05:54:18 -0700771static blk_status_t nvme_setup_sgl_simple(struct nvme_dev *dev,
772 struct request *req, struct nvme_rw_command *cmnd,
773 struct bio_vec *bv)
774{
775 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
776
777 iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
778 if (dma_mapping_error(dev->dev, iod->first_dma))
779 return BLK_STS_RESOURCE;
780 iod->dma_len = bv->bv_len;
781
Klaus Birkelund Jensen049bf372019-04-30 18:53:29 +0200782 cmnd->flags = NVME_CMD_SGL_METABUF;
Christoph Hellwig29791052019-03-05 05:54:18 -0700783 cmnd->dptr.sgl.addr = cpu_to_le64(iod->first_dma);
784 cmnd->dptr.sgl.length = cpu_to_le32(iod->dma_len);
785 cmnd->dptr.sgl.type = NVME_SGL_FMT_DATA_DESC << 4;
786 return 0;
787}
788
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200789static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100790 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200791{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100792 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig70479b72019-03-05 05:59:02 -0700793 blk_status_t ret = BLK_STS_RESOURCE;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100794 int nr_mapped;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200795
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700796 if (blk_rq_nr_phys_segments(req) == 1) {
797 struct bio_vec bv = req_bvec(req);
798
799 if (!is_pci_p2pdma_page(bv.bv_page)) {
800 if (bv.bv_offset + bv.bv_len <= dev->ctrl.page_size * 2)
801 return nvme_setup_prp_simple(dev, req,
802 &cmnd->rw, &bv);
Christoph Hellwig29791052019-03-05 05:54:18 -0700803
804 if (iod->nvmeq->qid &&
805 dev->ctrl.sgls & ((1 << 0) | (1 << 1)))
806 return nvme_setup_sgl_simple(dev, req,
807 &cmnd->rw, &bv);
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700808 }
809 }
810
811 iod->dma_len = 0;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -0700812 iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC);
813 if (!iod->sg)
814 return BLK_STS_RESOURCE;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700815 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwig70479b72019-03-05 05:59:02 -0700816 iod->nents = blk_rq_map_sg(req->q, req, iod->sg);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200817 if (!iod->nents)
818 goto out;
819
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600820 if (is_pci_p2pdma_page(sg_page(iod->sg)))
Logan Gunthorpe2b9f4bb2019-08-12 11:30:42 -0600821 nr_mapped = pci_p2pdma_map_sg_attrs(dev->dev, iod->sg,
822 iod->nents, rq_dma_dir(req), DMA_ATTR_NO_WARN);
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600823 else
824 nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents,
Christoph Hellwig70479b72019-03-05 05:59:02 -0700825 rq_dma_dir(req), DMA_ATTR_NO_WARN);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100826 if (!nr_mapped)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200827 goto out;
828
Christoph Hellwig70479b72019-03-05 05:59:02 -0700829 iod->use_sgl = nvme_pci_use_sgls(dev, req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900830 if (iod->use_sgl)
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100831 ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700832 else
833 ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200834out:
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700835 if (ret != BLK_STS_OK)
836 nvme_unmap_data(dev, req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200837 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200838}
839
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700840static blk_status_t nvme_map_metadata(struct nvme_dev *dev, struct request *req,
841 struct nvme_command *cmnd)
842{
843 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
844
845 iod->meta_dma = dma_map_bvec(dev->dev, rq_integrity_vec(req),
846 rq_dma_dir(req), 0);
847 if (dma_mapping_error(dev->dev, iod->meta_dma))
848 return BLK_STS_IOERR;
849 cmnd->rw.metadata = cpu_to_le64(iod->meta_dma);
850 return 0;
851}
852
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700853/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200854 * NOTE: ns is NULL when called on the admin queue.
855 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200856static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700857 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600858{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700859 struct nvme_ns *ns = hctx->queue->queuedata;
860 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200861 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700862 struct request *req = bd->rq;
Christoph Hellwig9b048112019-03-03 08:04:01 -0700863 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200864 struct nvme_command cmnd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200865 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700866
Christoph Hellwig9b048112019-03-03 08:04:01 -0700867 iod->aborted = 0;
868 iod->npages = -1;
869 iod->nents = 0;
870
Jens Axboed1f06f42018-05-17 18:31:49 +0200871 /*
872 * We should not need to do this, but we're still using this to
873 * ensure we can drain requests on a dying queue.
874 */
Christoph Hellwig4e224102018-12-02 17:46:17 +0100875 if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags)))
Jens Axboed1f06f42018-05-17 18:31:49 +0200876 return BLK_STS_IOERR;
877
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700878 ret = nvme_setup_cmd(ns, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200879 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100880 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600881
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200882 if (blk_rq_nr_phys_segments(req)) {
Christoph Hellwigb131c612017-01-13 12:29:12 +0100883 ret = nvme_map_data(dev, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200884 if (ret)
Christoph Hellwig9b048112019-03-03 08:04:01 -0700885 goto out_free_cmd;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200886 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700887
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700888 if (blk_integrity_rq(req)) {
889 ret = nvme_map_metadata(dev, req, &cmnd);
890 if (ret)
891 goto out_unmap_data;
892 }
893
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100894 blk_mq_start_request(req);
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700895 nvme_submit_cmd(nvmeq, &cmnd, bd->last);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200896 return BLK_STS_OK;
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700897out_unmap_data:
898 nvme_unmap_data(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700899out_free_cmd:
900 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200901 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500902}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500903
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200904static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100905{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100906 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700907 struct nvme_dev *dev = iod->nvmeq->dev;
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100908
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700909 if (blk_integrity_rq(req))
910 dma_unmap_page(dev->dev, iod->meta_dma,
911 rq_integrity_vec(req)->bv_len, rq_data_dir(req));
Christoph Hellwigb15c5922019-03-03 08:52:21 -0700912 if (blk_rq_nr_phys_segments(req))
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700913 nvme_unmap_data(dev, req);
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200914 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500915}
916
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100917/* We read the CQE phase first to check if the rest of the entry is valid */
Christoph Hellwig750dde42018-05-18 08:37:04 -0600918static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100919{
Keith Busch74943d42020-04-28 07:21:56 -0700920 struct nvme_completion *hcqe = &nvmeq->cqes[nvmeq->cq_head];
921
922 return (le16_to_cpu(READ_ONCE(hcqe->status)) & 1) == nvmeq->cq_phase;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100923}
924
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300925static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500926{
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300927 u16 head = nvmeq->cq_head;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500928
Keith Busch397c6992018-06-06 08:13:05 -0600929 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
930 nvmeq->dbbuf_cq_ei))
931 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300932}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500933
Christoph Hellwigcfa27352020-01-30 19:40:24 +0100934static inline struct blk_mq_tags *nvme_queue_tagset(struct nvme_queue *nvmeq)
935{
936 if (!nvmeq->qid)
937 return nvmeq->dev->admin_tagset.tags[0];
938 return nvmeq->dev->tagset.tags[nvmeq->qid - 1];
939}
940
Jens Axboe5cb525c2018-05-17 18:31:50 +0200941static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx)
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300942{
Keith Busch74943d42020-04-28 07:21:56 -0700943 struct nvme_completion *cqe = &nvmeq->cqes[idx];
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300944 struct request *req;
945
946 if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
947 dev_warn(nvmeq->dev->ctrl.device,
948 "invalid id %d completed on queue %d\n",
949 cqe->command_id, le16_to_cpu(cqe->sq_id));
950 return;
951 }
952
953 /*
954 * AEN requests are special as they don't time out and can
955 * survive any kind of queue freeze and often don't respond to
956 * aborts. We don't even bother to allocate a struct request
957 * for them but rather special case them here.
958 */
Israel Rukshin58a8df62019-10-13 19:57:31 +0300959 if (unlikely(nvme_is_aen_req(nvmeq->qid, cqe->command_id))) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300960 nvme_complete_async_event(&nvmeq->dev->ctrl,
961 cqe->status, &cqe->result);
962 return;
963 }
964
Christoph Hellwigcfa27352020-01-30 19:40:24 +0100965 req = blk_mq_tag_to_rq(nvme_queue_tagset(nvmeq), cqe->command_id);
yupeng604c01d2018-12-18 17:59:53 +0100966 trace_nvme_sq(req, cqe->sq_head, nvmeq->sq_tail);
Christoph Hellwigff029452020-06-11 08:44:52 +0200967 if (!nvme_end_request(req, cqe->status, cqe->result))
968 nvme_pci_complete_rq(req);
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300969}
970
Jens Axboe5cb525c2018-05-17 18:31:50 +0200971static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -0700972{
Alexey Dobriyana8de66392020-05-07 23:07:04 +0300973 u16 tmp = nvmeq->cq_head + 1;
974
975 if (tmp == nvmeq->q_depth) {
Jens Axboe5cb525c2018-05-17 18:31:50 +0200976 nvmeq->cq_head = 0;
Alexey Dobriyane2a366a2020-02-28 21:45:19 +0300977 nvmeq->cq_phase ^= 1;
Alexey Dobriyana8de66392020-05-07 23:07:04 +0300978 } else {
979 nvmeq->cq_head = tmp;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500980 }
Jens Axboe5cb525c2018-05-17 18:31:50 +0200981}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500982
Keith Busch324b4942020-03-02 08:56:53 -0800983static inline int nvme_process_cq(struct nvme_queue *nvmeq)
Jens Axboe5cb525c2018-05-17 18:31:50 +0200984{
Jens Axboe1052b8a2018-11-26 08:21:49 -0700985 int found = 0;
Jens Axboe5cb525c2018-05-17 18:31:50 +0200986
Jens Axboe1052b8a2018-11-26 08:21:49 -0700987 while (nvme_cqe_pending(nvmeq)) {
Keith Buschbf392a52020-03-02 08:45:04 -0800988 found++;
Keith Buschb69e2ef2020-05-08 13:04:06 -0700989 /*
990 * load-load control dependency between phase and the rest of
991 * the cqe requires a full read memory barrier
992 */
993 dma_rmb();
Keith Busch324b4942020-03-02 08:56:53 -0800994 nvme_handle_cqe(nvmeq, nvmeq->cq_head);
Jens Axboe5cb525c2018-05-17 18:31:50 +0200995 nvme_update_cq_head(nvmeq);
996 }
Jens Axboe5cb525c2018-05-17 18:31:50 +0200997
Keith Busch324b4942020-03-02 08:56:53 -0800998 if (found)
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300999 nvme_ring_cq_doorbell(nvmeq);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001000 return found;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001001}
1002
1003static irqreturn_t nvme_irq(int irq, void *data)
1004{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001005 struct nvme_queue *nvmeq = data;
Jens Axboe68fa9db2018-05-21 08:41:52 -06001006 irqreturn_t ret = IRQ_NONE;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001007
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001008 /*
1009 * The rmb/wmb pair ensures we see all updates from a previous run of
1010 * the irq handler, even if that was on another CPU.
1011 */
1012 rmb();
Keith Busch324b4942020-03-02 08:56:53 -08001013 if (nvme_process_cq(nvmeq))
1014 ret = IRQ_HANDLED;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001015 wmb();
Jens Axboe5cb525c2018-05-17 18:31:50 +02001016
Jens Axboe68fa9db2018-05-21 08:41:52 -06001017 return ret;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001018}
1019
1020static irqreturn_t nvme_irq_check(int irq, void *data)
1021{
1022 struct nvme_queue *nvmeq = data;
Christoph Hellwig750dde42018-05-18 08:37:04 -06001023 if (nvme_cqe_pending(nvmeq))
Marta Rybczynskad783e0b2016-03-22 16:02:06 +01001024 return IRQ_WAKE_THREAD;
1025 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001026}
1027
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001028/*
Keith Buschfa059b82020-03-04 09:17:01 -08001029 * Poll for completions for any interrupt driven queue
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001030 * Can be called from any context.
1031 */
Keith Buschfa059b82020-03-04 09:17:01 -08001032static void nvme_poll_irqdisable(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -07001033{
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001034 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
Jens Axboea0fa9642015-11-03 20:37:26 -07001035
Keith Buschfa059b82020-03-04 09:17:01 -08001036 WARN_ON_ONCE(test_bit(NVMEQ_POLLED, &nvmeq->flags));
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001037
Keith Buschfa059b82020-03-04 09:17:01 -08001038 disable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
1039 nvme_process_cq(nvmeq);
1040 enable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
Jens Axboea0fa9642015-11-03 20:37:26 -07001041}
1042
Jens Axboe97431392018-11-16 09:48:21 -07001043static int nvme_poll(struct blk_mq_hw_ctx *hctx)
Keith Busch7776db12017-02-24 17:59:28 -05001044{
1045 struct nvme_queue *nvmeq = hctx->driver_data;
Jens Axboedabcefa2018-11-14 09:38:28 -07001046 bool found;
1047
1048 if (!nvme_cqe_pending(nvmeq))
1049 return 0;
1050
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001051 spin_lock(&nvmeq->cq_poll_lock);
Keith Busch324b4942020-03-02 08:56:53 -08001052 found = nvme_process_cq(nvmeq);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001053 spin_unlock(&nvmeq->cq_poll_lock);
Jens Axboedabcefa2018-11-14 09:38:28 -07001054
Jens Axboedabcefa2018-11-14 09:38:28 -07001055 return found;
1056}
1057
Keith Buschad22c352017-11-07 15:13:12 -07001058static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001059{
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001060 struct nvme_dev *dev = to_nvme_dev(ctrl);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001061 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001062 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001063
1064 memset(&c, 0, sizeof(c));
1065 c.common.opcode = nvme_admin_async_event;
Keith Buschad22c352017-11-07 15:13:12 -07001066 c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
Jens Axboe04f3eaf2018-11-29 10:02:29 -07001067 nvme_submit_cmd(nvmeq, &c, true);
Keith Busch4d115422013-12-10 13:10:40 -07001068}
1069
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001070static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1071{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001072 struct nvme_command c;
1073
1074 memset(&c, 0, sizeof(c));
1075 c.delete_queue.opcode = opcode;
1076 c.delete_queue.qid = cpu_to_le16(id);
1077
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001078 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001079}
1080
1081static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001082 struct nvme_queue *nvmeq, s16 vector)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001083{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001084 struct nvme_command c;
Jens Axboe4b04cc62018-11-05 12:44:33 -07001085 int flags = NVME_QUEUE_PHYS_CONTIG;
1086
Keith Busch7c349dd2019-03-08 10:43:06 -07001087 if (!test_bit(NVMEQ_POLLED, &nvmeq->flags))
Jens Axboe4b04cc62018-11-05 12:44:33 -07001088 flags |= NVME_CQ_IRQ_ENABLED;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001089
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001090 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001091 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001092 * is attached to the request.
1093 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001094 memset(&c, 0, sizeof(c));
1095 c.create_cq.opcode = nvme_admin_create_cq;
1096 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1097 c.create_cq.cqid = cpu_to_le16(qid);
1098 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1099 c.create_cq.cq_flags = cpu_to_le16(flags);
Keith Busch7c349dd2019-03-08 10:43:06 -07001100 c.create_cq.irq_vector = cpu_to_le16(vector);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001101
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001102 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001103}
1104
1105static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1106 struct nvme_queue *nvmeq)
1107{
Jens Axboe9abd68e2018-05-08 10:25:15 -06001108 struct nvme_ctrl *ctrl = &dev->ctrl;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001109 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -04001110 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001111
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001112 /*
Jens Axboe9abd68e2018-05-08 10:25:15 -06001113 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
1114 * set. Since URGENT priority is zeroes, it makes all queues
1115 * URGENT.
1116 */
1117 if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
1118 flags |= NVME_SQ_PRIO_MEDIUM;
1119
1120 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001121 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001122 * is attached to the request.
1123 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001124 memset(&c, 0, sizeof(c));
1125 c.create_sq.opcode = nvme_admin_create_sq;
1126 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1127 c.create_sq.sqid = cpu_to_le16(qid);
1128 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1129 c.create_sq.sq_flags = cpu_to_le16(flags);
1130 c.create_sq.cqid = cpu_to_le16(qid);
1131
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001132 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001133}
1134
1135static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1136{
1137 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1138}
1139
1140static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1141{
1142 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1143}
1144
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001145static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001146{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001147 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1148 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001149
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001150 dev_warn(nvmeq->dev->ctrl.device,
1151 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001152 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001153 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001154}
1155
Keith Buschb2a0eb12017-06-07 20:32:50 +02001156static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1157{
1158
1159 /* If true, indicates loss of adapter communication, possibly by a
1160 * NVMe Subsystem reset.
1161 */
1162 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1163
Jianchao Wangad700622018-01-22 22:03:16 +08001164 /* If there is a reset/reinit ongoing, we shouldn't reset again. */
1165 switch (dev->ctrl.state) {
1166 case NVME_CTRL_RESETTING:
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02001167 case NVME_CTRL_CONNECTING:
Keith Buschb2a0eb12017-06-07 20:32:50 +02001168 return false;
Jianchao Wangad700622018-01-22 22:03:16 +08001169 default:
1170 break;
1171 }
Keith Buschb2a0eb12017-06-07 20:32:50 +02001172
1173 /* We shouldn't reset unless the controller is on fatal error state
1174 * _or_ if we lost the communication with it.
1175 */
1176 if (!(csts & NVME_CSTS_CFS) && !nssro)
1177 return false;
1178
Keith Buschb2a0eb12017-06-07 20:32:50 +02001179 return true;
1180}
1181
1182static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1183{
1184 /* Read a config register to help see what died. */
1185 u16 pci_status;
1186 int result;
1187
1188 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1189 &pci_status);
1190 if (result == PCIBIOS_SUCCESSFUL)
1191 dev_warn(dev->ctrl.device,
1192 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1193 csts, pci_status);
1194 else
1195 dev_warn(dev->ctrl.device,
1196 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1197 csts, result);
1198}
1199
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001200static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001201{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001202 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1203 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -07001204 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001205 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001206 struct nvme_command cmd;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001207 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1208
Wen Xiong651438b2018-02-15 14:05:10 -06001209 /* If PCI error recovery process is happening, we cannot reset or
1210 * the recovery mechanism will surely fail.
1211 */
1212 mb();
1213 if (pci_channel_offline(to_pci_dev(dev->dev)))
1214 return BLK_EH_RESET_TIMER;
1215
Keith Buschb2a0eb12017-06-07 20:32:50 +02001216 /*
1217 * Reset immediately if the controller is failed
1218 */
1219 if (nvme_should_reset(dev, csts)) {
1220 nvme_warn_reset(dev, csts);
1221 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001222 nvme_reset_ctrl(&dev->ctrl);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001223 return BLK_EH_DONE;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001224 }
Keith Buschc30341d2013-12-10 13:10:38 -07001225
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001226 /*
Keith Busch7776db12017-02-24 17:59:28 -05001227 * Did we miss an interrupt?
1228 */
Keith Buschfa059b82020-03-04 09:17:01 -08001229 if (test_bit(NVMEQ_POLLED, &nvmeq->flags))
1230 nvme_poll(req->mq_hctx);
1231 else
1232 nvme_poll_irqdisable(nvmeq);
1233
Keith Buschbf392a52020-03-02 08:45:04 -08001234 if (blk_mq_request_completed(req)) {
Keith Busch7776db12017-02-24 17:59:28 -05001235 dev_warn(dev->ctrl.device,
1236 "I/O %d QID %d timeout, completion polled\n",
1237 req->tag, nvmeq->qid);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001238 return BLK_EH_DONE;
Keith Busch7776db12017-02-24 17:59:28 -05001239 }
1240
1241 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001242 * Shutdown immediately if controller times out while starting. The
1243 * reset work will see the pci device disabled when it gets the forced
1244 * cancellation error. All outstanding requests are completed on
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001245 * shutdown, so we return BLK_EH_DONE.
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001246 */
Keith Busch42441402018-02-08 08:55:34 -07001247 switch (dev->ctrl.state) {
1248 case NVME_CTRL_CONNECTING:
Keith Busch2036f722019-05-14 14:27:53 -06001249 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
1250 /* fall through */
1251 case NVME_CTRL_DELETING:
Keith Buschb9cac432018-05-24 14:34:55 -06001252 dev_warn_ratelimited(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001253 "I/O %d QID %d timeout, disable controller\n",
1254 req->tag, nvmeq->qid);
Keith Busch2036f722019-05-14 14:27:53 -06001255 nvme_dev_disable(dev, true);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001256 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001257 return BLK_EH_DONE;
Keith Busch39a9dd82019-05-14 14:10:41 -06001258 case NVME_CTRL_RESETTING:
1259 return BLK_EH_RESET_TIMER;
Keith Busch42441402018-02-08 08:55:34 -07001260 default:
1261 break;
Keith Buschc30341d2013-12-10 13:10:38 -07001262 }
1263
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001264 /*
1265 * Shutdown the controller immediately and schedule a reset if the
1266 * command was already aborted once before and still hasn't been
1267 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001268 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001269 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001270 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001271 "I/O %d QID %d timeout, reset controller\n",
1272 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001273 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001274 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001275
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001276 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001277 return BLK_EH_DONE;
Keith Buschc30341d2013-12-10 13:10:38 -07001278 }
Keith Buschc30341d2013-12-10 13:10:38 -07001279
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001280 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1281 atomic_inc(&dev->ctrl.abort_limit);
1282 return BLK_EH_RESET_TIMER;
1283 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001284 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001285
Keith Buschc30341d2013-12-10 13:10:38 -07001286 memset(&cmd, 0, sizeof(cmd));
1287 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001288 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001289 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001290
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001291 dev_warn(nvmeq->dev->ctrl.device,
1292 "I/O %d QID %d timeout, aborting\n",
1293 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001294
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001295 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001296 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001297 if (IS_ERR(abort_req)) {
1298 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001299 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001300 }
Keith Buschc30341d2013-12-10 13:10:38 -07001301
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001302 abort_req->timeout = ADMIN_TIMEOUT;
1303 abort_req->end_io_data = NULL;
1304 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001305
Keith Busch7a509a62015-01-07 18:55:53 -07001306 /*
1307 * The aborted req will be completed on receiving the abort req.
1308 * We enable the timer again. If hit twice, it'll cause a device reset,
1309 * as the device then is in a faulty state.
1310 */
Keith Busch07836e62015-02-19 10:34:48 -07001311 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001312}
1313
Keith Buschf435c282014-07-07 09:14:42 -06001314static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001315{
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001316 dma_free_coherent(nvmeq->dev->dev, CQ_SIZE(nvmeq),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001317 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Christoph Hellwig63223072018-12-02 17:46:18 +01001318 if (!nvmeq->sq_cmds)
1319 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001320
Christoph Hellwig63223072018-12-02 17:46:18 +01001321 if (test_and_clear_bit(NVMEQ_SQ_CMB, &nvmeq->flags)) {
Keith Busch88a041f2019-03-08 10:43:11 -07001322 pci_free_p2pmem(to_pci_dev(nvmeq->dev->dev),
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001323 nvmeq->sq_cmds, SQ_SIZE(nvmeq));
Christoph Hellwig63223072018-12-02 17:46:18 +01001324 } else {
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001325 dma_free_coherent(nvmeq->dev->dev, SQ_SIZE(nvmeq),
Christoph Hellwig63223072018-12-02 17:46:18 +01001326 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001327 }
Matthew Wilcox9e866772012-08-03 13:55:56 -04001328}
1329
Keith Buscha1a5ef92013-12-16 13:50:00 -05001330static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001331{
1332 int i;
1333
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001334 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001335 dev->ctrl.queue_count--;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001336 nvme_free_queue(&dev->queues[i]);
kaoudis121c7ad2015-01-14 21:01:58 -07001337 }
Keith Busch22404272013-07-15 15:02:20 -06001338}
1339
Keith Busch4d115422013-12-10 13:10:40 -07001340/**
1341 * nvme_suspend_queue - put queue into suspended state
Bart Van Assche40581d12018-10-08 14:28:43 -07001342 * @nvmeq: queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001343 */
1344static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001345{
Christoph Hellwig4e224102018-12-02 17:46:17 +01001346 if (!test_and_clear_bit(NVMEQ_ENABLED, &nvmeq->flags))
Keith Busch2b25d982014-12-22 12:59:04 -07001347 return 1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001348
Christoph Hellwig4e224102018-12-02 17:46:17 +01001349 /* ensure that nvme_queue_rq() sees NVMEQ_ENABLED cleared */
Jens Axboed1f06f42018-05-17 18:31:49 +02001350 mb();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001351
Christoph Hellwig4e224102018-12-02 17:46:17 +01001352 nvmeq->dev->online_queues--;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001353 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001354 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
Keith Busch7c349dd2019-03-08 10:43:06 -07001355 if (!test_and_clear_bit(NVMEQ_POLLED, &nvmeq->flags))
1356 pci_free_irq(to_pci_dev(nvmeq->dev->dev), nvmeq->cq_vector, nvmeq);
Keith Busch4d115422013-12-10 13:10:40 -07001357 return 0;
1358}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001359
Keith Busch8fae2682019-01-04 15:04:33 -07001360static void nvme_suspend_io_queues(struct nvme_dev *dev)
1361{
1362 int i;
1363
1364 for (i = dev->ctrl.queue_count - 1; i > 0; i--)
1365 nvme_suspend_queue(&dev->queues[i]);
1366}
1367
Keith Buscha5cdb682016-01-12 14:41:18 -07001368static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001369{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001370 struct nvme_queue *nvmeq = &dev->queues[0];
Keith Busch4d115422013-12-10 13:10:40 -07001371
Keith Buscha5cdb682016-01-12 14:41:18 -07001372 if (shutdown)
1373 nvme_shutdown_ctrl(&dev->ctrl);
1374 else
Sagi Grimbergb5b05042019-07-22 17:06:54 -07001375 nvme_disable_ctrl(&dev->ctrl);
Keith Busch07836e62015-02-19 10:34:48 -07001376
Keith Buschbf392a52020-03-02 08:45:04 -08001377 nvme_poll_irqdisable(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001378}
1379
Keith Buschfa46c6f2020-02-13 01:41:05 +09001380/*
1381 * Called only on a device that has been disabled and after all other threads
Dongli Zhang9210c072020-05-27 09:13:52 -07001382 * that can check this device's completion queues have synced, except
1383 * nvme_poll(). This is the last chance for the driver to see a natural
1384 * completion before nvme_cancel_request() terminates all incomplete requests.
Keith Buschfa46c6f2020-02-13 01:41:05 +09001385 */
1386static void nvme_reap_pending_cqes(struct nvme_dev *dev)
1387{
Keith Buschfa46c6f2020-02-13 01:41:05 +09001388 int i;
1389
Dongli Zhang9210c072020-05-27 09:13:52 -07001390 for (i = dev->ctrl.queue_count - 1; i > 0; i--) {
1391 spin_lock(&dev->queues[i].cq_poll_lock);
Keith Busch324b4942020-03-02 08:56:53 -08001392 nvme_process_cq(&dev->queues[i]);
Dongli Zhang9210c072020-05-27 09:13:52 -07001393 spin_unlock(&dev->queues[i].cq_poll_lock);
1394 }
Keith Buschfa46c6f2020-02-13 01:41:05 +09001395}
1396
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001397static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1398 int entry_size)
1399{
1400 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001401 unsigned q_size_aligned = roundup(q_depth * entry_size,
1402 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001403
1404 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001405 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001406 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001407 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001408
1409 /*
1410 * Ensure the reduced q_depth is above some threshold where it
1411 * would be better to map queues in system memory with the
1412 * original depth
1413 */
1414 if (q_depth < 64)
1415 return -ENOMEM;
1416 }
1417
1418 return q_depth;
1419}
1420
1421static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001422 int qid)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001423{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001424 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001425
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001426 if (qid && dev->cmb_use_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001427 nvmeq->sq_cmds = pci_alloc_p2pmem(pdev, SQ_SIZE(nvmeq));
Alan Mikhakbfac8e92019-07-08 10:05:11 -07001428 if (nvmeq->sq_cmds) {
1429 nvmeq->sq_dma_addr = pci_p2pmem_virt_to_bus(pdev,
1430 nvmeq->sq_cmds);
1431 if (nvmeq->sq_dma_addr) {
1432 set_bit(NVMEQ_SQ_CMB, &nvmeq->flags);
1433 return 0;
1434 }
1435
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001436 pci_free_p2pmem(pdev, nvmeq->sq_cmds, SQ_SIZE(nvmeq));
Christoph Hellwig63223072018-12-02 17:46:18 +01001437 }
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001438 }
1439
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001440 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(nvmeq),
Christoph Hellwig63223072018-12-02 17:46:18 +01001441 &nvmeq->sq_dma_addr, GFP_KERNEL);
Keith Busch815c6702018-02-13 05:44:44 -07001442 if (!nvmeq->sq_cmds)
1443 return -ENOMEM;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001444 return 0;
1445}
1446
Keith Buscha6ff7262018-04-12 09:16:09 -06001447static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001448{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001449 struct nvme_queue *nvmeq = &dev->queues[qid];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001450
Keith Busch62314e42018-01-23 09:16:19 -07001451 if (dev->ctrl.queue_count > qid)
1452 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001453
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +10001454 nvmeq->sqes = qid ? dev->io_sqes : NVME_ADM_SQES;
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001455 nvmeq->q_depth = depth;
1456 nvmeq->cqes = dma_alloc_coherent(dev->dev, CQ_SIZE(nvmeq),
Luis Chamberlain750afb02019-01-04 09:23:09 +01001457 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001458 if (!nvmeq->cqes)
1459 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001460
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001461 if (nvme_alloc_sq_cmds(dev, nvmeq, qid))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001462 goto free_cqdma;
1463
Matthew Wilcox091b6092011-02-10 09:56:01 -05001464 nvmeq->dev = dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001465 spin_lock_init(&nvmeq->sq_lock);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001466 spin_lock_init(&nvmeq->cq_poll_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001467 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001468 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001469 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Buschc30341d2013-12-10 13:10:38 -07001470 nvmeq->qid = qid;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001471 dev->ctrl.queue_count++;
Jon Derrick36a7e992015-05-27 12:26:23 -06001472
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001473 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001474
1475 free_cqdma:
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001476 dma_free_coherent(dev->dev, CQ_SIZE(nvmeq), (void *)nvmeq->cqes,
1477 nvmeq->cq_dma_addr);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001478 free_nvmeq:
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001479 return -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001480}
1481
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001482static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001483{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001484 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1485 int nr = nvmeq->dev->ctrl.instance;
1486
1487 if (use_threaded_interrupts) {
1488 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1489 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1490 } else {
1491 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1492 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1493 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001494}
1495
Keith Busch22404272013-07-15 15:02:20 -06001496static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001497{
Keith Busch22404272013-07-15 15:02:20 -06001498 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001499
Keith Busch22404272013-07-15 15:02:20 -06001500 nvmeq->sq_tail = 0;
1501 nvmeq->cq_head = 0;
1502 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001503 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001504 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq));
Helen Koikef9f38e32017-04-10 12:51:07 -03001505 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001506 dev->online_queues++;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001507 wmb(); /* ensure the first interrupt sees the initialization */
Keith Busch22404272013-07-15 15:02:20 -06001508}
1509
Jens Axboe4b04cc62018-11-05 12:44:33 -07001510static int nvme_create_queue(struct nvme_queue *nvmeq, int qid, bool polled)
Keith Busch22404272013-07-15 15:02:20 -06001511{
1512 struct nvme_dev *dev = nvmeq->dev;
1513 int result;
Keith Busch7c349dd2019-03-08 10:43:06 -07001514 u16 vector = 0;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001515
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01001516 clear_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
1517
Keith Busch22b55602018-04-12 09:16:10 -06001518 /*
1519 * A queue's vector matches the queue identifier unless the controller
1520 * has only one vector available.
1521 */
Jens Axboe4b04cc62018-11-05 12:44:33 -07001522 if (!polled)
1523 vector = dev->num_vecs == 1 ? 0 : qid;
1524 else
Keith Busch7c349dd2019-03-08 10:43:06 -07001525 set_bit(NVMEQ_POLLED, &nvmeq->flags);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001526
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001527 result = adapter_alloc_cq(dev, qid, nvmeq, vector);
Keith Buschded45502018-06-06 08:13:06 -06001528 if (result)
1529 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001530
1531 result = adapter_alloc_sq(dev, qid, nvmeq);
1532 if (result < 0)
Keith Buschded45502018-06-06 08:13:06 -06001533 return result;
Edmund Nadolskic80b36c2019-11-25 09:06:12 -07001534 if (result)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001535 goto release_cq;
1536
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001537 nvmeq->cq_vector = vector;
Keith Busch161b8be2017-09-14 13:54:39 -04001538 nvme_init_queue(nvmeq, qid);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001539
Keith Busch7c349dd2019-03-08 10:43:06 -07001540 if (!polled) {
Jens Axboe4b04cc62018-11-05 12:44:33 -07001541 result = queue_request_irq(nvmeq);
1542 if (result < 0)
1543 goto release_sq;
1544 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001545
Christoph Hellwig4e224102018-12-02 17:46:17 +01001546 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Keith Busch22404272013-07-15 15:02:20 -06001547 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001548
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001549release_sq:
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001550 dev->online_queues--;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001551 adapter_delete_sq(dev, qid);
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001552release_cq:
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001553 adapter_delete_cq(dev, qid);
Keith Busch22404272013-07-15 15:02:20 -06001554 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001555}
1556
Eric Biggersf363b082017-03-30 13:39:16 -07001557static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001558 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001559 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001560 .init_hctx = nvme_admin_init_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001561 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001562 .timeout = nvme_timeout,
1563};
1564
Eric Biggersf363b082017-03-30 13:39:16 -07001565static const struct blk_mq_ops nvme_mq_ops = {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01001566 .queue_rq = nvme_queue_rq,
1567 .complete = nvme_pci_complete_rq,
1568 .commit_rqs = nvme_commit_rqs,
1569 .init_hctx = nvme_init_hctx,
1570 .init_request = nvme_init_request,
1571 .map_queues = nvme_pci_map_queues,
1572 .timeout = nvme_timeout,
1573 .poll = nvme_poll,
Jens Axboedabcefa2018-11-14 09:38:28 -07001574};
1575
Keith Buschea191d22015-01-07 18:55:49 -07001576static void nvme_dev_remove_admin(struct nvme_dev *dev)
1577{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001578 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001579 /*
1580 * If the controller was reset during removal, it's possible
1581 * user requests may be waiting on a stopped queue. Start the
1582 * queue to flush these to completion.
1583 */
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001584 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001585 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001586 blk_mq_free_tag_set(&dev->admin_tagset);
1587 }
1588}
1589
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001590static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1591{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001592 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001593 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1594 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001595
Keith Busch38dabe22017-11-07 15:13:10 -07001596 dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001597 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Max Gurtovoyd4ec47f2020-06-16 12:34:23 +03001598 dev->admin_tagset.numa_node = dev->ctrl.numa_node;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -07001599 dev->admin_tagset.cmd_size = sizeof(struct nvme_iod);
Jens Axboed3484992017-01-13 14:43:58 -07001600 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001601 dev->admin_tagset.driver_data = dev;
1602
1603 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1604 return -ENOMEM;
Sagi Grimberg34b6c232017-07-10 09:22:29 +03001605 dev->ctrl.admin_tagset = &dev->admin_tagset;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001606
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001607 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1608 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001609 blk_mq_free_tag_set(&dev->admin_tagset);
1610 return -ENOMEM;
1611 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001612 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001613 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001614 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001615 return -ENODEV;
1616 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001617 } else
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001618 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001619
1620 return 0;
1621}
1622
Xu Yu97f6ef62017-05-24 16:39:55 +08001623static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1624{
1625 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1626}
1627
1628static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1629{
1630 struct pci_dev *pdev = to_pci_dev(dev->dev);
1631
1632 if (size <= dev->bar_mapped_size)
1633 return 0;
1634 if (size > pci_resource_len(pdev, 0))
1635 return -ENOMEM;
1636 if (dev->bar)
1637 iounmap(dev->bar);
1638 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1639 if (!dev->bar) {
1640 dev->bar_mapped_size = 0;
1641 return -ENOMEM;
1642 }
1643 dev->bar_mapped_size = size;
1644 dev->dbs = dev->bar + NVME_REG_DBS;
1645
1646 return 0;
1647}
1648
Sagi Grimberg01ad0992017-05-01 00:27:17 +03001649static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001650{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001651 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001652 u32 aqa;
1653 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001654
Xu Yu97f6ef62017-05-24 16:39:55 +08001655 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1656 if (result < 0)
1657 return result;
1658
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001659 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001660 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
Keith Buschdfbac8c2015-08-10 15:20:40 -06001661
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001662 if (dev->subsystem &&
1663 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1664 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001665
Sagi Grimbergb5b05042019-07-22 17:06:54 -07001666 result = nvme_disable_ctrl(&dev->ctrl);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001667 if (result < 0)
1668 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001669
Keith Buscha6ff7262018-04-12 09:16:09 -06001670 result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001671 if (result)
1672 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001673
Max Gurtovoy635333e2020-06-16 12:34:22 +03001674 dev->ctrl.numa_node = dev_to_node(dev->dev);
1675
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001676 nvmeq = &dev->queues[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001677 aqa = nvmeq->q_depth - 1;
1678 aqa |= aqa << 16;
1679
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001680 writel(aqa, dev->bar + NVME_REG_AQA);
1681 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1682 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001683
Sagi Grimbergc0f2f452019-07-22 17:06:53 -07001684 result = nvme_enable_ctrl(&dev->ctrl);
Keith Busch025c5572013-05-01 13:07:51 -06001685 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001686 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001687
Keith Busch2b25d982014-12-22 12:59:04 -07001688 nvmeq->cq_vector = 0;
Keith Busch161b8be2017-09-14 13:54:39 -04001689 nvme_init_queue(nvmeq, 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001690 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001691 if (result) {
Keith Busch7c349dd2019-03-08 10:43:06 -07001692 dev->online_queues--;
Keith Buschd4875622016-11-15 15:56:26 -05001693 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001694 }
Keith Busch025c5572013-05-01 13:07:51 -06001695
Christoph Hellwig4e224102018-12-02 17:46:17 +01001696 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001697 return result;
1698}
1699
Christoph Hellwig749941f2015-11-26 11:46:39 +01001700static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001701{
Jens Axboe4b04cc62018-11-05 12:44:33 -07001702 unsigned i, max, rw_queues;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001703 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001704
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001705 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
Keith Buscha6ff7262018-04-12 09:16:09 -06001706 if (nvme_alloc_queue(dev, i, dev->q_depth)) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001707 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001708 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001709 }
1710 }
Keith Busch42f61422014-03-24 10:46:25 -06001711
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001712 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01001713 if (max != 1 && dev->io_queues[HCTX_TYPE_POLL]) {
1714 rw_queues = dev->io_queues[HCTX_TYPE_DEFAULT] +
1715 dev->io_queues[HCTX_TYPE_READ];
Jens Axboe4b04cc62018-11-05 12:44:33 -07001716 } else {
1717 rw_queues = max;
1718 }
1719
Keith Busch949928c2015-12-17 17:08:15 -07001720 for (i = dev->online_queues; i <= max; i++) {
Jens Axboe4b04cc62018-11-05 12:44:33 -07001721 bool polled = i > rw_queues;
1722
1723 ret = nvme_create_queue(&dev->queues[i], i, polled);
Keith Buschd4875622016-11-15 15:56:26 -05001724 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001725 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001726 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001727
1728 /*
1729 * Ignore failing Create SQ/CQ commands, we can continue with less
Minwoo Im8adb8c12018-01-14 16:14:27 +09001730 * than the desired amount of queues, and even a controller without
1731 * I/O queues can still be used to issue admin commands. This might
Christoph Hellwig749941f2015-11-26 11:46:39 +01001732 * be useful to upgrade a buggy firmware for example.
1733 */
1734 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001735}
1736
Stephen Bates202021c2016-10-05 20:01:12 -06001737static ssize_t nvme_cmb_show(struct device *dev,
1738 struct device_attribute *attr,
1739 char *buf)
1740{
1741 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1742
Stephen Batesc9658092016-12-16 11:54:50 -07001743 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001744 ndev->cmbloc, ndev->cmbsz);
1745}
1746static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1747
Christoph Hellwig88de4592017-12-20 14:50:00 +01001748static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001749{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001750 u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;
1751
1752 return 1ULL << (12 + 4 * szu);
1753}
1754
1755static u32 nvme_cmb_size(struct nvme_dev *dev)
1756{
1757 return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
1758}
1759
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001760static void nvme_map_cmb(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001761{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001762 u64 size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001763 resource_size_t bar_size;
1764 struct pci_dev *pdev = to_pci_dev(dev->dev);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001765 int bar;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001766
Keith Busch9fe5c592018-10-31 13:15:29 -06001767 if (dev->cmb_size)
1768 return;
1769
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001770 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001771 if (!dev->cmbsz)
1772 return;
Stephen Bates202021c2016-10-05 20:01:12 -06001773 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001774
Christoph Hellwig88de4592017-12-20 14:50:00 +01001775 size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
1776 offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001777 bar = NVME_CMB_BIR(dev->cmbloc);
1778 bar_size = pci_resource_len(pdev, bar);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001779
1780 if (offset > bar_size)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001781 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001782
1783 /*
1784 * Controllers may support a CMB size larger than their BAR,
1785 * for example, due to being behind a bridge. Reduce the CMB to
1786 * the reported size of the BAR
1787 */
1788 if (size > bar_size - offset)
1789 size = bar_size - offset;
1790
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001791 if (pci_p2pdma_add_resource(pdev, bar, size, offset)) {
1792 dev_warn(dev->ctrl.device,
1793 "failed to register the CMB\n");
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001794 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001795 }
1796
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001797 dev->cmb_size = size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001798 dev->cmb_use_sqes = use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS);
1799
1800 if ((dev->cmbsz & (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) ==
1801 (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS))
1802 pci_p2pmem_publish(pdev, true);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001803
1804 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1805 &dev_attr_cmb.attr, NULL))
1806 dev_warn(dev->ctrl.device,
1807 "failed to add sysfs attribute for CMB\n");
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001808}
1809
1810static inline void nvme_release_cmb(struct nvme_dev *dev)
1811{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001812 if (dev->cmb_size) {
Max Gurtovoy1c78f772017-07-30 01:45:08 +03001813 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1814 &dev_attr_cmb.attr, NULL);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001815 dev->cmb_size = 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001816 }
1817}
1818
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001819static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
Keith Busch9d713c22013-07-15 15:02:24 -06001820{
Christoph Hellwig4033f352017-08-28 10:47:18 +02001821 u64 dma_addr = dev->host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001822 struct nvme_command c;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001823 int ret;
1824
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001825 memset(&c, 0, sizeof(c));
1826 c.features.opcode = nvme_admin_set_features;
1827 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1828 c.features.dword11 = cpu_to_le32(bits);
1829 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1830 ilog2(dev->ctrl.page_size));
1831 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1832 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1833 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1834
1835 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1836 if (ret) {
1837 dev_warn(dev->ctrl.device,
1838 "failed to set host mem (err %d, flags %#x).\n",
1839 ret, bits);
1840 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001841 return ret;
1842}
1843
1844static void nvme_free_host_mem(struct nvme_dev *dev)
1845{
1846 int i;
1847
1848 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1849 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1850 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1851
Liviu Dudaucc667f62018-12-29 17:23:43 +00001852 dma_free_attrs(dev->dev, size, dev->host_mem_desc_bufs[i],
1853 le64_to_cpu(desc->addr),
1854 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001855 }
1856
1857 kfree(dev->host_mem_desc_bufs);
1858 dev->host_mem_desc_bufs = NULL;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001859 dma_free_coherent(dev->dev,
1860 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1861 dev->host_mem_descs, dev->host_mem_descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001862 dev->host_mem_descs = NULL;
Minwoo Im7e5dd572017-11-25 03:03:00 +09001863 dev->nr_host_mem_descs = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001864}
1865
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001866static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1867 u32 chunk_size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001868{
1869 struct nvme_host_mem_buf_desc *descs;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001870 u32 max_entries, len;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001871 dma_addr_t descs_dma;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001872 int i = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001873 void **bufs;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001874 u64 size, tmp;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001875
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001876 tmp = (preferred + chunk_size - 1);
1877 do_div(tmp, chunk_size);
1878 max_entries = tmp;
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001879
1880 if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1881 max_entries = dev->ctrl.hmmaxd;
1882
Luis Chamberlain750afb02019-01-04 09:23:09 +01001883 descs = dma_alloc_coherent(dev->dev, max_entries * sizeof(*descs),
1884 &descs_dma, GFP_KERNEL);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001885 if (!descs)
1886 goto out;
1887
1888 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1889 if (!bufs)
1890 goto out_free_descs;
1891
Minwoo Im244a8fe2017-11-17 01:34:24 +09001892 for (size = 0; size < preferred && i < max_entries; size += len) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001893 dma_addr_t dma_addr;
1894
Christoph Hellwig50cdb7c2017-07-25 17:39:07 +02001895 len = min_t(u64, chunk_size, preferred - size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001896 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1897 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1898 if (!bufs[i])
1899 break;
1900
1901 descs[i].addr = cpu_to_le64(dma_addr);
1902 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1903 i++;
1904 }
1905
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001906 if (!size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001907 goto out_free_bufs;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001908
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001909 dev->nr_host_mem_descs = i;
1910 dev->host_mem_size = size;
1911 dev->host_mem_descs = descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001912 dev->host_mem_descs_dma = descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001913 dev->host_mem_desc_bufs = bufs;
1914 return 0;
1915
1916out_free_bufs:
1917 while (--i >= 0) {
1918 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1919
Liviu Dudaucc667f62018-12-29 17:23:43 +00001920 dma_free_attrs(dev->dev, size, bufs[i],
1921 le64_to_cpu(descs[i].addr),
1922 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001923 }
1924
1925 kfree(bufs);
1926out_free_descs:
Christoph Hellwig4033f352017-08-28 10:47:18 +02001927 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
1928 descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001929out:
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001930 dev->host_mem_descs = NULL;
1931 return -ENOMEM;
1932}
1933
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001934static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1935{
Chaitanya Kulkarni9dc54a02020-06-01 19:41:14 -07001936 u64 min_chunk = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
1937 u64 hmminds = max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
1938 u64 chunk_size;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001939
1940 /* start big and work our way down */
Chaitanya Kulkarni9dc54a02020-06-01 19:41:14 -07001941 for (chunk_size = min_chunk; chunk_size >= hmminds; chunk_size /= 2) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001942 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
1943 if (!min || dev->host_mem_size >= min)
1944 return 0;
1945 nvme_free_host_mem(dev);
1946 }
1947 }
1948
1949 return -ENOMEM;
1950}
1951
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001952static int nvme_setup_host_mem(struct nvme_dev *dev)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001953{
1954 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1955 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1956 u64 min = (u64)dev->ctrl.hmmin * 4096;
1957 u32 enable_bits = NVME_HOST_MEM_ENABLE;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001958 int ret;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001959
1960 preferred = min(preferred, max);
1961 if (min > max) {
1962 dev_warn(dev->ctrl.device,
1963 "min host memory (%lld MiB) above limit (%d MiB).\n",
1964 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1965 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001966 return 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001967 }
1968
1969 /*
1970 * If we already have a buffer allocated check if we can reuse it.
1971 */
1972 if (dev->host_mem_descs) {
1973 if (dev->host_mem_size >= min)
1974 enable_bits |= NVME_HOST_MEM_RETURN;
1975 else
1976 nvme_free_host_mem(dev);
1977 }
1978
1979 if (!dev->host_mem_descs) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001980 if (nvme_alloc_host_mem(dev, min, preferred)) {
1981 dev_warn(dev->ctrl.device,
1982 "failed to allocate host memory buffer.\n");
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001983 return 0; /* controller must work without HMB */
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001984 }
1985
1986 dev_info(dev->ctrl.device,
1987 "allocated %lld MiB host memory buffer.\n",
1988 dev->host_mem_size >> ilog2(SZ_1M));
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001989 }
1990
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001991 ret = nvme_set_host_mem(dev, enable_bits);
1992 if (ret)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001993 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001994 return ret;
Keith Busch9d713c22013-07-15 15:02:24 -06001995}
1996
Ming Lei612b7282019-02-16 18:13:10 +01001997/*
1998 * nirqs is the number of interrupts available for write and read
1999 * queues. The core already reserved an interrupt for the admin queue.
2000 */
2001static void nvme_calc_irq_sets(struct irq_affinity *affd, unsigned int nrirqs)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002002{
Ming Lei612b7282019-02-16 18:13:10 +01002003 struct nvme_dev *dev = affd->priv;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002004 unsigned int nr_read_queues, nr_write_queues = dev->nr_write_queues;
Ming Leic45b1fa2019-01-03 09:34:39 +08002005
Jens Axboe3b6592f2018-10-31 08:36:31 -06002006 /*
Ming Lei612b7282019-02-16 18:13:10 +01002007 * If there is no interupt available for queues, ensure that
2008 * the default queue is set to 1. The affinity set size is
2009 * also set to one, but the irq core ignores it for this case.
2010 *
2011 * If only one interrupt is available or 'write_queue' == 0, combine
2012 * write and read queues.
2013 *
2014 * If 'write_queues' > 0, ensure it leaves room for at least one read
2015 * queue.
Jens Axboe3b6592f2018-10-31 08:36:31 -06002016 */
Ming Lei612b7282019-02-16 18:13:10 +01002017 if (!nrirqs) {
2018 nrirqs = 1;
2019 nr_read_queues = 0;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002020 } else if (nrirqs == 1 || !nr_write_queues) {
Ming Lei612b7282019-02-16 18:13:10 +01002021 nr_read_queues = 0;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002022 } else if (nr_write_queues >= nrirqs) {
Ming Lei612b7282019-02-16 18:13:10 +01002023 nr_read_queues = 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002024 } else {
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002025 nr_read_queues = nrirqs - nr_write_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002026 }
Ming Lei612b7282019-02-16 18:13:10 +01002027
2028 dev->io_queues[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2029 affd->set_size[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2030 dev->io_queues[HCTX_TYPE_READ] = nr_read_queues;
2031 affd->set_size[HCTX_TYPE_READ] = nr_read_queues;
2032 affd->nr_sets = nr_read_queues ? 2 : 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002033}
2034
Jens Axboe6451fe72018-12-09 11:21:45 -07002035static int nvme_setup_irqs(struct nvme_dev *dev, unsigned int nr_io_queues)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002036{
2037 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002038 struct irq_affinity affd = {
Ming Lei9cfef552019-02-16 18:13:08 +01002039 .pre_vectors = 1,
Ming Lei612b7282019-02-16 18:13:10 +01002040 .calc_sets = nvme_calc_irq_sets,
2041 .priv = dev,
Jens Axboe3b6592f2018-10-31 08:36:31 -06002042 };
Jens Axboe6451fe72018-12-09 11:21:45 -07002043 unsigned int irq_queues, this_p_queues;
2044
2045 /*
2046 * Poll queues don't need interrupts, but we need at least one IO
2047 * queue left over for non-polled IO.
2048 */
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002049 this_p_queues = dev->nr_poll_queues;
Jens Axboe6451fe72018-12-09 11:21:45 -07002050 if (this_p_queues >= nr_io_queues) {
2051 this_p_queues = nr_io_queues - 1;
2052 irq_queues = 1;
2053 } else {
Keith Busch7e4c6b92019-12-06 08:11:17 +09002054 irq_queues = nr_io_queues - this_p_queues + 1;
Jens Axboe6451fe72018-12-09 11:21:45 -07002055 }
2056 dev->io_queues[HCTX_TYPE_POLL] = this_p_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002057
Ming Lei612b7282019-02-16 18:13:10 +01002058 /* Initialize for the single interrupt case */
2059 dev->io_queues[HCTX_TYPE_DEFAULT] = 1;
2060 dev->io_queues[HCTX_TYPE_READ] = 0;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002061
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10002062 /*
2063 * Some Apple controllers require all queues to use the
2064 * first vector.
2065 */
2066 if (dev->ctrl.quirks & NVME_QUIRK_SINGLE_VECTOR)
2067 irq_queues = 1;
2068
Ming Lei612b7282019-02-16 18:13:10 +01002069 return pci_alloc_irq_vectors_affinity(pdev, 1, irq_queues,
2070 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002071}
2072
Keith Busch8fae2682019-01-04 15:04:33 -07002073static void nvme_disable_io_queues(struct nvme_dev *dev)
2074{
2075 if (__nvme_disable_io_queues(dev, nvme_admin_delete_sq))
2076 __nvme_disable_io_queues(dev, nvme_admin_delete_cq);
2077}
2078
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002079static unsigned int nvme_max_io_queues(struct nvme_dev *dev)
2080{
2081 return num_possible_cpus() + dev->nr_write_queues + dev->nr_poll_queues;
2082}
2083
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002084static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002085{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002086 struct nvme_queue *adminq = &dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02002087 struct pci_dev *pdev = to_pci_dev(dev->dev);
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002088 unsigned int nr_io_queues;
Xu Yu97f6ef62017-05-24 16:39:55 +08002089 unsigned long size;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002090 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002091
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002092 /*
2093 * Sample the module parameters once at reset time so that we have
2094 * stable values to work with.
2095 */
2096 dev->nr_write_queues = write_queues;
2097 dev->nr_poll_queues = poll_queues;
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002098
2099 /*
2100 * If tags are shared with admin queue (Apple bug), then
2101 * make sure we only use one IO queue.
2102 */
2103 if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
2104 nr_io_queues = 1;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002105 else
2106 nr_io_queues = min(nvme_max_io_queues(dev),
2107 dev->nr_allocated_queues - 1);
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002108
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002109 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
2110 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05002111 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002112
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02002113 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06002114 return 0;
Christoph Hellwig4e224102018-12-02 17:46:17 +01002115
2116 clear_bit(NVMEQ_ENABLED, &adminq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002117
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002118 if (dev->cmb_use_sqes) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002119 result = nvme_cmb_qdepth(dev, nr_io_queues,
2120 sizeof(struct nvme_command));
2121 if (result > 0)
2122 dev->q_depth = result;
2123 else
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002124 dev->cmb_use_sqes = false;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002125 }
2126
Xu Yu97f6ef62017-05-24 16:39:55 +08002127 do {
2128 size = db_bar_size(dev, nr_io_queues);
2129 result = nvme_remap_bar(dev, size);
2130 if (!result)
2131 break;
2132 if (!--nr_io_queues)
2133 return -ENOMEM;
2134 } while (1);
2135 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04002136
Keith Busch8fae2682019-01-04 15:04:33 -07002137 retry:
Keith Busch9d713c22013-07-15 15:02:24 -06002138 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02002139 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06002140
Jens Axboee32efbf2014-11-14 09:49:26 -07002141 /*
2142 * If we enable msix early due to not intx, disable it again before
2143 * setting up the full range we need.
2144 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002145 pci_free_irq_vectors(pdev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002146
2147 result = nvme_setup_irqs(dev, nr_io_queues);
Keith Busch22b55602018-04-12 09:16:10 -06002148 if (result <= 0)
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002149 return -EIO;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002150
Keith Busch22b55602018-04-12 09:16:10 -06002151 dev->num_vecs = result;
Jens Axboe4b04cc62018-11-05 12:44:33 -07002152 result = max(result - 1, 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002153 dev->max_qid = result + dev->io_queues[HCTX_TYPE_POLL];
Matthew Wilcox1b234842011-01-20 13:01:49 -05002154
Matthew Wilcox063a8092013-06-20 10:53:48 -04002155 /*
2156 * Should investigate if there's a performance win from allocating
2157 * more queues than interrupt vectors; it might allow the submission
2158 * path to scale better, even if the receive path is limited by the
2159 * number of interrupts.
2160 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002161 result = queue_request_irq(adminq);
Keith Busch7c349dd2019-03-08 10:43:06 -07002162 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05002163 return result;
Christoph Hellwig4e224102018-12-02 17:46:17 +01002164 set_bit(NVMEQ_ENABLED, &adminq->flags);
Keith Busch8fae2682019-01-04 15:04:33 -07002165
2166 result = nvme_create_io_queues(dev);
2167 if (result || dev->online_queues < 2)
2168 return result;
2169
2170 if (dev->online_queues - 1 < dev->max_qid) {
2171 nr_io_queues = dev->online_queues - 1;
2172 nvme_disable_io_queues(dev);
2173 nvme_suspend_io_queues(dev);
2174 goto retry;
2175 }
2176 dev_info(dev->ctrl.device, "%d/%d/%d default/read/poll queues\n",
2177 dev->io_queues[HCTX_TYPE_DEFAULT],
2178 dev->io_queues[HCTX_TYPE_READ],
2179 dev->io_queues[HCTX_TYPE_POLL]);
2180 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002181}
2182
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002183static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002184{
2185 struct nvme_queue *nvmeq = req->end_io_data;
2186
2187 blk_mq_free_request(req);
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002188 complete(&nvmeq->delete_done);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002189}
2190
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002191static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002192{
2193 struct nvme_queue *nvmeq = req->end_io_data;
2194
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002195 if (error)
2196 set_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002197
2198 nvme_del_queue_end(req, error);
2199}
2200
2201static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2202{
2203 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
2204 struct request *req;
2205 struct nvme_command cmd;
2206
2207 memset(&cmd, 0, sizeof(cmd));
2208 cmd.delete_queue.opcode = opcode;
2209 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2210
Christoph Hellwigeb71f432016-06-13 16:45:23 +02002211 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002212 if (IS_ERR(req))
2213 return PTR_ERR(req);
2214
2215 req->timeout = ADMIN_TIMEOUT;
2216 req->end_io_data = nvmeq;
2217
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002218 init_completion(&nvmeq->delete_done);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002219 blk_execute_rq_nowait(q, NULL, req, false,
2220 opcode == nvme_admin_delete_cq ?
2221 nvme_del_cq_end : nvme_del_queue_end);
2222 return 0;
2223}
2224
Keith Busch8fae2682019-01-04 15:04:33 -07002225static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002226{
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002227 int nr_queues = dev->online_queues - 1, sent = 0;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002228 unsigned long timeout;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002229
Keith Buschdb3cbff2016-01-12 14:41:17 -07002230 retry:
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002231 timeout = ADMIN_TIMEOUT;
2232 while (nr_queues > 0) {
2233 if (nvme_delete_queue(&dev->queues[nr_queues], opcode))
2234 break;
2235 nr_queues--;
2236 sent++;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002237 }
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002238 while (sent) {
2239 struct nvme_queue *nvmeq = &dev->queues[nr_queues + sent];
2240
2241 timeout = wait_for_completion_io_timeout(&nvmeq->delete_done,
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002242 timeout);
2243 if (timeout == 0)
2244 return false;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002245
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002246 sent--;
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002247 if (nr_queues)
2248 goto retry;
2249 }
2250 return true;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002251}
2252
Keith Busch5d02a5c2019-09-03 09:22:24 -06002253static void nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002254{
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002255 int ret;
2256
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002257 if (!dev->ctrl.tagset) {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01002258 dev->tagset.ops = &nvme_mq_ops;
Keith Buschffe77042015-06-08 10:08:15 -06002259 dev->tagset.nr_hw_queues = dev->online_queues - 1;
yangerkun8fe34be2019-07-23 11:23:13 +08002260 dev->tagset.nr_maps = 2; /* default + read */
Christoph Hellwiged92ad32018-12-14 14:06:59 +01002261 if (dev->io_queues[HCTX_TYPE_POLL])
2262 dev->tagset.nr_maps++;
Keith Buschffe77042015-06-08 10:08:15 -06002263 dev->tagset.timeout = NVME_IO_TIMEOUT;
Max Gurtovoyd4ec47f2020-06-16 12:34:23 +03002264 dev->tagset.numa_node = dev->ctrl.numa_node;
Chaitanya Kulkarni61f3b892020-06-17 10:05:13 +02002265 dev->tagset.queue_depth = min_t(unsigned int, dev->q_depth,
2266 BLK_MQ_MAX_DEPTH) - 1;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -07002267 dev->tagset.cmd_size = sizeof(struct nvme_iod);
Keith Buschffe77042015-06-08 10:08:15 -06002268 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2269 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002270
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002271 /*
2272 * Some Apple controllers requires tags to be unique
2273 * across admin and IO queue, so reserve the first 32
2274 * tags of the IO queue.
2275 */
2276 if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
2277 dev->tagset.reserved_tags = NVME_AQ_DEPTH;
2278
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002279 ret = blk_mq_alloc_tag_set(&dev->tagset);
2280 if (ret) {
2281 dev_warn(dev->ctrl.device,
2282 "IO queues tagset allocation failed %d\n", ret);
Keith Busch5d02a5c2019-09-03 09:22:24 -06002283 return;
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002284 }
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002285 dev->ctrl.tagset = &dev->tagset;
Keith Busch949928c2015-12-17 17:08:15 -07002286 } else {
2287 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2288
2289 /* Free previously allocated queues that are no longer usable */
2290 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06002291 }
Keith Busch949928c2015-12-17 17:08:15 -07002292
Maxim Levitskye8fd41b2019-05-02 14:31:33 +03002293 nvme_dbbuf_set(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002294}
2295
Keith Buschb00a7262016-02-24 09:15:52 -07002296static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06002297{
Keith Buschb00a7262016-02-24 09:15:52 -07002298 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02002299 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06002300
2301 if (pci_enable_device_mem(pdev))
2302 return result;
2303
Keith Busch0877cb02013-07-15 15:02:19 -06002304 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002305
Christoph Hellwig4fe06922019-06-28 09:17:48 +02002306 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)))
Russell King052d0ef2013-06-26 23:49:11 +01002307 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06002308
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002309 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07002310 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002311 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07002312 }
Jens Axboee32efbf2014-11-14 09:49:26 -07002313
2314 /*
Keith Buscha5229052016-04-08 16:09:10 -06002315 * Some devices and/or platforms don't advertise or work with INTx
2316 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2317 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07002318 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002319 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2320 if (result < 0)
2321 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07002322
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002323 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002324
Chaitanya Kulkarni61f3b892020-06-17 10:05:13 +02002325 dev->q_depth = min_t(u16, NVME_CAP_MQES(dev->ctrl.cap) + 1,
weiping zhangb27c1e62017-07-10 16:46:59 +08002326 io_queue_depth);
Sagi Grimbergaa22c8e2019-08-22 10:51:17 -07002327 dev->ctrl.sqsize = dev->q_depth - 1; /* 0's based queue depth */
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002328 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002329 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07002330
2331 /*
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10002332 * Some Apple controllers require a non-standard SQE size.
2333 * Interestingly they also seem to ignore the CC:IOSQES register
2334 * so we don't bother updating it here.
2335 */
2336 if (dev->ctrl.quirks & NVME_QUIRK_128_BYTES_SQES)
2337 dev->io_sqes = 7;
2338 else
2339 dev->io_sqes = NVME_NVM_IOSQES;
Stephan Günther1f390c12015-12-01 13:23:22 -07002340
2341 /*
2342 * Temporary fix for the Apple controller found in the MacBook8,1 and
2343 * some MacBook7,1 to avoid controller resets and data loss.
2344 */
2345 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
2346 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02002347 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
2348 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07002349 dev->q_depth);
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002350 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2351 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002352 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002353 dev->q_depth = 64;
2354 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2355 "set queue depth=%u\n", dev->q_depth);
Stephan Günther1f390c12015-12-01 13:23:22 -07002356 }
2357
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002358 /*
2359 * Controllers with the shared tags quirk need the IO queue to be
2360 * big enough so that we get 32 tags for the admin queue
2361 */
2362 if ((dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS) &&
2363 (dev->q_depth < (NVME_AQ_DEPTH + 2))) {
2364 dev->q_depth = NVME_AQ_DEPTH + 2;
2365 dev_warn(dev->ctrl.device, "IO queue depth clamped to %d\n",
2366 dev->q_depth);
2367 }
2368
2369
Christoph Hellwigf65efd62017-12-20 14:25:11 +01002370 nvme_map_cmb(dev);
Stephen Bates202021c2016-10-05 20:01:12 -06002371
Keith Buscha0a34082015-12-07 15:30:31 -07002372 pci_enable_pcie_error_reporting(pdev);
2373 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002374 return 0;
2375
2376 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06002377 pci_disable_device(pdev);
2378 return result;
2379}
2380
2381static void nvme_dev_unmap(struct nvme_dev *dev)
2382{
Keith Buschb00a7262016-02-24 09:15:52 -07002383 if (dev->bar)
2384 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002385 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07002386}
2387
2388static void nvme_pci_disable(struct nvme_dev *dev)
2389{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002390 struct pci_dev *pdev = to_pci_dev(dev->dev);
2391
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002392 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002393
Keith Buscha0a34082015-12-07 15:30:31 -07002394 if (pci_is_enabled(pdev)) {
2395 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002396 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07002397 }
Keith Busch4d115422013-12-10 13:10:40 -07002398}
2399
Keith Buscha5cdb682016-01-12 14:41:18 -07002400static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002401{
Keith Busche43269e2019-05-14 14:07:38 -06002402 bool dead = true, freeze = false;
Keith Busch302ad8c2017-03-01 14:22:12 -05002403 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06002404
Keith Busch77bf25e2015-11-26 12:21:29 +01002405 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05002406 if (pci_is_enabled(pdev)) {
2407 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2408
Keith Buschebef7362017-06-27 17:44:05 -06002409 if (dev->ctrl.state == NVME_CTRL_LIVE ||
Keith Busche43269e2019-05-14 14:07:38 -06002410 dev->ctrl.state == NVME_CTRL_RESETTING) {
2411 freeze = true;
Keith Busch302ad8c2017-03-01 14:22:12 -05002412 nvme_start_freeze(&dev->ctrl);
Keith Busche43269e2019-05-14 14:07:38 -06002413 }
Keith Busch302ad8c2017-03-01 14:22:12 -05002414 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2415 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07002416 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002417
Keith Busch302ad8c2017-03-01 14:22:12 -05002418 /*
2419 * Give the controller a chance to complete all entered requests if
2420 * doing a safe shutdown.
2421 */
Keith Busche43269e2019-05-14 14:07:38 -06002422 if (!dead && shutdown && freeze)
2423 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002424
Jianchao Wang9a915a52018-02-12 20:57:24 +08002425 nvme_stop_queues(&dev->ctrl);
2426
Keith Busch64ee0ac2018-04-12 09:16:08 -06002427 if (!dead && dev->ctrl.queue_count > 0) {
Keith Busch8fae2682019-01-04 15:04:33 -07002428 nvme_disable_io_queues(dev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002429 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002430 }
Keith Busch8fae2682019-01-04 15:04:33 -07002431 nvme_suspend_io_queues(dev);
2432 nvme_suspend_queue(&dev->queues[0]);
Keith Buschb00a7262016-02-24 09:15:52 -07002433 nvme_pci_disable(dev);
Keith Buschfa46c6f2020-02-13 01:41:05 +09002434 nvme_reap_pending_cqes(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002435
Ming Line1958e62016-05-18 14:05:01 -07002436 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2437 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Ming Lei622b8b62019-07-24 11:48:42 +08002438 blk_mq_tagset_wait_completed_request(&dev->tagset);
2439 blk_mq_tagset_wait_completed_request(&dev->admin_tagset);
Keith Busch302ad8c2017-03-01 14:22:12 -05002440
2441 /*
2442 * The driver will not be starting up queues again if shutting down so
2443 * must flush all entered requests to their failed completion to avoid
2444 * deadlocking blk-mq hot-cpu notifier.
2445 */
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002446 if (shutdown) {
Keith Busch302ad8c2017-03-01 14:22:12 -05002447 nvme_start_queues(&dev->ctrl);
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002448 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q))
2449 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
2450 }
Keith Busch77bf25e2015-11-26 12:21:29 +01002451 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002452}
2453
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002454static int nvme_disable_prepare_reset(struct nvme_dev *dev, bool shutdown)
2455{
2456 if (!nvme_wait_reset(&dev->ctrl))
2457 return -EBUSY;
2458 nvme_dev_disable(dev, shutdown);
2459 return 0;
2460}
2461
Matthew Wilcox091b6092011-02-10 09:56:01 -05002462static int nvme_setup_prp_pools(struct nvme_dev *dev)
2463{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002464 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Matthew Wilcox091b6092011-02-10 09:56:01 -05002465 PAGE_SIZE, PAGE_SIZE, 0);
2466 if (!dev->prp_page_pool)
2467 return -ENOMEM;
2468
Matthew Wilcox99802a72011-02-10 10:30:34 -05002469 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002470 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002471 256, 256, 0);
2472 if (!dev->prp_small_pool) {
2473 dma_pool_destroy(dev->prp_page_pool);
2474 return -ENOMEM;
2475 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002476 return 0;
2477}
2478
2479static void nvme_release_prp_pools(struct nvme_dev *dev)
2480{
2481 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002482 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002483}
2484
Keith Busch770597e2019-09-05 07:52:33 -06002485static void nvme_free_tagset(struct nvme_dev *dev)
2486{
2487 if (dev->tagset.tags)
2488 blk_mq_free_tag_set(&dev->tagset);
2489 dev->ctrl.tagset = NULL;
2490}
2491
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002492static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002493{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002494 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002495
Helen Koikef9f38e32017-04-10 12:51:07 -03002496 nvme_dbbuf_dma_free(dev);
Keith Busch770597e2019-09-05 07:52:33 -06002497 nvme_free_tagset(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002498 if (dev->ctrl.admin_q)
2499 blk_put_queue(dev->ctrl.admin_q);
Scott Bauere286bcf2017-02-22 10:15:07 -07002500 free_opal_dev(dev->ctrl.opal_dev);
Jens Axboe943e9422018-06-21 09:49:37 -06002501 mempool_destroy(dev->iod_mempool);
Israel Rukshin253fd4a2020-03-24 17:29:40 +02002502 put_device(dev->dev);
2503 kfree(dev->queues);
Keith Busch5e82e952013-02-19 10:17:58 -07002504 kfree(dev);
2505}
2506
Chaitanya Kulkarni7c1ce402019-06-08 13:16:32 -07002507static void nvme_remove_dead_ctrl(struct nvme_dev *dev)
Keith Buschf58944e2016-02-24 09:15:55 -07002508{
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002509 /*
2510 * Set state to deleting now to avoid blocking nvme_wait_reset(), which
2511 * may be holding this pci_dev's device lock.
2512 */
2513 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Christoph Hellwigd22524a2017-10-18 13:25:42 +02002514 nvme_get_ctrl(&dev->ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -07002515 nvme_dev_disable(dev, false);
Jianchao Wang9f9cafc2018-06-20 13:42:22 +08002516 nvme_kill_queues(&dev->ctrl);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002517 if (!queue_work(nvme_wq, &dev->remove_work))
Keith Buschf58944e2016-02-24 09:15:55 -07002518 nvme_put_ctrl(&dev->ctrl);
2519}
2520
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002521static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002522{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002523 struct nvme_dev *dev =
2524 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002525 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002526 int result;
Keith Buschf0b50732013-07-15 15:02:21 -06002527
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002528 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING)) {
2529 result = -ENODEV;
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002530 goto out;
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002531 }
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002532
2533 /*
2534 * If we're called to reset a live controller first shut it down before
2535 * moving on.
2536 */
Keith Buschb00a7262016-02-24 09:15:52 -07002537 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002538 nvme_dev_disable(dev, false);
Keith Buschd6135c3a2019-05-14 14:46:09 -06002539 nvme_sync_queues(&dev->ctrl);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002540
Keith Busch5c959d72019-01-23 18:46:11 -07002541 mutex_lock(&dev->shutdown_lock);
Keith Buschb00a7262016-02-24 09:15:52 -07002542 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002543 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002544 goto out_unlock;
Keith Buschf0b50732013-07-15 15:02:21 -06002545
Sagi Grimberg01ad0992017-05-01 00:27:17 +03002546 result = nvme_pci_configure_admin_queue(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002547 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002548 goto out_unlock;
Keith Buschf0b50732013-07-15 15:02:21 -06002549
Keith Busch0fb59cb2015-01-07 18:55:50 -07002550 result = nvme_alloc_admin_tags(dev);
2551 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002552 goto out_unlock;
Dan McLeranb9afca32014-04-07 17:10:11 -06002553
Jens Axboe943e9422018-06-21 09:49:37 -06002554 /*
2555 * Limit the max command size to prevent iod->sg allocations going
2556 * over a single page.
2557 */
Christoph Hellwig7637de32019-07-03 09:54:44 -07002558 dev->ctrl.max_hw_sectors = min_t(u32,
2559 NVME_MAX_KB_SZ << 1, dma_max_mapping_size(dev->dev) >> 9);
Jens Axboe943e9422018-06-21 09:49:37 -06002560 dev->ctrl.max_segments = NVME_MAX_SEGS;
Christoph Hellwiga48bc522019-06-05 21:08:24 +02002561
2562 /*
2563 * Don't limit the IOMMU merged segment size.
2564 */
2565 dma_set_max_seg_size(dev->dev, 0xffffffff);
2566
Keith Busch5c959d72019-01-23 18:46:11 -07002567 mutex_unlock(&dev->shutdown_lock);
2568
2569 /*
2570 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
2571 * initializing procedure here.
2572 */
2573 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
2574 dev_warn(dev->ctrl.device,
2575 "failed to mark controller CONNECTING\n");
Minwoo Imcee6c262019-06-09 03:35:20 +09002576 result = -EBUSY;
Keith Busch5c959d72019-01-23 18:46:11 -07002577 goto out;
2578 }
Jens Axboe943e9422018-06-21 09:49:37 -06002579
Max Gurtovoy95093352020-05-19 17:05:52 +03002580 /*
2581 * We do not support an SGL for metadata (yet), so we are limited to a
2582 * single integrity segment for the separate metadata pointer.
2583 */
2584 dev->ctrl.max_integrity_segments = 1;
2585
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002586 result = nvme_init_identify(&dev->ctrl);
2587 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002588 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002589
Scott Bauere286bcf2017-02-22 10:15:07 -07002590 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2591 if (!dev->ctrl.opal_dev)
2592 dev->ctrl.opal_dev =
2593 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2594 else if (was_suspend)
2595 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2596 } else {
2597 free_opal_dev(dev->ctrl.opal_dev);
2598 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002599 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002600
Helen Koikef9f38e32017-04-10 12:51:07 -03002601 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2602 result = nvme_dbbuf_dma_alloc(dev);
2603 if (result)
2604 dev_warn(dev->dev,
2605 "unable to allocate dma for dbbuf\n");
2606 }
2607
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002608 if (dev->ctrl.hmpre) {
2609 result = nvme_setup_host_mem(dev);
2610 if (result < 0)
2611 goto out;
2612 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002613
Keith Buschf0b50732013-07-15 15:02:21 -06002614 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002615 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002616 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002617
Keith Busch21f033f2016-04-12 11:13:11 -06002618 /*
Christoph Hellwig2659e572015-10-02 18:51:31 +02002619 * Keep the controller around but remove all namespaces if we don't have
2620 * any working I/O queue.
2621 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002622 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002623 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002624 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002625 nvme_remove_namespaces(&dev->ctrl);
Keith Busch770597e2019-09-05 07:52:33 -06002626 nvme_free_tagset(dev);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002627 } else {
Keith Busch25646262016-01-04 09:10:57 -07002628 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002629 nvme_wait_freeze(&dev->ctrl);
Keith Busch5d02a5c2019-09-03 09:22:24 -06002630 nvme_dev_add(dev);
Keith Busch302ad8c2017-03-01 14:22:12 -05002631 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002632 }
2633
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002634 /*
2635 * If only admin queue live, keep it to do further investigation or
2636 * recovery.
2637 */
Keith Busch5d02a5c2019-09-03 09:22:24 -06002638 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002639 dev_warn(dev->ctrl.device,
Keith Busch5d02a5c2019-09-03 09:22:24 -06002640 "failed to mark controller live state\n");
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002641 result = -ENODEV;
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002642 goto out;
2643 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002644
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002645 nvme_start_ctrl(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002646 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002647
Keith Busch4726bcf2019-02-11 09:23:50 -07002648 out_unlock:
2649 mutex_unlock(&dev->shutdown_lock);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002650 out:
Chaitanya Kulkarni7c1ce402019-06-08 13:16:32 -07002651 if (result)
2652 dev_warn(dev->ctrl.device,
2653 "Removing after probe failure status: %d\n", result);
2654 nvme_remove_dead_ctrl(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002655}
2656
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002657static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002658{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002659 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002660 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002661
2662 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002663 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002664 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002665}
2666
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002667static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002668{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002669 *val = readl(to_nvme_dev(ctrl)->bar + off);
2670 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002671}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002672
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002673static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2674{
2675 writel(val, to_nvme_dev(ctrl)->bar + off);
2676 return 0;
2677}
2678
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002679static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2680{
Ard Biesheuvel3a8ecc92019-10-03 13:57:29 +02002681 *val = lo_hi_readq(to_nvme_dev(ctrl)->bar + off);
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002682 return 0;
2683}
2684
Keith Busch97c12222018-03-08 14:50:32 -07002685static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
2686{
2687 struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);
2688
Max Gurtovoy2db24e42020-03-09 17:04:12 +02002689 return snprintf(buf, size, "%s\n", dev_name(&pdev->dev));
Keith Busch97c12222018-03-08 14:50:32 -07002690}
2691
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002692static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002693 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002694 .module = THIS_MODULE,
Logan Gunthorpee0596ab2018-10-04 15:27:44 -06002695 .flags = NVME_F_METADATA_SUPPORTED |
2696 NVME_F_PCI_P2PDMA,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002697 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002698 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002699 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002700 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002701 .submit_async_event = nvme_pci_submit_async_event,
Keith Busch97c12222018-03-08 14:50:32 -07002702 .get_address = nvme_pci_get_address,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002703};
Keith Busch4cc06522015-06-05 10:30:08 -06002704
Keith Buschb00a7262016-02-24 09:15:52 -07002705static int nvme_dev_map(struct nvme_dev *dev)
2706{
Keith Buschb00a7262016-02-24 09:15:52 -07002707 struct pci_dev *pdev = to_pci_dev(dev->dev);
2708
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002709 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002710 return -ENODEV;
2711
Xu Yu97f6ef62017-05-24 16:39:55 +08002712 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002713 goto release;
2714
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002715 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002716 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002717 pci_release_mem_regions(pdev);
2718 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002719}
2720
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002721static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002722{
2723 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2724 /*
2725 * Several Samsung devices seem to drop off the PCIe bus
2726 * randomly when APST is on and uses the deepest sleep state.
2727 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2728 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2729 * 950 PRO 256GB", but it seems to be restricted to two Dell
2730 * laptops.
2731 */
2732 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2733 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2734 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2735 return NVME_QUIRK_NO_DEEPEST_PS;
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002736 } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
2737 /*
2738 * Samsung SSD 960 EVO drops off the PCIe bus after system
Jarosław Janik467c77d42018-03-11 19:51:56 +01002739 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
2740 * within few minutes after bootup on a Coffee Lake board -
2741 * ASUS PRIME Z370-A
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002742 */
2743 if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
Jarosław Janik467c77d42018-03-11 19:51:56 +01002744 (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
2745 dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002746 return NVME_QUIRK_NO_APST;
Shyjumon N1fae37a2020-02-06 13:17:25 -07002747 } else if ((pdev->vendor == 0x144d && (pdev->device == 0xa801 ||
2748 pdev->device == 0xa808 || pdev->device == 0xa809)) ||
2749 (pdev->vendor == 0x1e0f && pdev->device == 0x0001)) {
2750 /*
2751 * Forcing to use host managed nvme power settings for
2752 * lowest idle power with quick resume latency on
2753 * Samsung and Toshiba SSDs based on suspend behavior
2754 * on Coffee Lake board for LENOVO C640
2755 */
2756 if ((dmi_match(DMI_BOARD_VENDOR, "LENOVO")) &&
2757 dmi_match(DMI_BOARD_NAME, "LNVNB161216"))
2758 return NVME_QUIRK_SIMPLE_SUSPEND;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002759 }
2760
2761 return 0;
2762}
2763
Keith Busch181197752018-04-27 13:42:52 -06002764static void nvme_async_probe(void *data, async_cookie_t cookie)
2765{
2766 struct nvme_dev *dev = data;
Keith Busch80f513b2018-05-07 08:30:24 -06002767
Keith Buschbd46a902019-07-29 16:34:52 -06002768 flush_work(&dev->ctrl.reset_work);
Keith Busch181197752018-04-27 13:42:52 -06002769 flush_work(&dev->ctrl.scan_work);
Keith Busch80f513b2018-05-07 08:30:24 -06002770 nvme_put_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002771}
2772
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002773static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002774{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002775 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002776 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002777 unsigned long quirks = id->driver_data;
Jens Axboe943e9422018-06-21 09:49:37 -06002778 size_t alloc_size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002779
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002780 node = dev_to_node(&pdev->dev);
2781 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002782 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002783
2784 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002785 if (!dev)
2786 return -ENOMEM;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002787
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002788 dev->nr_write_queues = write_queues;
2789 dev->nr_poll_queues = poll_queues;
2790 dev->nr_allocated_queues = nvme_max_io_queues(dev) + 1;
2791 dev->queues = kcalloc_node(dev->nr_allocated_queues,
2792 sizeof(struct nvme_queue), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002793 if (!dev->queues)
2794 goto free;
2795
Christoph Hellwige75ec752015-05-22 11:12:39 +02002796 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002797 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002798
Keith Buschb00a7262016-02-24 09:15:52 -07002799 result = nvme_dev_map(dev);
2800 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002801 goto put_pci;
Keith Buschb00a7262016-02-24 09:15:52 -07002802
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002803 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002804 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002805 mutex_init(&dev->shutdown_lock);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002806
2807 result = nvme_setup_prp_pools(dev);
2808 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002809 goto unmap;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002810
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002811 quirks |= check_vendor_combination_bug(pdev);
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002812
Jens Axboe943e9422018-06-21 09:49:37 -06002813 /*
2814 * Double check that our mempool alloc size will cover the biggest
2815 * command we support.
2816 */
2817 alloc_size = nvme_pci_iod_alloc_size(dev, NVME_MAX_KB_SZ,
2818 NVME_MAX_SEGS, true);
2819 WARN_ON_ONCE(alloc_size > PAGE_SIZE);
2820
2821 dev->iod_mempool = mempool_create_node(1, mempool_kmalloc,
2822 mempool_kfree,
2823 (void *) alloc_size,
2824 GFP_KERNEL, node);
2825 if (!dev->iod_mempool) {
2826 result = -ENOMEM;
2827 goto release_pools;
2828 }
2829
Keith Buschb6e44b42018-07-11 16:44:44 -06002830 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
2831 quirks);
2832 if (result)
2833 goto release_mempool;
2834
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002835 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2836
Keith Buschbd46a902019-07-29 16:34:52 -06002837 nvme_reset_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002838 async_schedule(nvme_async_probe, dev);
Sagi Grimberg4caff8f2017-12-31 14:01:19 +02002839
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002840 return 0;
2841
Keith Buschb6e44b42018-07-11 16:44:44 -06002842 release_mempool:
2843 mempool_destroy(dev->iod_mempool);
Keith Busch0877cb02013-07-15 15:02:19 -06002844 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002845 nvme_release_prp_pools(dev);
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002846 unmap:
2847 nvme_dev_unmap(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002848 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002849 put_device(dev->dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002850 free:
2851 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002852 kfree(dev);
2853 return result;
2854}
2855
Christoph Hellwig775755e2017-06-01 13:10:38 +02002856static void nvme_reset_prepare(struct pci_dev *pdev)
Keith Buschf0d54a52014-05-02 10:40:43 -06002857{
Keith Buscha6739472014-06-23 16:03:21 -06002858 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002859
2860 /*
2861 * We don't need to check the return value from waiting for the reset
2862 * state as pci_dev device lock is held, making it impossible to race
2863 * with ->remove().
2864 */
2865 nvme_disable_prepare_reset(dev, false);
2866 nvme_sync_queues(&dev->ctrl);
Christoph Hellwig775755e2017-06-01 13:10:38 +02002867}
Keith Buschf0d54a52014-05-02 10:40:43 -06002868
Christoph Hellwig775755e2017-06-01 13:10:38 +02002869static void nvme_reset_done(struct pci_dev *pdev)
2870{
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002871 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002872
2873 if (!nvme_try_sched_reset(&dev->ctrl))
2874 flush_work(&dev->ctrl.reset_work);
Keith Buschf0d54a52014-05-02 10:40:43 -06002875}
2876
Keith Busch09ece142014-01-27 11:29:40 -05002877static void nvme_shutdown(struct pci_dev *pdev)
2878{
2879 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002880 nvme_disable_prepare_reset(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002881}
2882
Keith Buschf58944e2016-02-24 09:15:55 -07002883/*
2884 * The driver's remove may be called on a device in a partially initialized
2885 * state. This function must not have any dependencies on the device state in
2886 * order to proceed.
2887 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002888static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002889{
2890 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002891
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002892 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Keith Busch9a6b9452013-12-10 13:10:36 -07002893 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002894
Keith Busch6db28ed2017-02-10 18:15:49 -05002895 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002896 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch1d39e692018-06-06 08:13:08 -06002897 nvme_dev_disable(dev, true);
Keith Buschcb4bfda2018-10-15 10:19:06 -06002898 nvme_dev_remove_admin(dev);
Keith Busch6db28ed2017-02-10 18:15:49 -05002899 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002900
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002901 flush_work(&dev->ctrl.reset_work);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002902 nvme_stop_ctrl(&dev->ctrl);
2903 nvme_remove_namespaces(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002904 nvme_dev_disable(dev, true);
Keith Busch9fe5c592018-10-31 13:15:29 -06002905 nvme_release_cmb(dev);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002906 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002907 nvme_dev_remove_admin(dev);
2908 nvme_free_queues(dev, 0);
Keith Busch9a6b9452013-12-10 13:10:36 -07002909 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002910 nvme_dev_unmap(dev);
Israel Rukshin726612b2020-03-24 17:29:42 +02002911 nvme_uninit_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002912}
2913
Jingoo Han671a6012014-02-13 11:19:14 +09002914#ifdef CONFIG_PM_SLEEP
Keith Buschd916b1b2019-05-23 09:27:35 -06002915static int nvme_get_power_state(struct nvme_ctrl *ctrl, u32 *ps)
2916{
2917 return nvme_get_features(ctrl, NVME_FEAT_POWER_MGMT, 0, NULL, 0, ps);
2918}
2919
2920static int nvme_set_power_state(struct nvme_ctrl *ctrl, u32 ps)
2921{
2922 return nvme_set_features(ctrl, NVME_FEAT_POWER_MGMT, ps, NULL, 0, NULL);
2923}
2924
2925static int nvme_resume(struct device *dev)
2926{
2927 struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
2928 struct nvme_ctrl *ctrl = &ndev->ctrl;
2929
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02002930 if (ndev->last_ps == U32_MAX ||
Keith Buschd916b1b2019-05-23 09:27:35 -06002931 nvme_set_power_state(ctrl, ndev->last_ps) != 0)
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002932 return nvme_try_sched_reset(&ndev->ctrl);
Keith Buschd916b1b2019-05-23 09:27:35 -06002933 return 0;
2934}
2935
Keith Buschcd638942013-07-15 15:02:23 -06002936static int nvme_suspend(struct device *dev)
2937{
2938 struct pci_dev *pdev = to_pci_dev(dev);
2939 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschd916b1b2019-05-23 09:27:35 -06002940 struct nvme_ctrl *ctrl = &ndev->ctrl;
2941 int ret = -EBUSY;
2942
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02002943 ndev->last_ps = U32_MAX;
2944
Keith Buschd916b1b2019-05-23 09:27:35 -06002945 /*
2946 * The platform does not remove power for a kernel managed suspend so
2947 * use host managed nvme power settings for lowest idle power if
2948 * possible. This should have quicker resume latency than a full device
2949 * shutdown. But if the firmware is involved after the suspend or the
2950 * device does not support any non-default power states, shut down the
2951 * device fully.
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02002952 *
2953 * If ASPM is not enabled for the device, shut down the device and allow
2954 * the PCI bus layer to put it into D3 in order to take the PCIe link
2955 * down, so as to allow the platform to achieve its minimum low-power
2956 * state (which may not be possible if the link is up).
Christoph Hellwigb97120b2020-06-03 08:24:17 +02002957 *
2958 * If a host memory buffer is enabled, shut down the device as the NVMe
2959 * specification allows the device to access the host memory buffer in
2960 * host DRAM from all power states, but hosts will fail access to DRAM
2961 * during S3.
Keith Buschd916b1b2019-05-23 09:27:35 -06002962 */
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02002963 if (pm_suspend_via_firmware() || !ctrl->npss ||
Mario Limonciellocb32de12019-08-16 15:16:19 -05002964 !pcie_aspm_enabled(pdev) ||
Christoph Hellwigb97120b2020-06-03 08:24:17 +02002965 ndev->nr_host_mem_descs ||
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002966 (ndev->ctrl.quirks & NVME_QUIRK_SIMPLE_SUSPEND))
2967 return nvme_disable_prepare_reset(ndev, true);
Keith Buschd916b1b2019-05-23 09:27:35 -06002968
2969 nvme_start_freeze(ctrl);
2970 nvme_wait_freeze(ctrl);
2971 nvme_sync_queues(ctrl);
2972
Keith Busch5d02a5c2019-09-03 09:22:24 -06002973 if (ctrl->state != NVME_CTRL_LIVE)
Keith Buschd916b1b2019-05-23 09:27:35 -06002974 goto unfreeze;
2975
Keith Buschd916b1b2019-05-23 09:27:35 -06002976 ret = nvme_get_power_state(ctrl, &ndev->last_ps);
2977 if (ret < 0)
2978 goto unfreeze;
2979
Mario Limonciello7cbb5c62019-09-18 13:15:55 -05002980 /*
2981 * A saved state prevents pci pm from generically controlling the
2982 * device's power. If we're using protocol specific settings, we don't
2983 * want pci interfering.
2984 */
2985 pci_save_state(pdev);
2986
Keith Buschd916b1b2019-05-23 09:27:35 -06002987 ret = nvme_set_power_state(ctrl, ctrl->npss);
2988 if (ret < 0)
2989 goto unfreeze;
2990
2991 if (ret) {
Mario Limonciello7cbb5c62019-09-18 13:15:55 -05002992 /* discard the saved state */
2993 pci_load_saved_state(pdev, NULL);
2994
Keith Buschd916b1b2019-05-23 09:27:35 -06002995 /*
2996 * Clearing npss forces a controller reset on resume. The
Geert Uytterhoeven05d30462019-10-24 17:24:00 +02002997 * correct value will be rediscovered then.
Keith Buschd916b1b2019-05-23 09:27:35 -06002998 */
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002999 ret = nvme_disable_prepare_reset(ndev, true);
Keith Buschd916b1b2019-05-23 09:27:35 -06003000 ctrl->npss = 0;
Keith Buschd916b1b2019-05-23 09:27:35 -06003001 }
Keith Buschd916b1b2019-05-23 09:27:35 -06003002unfreeze:
3003 nvme_unfreeze(ctrl);
3004 return ret;
3005}
3006
3007static int nvme_simple_suspend(struct device *dev)
3008{
3009 struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003010 return nvme_disable_prepare_reset(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06003011}
3012
Keith Buschd916b1b2019-05-23 09:27:35 -06003013static int nvme_simple_resume(struct device *dev)
Keith Buschcd638942013-07-15 15:02:23 -06003014{
3015 struct pci_dev *pdev = to_pci_dev(dev);
3016 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06003017
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003018 return nvme_try_sched_reset(&ndev->ctrl);
Keith Buschcd638942013-07-15 15:02:23 -06003019}
3020
YueHaibing21774222019-06-26 10:09:02 +08003021static const struct dev_pm_ops nvme_dev_pm_ops = {
Keith Buschd916b1b2019-05-23 09:27:35 -06003022 .suspend = nvme_suspend,
3023 .resume = nvme_resume,
3024 .freeze = nvme_simple_suspend,
3025 .thaw = nvme_simple_resume,
3026 .poweroff = nvme_simple_suspend,
3027 .restore = nvme_simple_resume,
3028};
3029#endif /* CONFIG_PM_SLEEP */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003030
Keith Buscha0a34082015-12-07 15:30:31 -07003031static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
3032 pci_channel_state_t state)
3033{
3034 struct nvme_dev *dev = pci_get_drvdata(pdev);
3035
3036 /*
3037 * A frozen channel requires a reset. When detected, this method will
3038 * shutdown the controller to quiesce. The controller will be restarted
3039 * after the slot reset through driver's slot_reset callback.
3040 */
Keith Buscha0a34082015-12-07 15:30:31 -07003041 switch (state) {
3042 case pci_channel_io_normal:
3043 return PCI_ERS_RESULT_CAN_RECOVER;
3044 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06003045 dev_warn(dev->ctrl.device,
3046 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07003047 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07003048 return PCI_ERS_RESULT_NEED_RESET;
3049 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06003050 dev_warn(dev->ctrl.device,
3051 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07003052 return PCI_ERS_RESULT_DISCONNECT;
3053 }
3054 return PCI_ERS_RESULT_NEED_RESET;
3055}
3056
3057static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
3058{
3059 struct nvme_dev *dev = pci_get_drvdata(pdev);
3060
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07003061 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07003062 pci_restore_state(pdev);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02003063 nvme_reset_ctrl(&dev->ctrl);
Keith Buscha0a34082015-12-07 15:30:31 -07003064 return PCI_ERS_RESULT_RECOVERED;
3065}
3066
3067static void nvme_error_resume(struct pci_dev *pdev)
3068{
Keith Busch72cd4cc2018-05-24 16:16:04 -06003069 struct nvme_dev *dev = pci_get_drvdata(pdev);
3070
3071 flush_work(&dev->ctrl.reset_work);
Keith Buscha0a34082015-12-07 15:30:31 -07003072}
3073
Stephen Hemminger1d352032012-09-07 09:33:17 -07003074static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003075 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003076 .slot_reset = nvme_slot_reset,
3077 .resume = nvme_error_resume,
Christoph Hellwig775755e2017-06-01 13:10:38 +02003078 .reset_prepare = nvme_reset_prepare,
3079 .reset_done = nvme_reset_done,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003080};
3081
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003082static const struct pci_device_id nvme_id_table[] = {
Christoph Hellwig106198e2015-11-26 10:07:41 +01003083 { PCI_VDEVICE(INTEL, 0x0953),
Keith Busch08095e72016-03-04 13:15:17 -07003084 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003085 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06003086 { PCI_VDEVICE(INTEL, 0x0a53),
3087 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003088 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06003089 { PCI_VDEVICE(INTEL, 0x0a54),
3090 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003091 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Wayne Fugatef99cb7af2017-07-10 12:39:59 -06003092 { PCI_VDEVICE(INTEL, 0x0a55),
3093 .driver_data = NVME_QUIRK_STRIPE_SIZE |
3094 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07003095 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
Jens Axboe9abd68e2018-05-08 10:25:15 -06003096 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
Akinobu Mita6c6aa2f2019-11-15 00:40:01 +09003097 NVME_QUIRK_MEDIUM_PRIO_SQ |
3098 NVME_QUIRK_NO_TEMP_THRESH_CHANGE },
James Dingwall62993582019-01-08 10:20:51 -07003099 { PCI_VDEVICE(INTEL, 0xf1a6), /* Intel 760p/Pro 7600p */
3100 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Keith Busch540c8012015-10-22 15:45:06 -06003101 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
Christoph Hellwig7b210e42019-03-13 18:55:05 +01003102 .driver_data = NVME_QUIRK_IDENTIFY_CNS |
3103 NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Micah Parrish0302ae62018-04-12 13:25:25 -06003104 { PCI_DEVICE(0x1bb1, 0x0100), /* Seagate Nytro Flash Storage */
3105 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03003106 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
3107 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Jeff Lien8c97eec2017-11-21 10:44:37 -06003108 { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */
3109 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04003110 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
3111 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Martin K. Petersend554b5e2017-06-27 22:27:57 -04003112 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
3113 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3114 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
3115 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Christoph Hellwig608cc4b2017-09-06 11:45:24 +02003116 { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */
3117 .driver_data = NVME_QUIRK_LIGHTNVM, },
3118 { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */
3119 .driver_data = NVME_QUIRK_LIGHTNVM, },
Wei Xuea48e872018-04-26 14:59:19 -06003120 { PCI_DEVICE(0x1d1d, 0x2601), /* CNEX Granby */
3121 .driver_data = NVME_QUIRK_LIGHTNVM, },
Misha Nasledov08b903b2019-07-15 00:11:49 -07003122 { PCI_DEVICE(0x10ec, 0x5762), /* ADATA SX6000LNP */
3123 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Gabriel Craciunescuf03e42c2019-09-23 20:22:56 +02003124 { PCI_DEVICE(0x1cc1, 0x8201), /* ADATA SX8200PNP 512GB */
3125 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
3126 NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003127 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Andy Shevchenko98f7b862020-02-12 12:32:18 +02003128 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001),
3129 .driver_data = NVME_QUIRK_SINGLE_VECTOR },
Daniel Roschka124298b2017-02-22 15:17:29 -07003130 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10003131 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2005),
3132 .driver_data = NVME_QUIRK_SINGLE_VECTOR |
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10003133 NVME_QUIRK_128_BYTES_SQES |
3134 NVME_QUIRK_SHARED_TAGS },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003135 { 0, }
3136};
3137MODULE_DEVICE_TABLE(pci, nvme_id_table);
3138
3139static struct pci_driver nvme_driver = {
3140 .name = "nvme",
3141 .id_table = nvme_id_table,
3142 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08003143 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05003144 .shutdown = nvme_shutdown,
Keith Buschd916b1b2019-05-23 09:27:35 -06003145#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06003146 .driver = {
3147 .pm = &nvme_dev_pm_ops,
3148 },
Keith Buschd916b1b2019-05-23 09:27:35 -06003149#endif
Alexander Duyck74d986a2018-04-24 16:47:27 -05003150 .sriov_configure = pci_sriov_configure_simple,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003151 .err_handler = &nvme_err_handler,
3152};
3153
3154static int __init nvme_init(void)
3155{
Christoph Hellwig81101542019-04-30 11:36:52 -04003156 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
3157 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
3158 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
Ming Lei612b7282019-02-16 18:13:10 +01003159 BUILD_BUG_ON(IRQ_AFFINITY_MAX_SETS < 2);
Keith Busch17c331672019-12-07 01:16:59 +09003160
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02003161 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003162}
3163
3164static void __exit nvme_exit(void)
3165{
3166 pci_unregister_driver(&nvme_driver);
Ming Lei03e0f3a2017-11-09 19:32:07 +08003167 flush_workqueue(nvme_wq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003168}
3169
3170MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
3171MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07003172MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003173module_init(nvme_init);
3174module_exit(nvme_exit);