Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1 | /* |
| 2 | * NVM Express device driver |
Matthew Wilcox | 6eb0d69 | 2014-03-24 10:11:22 -0400 | [diff] [blame] | 3 | * Copyright (c) 2011-2014, Intel Corporation. |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify it |
| 6 | * under the terms and conditions of the GNU General Public License, |
| 7 | * version 2, as published by the Free Software Foundation. |
| 8 | * |
| 9 | * This program is distributed in the hope it will be useful, but WITHOUT |
| 10 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 11 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 12 | * more details. |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 13 | */ |
| 14 | |
Keith Busch | a0a3408 | 2015-12-07 15:30:31 -0700 | [diff] [blame] | 15 | #include <linux/aer.h> |
Matthew Wilcox | 8de0553 | 2011-05-12 13:50:28 -0400 | [diff] [blame] | 16 | #include <linux/bitops.h> |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 17 | #include <linux/blkdev.h> |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 18 | #include <linux/blk-mq.h> |
Christoph Hellwig | dca51e7 | 2016-09-14 16:18:57 +0200 | [diff] [blame] | 19 | #include <linux/blk-mq-pci.h> |
Andy Lutomirski | ff5350a | 2017-04-20 13:37:55 -0700 | [diff] [blame] | 20 | #include <linux/dmi.h> |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 21 | #include <linux/init.h> |
| 22 | #include <linux/interrupt.h> |
| 23 | #include <linux/io.h> |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 24 | #include <linux/mm.h> |
| 25 | #include <linux/module.h> |
Keith Busch | 77bf25e | 2015-11-26 12:21:29 +0100 | [diff] [blame] | 26 | #include <linux/mutex.h> |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 27 | #include <linux/pci.h> |
Matthew Wilcox | be7b627 | 2011-02-06 07:53:23 -0500 | [diff] [blame] | 28 | #include <linux/poison.h> |
Keith Busch | e1e5e56 | 2015-02-19 13:39:03 -0700 | [diff] [blame] | 29 | #include <linux/t10-pi.h> |
Christoph Hellwig | 2d55cd5 | 2016-02-29 15:59:46 +0100 | [diff] [blame] | 30 | #include <linux/timer.h> |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 31 | #include <linux/types.h> |
Linus Torvalds | 9cf5c09 | 2015-11-06 14:22:15 -0800 | [diff] [blame] | 32 | #include <linux/io-64-nonatomic-lo-hi.h> |
Keith Busch | 1d277a6 | 2015-10-15 14:10:52 +0200 | [diff] [blame] | 33 | #include <asm/unaligned.h> |
Scott Bauer | a98e58e5 | 2017-02-03 12:50:32 -0700 | [diff] [blame] | 34 | #include <linux/sed-opal.h> |
Hitoshi Mitake | 797a796 | 2012-02-07 11:45:33 +0900 | [diff] [blame] | 35 | |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 36 | #include "nvme.h" |
| 37 | |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 38 | #define SQ_SIZE(depth) (depth * sizeof(struct nvme_command)) |
| 39 | #define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion)) |
Stephen Bates | c965809 | 2016-12-16 11:54:50 -0700 | [diff] [blame] | 40 | |
Christoph Hellwig | adf68f2 | 2015-11-28 15:42:28 +0100 | [diff] [blame] | 41 | /* |
| 42 | * We handle AEN commands ourselves and don't even let the |
| 43 | * block layer know about them. |
| 44 | */ |
Christoph Hellwig | f866fc42 | 2016-04-26 13:52:00 +0200 | [diff] [blame] | 45 | #define NVME_AQ_BLKMQ_DEPTH (NVME_AQ_DEPTH - NVME_NR_AERS) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 46 | |
Matthew Wilcox | 58ffacb | 2011-02-06 07:28:06 -0500 | [diff] [blame] | 47 | static int use_threaded_interrupts; |
| 48 | module_param(use_threaded_interrupts, int, 0); |
| 49 | |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 50 | static bool use_cmb_sqes = true; |
| 51 | module_param(use_cmb_sqes, bool, 0644); |
| 52 | MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes"); |
| 53 | |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 54 | static unsigned int max_host_mem_size_mb = 128; |
| 55 | module_param(max_host_mem_size_mb, uint, 0444); |
| 56 | MODULE_PARM_DESC(max_host_mem_size_mb, |
| 57 | "Maximum Host Memory Buffer (HMB) size per controller (in MiB)"); |
Matthew Wilcox | 1fa6aea | 2011-03-02 18:37:18 -0500 | [diff] [blame] | 58 | |
weiping zhang | b27c1e6 | 2017-07-10 16:46:59 +0800 | [diff] [blame] | 59 | static int io_queue_depth_set(const char *val, const struct kernel_param *kp); |
| 60 | static const struct kernel_param_ops io_queue_depth_ops = { |
| 61 | .set = io_queue_depth_set, |
| 62 | .get = param_get_int, |
| 63 | }; |
| 64 | |
| 65 | static int io_queue_depth = 1024; |
| 66 | module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644); |
| 67 | MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2"); |
| 68 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 69 | struct nvme_dev; |
| 70 | struct nvme_queue; |
Keith Busch | b3fffde | 2015-02-03 11:21:42 -0700 | [diff] [blame] | 71 | |
Jens Axboe | a0fa964 | 2015-11-03 20:37:26 -0700 | [diff] [blame] | 72 | static void nvme_process_cq(struct nvme_queue *nvmeq); |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 73 | static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown); |
Keith Busch | d4b4ff8 | 2013-12-10 13:10:37 -0700 | [diff] [blame] | 74 | |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 75 | /* |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 76 | * Represents an NVM Express device. Each nvme_dev is a PCI function. |
| 77 | */ |
| 78 | struct nvme_dev { |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 79 | struct nvme_queue **queues; |
| 80 | struct blk_mq_tag_set tagset; |
| 81 | struct blk_mq_tag_set admin_tagset; |
| 82 | u32 __iomem *dbs; |
| 83 | struct device *dev; |
| 84 | struct dma_pool *prp_page_pool; |
| 85 | struct dma_pool *prp_small_pool; |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 86 | unsigned online_queues; |
| 87 | unsigned max_qid; |
| 88 | int q_depth; |
| 89 | u32 db_stride; |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 90 | void __iomem *bar; |
Xu Yu | 97f6ef6 | 2017-05-24 16:39:55 +0800 | [diff] [blame] | 91 | unsigned long bar_mapped_size; |
Christoph Hellwig | 5c8809e | 2015-11-26 12:35:49 +0100 | [diff] [blame] | 92 | struct work_struct remove_work; |
Keith Busch | 77bf25e | 2015-11-26 12:21:29 +0100 | [diff] [blame] | 93 | struct mutex shutdown_lock; |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 94 | bool subsystem; |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 95 | void __iomem *cmb; |
| 96 | dma_addr_t cmb_dma_addr; |
| 97 | u64 cmb_size; |
| 98 | u32 cmbsz; |
Stephen Bates | 202021c | 2016-10-05 20:01:12 -0600 | [diff] [blame] | 99 | u32 cmbloc; |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 100 | struct nvme_ctrl ctrl; |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 101 | struct completion ioq_wait; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 102 | |
| 103 | /* shadow doorbell buffer support: */ |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 104 | u32 *dbbuf_dbs; |
| 105 | dma_addr_t dbbuf_dbs_dma_addr; |
| 106 | u32 *dbbuf_eis; |
| 107 | dma_addr_t dbbuf_eis_dma_addr; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 108 | |
| 109 | /* host memory buffer support: */ |
| 110 | u64 host_mem_size; |
| 111 | u32 nr_host_mem_descs; |
Christoph Hellwig | 4033f35 | 2017-08-28 10:47:18 +0200 | [diff] [blame] | 112 | dma_addr_t host_mem_descs_dma; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 113 | struct nvme_host_mem_buf_desc *host_mem_descs; |
| 114 | void **host_mem_desc_bufs; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 115 | }; |
| 116 | |
weiping zhang | b27c1e6 | 2017-07-10 16:46:59 +0800 | [diff] [blame] | 117 | static int io_queue_depth_set(const char *val, const struct kernel_param *kp) |
| 118 | { |
| 119 | int n = 0, ret; |
| 120 | |
| 121 | ret = kstrtoint(val, 10, &n); |
| 122 | if (ret != 0 || n < 2) |
| 123 | return -EINVAL; |
| 124 | |
| 125 | return param_set_int(val, kp); |
| 126 | } |
| 127 | |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 128 | static inline unsigned int sq_idx(unsigned int qid, u32 stride) |
| 129 | { |
| 130 | return qid * 2 * stride; |
| 131 | } |
| 132 | |
| 133 | static inline unsigned int cq_idx(unsigned int qid, u32 stride) |
| 134 | { |
| 135 | return (qid * 2 + 1) * stride; |
| 136 | } |
| 137 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 138 | static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl) |
| 139 | { |
| 140 | return container_of(ctrl, struct nvme_dev, ctrl); |
| 141 | } |
| 142 | |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 143 | /* |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 144 | * An NVM Express queue. Each device has at least two (one for admin |
| 145 | * commands and one for I/O commands). |
| 146 | */ |
| 147 | struct nvme_queue { |
| 148 | struct device *q_dmadev; |
Matthew Wilcox | 091b609 | 2011-02-10 09:56:01 -0500 | [diff] [blame] | 149 | struct nvme_dev *dev; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 150 | spinlock_t q_lock; |
| 151 | struct nvme_command *sq_cmds; |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 152 | struct nvme_command __iomem *sq_cmds_io; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 153 | volatile struct nvme_completion *cqes; |
Keith Busch | 4248322 | 2015-06-01 09:29:54 -0600 | [diff] [blame] | 154 | struct blk_mq_tags **tags; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 155 | dma_addr_t sq_dma_addr; |
| 156 | dma_addr_t cq_dma_addr; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 157 | u32 __iomem *q_db; |
| 158 | u16 q_depth; |
Jens Axboe | 6222d17 | 2015-01-15 15:19:10 -0700 | [diff] [blame] | 159 | s16 cq_vector; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 160 | u16 sq_tail; |
| 161 | u16 cq_head; |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 162 | u16 qid; |
Matthew Wilcox | e9539f4 | 2013-06-24 11:47:34 -0400 | [diff] [blame] | 163 | u8 cq_phase; |
| 164 | u8 cqe_seen; |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 165 | u32 *dbbuf_sq_db; |
| 166 | u32 *dbbuf_cq_db; |
| 167 | u32 *dbbuf_sq_ei; |
| 168 | u32 *dbbuf_cq_ei; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 169 | }; |
| 170 | |
| 171 | /* |
Christoph Hellwig | 71bd150 | 2015-10-16 07:58:32 +0200 | [diff] [blame] | 172 | * The nvme_iod describes the data in an I/O, including the list of PRP |
| 173 | * entries. You can't see it in this data structure because C doesn't let |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 174 | * me express that. Use nvme_init_iod to ensure there's enough space |
Christoph Hellwig | 71bd150 | 2015-10-16 07:58:32 +0200 | [diff] [blame] | 175 | * allocated to store the PRP list. |
| 176 | */ |
| 177 | struct nvme_iod { |
Christoph Hellwig | d49187e | 2016-11-10 07:32:33 -0800 | [diff] [blame] | 178 | struct nvme_request req; |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 179 | struct nvme_queue *nvmeq; |
| 180 | int aborted; |
Christoph Hellwig | 71bd150 | 2015-10-16 07:58:32 +0200 | [diff] [blame] | 181 | int npages; /* In the PRP list. 0 means small pool in use */ |
Christoph Hellwig | 71bd150 | 2015-10-16 07:58:32 +0200 | [diff] [blame] | 182 | int nents; /* Used in scatterlist */ |
| 183 | int length; /* Of data, in bytes */ |
| 184 | dma_addr_t first_dma; |
Christoph Hellwig | bf68405 | 2015-10-26 17:12:51 +0900 | [diff] [blame] | 185 | struct scatterlist meta_sg; /* metadata requires single contiguous buffer */ |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 186 | struct scatterlist *sg; |
| 187 | struct scatterlist inline_sg[0]; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 188 | }; |
| 189 | |
| 190 | /* |
| 191 | * Check we didin't inadvertently grow the command struct |
| 192 | */ |
| 193 | static inline void _nvme_check_size(void) |
| 194 | { |
| 195 | BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64); |
| 196 | BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64); |
| 197 | BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64); |
| 198 | BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64); |
| 199 | BUILD_BUG_ON(sizeof(struct nvme_features) != 64); |
Vishal Verma | f8ebf84 | 2013-03-27 07:13:41 -0400 | [diff] [blame] | 200 | BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64); |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 201 | BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 202 | BUILD_BUG_ON(sizeof(struct nvme_command) != 64); |
Johannes Thumshirn | 0add5e8 | 2017-06-07 11:45:29 +0200 | [diff] [blame] | 203 | BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != NVME_IDENTIFY_DATA_SIZE); |
| 204 | BUILD_BUG_ON(sizeof(struct nvme_id_ns) != NVME_IDENTIFY_DATA_SIZE); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 205 | BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64); |
Keith Busch | 6ecec74 | 2012-09-26 12:49:27 -0600 | [diff] [blame] | 206 | BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512); |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 207 | BUILD_BUG_ON(sizeof(struct nvme_dbbuf) != 64); |
| 208 | } |
| 209 | |
| 210 | static inline unsigned int nvme_dbbuf_size(u32 stride) |
| 211 | { |
| 212 | return ((num_possible_cpus() + 1) * 8 * stride); |
| 213 | } |
| 214 | |
| 215 | static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev) |
| 216 | { |
| 217 | unsigned int mem_size = nvme_dbbuf_size(dev->db_stride); |
| 218 | |
| 219 | if (dev->dbbuf_dbs) |
| 220 | return 0; |
| 221 | |
| 222 | dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size, |
| 223 | &dev->dbbuf_dbs_dma_addr, |
| 224 | GFP_KERNEL); |
| 225 | if (!dev->dbbuf_dbs) |
| 226 | return -ENOMEM; |
| 227 | dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size, |
| 228 | &dev->dbbuf_eis_dma_addr, |
| 229 | GFP_KERNEL); |
| 230 | if (!dev->dbbuf_eis) { |
| 231 | dma_free_coherent(dev->dev, mem_size, |
| 232 | dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr); |
| 233 | dev->dbbuf_dbs = NULL; |
| 234 | return -ENOMEM; |
| 235 | } |
| 236 | |
| 237 | return 0; |
| 238 | } |
| 239 | |
| 240 | static void nvme_dbbuf_dma_free(struct nvme_dev *dev) |
| 241 | { |
| 242 | unsigned int mem_size = nvme_dbbuf_size(dev->db_stride); |
| 243 | |
| 244 | if (dev->dbbuf_dbs) { |
| 245 | dma_free_coherent(dev->dev, mem_size, |
| 246 | dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr); |
| 247 | dev->dbbuf_dbs = NULL; |
| 248 | } |
| 249 | if (dev->dbbuf_eis) { |
| 250 | dma_free_coherent(dev->dev, mem_size, |
| 251 | dev->dbbuf_eis, dev->dbbuf_eis_dma_addr); |
| 252 | dev->dbbuf_eis = NULL; |
| 253 | } |
| 254 | } |
| 255 | |
| 256 | static void nvme_dbbuf_init(struct nvme_dev *dev, |
| 257 | struct nvme_queue *nvmeq, int qid) |
| 258 | { |
| 259 | if (!dev->dbbuf_dbs || !qid) |
| 260 | return; |
| 261 | |
| 262 | nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)]; |
| 263 | nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)]; |
| 264 | nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)]; |
| 265 | nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)]; |
| 266 | } |
| 267 | |
| 268 | static void nvme_dbbuf_set(struct nvme_dev *dev) |
| 269 | { |
| 270 | struct nvme_command c; |
| 271 | |
| 272 | if (!dev->dbbuf_dbs) |
| 273 | return; |
| 274 | |
| 275 | memset(&c, 0, sizeof(c)); |
| 276 | c.dbbuf.opcode = nvme_admin_dbbuf; |
| 277 | c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr); |
| 278 | c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr); |
| 279 | |
| 280 | if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) { |
Christoph Hellwig | 9bdcfb1 | 2017-05-20 15:14:43 +0200 | [diff] [blame] | 281 | dev_warn(dev->ctrl.device, "unable to set dbbuf\n"); |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 282 | /* Free memory and continue on */ |
| 283 | nvme_dbbuf_dma_free(dev); |
| 284 | } |
| 285 | } |
| 286 | |
| 287 | static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old) |
| 288 | { |
| 289 | return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old); |
| 290 | } |
| 291 | |
| 292 | /* Update dbbuf and return true if an MMIO is required */ |
| 293 | static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db, |
| 294 | volatile u32 *dbbuf_ei) |
| 295 | { |
| 296 | if (dbbuf_db) { |
| 297 | u16 old_value; |
| 298 | |
| 299 | /* |
| 300 | * Ensure that the queue is written before updating |
| 301 | * the doorbell in memory |
| 302 | */ |
| 303 | wmb(); |
| 304 | |
| 305 | old_value = *dbbuf_db; |
| 306 | *dbbuf_db = value; |
| 307 | |
| 308 | if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value)) |
| 309 | return false; |
| 310 | } |
| 311 | |
| 312 | return true; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 313 | } |
| 314 | |
Jens Axboe | ac3dd5b | 2015-01-22 12:07:58 -0700 | [diff] [blame] | 315 | /* |
| 316 | * Max size of iod being embedded in the request payload |
| 317 | */ |
| 318 | #define NVME_INT_PAGES 2 |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 319 | #define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size) |
Jens Axboe | ac3dd5b | 2015-01-22 12:07:58 -0700 | [diff] [blame] | 320 | |
| 321 | /* |
| 322 | * Will slightly overestimate the number of pages needed. This is OK |
| 323 | * as it only leads to a small amount of wasted memory for the lifetime of |
| 324 | * the I/O. |
| 325 | */ |
| 326 | static int nvme_npages(unsigned size, struct nvme_dev *dev) |
| 327 | { |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 328 | unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size, |
| 329 | dev->ctrl.page_size); |
Jens Axboe | ac3dd5b | 2015-01-22 12:07:58 -0700 | [diff] [blame] | 330 | return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8); |
| 331 | } |
| 332 | |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 333 | static unsigned int nvme_iod_alloc_size(struct nvme_dev *dev, |
| 334 | unsigned int size, unsigned int nseg) |
| 335 | { |
| 336 | return sizeof(__le64 *) * nvme_npages(size, dev) + |
| 337 | sizeof(struct scatterlist) * nseg; |
| 338 | } |
| 339 | |
Jens Axboe | ac3dd5b | 2015-01-22 12:07:58 -0700 | [diff] [blame] | 340 | static unsigned int nvme_cmd_size(struct nvme_dev *dev) |
| 341 | { |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 342 | return sizeof(struct nvme_iod) + |
| 343 | nvme_iod_alloc_size(dev, NVME_INT_BYTES(dev), NVME_INT_PAGES); |
Jens Axboe | ac3dd5b | 2015-01-22 12:07:58 -0700 | [diff] [blame] | 344 | } |
| 345 | |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 346 | static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data, |
| 347 | unsigned int hctx_idx) |
Matthew Wilcox | e85248e | 2011-02-06 18:30:16 -0500 | [diff] [blame] | 348 | { |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 349 | struct nvme_dev *dev = data; |
| 350 | struct nvme_queue *nvmeq = dev->queues[0]; |
| 351 | |
Keith Busch | 4248322 | 2015-06-01 09:29:54 -0600 | [diff] [blame] | 352 | WARN_ON(hctx_idx != 0); |
| 353 | WARN_ON(dev->admin_tagset.tags[0] != hctx->tags); |
| 354 | WARN_ON(nvmeq->tags); |
| 355 | |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 356 | hctx->driver_data = nvmeq; |
Keith Busch | 4248322 | 2015-06-01 09:29:54 -0600 | [diff] [blame] | 357 | nvmeq->tags = &dev->admin_tagset.tags[0]; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 358 | return 0; |
Matthew Wilcox | e85248e | 2011-02-06 18:30:16 -0500 | [diff] [blame] | 359 | } |
| 360 | |
Keith Busch | 4af0e21 | 2015-06-08 10:08:13 -0600 | [diff] [blame] | 361 | static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx) |
| 362 | { |
| 363 | struct nvme_queue *nvmeq = hctx->driver_data; |
| 364 | |
| 365 | nvmeq->tags = NULL; |
| 366 | } |
| 367 | |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 368 | static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data, |
| 369 | unsigned int hctx_idx) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 370 | { |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 371 | struct nvme_dev *dev = data; |
Keith Busch | 4248322 | 2015-06-01 09:29:54 -0600 | [diff] [blame] | 372 | struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1]; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 373 | |
Keith Busch | 4248322 | 2015-06-01 09:29:54 -0600 | [diff] [blame] | 374 | if (!nvmeq->tags) |
| 375 | nvmeq->tags = &dev->tagset.tags[hctx_idx]; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 376 | |
Keith Busch | 4248322 | 2015-06-01 09:29:54 -0600 | [diff] [blame] | 377 | WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags); |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 378 | hctx->driver_data = nvmeq; |
| 379 | return 0; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 380 | } |
| 381 | |
Christoph Hellwig | d6296d39 | 2017-05-01 10:19:08 -0600 | [diff] [blame] | 382 | static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req, |
| 383 | unsigned int hctx_idx, unsigned int numa_node) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 384 | { |
Christoph Hellwig | d6296d39 | 2017-05-01 10:19:08 -0600 | [diff] [blame] | 385 | struct nvme_dev *dev = set->driver_data; |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 386 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
Christoph Hellwig | 0350815 | 2017-06-13 09:15:18 +0200 | [diff] [blame] | 387 | int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0; |
| 388 | struct nvme_queue *nvmeq = dev->queues[queue_idx]; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 389 | |
| 390 | BUG_ON(!nvmeq); |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 391 | iod->nvmeq = nvmeq; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 392 | return 0; |
| 393 | } |
| 394 | |
Christoph Hellwig | dca51e7 | 2016-09-14 16:18:57 +0200 | [diff] [blame] | 395 | static int nvme_pci_map_queues(struct blk_mq_tag_set *set) |
| 396 | { |
| 397 | struct nvme_dev *dev = set->driver_data; |
| 398 | |
| 399 | return blk_mq_pci_map_queues(set, to_pci_dev(dev->dev)); |
| 400 | } |
| 401 | |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 402 | /** |
Christoph Hellwig | adf68f2 | 2015-11-28 15:42:28 +0100 | [diff] [blame] | 403 | * __nvme_submit_cmd() - Copy a command into a queue and ring the doorbell |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 404 | * @nvmeq: The queue to use |
| 405 | * @cmd: The command to send |
| 406 | * |
| 407 | * Safe to use from interrupt context |
| 408 | */ |
Sunad Bhandary | e3f879b | 2015-07-31 18:56:58 +0530 | [diff] [blame] | 409 | static void __nvme_submit_cmd(struct nvme_queue *nvmeq, |
| 410 | struct nvme_command *cmd) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 411 | { |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 412 | u16 tail = nvmeq->sq_tail; |
| 413 | |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 414 | if (nvmeq->sq_cmds_io) |
| 415 | memcpy_toio(&nvmeq->sq_cmds_io[tail], cmd, sizeof(*cmd)); |
| 416 | else |
| 417 | memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd)); |
| 418 | |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 419 | if (++tail == nvmeq->q_depth) |
| 420 | tail = 0; |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 421 | if (nvme_dbbuf_update_and_check_event(tail, nvmeq->dbbuf_sq_db, |
| 422 | nvmeq->dbbuf_sq_ei)) |
| 423 | writel(tail, nvmeq->q_db); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 424 | nvmeq->sq_tail = tail; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 425 | } |
| 426 | |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 427 | static __le64 **iod_list(struct request *req) |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 428 | { |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 429 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
Christoph Hellwig | f9d03f9 | 2016-12-08 15:20:32 -0700 | [diff] [blame] | 430 | return (__le64 **)(iod->sg + blk_rq_nr_phys_segments(req)); |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 431 | } |
| 432 | |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 433 | static blk_status_t nvme_init_iod(struct request *rq, struct nvme_dev *dev) |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 434 | { |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 435 | struct nvme_iod *iod = blk_mq_rq_to_pdu(rq); |
Christoph Hellwig | f9d03f9 | 2016-12-08 15:20:32 -0700 | [diff] [blame] | 436 | int nseg = blk_rq_nr_phys_segments(rq); |
Christoph Hellwig | b131c61 | 2017-01-13 12:29:12 +0100 | [diff] [blame] | 437 | unsigned int size = blk_rq_payload_bytes(rq); |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 438 | |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 439 | if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) { |
| 440 | iod->sg = kmalloc(nvme_iod_alloc_size(dev, size, nseg), GFP_ATOMIC); |
| 441 | if (!iod->sg) |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 442 | return BLK_STS_RESOURCE; |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 443 | } else { |
| 444 | iod->sg = iod->inline_sg; |
Jens Axboe | ac3dd5b | 2015-01-22 12:07:58 -0700 | [diff] [blame] | 445 | } |
| 446 | |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 447 | iod->aborted = 0; |
| 448 | iod->npages = -1; |
| 449 | iod->nents = 0; |
| 450 | iod->length = size; |
Keith Busch | f80ec96 | 2016-07-12 16:20:31 -0700 | [diff] [blame] | 451 | |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 452 | return BLK_STS_OK; |
Jens Axboe | ac3dd5b | 2015-01-22 12:07:58 -0700 | [diff] [blame] | 453 | } |
| 454 | |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 455 | static void nvme_free_iod(struct nvme_dev *dev, struct request *req) |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 456 | { |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 457 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 458 | const int last_prp = dev->ctrl.page_size / 8 - 1; |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 459 | int i; |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 460 | __le64 **list = iod_list(req); |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 461 | dma_addr_t prp_dma = iod->first_dma; |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 462 | |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 463 | if (iod->npages == 0) |
| 464 | dma_pool_free(dev->prp_small_pool, list[0], prp_dma); |
| 465 | for (i = 0; i < iod->npages; i++) { |
| 466 | __le64 *prp_list = list[i]; |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 467 | dma_addr_t next_prp_dma = le64_to_cpu(prp_list[last_prp]); |
Matthew Wilcox | 091b609 | 2011-02-10 09:56:01 -0500 | [diff] [blame] | 468 | dma_pool_free(dev->prp_page_pool, prp_list, prp_dma); |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 469 | prp_dma = next_prp_dma; |
| 470 | } |
Jens Axboe | ac3dd5b | 2015-01-22 12:07:58 -0700 | [diff] [blame] | 471 | |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 472 | if (iod->sg != iod->inline_sg) |
| 473 | kfree(iod->sg); |
Keith Busch | b4ff9c8 | 2014-08-29 09:06:12 -0600 | [diff] [blame] | 474 | } |
| 475 | |
Keith Busch | 52b68d7 | 2015-02-23 09:16:21 -0700 | [diff] [blame] | 476 | #ifdef CONFIG_BLK_DEV_INTEGRITY |
Keith Busch | e1e5e56 | 2015-02-19 13:39:03 -0700 | [diff] [blame] | 477 | static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi) |
| 478 | { |
| 479 | if (be32_to_cpu(pi->ref_tag) == v) |
| 480 | pi->ref_tag = cpu_to_be32(p); |
| 481 | } |
| 482 | |
| 483 | static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi) |
| 484 | { |
| 485 | if (be32_to_cpu(pi->ref_tag) == p) |
| 486 | pi->ref_tag = cpu_to_be32(v); |
| 487 | } |
| 488 | |
| 489 | /** |
| 490 | * nvme_dif_remap - remaps ref tags to bip seed and physical lba |
| 491 | * |
| 492 | * The virtual start sector is the one that was originally submitted by the |
| 493 | * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical |
| 494 | * start sector may be different. Remap protection information to match the |
| 495 | * physical LBA on writes, and back to the original seed on reads. |
| 496 | * |
| 497 | * Type 0 and 3 do not have a ref tag, so no remapping required. |
| 498 | */ |
| 499 | static void nvme_dif_remap(struct request *req, |
| 500 | void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi)) |
| 501 | { |
| 502 | struct nvme_ns *ns = req->rq_disk->private_data; |
| 503 | struct bio_integrity_payload *bip; |
| 504 | struct t10_pi_tuple *pi; |
| 505 | void *p, *pmap; |
| 506 | u32 i, nlb, ts, phys, virt; |
| 507 | |
| 508 | if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3) |
| 509 | return; |
| 510 | |
| 511 | bip = bio_integrity(req->bio); |
| 512 | if (!bip) |
| 513 | return; |
| 514 | |
| 515 | pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset; |
Keith Busch | e1e5e56 | 2015-02-19 13:39:03 -0700 | [diff] [blame] | 516 | |
| 517 | p = pmap; |
| 518 | virt = bip_get_seed(bip); |
| 519 | phys = nvme_block_nr(ns, blk_rq_pos(req)); |
| 520 | nlb = (blk_rq_bytes(req) >> ns->lba_shift); |
Dan Williams | ac6fc48 | 2015-10-21 13:20:18 -0400 | [diff] [blame] | 521 | ts = ns->disk->queue->integrity.tuple_size; |
Keith Busch | e1e5e56 | 2015-02-19 13:39:03 -0700 | [diff] [blame] | 522 | |
| 523 | for (i = 0; i < nlb; i++, virt++, phys++) { |
| 524 | pi = (struct t10_pi_tuple *)p; |
| 525 | dif_swap(phys, virt, pi); |
| 526 | p += ts; |
| 527 | } |
| 528 | kunmap_atomic(pmap); |
| 529 | } |
Keith Busch | 52b68d7 | 2015-02-23 09:16:21 -0700 | [diff] [blame] | 530 | #else /* CONFIG_BLK_DEV_INTEGRITY */ |
| 531 | static void nvme_dif_remap(struct request *req, |
| 532 | void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi)) |
| 533 | { |
| 534 | } |
| 535 | static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi) |
| 536 | { |
| 537 | } |
| 538 | static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi) |
| 539 | { |
| 540 | } |
Keith Busch | 52b68d7 | 2015-02-23 09:16:21 -0700 | [diff] [blame] | 541 | #endif |
| 542 | |
Keith Busch | 86eea28 | 2017-07-12 15:59:07 -0400 | [diff] [blame] | 543 | static blk_status_t nvme_setup_prps(struct nvme_dev *dev, struct request *req) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 544 | { |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 545 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
Matthew Wilcox | 99802a7 | 2011-02-10 10:30:34 -0500 | [diff] [blame] | 546 | struct dma_pool *pool; |
Christoph Hellwig | b131c61 | 2017-01-13 12:29:12 +0100 | [diff] [blame] | 547 | int length = blk_rq_payload_bytes(req); |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 548 | struct scatterlist *sg = iod->sg; |
Matthew Wilcox | ff22b54 | 2011-01-26 10:02:29 -0500 | [diff] [blame] | 549 | int dma_len = sg_dma_len(sg); |
| 550 | u64 dma_addr = sg_dma_address(sg); |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 551 | u32 page_size = dev->ctrl.page_size; |
Murali Iyer | f137e0f | 2015-03-26 11:07:51 -0500 | [diff] [blame] | 552 | int offset = dma_addr & (page_size - 1); |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 553 | __le64 *prp_list; |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 554 | __le64 **list = iod_list(req); |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 555 | dma_addr_t prp_dma; |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 556 | int nprps, i; |
Matthew Wilcox | ff22b54 | 2011-01-26 10:02:29 -0500 | [diff] [blame] | 557 | |
Keith Busch | 1d09062 | 2014-06-23 11:34:01 -0600 | [diff] [blame] | 558 | length -= (page_size - offset); |
Jan H. Schönherr | 5228b32 | 2017-08-27 15:56:37 +0200 | [diff] [blame] | 559 | if (length <= 0) { |
| 560 | iod->first_dma = 0; |
Keith Busch | 86eea28 | 2017-07-12 15:59:07 -0400 | [diff] [blame] | 561 | return BLK_STS_OK; |
Jan H. Schönherr | 5228b32 | 2017-08-27 15:56:37 +0200 | [diff] [blame] | 562 | } |
Matthew Wilcox | ff22b54 | 2011-01-26 10:02:29 -0500 | [diff] [blame] | 563 | |
Keith Busch | 1d09062 | 2014-06-23 11:34:01 -0600 | [diff] [blame] | 564 | dma_len -= (page_size - offset); |
Matthew Wilcox | ff22b54 | 2011-01-26 10:02:29 -0500 | [diff] [blame] | 565 | if (dma_len) { |
Keith Busch | 1d09062 | 2014-06-23 11:34:01 -0600 | [diff] [blame] | 566 | dma_addr += (page_size - offset); |
Matthew Wilcox | ff22b54 | 2011-01-26 10:02:29 -0500 | [diff] [blame] | 567 | } else { |
| 568 | sg = sg_next(sg); |
| 569 | dma_addr = sg_dma_address(sg); |
| 570 | dma_len = sg_dma_len(sg); |
| 571 | } |
| 572 | |
Keith Busch | 1d09062 | 2014-06-23 11:34:01 -0600 | [diff] [blame] | 573 | if (length <= page_size) { |
Keith Busch | edd10d3 | 2014-04-03 16:45:23 -0600 | [diff] [blame] | 574 | iod->first_dma = dma_addr; |
Keith Busch | 86eea28 | 2017-07-12 15:59:07 -0400 | [diff] [blame] | 575 | return BLK_STS_OK; |
Matthew Wilcox | ff22b54 | 2011-01-26 10:02:29 -0500 | [diff] [blame] | 576 | } |
| 577 | |
Keith Busch | 1d09062 | 2014-06-23 11:34:01 -0600 | [diff] [blame] | 578 | nprps = DIV_ROUND_UP(length, page_size); |
Matthew Wilcox | 99802a7 | 2011-02-10 10:30:34 -0500 | [diff] [blame] | 579 | if (nprps <= (256 / 8)) { |
| 580 | pool = dev->prp_small_pool; |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 581 | iod->npages = 0; |
Matthew Wilcox | 99802a7 | 2011-02-10 10:30:34 -0500 | [diff] [blame] | 582 | } else { |
| 583 | pool = dev->prp_page_pool; |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 584 | iod->npages = 1; |
Matthew Wilcox | 99802a7 | 2011-02-10 10:30:34 -0500 | [diff] [blame] | 585 | } |
| 586 | |
Christoph Hellwig | 69d2b57 | 2015-10-16 07:58:37 +0200 | [diff] [blame] | 587 | prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma); |
Matthew Wilcox | b77954c | 2011-05-12 13:51:41 -0400 | [diff] [blame] | 588 | if (!prp_list) { |
Keith Busch | edd10d3 | 2014-04-03 16:45:23 -0600 | [diff] [blame] | 589 | iod->first_dma = dma_addr; |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 590 | iod->npages = -1; |
Keith Busch | 86eea28 | 2017-07-12 15:59:07 -0400 | [diff] [blame] | 591 | return BLK_STS_RESOURCE; |
Matthew Wilcox | b77954c | 2011-05-12 13:51:41 -0400 | [diff] [blame] | 592 | } |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 593 | list[0] = prp_list; |
| 594 | iod->first_dma = prp_dma; |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 595 | i = 0; |
| 596 | for (;;) { |
Keith Busch | 1d09062 | 2014-06-23 11:34:01 -0600 | [diff] [blame] | 597 | if (i == page_size >> 3) { |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 598 | __le64 *old_prp_list = prp_list; |
Christoph Hellwig | 69d2b57 | 2015-10-16 07:58:37 +0200 | [diff] [blame] | 599 | prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma); |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 600 | if (!prp_list) |
Keith Busch | 86eea28 | 2017-07-12 15:59:07 -0400 | [diff] [blame] | 601 | return BLK_STS_RESOURCE; |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 602 | list[iod->npages++] = prp_list; |
Matthew Wilcox | 7523d83 | 2011-03-16 16:43:40 -0400 | [diff] [blame] | 603 | prp_list[0] = old_prp_list[i - 1]; |
| 604 | old_prp_list[i - 1] = cpu_to_le64(prp_dma); |
| 605 | i = 1; |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 606 | } |
| 607 | prp_list[i++] = cpu_to_le64(dma_addr); |
Keith Busch | 1d09062 | 2014-06-23 11:34:01 -0600 | [diff] [blame] | 608 | dma_len -= page_size; |
| 609 | dma_addr += page_size; |
| 610 | length -= page_size; |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 611 | if (length <= 0) |
| 612 | break; |
| 613 | if (dma_len > 0) |
| 614 | continue; |
Keith Busch | 86eea28 | 2017-07-12 15:59:07 -0400 | [diff] [blame] | 615 | if (unlikely(dma_len < 0)) |
| 616 | goto bad_sgl; |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 617 | sg = sg_next(sg); |
| 618 | dma_addr = sg_dma_address(sg); |
| 619 | dma_len = sg_dma_len(sg); |
| 620 | } |
| 621 | |
Keith Busch | 86eea28 | 2017-07-12 15:59:07 -0400 | [diff] [blame] | 622 | return BLK_STS_OK; |
| 623 | |
| 624 | bad_sgl: |
| 625 | if (WARN_ONCE(1, "Invalid SGL for payload:%d nents:%d\n", |
| 626 | blk_rq_payload_bytes(req), iod->nents)) { |
| 627 | for_each_sg(iod->sg, sg, iod->nents, i) { |
| 628 | dma_addr_t phys = sg_phys(sg); |
| 629 | pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d " |
| 630 | "dma_address:%pad dma_length:%d\n", i, &phys, |
| 631 | sg->offset, sg->length, |
| 632 | &sg_dma_address(sg), |
| 633 | sg_dma_len(sg)); |
| 634 | } |
| 635 | } |
| 636 | return BLK_STS_IOERR; |
| 637 | |
Matthew Wilcox | ff22b54 | 2011-01-26 10:02:29 -0500 | [diff] [blame] | 638 | } |
| 639 | |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 640 | static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req, |
Christoph Hellwig | b131c61 | 2017-01-13 12:29:12 +0100 | [diff] [blame] | 641 | struct nvme_command *cmnd) |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 642 | { |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 643 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 644 | struct request_queue *q = req->q; |
| 645 | enum dma_data_direction dma_dir = rq_data_dir(req) ? |
| 646 | DMA_TO_DEVICE : DMA_FROM_DEVICE; |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 647 | blk_status_t ret = BLK_STS_IOERR; |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 648 | |
Christoph Hellwig | f9d03f9 | 2016-12-08 15:20:32 -0700 | [diff] [blame] | 649 | sg_init_table(iod->sg, blk_rq_nr_phys_segments(req)); |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 650 | iod->nents = blk_rq_map_sg(q, req, iod->sg); |
| 651 | if (!iod->nents) |
| 652 | goto out; |
| 653 | |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 654 | ret = BLK_STS_RESOURCE; |
Mauricio Faria de Oliveira | 2b6b535 | 2016-10-11 13:54:20 -0700 | [diff] [blame] | 655 | if (!dma_map_sg_attrs(dev->dev, iod->sg, iod->nents, dma_dir, |
| 656 | DMA_ATTR_NO_WARN)) |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 657 | goto out; |
| 658 | |
Keith Busch | 86eea28 | 2017-07-12 15:59:07 -0400 | [diff] [blame] | 659 | ret = nvme_setup_prps(dev, req); |
| 660 | if (ret != BLK_STS_OK) |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 661 | goto out_unmap; |
| 662 | |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 663 | ret = BLK_STS_IOERR; |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 664 | if (blk_integrity_rq(req)) { |
| 665 | if (blk_rq_count_integrity_sg(q, req->bio) != 1) |
| 666 | goto out_unmap; |
| 667 | |
Christoph Hellwig | bf68405 | 2015-10-26 17:12:51 +0900 | [diff] [blame] | 668 | sg_init_table(&iod->meta_sg, 1); |
| 669 | if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1) |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 670 | goto out_unmap; |
| 671 | |
Keith Busch | b5d8af5 | 2017-08-29 17:46:02 -0400 | [diff] [blame] | 672 | if (req_op(req) == REQ_OP_WRITE) |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 673 | nvme_dif_remap(req, nvme_dif_prep); |
| 674 | |
Christoph Hellwig | bf68405 | 2015-10-26 17:12:51 +0900 | [diff] [blame] | 675 | if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir)) |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 676 | goto out_unmap; |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 677 | } |
| 678 | |
Christoph Hellwig | eb793e2 | 2016-06-13 16:45:25 +0200 | [diff] [blame] | 679 | cmnd->rw.dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg)); |
| 680 | cmnd->rw.dptr.prp2 = cpu_to_le64(iod->first_dma); |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 681 | if (blk_integrity_rq(req)) |
Christoph Hellwig | bf68405 | 2015-10-26 17:12:51 +0900 | [diff] [blame] | 682 | cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg)); |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 683 | return BLK_STS_OK; |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 684 | |
| 685 | out_unmap: |
| 686 | dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir); |
| 687 | out: |
| 688 | return ret; |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 689 | } |
| 690 | |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 691 | static void nvme_unmap_data(struct nvme_dev *dev, struct request *req) |
Christoph Hellwig | d4f6c3a | 2015-11-26 10:51:23 +0100 | [diff] [blame] | 692 | { |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 693 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
Christoph Hellwig | d4f6c3a | 2015-11-26 10:51:23 +0100 | [diff] [blame] | 694 | enum dma_data_direction dma_dir = rq_data_dir(req) ? |
| 695 | DMA_TO_DEVICE : DMA_FROM_DEVICE; |
| 696 | |
| 697 | if (iod->nents) { |
| 698 | dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir); |
| 699 | if (blk_integrity_rq(req)) { |
Keith Busch | b5d8af5 | 2017-08-29 17:46:02 -0400 | [diff] [blame] | 700 | if (req_op(req) == REQ_OP_READ) |
Christoph Hellwig | d4f6c3a | 2015-11-26 10:51:23 +0100 | [diff] [blame] | 701 | nvme_dif_remap(req, nvme_dif_complete); |
Christoph Hellwig | bf68405 | 2015-10-26 17:12:51 +0900 | [diff] [blame] | 702 | dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir); |
Christoph Hellwig | d4f6c3a | 2015-11-26 10:51:23 +0100 | [diff] [blame] | 703 | } |
| 704 | } |
| 705 | |
Christoph Hellwig | f9d03f9 | 2016-12-08 15:20:32 -0700 | [diff] [blame] | 706 | nvme_cleanup_cmd(req); |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 707 | nvme_free_iod(dev, req); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 708 | } |
| 709 | |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 710 | /* |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 711 | * NOTE: ns is NULL when called on the admin queue. |
| 712 | */ |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 713 | static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx, |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 714 | const struct blk_mq_queue_data *bd) |
Keith Busch | 53562be | 2014-04-29 11:41:29 -0600 | [diff] [blame] | 715 | { |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 716 | struct nvme_ns *ns = hctx->queue->queuedata; |
| 717 | struct nvme_queue *nvmeq = hctx->driver_data; |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 718 | struct nvme_dev *dev = nvmeq->dev; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 719 | struct request *req = bd->rq; |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 720 | struct nvme_command cmnd; |
Christoph Hellwig | ebe6d87 | 2017-06-12 18:36:32 +0200 | [diff] [blame] | 721 | blk_status_t ret; |
Keith Busch | e1e5e56 | 2015-02-19 13:39:03 -0700 | [diff] [blame] | 722 | |
Christoph Hellwig | f9d03f9 | 2016-12-08 15:20:32 -0700 | [diff] [blame] | 723 | ret = nvme_setup_cmd(ns, req, &cmnd); |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 724 | if (ret) |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 725 | return ret; |
Keith Busch | edd10d3 | 2014-04-03 16:45:23 -0600 | [diff] [blame] | 726 | |
Christoph Hellwig | b131c61 | 2017-01-13 12:29:12 +0100 | [diff] [blame] | 727 | ret = nvme_init_iod(req, dev); |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 728 | if (ret) |
Christoph Hellwig | f9d03f9 | 2016-12-08 15:20:32 -0700 | [diff] [blame] | 729 | goto out_free_cmd; |
Keith Busch | edd10d3 | 2014-04-03 16:45:23 -0600 | [diff] [blame] | 730 | |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 731 | if (blk_rq_nr_phys_segments(req)) { |
Christoph Hellwig | b131c61 | 2017-01-13 12:29:12 +0100 | [diff] [blame] | 732 | ret = nvme_map_data(dev, req, &cmnd); |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 733 | if (ret) |
| 734 | goto out_cleanup_iod; |
| 735 | } |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 736 | |
Christoph Hellwig | aae239e | 2015-11-26 12:59:50 +0100 | [diff] [blame] | 737 | blk_mq_start_request(req); |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 738 | |
| 739 | spin_lock_irq(&nvmeq->q_lock); |
Keith Busch | ae1fba2 | 2016-02-11 13:05:42 -0700 | [diff] [blame] | 740 | if (unlikely(nvmeq->cq_vector < 0)) { |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 741 | ret = BLK_STS_IOERR; |
Keith Busch | ae1fba2 | 2016-02-11 13:05:42 -0700 | [diff] [blame] | 742 | spin_unlock_irq(&nvmeq->q_lock); |
Christoph Hellwig | f9d03f9 | 2016-12-08 15:20:32 -0700 | [diff] [blame] | 743 | goto out_cleanup_iod; |
Keith Busch | ae1fba2 | 2016-02-11 13:05:42 -0700 | [diff] [blame] | 744 | } |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 745 | __nvme_submit_cmd(nvmeq, &cmnd); |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 746 | nvme_process_cq(nvmeq); |
| 747 | spin_unlock_irq(&nvmeq->q_lock); |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 748 | return BLK_STS_OK; |
Christoph Hellwig | f9d03f9 | 2016-12-08 15:20:32 -0700 | [diff] [blame] | 749 | out_cleanup_iod: |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 750 | nvme_free_iod(dev, req); |
Christoph Hellwig | f9d03f9 | 2016-12-08 15:20:32 -0700 | [diff] [blame] | 751 | out_free_cmd: |
| 752 | nvme_cleanup_cmd(req); |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 753 | return ret; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 754 | } |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 755 | |
Christoph Hellwig | 77f02a7 | 2017-03-30 13:41:32 +0200 | [diff] [blame] | 756 | static void nvme_pci_complete_rq(struct request *req) |
Christoph Hellwig | eee417b | 2015-11-26 13:03:13 +0100 | [diff] [blame] | 757 | { |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 758 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
Christoph Hellwig | eee417b | 2015-11-26 13:03:13 +0100 | [diff] [blame] | 759 | |
Christoph Hellwig | 77f02a7 | 2017-03-30 13:41:32 +0200 | [diff] [blame] | 760 | nvme_unmap_data(iod->nvmeq->dev, req); |
| 761 | nvme_complete_rq(req); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 762 | } |
| 763 | |
Marta Rybczynska | d783e0b | 2016-03-22 16:02:06 +0100 | [diff] [blame] | 764 | /* We read the CQE phase first to check if the rest of the entry is valid */ |
| 765 | static inline bool nvme_cqe_valid(struct nvme_queue *nvmeq, u16 head, |
| 766 | u16 phase) |
| 767 | { |
| 768 | return (le16_to_cpu(nvmeq->cqes[head].status) & 1) == phase; |
| 769 | } |
| 770 | |
Sagi Grimberg | eb281c8 | 2017-06-18 17:28:07 +0300 | [diff] [blame] | 771 | static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 772 | { |
Sagi Grimberg | eb281c8 | 2017-06-18 17:28:07 +0300 | [diff] [blame] | 773 | u16 head = nvmeq->cq_head; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 774 | |
Sagi Grimberg | eb281c8 | 2017-06-18 17:28:07 +0300 | [diff] [blame] | 775 | if (likely(nvmeq->cq_vector >= 0)) { |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 776 | if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db, |
| 777 | nvmeq->dbbuf_cq_ei)) |
| 778 | writel(head, nvmeq->q_db + nvmeq->dev->db_stride); |
Sagi Grimberg | eb281c8 | 2017-06-18 17:28:07 +0300 | [diff] [blame] | 779 | } |
| 780 | } |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 781 | |
Sagi Grimberg | 83a12fb | 2017-06-18 17:28:08 +0300 | [diff] [blame] | 782 | static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, |
| 783 | struct nvme_completion *cqe) |
| 784 | { |
| 785 | struct request *req; |
| 786 | |
| 787 | if (unlikely(cqe->command_id >= nvmeq->q_depth)) { |
| 788 | dev_warn(nvmeq->dev->ctrl.device, |
| 789 | "invalid id %d completed on queue %d\n", |
| 790 | cqe->command_id, le16_to_cpu(cqe->sq_id)); |
| 791 | return; |
| 792 | } |
| 793 | |
| 794 | /* |
| 795 | * AEN requests are special as they don't time out and can |
| 796 | * survive any kind of queue freeze and often don't respond to |
| 797 | * aborts. We don't even bother to allocate a struct request |
| 798 | * for them but rather special case them here. |
| 799 | */ |
| 800 | if (unlikely(nvmeq->qid == 0 && |
| 801 | cqe->command_id >= NVME_AQ_BLKMQ_DEPTH)) { |
| 802 | nvme_complete_async_event(&nvmeq->dev->ctrl, |
| 803 | cqe->status, &cqe->result); |
| 804 | return; |
| 805 | } |
| 806 | |
Keith Busch | e9d8a0f | 2017-08-17 16:45:06 -0400 | [diff] [blame] | 807 | nvmeq->cqe_seen = 1; |
Sagi Grimberg | 83a12fb | 2017-06-18 17:28:08 +0300 | [diff] [blame] | 808 | req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id); |
| 809 | nvme_end_request(req, cqe->status, cqe->result); |
| 810 | } |
| 811 | |
Sagi Grimberg | 920d13a | 2017-06-18 17:28:09 +0300 | [diff] [blame] | 812 | static inline bool nvme_read_cqe(struct nvme_queue *nvmeq, |
| 813 | struct nvme_completion *cqe) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 814 | { |
Sagi Grimberg | 920d13a | 2017-06-18 17:28:09 +0300 | [diff] [blame] | 815 | if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase)) { |
| 816 | *cqe = nvmeq->cqes[nvmeq->cq_head]; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 817 | |
Sagi Grimberg | 920d13a | 2017-06-18 17:28:09 +0300 | [diff] [blame] | 818 | if (++nvmeq->cq_head == nvmeq->q_depth) { |
| 819 | nvmeq->cq_head = 0; |
| 820 | nvmeq->cq_phase = !nvmeq->cq_phase; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 821 | } |
Sagi Grimberg | 920d13a | 2017-06-18 17:28:09 +0300 | [diff] [blame] | 822 | return true; |
| 823 | } |
| 824 | return false; |
Jens Axboe | a0fa964 | 2015-11-03 20:37:26 -0700 | [diff] [blame] | 825 | } |
| 826 | |
| 827 | static void nvme_process_cq(struct nvme_queue *nvmeq) |
| 828 | { |
Sagi Grimberg | 920d13a | 2017-06-18 17:28:09 +0300 | [diff] [blame] | 829 | struct nvme_completion cqe; |
| 830 | int consumed = 0; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 831 | |
Sagi Grimberg | 920d13a | 2017-06-18 17:28:09 +0300 | [diff] [blame] | 832 | while (nvme_read_cqe(nvmeq, &cqe)) { |
Sagi Grimberg | 83a12fb | 2017-06-18 17:28:08 +0300 | [diff] [blame] | 833 | nvme_handle_cqe(nvmeq, &cqe); |
Sagi Grimberg | 920d13a | 2017-06-18 17:28:09 +0300 | [diff] [blame] | 834 | consumed++; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 835 | } |
| 836 | |
Keith Busch | e9d8a0f | 2017-08-17 16:45:06 -0400 | [diff] [blame] | 837 | if (consumed) |
Sagi Grimberg | 920d13a | 2017-06-18 17:28:09 +0300 | [diff] [blame] | 838 | nvme_ring_cq_doorbell(nvmeq); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 839 | } |
| 840 | |
| 841 | static irqreturn_t nvme_irq(int irq, void *data) |
| 842 | { |
Matthew Wilcox | 58ffacb | 2011-02-06 07:28:06 -0500 | [diff] [blame] | 843 | irqreturn_t result; |
| 844 | struct nvme_queue *nvmeq = data; |
| 845 | spin_lock(&nvmeq->q_lock); |
Matthew Wilcox | e9539f4 | 2013-06-24 11:47:34 -0400 | [diff] [blame] | 846 | nvme_process_cq(nvmeq); |
| 847 | result = nvmeq->cqe_seen ? IRQ_HANDLED : IRQ_NONE; |
| 848 | nvmeq->cqe_seen = 0; |
Matthew Wilcox | 58ffacb | 2011-02-06 07:28:06 -0500 | [diff] [blame] | 849 | spin_unlock(&nvmeq->q_lock); |
| 850 | return result; |
| 851 | } |
| 852 | |
| 853 | static irqreturn_t nvme_irq_check(int irq, void *data) |
| 854 | { |
| 855 | struct nvme_queue *nvmeq = data; |
Marta Rybczynska | d783e0b | 2016-03-22 16:02:06 +0100 | [diff] [blame] | 856 | if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase)) |
| 857 | return IRQ_WAKE_THREAD; |
| 858 | return IRQ_NONE; |
Matthew Wilcox | 58ffacb | 2011-02-06 07:28:06 -0500 | [diff] [blame] | 859 | } |
| 860 | |
Keith Busch | 7776db1 | 2017-02-24 17:59:28 -0500 | [diff] [blame] | 861 | static int __nvme_poll(struct nvme_queue *nvmeq, unsigned int tag) |
Jens Axboe | a0fa964 | 2015-11-03 20:37:26 -0700 | [diff] [blame] | 862 | { |
Sagi Grimberg | 442e19b | 2017-06-18 17:28:10 +0300 | [diff] [blame] | 863 | struct nvme_completion cqe; |
| 864 | int found = 0, consumed = 0; |
Jens Axboe | a0fa964 | 2015-11-03 20:37:26 -0700 | [diff] [blame] | 865 | |
Sagi Grimberg | 442e19b | 2017-06-18 17:28:10 +0300 | [diff] [blame] | 866 | if (!nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase)) |
| 867 | return 0; |
Jens Axboe | a0fa964 | 2015-11-03 20:37:26 -0700 | [diff] [blame] | 868 | |
Sagi Grimberg | 442e19b | 2017-06-18 17:28:10 +0300 | [diff] [blame] | 869 | spin_lock_irq(&nvmeq->q_lock); |
| 870 | while (nvme_read_cqe(nvmeq, &cqe)) { |
| 871 | nvme_handle_cqe(nvmeq, &cqe); |
| 872 | consumed++; |
| 873 | |
| 874 | if (tag == cqe.command_id) { |
| 875 | found = 1; |
| 876 | break; |
| 877 | } |
| 878 | } |
| 879 | |
| 880 | if (consumed) |
| 881 | nvme_ring_cq_doorbell(nvmeq); |
| 882 | spin_unlock_irq(&nvmeq->q_lock); |
| 883 | |
| 884 | return found; |
Jens Axboe | a0fa964 | 2015-11-03 20:37:26 -0700 | [diff] [blame] | 885 | } |
| 886 | |
Keith Busch | 7776db1 | 2017-02-24 17:59:28 -0500 | [diff] [blame] | 887 | static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag) |
| 888 | { |
| 889 | struct nvme_queue *nvmeq = hctx->driver_data; |
| 890 | |
| 891 | return __nvme_poll(nvmeq, tag); |
| 892 | } |
| 893 | |
Christoph Hellwig | f866fc42 | 2016-04-26 13:52:00 +0200 | [diff] [blame] | 894 | static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl, int aer_idx) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 895 | { |
Christoph Hellwig | f866fc42 | 2016-04-26 13:52:00 +0200 | [diff] [blame] | 896 | struct nvme_dev *dev = to_nvme_dev(ctrl); |
Christoph Hellwig | 9396dec | 2016-02-29 15:59:44 +0100 | [diff] [blame] | 897 | struct nvme_queue *nvmeq = dev->queues[0]; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 898 | struct nvme_command c; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 899 | |
| 900 | memset(&c, 0, sizeof(c)); |
| 901 | c.common.opcode = nvme_admin_async_event; |
Christoph Hellwig | f866fc42 | 2016-04-26 13:52:00 +0200 | [diff] [blame] | 902 | c.common.command_id = NVME_AQ_BLKMQ_DEPTH + aer_idx; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 903 | |
Christoph Hellwig | 9396dec | 2016-02-29 15:59:44 +0100 | [diff] [blame] | 904 | spin_lock_irq(&nvmeq->q_lock); |
Christoph Hellwig | f866fc42 | 2016-04-26 13:52:00 +0200 | [diff] [blame] | 905 | __nvme_submit_cmd(nvmeq, &c); |
Christoph Hellwig | 9396dec | 2016-02-29 15:59:44 +0100 | [diff] [blame] | 906 | spin_unlock_irq(&nvmeq->q_lock); |
Keith Busch | 4d11542 | 2013-12-10 13:10:40 -0700 | [diff] [blame] | 907 | } |
| 908 | |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 909 | static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id) |
| 910 | { |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 911 | struct nvme_command c; |
| 912 | |
| 913 | memset(&c, 0, sizeof(c)); |
| 914 | c.delete_queue.opcode = opcode; |
| 915 | c.delete_queue.qid = cpu_to_le16(id); |
| 916 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 917 | return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 918 | } |
| 919 | |
| 920 | static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid, |
| 921 | struct nvme_queue *nvmeq) |
| 922 | { |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 923 | struct nvme_command c; |
| 924 | int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED; |
| 925 | |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 926 | /* |
| 927 | * Note: we (ab)use the fact the the prp fields survive if no data |
| 928 | * is attached to the request. |
| 929 | */ |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 930 | memset(&c, 0, sizeof(c)); |
| 931 | c.create_cq.opcode = nvme_admin_create_cq; |
| 932 | c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr); |
| 933 | c.create_cq.cqid = cpu_to_le16(qid); |
| 934 | c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1); |
| 935 | c.create_cq.cq_flags = cpu_to_le16(flags); |
| 936 | c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector); |
| 937 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 938 | return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 939 | } |
| 940 | |
| 941 | static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid, |
| 942 | struct nvme_queue *nvmeq) |
| 943 | { |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 944 | struct nvme_command c; |
Keith Busch | 81c1cd9 | 2017-04-04 18:18:12 -0400 | [diff] [blame] | 945 | int flags = NVME_QUEUE_PHYS_CONTIG; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 946 | |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 947 | /* |
| 948 | * Note: we (ab)use the fact the the prp fields survive if no data |
| 949 | * is attached to the request. |
| 950 | */ |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 951 | memset(&c, 0, sizeof(c)); |
| 952 | c.create_sq.opcode = nvme_admin_create_sq; |
| 953 | c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr); |
| 954 | c.create_sq.sqid = cpu_to_le16(qid); |
| 955 | c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1); |
| 956 | c.create_sq.sq_flags = cpu_to_le16(flags); |
| 957 | c.create_sq.cqid = cpu_to_le16(qid); |
| 958 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 959 | return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 960 | } |
| 961 | |
| 962 | static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid) |
| 963 | { |
| 964 | return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid); |
| 965 | } |
| 966 | |
| 967 | static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid) |
| 968 | { |
| 969 | return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid); |
| 970 | } |
| 971 | |
Christoph Hellwig | 2a842ac | 2017-06-03 09:38:04 +0200 | [diff] [blame] | 972 | static void abort_endio(struct request *req, blk_status_t error) |
Matthew Wilcox | bc5fc7e | 2011-09-19 17:08:14 -0400 | [diff] [blame] | 973 | { |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 974 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
| 975 | struct nvme_queue *nvmeq = iod->nvmeq; |
Matthew Wilcox | bc5fc7e | 2011-09-19 17:08:14 -0400 | [diff] [blame] | 976 | |
Christoph Hellwig | 27fa9bc | 2017-04-20 16:02:57 +0200 | [diff] [blame] | 977 | dev_warn(nvmeq->dev->ctrl.device, |
| 978 | "Abort status: 0x%x", nvme_req(req)->status); |
Christoph Hellwig | e7a2a87 | 2015-11-16 10:39:48 +0100 | [diff] [blame] | 979 | atomic_inc(&nvmeq->dev->ctrl.abort_limit); |
Christoph Hellwig | e7a2a87 | 2015-11-16 10:39:48 +0100 | [diff] [blame] | 980 | blk_mq_free_request(req); |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 981 | } |
| 982 | |
Keith Busch | b2a0eb1 | 2017-06-07 20:32:50 +0200 | [diff] [blame] | 983 | static bool nvme_should_reset(struct nvme_dev *dev, u32 csts) |
| 984 | { |
| 985 | |
| 986 | /* If true, indicates loss of adapter communication, possibly by a |
| 987 | * NVMe Subsystem reset. |
| 988 | */ |
| 989 | bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO); |
| 990 | |
| 991 | /* If there is a reset ongoing, we shouldn't reset again. */ |
| 992 | if (dev->ctrl.state == NVME_CTRL_RESETTING) |
| 993 | return false; |
| 994 | |
| 995 | /* We shouldn't reset unless the controller is on fatal error state |
| 996 | * _or_ if we lost the communication with it. |
| 997 | */ |
| 998 | if (!(csts & NVME_CSTS_CFS) && !nssro) |
| 999 | return false; |
| 1000 | |
| 1001 | /* If PCI error recovery process is happening, we cannot reset or |
| 1002 | * the recovery mechanism will surely fail. |
| 1003 | */ |
| 1004 | if (pci_channel_offline(to_pci_dev(dev->dev))) |
| 1005 | return false; |
| 1006 | |
| 1007 | return true; |
| 1008 | } |
| 1009 | |
| 1010 | static void nvme_warn_reset(struct nvme_dev *dev, u32 csts) |
| 1011 | { |
| 1012 | /* Read a config register to help see what died. */ |
| 1013 | u16 pci_status; |
| 1014 | int result; |
| 1015 | |
| 1016 | result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS, |
| 1017 | &pci_status); |
| 1018 | if (result == PCIBIOS_SUCCESSFUL) |
| 1019 | dev_warn(dev->ctrl.device, |
| 1020 | "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n", |
| 1021 | csts, pci_status); |
| 1022 | else |
| 1023 | dev_warn(dev->ctrl.device, |
| 1024 | "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n", |
| 1025 | csts, result); |
| 1026 | } |
| 1027 | |
Christoph Hellwig | 31c7c7d | 2015-10-22 14:03:35 +0200 | [diff] [blame] | 1028 | static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved) |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 1029 | { |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 1030 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
| 1031 | struct nvme_queue *nvmeq = iod->nvmeq; |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1032 | struct nvme_dev *dev = nvmeq->dev; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1033 | struct request *abort_req; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1034 | struct nvme_command cmd; |
Keith Busch | b2a0eb1 | 2017-06-07 20:32:50 +0200 | [diff] [blame] | 1035 | u32 csts = readl(dev->bar + NVME_REG_CSTS); |
| 1036 | |
| 1037 | /* |
| 1038 | * Reset immediately if the controller is failed |
| 1039 | */ |
| 1040 | if (nvme_should_reset(dev, csts)) { |
| 1041 | nvme_warn_reset(dev, csts); |
| 1042 | nvme_dev_disable(dev, false); |
Christoph Hellwig | d86c4d8 | 2017-06-15 15:41:08 +0200 | [diff] [blame] | 1043 | nvme_reset_ctrl(&dev->ctrl); |
Keith Busch | b2a0eb1 | 2017-06-07 20:32:50 +0200 | [diff] [blame] | 1044 | return BLK_EH_HANDLED; |
| 1045 | } |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1046 | |
Christoph Hellwig | 31c7c7d | 2015-10-22 14:03:35 +0200 | [diff] [blame] | 1047 | /* |
Keith Busch | 7776db1 | 2017-02-24 17:59:28 -0500 | [diff] [blame] | 1048 | * Did we miss an interrupt? |
| 1049 | */ |
| 1050 | if (__nvme_poll(nvmeq, req->tag)) { |
| 1051 | dev_warn(dev->ctrl.device, |
| 1052 | "I/O %d QID %d timeout, completion polled\n", |
| 1053 | req->tag, nvmeq->qid); |
| 1054 | return BLK_EH_HANDLED; |
| 1055 | } |
| 1056 | |
| 1057 | /* |
Christoph Hellwig | fd634f41 | 2015-11-26 12:42:26 +0100 | [diff] [blame] | 1058 | * Shutdown immediately if controller times out while starting. The |
| 1059 | * reset work will see the pci device disabled when it gets the forced |
| 1060 | * cancellation error. All outstanding requests are completed on |
| 1061 | * shutdown, so we return BLK_EH_HANDLED. |
| 1062 | */ |
Christoph Hellwig | bb8d261 | 2016-04-26 13:51:57 +0200 | [diff] [blame] | 1063 | if (dev->ctrl.state == NVME_CTRL_RESETTING) { |
Sagi Grimberg | 1b3c47c | 2016-02-10 08:51:15 -0700 | [diff] [blame] | 1064 | dev_warn(dev->ctrl.device, |
Christoph Hellwig | fd634f41 | 2015-11-26 12:42:26 +0100 | [diff] [blame] | 1065 | "I/O %d QID %d timeout, disable controller\n", |
| 1066 | req->tag, nvmeq->qid); |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 1067 | nvme_dev_disable(dev, false); |
Christoph Hellwig | 27fa9bc | 2017-04-20 16:02:57 +0200 | [diff] [blame] | 1068 | nvme_req(req)->flags |= NVME_REQ_CANCELLED; |
Christoph Hellwig | fd634f41 | 2015-11-26 12:42:26 +0100 | [diff] [blame] | 1069 | return BLK_EH_HANDLED; |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1070 | } |
| 1071 | |
Christoph Hellwig | fd634f41 | 2015-11-26 12:42:26 +0100 | [diff] [blame] | 1072 | /* |
| 1073 | * Shutdown the controller immediately and schedule a reset if the |
| 1074 | * command was already aborted once before and still hasn't been |
| 1075 | * returned to the driver, or if this is the admin queue. |
Christoph Hellwig | 31c7c7d | 2015-10-22 14:03:35 +0200 | [diff] [blame] | 1076 | */ |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 1077 | if (!nvmeq->qid || iod->aborted) { |
Sagi Grimberg | 1b3c47c | 2016-02-10 08:51:15 -0700 | [diff] [blame] | 1078 | dev_warn(dev->ctrl.device, |
Keith Busch | e1569a1 | 2015-11-26 12:11:07 +0100 | [diff] [blame] | 1079 | "I/O %d QID %d timeout, reset controller\n", |
| 1080 | req->tag, nvmeq->qid); |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 1081 | nvme_dev_disable(dev, false); |
Christoph Hellwig | d86c4d8 | 2017-06-15 15:41:08 +0200 | [diff] [blame] | 1082 | nvme_reset_ctrl(&dev->ctrl); |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1083 | |
Keith Busch | e1569a1 | 2015-11-26 12:11:07 +0100 | [diff] [blame] | 1084 | /* |
| 1085 | * Mark the request as handled, since the inline shutdown |
| 1086 | * forces all outstanding requests to complete. |
| 1087 | */ |
Christoph Hellwig | 27fa9bc | 2017-04-20 16:02:57 +0200 | [diff] [blame] | 1088 | nvme_req(req)->flags |= NVME_REQ_CANCELLED; |
Keith Busch | e1569a1 | 2015-11-26 12:11:07 +0100 | [diff] [blame] | 1089 | return BLK_EH_HANDLED; |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1090 | } |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1091 | |
Christoph Hellwig | e7a2a87 | 2015-11-16 10:39:48 +0100 | [diff] [blame] | 1092 | if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) { |
| 1093 | atomic_inc(&dev->ctrl.abort_limit); |
| 1094 | return BLK_EH_RESET_TIMER; |
| 1095 | } |
Keith Busch | 7bf7d77 | 2017-01-24 18:07:00 -0500 | [diff] [blame] | 1096 | iod->aborted = 1; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1097 | |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1098 | memset(&cmd, 0, sizeof(cmd)); |
| 1099 | cmd.abort.opcode = nvme_admin_abort_cmd; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1100 | cmd.abort.cid = req->tag; |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1101 | cmd.abort.sqid = cpu_to_le16(nvmeq->qid); |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1102 | |
Sagi Grimberg | 1b3c47c | 2016-02-10 08:51:15 -0700 | [diff] [blame] | 1103 | dev_warn(nvmeq->dev->ctrl.device, |
| 1104 | "I/O %d QID %d timeout, aborting\n", |
| 1105 | req->tag, nvmeq->qid); |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1106 | |
Christoph Hellwig | e7a2a87 | 2015-11-16 10:39:48 +0100 | [diff] [blame] | 1107 | abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd, |
Christoph Hellwig | eb71f43 | 2016-06-13 16:45:23 +0200 | [diff] [blame] | 1108 | BLK_MQ_REQ_NOWAIT, NVME_QID_ANY); |
Christoph Hellwig | 6bf25d1 | 2015-11-20 09:36:44 +0100 | [diff] [blame] | 1109 | if (IS_ERR(abort_req)) { |
| 1110 | atomic_inc(&dev->ctrl.abort_limit); |
Christoph Hellwig | 31c7c7d | 2015-10-22 14:03:35 +0200 | [diff] [blame] | 1111 | return BLK_EH_RESET_TIMER; |
Christoph Hellwig | 6bf25d1 | 2015-11-20 09:36:44 +0100 | [diff] [blame] | 1112 | } |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1113 | |
Christoph Hellwig | e7a2a87 | 2015-11-16 10:39:48 +0100 | [diff] [blame] | 1114 | abort_req->timeout = ADMIN_TIMEOUT; |
| 1115 | abort_req->end_io_data = NULL; |
| 1116 | blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio); |
Keith Busch | 07836e6 | 2015-02-19 10:34:48 -0700 | [diff] [blame] | 1117 | |
Keith Busch | 7a509a6 | 2015-01-07 18:55:53 -0700 | [diff] [blame] | 1118 | /* |
| 1119 | * The aborted req will be completed on receiving the abort req. |
| 1120 | * We enable the timer again. If hit twice, it'll cause a device reset, |
| 1121 | * as the device then is in a faulty state. |
| 1122 | */ |
Keith Busch | 07836e6 | 2015-02-19 10:34:48 -0700 | [diff] [blame] | 1123 | return BLK_EH_RESET_TIMER; |
Matthew Wilcox | a09115b | 2012-08-07 15:56:23 -0400 | [diff] [blame] | 1124 | } |
| 1125 | |
Keith Busch | f435c28 | 2014-07-07 09:14:42 -0600 | [diff] [blame] | 1126 | static void nvme_free_queue(struct nvme_queue *nvmeq) |
Matthew Wilcox | 9e86677 | 2012-08-03 13:55:56 -0400 | [diff] [blame] | 1127 | { |
| 1128 | dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth), |
| 1129 | (void *)nvmeq->cqes, nvmeq->cq_dma_addr); |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1130 | if (nvmeq->sq_cmds) |
| 1131 | dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth), |
Matthew Wilcox | 9e86677 | 2012-08-03 13:55:56 -0400 | [diff] [blame] | 1132 | nvmeq->sq_cmds, nvmeq->sq_dma_addr); |
| 1133 | kfree(nvmeq); |
| 1134 | } |
| 1135 | |
Keith Busch | a1a5ef9 | 2013-12-16 13:50:00 -0500 | [diff] [blame] | 1136 | static void nvme_free_queues(struct nvme_dev *dev, int lowest) |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1137 | { |
| 1138 | int i; |
| 1139 | |
Sagi Grimberg | d858e5f | 2017-04-24 10:58:29 +0300 | [diff] [blame] | 1140 | for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) { |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1141 | struct nvme_queue *nvmeq = dev->queues[i]; |
Sagi Grimberg | d858e5f | 2017-04-24 10:58:29 +0300 | [diff] [blame] | 1142 | dev->ctrl.queue_count--; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1143 | dev->queues[i] = NULL; |
Keith Busch | f435c28 | 2014-07-07 09:14:42 -0600 | [diff] [blame] | 1144 | nvme_free_queue(nvmeq); |
kaoudis | 121c7ad | 2015-01-14 21:01:58 -0700 | [diff] [blame] | 1145 | } |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1146 | } |
| 1147 | |
Keith Busch | 4d11542 | 2013-12-10 13:10:40 -0700 | [diff] [blame] | 1148 | /** |
| 1149 | * nvme_suspend_queue - put queue into suspended state |
| 1150 | * @nvmeq - queue to suspend |
Keith Busch | 4d11542 | 2013-12-10 13:10:40 -0700 | [diff] [blame] | 1151 | */ |
| 1152 | static int nvme_suspend_queue(struct nvme_queue *nvmeq) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1153 | { |
Keith Busch | 2b25d98 | 2014-12-22 12:59:04 -0700 | [diff] [blame] | 1154 | int vector; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1155 | |
Matthew Wilcox | a09115b | 2012-08-07 15:56:23 -0400 | [diff] [blame] | 1156 | spin_lock_irq(&nvmeq->q_lock); |
Keith Busch | 2b25d98 | 2014-12-22 12:59:04 -0700 | [diff] [blame] | 1157 | if (nvmeq->cq_vector == -1) { |
| 1158 | spin_unlock_irq(&nvmeq->q_lock); |
| 1159 | return 1; |
| 1160 | } |
Christoph Hellwig | 0ff199c | 2017-04-13 09:06:43 +0200 | [diff] [blame] | 1161 | vector = nvmeq->cq_vector; |
Keith Busch | 42f6142 | 2014-03-24 10:46:25 -0600 | [diff] [blame] | 1162 | nvmeq->dev->online_queues--; |
Keith Busch | 2b25d98 | 2014-12-22 12:59:04 -0700 | [diff] [blame] | 1163 | nvmeq->cq_vector = -1; |
Matthew Wilcox | a09115b | 2012-08-07 15:56:23 -0400 | [diff] [blame] | 1164 | spin_unlock_irq(&nvmeq->q_lock); |
| 1165 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 1166 | if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q) |
Sagi Grimberg | c81545f | 2017-07-02 15:53:27 +0300 | [diff] [blame] | 1167 | blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q); |
Keith Busch | 6df3dbc | 2015-03-26 13:49:33 -0600 | [diff] [blame] | 1168 | |
Christoph Hellwig | 0ff199c | 2017-04-13 09:06:43 +0200 | [diff] [blame] | 1169 | pci_free_irq(to_pci_dev(nvmeq->dev->dev), vector, nvmeq); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1170 | |
Keith Busch | 4d11542 | 2013-12-10 13:10:40 -0700 | [diff] [blame] | 1171 | return 0; |
| 1172 | } |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1173 | |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 1174 | static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown) |
Keith Busch | 4d11542 | 2013-12-10 13:10:40 -0700 | [diff] [blame] | 1175 | { |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 1176 | struct nvme_queue *nvmeq = dev->queues[0]; |
Keith Busch | 4d11542 | 2013-12-10 13:10:40 -0700 | [diff] [blame] | 1177 | |
| 1178 | if (!nvmeq) |
| 1179 | return; |
| 1180 | if (nvme_suspend_queue(nvmeq)) |
| 1181 | return; |
| 1182 | |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 1183 | if (shutdown) |
| 1184 | nvme_shutdown_ctrl(&dev->ctrl); |
| 1185 | else |
Sagi Grimberg | 20d0dfe | 2017-06-27 22:16:38 +0300 | [diff] [blame] | 1186 | nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap); |
Keith Busch | 07836e6 | 2015-02-19 10:34:48 -0700 | [diff] [blame] | 1187 | |
| 1188 | spin_lock_irq(&nvmeq->q_lock); |
| 1189 | nvme_process_cq(nvmeq); |
| 1190 | spin_unlock_irq(&nvmeq->q_lock); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1191 | } |
| 1192 | |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1193 | static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues, |
| 1194 | int entry_size) |
| 1195 | { |
| 1196 | int q_depth = dev->q_depth; |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 1197 | unsigned q_size_aligned = roundup(q_depth * entry_size, |
| 1198 | dev->ctrl.page_size); |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1199 | |
| 1200 | if (q_size_aligned * nr_io_queues > dev->cmb_size) { |
Jon Derrick | c45f5c9 | 2015-07-21 15:08:13 -0600 | [diff] [blame] | 1201 | u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues); |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 1202 | mem_per_q = round_down(mem_per_q, dev->ctrl.page_size); |
Jon Derrick | c45f5c9 | 2015-07-21 15:08:13 -0600 | [diff] [blame] | 1203 | q_depth = div_u64(mem_per_q, entry_size); |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1204 | |
| 1205 | /* |
| 1206 | * Ensure the reduced q_depth is above some threshold where it |
| 1207 | * would be better to map queues in system memory with the |
| 1208 | * original depth |
| 1209 | */ |
| 1210 | if (q_depth < 64) |
| 1211 | return -ENOMEM; |
| 1212 | } |
| 1213 | |
| 1214 | return q_depth; |
| 1215 | } |
| 1216 | |
| 1217 | static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq, |
| 1218 | int qid, int depth) |
| 1219 | { |
| 1220 | if (qid && dev->cmb && use_cmb_sqes && NVME_CMB_SQS(dev->cmbsz)) { |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 1221 | unsigned offset = (qid - 1) * roundup(SQ_SIZE(depth), |
| 1222 | dev->ctrl.page_size); |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1223 | nvmeq->sq_dma_addr = dev->cmb_dma_addr + offset; |
| 1224 | nvmeq->sq_cmds_io = dev->cmb + offset; |
| 1225 | } else { |
| 1226 | nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth), |
| 1227 | &nvmeq->sq_dma_addr, GFP_KERNEL); |
| 1228 | if (!nvmeq->sq_cmds) |
| 1229 | return -ENOMEM; |
| 1230 | } |
| 1231 | |
| 1232 | return 0; |
| 1233 | } |
| 1234 | |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1235 | static struct nvme_queue *nvme_alloc_queue(struct nvme_dev *dev, int qid, |
Shaohua Li | d3af3ec | 2017-02-01 09:53:16 -0800 | [diff] [blame] | 1236 | int depth, int node) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1237 | { |
Shaohua Li | d3af3ec | 2017-02-01 09:53:16 -0800 | [diff] [blame] | 1238 | struct nvme_queue *nvmeq = kzalloc_node(sizeof(*nvmeq), GFP_KERNEL, |
| 1239 | node); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1240 | if (!nvmeq) |
| 1241 | return NULL; |
| 1242 | |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 1243 | nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth), |
Joe Perches | 4d51abf | 2014-06-15 13:37:33 -0700 | [diff] [blame] | 1244 | &nvmeq->cq_dma_addr, GFP_KERNEL); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1245 | if (!nvmeq->cqes) |
| 1246 | goto free_nvmeq; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1247 | |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1248 | if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth)) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1249 | goto free_cqdma; |
| 1250 | |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 1251 | nvmeq->q_dmadev = dev->dev; |
Matthew Wilcox | 091b609 | 2011-02-10 09:56:01 -0500 | [diff] [blame] | 1252 | nvmeq->dev = dev; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1253 | spin_lock_init(&nvmeq->q_lock); |
| 1254 | nvmeq->cq_head = 0; |
Matthew Wilcox | 8212346 | 2011-01-20 13:24:06 -0500 | [diff] [blame] | 1255 | nvmeq->cq_phase = 1; |
Haiyan Hu | b80d5cc | 2013-09-10 11:25:37 +0800 | [diff] [blame] | 1256 | nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride]; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1257 | nvmeq->q_depth = depth; |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1258 | nvmeq->qid = qid; |
Jon Derrick | 758dd7f | 2015-06-30 11:22:52 -0600 | [diff] [blame] | 1259 | nvmeq->cq_vector = -1; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1260 | dev->queues[qid] = nvmeq; |
Sagi Grimberg | d858e5f | 2017-04-24 10:58:29 +0300 | [diff] [blame] | 1261 | dev->ctrl.queue_count++; |
Jon Derrick | 36a7e99 | 2015-05-27 12:26:23 -0600 | [diff] [blame] | 1262 | |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1263 | return nvmeq; |
| 1264 | |
| 1265 | free_cqdma: |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 1266 | dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes, |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1267 | nvmeq->cq_dma_addr); |
| 1268 | free_nvmeq: |
| 1269 | kfree(nvmeq); |
| 1270 | return NULL; |
| 1271 | } |
| 1272 | |
Christoph Hellwig | dca51e7 | 2016-09-14 16:18:57 +0200 | [diff] [blame] | 1273 | static int queue_request_irq(struct nvme_queue *nvmeq) |
Matthew Wilcox | 3001082 | 2011-01-20 09:10:15 -0500 | [diff] [blame] | 1274 | { |
Christoph Hellwig | 0ff199c | 2017-04-13 09:06:43 +0200 | [diff] [blame] | 1275 | struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev); |
| 1276 | int nr = nvmeq->dev->ctrl.instance; |
| 1277 | |
| 1278 | if (use_threaded_interrupts) { |
| 1279 | return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check, |
| 1280 | nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid); |
| 1281 | } else { |
| 1282 | return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq, |
| 1283 | NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid); |
| 1284 | } |
Matthew Wilcox | 3001082 | 2011-01-20 09:10:15 -0500 | [diff] [blame] | 1285 | } |
| 1286 | |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1287 | static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1288 | { |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1289 | struct nvme_dev *dev = nvmeq->dev; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1290 | |
Keith Busch | 7be50e9 | 2014-09-10 15:48:47 -0600 | [diff] [blame] | 1291 | spin_lock_irq(&nvmeq->q_lock); |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1292 | nvmeq->sq_tail = 0; |
| 1293 | nvmeq->cq_head = 0; |
| 1294 | nvmeq->cq_phase = 1; |
Haiyan Hu | b80d5cc | 2013-09-10 11:25:37 +0800 | [diff] [blame] | 1295 | nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride]; |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1296 | memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth)); |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 1297 | nvme_dbbuf_init(dev, nvmeq, qid); |
Keith Busch | 42f6142 | 2014-03-24 10:46:25 -0600 | [diff] [blame] | 1298 | dev->online_queues++; |
Keith Busch | 7be50e9 | 2014-09-10 15:48:47 -0600 | [diff] [blame] | 1299 | spin_unlock_irq(&nvmeq->q_lock); |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1300 | } |
| 1301 | |
| 1302 | static int nvme_create_queue(struct nvme_queue *nvmeq, int qid) |
| 1303 | { |
| 1304 | struct nvme_dev *dev = nvmeq->dev; |
| 1305 | int result; |
Matthew Wilcox | 3f85d50 | 2011-02-01 08:39:04 -0500 | [diff] [blame] | 1306 | |
Keith Busch | 2b25d98 | 2014-12-22 12:59:04 -0700 | [diff] [blame] | 1307 | nvmeq->cq_vector = qid - 1; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1308 | result = adapter_alloc_cq(dev, qid, nvmeq); |
| 1309 | if (result < 0) |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1310 | return result; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1311 | |
| 1312 | result = adapter_alloc_sq(dev, qid, nvmeq); |
| 1313 | if (result < 0) |
| 1314 | goto release_cq; |
| 1315 | |
Christoph Hellwig | dca51e7 | 2016-09-14 16:18:57 +0200 | [diff] [blame] | 1316 | result = queue_request_irq(nvmeq); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1317 | if (result < 0) |
| 1318 | goto release_sq; |
| 1319 | |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1320 | nvme_init_queue(nvmeq, qid); |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1321 | return result; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1322 | |
| 1323 | release_sq: |
| 1324 | adapter_delete_sq(dev, qid); |
| 1325 | release_cq: |
| 1326 | adapter_delete_cq(dev, qid); |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1327 | return result; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1328 | } |
| 1329 | |
Eric Biggers | f363b08 | 2017-03-30 13:39:16 -0700 | [diff] [blame] | 1330 | static const struct blk_mq_ops nvme_mq_admin_ops = { |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 1331 | .queue_rq = nvme_queue_rq, |
Christoph Hellwig | 77f02a7 | 2017-03-30 13:41:32 +0200 | [diff] [blame] | 1332 | .complete = nvme_pci_complete_rq, |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1333 | .init_hctx = nvme_admin_init_hctx, |
Keith Busch | 4af0e21 | 2015-06-08 10:08:13 -0600 | [diff] [blame] | 1334 | .exit_hctx = nvme_admin_exit_hctx, |
Christoph Hellwig | 0350815 | 2017-06-13 09:15:18 +0200 | [diff] [blame] | 1335 | .init_request = nvme_init_request, |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1336 | .timeout = nvme_timeout, |
| 1337 | }; |
| 1338 | |
Eric Biggers | f363b08 | 2017-03-30 13:39:16 -0700 | [diff] [blame] | 1339 | static const struct blk_mq_ops nvme_mq_ops = { |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1340 | .queue_rq = nvme_queue_rq, |
Christoph Hellwig | 77f02a7 | 2017-03-30 13:41:32 +0200 | [diff] [blame] | 1341 | .complete = nvme_pci_complete_rq, |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1342 | .init_hctx = nvme_init_hctx, |
| 1343 | .init_request = nvme_init_request, |
Christoph Hellwig | dca51e7 | 2016-09-14 16:18:57 +0200 | [diff] [blame] | 1344 | .map_queues = nvme_pci_map_queues, |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1345 | .timeout = nvme_timeout, |
Jens Axboe | a0fa964 | 2015-11-03 20:37:26 -0700 | [diff] [blame] | 1346 | .poll = nvme_poll, |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1347 | }; |
| 1348 | |
Keith Busch | ea191d2 | 2015-01-07 18:55:49 -0700 | [diff] [blame] | 1349 | static void nvme_dev_remove_admin(struct nvme_dev *dev) |
| 1350 | { |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 1351 | if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) { |
Keith Busch | 69d9a99 | 2016-02-24 09:15:56 -0700 | [diff] [blame] | 1352 | /* |
| 1353 | * If the controller was reset during removal, it's possible |
| 1354 | * user requests may be waiting on a stopped queue. Start the |
| 1355 | * queue to flush these to completion. |
| 1356 | */ |
Sagi Grimberg | c81545f | 2017-07-02 15:53:27 +0300 | [diff] [blame] | 1357 | blk_mq_unquiesce_queue(dev->ctrl.admin_q); |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 1358 | blk_cleanup_queue(dev->ctrl.admin_q); |
Keith Busch | ea191d2 | 2015-01-07 18:55:49 -0700 | [diff] [blame] | 1359 | blk_mq_free_tag_set(&dev->admin_tagset); |
| 1360 | } |
| 1361 | } |
| 1362 | |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1363 | static int nvme_alloc_admin_tags(struct nvme_dev *dev) |
| 1364 | { |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 1365 | if (!dev->ctrl.admin_q) { |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1366 | dev->admin_tagset.ops = &nvme_mq_admin_ops; |
| 1367 | dev->admin_tagset.nr_hw_queues = 1; |
Keith Busch | e3e9d50 | 2016-01-04 09:10:55 -0700 | [diff] [blame] | 1368 | |
| 1369 | /* |
| 1370 | * Subtract one to leave an empty queue entry for 'Full Queue' |
| 1371 | * condition. See NVM-Express 1.2 specification, section 4.1.2. |
| 1372 | */ |
| 1373 | dev->admin_tagset.queue_depth = NVME_AQ_BLKMQ_DEPTH - 1; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1374 | dev->admin_tagset.timeout = ADMIN_TIMEOUT; |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 1375 | dev->admin_tagset.numa_node = dev_to_node(dev->dev); |
Jens Axboe | ac3dd5b | 2015-01-22 12:07:58 -0700 | [diff] [blame] | 1376 | dev->admin_tagset.cmd_size = nvme_cmd_size(dev); |
Jens Axboe | d348499 | 2017-01-13 14:43:58 -0700 | [diff] [blame] | 1377 | dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1378 | dev->admin_tagset.driver_data = dev; |
| 1379 | |
| 1380 | if (blk_mq_alloc_tag_set(&dev->admin_tagset)) |
| 1381 | return -ENOMEM; |
Sagi Grimberg | 34b6c23 | 2017-07-10 09:22:29 +0300 | [diff] [blame] | 1382 | dev->ctrl.admin_tagset = &dev->admin_tagset; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1383 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 1384 | dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset); |
| 1385 | if (IS_ERR(dev->ctrl.admin_q)) { |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1386 | blk_mq_free_tag_set(&dev->admin_tagset); |
| 1387 | return -ENOMEM; |
| 1388 | } |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 1389 | if (!blk_get_queue(dev->ctrl.admin_q)) { |
Keith Busch | ea191d2 | 2015-01-07 18:55:49 -0700 | [diff] [blame] | 1390 | nvme_dev_remove_admin(dev); |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 1391 | dev->ctrl.admin_q = NULL; |
Keith Busch | ea191d2 | 2015-01-07 18:55:49 -0700 | [diff] [blame] | 1392 | return -ENODEV; |
| 1393 | } |
Keith Busch | 0fb59cb | 2015-01-07 18:55:50 -0700 | [diff] [blame] | 1394 | } else |
Sagi Grimberg | c81545f | 2017-07-02 15:53:27 +0300 | [diff] [blame] | 1395 | blk_mq_unquiesce_queue(dev->ctrl.admin_q); |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1396 | |
| 1397 | return 0; |
| 1398 | } |
| 1399 | |
Xu Yu | 97f6ef6 | 2017-05-24 16:39:55 +0800 | [diff] [blame] | 1400 | static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues) |
| 1401 | { |
| 1402 | return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride); |
| 1403 | } |
| 1404 | |
| 1405 | static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size) |
| 1406 | { |
| 1407 | struct pci_dev *pdev = to_pci_dev(dev->dev); |
| 1408 | |
| 1409 | if (size <= dev->bar_mapped_size) |
| 1410 | return 0; |
| 1411 | if (size > pci_resource_len(pdev, 0)) |
| 1412 | return -ENOMEM; |
| 1413 | if (dev->bar) |
| 1414 | iounmap(dev->bar); |
| 1415 | dev->bar = ioremap(pci_resource_start(pdev, 0), size); |
| 1416 | if (!dev->bar) { |
| 1417 | dev->bar_mapped_size = 0; |
| 1418 | return -ENOMEM; |
| 1419 | } |
| 1420 | dev->bar_mapped_size = size; |
| 1421 | dev->dbs = dev->bar + NVME_REG_DBS; |
| 1422 | |
| 1423 | return 0; |
| 1424 | } |
| 1425 | |
Sagi Grimberg | 01ad099 | 2017-05-01 00:27:17 +0300 | [diff] [blame] | 1426 | static int nvme_pci_configure_admin_queue(struct nvme_dev *dev) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1427 | { |
Matthew Wilcox | ba47e38 | 2013-05-04 06:43:16 -0400 | [diff] [blame] | 1428 | int result; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1429 | u32 aqa; |
| 1430 | struct nvme_queue *nvmeq; |
Keith Busch | 1d09062 | 2014-06-23 11:34:01 -0600 | [diff] [blame] | 1431 | |
Xu Yu | 97f6ef6 | 2017-05-24 16:39:55 +0800 | [diff] [blame] | 1432 | result = nvme_remap_bar(dev, db_bar_size(dev, 0)); |
| 1433 | if (result < 0) |
| 1434 | return result; |
| 1435 | |
Gabriel Krisman Bertazi | 8ef2074 | 2016-10-19 09:51:05 -0600 | [diff] [blame] | 1436 | dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ? |
Sagi Grimberg | 20d0dfe | 2017-06-27 22:16:38 +0300 | [diff] [blame] | 1437 | NVME_CAP_NSSRC(dev->ctrl.cap) : 0; |
Keith Busch | dfbac8c | 2015-08-10 15:20:40 -0600 | [diff] [blame] | 1438 | |
Christoph Hellwig | 7a67cbe | 2015-11-20 08:58:10 +0100 | [diff] [blame] | 1439 | if (dev->subsystem && |
| 1440 | (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO)) |
| 1441 | writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS); |
Keith Busch | dfbac8c | 2015-08-10 15:20:40 -0600 | [diff] [blame] | 1442 | |
Sagi Grimberg | 20d0dfe | 2017-06-27 22:16:38 +0300 | [diff] [blame] | 1443 | result = nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap); |
Matthew Wilcox | ba47e38 | 2013-05-04 06:43:16 -0400 | [diff] [blame] | 1444 | if (result < 0) |
| 1445 | return result; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1446 | |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1447 | nvmeq = dev->queues[0]; |
Keith Busch | cd63894 | 2013-07-15 15:02:23 -0600 | [diff] [blame] | 1448 | if (!nvmeq) { |
Shaohua Li | d3af3ec | 2017-02-01 09:53:16 -0800 | [diff] [blame] | 1449 | nvmeq = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH, |
| 1450 | dev_to_node(dev->dev)); |
Keith Busch | cd63894 | 2013-07-15 15:02:23 -0600 | [diff] [blame] | 1451 | if (!nvmeq) |
| 1452 | return -ENOMEM; |
Keith Busch | cd63894 | 2013-07-15 15:02:23 -0600 | [diff] [blame] | 1453 | } |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1454 | |
| 1455 | aqa = nvmeq->q_depth - 1; |
| 1456 | aqa |= aqa << 16; |
| 1457 | |
Christoph Hellwig | 7a67cbe | 2015-11-20 08:58:10 +0100 | [diff] [blame] | 1458 | writel(aqa, dev->bar + NVME_REG_AQA); |
| 1459 | lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ); |
| 1460 | lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ); |
Keith Busch | 1d09062 | 2014-06-23 11:34:01 -0600 | [diff] [blame] | 1461 | |
Sagi Grimberg | 20d0dfe | 2017-06-27 22:16:38 +0300 | [diff] [blame] | 1462 | result = nvme_enable_ctrl(&dev->ctrl, dev->ctrl.cap); |
Keith Busch | 025c557 | 2013-05-01 13:07:51 -0600 | [diff] [blame] | 1463 | if (result) |
Keith Busch | d487562 | 2016-11-15 15:56:26 -0500 | [diff] [blame] | 1464 | return result; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1465 | |
Keith Busch | 2b25d98 | 2014-12-22 12:59:04 -0700 | [diff] [blame] | 1466 | nvmeq->cq_vector = 0; |
Christoph Hellwig | dca51e7 | 2016-09-14 16:18:57 +0200 | [diff] [blame] | 1467 | result = queue_request_irq(nvmeq); |
Jon Derrick | 758dd7f | 2015-06-30 11:22:52 -0600 | [diff] [blame] | 1468 | if (result) { |
| 1469 | nvmeq->cq_vector = -1; |
Keith Busch | d487562 | 2016-11-15 15:56:26 -0500 | [diff] [blame] | 1470 | return result; |
Jon Derrick | 758dd7f | 2015-06-30 11:22:52 -0600 | [diff] [blame] | 1471 | } |
Keith Busch | 025c557 | 2013-05-01 13:07:51 -0600 | [diff] [blame] | 1472 | |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1473 | return result; |
| 1474 | } |
| 1475 | |
Christoph Hellwig | 749941f | 2015-11-26 11:46:39 +0100 | [diff] [blame] | 1476 | static int nvme_create_io_queues(struct nvme_dev *dev) |
Keith Busch | 42f6142 | 2014-03-24 10:46:25 -0600 | [diff] [blame] | 1477 | { |
Keith Busch | 949928c | 2015-12-17 17:08:15 -0700 | [diff] [blame] | 1478 | unsigned i, max; |
Christoph Hellwig | 749941f | 2015-11-26 11:46:39 +0100 | [diff] [blame] | 1479 | int ret = 0; |
Keith Busch | 42f6142 | 2014-03-24 10:46:25 -0600 | [diff] [blame] | 1480 | |
Sagi Grimberg | d858e5f | 2017-04-24 10:58:29 +0300 | [diff] [blame] | 1481 | for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) { |
Shaohua Li | d3af3ec | 2017-02-01 09:53:16 -0800 | [diff] [blame] | 1482 | /* vector == qid - 1, match nvme_create_queue */ |
| 1483 | if (!nvme_alloc_queue(dev, i, dev->q_depth, |
| 1484 | pci_irq_get_node(to_pci_dev(dev->dev), i - 1))) { |
Christoph Hellwig | 749941f | 2015-11-26 11:46:39 +0100 | [diff] [blame] | 1485 | ret = -ENOMEM; |
Keith Busch | 42f6142 | 2014-03-24 10:46:25 -0600 | [diff] [blame] | 1486 | break; |
Christoph Hellwig | 749941f | 2015-11-26 11:46:39 +0100 | [diff] [blame] | 1487 | } |
| 1488 | } |
Keith Busch | 42f6142 | 2014-03-24 10:46:25 -0600 | [diff] [blame] | 1489 | |
Sagi Grimberg | d858e5f | 2017-04-24 10:58:29 +0300 | [diff] [blame] | 1490 | max = min(dev->max_qid, dev->ctrl.queue_count - 1); |
Keith Busch | 949928c | 2015-12-17 17:08:15 -0700 | [diff] [blame] | 1491 | for (i = dev->online_queues; i <= max; i++) { |
Christoph Hellwig | 749941f | 2015-11-26 11:46:39 +0100 | [diff] [blame] | 1492 | ret = nvme_create_queue(dev->queues[i], i); |
Keith Busch | d487562 | 2016-11-15 15:56:26 -0500 | [diff] [blame] | 1493 | if (ret) |
Keith Busch | 42f6142 | 2014-03-24 10:46:25 -0600 | [diff] [blame] | 1494 | break; |
Matthew Wilcox | 27e8166 | 2014-04-11 11:58:45 -0400 | [diff] [blame] | 1495 | } |
Christoph Hellwig | 749941f | 2015-11-26 11:46:39 +0100 | [diff] [blame] | 1496 | |
| 1497 | /* |
| 1498 | * Ignore failing Create SQ/CQ commands, we can continue with less |
| 1499 | * than the desired aount of queues, and even a controller without |
| 1500 | * I/O queues an still be used to issue admin commands. This might |
| 1501 | * be useful to upgrade a buggy firmware for example. |
| 1502 | */ |
| 1503 | return ret >= 0 ? 0 : ret; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1504 | } |
| 1505 | |
Stephen Bates | 202021c | 2016-10-05 20:01:12 -0600 | [diff] [blame] | 1506 | static ssize_t nvme_cmb_show(struct device *dev, |
| 1507 | struct device_attribute *attr, |
| 1508 | char *buf) |
| 1509 | { |
| 1510 | struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev)); |
| 1511 | |
Stephen Bates | c965809 | 2016-12-16 11:54:50 -0700 | [diff] [blame] | 1512 | return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n", |
Stephen Bates | 202021c | 2016-10-05 20:01:12 -0600 | [diff] [blame] | 1513 | ndev->cmbloc, ndev->cmbsz); |
| 1514 | } |
| 1515 | static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL); |
| 1516 | |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1517 | static void __iomem *nvme_map_cmb(struct nvme_dev *dev) |
| 1518 | { |
| 1519 | u64 szu, size, offset; |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1520 | resource_size_t bar_size; |
| 1521 | struct pci_dev *pdev = to_pci_dev(dev->dev); |
| 1522 | void __iomem *cmb; |
| 1523 | dma_addr_t dma_addr; |
| 1524 | |
Christoph Hellwig | 7a67cbe | 2015-11-20 08:58:10 +0100 | [diff] [blame] | 1525 | dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ); |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1526 | if (!(NVME_CMB_SZ(dev->cmbsz))) |
| 1527 | return NULL; |
Stephen Bates | 202021c | 2016-10-05 20:01:12 -0600 | [diff] [blame] | 1528 | dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC); |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1529 | |
Stephen Bates | 202021c | 2016-10-05 20:01:12 -0600 | [diff] [blame] | 1530 | if (!use_cmb_sqes) |
| 1531 | return NULL; |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1532 | |
| 1533 | szu = (u64)1 << (12 + 4 * NVME_CMB_SZU(dev->cmbsz)); |
| 1534 | size = szu * NVME_CMB_SZ(dev->cmbsz); |
Stephen Bates | 202021c | 2016-10-05 20:01:12 -0600 | [diff] [blame] | 1535 | offset = szu * NVME_CMB_OFST(dev->cmbloc); |
| 1536 | bar_size = pci_resource_len(pdev, NVME_CMB_BIR(dev->cmbloc)); |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1537 | |
| 1538 | if (offset > bar_size) |
| 1539 | return NULL; |
| 1540 | |
| 1541 | /* |
| 1542 | * Controllers may support a CMB size larger than their BAR, |
| 1543 | * for example, due to being behind a bridge. Reduce the CMB to |
| 1544 | * the reported size of the BAR |
| 1545 | */ |
| 1546 | if (size > bar_size - offset) |
| 1547 | size = bar_size - offset; |
| 1548 | |
Stephen Bates | 202021c | 2016-10-05 20:01:12 -0600 | [diff] [blame] | 1549 | dma_addr = pci_resource_start(pdev, NVME_CMB_BIR(dev->cmbloc)) + offset; |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1550 | cmb = ioremap_wc(dma_addr, size); |
| 1551 | if (!cmb) |
| 1552 | return NULL; |
| 1553 | |
| 1554 | dev->cmb_dma_addr = dma_addr; |
| 1555 | dev->cmb_size = size; |
| 1556 | return cmb; |
| 1557 | } |
| 1558 | |
| 1559 | static inline void nvme_release_cmb(struct nvme_dev *dev) |
| 1560 | { |
| 1561 | if (dev->cmb) { |
| 1562 | iounmap(dev->cmb); |
| 1563 | dev->cmb = NULL; |
Max Gurtovoy | 1c78f77 | 2017-07-30 01:45:08 +0300 | [diff] [blame] | 1564 | sysfs_remove_file_from_group(&dev->ctrl.device->kobj, |
| 1565 | &dev_attr_cmb.attr, NULL); |
| 1566 | dev->cmbsz = 0; |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1567 | } |
| 1568 | } |
| 1569 | |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1570 | static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits) |
Keith Busch | 9d713c2 | 2013-07-15 15:02:24 -0600 | [diff] [blame] | 1571 | { |
Christoph Hellwig | 4033f35 | 2017-08-28 10:47:18 +0200 | [diff] [blame] | 1572 | u64 dma_addr = dev->host_mem_descs_dma; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1573 | struct nvme_command c; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1574 | int ret; |
| 1575 | |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1576 | memset(&c, 0, sizeof(c)); |
| 1577 | c.features.opcode = nvme_admin_set_features; |
| 1578 | c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF); |
| 1579 | c.features.dword11 = cpu_to_le32(bits); |
| 1580 | c.features.dword12 = cpu_to_le32(dev->host_mem_size >> |
| 1581 | ilog2(dev->ctrl.page_size)); |
| 1582 | c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr)); |
| 1583 | c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr)); |
| 1584 | c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs); |
| 1585 | |
| 1586 | ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0); |
| 1587 | if (ret) { |
| 1588 | dev_warn(dev->ctrl.device, |
| 1589 | "failed to set host mem (err %d, flags %#x).\n", |
| 1590 | ret, bits); |
| 1591 | } |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1592 | return ret; |
| 1593 | } |
| 1594 | |
| 1595 | static void nvme_free_host_mem(struct nvme_dev *dev) |
| 1596 | { |
| 1597 | int i; |
| 1598 | |
| 1599 | for (i = 0; i < dev->nr_host_mem_descs; i++) { |
| 1600 | struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i]; |
| 1601 | size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size; |
| 1602 | |
| 1603 | dma_free_coherent(dev->dev, size, dev->host_mem_desc_bufs[i], |
| 1604 | le64_to_cpu(desc->addr)); |
| 1605 | } |
| 1606 | |
| 1607 | kfree(dev->host_mem_desc_bufs); |
| 1608 | dev->host_mem_desc_bufs = NULL; |
Christoph Hellwig | 4033f35 | 2017-08-28 10:47:18 +0200 | [diff] [blame] | 1609 | dma_free_coherent(dev->dev, |
| 1610 | dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs), |
| 1611 | dev->host_mem_descs, dev->host_mem_descs_dma); |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1612 | dev->host_mem_descs = NULL; |
| 1613 | } |
| 1614 | |
Christoph Hellwig | 92dc689 | 2017-09-11 12:08:43 -0400 | [diff] [blame^] | 1615 | static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred, |
| 1616 | u32 chunk_size) |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1617 | { |
| 1618 | struct nvme_host_mem_buf_desc *descs; |
Christoph Hellwig | 92dc689 | 2017-09-11 12:08:43 -0400 | [diff] [blame^] | 1619 | u32 max_entries, len; |
Christoph Hellwig | 4033f35 | 2017-08-28 10:47:18 +0200 | [diff] [blame] | 1620 | dma_addr_t descs_dma; |
Dan Carpenter | 2ee0e4e | 2017-07-06 12:26:52 +0300 | [diff] [blame] | 1621 | int i = 0; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1622 | void **bufs; |
Dan Carpenter | 2ee0e4e | 2017-07-06 12:26:52 +0300 | [diff] [blame] | 1623 | u64 size = 0, tmp; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1624 | |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1625 | tmp = (preferred + chunk_size - 1); |
| 1626 | do_div(tmp, chunk_size); |
| 1627 | max_entries = tmp; |
Christoph Hellwig | 4033f35 | 2017-08-28 10:47:18 +0200 | [diff] [blame] | 1628 | descs = dma_zalloc_coherent(dev->dev, max_entries * sizeof(*descs), |
| 1629 | &descs_dma, GFP_KERNEL); |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1630 | if (!descs) |
| 1631 | goto out; |
| 1632 | |
| 1633 | bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL); |
| 1634 | if (!bufs) |
| 1635 | goto out_free_descs; |
| 1636 | |
Christoph Hellwig | 50cdb7c | 2017-07-25 17:39:07 +0200 | [diff] [blame] | 1637 | for (size = 0; size < preferred; size += len) { |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1638 | dma_addr_t dma_addr; |
| 1639 | |
Christoph Hellwig | 50cdb7c | 2017-07-25 17:39:07 +0200 | [diff] [blame] | 1640 | len = min_t(u64, chunk_size, preferred - size); |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1641 | bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL, |
| 1642 | DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN); |
| 1643 | if (!bufs[i]) |
| 1644 | break; |
| 1645 | |
| 1646 | descs[i].addr = cpu_to_le64(dma_addr); |
| 1647 | descs[i].size = cpu_to_le32(len / dev->ctrl.page_size); |
| 1648 | i++; |
| 1649 | } |
| 1650 | |
Christoph Hellwig | 92dc689 | 2017-09-11 12:08:43 -0400 | [diff] [blame^] | 1651 | if (!size) |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1652 | goto out_free_bufs; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1653 | |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1654 | dev->nr_host_mem_descs = i; |
| 1655 | dev->host_mem_size = size; |
| 1656 | dev->host_mem_descs = descs; |
Christoph Hellwig | 4033f35 | 2017-08-28 10:47:18 +0200 | [diff] [blame] | 1657 | dev->host_mem_descs_dma = descs_dma; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1658 | dev->host_mem_desc_bufs = bufs; |
| 1659 | return 0; |
| 1660 | |
| 1661 | out_free_bufs: |
| 1662 | while (--i >= 0) { |
| 1663 | size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size; |
| 1664 | |
| 1665 | dma_free_coherent(dev->dev, size, bufs[i], |
| 1666 | le64_to_cpu(descs[i].addr)); |
| 1667 | } |
| 1668 | |
| 1669 | kfree(bufs); |
| 1670 | out_free_descs: |
Christoph Hellwig | 4033f35 | 2017-08-28 10:47:18 +0200 | [diff] [blame] | 1671 | dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs, |
| 1672 | descs_dma); |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1673 | out: |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1674 | dev->host_mem_descs = NULL; |
| 1675 | return -ENOMEM; |
| 1676 | } |
| 1677 | |
Christoph Hellwig | 92dc689 | 2017-09-11 12:08:43 -0400 | [diff] [blame^] | 1678 | static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred) |
| 1679 | { |
| 1680 | u32 chunk_size; |
| 1681 | |
| 1682 | /* start big and work our way down */ |
| 1683 | for (chunk_size = min_t(u64, preferred, PAGE_SIZE << MAX_ORDER); |
| 1684 | chunk_size >= PAGE_SIZE * 2; |
| 1685 | chunk_size /= 2) { |
| 1686 | if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) { |
| 1687 | if (!min || dev->host_mem_size >= min) |
| 1688 | return 0; |
| 1689 | nvme_free_host_mem(dev); |
| 1690 | } |
| 1691 | } |
| 1692 | |
| 1693 | return -ENOMEM; |
| 1694 | } |
| 1695 | |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1696 | static void nvme_setup_host_mem(struct nvme_dev *dev) |
| 1697 | { |
| 1698 | u64 max = (u64)max_host_mem_size_mb * SZ_1M; |
| 1699 | u64 preferred = (u64)dev->ctrl.hmpre * 4096; |
| 1700 | u64 min = (u64)dev->ctrl.hmmin * 4096; |
| 1701 | u32 enable_bits = NVME_HOST_MEM_ENABLE; |
| 1702 | |
| 1703 | preferred = min(preferred, max); |
| 1704 | if (min > max) { |
| 1705 | dev_warn(dev->ctrl.device, |
| 1706 | "min host memory (%lld MiB) above limit (%d MiB).\n", |
| 1707 | min >> ilog2(SZ_1M), max_host_mem_size_mb); |
| 1708 | nvme_free_host_mem(dev); |
| 1709 | return; |
| 1710 | } |
| 1711 | |
| 1712 | /* |
| 1713 | * If we already have a buffer allocated check if we can reuse it. |
| 1714 | */ |
| 1715 | if (dev->host_mem_descs) { |
| 1716 | if (dev->host_mem_size >= min) |
| 1717 | enable_bits |= NVME_HOST_MEM_RETURN; |
| 1718 | else |
| 1719 | nvme_free_host_mem(dev); |
| 1720 | } |
| 1721 | |
| 1722 | if (!dev->host_mem_descs) { |
Christoph Hellwig | 92dc689 | 2017-09-11 12:08:43 -0400 | [diff] [blame^] | 1723 | if (nvme_alloc_host_mem(dev, min, preferred)) { |
| 1724 | dev_warn(dev->ctrl.device, |
| 1725 | "failed to allocate host memory buffer.\n"); |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1726 | return; |
Christoph Hellwig | 92dc689 | 2017-09-11 12:08:43 -0400 | [diff] [blame^] | 1727 | } |
| 1728 | |
| 1729 | dev_info(dev->ctrl.device, |
| 1730 | "allocated %lld MiB host memory buffer.\n", |
| 1731 | dev->host_mem_size >> ilog2(SZ_1M)); |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1732 | } |
| 1733 | |
| 1734 | if (nvme_set_host_mem(dev, enable_bits)) |
| 1735 | nvme_free_host_mem(dev); |
Keith Busch | 9d713c2 | 2013-07-15 15:02:24 -0600 | [diff] [blame] | 1736 | } |
| 1737 | |
Greg Kroah-Hartman | 8d85fce | 2012-12-21 15:13:49 -0800 | [diff] [blame] | 1738 | static int nvme_setup_io_queues(struct nvme_dev *dev) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1739 | { |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1740 | struct nvme_queue *adminq = dev->queues[0]; |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 1741 | struct pci_dev *pdev = to_pci_dev(dev->dev); |
Xu Yu | 97f6ef6 | 2017-05-24 16:39:55 +0800 | [diff] [blame] | 1742 | int result, nr_io_queues; |
| 1743 | unsigned long size; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1744 | |
Christoph Hellwig | 425a17c | 2017-06-26 12:20:58 +0200 | [diff] [blame] | 1745 | nr_io_queues = num_present_cpus(); |
Christoph Hellwig | 9a0be7a | 2015-11-26 11:09:06 +0100 | [diff] [blame] | 1746 | result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues); |
| 1747 | if (result < 0) |
Matthew Wilcox | 1b23484 | 2011-01-20 13:01:49 -0500 | [diff] [blame] | 1748 | return result; |
Christoph Hellwig | 9a0be7a | 2015-11-26 11:09:06 +0100 | [diff] [blame] | 1749 | |
Christoph Hellwig | f5fa90d | 2016-06-06 23:20:50 +0200 | [diff] [blame] | 1750 | if (nr_io_queues == 0) |
Keith Busch | a522905 | 2016-04-08 16:09:10 -0600 | [diff] [blame] | 1751 | return 0; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1752 | |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1753 | if (dev->cmb && NVME_CMB_SQS(dev->cmbsz)) { |
| 1754 | result = nvme_cmb_qdepth(dev, nr_io_queues, |
| 1755 | sizeof(struct nvme_command)); |
| 1756 | if (result > 0) |
| 1757 | dev->q_depth = result; |
| 1758 | else |
| 1759 | nvme_release_cmb(dev); |
| 1760 | } |
| 1761 | |
Xu Yu | 97f6ef6 | 2017-05-24 16:39:55 +0800 | [diff] [blame] | 1762 | do { |
| 1763 | size = db_bar_size(dev, nr_io_queues); |
| 1764 | result = nvme_remap_bar(dev, size); |
| 1765 | if (!result) |
| 1766 | break; |
| 1767 | if (!--nr_io_queues) |
| 1768 | return -ENOMEM; |
| 1769 | } while (1); |
| 1770 | adminq->q_db = dev->dbs; |
Matthew Wilcox | f1938f6 | 2011-10-20 17:00:41 -0400 | [diff] [blame] | 1771 | |
Keith Busch | 9d713c2 | 2013-07-15 15:02:24 -0600 | [diff] [blame] | 1772 | /* Deregister the admin queue's interrupt */ |
Christoph Hellwig | 0ff199c | 2017-04-13 09:06:43 +0200 | [diff] [blame] | 1773 | pci_free_irq(pdev, 0, adminq); |
Keith Busch | 9d713c2 | 2013-07-15 15:02:24 -0600 | [diff] [blame] | 1774 | |
Jens Axboe | e32efbf | 2014-11-14 09:49:26 -0700 | [diff] [blame] | 1775 | /* |
| 1776 | * If we enable msix early due to not intx, disable it again before |
| 1777 | * setting up the full range we need. |
| 1778 | */ |
Christoph Hellwig | dca51e7 | 2016-09-14 16:18:57 +0200 | [diff] [blame] | 1779 | pci_free_irq_vectors(pdev); |
| 1780 | nr_io_queues = pci_alloc_irq_vectors(pdev, 1, nr_io_queues, |
| 1781 | PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY); |
| 1782 | if (nr_io_queues <= 0) |
| 1783 | return -EIO; |
| 1784 | dev->max_qid = nr_io_queues; |
Matthew Wilcox | 1b23484 | 2011-01-20 13:01:49 -0500 | [diff] [blame] | 1785 | |
Matthew Wilcox | 063a809 | 2013-06-20 10:53:48 -0400 | [diff] [blame] | 1786 | /* |
| 1787 | * Should investigate if there's a performance win from allocating |
| 1788 | * more queues than interrupt vectors; it might allow the submission |
| 1789 | * path to scale better, even if the receive path is limited by the |
| 1790 | * number of interrupts. |
| 1791 | */ |
Ramachandra Rao Gajula | fa08a39 | 2013-05-11 15:19:31 -0700 | [diff] [blame] | 1792 | |
Christoph Hellwig | dca51e7 | 2016-09-14 16:18:57 +0200 | [diff] [blame] | 1793 | result = queue_request_irq(adminq); |
Jon Derrick | 758dd7f | 2015-06-30 11:22:52 -0600 | [diff] [blame] | 1794 | if (result) { |
| 1795 | adminq->cq_vector = -1; |
Keith Busch | d487562 | 2016-11-15 15:56:26 -0500 | [diff] [blame] | 1796 | return result; |
Jon Derrick | 758dd7f | 2015-06-30 11:22:52 -0600 | [diff] [blame] | 1797 | } |
Christoph Hellwig | 749941f | 2015-11-26 11:46:39 +0100 | [diff] [blame] | 1798 | return nvme_create_io_queues(dev); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1799 | } |
| 1800 | |
Christoph Hellwig | 2a842ac | 2017-06-03 09:38:04 +0200 | [diff] [blame] | 1801 | static void nvme_del_queue_end(struct request *req, blk_status_t error) |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 1802 | { |
| 1803 | struct nvme_queue *nvmeq = req->end_io_data; |
| 1804 | |
| 1805 | blk_mq_free_request(req); |
| 1806 | complete(&nvmeq->dev->ioq_wait); |
| 1807 | } |
| 1808 | |
Christoph Hellwig | 2a842ac | 2017-06-03 09:38:04 +0200 | [diff] [blame] | 1809 | static void nvme_del_cq_end(struct request *req, blk_status_t error) |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 1810 | { |
| 1811 | struct nvme_queue *nvmeq = req->end_io_data; |
| 1812 | |
| 1813 | if (!error) { |
| 1814 | unsigned long flags; |
| 1815 | |
Ming Lin | 2e39e0f | 2016-04-05 10:32:04 -0700 | [diff] [blame] | 1816 | /* |
| 1817 | * We might be called with the AQ q_lock held |
| 1818 | * and the I/O queue q_lock should always |
| 1819 | * nest inside the AQ one. |
| 1820 | */ |
| 1821 | spin_lock_irqsave_nested(&nvmeq->q_lock, flags, |
| 1822 | SINGLE_DEPTH_NESTING); |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 1823 | nvme_process_cq(nvmeq); |
| 1824 | spin_unlock_irqrestore(&nvmeq->q_lock, flags); |
| 1825 | } |
| 1826 | |
| 1827 | nvme_del_queue_end(req, error); |
| 1828 | } |
| 1829 | |
| 1830 | static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode) |
| 1831 | { |
| 1832 | struct request_queue *q = nvmeq->dev->ctrl.admin_q; |
| 1833 | struct request *req; |
| 1834 | struct nvme_command cmd; |
| 1835 | |
| 1836 | memset(&cmd, 0, sizeof(cmd)); |
| 1837 | cmd.delete_queue.opcode = opcode; |
| 1838 | cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid); |
| 1839 | |
Christoph Hellwig | eb71f43 | 2016-06-13 16:45:23 +0200 | [diff] [blame] | 1840 | req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY); |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 1841 | if (IS_ERR(req)) |
| 1842 | return PTR_ERR(req); |
| 1843 | |
| 1844 | req->timeout = ADMIN_TIMEOUT; |
| 1845 | req->end_io_data = nvmeq; |
| 1846 | |
| 1847 | blk_execute_rq_nowait(q, NULL, req, false, |
| 1848 | opcode == nvme_admin_delete_cq ? |
| 1849 | nvme_del_cq_end : nvme_del_queue_end); |
| 1850 | return 0; |
| 1851 | } |
| 1852 | |
Keith Busch | 7065906 | 2016-10-12 09:22:16 -0600 | [diff] [blame] | 1853 | static void nvme_disable_io_queues(struct nvme_dev *dev, int queues) |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 1854 | { |
Keith Busch | 7065906 | 2016-10-12 09:22:16 -0600 | [diff] [blame] | 1855 | int pass; |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 1856 | unsigned long timeout; |
| 1857 | u8 opcode = nvme_admin_delete_sq; |
| 1858 | |
| 1859 | for (pass = 0; pass < 2; pass++) { |
Keith Busch | 014a0d6 | 2016-05-06 11:50:52 -0600 | [diff] [blame] | 1860 | int sent = 0, i = queues; |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 1861 | |
| 1862 | reinit_completion(&dev->ioq_wait); |
| 1863 | retry: |
| 1864 | timeout = ADMIN_TIMEOUT; |
Gabriel Krisman Bertazi | c21377f | 2016-08-11 09:35:57 -0600 | [diff] [blame] | 1865 | for (; i > 0; i--, sent++) |
| 1866 | if (nvme_delete_queue(dev->queues[i], opcode)) |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 1867 | break; |
Gabriel Krisman Bertazi | c21377f | 2016-08-11 09:35:57 -0600 | [diff] [blame] | 1868 | |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 1869 | while (sent--) { |
| 1870 | timeout = wait_for_completion_io_timeout(&dev->ioq_wait, timeout); |
| 1871 | if (timeout == 0) |
| 1872 | return; |
| 1873 | if (i) |
| 1874 | goto retry; |
| 1875 | } |
| 1876 | opcode = nvme_admin_delete_cq; |
| 1877 | } |
| 1878 | } |
| 1879 | |
Matthew Wilcox | 422ef0c | 2013-04-16 11:22:36 -0400 | [diff] [blame] | 1880 | /* |
| 1881 | * Return: error value if an error occurred setting up the queues or calling |
| 1882 | * Identify Device. 0 if these succeeded, even if adding some of the |
| 1883 | * namespaces failed. At the moment, these failures are silent. TBD which |
| 1884 | * failures should be reported. |
| 1885 | */ |
Greg Kroah-Hartman | 8d85fce | 2012-12-21 15:13:49 -0800 | [diff] [blame] | 1886 | static int nvme_dev_add(struct nvme_dev *dev) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1887 | { |
Christoph Hellwig | 5bae7f7 | 2015-11-28 15:39:07 +0100 | [diff] [blame] | 1888 | if (!dev->ctrl.tagset) { |
Keith Busch | ffe7704 | 2015-06-08 10:08:15 -0600 | [diff] [blame] | 1889 | dev->tagset.ops = &nvme_mq_ops; |
| 1890 | dev->tagset.nr_hw_queues = dev->online_queues - 1; |
| 1891 | dev->tagset.timeout = NVME_IO_TIMEOUT; |
| 1892 | dev->tagset.numa_node = dev_to_node(dev->dev); |
| 1893 | dev->tagset.queue_depth = |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1894 | min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1; |
Keith Busch | ffe7704 | 2015-06-08 10:08:15 -0600 | [diff] [blame] | 1895 | dev->tagset.cmd_size = nvme_cmd_size(dev); |
| 1896 | dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE; |
| 1897 | dev->tagset.driver_data = dev; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1898 | |
Keith Busch | ffe7704 | 2015-06-08 10:08:15 -0600 | [diff] [blame] | 1899 | if (blk_mq_alloc_tag_set(&dev->tagset)) |
| 1900 | return 0; |
Christoph Hellwig | 5bae7f7 | 2015-11-28 15:39:07 +0100 | [diff] [blame] | 1901 | dev->ctrl.tagset = &dev->tagset; |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 1902 | |
| 1903 | nvme_dbbuf_set(dev); |
Keith Busch | 949928c | 2015-12-17 17:08:15 -0700 | [diff] [blame] | 1904 | } else { |
| 1905 | blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1); |
| 1906 | |
| 1907 | /* Free previously allocated queues that are no longer usable */ |
| 1908 | nvme_free_queues(dev, dev->online_queues); |
Keith Busch | ffe7704 | 2015-06-08 10:08:15 -0600 | [diff] [blame] | 1909 | } |
Keith Busch | 949928c | 2015-12-17 17:08:15 -0700 | [diff] [blame] | 1910 | |
Keith Busch | e1e5e56 | 2015-02-19 13:39:03 -0700 | [diff] [blame] | 1911 | return 0; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1912 | } |
| 1913 | |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 1914 | static int nvme_pci_enable(struct nvme_dev *dev) |
Keith Busch | 0877cb0 | 2013-07-15 15:02:19 -0600 | [diff] [blame] | 1915 | { |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 1916 | int result = -ENOMEM; |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 1917 | struct pci_dev *pdev = to_pci_dev(dev->dev); |
Keith Busch | 0877cb0 | 2013-07-15 15:02:19 -0600 | [diff] [blame] | 1918 | |
| 1919 | if (pci_enable_device_mem(pdev)) |
| 1920 | return result; |
| 1921 | |
Keith Busch | 0877cb0 | 2013-07-15 15:02:19 -0600 | [diff] [blame] | 1922 | pci_set_master(pdev); |
Keith Busch | 0877cb0 | 2013-07-15 15:02:19 -0600 | [diff] [blame] | 1923 | |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 1924 | if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) && |
| 1925 | dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32))) |
Russell King | 052d0ef | 2013-06-26 23:49:11 +0100 | [diff] [blame] | 1926 | goto disable; |
Keith Busch | 0877cb0 | 2013-07-15 15:02:19 -0600 | [diff] [blame] | 1927 | |
Christoph Hellwig | 7a67cbe | 2015-11-20 08:58:10 +0100 | [diff] [blame] | 1928 | if (readl(dev->bar + NVME_REG_CSTS) == -1) { |
Keith Busch | 0e53d18 | 2013-12-10 13:10:39 -0700 | [diff] [blame] | 1929 | result = -ENODEV; |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 1930 | goto disable; |
Keith Busch | 0e53d18 | 2013-12-10 13:10:39 -0700 | [diff] [blame] | 1931 | } |
Jens Axboe | e32efbf | 2014-11-14 09:49:26 -0700 | [diff] [blame] | 1932 | |
| 1933 | /* |
Keith Busch | a522905 | 2016-04-08 16:09:10 -0600 | [diff] [blame] | 1934 | * Some devices and/or platforms don't advertise or work with INTx |
| 1935 | * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll |
| 1936 | * adjust this later. |
Jens Axboe | e32efbf | 2014-11-14 09:49:26 -0700 | [diff] [blame] | 1937 | */ |
Christoph Hellwig | dca51e7 | 2016-09-14 16:18:57 +0200 | [diff] [blame] | 1938 | result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES); |
| 1939 | if (result < 0) |
| 1940 | return result; |
Jens Axboe | e32efbf | 2014-11-14 09:49:26 -0700 | [diff] [blame] | 1941 | |
Sagi Grimberg | 20d0dfe | 2017-06-27 22:16:38 +0300 | [diff] [blame] | 1942 | dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP); |
Christoph Hellwig | 7a67cbe | 2015-11-20 08:58:10 +0100 | [diff] [blame] | 1943 | |
Sagi Grimberg | 20d0dfe | 2017-06-27 22:16:38 +0300 | [diff] [blame] | 1944 | dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1, |
weiping zhang | b27c1e6 | 2017-07-10 16:46:59 +0800 | [diff] [blame] | 1945 | io_queue_depth); |
Sagi Grimberg | 20d0dfe | 2017-06-27 22:16:38 +0300 | [diff] [blame] | 1946 | dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap); |
Christoph Hellwig | 7a67cbe | 2015-11-20 08:58:10 +0100 | [diff] [blame] | 1947 | dev->dbs = dev->bar + 4096; |
Stephan Günther | 1f390c1 | 2015-12-01 13:23:22 -0700 | [diff] [blame] | 1948 | |
| 1949 | /* |
| 1950 | * Temporary fix for the Apple controller found in the MacBook8,1 and |
| 1951 | * some MacBook7,1 to avoid controller resets and data loss. |
| 1952 | */ |
| 1953 | if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) { |
| 1954 | dev->q_depth = 2; |
Christoph Hellwig | 9bdcfb1 | 2017-05-20 15:14:43 +0200 | [diff] [blame] | 1955 | dev_warn(dev->ctrl.device, "detected Apple NVMe controller, " |
| 1956 | "set queue depth=%u to work around controller resets\n", |
Stephan Günther | 1f390c1 | 2015-12-01 13:23:22 -0700 | [diff] [blame] | 1957 | dev->q_depth); |
Martin K. Petersen | d554b5e | 2017-06-27 22:27:57 -0400 | [diff] [blame] | 1958 | } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG && |
| 1959 | (pdev->device == 0xa821 || pdev->device == 0xa822) && |
Sagi Grimberg | 20d0dfe | 2017-06-27 22:16:38 +0300 | [diff] [blame] | 1960 | NVME_CAP_MQES(dev->ctrl.cap) == 0) { |
Martin K. Petersen | d554b5e | 2017-06-27 22:27:57 -0400 | [diff] [blame] | 1961 | dev->q_depth = 64; |
| 1962 | dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, " |
| 1963 | "set queue depth=%u\n", dev->q_depth); |
Stephan Günther | 1f390c1 | 2015-12-01 13:23:22 -0700 | [diff] [blame] | 1964 | } |
| 1965 | |
Stephen Bates | 202021c | 2016-10-05 20:01:12 -0600 | [diff] [blame] | 1966 | /* |
| 1967 | * CMBs can currently only exist on >=1.2 PCIe devices. We only |
Max Gurtovoy | 1c78f77 | 2017-07-30 01:45:08 +0300 | [diff] [blame] | 1968 | * populate sysfs if a CMB is implemented. Since nvme_dev_attrs_group |
| 1969 | * has no name we can pass NULL as final argument to |
| 1970 | * sysfs_add_file_to_group. |
Stephen Bates | 202021c | 2016-10-05 20:01:12 -0600 | [diff] [blame] | 1971 | */ |
| 1972 | |
Gabriel Krisman Bertazi | 8ef2074 | 2016-10-19 09:51:05 -0600 | [diff] [blame] | 1973 | if (readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 2, 0)) { |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1974 | dev->cmb = nvme_map_cmb(dev); |
Max Gurtovoy | 1c78f77 | 2017-07-30 01:45:08 +0300 | [diff] [blame] | 1975 | if (dev->cmb) { |
Stephen Bates | 202021c | 2016-10-05 20:01:12 -0600 | [diff] [blame] | 1976 | if (sysfs_add_file_to_group(&dev->ctrl.device->kobj, |
| 1977 | &dev_attr_cmb.attr, NULL)) |
Christoph Hellwig | 9bdcfb1 | 2017-05-20 15:14:43 +0200 | [diff] [blame] | 1978 | dev_warn(dev->ctrl.device, |
Stephen Bates | 202021c | 2016-10-05 20:01:12 -0600 | [diff] [blame] | 1979 | "failed to add sysfs attribute for CMB\n"); |
| 1980 | } |
| 1981 | } |
| 1982 | |
Keith Busch | a0a3408 | 2015-12-07 15:30:31 -0700 | [diff] [blame] | 1983 | pci_enable_pcie_error_reporting(pdev); |
| 1984 | pci_save_state(pdev); |
Keith Busch | 0877cb0 | 2013-07-15 15:02:19 -0600 | [diff] [blame] | 1985 | return 0; |
| 1986 | |
| 1987 | disable: |
Keith Busch | 0877cb0 | 2013-07-15 15:02:19 -0600 | [diff] [blame] | 1988 | pci_disable_device(pdev); |
| 1989 | return result; |
| 1990 | } |
| 1991 | |
| 1992 | static void nvme_dev_unmap(struct nvme_dev *dev) |
| 1993 | { |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 1994 | if (dev->bar) |
| 1995 | iounmap(dev->bar); |
Johannes Thumshirn | a1f447b | 2016-06-07 09:44:02 +0200 | [diff] [blame] | 1996 | pci_release_mem_regions(to_pci_dev(dev->dev)); |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 1997 | } |
| 1998 | |
| 1999 | static void nvme_pci_disable(struct nvme_dev *dev) |
| 2000 | { |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 2001 | struct pci_dev *pdev = to_pci_dev(dev->dev); |
| 2002 | |
Jon Derrick | f63572d | 2017-05-05 14:52:06 -0600 | [diff] [blame] | 2003 | nvme_release_cmb(dev); |
Christoph Hellwig | dca51e7 | 2016-09-14 16:18:57 +0200 | [diff] [blame] | 2004 | pci_free_irq_vectors(pdev); |
Keith Busch | 0877cb0 | 2013-07-15 15:02:19 -0600 | [diff] [blame] | 2005 | |
Keith Busch | a0a3408 | 2015-12-07 15:30:31 -0700 | [diff] [blame] | 2006 | if (pci_is_enabled(pdev)) { |
| 2007 | pci_disable_pcie_error_reporting(pdev); |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 2008 | pci_disable_device(pdev); |
Keith Busch | 4d11542 | 2013-12-10 13:10:40 -0700 | [diff] [blame] | 2009 | } |
Keith Busch | 4d11542 | 2013-12-10 13:10:40 -0700 | [diff] [blame] | 2010 | } |
| 2011 | |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 2012 | static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2013 | { |
Keith Busch | 7065906 | 2016-10-12 09:22:16 -0600 | [diff] [blame] | 2014 | int i, queues; |
Keith Busch | 302ad8c | 2017-03-01 14:22:12 -0500 | [diff] [blame] | 2015 | bool dead = true; |
| 2016 | struct pci_dev *pdev = to_pci_dev(dev->dev); |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 2017 | |
Keith Busch | 77bf25e | 2015-11-26 12:21:29 +0100 | [diff] [blame] | 2018 | mutex_lock(&dev->shutdown_lock); |
Keith Busch | 302ad8c | 2017-03-01 14:22:12 -0500 | [diff] [blame] | 2019 | if (pci_is_enabled(pdev)) { |
| 2020 | u32 csts = readl(dev->bar + NVME_REG_CSTS); |
| 2021 | |
Keith Busch | ebef736 | 2017-06-27 17:44:05 -0600 | [diff] [blame] | 2022 | if (dev->ctrl.state == NVME_CTRL_LIVE || |
| 2023 | dev->ctrl.state == NVME_CTRL_RESETTING) |
Keith Busch | 302ad8c | 2017-03-01 14:22:12 -0500 | [diff] [blame] | 2024 | nvme_start_freeze(&dev->ctrl); |
| 2025 | dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) || |
| 2026 | pdev->error_state != pci_channel_io_normal); |
Keith Busch | c9d3bf8 | 2015-01-07 18:55:52 -0700 | [diff] [blame] | 2027 | } |
Gabriel Krisman Bertazi | c21377f | 2016-08-11 09:35:57 -0600 | [diff] [blame] | 2028 | |
Keith Busch | 302ad8c | 2017-03-01 14:22:12 -0500 | [diff] [blame] | 2029 | /* |
| 2030 | * Give the controller a chance to complete all entered requests if |
| 2031 | * doing a safe shutdown. |
| 2032 | */ |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 2033 | if (!dead) { |
| 2034 | if (shutdown) |
| 2035 | nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT); |
| 2036 | |
| 2037 | /* |
| 2038 | * If the controller is still alive tell it to stop using the |
| 2039 | * host memory buffer. In theory the shutdown / reset should |
| 2040 | * make sure that it doesn't access the host memoery anymore, |
| 2041 | * but I'd rather be safe than sorry.. |
| 2042 | */ |
| 2043 | if (dev->host_mem_descs) |
| 2044 | nvme_set_host_mem(dev, 0); |
| 2045 | |
| 2046 | } |
Keith Busch | 302ad8c | 2017-03-01 14:22:12 -0500 | [diff] [blame] | 2047 | nvme_stop_queues(&dev->ctrl); |
| 2048 | |
Keith Busch | 7065906 | 2016-10-12 09:22:16 -0600 | [diff] [blame] | 2049 | queues = dev->online_queues - 1; |
Sagi Grimberg | d858e5f | 2017-04-24 10:58:29 +0300 | [diff] [blame] | 2050 | for (i = dev->ctrl.queue_count - 1; i > 0; i--) |
Gabriel Krisman Bertazi | c21377f | 2016-08-11 09:35:57 -0600 | [diff] [blame] | 2051 | nvme_suspend_queue(dev->queues[i]); |
| 2052 | |
Keith Busch | 302ad8c | 2017-03-01 14:22:12 -0500 | [diff] [blame] | 2053 | if (dead) { |
Gabriel Krisman Bertazi | 82469c5 | 2016-09-06 17:39:13 -0300 | [diff] [blame] | 2054 | /* A device might become IO incapable very soon during |
| 2055 | * probe, before the admin queue is configured. Thus, |
| 2056 | * queue_count can be 0 here. |
| 2057 | */ |
Sagi Grimberg | d858e5f | 2017-04-24 10:58:29 +0300 | [diff] [blame] | 2058 | if (dev->ctrl.queue_count) |
Gabriel Krisman Bertazi | 82469c5 | 2016-09-06 17:39:13 -0300 | [diff] [blame] | 2059 | nvme_suspend_queue(dev->queues[0]); |
Keith Busch | 4d11542 | 2013-12-10 13:10:40 -0700 | [diff] [blame] | 2060 | } else { |
Keith Busch | 7065906 | 2016-10-12 09:22:16 -0600 | [diff] [blame] | 2061 | nvme_disable_io_queues(dev, queues); |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 2062 | nvme_disable_admin_queue(dev, shutdown); |
Keith Busch | 4d11542 | 2013-12-10 13:10:40 -0700 | [diff] [blame] | 2063 | } |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2064 | nvme_pci_disable(dev); |
Keith Busch | 07836e6 | 2015-02-19 10:34:48 -0700 | [diff] [blame] | 2065 | |
Ming Lin | e1958e6 | 2016-05-18 14:05:01 -0700 | [diff] [blame] | 2066 | blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl); |
| 2067 | blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl); |
Keith Busch | 302ad8c | 2017-03-01 14:22:12 -0500 | [diff] [blame] | 2068 | |
| 2069 | /* |
| 2070 | * The driver will not be starting up queues again if shutting down so |
| 2071 | * must flush all entered requests to their failed completion to avoid |
| 2072 | * deadlocking blk-mq hot-cpu notifier. |
| 2073 | */ |
| 2074 | if (shutdown) |
| 2075 | nvme_start_queues(&dev->ctrl); |
Keith Busch | 77bf25e | 2015-11-26 12:21:29 +0100 | [diff] [blame] | 2076 | mutex_unlock(&dev->shutdown_lock); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2077 | } |
| 2078 | |
Matthew Wilcox | 091b609 | 2011-02-10 09:56:01 -0500 | [diff] [blame] | 2079 | static int nvme_setup_prp_pools(struct nvme_dev *dev) |
| 2080 | { |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 2081 | dev->prp_page_pool = dma_pool_create("prp list page", dev->dev, |
Matthew Wilcox | 091b609 | 2011-02-10 09:56:01 -0500 | [diff] [blame] | 2082 | PAGE_SIZE, PAGE_SIZE, 0); |
| 2083 | if (!dev->prp_page_pool) |
| 2084 | return -ENOMEM; |
| 2085 | |
Matthew Wilcox | 99802a7 | 2011-02-10 10:30:34 -0500 | [diff] [blame] | 2086 | /* Optimisation for I/Os between 4k and 128k */ |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 2087 | dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev, |
Matthew Wilcox | 99802a7 | 2011-02-10 10:30:34 -0500 | [diff] [blame] | 2088 | 256, 256, 0); |
| 2089 | if (!dev->prp_small_pool) { |
| 2090 | dma_pool_destroy(dev->prp_page_pool); |
| 2091 | return -ENOMEM; |
| 2092 | } |
Matthew Wilcox | 091b609 | 2011-02-10 09:56:01 -0500 | [diff] [blame] | 2093 | return 0; |
| 2094 | } |
| 2095 | |
| 2096 | static void nvme_release_prp_pools(struct nvme_dev *dev) |
| 2097 | { |
| 2098 | dma_pool_destroy(dev->prp_page_pool); |
Matthew Wilcox | 99802a7 | 2011-02-10 10:30:34 -0500 | [diff] [blame] | 2099 | dma_pool_destroy(dev->prp_small_pool); |
Matthew Wilcox | 091b609 | 2011-02-10 09:56:01 -0500 | [diff] [blame] | 2100 | } |
| 2101 | |
Christoph Hellwig | 1673f1f | 2015-11-26 10:54:19 +0100 | [diff] [blame] | 2102 | static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2103 | { |
Christoph Hellwig | 1673f1f | 2015-11-26 10:54:19 +0100 | [diff] [blame] | 2104 | struct nvme_dev *dev = to_nvme_dev(ctrl); |
Keith Busch | 9ac2709 | 2014-01-31 16:53:39 -0700 | [diff] [blame] | 2105 | |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 2106 | nvme_dbbuf_dma_free(dev); |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 2107 | put_device(dev->dev); |
Keith Busch | 4af0e21 | 2015-06-08 10:08:13 -0600 | [diff] [blame] | 2108 | if (dev->tagset.tags) |
| 2109 | blk_mq_free_tag_set(&dev->tagset); |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 2110 | if (dev->ctrl.admin_q) |
| 2111 | blk_put_queue(dev->ctrl.admin_q); |
Keith Busch | 5e82e95 | 2013-02-19 10:17:58 -0700 | [diff] [blame] | 2112 | kfree(dev->queues); |
Scott Bauer | e286bcf | 2017-02-22 10:15:07 -0700 | [diff] [blame] | 2113 | free_opal_dev(dev->ctrl.opal_dev); |
Keith Busch | 5e82e95 | 2013-02-19 10:17:58 -0700 | [diff] [blame] | 2114 | kfree(dev); |
| 2115 | } |
| 2116 | |
Keith Busch | f58944e | 2016-02-24 09:15:55 -0700 | [diff] [blame] | 2117 | static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status) |
| 2118 | { |
Linus Torvalds | 237045f | 2016-03-18 17:13:31 -0700 | [diff] [blame] | 2119 | dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status); |
Keith Busch | f58944e | 2016-02-24 09:15:55 -0700 | [diff] [blame] | 2120 | |
| 2121 | kref_get(&dev->ctrl.kref); |
Keith Busch | 69d9a99 | 2016-02-24 09:15:56 -0700 | [diff] [blame] | 2122 | nvme_dev_disable(dev, false); |
Keith Busch | f58944e | 2016-02-24 09:15:55 -0700 | [diff] [blame] | 2123 | if (!schedule_work(&dev->remove_work)) |
| 2124 | nvme_put_ctrl(&dev->ctrl); |
| 2125 | } |
| 2126 | |
Christoph Hellwig | fd634f41 | 2015-11-26 12:42:26 +0100 | [diff] [blame] | 2127 | static void nvme_reset_work(struct work_struct *work) |
Keith Busch | 5e82e95 | 2013-02-19 10:17:58 -0700 | [diff] [blame] | 2128 | { |
Christoph Hellwig | d86c4d8 | 2017-06-15 15:41:08 +0200 | [diff] [blame] | 2129 | struct nvme_dev *dev = |
| 2130 | container_of(work, struct nvme_dev, ctrl.reset_work); |
Scott Bauer | a98e58e5 | 2017-02-03 12:50:32 -0700 | [diff] [blame] | 2131 | bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL); |
Keith Busch | f58944e | 2016-02-24 09:15:55 -0700 | [diff] [blame] | 2132 | int result = -ENODEV; |
Keith Busch | f0b5073 | 2013-07-15 15:02:21 -0600 | [diff] [blame] | 2133 | |
Rakesh Pandit | 82b057c | 2017-06-05 14:43:11 +0300 | [diff] [blame] | 2134 | if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING)) |
Christoph Hellwig | fd634f41 | 2015-11-26 12:42:26 +0100 | [diff] [blame] | 2135 | goto out; |
| 2136 | |
| 2137 | /* |
| 2138 | * If we're called to reset a live controller first shut it down before |
| 2139 | * moving on. |
| 2140 | */ |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2141 | if (dev->ctrl.ctrl_config & NVME_CC_ENABLE) |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 2142 | nvme_dev_disable(dev, false); |
Christoph Hellwig | fd634f41 | 2015-11-26 12:42:26 +0100 | [diff] [blame] | 2143 | |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2144 | result = nvme_pci_enable(dev); |
Keith Busch | f0b5073 | 2013-07-15 15:02:21 -0600 | [diff] [blame] | 2145 | if (result) |
Christoph Hellwig | 3cf519b | 2015-10-03 09:49:23 +0200 | [diff] [blame] | 2146 | goto out; |
Keith Busch | f0b5073 | 2013-07-15 15:02:21 -0600 | [diff] [blame] | 2147 | |
Sagi Grimberg | 01ad099 | 2017-05-01 00:27:17 +0300 | [diff] [blame] | 2148 | result = nvme_pci_configure_admin_queue(dev); |
Keith Busch | f0b5073 | 2013-07-15 15:02:21 -0600 | [diff] [blame] | 2149 | if (result) |
Keith Busch | f58944e | 2016-02-24 09:15:55 -0700 | [diff] [blame] | 2150 | goto out; |
Keith Busch | f0b5073 | 2013-07-15 15:02:21 -0600 | [diff] [blame] | 2151 | |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 2152 | nvme_init_queue(dev->queues[0], 0); |
Keith Busch | 0fb59cb | 2015-01-07 18:55:50 -0700 | [diff] [blame] | 2153 | result = nvme_alloc_admin_tags(dev); |
| 2154 | if (result) |
Keith Busch | f58944e | 2016-02-24 09:15:55 -0700 | [diff] [blame] | 2155 | goto out; |
Dan McLeran | b9afca3 | 2014-04-07 17:10:11 -0600 | [diff] [blame] | 2156 | |
Christoph Hellwig | ce4541f | 2015-10-16 07:58:46 +0200 | [diff] [blame] | 2157 | result = nvme_init_identify(&dev->ctrl); |
| 2158 | if (result) |
Keith Busch | f58944e | 2016-02-24 09:15:55 -0700 | [diff] [blame] | 2159 | goto out; |
Christoph Hellwig | ce4541f | 2015-10-16 07:58:46 +0200 | [diff] [blame] | 2160 | |
Scott Bauer | e286bcf | 2017-02-22 10:15:07 -0700 | [diff] [blame] | 2161 | if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) { |
| 2162 | if (!dev->ctrl.opal_dev) |
| 2163 | dev->ctrl.opal_dev = |
| 2164 | init_opal_dev(&dev->ctrl, &nvme_sec_submit); |
| 2165 | else if (was_suspend) |
| 2166 | opal_unlock_from_suspend(dev->ctrl.opal_dev); |
| 2167 | } else { |
| 2168 | free_opal_dev(dev->ctrl.opal_dev); |
| 2169 | dev->ctrl.opal_dev = NULL; |
Christoph Hellwig | 4f1244c | 2017-02-17 13:59:39 +0100 | [diff] [blame] | 2170 | } |
Scott Bauer | a98e58e5 | 2017-02-03 12:50:32 -0700 | [diff] [blame] | 2171 | |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 2172 | if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) { |
| 2173 | result = nvme_dbbuf_dma_alloc(dev); |
| 2174 | if (result) |
| 2175 | dev_warn(dev->dev, |
| 2176 | "unable to allocate dma for dbbuf\n"); |
| 2177 | } |
| 2178 | |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 2179 | if (dev->ctrl.hmpre) |
| 2180 | nvme_setup_host_mem(dev); |
| 2181 | |
Keith Busch | f0b5073 | 2013-07-15 15:02:21 -0600 | [diff] [blame] | 2182 | result = nvme_setup_io_queues(dev); |
Keith Busch | badc34d | 2014-06-23 14:25:35 -0600 | [diff] [blame] | 2183 | if (result) |
Keith Busch | f58944e | 2016-02-24 09:15:55 -0700 | [diff] [blame] | 2184 | goto out; |
Keith Busch | f0b5073 | 2013-07-15 15:02:21 -0600 | [diff] [blame] | 2185 | |
Keith Busch | 21f033f | 2016-04-12 11:13:11 -0600 | [diff] [blame] | 2186 | /* |
Christoph Hellwig | 2659e57 | 2015-10-02 18:51:31 +0200 | [diff] [blame] | 2187 | * Keep the controller around but remove all namespaces if we don't have |
| 2188 | * any working I/O queue. |
| 2189 | */ |
Christoph Hellwig | 3cf519b | 2015-10-03 09:49:23 +0200 | [diff] [blame] | 2190 | if (dev->online_queues < 2) { |
Sagi Grimberg | 1b3c47c | 2016-02-10 08:51:15 -0700 | [diff] [blame] | 2191 | dev_warn(dev->ctrl.device, "IO queues not created\n"); |
Keith Busch | 3b24774 | 2016-04-27 15:51:18 -0600 | [diff] [blame] | 2192 | nvme_kill_queues(&dev->ctrl); |
Christoph Hellwig | 5bae7f7 | 2015-11-28 15:39:07 +0100 | [diff] [blame] | 2193 | nvme_remove_namespaces(&dev->ctrl); |
Christoph Hellwig | 3cf519b | 2015-10-03 09:49:23 +0200 | [diff] [blame] | 2194 | } else { |
Keith Busch | 2564626 | 2016-01-04 09:10:57 -0700 | [diff] [blame] | 2195 | nvme_start_queues(&dev->ctrl); |
Keith Busch | 302ad8c | 2017-03-01 14:22:12 -0500 | [diff] [blame] | 2196 | nvme_wait_freeze(&dev->ctrl); |
Christoph Hellwig | 3cf519b | 2015-10-03 09:49:23 +0200 | [diff] [blame] | 2197 | nvme_dev_add(dev); |
Keith Busch | 302ad8c | 2017-03-01 14:22:12 -0500 | [diff] [blame] | 2198 | nvme_unfreeze(&dev->ctrl); |
Christoph Hellwig | 3cf519b | 2015-10-03 09:49:23 +0200 | [diff] [blame] | 2199 | } |
| 2200 | |
Christoph Hellwig | bb8d261 | 2016-04-26 13:51:57 +0200 | [diff] [blame] | 2201 | if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) { |
| 2202 | dev_warn(dev->ctrl.device, "failed to mark controller live\n"); |
| 2203 | goto out; |
| 2204 | } |
Christoph Hellwig | 92911a5 | 2016-04-26 13:51:58 +0200 | [diff] [blame] | 2205 | |
Sagi Grimberg | d09f2b4 | 2017-07-02 10:56:43 +0300 | [diff] [blame] | 2206 | nvme_start_ctrl(&dev->ctrl); |
Christoph Hellwig | 3cf519b | 2015-10-03 09:49:23 +0200 | [diff] [blame] | 2207 | return; |
Keith Busch | f0b5073 | 2013-07-15 15:02:21 -0600 | [diff] [blame] | 2208 | |
Christoph Hellwig | 3cf519b | 2015-10-03 09:49:23 +0200 | [diff] [blame] | 2209 | out: |
Keith Busch | f58944e | 2016-02-24 09:15:55 -0700 | [diff] [blame] | 2210 | nvme_remove_dead_ctrl(dev, result); |
Keith Busch | f0b5073 | 2013-07-15 15:02:21 -0600 | [diff] [blame] | 2211 | } |
| 2212 | |
Christoph Hellwig | 5c8809e | 2015-11-26 12:35:49 +0100 | [diff] [blame] | 2213 | static void nvme_remove_dead_ctrl_work(struct work_struct *work) |
Keith Busch | 9a6b945 | 2013-12-10 13:10:36 -0700 | [diff] [blame] | 2214 | { |
Christoph Hellwig | 5c8809e | 2015-11-26 12:35:49 +0100 | [diff] [blame] | 2215 | struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work); |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 2216 | struct pci_dev *pdev = to_pci_dev(dev->dev); |
Keith Busch | 9a6b945 | 2013-12-10 13:10:36 -0700 | [diff] [blame] | 2217 | |
Keith Busch | 69d9a99 | 2016-02-24 09:15:56 -0700 | [diff] [blame] | 2218 | nvme_kill_queues(&dev->ctrl); |
Keith Busch | 9a6b945 | 2013-12-10 13:10:36 -0700 | [diff] [blame] | 2219 | if (pci_get_drvdata(pdev)) |
Keith Busch | 921920a | 2016-03-28 16:03:21 -0600 | [diff] [blame] | 2220 | device_release_driver(&pdev->dev); |
Christoph Hellwig | 1673f1f | 2015-11-26 10:54:19 +0100 | [diff] [blame] | 2221 | nvme_put_ctrl(&dev->ctrl); |
Keith Busch | 9a6b945 | 2013-12-10 13:10:36 -0700 | [diff] [blame] | 2222 | } |
| 2223 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 2224 | static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val) |
Keith Busch | 4cc0652 | 2015-06-05 10:30:08 -0600 | [diff] [blame] | 2225 | { |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 2226 | *val = readl(to_nvme_dev(ctrl)->bar + off); |
| 2227 | return 0; |
Keith Busch | 4cc0652 | 2015-06-05 10:30:08 -0600 | [diff] [blame] | 2228 | } |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 2229 | |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 2230 | static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val) |
| 2231 | { |
| 2232 | writel(val, to_nvme_dev(ctrl)->bar + off); |
| 2233 | return 0; |
| 2234 | } |
| 2235 | |
Christoph Hellwig | 7fd8930 | 2015-11-28 15:37:52 +0100 | [diff] [blame] | 2236 | static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val) |
| 2237 | { |
| 2238 | *val = readq(to_nvme_dev(ctrl)->bar + off); |
| 2239 | return 0; |
| 2240 | } |
| 2241 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 2242 | static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = { |
Ming Lin | 1a353d8 | 2016-06-13 16:45:24 +0200 | [diff] [blame] | 2243 | .name = "pcie", |
Sagi Grimberg | e439bb1 | 2016-02-10 10:03:29 -0800 | [diff] [blame] | 2244 | .module = THIS_MODULE, |
Christoph Hellwig | c81bfba | 2017-05-20 15:14:45 +0200 | [diff] [blame] | 2245 | .flags = NVME_F_METADATA_SUPPORTED, |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 2246 | .reg_read32 = nvme_pci_reg_read32, |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 2247 | .reg_write32 = nvme_pci_reg_write32, |
Christoph Hellwig | 7fd8930 | 2015-11-28 15:37:52 +0100 | [diff] [blame] | 2248 | .reg_read64 = nvme_pci_reg_read64, |
Christoph Hellwig | 1673f1f | 2015-11-26 10:54:19 +0100 | [diff] [blame] | 2249 | .free_ctrl = nvme_pci_free_ctrl, |
Christoph Hellwig | f866fc42 | 2016-04-26 13:52:00 +0200 | [diff] [blame] | 2250 | .submit_async_event = nvme_pci_submit_async_event, |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 2251 | }; |
Keith Busch | 4cc0652 | 2015-06-05 10:30:08 -0600 | [diff] [blame] | 2252 | |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2253 | static int nvme_dev_map(struct nvme_dev *dev) |
| 2254 | { |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2255 | struct pci_dev *pdev = to_pci_dev(dev->dev); |
| 2256 | |
Johannes Thumshirn | a1f447b | 2016-06-07 09:44:02 +0200 | [diff] [blame] | 2257 | if (pci_request_mem_regions(pdev, "nvme")) |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2258 | return -ENODEV; |
| 2259 | |
Xu Yu | 97f6ef6 | 2017-05-24 16:39:55 +0800 | [diff] [blame] | 2260 | if (nvme_remap_bar(dev, NVME_REG_DBS + 4096)) |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2261 | goto release; |
| 2262 | |
Max Gurtovoy | 9fa196e | 2016-12-19 16:18:24 +0200 | [diff] [blame] | 2263 | return 0; |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2264 | release: |
Max Gurtovoy | 9fa196e | 2016-12-19 16:18:24 +0200 | [diff] [blame] | 2265 | pci_release_mem_regions(pdev); |
| 2266 | return -ENODEV; |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2267 | } |
| 2268 | |
Andy Lutomirski | ff5350a | 2017-04-20 13:37:55 -0700 | [diff] [blame] | 2269 | static unsigned long check_dell_samsung_bug(struct pci_dev *pdev) |
| 2270 | { |
| 2271 | if (pdev->vendor == 0x144d && pdev->device == 0xa802) { |
| 2272 | /* |
| 2273 | * Several Samsung devices seem to drop off the PCIe bus |
| 2274 | * randomly when APST is on and uses the deepest sleep state. |
| 2275 | * This has been observed on a Samsung "SM951 NVMe SAMSUNG |
| 2276 | * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD |
| 2277 | * 950 PRO 256GB", but it seems to be restricted to two Dell |
| 2278 | * laptops. |
| 2279 | */ |
| 2280 | if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") && |
| 2281 | (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") || |
| 2282 | dmi_match(DMI_PRODUCT_NAME, "Precision 5510"))) |
| 2283 | return NVME_QUIRK_NO_DEEPEST_PS; |
| 2284 | } |
| 2285 | |
| 2286 | return 0; |
| 2287 | } |
| 2288 | |
Greg Kroah-Hartman | 8d85fce | 2012-12-21 15:13:49 -0800 | [diff] [blame] | 2289 | static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2290 | { |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 2291 | int node, result = -ENOMEM; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2292 | struct nvme_dev *dev; |
Andy Lutomirski | ff5350a | 2017-04-20 13:37:55 -0700 | [diff] [blame] | 2293 | unsigned long quirks = id->driver_data; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2294 | |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 2295 | node = dev_to_node(&pdev->dev); |
| 2296 | if (node == NUMA_NO_NODE) |
Masayoshi Mizuma | 2fa8435 | 2016-06-20 09:33:17 +0900 | [diff] [blame] | 2297 | set_dev_node(&pdev->dev, first_memory_node); |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 2298 | |
| 2299 | dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2300 | if (!dev) |
| 2301 | return -ENOMEM; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 2302 | dev->queues = kzalloc_node((num_possible_cpus() + 1) * sizeof(void *), |
| 2303 | GFP_KERNEL, node); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2304 | if (!dev->queues) |
| 2305 | goto free; |
| 2306 | |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 2307 | dev->dev = get_device(&pdev->dev); |
Keith Busch | 9a6b945 | 2013-12-10 13:10:36 -0700 | [diff] [blame] | 2308 | pci_set_drvdata(pdev, dev); |
Keith Busch | b3fffde | 2015-02-03 11:21:42 -0700 | [diff] [blame] | 2309 | |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2310 | result = nvme_dev_map(dev); |
| 2311 | if (result) |
Christophe JAILLET | b00c9b7 | 2017-07-16 10:39:03 +0200 | [diff] [blame] | 2312 | goto put_pci; |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2313 | |
Christoph Hellwig | d86c4d8 | 2017-06-15 15:41:08 +0200 | [diff] [blame] | 2314 | INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work); |
Christoph Hellwig | 5c8809e | 2015-11-26 12:35:49 +0100 | [diff] [blame] | 2315 | INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work); |
Keith Busch | 77bf25e | 2015-11-26 12:21:29 +0100 | [diff] [blame] | 2316 | mutex_init(&dev->shutdown_lock); |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 2317 | init_completion(&dev->ioq_wait); |
Christoph Hellwig | f3ca80f | 2015-11-28 15:40:19 +0100 | [diff] [blame] | 2318 | |
| 2319 | result = nvme_setup_prp_pools(dev); |
| 2320 | if (result) |
Christophe JAILLET | b00c9b7 | 2017-07-16 10:39:03 +0200 | [diff] [blame] | 2321 | goto unmap; |
Christoph Hellwig | f3ca80f | 2015-11-28 15:40:19 +0100 | [diff] [blame] | 2322 | |
Andy Lutomirski | ff5350a | 2017-04-20 13:37:55 -0700 | [diff] [blame] | 2323 | quirks |= check_dell_samsung_bug(pdev); |
| 2324 | |
Christoph Hellwig | f3ca80f | 2015-11-28 15:40:19 +0100 | [diff] [blame] | 2325 | result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops, |
Andy Lutomirski | ff5350a | 2017-04-20 13:37:55 -0700 | [diff] [blame] | 2326 | quirks); |
Christoph Hellwig | f3ca80f | 2015-11-28 15:40:19 +0100 | [diff] [blame] | 2327 | if (result) |
| 2328 | goto release_pools; |
| 2329 | |
Rakesh Pandit | 82b057c | 2017-06-05 14:43:11 +0300 | [diff] [blame] | 2330 | nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_RESETTING); |
Sagi Grimberg | 1b3c47c | 2016-02-10 08:51:15 -0700 | [diff] [blame] | 2331 | dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev)); |
| 2332 | |
Christoph Hellwig | d86c4d8 | 2017-06-15 15:41:08 +0200 | [diff] [blame] | 2333 | queue_work(nvme_wq, &dev->ctrl.reset_work); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2334 | return 0; |
| 2335 | |
Keith Busch | 0877cb0 | 2013-07-15 15:02:19 -0600 | [diff] [blame] | 2336 | release_pools: |
Matthew Wilcox | 091b609 | 2011-02-10 09:56:01 -0500 | [diff] [blame] | 2337 | nvme_release_prp_pools(dev); |
Christophe JAILLET | b00c9b7 | 2017-07-16 10:39:03 +0200 | [diff] [blame] | 2338 | unmap: |
| 2339 | nvme_dev_unmap(dev); |
Keith Busch | a96d4f5 | 2014-08-19 19:15:59 -0600 | [diff] [blame] | 2340 | put_pci: |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 2341 | put_device(dev->dev); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2342 | free: |
| 2343 | kfree(dev->queues); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2344 | kfree(dev); |
| 2345 | return result; |
| 2346 | } |
| 2347 | |
Christoph Hellwig | 775755e | 2017-06-01 13:10:38 +0200 | [diff] [blame] | 2348 | static void nvme_reset_prepare(struct pci_dev *pdev) |
Keith Busch | f0d54a5 | 2014-05-02 10:40:43 -0600 | [diff] [blame] | 2349 | { |
Keith Busch | a673947 | 2014-06-23 16:03:21 -0600 | [diff] [blame] | 2350 | struct nvme_dev *dev = pci_get_drvdata(pdev); |
Linus Torvalds | f263fbb | 2017-07-08 15:51:57 -0700 | [diff] [blame] | 2351 | nvme_dev_disable(dev, false); |
Christoph Hellwig | 775755e | 2017-06-01 13:10:38 +0200 | [diff] [blame] | 2352 | } |
Keith Busch | f0d54a5 | 2014-05-02 10:40:43 -0600 | [diff] [blame] | 2353 | |
Christoph Hellwig | 775755e | 2017-06-01 13:10:38 +0200 | [diff] [blame] | 2354 | static void nvme_reset_done(struct pci_dev *pdev) |
| 2355 | { |
Linus Torvalds | f263fbb | 2017-07-08 15:51:57 -0700 | [diff] [blame] | 2356 | struct nvme_dev *dev = pci_get_drvdata(pdev); |
| 2357 | nvme_reset_ctrl(&dev->ctrl); |
Keith Busch | f0d54a5 | 2014-05-02 10:40:43 -0600 | [diff] [blame] | 2358 | } |
| 2359 | |
Keith Busch | 09ece14 | 2014-01-27 11:29:40 -0500 | [diff] [blame] | 2360 | static void nvme_shutdown(struct pci_dev *pdev) |
| 2361 | { |
| 2362 | struct nvme_dev *dev = pci_get_drvdata(pdev); |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 2363 | nvme_dev_disable(dev, true); |
Keith Busch | 09ece14 | 2014-01-27 11:29:40 -0500 | [diff] [blame] | 2364 | } |
| 2365 | |
Keith Busch | f58944e | 2016-02-24 09:15:55 -0700 | [diff] [blame] | 2366 | /* |
| 2367 | * The driver's remove may be called on a device in a partially initialized |
| 2368 | * state. This function must not have any dependencies on the device state in |
| 2369 | * order to proceed. |
| 2370 | */ |
Greg Kroah-Hartman | 8d85fce | 2012-12-21 15:13:49 -0800 | [diff] [blame] | 2371 | static void nvme_remove(struct pci_dev *pdev) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2372 | { |
| 2373 | struct nvme_dev *dev = pci_get_drvdata(pdev); |
Keith Busch | 9a6b945 | 2013-12-10 13:10:36 -0700 | [diff] [blame] | 2374 | |
Christoph Hellwig | bb8d261 | 2016-04-26 13:51:57 +0200 | [diff] [blame] | 2375 | nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING); |
| 2376 | |
Christoph Hellwig | d86c4d8 | 2017-06-15 15:41:08 +0200 | [diff] [blame] | 2377 | cancel_work_sync(&dev->ctrl.reset_work); |
Keith Busch | 9a6b945 | 2013-12-10 13:10:36 -0700 | [diff] [blame] | 2378 | pci_set_drvdata(pdev, NULL); |
Keith Busch | 0ff9d4e | 2016-05-12 08:37:14 -0600 | [diff] [blame] | 2379 | |
Keith Busch | 6db28ed | 2017-02-10 18:15:49 -0500 | [diff] [blame] | 2380 | if (!pci_device_is_present(pdev)) { |
Keith Busch | 0ff9d4e | 2016-05-12 08:37:14 -0600 | [diff] [blame] | 2381 | nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD); |
Keith Busch | 6db28ed | 2017-02-10 18:15:49 -0500 | [diff] [blame] | 2382 | nvme_dev_disable(dev, false); |
| 2383 | } |
Keith Busch | 0ff9d4e | 2016-05-12 08:37:14 -0600 | [diff] [blame] | 2384 | |
Christoph Hellwig | d86c4d8 | 2017-06-15 15:41:08 +0200 | [diff] [blame] | 2385 | flush_work(&dev->ctrl.reset_work); |
Sagi Grimberg | d09f2b4 | 2017-07-02 10:56:43 +0300 | [diff] [blame] | 2386 | nvme_stop_ctrl(&dev->ctrl); |
| 2387 | nvme_remove_namespaces(&dev->ctrl); |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 2388 | nvme_dev_disable(dev, true); |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 2389 | nvme_free_host_mem(dev); |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 2390 | nvme_dev_remove_admin(dev); |
| 2391 | nvme_free_queues(dev, 0); |
Sagi Grimberg | d09f2b4 | 2017-07-02 10:56:43 +0300 | [diff] [blame] | 2392 | nvme_uninit_ctrl(&dev->ctrl); |
Keith Busch | 9a6b945 | 2013-12-10 13:10:36 -0700 | [diff] [blame] | 2393 | nvme_release_prp_pools(dev); |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2394 | nvme_dev_unmap(dev); |
Christoph Hellwig | 1673f1f | 2015-11-26 10:54:19 +0100 | [diff] [blame] | 2395 | nvme_put_ctrl(&dev->ctrl); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2396 | } |
| 2397 | |
Keith Busch | 13880f5 | 2016-06-20 09:41:06 -0600 | [diff] [blame] | 2398 | static int nvme_pci_sriov_configure(struct pci_dev *pdev, int numvfs) |
| 2399 | { |
| 2400 | int ret = 0; |
| 2401 | |
| 2402 | if (numvfs == 0) { |
| 2403 | if (pci_vfs_assigned(pdev)) { |
| 2404 | dev_warn(&pdev->dev, |
| 2405 | "Cannot disable SR-IOV VFs while assigned\n"); |
| 2406 | return -EPERM; |
| 2407 | } |
| 2408 | pci_disable_sriov(pdev); |
| 2409 | return 0; |
| 2410 | } |
| 2411 | |
| 2412 | ret = pci_enable_sriov(pdev, numvfs); |
| 2413 | return ret ? ret : numvfs; |
| 2414 | } |
| 2415 | |
Jingoo Han | 671a601 | 2014-02-13 11:19:14 +0900 | [diff] [blame] | 2416 | #ifdef CONFIG_PM_SLEEP |
Keith Busch | cd63894 | 2013-07-15 15:02:23 -0600 | [diff] [blame] | 2417 | static int nvme_suspend(struct device *dev) |
| 2418 | { |
| 2419 | struct pci_dev *pdev = to_pci_dev(dev); |
| 2420 | struct nvme_dev *ndev = pci_get_drvdata(pdev); |
| 2421 | |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 2422 | nvme_dev_disable(ndev, true); |
Keith Busch | cd63894 | 2013-07-15 15:02:23 -0600 | [diff] [blame] | 2423 | return 0; |
| 2424 | } |
| 2425 | |
| 2426 | static int nvme_resume(struct device *dev) |
| 2427 | { |
| 2428 | struct pci_dev *pdev = to_pci_dev(dev); |
| 2429 | struct nvme_dev *ndev = pci_get_drvdata(pdev); |
Keith Busch | cd63894 | 2013-07-15 15:02:23 -0600 | [diff] [blame] | 2430 | |
Christoph Hellwig | d86c4d8 | 2017-06-15 15:41:08 +0200 | [diff] [blame] | 2431 | nvme_reset_ctrl(&ndev->ctrl); |
Keith Busch | 9a6b945 | 2013-12-10 13:10:36 -0700 | [diff] [blame] | 2432 | return 0; |
Keith Busch | cd63894 | 2013-07-15 15:02:23 -0600 | [diff] [blame] | 2433 | } |
Jingoo Han | 671a601 | 2014-02-13 11:19:14 +0900 | [diff] [blame] | 2434 | #endif |
Keith Busch | cd63894 | 2013-07-15 15:02:23 -0600 | [diff] [blame] | 2435 | |
| 2436 | static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2437 | |
Keith Busch | a0a3408 | 2015-12-07 15:30:31 -0700 | [diff] [blame] | 2438 | static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev, |
| 2439 | pci_channel_state_t state) |
| 2440 | { |
| 2441 | struct nvme_dev *dev = pci_get_drvdata(pdev); |
| 2442 | |
| 2443 | /* |
| 2444 | * A frozen channel requires a reset. When detected, this method will |
| 2445 | * shutdown the controller to quiesce. The controller will be restarted |
| 2446 | * after the slot reset through driver's slot_reset callback. |
| 2447 | */ |
Keith Busch | a0a3408 | 2015-12-07 15:30:31 -0700 | [diff] [blame] | 2448 | switch (state) { |
| 2449 | case pci_channel_io_normal: |
| 2450 | return PCI_ERS_RESULT_CAN_RECOVER; |
| 2451 | case pci_channel_io_frozen: |
Keith Busch | d011fb3 | 2016-04-04 15:07:41 -0600 | [diff] [blame] | 2452 | dev_warn(dev->ctrl.device, |
| 2453 | "frozen state error detected, reset controller\n"); |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 2454 | nvme_dev_disable(dev, false); |
Keith Busch | a0a3408 | 2015-12-07 15:30:31 -0700 | [diff] [blame] | 2455 | return PCI_ERS_RESULT_NEED_RESET; |
| 2456 | case pci_channel_io_perm_failure: |
Keith Busch | d011fb3 | 2016-04-04 15:07:41 -0600 | [diff] [blame] | 2457 | dev_warn(dev->ctrl.device, |
| 2458 | "failure state error detected, request disconnect\n"); |
Keith Busch | a0a3408 | 2015-12-07 15:30:31 -0700 | [diff] [blame] | 2459 | return PCI_ERS_RESULT_DISCONNECT; |
| 2460 | } |
| 2461 | return PCI_ERS_RESULT_NEED_RESET; |
| 2462 | } |
| 2463 | |
| 2464 | static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev) |
| 2465 | { |
| 2466 | struct nvme_dev *dev = pci_get_drvdata(pdev); |
| 2467 | |
Sagi Grimberg | 1b3c47c | 2016-02-10 08:51:15 -0700 | [diff] [blame] | 2468 | dev_info(dev->ctrl.device, "restart after slot reset\n"); |
Keith Busch | a0a3408 | 2015-12-07 15:30:31 -0700 | [diff] [blame] | 2469 | pci_restore_state(pdev); |
Christoph Hellwig | d86c4d8 | 2017-06-15 15:41:08 +0200 | [diff] [blame] | 2470 | nvme_reset_ctrl(&dev->ctrl); |
Keith Busch | a0a3408 | 2015-12-07 15:30:31 -0700 | [diff] [blame] | 2471 | return PCI_ERS_RESULT_RECOVERED; |
| 2472 | } |
| 2473 | |
| 2474 | static void nvme_error_resume(struct pci_dev *pdev) |
| 2475 | { |
| 2476 | pci_cleanup_aer_uncorrect_error_status(pdev); |
| 2477 | } |
| 2478 | |
Stephen Hemminger | 1d35203 | 2012-09-07 09:33:17 -0700 | [diff] [blame] | 2479 | static const struct pci_error_handlers nvme_err_handler = { |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2480 | .error_detected = nvme_error_detected, |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2481 | .slot_reset = nvme_slot_reset, |
| 2482 | .resume = nvme_error_resume, |
Christoph Hellwig | 775755e | 2017-06-01 13:10:38 +0200 | [diff] [blame] | 2483 | .reset_prepare = nvme_reset_prepare, |
| 2484 | .reset_done = nvme_reset_done, |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2485 | }; |
| 2486 | |
Matthew Wilcox | 6eb0d69 | 2014-03-24 10:11:22 -0400 | [diff] [blame] | 2487 | static const struct pci_device_id nvme_id_table[] = { |
Christoph Hellwig | 106198e | 2015-11-26 10:07:41 +0100 | [diff] [blame] | 2488 | { PCI_VDEVICE(INTEL, 0x0953), |
Keith Busch | 08095e7 | 2016-03-04 13:15:17 -0700 | [diff] [blame] | 2489 | .driver_data = NVME_QUIRK_STRIPE_SIZE | |
Christoph Hellwig | e850fd1 | 2017-04-05 19:21:13 +0200 | [diff] [blame] | 2490 | NVME_QUIRK_DEALLOCATE_ZEROES, }, |
Keith Busch | 99466e7 | 2016-05-02 15:14:24 -0600 | [diff] [blame] | 2491 | { PCI_VDEVICE(INTEL, 0x0a53), |
| 2492 | .driver_data = NVME_QUIRK_STRIPE_SIZE | |
Christoph Hellwig | e850fd1 | 2017-04-05 19:21:13 +0200 | [diff] [blame] | 2493 | NVME_QUIRK_DEALLOCATE_ZEROES, }, |
Keith Busch | 99466e7 | 2016-05-02 15:14:24 -0600 | [diff] [blame] | 2494 | { PCI_VDEVICE(INTEL, 0x0a54), |
| 2495 | .driver_data = NVME_QUIRK_STRIPE_SIZE | |
Christoph Hellwig | e850fd1 | 2017-04-05 19:21:13 +0200 | [diff] [blame] | 2496 | NVME_QUIRK_DEALLOCATE_ZEROES, }, |
David Wayne Fugate | f99cb7af | 2017-07-10 12:39:59 -0600 | [diff] [blame] | 2497 | { PCI_VDEVICE(INTEL, 0x0a55), |
| 2498 | .driver_data = NVME_QUIRK_STRIPE_SIZE | |
| 2499 | NVME_QUIRK_DEALLOCATE_ZEROES, }, |
Andy Lutomirski | 50af47d | 2017-05-24 15:06:31 -0700 | [diff] [blame] | 2500 | { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */ |
| 2501 | .driver_data = NVME_QUIRK_NO_DEEPEST_PS }, |
Keith Busch | 540c801 | 2015-10-22 15:45:06 -0600 | [diff] [blame] | 2502 | { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */ |
| 2503 | .driver_data = NVME_QUIRK_IDENTIFY_CNS, }, |
Guilherme G. Piccoli | 54adc01 | 2016-06-14 18:22:41 -0300 | [diff] [blame] | 2504 | { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */ |
| 2505 | .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, }, |
Wenbo Wang | 015282c | 2016-09-08 12:12:11 -0400 | [diff] [blame] | 2506 | { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */ |
| 2507 | .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, }, |
Martin K. Petersen | d554b5e | 2017-06-27 22:27:57 -0400 | [diff] [blame] | 2508 | { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */ |
| 2509 | .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, }, |
| 2510 | { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */ |
| 2511 | .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, }, |
Christoph Hellwig | 608cc4b | 2017-09-06 11:45:24 +0200 | [diff] [blame] | 2512 | { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */ |
| 2513 | .driver_data = NVME_QUIRK_LIGHTNVM, }, |
| 2514 | { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */ |
| 2515 | .driver_data = NVME_QUIRK_LIGHTNVM, }, |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2516 | { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) }, |
Stephan Günther | c74dc78 | 2015-11-04 00:49:45 +0100 | [diff] [blame] | 2517 | { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) }, |
Daniel Roschka | 124298b | 2017-02-22 15:17:29 -0700 | [diff] [blame] | 2518 | { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) }, |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2519 | { 0, } |
| 2520 | }; |
| 2521 | MODULE_DEVICE_TABLE(pci, nvme_id_table); |
| 2522 | |
| 2523 | static struct pci_driver nvme_driver = { |
| 2524 | .name = "nvme", |
| 2525 | .id_table = nvme_id_table, |
| 2526 | .probe = nvme_probe, |
Greg Kroah-Hartman | 8d85fce | 2012-12-21 15:13:49 -0800 | [diff] [blame] | 2527 | .remove = nvme_remove, |
Keith Busch | 09ece14 | 2014-01-27 11:29:40 -0500 | [diff] [blame] | 2528 | .shutdown = nvme_shutdown, |
Keith Busch | cd63894 | 2013-07-15 15:02:23 -0600 | [diff] [blame] | 2529 | .driver = { |
| 2530 | .pm = &nvme_dev_pm_ops, |
| 2531 | }, |
Keith Busch | 13880f5 | 2016-06-20 09:41:06 -0600 | [diff] [blame] | 2532 | .sriov_configure = nvme_pci_sriov_configure, |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2533 | .err_handler = &nvme_err_handler, |
| 2534 | }; |
| 2535 | |
| 2536 | static int __init nvme_init(void) |
| 2537 | { |
Sagi Grimberg | 9a6327d | 2017-06-07 20:31:55 +0200 | [diff] [blame] | 2538 | return pci_register_driver(&nvme_driver); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2539 | } |
| 2540 | |
| 2541 | static void __exit nvme_exit(void) |
| 2542 | { |
| 2543 | pci_unregister_driver(&nvme_driver); |
Matthew Wilcox | 21bd78b | 2014-05-09 22:42:26 -0400 | [diff] [blame] | 2544 | _nvme_check_size(); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2545 | } |
| 2546 | |
| 2547 | MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>"); |
| 2548 | MODULE_LICENSE("GPL"); |
Keith Busch | c78b4713 | 2014-11-21 15:16:32 -0700 | [diff] [blame] | 2549 | MODULE_VERSION("1.0"); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2550 | module_init(nvme_init); |
| 2551 | module_exit(nvme_exit); |