blob: 82e23c867e426c737288ad7b9f17fb20154e72e5 [file] [log] [blame]
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001/*
2 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013 */
14
Keith Buscha0a34082015-12-07 15:30:31 -070015#include <linux/aer.h>
Matthew Wilcox8de05532011-05-12 13:50:28 -040016#include <linux/bitops.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050017#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070018#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020019#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070020#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050021#include <linux/init.h>
22#include <linux/interrupt.h>
23#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050024#include <linux/mm.h>
25#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010026#include <linux/mutex.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050027#include <linux/pci.h>
Matthew Wilcoxbe7b6272011-02-06 07:53:23 -050028#include <linux/poison.h>
Keith Busche1e5e562015-02-19 13:39:03 -070029#include <linux/t10-pi.h>
Christoph Hellwig2d55cd52016-02-29 15:59:46 +010030#include <linux/timer.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050031#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080032#include <linux/io-64-nonatomic-lo-hi.h>
Keith Busch1d277a62015-10-15 14:10:52 +020033#include <asm/unaligned.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070034#include <linux/sed-opal.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090035
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020036#include "nvme.h"
37
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050038#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
39#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070040
Christoph Hellwigadf68f22015-11-28 15:42:28 +010041/*
42 * We handle AEN commands ourselves and don't even let the
43 * block layer know about them.
44 */
Christoph Hellwigf866fc422016-04-26 13:52:00 +020045#define NVME_AQ_BLKMQ_DEPTH (NVME_AQ_DEPTH - NVME_NR_AERS)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050046
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050047static int use_threaded_interrupts;
48module_param(use_threaded_interrupts, int, 0);
49
Jon Derrick8ffaadf2015-07-20 10:14:09 -060050static bool use_cmb_sqes = true;
51module_param(use_cmb_sqes, bool, 0644);
52MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
53
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020054static unsigned int max_host_mem_size_mb = 128;
55module_param(max_host_mem_size_mb, uint, 0444);
56MODULE_PARM_DESC(max_host_mem_size_mb,
57 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050058
weiping zhangb27c1e62017-07-10 16:46:59 +080059static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
60static const struct kernel_param_ops io_queue_depth_ops = {
61 .set = io_queue_depth_set,
62 .get = param_get_int,
63};
64
65static int io_queue_depth = 1024;
66module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
67MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
68
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010069struct nvme_dev;
70struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -070071
Jens Axboea0fa9642015-11-03 20:37:26 -070072static void nvme_process_cq(struct nvme_queue *nvmeq);
Keith Buscha5cdb682016-01-12 14:41:18 -070073static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Buschd4b4ff82013-12-10 13:10:37 -070074
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050075/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010076 * Represents an NVM Express device. Each nvme_dev is a PCI function.
77 */
78struct nvme_dev {
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010079 struct nvme_queue **queues;
80 struct blk_mq_tag_set tagset;
81 struct blk_mq_tag_set admin_tagset;
82 u32 __iomem *dbs;
83 struct device *dev;
84 struct dma_pool *prp_page_pool;
85 struct dma_pool *prp_small_pool;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010086 unsigned online_queues;
87 unsigned max_qid;
88 int q_depth;
89 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010090 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +080091 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +010092 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +010093 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010094 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010095 void __iomem *cmb;
96 dma_addr_t cmb_dma_addr;
97 u64 cmb_size;
98 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -060099 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100100 struct nvme_ctrl ctrl;
Keith Buschdb3cbff2016-01-12 14:41:17 -0700101 struct completion ioq_wait;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200102
103 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -0300104 u32 *dbbuf_dbs;
105 dma_addr_t dbbuf_dbs_dma_addr;
106 u32 *dbbuf_eis;
107 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200108
109 /* host memory buffer support: */
110 u64 host_mem_size;
111 u32 nr_host_mem_descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +0200112 dma_addr_t host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200113 struct nvme_host_mem_buf_desc *host_mem_descs;
114 void **host_mem_desc_bufs;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500115};
116
weiping zhangb27c1e62017-07-10 16:46:59 +0800117static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
118{
119 int n = 0, ret;
120
121 ret = kstrtoint(val, 10, &n);
122 if (ret != 0 || n < 2)
123 return -EINVAL;
124
125 return param_set_int(val, kp);
126}
127
Helen Koikef9f38e32017-04-10 12:51:07 -0300128static inline unsigned int sq_idx(unsigned int qid, u32 stride)
129{
130 return qid * 2 * stride;
131}
132
133static inline unsigned int cq_idx(unsigned int qid, u32 stride)
134{
135 return (qid * 2 + 1) * stride;
136}
137
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100138static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
139{
140 return container_of(ctrl, struct nvme_dev, ctrl);
141}
142
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500143/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500144 * An NVM Express queue. Each device has at least two (one for admin
145 * commands and one for I/O commands).
146 */
147struct nvme_queue {
148 struct device *q_dmadev;
Matthew Wilcox091b6092011-02-10 09:56:01 -0500149 struct nvme_dev *dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500150 spinlock_t q_lock;
151 struct nvme_command *sq_cmds;
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600152 struct nvme_command __iomem *sq_cmds_io;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500153 volatile struct nvme_completion *cqes;
Keith Busch42483222015-06-01 09:29:54 -0600154 struct blk_mq_tags **tags;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500155 dma_addr_t sq_dma_addr;
156 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500157 u32 __iomem *q_db;
158 u16 q_depth;
Jens Axboe6222d172015-01-15 15:19:10 -0700159 s16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500160 u16 sq_tail;
161 u16 cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700162 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400163 u8 cq_phase;
164 u8 cqe_seen;
Helen Koikef9f38e32017-04-10 12:51:07 -0300165 u32 *dbbuf_sq_db;
166 u32 *dbbuf_cq_db;
167 u32 *dbbuf_sq_ei;
168 u32 *dbbuf_cq_ei;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500169};
170
171/*
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200172 * The nvme_iod describes the data in an I/O, including the list of PRP
173 * entries. You can't see it in this data structure because C doesn't let
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100174 * me express that. Use nvme_init_iod to ensure there's enough space
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200175 * allocated to store the PRP list.
176 */
177struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800178 struct nvme_request req;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100179 struct nvme_queue *nvmeq;
180 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200181 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200182 int nents; /* Used in scatterlist */
183 int length; /* Of data, in bytes */
184 dma_addr_t first_dma;
Christoph Hellwigbf684052015-10-26 17:12:51 +0900185 struct scatterlist meta_sg; /* metadata requires single contiguous buffer */
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100186 struct scatterlist *sg;
187 struct scatterlist inline_sg[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500188};
189
190/*
191 * Check we didin't inadvertently grow the command struct
192 */
193static inline void _nvme_check_size(void)
194{
195 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
196 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
197 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
198 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
199 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
Vishal Vermaf8ebf842013-03-27 07:13:41 -0400200 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
Keith Buschc30341d2013-12-10 13:10:38 -0700201 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500202 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
Johannes Thumshirn0add5e82017-06-07 11:45:29 +0200203 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != NVME_IDENTIFY_DATA_SIZE);
204 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != NVME_IDENTIFY_DATA_SIZE);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500205 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
Keith Busch6ecec742012-09-26 12:49:27 -0600206 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
Helen Koikef9f38e32017-04-10 12:51:07 -0300207 BUILD_BUG_ON(sizeof(struct nvme_dbbuf) != 64);
208}
209
210static inline unsigned int nvme_dbbuf_size(u32 stride)
211{
212 return ((num_possible_cpus() + 1) * 8 * stride);
213}
214
215static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
216{
217 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
218
219 if (dev->dbbuf_dbs)
220 return 0;
221
222 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
223 &dev->dbbuf_dbs_dma_addr,
224 GFP_KERNEL);
225 if (!dev->dbbuf_dbs)
226 return -ENOMEM;
227 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
228 &dev->dbbuf_eis_dma_addr,
229 GFP_KERNEL);
230 if (!dev->dbbuf_eis) {
231 dma_free_coherent(dev->dev, mem_size,
232 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
233 dev->dbbuf_dbs = NULL;
234 return -ENOMEM;
235 }
236
237 return 0;
238}
239
240static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
241{
242 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
243
244 if (dev->dbbuf_dbs) {
245 dma_free_coherent(dev->dev, mem_size,
246 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
247 dev->dbbuf_dbs = NULL;
248 }
249 if (dev->dbbuf_eis) {
250 dma_free_coherent(dev->dev, mem_size,
251 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
252 dev->dbbuf_eis = NULL;
253 }
254}
255
256static void nvme_dbbuf_init(struct nvme_dev *dev,
257 struct nvme_queue *nvmeq, int qid)
258{
259 if (!dev->dbbuf_dbs || !qid)
260 return;
261
262 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
263 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
264 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
265 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
266}
267
268static void nvme_dbbuf_set(struct nvme_dev *dev)
269{
270 struct nvme_command c;
271
272 if (!dev->dbbuf_dbs)
273 return;
274
275 memset(&c, 0, sizeof(c));
276 c.dbbuf.opcode = nvme_admin_dbbuf;
277 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
278 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
279
280 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200281 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300282 /* Free memory and continue on */
283 nvme_dbbuf_dma_free(dev);
284 }
285}
286
287static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
288{
289 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
290}
291
292/* Update dbbuf and return true if an MMIO is required */
293static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
294 volatile u32 *dbbuf_ei)
295{
296 if (dbbuf_db) {
297 u16 old_value;
298
299 /*
300 * Ensure that the queue is written before updating
301 * the doorbell in memory
302 */
303 wmb();
304
305 old_value = *dbbuf_db;
306 *dbbuf_db = value;
307
308 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
309 return false;
310 }
311
312 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500313}
314
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700315/*
316 * Max size of iod being embedded in the request payload
317 */
318#define NVME_INT_PAGES 2
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100319#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700320
321/*
322 * Will slightly overestimate the number of pages needed. This is OK
323 * as it only leads to a small amount of wasted memory for the lifetime of
324 * the I/O.
325 */
326static int nvme_npages(unsigned size, struct nvme_dev *dev)
327{
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100328 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
329 dev->ctrl.page_size);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700330 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
331}
332
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100333static unsigned int nvme_iod_alloc_size(struct nvme_dev *dev,
334 unsigned int size, unsigned int nseg)
335{
336 return sizeof(__le64 *) * nvme_npages(size, dev) +
337 sizeof(struct scatterlist) * nseg;
338}
339
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700340static unsigned int nvme_cmd_size(struct nvme_dev *dev)
341{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100342 return sizeof(struct nvme_iod) +
343 nvme_iod_alloc_size(dev, NVME_INT_BYTES(dev), NVME_INT_PAGES);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700344}
345
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700346static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
347 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500348{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700349 struct nvme_dev *dev = data;
350 struct nvme_queue *nvmeq = dev->queues[0];
351
Keith Busch42483222015-06-01 09:29:54 -0600352 WARN_ON(hctx_idx != 0);
353 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
354 WARN_ON(nvmeq->tags);
355
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700356 hctx->driver_data = nvmeq;
Keith Busch42483222015-06-01 09:29:54 -0600357 nvmeq->tags = &dev->admin_tagset.tags[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700358 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500359}
360
Keith Busch4af0e212015-06-08 10:08:13 -0600361static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
362{
363 struct nvme_queue *nvmeq = hctx->driver_data;
364
365 nvmeq->tags = NULL;
366}
367
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700368static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
369 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500370{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700371 struct nvme_dev *dev = data;
Keith Busch42483222015-06-01 09:29:54 -0600372 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500373
Keith Busch42483222015-06-01 09:29:54 -0600374 if (!nvmeq->tags)
375 nvmeq->tags = &dev->tagset.tags[hctx_idx];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500376
Keith Busch42483222015-06-01 09:29:54 -0600377 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700378 hctx->driver_data = nvmeq;
379 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500380}
381
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600382static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
383 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500384{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600385 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100386 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200387 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
388 struct nvme_queue *nvmeq = dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700389
390 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100391 iod->nvmeq = nvmeq;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700392 return 0;
393}
394
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200395static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
396{
397 struct nvme_dev *dev = set->driver_data;
398
399 return blk_mq_pci_map_queues(set, to_pci_dev(dev->dev));
400}
401
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500402/**
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100403 * __nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500404 * @nvmeq: The queue to use
405 * @cmd: The command to send
406 *
407 * Safe to use from interrupt context
408 */
Sunad Bhandarye3f879b2015-07-31 18:56:58 +0530409static void __nvme_submit_cmd(struct nvme_queue *nvmeq,
410 struct nvme_command *cmd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500411{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700412 u16 tail = nvmeq->sq_tail;
413
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600414 if (nvmeq->sq_cmds_io)
415 memcpy_toio(&nvmeq->sq_cmds_io[tail], cmd, sizeof(*cmd));
416 else
417 memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
418
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500419 if (++tail == nvmeq->q_depth)
420 tail = 0;
Helen Koikef9f38e32017-04-10 12:51:07 -0300421 if (nvme_dbbuf_update_and_check_event(tail, nvmeq->dbbuf_sq_db,
422 nvmeq->dbbuf_sq_ei))
423 writel(tail, nvmeq->q_db);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500424 nvmeq->sq_tail = tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500425}
426
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100427static __le64 **iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700428{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100429 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700430 return (__le64 **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700431}
432
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200433static blk_status_t nvme_init_iod(struct request *rq, struct nvme_dev *dev)
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500434{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100435 struct nvme_iod *iod = blk_mq_rq_to_pdu(rq);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700436 int nseg = blk_rq_nr_phys_segments(rq);
Christoph Hellwigb131c612017-01-13 12:29:12 +0100437 unsigned int size = blk_rq_payload_bytes(rq);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500438
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100439 if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) {
440 iod->sg = kmalloc(nvme_iod_alloc_size(dev, size, nseg), GFP_ATOMIC);
441 if (!iod->sg)
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200442 return BLK_STS_RESOURCE;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100443 } else {
444 iod->sg = iod->inline_sg;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700445 }
446
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100447 iod->aborted = 0;
448 iod->npages = -1;
449 iod->nents = 0;
450 iod->length = size;
Keith Buschf80ec962016-07-12 16:20:31 -0700451
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200452 return BLK_STS_OK;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700453}
454
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100455static void nvme_free_iod(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500456{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100457 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100458 const int last_prp = dev->ctrl.page_size / 8 - 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500459 int i;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100460 __le64 **list = iod_list(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500461 dma_addr_t prp_dma = iod->first_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500462
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500463 if (iod->npages == 0)
464 dma_pool_free(dev->prp_small_pool, list[0], prp_dma);
465 for (i = 0; i < iod->npages; i++) {
466 __le64 *prp_list = list[i];
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500467 dma_addr_t next_prp_dma = le64_to_cpu(prp_list[last_prp]);
Matthew Wilcox091b6092011-02-10 09:56:01 -0500468 dma_pool_free(dev->prp_page_pool, prp_list, prp_dma);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500469 prp_dma = next_prp_dma;
470 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700471
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100472 if (iod->sg != iod->inline_sg)
473 kfree(iod->sg);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600474}
475
Keith Busch52b68d72015-02-23 09:16:21 -0700476#ifdef CONFIG_BLK_DEV_INTEGRITY
Keith Busche1e5e562015-02-19 13:39:03 -0700477static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
478{
479 if (be32_to_cpu(pi->ref_tag) == v)
480 pi->ref_tag = cpu_to_be32(p);
481}
482
483static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
484{
485 if (be32_to_cpu(pi->ref_tag) == p)
486 pi->ref_tag = cpu_to_be32(v);
487}
488
489/**
490 * nvme_dif_remap - remaps ref tags to bip seed and physical lba
491 *
492 * The virtual start sector is the one that was originally submitted by the
493 * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical
494 * start sector may be different. Remap protection information to match the
495 * physical LBA on writes, and back to the original seed on reads.
496 *
497 * Type 0 and 3 do not have a ref tag, so no remapping required.
498 */
499static void nvme_dif_remap(struct request *req,
500 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
501{
502 struct nvme_ns *ns = req->rq_disk->private_data;
503 struct bio_integrity_payload *bip;
504 struct t10_pi_tuple *pi;
505 void *p, *pmap;
506 u32 i, nlb, ts, phys, virt;
507
508 if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3)
509 return;
510
511 bip = bio_integrity(req->bio);
512 if (!bip)
513 return;
514
515 pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset;
Keith Busche1e5e562015-02-19 13:39:03 -0700516
517 p = pmap;
518 virt = bip_get_seed(bip);
519 phys = nvme_block_nr(ns, blk_rq_pos(req));
520 nlb = (blk_rq_bytes(req) >> ns->lba_shift);
Dan Williamsac6fc482015-10-21 13:20:18 -0400521 ts = ns->disk->queue->integrity.tuple_size;
Keith Busche1e5e562015-02-19 13:39:03 -0700522
523 for (i = 0; i < nlb; i++, virt++, phys++) {
524 pi = (struct t10_pi_tuple *)p;
525 dif_swap(phys, virt, pi);
526 p += ts;
527 }
528 kunmap_atomic(pmap);
529}
Keith Busch52b68d72015-02-23 09:16:21 -0700530#else /* CONFIG_BLK_DEV_INTEGRITY */
531static void nvme_dif_remap(struct request *req,
532 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
533{
534}
535static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
536{
537}
538static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
539{
540}
Keith Busch52b68d72015-02-23 09:16:21 -0700541#endif
542
Keith Busch86eea282017-07-12 15:59:07 -0400543static blk_status_t nvme_setup_prps(struct nvme_dev *dev, struct request *req)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500544{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100545 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500546 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100547 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500548 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500549 int dma_len = sg_dma_len(sg);
550 u64 dma_addr = sg_dma_address(sg);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100551 u32 page_size = dev->ctrl.page_size;
Murali Iyerf137e0f2015-03-26 11:07:51 -0500552 int offset = dma_addr & (page_size - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500553 __le64 *prp_list;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100554 __le64 **list = iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500555 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500556 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500557
Keith Busch1d090622014-06-23 11:34:01 -0600558 length -= (page_size - offset);
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200559 if (length <= 0) {
560 iod->first_dma = 0;
Keith Busch86eea282017-07-12 15:59:07 -0400561 return BLK_STS_OK;
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200562 }
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500563
Keith Busch1d090622014-06-23 11:34:01 -0600564 dma_len -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500565 if (dma_len) {
Keith Busch1d090622014-06-23 11:34:01 -0600566 dma_addr += (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500567 } else {
568 sg = sg_next(sg);
569 dma_addr = sg_dma_address(sg);
570 dma_len = sg_dma_len(sg);
571 }
572
Keith Busch1d090622014-06-23 11:34:01 -0600573 if (length <= page_size) {
Keith Buschedd10d32014-04-03 16:45:23 -0600574 iod->first_dma = dma_addr;
Keith Busch86eea282017-07-12 15:59:07 -0400575 return BLK_STS_OK;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500576 }
577
Keith Busch1d090622014-06-23 11:34:01 -0600578 nprps = DIV_ROUND_UP(length, page_size);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500579 if (nprps <= (256 / 8)) {
580 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500581 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500582 } else {
583 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500584 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500585 }
586
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200587 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400588 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600589 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500590 iod->npages = -1;
Keith Busch86eea282017-07-12 15:59:07 -0400591 return BLK_STS_RESOURCE;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400592 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500593 list[0] = prp_list;
594 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500595 i = 0;
596 for (;;) {
Keith Busch1d090622014-06-23 11:34:01 -0600597 if (i == page_size >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500598 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200599 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500600 if (!prp_list)
Keith Busch86eea282017-07-12 15:59:07 -0400601 return BLK_STS_RESOURCE;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500602 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400603 prp_list[0] = old_prp_list[i - 1];
604 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
605 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500606 }
607 prp_list[i++] = cpu_to_le64(dma_addr);
Keith Busch1d090622014-06-23 11:34:01 -0600608 dma_len -= page_size;
609 dma_addr += page_size;
610 length -= page_size;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500611 if (length <= 0)
612 break;
613 if (dma_len > 0)
614 continue;
Keith Busch86eea282017-07-12 15:59:07 -0400615 if (unlikely(dma_len < 0))
616 goto bad_sgl;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500617 sg = sg_next(sg);
618 dma_addr = sg_dma_address(sg);
619 dma_len = sg_dma_len(sg);
620 }
621
Keith Busch86eea282017-07-12 15:59:07 -0400622 return BLK_STS_OK;
623
624 bad_sgl:
625 if (WARN_ONCE(1, "Invalid SGL for payload:%d nents:%d\n",
626 blk_rq_payload_bytes(req), iod->nents)) {
627 for_each_sg(iod->sg, sg, iod->nents, i) {
628 dma_addr_t phys = sg_phys(sg);
629 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
630 "dma_address:%pad dma_length:%d\n", i, &phys,
631 sg->offset, sg->length,
632 &sg_dma_address(sg),
633 sg_dma_len(sg));
634 }
635 }
636 return BLK_STS_IOERR;
637
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500638}
639
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200640static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100641 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200642{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100643 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200644 struct request_queue *q = req->q;
645 enum dma_data_direction dma_dir = rq_data_dir(req) ?
646 DMA_TO_DEVICE : DMA_FROM_DEVICE;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200647 blk_status_t ret = BLK_STS_IOERR;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200648
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700649 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200650 iod->nents = blk_rq_map_sg(q, req, iod->sg);
651 if (!iod->nents)
652 goto out;
653
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200654 ret = BLK_STS_RESOURCE;
Mauricio Faria de Oliveira2b6b5352016-10-11 13:54:20 -0700655 if (!dma_map_sg_attrs(dev->dev, iod->sg, iod->nents, dma_dir,
656 DMA_ATTR_NO_WARN))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200657 goto out;
658
Keith Busch86eea282017-07-12 15:59:07 -0400659 ret = nvme_setup_prps(dev, req);
660 if (ret != BLK_STS_OK)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200661 goto out_unmap;
662
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200663 ret = BLK_STS_IOERR;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200664 if (blk_integrity_rq(req)) {
665 if (blk_rq_count_integrity_sg(q, req->bio) != 1)
666 goto out_unmap;
667
Christoph Hellwigbf684052015-10-26 17:12:51 +0900668 sg_init_table(&iod->meta_sg, 1);
669 if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200670 goto out_unmap;
671
Keith Buschb5d8af52017-08-29 17:46:02 -0400672 if (req_op(req) == REQ_OP_WRITE)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200673 nvme_dif_remap(req, nvme_dif_prep);
674
Christoph Hellwigbf684052015-10-26 17:12:51 +0900675 if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200676 goto out_unmap;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200677 }
678
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200679 cmnd->rw.dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
680 cmnd->rw.dptr.prp2 = cpu_to_le64(iod->first_dma);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200681 if (blk_integrity_rq(req))
Christoph Hellwigbf684052015-10-26 17:12:51 +0900682 cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg));
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200683 return BLK_STS_OK;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200684
685out_unmap:
686 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
687out:
688 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200689}
690
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100691static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100692{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100693 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100694 enum dma_data_direction dma_dir = rq_data_dir(req) ?
695 DMA_TO_DEVICE : DMA_FROM_DEVICE;
696
697 if (iod->nents) {
698 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
699 if (blk_integrity_rq(req)) {
Keith Buschb5d8af52017-08-29 17:46:02 -0400700 if (req_op(req) == REQ_OP_READ)
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100701 nvme_dif_remap(req, nvme_dif_complete);
Christoph Hellwigbf684052015-10-26 17:12:51 +0900702 dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100703 }
704 }
705
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700706 nvme_cleanup_cmd(req);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100707 nvme_free_iod(dev, req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500708}
709
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700710/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200711 * NOTE: ns is NULL when called on the admin queue.
712 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200713static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700714 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600715{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700716 struct nvme_ns *ns = hctx->queue->queuedata;
717 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200718 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700719 struct request *req = bd->rq;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200720 struct nvme_command cmnd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200721 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700722
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700723 ret = nvme_setup_cmd(ns, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200724 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100725 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600726
Christoph Hellwigb131c612017-01-13 12:29:12 +0100727 ret = nvme_init_iod(req, dev);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200728 if (ret)
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700729 goto out_free_cmd;
Keith Buschedd10d32014-04-03 16:45:23 -0600730
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200731 if (blk_rq_nr_phys_segments(req)) {
Christoph Hellwigb131c612017-01-13 12:29:12 +0100732 ret = nvme_map_data(dev, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200733 if (ret)
734 goto out_cleanup_iod;
735 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700736
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100737 blk_mq_start_request(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200738
739 spin_lock_irq(&nvmeq->q_lock);
Keith Buschae1fba22016-02-11 13:05:42 -0700740 if (unlikely(nvmeq->cq_vector < 0)) {
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200741 ret = BLK_STS_IOERR;
Keith Buschae1fba22016-02-11 13:05:42 -0700742 spin_unlock_irq(&nvmeq->q_lock);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700743 goto out_cleanup_iod;
Keith Buschae1fba22016-02-11 13:05:42 -0700744 }
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200745 __nvme_submit_cmd(nvmeq, &cmnd);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700746 nvme_process_cq(nvmeq);
747 spin_unlock_irq(&nvmeq->q_lock);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200748 return BLK_STS_OK;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700749out_cleanup_iod:
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100750 nvme_free_iod(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700751out_free_cmd:
752 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200753 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500754}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500755
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200756static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100757{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100758 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100759
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200760 nvme_unmap_data(iod->nvmeq->dev, req);
761 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500762}
763
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100764/* We read the CQE phase first to check if the rest of the entry is valid */
765static inline bool nvme_cqe_valid(struct nvme_queue *nvmeq, u16 head,
766 u16 phase)
767{
768 return (le16_to_cpu(nvmeq->cqes[head].status) & 1) == phase;
769}
770
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300771static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500772{
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300773 u16 head = nvmeq->cq_head;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500774
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300775 if (likely(nvmeq->cq_vector >= 0)) {
Helen Koikef9f38e32017-04-10 12:51:07 -0300776 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
777 nvmeq->dbbuf_cq_ei))
778 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300779 }
780}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500781
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300782static inline void nvme_handle_cqe(struct nvme_queue *nvmeq,
783 struct nvme_completion *cqe)
784{
785 struct request *req;
786
787 if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
788 dev_warn(nvmeq->dev->ctrl.device,
789 "invalid id %d completed on queue %d\n",
790 cqe->command_id, le16_to_cpu(cqe->sq_id));
791 return;
792 }
793
794 /*
795 * AEN requests are special as they don't time out and can
796 * survive any kind of queue freeze and often don't respond to
797 * aborts. We don't even bother to allocate a struct request
798 * for them but rather special case them here.
799 */
800 if (unlikely(nvmeq->qid == 0 &&
801 cqe->command_id >= NVME_AQ_BLKMQ_DEPTH)) {
802 nvme_complete_async_event(&nvmeq->dev->ctrl,
803 cqe->status, &cqe->result);
804 return;
805 }
806
Keith Busche9d8a0f2017-08-17 16:45:06 -0400807 nvmeq->cqe_seen = 1;
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300808 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id);
809 nvme_end_request(req, cqe->status, cqe->result);
810}
811
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300812static inline bool nvme_read_cqe(struct nvme_queue *nvmeq,
813 struct nvme_completion *cqe)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500814{
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300815 if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase)) {
816 *cqe = nvmeq->cqes[nvmeq->cq_head];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500817
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300818 if (++nvmeq->cq_head == nvmeq->q_depth) {
819 nvmeq->cq_head = 0;
820 nvmeq->cq_phase = !nvmeq->cq_phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500821 }
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300822 return true;
823 }
824 return false;
Jens Axboea0fa9642015-11-03 20:37:26 -0700825}
826
827static void nvme_process_cq(struct nvme_queue *nvmeq)
828{
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300829 struct nvme_completion cqe;
830 int consumed = 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500831
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300832 while (nvme_read_cqe(nvmeq, &cqe)) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300833 nvme_handle_cqe(nvmeq, &cqe);
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300834 consumed++;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500835 }
836
Keith Busche9d8a0f2017-08-17 16:45:06 -0400837 if (consumed)
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300838 nvme_ring_cq_doorbell(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500839}
840
841static irqreturn_t nvme_irq(int irq, void *data)
842{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500843 irqreturn_t result;
844 struct nvme_queue *nvmeq = data;
845 spin_lock(&nvmeq->q_lock);
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400846 nvme_process_cq(nvmeq);
847 result = nvmeq->cqe_seen ? IRQ_HANDLED : IRQ_NONE;
848 nvmeq->cqe_seen = 0;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500849 spin_unlock(&nvmeq->q_lock);
850 return result;
851}
852
853static irqreturn_t nvme_irq_check(int irq, void *data)
854{
855 struct nvme_queue *nvmeq = data;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100856 if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase))
857 return IRQ_WAKE_THREAD;
858 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500859}
860
Keith Busch7776db12017-02-24 17:59:28 -0500861static int __nvme_poll(struct nvme_queue *nvmeq, unsigned int tag)
Jens Axboea0fa9642015-11-03 20:37:26 -0700862{
Sagi Grimberg442e19b2017-06-18 17:28:10 +0300863 struct nvme_completion cqe;
864 int found = 0, consumed = 0;
Jens Axboea0fa9642015-11-03 20:37:26 -0700865
Sagi Grimberg442e19b2017-06-18 17:28:10 +0300866 if (!nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase))
867 return 0;
Jens Axboea0fa9642015-11-03 20:37:26 -0700868
Sagi Grimberg442e19b2017-06-18 17:28:10 +0300869 spin_lock_irq(&nvmeq->q_lock);
870 while (nvme_read_cqe(nvmeq, &cqe)) {
871 nvme_handle_cqe(nvmeq, &cqe);
872 consumed++;
873
874 if (tag == cqe.command_id) {
875 found = 1;
876 break;
877 }
878 }
879
880 if (consumed)
881 nvme_ring_cq_doorbell(nvmeq);
882 spin_unlock_irq(&nvmeq->q_lock);
883
884 return found;
Jens Axboea0fa9642015-11-03 20:37:26 -0700885}
886
Keith Busch7776db12017-02-24 17:59:28 -0500887static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag)
888{
889 struct nvme_queue *nvmeq = hctx->driver_data;
890
891 return __nvme_poll(nvmeq, tag);
892}
893
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200894static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl, int aer_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500895{
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200896 struct nvme_dev *dev = to_nvme_dev(ctrl);
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100897 struct nvme_queue *nvmeq = dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700898 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700899
900 memset(&c, 0, sizeof(c));
901 c.common.opcode = nvme_admin_async_event;
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200902 c.common.command_id = NVME_AQ_BLKMQ_DEPTH + aer_idx;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700903
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100904 spin_lock_irq(&nvmeq->q_lock);
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200905 __nvme_submit_cmd(nvmeq, &c);
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100906 spin_unlock_irq(&nvmeq->q_lock);
Keith Busch4d115422013-12-10 13:10:40 -0700907}
908
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500909static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
910{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500911 struct nvme_command c;
912
913 memset(&c, 0, sizeof(c));
914 c.delete_queue.opcode = opcode;
915 c.delete_queue.qid = cpu_to_le16(id);
916
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100917 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500918}
919
920static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
921 struct nvme_queue *nvmeq)
922{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500923 struct nvme_command c;
924 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
925
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200926 /*
927 * Note: we (ab)use the fact the the prp fields survive if no data
928 * is attached to the request.
929 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500930 memset(&c, 0, sizeof(c));
931 c.create_cq.opcode = nvme_admin_create_cq;
932 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
933 c.create_cq.cqid = cpu_to_le16(qid);
934 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
935 c.create_cq.cq_flags = cpu_to_le16(flags);
936 c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
937
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100938 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500939}
940
941static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
942 struct nvme_queue *nvmeq)
943{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500944 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -0400945 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500946
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200947 /*
948 * Note: we (ab)use the fact the the prp fields survive if no data
949 * is attached to the request.
950 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500951 memset(&c, 0, sizeof(c));
952 c.create_sq.opcode = nvme_admin_create_sq;
953 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
954 c.create_sq.sqid = cpu_to_le16(qid);
955 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
956 c.create_sq.sq_flags = cpu_to_le16(flags);
957 c.create_sq.cqid = cpu_to_le16(qid);
958
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100959 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500960}
961
962static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
963{
964 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
965}
966
967static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
968{
969 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
970}
971
Christoph Hellwig2a842ac2017-06-03 09:38:04 +0200972static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -0400973{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100974 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
975 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -0400976
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200977 dev_warn(nvmeq->dev->ctrl.device,
978 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +0100979 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +0100980 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200981}
982
Keith Buschb2a0eb12017-06-07 20:32:50 +0200983static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
984{
985
986 /* If true, indicates loss of adapter communication, possibly by a
987 * NVMe Subsystem reset.
988 */
989 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
990
991 /* If there is a reset ongoing, we shouldn't reset again. */
992 if (dev->ctrl.state == NVME_CTRL_RESETTING)
993 return false;
994
995 /* We shouldn't reset unless the controller is on fatal error state
996 * _or_ if we lost the communication with it.
997 */
998 if (!(csts & NVME_CSTS_CFS) && !nssro)
999 return false;
1000
1001 /* If PCI error recovery process is happening, we cannot reset or
1002 * the recovery mechanism will surely fail.
1003 */
1004 if (pci_channel_offline(to_pci_dev(dev->dev)))
1005 return false;
1006
1007 return true;
1008}
1009
1010static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1011{
1012 /* Read a config register to help see what died. */
1013 u16 pci_status;
1014 int result;
1015
1016 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1017 &pci_status);
1018 if (result == PCIBIOS_SUCCESSFUL)
1019 dev_warn(dev->ctrl.device,
1020 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1021 csts, pci_status);
1022 else
1023 dev_warn(dev->ctrl.device,
1024 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1025 csts, result);
1026}
1027
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001028static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001029{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001030 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1031 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -07001032 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001033 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001034 struct nvme_command cmd;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001035 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1036
1037 /*
1038 * Reset immediately if the controller is failed
1039 */
1040 if (nvme_should_reset(dev, csts)) {
1041 nvme_warn_reset(dev, csts);
1042 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001043 nvme_reset_ctrl(&dev->ctrl);
Keith Buschb2a0eb12017-06-07 20:32:50 +02001044 return BLK_EH_HANDLED;
1045 }
Keith Buschc30341d2013-12-10 13:10:38 -07001046
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001047 /*
Keith Busch7776db12017-02-24 17:59:28 -05001048 * Did we miss an interrupt?
1049 */
1050 if (__nvme_poll(nvmeq, req->tag)) {
1051 dev_warn(dev->ctrl.device,
1052 "I/O %d QID %d timeout, completion polled\n",
1053 req->tag, nvmeq->qid);
1054 return BLK_EH_HANDLED;
1055 }
1056
1057 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001058 * Shutdown immediately if controller times out while starting. The
1059 * reset work will see the pci device disabled when it gets the forced
1060 * cancellation error. All outstanding requests are completed on
1061 * shutdown, so we return BLK_EH_HANDLED.
1062 */
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02001063 if (dev->ctrl.state == NVME_CTRL_RESETTING) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001064 dev_warn(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001065 "I/O %d QID %d timeout, disable controller\n",
1066 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001067 nvme_dev_disable(dev, false);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001068 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001069 return BLK_EH_HANDLED;
Keith Buschc30341d2013-12-10 13:10:38 -07001070 }
1071
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001072 /*
1073 * Shutdown the controller immediately and schedule a reset if the
1074 * command was already aborted once before and still hasn't been
1075 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001076 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001077 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001078 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001079 "I/O %d QID %d timeout, reset controller\n",
1080 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001081 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001082 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001083
Keith Busche1569a12015-11-26 12:11:07 +01001084 /*
1085 * Mark the request as handled, since the inline shutdown
1086 * forces all outstanding requests to complete.
1087 */
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001088 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Keith Busche1569a12015-11-26 12:11:07 +01001089 return BLK_EH_HANDLED;
Keith Buschc30341d2013-12-10 13:10:38 -07001090 }
Keith Buschc30341d2013-12-10 13:10:38 -07001091
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001092 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1093 atomic_inc(&dev->ctrl.abort_limit);
1094 return BLK_EH_RESET_TIMER;
1095 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001096 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001097
Keith Buschc30341d2013-12-10 13:10:38 -07001098 memset(&cmd, 0, sizeof(cmd));
1099 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001100 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001101 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001102
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001103 dev_warn(nvmeq->dev->ctrl.device,
1104 "I/O %d QID %d timeout, aborting\n",
1105 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001106
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001107 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001108 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001109 if (IS_ERR(abort_req)) {
1110 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001111 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001112 }
Keith Buschc30341d2013-12-10 13:10:38 -07001113
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001114 abort_req->timeout = ADMIN_TIMEOUT;
1115 abort_req->end_io_data = NULL;
1116 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001117
Keith Busch7a509a62015-01-07 18:55:53 -07001118 /*
1119 * The aborted req will be completed on receiving the abort req.
1120 * We enable the timer again. If hit twice, it'll cause a device reset,
1121 * as the device then is in a faulty state.
1122 */
Keith Busch07836e62015-02-19 10:34:48 -07001123 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001124}
1125
Keith Buschf435c282014-07-07 09:14:42 -06001126static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001127{
1128 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1129 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001130 if (nvmeq->sq_cmds)
1131 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001132 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
1133 kfree(nvmeq);
1134}
1135
Keith Buscha1a5ef92013-12-16 13:50:00 -05001136static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001137{
1138 int i;
1139
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001140 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001141 struct nvme_queue *nvmeq = dev->queues[i];
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001142 dev->ctrl.queue_count--;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001143 dev->queues[i] = NULL;
Keith Buschf435c282014-07-07 09:14:42 -06001144 nvme_free_queue(nvmeq);
kaoudis121c7ad2015-01-14 21:01:58 -07001145 }
Keith Busch22404272013-07-15 15:02:20 -06001146}
1147
Keith Busch4d115422013-12-10 13:10:40 -07001148/**
1149 * nvme_suspend_queue - put queue into suspended state
1150 * @nvmeq - queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001151 */
1152static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001153{
Keith Busch2b25d982014-12-22 12:59:04 -07001154 int vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001155
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001156 spin_lock_irq(&nvmeq->q_lock);
Keith Busch2b25d982014-12-22 12:59:04 -07001157 if (nvmeq->cq_vector == -1) {
1158 spin_unlock_irq(&nvmeq->q_lock);
1159 return 1;
1160 }
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001161 vector = nvmeq->cq_vector;
Keith Busch42f61422014-03-24 10:46:25 -06001162 nvmeq->dev->online_queues--;
Keith Busch2b25d982014-12-22 12:59:04 -07001163 nvmeq->cq_vector = -1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001164 spin_unlock_irq(&nvmeq->q_lock);
1165
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001166 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001167 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
Keith Busch6df3dbc2015-03-26 13:49:33 -06001168
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001169 pci_free_irq(to_pci_dev(nvmeq->dev->dev), vector, nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001170
Keith Busch4d115422013-12-10 13:10:40 -07001171 return 0;
1172}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001173
Keith Buscha5cdb682016-01-12 14:41:18 -07001174static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001175{
Keith Buscha5cdb682016-01-12 14:41:18 -07001176 struct nvme_queue *nvmeq = dev->queues[0];
Keith Busch4d115422013-12-10 13:10:40 -07001177
1178 if (!nvmeq)
1179 return;
1180 if (nvme_suspend_queue(nvmeq))
1181 return;
1182
Keith Buscha5cdb682016-01-12 14:41:18 -07001183 if (shutdown)
1184 nvme_shutdown_ctrl(&dev->ctrl);
1185 else
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001186 nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch07836e62015-02-19 10:34:48 -07001187
1188 spin_lock_irq(&nvmeq->q_lock);
1189 nvme_process_cq(nvmeq);
1190 spin_unlock_irq(&nvmeq->q_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001191}
1192
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001193static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1194 int entry_size)
1195{
1196 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001197 unsigned q_size_aligned = roundup(q_depth * entry_size,
1198 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001199
1200 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001201 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001202 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001203 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001204
1205 /*
1206 * Ensure the reduced q_depth is above some threshold where it
1207 * would be better to map queues in system memory with the
1208 * original depth
1209 */
1210 if (q_depth < 64)
1211 return -ENOMEM;
1212 }
1213
1214 return q_depth;
1215}
1216
1217static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1218 int qid, int depth)
1219{
1220 if (qid && dev->cmb && use_cmb_sqes && NVME_CMB_SQS(dev->cmbsz)) {
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001221 unsigned offset = (qid - 1) * roundup(SQ_SIZE(depth),
1222 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001223 nvmeq->sq_dma_addr = dev->cmb_dma_addr + offset;
1224 nvmeq->sq_cmds_io = dev->cmb + offset;
1225 } else {
1226 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1227 &nvmeq->sq_dma_addr, GFP_KERNEL);
1228 if (!nvmeq->sq_cmds)
1229 return -ENOMEM;
1230 }
1231
1232 return 0;
1233}
1234
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001235static struct nvme_queue *nvme_alloc_queue(struct nvme_dev *dev, int qid,
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001236 int depth, int node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001237{
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001238 struct nvme_queue *nvmeq = kzalloc_node(sizeof(*nvmeq), GFP_KERNEL,
1239 node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001240 if (!nvmeq)
1241 return NULL;
1242
Christoph Hellwige75ec752015-05-22 11:12:39 +02001243 nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
Joe Perches4d51abf2014-06-15 13:37:33 -07001244 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001245 if (!nvmeq->cqes)
1246 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001247
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001248 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001249 goto free_cqdma;
1250
Christoph Hellwige75ec752015-05-22 11:12:39 +02001251 nvmeq->q_dmadev = dev->dev;
Matthew Wilcox091b6092011-02-10 09:56:01 -05001252 nvmeq->dev = dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001253 spin_lock_init(&nvmeq->q_lock);
1254 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001255 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001256 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001257 nvmeq->q_depth = depth;
Keith Buschc30341d2013-12-10 13:10:38 -07001258 nvmeq->qid = qid;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001259 nvmeq->cq_vector = -1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001260 dev->queues[qid] = nvmeq;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001261 dev->ctrl.queue_count++;
Jon Derrick36a7e992015-05-27 12:26:23 -06001262
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001263 return nvmeq;
1264
1265 free_cqdma:
Christoph Hellwige75ec752015-05-22 11:12:39 +02001266 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001267 nvmeq->cq_dma_addr);
1268 free_nvmeq:
1269 kfree(nvmeq);
1270 return NULL;
1271}
1272
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001273static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001274{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001275 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1276 int nr = nvmeq->dev->ctrl.instance;
1277
1278 if (use_threaded_interrupts) {
1279 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1280 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1281 } else {
1282 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1283 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1284 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001285}
1286
Keith Busch22404272013-07-15 15:02:20 -06001287static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001288{
Keith Busch22404272013-07-15 15:02:20 -06001289 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001290
Keith Busch7be50e92014-09-10 15:48:47 -06001291 spin_lock_irq(&nvmeq->q_lock);
Keith Busch22404272013-07-15 15:02:20 -06001292 nvmeq->sq_tail = 0;
1293 nvmeq->cq_head = 0;
1294 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001295 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Busch22404272013-07-15 15:02:20 -06001296 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
Helen Koikef9f38e32017-04-10 12:51:07 -03001297 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001298 dev->online_queues++;
Keith Busch7be50e92014-09-10 15:48:47 -06001299 spin_unlock_irq(&nvmeq->q_lock);
Keith Busch22404272013-07-15 15:02:20 -06001300}
1301
1302static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
1303{
1304 struct nvme_dev *dev = nvmeq->dev;
1305 int result;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001306
Keith Busch2b25d982014-12-22 12:59:04 -07001307 nvmeq->cq_vector = qid - 1;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001308 result = adapter_alloc_cq(dev, qid, nvmeq);
1309 if (result < 0)
Keith Busch22404272013-07-15 15:02:20 -06001310 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001311
1312 result = adapter_alloc_sq(dev, qid, nvmeq);
1313 if (result < 0)
1314 goto release_cq;
1315
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001316 result = queue_request_irq(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001317 if (result < 0)
1318 goto release_sq;
1319
Keith Busch22404272013-07-15 15:02:20 -06001320 nvme_init_queue(nvmeq, qid);
Keith Busch22404272013-07-15 15:02:20 -06001321 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001322
1323 release_sq:
1324 adapter_delete_sq(dev, qid);
1325 release_cq:
1326 adapter_delete_cq(dev, qid);
Keith Busch22404272013-07-15 15:02:20 -06001327 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001328}
1329
Eric Biggersf363b082017-03-30 13:39:16 -07001330static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001331 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001332 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001333 .init_hctx = nvme_admin_init_hctx,
Keith Busch4af0e212015-06-08 10:08:13 -06001334 .exit_hctx = nvme_admin_exit_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001335 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001336 .timeout = nvme_timeout,
1337};
1338
Eric Biggersf363b082017-03-30 13:39:16 -07001339static const struct blk_mq_ops nvme_mq_ops = {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001340 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001341 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001342 .init_hctx = nvme_init_hctx,
1343 .init_request = nvme_init_request,
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001344 .map_queues = nvme_pci_map_queues,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001345 .timeout = nvme_timeout,
Jens Axboea0fa9642015-11-03 20:37:26 -07001346 .poll = nvme_poll,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001347};
1348
Keith Buschea191d22015-01-07 18:55:49 -07001349static void nvme_dev_remove_admin(struct nvme_dev *dev)
1350{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001351 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001352 /*
1353 * If the controller was reset during removal, it's possible
1354 * user requests may be waiting on a stopped queue. Start the
1355 * queue to flush these to completion.
1356 */
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001357 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001358 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001359 blk_mq_free_tag_set(&dev->admin_tagset);
1360 }
1361}
1362
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001363static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1364{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001365 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001366 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1367 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001368
1369 /*
1370 * Subtract one to leave an empty queue entry for 'Full Queue'
1371 * condition. See NVM-Express 1.2 specification, section 4.1.2.
1372 */
1373 dev->admin_tagset.queue_depth = NVME_AQ_BLKMQ_DEPTH - 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001374 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001375 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
Jens Axboeac3dd5b2015-01-22 12:07:58 -07001376 dev->admin_tagset.cmd_size = nvme_cmd_size(dev);
Jens Axboed3484992017-01-13 14:43:58 -07001377 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001378 dev->admin_tagset.driver_data = dev;
1379
1380 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1381 return -ENOMEM;
Sagi Grimberg34b6c232017-07-10 09:22:29 +03001382 dev->ctrl.admin_tagset = &dev->admin_tagset;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001383
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001384 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1385 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001386 blk_mq_free_tag_set(&dev->admin_tagset);
1387 return -ENOMEM;
1388 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001389 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001390 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001391 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001392 return -ENODEV;
1393 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001394 } else
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001395 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001396
1397 return 0;
1398}
1399
Xu Yu97f6ef62017-05-24 16:39:55 +08001400static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1401{
1402 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1403}
1404
1405static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1406{
1407 struct pci_dev *pdev = to_pci_dev(dev->dev);
1408
1409 if (size <= dev->bar_mapped_size)
1410 return 0;
1411 if (size > pci_resource_len(pdev, 0))
1412 return -ENOMEM;
1413 if (dev->bar)
1414 iounmap(dev->bar);
1415 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1416 if (!dev->bar) {
1417 dev->bar_mapped_size = 0;
1418 return -ENOMEM;
1419 }
1420 dev->bar_mapped_size = size;
1421 dev->dbs = dev->bar + NVME_REG_DBS;
1422
1423 return 0;
1424}
1425
Sagi Grimberg01ad0992017-05-01 00:27:17 +03001426static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001427{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001428 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001429 u32 aqa;
1430 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001431
Xu Yu97f6ef62017-05-24 16:39:55 +08001432 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1433 if (result < 0)
1434 return result;
1435
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001436 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001437 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
Keith Buschdfbac8c2015-08-10 15:20:40 -06001438
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001439 if (dev->subsystem &&
1440 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1441 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001442
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001443 result = nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001444 if (result < 0)
1445 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001446
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001447 nvmeq = dev->queues[0];
Keith Buschcd638942013-07-15 15:02:23 -06001448 if (!nvmeq) {
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001449 nvmeq = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH,
1450 dev_to_node(dev->dev));
Keith Buschcd638942013-07-15 15:02:23 -06001451 if (!nvmeq)
1452 return -ENOMEM;
Keith Buschcd638942013-07-15 15:02:23 -06001453 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001454
1455 aqa = nvmeq->q_depth - 1;
1456 aqa |= aqa << 16;
1457
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001458 writel(aqa, dev->bar + NVME_REG_AQA);
1459 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1460 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001461
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001462 result = nvme_enable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch025c5572013-05-01 13:07:51 -06001463 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001464 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001465
Keith Busch2b25d982014-12-22 12:59:04 -07001466 nvmeq->cq_vector = 0;
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001467 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001468 if (result) {
1469 nvmeq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001470 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001471 }
Keith Busch025c5572013-05-01 13:07:51 -06001472
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001473 return result;
1474}
1475
Christoph Hellwig749941f2015-11-26 11:46:39 +01001476static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001477{
Keith Busch949928c2015-12-17 17:08:15 -07001478 unsigned i, max;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001479 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001480
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001481 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001482 /* vector == qid - 1, match nvme_create_queue */
1483 if (!nvme_alloc_queue(dev, i, dev->q_depth,
1484 pci_irq_get_node(to_pci_dev(dev->dev), i - 1))) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001485 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001486 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001487 }
1488 }
Keith Busch42f61422014-03-24 10:46:25 -06001489
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001490 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
Keith Busch949928c2015-12-17 17:08:15 -07001491 for (i = dev->online_queues; i <= max; i++) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001492 ret = nvme_create_queue(dev->queues[i], i);
Keith Buschd4875622016-11-15 15:56:26 -05001493 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001494 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001495 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001496
1497 /*
1498 * Ignore failing Create SQ/CQ commands, we can continue with less
1499 * than the desired aount of queues, and even a controller without
1500 * I/O queues an still be used to issue admin commands. This might
1501 * be useful to upgrade a buggy firmware for example.
1502 */
1503 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001504}
1505
Stephen Bates202021c2016-10-05 20:01:12 -06001506static ssize_t nvme_cmb_show(struct device *dev,
1507 struct device_attribute *attr,
1508 char *buf)
1509{
1510 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1511
Stephen Batesc9658092016-12-16 11:54:50 -07001512 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001513 ndev->cmbloc, ndev->cmbsz);
1514}
1515static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1516
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001517static void __iomem *nvme_map_cmb(struct nvme_dev *dev)
1518{
1519 u64 szu, size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001520 resource_size_t bar_size;
1521 struct pci_dev *pdev = to_pci_dev(dev->dev);
1522 void __iomem *cmb;
1523 dma_addr_t dma_addr;
1524
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001525 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001526 if (!(NVME_CMB_SZ(dev->cmbsz)))
1527 return NULL;
Stephen Bates202021c2016-10-05 20:01:12 -06001528 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001529
Stephen Bates202021c2016-10-05 20:01:12 -06001530 if (!use_cmb_sqes)
1531 return NULL;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001532
1533 szu = (u64)1 << (12 + 4 * NVME_CMB_SZU(dev->cmbsz));
1534 size = szu * NVME_CMB_SZ(dev->cmbsz);
Stephen Bates202021c2016-10-05 20:01:12 -06001535 offset = szu * NVME_CMB_OFST(dev->cmbloc);
1536 bar_size = pci_resource_len(pdev, NVME_CMB_BIR(dev->cmbloc));
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001537
1538 if (offset > bar_size)
1539 return NULL;
1540
1541 /*
1542 * Controllers may support a CMB size larger than their BAR,
1543 * for example, due to being behind a bridge. Reduce the CMB to
1544 * the reported size of the BAR
1545 */
1546 if (size > bar_size - offset)
1547 size = bar_size - offset;
1548
Stephen Bates202021c2016-10-05 20:01:12 -06001549 dma_addr = pci_resource_start(pdev, NVME_CMB_BIR(dev->cmbloc)) + offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001550 cmb = ioremap_wc(dma_addr, size);
1551 if (!cmb)
1552 return NULL;
1553
1554 dev->cmb_dma_addr = dma_addr;
1555 dev->cmb_size = size;
1556 return cmb;
1557}
1558
1559static inline void nvme_release_cmb(struct nvme_dev *dev)
1560{
1561 if (dev->cmb) {
1562 iounmap(dev->cmb);
1563 dev->cmb = NULL;
Max Gurtovoy1c78f772017-07-30 01:45:08 +03001564 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1565 &dev_attr_cmb.attr, NULL);
1566 dev->cmbsz = 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001567 }
1568}
1569
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001570static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
Keith Busch9d713c22013-07-15 15:02:24 -06001571{
Christoph Hellwig4033f352017-08-28 10:47:18 +02001572 u64 dma_addr = dev->host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001573 struct nvme_command c;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001574 int ret;
1575
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001576 memset(&c, 0, sizeof(c));
1577 c.features.opcode = nvme_admin_set_features;
1578 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1579 c.features.dword11 = cpu_to_le32(bits);
1580 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1581 ilog2(dev->ctrl.page_size));
1582 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1583 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1584 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1585
1586 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1587 if (ret) {
1588 dev_warn(dev->ctrl.device,
1589 "failed to set host mem (err %d, flags %#x).\n",
1590 ret, bits);
1591 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001592 return ret;
1593}
1594
1595static void nvme_free_host_mem(struct nvme_dev *dev)
1596{
1597 int i;
1598
1599 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1600 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1601 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1602
1603 dma_free_coherent(dev->dev, size, dev->host_mem_desc_bufs[i],
1604 le64_to_cpu(desc->addr));
1605 }
1606
1607 kfree(dev->host_mem_desc_bufs);
1608 dev->host_mem_desc_bufs = NULL;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001609 dma_free_coherent(dev->dev,
1610 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1611 dev->host_mem_descs, dev->host_mem_descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001612 dev->host_mem_descs = NULL;
1613}
1614
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001615static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1616 u32 chunk_size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001617{
1618 struct nvme_host_mem_buf_desc *descs;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001619 u32 max_entries, len;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001620 dma_addr_t descs_dma;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001621 int i = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001622 void **bufs;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001623 u64 size = 0, tmp;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001624
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001625 tmp = (preferred + chunk_size - 1);
1626 do_div(tmp, chunk_size);
1627 max_entries = tmp;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001628 descs = dma_zalloc_coherent(dev->dev, max_entries * sizeof(*descs),
1629 &descs_dma, GFP_KERNEL);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001630 if (!descs)
1631 goto out;
1632
1633 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1634 if (!bufs)
1635 goto out_free_descs;
1636
Christoph Hellwig50cdb7c2017-07-25 17:39:07 +02001637 for (size = 0; size < preferred; size += len) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001638 dma_addr_t dma_addr;
1639
Christoph Hellwig50cdb7c2017-07-25 17:39:07 +02001640 len = min_t(u64, chunk_size, preferred - size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001641 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1642 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1643 if (!bufs[i])
1644 break;
1645
1646 descs[i].addr = cpu_to_le64(dma_addr);
1647 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1648 i++;
1649 }
1650
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001651 if (!size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001652 goto out_free_bufs;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001653
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001654 dev->nr_host_mem_descs = i;
1655 dev->host_mem_size = size;
1656 dev->host_mem_descs = descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001657 dev->host_mem_descs_dma = descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001658 dev->host_mem_desc_bufs = bufs;
1659 return 0;
1660
1661out_free_bufs:
1662 while (--i >= 0) {
1663 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1664
1665 dma_free_coherent(dev->dev, size, bufs[i],
1666 le64_to_cpu(descs[i].addr));
1667 }
1668
1669 kfree(bufs);
1670out_free_descs:
Christoph Hellwig4033f352017-08-28 10:47:18 +02001671 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
1672 descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001673out:
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001674 dev->host_mem_descs = NULL;
1675 return -ENOMEM;
1676}
1677
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001678static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1679{
1680 u32 chunk_size;
1681
1682 /* start big and work our way down */
1683 for (chunk_size = min_t(u64, preferred, PAGE_SIZE << MAX_ORDER);
1684 chunk_size >= PAGE_SIZE * 2;
1685 chunk_size /= 2) {
1686 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
1687 if (!min || dev->host_mem_size >= min)
1688 return 0;
1689 nvme_free_host_mem(dev);
1690 }
1691 }
1692
1693 return -ENOMEM;
1694}
1695
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001696static void nvme_setup_host_mem(struct nvme_dev *dev)
1697{
1698 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1699 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1700 u64 min = (u64)dev->ctrl.hmmin * 4096;
1701 u32 enable_bits = NVME_HOST_MEM_ENABLE;
1702
1703 preferred = min(preferred, max);
1704 if (min > max) {
1705 dev_warn(dev->ctrl.device,
1706 "min host memory (%lld MiB) above limit (%d MiB).\n",
1707 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1708 nvme_free_host_mem(dev);
1709 return;
1710 }
1711
1712 /*
1713 * If we already have a buffer allocated check if we can reuse it.
1714 */
1715 if (dev->host_mem_descs) {
1716 if (dev->host_mem_size >= min)
1717 enable_bits |= NVME_HOST_MEM_RETURN;
1718 else
1719 nvme_free_host_mem(dev);
1720 }
1721
1722 if (!dev->host_mem_descs) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001723 if (nvme_alloc_host_mem(dev, min, preferred)) {
1724 dev_warn(dev->ctrl.device,
1725 "failed to allocate host memory buffer.\n");
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001726 return;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001727 }
1728
1729 dev_info(dev->ctrl.device,
1730 "allocated %lld MiB host memory buffer.\n",
1731 dev->host_mem_size >> ilog2(SZ_1M));
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001732 }
1733
1734 if (nvme_set_host_mem(dev, enable_bits))
1735 nvme_free_host_mem(dev);
Keith Busch9d713c22013-07-15 15:02:24 -06001736}
1737
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001738static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001739{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001740 struct nvme_queue *adminq = dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02001741 struct pci_dev *pdev = to_pci_dev(dev->dev);
Xu Yu97f6ef62017-05-24 16:39:55 +08001742 int result, nr_io_queues;
1743 unsigned long size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001744
Christoph Hellwig425a17c2017-06-26 12:20:58 +02001745 nr_io_queues = num_present_cpus();
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001746 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
1747 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05001748 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001749
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02001750 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06001751 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001752
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001753 if (dev->cmb && NVME_CMB_SQS(dev->cmbsz)) {
1754 result = nvme_cmb_qdepth(dev, nr_io_queues,
1755 sizeof(struct nvme_command));
1756 if (result > 0)
1757 dev->q_depth = result;
1758 else
1759 nvme_release_cmb(dev);
1760 }
1761
Xu Yu97f6ef62017-05-24 16:39:55 +08001762 do {
1763 size = db_bar_size(dev, nr_io_queues);
1764 result = nvme_remap_bar(dev, size);
1765 if (!result)
1766 break;
1767 if (!--nr_io_queues)
1768 return -ENOMEM;
1769 } while (1);
1770 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04001771
Keith Busch9d713c22013-07-15 15:02:24 -06001772 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001773 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06001774
Jens Axboee32efbf2014-11-14 09:49:26 -07001775 /*
1776 * If we enable msix early due to not intx, disable it again before
1777 * setting up the full range we need.
1778 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001779 pci_free_irq_vectors(pdev);
1780 nr_io_queues = pci_alloc_irq_vectors(pdev, 1, nr_io_queues,
1781 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY);
1782 if (nr_io_queues <= 0)
1783 return -EIO;
1784 dev->max_qid = nr_io_queues;
Matthew Wilcox1b234842011-01-20 13:01:49 -05001785
Matthew Wilcox063a8092013-06-20 10:53:48 -04001786 /*
1787 * Should investigate if there's a performance win from allocating
1788 * more queues than interrupt vectors; it might allow the submission
1789 * path to scale better, even if the receive path is limited by the
1790 * number of interrupts.
1791 */
Ramachandra Rao Gajulafa08a392013-05-11 15:19:31 -07001792
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001793 result = queue_request_irq(adminq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001794 if (result) {
1795 adminq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001796 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001797 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001798 return nvme_create_io_queues(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001799}
1800
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001801static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001802{
1803 struct nvme_queue *nvmeq = req->end_io_data;
1804
1805 blk_mq_free_request(req);
1806 complete(&nvmeq->dev->ioq_wait);
1807}
1808
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001809static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001810{
1811 struct nvme_queue *nvmeq = req->end_io_data;
1812
1813 if (!error) {
1814 unsigned long flags;
1815
Ming Lin2e39e0f2016-04-05 10:32:04 -07001816 /*
1817 * We might be called with the AQ q_lock held
1818 * and the I/O queue q_lock should always
1819 * nest inside the AQ one.
1820 */
1821 spin_lock_irqsave_nested(&nvmeq->q_lock, flags,
1822 SINGLE_DEPTH_NESTING);
Keith Buschdb3cbff2016-01-12 14:41:17 -07001823 nvme_process_cq(nvmeq);
1824 spin_unlock_irqrestore(&nvmeq->q_lock, flags);
1825 }
1826
1827 nvme_del_queue_end(req, error);
1828}
1829
1830static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
1831{
1832 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
1833 struct request *req;
1834 struct nvme_command cmd;
1835
1836 memset(&cmd, 0, sizeof(cmd));
1837 cmd.delete_queue.opcode = opcode;
1838 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
1839
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001840 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Keith Buschdb3cbff2016-01-12 14:41:17 -07001841 if (IS_ERR(req))
1842 return PTR_ERR(req);
1843
1844 req->timeout = ADMIN_TIMEOUT;
1845 req->end_io_data = nvmeq;
1846
1847 blk_execute_rq_nowait(q, NULL, req, false,
1848 opcode == nvme_admin_delete_cq ?
1849 nvme_del_cq_end : nvme_del_queue_end);
1850 return 0;
1851}
1852
Keith Busch70659062016-10-12 09:22:16 -06001853static void nvme_disable_io_queues(struct nvme_dev *dev, int queues)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001854{
Keith Busch70659062016-10-12 09:22:16 -06001855 int pass;
Keith Buschdb3cbff2016-01-12 14:41:17 -07001856 unsigned long timeout;
1857 u8 opcode = nvme_admin_delete_sq;
1858
1859 for (pass = 0; pass < 2; pass++) {
Keith Busch014a0d62016-05-06 11:50:52 -06001860 int sent = 0, i = queues;
Keith Buschdb3cbff2016-01-12 14:41:17 -07001861
1862 reinit_completion(&dev->ioq_wait);
1863 retry:
1864 timeout = ADMIN_TIMEOUT;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06001865 for (; i > 0; i--, sent++)
1866 if (nvme_delete_queue(dev->queues[i], opcode))
Keith Buschdb3cbff2016-01-12 14:41:17 -07001867 break;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06001868
Keith Buschdb3cbff2016-01-12 14:41:17 -07001869 while (sent--) {
1870 timeout = wait_for_completion_io_timeout(&dev->ioq_wait, timeout);
1871 if (timeout == 0)
1872 return;
1873 if (i)
1874 goto retry;
1875 }
1876 opcode = nvme_admin_delete_cq;
1877 }
1878}
1879
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04001880/*
1881 * Return: error value if an error occurred setting up the queues or calling
1882 * Identify Device. 0 if these succeeded, even if adding some of the
1883 * namespaces failed. At the moment, these failures are silent. TBD which
1884 * failures should be reported.
1885 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001886static int nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001887{
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01001888 if (!dev->ctrl.tagset) {
Keith Buschffe77042015-06-08 10:08:15 -06001889 dev->tagset.ops = &nvme_mq_ops;
1890 dev->tagset.nr_hw_queues = dev->online_queues - 1;
1891 dev->tagset.timeout = NVME_IO_TIMEOUT;
1892 dev->tagset.numa_node = dev_to_node(dev->dev);
1893 dev->tagset.queue_depth =
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001894 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
Keith Buschffe77042015-06-08 10:08:15 -06001895 dev->tagset.cmd_size = nvme_cmd_size(dev);
1896 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
1897 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001898
Keith Buschffe77042015-06-08 10:08:15 -06001899 if (blk_mq_alloc_tag_set(&dev->tagset))
1900 return 0;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01001901 dev->ctrl.tagset = &dev->tagset;
Helen Koikef9f38e32017-04-10 12:51:07 -03001902
1903 nvme_dbbuf_set(dev);
Keith Busch949928c2015-12-17 17:08:15 -07001904 } else {
1905 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
1906
1907 /* Free previously allocated queues that are no longer usable */
1908 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06001909 }
Keith Busch949928c2015-12-17 17:08:15 -07001910
Keith Busche1e5e562015-02-19 13:39:03 -07001911 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001912}
1913
Keith Buschb00a7262016-02-24 09:15:52 -07001914static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06001915{
Keith Buschb00a7262016-02-24 09:15:52 -07001916 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001917 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06001918
1919 if (pci_enable_device_mem(pdev))
1920 return result;
1921
Keith Busch0877cb02013-07-15 15:02:19 -06001922 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06001923
Christoph Hellwige75ec752015-05-22 11:12:39 +02001924 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
1925 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
Russell King052d0ef2013-06-26 23:49:11 +01001926 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06001927
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001928 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07001929 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07001930 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07001931 }
Jens Axboee32efbf2014-11-14 09:49:26 -07001932
1933 /*
Keith Buscha5229052016-04-08 16:09:10 -06001934 * Some devices and/or platforms don't advertise or work with INTx
1935 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
1936 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07001937 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001938 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
1939 if (result < 0)
1940 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07001941
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001942 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001943
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001944 dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
weiping zhangb27c1e62017-07-10 16:46:59 +08001945 io_queue_depth);
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001946 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001947 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07001948
1949 /*
1950 * Temporary fix for the Apple controller found in the MacBook8,1 and
1951 * some MacBook7,1 to avoid controller resets and data loss.
1952 */
1953 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
1954 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02001955 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
1956 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07001957 dev->q_depth);
Martin K. Petersend554b5e2017-06-27 22:27:57 -04001958 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
1959 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001960 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
Martin K. Petersend554b5e2017-06-27 22:27:57 -04001961 dev->q_depth = 64;
1962 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
1963 "set queue depth=%u\n", dev->q_depth);
Stephan Günther1f390c12015-12-01 13:23:22 -07001964 }
1965
Stephen Bates202021c2016-10-05 20:01:12 -06001966 /*
1967 * CMBs can currently only exist on >=1.2 PCIe devices. We only
Max Gurtovoy1c78f772017-07-30 01:45:08 +03001968 * populate sysfs if a CMB is implemented. Since nvme_dev_attrs_group
1969 * has no name we can pass NULL as final argument to
1970 * sysfs_add_file_to_group.
Stephen Bates202021c2016-10-05 20:01:12 -06001971 */
1972
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001973 if (readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 2, 0)) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001974 dev->cmb = nvme_map_cmb(dev);
Max Gurtovoy1c78f772017-07-30 01:45:08 +03001975 if (dev->cmb) {
Stephen Bates202021c2016-10-05 20:01:12 -06001976 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1977 &dev_attr_cmb.attr, NULL))
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02001978 dev_warn(dev->ctrl.device,
Stephen Bates202021c2016-10-05 20:01:12 -06001979 "failed to add sysfs attribute for CMB\n");
1980 }
1981 }
1982
Keith Buscha0a34082015-12-07 15:30:31 -07001983 pci_enable_pcie_error_reporting(pdev);
1984 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06001985 return 0;
1986
1987 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06001988 pci_disable_device(pdev);
1989 return result;
1990}
1991
1992static void nvme_dev_unmap(struct nvme_dev *dev)
1993{
Keith Buschb00a7262016-02-24 09:15:52 -07001994 if (dev->bar)
1995 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02001996 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07001997}
1998
1999static void nvme_pci_disable(struct nvme_dev *dev)
2000{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002001 struct pci_dev *pdev = to_pci_dev(dev->dev);
2002
Jon Derrickf63572d2017-05-05 14:52:06 -06002003 nvme_release_cmb(dev);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002004 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002005
Keith Buscha0a34082015-12-07 15:30:31 -07002006 if (pci_is_enabled(pdev)) {
2007 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002008 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07002009 }
Keith Busch4d115422013-12-10 13:10:40 -07002010}
2011
Keith Buscha5cdb682016-01-12 14:41:18 -07002012static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002013{
Keith Busch70659062016-10-12 09:22:16 -06002014 int i, queues;
Keith Busch302ad8c2017-03-01 14:22:12 -05002015 bool dead = true;
2016 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06002017
Keith Busch77bf25e2015-11-26 12:21:29 +01002018 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05002019 if (pci_is_enabled(pdev)) {
2020 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2021
Keith Buschebef7362017-06-27 17:44:05 -06002022 if (dev->ctrl.state == NVME_CTRL_LIVE ||
2023 dev->ctrl.state == NVME_CTRL_RESETTING)
Keith Busch302ad8c2017-03-01 14:22:12 -05002024 nvme_start_freeze(&dev->ctrl);
2025 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2026 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07002027 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002028
Keith Busch302ad8c2017-03-01 14:22:12 -05002029 /*
2030 * Give the controller a chance to complete all entered requests if
2031 * doing a safe shutdown.
2032 */
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002033 if (!dead) {
2034 if (shutdown)
2035 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
2036
2037 /*
2038 * If the controller is still alive tell it to stop using the
2039 * host memory buffer. In theory the shutdown / reset should
2040 * make sure that it doesn't access the host memoery anymore,
2041 * but I'd rather be safe than sorry..
2042 */
2043 if (dev->host_mem_descs)
2044 nvme_set_host_mem(dev, 0);
2045
2046 }
Keith Busch302ad8c2017-03-01 14:22:12 -05002047 nvme_stop_queues(&dev->ctrl);
2048
Keith Busch70659062016-10-12 09:22:16 -06002049 queues = dev->online_queues - 1;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03002050 for (i = dev->ctrl.queue_count - 1; i > 0; i--)
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002051 nvme_suspend_queue(dev->queues[i]);
2052
Keith Busch302ad8c2017-03-01 14:22:12 -05002053 if (dead) {
Gabriel Krisman Bertazi82469c52016-09-06 17:39:13 -03002054 /* A device might become IO incapable very soon during
2055 * probe, before the admin queue is configured. Thus,
2056 * queue_count can be 0 here.
2057 */
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03002058 if (dev->ctrl.queue_count)
Gabriel Krisman Bertazi82469c52016-09-06 17:39:13 -03002059 nvme_suspend_queue(dev->queues[0]);
Keith Busch4d115422013-12-10 13:10:40 -07002060 } else {
Keith Busch70659062016-10-12 09:22:16 -06002061 nvme_disable_io_queues(dev, queues);
Keith Buscha5cdb682016-01-12 14:41:18 -07002062 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002063 }
Keith Buschb00a7262016-02-24 09:15:52 -07002064 nvme_pci_disable(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002065
Ming Line1958e62016-05-18 14:05:01 -07002066 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2067 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002068
2069 /*
2070 * The driver will not be starting up queues again if shutting down so
2071 * must flush all entered requests to their failed completion to avoid
2072 * deadlocking blk-mq hot-cpu notifier.
2073 */
2074 if (shutdown)
2075 nvme_start_queues(&dev->ctrl);
Keith Busch77bf25e2015-11-26 12:21:29 +01002076 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002077}
2078
Matthew Wilcox091b6092011-02-10 09:56:01 -05002079static int nvme_setup_prp_pools(struct nvme_dev *dev)
2080{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002081 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Matthew Wilcox091b6092011-02-10 09:56:01 -05002082 PAGE_SIZE, PAGE_SIZE, 0);
2083 if (!dev->prp_page_pool)
2084 return -ENOMEM;
2085
Matthew Wilcox99802a72011-02-10 10:30:34 -05002086 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002087 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002088 256, 256, 0);
2089 if (!dev->prp_small_pool) {
2090 dma_pool_destroy(dev->prp_page_pool);
2091 return -ENOMEM;
2092 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002093 return 0;
2094}
2095
2096static void nvme_release_prp_pools(struct nvme_dev *dev)
2097{
2098 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002099 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002100}
2101
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002102static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002103{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002104 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002105
Helen Koikef9f38e32017-04-10 12:51:07 -03002106 nvme_dbbuf_dma_free(dev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002107 put_device(dev->dev);
Keith Busch4af0e212015-06-08 10:08:13 -06002108 if (dev->tagset.tags)
2109 blk_mq_free_tag_set(&dev->tagset);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002110 if (dev->ctrl.admin_q)
2111 blk_put_queue(dev->ctrl.admin_q);
Keith Busch5e82e952013-02-19 10:17:58 -07002112 kfree(dev->queues);
Scott Bauere286bcf2017-02-22 10:15:07 -07002113 free_opal_dev(dev->ctrl.opal_dev);
Keith Busch5e82e952013-02-19 10:17:58 -07002114 kfree(dev);
2115}
2116
Keith Buschf58944e2016-02-24 09:15:55 -07002117static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status)
2118{
Linus Torvalds237045f2016-03-18 17:13:31 -07002119 dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status);
Keith Buschf58944e2016-02-24 09:15:55 -07002120
2121 kref_get(&dev->ctrl.kref);
Keith Busch69d9a992016-02-24 09:15:56 -07002122 nvme_dev_disable(dev, false);
Keith Buschf58944e2016-02-24 09:15:55 -07002123 if (!schedule_work(&dev->remove_work))
2124 nvme_put_ctrl(&dev->ctrl);
2125}
2126
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002127static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002128{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002129 struct nvme_dev *dev =
2130 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002131 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Keith Buschf58944e2016-02-24 09:15:55 -07002132 int result = -ENODEV;
Keith Buschf0b50732013-07-15 15:02:21 -06002133
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002134 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING))
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002135 goto out;
2136
2137 /*
2138 * If we're called to reset a live controller first shut it down before
2139 * moving on.
2140 */
Keith Buschb00a7262016-02-24 09:15:52 -07002141 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002142 nvme_dev_disable(dev, false);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002143
Keith Buschb00a7262016-02-24 09:15:52 -07002144 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002145 if (result)
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002146 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002147
Sagi Grimberg01ad0992017-05-01 00:27:17 +03002148 result = nvme_pci_configure_admin_queue(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002149 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002150 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002151
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002152 nvme_init_queue(dev->queues[0], 0);
Keith Busch0fb59cb2015-01-07 18:55:50 -07002153 result = nvme_alloc_admin_tags(dev);
2154 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002155 goto out;
Dan McLeranb9afca32014-04-07 17:10:11 -06002156
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002157 result = nvme_init_identify(&dev->ctrl);
2158 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002159 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002160
Scott Bauere286bcf2017-02-22 10:15:07 -07002161 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2162 if (!dev->ctrl.opal_dev)
2163 dev->ctrl.opal_dev =
2164 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2165 else if (was_suspend)
2166 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2167 } else {
2168 free_opal_dev(dev->ctrl.opal_dev);
2169 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002170 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002171
Helen Koikef9f38e32017-04-10 12:51:07 -03002172 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2173 result = nvme_dbbuf_dma_alloc(dev);
2174 if (result)
2175 dev_warn(dev->dev,
2176 "unable to allocate dma for dbbuf\n");
2177 }
2178
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002179 if (dev->ctrl.hmpre)
2180 nvme_setup_host_mem(dev);
2181
Keith Buschf0b50732013-07-15 15:02:21 -06002182 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002183 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002184 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002185
Keith Busch21f033f2016-04-12 11:13:11 -06002186 /*
Christoph Hellwig2659e572015-10-02 18:51:31 +02002187 * Keep the controller around but remove all namespaces if we don't have
2188 * any working I/O queue.
2189 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002190 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002191 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002192 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002193 nvme_remove_namespaces(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002194 } else {
Keith Busch25646262016-01-04 09:10:57 -07002195 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002196 nvme_wait_freeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002197 nvme_dev_add(dev);
Keith Busch302ad8c2017-03-01 14:22:12 -05002198 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002199 }
2200
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002201 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
2202 dev_warn(dev->ctrl.device, "failed to mark controller live\n");
2203 goto out;
2204 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002205
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002206 nvme_start_ctrl(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002207 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002208
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002209 out:
Keith Buschf58944e2016-02-24 09:15:55 -07002210 nvme_remove_dead_ctrl(dev, result);
Keith Buschf0b50732013-07-15 15:02:21 -06002211}
2212
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002213static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002214{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002215 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002216 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002217
Keith Busch69d9a992016-02-24 09:15:56 -07002218 nvme_kill_queues(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002219 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002220 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002221 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002222}
2223
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002224static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002225{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002226 *val = readl(to_nvme_dev(ctrl)->bar + off);
2227 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002228}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002229
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002230static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2231{
2232 writel(val, to_nvme_dev(ctrl)->bar + off);
2233 return 0;
2234}
2235
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002236static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2237{
2238 *val = readq(to_nvme_dev(ctrl)->bar + off);
2239 return 0;
2240}
2241
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002242static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002243 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002244 .module = THIS_MODULE,
Christoph Hellwigc81bfba2017-05-20 15:14:45 +02002245 .flags = NVME_F_METADATA_SUPPORTED,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002246 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002247 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002248 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002249 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002250 .submit_async_event = nvme_pci_submit_async_event,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002251};
Keith Busch4cc06522015-06-05 10:30:08 -06002252
Keith Buschb00a7262016-02-24 09:15:52 -07002253static int nvme_dev_map(struct nvme_dev *dev)
2254{
Keith Buschb00a7262016-02-24 09:15:52 -07002255 struct pci_dev *pdev = to_pci_dev(dev->dev);
2256
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002257 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002258 return -ENODEV;
2259
Xu Yu97f6ef62017-05-24 16:39:55 +08002260 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002261 goto release;
2262
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002263 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002264 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002265 pci_release_mem_regions(pdev);
2266 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002267}
2268
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002269static unsigned long check_dell_samsung_bug(struct pci_dev *pdev)
2270{
2271 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2272 /*
2273 * Several Samsung devices seem to drop off the PCIe bus
2274 * randomly when APST is on and uses the deepest sleep state.
2275 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2276 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2277 * 950 PRO 256GB", but it seems to be restricted to two Dell
2278 * laptops.
2279 */
2280 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2281 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2282 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2283 return NVME_QUIRK_NO_DEEPEST_PS;
2284 }
2285
2286 return 0;
2287}
2288
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002289static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002290{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002291 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002292 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002293 unsigned long quirks = id->driver_data;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002294
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002295 node = dev_to_node(&pdev->dev);
2296 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002297 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002298
2299 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002300 if (!dev)
2301 return -ENOMEM;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002302 dev->queues = kzalloc_node((num_possible_cpus() + 1) * sizeof(void *),
2303 GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002304 if (!dev->queues)
2305 goto free;
2306
Christoph Hellwige75ec752015-05-22 11:12:39 +02002307 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002308 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002309
Keith Buschb00a7262016-02-24 09:15:52 -07002310 result = nvme_dev_map(dev);
2311 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002312 goto put_pci;
Keith Buschb00a7262016-02-24 09:15:52 -07002313
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002314 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002315 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002316 mutex_init(&dev->shutdown_lock);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002317 init_completion(&dev->ioq_wait);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002318
2319 result = nvme_setup_prp_pools(dev);
2320 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002321 goto unmap;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002322
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002323 quirks |= check_dell_samsung_bug(pdev);
2324
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002325 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002326 quirks);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002327 if (result)
2328 goto release_pools;
2329
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002330 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_RESETTING);
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002331 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2332
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002333 queue_work(nvme_wq, &dev->ctrl.reset_work);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002334 return 0;
2335
Keith Busch0877cb02013-07-15 15:02:19 -06002336 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002337 nvme_release_prp_pools(dev);
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002338 unmap:
2339 nvme_dev_unmap(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002340 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002341 put_device(dev->dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002342 free:
2343 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002344 kfree(dev);
2345 return result;
2346}
2347
Christoph Hellwig775755e2017-06-01 13:10:38 +02002348static void nvme_reset_prepare(struct pci_dev *pdev)
Keith Buschf0d54a52014-05-02 10:40:43 -06002349{
Keith Buscha6739472014-06-23 16:03:21 -06002350 struct nvme_dev *dev = pci_get_drvdata(pdev);
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002351 nvme_dev_disable(dev, false);
Christoph Hellwig775755e2017-06-01 13:10:38 +02002352}
Keith Buschf0d54a52014-05-02 10:40:43 -06002353
Christoph Hellwig775755e2017-06-01 13:10:38 +02002354static void nvme_reset_done(struct pci_dev *pdev)
2355{
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002356 struct nvme_dev *dev = pci_get_drvdata(pdev);
2357 nvme_reset_ctrl(&dev->ctrl);
Keith Buschf0d54a52014-05-02 10:40:43 -06002358}
2359
Keith Busch09ece142014-01-27 11:29:40 -05002360static void nvme_shutdown(struct pci_dev *pdev)
2361{
2362 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002363 nvme_dev_disable(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002364}
2365
Keith Buschf58944e2016-02-24 09:15:55 -07002366/*
2367 * The driver's remove may be called on a device in a partially initialized
2368 * state. This function must not have any dependencies on the device state in
2369 * order to proceed.
2370 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002371static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002372{
2373 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002374
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002375 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
2376
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002377 cancel_work_sync(&dev->ctrl.reset_work);
Keith Busch9a6b9452013-12-10 13:10:36 -07002378 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002379
Keith Busch6db28ed2017-02-10 18:15:49 -05002380 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002381 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch6db28ed2017-02-10 18:15:49 -05002382 nvme_dev_disable(dev, false);
2383 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002384
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002385 flush_work(&dev->ctrl.reset_work);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002386 nvme_stop_ctrl(&dev->ctrl);
2387 nvme_remove_namespaces(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002388 nvme_dev_disable(dev, true);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002389 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002390 nvme_dev_remove_admin(dev);
2391 nvme_free_queues(dev, 0);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002392 nvme_uninit_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002393 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002394 nvme_dev_unmap(dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002395 nvme_put_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002396}
2397
Keith Busch13880f52016-06-20 09:41:06 -06002398static int nvme_pci_sriov_configure(struct pci_dev *pdev, int numvfs)
2399{
2400 int ret = 0;
2401
2402 if (numvfs == 0) {
2403 if (pci_vfs_assigned(pdev)) {
2404 dev_warn(&pdev->dev,
2405 "Cannot disable SR-IOV VFs while assigned\n");
2406 return -EPERM;
2407 }
2408 pci_disable_sriov(pdev);
2409 return 0;
2410 }
2411
2412 ret = pci_enable_sriov(pdev, numvfs);
2413 return ret ? ret : numvfs;
2414}
2415
Jingoo Han671a6012014-02-13 11:19:14 +09002416#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06002417static int nvme_suspend(struct device *dev)
2418{
2419 struct pci_dev *pdev = to_pci_dev(dev);
2420 struct nvme_dev *ndev = pci_get_drvdata(pdev);
2421
Keith Buscha5cdb682016-01-12 14:41:18 -07002422 nvme_dev_disable(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06002423 return 0;
2424}
2425
2426static int nvme_resume(struct device *dev)
2427{
2428 struct pci_dev *pdev = to_pci_dev(dev);
2429 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06002430
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002431 nvme_reset_ctrl(&ndev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002432 return 0;
Keith Buschcd638942013-07-15 15:02:23 -06002433}
Jingoo Han671a6012014-02-13 11:19:14 +09002434#endif
Keith Buschcd638942013-07-15 15:02:23 -06002435
2436static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002437
Keith Buscha0a34082015-12-07 15:30:31 -07002438static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2439 pci_channel_state_t state)
2440{
2441 struct nvme_dev *dev = pci_get_drvdata(pdev);
2442
2443 /*
2444 * A frozen channel requires a reset. When detected, this method will
2445 * shutdown the controller to quiesce. The controller will be restarted
2446 * after the slot reset through driver's slot_reset callback.
2447 */
Keith Buscha0a34082015-12-07 15:30:31 -07002448 switch (state) {
2449 case pci_channel_io_normal:
2450 return PCI_ERS_RESULT_CAN_RECOVER;
2451 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06002452 dev_warn(dev->ctrl.device,
2453 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07002454 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07002455 return PCI_ERS_RESULT_NEED_RESET;
2456 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06002457 dev_warn(dev->ctrl.device,
2458 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002459 return PCI_ERS_RESULT_DISCONNECT;
2460 }
2461 return PCI_ERS_RESULT_NEED_RESET;
2462}
2463
2464static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2465{
2466 struct nvme_dev *dev = pci_get_drvdata(pdev);
2467
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002468 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002469 pci_restore_state(pdev);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002470 nvme_reset_ctrl(&dev->ctrl);
Keith Buscha0a34082015-12-07 15:30:31 -07002471 return PCI_ERS_RESULT_RECOVERED;
2472}
2473
2474static void nvme_error_resume(struct pci_dev *pdev)
2475{
2476 pci_cleanup_aer_uncorrect_error_status(pdev);
2477}
2478
Stephen Hemminger1d352032012-09-07 09:33:17 -07002479static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002480 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002481 .slot_reset = nvme_slot_reset,
2482 .resume = nvme_error_resume,
Christoph Hellwig775755e2017-06-01 13:10:38 +02002483 .reset_prepare = nvme_reset_prepare,
2484 .reset_done = nvme_reset_done,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002485};
2486
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04002487static const struct pci_device_id nvme_id_table[] = {
Christoph Hellwig106198e2015-11-26 10:07:41 +01002488 { PCI_VDEVICE(INTEL, 0x0953),
Keith Busch08095e72016-03-04 13:15:17 -07002489 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002490 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002491 { PCI_VDEVICE(INTEL, 0x0a53),
2492 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002493 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002494 { PCI_VDEVICE(INTEL, 0x0a54),
2495 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002496 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Wayne Fugatef99cb7af2017-07-10 12:39:59 -06002497 { PCI_VDEVICE(INTEL, 0x0a55),
2498 .driver_data = NVME_QUIRK_STRIPE_SIZE |
2499 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07002500 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
2501 .driver_data = NVME_QUIRK_NO_DEEPEST_PS },
Keith Busch540c8012015-10-22 15:45:06 -06002502 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
2503 .driver_data = NVME_QUIRK_IDENTIFY_CNS, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03002504 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
2505 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04002506 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
2507 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002508 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
2509 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
2510 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
2511 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Christoph Hellwig608cc4b2017-09-06 11:45:24 +02002512 { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */
2513 .driver_data = NVME_QUIRK_LIGHTNVM, },
2514 { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */
2515 .driver_data = NVME_QUIRK_LIGHTNVM, },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002516 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Stephan Güntherc74dc782015-11-04 00:49:45 +01002517 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
Daniel Roschka124298b2017-02-22 15:17:29 -07002518 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002519 { 0, }
2520};
2521MODULE_DEVICE_TABLE(pci, nvme_id_table);
2522
2523static struct pci_driver nvme_driver = {
2524 .name = "nvme",
2525 .id_table = nvme_id_table,
2526 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002527 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05002528 .shutdown = nvme_shutdown,
Keith Buschcd638942013-07-15 15:02:23 -06002529 .driver = {
2530 .pm = &nvme_dev_pm_ops,
2531 },
Keith Busch13880f52016-06-20 09:41:06 -06002532 .sriov_configure = nvme_pci_sriov_configure,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002533 .err_handler = &nvme_err_handler,
2534};
2535
2536static int __init nvme_init(void)
2537{
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02002538 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002539}
2540
2541static void __exit nvme_exit(void)
2542{
2543 pci_unregister_driver(&nvme_driver);
Matthew Wilcox21bd78b2014-05-09 22:42:26 -04002544 _nvme_check_size();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002545}
2546
2547MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
2548MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07002549MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002550module_init(nvme_init);
2551module_exit(nvme_exit);