blob: 3726dc780d15b1f3284f14eb16971d9ddf310ce6 [file] [log] [blame]
Christoph Hellwig5f373962019-02-18 09:36:08 +01001// SPDX-License-Identifier: GPL-2.0
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002/*
3 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04004 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05005 */
6
Keith Buscha0a34082015-12-07 15:30:31 -07007#include <linux/aer.h>
Keith Busch181197752018-04-27 13:42:52 -06008#include <linux/async.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05009#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070010#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020011#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070012#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013#include <linux/init.h>
14#include <linux/interrupt.h>
15#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050016#include <linux/mm.h>
17#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010018#include <linux/mutex.h>
Keith Buschd0877472017-09-15 13:05:38 -040019#include <linux/once.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050020#include <linux/pci.h>
Keith Buschd916b1b2019-05-23 09:27:35 -060021#include <linux/suspend.h>
Keith Busche1e5e562015-02-19 13:39:03 -070022#include <linux/t10-pi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050023#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080024#include <linux/io-64-nonatomic-lo-hi.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070025#include <linux/sed-opal.h>
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -060026#include <linux/pci-p2pdma.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090027
yupeng604c01d2018-12-18 17:59:53 +010028#include "trace.h"
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020029#include "nvme.h"
30
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +100031#define SQ_SIZE(q) ((q)->q_depth << (q)->sqes)
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +100032#define CQ_SIZE(q) ((q)->q_depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070033
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070034#define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050035
Jens Axboe943e9422018-06-21 09:49:37 -060036/*
37 * These can be higher, but we need to ensure that any command doesn't
38 * require an sg allocation that needs more than a page of data.
39 */
40#define NVME_MAX_KB_SZ 4096
41#define NVME_MAX_SEGS 127
42
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050043static int use_threaded_interrupts;
44module_param(use_threaded_interrupts, int, 0);
45
Jon Derrick8ffaadf2015-07-20 10:14:09 -060046static bool use_cmb_sqes = true;
Keith Busch69f4eb92018-06-06 08:13:09 -060047module_param(use_cmb_sqes, bool, 0444);
Jon Derrick8ffaadf2015-07-20 10:14:09 -060048MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
49
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020050static unsigned int max_host_mem_size_mb = 128;
51module_param(max_host_mem_size_mb, uint, 0444);
52MODULE_PARM_DESC(max_host_mem_size_mb,
53 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050054
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070055static unsigned int sgl_threshold = SZ_32K;
56module_param(sgl_threshold, uint, 0644);
57MODULE_PARM_DESC(sgl_threshold,
58 "Use SGLs when average request segment size is larger or equal to "
59 "this size. Use 0 to disable SGLs.");
60
weiping zhangb27c1e62017-07-10 16:46:59 +080061static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
62static const struct kernel_param_ops io_queue_depth_ops = {
63 .set = io_queue_depth_set,
64 .get = param_get_int,
65};
66
67static int io_queue_depth = 1024;
68module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
69MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
70
Keith Busch3f68baf2019-12-07 01:51:54 +090071static unsigned int write_queues;
72module_param(write_queues, uint, 0644);
Jens Axboe3b6592f2018-10-31 08:36:31 -060073MODULE_PARM_DESC(write_queues,
74 "Number of queues to use for writes. If not set, reads and writes "
75 "will share a queue set.");
76
Keith Busch3f68baf2019-12-07 01:51:54 +090077static unsigned int poll_queues;
78module_param(poll_queues, uint, 0644);
Jens Axboe4b04cc62018-11-05 12:44:33 -070079MODULE_PARM_DESC(poll_queues, "Number of queues to use for polled IO.");
80
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010081struct nvme_dev;
82struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -070083
Keith Buscha5cdb682016-01-12 14:41:18 -070084static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Busch8fae2682019-01-04 15:04:33 -070085static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode);
Keith Buschd4b4ff82013-12-10 13:10:37 -070086
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050087/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010088 * Represents an NVM Express device. Each nvme_dev is a PCI function.
89 */
90struct nvme_dev {
Sagi Grimberg147b27e2018-01-14 12:39:01 +020091 struct nvme_queue *queues;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010092 struct blk_mq_tag_set tagset;
93 struct blk_mq_tag_set admin_tagset;
94 u32 __iomem *dbs;
95 struct device *dev;
96 struct dma_pool *prp_page_pool;
97 struct dma_pool *prp_small_pool;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010098 unsigned online_queues;
99 unsigned max_qid;
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100100 unsigned io_queues[HCTX_MAX_TYPES];
Keith Busch22b55602018-04-12 09:16:10 -0600101 unsigned int num_vecs;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100102 int q_depth;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000103 int io_sqes;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100104 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100105 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +0800106 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +0100107 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +0100108 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100109 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100110 u64 cmb_size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -0600111 bool cmb_use_sqes;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100112 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -0600113 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100114 struct nvme_ctrl ctrl;
Keith Buschd916b1b2019-05-23 09:27:35 -0600115 u32 last_ps;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200116
Jens Axboe943e9422018-06-21 09:49:37 -0600117 mempool_t *iod_mempool;
118
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200119 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -0300120 u32 *dbbuf_dbs;
121 dma_addr_t dbbuf_dbs_dma_addr;
122 u32 *dbbuf_eis;
123 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200124
125 /* host memory buffer support: */
126 u64 host_mem_size;
127 u32 nr_host_mem_descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +0200128 dma_addr_t host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200129 struct nvme_host_mem_buf_desc *host_mem_descs;
130 void **host_mem_desc_bufs;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500131};
132
weiping zhangb27c1e62017-07-10 16:46:59 +0800133static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
134{
135 int n = 0, ret;
136
137 ret = kstrtoint(val, 10, &n);
138 if (ret != 0 || n < 2)
139 return -EINVAL;
140
141 return param_set_int(val, kp);
142}
143
Helen Koikef9f38e32017-04-10 12:51:07 -0300144static inline unsigned int sq_idx(unsigned int qid, u32 stride)
145{
146 return qid * 2 * stride;
147}
148
149static inline unsigned int cq_idx(unsigned int qid, u32 stride)
150{
151 return (qid * 2 + 1) * stride;
152}
153
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100154static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
155{
156 return container_of(ctrl, struct nvme_dev, ctrl);
157}
158
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500159/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500160 * An NVM Express queue. Each device has at least two (one for admin
161 * commands and one for I/O commands).
162 */
163struct nvme_queue {
Matthew Wilcox091b6092011-02-10 09:56:01 -0500164 struct nvme_dev *dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200165 spinlock_t sq_lock;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000166 void *sq_cmds;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +0100167 /* only used for poll queues: */
168 spinlock_t cq_poll_lock ____cacheline_aligned_in_smp;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500169 volatile struct nvme_completion *cqes;
170 dma_addr_t sq_dma_addr;
171 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500172 u32 __iomem *q_db;
173 u16 q_depth;
Keith Busch7c349dd2019-03-08 10:43:06 -0700174 u16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500175 u16 sq_tail;
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700176 u16 last_sq_tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500177 u16 cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700178 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400179 u8 cq_phase;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000180 u8 sqes;
Christoph Hellwig4e224102018-12-02 17:46:17 +0100181 unsigned long flags;
182#define NVMEQ_ENABLED 0
Christoph Hellwig63223072018-12-02 17:46:18 +0100183#define NVMEQ_SQ_CMB 1
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100184#define NVMEQ_DELETE_ERROR 2
Keith Busch7c349dd2019-03-08 10:43:06 -0700185#define NVMEQ_POLLED 3
Helen Koikef9f38e32017-04-10 12:51:07 -0300186 u32 *dbbuf_sq_db;
187 u32 *dbbuf_cq_db;
188 u32 *dbbuf_sq_ei;
189 u32 *dbbuf_cq_ei;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100190 struct completion delete_done;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500191};
192
193/*
Christoph Hellwig9b048112019-03-03 08:04:01 -0700194 * The nvme_iod describes the data in an I/O.
195 *
196 * The sg pointer contains the list of PRP/SGL chunk allocations in addition
197 * to the actual struct scatterlist.
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200198 */
199struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800200 struct nvme_request req;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100201 struct nvme_queue *nvmeq;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700202 bool use_sgl;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100203 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200204 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200205 int nents; /* Used in scatterlist */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200206 dma_addr_t first_dma;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700207 unsigned int dma_len; /* length of single DMA segment mapping */
Christoph Hellwig783b94b2019-03-03 08:19:18 -0700208 dma_addr_t meta_dma;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100209 struct scatterlist *sg;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500210};
211
Jens Axboe3b6592f2018-10-31 08:36:31 -0600212static unsigned int max_io_queues(void)
213{
Jens Axboe4b04cc62018-11-05 12:44:33 -0700214 return num_possible_cpus() + write_queues + poll_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600215}
216
217static unsigned int max_queue_count(void)
218{
219 /* IO queues + admin queue */
220 return 1 + max_io_queues();
221}
222
Helen Koikef9f38e32017-04-10 12:51:07 -0300223static inline unsigned int nvme_dbbuf_size(u32 stride)
224{
Jens Axboe3b6592f2018-10-31 08:36:31 -0600225 return (max_queue_count() * 8 * stride);
Helen Koikef9f38e32017-04-10 12:51:07 -0300226}
227
228static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
229{
230 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
231
232 if (dev->dbbuf_dbs)
233 return 0;
234
235 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
236 &dev->dbbuf_dbs_dma_addr,
237 GFP_KERNEL);
238 if (!dev->dbbuf_dbs)
239 return -ENOMEM;
240 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
241 &dev->dbbuf_eis_dma_addr,
242 GFP_KERNEL);
243 if (!dev->dbbuf_eis) {
244 dma_free_coherent(dev->dev, mem_size,
245 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
246 dev->dbbuf_dbs = NULL;
247 return -ENOMEM;
248 }
249
250 return 0;
251}
252
253static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
254{
255 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
256
257 if (dev->dbbuf_dbs) {
258 dma_free_coherent(dev->dev, mem_size,
259 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
260 dev->dbbuf_dbs = NULL;
261 }
262 if (dev->dbbuf_eis) {
263 dma_free_coherent(dev->dev, mem_size,
264 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
265 dev->dbbuf_eis = NULL;
266 }
267}
268
269static void nvme_dbbuf_init(struct nvme_dev *dev,
270 struct nvme_queue *nvmeq, int qid)
271{
272 if (!dev->dbbuf_dbs || !qid)
273 return;
274
275 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
276 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
277 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
278 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
279}
280
281static void nvme_dbbuf_set(struct nvme_dev *dev)
282{
283 struct nvme_command c;
284
285 if (!dev->dbbuf_dbs)
286 return;
287
288 memset(&c, 0, sizeof(c));
289 c.dbbuf.opcode = nvme_admin_dbbuf;
290 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
291 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
292
293 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200294 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300295 /* Free memory and continue on */
296 nvme_dbbuf_dma_free(dev);
297 }
298}
299
300static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
301{
302 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
303}
304
305/* Update dbbuf and return true if an MMIO is required */
306static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
307 volatile u32 *dbbuf_ei)
308{
309 if (dbbuf_db) {
310 u16 old_value;
311
312 /*
313 * Ensure that the queue is written before updating
314 * the doorbell in memory
315 */
316 wmb();
317
318 old_value = *dbbuf_db;
319 *dbbuf_db = value;
320
Michal Wnukowskif1ed3df2018-08-15 15:51:57 -0700321 /*
322 * Ensure that the doorbell is updated before reading the event
323 * index from memory. The controller needs to provide similar
324 * ordering to ensure the envent index is updated before reading
325 * the doorbell.
326 */
327 mb();
328
Helen Koikef9f38e32017-04-10 12:51:07 -0300329 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
330 return false;
331 }
332
333 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500334}
335
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700336/*
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700337 * Will slightly overestimate the number of pages needed. This is OK
338 * as it only leads to a small amount of wasted memory for the lifetime of
339 * the I/O.
340 */
341static int nvme_npages(unsigned size, struct nvme_dev *dev)
342{
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100343 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
344 dev->ctrl.page_size);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700345 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
346}
347
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700348/*
349 * Calculates the number of pages needed for the SGL segments. For example a 4k
350 * page can accommodate 256 SGL descriptors.
351 */
352static int nvme_pci_npages_sgl(unsigned int num_seg)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100353{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700354 return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100355}
356
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700357static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev,
358 unsigned int size, unsigned int nseg, bool use_sgl)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700359{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700360 size_t alloc_size;
361
362 if (use_sgl)
363 alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg);
364 else
365 alloc_size = sizeof(__le64 *) * nvme_npages(size, dev);
366
367 return alloc_size + sizeof(struct scatterlist) * nseg;
368}
369
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700370static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
371 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500372{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700373 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200374 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700375
Keith Busch42483222015-06-01 09:29:54 -0600376 WARN_ON(hctx_idx != 0);
377 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
Keith Busch42483222015-06-01 09:29:54 -0600378
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700379 hctx->driver_data = nvmeq;
380 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500381}
382
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700383static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
384 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500385{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700386 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200387 struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500388
Keith Busch42483222015-06-01 09:29:54 -0600389 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700390 hctx->driver_data = nvmeq;
391 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500392}
393
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600394static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
395 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500396{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600397 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100398 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200399 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200400 struct nvme_queue *nvmeq = &dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700401
402 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100403 iod->nvmeq = nvmeq;
Sagi Grimberg59e29ce2018-06-29 16:50:00 -0600404
405 nvme_req(req)->ctrl = &dev->ctrl;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700406 return 0;
407}
408
Jens Axboe3b6592f2018-10-31 08:36:31 -0600409static int queue_irq_offset(struct nvme_dev *dev)
410{
411 /* if we have more than 1 vec, admin queue offsets us by 1 */
412 if (dev->num_vecs > 1)
413 return 1;
414
415 return 0;
416}
417
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200418static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
419{
420 struct nvme_dev *dev = set->driver_data;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600421 int i, qoff, offset;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200422
Jens Axboe3b6592f2018-10-31 08:36:31 -0600423 offset = queue_irq_offset(dev);
424 for (i = 0, qoff = 0; i < set->nr_maps; i++) {
425 struct blk_mq_queue_map *map = &set->map[i];
426
427 map->nr_queues = dev->io_queues[i];
428 if (!map->nr_queues) {
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100429 BUG_ON(i == HCTX_TYPE_DEFAULT);
Christoph Hellwig7e849dd2018-12-17 12:16:27 +0100430 continue;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600431 }
432
Jens Axboe4b04cc62018-11-05 12:44:33 -0700433 /*
434 * The poll queue(s) doesn't have an IRQ (and hence IRQ
435 * affinity), so use the regular blk-mq cpu mapping
436 */
Jens Axboe3b6592f2018-10-31 08:36:31 -0600437 map->queue_offset = qoff;
Keith Buschcb9e0e52019-05-21 10:56:43 -0600438 if (i != HCTX_TYPE_POLL && offset)
Jens Axboe4b04cc62018-11-05 12:44:33 -0700439 blk_mq_pci_map_queues(map, to_pci_dev(dev->dev), offset);
440 else
441 blk_mq_map_queues(map);
Jens Axboe3b6592f2018-10-31 08:36:31 -0600442 qoff += map->nr_queues;
443 offset += map->nr_queues;
444 }
445
446 return 0;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200447}
448
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700449/*
450 * Write sq tail if we are asked to, or if the next command would wrap.
451 */
452static inline void nvme_write_sq_db(struct nvme_queue *nvmeq, bool write_sq)
453{
454 if (!write_sq) {
455 u16 next_tail = nvmeq->sq_tail + 1;
456
457 if (next_tail == nvmeq->q_depth)
458 next_tail = 0;
459 if (next_tail != nvmeq->last_sq_tail)
460 return;
461 }
462
463 if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
464 nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
465 writel(nvmeq->sq_tail, nvmeq->q_db);
466 nvmeq->last_sq_tail = nvmeq->sq_tail;
467}
468
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500469/**
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200470 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500471 * @nvmeq: The queue to use
472 * @cmd: The command to send
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700473 * @write_sq: whether to write to the SQ doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500474 */
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700475static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd,
476 bool write_sq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500477{
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200478 spin_lock(&nvmeq->sq_lock);
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000479 memcpy(nvmeq->sq_cmds + (nvmeq->sq_tail << nvmeq->sqes),
480 cmd, sizeof(*cmd));
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200481 if (++nvmeq->sq_tail == nvmeq->q_depth)
482 nvmeq->sq_tail = 0;
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700483 nvme_write_sq_db(nvmeq, write_sq);
484 spin_unlock(&nvmeq->sq_lock);
485}
486
487static void nvme_commit_rqs(struct blk_mq_hw_ctx *hctx)
488{
489 struct nvme_queue *nvmeq = hctx->driver_data;
490
491 spin_lock(&nvmeq->sq_lock);
492 if (nvmeq->sq_tail != nvmeq->last_sq_tail)
493 nvme_write_sq_db(nvmeq, true);
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200494 spin_unlock(&nvmeq->sq_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500495}
496
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700497static void **nvme_pci_iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700498{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100499 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700500 return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700501}
502
Minwoo Im955b1b52017-12-20 16:30:50 +0900503static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
504{
505 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Keith Busch20469a32018-01-17 22:04:37 +0100506 int nseg = blk_rq_nr_phys_segments(req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900507 unsigned int avg_seg_size;
508
Keith Busch20469a32018-01-17 22:04:37 +0100509 if (nseg == 0)
510 return false;
511
512 avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
Minwoo Im955b1b52017-12-20 16:30:50 +0900513
514 if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
515 return false;
516 if (!iod->nvmeq->qid)
517 return false;
518 if (!sgl_threshold || avg_seg_size < sgl_threshold)
519 return false;
520 return true;
521}
522
Christoph Hellwig7fe07d12019-03-03 08:15:19 -0700523static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500524{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100525 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700526 const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1;
527 dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500528 int i;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500529
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700530 if (iod->dma_len) {
Israel Rukshinf2fa0062019-08-28 14:11:48 +0300531 dma_unmap_page(dev->dev, dma_addr, iod->dma_len,
532 rq_dma_dir(req));
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700533 return;
Christoph Hellwig7fe07d12019-03-03 08:15:19 -0700534 }
535
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700536 WARN_ON_ONCE(!iod->nents);
537
Logan Gunthorpe7f73eac2019-08-12 11:30:43 -0600538 if (is_pci_p2pdma_page(sg_page(iod->sg)))
539 pci_p2pdma_unmap_sg(dev->dev, iod->sg, iod->nents,
540 rq_dma_dir(req));
541 else
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700542 dma_unmap_sg(dev->dev, iod->sg, iod->nents, rq_dma_dir(req));
543
544
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500545 if (iod->npages == 0)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700546 dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
547 dma_addr);
548
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500549 for (i = 0; i < iod->npages; i++) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700550 void *addr = nvme_pci_iod_list(req)[i];
551
552 if (iod->use_sgl) {
553 struct nvme_sgl_desc *sg_list = addr;
554
555 next_dma_addr =
556 le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
557 } else {
558 __le64 *prp_list = addr;
559
560 next_dma_addr = le64_to_cpu(prp_list[last_prp]);
561 }
562
563 dma_pool_free(dev->prp_page_pool, addr, dma_addr);
564 dma_addr = next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500565 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700566
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -0700567 mempool_free(iod->sg, dev->iod_mempool);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600568}
569
Keith Buschd0877472017-09-15 13:05:38 -0400570static void nvme_print_sgl(struct scatterlist *sgl, int nents)
571{
572 int i;
573 struct scatterlist *sg;
574
575 for_each_sg(sgl, sg, nents, i) {
576 dma_addr_t phys = sg_phys(sg);
577 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
578 "dma_address:%pad dma_length:%d\n",
579 i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
580 sg_dma_len(sg));
581 }
582}
583
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700584static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
585 struct request *req, struct nvme_rw_command *cmnd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500586{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100587 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500588 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100589 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500590 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500591 int dma_len = sg_dma_len(sg);
592 u64 dma_addr = sg_dma_address(sg);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100593 u32 page_size = dev->ctrl.page_size;
Murali Iyerf137e0f2015-03-26 11:07:51 -0500594 int offset = dma_addr & (page_size - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500595 __le64 *prp_list;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700596 void **list = nvme_pci_iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500597 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500598 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500599
Keith Busch1d090622014-06-23 11:34:01 -0600600 length -= (page_size - offset);
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200601 if (length <= 0) {
602 iod->first_dma = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700603 goto done;
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200604 }
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500605
Keith Busch1d090622014-06-23 11:34:01 -0600606 dma_len -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500607 if (dma_len) {
Keith Busch1d090622014-06-23 11:34:01 -0600608 dma_addr += (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500609 } else {
610 sg = sg_next(sg);
611 dma_addr = sg_dma_address(sg);
612 dma_len = sg_dma_len(sg);
613 }
614
Keith Busch1d090622014-06-23 11:34:01 -0600615 if (length <= page_size) {
Keith Buschedd10d32014-04-03 16:45:23 -0600616 iod->first_dma = dma_addr;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700617 goto done;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500618 }
619
Keith Busch1d090622014-06-23 11:34:01 -0600620 nprps = DIV_ROUND_UP(length, page_size);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500621 if (nprps <= (256 / 8)) {
622 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500623 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500624 } else {
625 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500626 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500627 }
628
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200629 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400630 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600631 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500632 iod->npages = -1;
Keith Busch86eea282017-07-12 15:59:07 -0400633 return BLK_STS_RESOURCE;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400634 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500635 list[0] = prp_list;
636 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500637 i = 0;
638 for (;;) {
Keith Busch1d090622014-06-23 11:34:01 -0600639 if (i == page_size >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500640 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200641 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500642 if (!prp_list)
Keith Busch86eea282017-07-12 15:59:07 -0400643 return BLK_STS_RESOURCE;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500644 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400645 prp_list[0] = old_prp_list[i - 1];
646 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
647 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500648 }
649 prp_list[i++] = cpu_to_le64(dma_addr);
Keith Busch1d090622014-06-23 11:34:01 -0600650 dma_len -= page_size;
651 dma_addr += page_size;
652 length -= page_size;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500653 if (length <= 0)
654 break;
655 if (dma_len > 0)
656 continue;
Keith Busch86eea282017-07-12 15:59:07 -0400657 if (unlikely(dma_len < 0))
658 goto bad_sgl;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500659 sg = sg_next(sg);
660 dma_addr = sg_dma_address(sg);
661 dma_len = sg_dma_len(sg);
662 }
663
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700664done:
665 cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
666 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
667
Keith Busch86eea282017-07-12 15:59:07 -0400668 return BLK_STS_OK;
669
670 bad_sgl:
Keith Buschd0877472017-09-15 13:05:38 -0400671 WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
672 "Invalid SGL for payload:%d nents:%d\n",
673 blk_rq_payload_bytes(req), iod->nents);
Keith Busch86eea282017-07-12 15:59:07 -0400674 return BLK_STS_IOERR;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500675}
676
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700677static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
678 struct scatterlist *sg)
679{
680 sge->addr = cpu_to_le64(sg_dma_address(sg));
681 sge->length = cpu_to_le32(sg_dma_len(sg));
682 sge->type = NVME_SGL_FMT_DATA_DESC << 4;
683}
684
685static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
686 dma_addr_t dma_addr, int entries)
687{
688 sge->addr = cpu_to_le64(dma_addr);
689 if (entries < SGES_PER_PAGE) {
690 sge->length = cpu_to_le32(entries * sizeof(*sge));
691 sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
692 } else {
693 sge->length = cpu_to_le32(PAGE_SIZE);
694 sge->type = NVME_SGL_FMT_SEG_DESC << 4;
695 }
696}
697
698static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100699 struct request *req, struct nvme_rw_command *cmd, int entries)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700700{
701 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700702 struct dma_pool *pool;
703 struct nvme_sgl_desc *sg_list;
704 struct scatterlist *sg = iod->sg;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700705 dma_addr_t sgl_dma;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100706 int i = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700707
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700708 /* setting the transfer type as SGL */
709 cmd->flags = NVME_CMD_SGL_METABUF;
710
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100711 if (entries == 1) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700712 nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
713 return BLK_STS_OK;
714 }
715
716 if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
717 pool = dev->prp_small_pool;
718 iod->npages = 0;
719 } else {
720 pool = dev->prp_page_pool;
721 iod->npages = 1;
722 }
723
724 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
725 if (!sg_list) {
726 iod->npages = -1;
727 return BLK_STS_RESOURCE;
728 }
729
730 nvme_pci_iod_list(req)[0] = sg_list;
731 iod->first_dma = sgl_dma;
732
733 nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
734
735 do {
736 if (i == SGES_PER_PAGE) {
737 struct nvme_sgl_desc *old_sg_desc = sg_list;
738 struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
739
740 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
741 if (!sg_list)
742 return BLK_STS_RESOURCE;
743
744 i = 0;
745 nvme_pci_iod_list(req)[iod->npages++] = sg_list;
746 sg_list[i++] = *link;
747 nvme_pci_sgl_set_seg(link, sgl_dma, entries);
748 }
749
750 nvme_pci_sgl_set_data(&sg_list[i++], sg);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700751 sg = sg_next(sg);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100752 } while (--entries > 0);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700753
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700754 return BLK_STS_OK;
755}
756
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700757static blk_status_t nvme_setup_prp_simple(struct nvme_dev *dev,
758 struct request *req, struct nvme_rw_command *cmnd,
759 struct bio_vec *bv)
760{
761 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Kevin Haoa4f40482019-10-18 10:53:14 +0800762 unsigned int offset = bv->bv_offset & (dev->ctrl.page_size - 1);
763 unsigned int first_prp_len = dev->ctrl.page_size - offset;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700764
765 iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
766 if (dma_mapping_error(dev->dev, iod->first_dma))
767 return BLK_STS_RESOURCE;
768 iod->dma_len = bv->bv_len;
769
770 cmnd->dptr.prp1 = cpu_to_le64(iod->first_dma);
771 if (bv->bv_len > first_prp_len)
772 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma + first_prp_len);
773 return 0;
774}
775
Christoph Hellwig29791052019-03-05 05:54:18 -0700776static blk_status_t nvme_setup_sgl_simple(struct nvme_dev *dev,
777 struct request *req, struct nvme_rw_command *cmnd,
778 struct bio_vec *bv)
779{
780 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
781
782 iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
783 if (dma_mapping_error(dev->dev, iod->first_dma))
784 return BLK_STS_RESOURCE;
785 iod->dma_len = bv->bv_len;
786
Klaus Birkelund Jensen049bf372019-04-30 18:53:29 +0200787 cmnd->flags = NVME_CMD_SGL_METABUF;
Christoph Hellwig29791052019-03-05 05:54:18 -0700788 cmnd->dptr.sgl.addr = cpu_to_le64(iod->first_dma);
789 cmnd->dptr.sgl.length = cpu_to_le32(iod->dma_len);
790 cmnd->dptr.sgl.type = NVME_SGL_FMT_DATA_DESC << 4;
791 return 0;
792}
793
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200794static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100795 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200796{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100797 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig70479b72019-03-05 05:59:02 -0700798 blk_status_t ret = BLK_STS_RESOURCE;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100799 int nr_mapped;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200800
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700801 if (blk_rq_nr_phys_segments(req) == 1) {
802 struct bio_vec bv = req_bvec(req);
803
804 if (!is_pci_p2pdma_page(bv.bv_page)) {
805 if (bv.bv_offset + bv.bv_len <= dev->ctrl.page_size * 2)
806 return nvme_setup_prp_simple(dev, req,
807 &cmnd->rw, &bv);
Christoph Hellwig29791052019-03-05 05:54:18 -0700808
809 if (iod->nvmeq->qid &&
810 dev->ctrl.sgls & ((1 << 0) | (1 << 1)))
811 return nvme_setup_sgl_simple(dev, req,
812 &cmnd->rw, &bv);
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700813 }
814 }
815
816 iod->dma_len = 0;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -0700817 iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC);
818 if (!iod->sg)
819 return BLK_STS_RESOURCE;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700820 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwig70479b72019-03-05 05:59:02 -0700821 iod->nents = blk_rq_map_sg(req->q, req, iod->sg);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200822 if (!iod->nents)
823 goto out;
824
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600825 if (is_pci_p2pdma_page(sg_page(iod->sg)))
Logan Gunthorpe2b9f4bb2019-08-12 11:30:42 -0600826 nr_mapped = pci_p2pdma_map_sg_attrs(dev->dev, iod->sg,
827 iod->nents, rq_dma_dir(req), DMA_ATTR_NO_WARN);
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600828 else
829 nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents,
Christoph Hellwig70479b72019-03-05 05:59:02 -0700830 rq_dma_dir(req), DMA_ATTR_NO_WARN);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100831 if (!nr_mapped)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200832 goto out;
833
Christoph Hellwig70479b72019-03-05 05:59:02 -0700834 iod->use_sgl = nvme_pci_use_sgls(dev, req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900835 if (iod->use_sgl)
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100836 ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700837 else
838 ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200839out:
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700840 if (ret != BLK_STS_OK)
841 nvme_unmap_data(dev, req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200842 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200843}
844
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700845static blk_status_t nvme_map_metadata(struct nvme_dev *dev, struct request *req,
846 struct nvme_command *cmnd)
847{
848 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
849
850 iod->meta_dma = dma_map_bvec(dev->dev, rq_integrity_vec(req),
851 rq_dma_dir(req), 0);
852 if (dma_mapping_error(dev->dev, iod->meta_dma))
853 return BLK_STS_IOERR;
854 cmnd->rw.metadata = cpu_to_le64(iod->meta_dma);
855 return 0;
856}
857
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700858/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200859 * NOTE: ns is NULL when called on the admin queue.
860 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200861static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700862 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600863{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700864 struct nvme_ns *ns = hctx->queue->queuedata;
865 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200866 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700867 struct request *req = bd->rq;
Christoph Hellwig9b048112019-03-03 08:04:01 -0700868 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200869 struct nvme_command cmnd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200870 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700871
Christoph Hellwig9b048112019-03-03 08:04:01 -0700872 iod->aborted = 0;
873 iod->npages = -1;
874 iod->nents = 0;
875
Jens Axboed1f06f42018-05-17 18:31:49 +0200876 /*
877 * We should not need to do this, but we're still using this to
878 * ensure we can drain requests on a dying queue.
879 */
Christoph Hellwig4e224102018-12-02 17:46:17 +0100880 if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags)))
Jens Axboed1f06f42018-05-17 18:31:49 +0200881 return BLK_STS_IOERR;
882
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700883 ret = nvme_setup_cmd(ns, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200884 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100885 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600886
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200887 if (blk_rq_nr_phys_segments(req)) {
Christoph Hellwigb131c612017-01-13 12:29:12 +0100888 ret = nvme_map_data(dev, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200889 if (ret)
Christoph Hellwig9b048112019-03-03 08:04:01 -0700890 goto out_free_cmd;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200891 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700892
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700893 if (blk_integrity_rq(req)) {
894 ret = nvme_map_metadata(dev, req, &cmnd);
895 if (ret)
896 goto out_unmap_data;
897 }
898
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100899 blk_mq_start_request(req);
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700900 nvme_submit_cmd(nvmeq, &cmnd, bd->last);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200901 return BLK_STS_OK;
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700902out_unmap_data:
903 nvme_unmap_data(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700904out_free_cmd:
905 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200906 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500907}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500908
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200909static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100910{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100911 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700912 struct nvme_dev *dev = iod->nvmeq->dev;
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100913
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700914 if (blk_integrity_rq(req))
915 dma_unmap_page(dev->dev, iod->meta_dma,
916 rq_integrity_vec(req)->bv_len, rq_data_dir(req));
Christoph Hellwigb15c5922019-03-03 08:52:21 -0700917 if (blk_rq_nr_phys_segments(req))
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700918 nvme_unmap_data(dev, req);
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200919 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500920}
921
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100922/* We read the CQE phase first to check if the rest of the entry is valid */
Christoph Hellwig750dde42018-05-18 08:37:04 -0600923static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100924{
Christoph Hellwig750dde42018-05-18 08:37:04 -0600925 return (le16_to_cpu(nvmeq->cqes[nvmeq->cq_head].status) & 1) ==
926 nvmeq->cq_phase;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100927}
928
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300929static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500930{
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300931 u16 head = nvmeq->cq_head;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500932
Keith Busch397c6992018-06-06 08:13:05 -0600933 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
934 nvmeq->dbbuf_cq_ei))
935 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300936}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500937
Christoph Hellwigcfa27352020-01-30 19:40:24 +0100938static inline struct blk_mq_tags *nvme_queue_tagset(struct nvme_queue *nvmeq)
939{
940 if (!nvmeq->qid)
941 return nvmeq->dev->admin_tagset.tags[0];
942 return nvmeq->dev->tagset.tags[nvmeq->qid - 1];
943}
944
Jens Axboe5cb525c2018-05-17 18:31:50 +0200945static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx)
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300946{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200947 volatile struct nvme_completion *cqe = &nvmeq->cqes[idx];
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300948 struct request *req;
949
950 if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
951 dev_warn(nvmeq->dev->ctrl.device,
952 "invalid id %d completed on queue %d\n",
953 cqe->command_id, le16_to_cpu(cqe->sq_id));
954 return;
955 }
956
957 /*
958 * AEN requests are special as they don't time out and can
959 * survive any kind of queue freeze and often don't respond to
960 * aborts. We don't even bother to allocate a struct request
961 * for them but rather special case them here.
962 */
Israel Rukshin58a8df62019-10-13 19:57:31 +0300963 if (unlikely(nvme_is_aen_req(nvmeq->qid, cqe->command_id))) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300964 nvme_complete_async_event(&nvmeq->dev->ctrl,
965 cqe->status, &cqe->result);
966 return;
967 }
968
Christoph Hellwigcfa27352020-01-30 19:40:24 +0100969 req = blk_mq_tag_to_rq(nvme_queue_tagset(nvmeq), cqe->command_id);
yupeng604c01d2018-12-18 17:59:53 +0100970 trace_nvme_sq(req, cqe->sq_head, nvmeq->sq_tail);
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300971 nvme_end_request(req, cqe->status, cqe->result);
972}
973
Jens Axboe5cb525c2018-05-17 18:31:50 +0200974static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -0700975{
Alexey Dobriyana8de66392020-05-07 23:07:04 +0300976 u16 tmp = nvmeq->cq_head + 1;
977
978 if (tmp == nvmeq->q_depth) {
Jens Axboe5cb525c2018-05-17 18:31:50 +0200979 nvmeq->cq_head = 0;
Alexey Dobriyane2a366a2020-02-28 21:45:19 +0300980 nvmeq->cq_phase ^= 1;
Alexey Dobriyana8de66392020-05-07 23:07:04 +0300981 } else {
982 nvmeq->cq_head = tmp;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500983 }
Jens Axboe5cb525c2018-05-17 18:31:50 +0200984}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500985
Keith Busch324b4942020-03-02 08:56:53 -0800986static inline int nvme_process_cq(struct nvme_queue *nvmeq)
Jens Axboe5cb525c2018-05-17 18:31:50 +0200987{
Jens Axboe1052b8a2018-11-26 08:21:49 -0700988 int found = 0;
Jens Axboe5cb525c2018-05-17 18:31:50 +0200989
Jens Axboe1052b8a2018-11-26 08:21:49 -0700990 while (nvme_cqe_pending(nvmeq)) {
Keith Buschbf392a52020-03-02 08:45:04 -0800991 found++;
Keith Buschb69e2ef2020-05-08 13:04:06 -0700992 /*
993 * load-load control dependency between phase and the rest of
994 * the cqe requires a full read memory barrier
995 */
996 dma_rmb();
Keith Busch324b4942020-03-02 08:56:53 -0800997 nvme_handle_cqe(nvmeq, nvmeq->cq_head);
Jens Axboe5cb525c2018-05-17 18:31:50 +0200998 nvme_update_cq_head(nvmeq);
999 }
Jens Axboe5cb525c2018-05-17 18:31:50 +02001000
Keith Busch324b4942020-03-02 08:56:53 -08001001 if (found)
Sagi Grimberg920d13a2017-06-18 17:28:09 +03001002 nvme_ring_cq_doorbell(nvmeq);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001003 return found;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001004}
1005
1006static irqreturn_t nvme_irq(int irq, void *data)
1007{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001008 struct nvme_queue *nvmeq = data;
Jens Axboe68fa9db2018-05-21 08:41:52 -06001009 irqreturn_t ret = IRQ_NONE;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001010
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001011 /*
1012 * The rmb/wmb pair ensures we see all updates from a previous run of
1013 * the irq handler, even if that was on another CPU.
1014 */
1015 rmb();
Keith Busch324b4942020-03-02 08:56:53 -08001016 if (nvme_process_cq(nvmeq))
1017 ret = IRQ_HANDLED;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001018 wmb();
Jens Axboe5cb525c2018-05-17 18:31:50 +02001019
Jens Axboe68fa9db2018-05-21 08:41:52 -06001020 return ret;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001021}
1022
1023static irqreturn_t nvme_irq_check(int irq, void *data)
1024{
1025 struct nvme_queue *nvmeq = data;
Christoph Hellwig750dde42018-05-18 08:37:04 -06001026 if (nvme_cqe_pending(nvmeq))
Marta Rybczynskad783e0b2016-03-22 16:02:06 +01001027 return IRQ_WAKE_THREAD;
1028 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001029}
1030
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001031/*
Keith Buschfa059b82020-03-04 09:17:01 -08001032 * Poll for completions for any interrupt driven queue
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001033 * Can be called from any context.
1034 */
Keith Buschfa059b82020-03-04 09:17:01 -08001035static void nvme_poll_irqdisable(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -07001036{
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001037 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
Jens Axboea0fa9642015-11-03 20:37:26 -07001038
Keith Buschfa059b82020-03-04 09:17:01 -08001039 WARN_ON_ONCE(test_bit(NVMEQ_POLLED, &nvmeq->flags));
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001040
Keith Buschfa059b82020-03-04 09:17:01 -08001041 disable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
1042 nvme_process_cq(nvmeq);
1043 enable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
Jens Axboea0fa9642015-11-03 20:37:26 -07001044}
1045
Jens Axboe97431392018-11-16 09:48:21 -07001046static int nvme_poll(struct blk_mq_hw_ctx *hctx)
Keith Busch7776db12017-02-24 17:59:28 -05001047{
1048 struct nvme_queue *nvmeq = hctx->driver_data;
Jens Axboedabcefa2018-11-14 09:38:28 -07001049 bool found;
1050
1051 if (!nvme_cqe_pending(nvmeq))
1052 return 0;
1053
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001054 spin_lock(&nvmeq->cq_poll_lock);
Keith Busch324b4942020-03-02 08:56:53 -08001055 found = nvme_process_cq(nvmeq);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001056 spin_unlock(&nvmeq->cq_poll_lock);
Jens Axboedabcefa2018-11-14 09:38:28 -07001057
Jens Axboedabcefa2018-11-14 09:38:28 -07001058 return found;
1059}
1060
Keith Buschad22c352017-11-07 15:13:12 -07001061static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001062{
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001063 struct nvme_dev *dev = to_nvme_dev(ctrl);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001064 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001065 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001066
1067 memset(&c, 0, sizeof(c));
1068 c.common.opcode = nvme_admin_async_event;
Keith Buschad22c352017-11-07 15:13:12 -07001069 c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
Jens Axboe04f3eaf2018-11-29 10:02:29 -07001070 nvme_submit_cmd(nvmeq, &c, true);
Keith Busch4d115422013-12-10 13:10:40 -07001071}
1072
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001073static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1074{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001075 struct nvme_command c;
1076
1077 memset(&c, 0, sizeof(c));
1078 c.delete_queue.opcode = opcode;
1079 c.delete_queue.qid = cpu_to_le16(id);
1080
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001081 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001082}
1083
1084static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001085 struct nvme_queue *nvmeq, s16 vector)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001086{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001087 struct nvme_command c;
Jens Axboe4b04cc62018-11-05 12:44:33 -07001088 int flags = NVME_QUEUE_PHYS_CONTIG;
1089
Keith Busch7c349dd2019-03-08 10:43:06 -07001090 if (!test_bit(NVMEQ_POLLED, &nvmeq->flags))
Jens Axboe4b04cc62018-11-05 12:44:33 -07001091 flags |= NVME_CQ_IRQ_ENABLED;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001092
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001093 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001094 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001095 * is attached to the request.
1096 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001097 memset(&c, 0, sizeof(c));
1098 c.create_cq.opcode = nvme_admin_create_cq;
1099 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1100 c.create_cq.cqid = cpu_to_le16(qid);
1101 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1102 c.create_cq.cq_flags = cpu_to_le16(flags);
Keith Busch7c349dd2019-03-08 10:43:06 -07001103 c.create_cq.irq_vector = cpu_to_le16(vector);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001104
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001105 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001106}
1107
1108static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1109 struct nvme_queue *nvmeq)
1110{
Jens Axboe9abd68e2018-05-08 10:25:15 -06001111 struct nvme_ctrl *ctrl = &dev->ctrl;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001112 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -04001113 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001114
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001115 /*
Jens Axboe9abd68e2018-05-08 10:25:15 -06001116 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
1117 * set. Since URGENT priority is zeroes, it makes all queues
1118 * URGENT.
1119 */
1120 if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
1121 flags |= NVME_SQ_PRIO_MEDIUM;
1122
1123 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001124 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001125 * is attached to the request.
1126 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001127 memset(&c, 0, sizeof(c));
1128 c.create_sq.opcode = nvme_admin_create_sq;
1129 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1130 c.create_sq.sqid = cpu_to_le16(qid);
1131 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1132 c.create_sq.sq_flags = cpu_to_le16(flags);
1133 c.create_sq.cqid = cpu_to_le16(qid);
1134
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001135 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001136}
1137
1138static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1139{
1140 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1141}
1142
1143static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1144{
1145 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1146}
1147
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001148static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001149{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001150 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1151 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001152
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001153 dev_warn(nvmeq->dev->ctrl.device,
1154 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001155 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001156 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001157}
1158
Keith Buschb2a0eb12017-06-07 20:32:50 +02001159static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1160{
1161
1162 /* If true, indicates loss of adapter communication, possibly by a
1163 * NVMe Subsystem reset.
1164 */
1165 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1166
Jianchao Wangad700622018-01-22 22:03:16 +08001167 /* If there is a reset/reinit ongoing, we shouldn't reset again. */
1168 switch (dev->ctrl.state) {
1169 case NVME_CTRL_RESETTING:
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02001170 case NVME_CTRL_CONNECTING:
Keith Buschb2a0eb12017-06-07 20:32:50 +02001171 return false;
Jianchao Wangad700622018-01-22 22:03:16 +08001172 default:
1173 break;
1174 }
Keith Buschb2a0eb12017-06-07 20:32:50 +02001175
1176 /* We shouldn't reset unless the controller is on fatal error state
1177 * _or_ if we lost the communication with it.
1178 */
1179 if (!(csts & NVME_CSTS_CFS) && !nssro)
1180 return false;
1181
Keith Buschb2a0eb12017-06-07 20:32:50 +02001182 return true;
1183}
1184
1185static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1186{
1187 /* Read a config register to help see what died. */
1188 u16 pci_status;
1189 int result;
1190
1191 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1192 &pci_status);
1193 if (result == PCIBIOS_SUCCESSFUL)
1194 dev_warn(dev->ctrl.device,
1195 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1196 csts, pci_status);
1197 else
1198 dev_warn(dev->ctrl.device,
1199 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1200 csts, result);
1201}
1202
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001203static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001204{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001205 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1206 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -07001207 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001208 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001209 struct nvme_command cmd;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001210 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1211
Wen Xiong651438b2018-02-15 14:05:10 -06001212 /* If PCI error recovery process is happening, we cannot reset or
1213 * the recovery mechanism will surely fail.
1214 */
1215 mb();
1216 if (pci_channel_offline(to_pci_dev(dev->dev)))
1217 return BLK_EH_RESET_TIMER;
1218
Keith Buschb2a0eb12017-06-07 20:32:50 +02001219 /*
1220 * Reset immediately if the controller is failed
1221 */
1222 if (nvme_should_reset(dev, csts)) {
1223 nvme_warn_reset(dev, csts);
1224 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001225 nvme_reset_ctrl(&dev->ctrl);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001226 return BLK_EH_DONE;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001227 }
Keith Buschc30341d2013-12-10 13:10:38 -07001228
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001229 /*
Keith Busch7776db12017-02-24 17:59:28 -05001230 * Did we miss an interrupt?
1231 */
Keith Buschfa059b82020-03-04 09:17:01 -08001232 if (test_bit(NVMEQ_POLLED, &nvmeq->flags))
1233 nvme_poll(req->mq_hctx);
1234 else
1235 nvme_poll_irqdisable(nvmeq);
1236
Keith Buschbf392a52020-03-02 08:45:04 -08001237 if (blk_mq_request_completed(req)) {
Keith Busch7776db12017-02-24 17:59:28 -05001238 dev_warn(dev->ctrl.device,
1239 "I/O %d QID %d timeout, completion polled\n",
1240 req->tag, nvmeq->qid);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001241 return BLK_EH_DONE;
Keith Busch7776db12017-02-24 17:59:28 -05001242 }
1243
1244 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001245 * Shutdown immediately if controller times out while starting. The
1246 * reset work will see the pci device disabled when it gets the forced
1247 * cancellation error. All outstanding requests are completed on
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001248 * shutdown, so we return BLK_EH_DONE.
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001249 */
Keith Busch42441402018-02-08 08:55:34 -07001250 switch (dev->ctrl.state) {
1251 case NVME_CTRL_CONNECTING:
Keith Busch2036f722019-05-14 14:27:53 -06001252 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
1253 /* fall through */
1254 case NVME_CTRL_DELETING:
Keith Buschb9cac432018-05-24 14:34:55 -06001255 dev_warn_ratelimited(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001256 "I/O %d QID %d timeout, disable controller\n",
1257 req->tag, nvmeq->qid);
Keith Busch2036f722019-05-14 14:27:53 -06001258 nvme_dev_disable(dev, true);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001259 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001260 return BLK_EH_DONE;
Keith Busch39a9dd82019-05-14 14:10:41 -06001261 case NVME_CTRL_RESETTING:
1262 return BLK_EH_RESET_TIMER;
Keith Busch42441402018-02-08 08:55:34 -07001263 default:
1264 break;
Keith Buschc30341d2013-12-10 13:10:38 -07001265 }
1266
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001267 /*
1268 * Shutdown the controller immediately and schedule a reset if the
1269 * command was already aborted once before and still hasn't been
1270 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001271 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001272 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001273 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001274 "I/O %d QID %d timeout, reset controller\n",
1275 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001276 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001277 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001278
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001279 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001280 return BLK_EH_DONE;
Keith Buschc30341d2013-12-10 13:10:38 -07001281 }
Keith Buschc30341d2013-12-10 13:10:38 -07001282
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001283 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1284 atomic_inc(&dev->ctrl.abort_limit);
1285 return BLK_EH_RESET_TIMER;
1286 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001287 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001288
Keith Buschc30341d2013-12-10 13:10:38 -07001289 memset(&cmd, 0, sizeof(cmd));
1290 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001291 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001292 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001293
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001294 dev_warn(nvmeq->dev->ctrl.device,
1295 "I/O %d QID %d timeout, aborting\n",
1296 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001297
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001298 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001299 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001300 if (IS_ERR(abort_req)) {
1301 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001302 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001303 }
Keith Buschc30341d2013-12-10 13:10:38 -07001304
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001305 abort_req->timeout = ADMIN_TIMEOUT;
1306 abort_req->end_io_data = NULL;
1307 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001308
Keith Busch7a509a62015-01-07 18:55:53 -07001309 /*
1310 * The aborted req will be completed on receiving the abort req.
1311 * We enable the timer again. If hit twice, it'll cause a device reset,
1312 * as the device then is in a faulty state.
1313 */
Keith Busch07836e62015-02-19 10:34:48 -07001314 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001315}
1316
Keith Buschf435c282014-07-07 09:14:42 -06001317static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001318{
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001319 dma_free_coherent(nvmeq->dev->dev, CQ_SIZE(nvmeq),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001320 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Christoph Hellwig63223072018-12-02 17:46:18 +01001321 if (!nvmeq->sq_cmds)
1322 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001323
Christoph Hellwig63223072018-12-02 17:46:18 +01001324 if (test_and_clear_bit(NVMEQ_SQ_CMB, &nvmeq->flags)) {
Keith Busch88a041f2019-03-08 10:43:11 -07001325 pci_free_p2pmem(to_pci_dev(nvmeq->dev->dev),
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001326 nvmeq->sq_cmds, SQ_SIZE(nvmeq));
Christoph Hellwig63223072018-12-02 17:46:18 +01001327 } else {
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001328 dma_free_coherent(nvmeq->dev->dev, SQ_SIZE(nvmeq),
Christoph Hellwig63223072018-12-02 17:46:18 +01001329 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001330 }
Matthew Wilcox9e866772012-08-03 13:55:56 -04001331}
1332
Keith Buscha1a5ef92013-12-16 13:50:00 -05001333static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001334{
1335 int i;
1336
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001337 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001338 dev->ctrl.queue_count--;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001339 nvme_free_queue(&dev->queues[i]);
kaoudis121c7ad2015-01-14 21:01:58 -07001340 }
Keith Busch22404272013-07-15 15:02:20 -06001341}
1342
Keith Busch4d115422013-12-10 13:10:40 -07001343/**
1344 * nvme_suspend_queue - put queue into suspended state
Bart Van Assche40581d12018-10-08 14:28:43 -07001345 * @nvmeq: queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001346 */
1347static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001348{
Christoph Hellwig4e224102018-12-02 17:46:17 +01001349 if (!test_and_clear_bit(NVMEQ_ENABLED, &nvmeq->flags))
Keith Busch2b25d982014-12-22 12:59:04 -07001350 return 1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001351
Christoph Hellwig4e224102018-12-02 17:46:17 +01001352 /* ensure that nvme_queue_rq() sees NVMEQ_ENABLED cleared */
Jens Axboed1f06f42018-05-17 18:31:49 +02001353 mb();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001354
Christoph Hellwig4e224102018-12-02 17:46:17 +01001355 nvmeq->dev->online_queues--;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001356 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001357 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
Keith Busch7c349dd2019-03-08 10:43:06 -07001358 if (!test_and_clear_bit(NVMEQ_POLLED, &nvmeq->flags))
1359 pci_free_irq(to_pci_dev(nvmeq->dev->dev), nvmeq->cq_vector, nvmeq);
Keith Busch4d115422013-12-10 13:10:40 -07001360 return 0;
1361}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001362
Keith Busch8fae2682019-01-04 15:04:33 -07001363static void nvme_suspend_io_queues(struct nvme_dev *dev)
1364{
1365 int i;
1366
1367 for (i = dev->ctrl.queue_count - 1; i > 0; i--)
1368 nvme_suspend_queue(&dev->queues[i]);
1369}
1370
Keith Buscha5cdb682016-01-12 14:41:18 -07001371static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001372{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001373 struct nvme_queue *nvmeq = &dev->queues[0];
Keith Busch4d115422013-12-10 13:10:40 -07001374
Keith Buscha5cdb682016-01-12 14:41:18 -07001375 if (shutdown)
1376 nvme_shutdown_ctrl(&dev->ctrl);
1377 else
Sagi Grimbergb5b05042019-07-22 17:06:54 -07001378 nvme_disable_ctrl(&dev->ctrl);
Keith Busch07836e62015-02-19 10:34:48 -07001379
Keith Buschbf392a52020-03-02 08:45:04 -08001380 nvme_poll_irqdisable(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001381}
1382
Keith Buschfa46c6f2020-02-13 01:41:05 +09001383/*
1384 * Called only on a device that has been disabled and after all other threads
1385 * that can check this device's completion queues have synced. This is the
1386 * last chance for the driver to see a natural completion before
1387 * nvme_cancel_request() terminates all incomplete requests.
1388 */
1389static void nvme_reap_pending_cqes(struct nvme_dev *dev)
1390{
Keith Buschfa46c6f2020-02-13 01:41:05 +09001391 int i;
1392
Keith Busch324b4942020-03-02 08:56:53 -08001393 for (i = dev->ctrl.queue_count - 1; i > 0; i--)
1394 nvme_process_cq(&dev->queues[i]);
Keith Buschfa46c6f2020-02-13 01:41:05 +09001395}
1396
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001397static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1398 int entry_size)
1399{
1400 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001401 unsigned q_size_aligned = roundup(q_depth * entry_size,
1402 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001403
1404 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001405 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001406 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001407 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001408
1409 /*
1410 * Ensure the reduced q_depth is above some threshold where it
1411 * would be better to map queues in system memory with the
1412 * original depth
1413 */
1414 if (q_depth < 64)
1415 return -ENOMEM;
1416 }
1417
1418 return q_depth;
1419}
1420
1421static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001422 int qid)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001423{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001424 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001425
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001426 if (qid && dev->cmb_use_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001427 nvmeq->sq_cmds = pci_alloc_p2pmem(pdev, SQ_SIZE(nvmeq));
Alan Mikhakbfac8e92019-07-08 10:05:11 -07001428 if (nvmeq->sq_cmds) {
1429 nvmeq->sq_dma_addr = pci_p2pmem_virt_to_bus(pdev,
1430 nvmeq->sq_cmds);
1431 if (nvmeq->sq_dma_addr) {
1432 set_bit(NVMEQ_SQ_CMB, &nvmeq->flags);
1433 return 0;
1434 }
1435
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001436 pci_free_p2pmem(pdev, nvmeq->sq_cmds, SQ_SIZE(nvmeq));
Christoph Hellwig63223072018-12-02 17:46:18 +01001437 }
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001438 }
1439
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001440 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(nvmeq),
Christoph Hellwig63223072018-12-02 17:46:18 +01001441 &nvmeq->sq_dma_addr, GFP_KERNEL);
Keith Busch815c6702018-02-13 05:44:44 -07001442 if (!nvmeq->sq_cmds)
1443 return -ENOMEM;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001444 return 0;
1445}
1446
Keith Buscha6ff7262018-04-12 09:16:09 -06001447static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001448{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001449 struct nvme_queue *nvmeq = &dev->queues[qid];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001450
Keith Busch62314e42018-01-23 09:16:19 -07001451 if (dev->ctrl.queue_count > qid)
1452 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001453
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +10001454 nvmeq->sqes = qid ? dev->io_sqes : NVME_ADM_SQES;
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001455 nvmeq->q_depth = depth;
1456 nvmeq->cqes = dma_alloc_coherent(dev->dev, CQ_SIZE(nvmeq),
Luis Chamberlain750afb02019-01-04 09:23:09 +01001457 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001458 if (!nvmeq->cqes)
1459 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001460
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001461 if (nvme_alloc_sq_cmds(dev, nvmeq, qid))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001462 goto free_cqdma;
1463
Matthew Wilcox091b6092011-02-10 09:56:01 -05001464 nvmeq->dev = dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001465 spin_lock_init(&nvmeq->sq_lock);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001466 spin_lock_init(&nvmeq->cq_poll_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001467 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001468 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001469 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Buschc30341d2013-12-10 13:10:38 -07001470 nvmeq->qid = qid;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001471 dev->ctrl.queue_count++;
Jon Derrick36a7e992015-05-27 12:26:23 -06001472
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001473 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001474
1475 free_cqdma:
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001476 dma_free_coherent(dev->dev, CQ_SIZE(nvmeq), (void *)nvmeq->cqes,
1477 nvmeq->cq_dma_addr);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001478 free_nvmeq:
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001479 return -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001480}
1481
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001482static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001483{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001484 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1485 int nr = nvmeq->dev->ctrl.instance;
1486
1487 if (use_threaded_interrupts) {
1488 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1489 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1490 } else {
1491 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1492 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1493 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001494}
1495
Keith Busch22404272013-07-15 15:02:20 -06001496static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001497{
Keith Busch22404272013-07-15 15:02:20 -06001498 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001499
Keith Busch22404272013-07-15 15:02:20 -06001500 nvmeq->sq_tail = 0;
Jens Axboe04f3eaf2018-11-29 10:02:29 -07001501 nvmeq->last_sq_tail = 0;
Keith Busch22404272013-07-15 15:02:20 -06001502 nvmeq->cq_head = 0;
1503 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001504 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001505 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq));
Helen Koikef9f38e32017-04-10 12:51:07 -03001506 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001507 dev->online_queues++;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001508 wmb(); /* ensure the first interrupt sees the initialization */
Keith Busch22404272013-07-15 15:02:20 -06001509}
1510
Jens Axboe4b04cc62018-11-05 12:44:33 -07001511static int nvme_create_queue(struct nvme_queue *nvmeq, int qid, bool polled)
Keith Busch22404272013-07-15 15:02:20 -06001512{
1513 struct nvme_dev *dev = nvmeq->dev;
1514 int result;
Keith Busch7c349dd2019-03-08 10:43:06 -07001515 u16 vector = 0;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001516
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01001517 clear_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
1518
Keith Busch22b55602018-04-12 09:16:10 -06001519 /*
1520 * A queue's vector matches the queue identifier unless the controller
1521 * has only one vector available.
1522 */
Jens Axboe4b04cc62018-11-05 12:44:33 -07001523 if (!polled)
1524 vector = dev->num_vecs == 1 ? 0 : qid;
1525 else
Keith Busch7c349dd2019-03-08 10:43:06 -07001526 set_bit(NVMEQ_POLLED, &nvmeq->flags);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001527
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001528 result = adapter_alloc_cq(dev, qid, nvmeq, vector);
Keith Buschded45502018-06-06 08:13:06 -06001529 if (result)
1530 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001531
1532 result = adapter_alloc_sq(dev, qid, nvmeq);
1533 if (result < 0)
Keith Buschded45502018-06-06 08:13:06 -06001534 return result;
Edmund Nadolskic80b36c2019-11-25 09:06:12 -07001535 if (result)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001536 goto release_cq;
1537
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001538 nvmeq->cq_vector = vector;
Keith Busch161b8be2017-09-14 13:54:39 -04001539 nvme_init_queue(nvmeq, qid);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001540
Keith Busch7c349dd2019-03-08 10:43:06 -07001541 if (!polled) {
Jens Axboe4b04cc62018-11-05 12:44:33 -07001542 result = queue_request_irq(nvmeq);
1543 if (result < 0)
1544 goto release_sq;
1545 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001546
Christoph Hellwig4e224102018-12-02 17:46:17 +01001547 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Keith Busch22404272013-07-15 15:02:20 -06001548 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001549
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001550release_sq:
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001551 dev->online_queues--;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001552 adapter_delete_sq(dev, qid);
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001553release_cq:
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001554 adapter_delete_cq(dev, qid);
Keith Busch22404272013-07-15 15:02:20 -06001555 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001556}
1557
Eric Biggersf363b082017-03-30 13:39:16 -07001558static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001559 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001560 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001561 .init_hctx = nvme_admin_init_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001562 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001563 .timeout = nvme_timeout,
1564};
1565
Eric Biggersf363b082017-03-30 13:39:16 -07001566static const struct blk_mq_ops nvme_mq_ops = {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01001567 .queue_rq = nvme_queue_rq,
1568 .complete = nvme_pci_complete_rq,
1569 .commit_rqs = nvme_commit_rqs,
1570 .init_hctx = nvme_init_hctx,
1571 .init_request = nvme_init_request,
1572 .map_queues = nvme_pci_map_queues,
1573 .timeout = nvme_timeout,
1574 .poll = nvme_poll,
Jens Axboedabcefa2018-11-14 09:38:28 -07001575};
1576
Keith Buschea191d22015-01-07 18:55:49 -07001577static void nvme_dev_remove_admin(struct nvme_dev *dev)
1578{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001579 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001580 /*
1581 * If the controller was reset during removal, it's possible
1582 * user requests may be waiting on a stopped queue. Start the
1583 * queue to flush these to completion.
1584 */
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001585 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001586 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001587 blk_mq_free_tag_set(&dev->admin_tagset);
1588 }
1589}
1590
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001591static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1592{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001593 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001594 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1595 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001596
Keith Busch38dabe22017-11-07 15:13:10 -07001597 dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001598 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001599 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -07001600 dev->admin_tagset.cmd_size = sizeof(struct nvme_iod);
Jens Axboed3484992017-01-13 14:43:58 -07001601 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001602 dev->admin_tagset.driver_data = dev;
1603
1604 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1605 return -ENOMEM;
Sagi Grimberg34b6c232017-07-10 09:22:29 +03001606 dev->ctrl.admin_tagset = &dev->admin_tagset;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001607
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001608 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1609 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001610 blk_mq_free_tag_set(&dev->admin_tagset);
1611 return -ENOMEM;
1612 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001613 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001614 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001615 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001616 return -ENODEV;
1617 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001618 } else
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001619 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001620
1621 return 0;
1622}
1623
Xu Yu97f6ef62017-05-24 16:39:55 +08001624static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1625{
1626 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1627}
1628
1629static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1630{
1631 struct pci_dev *pdev = to_pci_dev(dev->dev);
1632
1633 if (size <= dev->bar_mapped_size)
1634 return 0;
1635 if (size > pci_resource_len(pdev, 0))
1636 return -ENOMEM;
1637 if (dev->bar)
1638 iounmap(dev->bar);
1639 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1640 if (!dev->bar) {
1641 dev->bar_mapped_size = 0;
1642 return -ENOMEM;
1643 }
1644 dev->bar_mapped_size = size;
1645 dev->dbs = dev->bar + NVME_REG_DBS;
1646
1647 return 0;
1648}
1649
Sagi Grimberg01ad0992017-05-01 00:27:17 +03001650static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001651{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001652 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001653 u32 aqa;
1654 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001655
Xu Yu97f6ef62017-05-24 16:39:55 +08001656 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1657 if (result < 0)
1658 return result;
1659
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001660 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001661 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
Keith Buschdfbac8c2015-08-10 15:20:40 -06001662
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001663 if (dev->subsystem &&
1664 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1665 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001666
Sagi Grimbergb5b05042019-07-22 17:06:54 -07001667 result = nvme_disable_ctrl(&dev->ctrl);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001668 if (result < 0)
1669 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001670
Keith Buscha6ff7262018-04-12 09:16:09 -06001671 result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001672 if (result)
1673 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001674
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001675 nvmeq = &dev->queues[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001676 aqa = nvmeq->q_depth - 1;
1677 aqa |= aqa << 16;
1678
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001679 writel(aqa, dev->bar + NVME_REG_AQA);
1680 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1681 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001682
Sagi Grimbergc0f2f452019-07-22 17:06:53 -07001683 result = nvme_enable_ctrl(&dev->ctrl);
Keith Busch025c5572013-05-01 13:07:51 -06001684 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001685 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001686
Keith Busch2b25d982014-12-22 12:59:04 -07001687 nvmeq->cq_vector = 0;
Keith Busch161b8be2017-09-14 13:54:39 -04001688 nvme_init_queue(nvmeq, 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001689 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001690 if (result) {
Keith Busch7c349dd2019-03-08 10:43:06 -07001691 dev->online_queues--;
Keith Buschd4875622016-11-15 15:56:26 -05001692 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001693 }
Keith Busch025c5572013-05-01 13:07:51 -06001694
Christoph Hellwig4e224102018-12-02 17:46:17 +01001695 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001696 return result;
1697}
1698
Christoph Hellwig749941f2015-11-26 11:46:39 +01001699static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001700{
Jens Axboe4b04cc62018-11-05 12:44:33 -07001701 unsigned i, max, rw_queues;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001702 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001703
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001704 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
Keith Buscha6ff7262018-04-12 09:16:09 -06001705 if (nvme_alloc_queue(dev, i, dev->q_depth)) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001706 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001707 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001708 }
1709 }
Keith Busch42f61422014-03-24 10:46:25 -06001710
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001711 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01001712 if (max != 1 && dev->io_queues[HCTX_TYPE_POLL]) {
1713 rw_queues = dev->io_queues[HCTX_TYPE_DEFAULT] +
1714 dev->io_queues[HCTX_TYPE_READ];
Jens Axboe4b04cc62018-11-05 12:44:33 -07001715 } else {
1716 rw_queues = max;
1717 }
1718
Keith Busch949928c2015-12-17 17:08:15 -07001719 for (i = dev->online_queues; i <= max; i++) {
Jens Axboe4b04cc62018-11-05 12:44:33 -07001720 bool polled = i > rw_queues;
1721
1722 ret = nvme_create_queue(&dev->queues[i], i, polled);
Keith Buschd4875622016-11-15 15:56:26 -05001723 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001724 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001725 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001726
1727 /*
1728 * Ignore failing Create SQ/CQ commands, we can continue with less
Minwoo Im8adb8c12018-01-14 16:14:27 +09001729 * than the desired amount of queues, and even a controller without
1730 * I/O queues can still be used to issue admin commands. This might
Christoph Hellwig749941f2015-11-26 11:46:39 +01001731 * be useful to upgrade a buggy firmware for example.
1732 */
1733 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001734}
1735
Stephen Bates202021c2016-10-05 20:01:12 -06001736static ssize_t nvme_cmb_show(struct device *dev,
1737 struct device_attribute *attr,
1738 char *buf)
1739{
1740 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1741
Stephen Batesc9658092016-12-16 11:54:50 -07001742 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001743 ndev->cmbloc, ndev->cmbsz);
1744}
1745static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1746
Christoph Hellwig88de4592017-12-20 14:50:00 +01001747static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001748{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001749 u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;
1750
1751 return 1ULL << (12 + 4 * szu);
1752}
1753
1754static u32 nvme_cmb_size(struct nvme_dev *dev)
1755{
1756 return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
1757}
1758
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001759static void nvme_map_cmb(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001760{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001761 u64 size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001762 resource_size_t bar_size;
1763 struct pci_dev *pdev = to_pci_dev(dev->dev);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001764 int bar;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001765
Keith Busch9fe5c592018-10-31 13:15:29 -06001766 if (dev->cmb_size)
1767 return;
1768
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001769 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001770 if (!dev->cmbsz)
1771 return;
Stephen Bates202021c2016-10-05 20:01:12 -06001772 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001773
Christoph Hellwig88de4592017-12-20 14:50:00 +01001774 size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
1775 offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001776 bar = NVME_CMB_BIR(dev->cmbloc);
1777 bar_size = pci_resource_len(pdev, bar);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001778
1779 if (offset > bar_size)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001780 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001781
1782 /*
1783 * Controllers may support a CMB size larger than their BAR,
1784 * for example, due to being behind a bridge. Reduce the CMB to
1785 * the reported size of the BAR
1786 */
1787 if (size > bar_size - offset)
1788 size = bar_size - offset;
1789
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001790 if (pci_p2pdma_add_resource(pdev, bar, size, offset)) {
1791 dev_warn(dev->ctrl.device,
1792 "failed to register the CMB\n");
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001793 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001794 }
1795
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001796 dev->cmb_size = size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001797 dev->cmb_use_sqes = use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS);
1798
1799 if ((dev->cmbsz & (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) ==
1800 (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS))
1801 pci_p2pmem_publish(pdev, true);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001802
1803 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1804 &dev_attr_cmb.attr, NULL))
1805 dev_warn(dev->ctrl.device,
1806 "failed to add sysfs attribute for CMB\n");
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001807}
1808
1809static inline void nvme_release_cmb(struct nvme_dev *dev)
1810{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001811 if (dev->cmb_size) {
Max Gurtovoy1c78f772017-07-30 01:45:08 +03001812 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1813 &dev_attr_cmb.attr, NULL);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001814 dev->cmb_size = 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001815 }
1816}
1817
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001818static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
Keith Busch9d713c22013-07-15 15:02:24 -06001819{
Christoph Hellwig4033f352017-08-28 10:47:18 +02001820 u64 dma_addr = dev->host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001821 struct nvme_command c;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001822 int ret;
1823
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001824 memset(&c, 0, sizeof(c));
1825 c.features.opcode = nvme_admin_set_features;
1826 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1827 c.features.dword11 = cpu_to_le32(bits);
1828 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1829 ilog2(dev->ctrl.page_size));
1830 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1831 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1832 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1833
1834 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1835 if (ret) {
1836 dev_warn(dev->ctrl.device,
1837 "failed to set host mem (err %d, flags %#x).\n",
1838 ret, bits);
1839 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001840 return ret;
1841}
1842
1843static void nvme_free_host_mem(struct nvme_dev *dev)
1844{
1845 int i;
1846
1847 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1848 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1849 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1850
Liviu Dudaucc667f62018-12-29 17:23:43 +00001851 dma_free_attrs(dev->dev, size, dev->host_mem_desc_bufs[i],
1852 le64_to_cpu(desc->addr),
1853 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001854 }
1855
1856 kfree(dev->host_mem_desc_bufs);
1857 dev->host_mem_desc_bufs = NULL;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001858 dma_free_coherent(dev->dev,
1859 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1860 dev->host_mem_descs, dev->host_mem_descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001861 dev->host_mem_descs = NULL;
Minwoo Im7e5dd572017-11-25 03:03:00 +09001862 dev->nr_host_mem_descs = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001863}
1864
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001865static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1866 u32 chunk_size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001867{
1868 struct nvme_host_mem_buf_desc *descs;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001869 u32 max_entries, len;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001870 dma_addr_t descs_dma;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001871 int i = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001872 void **bufs;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001873 u64 size, tmp;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001874
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001875 tmp = (preferred + chunk_size - 1);
1876 do_div(tmp, chunk_size);
1877 max_entries = tmp;
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001878
1879 if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1880 max_entries = dev->ctrl.hmmaxd;
1881
Luis Chamberlain750afb02019-01-04 09:23:09 +01001882 descs = dma_alloc_coherent(dev->dev, max_entries * sizeof(*descs),
1883 &descs_dma, GFP_KERNEL);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001884 if (!descs)
1885 goto out;
1886
1887 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1888 if (!bufs)
1889 goto out_free_descs;
1890
Minwoo Im244a8fe2017-11-17 01:34:24 +09001891 for (size = 0; size < preferred && i < max_entries; size += len) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001892 dma_addr_t dma_addr;
1893
Christoph Hellwig50cdb7c2017-07-25 17:39:07 +02001894 len = min_t(u64, chunk_size, preferred - size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001895 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1896 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1897 if (!bufs[i])
1898 break;
1899
1900 descs[i].addr = cpu_to_le64(dma_addr);
1901 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1902 i++;
1903 }
1904
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001905 if (!size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001906 goto out_free_bufs;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001907
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001908 dev->nr_host_mem_descs = i;
1909 dev->host_mem_size = size;
1910 dev->host_mem_descs = descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001911 dev->host_mem_descs_dma = descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001912 dev->host_mem_desc_bufs = bufs;
1913 return 0;
1914
1915out_free_bufs:
1916 while (--i >= 0) {
1917 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1918
Liviu Dudaucc667f62018-12-29 17:23:43 +00001919 dma_free_attrs(dev->dev, size, bufs[i],
1920 le64_to_cpu(descs[i].addr),
1921 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001922 }
1923
1924 kfree(bufs);
1925out_free_descs:
Christoph Hellwig4033f352017-08-28 10:47:18 +02001926 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
1927 descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001928out:
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001929 dev->host_mem_descs = NULL;
1930 return -ENOMEM;
1931}
1932
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001933static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1934{
1935 u32 chunk_size;
1936
1937 /* start big and work our way down */
Akinobu Mita30f92d62017-09-06 12:15:31 +02001938 for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001939 chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001940 chunk_size /= 2) {
1941 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
1942 if (!min || dev->host_mem_size >= min)
1943 return 0;
1944 nvme_free_host_mem(dev);
1945 }
1946 }
1947
1948 return -ENOMEM;
1949}
1950
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001951static int nvme_setup_host_mem(struct nvme_dev *dev)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001952{
1953 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1954 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1955 u64 min = (u64)dev->ctrl.hmmin * 4096;
1956 u32 enable_bits = NVME_HOST_MEM_ENABLE;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001957 int ret;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001958
1959 preferred = min(preferred, max);
1960 if (min > max) {
1961 dev_warn(dev->ctrl.device,
1962 "min host memory (%lld MiB) above limit (%d MiB).\n",
1963 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1964 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001965 return 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001966 }
1967
1968 /*
1969 * If we already have a buffer allocated check if we can reuse it.
1970 */
1971 if (dev->host_mem_descs) {
1972 if (dev->host_mem_size >= min)
1973 enable_bits |= NVME_HOST_MEM_RETURN;
1974 else
1975 nvme_free_host_mem(dev);
1976 }
1977
1978 if (!dev->host_mem_descs) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001979 if (nvme_alloc_host_mem(dev, min, preferred)) {
1980 dev_warn(dev->ctrl.device,
1981 "failed to allocate host memory buffer.\n");
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001982 return 0; /* controller must work without HMB */
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001983 }
1984
1985 dev_info(dev->ctrl.device,
1986 "allocated %lld MiB host memory buffer.\n",
1987 dev->host_mem_size >> ilog2(SZ_1M));
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001988 }
1989
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001990 ret = nvme_set_host_mem(dev, enable_bits);
1991 if (ret)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001992 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001993 return ret;
Keith Busch9d713c22013-07-15 15:02:24 -06001994}
1995
Ming Lei612b7282019-02-16 18:13:10 +01001996/*
1997 * nirqs is the number of interrupts available for write and read
1998 * queues. The core already reserved an interrupt for the admin queue.
1999 */
2000static void nvme_calc_irq_sets(struct irq_affinity *affd, unsigned int nrirqs)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002001{
Ming Lei612b7282019-02-16 18:13:10 +01002002 struct nvme_dev *dev = affd->priv;
2003 unsigned int nr_read_queues;
Ming Leic45b1fa2019-01-03 09:34:39 +08002004
Jens Axboe3b6592f2018-10-31 08:36:31 -06002005 /*
Ming Lei612b7282019-02-16 18:13:10 +01002006 * If there is no interupt available for queues, ensure that
2007 * the default queue is set to 1. The affinity set size is
2008 * also set to one, but the irq core ignores it for this case.
2009 *
2010 * If only one interrupt is available or 'write_queue' == 0, combine
2011 * write and read queues.
2012 *
2013 * If 'write_queues' > 0, ensure it leaves room for at least one read
2014 * queue.
Jens Axboe3b6592f2018-10-31 08:36:31 -06002015 */
Ming Lei612b7282019-02-16 18:13:10 +01002016 if (!nrirqs) {
2017 nrirqs = 1;
2018 nr_read_queues = 0;
2019 } else if (nrirqs == 1 || !write_queues) {
2020 nr_read_queues = 0;
2021 } else if (write_queues >= nrirqs) {
2022 nr_read_queues = 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002023 } else {
Ming Lei612b7282019-02-16 18:13:10 +01002024 nr_read_queues = nrirqs - write_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002025 }
Ming Lei612b7282019-02-16 18:13:10 +01002026
2027 dev->io_queues[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2028 affd->set_size[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2029 dev->io_queues[HCTX_TYPE_READ] = nr_read_queues;
2030 affd->set_size[HCTX_TYPE_READ] = nr_read_queues;
2031 affd->nr_sets = nr_read_queues ? 2 : 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002032}
2033
Jens Axboe6451fe72018-12-09 11:21:45 -07002034static int nvme_setup_irqs(struct nvme_dev *dev, unsigned int nr_io_queues)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002035{
2036 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002037 struct irq_affinity affd = {
Ming Lei9cfef552019-02-16 18:13:08 +01002038 .pre_vectors = 1,
Ming Lei612b7282019-02-16 18:13:10 +01002039 .calc_sets = nvme_calc_irq_sets,
2040 .priv = dev,
Jens Axboe3b6592f2018-10-31 08:36:31 -06002041 };
Jens Axboe6451fe72018-12-09 11:21:45 -07002042 unsigned int irq_queues, this_p_queues;
2043
2044 /*
2045 * Poll queues don't need interrupts, but we need at least one IO
2046 * queue left over for non-polled IO.
2047 */
2048 this_p_queues = poll_queues;
2049 if (this_p_queues >= nr_io_queues) {
2050 this_p_queues = nr_io_queues - 1;
2051 irq_queues = 1;
2052 } else {
Keith Busch7e4c6b92019-12-06 08:11:17 +09002053 irq_queues = nr_io_queues - this_p_queues + 1;
Jens Axboe6451fe72018-12-09 11:21:45 -07002054 }
2055 dev->io_queues[HCTX_TYPE_POLL] = this_p_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002056
Ming Lei612b7282019-02-16 18:13:10 +01002057 /* Initialize for the single interrupt case */
2058 dev->io_queues[HCTX_TYPE_DEFAULT] = 1;
2059 dev->io_queues[HCTX_TYPE_READ] = 0;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002060
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10002061 /*
2062 * Some Apple controllers require all queues to use the
2063 * first vector.
2064 */
2065 if (dev->ctrl.quirks & NVME_QUIRK_SINGLE_VECTOR)
2066 irq_queues = 1;
2067
Ming Lei612b7282019-02-16 18:13:10 +01002068 return pci_alloc_irq_vectors_affinity(pdev, 1, irq_queues,
2069 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002070}
2071
Keith Busch8fae2682019-01-04 15:04:33 -07002072static void nvme_disable_io_queues(struct nvme_dev *dev)
2073{
2074 if (__nvme_disable_io_queues(dev, nvme_admin_delete_sq))
2075 __nvme_disable_io_queues(dev, nvme_admin_delete_cq);
2076}
2077
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002078static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002079{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002080 struct nvme_queue *adminq = &dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02002081 struct pci_dev *pdev = to_pci_dev(dev->dev);
Xu Yu97f6ef62017-05-24 16:39:55 +08002082 int result, nr_io_queues;
2083 unsigned long size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002084
Jens Axboe3b6592f2018-10-31 08:36:31 -06002085 nr_io_queues = max_io_queues();
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002086
2087 /*
2088 * If tags are shared with admin queue (Apple bug), then
2089 * make sure we only use one IO queue.
2090 */
2091 if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
2092 nr_io_queues = 1;
2093
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002094 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
2095 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05002096 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002097
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02002098 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06002099 return 0;
Christoph Hellwig4e224102018-12-02 17:46:17 +01002100
2101 clear_bit(NVMEQ_ENABLED, &adminq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002102
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002103 if (dev->cmb_use_sqes) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002104 result = nvme_cmb_qdepth(dev, nr_io_queues,
2105 sizeof(struct nvme_command));
2106 if (result > 0)
2107 dev->q_depth = result;
2108 else
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002109 dev->cmb_use_sqes = false;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002110 }
2111
Xu Yu97f6ef62017-05-24 16:39:55 +08002112 do {
2113 size = db_bar_size(dev, nr_io_queues);
2114 result = nvme_remap_bar(dev, size);
2115 if (!result)
2116 break;
2117 if (!--nr_io_queues)
2118 return -ENOMEM;
2119 } while (1);
2120 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04002121
Keith Busch8fae2682019-01-04 15:04:33 -07002122 retry:
Keith Busch9d713c22013-07-15 15:02:24 -06002123 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02002124 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06002125
Jens Axboee32efbf2014-11-14 09:49:26 -07002126 /*
2127 * If we enable msix early due to not intx, disable it again before
2128 * setting up the full range we need.
2129 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002130 pci_free_irq_vectors(pdev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002131
2132 result = nvme_setup_irqs(dev, nr_io_queues);
Keith Busch22b55602018-04-12 09:16:10 -06002133 if (result <= 0)
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002134 return -EIO;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002135
Keith Busch22b55602018-04-12 09:16:10 -06002136 dev->num_vecs = result;
Jens Axboe4b04cc62018-11-05 12:44:33 -07002137 result = max(result - 1, 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002138 dev->max_qid = result + dev->io_queues[HCTX_TYPE_POLL];
Matthew Wilcox1b234842011-01-20 13:01:49 -05002139
Matthew Wilcox063a8092013-06-20 10:53:48 -04002140 /*
2141 * Should investigate if there's a performance win from allocating
2142 * more queues than interrupt vectors; it might allow the submission
2143 * path to scale better, even if the receive path is limited by the
2144 * number of interrupts.
2145 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002146 result = queue_request_irq(adminq);
Keith Busch7c349dd2019-03-08 10:43:06 -07002147 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05002148 return result;
Christoph Hellwig4e224102018-12-02 17:46:17 +01002149 set_bit(NVMEQ_ENABLED, &adminq->flags);
Keith Busch8fae2682019-01-04 15:04:33 -07002150
2151 result = nvme_create_io_queues(dev);
2152 if (result || dev->online_queues < 2)
2153 return result;
2154
2155 if (dev->online_queues - 1 < dev->max_qid) {
2156 nr_io_queues = dev->online_queues - 1;
2157 nvme_disable_io_queues(dev);
2158 nvme_suspend_io_queues(dev);
2159 goto retry;
2160 }
2161 dev_info(dev->ctrl.device, "%d/%d/%d default/read/poll queues\n",
2162 dev->io_queues[HCTX_TYPE_DEFAULT],
2163 dev->io_queues[HCTX_TYPE_READ],
2164 dev->io_queues[HCTX_TYPE_POLL]);
2165 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002166}
2167
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002168static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002169{
2170 struct nvme_queue *nvmeq = req->end_io_data;
2171
2172 blk_mq_free_request(req);
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002173 complete(&nvmeq->delete_done);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002174}
2175
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002176static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002177{
2178 struct nvme_queue *nvmeq = req->end_io_data;
2179
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002180 if (error)
2181 set_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002182
2183 nvme_del_queue_end(req, error);
2184}
2185
2186static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2187{
2188 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
2189 struct request *req;
2190 struct nvme_command cmd;
2191
2192 memset(&cmd, 0, sizeof(cmd));
2193 cmd.delete_queue.opcode = opcode;
2194 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2195
Christoph Hellwigeb71f432016-06-13 16:45:23 +02002196 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002197 if (IS_ERR(req))
2198 return PTR_ERR(req);
2199
2200 req->timeout = ADMIN_TIMEOUT;
2201 req->end_io_data = nvmeq;
2202
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002203 init_completion(&nvmeq->delete_done);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002204 blk_execute_rq_nowait(q, NULL, req, false,
2205 opcode == nvme_admin_delete_cq ?
2206 nvme_del_cq_end : nvme_del_queue_end);
2207 return 0;
2208}
2209
Keith Busch8fae2682019-01-04 15:04:33 -07002210static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002211{
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002212 int nr_queues = dev->online_queues - 1, sent = 0;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002213 unsigned long timeout;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002214
Keith Buschdb3cbff2016-01-12 14:41:17 -07002215 retry:
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002216 timeout = ADMIN_TIMEOUT;
2217 while (nr_queues > 0) {
2218 if (nvme_delete_queue(&dev->queues[nr_queues], opcode))
2219 break;
2220 nr_queues--;
2221 sent++;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002222 }
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002223 while (sent) {
2224 struct nvme_queue *nvmeq = &dev->queues[nr_queues + sent];
2225
2226 timeout = wait_for_completion_io_timeout(&nvmeq->delete_done,
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002227 timeout);
2228 if (timeout == 0)
2229 return false;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002230
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002231 sent--;
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002232 if (nr_queues)
2233 goto retry;
2234 }
2235 return true;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002236}
2237
Keith Busch5d02a5c2019-09-03 09:22:24 -06002238static void nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002239{
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002240 int ret;
2241
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002242 if (!dev->ctrl.tagset) {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01002243 dev->tagset.ops = &nvme_mq_ops;
Keith Buschffe77042015-06-08 10:08:15 -06002244 dev->tagset.nr_hw_queues = dev->online_queues - 1;
yangerkun8fe34be2019-07-23 11:23:13 +08002245 dev->tagset.nr_maps = 2; /* default + read */
Christoph Hellwiged92ad32018-12-14 14:06:59 +01002246 if (dev->io_queues[HCTX_TYPE_POLL])
2247 dev->tagset.nr_maps++;
Keith Buschffe77042015-06-08 10:08:15 -06002248 dev->tagset.timeout = NVME_IO_TIMEOUT;
2249 dev->tagset.numa_node = dev_to_node(dev->dev);
2250 dev->tagset.queue_depth =
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002251 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -07002252 dev->tagset.cmd_size = sizeof(struct nvme_iod);
Keith Buschffe77042015-06-08 10:08:15 -06002253 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2254 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002255
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002256 /*
2257 * Some Apple controllers requires tags to be unique
2258 * across admin and IO queue, so reserve the first 32
2259 * tags of the IO queue.
2260 */
2261 if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
2262 dev->tagset.reserved_tags = NVME_AQ_DEPTH;
2263
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002264 ret = blk_mq_alloc_tag_set(&dev->tagset);
2265 if (ret) {
2266 dev_warn(dev->ctrl.device,
2267 "IO queues tagset allocation failed %d\n", ret);
Keith Busch5d02a5c2019-09-03 09:22:24 -06002268 return;
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002269 }
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002270 dev->ctrl.tagset = &dev->tagset;
Keith Busch949928c2015-12-17 17:08:15 -07002271 } else {
2272 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2273
2274 /* Free previously allocated queues that are no longer usable */
2275 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06002276 }
Keith Busch949928c2015-12-17 17:08:15 -07002277
Maxim Levitskye8fd41b2019-05-02 14:31:33 +03002278 nvme_dbbuf_set(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002279}
2280
Keith Buschb00a7262016-02-24 09:15:52 -07002281static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06002282{
Keith Buschb00a7262016-02-24 09:15:52 -07002283 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02002284 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06002285
2286 if (pci_enable_device_mem(pdev))
2287 return result;
2288
Keith Busch0877cb02013-07-15 15:02:19 -06002289 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002290
Christoph Hellwig4fe06922019-06-28 09:17:48 +02002291 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)))
Russell King052d0ef2013-06-26 23:49:11 +01002292 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06002293
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002294 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07002295 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002296 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07002297 }
Jens Axboee32efbf2014-11-14 09:49:26 -07002298
2299 /*
Keith Buscha5229052016-04-08 16:09:10 -06002300 * Some devices and/or platforms don't advertise or work with INTx
2301 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2302 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07002303 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002304 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2305 if (result < 0)
2306 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07002307
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002308 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002309
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002310 dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
weiping zhangb27c1e62017-07-10 16:46:59 +08002311 io_queue_depth);
Sagi Grimbergaa22c8e2019-08-22 10:51:17 -07002312 dev->ctrl.sqsize = dev->q_depth - 1; /* 0's based queue depth */
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002313 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002314 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07002315
2316 /*
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10002317 * Some Apple controllers require a non-standard SQE size.
2318 * Interestingly they also seem to ignore the CC:IOSQES register
2319 * so we don't bother updating it here.
2320 */
2321 if (dev->ctrl.quirks & NVME_QUIRK_128_BYTES_SQES)
2322 dev->io_sqes = 7;
2323 else
2324 dev->io_sqes = NVME_NVM_IOSQES;
Stephan Günther1f390c12015-12-01 13:23:22 -07002325
2326 /*
2327 * Temporary fix for the Apple controller found in the MacBook8,1 and
2328 * some MacBook7,1 to avoid controller resets and data loss.
2329 */
2330 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
2331 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02002332 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
2333 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07002334 dev->q_depth);
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002335 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2336 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002337 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002338 dev->q_depth = 64;
2339 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2340 "set queue depth=%u\n", dev->q_depth);
Stephan Günther1f390c12015-12-01 13:23:22 -07002341 }
2342
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002343 /*
2344 * Controllers with the shared tags quirk need the IO queue to be
2345 * big enough so that we get 32 tags for the admin queue
2346 */
2347 if ((dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS) &&
2348 (dev->q_depth < (NVME_AQ_DEPTH + 2))) {
2349 dev->q_depth = NVME_AQ_DEPTH + 2;
2350 dev_warn(dev->ctrl.device, "IO queue depth clamped to %d\n",
2351 dev->q_depth);
2352 }
2353
2354
Christoph Hellwigf65efd62017-12-20 14:25:11 +01002355 nvme_map_cmb(dev);
Stephen Bates202021c2016-10-05 20:01:12 -06002356
Keith Buscha0a34082015-12-07 15:30:31 -07002357 pci_enable_pcie_error_reporting(pdev);
2358 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002359 return 0;
2360
2361 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06002362 pci_disable_device(pdev);
2363 return result;
2364}
2365
2366static void nvme_dev_unmap(struct nvme_dev *dev)
2367{
Keith Buschb00a7262016-02-24 09:15:52 -07002368 if (dev->bar)
2369 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002370 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07002371}
2372
2373static void nvme_pci_disable(struct nvme_dev *dev)
2374{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002375 struct pci_dev *pdev = to_pci_dev(dev->dev);
2376
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002377 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002378
Keith Buscha0a34082015-12-07 15:30:31 -07002379 if (pci_is_enabled(pdev)) {
2380 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002381 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07002382 }
Keith Busch4d115422013-12-10 13:10:40 -07002383}
2384
Keith Buscha5cdb682016-01-12 14:41:18 -07002385static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002386{
Keith Busche43269e2019-05-14 14:07:38 -06002387 bool dead = true, freeze = false;
Keith Busch302ad8c2017-03-01 14:22:12 -05002388 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06002389
Keith Busch77bf25e2015-11-26 12:21:29 +01002390 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05002391 if (pci_is_enabled(pdev)) {
2392 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2393
Keith Buschebef7362017-06-27 17:44:05 -06002394 if (dev->ctrl.state == NVME_CTRL_LIVE ||
Keith Busche43269e2019-05-14 14:07:38 -06002395 dev->ctrl.state == NVME_CTRL_RESETTING) {
2396 freeze = true;
Keith Busch302ad8c2017-03-01 14:22:12 -05002397 nvme_start_freeze(&dev->ctrl);
Keith Busche43269e2019-05-14 14:07:38 -06002398 }
Keith Busch302ad8c2017-03-01 14:22:12 -05002399 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2400 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07002401 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002402
Keith Busch302ad8c2017-03-01 14:22:12 -05002403 /*
2404 * Give the controller a chance to complete all entered requests if
2405 * doing a safe shutdown.
2406 */
Keith Busche43269e2019-05-14 14:07:38 -06002407 if (!dead && shutdown && freeze)
2408 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002409
Jianchao Wang9a915a52018-02-12 20:57:24 +08002410 nvme_stop_queues(&dev->ctrl);
2411
Keith Busch64ee0ac2018-04-12 09:16:08 -06002412 if (!dead && dev->ctrl.queue_count > 0) {
Keith Busch8fae2682019-01-04 15:04:33 -07002413 nvme_disable_io_queues(dev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002414 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002415 }
Keith Busch8fae2682019-01-04 15:04:33 -07002416 nvme_suspend_io_queues(dev);
2417 nvme_suspend_queue(&dev->queues[0]);
Keith Buschb00a7262016-02-24 09:15:52 -07002418 nvme_pci_disable(dev);
Keith Buschfa46c6f2020-02-13 01:41:05 +09002419 nvme_reap_pending_cqes(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002420
Ming Line1958e62016-05-18 14:05:01 -07002421 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2422 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Ming Lei622b8b62019-07-24 11:48:42 +08002423 blk_mq_tagset_wait_completed_request(&dev->tagset);
2424 blk_mq_tagset_wait_completed_request(&dev->admin_tagset);
Keith Busch302ad8c2017-03-01 14:22:12 -05002425
2426 /*
2427 * The driver will not be starting up queues again if shutting down so
2428 * must flush all entered requests to their failed completion to avoid
2429 * deadlocking blk-mq hot-cpu notifier.
2430 */
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002431 if (shutdown) {
Keith Busch302ad8c2017-03-01 14:22:12 -05002432 nvme_start_queues(&dev->ctrl);
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002433 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q))
2434 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
2435 }
Keith Busch77bf25e2015-11-26 12:21:29 +01002436 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002437}
2438
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002439static int nvme_disable_prepare_reset(struct nvme_dev *dev, bool shutdown)
2440{
2441 if (!nvme_wait_reset(&dev->ctrl))
2442 return -EBUSY;
2443 nvme_dev_disable(dev, shutdown);
2444 return 0;
2445}
2446
Matthew Wilcox091b6092011-02-10 09:56:01 -05002447static int nvme_setup_prp_pools(struct nvme_dev *dev)
2448{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002449 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Matthew Wilcox091b6092011-02-10 09:56:01 -05002450 PAGE_SIZE, PAGE_SIZE, 0);
2451 if (!dev->prp_page_pool)
2452 return -ENOMEM;
2453
Matthew Wilcox99802a72011-02-10 10:30:34 -05002454 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002455 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002456 256, 256, 0);
2457 if (!dev->prp_small_pool) {
2458 dma_pool_destroy(dev->prp_page_pool);
2459 return -ENOMEM;
2460 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002461 return 0;
2462}
2463
2464static void nvme_release_prp_pools(struct nvme_dev *dev)
2465{
2466 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002467 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002468}
2469
Keith Busch770597e2019-09-05 07:52:33 -06002470static void nvme_free_tagset(struct nvme_dev *dev)
2471{
2472 if (dev->tagset.tags)
2473 blk_mq_free_tag_set(&dev->tagset);
2474 dev->ctrl.tagset = NULL;
2475}
2476
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002477static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002478{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002479 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002480
Helen Koikef9f38e32017-04-10 12:51:07 -03002481 nvme_dbbuf_dma_free(dev);
Keith Busch770597e2019-09-05 07:52:33 -06002482 nvme_free_tagset(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002483 if (dev->ctrl.admin_q)
2484 blk_put_queue(dev->ctrl.admin_q);
Scott Bauere286bcf2017-02-22 10:15:07 -07002485 free_opal_dev(dev->ctrl.opal_dev);
Jens Axboe943e9422018-06-21 09:49:37 -06002486 mempool_destroy(dev->iod_mempool);
Israel Rukshin253fd4a2020-03-24 17:29:40 +02002487 put_device(dev->dev);
2488 kfree(dev->queues);
Keith Busch5e82e952013-02-19 10:17:58 -07002489 kfree(dev);
2490}
2491
Chaitanya Kulkarni7c1ce402019-06-08 13:16:32 -07002492static void nvme_remove_dead_ctrl(struct nvme_dev *dev)
Keith Buschf58944e2016-02-24 09:15:55 -07002493{
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002494 /*
2495 * Set state to deleting now to avoid blocking nvme_wait_reset(), which
2496 * may be holding this pci_dev's device lock.
2497 */
2498 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Christoph Hellwigd22524a2017-10-18 13:25:42 +02002499 nvme_get_ctrl(&dev->ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -07002500 nvme_dev_disable(dev, false);
Jianchao Wang9f9cafc2018-06-20 13:42:22 +08002501 nvme_kill_queues(&dev->ctrl);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002502 if (!queue_work(nvme_wq, &dev->remove_work))
Keith Buschf58944e2016-02-24 09:15:55 -07002503 nvme_put_ctrl(&dev->ctrl);
2504}
2505
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002506static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002507{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002508 struct nvme_dev *dev =
2509 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002510 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002511 int result;
Keith Buschf0b50732013-07-15 15:02:21 -06002512
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002513 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING)) {
2514 result = -ENODEV;
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002515 goto out;
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002516 }
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002517
2518 /*
2519 * If we're called to reset a live controller first shut it down before
2520 * moving on.
2521 */
Keith Buschb00a7262016-02-24 09:15:52 -07002522 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002523 nvme_dev_disable(dev, false);
Keith Buschd6135c3a2019-05-14 14:46:09 -06002524 nvme_sync_queues(&dev->ctrl);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002525
Keith Busch5c959d72019-01-23 18:46:11 -07002526 mutex_lock(&dev->shutdown_lock);
Keith Buschb00a7262016-02-24 09:15:52 -07002527 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002528 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002529 goto out_unlock;
Keith Buschf0b50732013-07-15 15:02:21 -06002530
Sagi Grimberg01ad0992017-05-01 00:27:17 +03002531 result = nvme_pci_configure_admin_queue(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002532 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002533 goto out_unlock;
Keith Buschf0b50732013-07-15 15:02:21 -06002534
Keith Busch0fb59cb2015-01-07 18:55:50 -07002535 result = nvme_alloc_admin_tags(dev);
2536 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002537 goto out_unlock;
Dan McLeranb9afca32014-04-07 17:10:11 -06002538
Jens Axboe943e9422018-06-21 09:49:37 -06002539 /*
2540 * Limit the max command size to prevent iod->sg allocations going
2541 * over a single page.
2542 */
Christoph Hellwig7637de32019-07-03 09:54:44 -07002543 dev->ctrl.max_hw_sectors = min_t(u32,
2544 NVME_MAX_KB_SZ << 1, dma_max_mapping_size(dev->dev) >> 9);
Jens Axboe943e9422018-06-21 09:49:37 -06002545 dev->ctrl.max_segments = NVME_MAX_SEGS;
Christoph Hellwiga48bc522019-06-05 21:08:24 +02002546
2547 /*
2548 * Don't limit the IOMMU merged segment size.
2549 */
2550 dma_set_max_seg_size(dev->dev, 0xffffffff);
2551
Keith Busch5c959d72019-01-23 18:46:11 -07002552 mutex_unlock(&dev->shutdown_lock);
2553
2554 /*
2555 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
2556 * initializing procedure here.
2557 */
2558 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
2559 dev_warn(dev->ctrl.device,
2560 "failed to mark controller CONNECTING\n");
Minwoo Imcee6c262019-06-09 03:35:20 +09002561 result = -EBUSY;
Keith Busch5c959d72019-01-23 18:46:11 -07002562 goto out;
2563 }
Jens Axboe943e9422018-06-21 09:49:37 -06002564
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002565 result = nvme_init_identify(&dev->ctrl);
2566 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002567 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002568
Scott Bauere286bcf2017-02-22 10:15:07 -07002569 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2570 if (!dev->ctrl.opal_dev)
2571 dev->ctrl.opal_dev =
2572 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2573 else if (was_suspend)
2574 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2575 } else {
2576 free_opal_dev(dev->ctrl.opal_dev);
2577 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002578 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002579
Helen Koikef9f38e32017-04-10 12:51:07 -03002580 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2581 result = nvme_dbbuf_dma_alloc(dev);
2582 if (result)
2583 dev_warn(dev->dev,
2584 "unable to allocate dma for dbbuf\n");
2585 }
2586
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002587 if (dev->ctrl.hmpre) {
2588 result = nvme_setup_host_mem(dev);
2589 if (result < 0)
2590 goto out;
2591 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002592
Keith Buschf0b50732013-07-15 15:02:21 -06002593 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002594 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002595 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002596
Keith Busch21f033f2016-04-12 11:13:11 -06002597 /*
Christoph Hellwig2659e572015-10-02 18:51:31 +02002598 * Keep the controller around but remove all namespaces if we don't have
2599 * any working I/O queue.
2600 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002601 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002602 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002603 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002604 nvme_remove_namespaces(&dev->ctrl);
Keith Busch770597e2019-09-05 07:52:33 -06002605 nvme_free_tagset(dev);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002606 } else {
Keith Busch25646262016-01-04 09:10:57 -07002607 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002608 nvme_wait_freeze(&dev->ctrl);
Keith Busch5d02a5c2019-09-03 09:22:24 -06002609 nvme_dev_add(dev);
Keith Busch302ad8c2017-03-01 14:22:12 -05002610 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002611 }
2612
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002613 /*
2614 * If only admin queue live, keep it to do further investigation or
2615 * recovery.
2616 */
Keith Busch5d02a5c2019-09-03 09:22:24 -06002617 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002618 dev_warn(dev->ctrl.device,
Keith Busch5d02a5c2019-09-03 09:22:24 -06002619 "failed to mark controller live state\n");
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002620 result = -ENODEV;
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002621 goto out;
2622 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002623
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002624 nvme_start_ctrl(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002625 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002626
Keith Busch4726bcf2019-02-11 09:23:50 -07002627 out_unlock:
2628 mutex_unlock(&dev->shutdown_lock);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002629 out:
Chaitanya Kulkarni7c1ce402019-06-08 13:16:32 -07002630 if (result)
2631 dev_warn(dev->ctrl.device,
2632 "Removing after probe failure status: %d\n", result);
2633 nvme_remove_dead_ctrl(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002634}
2635
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002636static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002637{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002638 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002639 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002640
2641 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002642 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002643 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002644}
2645
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002646static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002647{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002648 *val = readl(to_nvme_dev(ctrl)->bar + off);
2649 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002650}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002651
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002652static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2653{
2654 writel(val, to_nvme_dev(ctrl)->bar + off);
2655 return 0;
2656}
2657
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002658static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2659{
Ard Biesheuvel3a8ecc92019-10-03 13:57:29 +02002660 *val = lo_hi_readq(to_nvme_dev(ctrl)->bar + off);
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002661 return 0;
2662}
2663
Keith Busch97c12222018-03-08 14:50:32 -07002664static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
2665{
2666 struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);
2667
Max Gurtovoy2db24e42020-03-09 17:04:12 +02002668 return snprintf(buf, size, "%s\n", dev_name(&pdev->dev));
Keith Busch97c12222018-03-08 14:50:32 -07002669}
2670
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002671static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002672 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002673 .module = THIS_MODULE,
Logan Gunthorpee0596ab2018-10-04 15:27:44 -06002674 .flags = NVME_F_METADATA_SUPPORTED |
2675 NVME_F_PCI_P2PDMA,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002676 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002677 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002678 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002679 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002680 .submit_async_event = nvme_pci_submit_async_event,
Keith Busch97c12222018-03-08 14:50:32 -07002681 .get_address = nvme_pci_get_address,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002682};
Keith Busch4cc06522015-06-05 10:30:08 -06002683
Keith Buschb00a7262016-02-24 09:15:52 -07002684static int nvme_dev_map(struct nvme_dev *dev)
2685{
Keith Buschb00a7262016-02-24 09:15:52 -07002686 struct pci_dev *pdev = to_pci_dev(dev->dev);
2687
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002688 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002689 return -ENODEV;
2690
Xu Yu97f6ef62017-05-24 16:39:55 +08002691 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002692 goto release;
2693
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002694 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002695 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002696 pci_release_mem_regions(pdev);
2697 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002698}
2699
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002700static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002701{
2702 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2703 /*
2704 * Several Samsung devices seem to drop off the PCIe bus
2705 * randomly when APST is on and uses the deepest sleep state.
2706 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2707 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2708 * 950 PRO 256GB", but it seems to be restricted to two Dell
2709 * laptops.
2710 */
2711 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2712 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2713 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2714 return NVME_QUIRK_NO_DEEPEST_PS;
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002715 } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
2716 /*
2717 * Samsung SSD 960 EVO drops off the PCIe bus after system
Jarosław Janik467c77d42018-03-11 19:51:56 +01002718 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
2719 * within few minutes after bootup on a Coffee Lake board -
2720 * ASUS PRIME Z370-A
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002721 */
2722 if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
Jarosław Janik467c77d42018-03-11 19:51:56 +01002723 (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
2724 dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002725 return NVME_QUIRK_NO_APST;
Shyjumon N1fae37a2020-02-06 13:17:25 -07002726 } else if ((pdev->vendor == 0x144d && (pdev->device == 0xa801 ||
2727 pdev->device == 0xa808 || pdev->device == 0xa809)) ||
2728 (pdev->vendor == 0x1e0f && pdev->device == 0x0001)) {
2729 /*
2730 * Forcing to use host managed nvme power settings for
2731 * lowest idle power with quick resume latency on
2732 * Samsung and Toshiba SSDs based on suspend behavior
2733 * on Coffee Lake board for LENOVO C640
2734 */
2735 if ((dmi_match(DMI_BOARD_VENDOR, "LENOVO")) &&
2736 dmi_match(DMI_BOARD_NAME, "LNVNB161216"))
2737 return NVME_QUIRK_SIMPLE_SUSPEND;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002738 }
2739
2740 return 0;
2741}
2742
Keith Busch181197752018-04-27 13:42:52 -06002743static void nvme_async_probe(void *data, async_cookie_t cookie)
2744{
2745 struct nvme_dev *dev = data;
Keith Busch80f513b2018-05-07 08:30:24 -06002746
Keith Buschbd46a902019-07-29 16:34:52 -06002747 flush_work(&dev->ctrl.reset_work);
Keith Busch181197752018-04-27 13:42:52 -06002748 flush_work(&dev->ctrl.scan_work);
Keith Busch80f513b2018-05-07 08:30:24 -06002749 nvme_put_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002750}
2751
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002752static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002753{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002754 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002755 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002756 unsigned long quirks = id->driver_data;
Jens Axboe943e9422018-06-21 09:49:37 -06002757 size_t alloc_size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002758
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002759 node = dev_to_node(&pdev->dev);
2760 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002761 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002762
2763 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002764 if (!dev)
2765 return -ENOMEM;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002766
Jens Axboe3b6592f2018-10-31 08:36:31 -06002767 dev->queues = kcalloc_node(max_queue_count(), sizeof(struct nvme_queue),
2768 GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002769 if (!dev->queues)
2770 goto free;
2771
Christoph Hellwige75ec752015-05-22 11:12:39 +02002772 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002773 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002774
Keith Buschb00a7262016-02-24 09:15:52 -07002775 result = nvme_dev_map(dev);
2776 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002777 goto put_pci;
Keith Buschb00a7262016-02-24 09:15:52 -07002778
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002779 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002780 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002781 mutex_init(&dev->shutdown_lock);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002782
2783 result = nvme_setup_prp_pools(dev);
2784 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002785 goto unmap;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002786
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002787 quirks |= check_vendor_combination_bug(pdev);
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002788
Jens Axboe943e9422018-06-21 09:49:37 -06002789 /*
2790 * Double check that our mempool alloc size will cover the biggest
2791 * command we support.
2792 */
2793 alloc_size = nvme_pci_iod_alloc_size(dev, NVME_MAX_KB_SZ,
2794 NVME_MAX_SEGS, true);
2795 WARN_ON_ONCE(alloc_size > PAGE_SIZE);
2796
2797 dev->iod_mempool = mempool_create_node(1, mempool_kmalloc,
2798 mempool_kfree,
2799 (void *) alloc_size,
2800 GFP_KERNEL, node);
2801 if (!dev->iod_mempool) {
2802 result = -ENOMEM;
2803 goto release_pools;
2804 }
2805
Keith Buschb6e44b42018-07-11 16:44:44 -06002806 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
2807 quirks);
2808 if (result)
2809 goto release_mempool;
2810
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002811 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2812
Keith Buschbd46a902019-07-29 16:34:52 -06002813 nvme_reset_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002814 async_schedule(nvme_async_probe, dev);
Sagi Grimberg4caff8f2017-12-31 14:01:19 +02002815
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002816 return 0;
2817
Keith Buschb6e44b42018-07-11 16:44:44 -06002818 release_mempool:
2819 mempool_destroy(dev->iod_mempool);
Keith Busch0877cb02013-07-15 15:02:19 -06002820 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002821 nvme_release_prp_pools(dev);
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002822 unmap:
2823 nvme_dev_unmap(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002824 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002825 put_device(dev->dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002826 free:
2827 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002828 kfree(dev);
2829 return result;
2830}
2831
Christoph Hellwig775755e2017-06-01 13:10:38 +02002832static void nvme_reset_prepare(struct pci_dev *pdev)
Keith Buschf0d54a52014-05-02 10:40:43 -06002833{
Keith Buscha6739472014-06-23 16:03:21 -06002834 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002835
2836 /*
2837 * We don't need to check the return value from waiting for the reset
2838 * state as pci_dev device lock is held, making it impossible to race
2839 * with ->remove().
2840 */
2841 nvme_disable_prepare_reset(dev, false);
2842 nvme_sync_queues(&dev->ctrl);
Christoph Hellwig775755e2017-06-01 13:10:38 +02002843}
Keith Buschf0d54a52014-05-02 10:40:43 -06002844
Christoph Hellwig775755e2017-06-01 13:10:38 +02002845static void nvme_reset_done(struct pci_dev *pdev)
2846{
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002847 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002848
2849 if (!nvme_try_sched_reset(&dev->ctrl))
2850 flush_work(&dev->ctrl.reset_work);
Keith Buschf0d54a52014-05-02 10:40:43 -06002851}
2852
Keith Busch09ece142014-01-27 11:29:40 -05002853static void nvme_shutdown(struct pci_dev *pdev)
2854{
2855 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002856 nvme_disable_prepare_reset(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002857}
2858
Keith Buschf58944e2016-02-24 09:15:55 -07002859/*
2860 * The driver's remove may be called on a device in a partially initialized
2861 * state. This function must not have any dependencies on the device state in
2862 * order to proceed.
2863 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002864static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002865{
2866 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002867
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002868 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Keith Busch9a6b9452013-12-10 13:10:36 -07002869 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002870
Keith Busch6db28ed2017-02-10 18:15:49 -05002871 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002872 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch1d39e692018-06-06 08:13:08 -06002873 nvme_dev_disable(dev, true);
Keith Buschcb4bfda2018-10-15 10:19:06 -06002874 nvme_dev_remove_admin(dev);
Keith Busch6db28ed2017-02-10 18:15:49 -05002875 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002876
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002877 flush_work(&dev->ctrl.reset_work);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002878 nvme_stop_ctrl(&dev->ctrl);
2879 nvme_remove_namespaces(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002880 nvme_dev_disable(dev, true);
Keith Busch9fe5c592018-10-31 13:15:29 -06002881 nvme_release_cmb(dev);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002882 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002883 nvme_dev_remove_admin(dev);
2884 nvme_free_queues(dev, 0);
Keith Busch9a6b9452013-12-10 13:10:36 -07002885 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002886 nvme_dev_unmap(dev);
Israel Rukshin726612b2020-03-24 17:29:42 +02002887 nvme_uninit_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002888}
2889
Jingoo Han671a6012014-02-13 11:19:14 +09002890#ifdef CONFIG_PM_SLEEP
Keith Buschd916b1b2019-05-23 09:27:35 -06002891static int nvme_get_power_state(struct nvme_ctrl *ctrl, u32 *ps)
2892{
2893 return nvme_get_features(ctrl, NVME_FEAT_POWER_MGMT, 0, NULL, 0, ps);
2894}
2895
2896static int nvme_set_power_state(struct nvme_ctrl *ctrl, u32 ps)
2897{
2898 return nvme_set_features(ctrl, NVME_FEAT_POWER_MGMT, ps, NULL, 0, NULL);
2899}
2900
2901static int nvme_resume(struct device *dev)
2902{
2903 struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
2904 struct nvme_ctrl *ctrl = &ndev->ctrl;
2905
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02002906 if (ndev->last_ps == U32_MAX ||
Keith Buschd916b1b2019-05-23 09:27:35 -06002907 nvme_set_power_state(ctrl, ndev->last_ps) != 0)
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002908 return nvme_try_sched_reset(&ndev->ctrl);
Keith Buschd916b1b2019-05-23 09:27:35 -06002909 return 0;
2910}
2911
Keith Buschcd638942013-07-15 15:02:23 -06002912static int nvme_suspend(struct device *dev)
2913{
2914 struct pci_dev *pdev = to_pci_dev(dev);
2915 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschd916b1b2019-05-23 09:27:35 -06002916 struct nvme_ctrl *ctrl = &ndev->ctrl;
2917 int ret = -EBUSY;
2918
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02002919 ndev->last_ps = U32_MAX;
2920
Keith Buschd916b1b2019-05-23 09:27:35 -06002921 /*
2922 * The platform does not remove power for a kernel managed suspend so
2923 * use host managed nvme power settings for lowest idle power if
2924 * possible. This should have quicker resume latency than a full device
2925 * shutdown. But if the firmware is involved after the suspend or the
2926 * device does not support any non-default power states, shut down the
2927 * device fully.
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02002928 *
2929 * If ASPM is not enabled for the device, shut down the device and allow
2930 * the PCI bus layer to put it into D3 in order to take the PCIe link
2931 * down, so as to allow the platform to achieve its minimum low-power
2932 * state (which may not be possible if the link is up).
Keith Buschd916b1b2019-05-23 09:27:35 -06002933 */
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02002934 if (pm_suspend_via_firmware() || !ctrl->npss ||
Mario Limonciellocb32de12019-08-16 15:16:19 -05002935 !pcie_aspm_enabled(pdev) ||
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002936 (ndev->ctrl.quirks & NVME_QUIRK_SIMPLE_SUSPEND))
2937 return nvme_disable_prepare_reset(ndev, true);
Keith Buschd916b1b2019-05-23 09:27:35 -06002938
2939 nvme_start_freeze(ctrl);
2940 nvme_wait_freeze(ctrl);
2941 nvme_sync_queues(ctrl);
2942
Keith Busch5d02a5c2019-09-03 09:22:24 -06002943 if (ctrl->state != NVME_CTRL_LIVE)
Keith Buschd916b1b2019-05-23 09:27:35 -06002944 goto unfreeze;
2945
Keith Buschd916b1b2019-05-23 09:27:35 -06002946 ret = nvme_get_power_state(ctrl, &ndev->last_ps);
2947 if (ret < 0)
2948 goto unfreeze;
2949
Mario Limonciello7cbb5c62019-09-18 13:15:55 -05002950 /*
2951 * A saved state prevents pci pm from generically controlling the
2952 * device's power. If we're using protocol specific settings, we don't
2953 * want pci interfering.
2954 */
2955 pci_save_state(pdev);
2956
Keith Buschd916b1b2019-05-23 09:27:35 -06002957 ret = nvme_set_power_state(ctrl, ctrl->npss);
2958 if (ret < 0)
2959 goto unfreeze;
2960
2961 if (ret) {
Mario Limonciello7cbb5c62019-09-18 13:15:55 -05002962 /* discard the saved state */
2963 pci_load_saved_state(pdev, NULL);
2964
Keith Buschd916b1b2019-05-23 09:27:35 -06002965 /*
2966 * Clearing npss forces a controller reset on resume. The
Geert Uytterhoeven05d30462019-10-24 17:24:00 +02002967 * correct value will be rediscovered then.
Keith Buschd916b1b2019-05-23 09:27:35 -06002968 */
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002969 ret = nvme_disable_prepare_reset(ndev, true);
Keith Buschd916b1b2019-05-23 09:27:35 -06002970 ctrl->npss = 0;
Keith Buschd916b1b2019-05-23 09:27:35 -06002971 }
Keith Buschd916b1b2019-05-23 09:27:35 -06002972unfreeze:
2973 nvme_unfreeze(ctrl);
2974 return ret;
2975}
2976
2977static int nvme_simple_suspend(struct device *dev)
2978{
2979 struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002980 return nvme_disable_prepare_reset(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06002981}
2982
Keith Buschd916b1b2019-05-23 09:27:35 -06002983static int nvme_simple_resume(struct device *dev)
Keith Buschcd638942013-07-15 15:02:23 -06002984{
2985 struct pci_dev *pdev = to_pci_dev(dev);
2986 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06002987
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002988 return nvme_try_sched_reset(&ndev->ctrl);
Keith Buschcd638942013-07-15 15:02:23 -06002989}
2990
YueHaibing21774222019-06-26 10:09:02 +08002991static const struct dev_pm_ops nvme_dev_pm_ops = {
Keith Buschd916b1b2019-05-23 09:27:35 -06002992 .suspend = nvme_suspend,
2993 .resume = nvme_resume,
2994 .freeze = nvme_simple_suspend,
2995 .thaw = nvme_simple_resume,
2996 .poweroff = nvme_simple_suspend,
2997 .restore = nvme_simple_resume,
2998};
2999#endif /* CONFIG_PM_SLEEP */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003000
Keith Buscha0a34082015-12-07 15:30:31 -07003001static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
3002 pci_channel_state_t state)
3003{
3004 struct nvme_dev *dev = pci_get_drvdata(pdev);
3005
3006 /*
3007 * A frozen channel requires a reset. When detected, this method will
3008 * shutdown the controller to quiesce. The controller will be restarted
3009 * after the slot reset through driver's slot_reset callback.
3010 */
Keith Buscha0a34082015-12-07 15:30:31 -07003011 switch (state) {
3012 case pci_channel_io_normal:
3013 return PCI_ERS_RESULT_CAN_RECOVER;
3014 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06003015 dev_warn(dev->ctrl.device,
3016 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07003017 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07003018 return PCI_ERS_RESULT_NEED_RESET;
3019 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06003020 dev_warn(dev->ctrl.device,
3021 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07003022 return PCI_ERS_RESULT_DISCONNECT;
3023 }
3024 return PCI_ERS_RESULT_NEED_RESET;
3025}
3026
3027static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
3028{
3029 struct nvme_dev *dev = pci_get_drvdata(pdev);
3030
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07003031 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07003032 pci_restore_state(pdev);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02003033 nvme_reset_ctrl(&dev->ctrl);
Keith Buscha0a34082015-12-07 15:30:31 -07003034 return PCI_ERS_RESULT_RECOVERED;
3035}
3036
3037static void nvme_error_resume(struct pci_dev *pdev)
3038{
Keith Busch72cd4cc2018-05-24 16:16:04 -06003039 struct nvme_dev *dev = pci_get_drvdata(pdev);
3040
3041 flush_work(&dev->ctrl.reset_work);
Keith Buscha0a34082015-12-07 15:30:31 -07003042}
3043
Stephen Hemminger1d352032012-09-07 09:33:17 -07003044static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003045 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003046 .slot_reset = nvme_slot_reset,
3047 .resume = nvme_error_resume,
Christoph Hellwig775755e2017-06-01 13:10:38 +02003048 .reset_prepare = nvme_reset_prepare,
3049 .reset_done = nvme_reset_done,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003050};
3051
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003052static const struct pci_device_id nvme_id_table[] = {
Christoph Hellwig106198e2015-11-26 10:07:41 +01003053 { PCI_VDEVICE(INTEL, 0x0953),
Keith Busch08095e72016-03-04 13:15:17 -07003054 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003055 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06003056 { PCI_VDEVICE(INTEL, 0x0a53),
3057 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003058 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06003059 { PCI_VDEVICE(INTEL, 0x0a54),
3060 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003061 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Wayne Fugatef99cb7af2017-07-10 12:39:59 -06003062 { PCI_VDEVICE(INTEL, 0x0a55),
3063 .driver_data = NVME_QUIRK_STRIPE_SIZE |
3064 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07003065 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
Jens Axboe9abd68e2018-05-08 10:25:15 -06003066 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
Akinobu Mita6c6aa2f2019-11-15 00:40:01 +09003067 NVME_QUIRK_MEDIUM_PRIO_SQ |
3068 NVME_QUIRK_NO_TEMP_THRESH_CHANGE },
James Dingwall62993582019-01-08 10:20:51 -07003069 { PCI_VDEVICE(INTEL, 0xf1a6), /* Intel 760p/Pro 7600p */
3070 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Keith Busch540c8012015-10-22 15:45:06 -06003071 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
Christoph Hellwig7b210e42019-03-13 18:55:05 +01003072 .driver_data = NVME_QUIRK_IDENTIFY_CNS |
3073 NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Micah Parrish0302ae62018-04-12 13:25:25 -06003074 { PCI_DEVICE(0x1bb1, 0x0100), /* Seagate Nytro Flash Storage */
3075 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03003076 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
3077 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Jeff Lien8c97eec2017-11-21 10:44:37 -06003078 { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */
3079 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04003080 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
3081 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Martin K. Petersend554b5e2017-06-27 22:27:57 -04003082 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
3083 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3084 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
3085 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Christoph Hellwig608cc4b2017-09-06 11:45:24 +02003086 { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */
3087 .driver_data = NVME_QUIRK_LIGHTNVM, },
3088 { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */
3089 .driver_data = NVME_QUIRK_LIGHTNVM, },
Wei Xuea48e872018-04-26 14:59:19 -06003090 { PCI_DEVICE(0x1d1d, 0x2601), /* CNEX Granby */
3091 .driver_data = NVME_QUIRK_LIGHTNVM, },
Misha Nasledov08b903b2019-07-15 00:11:49 -07003092 { PCI_DEVICE(0x10ec, 0x5762), /* ADATA SX6000LNP */
3093 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Gabriel Craciunescuf03e42c2019-09-23 20:22:56 +02003094 { PCI_DEVICE(0x1cc1, 0x8201), /* ADATA SX8200PNP 512GB */
3095 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
3096 NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003097 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Andy Shevchenko98f7b862020-02-12 12:32:18 +02003098 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001),
3099 .driver_data = NVME_QUIRK_SINGLE_VECTOR },
Daniel Roschka124298b2017-02-22 15:17:29 -07003100 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10003101 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2005),
3102 .driver_data = NVME_QUIRK_SINGLE_VECTOR |
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10003103 NVME_QUIRK_128_BYTES_SQES |
3104 NVME_QUIRK_SHARED_TAGS },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003105 { 0, }
3106};
3107MODULE_DEVICE_TABLE(pci, nvme_id_table);
3108
3109static struct pci_driver nvme_driver = {
3110 .name = "nvme",
3111 .id_table = nvme_id_table,
3112 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08003113 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05003114 .shutdown = nvme_shutdown,
Keith Buschd916b1b2019-05-23 09:27:35 -06003115#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06003116 .driver = {
3117 .pm = &nvme_dev_pm_ops,
3118 },
Keith Buschd916b1b2019-05-23 09:27:35 -06003119#endif
Alexander Duyck74d986a2018-04-24 16:47:27 -05003120 .sriov_configure = pci_sriov_configure_simple,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003121 .err_handler = &nvme_err_handler,
3122};
3123
3124static int __init nvme_init(void)
3125{
Christoph Hellwig81101542019-04-30 11:36:52 -04003126 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
3127 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
3128 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
Ming Lei612b7282019-02-16 18:13:10 +01003129 BUILD_BUG_ON(IRQ_AFFINITY_MAX_SETS < 2);
Keith Busch17c331672019-12-07 01:16:59 +09003130
3131 write_queues = min(write_queues, num_possible_cpus());
3132 poll_queues = min(poll_queues, num_possible_cpus());
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02003133 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003134}
3135
3136static void __exit nvme_exit(void)
3137{
3138 pci_unregister_driver(&nvme_driver);
Ming Lei03e0f3a2017-11-09 19:32:07 +08003139 flush_workqueue(nvme_wq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003140}
3141
3142MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
3143MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07003144MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003145module_init(nvme_init);
3146module_exit(nvme_exit);