blob: 63b61f61eccc35126f9cf7344270dcb82f327d54 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070032#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080033#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/i915_drm.h>
Xi Ruoyao319c1d42015-03-12 20:16:32 +080035#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080036#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drm_dp_helper.h>
38#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070039#include <drm/drm_plane_helper.h>
40#include <drm/drm_rect.h>
Daniel Vetter72fdb402018-09-05 15:57:11 +020041#include <drm/drm_atomic_uapi.h>
Lu Baoludaedaa32018-11-12 14:40:08 +080042#include <linux/intel-iommu.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080043#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080044
Chris Wilson9f588922019-01-16 15:33:04 +000045#include "intel_drv.h"
46#include "intel_dsi.h"
47#include "intel_frontbuffer.h"
48
49#include "i915_drv.h"
50#include "i915_gem_clflush.h"
51#include "i915_reset.h"
52#include "i915_trace.h"
53
Matt Roper465c1202014-05-29 08:06:54 -070054/* Primary plane formats for gen <= 3 */
Jani Nikulaba3f4d02019-01-18 14:01:23 +020055static const u32 i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010056 DRM_FORMAT_C8,
57 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070058 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010059 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070060};
61
62/* Primary plane formats for gen >= 4 */
Jani Nikulaba3f4d02019-01-18 14:01:23 +020063static const u32 i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010064 DRM_FORMAT_C8,
65 DRM_FORMAT_RGB565,
66 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070067 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010068 DRM_FORMAT_XRGB2101010,
69 DRM_FORMAT_XBGR2101010,
70};
71
Jani Nikulaba3f4d02019-01-18 14:01:23 +020072static const u64 i9xx_format_modifiers[] = {
Ben Widawsky714244e2017-08-01 09:58:16 -070073 I915_FORMAT_MOD_X_TILED,
74 DRM_FORMAT_MOD_LINEAR,
75 DRM_FORMAT_MOD_INVALID
76};
77
Matt Roper3d7d6512014-06-10 08:28:13 -070078/* Cursor formats */
Jani Nikulaba3f4d02019-01-18 14:01:23 +020079static const u32 intel_cursor_formats[] = {
Matt Roper3d7d6512014-06-10 08:28:13 -070080 DRM_FORMAT_ARGB8888,
81};
82
Jani Nikulaba3f4d02019-01-18 14:01:23 +020083static const u64 cursor_format_modifiers[] = {
Ben Widawsky714244e2017-08-01 09:58:16 -070084 DRM_FORMAT_MOD_LINEAR,
85 DRM_FORMAT_MOD_INVALID
86};
87
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Chris Wilson24dbf512017-02-15 10:59:18 +000093static int intel_framebuffer_init(struct intel_framebuffer *ifb,
94 struct drm_i915_gem_object *obj,
95 struct drm_mode_fb_cmd2 *mode_cmd);
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +020096static void intel_set_pipe_timings(const struct intel_crtc_state *crtc_state);
97static void intel_set_pipe_src_size(const struct intel_crtc_state *crtc_state);
Maarten Lankhorst4c354752018-10-11 12:04:49 +020098static void intel_cpu_transcoder_set_m_n(const struct intel_crtc_state *crtc_state,
99 const struct intel_link_m_n *m_n,
100 const struct intel_link_m_n *m2_n2);
Maarten Lankhorstfdf73512018-10-04 11:45:52 +0200101static void i9xx_set_pipeconf(const struct intel_crtc_state *crtc_state);
102static void ironlake_set_pipeconf(const struct intel_crtc_state *crtc_state);
103static void haswell_set_pipeconf(const struct intel_crtc_state *crtc_state);
104static void haswell_set_pipemisc(const struct intel_crtc_state *crtc_state);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530111static void intel_crtc_init_scalers(struct intel_crtc *crtc,
112 struct intel_crtc_state *crtc_state);
Maarten Lankhorstb2562712018-10-04 11:45:53 +0200113static void skylake_pfit_enable(const struct intel_crtc_state *crtc_state);
114static void ironlake_pfit_disable(const struct intel_crtc_state *old_crtc_state);
115static void ironlake_pfit_enable(const struct intel_crtc_state *crtc_state);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +0300116static void intel_modeset_setup_hw_state(struct drm_device *dev,
117 struct drm_modeset_acquire_ctx *ctx);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200118static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100119
Ma Lingd4906092009-03-18 20:13:27 +0800120struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300121 struct {
122 int min, max;
123 } dot, vco, n, m, m1, m2, p, p1;
124
125 struct {
126 int dot_limit;
127 int p2_slow, p2_fast;
128 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800129};
Jesse Barnes79e53942008-11-07 14:24:08 -0800130
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300131/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200132int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300133{
134 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
135
136 /* Obtain SKU information */
137 mutex_lock(&dev_priv->sb_lock);
138 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
139 CCK_FUSE_HPLL_FREQ_MASK;
140 mutex_unlock(&dev_priv->sb_lock);
141
142 return vco_freq[hpll_freq] * 1000;
143}
144
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200145int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
146 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300147{
148 u32 val;
149 int divider;
150
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300151 mutex_lock(&dev_priv->sb_lock);
152 val = vlv_cck_read(dev_priv, reg);
153 mutex_unlock(&dev_priv->sb_lock);
154
155 divider = val & CCK_FREQUENCY_VALUES;
156
157 WARN((val & CCK_FREQUENCY_STATUS) !=
158 (divider << CCK_FREQUENCY_STATUS_SHIFT),
159 "%s change in progress\n", name);
160
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200161 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
162}
163
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200164int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
165 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200166{
167 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200168 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200169
170 return vlv_get_cck_clock(dev_priv, name, reg,
171 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300172}
173
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300174static void intel_update_czclk(struct drm_i915_private *dev_priv)
175{
Wayne Boyer666a4532015-12-09 12:29:35 -0800176 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300177 return;
178
179 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
180 CCK_CZ_CLOCK_CONTROL);
181
182 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
183}
184
Chris Wilson021357a2010-09-07 20:54:59 +0100185static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200186intel_fdi_link_freq(struct drm_i915_private *dev_priv,
187 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100188{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200189 if (HAS_DDI(dev_priv))
190 return pipe_config->port_clock; /* SPLL */
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200191 else
Chris Wilson58ecd9d2017-11-05 13:49:05 +0000192 return dev_priv->fdi_pll_freq;
Chris Wilson021357a2010-09-07 20:54:59 +0100193}
194
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300195static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400196 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200197 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200198 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400199 .m = { .min = 96, .max = 140 },
200 .m1 = { .min = 18, .max = 26 },
201 .m2 = { .min = 6, .max = 16 },
202 .p = { .min = 4, .max = 128 },
203 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700204 .p2 = { .dot_limit = 165000,
205 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700206};
207
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300208static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200209 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200210 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200211 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200212 .m = { .min = 96, .max = 140 },
213 .m1 = { .min = 18, .max = 26 },
214 .m2 = { .min = 6, .max = 16 },
215 .p = { .min = 4, .max = 128 },
216 .p1 = { .min = 2, .max = 33 },
217 .p2 = { .dot_limit = 165000,
218 .p2_slow = 4, .p2_fast = 4 },
219};
220
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300221static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400222 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200223 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200224 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400225 .m = { .min = 96, .max = 140 },
226 .m1 = { .min = 18, .max = 26 },
227 .m2 = { .min = 6, .max = 16 },
228 .p = { .min = 4, .max = 128 },
229 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .p2 = { .dot_limit = 165000,
231 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700232};
Eric Anholt273e27c2011-03-30 13:01:10 -0700233
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300234static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400235 .dot = { .min = 20000, .max = 400000 },
236 .vco = { .min = 1400000, .max = 2800000 },
237 .n = { .min = 1, .max = 6 },
238 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100239 .m1 = { .min = 8, .max = 18 },
240 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400241 .p = { .min = 5, .max = 80 },
242 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .p2 = { .dot_limit = 200000,
244 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700245};
246
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300247static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400248 .dot = { .min = 20000, .max = 400000 },
249 .vco = { .min = 1400000, .max = 2800000 },
250 .n = { .min = 1, .max = 6 },
251 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100252 .m1 = { .min = 8, .max = 18 },
253 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400254 .p = { .min = 7, .max = 98 },
255 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700256 .p2 = { .dot_limit = 112000,
257 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700258};
259
Eric Anholt273e27c2011-03-30 13:01:10 -0700260
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300261static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700262 .dot = { .min = 25000, .max = 270000 },
263 .vco = { .min = 1750000, .max = 3500000},
264 .n = { .min = 1, .max = 4 },
265 .m = { .min = 104, .max = 138 },
266 .m1 = { .min = 17, .max = 23 },
267 .m2 = { .min = 5, .max = 11 },
268 .p = { .min = 10, .max = 30 },
269 .p1 = { .min = 1, .max = 3},
270 .p2 = { .dot_limit = 270000,
271 .p2_slow = 10,
272 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800273 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
275
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300276static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700277 .dot = { .min = 22000, .max = 400000 },
278 .vco = { .min = 1750000, .max = 3500000},
279 .n = { .min = 1, .max = 4 },
280 .m = { .min = 104, .max = 138 },
281 .m1 = { .min = 16, .max = 23 },
282 .m2 = { .min = 5, .max = 11 },
283 .p = { .min = 5, .max = 80 },
284 .p1 = { .min = 1, .max = 8},
285 .p2 = { .dot_limit = 165000,
286 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700287};
288
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300289static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700290 .dot = { .min = 20000, .max = 115000 },
291 .vco = { .min = 1750000, .max = 3500000 },
292 .n = { .min = 1, .max = 3 },
293 .m = { .min = 104, .max = 138 },
294 .m1 = { .min = 17, .max = 23 },
295 .m2 = { .min = 5, .max = 11 },
296 .p = { .min = 28, .max = 112 },
297 .p1 = { .min = 2, .max = 8 },
298 .p2 = { .dot_limit = 0,
299 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800300 },
Keith Packarde4b36692009-06-05 19:22:17 -0700301};
302
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300303static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .dot = { .min = 80000, .max = 224000 },
305 .vco = { .min = 1750000, .max = 3500000 },
306 .n = { .min = 1, .max = 3 },
307 .m = { .min = 104, .max = 138 },
308 .m1 = { .min = 17, .max = 23 },
309 .m2 = { .min = 5, .max = 11 },
310 .p = { .min = 14, .max = 42 },
311 .p1 = { .min = 2, .max = 6 },
312 .p2 = { .dot_limit = 0,
313 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800314 },
Keith Packarde4b36692009-06-05 19:22:17 -0700315};
316
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300317static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400318 .dot = { .min = 20000, .max = 400000},
319 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700320 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400321 .n = { .min = 3, .max = 6 },
322 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700323 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400324 .m1 = { .min = 0, .max = 0 },
325 .m2 = { .min = 0, .max = 254 },
326 .p = { .min = 5, .max = 80 },
327 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700328 .p2 = { .dot_limit = 200000,
329 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700330};
331
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300332static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400333 .dot = { .min = 20000, .max = 400000 },
334 .vco = { .min = 1700000, .max = 3500000 },
335 .n = { .min = 3, .max = 6 },
336 .m = { .min = 2, .max = 256 },
337 .m1 = { .min = 0, .max = 0 },
338 .m2 = { .min = 0, .max = 254 },
339 .p = { .min = 7, .max = 112 },
340 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700341 .p2 = { .dot_limit = 112000,
342 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700343};
344
Eric Anholt273e27c2011-03-30 13:01:10 -0700345/* Ironlake / Sandybridge
346 *
347 * We calculate clock using (register_value + 2) for N/M1/M2, so here
348 * the range value for them is (actual_value - 2).
349 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300350static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700351 .dot = { .min = 25000, .max = 350000 },
352 .vco = { .min = 1760000, .max = 3510000 },
353 .n = { .min = 1, .max = 5 },
354 .m = { .min = 79, .max = 127 },
355 .m1 = { .min = 12, .max = 22 },
356 .m2 = { .min = 5, .max = 9 },
357 .p = { .min = 5, .max = 80 },
358 .p1 = { .min = 1, .max = 8 },
359 .p2 = { .dot_limit = 225000,
360 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700361};
362
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300363static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700364 .dot = { .min = 25000, .max = 350000 },
365 .vco = { .min = 1760000, .max = 3510000 },
366 .n = { .min = 1, .max = 3 },
367 .m = { .min = 79, .max = 118 },
368 .m1 = { .min = 12, .max = 22 },
369 .m2 = { .min = 5, .max = 9 },
370 .p = { .min = 28, .max = 112 },
371 .p1 = { .min = 2, .max = 8 },
372 .p2 = { .dot_limit = 225000,
373 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800374};
375
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300376static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700377 .dot = { .min = 25000, .max = 350000 },
378 .vco = { .min = 1760000, .max = 3510000 },
379 .n = { .min = 1, .max = 3 },
380 .m = { .min = 79, .max = 127 },
381 .m1 = { .min = 12, .max = 22 },
382 .m2 = { .min = 5, .max = 9 },
383 .p = { .min = 14, .max = 56 },
384 .p1 = { .min = 2, .max = 8 },
385 .p2 = { .dot_limit = 225000,
386 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800387};
388
Eric Anholt273e27c2011-03-30 13:01:10 -0700389/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300390static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 .dot = { .min = 25000, .max = 350000 },
392 .vco = { .min = 1760000, .max = 3510000 },
393 .n = { .min = 1, .max = 2 },
394 .m = { .min = 79, .max = 126 },
395 .m1 = { .min = 12, .max = 22 },
396 .m2 = { .min = 5, .max = 9 },
397 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400398 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700399 .p2 = { .dot_limit = 225000,
400 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800401};
402
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300403static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700404 .dot = { .min = 25000, .max = 350000 },
405 .vco = { .min = 1760000, .max = 3510000 },
406 .n = { .min = 1, .max = 3 },
407 .m = { .min = 79, .max = 126 },
408 .m1 = { .min = 12, .max = 22 },
409 .m2 = { .min = 5, .max = 9 },
410 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400411 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700412 .p2 = { .dot_limit = 225000,
413 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800414};
415
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300416static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300417 /*
418 * These are the data rate limits (measured in fast clocks)
419 * since those are the strictest limits we have. The fast
420 * clock and actual rate limits are more relaxed, so checking
421 * them would make no difference.
422 */
423 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200424 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700425 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700426 .m1 = { .min = 2, .max = 3 },
427 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300428 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300429 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700430};
431
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300432static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300433 /*
434 * These are the data rate limits (measured in fast clocks)
435 * since those are the strictest limits we have. The fast
436 * clock and actual rate limits are more relaxed, so checking
437 * them would make no difference.
438 */
439 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200440 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300441 .n = { .min = 1, .max = 1 },
442 .m1 = { .min = 2, .max = 2 },
443 .m2 = { .min = 24 << 22, .max = 175 << 22 },
444 .p1 = { .min = 2, .max = 4 },
445 .p2 = { .p2_slow = 1, .p2_fast = 14 },
446};
447
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300448static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200449 /* FIXME: find real dot limits */
450 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530451 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200452 .n = { .min = 1, .max = 1 },
453 .m1 = { .min = 2, .max = 2 },
454 /* FIXME: find real m2 limits */
455 .m2 = { .min = 2 << 22, .max = 255 << 22 },
456 .p1 = { .min = 2, .max = 4 },
457 .p2 = { .p2_slow = 1, .p2_fast = 20 },
458};
459
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +0530460static void
461skl_wa_clkgate(struct drm_i915_private *dev_priv, int pipe, bool enable)
462{
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +0530463 if (enable)
464 I915_WRITE(CLKGATE_DIS_PSL(pipe),
465 DUPS1_GATING_DIS | DUPS2_GATING_DIS);
466 else
467 I915_WRITE(CLKGATE_DIS_PSL(pipe),
468 I915_READ(CLKGATE_DIS_PSL(pipe)) &
469 ~(DUPS1_GATING_DIS | DUPS2_GATING_DIS));
470}
471
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200472static bool
Maarten Lankhorst24f28452017-11-22 19:39:01 +0100473needs_modeset(const struct drm_crtc_state *state)
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200474{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200475 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200476}
477
Imre Deakdccbea32015-06-22 23:35:51 +0300478/*
479 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
480 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
481 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
482 * The helpers' return value is the rate of the clock that is fed to the
483 * display engine's pipe which can be the above fast dot clock rate or a
484 * divided-down version of it.
485 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500486/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300487static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800488{
Shaohua Li21778322009-02-23 15:19:16 +0800489 clock->m = clock->m2 + 2;
490 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200491 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300492 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300493 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
494 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300495
496 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800497}
498
Jani Nikulaba3f4d02019-01-18 14:01:23 +0200499static u32 i9xx_dpll_compute_m(struct dpll *dpll)
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200500{
501 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
502}
503
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300504static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800505{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200506 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200508 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300509 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300510 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
511 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300512
513 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800514}
515
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300516static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300517{
518 clock->m = clock->m1 * clock->m2;
519 clock->p = clock->p1 * clock->p2;
520 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300521 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300522 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
523 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300524
525 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300526}
527
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300528int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300529{
530 clock->m = clock->m1 * clock->m2;
531 clock->p = clock->p1 * clock->p2;
532 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300533 return 0;
Jani Nikulaba3f4d02019-01-18 14:01:23 +0200534 clock->vco = DIV_ROUND_CLOSEST_ULL((u64)refclk * clock->m,
535 clock->n << 22);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300536 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300537
538 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300539}
540
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800541#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Chris Wilsonc38c1452018-02-14 13:49:22 +0000542
543/*
Jesse Barnes79e53942008-11-07 14:24:08 -0800544 * Returns whether the given set of divisors are valid for a given refclk with
545 * the given connectors.
546 */
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100547static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300548 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300549 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800550{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300551 if (clock->n < limit->n.min || limit->n.max < clock->n)
552 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800553 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400554 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800555 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400556 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800557 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400558 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300559
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100560 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200561 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300562 if (clock->m1 <= clock->m2)
563 INTELPllInvalid("m1 <= m2\n");
564
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100565 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200566 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300567 if (clock->p < limit->p.min || limit->p.max < clock->p)
568 INTELPllInvalid("p out of range\n");
569 if (clock->m < limit->m.min || limit->m.max < clock->m)
570 INTELPllInvalid("m out of range\n");
571 }
572
Jesse Barnes79e53942008-11-07 14:24:08 -0800573 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400574 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800575 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
576 * connector, etc., rather than just a single range.
577 */
578 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400579 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800580
581 return true;
582}
583
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300584static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300585i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300586 const struct intel_crtc_state *crtc_state,
587 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800588{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300589 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800590
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300591 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100593 * For LVDS just rely on its current settings for dual-channel.
594 * We haven't figured out how to reliably set up different
595 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800596 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100597 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300598 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800599 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300600 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800601 } else {
602 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300603 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800604 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300605 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800606 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300607}
608
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200609/*
610 * Returns a set of divisors for the desired target clock with the given
611 * refclk, or FALSE. The returned values represent the clock equation:
612 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
613 *
614 * Target and reference clocks are specified in kHz.
615 *
616 * If match_clock is provided, then best_clock P divider must match the P
617 * divider from @match_clock used for LVDS downclocking.
618 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300619static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300620i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300621 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300622 int target, int refclk, struct dpll *match_clock,
623 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300624{
625 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300626 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300627 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800628
Akshay Joshi0206e352011-08-16 15:34:10 -0400629 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800630
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300631 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
632
Zhao Yakui42158662009-11-20 11:24:18 +0800633 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
634 clock.m1++) {
635 for (clock.m2 = limit->m2.min;
636 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200637 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800638 break;
639 for (clock.n = limit->n.min;
640 clock.n <= limit->n.max; clock.n++) {
641 for (clock.p1 = limit->p1.min;
642 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800643 int this_err;
644
Imre Deakdccbea32015-06-22 23:35:51 +0300645 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100646 if (!intel_PLL_is_valid(to_i915(dev),
647 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000648 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800649 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800650 if (match_clock &&
651 clock.p != match_clock->p)
652 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800653
654 this_err = abs(clock.dot - target);
655 if (this_err < err) {
656 *best_clock = clock;
657 err = this_err;
658 }
659 }
660 }
661 }
662 }
663
664 return (err != target);
665}
666
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200667/*
668 * Returns a set of divisors for the desired target clock with the given
669 * refclk, or FALSE. The returned values represent the clock equation:
670 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
671 *
672 * Target and reference clocks are specified in kHz.
673 *
674 * If match_clock is provided, then best_clock P divider must match the P
675 * divider from @match_clock used for LVDS downclocking.
676 */
Ma Lingd4906092009-03-18 20:13:27 +0800677static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300678pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200679 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300680 int target, int refclk, struct dpll *match_clock,
681 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200682{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300683 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300684 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200685 int err = target;
686
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200687 memset(best_clock, 0, sizeof(*best_clock));
688
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300689 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
690
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200691 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
692 clock.m1++) {
693 for (clock.m2 = limit->m2.min;
694 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200695 for (clock.n = limit->n.min;
696 clock.n <= limit->n.max; clock.n++) {
697 for (clock.p1 = limit->p1.min;
698 clock.p1 <= limit->p1.max; clock.p1++) {
699 int this_err;
700
Imre Deakdccbea32015-06-22 23:35:51 +0300701 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100702 if (!intel_PLL_is_valid(to_i915(dev),
703 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800704 &clock))
705 continue;
706 if (match_clock &&
707 clock.p != match_clock->p)
708 continue;
709
710 this_err = abs(clock.dot - target);
711 if (this_err < err) {
712 *best_clock = clock;
713 err = this_err;
714 }
715 }
716 }
717 }
718 }
719
720 return (err != target);
721}
722
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200723/*
724 * Returns a set of divisors for the desired target clock with the given
725 * refclk, or FALSE. The returned values represent the clock equation:
726 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200727 *
728 * Target and reference clocks are specified in kHz.
729 *
730 * If match_clock is provided, then best_clock P divider must match the P
731 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200732 */
Ma Lingd4906092009-03-18 20:13:27 +0800733static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300734g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200735 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300736 int target, int refclk, struct dpll *match_clock,
737 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800738{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300739 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300740 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800741 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300742 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400743 /* approximately equals target * 0.00585 */
744 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800745
746 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300747
748 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
749
Ma Lingd4906092009-03-18 20:13:27 +0800750 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200751 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800752 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200753 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800754 for (clock.m1 = limit->m1.max;
755 clock.m1 >= limit->m1.min; clock.m1--) {
756 for (clock.m2 = limit->m2.max;
757 clock.m2 >= limit->m2.min; clock.m2--) {
758 for (clock.p1 = limit->p1.max;
759 clock.p1 >= limit->p1.min; clock.p1--) {
760 int this_err;
761
Imre Deakdccbea32015-06-22 23:35:51 +0300762 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100763 if (!intel_PLL_is_valid(to_i915(dev),
764 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000765 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800766 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000767
768 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800769 if (this_err < err_most) {
770 *best_clock = clock;
771 err_most = this_err;
772 max_n = clock.n;
773 found = true;
774 }
775 }
776 }
777 }
778 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800779 return found;
780}
Ma Lingd4906092009-03-18 20:13:27 +0800781
Imre Deakd5dd62b2015-03-17 11:40:03 +0200782/*
783 * Check if the calculated PLL configuration is more optimal compared to the
784 * best configuration and error found so far. Return the calculated error.
785 */
786static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300787 const struct dpll *calculated_clock,
788 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200789 unsigned int best_error_ppm,
790 unsigned int *error_ppm)
791{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200792 /*
793 * For CHV ignore the error and consider only the P value.
794 * Prefer a bigger P value based on HW requirements.
795 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100796 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200797 *error_ppm = 0;
798
799 return calculated_clock->p > best_clock->p;
800 }
801
Imre Deak24be4e42015-03-17 11:40:04 +0200802 if (WARN_ON_ONCE(!target_freq))
803 return false;
804
Imre Deakd5dd62b2015-03-17 11:40:03 +0200805 *error_ppm = div_u64(1000000ULL *
806 abs(target_freq - calculated_clock->dot),
807 target_freq);
808 /*
809 * Prefer a better P value over a better (smaller) error if the error
810 * is small. Ensure this preference for future configurations too by
811 * setting the error to 0.
812 */
813 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
814 *error_ppm = 0;
815
816 return true;
817 }
818
819 return *error_ppm + 10 < best_error_ppm;
820}
821
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200822/*
823 * Returns a set of divisors for the desired target clock with the given
824 * refclk, or FALSE. The returned values represent the clock equation:
825 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
826 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800827static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300828vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200829 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300830 int target, int refclk, struct dpll *match_clock,
831 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700832{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200833 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300834 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300835 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300836 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300837 /* min update 19.2 MHz */
838 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300839 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700840
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300841 target *= 5; /* fast clock */
842
843 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700844
845 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300846 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300847 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300848 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300849 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300850 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700851 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300852 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200853 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300854
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300855 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
856 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300857
Imre Deakdccbea32015-06-22 23:35:51 +0300858 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300859
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100860 if (!intel_PLL_is_valid(to_i915(dev),
861 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300862 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300863 continue;
864
Imre Deakd5dd62b2015-03-17 11:40:03 +0200865 if (!vlv_PLL_is_optimal(dev, target,
866 &clock,
867 best_clock,
868 bestppm, &ppm))
869 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300870
Imre Deakd5dd62b2015-03-17 11:40:03 +0200871 *best_clock = clock;
872 bestppm = ppm;
873 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700874 }
875 }
876 }
877 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700878
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300879 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700880}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700881
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200882/*
883 * Returns a set of divisors for the desired target clock with the given
884 * refclk, or FALSE. The returned values represent the clock equation:
885 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
886 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300887static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300888chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200889 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300890 int target, int refclk, struct dpll *match_clock,
891 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300892{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200893 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300894 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200895 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300896 struct dpll clock;
Jani Nikulaba3f4d02019-01-18 14:01:23 +0200897 u64 m2;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300898 int found = false;
899
900 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200901 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300902
903 /*
904 * Based on hardware doc, the n always set to 1, and m1 always
905 * set to 2. If requires to support 200Mhz refclk, we need to
906 * revisit this because n may not 1 anymore.
907 */
908 clock.n = 1, clock.m1 = 2;
909 target *= 5; /* fast clock */
910
911 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
912 for (clock.p2 = limit->p2.p2_fast;
913 clock.p2 >= limit->p2.p2_slow;
914 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200915 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300916
917 clock.p = clock.p1 * clock.p2;
918
Jani Nikulaba3f4d02019-01-18 14:01:23 +0200919 m2 = DIV_ROUND_CLOSEST_ULL(((u64)target * clock.p *
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300920 clock.n) << 22, refclk * clock.m1);
921
922 if (m2 > INT_MAX/clock.m1)
923 continue;
924
925 clock.m2 = m2;
926
Imre Deakdccbea32015-06-22 23:35:51 +0300927 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300928
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100929 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300930 continue;
931
Imre Deak9ca3ba02015-03-17 11:40:05 +0200932 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
933 best_error_ppm, &error_ppm))
934 continue;
935
936 *best_clock = clock;
937 best_error_ppm = error_ppm;
938 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300939 }
940 }
941
942 return found;
943}
944
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200945bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300946 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200947{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200948 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300949 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200950
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200951 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200952 target_clock, refclk, NULL, best_clock);
953}
954
Ville Syrjälä525b9312016-10-31 22:37:02 +0200955bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300956{
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300957 /* Be paranoid as we can arrive here with only partial
958 * state retrieved from the hardware during setup.
959 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100960 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300961 * as Haswell has gained clock readout/fastboot support.
962 *
Ville Syrjäläcd30fbc2018-05-25 21:50:40 +0300963 * We can ditch the crtc->primary->state->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300964 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700965 *
966 * FIXME: The intel_crtc->active here should be switched to
967 * crtc->state->active once we have proper CRTC states wired up
968 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300969 */
Ville Syrjälä525b9312016-10-31 22:37:02 +0200970 return crtc->active && crtc->base.primary->state->fb &&
971 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300972}
973
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200974enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
975 enum pipe pipe)
976{
Ville Syrjälä98187832016-10-31 22:37:10 +0200977 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200978
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200979 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200980}
981
Ville Syrjälä8fedd642017-11-29 17:37:30 +0200982static bool pipe_scanline_is_moving(struct drm_i915_private *dev_priv,
983 enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300984{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200985 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300986 u32 line1, line2;
987 u32 line_mask;
988
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800989 if (IS_GEN(dev_priv, 2))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300990 line_mask = DSL_LINEMASK_GEN2;
991 else
992 line_mask = DSL_LINEMASK_GEN3;
993
994 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +0200995 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300996 line2 = I915_READ(reg) & line_mask;
997
Ville Syrjälä8fedd642017-11-29 17:37:30 +0200998 return line1 != line2;
999}
1000
1001static void wait_for_pipe_scanline_moving(struct intel_crtc *crtc, bool state)
1002{
1003 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1004 enum pipe pipe = crtc->pipe;
1005
1006 /* Wait for the display line to settle/start moving */
1007 if (wait_for(pipe_scanline_is_moving(dev_priv, pipe) == state, 100))
1008 DRM_ERROR("pipe %c scanline %s wait timed out\n",
1009 pipe_name(pipe), onoff(state));
1010}
1011
1012static void intel_wait_for_pipe_scanline_stopped(struct intel_crtc *crtc)
1013{
1014 wait_for_pipe_scanline_moving(crtc, false);
1015}
1016
1017static void intel_wait_for_pipe_scanline_moving(struct intel_crtc *crtc)
1018{
1019 wait_for_pipe_scanline_moving(crtc, true);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001020}
1021
Ville Syrjälä4972f702017-11-29 17:37:32 +02001022static void
1023intel_wait_for_pipe_off(const struct intel_crtc_state *old_crtc_state)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001024{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001025 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001026 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001027
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001028 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001029 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001030 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001031
Keith Packardab7ad7f2010-10-03 00:33:06 -07001032 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001033 if (intel_wait_for_register(dev_priv,
1034 reg, I965_PIPECONF_ACTIVE, 0,
1035 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001036 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001037 } else {
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001038 intel_wait_for_pipe_scanline_stopped(crtc);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001039 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001040}
1041
Jesse Barnesb24e7172011-01-04 15:09:30 -08001042/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001043void assert_pll(struct drm_i915_private *dev_priv,
1044 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001045{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001046 u32 val;
1047 bool cur_state;
1048
Ville Syrjälä649636e2015-09-22 19:50:01 +03001049 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001050 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001051 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001052 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001053 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001054}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001055
Jani Nikula23538ef2013-08-27 15:12:22 +03001056/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001057void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001058{
1059 u32 val;
1060 bool cur_state;
1061
Ville Syrjäläa5805162015-05-26 20:42:30 +03001062 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001063 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001064 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001065
1066 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001067 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001068 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001069 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001070}
Jani Nikula23538ef2013-08-27 15:12:22 +03001071
Jesse Barnes040484a2011-01-03 12:14:26 -08001072static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1073 enum pipe pipe, bool state)
1074{
Jesse Barnes040484a2011-01-03 12:14:26 -08001075 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001076 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1077 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001078
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001079 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001080 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001081 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001082 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001083 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001084 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001085 cur_state = !!(val & FDI_TX_ENABLE);
1086 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001087 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001088 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001089 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001090}
1091#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1092#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1093
1094static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1095 enum pipe pipe, bool state)
1096{
Jesse Barnes040484a2011-01-03 12:14:26 -08001097 u32 val;
1098 bool cur_state;
1099
Ville Syrjälä649636e2015-09-22 19:50:01 +03001100 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001101 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001102 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001103 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001104 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001105}
1106#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1107#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1108
1109static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1110 enum pipe pipe)
1111{
Jesse Barnes040484a2011-01-03 12:14:26 -08001112 u32 val;
1113
1114 /* ILK FDI PLL is always enabled */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001115 if (IS_GEN(dev_priv, 5))
Jesse Barnes040484a2011-01-03 12:14:26 -08001116 return;
1117
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001118 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001119 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001120 return;
1121
Ville Syrjälä649636e2015-09-22 19:50:01 +03001122 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001123 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001124}
1125
Daniel Vetter55607e82013-06-16 21:42:39 +02001126void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1127 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001128{
Jesse Barnes040484a2011-01-03 12:14:26 -08001129 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001130 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001131
Ville Syrjälä649636e2015-09-22 19:50:01 +03001132 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001133 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001134 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001135 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001136 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001137}
1138
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001139void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001140{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001141 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001142 u32 val;
Ville Syrjälä10ed55e2018-05-23 17:57:18 +03001143 enum pipe panel_pipe = INVALID_PIPE;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001144 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001145
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001146 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001147 return;
1148
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001149 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001150 u32 port_sel;
1151
Imre Deak44cb7342016-08-10 14:07:29 +03001152 pp_reg = PP_CONTROL(0);
1153 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001154
Ville Syrjälä4c23dea2018-05-18 18:29:30 +03001155 switch (port_sel) {
1156 case PANEL_PORT_SELECT_LVDS:
Ville Syrjäläa44628b2018-05-14 21:28:27 +03001157 intel_lvds_port_enabled(dev_priv, PCH_LVDS, &panel_pipe);
Ville Syrjälä4c23dea2018-05-18 18:29:30 +03001158 break;
1159 case PANEL_PORT_SELECT_DPA:
1160 intel_dp_port_enabled(dev_priv, DP_A, PORT_A, &panel_pipe);
1161 break;
1162 case PANEL_PORT_SELECT_DPC:
1163 intel_dp_port_enabled(dev_priv, PCH_DP_C, PORT_C, &panel_pipe);
1164 break;
1165 case PANEL_PORT_SELECT_DPD:
1166 intel_dp_port_enabled(dev_priv, PCH_DP_D, PORT_D, &panel_pipe);
1167 break;
1168 default:
1169 MISSING_CASE(port_sel);
1170 break;
1171 }
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001172 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001173 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001174 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001175 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001176 } else {
Ville Syrjäläf0d2b752018-05-18 18:29:31 +03001177 u32 port_sel;
1178
Imre Deak44cb7342016-08-10 14:07:29 +03001179 pp_reg = PP_CONTROL(0);
Ville Syrjäläf0d2b752018-05-18 18:29:31 +03001180 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
1181
1182 WARN_ON(port_sel != PANEL_PORT_SELECT_LVDS);
Ville Syrjäläa44628b2018-05-14 21:28:27 +03001183 intel_lvds_port_enabled(dev_priv, LVDS, &panel_pipe);
Jesse Barnesea0760c2011-01-04 15:09:32 -08001184 }
1185
1186 val = I915_READ(pp_reg);
1187 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001188 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001189 locked = false;
1190
Rob Clarke2c719b2014-12-15 13:56:32 -05001191 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001192 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001193 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001194}
1195
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001196void assert_pipe(struct drm_i915_private *dev_priv,
1197 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001198{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001199 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001200 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1201 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001202 enum intel_display_power_domain power_domain;
Chris Wilson0e6e0be2019-01-14 14:21:24 +00001203 intel_wakeref_t wakeref;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001204
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001205 /* we keep both pipes enabled on 830 */
1206 if (IS_I830(dev_priv))
Daniel Vetter8e636782012-01-22 01:36:48 +01001207 state = true;
1208
Imre Deak4feed0e2016-02-12 18:55:14 +02001209 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
Chris Wilson0e6e0be2019-01-14 14:21:24 +00001210 wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
1211 if (wakeref) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001212 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001213 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001214
Chris Wilson0e6e0be2019-01-14 14:21:24 +00001215 intel_display_power_put(dev_priv, power_domain, wakeref);
Imre Deak4feed0e2016-02-12 18:55:14 +02001216 } else {
1217 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001218 }
1219
Rob Clarke2c719b2014-12-15 13:56:32 -05001220 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001221 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001222 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001223}
1224
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001225static void assert_plane(struct intel_plane *plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226{
Ville Syrjäläeade6c82018-01-30 22:38:03 +02001227 enum pipe pipe;
1228 bool cur_state;
1229
1230 cur_state = plane->get_hw_state(plane, &pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001231
Rob Clarke2c719b2014-12-15 13:56:32 -05001232 I915_STATE_WARN(cur_state != state,
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001233 "%s assertion failure (expected %s, current %s)\n",
1234 plane->base.name, onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001235}
1236
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001237#define assert_plane_enabled(p) assert_plane(p, true)
1238#define assert_plane_disabled(p) assert_plane(p, false)
Chris Wilson931872f2012-01-16 23:01:13 +00001239
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001240static void assert_planes_disabled(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241{
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001242 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1243 struct intel_plane *plane;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001244
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001245 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane)
1246 assert_plane_disabled(plane);
Jesse Barnes19332d72013-03-28 09:55:38 -07001247}
1248
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001249static void assert_vblank_disabled(struct drm_crtc *crtc)
1250{
Rob Clarke2c719b2014-12-15 13:56:32 -05001251 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001252 drm_crtc_vblank_put(crtc);
1253}
1254
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001255void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1256 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001257{
Jesse Barnes92f25842011-01-04 15:09:34 -08001258 u32 val;
1259 bool enabled;
1260
Ville Syrjälä649636e2015-09-22 19:50:01 +03001261 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001262 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001263 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001264 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1265 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001266}
1267
Jesse Barnes291906f2011-02-02 12:28:03 -08001268static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001269 enum pipe pipe, enum port port,
1270 i915_reg_t dp_reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001271{
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001272 enum pipe port_pipe;
1273 bool state;
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001274
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001275 state = intel_dp_port_enabled(dev_priv, dp_reg, port, &port_pipe);
1276
1277 I915_STATE_WARN(state && port_pipe == pipe,
1278 "PCH DP %c enabled on transcoder %c, should be disabled\n",
1279 port_name(port), pipe_name(pipe));
1280
1281 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && !state && port_pipe == PIPE_B,
1282 "IBX PCH DP %c still using transcoder B\n",
1283 port_name(port));
Jesse Barnes291906f2011-02-02 12:28:03 -08001284}
1285
1286static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjälä76203462018-05-14 20:24:21 +03001287 enum pipe pipe, enum port port,
1288 i915_reg_t hdmi_reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001289{
Ville Syrjälä76203462018-05-14 20:24:21 +03001290 enum pipe port_pipe;
1291 bool state;
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001292
Ville Syrjälä76203462018-05-14 20:24:21 +03001293 state = intel_sdvo_port_enabled(dev_priv, hdmi_reg, &port_pipe);
1294
1295 I915_STATE_WARN(state && port_pipe == pipe,
1296 "PCH HDMI %c enabled on transcoder %c, should be disabled\n",
1297 port_name(port), pipe_name(pipe));
1298
1299 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && !state && port_pipe == PIPE_B,
1300 "IBX PCH HDMI %c still using transcoder B\n",
1301 port_name(port));
Jesse Barnes291906f2011-02-02 12:28:03 -08001302}
1303
1304static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1305 enum pipe pipe)
1306{
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03001307 enum pipe port_pipe;
Jesse Barnes291906f2011-02-02 12:28:03 -08001308
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001309 assert_pch_dp_disabled(dev_priv, pipe, PORT_B, PCH_DP_B);
1310 assert_pch_dp_disabled(dev_priv, pipe, PORT_C, PCH_DP_C);
1311 assert_pch_dp_disabled(dev_priv, pipe, PORT_D, PCH_DP_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001312
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03001313 I915_STATE_WARN(intel_crt_port_enabled(dev_priv, PCH_ADPA, &port_pipe) &&
1314 port_pipe == pipe,
1315 "PCH VGA enabled on transcoder %c, should be disabled\n",
1316 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001317
Ville Syrjäläa44628b2018-05-14 21:28:27 +03001318 I915_STATE_WARN(intel_lvds_port_enabled(dev_priv, PCH_LVDS, &port_pipe) &&
1319 port_pipe == pipe,
1320 "PCH LVDS enabled on transcoder %c, should be disabled\n",
1321 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001322
Ville Syrjälä3aefb672018-11-08 16:36:35 +02001323 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä76203462018-05-14 20:24:21 +03001324 assert_pch_hdmi_disabled(dev_priv, pipe, PORT_B, PCH_HDMIB);
1325 assert_pch_hdmi_disabled(dev_priv, pipe, PORT_C, PCH_HDMIC);
1326 assert_pch_hdmi_disabled(dev_priv, pipe, PORT_D, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001327}
1328
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001329static void _vlv_enable_pll(struct intel_crtc *crtc,
1330 const struct intel_crtc_state *pipe_config)
1331{
1332 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1333 enum pipe pipe = crtc->pipe;
1334
1335 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1336 POSTING_READ(DPLL(pipe));
1337 udelay(150);
1338
Chris Wilson2c30b432016-06-30 15:32:54 +01001339 if (intel_wait_for_register(dev_priv,
1340 DPLL(pipe),
1341 DPLL_LOCK_VLV,
1342 DPLL_LOCK_VLV,
1343 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001344 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1345}
1346
Ville Syrjäläd288f652014-10-28 13:20:22 +02001347static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001348 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001349{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001350 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001351 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001352
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001353 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001354
Daniel Vetter87442f72013-06-06 00:52:17 +02001355 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001356 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001357
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001358 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1359 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001360
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001361 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1362 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001363}
1364
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001365
1366static void _chv_enable_pll(struct intel_crtc *crtc,
1367 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001368{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001369 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001370 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001371 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001372 u32 tmp;
1373
Ville Syrjäläa5805162015-05-26 20:42:30 +03001374 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001375
1376 /* Enable back the 10bit clock to display controller */
1377 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1378 tmp |= DPIO_DCLKP_EN;
1379 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1380
Ville Syrjälä54433e92015-05-26 20:42:31 +03001381 mutex_unlock(&dev_priv->sb_lock);
1382
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001383 /*
1384 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1385 */
1386 udelay(1);
1387
1388 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001389 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001390
1391 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001392 if (intel_wait_for_register(dev_priv,
1393 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1394 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001395 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001396}
1397
1398static void chv_enable_pll(struct intel_crtc *crtc,
1399 const struct intel_crtc_state *pipe_config)
1400{
1401 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1402 enum pipe pipe = crtc->pipe;
1403
1404 assert_pipe_disabled(dev_priv, pipe);
1405
1406 /* PLL is protected by panel, make sure we can write it */
1407 assert_panel_unlocked(dev_priv, pipe);
1408
1409 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1410 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001411
Ville Syrjäläc2317752016-03-15 16:39:56 +02001412 if (pipe != PIPE_A) {
1413 /*
1414 * WaPixelRepeatModeFixForC0:chv
1415 *
1416 * DPLLCMD is AWOL. Use chicken bits to propagate
1417 * the value from DPLLBMD to either pipe B or C.
1418 */
Ville Syrjälädfa311f2017-09-13 17:08:54 +03001419 I915_WRITE(CBR4_VLV, CBR_DPLLBMD_PIPE(pipe));
Ville Syrjäläc2317752016-03-15 16:39:56 +02001420 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1421 I915_WRITE(CBR4_VLV, 0);
1422 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1423
1424 /*
1425 * DPLLB VGA mode also seems to cause problems.
1426 * We should always have it disabled.
1427 */
1428 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1429 } else {
1430 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1431 POSTING_READ(DPLL_MD(pipe));
1432 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001433}
1434
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001435static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001436{
1437 struct intel_crtc *crtc;
1438 int count = 0;
1439
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001440 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001441 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001442 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1443 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001444
1445 return count;
1446}
1447
Ville Syrjälä939994d2017-09-13 17:08:56 +03001448static void i9xx_enable_pll(struct intel_crtc *crtc,
1449 const struct intel_crtc_state *crtc_state)
Daniel Vetter87442f72013-06-06 00:52:17 +02001450{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001451 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001452 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjälä939994d2017-09-13 17:08:56 +03001453 u32 dpll = crtc_state->dpll_hw_state.dpll;
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001454 int i;
Daniel Vetter87442f72013-06-06 00:52:17 +02001455
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001456 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001457
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001458 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001459 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001460 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001461
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001462 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001463 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001464 /*
1465 * It appears to be important that we don't enable this
1466 * for the current pipe before otherwise configuring the
1467 * PLL. No idea how this should be handled if multiple
1468 * DVO outputs are enabled simultaneosly.
1469 */
1470 dpll |= DPLL_DVO_2X_MODE;
1471 I915_WRITE(DPLL(!crtc->pipe),
1472 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1473 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001474
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001475 /*
1476 * Apparently we need to have VGA mode enabled prior to changing
1477 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1478 * dividers, even though the register value does change.
1479 */
1480 I915_WRITE(reg, 0);
1481
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001482 I915_WRITE(reg, dpll);
1483
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001484 /* Wait for the clocks to stabilize. */
1485 POSTING_READ(reg);
1486 udelay(150);
1487
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001488 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001489 I915_WRITE(DPLL_MD(crtc->pipe),
Ville Syrjälä939994d2017-09-13 17:08:56 +03001490 crtc_state->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001491 } else {
1492 /* The pixel multiplier can only be updated once the
1493 * DPLL is enabled and the clocks are stable.
1494 *
1495 * So write it again.
1496 */
1497 I915_WRITE(reg, dpll);
1498 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001499
1500 /* We do this three times for luck */
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001501 for (i = 0; i < 3; i++) {
1502 I915_WRITE(reg, dpll);
1503 POSTING_READ(reg);
1504 udelay(150); /* wait for warmup */
1505 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001506}
1507
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02001508static void i9xx_disable_pll(const struct intel_crtc_state *crtc_state)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001509{
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02001510 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001511 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001512 enum pipe pipe = crtc->pipe;
1513
1514 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001515 if (IS_I830(dev_priv) &&
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02001516 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001517 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001518 I915_WRITE(DPLL(PIPE_B),
1519 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1520 I915_WRITE(DPLL(PIPE_A),
1521 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1522 }
1523
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001524 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001525 if (IS_I830(dev_priv))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001526 return;
1527
1528 /* Make sure the pipe isn't still relying on us */
1529 assert_pipe_disabled(dev_priv, pipe);
1530
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001531 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001532 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001533}
1534
Jesse Barnesf6071162013-10-01 10:41:38 -07001535static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1536{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001537 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001538
1539 /* Make sure the pipe isn't still relying on us */
1540 assert_pipe_disabled(dev_priv, pipe);
1541
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001542 val = DPLL_INTEGRATED_REF_CLK_VLV |
1543 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1544 if (pipe != PIPE_A)
1545 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1546
Jesse Barnesf6071162013-10-01 10:41:38 -07001547 I915_WRITE(DPLL(pipe), val);
1548 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001549}
1550
1551static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1552{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001553 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001554 u32 val;
1555
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001556 /* Make sure the pipe isn't still relying on us */
1557 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001558
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001559 val = DPLL_SSC_REF_CLK_CHV |
1560 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001561 if (pipe != PIPE_A)
1562 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001563
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001564 I915_WRITE(DPLL(pipe), val);
1565 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001566
Ville Syrjäläa5805162015-05-26 20:42:30 +03001567 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001568
1569 /* Disable 10bit clock to display controller */
1570 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1571 val &= ~DPIO_DCLKP_EN;
1572 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1573
Ville Syrjäläa5805162015-05-26 20:42:30 +03001574 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001575}
1576
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001577void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001578 struct intel_digital_port *dport,
1579 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001580{
1581 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001582 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001583
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001584 switch (dport->base.port) {
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001585 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001586 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001587 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001588 break;
1589 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001590 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001591 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001592 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001593 break;
1594 case PORT_D:
1595 port_mask = DPLL_PORTD_READY_MASK;
1596 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001597 break;
1598 default:
1599 BUG();
1600 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001601
Chris Wilson370004d2016-06-30 15:32:56 +01001602 if (intel_wait_for_register(dev_priv,
1603 dpll_reg, port_mask, expected_mask,
1604 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001605 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001606 port_name(dport->base.port),
1607 I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001608}
1609
Maarten Lankhorst7efd90f2018-10-04 11:45:55 +02001610static void ironlake_enable_pch_transcoder(const struct intel_crtc_state *crtc_state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001611{
Maarten Lankhorst7efd90f2018-10-04 11:45:55 +02001612 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1613 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1614 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001615 i915_reg_t reg;
Jani Nikulaba3f4d02019-01-18 14:01:23 +02001616 u32 val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001617
Jesse Barnes040484a2011-01-03 12:14:26 -08001618 /* Make sure PCH DPLL is enabled */
Maarten Lankhorst7efd90f2018-10-04 11:45:55 +02001619 assert_shared_dpll_enabled(dev_priv, crtc_state->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001620
1621 /* FDI must be feeding us bits for PCH ports */
1622 assert_fdi_tx_enabled(dev_priv, pipe);
1623 assert_fdi_rx_enabled(dev_priv, pipe);
1624
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001625 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001626 /* Workaround: Set the timing override bit before enabling the
1627 * pch transcoder. */
1628 reg = TRANS_CHICKEN2(pipe);
1629 val = I915_READ(reg);
1630 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1631 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001632 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001633
Daniel Vetterab9412b2013-05-03 11:49:46 +02001634 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001635 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001636 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001637
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001638 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001639 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001640 * Make the BPC in transcoder be consistent with
1641 * that in pipeconf reg. For HDMI we must use 8bpc
1642 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001643 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001644 val &= ~PIPECONF_BPC_MASK;
Maarten Lankhorst7efd90f2018-10-04 11:45:55 +02001645 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001646 val |= PIPECONF_8BPC;
1647 else
1648 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001649 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001650
1651 val &= ~TRANS_INTERLACE_MASK;
1652 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001653 if (HAS_PCH_IBX(dev_priv) &&
Maarten Lankhorst7efd90f2018-10-04 11:45:55 +02001654 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001655 val |= TRANS_LEGACY_INTERLACED_ILK;
1656 else
1657 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001658 else
1659 val |= TRANS_PROGRESSIVE;
1660
Jesse Barnes040484a2011-01-03 12:14:26 -08001661 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001662 if (intel_wait_for_register(dev_priv,
1663 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1664 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001665 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001666}
1667
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001668static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001669 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001670{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001671 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001672
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001673 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001674 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001675 assert_fdi_rx_enabled(dev_priv, PIPE_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001676
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001677 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001678 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001679 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001680 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001681
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001682 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001683 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001684
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001685 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1686 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001687 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001688 else
1689 val |= TRANS_PROGRESSIVE;
1690
Daniel Vetterab9412b2013-05-03 11:49:46 +02001691 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001692 if (intel_wait_for_register(dev_priv,
1693 LPT_TRANSCONF,
1694 TRANS_STATE_ENABLE,
1695 TRANS_STATE_ENABLE,
1696 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001697 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001698}
1699
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001700static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1701 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001702{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001703 i915_reg_t reg;
Jani Nikulaba3f4d02019-01-18 14:01:23 +02001704 u32 val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001705
1706 /* FDI relies on the transcoder */
1707 assert_fdi_tx_disabled(dev_priv, pipe);
1708 assert_fdi_rx_disabled(dev_priv, pipe);
1709
Jesse Barnes291906f2011-02-02 12:28:03 -08001710 /* Ports must be off as well */
1711 assert_pch_ports_disabled(dev_priv, pipe);
1712
Daniel Vetterab9412b2013-05-03 11:49:46 +02001713 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001714 val = I915_READ(reg);
1715 val &= ~TRANS_ENABLE;
1716 I915_WRITE(reg, val);
1717 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001718 if (intel_wait_for_register(dev_priv,
1719 reg, TRANS_STATE_ENABLE, 0,
1720 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001721 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001722
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001723 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001724 /* Workaround: Clear the timing override chicken bit again. */
1725 reg = TRANS_CHICKEN2(pipe);
1726 val = I915_READ(reg);
1727 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1728 I915_WRITE(reg, val);
1729 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001730}
1731
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001732void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001733{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001734 u32 val;
1735
Daniel Vetterab9412b2013-05-03 11:49:46 +02001736 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001737 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001738 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001739 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001740 if (intel_wait_for_register(dev_priv,
1741 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1742 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001743 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001744
1745 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001746 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001747 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001748 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001749}
1750
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001751enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc)
Ville Syrjälä65f21302016-10-14 20:02:53 +03001752{
1753 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1754
Ville Syrjälä65f21302016-10-14 20:02:53 +03001755 if (HAS_PCH_LPT(dev_priv))
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001756 return PIPE_A;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001757 else
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001758 return crtc->pipe;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001759}
1760
Ville Syrjälä32db0b62018-11-27 22:05:50 +02001761static u32 intel_crtc_max_vblank_count(const struct intel_crtc_state *crtc_state)
1762{
1763 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1764
1765 /*
1766 * On i965gm the hardware frame counter reads
1767 * zero when the TV encoder is enabled :(
1768 */
1769 if (IS_I965GM(dev_priv) &&
1770 (crtc_state->output_types & BIT(INTEL_OUTPUT_TVOUT)))
1771 return 0;
1772
1773 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
1774 return 0xffffffff; /* full 32 bit counter */
1775 else if (INTEL_GEN(dev_priv) >= 3)
1776 return 0xffffff; /* only 24 bits of frame count */
1777 else
1778 return 0; /* Gen2 doesn't have a hardware frame counter */
1779}
1780
1781static void intel_crtc_vblank_on(const struct intel_crtc_state *crtc_state)
1782{
1783 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1784
1785 drm_crtc_set_max_vblank_count(&crtc->base,
1786 intel_crtc_max_vblank_count(crtc_state));
1787 drm_crtc_vblank_on(&crtc->base);
1788}
1789
Ville Syrjälä4972f702017-11-29 17:37:32 +02001790static void intel_enable_pipe(const struct intel_crtc_state *new_crtc_state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001791{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001792 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
1793 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1794 enum transcoder cpu_transcoder = new_crtc_state->cpu_transcoder;
Paulo Zanoni03722642014-01-17 13:51:09 -02001795 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001796 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001797 u32 val;
1798
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001799 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1800
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001801 assert_planes_disabled(crtc);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001802
Jesse Barnesb24e7172011-01-04 15:09:30 -08001803 /*
1804 * A pipe without a PLL won't actually be able to drive bits from
1805 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1806 * need the check.
1807 */
Rodrigo Vivib2ae3182019-02-04 14:25:38 -08001808 if (HAS_GMCH(dev_priv)) {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001809 if (intel_crtc_has_type(new_crtc_state, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001810 assert_dsi_pll_enabled(dev_priv);
1811 else
1812 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001813 } else {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001814 if (new_crtc_state->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001815 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001816 assert_fdi_rx_pll_enabled(dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001817 intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001818 assert_fdi_tx_pll_enabled(dev_priv,
1819 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001820 }
1821 /* FIXME: assert CPU port conditions for SNB+ */
1822 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001823
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001824 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001825 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001826 if (val & PIPECONF_ENABLE) {
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001827 /* we keep both pipes enabled on 830 */
1828 WARN_ON(!IS_I830(dev_priv));
Chris Wilson00d70b12011-03-17 07:18:29 +00001829 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001830 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001831
1832 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001833 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001834
1835 /*
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001836 * Until the pipe starts PIPEDSL reads will return a stale value,
1837 * which causes an apparent vblank timestamp jump when PIPEDSL
1838 * resets to its proper value. That also messes up the frame count
1839 * when it's derived from the timestamps. So let's wait for the
1840 * pipe to start properly before we call drm_crtc_vblank_on()
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001841 */
Ville Syrjälä32db0b62018-11-27 22:05:50 +02001842 if (intel_crtc_max_vblank_count(new_crtc_state) == 0)
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001843 intel_wait_for_pipe_scanline_moving(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001844}
1845
Ville Syrjälä4972f702017-11-29 17:37:32 +02001846static void intel_disable_pipe(const struct intel_crtc_state *old_crtc_state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001847{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001848 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001849 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä4972f702017-11-29 17:37:32 +02001850 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001851 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001852 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001853 u32 val;
1854
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001855 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1856
Jesse Barnesb24e7172011-01-04 15:09:30 -08001857 /*
1858 * Make sure planes won't keep trying to pump pixels to us,
1859 * or we might hang the display.
1860 */
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001861 assert_planes_disabled(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001862
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001863 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001864 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001865 if ((val & PIPECONF_ENABLE) == 0)
1866 return;
1867
Ville Syrjälä67adc642014-08-15 01:21:57 +03001868 /*
1869 * Double wide has implications for planes
1870 * so best keep it disabled when not needed.
1871 */
Ville Syrjälä4972f702017-11-29 17:37:32 +02001872 if (old_crtc_state->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001873 val &= ~PIPECONF_DOUBLE_WIDE;
1874
1875 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001876 if (!IS_I830(dev_priv))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001877 val &= ~PIPECONF_ENABLE;
1878
1879 I915_WRITE(reg, val);
1880 if ((val & PIPECONF_ENABLE) == 0)
Ville Syrjälä4972f702017-11-29 17:37:32 +02001881 intel_wait_for_pipe_off(old_crtc_state);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001882}
1883
Ville Syrjälä832be822016-01-12 21:08:33 +02001884static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1885{
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001886 return IS_GEN(dev_priv, 2) ? 2048 : 4096;
Ville Syrjälä832be822016-01-12 21:08:33 +02001887}
1888
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001889static unsigned int
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001890intel_tile_width_bytes(const struct drm_framebuffer *fb, int color_plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001891{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001892 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001893 unsigned int cpp = fb->format->cpp[color_plane];
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001894
1895 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07001896 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001897 return cpp;
1898 case I915_FORMAT_MOD_X_TILED:
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001899 if (IS_GEN(dev_priv, 2))
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001900 return 128;
1901 else
1902 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001903 case I915_FORMAT_MOD_Y_TILED_CCS:
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001904 if (color_plane == 1)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001905 return 128;
1906 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001907 case I915_FORMAT_MOD_Y_TILED:
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001908 if (IS_GEN(dev_priv, 2) || HAS_128_BYTE_Y_TILING(dev_priv))
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001909 return 128;
1910 else
1911 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001912 case I915_FORMAT_MOD_Yf_TILED_CCS:
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001913 if (color_plane == 1)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001914 return 128;
1915 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001916 case I915_FORMAT_MOD_Yf_TILED:
1917 switch (cpp) {
1918 case 1:
1919 return 64;
1920 case 2:
1921 case 4:
1922 return 128;
1923 case 8:
1924 case 16:
1925 return 256;
1926 default:
1927 MISSING_CASE(cpp);
1928 return cpp;
1929 }
1930 break;
1931 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001932 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001933 return cpp;
1934 }
1935}
1936
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001937static unsigned int
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001938intel_tile_height(const struct drm_framebuffer *fb, int color_plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001939{
Ben Widawsky2f075562017-03-24 14:29:48 -07001940 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä832be822016-01-12 21:08:33 +02001941 return 1;
1942 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001943 return intel_tile_size(to_i915(fb->dev)) /
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001944 intel_tile_width_bytes(fb, color_plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001945}
1946
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001947/* Return the tile dimensions in pixel units */
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001948static void intel_tile_dims(const struct drm_framebuffer *fb, int color_plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001949 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001950 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001951{
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001952 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, color_plane);
1953 unsigned int cpp = fb->format->cpp[color_plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001954
1955 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001956 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001957}
1958
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001959unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001960intel_fb_align_height(const struct drm_framebuffer *fb,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001961 int color_plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001962{
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001963 unsigned int tile_height = intel_tile_height(fb, color_plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02001964
1965 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001966}
1967
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001968unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
1969{
1970 unsigned int size = 0;
1971 int i;
1972
1973 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
1974 size += rot_info->plane[i].width * rot_info->plane[i].height;
1975
1976 return size;
1977}
1978
Daniel Vetter75c82a52015-10-14 16:51:04 +02001979static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02001980intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
1981 const struct drm_framebuffer *fb,
1982 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00001983{
Chris Wilson7b92c042017-01-14 00:28:26 +00001984 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03001985 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00001986 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00001987 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02001988 }
1989}
1990
Ville Syrjäläfabac482017-03-27 21:55:43 +03001991static unsigned int intel_cursor_alignment(const struct drm_i915_private *dev_priv)
1992{
1993 if (IS_I830(dev_priv))
1994 return 16 * 1024;
1995 else if (IS_I85X(dev_priv))
1996 return 256;
Ville Syrjäläd9e15512017-03-27 21:55:45 +03001997 else if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
1998 return 32;
Ville Syrjäläfabac482017-03-27 21:55:43 +03001999 else
2000 return 4 * 1024;
2001}
2002
Ville Syrjälä603525d2016-01-12 21:08:37 +02002003static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002004{
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00002005 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002006 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002007 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002008 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002009 return 128 * 1024;
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00002010 else if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002011 return 4 * 1024;
2012 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002013 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002014}
2015
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002016static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002017 int color_plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002018{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002019 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2020
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002021 /* AUX_DIST needs only 4K alignment */
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002022 if (color_plane == 1)
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002023 return 4096;
2024
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002025 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002026 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002027 return intel_linear_alignment(dev_priv);
2028 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002029 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002030 return 256 * 1024;
2031 return 0;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002032 case I915_FORMAT_MOD_Y_TILED_CCS:
2033 case I915_FORMAT_MOD_Yf_TILED_CCS:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002034 case I915_FORMAT_MOD_Y_TILED:
2035 case I915_FORMAT_MOD_Yf_TILED:
2036 return 1 * 1024 * 1024;
2037 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002038 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002039 return 0;
2040 }
2041}
2042
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002043static bool intel_plane_uses_fence(const struct intel_plane_state *plane_state)
2044{
2045 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2046 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
2047
Ville Syrjälä32febd92018-02-21 18:02:33 +02002048 return INTEL_GEN(dev_priv) < 4 || plane->has_fbc;
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002049}
2050
Chris Wilson058d88c2016-08-15 10:49:06 +01002051struct i915_vma *
Chris Wilson59354852018-02-20 13:42:06 +00002052intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
Ville Syrjäläf5929c52018-09-07 18:24:06 +03002053 const struct i915_ggtt_view *view,
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002054 bool uses_fence,
Chris Wilson59354852018-02-20 13:42:06 +00002055 unsigned long *out_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002056{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002057 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002058 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002059 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Chris Wilson1d264d92019-01-14 14:21:19 +00002060 intel_wakeref_t wakeref;
Chris Wilson058d88c2016-08-15 10:49:06 +01002061 struct i915_vma *vma;
Chris Wilson59354852018-02-20 13:42:06 +00002062 unsigned int pinctl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002063 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002064
Matt Roperebcdd392014-07-09 16:22:11 -07002065 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2066
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002067 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002068
Chris Wilson693db182013-03-05 14:52:39 +00002069 /* Note that the w/a also requires 64 PTE of padding following the
2070 * bo. We currently fill all unused PTE with the shadow page and so
2071 * we should always have valid PTE following the scanout preventing
2072 * the VT-d warning.
2073 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002074 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002075 alignment = 256 * 1024;
2076
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002077 /*
2078 * Global gtt pte registers are special registers which actually forward
2079 * writes to a chunk of system memory. Which means that there is no risk
2080 * that the register values disappear as soon as we call
2081 * intel_runtime_pm_put(), so it is correct to wrap only the
2082 * pin/unpin/fence and not more.
2083 */
Chris Wilson1d264d92019-01-14 14:21:19 +00002084 wakeref = intel_runtime_pm_get(dev_priv);
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002085
Daniel Vetter9db529a2017-08-08 10:08:28 +02002086 atomic_inc(&dev_priv->gpu_error.pending_fb_pin);
2087
Chris Wilson59354852018-02-20 13:42:06 +00002088 pinctl = 0;
2089
2090 /* Valleyview is definitely limited to scanning out the first
2091 * 512MiB. Lets presume this behaviour was inherited from the
2092 * g4x display engine and that all earlier gen are similarly
2093 * limited. Testing suggests that it is a little more
2094 * complicated than this. For example, Cherryview appears quite
2095 * happy to scanout from anywhere within its global aperture.
2096 */
Rodrigo Vivib2ae3182019-02-04 14:25:38 -08002097 if (HAS_GMCH(dev_priv))
Chris Wilson59354852018-02-20 13:42:06 +00002098 pinctl |= PIN_MAPPABLE;
2099
2100 vma = i915_gem_object_pin_to_display_plane(obj,
Ville Syrjäläf5929c52018-09-07 18:24:06 +03002101 alignment, view, pinctl);
Chris Wilson49ef5292016-08-18 17:17:00 +01002102 if (IS_ERR(vma))
2103 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002104
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002105 if (uses_fence && i915_vma_is_map_and_fenceable(vma)) {
Ville Syrjälä85798ac2018-02-21 18:02:30 +02002106 int ret;
2107
Chris Wilson49ef5292016-08-18 17:17:00 +01002108 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2109 * fence, whereas 965+ only requires a fence if using
2110 * framebuffer compression. For simplicity, we always, when
2111 * possible, install a fence as the cost is not that onerous.
2112 *
2113 * If we fail to fence the tiled scanout, then either the
2114 * modeset will reject the change (which is highly unlikely as
2115 * the affected systems, all but one, do not have unmappable
2116 * space) or we will not be able to enable full powersaving
2117 * techniques (also likely not to apply due to various limits
2118 * FBC and the like impose on the size of the buffer, which
2119 * presumably we violated anyway with this unmappable buffer).
2120 * Anyway, it is presumably better to stumble onwards with
2121 * something and try to run the system in a "less than optimal"
2122 * mode that matches the user configuration.
2123 */
Ville Syrjälä85798ac2018-02-21 18:02:30 +02002124 ret = i915_vma_pin_fence(vma);
2125 if (ret != 0 && INTEL_GEN(dev_priv) < 4) {
Chris Wilson75097022018-03-05 10:33:12 +00002126 i915_gem_object_unpin_from_display_plane(vma);
Ville Syrjälä85798ac2018-02-21 18:02:30 +02002127 vma = ERR_PTR(ret);
2128 goto err;
2129 }
2130
2131 if (ret == 0 && vma->fence)
Chris Wilson59354852018-02-20 13:42:06 +00002132 *out_flags |= PLANE_HAS_FENCE;
Vivek Kasireddy98072162015-10-29 18:54:38 -07002133 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002134
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002135 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002136err:
Daniel Vetter9db529a2017-08-08 10:08:28 +02002137 atomic_dec(&dev_priv->gpu_error.pending_fb_pin);
2138
Chris Wilson1d264d92019-01-14 14:21:19 +00002139 intel_runtime_pm_put(dev_priv, wakeref);
Chris Wilson058d88c2016-08-15 10:49:06 +01002140 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002141}
2142
Chris Wilson59354852018-02-20 13:42:06 +00002143void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002144{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002145 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002146
Chris Wilson59354852018-02-20 13:42:06 +00002147 if (flags & PLANE_HAS_FENCE)
2148 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002149 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002150 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002151}
2152
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002153static int intel_fb_pitch(const struct drm_framebuffer *fb, int color_plane,
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002154 unsigned int rotation)
2155{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002156 if (drm_rotation_90_or_270(rotation))
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002157 return to_intel_framebuffer(fb)->rotated[color_plane].pitch;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002158 else
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002159 return fb->pitches[color_plane];
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002160}
2161
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002162/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002163 * Convert the x/y offsets into a linear offset.
2164 * Only valid with 0/180 degree rotation, which is fine since linear
2165 * offset is only used with linear buffers on pre-hsw and tiled buffers
2166 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2167 */
2168u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002169 const struct intel_plane_state *state,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002170 int color_plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002171{
Ville Syrjälä29490562016-01-20 18:02:50 +02002172 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002173 unsigned int cpp = fb->format->cpp[color_plane];
2174 unsigned int pitch = state->color_plane[color_plane].stride;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002175
2176 return y * pitch + x * cpp;
2177}
2178
2179/*
2180 * Add the x/y offsets derived from fb->offsets[] to the user
2181 * specified plane src x/y offsets. The resulting x/y offsets
2182 * specify the start of scanout from the beginning of the gtt mapping.
2183 */
2184void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002185 const struct intel_plane_state *state,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002186 int color_plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002187
2188{
Ville Syrjälä29490562016-01-20 18:02:50 +02002189 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2190 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002191
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002192 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002193 *x += intel_fb->rotated[color_plane].x;
2194 *y += intel_fb->rotated[color_plane].y;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002195 } else {
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002196 *x += intel_fb->normal[color_plane].x;
2197 *y += intel_fb->normal[color_plane].y;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002198 }
2199}
2200
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002201static u32 intel_adjust_tile_offset(int *x, int *y,
2202 unsigned int tile_width,
2203 unsigned int tile_height,
2204 unsigned int tile_size,
2205 unsigned int pitch_tiles,
2206 u32 old_offset,
2207 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002208{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002209 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002210 unsigned int tiles;
2211
2212 WARN_ON(old_offset & (tile_size - 1));
2213 WARN_ON(new_offset & (tile_size - 1));
2214 WARN_ON(new_offset > old_offset);
2215
2216 tiles = (old_offset - new_offset) / tile_size;
2217
2218 *y += tiles / pitch_tiles * tile_height;
2219 *x += tiles % pitch_tiles * tile_width;
2220
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002221 /* minimize x in case it got needlessly big */
2222 *y += *x / pitch_pixels * tile_height;
2223 *x %= pitch_pixels;
2224
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002225 return new_offset;
2226}
2227
Dhinakaran Pandiyan2a11b1b2018-10-26 12:38:04 -07002228static bool is_surface_linear(u64 modifier, int color_plane)
2229{
2230 return modifier == DRM_FORMAT_MOD_LINEAR;
2231}
2232
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002233static u32 intel_adjust_aligned_offset(int *x, int *y,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002234 const struct drm_framebuffer *fb,
2235 int color_plane,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002236 unsigned int rotation,
Ville Syrjälädf79cf42018-09-11 18:01:39 +03002237 unsigned int pitch,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002238 u32 old_offset, u32 new_offset)
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002239{
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002240 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002241 unsigned int cpp = fb->format->cpp[color_plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002242
2243 WARN_ON(new_offset > old_offset);
2244
Dhinakaran Pandiyan2a11b1b2018-10-26 12:38:04 -07002245 if (!is_surface_linear(fb->modifier, color_plane)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002246 unsigned int tile_size, tile_width, tile_height;
2247 unsigned int pitch_tiles;
2248
2249 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002250 intel_tile_dims(fb, color_plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002251
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002252 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002253 pitch_tiles = pitch / tile_height;
2254 swap(tile_width, tile_height);
2255 } else {
2256 pitch_tiles = pitch / (tile_width * cpp);
2257 }
2258
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002259 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2260 tile_size, pitch_tiles,
2261 old_offset, new_offset);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002262 } else {
2263 old_offset += *y * pitch + *x * cpp;
2264
2265 *y = (old_offset - new_offset) / pitch;
2266 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2267 }
2268
2269 return new_offset;
2270}
2271
2272/*
Ville Syrjälä303ba692017-08-24 22:10:49 +03002273 * Adjust the tile offset by moving the difference into
2274 * the x/y offsets.
2275 */
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002276static u32 intel_plane_adjust_aligned_offset(int *x, int *y,
2277 const struct intel_plane_state *state,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002278 int color_plane,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002279 u32 old_offset, u32 new_offset)
Ville Syrjälä303ba692017-08-24 22:10:49 +03002280{
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002281 return intel_adjust_aligned_offset(x, y, state->base.fb, color_plane,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002282 state->base.rotation,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002283 state->color_plane[color_plane].stride,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002284 old_offset, new_offset);
Ville Syrjälä303ba692017-08-24 22:10:49 +03002285}
2286
2287/*
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002288 * Computes the aligned offset to the base tile and adjusts
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002289 * x, y. bytes per pixel is assumed to be a power-of-two.
2290 *
2291 * In the 90/270 rotated case, x and y are assumed
2292 * to be already rotated to match the rotated GTT view, and
2293 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002294 *
2295 * This function is used when computing the derived information
2296 * under intel_framebuffer, so using any of that information
2297 * here is not allowed. Anything under drm_framebuffer can be
2298 * used. This is why the user has to pass in the pitch since it
2299 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002300 */
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002301static u32 intel_compute_aligned_offset(struct drm_i915_private *dev_priv,
2302 int *x, int *y,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002303 const struct drm_framebuffer *fb,
2304 int color_plane,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002305 unsigned int pitch,
2306 unsigned int rotation,
2307 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002308{
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002309 unsigned int cpp = fb->format->cpp[color_plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002310 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002311
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002312 if (alignment)
2313 alignment--;
2314
Dhinakaran Pandiyan2a11b1b2018-10-26 12:38:04 -07002315 if (!is_surface_linear(fb->modifier, color_plane)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002316 unsigned int tile_size, tile_width, tile_height;
2317 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002318
Ville Syrjäläd8433102016-01-12 21:08:35 +02002319 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002320 intel_tile_dims(fb, color_plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002321
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002322 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002323 pitch_tiles = pitch / tile_height;
2324 swap(tile_width, tile_height);
2325 } else {
2326 pitch_tiles = pitch / (tile_width * cpp);
2327 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002328
Ville Syrjäläd8433102016-01-12 21:08:35 +02002329 tile_rows = *y / tile_height;
2330 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002331
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002332 tiles = *x / tile_width;
2333 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002334
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002335 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2336 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002337
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002338 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2339 tile_size, pitch_tiles,
2340 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002341 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002342 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002343 offset_aligned = offset & ~alignment;
2344
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002345 *y = (offset & alignment) / pitch;
2346 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002347 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002348
2349 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002350}
2351
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002352static u32 intel_plane_compute_aligned_offset(int *x, int *y,
2353 const struct intel_plane_state *state,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002354 int color_plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002355{
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002356 struct intel_plane *intel_plane = to_intel_plane(state->base.plane);
2357 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä29490562016-01-20 18:02:50 +02002358 const struct drm_framebuffer *fb = state->base.fb;
2359 unsigned int rotation = state->base.rotation;
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002360 int pitch = state->color_plane[color_plane].stride;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002361 u32 alignment;
2362
2363 if (intel_plane->id == PLANE_CURSOR)
2364 alignment = intel_cursor_alignment(dev_priv);
2365 else
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002366 alignment = intel_surf_alignment(fb, color_plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002367
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002368 return intel_compute_aligned_offset(dev_priv, x, y, fb, color_plane,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002369 pitch, rotation, alignment);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002370}
2371
Ville Syrjälä303ba692017-08-24 22:10:49 +03002372/* Convert the fb->offset[] into x/y offsets */
2373static int intel_fb_offset_to_xy(int *x, int *y,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002374 const struct drm_framebuffer *fb,
2375 int color_plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002376{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002377 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä70bbe532018-10-23 19:02:01 +03002378 unsigned int height;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002379
Ville Syrjälä303ba692017-08-24 22:10:49 +03002380 if (fb->modifier != DRM_FORMAT_MOD_LINEAR &&
Ville Syrjälä70bbe532018-10-23 19:02:01 +03002381 fb->offsets[color_plane] % intel_tile_size(dev_priv)) {
2382 DRM_DEBUG_KMS("Misaligned offset 0x%08x for color plane %d\n",
2383 fb->offsets[color_plane], color_plane);
Ville Syrjälä303ba692017-08-24 22:10:49 +03002384 return -EINVAL;
Ville Syrjälä70bbe532018-10-23 19:02:01 +03002385 }
2386
2387 height = drm_framebuffer_plane_height(fb->height, fb, color_plane);
2388 height = ALIGN(height, intel_tile_height(fb, color_plane));
2389
2390 /* Catch potential overflows early */
2391 if (add_overflows_t(u32, mul_u32_u32(height, fb->pitches[color_plane]),
2392 fb->offsets[color_plane])) {
2393 DRM_DEBUG_KMS("Bad offset 0x%08x or pitch %d for color plane %d\n",
2394 fb->offsets[color_plane], fb->pitches[color_plane],
2395 color_plane);
2396 return -ERANGE;
2397 }
Ville Syrjälä303ba692017-08-24 22:10:49 +03002398
2399 *x = 0;
2400 *y = 0;
2401
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002402 intel_adjust_aligned_offset(x, y,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002403 fb, color_plane, DRM_MODE_ROTATE_0,
2404 fb->pitches[color_plane],
2405 fb->offsets[color_plane], 0);
Ville Syrjälä303ba692017-08-24 22:10:49 +03002406
2407 return 0;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002408}
2409
Jani Nikulaba3f4d02019-01-18 14:01:23 +02002410static unsigned int intel_fb_modifier_to_tiling(u64 fb_modifier)
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002411{
2412 switch (fb_modifier) {
2413 case I915_FORMAT_MOD_X_TILED:
2414 return I915_TILING_X;
2415 case I915_FORMAT_MOD_Y_TILED:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002416 case I915_FORMAT_MOD_Y_TILED_CCS:
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002417 return I915_TILING_Y;
2418 default:
2419 return I915_TILING_NONE;
2420 }
2421}
2422
Ville Syrjälä16af25f2018-01-19 16:41:52 +02002423/*
2424 * From the Sky Lake PRM:
2425 * "The Color Control Surface (CCS) contains the compression status of
2426 * the cache-line pairs. The compression state of the cache-line pair
2427 * is specified by 2 bits in the CCS. Each CCS cache-line represents
2428 * an area on the main surface of 16 x16 sets of 128 byte Y-tiled
2429 * cache-line-pairs. CCS is always Y tiled."
2430 *
2431 * Since cache line pairs refers to horizontally adjacent cache lines,
2432 * each cache line in the CCS corresponds to an area of 32x16 cache
2433 * lines on the main surface. Since each pixel is 4 bytes, this gives
2434 * us a ratio of one byte in the CCS for each 8x16 pixels in the
2435 * main surface.
2436 */
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -07002437static const struct drm_format_info ccs_formats[] = {
2438 { .format = DRM_FORMAT_XRGB8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2439 { .format = DRM_FORMAT_XBGR8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2440 { .format = DRM_FORMAT_ARGB8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2441 { .format = DRM_FORMAT_ABGR8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2442};
2443
2444static const struct drm_format_info *
2445lookup_format_info(const struct drm_format_info formats[],
2446 int num_formats, u32 format)
2447{
2448 int i;
2449
2450 for (i = 0; i < num_formats; i++) {
2451 if (formats[i].format == format)
2452 return &formats[i];
2453 }
2454
2455 return NULL;
2456}
2457
2458static const struct drm_format_info *
2459intel_get_format_info(const struct drm_mode_fb_cmd2 *cmd)
2460{
2461 switch (cmd->modifier[0]) {
2462 case I915_FORMAT_MOD_Y_TILED_CCS:
2463 case I915_FORMAT_MOD_Yf_TILED_CCS:
2464 return lookup_format_info(ccs_formats,
2465 ARRAY_SIZE(ccs_formats),
2466 cmd->pixel_format);
2467 default:
2468 return NULL;
2469 }
2470}
2471
Dhinakaran Pandiyan63eaf9a2018-08-22 12:38:27 -07002472bool is_ccs_modifier(u64 modifier)
2473{
2474 return modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
2475 modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
2476}
2477
Ville Syrjälä6687c902015-09-15 13:16:41 +03002478static int
2479intel_fill_fb_info(struct drm_i915_private *dev_priv,
2480 struct drm_framebuffer *fb)
2481{
2482 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2483 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
Daniel Stonea5ff7a42018-05-18 15:30:07 +01002484 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002485 u32 gtt_offset_rotated = 0;
2486 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002487 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002488 unsigned int tile_size = intel_tile_size(dev_priv);
2489
2490 for (i = 0; i < num_planes; i++) {
2491 unsigned int width, height;
2492 unsigned int cpp, size;
2493 u32 offset;
2494 int x, y;
Ville Syrjälä303ba692017-08-24 22:10:49 +03002495 int ret;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002496
Ville Syrjälä353c8592016-12-14 23:30:57 +02002497 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002498 width = drm_framebuffer_plane_width(fb->width, fb, i);
2499 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002500
Ville Syrjälä303ba692017-08-24 22:10:49 +03002501 ret = intel_fb_offset_to_xy(&x, &y, fb, i);
2502 if (ret) {
2503 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2504 i, fb->offsets[i]);
2505 return ret;
2506 }
Ville Syrjälä6687c902015-09-15 13:16:41 +03002507
Dhinakaran Pandiyan63eaf9a2018-08-22 12:38:27 -07002508 if (is_ccs_modifier(fb->modifier) && i == 1) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002509 int hsub = fb->format->hsub;
2510 int vsub = fb->format->vsub;
2511 int tile_width, tile_height;
2512 int main_x, main_y;
2513 int ccs_x, ccs_y;
2514
2515 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä303ba692017-08-24 22:10:49 +03002516 tile_width *= hsub;
2517 tile_height *= vsub;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002518
Ville Syrjälä303ba692017-08-24 22:10:49 +03002519 ccs_x = (x * hsub) % tile_width;
2520 ccs_y = (y * vsub) % tile_height;
2521 main_x = intel_fb->normal[0].x % tile_width;
2522 main_y = intel_fb->normal[0].y % tile_height;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002523
2524 /*
2525 * CCS doesn't have its own x/y offset register, so the intra CCS tile
2526 * x/y offsets must match between CCS and the main surface.
2527 */
2528 if (main_x != ccs_x || main_y != ccs_y) {
2529 DRM_DEBUG_KMS("Bad CCS x/y (main %d,%d ccs %d,%d) full (main %d,%d ccs %d,%d)\n",
2530 main_x, main_y,
2531 ccs_x, ccs_y,
2532 intel_fb->normal[0].x,
2533 intel_fb->normal[0].y,
2534 x, y);
2535 return -EINVAL;
2536 }
2537 }
2538
Ville Syrjälä6687c902015-09-15 13:16:41 +03002539 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002540 * The fence (if used) is aligned to the start of the object
2541 * so having the framebuffer wrap around across the edge of the
2542 * fenced region doesn't really work. We have no API to configure
2543 * the fence start offset within the object (nor could we probably
2544 * on gen2/3). So it's just easier if we just require that the
2545 * fb layout agrees with the fence layout. We already check that the
2546 * fb stride matches the fence stride elsewhere.
2547 */
Daniel Stonea5ff7a42018-05-18 15:30:07 +01002548 if (i == 0 && i915_gem_object_is_tiled(obj) &&
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002549 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002550 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2551 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002552 return -EINVAL;
2553 }
2554
2555 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002556 * First pixel of the framebuffer from
2557 * the start of the normal gtt mapping.
2558 */
2559 intel_fb->normal[i].x = x;
2560 intel_fb->normal[i].y = y;
2561
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002562 offset = intel_compute_aligned_offset(dev_priv, &x, &y, fb, i,
2563 fb->pitches[i],
2564 DRM_MODE_ROTATE_0,
2565 tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002566 offset /= tile_size;
2567
Dhinakaran Pandiyan2a11b1b2018-10-26 12:38:04 -07002568 if (!is_surface_linear(fb->modifier, i)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002569 unsigned int tile_width, tile_height;
2570 unsigned int pitch_tiles;
2571 struct drm_rect r;
2572
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002573 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002574
2575 rot_info->plane[i].offset = offset;
2576 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2577 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2578 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2579
2580 intel_fb->rotated[i].pitch =
2581 rot_info->plane[i].height * tile_height;
2582
2583 /* how many tiles does this plane need */
2584 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2585 /*
2586 * If the plane isn't horizontally tile aligned,
2587 * we need one more tile.
2588 */
2589 if (x != 0)
2590 size++;
2591
2592 /* rotate the x/y offsets to match the GTT view */
2593 r.x1 = x;
2594 r.y1 = y;
2595 r.x2 = x + width;
2596 r.y2 = y + height;
2597 drm_rect_rotate(&r,
2598 rot_info->plane[i].width * tile_width,
2599 rot_info->plane[i].height * tile_height,
Robert Fossc2c446a2017-05-19 16:50:17 -04002600 DRM_MODE_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002601 x = r.x1;
2602 y = r.y1;
2603
2604 /* rotate the tile dimensions to match the GTT view */
2605 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2606 swap(tile_width, tile_height);
2607
2608 /*
2609 * We only keep the x/y offsets, so push all of the
2610 * gtt offset into the x/y offsets.
2611 */
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002612 intel_adjust_tile_offset(&x, &y,
2613 tile_width, tile_height,
2614 tile_size, pitch_tiles,
2615 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002616
2617 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2618
2619 /*
2620 * First pixel of the framebuffer from
2621 * the start of the rotated gtt mapping.
2622 */
2623 intel_fb->rotated[i].x = x;
2624 intel_fb->rotated[i].y = y;
2625 } else {
2626 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2627 x * cpp, tile_size);
2628 }
2629
2630 /* how many tiles in total needed in the bo */
2631 max_size = max(max_size, offset + size);
2632 }
2633
Ville Syrjälä4e050472018-09-12 21:04:43 +03002634 if (mul_u32_u32(max_size, tile_size) > obj->base.size) {
2635 DRM_DEBUG_KMS("fb too big for bo (need %llu bytes, have %zu bytes)\n",
2636 mul_u32_u32(max_size, tile_size), obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002637 return -EINVAL;
2638 }
2639
2640 return 0;
2641}
2642
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002643static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002644{
2645 switch (format) {
2646 case DISPPLANE_8BPP:
2647 return DRM_FORMAT_C8;
2648 case DISPPLANE_BGRX555:
2649 return DRM_FORMAT_XRGB1555;
2650 case DISPPLANE_BGRX565:
2651 return DRM_FORMAT_RGB565;
2652 default:
2653 case DISPPLANE_BGRX888:
2654 return DRM_FORMAT_XRGB8888;
2655 case DISPPLANE_RGBX888:
2656 return DRM_FORMAT_XBGR8888;
2657 case DISPPLANE_BGRX101010:
2658 return DRM_FORMAT_XRGB2101010;
2659 case DISPPLANE_RGBX101010:
2660 return DRM_FORMAT_XBGR2101010;
2661 }
2662}
2663
Mahesh Kumarddf34312018-04-09 09:11:03 +05302664int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002665{
2666 switch (format) {
2667 case PLANE_CTL_FORMAT_RGB_565:
2668 return DRM_FORMAT_RGB565;
Mahesh Kumarf34a2912018-04-09 09:11:02 +05302669 case PLANE_CTL_FORMAT_NV12:
2670 return DRM_FORMAT_NV12;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002671 default:
2672 case PLANE_CTL_FORMAT_XRGB_8888:
2673 if (rgb_order) {
2674 if (alpha)
2675 return DRM_FORMAT_ABGR8888;
2676 else
2677 return DRM_FORMAT_XBGR8888;
2678 } else {
2679 if (alpha)
2680 return DRM_FORMAT_ARGB8888;
2681 else
2682 return DRM_FORMAT_XRGB8888;
2683 }
2684 case PLANE_CTL_FORMAT_XRGB_2101010:
2685 if (rgb_order)
2686 return DRM_FORMAT_XBGR2101010;
2687 else
2688 return DRM_FORMAT_XRGB2101010;
2689 }
2690}
2691
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002692static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002693intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2694 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002695{
2696 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002697 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002698 struct drm_i915_gem_object *obj = NULL;
2699 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002700 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002701 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2702 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2703 PAGE_SIZE);
2704
2705 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002706
Chris Wilsonff2652e2014-03-10 08:07:02 +00002707 if (plane_config->size == 0)
2708 return false;
2709
Paulo Zanoni3badb492015-09-23 12:52:23 -03002710 /* If the FB is too big, just don't use it since fbdev is not very
2711 * important and we should probably use that space with FBC or other
2712 * features. */
Matthew Auldb1ace602017-12-11 15:18:21 +00002713 if (size_aligned * 2 > dev_priv->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002714 return false;
2715
Imre Deak914a4fd2018-10-16 19:00:11 +03002716 switch (fb->modifier) {
2717 case DRM_FORMAT_MOD_LINEAR:
2718 case I915_FORMAT_MOD_X_TILED:
2719 case I915_FORMAT_MOD_Y_TILED:
2720 break;
2721 default:
2722 DRM_DEBUG_DRIVER("Unsupported modifier for initial FB: 0x%llx\n",
2723 fb->modifier);
2724 return false;
2725 }
2726
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002727 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002728 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002729 base_aligned,
2730 base_aligned,
2731 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002732 mutex_unlock(&dev->struct_mutex);
2733 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002734 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002735
Imre Deak914a4fd2018-10-16 19:00:11 +03002736 switch (plane_config->tiling) {
2737 case I915_TILING_NONE:
2738 break;
2739 case I915_TILING_X:
2740 case I915_TILING_Y:
2741 obj->tiling_and_stride = fb->pitches[0] | plane_config->tiling;
2742 break;
2743 default:
2744 MISSING_CASE(plane_config->tiling);
2745 return false;
2746 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002747
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002748 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002749 mode_cmd.width = fb->width;
2750 mode_cmd.height = fb->height;
2751 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002752 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002753 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002754
Chris Wilson24dbf512017-02-15 10:59:18 +00002755 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002756 DRM_DEBUG_KMS("intel fb init failed\n");
2757 goto out_unref_obj;
2758 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002759
Jesse Barnes484b41d2014-03-07 08:57:55 -08002760
Daniel Vetterf6936e22015-03-26 12:17:05 +01002761 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002762 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002763
2764out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002765 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002766 return false;
2767}
2768
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002769static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002770intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2771 struct intel_plane_state *plane_state,
2772 bool visible)
2773{
2774 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2775
2776 plane_state->base.visible = visible;
2777
Ville Syrjälä62358aa2018-10-03 17:50:17 +03002778 if (visible)
Ville Syrjälä40560e22018-06-26 22:47:11 +03002779 crtc_state->base.plane_mask |= drm_plane_mask(&plane->base);
Ville Syrjälä62358aa2018-10-03 17:50:17 +03002780 else
Ville Syrjälä40560e22018-06-26 22:47:11 +03002781 crtc_state->base.plane_mask &= ~drm_plane_mask(&plane->base);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002782}
2783
Ville Syrjälä62358aa2018-10-03 17:50:17 +03002784static void fixup_active_planes(struct intel_crtc_state *crtc_state)
2785{
2786 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2787 struct drm_plane *plane;
2788
2789 /*
2790 * Active_planes aliases if multiple "primary" or cursor planes
2791 * have been used on the same (or wrong) pipe. plane_mask uses
2792 * unique ids, hence we can use that to reconstruct active_planes.
2793 */
2794 crtc_state->active_planes = 0;
2795
2796 drm_for_each_plane_mask(plane, &dev_priv->drm,
2797 crtc_state->base.plane_mask)
2798 crtc_state->active_planes |= BIT(to_intel_plane(plane)->id);
2799}
2800
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002801static void intel_plane_disable_noatomic(struct intel_crtc *crtc,
2802 struct intel_plane *plane)
2803{
2804 struct intel_crtc_state *crtc_state =
2805 to_intel_crtc_state(crtc->base.state);
2806 struct intel_plane_state *plane_state =
2807 to_intel_plane_state(plane->base.state);
2808
Ville Syrjälä7a4a2a42018-10-03 17:50:52 +03002809 DRM_DEBUG_KMS("Disabling [PLANE:%d:%s] on [CRTC:%d:%s]\n",
2810 plane->base.base.id, plane->base.name,
2811 crtc->base.base.id, crtc->base.name);
2812
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002813 intel_set_plane_visible(crtc_state, plane_state, false);
Ville Syrjälä62358aa2018-10-03 17:50:17 +03002814 fixup_active_planes(crtc_state);
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002815
2816 if (plane->id == PLANE_PRIMARY)
2817 intel_pre_disable_primary_noatomic(&crtc->base);
2818
2819 trace_intel_disable_plane(&plane->base, crtc);
Ville Syrjälä0dd14be2018-11-14 23:07:20 +02002820 plane->disable_plane(plane, crtc_state);
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002821}
2822
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002823static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002824intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2825 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002826{
2827 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002828 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002829 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002830 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002831 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002832 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002833 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002834 struct intel_plane_state *intel_state =
2835 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002836 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002837
Damien Lespiau2d140302015-02-05 17:22:18 +00002838 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002839 return;
2840
Daniel Vetterf6936e22015-03-26 12:17:05 +01002841 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002842 fb = &plane_config->fb->base;
2843 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002844 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002845
Damien Lespiau2d140302015-02-05 17:22:18 +00002846 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002847
2848 /*
2849 * Failed to alloc the obj, check to see if we should share
2850 * an fb with another CRTC instead
2851 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002852 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002853 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002854
2855 if (c == &intel_crtc->base)
2856 continue;
2857
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002858 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002859 continue;
2860
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002861 state = to_intel_plane_state(c->primary->state);
2862 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002863 continue;
2864
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002865 if (intel_plane_ggtt_offset(state) == plane_config->base) {
Ville Syrjälä8bc20f62018-03-22 17:22:59 +02002866 fb = state->base.fb;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302867 drm_framebuffer_get(fb);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002868 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002869 }
2870 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002871
Matt Roper200757f2015-12-03 11:37:36 -08002872 /*
2873 * We've failed to reconstruct the BIOS FB. Current display state
2874 * indicates that the primary plane is visible, but has a NULL FB,
2875 * which will lead to problems later if we don't fix it up. The
2876 * simplest solution is to just disable the primary plane now and
2877 * pretend the BIOS never had it enabled.
2878 */
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002879 intel_plane_disable_noatomic(intel_crtc, intel_plane);
Matt Roper200757f2015-12-03 11:37:36 -08002880
Daniel Vetter88595ac2015-03-26 12:42:24 +01002881 return;
2882
2883valid_fb:
Ville Syrjäläf43348a2018-11-20 15:54:50 +02002884 intel_state->base.rotation = plane_config->rotation;
Ville Syrjäläf5929c52018-09-07 18:24:06 +03002885 intel_fill_fb_ggtt_view(&intel_state->view, fb,
2886 intel_state->base.rotation);
Ville Syrjälädf79cf42018-09-11 18:01:39 +03002887 intel_state->color_plane[0].stride =
2888 intel_fb_pitch(fb, 0, intel_state->base.rotation);
2889
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002890 mutex_lock(&dev->struct_mutex);
2891 intel_state->vma =
Chris Wilson59354852018-02-20 13:42:06 +00002892 intel_pin_and_fence_fb_obj(fb,
Ville Syrjäläf5929c52018-09-07 18:24:06 +03002893 &intel_state->view,
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002894 intel_plane_uses_fence(intel_state),
Chris Wilson59354852018-02-20 13:42:06 +00002895 &intel_state->flags);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002896 mutex_unlock(&dev->struct_mutex);
2897 if (IS_ERR(intel_state->vma)) {
2898 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2899 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2900
2901 intel_state->vma = NULL;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302902 drm_framebuffer_put(fb);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002903 return;
2904 }
2905
Dhinakaran Pandiyan07bcd992018-03-06 19:34:18 -08002906 obj = intel_fb_obj(fb);
2907 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
2908
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002909 plane_state->src_x = 0;
2910 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002911 plane_state->src_w = fb->width << 16;
2912 plane_state->src_h = fb->height << 16;
2913
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002914 plane_state->crtc_x = 0;
2915 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002916 plane_state->crtc_w = fb->width;
2917 plane_state->crtc_h = fb->height;
2918
Rob Clark1638d302016-11-05 11:08:08 -04002919 intel_state->base.src = drm_plane_state_src(plane_state);
2920 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002921
Chris Wilson3e510a82016-08-05 10:14:23 +01002922 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002923 dev_priv->preserve_bios_swizzle = true;
2924
Ville Syrjäläcd30fbc2018-05-25 21:50:40 +03002925 plane_state->fb = fb;
2926 plane_state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002927
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002928 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2929 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002930}
2931
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002932static int skl_max_plane_width(const struct drm_framebuffer *fb,
2933 int color_plane,
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002934 unsigned int rotation)
2935{
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002936 int cpp = fb->format->cpp[color_plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002937
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002938 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002939 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002940 case I915_FORMAT_MOD_X_TILED:
2941 switch (cpp) {
2942 case 8:
2943 return 4096;
2944 case 4:
2945 case 2:
2946 case 1:
2947 return 8192;
2948 default:
2949 MISSING_CASE(cpp);
2950 break;
2951 }
2952 break;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002953 case I915_FORMAT_MOD_Y_TILED_CCS:
2954 case I915_FORMAT_MOD_Yf_TILED_CCS:
2955 /* FIXME AUX plane? */
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002956 case I915_FORMAT_MOD_Y_TILED:
2957 case I915_FORMAT_MOD_Yf_TILED:
2958 switch (cpp) {
2959 case 8:
2960 return 2048;
2961 case 4:
2962 return 4096;
2963 case 2:
2964 case 1:
2965 return 8192;
2966 default:
2967 MISSING_CASE(cpp);
2968 break;
2969 }
2970 break;
2971 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002972 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002973 }
2974
2975 return 2048;
2976}
2977
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002978static bool skl_check_main_ccs_coordinates(struct intel_plane_state *plane_state,
2979 int main_x, int main_y, u32 main_offset)
2980{
2981 const struct drm_framebuffer *fb = plane_state->base.fb;
2982 int hsub = fb->format->hsub;
2983 int vsub = fb->format->vsub;
Ville Syrjäläc11ada02018-09-07 18:24:04 +03002984 int aux_x = plane_state->color_plane[1].x;
2985 int aux_y = plane_state->color_plane[1].y;
2986 u32 aux_offset = plane_state->color_plane[1].offset;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002987 u32 alignment = intel_surf_alignment(fb, 1);
2988
2989 while (aux_offset >= main_offset && aux_y <= main_y) {
2990 int x, y;
2991
2992 if (aux_x == main_x && aux_y == main_y)
2993 break;
2994
2995 if (aux_offset == 0)
2996 break;
2997
2998 x = aux_x / hsub;
2999 y = aux_y / vsub;
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003000 aux_offset = intel_plane_adjust_aligned_offset(&x, &y, plane_state, 1,
3001 aux_offset, aux_offset - alignment);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003002 aux_x = x * hsub + aux_x % hsub;
3003 aux_y = y * vsub + aux_y % vsub;
3004 }
3005
3006 if (aux_x != main_x || aux_y != main_y)
3007 return false;
3008
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003009 plane_state->color_plane[1].offset = aux_offset;
3010 plane_state->color_plane[1].x = aux_x;
3011 plane_state->color_plane[1].y = aux_y;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003012
3013 return true;
3014}
3015
Ville Syrjälä73266592018-09-07 18:24:11 +03003016static int skl_check_main_surface(struct intel_plane_state *plane_state)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003017{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003018 const struct drm_framebuffer *fb = plane_state->base.fb;
3019 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02003020 int x = plane_state->base.src.x1 >> 16;
3021 int y = plane_state->base.src.y1 >> 16;
3022 int w = drm_rect_width(&plane_state->base.src) >> 16;
3023 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003024 int max_width = skl_max_plane_width(fb, 0, rotation);
3025 int max_height = 4096;
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003026 u32 alignment, offset, aux_offset = plane_state->color_plane[1].offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003027
3028 if (w > max_width || h > max_height) {
3029 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
3030 w, h, max_width, max_height);
3031 return -EINVAL;
3032 }
3033
3034 intel_add_fb_offsets(&x, &y, plane_state, 0);
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003035 offset = intel_plane_compute_aligned_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003036 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003037
3038 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02003039 * AUX surface offset is specified as the distance from the
3040 * main surface offset, and it must be non-negative. Make
3041 * sure that is what we will get.
3042 */
3043 if (offset > aux_offset)
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003044 offset = intel_plane_adjust_aligned_offset(&x, &y, plane_state, 0,
3045 offset, aux_offset & ~(alignment - 1));
Ville Syrjälä8d970652016-01-28 16:30:28 +02003046
3047 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003048 * When using an X-tiled surface, the plane blows up
3049 * if the x offset + width exceed the stride.
3050 *
3051 * TODO: linear and Y-tiled seem fine, Yf untested,
3052 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003053 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02003054 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003055
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003056 while ((x + w) * cpp > plane_state->color_plane[0].stride) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003057 if (offset == 0) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003058 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to X-tiling\n");
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003059 return -EINVAL;
3060 }
3061
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003062 offset = intel_plane_adjust_aligned_offset(&x, &y, plane_state, 0,
3063 offset, offset - alignment);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003064 }
3065 }
3066
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003067 /*
3068 * CCS AUX surface doesn't have its own x/y offsets, we must make sure
3069 * they match with the main surface x/y offsets.
3070 */
Dhinakaran Pandiyan63eaf9a2018-08-22 12:38:27 -07003071 if (is_ccs_modifier(fb->modifier)) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003072 while (!skl_check_main_ccs_coordinates(plane_state, x, y, offset)) {
3073 if (offset == 0)
3074 break;
3075
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003076 offset = intel_plane_adjust_aligned_offset(&x, &y, plane_state, 0,
3077 offset, offset - alignment);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003078 }
3079
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003080 if (x != plane_state->color_plane[1].x || y != plane_state->color_plane[1].y) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003081 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to CCS\n");
3082 return -EINVAL;
3083 }
3084 }
3085
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003086 plane_state->color_plane[0].offset = offset;
3087 plane_state->color_plane[0].x = x;
3088 plane_state->color_plane[0].y = y;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003089
3090 return 0;
3091}
3092
Ville Syrjälä8d970652016-01-28 16:30:28 +02003093static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
3094{
3095 const struct drm_framebuffer *fb = plane_state->base.fb;
3096 unsigned int rotation = plane_state->base.rotation;
3097 int max_width = skl_max_plane_width(fb, 1, rotation);
3098 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02003099 int x = plane_state->base.src.x1 >> 17;
3100 int y = plane_state->base.src.y1 >> 17;
3101 int w = drm_rect_width(&plane_state->base.src) >> 17;
3102 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003103 u32 offset;
3104
3105 intel_add_fb_offsets(&x, &y, plane_state, 1);
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003106 offset = intel_plane_compute_aligned_offset(&x, &y, plane_state, 1);
Ville Syrjälä8d970652016-01-28 16:30:28 +02003107
3108 /* FIXME not quite sure how/if these apply to the chroma plane */
3109 if (w > max_width || h > max_height) {
3110 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
3111 w, h, max_width, max_height);
3112 return -EINVAL;
3113 }
3114
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003115 plane_state->color_plane[1].offset = offset;
3116 plane_state->color_plane[1].x = x;
3117 plane_state->color_plane[1].y = y;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003118
3119 return 0;
3120}
3121
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003122static int skl_check_ccs_aux_surface(struct intel_plane_state *plane_state)
3123{
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003124 const struct drm_framebuffer *fb = plane_state->base.fb;
3125 int src_x = plane_state->base.src.x1 >> 16;
3126 int src_y = plane_state->base.src.y1 >> 16;
3127 int hsub = fb->format->hsub;
3128 int vsub = fb->format->vsub;
3129 int x = src_x / hsub;
3130 int y = src_y / vsub;
3131 u32 offset;
3132
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003133 intel_add_fb_offsets(&x, &y, plane_state, 1);
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003134 offset = intel_plane_compute_aligned_offset(&x, &y, plane_state, 1);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003135
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003136 plane_state->color_plane[1].offset = offset;
3137 plane_state->color_plane[1].x = x * hsub + src_x % hsub;
3138 plane_state->color_plane[1].y = y * vsub + src_y % vsub;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003139
3140 return 0;
3141}
3142
Ville Syrjälä73266592018-09-07 18:24:11 +03003143int skl_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003144{
3145 const struct drm_framebuffer *fb = plane_state->base.fb;
3146 unsigned int rotation = plane_state->base.rotation;
3147 int ret;
3148
Ville Syrjäläf5929c52018-09-07 18:24:06 +03003149 intel_fill_fb_ggtt_view(&plane_state->view, fb, rotation);
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003150 plane_state->color_plane[0].stride = intel_fb_pitch(fb, 0, rotation);
3151 plane_state->color_plane[1].stride = intel_fb_pitch(fb, 1, rotation);
3152
Ville Syrjäläfc3fed52018-09-18 17:02:43 +03003153 ret = intel_plane_check_stride(plane_state);
3154 if (ret)
3155 return ret;
3156
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02003157 if (!plane_state->base.visible)
3158 return 0;
3159
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003160 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003161 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02003162 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03003163 fb->width << 16, fb->height << 16,
Robert Fossc2c446a2017-05-19 16:50:17 -04003164 DRM_MODE_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003165
Ville Syrjälä8d970652016-01-28 16:30:28 +02003166 /*
3167 * Handle the AUX surface first since
3168 * the main surface setup depends on it.
3169 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003170 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02003171 ret = skl_check_nv12_aux_surface(plane_state);
3172 if (ret)
3173 return ret;
Dhinakaran Pandiyan63eaf9a2018-08-22 12:38:27 -07003174 } else if (is_ccs_modifier(fb->modifier)) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003175 ret = skl_check_ccs_aux_surface(plane_state);
3176 if (ret)
3177 return ret;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003178 } else {
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003179 plane_state->color_plane[1].offset = ~0xfff;
3180 plane_state->color_plane[1].x = 0;
3181 plane_state->color_plane[1].y = 0;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003182 }
3183
Ville Syrjälä73266592018-09-07 18:24:11 +03003184 ret = skl_check_main_surface(plane_state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003185 if (ret)
3186 return ret;
3187
3188 return 0;
3189}
3190
Ville Syrjäläddd57132018-09-07 18:24:02 +03003191unsigned int
3192i9xx_plane_max_stride(struct intel_plane *plane,
3193 u32 pixel_format, u64 modifier,
3194 unsigned int rotation)
3195{
3196 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
3197
Rodrigo Vivib2ae3182019-02-04 14:25:38 -08003198 if (!HAS_GMCH(dev_priv)) {
Ville Syrjäläddd57132018-09-07 18:24:02 +03003199 return 32*1024;
3200 } else if (INTEL_GEN(dev_priv) >= 4) {
3201 if (modifier == I915_FORMAT_MOD_X_TILED)
3202 return 16*1024;
3203 else
3204 return 32*1024;
3205 } else if (INTEL_GEN(dev_priv) >= 3) {
3206 if (modifier == I915_FORMAT_MOD_X_TILED)
3207 return 8*1024;
3208 else
3209 return 16*1024;
3210 } else {
3211 if (plane->i9xx_plane == PLANE_C)
3212 return 4*1024;
3213 else
3214 return 8*1024;
3215 }
3216}
3217
Ville Syrjälä7eb31a02019-02-05 18:08:36 +02003218static u32 i9xx_plane_ctl_crtc(const struct intel_crtc_state *crtc_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003219{
Ville Syrjälä7145f602017-03-23 21:27:07 +02003220 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä7eb31a02019-02-05 18:08:36 +02003221 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3222 u32 dspcntr = 0;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003223
Ville Syrjälä7eb31a02019-02-05 18:08:36 +02003224 dspcntr |= DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003225
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003226 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
3227 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003228
Ville Syrjäläc154d1e2018-01-30 22:38:02 +02003229 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjäläd509e282017-03-27 21:55:32 +03003230 dspcntr |= DISPPLANE_SEL_PIPE(crtc->pipe);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003231
Ville Syrjälä7eb31a02019-02-05 18:08:36 +02003232 return dspcntr;
3233}
3234
3235static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
3236 const struct intel_plane_state *plane_state)
3237{
3238 struct drm_i915_private *dev_priv =
3239 to_i915(plane_state->base.plane->dev);
3240 const struct drm_framebuffer *fb = plane_state->base.fb;
3241 unsigned int rotation = plane_state->base.rotation;
3242 u32 dspcntr;
3243
3244 dspcntr = DISPLAY_PLANE_ENABLE;
3245
3246 if (IS_G4X(dev_priv) || IS_GEN(dev_priv, 5) ||
3247 IS_GEN(dev_priv, 6) || IS_IVYBRIDGE(dev_priv))
3248 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3249
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003250 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003251 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003252 dspcntr |= DISPPLANE_8BPP;
3253 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003254 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003255 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003256 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003257 case DRM_FORMAT_RGB565:
3258 dspcntr |= DISPPLANE_BGRX565;
3259 break;
3260 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003261 dspcntr |= DISPPLANE_BGRX888;
3262 break;
3263 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003264 dspcntr |= DISPPLANE_RGBX888;
3265 break;
3266 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003267 dspcntr |= DISPPLANE_BGRX101010;
3268 break;
3269 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003270 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003271 break;
3272 default:
Ville Syrjälä7145f602017-03-23 21:27:07 +02003273 MISSING_CASE(fb->format->format);
3274 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003275 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003276
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003277 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003278 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003279 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003280
Robert Fossc2c446a2017-05-19 16:50:17 -04003281 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003282 dspcntr |= DISPPLANE_ROTATE_180;
3283
Robert Fossc2c446a2017-05-19 16:50:17 -04003284 if (rotation & DRM_MODE_REFLECT_X)
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003285 dspcntr |= DISPPLANE_MIRROR;
3286
Ville Syrjälä7145f602017-03-23 21:27:07 +02003287 return dspcntr;
3288}
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003289
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02003290int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003291{
3292 struct drm_i915_private *dev_priv =
3293 to_i915(plane_state->base.plane->dev);
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003294 const struct drm_framebuffer *fb = plane_state->base.fb;
3295 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003296 int src_x = plane_state->base.src.x1 >> 16;
3297 int src_y = plane_state->base.src.y1 >> 16;
3298 u32 offset;
Ville Syrjäläfc3fed52018-09-18 17:02:43 +03003299 int ret;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003300
Ville Syrjäläf5929c52018-09-07 18:24:06 +03003301 intel_fill_fb_ggtt_view(&plane_state->view, fb, rotation);
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003302 plane_state->color_plane[0].stride = intel_fb_pitch(fb, 0, rotation);
3303
Ville Syrjäläfc3fed52018-09-18 17:02:43 +03003304 ret = intel_plane_check_stride(plane_state);
3305 if (ret)
3306 return ret;
3307
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003308 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003309
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003310 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003311 offset = intel_plane_compute_aligned_offset(&src_x, &src_y,
3312 plane_state, 0);
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003313 else
3314 offset = 0;
Daniel Vettere506a0c2012-07-05 12:17:29 +02003315
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003316 /* HSW/BDW do this automagically in hardware */
3317 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003318 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3319 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3320
Robert Fossc2c446a2017-05-19 16:50:17 -04003321 if (rotation & DRM_MODE_ROTATE_180) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003322 src_x += src_w - 1;
3323 src_y += src_h - 1;
Robert Fossc2c446a2017-05-19 16:50:17 -04003324 } else if (rotation & DRM_MODE_REFLECT_X) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003325 src_x += src_w - 1;
3326 }
Sonika Jindal48404c12014-08-22 14:06:04 +05303327 }
3328
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003329 plane_state->color_plane[0].offset = offset;
3330 plane_state->color_plane[0].x = src_x;
3331 plane_state->color_plane[0].y = src_y;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003332
3333 return 0;
3334}
3335
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +03003336static int
3337i9xx_plane_check(struct intel_crtc_state *crtc_state,
3338 struct intel_plane_state *plane_state)
3339{
3340 int ret;
3341
Ville Syrjälä25721f82018-09-07 18:24:12 +03003342 ret = chv_plane_check_rotation(plane_state);
3343 if (ret)
3344 return ret;
3345
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +03003346 ret = drm_atomic_helper_check_plane_state(&plane_state->base,
3347 &crtc_state->base,
3348 DRM_PLANE_HELPER_NO_SCALING,
3349 DRM_PLANE_HELPER_NO_SCALING,
3350 false, true);
3351 if (ret)
3352 return ret;
3353
3354 if (!plane_state->base.visible)
3355 return 0;
3356
3357 ret = intel_plane_check_src_coordinates(plane_state);
3358 if (ret)
3359 return ret;
3360
3361 ret = i9xx_check_plane_surface(plane_state);
3362 if (ret)
3363 return ret;
3364
3365 plane_state->ctl = i9xx_plane_ctl(crtc_state, plane_state);
3366
3367 return 0;
3368}
3369
Ville Syrjäläed150302017-11-17 21:19:10 +02003370static void i9xx_update_plane(struct intel_plane *plane,
3371 const struct intel_crtc_state *crtc_state,
3372 const struct intel_plane_state *plane_state)
Ville Syrjälä7145f602017-03-23 21:27:07 +02003373{
Ville Syrjäläed150302017-11-17 21:19:10 +02003374 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläed150302017-11-17 21:19:10 +02003375 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003376 u32 linear_offset;
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003377 int x = plane_state->color_plane[0].x;
3378 int y = plane_state->color_plane[0].y;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003379 unsigned long irqflags;
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003380 u32 dspaddr_offset;
Ville Syrjälä7eb31a02019-02-05 18:08:36 +02003381 u32 dspcntr;
3382
3383 dspcntr = plane_state->ctl | i9xx_plane_ctl_crtc(crtc_state);
Ville Syrjälä7145f602017-03-23 21:27:07 +02003384
Ville Syrjälä29490562016-01-20 18:02:50 +02003385 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003386
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003387 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003388 dspaddr_offset = plane_state->color_plane[0].offset;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003389 else
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003390 dspaddr_offset = linear_offset;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003391
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003392 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3393
Ville Syrjälä83234d12018-11-14 23:07:17 +02003394 I915_WRITE_FW(DSPSTRIDE(i9xx_plane), plane_state->color_plane[0].stride);
3395
Ville Syrjälä78587de2017-03-09 17:44:32 +02003396 if (INTEL_GEN(dev_priv) < 4) {
3397 /* pipesrc and dspsize control the size that is scaled from,
3398 * which should always be the user's requested size.
3399 */
Ville Syrjälä83234d12018-11-14 23:07:17 +02003400 I915_WRITE_FW(DSPPOS(i9xx_plane), 0);
Ville Syrjäläed150302017-11-17 21:19:10 +02003401 I915_WRITE_FW(DSPSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003402 ((crtc_state->pipe_src_h - 1) << 16) |
3403 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003404 } else if (IS_CHERRYVIEW(dev_priv) && i9xx_plane == PLANE_B) {
Ville Syrjälä83234d12018-11-14 23:07:17 +02003405 I915_WRITE_FW(PRIMPOS(i9xx_plane), 0);
Ville Syrjäläed150302017-11-17 21:19:10 +02003406 I915_WRITE_FW(PRIMSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003407 ((crtc_state->pipe_src_h - 1) << 16) |
3408 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003409 I915_WRITE_FW(PRIMCNSTALPHA(i9xx_plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003410 }
3411
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003412 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläed150302017-11-17 21:19:10 +02003413 I915_WRITE_FW(DSPOFFSET(i9xx_plane), (y << 16) | x);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003414 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä83234d12018-11-14 23:07:17 +02003415 I915_WRITE_FW(DSPLINOFF(i9xx_plane), linear_offset);
3416 I915_WRITE_FW(DSPTILEOFF(i9xx_plane), (y << 16) | x);
3417 }
3418
3419 /*
3420 * The control register self-arms if the plane was previously
3421 * disabled. Try to make the plane enable atomic by writing
3422 * the control register just before the surface register.
3423 */
3424 I915_WRITE_FW(DSPCNTR(i9xx_plane), dspcntr);
3425 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjäläed150302017-11-17 21:19:10 +02003426 I915_WRITE_FW(DSPSURF(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003427 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003428 dspaddr_offset);
Ville Syrjälä83234d12018-11-14 23:07:17 +02003429 else
Ville Syrjäläed150302017-11-17 21:19:10 +02003430 I915_WRITE_FW(DSPADDR(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003431 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003432 dspaddr_offset);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003433
3434 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003435}
3436
Ville Syrjäläed150302017-11-17 21:19:10 +02003437static void i9xx_disable_plane(struct intel_plane *plane,
Ville Syrjälä0dd14be2018-11-14 23:07:20 +02003438 const struct intel_crtc_state *crtc_state)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003439{
Ville Syrjäläed150302017-11-17 21:19:10 +02003440 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
3441 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003442 unsigned long irqflags;
Ville Syrjälä7eb31a02019-02-05 18:08:36 +02003443 u32 dspcntr;
3444
3445 /*
3446 * DSPCNTR pipe gamma enable on g4x+ and pipe csc
3447 * enable on ilk+ affect the pipe bottom color as
3448 * well, so we must configure them even if the plane
3449 * is disabled.
3450 *
3451 * On pre-g4x there is no way to gamma correct the
3452 * pipe bottom color but we'll keep on doing this
3453 * anyway.
3454 */
3455 dspcntr = i9xx_plane_ctl_crtc(crtc_state);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003456
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003457 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3458
Ville Syrjälä7eb31a02019-02-05 18:08:36 +02003459 I915_WRITE_FW(DSPCNTR(i9xx_plane), dspcntr);
Ville Syrjäläed150302017-11-17 21:19:10 +02003460 if (INTEL_GEN(dev_priv) >= 4)
3461 I915_WRITE_FW(DSPSURF(i9xx_plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003462 else
Ville Syrjäläed150302017-11-17 21:19:10 +02003463 I915_WRITE_FW(DSPADDR(i9xx_plane), 0);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003464
3465 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003466}
3467
Ville Syrjäläeade6c82018-01-30 22:38:03 +02003468static bool i9xx_plane_get_hw_state(struct intel_plane *plane,
3469 enum pipe *pipe)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003470{
Ville Syrjäläed150302017-11-17 21:19:10 +02003471 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003472 enum intel_display_power_domain power_domain;
Ville Syrjäläed150302017-11-17 21:19:10 +02003473 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Chris Wilson0e6e0be2019-01-14 14:21:24 +00003474 intel_wakeref_t wakeref;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003475 bool ret;
Ville Syrjäläeade6c82018-01-30 22:38:03 +02003476 u32 val;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003477
3478 /*
3479 * Not 100% correct for planes that can move between pipes,
3480 * but that's only the case for gen2-4 which don't have any
3481 * display power wells.
3482 */
Ville Syrjäläeade6c82018-01-30 22:38:03 +02003483 power_domain = POWER_DOMAIN_PIPE(plane->pipe);
Chris Wilson0e6e0be2019-01-14 14:21:24 +00003484 wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
3485 if (!wakeref)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003486 return false;
3487
Ville Syrjäläeade6c82018-01-30 22:38:03 +02003488 val = I915_READ(DSPCNTR(i9xx_plane));
3489
3490 ret = val & DISPLAY_PLANE_ENABLE;
3491
3492 if (INTEL_GEN(dev_priv) >= 5)
3493 *pipe = plane->pipe;
3494 else
3495 *pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
3496 DISPPLANE_SEL_PIPE_SHIFT;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003497
Chris Wilson0e6e0be2019-01-14 14:21:24 +00003498 intel_display_power_put(dev_priv, power_domain, wakeref);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003499
3500 return ret;
3501}
3502
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003503static u32
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003504intel_fb_stride_alignment(const struct drm_framebuffer *fb, int color_plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003505{
Ben Widawsky2f075562017-03-24 14:29:48 -07003506 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003507 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003508 else
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003509 return intel_tile_width_bytes(fb, color_plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003510}
3511
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003512static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3513{
3514 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003515 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003516
3517 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3518 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3519 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003520}
3521
Chandra Kondurua1b22782015-04-07 15:28:45 -07003522/*
3523 * This function detaches (aka. unbinds) unused scalers in hardware
3524 */
Maarten Lankhorst15cbe5d2018-10-04 11:45:56 +02003525static void skl_detach_scalers(const struct intel_crtc_state *crtc_state)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003526{
Maarten Lankhorst15cbe5d2018-10-04 11:45:56 +02003527 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3528 const struct intel_crtc_scaler_state *scaler_state =
3529 &crtc_state->scaler_state;
Chandra Kondurua1b22782015-04-07 15:28:45 -07003530 int i;
3531
Chandra Kondurua1b22782015-04-07 15:28:45 -07003532 /* loop through and disable scalers that aren't in use */
3533 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003534 if (!scaler_state->scalers[i].in_use)
3535 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003536 }
3537}
3538
Ville Syrjäläb3cf5c02018-09-25 22:37:08 +03003539static unsigned int skl_plane_stride_mult(const struct drm_framebuffer *fb,
3540 int color_plane, unsigned int rotation)
3541{
3542 /*
3543 * The stride is either expressed as a multiple of 64 bytes chunks for
3544 * linear buffers or in number of tiles for tiled buffers.
3545 */
3546 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
3547 return 64;
3548 else if (drm_rotation_90_or_270(rotation))
3549 return intel_tile_height(fb, color_plane);
3550 else
3551 return intel_tile_width_bytes(fb, color_plane);
3552}
3553
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003554u32 skl_plane_stride(const struct intel_plane_state *plane_state,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003555 int color_plane)
Ville Syrjäläd2196772016-01-28 18:33:11 +02003556{
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003557 const struct drm_framebuffer *fb = plane_state->base.fb;
3558 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003559 u32 stride = plane_state->color_plane[color_plane].stride;
Ville Syrjälä1b500532017-03-07 21:42:08 +02003560
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003561 if (color_plane >= fb->format->num_planes)
Ville Syrjälä1b500532017-03-07 21:42:08 +02003562 return 0;
3563
Ville Syrjäläb3cf5c02018-09-25 22:37:08 +03003564 return stride / skl_plane_stride_mult(fb, color_plane, rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003565}
3566
Jani Nikulaba3f4d02019-01-18 14:01:23 +02003567static u32 skl_plane_ctl_format(u32 pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -07003568{
Chandra Konduru6156a452015-04-27 13:48:39 -07003569 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003570 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003571 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003572 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003573 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003574 case DRM_FORMAT_XBGR8888:
James Ausmus4036c782017-11-13 10:11:28 -08003575 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003576 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003577 case DRM_FORMAT_XRGB8888:
Chandra Konduru6156a452015-04-27 13:48:39 -07003578 case DRM_FORMAT_ARGB8888:
James Ausmus4036c782017-11-13 10:11:28 -08003579 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003580 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003581 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003582 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003583 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003584 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003585 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003586 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003587 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003588 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003589 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003590 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003591 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru77224cd2018-04-09 09:11:13 +05303592 case DRM_FORMAT_NV12:
3593 return PLANE_CTL_FORMAT_NV12;
Chandra Konduru6156a452015-04-27 13:48:39 -07003594 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003595 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003596 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003597
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003598 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003599}
3600
Maarten Lankhorstb2081522018-08-15 12:34:05 +02003601static u32 skl_plane_ctl_alpha(const struct intel_plane_state *plane_state)
James Ausmus4036c782017-11-13 10:11:28 -08003602{
Maarten Lankhorstb2081522018-08-15 12:34:05 +02003603 if (!plane_state->base.fb->format->has_alpha)
3604 return PLANE_CTL_ALPHA_DISABLE;
3605
3606 switch (plane_state->base.pixel_blend_mode) {
3607 case DRM_MODE_BLEND_PIXEL_NONE:
3608 return PLANE_CTL_ALPHA_DISABLE;
3609 case DRM_MODE_BLEND_PREMULTI:
James Ausmus4036c782017-11-13 10:11:28 -08003610 return PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Maarten Lankhorstb2081522018-08-15 12:34:05 +02003611 case DRM_MODE_BLEND_COVERAGE:
3612 return PLANE_CTL_ALPHA_HW_PREMULTIPLY;
James Ausmus4036c782017-11-13 10:11:28 -08003613 default:
Maarten Lankhorstb2081522018-08-15 12:34:05 +02003614 MISSING_CASE(plane_state->base.pixel_blend_mode);
James Ausmus4036c782017-11-13 10:11:28 -08003615 return PLANE_CTL_ALPHA_DISABLE;
3616 }
3617}
3618
Maarten Lankhorstb2081522018-08-15 12:34:05 +02003619static u32 glk_plane_color_ctl_alpha(const struct intel_plane_state *plane_state)
James Ausmus4036c782017-11-13 10:11:28 -08003620{
Maarten Lankhorstb2081522018-08-15 12:34:05 +02003621 if (!plane_state->base.fb->format->has_alpha)
3622 return PLANE_COLOR_ALPHA_DISABLE;
3623
3624 switch (plane_state->base.pixel_blend_mode) {
3625 case DRM_MODE_BLEND_PIXEL_NONE:
3626 return PLANE_COLOR_ALPHA_DISABLE;
3627 case DRM_MODE_BLEND_PREMULTI:
James Ausmus4036c782017-11-13 10:11:28 -08003628 return PLANE_COLOR_ALPHA_SW_PREMULTIPLY;
Maarten Lankhorstb2081522018-08-15 12:34:05 +02003629 case DRM_MODE_BLEND_COVERAGE:
3630 return PLANE_COLOR_ALPHA_HW_PREMULTIPLY;
James Ausmus4036c782017-11-13 10:11:28 -08003631 default:
Maarten Lankhorstb2081522018-08-15 12:34:05 +02003632 MISSING_CASE(plane_state->base.pixel_blend_mode);
James Ausmus4036c782017-11-13 10:11:28 -08003633 return PLANE_COLOR_ALPHA_DISABLE;
3634 }
3635}
3636
Jani Nikulaba3f4d02019-01-18 14:01:23 +02003637static u32 skl_plane_ctl_tiling(u64 fb_modifier)
Chandra Konduru6156a452015-04-27 13:48:39 -07003638{
Chandra Konduru6156a452015-04-27 13:48:39 -07003639 switch (fb_modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07003640 case DRM_FORMAT_MOD_LINEAR:
Chandra Konduru6156a452015-04-27 13:48:39 -07003641 break;
3642 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003643 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003644 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003645 return PLANE_CTL_TILED_Y;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003646 case I915_FORMAT_MOD_Y_TILED_CCS:
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07003647 return PLANE_CTL_TILED_Y | PLANE_CTL_RENDER_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003648 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003649 return PLANE_CTL_TILED_YF;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003650 case I915_FORMAT_MOD_Yf_TILED_CCS:
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07003651 return PLANE_CTL_TILED_YF | PLANE_CTL_RENDER_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003652 default:
3653 MISSING_CASE(fb_modifier);
3654 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003655
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003656 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003657}
3658
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003659static u32 skl_plane_ctl_rotate(unsigned int rotate)
Chandra Konduru6156a452015-04-27 13:48:39 -07003660{
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003661 switch (rotate) {
Robert Fossc2c446a2017-05-19 16:50:17 -04003662 case DRM_MODE_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003663 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303664 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04003665 * DRM_MODE_ROTATE_ is counter clockwise to stay compatible with Xrandr
Sonika Jindal1e8df162015-05-20 13:40:48 +05303666 * while i915 HW rotation is clockwise, thats why this swapping.
3667 */
Robert Fossc2c446a2017-05-19 16:50:17 -04003668 case DRM_MODE_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303669 return PLANE_CTL_ROTATE_270;
Robert Fossc2c446a2017-05-19 16:50:17 -04003670 case DRM_MODE_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003671 return PLANE_CTL_ROTATE_180;
Robert Fossc2c446a2017-05-19 16:50:17 -04003672 case DRM_MODE_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303673 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003674 default:
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003675 MISSING_CASE(rotate);
3676 }
3677
3678 return 0;
3679}
3680
3681static u32 cnl_plane_ctl_flip(unsigned int reflect)
3682{
3683 switch (reflect) {
3684 case 0:
3685 break;
3686 case DRM_MODE_REFLECT_X:
3687 return PLANE_CTL_FLIP_HORIZONTAL;
3688 case DRM_MODE_REFLECT_Y:
3689 default:
3690 MISSING_CASE(reflect);
Chandra Konduru6156a452015-04-27 13:48:39 -07003691 }
3692
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003693 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003694}
3695
Ville Syrjälä7eb31a02019-02-05 18:08:36 +02003696u32 skl_plane_ctl_crtc(const struct intel_crtc_state *crtc_state)
3697{
3698 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
3699 u32 plane_ctl = 0;
3700
3701 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
3702 return plane_ctl;
3703
3704 plane_ctl |= PLANE_CTL_PIPE_GAMMA_ENABLE;
3705 plane_ctl |= PLANE_CTL_PIPE_CSC_ENABLE;
3706
3707 return plane_ctl;
3708}
3709
Ville Syrjälä2e881262017-03-17 23:17:56 +02003710u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3711 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003712{
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003713 struct drm_i915_private *dev_priv =
3714 to_i915(plane_state->base.plane->dev);
3715 const struct drm_framebuffer *fb = plane_state->base.fb;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003716 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä2e881262017-03-17 23:17:56 +02003717 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003718 u32 plane_ctl;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003719
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003720 plane_ctl = PLANE_CTL_ENABLE;
3721
James Ausmus4036c782017-11-13 10:11:28 -08003722 if (INTEL_GEN(dev_priv) < 10 && !IS_GEMINILAKE(dev_priv)) {
Maarten Lankhorstb2081522018-08-15 12:34:05 +02003723 plane_ctl |= skl_plane_ctl_alpha(plane_state);
Ville Syrjälä7eb31a02019-02-05 18:08:36 +02003724 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02003725
3726 if (plane_state->base.color_encoding == DRM_COLOR_YCBCR_BT709)
3727 plane_ctl |= PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709;
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02003728
3729 if (plane_state->base.color_range == DRM_COLOR_YCBCR_FULL_RANGE)
3730 plane_ctl |= PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE;
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003731 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003732
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003733 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003734 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003735 plane_ctl |= skl_plane_ctl_rotate(rotation & DRM_MODE_ROTATE_MASK);
3736
3737 if (INTEL_GEN(dev_priv) >= 10)
3738 plane_ctl |= cnl_plane_ctl_flip(rotation &
3739 DRM_MODE_REFLECT_MASK);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003740
Ville Syrjälä2e881262017-03-17 23:17:56 +02003741 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3742 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3743 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3744 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3745
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003746 return plane_ctl;
3747}
3748
Ville Syrjälä7eb31a02019-02-05 18:08:36 +02003749u32 glk_plane_color_ctl_crtc(const struct intel_crtc_state *crtc_state)
3750{
3751 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
3752 u32 plane_color_ctl = 0;
3753
3754 if (INTEL_GEN(dev_priv) >= 11)
3755 return plane_color_ctl;
3756
3757 plane_color_ctl |= PLANE_COLOR_PIPE_GAMMA_ENABLE;
3758 plane_color_ctl |= PLANE_COLOR_PIPE_CSC_ENABLE;
3759
3760 return plane_color_ctl;
3761}
3762
James Ausmus4036c782017-11-13 10:11:28 -08003763u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
3764 const struct intel_plane_state *plane_state)
3765{
3766 const struct drm_framebuffer *fb = plane_state->base.fb;
Uma Shankarbfe60a02018-11-02 00:40:20 +05303767 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
James Ausmus4036c782017-11-13 10:11:28 -08003768 u32 plane_color_ctl = 0;
3769
James Ausmus4036c782017-11-13 10:11:28 -08003770 plane_color_ctl |= PLANE_COLOR_PLANE_GAMMA_DISABLE;
Maarten Lankhorstb2081522018-08-15 12:34:05 +02003771 plane_color_ctl |= glk_plane_color_ctl_alpha(plane_state);
James Ausmus4036c782017-11-13 10:11:28 -08003772
Uma Shankarbfe60a02018-11-02 00:40:20 +05303773 if (fb->format->is_yuv && !icl_is_hdr_plane(plane)) {
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02003774 if (plane_state->base.color_encoding == DRM_COLOR_YCBCR_BT709)
3775 plane_color_ctl |= PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709;
3776 else
3777 plane_color_ctl |= PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709;
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02003778
3779 if (plane_state->base.color_range == DRM_COLOR_YCBCR_FULL_RANGE)
3780 plane_color_ctl |= PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE;
Uma Shankarbfe60a02018-11-02 00:40:20 +05303781 } else if (fb->format->is_yuv) {
3782 plane_color_ctl |= PLANE_COLOR_INPUT_CSC_ENABLE;
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02003783 }
Ville Syrjälä012d79e2018-05-21 21:56:12 +03003784
James Ausmus4036c782017-11-13 10:11:28 -08003785 return plane_color_ctl;
3786}
3787
Maarten Lankhorst73974892016-08-05 23:28:27 +03003788static int
3789__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003790 struct drm_atomic_state *state,
3791 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003792{
3793 struct drm_crtc_state *crtc_state;
3794 struct drm_crtc *crtc;
3795 int i, ret;
3796
Ville Syrjäläaecd36b2017-06-01 17:36:13 +03003797 intel_modeset_setup_hw_state(dev, ctx);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003798 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003799
3800 if (!state)
3801 return 0;
3802
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003803 /*
3804 * We've duplicated the state, pointers to the old state are invalid.
3805 *
3806 * Don't attempt to use the old state until we commit the duplicated state.
3807 */
3808 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003809 /*
3810 * Force recalculation even if we restore
3811 * current state. With fast modeset this may not result
3812 * in a modeset when the state is compatible.
3813 */
3814 crtc_state->mode_changed = true;
3815 }
3816
3817 /* ignore any reset values/BIOS leftovers in the WM registers */
Rodrigo Vivib2ae3182019-02-04 14:25:38 -08003818 if (!HAS_GMCH(to_i915(dev)))
Ville Syrjälä602ae832017-03-02 19:15:02 +02003819 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003820
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003821 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003822
3823 WARN_ON(ret == -EDEADLK);
3824 return ret;
3825}
3826
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003827static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3828{
Chris Wilson55277e12019-01-03 11:21:04 +00003829 return (INTEL_INFO(dev_priv)->gpu_reset_clobbers_display &&
3830 intel_has_gpu_reset(dev_priv));
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003831}
3832
Chris Wilsonc0336662016-05-06 15:40:21 +01003833void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003834{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003835 struct drm_device *dev = &dev_priv->drm;
3836 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3837 struct drm_atomic_state *state;
3838 int ret;
3839
Daniel Vetterce87ea12017-07-19 14:54:55 +02003840 /* reset doesn't touch the display */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003841 if (!i915_modparams.force_reset_modeset_test &&
Daniel Vetterce87ea12017-07-19 14:54:55 +02003842 !gpu_reset_clobbers_display(dev_priv))
3843 return;
3844
Daniel Vetter9db529a2017-08-08 10:08:28 +02003845 /* We have a modeset vs reset deadlock, defensively unbreak it. */
3846 set_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
3847 wake_up_all(&dev_priv->gpu_error.wait_queue);
3848
3849 if (atomic_read(&dev_priv->gpu_error.pending_fb_pin)) {
3850 DRM_DEBUG_KMS("Modeset potentially stuck, unbreaking through wedging\n");
3851 i915_gem_set_wedged(dev_priv);
3852 }
Daniel Vetter97154ec2017-08-08 10:08:26 +02003853
Maarten Lankhorst73974892016-08-05 23:28:27 +03003854 /*
3855 * Need mode_config.mutex so that we don't
3856 * trample ongoing ->detect() and whatnot.
3857 */
3858 mutex_lock(&dev->mode_config.mutex);
3859 drm_modeset_acquire_init(ctx, 0);
3860 while (1) {
3861 ret = drm_modeset_lock_all_ctx(dev, ctx);
3862 if (ret != -EDEADLK)
3863 break;
3864
3865 drm_modeset_backoff(ctx);
3866 }
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003867 /*
3868 * Disabling the crtcs gracefully seems nicer. Also the
3869 * g33 docs say we should at least disable all the planes.
3870 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003871 state = drm_atomic_helper_duplicate_state(dev, ctx);
3872 if (IS_ERR(state)) {
3873 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003874 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003875 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003876 }
3877
3878 ret = drm_atomic_helper_disable_all(dev, ctx);
3879 if (ret) {
3880 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003881 drm_atomic_state_put(state);
3882 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003883 }
3884
3885 dev_priv->modeset_restore_state = state;
3886 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003887}
3888
Chris Wilsonc0336662016-05-06 15:40:21 +01003889void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003890{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003891 struct drm_device *dev = &dev_priv->drm;
3892 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
Chris Wilson40da1d32018-04-05 13:37:14 +01003893 struct drm_atomic_state *state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003894 int ret;
3895
Daniel Vetterce87ea12017-07-19 14:54:55 +02003896 /* reset doesn't touch the display */
Chris Wilson40da1d32018-04-05 13:37:14 +01003897 if (!test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
Daniel Vetterce87ea12017-07-19 14:54:55 +02003898 return;
3899
Chris Wilson40da1d32018-04-05 13:37:14 +01003900 state = fetch_and_zero(&dev_priv->modeset_restore_state);
Daniel Vetterce87ea12017-07-19 14:54:55 +02003901 if (!state)
3902 goto unlock;
3903
Ville Syrjälä75147472014-11-24 18:28:11 +02003904 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003905 if (!gpu_reset_clobbers_display(dev_priv)) {
Daniel Vetterce87ea12017-07-19 14:54:55 +02003906 /* for testing only restore the display */
3907 ret = __intel_display_resume(dev, state, ctx);
Chris Wilson942d5d02017-08-28 11:46:04 +01003908 if (ret)
3909 DRM_ERROR("Restoring old state failed with %i\n", ret);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003910 } else {
3911 /*
3912 * The display has been reset as well,
3913 * so need a full re-initialization.
3914 */
3915 intel_runtime_pm_disable_interrupts(dev_priv);
3916 intel_runtime_pm_enable_interrupts(dev_priv);
3917
Imre Deak51f59202016-09-14 13:04:13 +03003918 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003919 intel_modeset_init_hw(dev);
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02003920 intel_init_clock_gating(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003921
3922 spin_lock_irq(&dev_priv->irq_lock);
3923 if (dev_priv->display.hpd_irq_setup)
3924 dev_priv->display.hpd_irq_setup(dev_priv);
3925 spin_unlock_irq(&dev_priv->irq_lock);
3926
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003927 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003928 if (ret)
3929 DRM_ERROR("Restoring old state failed with %i\n", ret);
3930
3931 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003932 }
3933
Daniel Vetterce87ea12017-07-19 14:54:55 +02003934 drm_atomic_state_put(state);
3935unlock:
Maarten Lankhorst73974892016-08-05 23:28:27 +03003936 drm_modeset_drop_locks(ctx);
3937 drm_modeset_acquire_fini(ctx);
3938 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter9db529a2017-08-08 10:08:28 +02003939
3940 clear_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
Ville Syrjälä75147472014-11-24 18:28:11 +02003941}
3942
Ville Syrjäläd1622112019-02-04 22:21:39 +02003943static void icl_set_pipe_chicken(struct intel_crtc *crtc)
3944{
3945 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3946 enum pipe pipe = crtc->pipe;
3947 u32 tmp;
3948
3949 tmp = I915_READ(PIPE_CHICKEN(pipe));
3950
3951 /*
3952 * Display WA #1153: icl
3953 * enable hardware to bypass the alpha math
3954 * and rounding for per-pixel values 00 and 0xff
3955 */
3956 tmp |= PER_PIXEL_ALPHA_BYPASS_EN;
3957
Ville Syrjäläbf002c12019-02-04 22:22:32 +02003958 /*
3959 * W/A for underruns with linear/X-tiled with
3960 * WM1+ disabled.
3961 */
3962 tmp |= PM_FILL_MAINTAIN_DBUF_FULLNESS;
3963
Ville Syrjäläd1622112019-02-04 22:21:39 +02003964 I915_WRITE(PIPE_CHICKEN(pipe), tmp);
3965}
3966
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003967static void intel_update_pipe_config(const struct intel_crtc_state *old_crtc_state,
3968 const struct intel_crtc_state *new_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003969{
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003970 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003971 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003972
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003973 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003974 crtc->base.mode = new_crtc_state->base.mode;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003975
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003976 /*
3977 * Update pipe size and adjust fitter if needed: the reason for this is
3978 * that in compute_mode_changes we check the native mode (not the pfit
3979 * mode) to see if we can flip rather than do a full mode set. In the
3980 * fastboot case, we'll flip, but if we don't update the pipesrc and
3981 * pfit state, we'll end up with a big fb scanned out into the wrong
3982 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003983 */
3984
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003985 I915_WRITE(PIPESRC(crtc->pipe),
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003986 ((new_crtc_state->pipe_src_w - 1) << 16) |
3987 (new_crtc_state->pipe_src_h - 1));
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003988
3989 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003990 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorst15cbe5d2018-10-04 11:45:56 +02003991 skl_detach_scalers(new_crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003992
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003993 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstb2562712018-10-04 11:45:53 +02003994 skylake_pfit_enable(new_crtc_state);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003995 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003996 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstb2562712018-10-04 11:45:53 +02003997 ironlake_pfit_enable(new_crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003998 else if (old_crtc_state->pch_pfit.enabled)
Maarten Lankhorstb2562712018-10-04 11:45:53 +02003999 ironlake_pfit_disable(old_crtc_state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03004000 }
Matt Roperc0550302019-01-30 10:51:20 -08004001
4002 /*
4003 * We don't (yet) allow userspace to control the pipe background color,
4004 * so force it to black, but apply pipe gamma and CSC so that its
4005 * handling will match how we program our planes.
4006 */
4007 if (INTEL_GEN(dev_priv) >= 9)
4008 I915_WRITE(SKL_BOTTOM_COLOR(crtc->pipe),
4009 SKL_BOTTOM_COLOR_GAMMA_ENABLE |
4010 SKL_BOTTOM_COLOR_CSC_ENABLE);
Ville Syrjälä108d14b2019-02-04 22:22:14 +02004011
4012 if (INTEL_GEN(dev_priv) >= 11)
4013 icl_set_pipe_chicken(crtc);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03004014}
4015
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004016static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004017{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004018 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004019 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004020 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004021 i915_reg_t reg;
4022 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004023
4024 /* enable normal train */
4025 reg = FDI_TX_CTL(pipe);
4026 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004027 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07004028 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4029 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07004030 } else {
4031 temp &= ~FDI_LINK_TRAIN_NONE;
4032 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07004033 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004034 I915_WRITE(reg, temp);
4035
4036 reg = FDI_RX_CTL(pipe);
4037 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004038 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004039 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4040 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
4041 } else {
4042 temp &= ~FDI_LINK_TRAIN_NONE;
4043 temp |= FDI_LINK_TRAIN_NONE;
4044 }
4045 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
4046
4047 /* wait one idle pattern time */
4048 POSTING_READ(reg);
4049 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07004050
4051 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004052 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07004053 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
4054 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004055}
4056
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004057/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004058static void ironlake_fdi_link_train(struct intel_crtc *crtc,
4059 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004060{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004061 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004062 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004063 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004064 i915_reg_t reg;
4065 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004066
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03004067 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004068 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004069
Adam Jacksone1a44742010-06-25 15:32:14 -04004070 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4071 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01004072 reg = FDI_RX_IMR(pipe);
4073 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04004074 temp &= ~FDI_RX_SYMBOL_LOCK;
4075 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01004076 I915_WRITE(reg, temp);
4077 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04004078 udelay(150);
4079
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004080 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01004081 reg = FDI_TX_CTL(pipe);
4082 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004083 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004084 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004085 temp &= ~FDI_LINK_TRAIN_NONE;
4086 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01004087 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004088
Chris Wilson5eddb702010-09-11 13:48:45 +01004089 reg = FDI_RX_CTL(pipe);
4090 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004091 temp &= ~FDI_LINK_TRAIN_NONE;
4092 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01004093 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4094
4095 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004096 udelay(150);
4097
Jesse Barnes5b2adf82010-10-07 16:01:15 -07004098 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01004099 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
4100 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
4101 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07004102
Chris Wilson5eddb702010-09-11 13:48:45 +01004103 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04004104 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004105 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004106 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4107
4108 if ((temp & FDI_RX_BIT_LOCK)) {
4109 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01004110 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004111 break;
4112 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004113 }
Adam Jacksone1a44742010-06-25 15:32:14 -04004114 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01004115 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004116
4117 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01004118 reg = FDI_TX_CTL(pipe);
4119 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004120 temp &= ~FDI_LINK_TRAIN_NONE;
4121 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01004122 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004123
Chris Wilson5eddb702010-09-11 13:48:45 +01004124 reg = FDI_RX_CTL(pipe);
4125 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004126 temp &= ~FDI_LINK_TRAIN_NONE;
4127 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01004128 I915_WRITE(reg, temp);
4129
4130 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004131 udelay(150);
4132
Chris Wilson5eddb702010-09-11 13:48:45 +01004133 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04004134 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004135 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004136 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4137
4138 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004139 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004140 DRM_DEBUG_KMS("FDI train 2 done.\n");
4141 break;
4142 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004143 }
Adam Jacksone1a44742010-06-25 15:32:14 -04004144 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01004145 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004146
4147 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004148
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004149}
4150
Akshay Joshi0206e352011-08-16 15:34:10 -04004151static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004152 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
4153 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
4154 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
4155 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
4156};
4157
4158/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004159static void gen6_fdi_link_train(struct intel_crtc *crtc,
4160 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004161{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004162 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004163 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004164 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004165 i915_reg_t reg;
4166 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004167
Adam Jacksone1a44742010-06-25 15:32:14 -04004168 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4169 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01004170 reg = FDI_RX_IMR(pipe);
4171 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04004172 temp &= ~FDI_RX_SYMBOL_LOCK;
4173 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01004174 I915_WRITE(reg, temp);
4175
4176 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04004177 udelay(150);
4178
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004179 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01004180 reg = FDI_TX_CTL(pipe);
4181 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004182 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004183 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004184 temp &= ~FDI_LINK_TRAIN_NONE;
4185 temp |= FDI_LINK_TRAIN_PATTERN_1;
4186 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4187 /* SNB-B */
4188 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01004189 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004190
Daniel Vetterd74cf322012-10-26 10:58:13 +02004191 I915_WRITE(FDI_RX_MISC(pipe),
4192 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4193
Chris Wilson5eddb702010-09-11 13:48:45 +01004194 reg = FDI_RX_CTL(pipe);
4195 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004196 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004197 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4198 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4199 } else {
4200 temp &= ~FDI_LINK_TRAIN_NONE;
4201 temp |= FDI_LINK_TRAIN_PATTERN_1;
4202 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004203 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4204
4205 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004206 udelay(150);
4207
Akshay Joshi0206e352011-08-16 15:34:10 -04004208 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004209 reg = FDI_TX_CTL(pipe);
4210 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004211 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4212 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01004213 I915_WRITE(reg, temp);
4214
4215 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004216 udelay(500);
4217
Sean Paulfa37d392012-03-02 12:53:39 -05004218 for (retry = 0; retry < 5; retry++) {
4219 reg = FDI_RX_IIR(pipe);
4220 temp = I915_READ(reg);
4221 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4222 if (temp & FDI_RX_BIT_LOCK) {
4223 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4224 DRM_DEBUG_KMS("FDI train 1 done.\n");
4225 break;
4226 }
4227 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004228 }
Sean Paulfa37d392012-03-02 12:53:39 -05004229 if (retry < 5)
4230 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004231 }
4232 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004233 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004234
4235 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01004236 reg = FDI_TX_CTL(pipe);
4237 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004238 temp &= ~FDI_LINK_TRAIN_NONE;
4239 temp |= FDI_LINK_TRAIN_PATTERN_2;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08004240 if (IS_GEN(dev_priv, 6)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004241 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4242 /* SNB-B */
4243 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
4244 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004245 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004246
Chris Wilson5eddb702010-09-11 13:48:45 +01004247 reg = FDI_RX_CTL(pipe);
4248 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004249 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004250 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4251 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
4252 } else {
4253 temp &= ~FDI_LINK_TRAIN_NONE;
4254 temp |= FDI_LINK_TRAIN_PATTERN_2;
4255 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004256 I915_WRITE(reg, temp);
4257
4258 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004259 udelay(150);
4260
Akshay Joshi0206e352011-08-16 15:34:10 -04004261 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004262 reg = FDI_TX_CTL(pipe);
4263 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004264 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4265 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01004266 I915_WRITE(reg, temp);
4267
4268 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004269 udelay(500);
4270
Sean Paulfa37d392012-03-02 12:53:39 -05004271 for (retry = 0; retry < 5; retry++) {
4272 reg = FDI_RX_IIR(pipe);
4273 temp = I915_READ(reg);
4274 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4275 if (temp & FDI_RX_SYMBOL_LOCK) {
4276 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4277 DRM_DEBUG_KMS("FDI train 2 done.\n");
4278 break;
4279 }
4280 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004281 }
Sean Paulfa37d392012-03-02 12:53:39 -05004282 if (retry < 5)
4283 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004284 }
4285 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004286 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004287
4288 DRM_DEBUG_KMS("FDI train done.\n");
4289}
4290
Jesse Barnes357555c2011-04-28 15:09:55 -07004291/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004292static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
4293 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07004294{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004295 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004296 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004297 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004298 i915_reg_t reg;
4299 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004300
4301 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4302 for train result */
4303 reg = FDI_RX_IMR(pipe);
4304 temp = I915_READ(reg);
4305 temp &= ~FDI_RX_SYMBOL_LOCK;
4306 temp &= ~FDI_RX_BIT_LOCK;
4307 I915_WRITE(reg, temp);
4308
4309 POSTING_READ(reg);
4310 udelay(150);
4311
Daniel Vetter01a415f2012-10-27 15:58:40 +02004312 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4313 I915_READ(FDI_RX_IIR(pipe)));
4314
Jesse Barnes139ccd32013-08-19 11:04:55 -07004315 /* Try each vswing and preemphasis setting twice before moving on */
4316 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4317 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004318 reg = FDI_TX_CTL(pipe);
4319 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004320 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4321 temp &= ~FDI_TX_ENABLE;
4322 I915_WRITE(reg, temp);
4323
4324 reg = FDI_RX_CTL(pipe);
4325 temp = I915_READ(reg);
4326 temp &= ~FDI_LINK_TRAIN_AUTO;
4327 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4328 temp &= ~FDI_RX_ENABLE;
4329 I915_WRITE(reg, temp);
4330
4331 /* enable CPU FDI TX and PCH FDI RX */
4332 reg = FDI_TX_CTL(pipe);
4333 temp = I915_READ(reg);
4334 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004335 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004336 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004337 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004338 temp |= snb_b_fdi_train_param[j/2];
4339 temp |= FDI_COMPOSITE_SYNC;
4340 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4341
4342 I915_WRITE(FDI_RX_MISC(pipe),
4343 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4344
4345 reg = FDI_RX_CTL(pipe);
4346 temp = I915_READ(reg);
4347 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4348 temp |= FDI_COMPOSITE_SYNC;
4349 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4350
4351 POSTING_READ(reg);
4352 udelay(1); /* should be 0.5us */
4353
4354 for (i = 0; i < 4; i++) {
4355 reg = FDI_RX_IIR(pipe);
4356 temp = I915_READ(reg);
4357 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4358
4359 if (temp & FDI_RX_BIT_LOCK ||
4360 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4361 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4362 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4363 i);
4364 break;
4365 }
4366 udelay(1); /* should be 0.5us */
4367 }
4368 if (i == 4) {
4369 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4370 continue;
4371 }
4372
4373 /* Train 2 */
4374 reg = FDI_TX_CTL(pipe);
4375 temp = I915_READ(reg);
4376 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4377 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4378 I915_WRITE(reg, temp);
4379
4380 reg = FDI_RX_CTL(pipe);
4381 temp = I915_READ(reg);
4382 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4383 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004384 I915_WRITE(reg, temp);
4385
4386 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004387 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004388
Jesse Barnes139ccd32013-08-19 11:04:55 -07004389 for (i = 0; i < 4; i++) {
4390 reg = FDI_RX_IIR(pipe);
4391 temp = I915_READ(reg);
4392 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004393
Jesse Barnes139ccd32013-08-19 11:04:55 -07004394 if (temp & FDI_RX_SYMBOL_LOCK ||
4395 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4396 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4397 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4398 i);
4399 goto train_done;
4400 }
4401 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004402 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004403 if (i == 4)
4404 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004405 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004406
Jesse Barnes139ccd32013-08-19 11:04:55 -07004407train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004408 DRM_DEBUG_KMS("FDI train done.\n");
4409}
4410
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02004411static void ironlake_fdi_pll_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004412{
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02004413 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
4414 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004415 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004416 i915_reg_t reg;
4417 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004418
Jesse Barnes0e23b992010-09-10 11:10:00 -07004419 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004420 reg = FDI_RX_CTL(pipe);
4421 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004422 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02004423 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004424 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004425 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4426
4427 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004428 udelay(200);
4429
4430 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004431 temp = I915_READ(reg);
4432 I915_WRITE(reg, temp | FDI_PCDCLK);
4433
4434 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004435 udelay(200);
4436
Paulo Zanoni20749732012-11-23 15:30:38 -02004437 /* Enable CPU FDI TX PLL, always on for Ironlake */
4438 reg = FDI_TX_CTL(pipe);
4439 temp = I915_READ(reg);
4440 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4441 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004442
Paulo Zanoni20749732012-11-23 15:30:38 -02004443 POSTING_READ(reg);
4444 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004445 }
4446}
4447
Daniel Vetter88cefb62012-08-12 19:27:14 +02004448static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4449{
4450 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004451 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004452 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004453 i915_reg_t reg;
4454 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004455
4456 /* Switch from PCDclk to Rawclk */
4457 reg = FDI_RX_CTL(pipe);
4458 temp = I915_READ(reg);
4459 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4460
4461 /* Disable CPU FDI TX PLL */
4462 reg = FDI_TX_CTL(pipe);
4463 temp = I915_READ(reg);
4464 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4465
4466 POSTING_READ(reg);
4467 udelay(100);
4468
4469 reg = FDI_RX_CTL(pipe);
4470 temp = I915_READ(reg);
4471 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4472
4473 /* Wait for the clocks to turn off. */
4474 POSTING_READ(reg);
4475 udelay(100);
4476}
4477
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004478static void ironlake_fdi_disable(struct drm_crtc *crtc)
4479{
4480 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004481 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004482 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4483 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004484 i915_reg_t reg;
4485 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004486
4487 /* disable CPU FDI tx and PCH FDI rx */
4488 reg = FDI_TX_CTL(pipe);
4489 temp = I915_READ(reg);
4490 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4491 POSTING_READ(reg);
4492
4493 reg = FDI_RX_CTL(pipe);
4494 temp = I915_READ(reg);
4495 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004496 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004497 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4498
4499 POSTING_READ(reg);
4500 udelay(100);
4501
4502 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004503 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004504 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004505
4506 /* still set train pattern 1 */
4507 reg = FDI_TX_CTL(pipe);
4508 temp = I915_READ(reg);
4509 temp &= ~FDI_LINK_TRAIN_NONE;
4510 temp |= FDI_LINK_TRAIN_PATTERN_1;
4511 I915_WRITE(reg, temp);
4512
4513 reg = FDI_RX_CTL(pipe);
4514 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004515 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004516 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4517 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4518 } else {
4519 temp &= ~FDI_LINK_TRAIN_NONE;
4520 temp |= FDI_LINK_TRAIN_PATTERN_1;
4521 }
4522 /* BPC in FDI rx is consistent with that in PIPECONF */
4523 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004524 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004525 I915_WRITE(reg, temp);
4526
4527 POSTING_READ(reg);
4528 udelay(100);
4529}
4530
Chris Wilson49d73912016-11-29 09:50:08 +00004531bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004532{
Daniel Vetterfa058872017-07-20 19:57:52 +02004533 struct drm_crtc *crtc;
4534 bool cleanup_done;
Chris Wilson5dce5b932014-01-20 10:17:36 +00004535
Daniel Vetterfa058872017-07-20 19:57:52 +02004536 drm_for_each_crtc(crtc, &dev_priv->drm) {
4537 struct drm_crtc_commit *commit;
4538 spin_lock(&crtc->commit_lock);
4539 commit = list_first_entry_or_null(&crtc->commit_list,
4540 struct drm_crtc_commit, commit_entry);
4541 cleanup_done = commit ?
4542 try_wait_for_completion(&commit->cleanup_done) : true;
4543 spin_unlock(&crtc->commit_lock);
4544
4545 if (cleanup_done)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004546 continue;
4547
Daniel Vetterfa058872017-07-20 19:57:52 +02004548 drm_crtc_wait_one_vblank(crtc);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004549
4550 return true;
4551 }
4552
4553 return false;
4554}
4555
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004556void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004557{
4558 u32 temp;
4559
4560 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4561
4562 mutex_lock(&dev_priv->sb_lock);
4563
4564 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4565 temp |= SBI_SSCCTL_DISABLE;
4566 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4567
4568 mutex_unlock(&dev_priv->sb_lock);
4569}
4570
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004571/* Program iCLKIP clock to the desired frequency */
Maarten Lankhorstc5b36fa2018-10-11 12:04:55 +02004572static void lpt_program_iclkip(const struct intel_crtc_state *crtc_state)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004573{
Maarten Lankhorstc5b36fa2018-10-11 12:04:55 +02004574 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004575 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorstc5b36fa2018-10-11 12:04:55 +02004576 int clock = crtc_state->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004577 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4578 u32 temp;
4579
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004580 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004581
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004582 /* The iCLK virtual clock root frequency is in MHz,
4583 * but the adjusted_mode->crtc_clock in in KHz. To get the
4584 * divisors, it is necessary to divide one by another, so we
4585 * convert the virtual clock precision to KHz here for higher
4586 * precision.
4587 */
4588 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004589 u32 iclk_virtual_root_freq = 172800 * 1000;
4590 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004591 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004592
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004593 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4594 clock << auxdiv);
4595 divsel = (desired_divisor / iclk_pi_range) - 2;
4596 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004597
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004598 /*
4599 * Near 20MHz is a corner case which is
4600 * out of range for the 7-bit divisor
4601 */
4602 if (divsel <= 0x7f)
4603 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004604 }
4605
4606 /* This should not happen with any sane values */
4607 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4608 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4609 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4610 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4611
4612 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004613 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004614 auxdiv,
4615 divsel,
4616 phasedir,
4617 phaseinc);
4618
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004619 mutex_lock(&dev_priv->sb_lock);
4620
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004621 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004622 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004623 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4624 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4625 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4626 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4627 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4628 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004629 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004630
4631 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004632 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004633 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4634 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004635 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004636
4637 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004638 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004639 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004640 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004641
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004642 mutex_unlock(&dev_priv->sb_lock);
4643
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004644 /* Wait for initialization time */
4645 udelay(24);
4646
4647 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4648}
4649
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004650int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4651{
4652 u32 divsel, phaseinc, auxdiv;
4653 u32 iclk_virtual_root_freq = 172800 * 1000;
4654 u32 iclk_pi_range = 64;
4655 u32 desired_divisor;
4656 u32 temp;
4657
4658 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4659 return 0;
4660
4661 mutex_lock(&dev_priv->sb_lock);
4662
4663 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4664 if (temp & SBI_SSCCTL_DISABLE) {
4665 mutex_unlock(&dev_priv->sb_lock);
4666 return 0;
4667 }
4668
4669 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4670 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4671 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4672 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4673 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4674
4675 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4676 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4677 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4678
4679 mutex_unlock(&dev_priv->sb_lock);
4680
4681 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4682
4683 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4684 desired_divisor << auxdiv);
4685}
4686
Maarten Lankhorst5e1cdf52018-10-04 11:45:58 +02004687static void ironlake_pch_transcoder_set_timings(const struct intel_crtc_state *crtc_state,
Daniel Vetter275f01b22013-05-03 11:49:47 +02004688 enum pipe pch_transcoder)
4689{
Maarten Lankhorst5e1cdf52018-10-04 11:45:58 +02004690 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
4691 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4692 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004693
4694 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4695 I915_READ(HTOTAL(cpu_transcoder)));
4696 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4697 I915_READ(HBLANK(cpu_transcoder)));
4698 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4699 I915_READ(HSYNC(cpu_transcoder)));
4700
4701 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4702 I915_READ(VTOTAL(cpu_transcoder)));
4703 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4704 I915_READ(VBLANK(cpu_transcoder)));
4705 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4706 I915_READ(VSYNC(cpu_transcoder)));
4707 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4708 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4709}
4710
Maarten Lankhorstb0b62d82018-10-11 12:04:56 +02004711static void cpt_set_fdi_bc_bifurcation(struct drm_i915_private *dev_priv, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004712{
Jani Nikulaba3f4d02019-01-18 14:01:23 +02004713 u32 temp;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004714
4715 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004716 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004717 return;
4718
4719 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4720 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4721
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004722 temp &= ~FDI_BC_BIFURCATION_SELECT;
4723 if (enable)
4724 temp |= FDI_BC_BIFURCATION_SELECT;
4725
4726 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004727 I915_WRITE(SOUTH_CHICKEN1, temp);
4728 POSTING_READ(SOUTH_CHICKEN1);
4729}
4730
Maarten Lankhorstb0b62d82018-10-11 12:04:56 +02004731static void ivybridge_update_fdi_bc_bifurcation(const struct intel_crtc_state *crtc_state)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004732{
Maarten Lankhorstb0b62d82018-10-11 12:04:56 +02004733 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
4734 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004735
Maarten Lankhorstb0b62d82018-10-11 12:04:56 +02004736 switch (crtc->pipe) {
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004737 case PIPE_A:
4738 break;
4739 case PIPE_B:
Maarten Lankhorstb0b62d82018-10-11 12:04:56 +02004740 if (crtc_state->fdi_lanes > 2)
4741 cpt_set_fdi_bc_bifurcation(dev_priv, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004742 else
Maarten Lankhorstb0b62d82018-10-11 12:04:56 +02004743 cpt_set_fdi_bc_bifurcation(dev_priv, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004744
4745 break;
4746 case PIPE_C:
Maarten Lankhorstb0b62d82018-10-11 12:04:56 +02004747 cpt_set_fdi_bc_bifurcation(dev_priv, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004748
4749 break;
4750 default:
4751 BUG();
4752 }
4753}
4754
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004755/*
4756 * Finds the encoder associated with the given CRTC. This can only be
4757 * used when we know that the CRTC isn't feeding multiple encoders!
4758 */
4759static struct intel_encoder *
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004760intel_get_crtc_new_encoder(const struct intel_atomic_state *state,
4761 const struct intel_crtc_state *crtc_state)
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004762{
4763 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004764 const struct drm_connector_state *connector_state;
4765 const struct drm_connector *connector;
4766 struct intel_encoder *encoder = NULL;
4767 int num_encoders = 0;
4768 int i;
4769
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004770 for_each_new_connector_in_state(&state->base, connector, connector_state, i) {
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004771 if (connector_state->crtc != &crtc->base)
4772 continue;
4773
4774 encoder = to_intel_encoder(connector_state->best_encoder);
4775 num_encoders++;
4776 }
4777
4778 WARN(num_encoders != 1, "%d encoders for pipe %c\n",
4779 num_encoders, pipe_name(crtc->pipe));
4780
4781 return encoder;
4782}
4783
Jesse Barnesf67a5592011-01-05 10:31:48 -08004784/*
4785 * Enable PCH resources required for PCH ports:
4786 * - PCH PLLs
4787 * - FDI training & RX/TX
4788 * - update transcoder timings
4789 * - DP transcoding bits
4790 * - transcoder
4791 */
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004792static void ironlake_pch_enable(const struct intel_atomic_state *state,
4793 const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004794{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004795 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004796 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004797 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004798 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004799 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004800
Daniel Vetterab9412b2013-05-03 11:49:46 +02004801 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004802
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004803 if (IS_IVYBRIDGE(dev_priv))
Maarten Lankhorstb0b62d82018-10-11 12:04:56 +02004804 ivybridge_update_fdi_bc_bifurcation(crtc_state);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004805
Daniel Vettercd986ab2012-10-26 10:58:12 +02004806 /* Write the TU size bits before fdi link training, so that error
4807 * detection works. */
4808 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4809 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4810
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004811 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004812 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004813
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004814 /* We need to program the right clock selection before writing the pixel
4815 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004816 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004817 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004818
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004819 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004820 temp |= TRANS_DPLL_ENABLE(pipe);
4821 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004822 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004823 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004824 temp |= sel;
4825 else
4826 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004827 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004828 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004829
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004830 /* XXX: pch pll's can be enabled any time before we enable the PCH
4831 * transcoder, and we actually should do this to not upset any PCH
4832 * transcoder that already use the clock when we share it.
4833 *
4834 * Note that enable_shared_dpll tries to do the right thing, but
4835 * get_shared_dpll unconditionally resets the pll - we need that to have
4836 * the right LVDS enable sequence. */
Maarten Lankhorst65c307f2018-10-05 11:52:44 +02004837 intel_enable_shared_dpll(crtc_state);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004838
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004839 /* set transcoder timing, panel must allow it */
4840 assert_panel_unlocked(dev_priv, pipe);
Maarten Lankhorst5e1cdf52018-10-04 11:45:58 +02004841 ironlake_pch_transcoder_set_timings(crtc_state, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004842
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004843 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004844
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004845 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004846 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004847 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004848 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004849 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004850 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004851 i915_reg_t reg = TRANS_DP_CTL(pipe);
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03004852 enum port port;
4853
Chris Wilson5eddb702010-09-11 13:48:45 +01004854 temp = I915_READ(reg);
4855 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004856 TRANS_DP_SYNC_MASK |
4857 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004858 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004859 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004860
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004861 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004862 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004863 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004864 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004865
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004866 port = intel_get_crtc_new_encoder(state, crtc_state)->port;
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03004867 WARN_ON(port < PORT_B || port > PORT_D);
4868 temp |= TRANS_DP_PORT_SEL(port);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004869
Chris Wilson5eddb702010-09-11 13:48:45 +01004870 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004871 }
4872
Maarten Lankhorst7efd90f2018-10-04 11:45:55 +02004873 ironlake_enable_pch_transcoder(crtc_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004874}
4875
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004876static void lpt_pch_enable(const struct intel_atomic_state *state,
4877 const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004878{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004879 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004880 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004881 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004882
Matthias Kaehlckea2196032017-07-17 11:14:03 -07004883 assert_pch_transcoder_disabled(dev_priv, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004884
Maarten Lankhorstc5b36fa2018-10-11 12:04:55 +02004885 lpt_program_iclkip(crtc_state);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004886
Paulo Zanoni0540e482012-10-31 18:12:40 -02004887 /* Set transcoder timing. */
Maarten Lankhorst5e1cdf52018-10-04 11:45:58 +02004888 ironlake_pch_transcoder_set_timings(crtc_state, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004889
Paulo Zanoni937bb612012-10-31 18:12:47 -02004890 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004891}
4892
Daniel Vettera1520312013-05-03 11:49:50 +02004893static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004894{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004895 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004896 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004897 u32 temp;
4898
4899 temp = I915_READ(dslreg);
4900 udelay(500);
4901 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004902 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004903 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004904 }
4905}
4906
Ville Syrjälä0a599522018-05-21 21:56:13 +03004907/*
4908 * The hardware phase 0.0 refers to the center of the pixel.
4909 * We want to start from the top/left edge which is phase
4910 * -0.5. That matches how the hardware calculates the scaling
4911 * factors (from top-left of the first pixel to bottom-right
4912 * of the last pixel, as opposed to the pixel centers).
4913 *
4914 * For 4:2:0 subsampled chroma planes we obviously have to
4915 * adjust that so that the chroma sample position lands in
4916 * the right spot.
4917 *
4918 * Note that for packed YCbCr 4:2:2 formats there is no way to
4919 * control chroma siting. The hardware simply replicates the
4920 * chroma samples for both of the luma samples, and thus we don't
4921 * actually get the expected MPEG2 chroma siting convention :(
4922 * The same behaviour is observed on pre-SKL platforms as well.
Ville Syrjäläe7a278a2018-10-29 20:18:20 +02004923 *
4924 * Theory behind the formula (note that we ignore sub-pixel
4925 * source coordinates):
4926 * s = source sample position
4927 * d = destination sample position
4928 *
4929 * Downscaling 4:1:
4930 * -0.5
4931 * | 0.0
4932 * | | 1.5 (initial phase)
4933 * | | |
4934 * v v v
4935 * | s | s | s | s |
4936 * | d |
4937 *
4938 * Upscaling 1:4:
4939 * -0.5
4940 * | -0.375 (initial phase)
4941 * | | 0.0
4942 * | | |
4943 * v v v
4944 * | s |
4945 * | d | d | d | d |
Ville Syrjälä0a599522018-05-21 21:56:13 +03004946 */
Ville Syrjäläe7a278a2018-10-29 20:18:20 +02004947u16 skl_scaler_calc_phase(int sub, int scale, bool chroma_cosited)
Ville Syrjälä0a599522018-05-21 21:56:13 +03004948{
4949 int phase = -0x8000;
4950 u16 trip = 0;
4951
4952 if (chroma_cosited)
4953 phase += (sub - 1) * 0x8000 / sub;
4954
Ville Syrjäläe7a278a2018-10-29 20:18:20 +02004955 phase += scale / (2 * sub);
4956
4957 /*
4958 * Hardware initial phase limited to [-0.5:1.5].
4959 * Since the max hardware scale factor is 3.0, we
4960 * should never actually excdeed 1.0 here.
4961 */
4962 WARN_ON(phase < -0x8000 || phase > 0x18000);
4963
Ville Syrjälä0a599522018-05-21 21:56:13 +03004964 if (phase < 0)
4965 phase = 0x10000 + phase;
4966 else
4967 trip = PS_PHASE_TRIP;
4968
4969 return ((phase >> 2) & PS_PHASE_MASK) | trip;
4970}
4971
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004972static int
4973skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004974 unsigned int scaler_user, int *scaler_id,
Chandra Konduru77224cd2018-04-09 09:11:13 +05304975 int src_w, int src_h, int dst_w, int dst_h,
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02004976 const struct drm_format_info *format, bool need_scaler)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004977{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004978 struct intel_crtc_scaler_state *scaler_state =
4979 &crtc_state->scaler_state;
4980 struct intel_crtc *intel_crtc =
4981 to_intel_crtc(crtc_state->base.crtc);
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304982 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
4983 const struct drm_display_mode *adjusted_mode =
4984 &crtc_state->base.adjusted_mode;
Chandra Konduru6156a452015-04-27 13:48:39 -07004985
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004986 /*
4987 * Src coordinates are already rotated by 270 degrees for
4988 * the 90/270 degree plane rotation cases (to match the
4989 * GTT mapping), hence no need to account for rotation here.
4990 */
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02004991 if (src_w != dst_w || src_h != dst_h)
4992 need_scaler = true;
Shashank Sharmae5c05932017-07-21 20:55:05 +05304993
Chandra Kondurua1b22782015-04-07 15:28:45 -07004994 /*
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304995 * Scaling/fitting not supported in IF-ID mode in GEN9+
4996 * TODO: Interlace fetch mode doesn't support YUV420 planar formats.
4997 * Once NV12 is enabled, handle it here while allocating scaler
4998 * for NV12.
4999 */
5000 if (INTEL_GEN(dev_priv) >= 9 && crtc_state->base.enable &&
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02005001 need_scaler && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05305002 DRM_DEBUG_KMS("Pipe/Plane scaling not supported with IF-ID mode\n");
5003 return -EINVAL;
5004 }
5005
5006 /*
Chandra Kondurua1b22782015-04-07 15:28:45 -07005007 * if plane is being disabled or scaler is no more required or force detach
5008 * - free scaler binded to this plane/crtc
5009 * - in order to do this, update crtc->scaler_usage
5010 *
5011 * Here scaler state in crtc_state is set free so that
5012 * scaler can be assigned to other user. Actual register
5013 * update to free the scaler is done in plane/panel-fit programming.
5014 * For this purpose crtc/plane_state->scaler_id isn't reset here.
5015 */
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02005016 if (force_detach || !need_scaler) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07005017 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005018 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07005019 scaler_state->scalers[*scaler_id].in_use = 0;
5020
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005021 DRM_DEBUG_KMS("scaler_user index %u.%u: "
5022 "Staged freeing scaler id %d scaler_users = 0x%x\n",
5023 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07005024 scaler_state->scaler_users);
5025 *scaler_id = -1;
5026 }
5027 return 0;
5028 }
5029
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02005030 if (format && format->format == DRM_FORMAT_NV12 &&
Maarten Lankhorst5d794282018-05-12 03:03:14 +05305031 (src_h < SKL_MIN_YUV_420_SRC_H || src_w < SKL_MIN_YUV_420_SRC_W)) {
Chandra Konduru77224cd2018-04-09 09:11:13 +05305032 DRM_DEBUG_KMS("NV12: src dimensions not met\n");
5033 return -EINVAL;
5034 }
5035
Chandra Kondurua1b22782015-04-07 15:28:45 -07005036 /* range checks */
5037 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
Nabendu Maiti323301a2018-03-23 10:24:18 -07005038 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
Lucas De Marchicf819ef2018-12-12 10:10:43 -08005039 (IS_GEN(dev_priv, 11) &&
Nabendu Maiti323301a2018-03-23 10:24:18 -07005040 (src_w > ICL_MAX_SRC_W || src_h > ICL_MAX_SRC_H ||
5041 dst_w > ICL_MAX_DST_W || dst_h > ICL_MAX_DST_H)) ||
Lucas De Marchicf819ef2018-12-12 10:10:43 -08005042 (!IS_GEN(dev_priv, 11) &&
Nabendu Maiti323301a2018-03-23 10:24:18 -07005043 (src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
5044 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H))) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005045 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07005046 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005047 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07005048 return -EINVAL;
5049 }
5050
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005051 /* mark this plane as a scaler user in crtc_state */
5052 scaler_state->scaler_users |= (1 << scaler_user);
5053 DRM_DEBUG_KMS("scaler_user index %u.%u: "
5054 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
5055 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
5056 scaler_state->scaler_users);
5057
5058 return 0;
5059}
5060
5061/**
5062 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
5063 *
5064 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005065 *
5066 * Return
5067 * 0 - scaler_usage updated successfully
5068 * error - requested scaling cannot be supported or other error condition
5069 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005070int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005071{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03005072 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02005073 bool need_scaler = false;
5074
5075 if (state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
5076 need_scaler = true;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005077
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005078 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Chandra Konduru77224cd2018-04-09 09:11:13 +05305079 &state->scaler_state.scaler_id,
5080 state->pipe_src_w, state->pipe_src_h,
5081 adjusted_mode->crtc_hdisplay,
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02005082 adjusted_mode->crtc_vdisplay, NULL, need_scaler);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005083}
5084
5085/**
5086 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
Chris Wilsonc38c1452018-02-14 13:49:22 +00005087 * @crtc_state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005088 * @plane_state: atomic plane state to update
5089 *
5090 * Return
5091 * 0 - scaler_usage updated successfully
5092 * error - requested scaling cannot be supported or other error condition
5093 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02005094static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
5095 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005096{
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02005097 struct intel_plane *intel_plane =
5098 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005099 struct drm_framebuffer *fb = plane_state->base.fb;
5100 int ret;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005101 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02005102 bool need_scaler = false;
5103
5104 /* Pre-gen11 and SDR planes always need a scaler for planar formats. */
5105 if (!icl_is_hdr_plane(intel_plane) &&
5106 fb && fb->format->format == DRM_FORMAT_NV12)
5107 need_scaler = true;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005108
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005109 ret = skl_update_scaler(crtc_state, force_detach,
5110 drm_plane_index(&intel_plane->base),
5111 &plane_state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005112 drm_rect_width(&plane_state->base.src) >> 16,
5113 drm_rect_height(&plane_state->base.src) >> 16,
5114 drm_rect_width(&plane_state->base.dst),
Chandra Konduru77224cd2018-04-09 09:11:13 +05305115 drm_rect_height(&plane_state->base.dst),
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02005116 fb ? fb->format : NULL, need_scaler);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005117
5118 if (ret || plane_state->scaler_id < 0)
5119 return ret;
5120
Chandra Kondurua1b22782015-04-07 15:28:45 -07005121 /* check colorkey */
Ville Syrjälä6ec5bd32018-02-02 22:42:31 +02005122 if (plane_state->ckey.flags) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03005123 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
5124 intel_plane->base.base.id,
5125 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07005126 return -EINVAL;
5127 }
5128
5129 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02005130 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005131 case DRM_FORMAT_RGB565:
5132 case DRM_FORMAT_XBGR8888:
5133 case DRM_FORMAT_XRGB8888:
5134 case DRM_FORMAT_ABGR8888:
5135 case DRM_FORMAT_ARGB8888:
5136 case DRM_FORMAT_XRGB2101010:
5137 case DRM_FORMAT_XBGR2101010:
5138 case DRM_FORMAT_YUYV:
5139 case DRM_FORMAT_YVYU:
5140 case DRM_FORMAT_UYVY:
5141 case DRM_FORMAT_VYUY:
Chandra Konduru77224cd2018-04-09 09:11:13 +05305142 case DRM_FORMAT_NV12:
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005143 break;
5144 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03005145 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
5146 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02005147 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005148 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07005149 }
5150
Chandra Kondurua1b22782015-04-07 15:28:45 -07005151 return 0;
5152}
5153
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005154static void skylake_scaler_disable(struct intel_crtc *crtc)
5155{
5156 int i;
5157
5158 for (i = 0; i < crtc->num_scalers; i++)
5159 skl_detach_scaler(crtc, i);
5160}
5161
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005162static void skylake_pfit_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005163{
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005164 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
5165 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5166 enum pipe pipe = crtc->pipe;
5167 const struct intel_crtc_scaler_state *scaler_state =
5168 &crtc_state->scaler_state;
Chandra Kondurua1b22782015-04-07 15:28:45 -07005169
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005170 if (crtc_state->pch_pfit.enabled) {
Ville Syrjälä0a599522018-05-21 21:56:13 +03005171 u16 uv_rgb_hphase, uv_rgb_vphase;
Ville Syrjäläe7a278a2018-10-29 20:18:20 +02005172 int pfit_w, pfit_h, hscale, vscale;
Chandra Kondurua1b22782015-04-07 15:28:45 -07005173 int id;
5174
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005175 if (WARN_ON(crtc_state->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07005176 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07005177
Ville Syrjäläe7a278a2018-10-29 20:18:20 +02005178 pfit_w = (crtc_state->pch_pfit.size >> 16) & 0xFFFF;
5179 pfit_h = crtc_state->pch_pfit.size & 0xFFFF;
5180
5181 hscale = (crtc_state->pipe_src_w << 16) / pfit_w;
5182 vscale = (crtc_state->pipe_src_h << 16) / pfit_h;
5183
5184 uv_rgb_hphase = skl_scaler_calc_phase(1, hscale, false);
5185 uv_rgb_vphase = skl_scaler_calc_phase(1, vscale, false);
Ville Syrjälä0a599522018-05-21 21:56:13 +03005186
Chandra Kondurua1b22782015-04-07 15:28:45 -07005187 id = scaler_state->scaler_id;
5188 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
5189 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
Ville Syrjälä0a599522018-05-21 21:56:13 +03005190 I915_WRITE_FW(SKL_PS_VPHASE(pipe, id),
5191 PS_Y_PHASE(0) | PS_UV_RGB_PHASE(uv_rgb_vphase));
5192 I915_WRITE_FW(SKL_PS_HPHASE(pipe, id),
5193 PS_Y_PHASE(0) | PS_UV_RGB_PHASE(uv_rgb_hphase));
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005194 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc_state->pch_pfit.pos);
5195 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc_state->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005196 }
5197}
5198
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005199static void ironlake_pfit_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnesb074cec2013-04-25 12:55:02 -07005200{
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005201 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
5202 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07005203 int pipe = crtc->pipe;
5204
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005205 if (crtc_state->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07005206 /* Force use of hard-coded filter coefficients
5207 * as some pre-programmed values are broken,
5208 * e.g. x201.
5209 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01005210 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07005211 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
5212 PF_PIPE_SEL_IVB(pipe));
5213 else
5214 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005215 I915_WRITE(PF_WIN_POS(pipe), crtc_state->pch_pfit.pos);
5216 I915_WRITE(PF_WIN_SZ(pipe), crtc_state->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08005217 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005218}
5219
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005220void hsw_enable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03005221{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005222 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03005223 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005224 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005225
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005226 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03005227 return;
5228
Maarten Lankhorst307e4492016-03-23 14:33:28 +01005229 /*
5230 * We can only enable IPS after we enable a plane and wait for a vblank
5231 * This function is called from post_plane_update, which is run after
5232 * a vblank wait.
5233 */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005234 WARN_ON(!(crtc_state->active_planes & ~BIT(PLANE_CURSOR)));
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02005235
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005236 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005237 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä61843f02017-09-12 18:34:11 +03005238 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL,
5239 IPS_ENABLE | IPS_PCODE_CONTROL));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005240 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005241 /* Quoting Art Runyan: "its not safe to expect any particular
5242 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08005243 * mailbox." Moreover, the mailbox may return a bogus state,
5244 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005245 */
5246 } else {
5247 I915_WRITE(IPS_CTL, IPS_ENABLE);
5248 /* The bit only becomes 1 in the next vblank, so this wait here
5249 * is essentially intel_wait_for_vblank. If we don't have this
5250 * and don't wait for vblanks until the end of crtc_enable, then
5251 * the HW state readout code will complain that the expected
5252 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01005253 if (intel_wait_for_register(dev_priv,
5254 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
5255 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005256 DRM_ERROR("Timed out waiting for IPS enable\n");
5257 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03005258}
5259
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005260void hsw_disable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03005261{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005262 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005263 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005264 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005265
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005266 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03005267 return;
5268
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005269 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005270 mutex_lock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005271 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005272 mutex_unlock(&dev_priv->pcu_lock);
Imre Deakacb3ef02018-09-05 13:00:05 +03005273 /*
5274 * Wait for PCODE to finish disabling IPS. The BSpec specified
5275 * 42ms timeout value leads to occasional timeouts so use 100ms
5276 * instead.
5277 */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01005278 if (intel_wait_for_register(dev_priv,
5279 IPS_CTL, IPS_ENABLE, 0,
Imre Deakacb3ef02018-09-05 13:00:05 +03005280 100))
Ben Widawsky23d0b132014-04-10 14:32:41 -07005281 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08005282 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005283 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08005284 POSTING_READ(IPS_CTL);
5285 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03005286
5287 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005288 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005289}
5290
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005291static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005292{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005293 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005294 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005295
5296 mutex_lock(&dev->struct_mutex);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005297 (void) intel_overlay_switch_off(intel_crtc->overlay);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005298 mutex_unlock(&dev->struct_mutex);
5299 }
5300
5301 /* Let userspace switch the overlay on again. In most cases userspace
5302 * has to recompute where to put it anyway.
5303 */
5304}
5305
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005306/**
5307 * intel_post_enable_primary - Perform operations after enabling primary plane
5308 * @crtc: the CRTC whose primary plane was just enabled
Chris Wilsonc38c1452018-02-14 13:49:22 +00005309 * @new_crtc_state: the enabling state
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005310 *
5311 * Performs potentially sleeping operations that must be done after the primary
5312 * plane is enabled, such as updating FBC and IPS. Note that this may be
5313 * called due to an explicit primary plane update, or due to an implicit
5314 * re-enable that is caused when a sprite plane is updated to no longer
5315 * completely hide the primary plane.
5316 */
5317static void
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005318intel_post_enable_primary(struct drm_crtc *crtc,
5319 const struct intel_crtc_state *new_crtc_state)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005320{
5321 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005322 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005323 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5324 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005325
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005326 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005327 * Gen2 reports pipe underruns whenever all planes are disabled.
5328 * So don't enable underrun reporting before at least some planes
5329 * are enabled.
5330 * FIXME: Need to fix the logic to work when we turn off all planes
5331 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02005332 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08005333 if (IS_GEN(dev_priv, 2))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005334 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5335
Ville Syrjäläaca7b682015-10-30 19:22:21 +02005336 /* Underruns don't always raise interrupts, so check manually. */
5337 intel_check_cpu_fifo_underruns(dev_priv);
5338 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005339}
5340
Ville Syrjälä2622a082016-03-09 19:07:26 +02005341/* FIXME get rid of this and use pre_plane_update */
5342static void
5343intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5344{
5345 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005346 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005347 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5348 int pipe = intel_crtc->pipe;
5349
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005350 /*
5351 * Gen2 reports pipe underruns whenever all planes are disabled.
5352 * So disable underrun reporting before all the planes get disabled.
5353 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08005354 if (IS_GEN(dev_priv, 2))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005355 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5356
5357 hsw_disable_ips(to_intel_crtc_state(crtc->state));
Ville Syrjälä2622a082016-03-09 19:07:26 +02005358
5359 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005360 * Vblank time updates from the shadow to live plane control register
5361 * are blocked if the memory self-refresh mode is active at that
5362 * moment. So to make sure the plane gets truly disabled, disable
5363 * first the self-refresh mode. The self-refresh enable bit in turn
5364 * will be checked/applied by the HW only at the next frame start
5365 * event which is after the vblank start event, so we need to have a
5366 * wait-for-vblank between disabling the plane and the pipe.
5367 */
Rodrigo Vivib2ae3182019-02-04 14:25:38 -08005368 if (HAS_GMCH(dev_priv) &&
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005369 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005370 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005371}
5372
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005373static bool hsw_pre_update_disable_ips(const struct intel_crtc_state *old_crtc_state,
5374 const struct intel_crtc_state *new_crtc_state)
5375{
5376 if (!old_crtc_state->ips_enabled)
5377 return false;
5378
5379 if (needs_modeset(&new_crtc_state->base))
5380 return true;
5381
5382 return !new_crtc_state->ips_enabled;
5383}
5384
5385static bool hsw_post_update_enable_ips(const struct intel_crtc_state *old_crtc_state,
5386 const struct intel_crtc_state *new_crtc_state)
5387{
5388 if (!new_crtc_state->ips_enabled)
5389 return false;
5390
5391 if (needs_modeset(&new_crtc_state->base))
5392 return true;
5393
5394 /*
5395 * We can't read out IPS on broadwell, assume the worst and
5396 * forcibly enable IPS on the first fastset.
5397 */
5398 if (new_crtc_state->update_pipe &&
5399 old_crtc_state->base.adjusted_mode.private_flags & I915_MODE_FLAG_INHERITED)
5400 return true;
5401
5402 return !old_crtc_state->ips_enabled;
5403}
5404
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305405static bool needs_nv12_wa(struct drm_i915_private *dev_priv,
5406 const struct intel_crtc_state *crtc_state)
5407{
5408 if (!crtc_state->nv12_planes)
5409 return false;
5410
Rodrigo Vivi1347d3c2018-10-31 09:28:45 -07005411 /* WA Display #0827: Gen9:all */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08005412 if (IS_GEN(dev_priv, 9) && !IS_GEMINILAKE(dev_priv))
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305413 return true;
5414
5415 return false;
5416}
5417
Daniel Vetter5a21b662016-05-24 17:13:53 +02005418static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5419{
5420 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +05305421 struct drm_device *dev = crtc->base.dev;
5422 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005423 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5424 struct intel_crtc_state *pipe_config =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005425 intel_atomic_get_new_crtc_state(to_intel_atomic_state(old_state),
5426 crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005427 struct drm_plane *primary = crtc->base.primary;
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005428 struct drm_plane_state *old_primary_state =
5429 drm_atomic_get_old_plane_state(old_state, primary);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005430
Chris Wilson5748b6a2016-08-04 16:32:38 +01005431 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005432
Daniel Vetter5a21b662016-05-24 17:13:53 +02005433 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005434 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005435
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005436 if (hsw_post_update_enable_ips(old_crtc_state, pipe_config))
5437 hsw_enable_ips(pipe_config);
5438
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005439 if (old_primary_state) {
5440 struct drm_plane_state *new_primary_state =
5441 drm_atomic_get_new_plane_state(old_state, primary);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005442
5443 intel_fbc_post_update(crtc);
5444
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005445 if (new_primary_state->visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005446 (needs_modeset(&pipe_config->base) ||
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005447 !old_primary_state->visible))
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005448 intel_post_enable_primary(&crtc->base, pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005449 }
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305450
5451 /* Display WA 827 */
5452 if (needs_nv12_wa(dev_priv, old_crtc_state) &&
Vidya Srinivas6deef9b2018-05-12 03:03:13 +05305453 !needs_nv12_wa(dev_priv, pipe_config)) {
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305454 skl_wa_clkgate(dev_priv, crtc->pipe, false);
Vidya Srinivas6deef9b2018-05-12 03:03:13 +05305455 }
Daniel Vetter5a21b662016-05-24 17:13:53 +02005456}
5457
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005458static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5459 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005460{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005461 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005462 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005463 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005464 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5465 struct drm_plane *primary = crtc->base.primary;
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005466 struct drm_plane_state *old_primary_state =
5467 drm_atomic_get_old_plane_state(old_state, primary);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005468 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005469 struct intel_atomic_state *old_intel_state =
5470 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005471
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005472 if (hsw_pre_update_disable_ips(old_crtc_state, pipe_config))
5473 hsw_disable_ips(old_crtc_state);
5474
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005475 if (old_primary_state) {
5476 struct intel_plane_state *new_primary_state =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005477 intel_atomic_get_new_plane_state(old_intel_state,
5478 to_intel_plane(primary));
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005479
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005480 intel_fbc_pre_update(crtc, pipe_config, new_primary_state);
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005481 /*
5482 * Gen2 reports pipe underruns whenever all planes are disabled.
5483 * So disable underrun reporting before all the planes get disabled.
5484 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08005485 if (IS_GEN(dev_priv, 2) && old_primary_state->visible &&
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005486 (modeset || !new_primary_state->base.visible))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005487 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005488 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005489
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305490 /* Display WA 827 */
5491 if (!needs_nv12_wa(dev_priv, old_crtc_state) &&
Vidya Srinivas6deef9b2018-05-12 03:03:13 +05305492 needs_nv12_wa(dev_priv, pipe_config)) {
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305493 skl_wa_clkgate(dev_priv, crtc->pipe, true);
Vidya Srinivas6deef9b2018-05-12 03:03:13 +05305494 }
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305495
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005496 /*
5497 * Vblank time updates from the shadow to live plane control register
5498 * are blocked if the memory self-refresh mode is active at that
5499 * moment. So to make sure the plane gets truly disabled, disable
5500 * first the self-refresh mode. The self-refresh enable bit in turn
5501 * will be checked/applied by the HW only at the next frame start
5502 * event which is after the vblank start event, so we need to have a
5503 * wait-for-vblank between disabling the plane and the pipe.
5504 */
Rodrigo Vivib2ae3182019-02-04 14:25:38 -08005505 if (HAS_GMCH(dev_priv) && old_crtc_state->base.active &&
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005506 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5507 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005508
Matt Ropered4a6a72016-02-23 17:20:13 -08005509 /*
5510 * IVB workaround: must disable low power watermarks for at least
5511 * one frame before enabling scaling. LP watermarks can be re-enabled
5512 * when scaling is disabled.
5513 *
5514 * WaCxSRDisabledForSpriteScaling:ivb
5515 */
Ville Syrjälä8e7a4422018-10-04 15:15:27 +03005516 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev) &&
5517 old_crtc_state->base.active)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005518 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005519
5520 /*
5521 * If we're doing a modeset, we're done. No need to do any pre-vblank
5522 * watermark programming here.
5523 */
5524 if (needs_modeset(&pipe_config->base))
5525 return;
5526
5527 /*
5528 * For platforms that support atomic watermarks, program the
5529 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5530 * will be the intermediate values that are safe for both pre- and
5531 * post- vblank; when vblank happens, the 'active' values will be set
5532 * to the final 'target' values and we'll do this again to get the
5533 * optimal watermarks. For gen9+ platforms, the values we program here
5534 * will be the final target values which will get automatically latched
5535 * at vblank time; no further programming will be necessary.
5536 *
5537 * If a platform hasn't been transitioned to atomic watermarks yet,
5538 * we'll continue to update watermarks the old way, if flags tell
5539 * us to.
5540 */
5541 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005542 dev_priv->display.initial_watermarks(old_intel_state,
5543 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005544 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005545 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005546}
5547
Ville Syrjälä0dd14be2018-11-14 23:07:20 +02005548static void intel_crtc_disable_planes(struct intel_atomic_state *state,
5549 struct intel_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005550{
Ville Syrjälä0dd14be2018-11-14 23:07:20 +02005551 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5552 const struct intel_crtc_state *new_crtc_state =
5553 intel_atomic_get_new_crtc_state(state, crtc);
5554 unsigned int update_mask = new_crtc_state->update_planes;
5555 const struct intel_plane_state *old_plane_state;
Maarten Lankhorstf59e9702018-09-20 12:27:07 +02005556 struct intel_plane *plane;
5557 unsigned fb_bits = 0;
Ville Syrjälä0dd14be2018-11-14 23:07:20 +02005558 int i;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005559
Maarten Lankhorstf59e9702018-09-20 12:27:07 +02005560 intel_crtc_dpms_overlay_disable(crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005561
Ville Syrjälä0dd14be2018-11-14 23:07:20 +02005562 for_each_old_intel_plane_in_state(state, plane, old_plane_state, i) {
5563 if (crtc->pipe != plane->pipe ||
5564 !(update_mask & BIT(plane->id)))
5565 continue;
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005566
Ville Syrjälä0dd14be2018-11-14 23:07:20 +02005567 plane->disable_plane(plane, new_crtc_state);
5568
5569 if (old_plane_state->base.visible)
Maarten Lankhorstf59e9702018-09-20 12:27:07 +02005570 fb_bits |= plane->frontbuffer_bit;
Maarten Lankhorstf59e9702018-09-20 12:27:07 +02005571 }
5572
Ville Syrjälä0dd14be2018-11-14 23:07:20 +02005573 intel_frontbuffer_flip(dev_priv, fb_bits);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005574}
5575
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005576static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005577 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005578 struct drm_atomic_state *old_state)
5579{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005580 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005581 struct drm_connector *conn;
5582 int i;
5583
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005584 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005585 struct intel_encoder *encoder =
5586 to_intel_encoder(conn_state->best_encoder);
5587
5588 if (conn_state->crtc != crtc)
5589 continue;
5590
5591 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005592 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005593 }
5594}
5595
5596static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005597 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005598 struct drm_atomic_state *old_state)
5599{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005600 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005601 struct drm_connector *conn;
5602 int i;
5603
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005604 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005605 struct intel_encoder *encoder =
5606 to_intel_encoder(conn_state->best_encoder);
5607
5608 if (conn_state->crtc != crtc)
5609 continue;
5610
5611 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005612 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005613 }
5614}
5615
5616static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005617 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005618 struct drm_atomic_state *old_state)
5619{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005620 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005621 struct drm_connector *conn;
5622 int i;
5623
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005624 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005625 struct intel_encoder *encoder =
5626 to_intel_encoder(conn_state->best_encoder);
5627
5628 if (conn_state->crtc != crtc)
5629 continue;
5630
Jani Nikulac84c6fe2018-10-16 15:41:34 +03005631 if (encoder->enable)
5632 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005633 intel_opregion_notify_encoder(encoder, true);
5634 }
5635}
5636
5637static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005638 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005639 struct drm_atomic_state *old_state)
5640{
5641 struct drm_connector_state *old_conn_state;
5642 struct drm_connector *conn;
5643 int i;
5644
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005645 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005646 struct intel_encoder *encoder =
5647 to_intel_encoder(old_conn_state->best_encoder);
5648
5649 if (old_conn_state->crtc != crtc)
5650 continue;
5651
5652 intel_opregion_notify_encoder(encoder, false);
Jani Nikulac84c6fe2018-10-16 15:41:34 +03005653 if (encoder->disable)
5654 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005655 }
5656}
5657
5658static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005659 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005660 struct drm_atomic_state *old_state)
5661{
5662 struct drm_connector_state *old_conn_state;
5663 struct drm_connector *conn;
5664 int i;
5665
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005666 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005667 struct intel_encoder *encoder =
5668 to_intel_encoder(old_conn_state->best_encoder);
5669
5670 if (old_conn_state->crtc != crtc)
5671 continue;
5672
5673 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005674 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005675 }
5676}
5677
5678static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005679 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005680 struct drm_atomic_state *old_state)
5681{
5682 struct drm_connector_state *old_conn_state;
5683 struct drm_connector *conn;
5684 int i;
5685
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005686 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005687 struct intel_encoder *encoder =
5688 to_intel_encoder(old_conn_state->best_encoder);
5689
5690 if (old_conn_state->crtc != crtc)
5691 continue;
5692
5693 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005694 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005695 }
5696}
5697
Hans de Goede608ed4a2018-12-20 14:21:18 +01005698static void intel_encoders_update_pipe(struct drm_crtc *crtc,
5699 struct intel_crtc_state *crtc_state,
5700 struct drm_atomic_state *old_state)
5701{
5702 struct drm_connector_state *conn_state;
5703 struct drm_connector *conn;
5704 int i;
5705
5706 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
5707 struct intel_encoder *encoder =
5708 to_intel_encoder(conn_state->best_encoder);
5709
5710 if (conn_state->crtc != crtc)
5711 continue;
5712
5713 if (encoder->update_pipe)
5714 encoder->update_pipe(encoder, crtc_state, conn_state);
5715 }
5716}
5717
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005718static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5719 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005720{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005721 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005722 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005723 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005724 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5725 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005726 struct intel_atomic_state *old_intel_state =
5727 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005728
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005729 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005730 return;
5731
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005732 /*
5733 * Sometimes spurious CPU pipe underruns happen during FDI
5734 * training, at least with VGA+HDMI cloning. Suppress them.
5735 *
5736 * On ILK we get an occasional spurious CPU pipe underruns
5737 * between eDP port A enable and vdd enable. Also PCH port
5738 * enable seems to result in the occasional CPU pipe underrun.
5739 *
5740 * Spurious PCH underruns also occur during PCH enabling.
5741 */
Ville Syrjälä2b5b6312018-05-24 22:04:06 +03005742 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5743 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005744
Maarten Lankhorst65c307f2018-10-05 11:52:44 +02005745 if (pipe_config->has_pch_encoder)
5746 intel_prepare_shared_dpll(pipe_config);
Daniel Vetterb14b1052014-04-24 23:55:13 +02005747
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005748 if (intel_crtc_has_dp_encoder(pipe_config))
Maarten Lankhorst4c354752018-10-11 12:04:49 +02005749 intel_dp_set_m_n(pipe_config, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005750
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02005751 intel_set_pipe_timings(pipe_config);
5752 intel_set_pipe_src_size(pipe_config);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005753
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005754 if (pipe_config->has_pch_encoder) {
Maarten Lankhorst4c354752018-10-11 12:04:49 +02005755 intel_cpu_transcoder_set_m_n(pipe_config,
5756 &pipe_config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005757 }
5758
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02005759 ironlake_set_pipeconf(pipe_config);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005760
Jesse Barnesf67a5592011-01-05 10:31:48 -08005761 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005762
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005763 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005764
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005765 if (pipe_config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005766 /* Note: FDI PLL enabling _must_ be done before we enable the
5767 * cpu pipes, hence this is separate from all the other fdi/pch
5768 * enabling. */
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02005769 ironlake_fdi_pll_enable(pipe_config);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005770 } else {
5771 assert_fdi_tx_disabled(dev_priv, pipe);
5772 assert_fdi_rx_disabled(dev_priv, pipe);
5773 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005774
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005775 ironlake_pfit_enable(pipe_config);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005776
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005777 /*
5778 * On ILK+ LUT must be loaded before the pipe is running but with
5779 * clocks enabled
5780 */
Matt Roper302da0c2018-12-10 13:54:15 -08005781 intel_color_load_luts(pipe_config);
Ville Syrjälä4d8ed542019-02-05 18:08:40 +02005782 intel_color_commit(pipe_config);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005783
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005784 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005785 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Ville Syrjälä4972f702017-11-29 17:37:32 +02005786 intel_enable_pipe(pipe_config);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005787
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005788 if (pipe_config->has_pch_encoder)
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03005789 ironlake_pch_enable(old_intel_state, pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005790
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005791 assert_vblank_disabled(crtc);
Ville Syrjälä32db0b62018-11-27 22:05:50 +02005792 intel_crtc_vblank_on(pipe_config);
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005793
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005794 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005795
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005796 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005797 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005798
Ville Syrjäläea80a662018-05-24 22:04:05 +03005799 /*
5800 * Must wait for vblank to avoid spurious PCH FIFO underruns.
5801 * And a second vblank wait is needed at least on ILK with
5802 * some interlaced HDMI modes. Let's do the double wait always
5803 * in case there are more corner cases we don't know about.
5804 */
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005805 if (pipe_config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005806 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläea80a662018-05-24 22:04:05 +03005807 intel_wait_for_vblank(dev_priv, pipe);
5808 }
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005809 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005810 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005811}
5812
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005813/* IPS only exists on ULT machines and is tied to pipe A. */
5814static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5815{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005816 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005817}
5818
Imre Deaked69cd42017-10-02 10:55:57 +03005819static void glk_pipe_scaler_clock_gating_wa(struct drm_i915_private *dev_priv,
5820 enum pipe pipe, bool apply)
5821{
5822 u32 val = I915_READ(CLKGATE_DIS_PSL(pipe));
5823 u32 mask = DPF_GATING_DIS | DPF_RAM_GATING_DIS | DPFR_GATING_DIS;
5824
5825 if (apply)
5826 val |= mask;
5827 else
5828 val &= ~mask;
5829
5830 I915_WRITE(CLKGATE_DIS_PSL(pipe), val);
5831}
5832
Mahesh Kumarc3cc39c2018-02-05 15:21:31 -02005833static void icl_pipe_mbus_enable(struct intel_crtc *crtc)
5834{
5835 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5836 enum pipe pipe = crtc->pipe;
Jani Nikulaba3f4d02019-01-18 14:01:23 +02005837 u32 val;
Mahesh Kumarc3cc39c2018-02-05 15:21:31 -02005838
Rodrigo Vivi443d5e32018-10-04 08:18:14 -07005839 val = MBUS_DBOX_A_CREDIT(2);
5840 val |= MBUS_DBOX_BW_CREDIT(1);
5841 val |= MBUS_DBOX_B_CREDIT(8);
Mahesh Kumarc3cc39c2018-02-05 15:21:31 -02005842
5843 I915_WRITE(PIPE_MBUS_DBOX_CTL(pipe), val);
5844}
5845
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005846static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5847 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005848{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005849 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005850 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005851 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005852 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005853 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005854 struct intel_atomic_state *old_intel_state =
5855 to_intel_atomic_state(old_state);
Imre Deaked69cd42017-10-02 10:55:57 +03005856 bool psl_clkgate_wa;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005857
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005858 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005859 return;
5860
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005861 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005862
Maarten Lankhorst65c307f2018-10-05 11:52:44 +02005863 if (pipe_config->shared_dpll)
5864 intel_enable_shared_dpll(pipe_config);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005865
Paulo Zanonic8af5272018-05-02 14:58:51 -07005866 intel_encoders_pre_enable(crtc, pipe_config, old_state);
5867
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005868 if (intel_crtc_has_dp_encoder(pipe_config))
Maarten Lankhorst4c354752018-10-11 12:04:49 +02005869 intel_dp_set_m_n(pipe_config, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005870
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005871 if (!transcoder_is_dsi(cpu_transcoder))
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02005872 intel_set_pipe_timings(pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005873
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02005874 intel_set_pipe_src_size(pipe_config);
Daniel Vetter229fca92014-04-24 23:55:09 +02005875
Jani Nikula4d1de972016-03-18 17:05:42 +02005876 if (cpu_transcoder != TRANSCODER_EDP &&
5877 !transcoder_is_dsi(cpu_transcoder)) {
5878 I915_WRITE(PIPE_MULT(cpu_transcoder),
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005879 pipe_config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005880 }
5881
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005882 if (pipe_config->has_pch_encoder) {
Maarten Lankhorst4c354752018-10-11 12:04:49 +02005883 intel_cpu_transcoder_set_m_n(pipe_config,
5884 &pipe_config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005885 }
5886
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005887 if (!transcoder_is_dsi(cpu_transcoder))
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02005888 haswell_set_pipeconf(pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005889
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02005890 haswell_set_pipemisc(pipe_config);
Daniel Vetter229fca92014-04-24 23:55:09 +02005891
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005892 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005893
Imre Deaked69cd42017-10-02 10:55:57 +03005894 /* Display WA #1180: WaDisableScalarClockGating: glk, cnl */
5895 psl_clkgate_wa = (IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) &&
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005896 pipe_config->pch_pfit.enabled;
Imre Deaked69cd42017-10-02 10:55:57 +03005897 if (psl_clkgate_wa)
5898 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, true);
5899
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005900 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005901 skylake_pfit_enable(pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005902 else
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005903 ironlake_pfit_enable(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005904
5905 /*
5906 * On ILK+ LUT must be loaded before the pipe is running but with
5907 * clocks enabled
5908 */
Matt Roper302da0c2018-12-10 13:54:15 -08005909 intel_color_load_luts(pipe_config);
Ville Syrjälä4d8ed542019-02-05 18:08:40 +02005910 intel_color_commit(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005911
Ville Syrjäläd1622112019-02-04 22:21:39 +02005912 if (INTEL_GEN(dev_priv) >= 11)
5913 icl_set_pipe_chicken(intel_crtc);
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05305914
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005915 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005916 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005917 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005918
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005919 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005920 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005921
Mahesh Kumarc3cc39c2018-02-05 15:21:31 -02005922 if (INTEL_GEN(dev_priv) >= 11)
5923 icl_pipe_mbus_enable(intel_crtc);
5924
Jani Nikula4d1de972016-03-18 17:05:42 +02005925 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005926 if (!transcoder_is_dsi(cpu_transcoder))
Ville Syrjälä4972f702017-11-29 17:37:32 +02005927 intel_enable_pipe(pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005928
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005929 if (pipe_config->has_pch_encoder)
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03005930 lpt_pch_enable(old_intel_state, pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005931
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005932 if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005933 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005934
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005935 assert_vblank_disabled(crtc);
Ville Syrjälä32db0b62018-11-27 22:05:50 +02005936 intel_crtc_vblank_on(pipe_config);
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005937
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005938 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005939
Imre Deaked69cd42017-10-02 10:55:57 +03005940 if (psl_clkgate_wa) {
5941 intel_wait_for_vblank(dev_priv, pipe);
5942 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, false);
5943 }
5944
Paulo Zanonie4916942013-09-20 16:21:19 -03005945 /* If we change the relative order between pipe/planes enabling, we need
5946 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005947 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005948 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005949 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5950 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005951 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005952}
5953
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005954static void ironlake_pfit_disable(const struct intel_crtc_state *old_crtc_state)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005955{
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005956 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5957 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5958 enum pipe pipe = crtc->pipe;
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005959
5960 /* To avoid upsetting the power well on haswell only disable the pfit if
5961 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005962 if (old_crtc_state->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005963 I915_WRITE(PF_CTL(pipe), 0);
5964 I915_WRITE(PF_WIN_POS(pipe), 0);
5965 I915_WRITE(PF_WIN_SZ(pipe), 0);
5966 }
5967}
5968
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005969static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5970 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005971{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005972 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005973 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005974 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005975 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5976 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005977
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005978 /*
5979 * Sometimes spurious CPU pipe underruns happen when the
5980 * pipe is already disabled, but FDI RX/TX is still enabled.
5981 * Happens at least with VGA+HDMI cloning. Suppress them.
5982 */
Ville Syrjälä2b5b6312018-05-24 22:04:06 +03005983 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5984 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005985
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005986 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005987
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005988 drm_crtc_vblank_off(crtc);
5989 assert_vblank_disabled(crtc);
5990
Ville Syrjälä4972f702017-11-29 17:37:32 +02005991 intel_disable_pipe(old_crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005992
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005993 ironlake_pfit_disable(old_crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005994
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005995 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005996 ironlake_fdi_disable(crtc);
5997
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005998 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005999
Maarten Lankhorst6f405632018-10-04 11:46:04 +02006000 if (old_crtc_state->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02006001 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07006002
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01006003 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006004 i915_reg_t reg;
6005 u32 temp;
6006
Daniel Vetterd925c592013-06-05 13:34:04 +02006007 /* disable TRANS_DP_CTL */
6008 reg = TRANS_DP_CTL(pipe);
6009 temp = I915_READ(reg);
6010 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
6011 TRANS_DP_PORT_SEL_MASK);
6012 temp |= TRANS_DP_PORT_SEL_NONE;
6013 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07006014
Daniel Vetterd925c592013-06-05 13:34:04 +02006015 /* disable DPLL_SEL */
6016 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02006017 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02006018 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006019 }
Daniel Vetterd925c592013-06-05 13:34:04 +02006020
Daniel Vetterd925c592013-06-05 13:34:04 +02006021 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07006022 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02006023
Ville Syrjäläb2c05932016-04-01 21:53:17 +03006024 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02006025 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07006026}
6027
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006028static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
6029 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02006030{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006031 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006032 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02006033 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Imre Deak24a28172018-06-13 20:07:06 +03006034 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02006035
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006036 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02006037
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006038 drm_crtc_vblank_off(crtc);
6039 assert_vblank_disabled(crtc);
6040
Jani Nikula4d1de972016-03-18 17:05:42 +02006041 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006042 if (!transcoder_is_dsi(cpu_transcoder))
Ville Syrjälä4972f702017-11-29 17:37:32 +02006043 intel_disable_pipe(old_crtc_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02006044
Imre Deak24a28172018-06-13 20:07:06 +03006045 if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST))
6046 intel_ddi_set_vc_payload_alloc(old_crtc_state, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03006047
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006048 if (!transcoder_is_dsi(cpu_transcoder))
Clint Taylor90c3e212018-07-10 13:02:05 -07006049 intel_ddi_disable_transcoder_func(old_crtc_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02006050
Manasi Navarea6006222018-11-28 12:26:23 -08006051 intel_dsc_disable(old_crtc_state);
6052
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006053 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02006054 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08006055 else
Maarten Lankhorstb2562712018-10-04 11:45:53 +02006056 ironlake_pfit_disable(old_crtc_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02006057
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006058 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Paulo Zanonic27e9172018-04-27 16:14:36 -07006059
Imre Deakbdaa29b2018-11-01 16:04:24 +02006060 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02006061}
6062
Maarten Lankhorstb2562712018-10-04 11:45:53 +02006063static void i9xx_pfit_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes2dd24552013-04-25 12:55:01 -07006064{
Maarten Lankhorstb2562712018-10-04 11:45:53 +02006065 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
6066 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnes2dd24552013-04-25 12:55:01 -07006067
Maarten Lankhorstb2562712018-10-04 11:45:53 +02006068 if (!crtc_state->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07006069 return;
6070
Daniel Vetterc0b03412013-05-28 12:05:54 +02006071 /*
6072 * The panel fitter should only be adjusted whilst the pipe is disabled,
6073 * according to register description and PRM.
6074 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07006075 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
6076 assert_pipe_disabled(dev_priv, crtc->pipe);
6077
Maarten Lankhorstb2562712018-10-04 11:45:53 +02006078 I915_WRITE(PFIT_PGM_RATIOS, crtc_state->gmch_pfit.pgm_ratios);
6079 I915_WRITE(PFIT_CONTROL, crtc_state->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02006080
6081 /* Border color in case we don't scale up to the full screen. Black by
6082 * default, change to something else for debugging. */
6083 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07006084}
6085
Mahesh Kumar176597a2018-10-04 14:20:43 +05306086bool intel_port_is_combophy(struct drm_i915_private *dev_priv, enum port port)
6087{
6088 if (port == PORT_NONE)
6089 return false;
6090
6091 if (IS_ICELAKE(dev_priv))
6092 return port <= PORT_B;
6093
6094 return false;
6095}
6096
Paulo Zanoniac213c12018-05-21 17:25:37 -07006097bool intel_port_is_tc(struct drm_i915_private *dev_priv, enum port port)
6098{
6099 if (IS_ICELAKE(dev_priv))
6100 return port >= PORT_C && port <= PORT_F;
6101
6102 return false;
6103}
6104
6105enum tc_port intel_port_to_tc(struct drm_i915_private *dev_priv, enum port port)
6106{
6107 if (!intel_port_is_tc(dev_priv, port))
6108 return PORT_TC_NONE;
6109
6110 return port - PORT_C;
6111}
6112
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02006113enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10006114{
6115 switch (port) {
6116 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01006117 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10006118 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01006119 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10006120 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01006121 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10006122 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01006123 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08006124 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01006125 return POWER_DOMAIN_PORT_DDI_E_LANES;
Rodrigo Vivi9787e832018-01-29 15:22:22 -08006126 case PORT_F:
6127 return POWER_DOMAIN_PORT_DDI_F_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10006128 default:
Imre Deakb9fec162015-11-18 15:57:25 +02006129 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10006130 return POWER_DOMAIN_PORT_OTHER;
6131 }
6132}
6133
Imre Deak337837a2018-11-01 16:04:23 +02006134enum intel_display_power_domain
6135intel_aux_power_domain(struct intel_digital_port *dig_port)
6136{
6137 switch (dig_port->aux_ch) {
6138 case AUX_CH_A:
6139 return POWER_DOMAIN_AUX_A;
6140 case AUX_CH_B:
6141 return POWER_DOMAIN_AUX_B;
6142 case AUX_CH_C:
6143 return POWER_DOMAIN_AUX_C;
6144 case AUX_CH_D:
6145 return POWER_DOMAIN_AUX_D;
6146 case AUX_CH_E:
6147 return POWER_DOMAIN_AUX_E;
6148 case AUX_CH_F:
6149 return POWER_DOMAIN_AUX_F;
6150 default:
6151 MISSING_CASE(dig_port->aux_ch);
6152 return POWER_DOMAIN_AUX_A;
6153 }
6154}
6155
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02006156static u64 get_crtc_power_domains(struct drm_crtc *crtc,
6157 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02006158{
6159 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01006160 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01006161 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02006162 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6163 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02006164 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01006165 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02006166
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01006167 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006168 return 0;
6169
Imre Deak17bd6e62018-01-09 14:20:40 +02006170 mask = BIT_ULL(POWER_DOMAIN_PIPE(pipe));
6171 mask |= BIT_ULL(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01006172 if (crtc_state->pch_pfit.enabled ||
6173 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02006174 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02006175
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01006176 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
6177 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
6178
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02006179 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01006180 }
Imre Deak319be8a2014-03-04 19:22:57 +02006181
Maarten Lankhorst37255d82016-12-15 15:29:43 +01006182 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
Imre Deak17bd6e62018-01-09 14:20:40 +02006183 mask |= BIT_ULL(POWER_DOMAIN_AUDIO);
Maarten Lankhorst37255d82016-12-15 15:29:43 +01006184
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01006185 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02006186 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01006187
Imre Deak77d22dc2014-03-05 16:20:52 +02006188 return mask;
6189}
6190
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02006191static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01006192modeset_get_crtc_power_domains(struct drm_crtc *crtc,
6193 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006194{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006195 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6197 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02006198 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006199
6200 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01006201 intel_crtc->enabled_power_domains = new_domains =
6202 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006203
Daniel Vetter5a21b662016-05-24 17:13:53 +02006204 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006205
6206 for_each_power_domain(domain, domains)
6207 intel_display_power_get(dev_priv, domain);
6208
Daniel Vetter5a21b662016-05-24 17:13:53 +02006209 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006210}
6211
6212static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02006213 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006214{
6215 enum intel_display_power_domain domain;
6216
6217 for_each_power_domain(domain, domains)
Chris Wilson0e6e0be2019-01-14 14:21:24 +00006218 intel_display_power_put_unchecked(dev_priv, domain);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006219}
6220
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006221static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
6222 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006223{
Ville Syrjäläff32c542017-03-02 19:14:57 +02006224 struct intel_atomic_state *old_intel_state =
6225 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006226 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006227 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006228 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006229 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006230 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006231
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006232 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006233 return;
6234
Maarten Lankhorst6f405632018-10-04 11:46:04 +02006235 if (intel_crtc_has_dp_encoder(pipe_config))
Maarten Lankhorst4c354752018-10-11 12:04:49 +02006236 intel_dp_set_m_n(pipe_config, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006237
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02006238 intel_set_pipe_timings(pipe_config);
6239 intel_set_pipe_src_size(pipe_config);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006240
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006241 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006242 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6243 I915_WRITE(CHV_CANVAS(pipe), 0);
6244 }
6245
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02006246 i9xx_set_pipeconf(pipe_config);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006247
Jesse Barnes89b667f2013-04-18 14:51:36 -07006248 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006249
Daniel Vettera72e4c92014-09-30 10:56:47 +02006250 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006251
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006252 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006253
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006254 if (IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02006255 chv_prepare_pll(intel_crtc, pipe_config);
6256 chv_enable_pll(intel_crtc, pipe_config);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006257 } else {
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02006258 vlv_prepare_pll(intel_crtc, pipe_config);
6259 vlv_enable_pll(intel_crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006260 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006261
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006262 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006263
Maarten Lankhorstb2562712018-10-04 11:45:53 +02006264 i9xx_pfit_enable(pipe_config);
Jesse Barnes2dd24552013-04-25 12:55:01 -07006265
Matt Roper302da0c2018-12-10 13:54:15 -08006266 intel_color_load_luts(pipe_config);
Ville Syrjälä4d8ed542019-02-05 18:08:40 +02006267 intel_color_commit(pipe_config);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006268
Ville Syrjäläff32c542017-03-02 19:14:57 +02006269 dev_priv->display.initial_watermarks(old_intel_state,
6270 pipe_config);
Ville Syrjälä4972f702017-11-29 17:37:32 +02006271 intel_enable_pipe(pipe_config);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006272
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006273 assert_vblank_disabled(crtc);
Ville Syrjälä32db0b62018-11-27 22:05:50 +02006274 intel_crtc_vblank_on(pipe_config);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006275
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006276 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006277}
6278
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02006279static void i9xx_set_pll_dividers(const struct intel_crtc_state *crtc_state)
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006280{
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02006281 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
6282 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006283
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02006284 I915_WRITE(FP0(crtc->pipe), crtc_state->dpll_hw_state.fp0);
6285 I915_WRITE(FP1(crtc->pipe), crtc_state->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006286}
6287
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006288static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
6289 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006290{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006291 struct intel_atomic_state *old_intel_state =
6292 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006293 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006294 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006295 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006296 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006297 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006298
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006299 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006300 return;
6301
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02006302 i9xx_set_pll_dividers(pipe_config);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006303
Maarten Lankhorst6f405632018-10-04 11:46:04 +02006304 if (intel_crtc_has_dp_encoder(pipe_config))
Maarten Lankhorst4c354752018-10-11 12:04:49 +02006305 intel_dp_set_m_n(pipe_config, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006306
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02006307 intel_set_pipe_timings(pipe_config);
6308 intel_set_pipe_src_size(pipe_config);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006309
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02006310 i9xx_set_pipeconf(pipe_config);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006311
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006312 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006313
Lucas De Marchicf819ef2018-12-12 10:10:43 -08006314 if (!IS_GEN(dev_priv, 2))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006315 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006316
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006317 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006318
Ville Syrjälä939994d2017-09-13 17:08:56 +03006319 i9xx_enable_pll(intel_crtc, pipe_config);
Daniel Vetterf6736a12013-06-05 13:34:30 +02006320
Maarten Lankhorstb2562712018-10-04 11:45:53 +02006321 i9xx_pfit_enable(pipe_config);
Jesse Barnes2dd24552013-04-25 12:55:01 -07006322
Matt Roper302da0c2018-12-10 13:54:15 -08006323 intel_color_load_luts(pipe_config);
Ville Syrjälä4d8ed542019-02-05 18:08:40 +02006324 intel_color_commit(pipe_config);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006325
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006326 if (dev_priv->display.initial_watermarks != NULL)
6327 dev_priv->display.initial_watermarks(old_intel_state,
Maarten Lankhorst6f405632018-10-04 11:46:04 +02006328 pipe_config);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006329 else
6330 intel_update_watermarks(intel_crtc);
Ville Syrjälä4972f702017-11-29 17:37:32 +02006331 intel_enable_pipe(pipe_config);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006332
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006333 assert_vblank_disabled(crtc);
Ville Syrjälä32db0b62018-11-27 22:05:50 +02006334 intel_crtc_vblank_on(pipe_config);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006335
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006336 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006337}
6338
Maarten Lankhorstb2562712018-10-04 11:45:53 +02006339static void i9xx_pfit_disable(const struct intel_crtc_state *old_crtc_state)
Daniel Vetter87476d62013-04-11 16:29:06 +02006340{
Maarten Lankhorstb2562712018-10-04 11:45:53 +02006341 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
6342 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02006343
Maarten Lankhorstb2562712018-10-04 11:45:53 +02006344 if (!old_crtc_state->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006345 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006346
6347 assert_pipe_disabled(dev_priv, crtc->pipe);
6348
Chris Wilson43031782018-09-13 14:16:26 +01006349 DRM_DEBUG_KMS("disabling pfit, current: 0x%08x\n",
6350 I915_READ(PFIT_CONTROL));
Daniel Vetter328d8e82013-05-08 10:36:31 +02006351 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006352}
6353
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006354static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6355 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006356{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006357 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006358 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006359 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006360 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6361 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006362
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006363 /*
6364 * On gen2 planes are double buffered but the pipe isn't, so we must
6365 * wait for planes to fully turn off before disabling the pipe.
6366 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08006367 if (IS_GEN(dev_priv, 2))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02006368 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006369
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006370 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006371
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006372 drm_crtc_vblank_off(crtc);
6373 assert_vblank_disabled(crtc);
6374
Ville Syrjälä4972f702017-11-29 17:37:32 +02006375 intel_disable_pipe(old_crtc_state);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006376
Maarten Lankhorstb2562712018-10-04 11:45:53 +02006377 i9xx_pfit_disable(old_crtc_state);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006378
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006379 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006380
Maarten Lankhorst6f405632018-10-04 11:46:04 +02006381 if (!intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006382 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006383 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006384 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006385 vlv_disable_pll(dev_priv, pipe);
6386 else
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02006387 i9xx_disable_pll(old_crtc_state);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006388 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006389
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006390 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006391
Lucas De Marchicf819ef2018-12-12 10:10:43 -08006392 if (!IS_GEN(dev_priv, 2))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006393 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02006394
6395 if (!dev_priv->display.initial_watermarks)
6396 intel_update_watermarks(intel_crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03006397
6398 /* clock the pipe down to 640x480@60 to potentially save power */
6399 if (IS_I830(dev_priv))
6400 i830_enable_pipe(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006401}
6402
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03006403static void intel_crtc_disable_noatomic(struct drm_crtc *crtc,
6404 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006405{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006406 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006408 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006409 enum intel_display_power_domain domain;
Ville Syrjäläb1e01592017-11-17 21:19:09 +02006410 struct intel_plane *plane;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02006411 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006412 struct drm_atomic_state *state;
6413 struct intel_crtc_state *crtc_state;
6414 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006415
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006416 if (!intel_crtc->active)
6417 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006418
Ville Syrjäläb1e01592017-11-17 21:19:09 +02006419 for_each_intel_plane_on_crtc(&dev_priv->drm, intel_crtc, plane) {
6420 const struct intel_plane_state *plane_state =
6421 to_intel_plane_state(plane->base.state);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006422
Ville Syrjäläb1e01592017-11-17 21:19:09 +02006423 if (plane_state->base.visible)
6424 intel_plane_disable_noatomic(intel_crtc, plane);
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006425 }
6426
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006427 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02006428 if (!state) {
6429 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
6430 crtc->base.id, crtc->name);
6431 return;
6432 }
6433
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03006434 state->acquire_ctx = ctx;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006435
6436 /* Everything's already locked, -EDEADLK can't happen. */
6437 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6438 ret = drm_atomic_add_affected_connectors(state, crtc);
6439
6440 WARN_ON(IS_ERR(crtc_state) || ret);
6441
6442 dev_priv->display.crtc_disable(crtc_state, state);
6443
Chris Wilson08536952016-10-14 13:18:18 +01006444 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006445
Ville Syrjälä78108b72016-05-27 20:59:19 +03006446 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6447 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006448
6449 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6450 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006451 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006452 crtc->enabled = false;
6453 crtc->state->connector_mask = 0;
6454 crtc->state->encoder_mask = 0;
6455
6456 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6457 encoder->base.crtc = NULL;
6458
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006459 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02006460 intel_update_watermarks(intel_crtc);
Maarten Lankhorst65c307f2018-10-05 11:52:44 +02006461 intel_disable_shared_dpll(to_intel_crtc_state(crtc->state));
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006462
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006463 domains = intel_crtc->enabled_power_domains;
6464 for_each_power_domain(domain, domains)
Chris Wilson0e6e0be2019-01-14 14:21:24 +00006465 intel_display_power_put_unchecked(dev_priv, domain);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006466 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006467
6468 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
Ville Syrjäläd305e062017-08-30 21:57:03 +03006469 dev_priv->min_cdclk[intel_crtc->pipe] = 0;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03006470 dev_priv->min_voltage_level[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006471}
6472
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006473/*
6474 * turn all crtc's off, but do not adjust state
6475 * This has to be paired with a call to intel_modeset_setup_hw_state.
6476 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006477int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006478{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006479 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006480 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006481 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006482
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006483 state = drm_atomic_helper_suspend(dev);
6484 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006485 if (ret)
6486 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006487 else
6488 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006489 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006490}
6491
Chris Wilsonea5b2132010-08-04 13:50:23 +01006492void intel_encoder_destroy(struct drm_encoder *encoder)
6493{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006494 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006495
Chris Wilsonea5b2132010-08-04 13:50:23 +01006496 drm_encoder_cleanup(encoder);
6497 kfree(intel_encoder);
6498}
6499
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006500/* Cross check the actual hw state with our own modeset state tracking (and it's
6501 * internal consistency). */
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006502static void intel_connector_verify_state(struct drm_crtc_state *crtc_state,
6503 struct drm_connector_state *conn_state)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006504{
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006505 struct intel_connector *connector = to_intel_connector(conn_state->connector);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006506
6507 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6508 connector->base.base.id,
6509 connector->base.name);
6510
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006511 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006512 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006513
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006514 I915_STATE_WARN(!crtc_state,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006515 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006516
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006517 if (!crtc_state)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006518 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006519
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006520 I915_STATE_WARN(!crtc_state->active,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006521 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006522
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006523 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006524 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006525
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006526 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006527 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006528
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006529 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006530 "attached encoder crtc differs from connector crtc\n");
6531 } else {
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006532 I915_STATE_WARN(crtc_state && crtc_state->active,
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006533 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006534 I915_STATE_WARN(!crtc_state && conn_state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006535 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006536 }
6537}
6538
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006539static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006540{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006541 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6542 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006543
6544 return 0;
6545}
6546
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006547static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006548 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006549{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006550 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006551 struct drm_atomic_state *state = pipe_config->base.state;
6552 struct intel_crtc *other_crtc;
6553 struct intel_crtc_state *other_crtc_state;
6554
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006555 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6556 pipe_name(pipe), pipe_config->fdi_lanes);
6557 if (pipe_config->fdi_lanes > 4) {
6558 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6559 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006560 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006561 }
6562
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006563 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006564 if (pipe_config->fdi_lanes > 2) {
6565 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6566 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006567 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006568 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006569 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006570 }
6571 }
6572
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006573 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006574 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006575
6576 /* Ivybridge 3 pipe is really complicated */
6577 switch (pipe) {
6578 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006579 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006580 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006581 if (pipe_config->fdi_lanes <= 2)
6582 return 0;
6583
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006584 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006585 other_crtc_state =
6586 intel_atomic_get_crtc_state(state, other_crtc);
6587 if (IS_ERR(other_crtc_state))
6588 return PTR_ERR(other_crtc_state);
6589
6590 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006591 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6592 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006593 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006594 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006595 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006596 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006597 if (pipe_config->fdi_lanes > 2) {
6598 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6599 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006600 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006601 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006602
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006603 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006604 other_crtc_state =
6605 intel_atomic_get_crtc_state(state, other_crtc);
6606 if (IS_ERR(other_crtc_state))
6607 return PTR_ERR(other_crtc_state);
6608
6609 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006610 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006611 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006612 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006613 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006614 default:
6615 BUG();
6616 }
6617}
6618
Daniel Vettere29c22c2013-02-21 00:00:16 +01006619#define RETRY 1
6620static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006621 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006622{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006623 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006624 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006625 int lane, link_bw, fdi_dotclock, ret;
6626 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006627
Daniel Vettere29c22c2013-02-21 00:00:16 +01006628retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006629 /* FDI is a binary signal running at ~2.7GHz, encoding
6630 * each output octet as 10 bits. The actual frequency
6631 * is stored as a divider into a 100MHz clock, and the
6632 * mode pixel clock is stored in units of 1KHz.
6633 * Hence the bw of each lane in terms of the mode signal
6634 * is:
6635 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006636 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006637
Damien Lespiau241bfc32013-09-25 16:45:37 +01006638 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006639
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006640 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006641 pipe_config->pipe_bpp);
6642
6643 pipe_config->fdi_lanes = lane;
6644
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006645 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006646 link_bw, &pipe_config->fdi_m_n, false);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006647
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006648 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ville Syrjälä8e2b4df2018-11-07 23:35:20 +02006649 if (ret == -EDEADLK)
6650 return ret;
6651
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006652 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006653 pipe_config->pipe_bpp -= 2*3;
6654 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6655 pipe_config->pipe_bpp);
6656 needs_recompute = true;
6657 pipe_config->bw_constrained = true;
6658
6659 goto retry;
6660 }
6661
6662 if (needs_recompute)
6663 return RETRY;
6664
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006665 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006666}
6667
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006668bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state)
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006669{
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006670 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
6671 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6672
6673 /* IPS only exists on ULT machines and is tied to pipe A. */
6674 if (!hsw_crtc_supports_ips(crtc))
Ville Syrjälä6e644622017-08-17 17:55:09 +03006675 return false;
6676
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006677 if (!i915_modparams.enable_ips)
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006678 return false;
6679
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006680 if (crtc_state->pipe_bpp > 24)
6681 return false;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006682
6683 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006684 * We compare against max which means we must take
6685 * the increased cdclk requirement into account when
6686 * calculating the new cdclk.
6687 *
6688 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006689 */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006690 if (IS_BROADWELL(dev_priv) &&
6691 crtc_state->pixel_rate > dev_priv->max_cdclk_freq * 95 / 100)
6692 return false;
6693
6694 return true;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006695}
6696
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006697static bool hsw_compute_ips_config(struct intel_crtc_state *crtc_state)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006698{
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006699 struct drm_i915_private *dev_priv =
6700 to_i915(crtc_state->base.crtc->dev);
6701 struct intel_atomic_state *intel_state =
6702 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006703
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006704 if (!hsw_crtc_state_ips_capable(crtc_state))
6705 return false;
6706
6707 if (crtc_state->ips_force_disable)
6708 return false;
6709
Maarten Lankhorstadbe5c52017-11-22 19:39:06 +01006710 /* IPS should be fine as long as at least one plane is enabled. */
6711 if (!(crtc_state->active_planes & ~BIT(PLANE_CURSOR)))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006712 return false;
6713
6714 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
6715 if (IS_BROADWELL(dev_priv) &&
6716 crtc_state->pixel_rate > intel_state->cdclk.logical.cdclk * 95 / 100)
6717 return false;
6718
6719 return true;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006720}
6721
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006722static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6723{
6724 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6725
6726 /* GDG double wide on either pipe, otherwise pipe A only */
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00006727 return INTEL_GEN(dev_priv) < 4 &&
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006728 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6729}
6730
Jani Nikulaba3f4d02019-01-18 14:01:23 +02006731static u32 ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
Ville Syrjäläceb99322017-01-20 20:22:05 +02006732{
Jani Nikulaba3f4d02019-01-18 14:01:23 +02006733 u32 pixel_rate;
Ville Syrjäläceb99322017-01-20 20:22:05 +02006734
6735 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6736
6737 /*
6738 * We only use IF-ID interlacing. If we ever use
6739 * PF-ID we'll need to adjust the pixel_rate here.
6740 */
6741
6742 if (pipe_config->pch_pfit.enabled) {
Jani Nikulaba3f4d02019-01-18 14:01:23 +02006743 u64 pipe_w, pipe_h, pfit_w, pfit_h;
6744 u32 pfit_size = pipe_config->pch_pfit.size;
Ville Syrjäläceb99322017-01-20 20:22:05 +02006745
6746 pipe_w = pipe_config->pipe_src_w;
6747 pipe_h = pipe_config->pipe_src_h;
6748
6749 pfit_w = (pfit_size >> 16) & 0xFFFF;
6750 pfit_h = pfit_size & 0xFFFF;
6751 if (pipe_w < pfit_w)
6752 pipe_w = pfit_w;
6753 if (pipe_h < pfit_h)
6754 pipe_h = pfit_h;
6755
6756 if (WARN_ON(!pfit_w || !pfit_h))
6757 return pixel_rate;
6758
Jani Nikulaba3f4d02019-01-18 14:01:23 +02006759 pixel_rate = div_u64((u64)pixel_rate * pipe_w * pipe_h,
Ville Syrjäläceb99322017-01-20 20:22:05 +02006760 pfit_w * pfit_h);
6761 }
6762
6763 return pixel_rate;
6764}
6765
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006766static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6767{
6768 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6769
Rodrigo Vivib2ae3182019-02-04 14:25:38 -08006770 if (HAS_GMCH(dev_priv))
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006771 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6772 crtc_state->pixel_rate =
6773 crtc_state->base.adjusted_mode.crtc_clock;
6774 else
6775 crtc_state->pixel_rate =
6776 ilk_pipe_pixel_rate(crtc_state);
6777}
6778
Daniel Vettera43f6e02013-06-07 23:10:32 +02006779static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006780 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006781{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006782 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006783 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006784 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006785 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006786
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006787 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006788 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006789
6790 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006791 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006792 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006793 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006794 if (intel_crtc_supports_double_wide(crtc) &&
6795 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006796 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006797 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006798 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006799 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006800
Ville Syrjäläf3261152016-05-24 21:34:18 +03006801 if (adjusted_mode->crtc_clock > clock_limit) {
6802 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6803 adjusted_mode->crtc_clock, clock_limit,
6804 yesno(pipe_config->double_wide));
6805 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006806 }
Chris Wilson89749352010-09-12 18:25:19 +01006807
Shashank Sharma8c79f842018-10-12 11:53:09 +05306808 if ((pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 ||
6809 pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR444) &&
6810 pipe_config->base.ctm) {
Shashank Sharma25edf912017-07-21 20:55:07 +05306811 /*
6812 * There is only one pipe CSC unit per pipe, and we need that
6813 * for output conversion from RGB->YCBCR. So if CTM is already
6814 * applied we can't support YCBCR420 output.
6815 */
6816 DRM_DEBUG_KMS("YCBCR420 and CTM together are not possible\n");
6817 return -EINVAL;
6818 }
6819
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006820 /*
6821 * Pipe horizontal size must be even in:
6822 * - DVO ganged mode
6823 * - LVDS dual channel mode
6824 * - Double wide pipe
6825 */
Ville Syrjälä0574bd82017-11-23 21:04:48 +02006826 if (pipe_config->pipe_src_w & 1) {
6827 if (pipe_config->double_wide) {
6828 DRM_DEBUG_KMS("Odd pipe source width not supported with double wide pipe\n");
6829 return -EINVAL;
6830 }
6831
6832 if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
6833 intel_is_dual_link_lvds(dev)) {
6834 DRM_DEBUG_KMS("Odd pipe source width not supported with dual link LVDS\n");
6835 return -EINVAL;
6836 }
6837 }
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006838
Damien Lespiau8693a822013-05-03 18:48:11 +01006839 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6840 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006841 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006842 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006843 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006844 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006845
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006846 intel_crtc_compute_pixel_rate(pipe_config);
6847
Daniel Vetter877d48d2013-04-19 11:24:43 +02006848 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006849 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006850
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006851 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006852}
6853
Zhenyu Wang2c072452009-06-05 15:38:42 +08006854static void
Jani Nikulaba3f4d02019-01-18 14:01:23 +02006855intel_reduce_m_n_ratio(u32 *num, u32 *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006856{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006857 while (*num > DATA_LINK_M_N_MASK ||
6858 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006859 *num >>= 1;
6860 *den >>= 1;
6861 }
6862}
6863
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006864static void compute_m_n(unsigned int m, unsigned int n,
Jani Nikulaba3f4d02019-01-18 14:01:23 +02006865 u32 *ret_m, u32 *ret_n,
Lee, Shawn C53ca2ed2018-09-11 23:22:50 -07006866 bool constant_n)
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006867{
Jani Nikula9a86cda2017-03-27 14:33:25 +03006868 /*
Lee, Shawn C53ca2ed2018-09-11 23:22:50 -07006869 * Several DP dongles in particular seem to be fussy about
6870 * too large link M/N values. Give N value as 0x8000 that
6871 * should be acceptable by specific devices. 0x8000 is the
6872 * specified fixed N value for asynchronous clock mode,
6873 * which the devices expect also in synchronous clock mode.
Jani Nikula9a86cda2017-03-27 14:33:25 +03006874 */
Lee, Shawn C53ca2ed2018-09-11 23:22:50 -07006875 if (constant_n)
6876 *ret_n = 0x8000;
6877 else
6878 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
Jani Nikula9a86cda2017-03-27 14:33:25 +03006879
Jani Nikulaba3f4d02019-01-18 14:01:23 +02006880 *ret_m = div_u64((u64)m * *ret_n, n);
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006881 intel_reduce_m_n_ratio(ret_m, ret_n);
6882}
6883
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006884void
Manasi Navarea4a15772018-11-28 13:36:21 -08006885intel_link_compute_m_n(u16 bits_per_pixel, int nlanes,
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006886 int pixel_clock, int link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006887 struct intel_link_m_n *m_n,
Lee, Shawn C53ca2ed2018-09-11 23:22:50 -07006888 bool constant_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006889{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006890 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006891
6892 compute_m_n(bits_per_pixel * pixel_clock,
6893 link_clock * nlanes * 8,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006894 &m_n->gmch_m, &m_n->gmch_n,
Lee, Shawn C53ca2ed2018-09-11 23:22:50 -07006895 constant_n);
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006896
6897 compute_m_n(pixel_clock, link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006898 &m_n->link_m, &m_n->link_n,
Lee, Shawn C53ca2ed2018-09-11 23:22:50 -07006899 constant_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006900}
6901
Chris Wilsona7615032011-01-12 17:04:08 +00006902static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6903{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00006904 if (i915_modparams.panel_use_ssc >= 0)
6905 return i915_modparams.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006906 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006907 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006908}
6909
Jani Nikulaba3f4d02019-01-18 14:01:23 +02006910static u32 pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006911{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006912 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006913}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006914
Jani Nikulaba3f4d02019-01-18 14:01:23 +02006915static u32 i9xx_dpll_compute_fp(struct dpll *dpll)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006916{
6917 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006918}
6919
Daniel Vetterf47709a2013-03-28 10:42:02 +01006920static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006921 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006922 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006923{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006924 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006925 u32 fp, fp2 = 0;
6926
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006927 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006928 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006929 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006930 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006931 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006932 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006933 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006934 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006935 }
6936
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006937 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006938
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006939 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006940 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006941 crtc_state->dpll_hw_state.fp1 = fp2;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006942 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006943 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006944 }
6945}
6946
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006947static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6948 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006949{
6950 u32 reg_val;
6951
6952 /*
6953 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6954 * and set it to a reasonable value instead.
6955 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006956 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006957 reg_val &= 0xffffff00;
6958 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006959 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006960
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006961 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Imre Deaked585702017-05-10 12:21:47 +03006962 reg_val &= 0x00ffffff;
6963 reg_val |= 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006964 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006965
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006966 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006967 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006968 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006969
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006970 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006971 reg_val &= 0x00ffffff;
6972 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006973 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006974}
6975
Maarten Lankhorst4c354752018-10-11 12:04:49 +02006976static void intel_pch_transcoder_set_m_n(const struct intel_crtc_state *crtc_state,
6977 const struct intel_link_m_n *m_n)
Daniel Vetterb5518422013-05-03 11:49:48 +02006978{
Maarten Lankhorst4c354752018-10-11 12:04:49 +02006979 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
6980 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6981 enum pipe pipe = crtc->pipe;
Daniel Vetterb5518422013-05-03 11:49:48 +02006982
Daniel Vettere3b95f12013-05-03 11:49:49 +02006983 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6984 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6985 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6986 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006987}
6988
Maarten Lankhorst4207c8b2018-10-15 11:40:23 +02006989static bool transcoder_has_m2_n2(struct drm_i915_private *dev_priv,
6990 enum transcoder transcoder)
6991{
6992 if (IS_HASWELL(dev_priv))
6993 return transcoder == TRANSCODER_EDP;
6994
6995 /*
6996 * Strictly speaking some registers are available before
6997 * gen7, but we only support DRRS on gen7+
6998 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08006999 return IS_GEN(dev_priv, 7) || IS_CHERRYVIEW(dev_priv);
Maarten Lankhorst4207c8b2018-10-15 11:40:23 +02007000}
7001
Maarten Lankhorst4c354752018-10-11 12:04:49 +02007002static void intel_cpu_transcoder_set_m_n(const struct intel_crtc_state *crtc_state,
7003 const struct intel_link_m_n *m_n,
7004 const struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007005{
Maarten Lankhorst4c354752018-10-11 12:04:49 +02007006 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007007 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorst4c354752018-10-11 12:04:49 +02007008 enum pipe pipe = crtc->pipe;
7009 enum transcoder transcoder = crtc_state->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007010
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007011 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02007012 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7013 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7014 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7015 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Maarten Lankhorst4207c8b2018-10-15 11:40:23 +02007016 /*
7017 * M2_N2 registers are set only if DRRS is supported
7018 * (to make sure the registers are not unnecessarily accessed).
Vandana Kannanf769cd22014-08-05 07:51:22 -07007019 */
Maarten Lankhorst4207c8b2018-10-15 11:40:23 +02007020 if (m2_n2 && crtc_state->has_drrs &&
7021 transcoder_has_m2_n2(dev_priv, transcoder)) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007022 I915_WRITE(PIPE_DATA_M2(transcoder),
7023 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7024 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7025 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7026 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7027 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007028 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007029 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7030 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7031 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7032 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007033 }
7034}
7035
Maarten Lankhorst4c354752018-10-11 12:04:49 +02007036void intel_dp_set_m_n(const struct intel_crtc_state *crtc_state, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007037{
Maarten Lankhorst4c354752018-10-11 12:04:49 +02007038 const struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307039
7040 if (m_n == M1_N1) {
Maarten Lankhorst4c354752018-10-11 12:04:49 +02007041 dp_m_n = &crtc_state->dp_m_n;
7042 dp_m2_n2 = &crtc_state->dp_m2_n2;
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307043 } else if (m_n == M2_N2) {
7044
7045 /*
7046 * M2_N2 registers are not supported. Hence m2_n2 divider value
7047 * needs to be programmed into M1_N1.
7048 */
Maarten Lankhorst4c354752018-10-11 12:04:49 +02007049 dp_m_n = &crtc_state->dp_m2_n2;
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307050 } else {
7051 DRM_ERROR("Unsupported divider value\n");
7052 return;
7053 }
7054
Maarten Lankhorst4c354752018-10-11 12:04:49 +02007055 if (crtc_state->has_pch_encoder)
7056 intel_pch_transcoder_set_m_n(crtc_state, &crtc_state->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007057 else
Maarten Lankhorst4c354752018-10-11 12:04:49 +02007058 intel_cpu_transcoder_set_m_n(crtc_state, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007059}
7060
Daniel Vetter251ac862015-06-18 10:30:24 +02007061static void vlv_compute_dpll(struct intel_crtc *crtc,
7062 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007063{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007064 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007065 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007066 if (crtc->pipe != PIPE_A)
7067 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007068
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007069 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007070 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007071 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7072 DPLL_EXT_BUFFER_ENABLE_VLV;
7073
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007074 pipe_config->dpll_hw_state.dpll_md =
7075 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7076}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007077
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007078static void chv_compute_dpll(struct intel_crtc *crtc,
7079 struct intel_crtc_state *pipe_config)
7080{
7081 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007082 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007083 if (crtc->pipe != PIPE_A)
7084 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7085
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007086 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007087 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007088 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7089
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007090 pipe_config->dpll_hw_state.dpll_md =
7091 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007092}
7093
Ville Syrjäläd288f652014-10-28 13:20:22 +02007094static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007095 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007096{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007097 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007098 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007099 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007100 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007101 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007102 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007103
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007104 /* Enable Refclk */
7105 I915_WRITE(DPLL(pipe),
7106 pipe_config->dpll_hw_state.dpll &
7107 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7108
7109 /* No need to actually set up the DPLL with DSI */
7110 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7111 return;
7112
Ville Syrjäläa5805162015-05-26 20:42:30 +03007113 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007114
Ville Syrjäläd288f652014-10-28 13:20:22 +02007115 bestn = pipe_config->dpll.n;
7116 bestm1 = pipe_config->dpll.m1;
7117 bestm2 = pipe_config->dpll.m2;
7118 bestp1 = pipe_config->dpll.p1;
7119 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007120
Jesse Barnes89b667f2013-04-18 14:51:36 -07007121 /* See eDP HDMI DPIO driver vbios notes doc */
7122
7123 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007124 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007125 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007126
7127 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007128 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007129
7130 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007131 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007132 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007133 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007134
7135 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007136 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007137
7138 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007139 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7140 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7141 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007142 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007143
7144 /*
7145 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7146 * but we don't support that).
7147 * Note: don't use the DAC post divider as it seems unstable.
7148 */
7149 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007150 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007151
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007152 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007153 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007154
Jesse Barnes89b667f2013-04-18 14:51:36 -07007155 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007156 if (pipe_config->port_clock == 162000 ||
Maarten Lankhorst92d54b02018-10-11 12:04:50 +02007157 intel_crtc_has_type(pipe_config, INTEL_OUTPUT_ANALOG) ||
7158 intel_crtc_has_type(pipe_config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007159 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007160 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007161 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007162 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007163 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007164
Ville Syrjälä37a56502016-06-22 21:57:04 +03007165 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007166 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007167 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007168 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007169 0x0df40000);
7170 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007171 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007172 0x0df70000);
7173 } else { /* HDMI or VGA */
7174 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007175 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007176 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007177 0x0df70000);
7178 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007179 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007180 0x0df40000);
7181 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007182
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007183 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007184 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Maarten Lankhorst92d54b02018-10-11 12:04:50 +02007185 if (intel_crtc_has_dp_encoder(pipe_config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007186 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007187 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007188
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007189 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007190 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007191}
7192
Ville Syrjäläd288f652014-10-28 13:20:22 +02007193static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007194 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007195{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007196 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007197 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007198 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007199 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307200 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007201 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307202 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307203 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007204
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007205 /* Enable Refclk and SSC */
7206 I915_WRITE(DPLL(pipe),
7207 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7208
7209 /* No need to actually set up the DPLL with DSI */
7210 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7211 return;
7212
Ville Syrjäläd288f652014-10-28 13:20:22 +02007213 bestn = pipe_config->dpll.n;
7214 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7215 bestm1 = pipe_config->dpll.m1;
7216 bestm2 = pipe_config->dpll.m2 >> 22;
7217 bestp1 = pipe_config->dpll.p1;
7218 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307219 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307220 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307221 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007222
Ville Syrjäläa5805162015-05-26 20:42:30 +03007223 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007224
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007225 /* p1 and p2 divider */
7226 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7227 5 << DPIO_CHV_S1_DIV_SHIFT |
7228 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7229 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7230 1 << DPIO_CHV_K_DIV_SHIFT);
7231
7232 /* Feedback post-divider - m2 */
7233 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7234
7235 /* Feedback refclk divider - n and m1 */
7236 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7237 DPIO_CHV_M1_DIV_BY_2 |
7238 1 << DPIO_CHV_N_DIV_SHIFT);
7239
7240 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007241 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007242
7243 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307244 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7245 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7246 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7247 if (bestm2_frac)
7248 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7249 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007250
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307251 /* Program digital lock detect threshold */
7252 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7253 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7254 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7255 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7256 if (!bestm2_frac)
7257 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7258 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7259
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007260 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307261 if (vco == 5400000) {
7262 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7263 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7264 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7265 tribuf_calcntr = 0x9;
7266 } else if (vco <= 6200000) {
7267 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7268 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7269 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7270 tribuf_calcntr = 0x9;
7271 } else if (vco <= 6480000) {
7272 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7273 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7274 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7275 tribuf_calcntr = 0x8;
7276 } else {
7277 /* Not supported. Apply the same limits as in the max case */
7278 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7279 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7280 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7281 tribuf_calcntr = 0;
7282 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007283 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7284
Ville Syrjälä968040b2015-03-11 22:52:08 +02007285 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307286 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7287 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7288 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7289
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007290 /* AFC Recal */
7291 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7292 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7293 DPIO_AFC_RECAL);
7294
Ville Syrjäläa5805162015-05-26 20:42:30 +03007295 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007296}
7297
Ville Syrjäläd288f652014-10-28 13:20:22 +02007298/**
7299 * vlv_force_pll_on - forcibly enable just the PLL
7300 * @dev_priv: i915 private structure
7301 * @pipe: pipe PLL to enable
7302 * @dpll: PLL configuration
7303 *
7304 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7305 * in cases where we need the PLL enabled even when @pipe is not going to
7306 * be enabled.
7307 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007308int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007309 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007310{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02007311 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007312 struct intel_crtc_state *pipe_config;
7313
7314 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7315 if (!pipe_config)
7316 return -ENOMEM;
7317
7318 pipe_config->base.crtc = &crtc->base;
7319 pipe_config->pixel_multiplier = 1;
7320 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007321
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007322 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007323 chv_compute_dpll(crtc, pipe_config);
7324 chv_prepare_pll(crtc, pipe_config);
7325 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007326 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007327 vlv_compute_dpll(crtc, pipe_config);
7328 vlv_prepare_pll(crtc, pipe_config);
7329 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007330 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007331
7332 kfree(pipe_config);
7333
7334 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007335}
7336
7337/**
7338 * vlv_force_pll_off - forcibly disable just the PLL
7339 * @dev_priv: i915 private structure
7340 * @pipe: pipe PLL to disable
7341 *
7342 * Disable the PLL for @pipe. To be used in cases where we need
7343 * the PLL enabled even when @pipe is not going to be enabled.
7344 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007345void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007346{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007347 if (IS_CHERRYVIEW(dev_priv))
7348 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007349 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007350 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007351}
7352
Daniel Vetter251ac862015-06-18 10:30:24 +02007353static void i9xx_compute_dpll(struct intel_crtc *crtc,
7354 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007355 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007356{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007357 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007358 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007359 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007360
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007361 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307362
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007363 dpll = DPLL_VGA_MODE_DIS;
7364
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007365 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007366 dpll |= DPLLB_MODE_LVDS;
7367 else
7368 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007369
Jani Nikula73f67aa2016-12-07 22:48:09 +02007370 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
7371 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007372 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007373 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007374 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007375
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03007376 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7377 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007378 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007379
Ville Syrjälä37a56502016-06-22 21:57:04 +03007380 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007381 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007382
7383 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007384 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007385 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7386 else {
7387 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007388 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007389 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7390 }
7391 switch (clock->p2) {
7392 case 5:
7393 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7394 break;
7395 case 7:
7396 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7397 break;
7398 case 10:
7399 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7400 break;
7401 case 14:
7402 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7403 break;
7404 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007405 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007406 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7407
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007408 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007409 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007410 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007411 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007412 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7413 else
7414 dpll |= PLL_REF_INPUT_DREFCLK;
7415
7416 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007417 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007418
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007419 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007420 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007421 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007422 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007423 }
7424}
7425
Daniel Vetter251ac862015-06-18 10:30:24 +02007426static void i8xx_compute_dpll(struct intel_crtc *crtc,
7427 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007428 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007429{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007430 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007431 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007432 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007433 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007434
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007435 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307436
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007437 dpll = DPLL_VGA_MODE_DIS;
7438
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007439 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007440 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7441 } else {
7442 if (clock->p1 == 2)
7443 dpll |= PLL_P1_DIVIDE_BY_TWO;
7444 else
7445 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7446 if (clock->p2 == 4)
7447 dpll |= PLL_P2_DIVIDE_BY_4;
7448 }
7449
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007450 if (!IS_I830(dev_priv) &&
7451 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007452 dpll |= DPLL_DVO_2X_MODE;
7453
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007454 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007455 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007456 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7457 else
7458 dpll |= PLL_REF_INPUT_DREFCLK;
7459
7460 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007461 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007462}
7463
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02007464static void intel_set_pipe_timings(const struct intel_crtc_state *crtc_state)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007465{
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02007466 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
7467 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7468 enum pipe pipe = crtc->pipe;
7469 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
7470 const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
Jani Nikulaba3f4d02019-01-18 14:01:23 +02007471 u32 crtc_vtotal, crtc_vblank_end;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007472 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007473
7474 /* We need to be careful not to changed the adjusted mode, for otherwise
7475 * the hw state checker will get angry at the mismatch. */
7476 crtc_vtotal = adjusted_mode->crtc_vtotal;
7477 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007478
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007479 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007480 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007481 crtc_vtotal -= 1;
7482 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007483
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02007484 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007485 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7486 else
7487 vsyncshift = adjusted_mode->crtc_hsync_start -
7488 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007489 if (vsyncshift < 0)
7490 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007491 }
7492
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007493 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007494 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007495
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007496 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007497 (adjusted_mode->crtc_hdisplay - 1) |
7498 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007499 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007500 (adjusted_mode->crtc_hblank_start - 1) |
7501 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007502 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007503 (adjusted_mode->crtc_hsync_start - 1) |
7504 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7505
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007506 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007507 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007508 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007509 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007510 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007511 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007512 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007513 (adjusted_mode->crtc_vsync_start - 1) |
7514 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7515
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007516 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7517 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7518 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7519 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01007520 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007521 (pipe == PIPE_B || pipe == PIPE_C))
7522 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7523
Jani Nikulabc58be62016-03-18 17:05:39 +02007524}
7525
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02007526static void intel_set_pipe_src_size(const struct intel_crtc_state *crtc_state)
Jani Nikulabc58be62016-03-18 17:05:39 +02007527{
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02007528 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
7529 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7530 enum pipe pipe = crtc->pipe;
Jani Nikulabc58be62016-03-18 17:05:39 +02007531
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007532 /* pipesrc controls the size that is scaled from, which should
7533 * always be the user's requested size.
7534 */
7535 I915_WRITE(PIPESRC(pipe),
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02007536 ((crtc_state->pipe_src_w - 1) << 16) |
7537 (crtc_state->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007538}
7539
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007540static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007541 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007542{
7543 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007544 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007545 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
Jani Nikulaba3f4d02019-01-18 14:01:23 +02007546 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007547
7548 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007549 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7550 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007551 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007552 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7553 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007554 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007555 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7556 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007557
7558 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007559 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7560 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007561 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007562 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7563 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007564 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007565 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7566 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007567
7568 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007569 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7570 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7571 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007572 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007573}
7574
7575static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7576 struct intel_crtc_state *pipe_config)
7577{
7578 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007579 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007580 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007581
7582 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007583 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7584 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7585
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007586 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7587 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007588}
7589
Daniel Vetterf6a83282014-02-11 15:28:57 -08007590void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007591 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007592{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007593 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7594 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7595 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7596 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007597
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007598 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7599 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7600 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7601 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007602
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007603 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007604 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007605
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007606 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007607
7608 mode->hsync = drm_mode_hsync(mode);
7609 mode->vrefresh = drm_mode_vrefresh(mode);
7610 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007611}
7612
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02007613static void i9xx_set_pipeconf(const struct intel_crtc_state *crtc_state)
Daniel Vetter84b046f2013-02-19 18:48:54 +01007614{
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02007615 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
7616 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jani Nikulaba3f4d02019-01-18 14:01:23 +02007617 u32 pipeconf;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007618
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007619 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007620
Ville Syrjäläe56134b2017-06-01 17:36:19 +03007621 /* we keep both pipes enabled on 830 */
7622 if (IS_I830(dev_priv))
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02007623 pipeconf |= I915_READ(PIPECONF(crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007624
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02007625 if (crtc_state->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007626 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007627
Daniel Vetterff9ce462013-04-24 14:57:17 +02007628 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007629 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7630 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007631 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02007632 if (crtc_state->dither && crtc_state->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007633 pipeconf |= PIPECONF_DITHER_EN |
7634 PIPECONF_DITHER_TYPE_SP;
7635
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02007636 switch (crtc_state->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007637 case 18:
7638 pipeconf |= PIPECONF_6BPC;
7639 break;
7640 case 24:
7641 pipeconf |= PIPECONF_8BPC;
7642 break;
7643 case 30:
7644 pipeconf |= PIPECONF_10BPC;
7645 break;
7646 default:
7647 /* Case prevented by intel_choose_pipe_bpp_dither. */
7648 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007649 }
7650 }
7651
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02007652 if (crtc_state->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007653 if (INTEL_GEN(dev_priv) < 4 ||
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02007654 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007655 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7656 else
7657 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7658 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007659 pipeconf |= PIPECONF_PROGRESSIVE;
7660
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007661 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02007662 crtc_state->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007663 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007664
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02007665 I915_WRITE(PIPECONF(crtc->pipe), pipeconf);
7666 POSTING_READ(PIPECONF(crtc->pipe));
Daniel Vetter84b046f2013-02-19 18:48:54 +01007667}
7668
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007669static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7670 struct intel_crtc_state *crtc_state)
7671{
7672 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007673 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007674 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007675 int refclk = 48000;
7676
7677 memset(&crtc_state->dpll_hw_state, 0,
7678 sizeof(crtc_state->dpll_hw_state));
7679
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007680 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007681 if (intel_panel_use_ssc(dev_priv)) {
7682 refclk = dev_priv->vbt.lvds_ssc_freq;
7683 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7684 }
7685
7686 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007687 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007688 limit = &intel_limits_i8xx_dvo;
7689 } else {
7690 limit = &intel_limits_i8xx_dac;
7691 }
7692
7693 if (!crtc_state->clock_set &&
7694 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7695 refclk, NULL, &crtc_state->dpll)) {
7696 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7697 return -EINVAL;
7698 }
7699
7700 i8xx_compute_dpll(crtc, crtc_state, NULL);
7701
7702 return 0;
7703}
7704
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007705static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7706 struct intel_crtc_state *crtc_state)
7707{
7708 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007709 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007710 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007711 int refclk = 96000;
7712
7713 memset(&crtc_state->dpll_hw_state, 0,
7714 sizeof(crtc_state->dpll_hw_state));
7715
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007716 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007717 if (intel_panel_use_ssc(dev_priv)) {
7718 refclk = dev_priv->vbt.lvds_ssc_freq;
7719 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7720 }
7721
7722 if (intel_is_dual_link_lvds(dev))
7723 limit = &intel_limits_g4x_dual_channel_lvds;
7724 else
7725 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007726 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7727 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007728 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007729 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007730 limit = &intel_limits_g4x_sdvo;
7731 } else {
7732 /* The option is for other outputs */
7733 limit = &intel_limits_i9xx_sdvo;
7734 }
7735
7736 if (!crtc_state->clock_set &&
7737 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7738 refclk, NULL, &crtc_state->dpll)) {
7739 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7740 return -EINVAL;
7741 }
7742
7743 i9xx_compute_dpll(crtc, crtc_state, NULL);
7744
7745 return 0;
7746}
7747
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007748static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7749 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007750{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007751 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007752 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007753 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007754 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007755
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007756 memset(&crtc_state->dpll_hw_state, 0,
7757 sizeof(crtc_state->dpll_hw_state));
7758
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007759 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007760 if (intel_panel_use_ssc(dev_priv)) {
7761 refclk = dev_priv->vbt.lvds_ssc_freq;
7762 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7763 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007764
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007765 limit = &intel_limits_pineview_lvds;
7766 } else {
7767 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007768 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007769
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007770 if (!crtc_state->clock_set &&
7771 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7772 refclk, NULL, &crtc_state->dpll)) {
7773 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7774 return -EINVAL;
7775 }
7776
7777 i9xx_compute_dpll(crtc, crtc_state, NULL);
7778
7779 return 0;
7780}
7781
7782static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7783 struct intel_crtc_state *crtc_state)
7784{
7785 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007786 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007787 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007788 int refclk = 96000;
7789
7790 memset(&crtc_state->dpll_hw_state, 0,
7791 sizeof(crtc_state->dpll_hw_state));
7792
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007793 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007794 if (intel_panel_use_ssc(dev_priv)) {
7795 refclk = dev_priv->vbt.lvds_ssc_freq;
7796 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007797 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007798
7799 limit = &intel_limits_i9xx_lvds;
7800 } else {
7801 limit = &intel_limits_i9xx_sdvo;
7802 }
7803
7804 if (!crtc_state->clock_set &&
7805 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7806 refclk, NULL, &crtc_state->dpll)) {
7807 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7808 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007809 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007810
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007811 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007812
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007813 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007814}
7815
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007816static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7817 struct intel_crtc_state *crtc_state)
7818{
7819 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007820 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007821
7822 memset(&crtc_state->dpll_hw_state, 0,
7823 sizeof(crtc_state->dpll_hw_state));
7824
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007825 if (!crtc_state->clock_set &&
7826 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7827 refclk, NULL, &crtc_state->dpll)) {
7828 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7829 return -EINVAL;
7830 }
7831
7832 chv_compute_dpll(crtc, crtc_state);
7833
7834 return 0;
7835}
7836
7837static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7838 struct intel_crtc_state *crtc_state)
7839{
7840 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007841 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007842
7843 memset(&crtc_state->dpll_hw_state, 0,
7844 sizeof(crtc_state->dpll_hw_state));
7845
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007846 if (!crtc_state->clock_set &&
7847 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7848 refclk, NULL, &crtc_state->dpll)) {
7849 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7850 return -EINVAL;
7851 }
7852
7853 vlv_compute_dpll(crtc, crtc_state);
7854
7855 return 0;
7856}
7857
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007858static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007859 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007860{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007861 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jani Nikulaba3f4d02019-01-18 14:01:23 +02007862 u32 tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007863
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007864 if (INTEL_GEN(dev_priv) <= 3 &&
7865 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007866 return;
7867
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007868 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007869 if (!(tmp & PFIT_ENABLE))
7870 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007871
Daniel Vetter06922822013-07-11 13:35:40 +02007872 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007873 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007874 if (crtc->pipe != PIPE_B)
7875 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007876 } else {
7877 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7878 return;
7879 }
7880
Daniel Vetter06922822013-07-11 13:35:40 +02007881 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007882 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007883}
7884
Jesse Barnesacbec812013-09-20 11:29:32 -07007885static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007886 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007887{
7888 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007889 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007890 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007891 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007892 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007893 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007894
Ville Syrjäläb5219732016-03-15 16:40:01 +02007895 /* In case of DSI, DPLL will not be used */
7896 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307897 return;
7898
Ville Syrjäläa5805162015-05-26 20:42:30 +03007899 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007900 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007901 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007902
7903 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7904 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7905 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7906 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7907 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7908
Imre Deakdccbea32015-06-22 23:35:51 +03007909 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007910}
7911
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007912static void
7913i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7914 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007915{
7916 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007917 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007918 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
7919 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjäläeade6c82018-01-30 22:38:03 +02007920 enum pipe pipe;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007921 u32 val, base, offset;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007922 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007923 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007924 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007925 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007926
Ville Syrjäläeade6c82018-01-30 22:38:03 +02007927 if (!plane->get_hw_state(plane, &pipe))
Damien Lespiau42a7b082015-02-05 19:35:13 +00007928 return;
7929
Ville Syrjäläeade6c82018-01-30 22:38:03 +02007930 WARN_ON(pipe != crtc->pipe);
7931
Damien Lespiaud9806c92015-01-21 14:07:19 +00007932 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007933 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007934 DRM_DEBUG_KMS("failed to alloc fb\n");
7935 return;
7936 }
7937
Damien Lespiau1b842c82015-01-21 13:50:54 +00007938 fb = &intel_fb->base;
7939
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007940 fb->dev = dev;
7941
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02007942 val = I915_READ(DSPCNTR(i9xx_plane));
7943
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007944 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007945 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007946 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007947 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007948 }
Ville Syrjäläf43348a2018-11-20 15:54:50 +02007949
7950 if (val & DISPPLANE_ROTATE_180)
7951 plane_config->rotation = DRM_MODE_ROTATE_180;
Daniel Vetter18c52472015-02-10 17:16:09 +00007952 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007953
Ville Syrjäläf43348a2018-11-20 15:54:50 +02007954 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B &&
7955 val & DISPPLANE_MIRROR)
7956 plane_config->rotation |= DRM_MODE_REFLECT_X;
7957
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007958 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007959 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007960 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007961
Ville Syrjälä81894b22017-11-17 21:19:13 +02007962 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
7963 offset = I915_READ(DSPOFFSET(i9xx_plane));
7964 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
7965 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007966 if (plane_config->tiling)
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007967 offset = I915_READ(DSPTILEOFF(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007968 else
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007969 offset = I915_READ(DSPLINOFF(i9xx_plane));
7970 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007971 } else {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007972 base = I915_READ(DSPADDR(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007973 }
7974 plane_config->base = base;
7975
7976 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007977 fb->width = ((val >> 16) & 0xfff) + 1;
7978 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007979
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007980 val = I915_READ(DSPSTRIDE(i9xx_plane));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007981 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007982
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007983 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007984
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007985 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007986
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007987 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7988 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007989 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007990 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007991
Damien Lespiau2d140302015-02-05 17:22:18 +00007992 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007993}
7994
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007995static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007996 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007997{
7998 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007999 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008000 int pipe = pipe_config->cpu_transcoder;
8001 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008002 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008003 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008004 int refclk = 100000;
8005
Ville Syrjäläb5219732016-03-15 16:40:01 +02008006 /* In case of DSI, DPLL will not be used */
8007 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8008 return;
8009
Ville Syrjäläa5805162015-05-26 20:42:30 +03008010 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008011 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8012 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8013 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8014 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008015 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008016 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008017
8018 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008019 clock.m2 = (pll_dw0 & 0xff) << 22;
8020 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8021 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008022 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8023 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8024 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8025
Imre Deakdccbea32015-06-22 23:35:51 +03008026 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008027}
8028
Shashank Sharma33b7f3e2018-10-12 11:53:08 +05308029static void intel_get_crtc_ycbcr_config(struct intel_crtc *crtc,
8030 struct intel_crtc_state *pipe_config)
8031{
8032 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8033 enum intel_output_format output = INTEL_OUTPUT_FORMAT_RGB;
8034
Shashank Sharma668b6c12018-10-12 11:53:14 +05308035 pipe_config->lspcon_downsampling = false;
8036
Shashank Sharma33b7f3e2018-10-12 11:53:08 +05308037 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
8038 u32 tmp = I915_READ(PIPEMISC(crtc->pipe));
8039
8040 if (tmp & PIPEMISC_OUTPUT_COLORSPACE_YUV) {
8041 bool ycbcr420_enabled = tmp & PIPEMISC_YUV420_ENABLE;
8042 bool blend = tmp & PIPEMISC_YUV420_MODE_FULL_BLEND;
8043
8044 if (ycbcr420_enabled) {
8045 /* We support 4:2:0 in full blend mode only */
8046 if (!blend)
8047 output = INTEL_OUTPUT_FORMAT_INVALID;
8048 else if (!(IS_GEMINILAKE(dev_priv) ||
8049 INTEL_GEN(dev_priv) >= 10))
8050 output = INTEL_OUTPUT_FORMAT_INVALID;
8051 else
8052 output = INTEL_OUTPUT_FORMAT_YCBCR420;
Shashank Sharma8c79f842018-10-12 11:53:09 +05308053 } else {
Shashank Sharma668b6c12018-10-12 11:53:14 +05308054 /*
8055 * Currently there is no interface defined to
8056 * check user preference between RGB/YCBCR444
8057 * or YCBCR420. So the only possible case for
8058 * YCBCR444 usage is driving YCBCR420 output
8059 * with LSPCON, when pipe is configured for
8060 * YCBCR444 output and LSPCON takes care of
8061 * downsampling it.
8062 */
8063 pipe_config->lspcon_downsampling = true;
Shashank Sharma8c79f842018-10-12 11:53:09 +05308064 output = INTEL_OUTPUT_FORMAT_YCBCR444;
Shashank Sharma33b7f3e2018-10-12 11:53:08 +05308065 }
8066 }
8067 }
8068
8069 pipe_config->output_format = output;
8070}
8071
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008072static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008073 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008074{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008075 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02008076 enum intel_display_power_domain power_domain;
Chris Wilson0e6e0be2019-01-14 14:21:24 +00008077 intel_wakeref_t wakeref;
Jani Nikulaba3f4d02019-01-18 14:01:23 +02008078 u32 tmp;
Imre Deak17290502016-02-12 18:55:11 +02008079 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008080
Imre Deak17290502016-02-12 18:55:11 +02008081 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
Chris Wilson0e6e0be2019-01-14 14:21:24 +00008082 wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
8083 if (!wakeref)
Imre Deakb5482bd2014-03-05 16:20:55 +02008084 return false;
8085
Shashank Sharmad9facae2018-10-12 11:53:07 +05308086 pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB;
Daniel Vettere143a212013-07-04 12:01:15 +02008087 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008088 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008089
Imre Deak17290502016-02-12 18:55:11 +02008090 ret = false;
8091
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008092 tmp = I915_READ(PIPECONF(crtc->pipe));
8093 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008094 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008095
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008096 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8097 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008098 switch (tmp & PIPECONF_BPC_MASK) {
8099 case PIPECONF_6BPC:
8100 pipe_config->pipe_bpp = 18;
8101 break;
8102 case PIPECONF_8BPC:
8103 pipe_config->pipe_bpp = 24;
8104 break;
8105 case PIPECONF_10BPC:
8106 pipe_config->pipe_bpp = 30;
8107 break;
8108 default:
8109 break;
8110 }
8111 }
8112
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008113 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08008114 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008115 pipe_config->limited_color_range = true;
8116
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008117 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03008118 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8119
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008120 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008121 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008122
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008123 i9xx_get_pfit_config(crtc, pipe_config);
8124
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008125 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008126 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008127 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02008128 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8129 else
8130 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008131 pipe_config->pixel_multiplier =
8132 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8133 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008134 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008135 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02008136 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02008137 tmp = I915_READ(DPLL(crtc->pipe));
8138 pipe_config->pixel_multiplier =
8139 ((tmp & SDVO_MULTIPLIER_MASK)
8140 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8141 } else {
8142 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8143 * port and will be fixed up in the encoder->get_config
8144 * function. */
8145 pipe_config->pixel_multiplier = 1;
8146 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008147 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008148 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008149 /*
8150 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8151 * on 830. Filter it out here so that we don't
8152 * report errors due to that.
8153 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008154 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008155 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8156
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008157 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8158 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008159 } else {
8160 /* Mask out read-only status bits. */
8161 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8162 DPLL_PORTC_READY_MASK |
8163 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008164 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008165
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008166 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008167 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01008168 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07008169 vlv_crtc_clock_get(crtc, pipe_config);
8170 else
8171 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008172
Ville Syrjälä0f646142015-08-26 19:39:18 +03008173 /*
8174 * Normally the dotclock is filled in by the encoder .get_config()
8175 * but in case the pipe is enabled w/o any ports we need a sane
8176 * default.
8177 */
8178 pipe_config->base.adjusted_mode.crtc_clock =
8179 pipe_config->port_clock / pipe_config->pixel_multiplier;
8180
Imre Deak17290502016-02-12 18:55:11 +02008181 ret = true;
8182
8183out:
Chris Wilson0e6e0be2019-01-14 14:21:24 +00008184 intel_display_power_put(dev_priv, power_domain, wakeref);
Imre Deak17290502016-02-12 18:55:11 +02008185
8186 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008187}
8188
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008189static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008190{
Jesse Barnes13d83a62011-08-03 12:59:20 -07008191 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04008192 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008193 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008194 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008195 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008196 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008197 bool has_ck505 = false;
8198 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04008199 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008200
8201 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008202 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008203 switch (encoder->type) {
8204 case INTEL_OUTPUT_LVDS:
8205 has_panel = true;
8206 has_lvds = true;
8207 break;
8208 case INTEL_OUTPUT_EDP:
8209 has_panel = true;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02008210 if (encoder->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008211 has_cpu_edp = true;
8212 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008213 default:
8214 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008215 }
8216 }
8217
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008218 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008219 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008220 can_ssc = has_ck505;
8221 } else {
8222 has_ck505 = false;
8223 can_ssc = true;
8224 }
8225
Lyude1c1a24d2016-06-14 11:04:09 -04008226 /* Check if any DPLLs are using the SSC source */
8227 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8228 u32 temp = I915_READ(PCH_DPLL(i));
8229
8230 if (!(temp & DPLL_VCO_ENABLE))
8231 continue;
8232
8233 if ((temp & PLL_REF_INPUT_MASK) ==
8234 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8235 using_ssc_source = true;
8236 break;
8237 }
8238 }
8239
8240 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8241 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008242
8243 /* Ironlake: try to setup display ref clock before DPLL
8244 * enabling. This is only under driver's control after
8245 * PCH B stepping, previous chipset stepping should be
8246 * ignoring this setting.
8247 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008248 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008249
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008250 /* As we must carefully and slowly disable/enable each source in turn,
8251 * compute the final state we want first and check if we need to
8252 * make any changes at all.
8253 */
8254 final = val;
8255 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008256 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008257 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008258 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008259 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8260
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008261 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008262 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008263 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008264
Keith Packard199e5d72011-09-22 12:01:57 -07008265 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008266 final |= DREF_SSC_SOURCE_ENABLE;
8267
8268 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8269 final |= DREF_SSC1_ENABLE;
8270
8271 if (has_cpu_edp) {
8272 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8273 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8274 else
8275 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8276 } else
8277 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04008278 } else if (using_ssc_source) {
8279 final |= DREF_SSC_SOURCE_ENABLE;
8280 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008281 }
8282
8283 if (final == val)
8284 return;
8285
8286 /* Always enable nonspread source */
8287 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8288
8289 if (has_ck505)
8290 val |= DREF_NONSPREAD_CK505_ENABLE;
8291 else
8292 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8293
8294 if (has_panel) {
8295 val &= ~DREF_SSC_SOURCE_MASK;
8296 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008297
Keith Packard199e5d72011-09-22 12:01:57 -07008298 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008299 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008300 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008301 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008302 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008303 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008304
8305 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008306 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008307 POSTING_READ(PCH_DREF_CONTROL);
8308 udelay(200);
8309
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008310 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008311
8312 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008313 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008314 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008315 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008316 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008317 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008318 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008319 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008320 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008321
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008322 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008323 POSTING_READ(PCH_DREF_CONTROL);
8324 udelay(200);
8325 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04008326 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07008327
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008328 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008329
8330 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008331 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008332
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008333 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008334 POSTING_READ(PCH_DREF_CONTROL);
8335 udelay(200);
8336
Lyude1c1a24d2016-06-14 11:04:09 -04008337 if (!using_ssc_source) {
8338 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07008339
Lyude1c1a24d2016-06-14 11:04:09 -04008340 /* Turn off the SSC source */
8341 val &= ~DREF_SSC_SOURCE_MASK;
8342 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008343
Lyude1c1a24d2016-06-14 11:04:09 -04008344 /* Turn off SSC1 */
8345 val &= ~DREF_SSC1_ENABLE;
8346
8347 I915_WRITE(PCH_DREF_CONTROL, val);
8348 POSTING_READ(PCH_DREF_CONTROL);
8349 udelay(200);
8350 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07008351 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008352
8353 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008354}
8355
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008356static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008357{
Jani Nikulaba3f4d02019-01-18 14:01:23 +02008358 u32 tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008359
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008360 tmp = I915_READ(SOUTH_CHICKEN2);
8361 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8362 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008363
Imre Deakcf3598c2016-06-28 13:37:31 +03008364 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
8365 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008366 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008367
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008368 tmp = I915_READ(SOUTH_CHICKEN2);
8369 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8370 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008371
Imre Deakcf3598c2016-06-28 13:37:31 +03008372 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
8373 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008374 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008375}
8376
8377/* WaMPhyProgramming:hsw */
8378static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8379{
Jani Nikulaba3f4d02019-01-18 14:01:23 +02008380 u32 tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008381
8382 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8383 tmp &= ~(0xFF << 24);
8384 tmp |= (0x12 << 24);
8385 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8386
Paulo Zanonidde86e22012-12-01 12:04:25 -02008387 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8388 tmp |= (1 << 11);
8389 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8390
8391 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8392 tmp |= (1 << 11);
8393 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8394
Paulo Zanonidde86e22012-12-01 12:04:25 -02008395 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8396 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8397 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8398
8399 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8400 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8401 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8402
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008403 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8404 tmp &= ~(7 << 13);
8405 tmp |= (5 << 13);
8406 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008407
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008408 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8409 tmp &= ~(7 << 13);
8410 tmp |= (5 << 13);
8411 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008412
8413 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8414 tmp &= ~0xFF;
8415 tmp |= 0x1C;
8416 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8417
8418 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8419 tmp &= ~0xFF;
8420 tmp |= 0x1C;
8421 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8422
8423 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8424 tmp &= ~(0xFF << 16);
8425 tmp |= (0x1C << 16);
8426 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8427
8428 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8429 tmp &= ~(0xFF << 16);
8430 tmp |= (0x1C << 16);
8431 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8432
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008433 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8434 tmp |= (1 << 27);
8435 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008436
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008437 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8438 tmp |= (1 << 27);
8439 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008440
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008441 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8442 tmp &= ~(0xF << 28);
8443 tmp |= (4 << 28);
8444 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008445
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008446 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8447 tmp &= ~(0xF << 28);
8448 tmp |= (4 << 28);
8449 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008450}
8451
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008452/* Implements 3 different sequences from BSpec chapter "Display iCLK
8453 * Programming" based on the parameters passed:
8454 * - Sequence to enable CLKOUT_DP
8455 * - Sequence to enable CLKOUT_DP without spread
8456 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8457 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008458static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
8459 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008460{
Jani Nikulaba3f4d02019-01-18 14:01:23 +02008461 u32 reg, tmp;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008462
8463 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8464 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008465 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
8466 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008467 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008468
Ville Syrjäläa5805162015-05-26 20:42:30 +03008469 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008470
8471 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8472 tmp &= ~SBI_SSCCTL_DISABLE;
8473 tmp |= SBI_SSCCTL_PATHALT;
8474 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8475
8476 udelay(24);
8477
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008478 if (with_spread) {
8479 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8480 tmp &= ~SBI_SSCCTL_PATHALT;
8481 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008482
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008483 if (with_fdi) {
8484 lpt_reset_fdi_mphy(dev_priv);
8485 lpt_program_fdi_mphy(dev_priv);
8486 }
8487 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008488
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008489 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008490 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8491 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8492 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008493
Ville Syrjäläa5805162015-05-26 20:42:30 +03008494 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008495}
8496
Paulo Zanoni47701c32013-07-23 11:19:25 -03008497/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008498static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03008499{
Jani Nikulaba3f4d02019-01-18 14:01:23 +02008500 u32 reg, tmp;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008501
Ville Syrjäläa5805162015-05-26 20:42:30 +03008502 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008503
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008504 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008505 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8506 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8507 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8508
8509 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8510 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8511 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8512 tmp |= SBI_SSCCTL_PATHALT;
8513 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8514 udelay(32);
8515 }
8516 tmp |= SBI_SSCCTL_DISABLE;
8517 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8518 }
8519
Ville Syrjäläa5805162015-05-26 20:42:30 +03008520 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008521}
8522
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008523#define BEND_IDX(steps) ((50 + (steps)) / 5)
8524
Jani Nikulaba3f4d02019-01-18 14:01:23 +02008525static const u16 sscdivintphase[] = {
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008526 [BEND_IDX( 50)] = 0x3B23,
8527 [BEND_IDX( 45)] = 0x3B23,
8528 [BEND_IDX( 40)] = 0x3C23,
8529 [BEND_IDX( 35)] = 0x3C23,
8530 [BEND_IDX( 30)] = 0x3D23,
8531 [BEND_IDX( 25)] = 0x3D23,
8532 [BEND_IDX( 20)] = 0x3E23,
8533 [BEND_IDX( 15)] = 0x3E23,
8534 [BEND_IDX( 10)] = 0x3F23,
8535 [BEND_IDX( 5)] = 0x3F23,
8536 [BEND_IDX( 0)] = 0x0025,
8537 [BEND_IDX( -5)] = 0x0025,
8538 [BEND_IDX(-10)] = 0x0125,
8539 [BEND_IDX(-15)] = 0x0125,
8540 [BEND_IDX(-20)] = 0x0225,
8541 [BEND_IDX(-25)] = 0x0225,
8542 [BEND_IDX(-30)] = 0x0325,
8543 [BEND_IDX(-35)] = 0x0325,
8544 [BEND_IDX(-40)] = 0x0425,
8545 [BEND_IDX(-45)] = 0x0425,
8546 [BEND_IDX(-50)] = 0x0525,
8547};
8548
8549/*
8550 * Bend CLKOUT_DP
8551 * steps -50 to 50 inclusive, in steps of 5
8552 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8553 * change in clock period = -(steps / 10) * 5.787 ps
8554 */
8555static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8556{
Jani Nikulaba3f4d02019-01-18 14:01:23 +02008557 u32 tmp;
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008558 int idx = BEND_IDX(steps);
8559
8560 if (WARN_ON(steps % 5 != 0))
8561 return;
8562
8563 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8564 return;
8565
8566 mutex_lock(&dev_priv->sb_lock);
8567
8568 if (steps % 10 != 0)
8569 tmp = 0xAAAAAAAB;
8570 else
8571 tmp = 0x00000000;
8572 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8573
8574 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8575 tmp &= 0xffff0000;
8576 tmp |= sscdivintphase[idx];
8577 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8578
8579 mutex_unlock(&dev_priv->sb_lock);
8580}
8581
8582#undef BEND_IDX
8583
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008584static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008585{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008586 struct intel_encoder *encoder;
8587 bool has_vga = false;
8588
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008589 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008590 switch (encoder->type) {
8591 case INTEL_OUTPUT_ANALOG:
8592 has_vga = true;
8593 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008594 default:
8595 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008596 }
8597 }
8598
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008599 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008600 lpt_bend_clkout_dp(dev_priv, 0);
8601 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008602 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008603 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008604 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008605}
8606
Paulo Zanonidde86e22012-12-01 12:04:25 -02008607/*
8608 * Initialize reference clocks when the driver loads
8609 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008610void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008611{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008612 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008613 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008614 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008615 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008616}
8617
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008618static void ironlake_set_pipeconf(const struct intel_crtc_state *crtc_state)
Paulo Zanonic8203562012-09-12 10:06:29 -03008619{
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008620 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
8621 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8622 enum pipe pipe = crtc->pipe;
Jani Nikulaba3f4d02019-01-18 14:01:23 +02008623 u32 val;
Paulo Zanonic8203562012-09-12 10:06:29 -03008624
Daniel Vetter78114072013-06-13 00:54:57 +02008625 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008626
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008627 switch (crtc_state->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008628 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008629 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008630 break;
8631 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008632 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008633 break;
8634 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008635 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008636 break;
8637 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008638 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008639 break;
8640 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008641 /* Case prevented by intel_choose_pipe_bpp_dither. */
8642 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008643 }
8644
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008645 if (crtc_state->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008646 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8647
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008648 if (crtc_state->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008649 val |= PIPECONF_INTERLACED_ILK;
8650 else
8651 val |= PIPECONF_PROGRESSIVE;
8652
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008653 if (crtc_state->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008654 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008655
Paulo Zanonic8203562012-09-12 10:06:29 -03008656 I915_WRITE(PIPECONF(pipe), val);
8657 POSTING_READ(PIPECONF(pipe));
8658}
8659
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008660static void haswell_set_pipeconf(const struct intel_crtc_state *crtc_state)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008661{
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008662 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
8663 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8664 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008665 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008666
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008667 if (IS_HASWELL(dev_priv) && crtc_state->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008668 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8669
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008670 if (crtc_state->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008671 val |= PIPECONF_INTERLACED_ILK;
8672 else
8673 val |= PIPECONF_PROGRESSIVE;
8674
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008675 I915_WRITE(PIPECONF(cpu_transcoder), val);
8676 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008677}
8678
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008679static void haswell_set_pipemisc(const struct intel_crtc_state *crtc_state)
Jani Nikula391bf042016-03-18 17:05:40 +02008680{
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008681 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
8682 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008683
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00008684 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
Jani Nikula391bf042016-03-18 17:05:40 +02008685 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008686
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008687 switch (crtc_state->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008688 case 18:
8689 val |= PIPEMISC_DITHER_6_BPC;
8690 break;
8691 case 24:
8692 val |= PIPEMISC_DITHER_8_BPC;
8693 break;
8694 case 30:
8695 val |= PIPEMISC_DITHER_10_BPC;
8696 break;
8697 case 36:
8698 val |= PIPEMISC_DITHER_12_BPC;
8699 break;
8700 default:
8701 /* Case prevented by pipe_config_set_bpp. */
8702 BUG();
8703 }
8704
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008705 if (crtc_state->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008706 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8707
Shashank Sharma8c79f842018-10-12 11:53:09 +05308708 if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 ||
8709 crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444)
Shashank Sharma33b7f3e2018-10-12 11:53:08 +05308710 val |= PIPEMISC_OUTPUT_COLORSPACE_YUV;
Shashank Sharma8c79f842018-10-12 11:53:09 +05308711
8712 if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
Shashank Sharma33b7f3e2018-10-12 11:53:08 +05308713 val |= PIPEMISC_YUV420_ENABLE |
Shashank Sharmab22ca992017-07-24 19:19:32 +05308714 PIPEMISC_YUV420_MODE_FULL_BLEND;
Shashank Sharmab22ca992017-07-24 19:19:32 +05308715
Jani Nikula391bf042016-03-18 17:05:40 +02008716 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008717 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008718}
8719
Paulo Zanonid4b19312012-11-29 11:29:32 -02008720int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8721{
8722 /*
8723 * Account for spread spectrum to avoid
8724 * oversubscribing the link. Max center spread
8725 * is 2.5%; use 5% for safety's sake.
8726 */
8727 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008728 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008729}
8730
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008731static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008732{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008733 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008734}
8735
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008736static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8737 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008738 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008739{
8740 struct drm_crtc *crtc = &intel_crtc->base;
8741 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008742 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008743 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008744 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008745
Chris Wilsonc1858122010-12-03 21:35:48 +00008746 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008747 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008748 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008749 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008750 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008751 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008752 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008753 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008754 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008755
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008756 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008757
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008758 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8759 fp |= FP_CB_TUNE;
8760
8761 if (reduced_clock) {
8762 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8763
8764 if (reduced_clock->m < factor * reduced_clock->n)
8765 fp2 |= FP_CB_TUNE;
8766 } else {
8767 fp2 = fp;
8768 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008769
Chris Wilson5eddb702010-09-11 13:48:45 +01008770 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008771
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008772 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008773 dpll |= DPLLB_MODE_LVDS;
8774 else
8775 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008776
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008777 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008778 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008779
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008780 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8781 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008782 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008783
Ville Syrjälä37a56502016-06-22 21:57:04 +03008784 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008785 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008786
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008787 /*
8788 * The high speed IO clock is only really required for
8789 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8790 * possible to share the DPLL between CRT and HDMI. Enabling
8791 * the clock needlessly does no real harm, except use up a
8792 * bit of power potentially.
8793 *
8794 * We'll limit this to IVB with 3 pipes, since it has only two
8795 * DPLLs and so DPLL sharing is the only way to get three pipes
8796 * driving PCH ports at the same time. On SNB we could do this,
8797 * and potentially avoid enabling the second DPLL, but it's not
8798 * clear if it''s a win or loss power wise. No point in doing
8799 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8800 */
8801 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8802 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8803 dpll |= DPLL_SDVO_HIGH_SPEED;
8804
Eric Anholta07d6782011-03-30 13:01:08 -07008805 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008806 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008807 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008808 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008809
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008810 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008811 case 5:
8812 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8813 break;
8814 case 7:
8815 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8816 break;
8817 case 10:
8818 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8819 break;
8820 case 14:
8821 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8822 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008823 }
8824
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008825 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8826 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008827 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008828 else
8829 dpll |= PLL_REF_INPUT_DREFCLK;
8830
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008831 dpll |= DPLL_VCO_ENABLE;
8832
8833 crtc_state->dpll_hw_state.dpll = dpll;
8834 crtc_state->dpll_hw_state.fp0 = fp;
8835 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008836}
8837
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008838static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8839 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008840{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008841 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008842 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008843 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008844 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008845
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008846 memset(&crtc_state->dpll_hw_state, 0,
8847 sizeof(crtc_state->dpll_hw_state));
8848
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008849 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8850 if (!crtc_state->has_pch_encoder)
8851 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008852
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008853 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008854 if (intel_panel_use_ssc(dev_priv)) {
8855 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8856 dev_priv->vbt.lvds_ssc_freq);
8857 refclk = dev_priv->vbt.lvds_ssc_freq;
8858 }
8859
8860 if (intel_is_dual_link_lvds(dev)) {
8861 if (refclk == 100000)
8862 limit = &intel_limits_ironlake_dual_lvds_100m;
8863 else
8864 limit = &intel_limits_ironlake_dual_lvds;
8865 } else {
8866 if (refclk == 100000)
8867 limit = &intel_limits_ironlake_single_lvds_100m;
8868 else
8869 limit = &intel_limits_ironlake_single_lvds;
8870 }
8871 } else {
8872 limit = &intel_limits_ironlake_dac;
8873 }
8874
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008875 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008876 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8877 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008878 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8879 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008880 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008881
Gustavo A. R. Silvacbaa3312017-05-15 16:56:05 -05008882 ironlake_compute_dpll(crtc, crtc_state, NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008883
Gustavo A. R. Silvaefd38b62017-05-15 17:00:28 -05008884 if (!intel_get_shared_dpll(crtc, crtc_state, NULL)) {
Chris Wilson43031782018-09-13 14:16:26 +01008885 DRM_DEBUG_KMS("failed to find PLL for pipe %c\n",
8886 pipe_name(crtc->pipe));
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008887 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008888 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008889
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008890 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008891}
8892
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008893static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8894 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008895{
8896 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008897 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008898 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008899
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008900 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8901 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8902 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8903 & ~TU_SIZE_MASK;
8904 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8905 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8906 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8907}
8908
8909static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8910 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008911 struct intel_link_m_n *m_n,
8912 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008913{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008914 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008915 enum pipe pipe = crtc->pipe;
8916
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008917 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008918 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8919 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8920 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8921 & ~TU_SIZE_MASK;
8922 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8923 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8924 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Maarten Lankhorst4207c8b2018-10-15 11:40:23 +02008925
8926 if (m2_n2 && transcoder_has_m2_n2(dev_priv, transcoder)) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008927 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8928 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8929 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8930 & ~TU_SIZE_MASK;
8931 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8932 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8933 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8934 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008935 } else {
8936 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8937 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8938 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8939 & ~TU_SIZE_MASK;
8940 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8941 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8942 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8943 }
8944}
8945
8946void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008947 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008948{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008949 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008950 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8951 else
8952 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008953 &pipe_config->dp_m_n,
8954 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008955}
8956
Daniel Vetter72419202013-04-04 13:28:53 +02008957static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008958 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008959{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008960 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008961 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008962}
8963
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008964static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008965 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008966{
8967 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008968 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008969 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
Jani Nikulaba3f4d02019-01-18 14:01:23 +02008970 u32 ps_ctrl = 0;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008971 int id = -1;
8972 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008973
Chandra Kondurua1b22782015-04-07 15:28:45 -07008974 /* find scaler attached to this pipe */
8975 for (i = 0; i < crtc->num_scalers; i++) {
8976 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8977 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8978 id = i;
8979 pipe_config->pch_pfit.enabled = true;
8980 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8981 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
Maarten Lankhorst0cdc1d02019-01-08 17:08:41 +01008982 scaler_state->scalers[i].in_use = true;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008983 break;
8984 }
8985 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008986
Chandra Kondurua1b22782015-04-07 15:28:45 -07008987 scaler_state->scaler_id = id;
8988 if (id >= 0) {
8989 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8990 } else {
8991 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008992 }
8993}
8994
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008995static void
8996skylake_get_initial_plane_config(struct intel_crtc *crtc,
8997 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008998{
8999 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009000 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02009001 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
9002 enum plane_id plane_id = plane->id;
Ville Syrjäläeade6c82018-01-30 22:38:03 +02009003 enum pipe pipe;
James Ausmus4036c782017-11-13 10:11:28 -08009004 u32 val, base, offset, stride_mult, tiling, alpha;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009005 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009006 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009007 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009008 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009009
Ville Syrjäläeade6c82018-01-30 22:38:03 +02009010 if (!plane->get_hw_state(plane, &pipe))
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02009011 return;
9012
Ville Syrjäläeade6c82018-01-30 22:38:03 +02009013 WARN_ON(pipe != crtc->pipe);
9014
Damien Lespiaud9806c92015-01-21 14:07:19 +00009015 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009016 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009017 DRM_DEBUG_KMS("failed to alloc fb\n");
9018 return;
9019 }
9020
Damien Lespiau1b842c82015-01-21 13:50:54 +00009021 fb = &intel_fb->base;
9022
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02009023 fb->dev = dev;
9024
Ville Syrjälä282e83e2017-11-17 21:19:12 +02009025 val = I915_READ(PLANE_CTL(pipe, plane_id));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009026
James Ausmusb5972772018-01-30 11:49:16 -02009027 if (INTEL_GEN(dev_priv) >= 11)
9028 pixel_format = val & ICL_PLANE_CTL_FORMAT_MASK;
9029 else
9030 pixel_format = val & PLANE_CTL_FORMAT_MASK;
James Ausmus4036c782017-11-13 10:11:28 -08009031
9032 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02009033 alpha = I915_READ(PLANE_COLOR_CTL(pipe, plane_id));
James Ausmus4036c782017-11-13 10:11:28 -08009034 alpha &= PLANE_COLOR_ALPHA_MASK;
9035 } else {
9036 alpha = val & PLANE_CTL_ALPHA_MASK;
9037 }
9038
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009039 fourcc = skl_format_to_fourcc(pixel_format,
James Ausmus4036c782017-11-13 10:11:28 -08009040 val & PLANE_CTL_ORDER_RGBX, alpha);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02009041 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009042
Damien Lespiau40f46282015-02-27 11:15:21 +00009043 tiling = val & PLANE_CTL_TILED_MASK;
9044 switch (tiling) {
9045 case PLANE_CTL_TILED_LINEAR:
Ben Widawsky2f075562017-03-24 14:29:48 -07009046 fb->modifier = DRM_FORMAT_MOD_LINEAR;
Damien Lespiau40f46282015-02-27 11:15:21 +00009047 break;
9048 case PLANE_CTL_TILED_X:
9049 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009050 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00009051 break;
9052 case PLANE_CTL_TILED_Y:
Imre Deak914a4fd2018-10-16 19:00:11 +03009053 plane_config->tiling = I915_TILING_Y;
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07009054 if (val & PLANE_CTL_RENDER_DECOMPRESSION_ENABLE)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07009055 fb->modifier = I915_FORMAT_MOD_Y_TILED_CCS;
9056 else
9057 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00009058 break;
9059 case PLANE_CTL_TILED_YF:
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07009060 if (val & PLANE_CTL_RENDER_DECOMPRESSION_ENABLE)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07009061 fb->modifier = I915_FORMAT_MOD_Yf_TILED_CCS;
9062 else
9063 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00009064 break;
9065 default:
9066 MISSING_CASE(tiling);
9067 goto error;
9068 }
9069
Ville Syrjäläf43348a2018-11-20 15:54:50 +02009070 /*
9071 * DRM_MODE_ROTATE_ is counter clockwise to stay compatible with Xrandr
9072 * while i915 HW rotation is clockwise, thats why this swapping.
9073 */
9074 switch (val & PLANE_CTL_ROTATE_MASK) {
9075 case PLANE_CTL_ROTATE_0:
9076 plane_config->rotation = DRM_MODE_ROTATE_0;
9077 break;
9078 case PLANE_CTL_ROTATE_90:
9079 plane_config->rotation = DRM_MODE_ROTATE_270;
9080 break;
9081 case PLANE_CTL_ROTATE_180:
9082 plane_config->rotation = DRM_MODE_ROTATE_180;
9083 break;
9084 case PLANE_CTL_ROTATE_270:
9085 plane_config->rotation = DRM_MODE_ROTATE_90;
9086 break;
9087 }
9088
9089 if (INTEL_GEN(dev_priv) >= 10 &&
9090 val & PLANE_CTL_FLIP_HORIZONTAL)
9091 plane_config->rotation |= DRM_MODE_REFLECT_X;
9092
Ville Syrjälä282e83e2017-11-17 21:19:12 +02009093 base = I915_READ(PLANE_SURF(pipe, plane_id)) & 0xfffff000;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009094 plane_config->base = base;
9095
Ville Syrjälä282e83e2017-11-17 21:19:12 +02009096 offset = I915_READ(PLANE_OFFSET(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009097
Ville Syrjälä282e83e2017-11-17 21:19:12 +02009098 val = I915_READ(PLANE_SIZE(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009099 fb->height = ((val >> 16) & 0xfff) + 1;
9100 fb->width = ((val >> 0) & 0x1fff) + 1;
9101
Ville Syrjälä282e83e2017-11-17 21:19:12 +02009102 val = I915_READ(PLANE_STRIDE(pipe, plane_id));
Ville Syrjäläb3cf5c02018-09-25 22:37:08 +03009103 stride_mult = skl_plane_stride_mult(fb, 0, DRM_MODE_ROTATE_0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009104 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9105
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02009106 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009107
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009108 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009109
Ville Syrjälä282e83e2017-11-17 21:19:12 +02009110 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9111 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009112 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009113 plane_config->size);
9114
Damien Lespiau2d140302015-02-05 17:22:18 +00009115 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009116 return;
9117
9118error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01009119 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009120}
9121
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009122static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009123 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009124{
9125 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009126 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulaba3f4d02019-01-18 14:01:23 +02009127 u32 tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009128
9129 tmp = I915_READ(PF_CTL(crtc->pipe));
9130
9131 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009132 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009133 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9134 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009135
9136 /* We currently do not free assignements of panel fitters on
9137 * ivb/hsw (since we don't use the higher upscaling modes which
9138 * differentiates them) so just WARN about this case for now. */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009139 if (IS_GEN(dev_priv, 7)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009140 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9141 PF_PIPE_SEL_IVB(crtc->pipe));
9142 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009143 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009144}
9145
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009146static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009147 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009148{
9149 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009150 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02009151 enum intel_display_power_domain power_domain;
Chris Wilson0e6e0be2019-01-14 14:21:24 +00009152 intel_wakeref_t wakeref;
Jani Nikulaba3f4d02019-01-18 14:01:23 +02009153 u32 tmp;
Imre Deak17290502016-02-12 18:55:11 +02009154 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009155
Imre Deak17290502016-02-12 18:55:11 +02009156 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
Chris Wilson0e6e0be2019-01-14 14:21:24 +00009157 wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
9158 if (!wakeref)
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009159 return false;
9160
Shashank Sharmad9facae2018-10-12 11:53:07 +05309161 pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB;
Daniel Vettere143a212013-07-04 12:01:15 +02009162 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009163 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009164
Imre Deak17290502016-02-12 18:55:11 +02009165 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009166 tmp = I915_READ(PIPECONF(crtc->pipe));
9167 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009168 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009169
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009170 switch (tmp & PIPECONF_BPC_MASK) {
9171 case PIPECONF_6BPC:
9172 pipe_config->pipe_bpp = 18;
9173 break;
9174 case PIPECONF_8BPC:
9175 pipe_config->pipe_bpp = 24;
9176 break;
9177 case PIPECONF_10BPC:
9178 pipe_config->pipe_bpp = 30;
9179 break;
9180 case PIPECONF_12BPC:
9181 pipe_config->pipe_bpp = 36;
9182 break;
9183 default:
9184 break;
9185 }
9186
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009187 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9188 pipe_config->limited_color_range = true;
9189
Daniel Vetterab9412b2013-05-03 11:49:46 +02009190 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009191 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009192 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009193
Daniel Vetter88adfff2013-03-28 10:42:01 +01009194 pipe_config->has_pch_encoder = true;
9195
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009196 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9197 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9198 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009199
9200 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009201
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009202 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03009203 /*
9204 * The pipe->pch transcoder and pch transcoder->pll
9205 * mapping is fixed.
9206 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009207 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009208 } else {
9209 tmp = I915_READ(PCH_DPLL_SEL);
9210 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009211 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009212 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009213 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009214 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009215
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009216 pipe_config->shared_dpll =
9217 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9218 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009219
Lucas De Marchiee1398b2018-03-20 15:06:33 -07009220 WARN_ON(!pll->info->funcs->get_hw_state(dev_priv, pll,
9221 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009222
9223 tmp = pipe_config->dpll_hw_state.dpll;
9224 pipe_config->pixel_multiplier =
9225 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9226 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009227
9228 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009229 } else {
9230 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009231 }
9232
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009233 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02009234 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009235
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009236 ironlake_get_pfit_config(crtc, pipe_config);
9237
Imre Deak17290502016-02-12 18:55:11 +02009238 ret = true;
9239
9240out:
Chris Wilson0e6e0be2019-01-14 14:21:24 +00009241 intel_display_power_put(dev_priv, power_domain, wakeref);
Imre Deak17290502016-02-12 18:55:11 +02009242
9243 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009244}
9245
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009246static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9247{
Chris Wilson91c8a322016-07-05 10:40:23 +01009248 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009249 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009250
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009251 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009252 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009253 pipe_name(crtc->pipe));
9254
Imre Deak75e39682018-08-06 12:58:39 +03009255 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_CTL2),
Imre Deak9c3a16c2017-08-14 18:15:30 +03009256 "Display power well on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009257 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009258 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9259 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03009260 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009261 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009262 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009263 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05009264 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009265 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009266 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009267 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009268 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009269 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009270 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009271
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009272 /*
9273 * In theory we can still leave IRQs enabled, as long as only the HPD
9274 * interrupts remain enabled. We used to check for that, but since it's
9275 * gen-specific and since we only disable LCPLL after we fully disable
9276 * the interrupts, the check below should be enough.
9277 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009278 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009279}
9280
Jani Nikulaba3f4d02019-01-18 14:01:23 +02009281static u32 hsw_read_dcomp(struct drm_i915_private *dev_priv)
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009282{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009283 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009284 return I915_READ(D_COMP_HSW);
9285 else
9286 return I915_READ(D_COMP_BDW);
9287}
9288
Jani Nikulaba3f4d02019-01-18 14:01:23 +02009289static void hsw_write_dcomp(struct drm_i915_private *dev_priv, u32 val)
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009290{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009291 if (IS_HASWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009292 mutex_lock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009293 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9294 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01009295 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009296 mutex_unlock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009297 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009298 I915_WRITE(D_COMP_BDW, val);
9299 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009300 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009301}
9302
9303/*
9304 * This function implements pieces of two sequences from BSpec:
9305 * - Sequence for display software to disable LCPLL
9306 * - Sequence for display software to allow package C8+
9307 * The steps implemented here are just the steps that actually touch the LCPLL
9308 * register. Callers should take care of disabling all the display engine
9309 * functions, doing the mode unset, fixing interrupts, etc.
9310 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009311static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9312 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009313{
Jani Nikulaba3f4d02019-01-18 14:01:23 +02009314 u32 val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009315
9316 assert_can_disable_lcpll(dev_priv);
9317
9318 val = I915_READ(LCPLL_CTL);
9319
9320 if (switch_to_fclk) {
9321 val |= LCPLL_CD_SOURCE_FCLK;
9322 I915_WRITE(LCPLL_CTL, val);
9323
Imre Deakf53dd632016-06-28 13:37:32 +03009324 if (wait_for_us(I915_READ(LCPLL_CTL) &
9325 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009326 DRM_ERROR("Switching to FCLK failed\n");
9327
9328 val = I915_READ(LCPLL_CTL);
9329 }
9330
9331 val |= LCPLL_PLL_DISABLE;
9332 I915_WRITE(LCPLL_CTL, val);
9333 POSTING_READ(LCPLL_CTL);
9334
Chris Wilson24d84412016-06-30 15:33:07 +01009335 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009336 DRM_ERROR("LCPLL still locked\n");
9337
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009338 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009339 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009340 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009341 ndelay(100);
9342
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009343 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9344 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009345 DRM_ERROR("D_COMP RCOMP still in progress\n");
9346
9347 if (allow_power_down) {
9348 val = I915_READ(LCPLL_CTL);
9349 val |= LCPLL_POWER_DOWN_ALLOW;
9350 I915_WRITE(LCPLL_CTL, val);
9351 POSTING_READ(LCPLL_CTL);
9352 }
9353}
9354
9355/*
9356 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9357 * source.
9358 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009359static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009360{
Jani Nikulaba3f4d02019-01-18 14:01:23 +02009361 u32 val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009362
9363 val = I915_READ(LCPLL_CTL);
9364
9365 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9366 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9367 return;
9368
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009369 /*
9370 * Make sure we're not on PC8 state before disabling PC8, otherwise
9371 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009372 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009373 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009374
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009375 if (val & LCPLL_POWER_DOWN_ALLOW) {
9376 val &= ~LCPLL_POWER_DOWN_ALLOW;
9377 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009378 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009379 }
9380
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009381 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009382 val |= D_COMP_COMP_FORCE;
9383 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009384 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009385
9386 val = I915_READ(LCPLL_CTL);
9387 val &= ~LCPLL_PLL_DISABLE;
9388 I915_WRITE(LCPLL_CTL, val);
9389
Chris Wilson93220c02016-06-30 15:33:08 +01009390 if (intel_wait_for_register(dev_priv,
9391 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
9392 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009393 DRM_ERROR("LCPLL not locked yet\n");
9394
9395 if (val & LCPLL_CD_SOURCE_FCLK) {
9396 val = I915_READ(LCPLL_CTL);
9397 val &= ~LCPLL_CD_SOURCE_FCLK;
9398 I915_WRITE(LCPLL_CTL, val);
9399
Imre Deakf53dd632016-06-28 13:37:32 +03009400 if (wait_for_us((I915_READ(LCPLL_CTL) &
9401 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009402 DRM_ERROR("Switching back to LCPLL failed\n");
9403 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009404
Mika Kuoppala59bad942015-01-16 11:34:40 +02009405 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03009406
Ville Syrjälä4c75b942016-10-31 22:37:12 +02009407 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03009408 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009409}
9410
Paulo Zanoni765dab672014-03-07 20:08:18 -03009411/*
9412 * Package states C8 and deeper are really deep PC states that can only be
9413 * reached when all the devices on the system allow it, so even if the graphics
9414 * device allows PC8+, it doesn't mean the system will actually get to these
9415 * states. Our driver only allows PC8+ when going into runtime PM.
9416 *
9417 * The requirements for PC8+ are that all the outputs are disabled, the power
9418 * well is disabled and most interrupts are disabled, and these are also
9419 * requirements for runtime PM. When these conditions are met, we manually do
9420 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9421 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9422 * hang the machine.
9423 *
9424 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9425 * the state of some registers, so when we come back from PC8+ we need to
9426 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9427 * need to take care of the registers kept by RC6. Notice that this happens even
9428 * if we don't put the device in PCI D3 state (which is what currently happens
9429 * because of the runtime PM support).
9430 *
9431 * For more, read "Display Sequences for Package C8" on the hardware
9432 * documentation.
9433 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009434void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009435{
Jani Nikulaba3f4d02019-01-18 14:01:23 +02009436 u32 val;
Paulo Zanonic67a4702013-08-19 13:18:09 -03009437
Paulo Zanonic67a4702013-08-19 13:18:09 -03009438 DRM_DEBUG_KMS("Enabling package C8+\n");
9439
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009440 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009441 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9442 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9443 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9444 }
9445
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009446 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009447 hsw_disable_lcpll(dev_priv, true, true);
9448}
9449
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009450void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009451{
Jani Nikulaba3f4d02019-01-18 14:01:23 +02009452 u32 val;
Paulo Zanonic67a4702013-08-19 13:18:09 -03009453
Paulo Zanonic67a4702013-08-19 13:18:09 -03009454 DRM_DEBUG_KMS("Disabling package C8+\n");
9455
9456 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009457 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009458
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009459 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009460 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9461 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9462 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9463 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009464}
9465
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009466static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9467 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009468{
Madhav Chauhan70a057b2018-11-29 16:12:18 +02009469 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03009470 struct intel_atomic_state *state =
9471 to_intel_atomic_state(crtc_state->base.state);
9472
Madhav Chauhan70a057b2018-11-29 16:12:18 +02009473 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI) ||
9474 IS_ICELAKE(dev_priv)) {
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009475 struct intel_encoder *encoder =
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03009476 intel_get_crtc_new_encoder(state, crtc_state);
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009477
9478 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
Chris Wilson43031782018-09-13 14:16:26 +01009479 DRM_DEBUG_KMS("failed to find PLL for pipe %c\n",
9480 pipe_name(crtc->pipe));
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009481 return -EINVAL;
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009482 }
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009483 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009484
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009485 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009486}
9487
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009488static void cannonlake_get_ddi_pll(struct drm_i915_private *dev_priv,
9489 enum port port,
9490 struct intel_crtc_state *pipe_config)
9491{
9492 enum intel_dpll_id id;
9493 u32 temp;
9494
9495 temp = I915_READ(DPCLKA_CFGCR0) & DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
Paulo Zanonidfbd4502017-08-25 16:40:04 -03009496 id = temp >> DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port);
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009497
9498 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL2))
9499 return;
9500
9501 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
9502}
9503
Paulo Zanoni970888e2018-05-21 17:25:44 -07009504static void icelake_get_ddi_pll(struct drm_i915_private *dev_priv,
9505 enum port port,
9506 struct intel_crtc_state *pipe_config)
9507{
9508 enum intel_dpll_id id;
9509 u32 temp;
9510
9511 /* TODO: TBT pll not implemented. */
Vandita Kulkarni8ea59e62018-10-03 12:51:59 +05309512 if (intel_port_is_combophy(dev_priv, port)) {
Paulo Zanoni970888e2018-05-21 17:25:44 -07009513 temp = I915_READ(DPCLKA_CFGCR0_ICL) &
9514 DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
9515 id = temp >> DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port);
9516
Vandita Kulkarnia54270d2018-10-03 12:52:00 +05309517 if (WARN_ON(!intel_dpll_is_combophy(id)))
Paulo Zanoni970888e2018-05-21 17:25:44 -07009518 return;
Vandita Kulkarni8ea59e62018-10-03 12:51:59 +05309519 } else if (intel_port_is_tc(dev_priv, port)) {
Lucas De Marchi584fca12019-01-25 14:24:41 -08009520 id = icl_tc_port_to_pll_id(intel_port_to_tc(dev_priv, port));
Vandita Kulkarni8ea59e62018-10-03 12:51:59 +05309521 } else {
9522 WARN(1, "Invalid port %x\n", port);
Paulo Zanoni970888e2018-05-21 17:25:44 -07009523 return;
9524 }
9525
9526 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
9527}
9528
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309529static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9530 enum port port,
9531 struct intel_crtc_state *pipe_config)
9532{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009533 enum intel_dpll_id id;
9534
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309535 switch (port) {
9536 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02009537 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309538 break;
9539 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02009540 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309541 break;
9542 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02009543 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309544 break;
9545 default:
9546 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009547 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309548 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009549
9550 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309551}
9552
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009553static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9554 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009555 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009556{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009557 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009558 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009559
9560 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009561 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009562
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009563 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009564 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009565
9566 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009567}
9568
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009569static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9570 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009571 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009572{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009573 enum intel_dpll_id id;
Jani Nikulaba3f4d02019-01-18 14:01:23 +02009574 u32 ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009575
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009576 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009577 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009578 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009579 break;
9580 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009581 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009582 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009583 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009584 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009585 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02009586 case PORT_CLK_SEL_LCPLL_810:
9587 id = DPLL_ID_LCPLL_810;
9588 break;
9589 case PORT_CLK_SEL_LCPLL_1350:
9590 id = DPLL_ID_LCPLL_1350;
9591 break;
9592 case PORT_CLK_SEL_LCPLL_2700:
9593 id = DPLL_ID_LCPLL_2700;
9594 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009595 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009596 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009597 /* fall through */
9598 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009599 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009600 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009601
9602 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009603}
9604
Jani Nikulacf304292016-03-18 17:05:41 +02009605static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9606 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009607 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02009608{
9609 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009610 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02009611 enum intel_display_power_domain power_domain;
Jani Nikula07169312018-12-04 12:19:26 +02009612 unsigned long panel_transcoder_mask = BIT(TRANSCODER_EDP);
9613 unsigned long enabled_panel_transcoders = 0;
9614 enum transcoder panel_transcoder;
Jani Nikulacf304292016-03-18 17:05:41 +02009615 u32 tmp;
Jani Nikula07169312018-12-04 12:19:26 +02009616
9617 if (IS_ICELAKE(dev_priv))
9618 panel_transcoder_mask |=
9619 BIT(TRANSCODER_DSI_0) | BIT(TRANSCODER_DSI_1);
Jani Nikulacf304292016-03-18 17:05:41 +02009620
Imre Deakd9a7bc62016-05-12 16:18:50 +03009621 /*
9622 * The pipe->transcoder mapping is fixed with the exception of the eDP
Jani Nikula07169312018-12-04 12:19:26 +02009623 * and DSI transcoders handled below.
Imre Deakd9a7bc62016-05-12 16:18:50 +03009624 */
Jani Nikulacf304292016-03-18 17:05:41 +02009625 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9626
9627 /*
9628 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9629 * consistency and less surprising code; it's in always on power).
9630 */
Chris Wilson1b4bd5c2019-01-16 15:54:21 +00009631 for_each_set_bit(panel_transcoder,
9632 &panel_transcoder_mask,
9633 ARRAY_SIZE(INTEL_INFO(dev_priv)->trans_offsets)) {
Madhav Chauhan2ca711c2018-11-29 16:12:27 +02009634 enum pipe trans_pipe;
Jani Nikula07169312018-12-04 12:19:26 +02009635
9636 tmp = I915_READ(TRANS_DDI_FUNC_CTL(panel_transcoder));
9637 if (!(tmp & TRANS_DDI_FUNC_ENABLE))
9638 continue;
9639
9640 /*
9641 * Log all enabled ones, only use the first one.
9642 *
9643 * FIXME: This won't work for two separate DSI displays.
9644 */
9645 enabled_panel_transcoders |= BIT(panel_transcoder);
9646 if (enabled_panel_transcoders != BIT(panel_transcoder))
9647 continue;
9648
Jani Nikulacf304292016-03-18 17:05:41 +02009649 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9650 default:
Jani Nikula07169312018-12-04 12:19:26 +02009651 WARN(1, "unknown pipe linked to transcoder %s\n",
9652 transcoder_name(panel_transcoder));
Gustavo A. R. Silvaf0d759f2018-06-28 17:35:41 -05009653 /* fall through */
Jani Nikulacf304292016-03-18 17:05:41 +02009654 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9655 case TRANS_DDI_EDP_INPUT_A_ON:
Madhav Chauhan2ca711c2018-11-29 16:12:27 +02009656 trans_pipe = PIPE_A;
Jani Nikulacf304292016-03-18 17:05:41 +02009657 break;
9658 case TRANS_DDI_EDP_INPUT_B_ONOFF:
Madhav Chauhan2ca711c2018-11-29 16:12:27 +02009659 trans_pipe = PIPE_B;
Jani Nikulacf304292016-03-18 17:05:41 +02009660 break;
9661 case TRANS_DDI_EDP_INPUT_C_ONOFF:
Madhav Chauhan2ca711c2018-11-29 16:12:27 +02009662 trans_pipe = PIPE_C;
Jani Nikulacf304292016-03-18 17:05:41 +02009663 break;
9664 }
9665
Jani Nikula07169312018-12-04 12:19:26 +02009666 if (trans_pipe == crtc->pipe)
9667 pipe_config->cpu_transcoder = panel_transcoder;
Jani Nikulacf304292016-03-18 17:05:41 +02009668 }
9669
Jani Nikula07169312018-12-04 12:19:26 +02009670 /*
9671 * Valid combos: none, eDP, DSI0, DSI1, DSI0+DSI1
9672 */
9673 WARN_ON((enabled_panel_transcoders & BIT(TRANSCODER_EDP)) &&
9674 enabled_panel_transcoders != BIT(TRANSCODER_EDP));
9675
Jani Nikulacf304292016-03-18 17:05:41 +02009676 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9677 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9678 return false;
Chris Wilson04161d62019-01-14 14:21:27 +00009679
9680 WARN_ON(*power_domain_mask & BIT_ULL(power_domain));
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009681 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02009682
9683 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9684
9685 return tmp & PIPECONF_ENABLE;
9686}
9687
Jani Nikula4d1de972016-03-18 17:05:42 +02009688static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9689 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009690 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02009691{
9692 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009693 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02009694 enum intel_display_power_domain power_domain;
9695 enum port port;
9696 enum transcoder cpu_transcoder;
9697 u32 tmp;
9698
Jani Nikula4d1de972016-03-18 17:05:42 +02009699 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9700 if (port == PORT_A)
9701 cpu_transcoder = TRANSCODER_DSI_A;
9702 else
9703 cpu_transcoder = TRANSCODER_DSI_C;
9704
9705 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9706 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9707 continue;
Chris Wilson04161d62019-01-14 14:21:27 +00009708
9709 WARN_ON(*power_domain_mask & BIT_ULL(power_domain));
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009710 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009711
Imre Deakdb18b6a2016-03-24 12:41:40 +02009712 /*
9713 * The PLL needs to be enabled with a valid divider
9714 * configuration, otherwise accessing DSI registers will hang
9715 * the machine. See BSpec North Display Engine
9716 * registers/MIPI[BXT]. We can break out here early, since we
9717 * need the same DSI PLL to be enabled for both DSI ports.
9718 */
Jani Nikulae5186342018-07-05 16:25:08 +03009719 if (!bxt_dsi_pll_is_enabled(dev_priv))
Imre Deakdb18b6a2016-03-24 12:41:40 +02009720 break;
9721
Jani Nikula4d1de972016-03-18 17:05:42 +02009722 /* XXX: this works for video mode only */
9723 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9724 if (!(tmp & DPI_ENABLE))
9725 continue;
9726
9727 tmp = I915_READ(MIPI_CTRL(port));
9728 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9729 continue;
9730
9731 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009732 break;
9733 }
9734
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009735 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009736}
9737
Daniel Vetter26804af2014-06-25 22:01:55 +03009738static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009739 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009740{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009741 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009742 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009743 enum port port;
Jani Nikulaba3f4d02019-01-18 14:01:23 +02009744 u32 tmp;
Daniel Vetter26804af2014-06-25 22:01:55 +03009745
9746 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9747
9748 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9749
Paulo Zanoni970888e2018-05-21 17:25:44 -07009750 if (IS_ICELAKE(dev_priv))
9751 icelake_get_ddi_pll(dev_priv, port, pipe_config);
9752 else if (IS_CANNONLAKE(dev_priv))
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009753 cannonlake_get_ddi_pll(dev_priv, port, pipe_config);
9754 else if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009755 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009756 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309757 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009758 else
9759 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009760
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009761 pll = pipe_config->shared_dpll;
9762 if (pll) {
Lucas De Marchiee1398b2018-03-20 15:06:33 -07009763 WARN_ON(!pll->info->funcs->get_hw_state(dev_priv, pll,
9764 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009765 }
9766
Daniel Vetter26804af2014-06-25 22:01:55 +03009767 /*
9768 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9769 * DDI E. So just check whether this pipe is wired to DDI E and whether
9770 * the PCH transcoder is on.
9771 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009772 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009773 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009774 pipe_config->has_pch_encoder = true;
9775
9776 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9777 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9778 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9779
9780 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9781 }
9782}
9783
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009784static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009785 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009786{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009787 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009788 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009789 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009790 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009791
Imre Deake79dfb52017-07-20 01:50:57 +03009792 intel_crtc_init_scalers(crtc, pipe_config);
Imre Deak5fb9dad2017-07-20 14:28:20 +03009793
Imre Deak17290502016-02-12 18:55:11 +02009794 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9795 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009796 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009797 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009798
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009799 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009800
Jani Nikulacf304292016-03-18 17:05:41 +02009801 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009802
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009803 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009804 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9805 WARN_ON(active);
9806 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009807 }
9808
Jani Nikulacf304292016-03-18 17:05:41 +02009809 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009810 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009811
Madhav Chauhan2eae5d62018-11-29 16:12:28 +02009812 if (!transcoder_is_dsi(pipe_config->cpu_transcoder) ||
9813 IS_ICELAKE(dev_priv)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009814 haswell_get_ddi_port_state(crtc, pipe_config);
9815 intel_get_pipe_timings(crtc, pipe_config);
9816 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009817
Jani Nikulabc58be62016-03-18 17:05:39 +02009818 intel_get_pipe_src_size(crtc, pipe_config);
Shashank Sharma33b7f3e2018-10-12 11:53:08 +05309819 intel_get_crtc_ycbcr_config(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009820
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009821 pipe_config->gamma_mode =
9822 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9823
Imre Deak17290502016-02-12 18:55:11 +02009824 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9825 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Chris Wilson04161d62019-01-14 14:21:27 +00009826 WARN_ON(power_domain_mask & BIT_ULL(power_domain));
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009827 power_domain_mask |= BIT_ULL(power_domain);
Chris Wilson04161d62019-01-14 14:21:27 +00009828
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009829 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009830 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009831 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009832 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009833 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009834
Maarten Lankhorst24f28452017-11-22 19:39:01 +01009835 if (hsw_crtc_supports_ips(crtc)) {
9836 if (IS_HASWELL(dev_priv))
9837 pipe_config->ips_enabled = I915_READ(IPS_CTL) & IPS_ENABLE;
9838 else {
9839 /*
9840 * We cannot readout IPS state on broadwell, set to
9841 * true so we can set it to a defined state on first
9842 * commit.
9843 */
9844 pipe_config->ips_enabled = true;
9845 }
9846 }
9847
Jani Nikula4d1de972016-03-18 17:05:42 +02009848 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9849 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009850 pipe_config->pixel_multiplier =
9851 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9852 } else {
9853 pipe_config->pixel_multiplier = 1;
9854 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009855
Imre Deak17290502016-02-12 18:55:11 +02009856out:
9857 for_each_power_domain(power_domain, power_domain_mask)
Chris Wilson0e6e0be2019-01-14 14:21:24 +00009858 intel_display_power_put_unchecked(dev_priv, power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009859
Jani Nikulacf304292016-03-18 17:05:41 +02009860 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009861}
9862
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009863static u32 intel_cursor_base(const struct intel_plane_state *plane_state)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009864{
9865 struct drm_i915_private *dev_priv =
9866 to_i915(plane_state->base.plane->dev);
9867 const struct drm_framebuffer *fb = plane_state->base.fb;
9868 const struct drm_i915_gem_object *obj = intel_fb_obj(fb);
9869 u32 base;
9870
José Roberto de Souzad53db442018-11-30 15:20:48 -08009871 if (INTEL_INFO(dev_priv)->display.cursor_needs_physical)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009872 base = obj->phys_handle->busaddr;
9873 else
9874 base = intel_plane_ggtt_offset(plane_state);
9875
Ville Syrjäläc11ada02018-09-07 18:24:04 +03009876 base += plane_state->color_plane[0].offset;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009877
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009878 /* ILK+ do this automagically */
Rodrigo Vivib2ae3182019-02-04 14:25:38 -08009879 if (HAS_GMCH(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009880 plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009881 base += (plane_state->base.crtc_h *
9882 plane_state->base.crtc_w - 1) * fb->format->cpp[0];
9883
9884 return base;
9885}
9886
Ville Syrjäläed270222017-03-27 21:55:36 +03009887static u32 intel_cursor_position(const struct intel_plane_state *plane_state)
9888{
9889 int x = plane_state->base.crtc_x;
9890 int y = plane_state->base.crtc_y;
9891 u32 pos = 0;
9892
9893 if (x < 0) {
9894 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9895 x = -x;
9896 }
9897 pos |= x << CURSOR_X_SHIFT;
9898
9899 if (y < 0) {
9900 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9901 y = -y;
9902 }
9903 pos |= y << CURSOR_Y_SHIFT;
9904
9905 return pos;
9906}
9907
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009908static bool intel_cursor_size_ok(const struct intel_plane_state *plane_state)
9909{
9910 const struct drm_mode_config *config =
9911 &plane_state->base.plane->dev->mode_config;
9912 int width = plane_state->base.crtc_w;
9913 int height = plane_state->base.crtc_h;
9914
9915 return width > 0 && width <= config->cursor_width &&
9916 height > 0 && height <= config->cursor_height;
9917}
9918
Ville Syrjäläfce8d232018-09-07 18:24:13 +03009919static int intel_cursor_check_surface(struct intel_plane_state *plane_state)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009920{
9921 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälädf79cf42018-09-11 18:01:39 +03009922 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009923 int src_x, src_y;
9924 u32 offset;
Ville Syrjäläfc3fed52018-09-18 17:02:43 +03009925 int ret;
Ville Syrjäläfce8d232018-09-07 18:24:13 +03009926
9927 intel_fill_fb_ggtt_view(&plane_state->view, fb, rotation);
9928 plane_state->color_plane[0].stride = intel_fb_pitch(fb, 0, rotation);
9929
Ville Syrjäläfc3fed52018-09-18 17:02:43 +03009930 ret = intel_plane_check_stride(plane_state);
9931 if (ret)
9932 return ret;
9933
Ville Syrjäläfce8d232018-09-07 18:24:13 +03009934 src_x = plane_state->base.src_x >> 16;
9935 src_y = plane_state->base.src_y >> 16;
9936
9937 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
9938 offset = intel_plane_compute_aligned_offset(&src_x, &src_y,
9939 plane_state, 0);
9940
9941 if (src_x != 0 || src_y != 0) {
9942 DRM_DEBUG_KMS("Arbitrary cursor panning not supported\n");
9943 return -EINVAL;
9944 }
9945
9946 plane_state->color_plane[0].offset = offset;
9947
9948 return 0;
9949}
9950
9951static int intel_check_cursor(struct intel_crtc_state *crtc_state,
9952 struct intel_plane_state *plane_state)
9953{
9954 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009955 int ret;
9956
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +03009957 if (fb && fb->modifier != DRM_FORMAT_MOD_LINEAR) {
9958 DRM_DEBUG_KMS("cursor cannot be tiled\n");
9959 return -EINVAL;
9960 }
9961
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +02009962 ret = drm_atomic_helper_check_plane_state(&plane_state->base,
9963 &crtc_state->base,
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +02009964 DRM_PLANE_HELPER_NO_SCALING,
9965 DRM_PLANE_HELPER_NO_SCALING,
9966 true, true);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009967 if (ret)
9968 return ret;
9969
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +03009970 if (!plane_state->base.visible)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009971 return 0;
9972
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +03009973 ret = intel_plane_check_src_coordinates(plane_state);
9974 if (ret)
9975 return ret;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009976
Ville Syrjäläfce8d232018-09-07 18:24:13 +03009977 ret = intel_cursor_check_surface(plane_state);
9978 if (ret)
9979 return ret;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009980
Ville Syrjälä659056f2017-03-27 21:55:39 +03009981 return 0;
9982}
9983
Ville Syrjäläddd57132018-09-07 18:24:02 +03009984static unsigned int
9985i845_cursor_max_stride(struct intel_plane *plane,
9986 u32 pixel_format, u64 modifier,
9987 unsigned int rotation)
9988{
9989 return 2048;
9990}
9991
Ville Syrjälä7eb31a02019-02-05 18:08:36 +02009992static u32 i845_cursor_ctl_crtc(const struct intel_crtc_state *crtc_state)
9993{
9994 return CURSOR_GAMMA_ENABLE;
9995}
9996
Ville Syrjälä292889e2017-03-17 23:18:01 +02009997static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9998 const struct intel_plane_state *plane_state)
9999{
Ville Syrjälä292889e2017-03-17 23:18:01 +020010000 return CURSOR_ENABLE |
Ville Syrjälä292889e2017-03-17 23:18:01 +020010001 CURSOR_FORMAT_ARGB |
Ville Syrjälädf79cf42018-09-11 18:01:39 +030010002 CURSOR_STRIDE(plane_state->color_plane[0].stride);
Ville Syrjälä292889e2017-03-17 23:18:01 +020010003}
10004
Ville Syrjälä659056f2017-03-27 21:55:39 +030010005static bool i845_cursor_size_ok(const struct intel_plane_state *plane_state)
10006{
Ville Syrjälä659056f2017-03-27 21:55:39 +030010007 int width = plane_state->base.crtc_w;
Ville Syrjälä659056f2017-03-27 21:55:39 +030010008
10009 /*
10010 * 845g/865g are only limited by the width of their cursors,
10011 * the height is arbitrary up to the precision of the register.
10012 */
Ville Syrjälä3637ecf2017-03-27 21:55:40 +030010013 return intel_cursor_size_ok(plane_state) && IS_ALIGNED(width, 64);
Ville Syrjälä659056f2017-03-27 21:55:39 +030010014}
10015
Ville Syrjäläeb0f5042018-08-28 17:27:06 +030010016static int i845_check_cursor(struct intel_crtc_state *crtc_state,
Ville Syrjälä659056f2017-03-27 21:55:39 +030010017 struct intel_plane_state *plane_state)
10018{
10019 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +030010020 int ret;
10021
10022 ret = intel_check_cursor(crtc_state, plane_state);
10023 if (ret)
10024 return ret;
10025
10026 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +030010027 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +030010028 return 0;
10029
10030 /* Check for which cursor types we support */
10031 if (!i845_cursor_size_ok(plane_state)) {
10032 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
10033 plane_state->base.crtc_w,
10034 plane_state->base.crtc_h);
10035 return -EINVAL;
10036 }
10037
Ville Syrjälädf79cf42018-09-11 18:01:39 +030010038 WARN_ON(plane_state->base.visible &&
10039 plane_state->color_plane[0].stride != fb->pitches[0]);
10040
Ville Syrjälä1e1bb872017-03-27 21:55:41 +030010041 switch (fb->pitches[0]) {
Chris Wilson560b85b2010-08-07 11:01:38 +010010042 case 256:
10043 case 512:
10044 case 1024:
10045 case 2048:
Ville Syrjälädc41c152014-08-13 11:57:05 +030010046 break;
Ville Syrjälä1e1bb872017-03-27 21:55:41 +030010047 default:
10048 DRM_DEBUG_KMS("Invalid cursor stride (%u)\n",
10049 fb->pitches[0]);
10050 return -EINVAL;
Chris Wilson560b85b2010-08-07 11:01:38 +010010051 }
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010052
Ville Syrjälä659056f2017-03-27 21:55:39 +030010053 plane_state->ctl = i845_cursor_ctl(crtc_state, plane_state);
10054
10055 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010056}
10057
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010058static void i845_update_cursor(struct intel_plane *plane,
10059 const struct intel_crtc_state *crtc_state,
Chris Wilson560b85b2010-08-07 11:01:38 +010010060 const struct intel_plane_state *plane_state)
10061{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030010062 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010063 u32 cntl = 0, base = 0, pos = 0, size = 0;
10064 unsigned long irqflags;
Chris Wilson560b85b2010-08-07 11:01:38 +010010065
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010066 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010067 unsigned int width = plane_state->base.crtc_w;
10068 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010069
Ville Syrjälä7eb31a02019-02-05 18:08:36 +020010070 cntl = plane_state->ctl |
10071 i845_cursor_ctl_crtc(crtc_state);
10072
Ville Syrjälädc41c152014-08-13 11:57:05 +030010073 size = (height << 12) | width;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010074
10075 base = intel_cursor_base(plane_state);
10076 pos = intel_cursor_position(plane_state);
Chris Wilson4b0e3332014-05-30 16:35:26 +030010077 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010078
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010079 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
10080
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010081 /* On these chipsets we can only modify the base/size/stride
10082 * whilst the cursor is disabled.
10083 */
10084 if (plane->cursor.base != base ||
10085 plane->cursor.size != size ||
10086 plane->cursor.cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +020010087 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
Ville Syrjälädd584fc2017-03-09 17:44:33 +020010088 I915_WRITE_FW(CURBASE(PIPE_A), base);
Ville Syrjälädd584fc2017-03-09 17:44:33 +020010089 I915_WRITE_FW(CURSIZE, size);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010090 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädd584fc2017-03-09 17:44:33 +020010091 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
Ville Syrjälä75343a42017-03-27 21:55:38 +030010092
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010093 plane->cursor.base = base;
10094 plane->cursor.size = size;
10095 plane->cursor.cntl = cntl;
10096 } else {
10097 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010098 }
10099
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010100 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
10101}
10102
10103static void i845_disable_cursor(struct intel_plane *plane,
Ville Syrjälä0dd14be2018-11-14 23:07:20 +020010104 const struct intel_crtc_state *crtc_state)
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010105{
Ville Syrjälä0dd14be2018-11-14 23:07:20 +020010106 i845_update_cursor(plane, crtc_state, NULL);
Chris Wilson560b85b2010-08-07 11:01:38 +010010107}
10108
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010109static bool i845_cursor_get_hw_state(struct intel_plane *plane,
10110 enum pipe *pipe)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010111{
10112 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
10113 enum intel_display_power_domain power_domain;
Chris Wilson0e6e0be2019-01-14 14:21:24 +000010114 intel_wakeref_t wakeref;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010115 bool ret;
10116
10117 power_domain = POWER_DOMAIN_PIPE(PIPE_A);
Chris Wilson0e6e0be2019-01-14 14:21:24 +000010118 wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
10119 if (!wakeref)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010120 return false;
10121
10122 ret = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
10123
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010124 *pipe = PIPE_A;
10125
Chris Wilson0e6e0be2019-01-14 14:21:24 +000010126 intel_display_power_put(dev_priv, power_domain, wakeref);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010127
10128 return ret;
10129}
10130
Ville Syrjäläddd57132018-09-07 18:24:02 +030010131static unsigned int
10132i9xx_cursor_max_stride(struct intel_plane *plane,
10133 u32 pixel_format, u64 modifier,
10134 unsigned int rotation)
10135{
10136 return plane->base.dev->mode_config.cursor_width * 4;
10137}
10138
Ville Syrjälä7eb31a02019-02-05 18:08:36 +020010139static u32 i9xx_cursor_ctl_crtc(const struct intel_crtc_state *crtc_state)
10140{
10141 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
10142 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
10143 u32 cntl = 0;
10144
10145 if (INTEL_GEN(dev_priv) >= 11)
10146 return cntl;
10147
10148 cntl |= MCURSOR_GAMMA_ENABLE;
10149
10150 if (HAS_DDI(dev_priv))
10151 cntl |= MCURSOR_PIPE_CSC_ENABLE;
10152
10153 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
10154 cntl |= MCURSOR_PIPE_SELECT(crtc->pipe);
10155
10156 return cntl;
10157}
10158
Ville Syrjälä292889e2017-03-17 23:18:01 +020010159static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
10160 const struct intel_plane_state *plane_state)
10161{
10162 struct drm_i915_private *dev_priv =
10163 to_i915(plane_state->base.plane->dev);
José Roberto de Souzac894d632018-05-18 13:15:47 -070010164 u32 cntl = 0;
Ville Syrjälä292889e2017-03-17 23:18:01 +020010165
Lucas De Marchicf819ef2018-12-12 10:10:43 -080010166 if (IS_GEN(dev_priv, 6) || IS_IVYBRIDGE(dev_priv))
Ville Syrjäläe876b782018-01-30 22:38:05 +020010167 cntl |= MCURSOR_TRICKLE_FEED_DISABLE;
10168
Ville Syrjälä292889e2017-03-17 23:18:01 +020010169 switch (plane_state->base.crtc_w) {
10170 case 64:
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +020010171 cntl |= MCURSOR_MODE_64_ARGB_AX;
Ville Syrjälä292889e2017-03-17 23:18:01 +020010172 break;
10173 case 128:
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +020010174 cntl |= MCURSOR_MODE_128_ARGB_AX;
Ville Syrjälä292889e2017-03-17 23:18:01 +020010175 break;
10176 case 256:
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +020010177 cntl |= MCURSOR_MODE_256_ARGB_AX;
Ville Syrjälä292889e2017-03-17 23:18:01 +020010178 break;
10179 default:
10180 MISSING_CASE(plane_state->base.crtc_w);
10181 return 0;
10182 }
10183
Robert Fossc2c446a2017-05-19 16:50:17 -040010184 if (plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +020010185 cntl |= MCURSOR_ROTATE_180;
Ville Syrjälä292889e2017-03-17 23:18:01 +020010186
10187 return cntl;
10188}
10189
Ville Syrjälä659056f2017-03-27 21:55:39 +030010190static bool i9xx_cursor_size_ok(const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010191{
Ville Syrjälä024faac2017-03-27 21:55:42 +030010192 struct drm_i915_private *dev_priv =
10193 to_i915(plane_state->base.plane->dev);
Ville Syrjälä659056f2017-03-27 21:55:39 +030010194 int width = plane_state->base.crtc_w;
10195 int height = plane_state->base.crtc_h;
Chris Wilson560b85b2010-08-07 11:01:38 +010010196
Ville Syrjälä3637ecf2017-03-27 21:55:40 +030010197 if (!intel_cursor_size_ok(plane_state))
Ville Syrjälädc41c152014-08-13 11:57:05 +030010198 return false;
10199
Ville Syrjälä024faac2017-03-27 21:55:42 +030010200 /* Cursor width is limited to a few power-of-two sizes */
10201 switch (width) {
Ville Syrjälä659056f2017-03-27 21:55:39 +030010202 case 256:
10203 case 128:
Ville Syrjälä659056f2017-03-27 21:55:39 +030010204 case 64:
10205 break;
10206 default:
10207 return false;
10208 }
10209
Ville Syrjälädc41c152014-08-13 11:57:05 +030010210 /*
Ville Syrjälä024faac2017-03-27 21:55:42 +030010211 * IVB+ have CUR_FBC_CTL which allows an arbitrary cursor
10212 * height from 8 lines up to the cursor width, when the
10213 * cursor is not rotated. Everything else requires square
10214 * cursors.
Ville Syrjälädc41c152014-08-13 11:57:05 +030010215 */
Ville Syrjälä024faac2017-03-27 21:55:42 +030010216 if (HAS_CUR_FBC(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +100010217 plane_state->base.rotation & DRM_MODE_ROTATE_0) {
Ville Syrjälä024faac2017-03-27 21:55:42 +030010218 if (height < 8 || height > width)
Ville Syrjälädc41c152014-08-13 11:57:05 +030010219 return false;
10220 } else {
Ville Syrjälä024faac2017-03-27 21:55:42 +030010221 if (height != width)
Ville Syrjälädc41c152014-08-13 11:57:05 +030010222 return false;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010223 }
10224
10225 return true;
10226}
10227
Ville Syrjäläeb0f5042018-08-28 17:27:06 +030010228static int i9xx_check_cursor(struct intel_crtc_state *crtc_state,
Ville Syrjälä659056f2017-03-27 21:55:39 +030010229 struct intel_plane_state *plane_state)
10230{
Ville Syrjäläeb0f5042018-08-28 17:27:06 +030010231 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä659056f2017-03-27 21:55:39 +030010232 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
10233 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +030010234 enum pipe pipe = plane->pipe;
Ville Syrjälä659056f2017-03-27 21:55:39 +030010235 int ret;
10236
10237 ret = intel_check_cursor(crtc_state, plane_state);
10238 if (ret)
10239 return ret;
10240
10241 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +030010242 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +030010243 return 0;
10244
10245 /* Check for which cursor types we support */
10246 if (!i9xx_cursor_size_ok(plane_state)) {
10247 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
10248 plane_state->base.crtc_w,
10249 plane_state->base.crtc_h);
10250 return -EINVAL;
10251 }
10252
Ville Syrjälädf79cf42018-09-11 18:01:39 +030010253 WARN_ON(plane_state->base.visible &&
10254 plane_state->color_plane[0].stride != fb->pitches[0]);
10255
Ville Syrjälä1e1bb872017-03-27 21:55:41 +030010256 if (fb->pitches[0] != plane_state->base.crtc_w * fb->format->cpp[0]) {
10257 DRM_DEBUG_KMS("Invalid cursor stride (%u) (cursor width %d)\n",
10258 fb->pitches[0], plane_state->base.crtc_w);
10259 return -EINVAL;
Ville Syrjälä659056f2017-03-27 21:55:39 +030010260 }
10261
10262 /*
10263 * There's something wrong with the cursor on CHV pipe C.
10264 * If it straddles the left edge of the screen then
10265 * moving it away from the edge or disabling it often
10266 * results in a pipe underrun, and often that can lead to
10267 * dead pipe (constant underrun reported, and it scans
10268 * out just a solid color). To recover from that, the
10269 * display power well must be turned off and on again.
10270 * Refuse the put the cursor into that compromised position.
10271 */
10272 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
10273 plane_state->base.visible && plane_state->base.crtc_x < 0) {
10274 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
10275 return -EINVAL;
10276 }
10277
10278 plane_state->ctl = i9xx_cursor_ctl(crtc_state, plane_state);
10279
10280 return 0;
10281}
10282
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010283static void i9xx_update_cursor(struct intel_plane *plane,
10284 const struct intel_crtc_state *crtc_state,
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010285 const struct intel_plane_state *plane_state)
10286{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030010287 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
10288 enum pipe pipe = plane->pipe;
Ville Syrjälä024faac2017-03-27 21:55:42 +030010289 u32 cntl = 0, base = 0, pos = 0, fbc_ctl = 0;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010290 unsigned long irqflags;
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010291
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010292 if (plane_state && plane_state->base.visible) {
Ville Syrjälä7eb31a02019-02-05 18:08:36 +020010293 cntl = plane_state->ctl |
10294 i9xx_cursor_ctl_crtc(crtc_state);
Chris Wilson4b0e3332014-05-30 16:35:26 +030010295
Ville Syrjälä024faac2017-03-27 21:55:42 +030010296 if (plane_state->base.crtc_h != plane_state->base.crtc_w)
10297 fbc_ctl = CUR_FBC_CTL_EN | (plane_state->base.crtc_h - 1);
10298
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010299 base = intel_cursor_base(plane_state);
10300 pos = intel_cursor_position(plane_state);
10301 }
10302
10303 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
10304
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010305 /*
10306 * On some platforms writing CURCNTR first will also
10307 * cause CURPOS to be armed by the CURBASE write.
10308 * Without the CURCNTR write the CURPOS write would
Ville Syrjälä83234d12018-11-14 23:07:17 +020010309 * arm itself. Thus we always update CURCNTR before
10310 * CURPOS.
Ville Syrjälä8753d2b2017-07-14 18:52:27 +030010311 *
10312 * On other platforms CURPOS always requires the
10313 * CURBASE write to arm the update. Additonally
10314 * a write to any of the cursor register will cancel
10315 * an already armed cursor update. Thus leaving out
10316 * the CURBASE write after CURPOS could lead to a
10317 * cursor that doesn't appear to move, or even change
10318 * shape. Thus we always write CURBASE.
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010319 *
Ville Syrjälä83234d12018-11-14 23:07:17 +020010320 * The other registers are armed by by the CURBASE write
10321 * except when the plane is getting enabled at which time
10322 * the CURCNTR write arms the update.
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010323 */
Ville Syrjäläff43bc32018-11-27 18:59:00 +020010324
10325 if (INTEL_GEN(dev_priv) >= 9)
10326 skl_write_cursor_wm(plane, crtc_state);
10327
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010328 if (plane->cursor.base != base ||
Ville Syrjälä024faac2017-03-27 21:55:42 +030010329 plane->cursor.size != fbc_ctl ||
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010330 plane->cursor.cntl != cntl) {
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010331 if (HAS_CUR_FBC(dev_priv))
10332 I915_WRITE_FW(CUR_FBC_CTL(pipe), fbc_ctl);
Ville Syrjälä83234d12018-11-14 23:07:17 +020010333 I915_WRITE_FW(CURCNTR(pipe), cntl);
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010334 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä75343a42017-03-27 21:55:38 +030010335 I915_WRITE_FW(CURBASE(pipe), base);
10336
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010337 plane->cursor.base = base;
10338 plane->cursor.size = fbc_ctl;
10339 plane->cursor.cntl = cntl;
10340 } else {
10341 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä8753d2b2017-07-14 18:52:27 +030010342 I915_WRITE_FW(CURBASE(pipe), base);
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010343 }
10344
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010345 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010346}
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010347
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010348static void i9xx_disable_cursor(struct intel_plane *plane,
Ville Syrjälä0dd14be2018-11-14 23:07:20 +020010349 const struct intel_crtc_state *crtc_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010350{
Ville Syrjälä0dd14be2018-11-14 23:07:20 +020010351 i9xx_update_cursor(plane, crtc_state, NULL);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010352}
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010353
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010354static bool i9xx_cursor_get_hw_state(struct intel_plane *plane,
10355 enum pipe *pipe)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010356{
10357 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
10358 enum intel_display_power_domain power_domain;
Chris Wilson0e6e0be2019-01-14 14:21:24 +000010359 intel_wakeref_t wakeref;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010360 bool ret;
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010361 u32 val;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010362
10363 /*
10364 * Not 100% correct for planes that can move between pipes,
10365 * but that's only the case for gen2-3 which don't have any
10366 * display power wells.
10367 */
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010368 power_domain = POWER_DOMAIN_PIPE(plane->pipe);
Chris Wilson0e6e0be2019-01-14 14:21:24 +000010369 wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
10370 if (!wakeref)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010371 return false;
10372
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010373 val = I915_READ(CURCNTR(plane->pipe));
10374
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +020010375 ret = val & MCURSOR_MODE;
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010376
10377 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
10378 *pipe = plane->pipe;
10379 else
10380 *pipe = (val & MCURSOR_PIPE_SELECT_MASK) >>
10381 MCURSOR_PIPE_SELECT_SHIFT;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010382
Chris Wilson0e6e0be2019-01-14 14:21:24 +000010383 intel_display_power_put(dev_priv, power_domain, wakeref);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010384
10385 return ret;
10386}
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010387
Jesse Barnes79e53942008-11-07 14:24:08 -080010388/* VESA 640x480x72Hz mode to set on the pipe */
Ville Syrjäläbacdcd52017-05-18 22:38:37 +030010389static const struct drm_display_mode load_detect_mode = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010390 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10391 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10392};
10393
Daniel Vettera8bb6812014-02-10 18:00:39 +010010394struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +000010395intel_framebuffer_create(struct drm_i915_gem_object *obj,
10396 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +010010397{
10398 struct intel_framebuffer *intel_fb;
10399 int ret;
10400
10401 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010402 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010403 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010404
Chris Wilson24dbf512017-02-15 10:59:18 +000010405 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010406 if (ret)
10407 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010408
10409 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010410
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010411err:
10412 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010413 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010414}
10415
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010416static int intel_modeset_disable_planes(struct drm_atomic_state *state,
10417 struct drm_crtc *crtc)
Chris Wilsond2dff872011-04-19 08:36:26 +010010418{
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010419 struct drm_plane *plane;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010420 struct drm_plane_state *plane_state;
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010421 int ret, i;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010422
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010423 ret = drm_atomic_add_affected_planes(state, crtc);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010424 if (ret)
10425 return ret;
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010426
10427 for_each_new_plane_in_state(state, plane, plane_state, i) {
10428 if (plane_state->crtc != crtc)
10429 continue;
10430
10431 ret = drm_atomic_set_crtc_for_plane(plane_state, NULL);
10432 if (ret)
10433 return ret;
10434
10435 drm_atomic_set_fb_for_plane(plane_state, NULL);
10436 }
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010437
10438 return 0;
10439}
10440
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010441int intel_get_load_detect_pipe(struct drm_connector *connector,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +030010442 const struct drm_display_mode *mode,
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010443 struct intel_load_detect_pipe *old,
10444 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010445{
10446 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010447 struct intel_encoder *intel_encoder =
10448 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010449 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010450 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010451 struct drm_crtc *crtc = NULL;
10452 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020010453 struct drm_i915_private *dev_priv = to_i915(dev);
Rob Clark51fd3712013-11-19 12:10:12 -050010454 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010455 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010456 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010457 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010458 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010459
Chris Wilsond2dff872011-04-19 08:36:26 +010010460 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010461 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010462 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010463
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010464 old->restore_state = NULL;
10465
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010466 WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010467
Jesse Barnes79e53942008-11-07 14:24:08 -080010468 /*
10469 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010470 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010471 * - if the connector already has an assigned crtc, use it (but make
10472 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010473 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010474 * - try to find the first unused crtc that can drive this connector,
10475 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010476 */
10477
10478 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010479 if (connector->state->crtc) {
10480 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010481
Rob Clark51fd3712013-11-19 12:10:12 -050010482 ret = drm_modeset_lock(&crtc->mutex, ctx);
10483 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010484 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010010485
10486 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010487 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080010488 }
10489
10490 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010491 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010492 i++;
10493 if (!(encoder->possible_crtcs & (1 << i)))
10494 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010495
10496 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10497 if (ret)
10498 goto fail;
10499
10500 if (possible_crtc->state->enable) {
10501 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030010502 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010503 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030010504
10505 crtc = possible_crtc;
10506 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010507 }
10508
10509 /*
10510 * If we didn't find an unused CRTC, don't use any.
10511 */
10512 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010513 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +030010514 ret = -ENODEV;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010515 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010516 }
10517
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010518found:
10519 intel_crtc = to_intel_crtc(crtc);
10520
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010521 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010522 restore_state = drm_atomic_state_alloc(dev);
10523 if (!state || !restore_state) {
10524 ret = -ENOMEM;
10525 goto fail;
10526 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010527
10528 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010529 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010530
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010531 connector_state = drm_atomic_get_connector_state(state, connector);
10532 if (IS_ERR(connector_state)) {
10533 ret = PTR_ERR(connector_state);
10534 goto fail;
10535 }
10536
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010537 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10538 if (ret)
10539 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010540
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010541 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10542 if (IS_ERR(crtc_state)) {
10543 ret = PTR_ERR(crtc_state);
10544 goto fail;
10545 }
10546
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010547 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010548
Chris Wilson64927112011-04-20 07:25:26 +010010549 if (!mode)
10550 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010551
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010552 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010553 if (ret)
10554 goto fail;
10555
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010556 ret = intel_modeset_disable_planes(state, crtc);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010557 if (ret)
10558 goto fail;
10559
10560 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10561 if (!ret)
10562 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
Ville Syrjäläbe90cc32018-03-22 17:23:12 +020010563 if (!ret)
10564 ret = drm_atomic_add_affected_planes(restore_state, crtc);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010565 if (ret) {
10566 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10567 goto fail;
10568 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010569
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010010570 ret = drm_atomic_commit(state);
10571 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010010572 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010573 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010574 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010575
10576 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +000010577 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +010010578
Jesse Barnes79e53942008-11-07 14:24:08 -080010579 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020010580 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010581 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010582
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010583fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +010010584 if (state) {
10585 drm_atomic_state_put(state);
10586 state = NULL;
10587 }
10588 if (restore_state) {
10589 drm_atomic_state_put(restore_state);
10590 restore_state = NULL;
10591 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010592
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010593 if (ret == -EDEADLK)
10594 return ret;
Rob Clark51fd3712013-11-19 12:10:12 -050010595
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010596 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010597}
10598
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010599void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010600 struct intel_load_detect_pipe *old,
10601 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010602{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010603 struct intel_encoder *intel_encoder =
10604 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010605 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010606 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010607 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010608
Chris Wilsond2dff872011-04-19 08:36:26 +010010609 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010610 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010611 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010612
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010613 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010614 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010615
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010010616 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +010010617 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010618 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010010619 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010620}
10621
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010622static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010623 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010624{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010625 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010626 u32 dpll = pipe_config->dpll_hw_state.dpll;
10627
10628 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010629 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010010630 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010631 return 120000;
Lucas De Marchicf819ef2018-12-12 10:10:43 -080010632 else if (!IS_GEN(dev_priv, 2))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010633 return 96000;
10634 else
10635 return 48000;
10636}
10637
Jesse Barnes79e53942008-11-07 14:24:08 -080010638/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010639static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010640 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010641{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010642 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010643 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010644 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010645 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010646 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030010647 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010648 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010649 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010650
10651 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010652 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010653 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010654 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010655
10656 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010657 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010658 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10659 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010660 } else {
10661 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10662 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10663 }
10664
Lucas De Marchicf819ef2018-12-12 10:10:43 -080010665 if (!IS_GEN(dev_priv, 2)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010666 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010667 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10668 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010669 else
10670 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010671 DPLL_FPA01_P1_POST_DIV_SHIFT);
10672
10673 switch (dpll & DPLL_MODE_MASK) {
10674 case DPLLB_MODE_DAC_SERIAL:
10675 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10676 5 : 10;
10677 break;
10678 case DPLLB_MODE_LVDS:
10679 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10680 7 : 14;
10681 break;
10682 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010683 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010684 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010685 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010686 }
10687
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010688 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +030010689 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010690 else
Imre Deakdccbea32015-06-22 23:35:51 +030010691 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010692 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010693 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010694 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010695
10696 if (is_lvds) {
10697 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10698 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010699
10700 if (lvds & LVDS_CLKB_POWER_UP)
10701 clock.p2 = 7;
10702 else
10703 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010704 } else {
10705 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10706 clock.p1 = 2;
10707 else {
10708 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10709 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10710 }
10711 if (dpll & PLL_P2_DIVIDE_BY_4)
10712 clock.p2 = 4;
10713 else
10714 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010715 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010716
Imre Deakdccbea32015-06-22 23:35:51 +030010717 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010718 }
10719
Ville Syrjälä18442d02013-09-13 16:00:08 +030010720 /*
10721 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010722 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010723 * encoder's get_config() function.
10724 */
Imre Deakdccbea32015-06-22 23:35:51 +030010725 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010726}
10727
Ville Syrjälä6878da02013-09-13 15:59:11 +030010728int intel_dotclock_calculate(int link_freq,
10729 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010730{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010731 /*
10732 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010733 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010734 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010735 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010736 *
10737 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010738 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010739 */
10740
Ville Syrjälä6878da02013-09-13 15:59:11 +030010741 if (!m_n->link_n)
10742 return 0;
10743
Chris Wilson31236982017-09-13 11:51:53 +010010744 return div_u64(mul_u32_u32(m_n->link_m, link_freq), m_n->link_n);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010745}
10746
Ville Syrjälä18442d02013-09-13 16:00:08 +030010747static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010748 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010749{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010750 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010751
10752 /* read out port_clock from the DPLL */
10753 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010754
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010755 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010756 * In case there is an active pipe without active ports,
10757 * we may need some idea for the dotclock anyway.
10758 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010759 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010760 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010761 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010762 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010763}
10764
Ville Syrjäläde330812017-10-09 19:19:50 +030010765/* Returns the currently programmed mode of the given encoder. */
10766struct drm_display_mode *
10767intel_encoder_current_mode(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010768{
Ville Syrjäläde330812017-10-09 19:19:50 +030010769 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
10770 struct intel_crtc_state *crtc_state;
Jesse Barnes79e53942008-11-07 14:24:08 -080010771 struct drm_display_mode *mode;
Ville Syrjäläde330812017-10-09 19:19:50 +030010772 struct intel_crtc *crtc;
10773 enum pipe pipe;
10774
10775 if (!encoder->get_hw_state(encoder, &pipe))
10776 return NULL;
10777
10778 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -080010779
10780 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10781 if (!mode)
10782 return NULL;
10783
Ville Syrjäläde330812017-10-09 19:19:50 +030010784 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
10785 if (!crtc_state) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010786 kfree(mode);
10787 return NULL;
10788 }
10789
Ville Syrjäläde330812017-10-09 19:19:50 +030010790 crtc_state->base.crtc = &crtc->base;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010791
Ville Syrjäläde330812017-10-09 19:19:50 +030010792 if (!dev_priv->display.get_pipe_config(crtc, crtc_state)) {
10793 kfree(crtc_state);
10794 kfree(mode);
10795 return NULL;
10796 }
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010797
Ville Syrjäläde330812017-10-09 19:19:50 +030010798 encoder->get_config(encoder, crtc_state);
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010799
Ville Syrjäläde330812017-10-09 19:19:50 +030010800 intel_mode_from_pipe_config(mode, crtc_state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010801
Ville Syrjäläde330812017-10-09 19:19:50 +030010802 kfree(crtc_state);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010803
Jesse Barnes79e53942008-11-07 14:24:08 -080010804 return mode;
10805}
10806
10807static void intel_crtc_destroy(struct drm_crtc *crtc)
10808{
10809 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10810
10811 drm_crtc_cleanup(crtc);
10812 kfree(intel_crtc);
10813}
10814
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010815/**
10816 * intel_wm_need_update - Check whether watermarks need updating
Chris Wilson6bf19812018-12-31 14:35:05 +000010817 * @cur: current plane state
10818 * @new: new plane state
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010819 *
10820 * Check current plane state versus the new one to determine whether
10821 * watermarks need to be recalculated.
10822 *
10823 * Returns true or false.
10824 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -080010825static bool intel_wm_need_update(struct intel_plane_state *cur,
10826 struct intel_plane_state *new)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010827{
Matt Roperd21fbe82015-09-24 15:53:12 -070010828 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010829 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010830 return true;
10831
10832 if (!cur->base.fb || !new->base.fb)
10833 return false;
10834
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010835 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010836 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010837 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10838 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10839 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10840 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010841 return true;
10842
10843 return false;
10844}
10845
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010846static bool needs_scaling(const struct intel_plane_state *state)
Matt Roperd21fbe82015-09-24 15:53:12 -070010847{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010848 int src_w = drm_rect_width(&state->base.src) >> 16;
10849 int src_h = drm_rect_height(&state->base.src) >> 16;
10850 int dst_w = drm_rect_width(&state->base.dst);
10851 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010852
10853 return (src_w != dst_w || src_h != dst_h);
10854}
10855
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010856int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
10857 struct drm_crtc_state *crtc_state,
10858 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010859 struct drm_plane_state *plane_state)
10860{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010861 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010862 struct drm_crtc *crtc = crtc_state->crtc;
10863 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010864 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010865 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010866 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010867 bool mode_changed = needs_modeset(crtc_state);
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010868 bool was_crtc_enabled = old_crtc_state->base.active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010869 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010870 bool turn_off, turn_on, visible, was_visible;
10871 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010872 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010873
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010874 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010875 ret = skl_update_scaler_plane(
10876 to_intel_crtc_state(crtc_state),
10877 to_intel_plane_state(plane_state));
10878 if (ret)
10879 return ret;
10880 }
10881
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010882 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010883 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010884
10885 if (!was_crtc_enabled && WARN_ON(was_visible))
10886 was_visible = false;
10887
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010888 /*
10889 * Visibility is calculated as if the crtc was on, but
10890 * after scaler setup everything depends on it being off
10891 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010892 *
10893 * FIXME this is wrong for watermarks. Watermarks should also
10894 * be computed as if the pipe would be active. Perhaps move
10895 * per-plane wm computation to the .check_plane() hook, and
10896 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010897 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010898 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010899 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010900 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10901 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010902
10903 if (!was_visible && !visible)
10904 return 0;
10905
Maarten Lankhorste8861672016-02-24 11:24:26 +010010906 if (fb != old_plane_state->base.fb)
10907 pipe_config->fb_changed = true;
10908
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010909 turn_off = was_visible && (!visible || mode_changed);
10910 turn_on = visible && (!was_visible || mode_changed);
10911
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010912 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010913 intel_crtc->base.base.id, intel_crtc->base.name,
10914 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010915 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010916
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010917 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010918 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010919 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010920 turn_off, turn_on, mode_changed);
10921
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010922 if (turn_on) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010923 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010924 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010925
10926 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010927 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010928 pipe_config->disable_cxsr = true;
10929 } else if (turn_off) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010930 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010931 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010932
Ville Syrjälä852eb002015-06-24 22:00:07 +030010933 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010934 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010935 pipe_config->disable_cxsr = true;
Matt Ropercd1d3ee2018-12-10 13:54:14 -080010936 } else if (intel_wm_need_update(to_intel_plane_state(plane->base.state),
10937 to_intel_plane_state(plane_state))) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010938 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010939 /* FIXME bollocks */
10940 pipe_config->update_wm_pre = true;
10941 pipe_config->update_wm_post = true;
10942 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030010943 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010944
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010945 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010946 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010947
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010948 /*
Ville Syrjälä8e7a4422018-10-04 15:15:27 +030010949 * ILK/SNB DVSACNTR/Sprite Enable
10950 * IVB SPR_CTL/Sprite Enable
10951 * "When in Self Refresh Big FIFO mode, a write to enable the
10952 * plane will be internally buffered and delayed while Big FIFO
10953 * mode is exiting."
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010954 *
Ville Syrjälä8e7a4422018-10-04 15:15:27 +030010955 * Which means that enabling the sprite can take an extra frame
10956 * when we start in big FIFO mode (LP1+). Thus we need to drop
10957 * down to LP0 and wait for vblank in order to make sure the
10958 * sprite gets enabled on the next vblank after the register write.
10959 * Doing otherwise would risk enabling the sprite one frame after
10960 * we've already signalled flip completion. We can resume LP1+
10961 * once the sprite has been enabled.
10962 *
10963 *
10964 * WaCxSRDisabledForSpriteScaling:ivb
10965 * IVB SPR_SCALE/Scaling Enable
10966 * "Low Power watermarks must be disabled for at least one
10967 * frame before enabling sprite scaling, and kept disabled
10968 * until sprite scaling is disabled."
10969 *
10970 * ILK/SNB DVSASCALE/Scaling Enable
10971 * "When in Self Refresh Big FIFO mode, scaling enable will be
10972 * masked off while Big FIFO mode is exiting."
10973 *
10974 * Despite the w/a only being listed for IVB we assume that
10975 * the ILK/SNB note has similar ramifications, hence we apply
10976 * the w/a on all three platforms.
Juha-Pekka Heikkilad8af3272018-12-20 13:26:08 +020010977 *
10978 * With experimental results seems this is needed also for primary
10979 * plane, not only sprite plane.
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010980 */
Juha-Pekka Heikkilad8af3272018-12-20 13:26:08 +020010981 if (plane->id != PLANE_CURSOR &&
Lucas De Marchif3ce44a2018-12-12 10:10:44 -080010982 (IS_GEN_RANGE(dev_priv, 5, 6) ||
Ville Syrjälä8e7a4422018-10-04 15:15:27 +030010983 IS_IVYBRIDGE(dev_priv)) &&
10984 (turn_on || (!needs_scaling(old_plane_state) &&
10985 needs_scaling(to_intel_plane_state(plane_state)))))
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010986 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010987
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010988 return 0;
10989}
10990
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010991static bool encoders_cloneable(const struct intel_encoder *a,
10992 const struct intel_encoder *b)
10993{
10994 /* masks could be asymmetric, so check both ways */
10995 return a == b || (a->cloneable & (1 << b->type) &&
10996 b->cloneable & (1 << a->type));
10997}
10998
10999static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11000 struct intel_crtc *crtc,
11001 struct intel_encoder *encoder)
11002{
11003 struct intel_encoder *source_encoder;
11004 struct drm_connector *connector;
11005 struct drm_connector_state *connector_state;
11006 int i;
11007
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011008 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011009 if (connector_state->crtc != &crtc->base)
11010 continue;
11011
11012 source_encoder =
11013 to_intel_encoder(connector_state->best_encoder);
11014 if (!encoders_cloneable(encoder, source_encoder))
11015 return false;
11016 }
11017
11018 return true;
11019}
11020
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +020011021static int icl_add_linked_planes(struct intel_atomic_state *state)
11022{
11023 struct intel_plane *plane, *linked;
11024 struct intel_plane_state *plane_state, *linked_plane_state;
11025 int i;
11026
11027 for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
11028 linked = plane_state->linked_plane;
11029
11030 if (!linked)
11031 continue;
11032
11033 linked_plane_state = intel_atomic_get_plane_state(state, linked);
11034 if (IS_ERR(linked_plane_state))
11035 return PTR_ERR(linked_plane_state);
11036
11037 WARN_ON(linked_plane_state->linked_plane != plane);
11038 WARN_ON(linked_plane_state->slave == plane_state->slave);
11039 }
11040
11041 return 0;
11042}
11043
11044static int icl_check_nv12_planes(struct intel_crtc_state *crtc_state)
11045{
11046 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
11047 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
11048 struct intel_atomic_state *state = to_intel_atomic_state(crtc_state->base.state);
11049 struct intel_plane *plane, *linked;
11050 struct intel_plane_state *plane_state;
11051 int i;
11052
11053 if (INTEL_GEN(dev_priv) < 11)
11054 return 0;
11055
11056 /*
11057 * Destroy all old plane links and make the slave plane invisible
11058 * in the crtc_state->active_planes mask.
11059 */
11060 for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
11061 if (plane->pipe != crtc->pipe || !plane_state->linked_plane)
11062 continue;
11063
11064 plane_state->linked_plane = NULL;
Ville Syrjäläafbd8a72018-11-27 18:37:42 +020011065 if (plane_state->slave && !plane_state->base.visible) {
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +020011066 crtc_state->active_planes &= ~BIT(plane->id);
Ville Syrjäläafbd8a72018-11-27 18:37:42 +020011067 crtc_state->update_planes |= BIT(plane->id);
11068 }
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +020011069
11070 plane_state->slave = false;
11071 }
11072
11073 if (!crtc_state->nv12_planes)
11074 return 0;
11075
11076 for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
11077 struct intel_plane_state *linked_state = NULL;
11078
11079 if (plane->pipe != crtc->pipe ||
11080 !(crtc_state->nv12_planes & BIT(plane->id)))
11081 continue;
11082
11083 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, linked) {
11084 if (!icl_is_nv12_y_plane(linked->id))
11085 continue;
11086
11087 if (crtc_state->active_planes & BIT(linked->id))
11088 continue;
11089
11090 linked_state = intel_atomic_get_plane_state(state, linked);
11091 if (IS_ERR(linked_state))
11092 return PTR_ERR(linked_state);
11093
11094 break;
11095 }
11096
11097 if (!linked_state) {
11098 DRM_DEBUG_KMS("Need %d free Y planes for NV12\n",
11099 hweight8(crtc_state->nv12_planes));
11100
11101 return -EINVAL;
11102 }
11103
11104 plane_state->linked_plane = linked;
11105
11106 linked_state->slave = true;
11107 linked_state->linked_plane = plane;
11108 crtc_state->active_planes |= BIT(linked->id);
Ville Syrjäläafbd8a72018-11-27 18:37:42 +020011109 crtc_state->update_planes |= BIT(linked->id);
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +020011110 DRM_DEBUG_KMS("Using %s as Y plane for %s\n", linked->base.name, plane->base.name);
11111 }
11112
11113 return 0;
11114}
11115
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011116static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11117 struct drm_crtc_state *crtc_state)
11118{
Matt Ropercd1d3ee2018-12-10 13:54:14 -080011119 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011120 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011121 struct intel_crtc_state *pipe_config =
11122 to_intel_crtc_state(crtc_state);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011123 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011124 bool mode_changed = needs_modeset(crtc_state);
11125
Ville Syrjälä440e84a2019-02-06 20:54:33 +020011126 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv) &&
11127 mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011128 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011129
Maarten Lankhorstad421372015-06-15 12:33:42 +020011130 if (mode_changed && crtc_state->enable &&
11131 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011132 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020011133 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11134 pipe_config);
11135 if (ret)
11136 return ret;
11137 }
11138
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011139 if (crtc_state->color_mgmt_changed) {
Matt Roper302da0c2018-12-10 13:54:15 -080011140 ret = intel_color_check(pipe_config);
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011141 if (ret)
11142 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010011143
11144 /*
11145 * Changing color management on Intel hardware is
11146 * handled as part of planes update.
11147 */
11148 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011149 }
11150
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011151 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011152 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010011153 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080011154 if (ret) {
11155 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070011156 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080011157 }
11158 }
11159
Ville Syrjäläf255c622018-11-08 17:10:13 +020011160 if (dev_priv->display.compute_intermediate_wm) {
Matt Ropered4a6a72016-02-23 17:20:13 -080011161 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
11162 return 0;
11163
11164 /*
11165 * Calculate 'intermediate' watermarks that satisfy both the
11166 * old state and the new state. We can program these
11167 * immediately.
11168 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -080011169 ret = dev_priv->display.compute_intermediate_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080011170 if (ret) {
11171 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
11172 return ret;
11173 }
Matt Roper86c8bbb2015-09-24 15:53:16 -070011174 }
11175
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011176 if (INTEL_GEN(dev_priv) >= 9) {
Hans de Goede2c5c4152018-12-17 15:19:03 +010011177 if (mode_changed || pipe_config->update_pipe)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011178 ret = skl_update_scaler_crtc(pipe_config);
11179
11180 if (!ret)
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +020011181 ret = icl_check_nv12_planes(pipe_config);
11182 if (!ret)
Mahesh Kumar73b0ca82017-05-26 20:45:46 +053011183 ret = skl_check_pipe_max_pixel_rate(intel_crtc,
11184 pipe_config);
11185 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020011186 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011187 pipe_config);
11188 }
11189
Maarten Lankhorst24f28452017-11-22 19:39:01 +010011190 if (HAS_IPS(dev_priv))
11191 pipe_config->ips_enabled = hsw_compute_ips_config(pipe_config);
11192
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011193 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011194}
11195
Jani Nikula65b38e02015-04-13 11:26:56 +030011196static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011197 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011198};
11199
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011200static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11201{
11202 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011203 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011204
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011205 drm_connector_list_iter_begin(dev, &conn_iter);
11206 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020011207 if (connector->base.state->crtc)
Thomas Zimmermannef196b52018-06-18 13:01:50 +020011208 drm_connector_put(&connector->base);
Daniel Vetter8863dc72016-05-06 15:39:03 +020011209
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011210 if (connector->base.encoder) {
11211 connector->base.state->best_encoder =
11212 connector->base.encoder;
11213 connector->base.state->crtc =
11214 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020011215
Thomas Zimmermannef196b52018-06-18 13:01:50 +020011216 drm_connector_get(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011217 } else {
11218 connector->base.state->best_encoder = NULL;
11219 connector->base.state->crtc = NULL;
11220 }
11221 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011222 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011223}
11224
Radhakrishna Sripadaf1a12172018-10-22 18:44:00 -070011225static int
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011226compute_sink_pipe_bpp(const struct drm_connector_state *conn_state,
11227 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011228{
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011229 struct drm_connector *connector = conn_state->connector;
11230 const struct drm_display_info *info = &connector->display_info;
Radhakrishna Sripadaf1a12172018-10-22 18:44:00 -070011231 int bpp;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011232
Radhakrishna Sripadaf1a12172018-10-22 18:44:00 -070011233 switch (conn_state->max_bpc) {
11234 case 6 ... 7:
11235 bpp = 6 * 3;
11236 break;
11237 case 8 ... 9:
11238 bpp = 8 * 3;
11239 break;
11240 case 10 ... 11:
11241 bpp = 10 * 3;
11242 break;
11243 case 12:
11244 bpp = 12 * 3;
11245 break;
11246 default:
11247 return -EINVAL;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011248 }
11249
Radhakrishna Sripadaf1a12172018-10-22 18:44:00 -070011250 if (bpp < pipe_config->pipe_bpp) {
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011251 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] Limiting display bpp to %d instead of "
11252 "EDID bpp %d, requested bpp %d, max platform bpp %d\n",
11253 connector->base.id, connector->name,
11254 bpp, 3 * info->bpc, 3 * conn_state->max_requested_bpc,
Radhakrishna Sripadaf1a12172018-10-22 18:44:00 -070011255 pipe_config->pipe_bpp);
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011256
Radhakrishna Sripadaf1a12172018-10-22 18:44:00 -070011257 pipe_config->pipe_bpp = bpp;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011258 }
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011259
Radhakrishna Sripadaf1a12172018-10-22 18:44:00 -070011260 return 0;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011261}
11262
11263static int
11264compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011265 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011266{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011267 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011268 struct drm_atomic_state *state = pipe_config->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011269 struct drm_connector *connector;
11270 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011271 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011272
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011273 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
11274 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011275 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011276 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011277 bpp = 12*3;
11278 else
11279 bpp = 8*3;
11280
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011281 pipe_config->pipe_bpp = bpp;
11282
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011283 /* Clamp display bpp to connector max bpp */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011284 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011285 int ret;
11286
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011287 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011288 continue;
11289
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011290 ret = compute_sink_pipe_bpp(connector_state, pipe_config);
11291 if (ret)
11292 return ret;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011293 }
11294
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011295 return 0;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011296}
11297
Daniel Vetter644db712013-09-19 14:53:58 +020011298static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11299{
11300 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11301 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011302 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011303 mode->crtc_hdisplay, mode->crtc_hsync_start,
11304 mode->crtc_hsync_end, mode->crtc_htotal,
11305 mode->crtc_vdisplay, mode->crtc_vsync_start,
11306 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11307}
11308
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011309static inline void
11310intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011311 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011312{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011313 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11314 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011315 m_n->gmch_m, m_n->gmch_n,
11316 m_n->link_m, m_n->link_n, m_n->tu);
11317}
11318
Ville Syrjälä40b2be42017-10-10 15:11:59 +030011319#define OUTPUT_TYPE(x) [INTEL_OUTPUT_ ## x] = #x
11320
11321static const char * const output_type_str[] = {
11322 OUTPUT_TYPE(UNUSED),
11323 OUTPUT_TYPE(ANALOG),
11324 OUTPUT_TYPE(DVO),
11325 OUTPUT_TYPE(SDVO),
11326 OUTPUT_TYPE(LVDS),
11327 OUTPUT_TYPE(TVOUT),
11328 OUTPUT_TYPE(HDMI),
11329 OUTPUT_TYPE(DP),
11330 OUTPUT_TYPE(EDP),
11331 OUTPUT_TYPE(DSI),
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030011332 OUTPUT_TYPE(DDI),
Ville Syrjälä40b2be42017-10-10 15:11:59 +030011333 OUTPUT_TYPE(DP_MST),
11334};
11335
11336#undef OUTPUT_TYPE
11337
11338static void snprintf_output_types(char *buf, size_t len,
11339 unsigned int output_types)
11340{
11341 char *str = buf;
11342 int i;
11343
11344 str[0] = '\0';
11345
11346 for (i = 0; i < ARRAY_SIZE(output_type_str); i++) {
11347 int r;
11348
11349 if ((output_types & BIT(i)) == 0)
11350 continue;
11351
11352 r = snprintf(str, len, "%s%s",
11353 str != buf ? "," : "", output_type_str[i]);
11354 if (r >= len)
11355 break;
11356 str += r;
11357 len -= r;
11358
11359 output_types &= ~BIT(i);
11360 }
11361
11362 WARN_ON_ONCE(output_types != 0);
11363}
11364
Shashank Sharmad9facae2018-10-12 11:53:07 +053011365static const char * const output_format_str[] = {
11366 [INTEL_OUTPUT_FORMAT_INVALID] = "Invalid",
11367 [INTEL_OUTPUT_FORMAT_RGB] = "RGB",
Shashank Sharma33b7f3e2018-10-12 11:53:08 +053011368 [INTEL_OUTPUT_FORMAT_YCBCR420] = "YCBCR4:2:0",
Shashank Sharma8c79f842018-10-12 11:53:09 +053011369 [INTEL_OUTPUT_FORMAT_YCBCR444] = "YCBCR4:4:4",
Shashank Sharmad9facae2018-10-12 11:53:07 +053011370};
11371
11372static const char *output_formats(enum intel_output_format format)
11373{
Shashank Sharma33b7f3e2018-10-12 11:53:08 +053011374 if (format >= ARRAY_SIZE(output_format_str))
Shashank Sharmad9facae2018-10-12 11:53:07 +053011375 format = INTEL_OUTPUT_FORMAT_INVALID;
11376 return output_format_str[format];
11377}
11378
Daniel Vetterc0b03412013-05-28 12:05:54 +020011379static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011380 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011381 const char *context)
11382{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011383 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011384 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011385 struct drm_plane *plane;
11386 struct intel_plane *intel_plane;
11387 struct intel_plane_state *state;
11388 struct drm_framebuffer *fb;
Ville Syrjälä40b2be42017-10-10 15:11:59 +030011389 char buf[64];
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011390
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000011391 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
11392 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011393
Ville Syrjälä40b2be42017-10-10 15:11:59 +030011394 snprintf_output_types(buf, sizeof(buf), pipe_config->output_types);
11395 DRM_DEBUG_KMS("output_types: %s (0x%x)\n",
11396 buf, pipe_config->output_types);
11397
Shashank Sharmad9facae2018-10-12 11:53:07 +053011398 DRM_DEBUG_KMS("output format: %s\n",
11399 output_formats(pipe_config->output_format));
11400
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011401 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
11402 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020011403 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011404
11405 if (pipe_config->has_pch_encoder)
11406 intel_dump_m_n_config(pipe_config, "fdi",
11407 pipe_config->fdi_lanes,
11408 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011409
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011410 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011411 intel_dump_m_n_config(pipe_config, "dp m_n",
11412 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000011413 if (pipe_config->has_drrs)
11414 intel_dump_m_n_config(pipe_config, "dp m2_n2",
11415 pipe_config->lane_count,
11416 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011417 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011418
Daniel Vetter55072d12014-11-20 16:10:28 +010011419 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011420 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010011421
Daniel Vetterc0b03412013-05-28 12:05:54 +020011422 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011423 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011424 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011425 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11426 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011427 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011428 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011429 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
11430 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011431
11432 if (INTEL_GEN(dev_priv) >= 9)
11433 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11434 crtc->num_scalers,
11435 pipe_config->scaler_state.scaler_users,
11436 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011437
Rodrigo Vivib2ae3182019-02-04 14:25:38 -080011438 if (HAS_GMCH(dev_priv))
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011439 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11440 pipe_config->gmch_pfit.control,
11441 pipe_config->gmch_pfit.pgm_ratios,
11442 pipe_config->gmch_pfit.lvds_border_bits);
11443 else
11444 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
11445 pipe_config->pch_pfit.pos,
11446 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000011447 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011448
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011449 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
11450 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011451
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020011452 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011453
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011454 DRM_DEBUG_KMS("planes on this crtc\n");
11455 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011456 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011457 intel_plane = to_intel_plane(plane);
11458 if (intel_plane->pipe != crtc->pipe)
11459 continue;
11460
11461 state = to_intel_plane_state(plane->state);
11462 fb = state->base.fb;
11463 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030011464 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
11465 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011466 continue;
11467 }
11468
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011469 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
11470 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011471 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020011472 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011473 if (INTEL_GEN(dev_priv) >= 9)
11474 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
11475 state->scaler_id,
11476 state->base.src.x1 >> 16,
11477 state->base.src.y1 >> 16,
11478 drm_rect_width(&state->base.src) >> 16,
11479 drm_rect_height(&state->base.src) >> 16,
11480 state->base.dst.x1, state->base.dst.y1,
11481 drm_rect_width(&state->base.dst),
11482 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011483 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011484}
11485
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011486static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011487{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011488 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011489 struct drm_connector *connector;
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030011490 struct drm_connector_list_iter conn_iter;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011491 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011492 unsigned int used_mst_ports = 0;
Maarten Lankhorstbd67a8c2018-02-15 10:14:25 +010011493 bool ret = true;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011494
11495 /*
11496 * Walk the connector list instead of the encoder
11497 * list to detect the problem on ddi platforms
11498 * where there's just one encoder per digital port.
11499 */
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030011500 drm_connector_list_iter_begin(dev, &conn_iter);
11501 drm_for_each_connector_iter(connector, &conn_iter) {
Ville Syrjälä0bff4852015-12-10 18:22:31 +020011502 struct drm_connector_state *connector_state;
11503 struct intel_encoder *encoder;
11504
Maarten Lankhorst8b694492018-04-09 14:46:55 +020011505 connector_state = drm_atomic_get_new_connector_state(state, connector);
Ville Syrjälä0bff4852015-12-10 18:22:31 +020011506 if (!connector_state)
11507 connector_state = connector->state;
11508
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011509 if (!connector_state->best_encoder)
11510 continue;
11511
11512 encoder = to_intel_encoder(connector_state->best_encoder);
11513
11514 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011515
11516 switch (encoder->type) {
11517 unsigned int port_mask;
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030011518 case INTEL_OUTPUT_DDI:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011519 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011520 break;
Gustavo A. R. Silvaf0d759f2018-06-28 17:35:41 -050011521 /* else: fall through */
Ville Syrjäläcca05022016-06-22 21:57:06 +030011522 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011523 case INTEL_OUTPUT_HDMI:
11524 case INTEL_OUTPUT_EDP:
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020011525 port_mask = 1 << encoder->port;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011526
11527 /* the same port mustn't appear more than once */
11528 if (used_ports & port_mask)
Maarten Lankhorstbd67a8c2018-02-15 10:14:25 +010011529 ret = false;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011530
11531 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011532 break;
11533 case INTEL_OUTPUT_DP_MST:
11534 used_mst_ports |=
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020011535 1 << encoder->port;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011536 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011537 default:
11538 break;
11539 }
11540 }
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030011541 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011542
Ville Syrjälä477321e2016-07-28 17:50:40 +030011543 /* can't mix MST and SST/HDMI on the same port */
11544 if (used_ports & used_mst_ports)
11545 return false;
11546
Maarten Lankhorstbd67a8c2018-02-15 10:14:25 +010011547 return ret;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011548}
11549
Chris Wilsonf81b8452019-02-05 09:27:59 +000011550static int
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011551clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11552{
Ville Syrjäläff32c542017-03-02 19:14:57 +020011553 struct drm_i915_private *dev_priv =
11554 to_i915(crtc_state->base.crtc->dev);
Chris Wilsonf81b8452019-02-05 09:27:59 +000011555 struct intel_crtc_state *saved_state;
11556
11557 saved_state = kzalloc(sizeof(*saved_state), GFP_KERNEL);
11558 if (!saved_state)
11559 return -ENOMEM;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011560
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030011561 /* FIXME: before the switch to atomic started, a new pipe_config was
11562 * kzalloc'd. Code that depends on any field being zero should be
11563 * fixed, so that the crtc_state can be safely duplicated. For now,
11564 * only fields that are know to not cause problems are preserved. */
11565
Chris Wilsonf81b8452019-02-05 09:27:59 +000011566 saved_state->scaler_state = crtc_state->scaler_state;
11567 saved_state->shared_dpll = crtc_state->shared_dpll;
11568 saved_state->dpll_hw_state = crtc_state->dpll_hw_state;
11569 saved_state->pch_pfit.force_thru = crtc_state->pch_pfit.force_thru;
11570 saved_state->ips_force_disable = crtc_state->ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011571 if (IS_G4X(dev_priv) ||
11572 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilsonf81b8452019-02-05 09:27:59 +000011573 saved_state->wm = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011574
Chris Wilsond2fa80a2017-03-03 15:46:44 +000011575 /* Keep base drm_crtc_state intact, only clear our extended struct */
11576 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
Chris Wilsonf81b8452019-02-05 09:27:59 +000011577 memcpy(&crtc_state->base + 1, &saved_state->base + 1,
Chris Wilsond2fa80a2017-03-03 15:46:44 +000011578 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011579
Chris Wilsonf81b8452019-02-05 09:27:59 +000011580 kfree(saved_state);
11581 return 0;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011582}
11583
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011584static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011585intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011586 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020011587{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011588 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020011589 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011590 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011591 struct drm_connector_state *connector_state;
Ville Syrjäläd26592c2018-11-07 23:35:21 +020011592 int base_bpp, ret;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011593 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011594 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020011595
Chris Wilsonf81b8452019-02-05 09:27:59 +000011596 ret = clear_intel_crtc_state(pipe_config);
11597 if (ret)
11598 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011599
Daniel Vettere143a212013-07-04 12:01:15 +020011600 pipe_config->cpu_transcoder =
11601 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011602
Imre Deak2960bc92013-07-30 13:36:32 +030011603 /*
11604 * Sanitize sync polarity flags based on requested ones. If neither
11605 * positive or negative polarity is requested, treat this as meaning
11606 * negative polarity.
11607 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011608 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011609 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011610 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011611
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011612 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011613 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011614 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011615
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011616 ret = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11617 pipe_config);
11618 if (ret)
11619 return ret;
11620
11621 base_bpp = pipe_config->pipe_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011622
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011623 /*
11624 * Determine the real pipe dimensions. Note that stereo modes can
11625 * increase the actual pipe size due to the frame doubling and
11626 * insertion of additional space for blanks between the frame. This
11627 * is stored in the crtc timings. We use the requested mode to do this
11628 * computation to clearly distinguish it from the adjusted mode, which
11629 * can be changed by the connectors in the below retry loop.
11630 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010011631 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011632 &pipe_config->pipe_src_w,
11633 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011634
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011635 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011636 if (connector_state->crtc != crtc)
11637 continue;
11638
11639 encoder = to_intel_encoder(connector_state->best_encoder);
11640
Ville Syrjäläe25148d2016-06-22 21:57:09 +030011641 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
11642 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
Ville Syrjäläd26592c2018-11-07 23:35:21 +020011643 return -EINVAL;
Ville Syrjäläe25148d2016-06-22 21:57:09 +030011644 }
11645
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011646 /*
11647 * Determine output_types before calling the .compute_config()
11648 * hooks so that the hooks can use this information safely.
11649 */
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030011650 if (encoder->compute_output_type)
11651 pipe_config->output_types |=
11652 BIT(encoder->compute_output_type(encoder, pipe_config,
11653 connector_state));
11654 else
11655 pipe_config->output_types |= BIT(encoder->type);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011656 }
11657
Daniel Vettere29c22c2013-02-21 00:00:16 +010011658encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011659 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011660 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011661 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011662
Daniel Vetter135c81b2013-07-21 21:37:09 +020011663 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011664 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11665 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011666
Daniel Vetter7758a112012-07-08 19:40:39 +020011667 /* Pass our mode to the connectors and the CRTC to give them a chance to
11668 * adjust it according to limitations or connector properties, and also
11669 * a chance to reject the mode entirely.
11670 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011671 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011672 if (connector_state->crtc != crtc)
11673 continue;
11674
11675 encoder = to_intel_encoder(connector_state->best_encoder);
Lyude Paul204474a2019-01-15 15:08:00 -050011676 ret = encoder->compute_config(encoder, pipe_config,
11677 connector_state);
11678 if (ret < 0) {
11679 if (ret != -EDEADLK)
11680 DRM_DEBUG_KMS("Encoder config failure: %d\n",
11681 ret);
11682 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011683 }
11684 }
11685
Daniel Vetterff9a6752013-06-01 17:16:21 +020011686 /* Set default port clock if not overwritten by the encoder. Needs to be
11687 * done afterwards in case the encoder adjusts the mode. */
11688 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011689 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011690 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011691
Daniel Vettera43f6e02013-06-07 23:10:32 +020011692 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Ville Syrjälä8e2b4df2018-11-07 23:35:20 +020011693 if (ret == -EDEADLK)
Ville Syrjäläd26592c2018-11-07 23:35:21 +020011694 return ret;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011695 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011696 DRM_DEBUG_KMS("CRTC fixup failed\n");
Ville Syrjäläd26592c2018-11-07 23:35:21 +020011697 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011698 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011699
11700 if (ret == RETRY) {
Ville Syrjäläd26592c2018-11-07 23:35:21 +020011701 if (WARN(!retry, "loop in pipe configuration computation\n"))
11702 return -EINVAL;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011703
11704 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11705 retry = false;
11706 goto encoder_retry;
11707 }
11708
Daniel Vettere8fa4272015-08-12 11:43:34 +020011709 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080011710 * only enable it on 6bpc panels and when its not a compliance
11711 * test requesting 6bpc video pattern.
11712 */
11713 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
11714 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020011715 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011716 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011717
Ville Syrjäläd26592c2018-11-07 23:35:21 +020011718 return 0;
Daniel Vetter7758a112012-07-08 19:40:39 +020011719}
11720
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011721static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011722{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011723 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011724
11725 if (clock1 == clock2)
11726 return true;
11727
11728 if (!clock1 || !clock2)
11729 return false;
11730
11731 diff = abs(clock1 - clock2);
11732
11733 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11734 return true;
11735
11736 return false;
11737}
11738
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011739static bool
11740intel_compare_m_n(unsigned int m, unsigned int n,
11741 unsigned int m2, unsigned int n2,
11742 bool exact)
11743{
11744 if (m == m2 && n == n2)
11745 return true;
11746
11747 if (exact || !m || !n || !m2 || !n2)
11748 return false;
11749
11750 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11751
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011752 if (n > n2) {
11753 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011754 m2 <<= 1;
11755 n2 <<= 1;
11756 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011757 } else if (n < n2) {
11758 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011759 m <<= 1;
11760 n <<= 1;
11761 }
11762 }
11763
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011764 if (n != n2)
11765 return false;
11766
11767 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011768}
11769
11770static bool
11771intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11772 struct intel_link_m_n *m2_n2,
11773 bool adjust)
11774{
11775 if (m_n->tu == m2_n2->tu &&
11776 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11777 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11778 intel_compare_m_n(m_n->link_m, m_n->link_n,
11779 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11780 if (adjust)
11781 *m2_n2 = *m_n;
11782
11783 return true;
11784 }
11785
11786 return false;
11787}
11788
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011789static void __printf(3, 4)
11790pipe_config_err(bool adjust, const char *name, const char *format, ...)
11791{
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011792 struct va_format vaf;
11793 va_list args;
11794
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011795 va_start(args, format);
11796 vaf.fmt = format;
11797 vaf.va = &args;
11798
Joe Perches99a95482018-03-13 15:02:15 -070011799 if (adjust)
11800 drm_dbg(DRM_UT_KMS, "mismatch in %s %pV", name, &vaf);
11801 else
11802 drm_err("mismatch in %s %pV", name, &vaf);
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011803
11804 va_end(args);
11805}
11806
Hans de Goede3d6535c2019-01-24 14:01:14 +010011807static bool fastboot_enabled(struct drm_i915_private *dev_priv)
11808{
11809 if (i915_modparams.fastboot != -1)
11810 return i915_modparams.fastboot;
11811
11812 /* Enable fastboot by default on Skylake and newer */
Hans de Goede7360c9f2019-01-29 15:22:37 +010011813 if (INTEL_GEN(dev_priv) >= 9)
11814 return true;
11815
11816 /* Enable fastboot by default on VLV and CHV */
11817 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
11818 return true;
11819
11820 /* Disabled by default on all others */
11821 return false;
Hans de Goede3d6535c2019-01-24 14:01:14 +010011822}
11823
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011824static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011825intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011826 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011827 struct intel_crtc_state *pipe_config,
11828 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011829{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011830 bool ret = true;
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011831 bool fixup_inherited = adjust &&
11832 (current_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED) &&
11833 !(pipe_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011834
Hans de Goede3d6535c2019-01-24 14:01:14 +010011835 if (fixup_inherited && !fastboot_enabled(dev_priv)) {
Maarten Lankhorstd19f9582019-01-08 17:08:40 +010011836 DRM_DEBUG_KMS("initial modeset and fastboot not set\n");
11837 ret = false;
11838 }
11839
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011840#define PIPE_CONF_CHECK_X(name) do { \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011841 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011842 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011843 "(expected 0x%08x, found 0x%08x)\n", \
11844 current_config->name, \
11845 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011846 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011847 } \
11848} while (0)
Daniel Vetter66e985c2013-06-05 13:34:20 +020011849
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011850#define PIPE_CONF_CHECK_I(name) do { \
Daniel Vetter08a24032013-04-19 11:25:34 +020011851 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011852 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011853 "(expected %i, found %i)\n", \
11854 current_config->name, \
11855 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011856 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011857 } \
11858} while (0)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011859
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011860#define PIPE_CONF_CHECK_BOOL(name) do { \
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011861 if (current_config->name != pipe_config->name) { \
11862 pipe_config_err(adjust, __stringify(name), \
11863 "(expected %s, found %s)\n", \
11864 yesno(current_config->name), \
11865 yesno(pipe_config->name)); \
11866 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011867 } \
11868} while (0)
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011869
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011870/*
11871 * Checks state where we only read out the enabling, but not the entire
11872 * state itself (like full infoframes or ELD for audio). These states
11873 * require a full modeset on bootup to fix up.
11874 */
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011875#define PIPE_CONF_CHECK_BOOL_INCOMPLETE(name) do { \
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011876 if (!fixup_inherited || (!current_config->name && !pipe_config->name)) { \
11877 PIPE_CONF_CHECK_BOOL(name); \
11878 } else { \
11879 pipe_config_err(adjust, __stringify(name), \
11880 "unable to verify whether state matches exactly, forcing modeset (expected %s, found %s)\n", \
11881 yesno(current_config->name), \
11882 yesno(pipe_config->name)); \
11883 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011884 } \
11885} while (0)
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011886
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011887#define PIPE_CONF_CHECK_P(name) do { \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011888 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011889 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011890 "(expected %p, found %p)\n", \
11891 current_config->name, \
11892 pipe_config->name); \
11893 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011894 } \
11895} while (0)
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011896
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011897#define PIPE_CONF_CHECK_M_N(name) do { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011898 if (!intel_compare_link_m_n(&current_config->name, \
11899 &pipe_config->name,\
11900 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011901 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011902 "(expected tu %i gmch %i/%i link %i/%i, " \
11903 "found tu %i, gmch %i/%i link %i/%i)\n", \
11904 current_config->name.tu, \
11905 current_config->name.gmch_m, \
11906 current_config->name.gmch_n, \
11907 current_config->name.link_m, \
11908 current_config->name.link_n, \
11909 pipe_config->name.tu, \
11910 pipe_config->name.gmch_m, \
11911 pipe_config->name.gmch_n, \
11912 pipe_config->name.link_m, \
11913 pipe_config->name.link_n); \
11914 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011915 } \
11916} while (0)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011917
Daniel Vetter55c561a2016-03-30 11:34:36 +020011918/* This is required for BDW+ where there is only one set of registers for
11919 * switching between high and low RR.
11920 * This macro can be used whenever a comparison has to be made between one
11921 * hw state and multiple sw state variables.
11922 */
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011923#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) do { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011924 if (!intel_compare_link_m_n(&current_config->name, \
11925 &pipe_config->name, adjust) && \
11926 !intel_compare_link_m_n(&current_config->alt_name, \
11927 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011928 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011929 "(expected tu %i gmch %i/%i link %i/%i, " \
11930 "or tu %i gmch %i/%i link %i/%i, " \
11931 "found tu %i, gmch %i/%i link %i/%i)\n", \
11932 current_config->name.tu, \
11933 current_config->name.gmch_m, \
11934 current_config->name.gmch_n, \
11935 current_config->name.link_m, \
11936 current_config->name.link_n, \
11937 current_config->alt_name.tu, \
11938 current_config->alt_name.gmch_m, \
11939 current_config->alt_name.gmch_n, \
11940 current_config->alt_name.link_m, \
11941 current_config->alt_name.link_n, \
11942 pipe_config->name.tu, \
11943 pipe_config->name.gmch_m, \
11944 pipe_config->name.gmch_n, \
11945 pipe_config->name.link_m, \
11946 pipe_config->name.link_n); \
11947 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011948 } \
11949} while (0)
Daniel Vetter88adfff2013-03-28 10:42:01 +010011950
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011951#define PIPE_CONF_CHECK_FLAGS(name, mask) do { \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011952 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011953 pipe_config_err(adjust, __stringify(name), \
11954 "(%x) (expected %i, found %i)\n", \
11955 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011956 current_config->name & (mask), \
11957 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011958 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011959 } \
11960} while (0)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011961
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011962#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) do { \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011963 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011964 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011965 "(expected %i, found %i)\n", \
11966 current_config->name, \
11967 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011968 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011969 } \
11970} while (0)
Ville Syrjälä5e550652013-09-06 23:29:07 +030011971
Daniel Vetterbb760062013-06-06 14:55:52 +020011972#define PIPE_CONF_QUIRK(quirk) \
11973 ((current_config->quirks | pipe_config->quirks) & (quirk))
11974
Daniel Vettereccb1402013-05-22 00:50:22 +020011975 PIPE_CONF_CHECK_I(cpu_transcoder);
11976
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011977 PIPE_CONF_CHECK_BOOL(has_pch_encoder);
Daniel Vetter08a24032013-04-19 11:25:34 +020011978 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011979 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011980
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011981 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011982 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011983
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011984 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011985 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011986
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011987 if (current_config->has_drrs)
11988 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11989 } else
11990 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011991
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011992 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011993
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011994 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11995 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11996 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11997 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11998 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11999 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012000
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012001 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12002 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12003 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12004 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12005 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12006 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012007
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012008 PIPE_CONF_CHECK_I(pixel_multiplier);
Shashank Sharmad9facae2018-10-12 11:53:07 +053012009 PIPE_CONF_CHECK_I(output_format);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010012010 PIPE_CONF_CHECK_BOOL(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010012011 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010012012 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010012013 PIPE_CONF_CHECK_BOOL(limited_color_range);
Shashank Sharma15953632017-03-13 16:54:03 +053012014
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010012015 PIPE_CONF_CHECK_BOOL(hdmi_scrambling);
12016 PIPE_CONF_CHECK_BOOL(hdmi_high_tmds_clock_ratio);
Maarten Lankhorst4493e092017-11-10 12:34:56 +010012017 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012018
Maarten Lankhorst4493e092017-11-10 12:34:56 +010012019 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_audio);
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012020
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012021 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012022 DRM_MODE_FLAG_INTERLACE);
12023
Daniel Vetterbb760062013-06-06 14:55:52 +020012024 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012025 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012026 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012027 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012028 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012029 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012030 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012031 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012032 DRM_MODE_FLAG_NVSYNC);
12033 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012034
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012035 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012036 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012037 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020012038 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012039 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012040
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012041 if (!adjust) {
12042 PIPE_CONF_CHECK_I(pipe_src_w);
12043 PIPE_CONF_CHECK_I(pipe_src_h);
12044
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010012045 PIPE_CONF_CHECK_BOOL(pch_pfit.enabled);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012046 if (current_config->pch_pfit.enabled) {
12047 PIPE_CONF_CHECK_X(pch_pfit.pos);
12048 PIPE_CONF_CHECK_X(pch_pfit.size);
12049 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012050
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012051 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020012052 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012053 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012054
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010012055 PIPE_CONF_CHECK_BOOL(double_wide);
Ville Syrjälä282740f2013-09-04 18:30:03 +030012056
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012057 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012058 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012059 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012060 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12061 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012062 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012063 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012064 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12065 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12066 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Paulo Zanoni2de38132017-09-22 17:53:42 -030012067 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr0);
12068 PIPE_CONF_CHECK_X(dpll_hw_state.ebb0);
12069 PIPE_CONF_CHECK_X(dpll_hw_state.ebb4);
12070 PIPE_CONF_CHECK_X(dpll_hw_state.pll0);
12071 PIPE_CONF_CHECK_X(dpll_hw_state.pll1);
12072 PIPE_CONF_CHECK_X(dpll_hw_state.pll2);
12073 PIPE_CONF_CHECK_X(dpll_hw_state.pll3);
12074 PIPE_CONF_CHECK_X(dpll_hw_state.pll6);
12075 PIPE_CONF_CHECK_X(dpll_hw_state.pll8);
12076 PIPE_CONF_CHECK_X(dpll_hw_state.pll9);
12077 PIPE_CONF_CHECK_X(dpll_hw_state.pll10);
12078 PIPE_CONF_CHECK_X(dpll_hw_state.pcsdw12);
Paulo Zanonic27e9172018-04-27 16:14:36 -070012079 PIPE_CONF_CHECK_X(dpll_hw_state.mg_refclkin_ctl);
12080 PIPE_CONF_CHECK_X(dpll_hw_state.mg_clktop2_coreclkctl1);
12081 PIPE_CONF_CHECK_X(dpll_hw_state.mg_clktop2_hsclkctl);
12082 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_div0);
12083 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_div1);
12084 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_lf);
12085 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_frac_lock);
12086 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_ssc);
12087 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_bias);
12088 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_tdc_coldst_bias);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012089
Ville Syrjälä47eacba2016-04-12 22:14:35 +030012090 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
12091 PIPE_CONF_CHECK_X(dsi_pll.div);
12092
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012093 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012094 PIPE_CONF_CHECK_I(pipe_bpp);
12095
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012096 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012097 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012098
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030012099 PIPE_CONF_CHECK_I(min_voltage_level);
12100
Daniel Vetter66e985c2013-06-05 13:34:20 +020012101#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012102#undef PIPE_CONF_CHECK_I
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010012103#undef PIPE_CONF_CHECK_BOOL
Maarten Lankhorst4493e092017-11-10 12:34:56 +010012104#undef PIPE_CONF_CHECK_BOOL_INCOMPLETE
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012105#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012106#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012107#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012108#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012109
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012110 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012111}
12112
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012113static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
12114 const struct intel_crtc_state *pipe_config)
12115{
12116 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020012117 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012118 &pipe_config->fdi_m_n);
12119 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
12120
12121 /*
12122 * FDI already provided one idea for the dotclock.
12123 * Yell if the encoder disagrees.
12124 */
12125 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
12126 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
12127 fdi_dotclock, dotclock);
12128 }
12129}
12130
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012131static void verify_wm_state(struct drm_crtc *crtc,
12132 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000012133{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012134 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000012135 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012136 struct skl_pipe_wm hw_wm, *sw_wm;
12137 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
12138 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Ville Syrjäläff43bc32018-11-27 18:59:00 +020012139 struct skl_ddb_entry hw_ddb_y[I915_MAX_PLANES];
12140 struct skl_ddb_entry hw_ddb_uv[I915_MAX_PLANES];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012141 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12142 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012143 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000012144
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012145 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000012146 return;
12147
Matt Ropercd1d3ee2018-12-10 13:54:14 -080012148 skl_pipe_wm_get_hw_state(intel_crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020012149 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012150
Ville Syrjäläff43bc32018-11-27 18:59:00 +020012151 skl_pipe_ddb_get_hw_state(intel_crtc, hw_ddb_y, hw_ddb_uv);
12152
Damien Lespiau08db6652014-11-04 17:06:52 +000012153 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12154 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12155
Mahesh Kumar74bd8002018-04-26 19:55:15 +053012156 if (INTEL_GEN(dev_priv) >= 11)
12157 if (hw_ddb.enabled_slices != sw_ddb->enabled_slices)
12158 DRM_ERROR("mismatch in DBUF Slices (expected %u, got %u)\n",
12159 sw_ddb->enabled_slices,
12160 hw_ddb.enabled_slices);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012161 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070012162 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012163 hw_plane_wm = &hw_wm.planes[plane];
12164 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000012165
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012166 /* Watermarks */
12167 for (level = 0; level <= max_level; level++) {
12168 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
12169 &sw_plane_wm->wm[level]))
12170 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000012171
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012172 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
12173 pipe_name(pipe), plane + 1, level,
12174 sw_plane_wm->wm[level].plane_en,
12175 sw_plane_wm->wm[level].plane_res_b,
12176 sw_plane_wm->wm[level].plane_res_l,
12177 hw_plane_wm->wm[level].plane_en,
12178 hw_plane_wm->wm[level].plane_res_b,
12179 hw_plane_wm->wm[level].plane_res_l);
12180 }
12181
12182 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
12183 &sw_plane_wm->trans_wm)) {
12184 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
12185 pipe_name(pipe), plane + 1,
12186 sw_plane_wm->trans_wm.plane_en,
12187 sw_plane_wm->trans_wm.plane_res_b,
12188 sw_plane_wm->trans_wm.plane_res_l,
12189 hw_plane_wm->trans_wm.plane_en,
12190 hw_plane_wm->trans_wm.plane_res_b,
12191 hw_plane_wm->trans_wm.plane_res_l);
12192 }
12193
12194 /* DDB */
Ville Syrjäläff43bc32018-11-27 18:59:00 +020012195 hw_ddb_entry = &hw_ddb_y[plane];
12196 sw_ddb_entry = &to_intel_crtc_state(new_state)->wm.skl.plane_ddb_y[plane];
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012197
12198 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040012199 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012200 pipe_name(pipe), plane + 1,
12201 sw_ddb_entry->start, sw_ddb_entry->end,
12202 hw_ddb_entry->start, hw_ddb_entry->end);
12203 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012204 }
12205
Lyude27082492016-08-24 07:48:10 +020012206 /*
12207 * cursor
12208 * If the cursor plane isn't active, we may not have updated it's ddb
12209 * allocation. In that case since the ddb allocation will be updated
12210 * once the plane becomes visible, we can skip this check
12211 */
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030012212 if (1) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012213 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
12214 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012215
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012216 /* Watermarks */
12217 for (level = 0; level <= max_level; level++) {
12218 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
12219 &sw_plane_wm->wm[level]))
12220 continue;
12221
12222 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
12223 pipe_name(pipe), level,
12224 sw_plane_wm->wm[level].plane_en,
12225 sw_plane_wm->wm[level].plane_res_b,
12226 sw_plane_wm->wm[level].plane_res_l,
12227 hw_plane_wm->wm[level].plane_en,
12228 hw_plane_wm->wm[level].plane_res_b,
12229 hw_plane_wm->wm[level].plane_res_l);
12230 }
12231
12232 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
12233 &sw_plane_wm->trans_wm)) {
12234 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
12235 pipe_name(pipe),
12236 sw_plane_wm->trans_wm.plane_en,
12237 sw_plane_wm->trans_wm.plane_res_b,
12238 sw_plane_wm->trans_wm.plane_res_l,
12239 hw_plane_wm->trans_wm.plane_en,
12240 hw_plane_wm->trans_wm.plane_res_b,
12241 hw_plane_wm->trans_wm.plane_res_l);
12242 }
12243
12244 /* DDB */
Ville Syrjäläff43bc32018-11-27 18:59:00 +020012245 hw_ddb_entry = &hw_ddb_y[PLANE_CURSOR];
12246 sw_ddb_entry = &to_intel_crtc_state(new_state)->wm.skl.plane_ddb_y[PLANE_CURSOR];
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012247
12248 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040012249 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020012250 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012251 sw_ddb_entry->start, sw_ddb_entry->end,
12252 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020012253 }
Damien Lespiau08db6652014-11-04 17:06:52 +000012254 }
12255}
12256
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012257static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012258verify_connector_state(struct drm_device *dev,
12259 struct drm_atomic_state *state,
12260 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012261{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012262 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012263 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012264 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012265
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012266 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012267 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020012268 struct drm_crtc_state *crtc_state = NULL;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012269
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012270 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012271 continue;
12272
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020012273 if (crtc)
12274 crtc_state = drm_atomic_get_new_crtc_state(state, new_conn_state->crtc);
12275
12276 intel_connector_verify_state(crtc_state, new_conn_state);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012277
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012278 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012279 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012280 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012281}
12282
12283static void
Daniel Vetter86b04262017-03-01 10:52:26 +010012284verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012285{
12286 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010012287 struct drm_connector *connector;
12288 struct drm_connector_state *old_conn_state, *new_conn_state;
12289 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012290
Damien Lespiaub2784e12014-08-05 11:29:37 +010012291 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010012292 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012293 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012294
12295 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12296 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012297 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012298
Daniel Vetter86b04262017-03-01 10:52:26 +010012299 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
12300 new_conn_state, i) {
12301 if (old_conn_state->best_encoder == &encoder->base)
12302 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012303
Daniel Vetter86b04262017-03-01 10:52:26 +010012304 if (new_conn_state->best_encoder != &encoder->base)
12305 continue;
12306 found = enabled = true;
12307
12308 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012309 encoder->base.crtc,
12310 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012311 }
Daniel Vetter86b04262017-03-01 10:52:26 +010012312
12313 if (!found)
12314 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100012315
Rob Clarke2c719b2014-12-15 13:56:32 -050012316 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012317 "encoder's enabled state mismatch "
12318 "(expected %i, found %i)\n",
12319 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012320
12321 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012322 bool active;
12323
12324 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012325 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012326 "encoder detached but still enabled on pipe %c.\n",
12327 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012328 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012329 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012330}
12331
12332static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012333verify_crtc_state(struct drm_crtc *crtc,
12334 struct drm_crtc_state *old_crtc_state,
12335 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012336{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012337 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012338 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012339 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012340 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12341 struct intel_crtc_state *pipe_config, *sw_config;
12342 struct drm_atomic_state *old_state;
12343 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012344
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012345 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020012346 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012347 pipe_config = to_intel_crtc_state(old_crtc_state);
12348 memset(pipe_config, 0, sizeof(*pipe_config));
12349 pipe_config->base.crtc = crtc;
12350 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012351
Ville Syrjälä78108b72016-05-27 20:59:19 +030012352 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012353
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012354 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012355
Ville Syrjäläe56134b2017-06-01 17:36:19 +030012356 /* we keep both pipes enabled on 830 */
12357 if (IS_I830(dev_priv))
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012358 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012359
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012360 I915_STATE_WARN(new_crtc_state->active != active,
12361 "crtc active state doesn't match with hw state "
12362 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012363
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012364 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
12365 "transitional active state does not match atomic hw state "
12366 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012367
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012368 for_each_encoder_on_crtc(dev, crtc, encoder) {
12369 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012370
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012371 active = encoder->get_hw_state(encoder, &pipe);
12372 I915_STATE_WARN(active != new_crtc_state->active,
12373 "[ENCODER:%i] active %i with crtc active %i\n",
12374 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012375
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012376 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12377 "Encoder connected to wrong pipe %c\n",
12378 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012379
Ville Syrjäläe1214b92017-10-27 22:31:23 +030012380 if (active)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012381 encoder->get_config(encoder, pipe_config);
12382 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012383
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020012384 intel_crtc_compute_pixel_rate(pipe_config);
12385
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012386 if (!new_crtc_state->active)
12387 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012388
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012389 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012390
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020012391 sw_config = to_intel_crtc_state(new_crtc_state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012392 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012393 pipe_config, false)) {
12394 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12395 intel_dump_pipe_config(intel_crtc, pipe_config,
12396 "[hw state]");
12397 intel_dump_pipe_config(intel_crtc, sw_config,
12398 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012399 }
12400}
12401
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012402static void
Ville Syrjäläcff109f2017-11-17 21:19:17 +020012403intel_verify_planes(struct intel_atomic_state *state)
12404{
12405 struct intel_plane *plane;
12406 const struct intel_plane_state *plane_state;
12407 int i;
12408
12409 for_each_new_intel_plane_in_state(state, plane,
12410 plane_state, i)
12411 assert_plane(plane, plane_state->base.visible);
12412}
12413
12414static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012415verify_single_dpll_state(struct drm_i915_private *dev_priv,
12416 struct intel_shared_dpll *pll,
12417 struct drm_crtc *crtc,
12418 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012419{
12420 struct intel_dpll_hw_state dpll_hw_state;
Ville Syrjälä40560e22018-06-26 22:47:11 +030012421 unsigned int crtc_mask;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012422 bool active;
12423
12424 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12425
Lucas De Marchi72f775f2018-03-20 15:06:34 -070012426 DRM_DEBUG_KMS("%s\n", pll->info->name);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012427
Lucas De Marchiee1398b2018-03-20 15:06:33 -070012428 active = pll->info->funcs->get_hw_state(dev_priv, pll, &dpll_hw_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012429
Lucas De Marchi5cd281f2018-03-20 15:06:36 -070012430 if (!(pll->info->flags & INTEL_DPLL_ALWAYS_ON)) {
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012431 I915_STATE_WARN(!pll->on && pll->active_mask,
12432 "pll in active use but not on in sw tracking\n");
12433 I915_STATE_WARN(pll->on && !pll->active_mask,
12434 "pll is on but not used by any active crtc\n");
12435 I915_STATE_WARN(pll->on != active,
12436 "pll on state mismatch (expected %i, found %i)\n",
12437 pll->on, active);
12438 }
12439
12440 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012441 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012442 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012443 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012444
12445 return;
12446 }
12447
Ville Syrjälä40560e22018-06-26 22:47:11 +030012448 crtc_mask = drm_crtc_mask(crtc);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012449
12450 if (new_state->active)
12451 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
12452 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
12453 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12454 else
12455 I915_STATE_WARN(pll->active_mask & crtc_mask,
12456 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
12457 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12458
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012459 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012460 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012461 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012462
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012463 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012464 &dpll_hw_state,
12465 sizeof(dpll_hw_state)),
12466 "pll hw state mismatch\n");
12467}
12468
12469static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012470verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
12471 struct drm_crtc_state *old_crtc_state,
12472 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012473{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012474 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012475 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
12476 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
12477
12478 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012479 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012480
12481 if (old_state->shared_dpll &&
12482 old_state->shared_dpll != new_state->shared_dpll) {
Ville Syrjälä40560e22018-06-26 22:47:11 +030012483 unsigned int crtc_mask = drm_crtc_mask(crtc);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012484 struct intel_shared_dpll *pll = old_state->shared_dpll;
12485
12486 I915_STATE_WARN(pll->active_mask & crtc_mask,
12487 "pll active mismatch (didn't expect pipe %c in active mask)\n",
12488 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012489 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012490 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
12491 pipe_name(drm_crtc_index(crtc)));
12492 }
12493}
12494
12495static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012496intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012497 struct drm_atomic_state *state,
12498 struct drm_crtc_state *old_state,
12499 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012500{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012501 if (!needs_modeset(new_state) &&
12502 !to_intel_crtc_state(new_state)->update_pipe)
12503 return;
12504
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012505 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012506 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012507 verify_crtc_state(crtc, old_state, new_state);
12508 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012509}
12510
12511static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012512verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012513{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012514 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012515 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012516
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012517 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012518 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012519}
Daniel Vetter53589012013-06-05 13:34:16 +020012520
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012521static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012522intel_modeset_verify_disabled(struct drm_device *dev,
12523 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012524{
Daniel Vetter86b04262017-03-01 10:52:26 +010012525 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012526 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012527 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020012528}
12529
Maarten Lankhorstf2bdd112018-10-11 12:04:52 +020012530static void update_scanline_offset(const struct intel_crtc_state *crtc_state)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012531{
Maarten Lankhorstf2bdd112018-10-11 12:04:52 +020012532 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012533 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030012534
12535 /*
12536 * The scanline counter increments at the leading edge of hsync.
12537 *
12538 * On most platforms it starts counting from vtotal-1 on the
12539 * first active line. That means the scanline counter value is
12540 * always one less than what we would expect. Ie. just after
12541 * start of vblank, which also occurs at start of hsync (on the
12542 * last active line), the scanline counter will read vblank_start-1.
12543 *
12544 * On gen2 the scanline counter starts counting from 1 instead
12545 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12546 * to keep the value positive), instead of adding one.
12547 *
12548 * On HSW+ the behaviour of the scanline counter depends on the output
12549 * type. For DP ports it behaves like most other platforms, but on HDMI
12550 * there's an extra 1 line difference. So we need to add two instead of
12551 * one to the value.
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020012552 *
12553 * On VLV/CHV DSI the scanline counter would appear to increment
12554 * approx. 1/3 of a scanline before start of vblank. Unfortunately
12555 * that means we can't tell whether we're in vblank or not while
12556 * we're on that particular line. We must still set scanline_offset
12557 * to 1 so that the vblank timestamps come out correct when we query
12558 * the scanline counter from within the vblank interrupt handler.
12559 * However if queried just before the start of vblank we'll get an
12560 * answer that's slightly in the future.
Ville Syrjälä80715b22014-05-15 20:23:23 +030012561 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -080012562 if (IS_GEN(dev_priv, 2)) {
Maarten Lankhorstf2bdd112018-10-11 12:04:52 +020012563 const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012564 int vtotal;
12565
Ville Syrjälä124abe02015-09-08 13:40:45 +030012566 vtotal = adjusted_mode->crtc_vtotal;
12567 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012568 vtotal /= 2;
12569
12570 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012571 } else if (HAS_DDI(dev_priv) &&
Maarten Lankhorstf2bdd112018-10-11 12:04:52 +020012572 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012573 crtc->scanline_offset = 2;
12574 } else
12575 crtc->scanline_offset = 1;
12576}
12577
Maarten Lankhorstad421372015-06-15 12:33:42 +020012578static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012579{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012580 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012581 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012582 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012583 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012584 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012585
12586 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012587 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012588
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012589 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012590 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012591 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012592 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012593
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012594 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012595 continue;
12596
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012597 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012598
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012599 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012600 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012601
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020012602 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012603 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012604}
12605
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012606/*
12607 * This implements the workaround described in the "notes" section of the mode
12608 * set sequence documentation. When going from no pipes or single pipe to
12609 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12610 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12611 */
12612static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12613{
12614 struct drm_crtc_state *crtc_state;
12615 struct intel_crtc *intel_crtc;
12616 struct drm_crtc *crtc;
12617 struct intel_crtc_state *first_crtc_state = NULL;
12618 struct intel_crtc_state *other_crtc_state = NULL;
12619 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12620 int i;
12621
12622 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012623 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012624 intel_crtc = to_intel_crtc(crtc);
12625
12626 if (!crtc_state->active || !needs_modeset(crtc_state))
12627 continue;
12628
12629 if (first_crtc_state) {
12630 other_crtc_state = to_intel_crtc_state(crtc_state);
12631 break;
12632 } else {
12633 first_crtc_state = to_intel_crtc_state(crtc_state);
12634 first_pipe = intel_crtc->pipe;
12635 }
12636 }
12637
12638 /* No workaround needed? */
12639 if (!first_crtc_state)
12640 return 0;
12641
12642 /* w/a possibly needed, check how many crtc's are already enabled. */
12643 for_each_intel_crtc(state->dev, intel_crtc) {
12644 struct intel_crtc_state *pipe_config;
12645
12646 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12647 if (IS_ERR(pipe_config))
12648 return PTR_ERR(pipe_config);
12649
12650 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12651
12652 if (!pipe_config->base.active ||
12653 needs_modeset(&pipe_config->base))
12654 continue;
12655
12656 /* 2 or more enabled crtcs means no need for w/a */
12657 if (enabled_pipe != INVALID_PIPE)
12658 return 0;
12659
12660 enabled_pipe = intel_crtc->pipe;
12661 }
12662
12663 if (enabled_pipe != INVALID_PIPE)
12664 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12665 else if (other_crtc_state)
12666 other_crtc_state->hsw_workaround_pipe = first_pipe;
12667
12668 return 0;
12669}
12670
Ville Syrjälä8d965612016-11-14 18:35:10 +020012671static int intel_lock_all_pipes(struct drm_atomic_state *state)
12672{
12673 struct drm_crtc *crtc;
12674
12675 /* Add all pipes to the state */
12676 for_each_crtc(state->dev, crtc) {
12677 struct drm_crtc_state *crtc_state;
12678
12679 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12680 if (IS_ERR(crtc_state))
12681 return PTR_ERR(crtc_state);
12682 }
12683
12684 return 0;
12685}
12686
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012687static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12688{
12689 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012690
Ville Syrjälä8d965612016-11-14 18:35:10 +020012691 /*
12692 * Add all pipes to the state, and force
12693 * a modeset on all the active ones.
12694 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012695 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012696 struct drm_crtc_state *crtc_state;
12697 int ret;
12698
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012699 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12700 if (IS_ERR(crtc_state))
12701 return PTR_ERR(crtc_state);
12702
12703 if (!crtc_state->active || needs_modeset(crtc_state))
12704 continue;
12705
12706 crtc_state->mode_changed = true;
12707
12708 ret = drm_atomic_add_affected_connectors(state, crtc);
12709 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012710 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012711
12712 ret = drm_atomic_add_affected_planes(state, crtc);
12713 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012714 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012715 }
12716
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012717 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012718}
12719
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012720static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012721{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012722 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012723 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012724 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012725 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012726 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012727
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012728 if (!check_digital_port_conflicts(state)) {
12729 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12730 return -EINVAL;
12731 }
12732
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012733 intel_state->modeset = true;
12734 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012735 intel_state->cdclk.logical = dev_priv->cdclk.logical;
12736 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012737
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012738 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12739 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012740 intel_state->active_crtcs |= 1 << i;
12741 else
12742 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070012743
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012744 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070012745 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012746 }
12747
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012748 /*
12749 * See if the config requires any additional preparation, e.g.
12750 * to adjust global state with pipes off. We need to do this
12751 * here so we can get the modeset_pipe updated config for the new
12752 * mode set on this crtc. For other crtcs we need to use the
12753 * adjusted_mode bits in the crtc directly.
12754 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012755 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030012756 ret = dev_priv->display.modeset_calc_cdclk(state);
12757 if (ret < 0)
12758 return ret;
12759
Ville Syrjälä8d965612016-11-14 18:35:10 +020012760 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012761 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020012762 * holding all the crtc locks, even if we don't end up
12763 * touching the hardware
12764 */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030012765 if (intel_cdclk_changed(&dev_priv->cdclk.logical,
12766 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012767 ret = intel_lock_all_pipes(state);
12768 if (ret < 0)
12769 return ret;
12770 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012771
Ville Syrjälä8d965612016-11-14 18:35:10 +020012772 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030012773 if (intel_cdclk_needs_modeset(&dev_priv->cdclk.actual,
12774 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012775 ret = intel_modeset_all_pipes(state);
12776 if (ret < 0)
12777 return ret;
12778 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010012779
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012780 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
12781 intel_state->cdclk.logical.cdclk,
12782 intel_state->cdclk.actual.cdclk);
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030012783 DRM_DEBUG_KMS("New voltage level calculated to be logical %u, actual %u\n",
12784 intel_state->cdclk.logical.voltage_level,
12785 intel_state->cdclk.actual.voltage_level);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012786 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012787 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012788 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012789
Maarten Lankhorstad421372015-06-15 12:33:42 +020012790 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012791
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012792 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012793 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012794
Maarten Lankhorstad421372015-06-15 12:33:42 +020012795 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012796}
12797
Matt Roperaa363132015-09-24 15:53:18 -070012798/*
12799 * Handle calculation of various watermark data at the end of the atomic check
12800 * phase. The code here should be run after the per-crtc and per-plane 'check'
12801 * handlers to ensure that all derived state has been updated.
12802 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -080012803static int calc_watermark_data(struct intel_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012804{
Matt Ropercd1d3ee2018-12-10 13:54:14 -080012805 struct drm_device *dev = state->base.dev;
Matt Roper98d39492016-05-12 07:06:03 -070012806 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012807
12808 /* Is there platform-specific watermark information to calculate? */
12809 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012810 return dev_priv->display.compute_global_watermarks(state);
12811
12812 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012813}
12814
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012815/**
12816 * intel_atomic_check - validate state object
12817 * @dev: drm device
12818 * @state: state to validate
12819 */
12820static int intel_atomic_check(struct drm_device *dev,
12821 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012822{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012823 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012824 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012825 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012826 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012827 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012828 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012829
Maarten Lankhorst8c58f732018-02-21 10:28:08 +010012830 /* Catch I915_MODE_FLAG_INHERITED */
12831 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
12832 crtc_state, i) {
12833 if (crtc_state->mode.private_flags !=
12834 old_crtc_state->mode.private_flags)
12835 crtc_state->mode_changed = true;
12836 }
12837
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012838 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012839 if (ret)
12840 return ret;
12841
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012842 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012843 struct intel_crtc_state *pipe_config =
12844 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012845
Daniel Vetter26495482015-07-15 14:15:52 +020012846 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012847 continue;
12848
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012849 if (!crtc_state->enable) {
12850 any_ms = true;
12851 continue;
12852 }
12853
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012854 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ville Syrjälä8e2b4df2018-11-07 23:35:20 +020012855 if (ret == -EDEADLK)
12856 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012857 if (ret) {
12858 intel_dump_pipe_config(to_intel_crtc(crtc),
12859 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012860 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012861 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012862
Maarten Lankhorstd19f9582019-01-08 17:08:40 +010012863 if (intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012864 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012865 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012866 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012867 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012868 }
12869
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012870 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012871 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012872
Daniel Vetter26495482015-07-15 14:15:52 +020012873 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12874 needs_modeset(crtc_state) ?
12875 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012876 }
12877
Lyude Pauleceae142019-01-10 19:53:41 -050012878 ret = drm_dp_mst_atomic_check(state);
12879 if (ret)
12880 return ret;
12881
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012882 if (any_ms) {
12883 ret = intel_modeset_checks(state);
12884
12885 if (ret)
12886 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012887 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012888 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012889 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012890
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +020012891 ret = icl_add_linked_planes(intel_state);
12892 if (ret)
12893 return ret;
12894
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012895 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012896 if (ret)
12897 return ret;
12898
Ville Syrjälädd576022017-11-17 21:19:14 +020012899 intel_fbc_choose_crtc(dev_priv, intel_state);
Matt Ropercd1d3ee2018-12-10 13:54:14 -080012900 return calc_watermark_data(intel_state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012901}
12902
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012903static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012904 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012905{
Chris Wilsonfd700752017-07-26 17:00:36 +010012906 return drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012907}
12908
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012909u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12910{
12911 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä32db0b62018-11-27 22:05:50 +020012912 struct drm_vblank_crtc *vblank = &dev->vblank[drm_crtc_index(&crtc->base)];
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012913
Ville Syrjälä32db0b62018-11-27 22:05:50 +020012914 if (!vblank->max_vblank_count)
Dhinakaran Pandiyan734cbbf2018-02-02 21:12:54 -080012915 return (u32)drm_crtc_accurate_vblank_count(&crtc->base);
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012916
12917 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12918}
12919
Lyude896e5bb2016-08-24 07:48:09 +020012920static void intel_update_crtc(struct drm_crtc *crtc,
12921 struct drm_atomic_state *state,
12922 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012923 struct drm_crtc_state *new_crtc_state)
Lyude896e5bb2016-08-24 07:48:09 +020012924{
12925 struct drm_device *dev = crtc->dev;
12926 struct drm_i915_private *dev_priv = to_i915(dev);
12927 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012928 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12929 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorst8b694492018-04-09 14:46:55 +020012930 struct intel_plane_state *new_plane_state =
12931 intel_atomic_get_new_plane_state(to_intel_atomic_state(state),
12932 to_intel_plane(crtc->primary));
Lyude896e5bb2016-08-24 07:48:09 +020012933
12934 if (modeset) {
Maarten Lankhorstf2bdd112018-10-11 12:04:52 +020012935 update_scanline_offset(pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012936 dev_priv->display.crtc_enable(pipe_config, state);
Maarten Lankhorst033b7a22018-03-08 13:02:02 +010012937
12938 /* vblanks work again, re-enable pipe CRC. */
12939 intel_crtc_enable_pipe_crc(intel_crtc);
Lyude896e5bb2016-08-24 07:48:09 +020012940 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012941 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12942 pipe_config);
Hans de Goede608ed4a2018-12-20 14:21:18 +010012943
12944 if (pipe_config->update_pipe)
12945 intel_encoders_update_pipe(crtc, pipe_config, state);
Lyude896e5bb2016-08-24 07:48:09 +020012946 }
12947
Maarten Lankhorst50c42fc2018-12-20 16:17:19 +010012948 if (pipe_config->update_pipe && !pipe_config->enable_fbc)
12949 intel_fbc_disable(intel_crtc);
12950 else if (new_plane_state)
Maarten Lankhorst8b694492018-04-09 14:46:55 +020012951 intel_fbc_enable(intel_crtc, pipe_config, new_plane_state);
Lyude896e5bb2016-08-24 07:48:09 +020012952
Maarten Lankhorst6c246b82018-09-20 12:27:08 +020012953 intel_begin_crtc_commit(crtc, old_crtc_state);
12954
Ville Syrjälä5f2e5112018-11-14 23:07:27 +020012955 if (INTEL_GEN(dev_priv) >= 9)
12956 skl_update_planes_on_crtc(to_intel_atomic_state(state), intel_crtc);
12957 else
12958 i9xx_update_planes_on_crtc(to_intel_atomic_state(state), intel_crtc);
Maarten Lankhorst6c246b82018-09-20 12:27:08 +020012959
12960 intel_finish_crtc_commit(crtc, old_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012961}
12962
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012963static void intel_update_crtcs(struct drm_atomic_state *state)
Lyude896e5bb2016-08-24 07:48:09 +020012964{
12965 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012966 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012967 int i;
12968
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012969 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12970 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012971 continue;
12972
12973 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012974 new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012975 }
12976}
12977
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012978static void skl_update_crtcs(struct drm_atomic_state *state)
Lyude27082492016-08-24 07:48:10 +020012979{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012980 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012981 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12982 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012983 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012984 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012985 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012986 unsigned int updated = 0;
12987 bool progress;
12988 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012989 int i;
Mahesh Kumaraa9664f2018-04-26 19:55:16 +053012990 u8 hw_enabled_slices = dev_priv->wm.skl_hw.ddb.enabled_slices;
12991 u8 required_slices = intel_state->wm_results.ddb.enabled_slices;
Ville Syrjälä53cc68802018-11-01 17:05:59 +020012992 struct skl_ddb_entry entries[I915_MAX_PIPES] = {};
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012993
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012994 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012995 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012996 if (new_crtc_state->active)
Ville Syrjälä53cc68802018-11-01 17:05:59 +020012997 entries[i] = to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012998
Mahesh Kumaraa9664f2018-04-26 19:55:16 +053012999 /* If 2nd DBuf slice required, enable it here */
13000 if (INTEL_GEN(dev_priv) >= 11 && required_slices > hw_enabled_slices)
13001 icl_dbuf_slices_update(dev_priv, required_slices);
13002
Lyude27082492016-08-24 07:48:10 +020013003 /*
13004 * Whenever the number of active pipes changes, we need to make sure we
13005 * update the pipes in the right order so that their ddb allocations
13006 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
13007 * cause pipe underruns and other bad stuff.
13008 */
13009 do {
Lyude27082492016-08-24 07:48:10 +020013010 progress = false;
13011
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013012 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020013013 bool vbl_wait = false;
13014 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040013015
13016 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä21794812017-08-23 18:22:26 +030013017 cstate = to_intel_crtc_state(new_crtc_state);
Lyudece0ba282016-09-15 10:46:35 -040013018 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020013019
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010013020 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020013021 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010013022
Ville Syrjälä53cc68802018-11-01 17:05:59 +020013023 if (skl_ddb_allocation_overlaps(&cstate->wm.skl.ddb,
Mika Kahola2b685042017-10-10 13:17:03 +030013024 entries,
Ville Syrjälä53cc68802018-11-01 17:05:59 +020013025 INTEL_INFO(dev_priv)->num_pipes, i))
Lyude27082492016-08-24 07:48:10 +020013026 continue;
13027
13028 updated |= cmask;
Ville Syrjälä53cc68802018-11-01 17:05:59 +020013029 entries[i] = cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020013030
13031 /*
13032 * If this is an already active pipe, it's DDB changed,
13033 * and this isn't the last pipe that needs updating
13034 * then we need to wait for a vblank to pass for the
13035 * new ddb allocation to take effect.
13036 */
Lyudece0ba282016-09-15 10:46:35 -040013037 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010013038 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013039 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020013040 intel_state->wm_results.dirty_pipes != updated)
13041 vbl_wait = true;
13042
13043 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020013044 new_crtc_state);
Lyude27082492016-08-24 07:48:10 +020013045
13046 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020013047 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020013048
13049 progress = true;
13050 }
13051 } while (progress);
Mahesh Kumaraa9664f2018-04-26 19:55:16 +053013052
13053 /* If 2nd DBuf slice is no more required disable it */
13054 if (INTEL_GEN(dev_priv) >= 11 && required_slices < hw_enabled_slices)
13055 icl_dbuf_slices_update(dev_priv, required_slices);
Lyude27082492016-08-24 07:48:10 +020013056}
13057
Chris Wilsonba318c62017-02-02 20:47:41 +000013058static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
13059{
13060 struct intel_atomic_state *state, *next;
13061 struct llist_node *freed;
13062
13063 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
13064 llist_for_each_entry_safe(state, next, freed, freed)
13065 drm_atomic_state_put(&state->base);
13066}
13067
13068static void intel_atomic_helper_free_state_worker(struct work_struct *work)
13069{
13070 struct drm_i915_private *dev_priv =
13071 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
13072
13073 intel_atomic_helper_free_state(dev_priv);
13074}
13075
Daniel Vetter9db529a2017-08-08 10:08:28 +020013076static void intel_atomic_commit_fence_wait(struct intel_atomic_state *intel_state)
13077{
13078 struct wait_queue_entry wait_fence, wait_reset;
13079 struct drm_i915_private *dev_priv = to_i915(intel_state->base.dev);
13080
13081 init_wait_entry(&wait_fence, 0);
13082 init_wait_entry(&wait_reset, 0);
13083 for (;;) {
13084 prepare_to_wait(&intel_state->commit_ready.wait,
13085 &wait_fence, TASK_UNINTERRUPTIBLE);
13086 prepare_to_wait(&dev_priv->gpu_error.wait_queue,
13087 &wait_reset, TASK_UNINTERRUPTIBLE);
13088
13089
13090 if (i915_sw_fence_done(&intel_state->commit_ready)
13091 || test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
13092 break;
13093
13094 schedule();
13095 }
13096 finish_wait(&intel_state->commit_ready.wait, &wait_fence);
13097 finish_wait(&dev_priv->gpu_error.wait_queue, &wait_reset);
13098}
13099
Chris Wilson8d52e442018-06-23 11:39:51 +010013100static void intel_atomic_cleanup_work(struct work_struct *work)
13101{
13102 struct drm_atomic_state *state =
13103 container_of(work, struct drm_atomic_state, commit_work);
13104 struct drm_i915_private *i915 = to_i915(state->dev);
13105
13106 drm_atomic_helper_cleanup_planes(&i915->drm, state);
13107 drm_atomic_helper_commit_cleanup_done(state);
13108 drm_atomic_state_put(state);
13109
13110 intel_atomic_helper_free_state(i915);
13111}
13112
Daniel Vetter94f05022016-06-14 18:01:00 +020013113static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013114{
Daniel Vetter94f05022016-06-14 18:01:00 +020013115 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013116 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013117 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013118 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorsta1cccdcf2018-09-20 12:27:04 +020013119 struct intel_crtc_state *new_intel_crtc_state, *old_intel_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013120 struct drm_crtc *crtc;
Maarten Lankhorsta1cccdcf2018-09-20 12:27:04 +020013121 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020013122 u64 put_domains[I915_MAX_PIPES] = {};
Chris Wilson0e6e0be2019-01-14 14:21:24 +000013123 intel_wakeref_t wakeref = 0;
Chris Wilsone95433c2016-10-28 13:58:27 +010013124 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020013125
Daniel Vetter9db529a2017-08-08 10:08:28 +020013126 intel_atomic_commit_fence_wait(intel_state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020013127
Daniel Vetterea0000f2016-06-13 16:13:46 +020013128 drm_atomic_helper_wait_for_dependencies(state);
13129
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013130 if (intel_state->modeset)
Chris Wilson0e6e0be2019-01-14 14:21:24 +000013131 wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013132
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013133 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta1cccdcf2018-09-20 12:27:04 +020013134 old_intel_crtc_state = to_intel_crtc_state(old_crtc_state);
13135 new_intel_crtc_state = to_intel_crtc_state(new_crtc_state);
13136 intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013137
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013138 if (needs_modeset(new_crtc_state) ||
13139 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020013140
Maarten Lankhorsta1cccdcf2018-09-20 12:27:04 +020013141 put_domains[intel_crtc->pipe] =
Daniel Vetter5a21b662016-05-24 17:13:53 +020013142 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorsta1cccdcf2018-09-20 12:27:04 +020013143 new_intel_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013144 }
13145
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013146 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013147 continue;
13148
Maarten Lankhorsta1cccdcf2018-09-20 12:27:04 +020013149 intel_pre_plane_update(old_intel_crtc_state, new_intel_crtc_state);
Daniel Vetter460da9162013-03-27 00:44:51 +010013150
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013151 if (old_crtc_state->active) {
Ville Syrjälä0dd14be2018-11-14 23:07:20 +020013152 intel_crtc_disable_planes(intel_state, intel_crtc);
Maarten Lankhorst033b7a22018-03-08 13:02:02 +010013153
13154 /*
13155 * We need to disable pipe CRC before disabling the pipe,
13156 * or we race against vblank off.
13157 */
13158 intel_crtc_disable_pipe_crc(intel_crtc);
13159
Maarten Lankhorsta1cccdcf2018-09-20 12:27:04 +020013160 dev_priv->display.crtc_disable(old_intel_crtc_state, state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013161 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020013162 intel_fbc_disable(intel_crtc);
Maarten Lankhorst65c307f2018-10-05 11:52:44 +020013163 intel_disable_shared_dpll(old_intel_crtc_state);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013164
13165 /*
13166 * Underruns don't always raise
13167 * interrupts, so check manually.
13168 */
13169 intel_check_cpu_fifo_underruns(dev_priv);
13170 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013171
Ville Syrjäläa748fae2018-10-25 16:05:36 +030013172 /* FIXME unify this for all platforms */
13173 if (!new_crtc_state->active &&
Rodrigo Vivib2ae3182019-02-04 14:25:38 -080013174 !HAS_GMCH(dev_priv) &&
Ville Syrjäläa748fae2018-10-25 16:05:36 +030013175 dev_priv->display.initial_watermarks)
13176 dev_priv->display.initial_watermarks(intel_state,
13177 new_intel_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013178 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013179 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013180
Daniel Vetter7a1530d72017-12-07 15:32:02 +010013181 /* FIXME: Eventually get rid of our intel_crtc->config pointer */
13182 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i)
13183 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013184
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013185 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013186 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013187
Ville Syrjäläb0587e42017-01-26 21:52:01 +020013188 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010013189
Lyude656d1b82016-08-17 15:55:54 -040013190 /*
13191 * SKL workaround: bspec recommends we disable the SAGV when we
13192 * have more then one pipe enabled
13193 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030013194 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030013195 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040013196
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013197 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013198 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013199
Lyude896e5bb2016-08-24 07:48:09 +020013200 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013201 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
13202 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013203
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013204 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013205 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013206 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013207 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013208 spin_unlock_irq(&dev->event_lock);
13209
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013210 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013211 }
Matt Ropered4a6a72016-02-23 17:20:13 -080013212 }
13213
Lyude896e5bb2016-08-24 07:48:09 +020013214 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020013215 dev_priv->display.update_crtcs(state);
Lyude896e5bb2016-08-24 07:48:09 +020013216
Daniel Vetter94f05022016-06-14 18:01:00 +020013217 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
13218 * already, but still need the state for the delayed optimization. To
13219 * fix this:
13220 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
13221 * - schedule that vblank worker _before_ calling hw_done
13222 * - at the start of commit_tail, cancel it _synchrously
13223 * - switch over to the vblank wait helper in the core after that since
13224 * we don't need out special handling any more.
13225 */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020013226 drm_atomic_helper_wait_for_flip_done(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013227
13228 /*
13229 * Now that the vblank has passed, we can go ahead and program the
13230 * optimal watermarks on platforms that need two-step watermark
13231 * programming.
13232 *
13233 * TODO: Move this (and other cleanup) to an async worker eventually.
13234 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013235 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
Maarten Lankhorsta1cccdcf2018-09-20 12:27:04 +020013236 new_intel_crtc_state = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013237
13238 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013239 dev_priv->display.optimize_watermarks(intel_state,
Maarten Lankhorsta1cccdcf2018-09-20 12:27:04 +020013240 new_intel_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013241 }
13242
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013243 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020013244 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
13245
13246 if (put_domains[i])
13247 modeset_put_power_domains(dev_priv, put_domains[i]);
13248
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013249 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013250 }
13251
Ville Syrjäläcff109f2017-11-17 21:19:17 +020013252 if (intel_state->modeset)
13253 intel_verify_planes(intel_state);
13254
Paulo Zanoni56feca92016-09-22 18:00:28 -030013255 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030013256 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040013257
Daniel Vetter94f05022016-06-14 18:01:00 +020013258 drm_atomic_helper_commit_hw_done(state);
13259
Chris Wilsond5553c02017-05-04 12:55:08 +010013260 if (intel_state->modeset) {
13261 /* As one of the primary mmio accessors, KMS has a high
13262 * likelihood of triggering bugs in unclaimed access. After we
13263 * finish modesetting, see if an error has been flagged, and if
13264 * so enable debugging for the next modeset - and hope we catch
13265 * the culprit.
13266 */
13267 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Chris Wilson0e6e0be2019-01-14 14:21:24 +000013268 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET, wakeref);
Chris Wilsond5553c02017-05-04 12:55:08 +010013269 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020013270
Chris Wilson8d52e442018-06-23 11:39:51 +010013271 /*
13272 * Defer the cleanup of the old state to a separate worker to not
13273 * impede the current task (userspace for blocking modesets) that
13274 * are executed inline. For out-of-line asynchronous modesets/flips,
13275 * deferring to a new worker seems overkill, but we would place a
13276 * schedule point (cond_resched()) here anyway to keep latencies
13277 * down.
13278 */
13279 INIT_WORK(&state->commit_work, intel_atomic_cleanup_work);
Chris Wilson41db6452018-07-12 12:57:29 +010013280 queue_work(system_highpri_wq, &state->commit_work);
Daniel Vetter94f05022016-06-14 18:01:00 +020013281}
13282
13283static void intel_atomic_commit_work(struct work_struct *work)
13284{
Chris Wilsonc004a902016-10-28 13:58:45 +010013285 struct drm_atomic_state *state =
13286 container_of(work, struct drm_atomic_state, commit_work);
13287
Daniel Vetter94f05022016-06-14 18:01:00 +020013288 intel_atomic_commit_tail(state);
13289}
13290
Chris Wilsonc004a902016-10-28 13:58:45 +010013291static int __i915_sw_fence_call
13292intel_atomic_commit_ready(struct i915_sw_fence *fence,
13293 enum i915_sw_fence_notify notify)
13294{
13295 struct intel_atomic_state *state =
13296 container_of(fence, struct intel_atomic_state, commit_ready);
13297
13298 switch (notify) {
13299 case FENCE_COMPLETE:
Daniel Vetter42b062b2017-08-08 10:08:27 +020013300 /* we do blocking waits in the worker, nothing to do here */
Chris Wilsonc004a902016-10-28 13:58:45 +010013301 break;
Chris Wilsonc004a902016-10-28 13:58:45 +010013302 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000013303 {
13304 struct intel_atomic_helper *helper =
13305 &to_i915(state->base.dev)->atomic_helper;
13306
13307 if (llist_add(&state->freed, &helper->free_list))
13308 schedule_work(&helper->free_work);
13309 break;
13310 }
Chris Wilsonc004a902016-10-28 13:58:45 +010013311 }
13312
13313 return NOTIFY_DONE;
13314}
13315
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013316static void intel_atomic_track_fbs(struct drm_atomic_state *state)
13317{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013318 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013319 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013320 int i;
13321
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013322 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010013323 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013324 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010013325 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013326}
13327
Daniel Vetter94f05022016-06-14 18:01:00 +020013328/**
13329 * intel_atomic_commit - commit validated state object
13330 * @dev: DRM device
13331 * @state: the top-level driver state object
13332 * @nonblock: nonblocking commit
13333 *
13334 * This function commits a top-level state object that has been validated
13335 * with drm_atomic_helper_check().
13336 *
Daniel Vetter94f05022016-06-14 18:01:00 +020013337 * RETURNS
13338 * Zero for success or -errno.
13339 */
13340static int intel_atomic_commit(struct drm_device *dev,
13341 struct drm_atomic_state *state,
13342 bool nonblock)
13343{
13344 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013345 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020013346 int ret = 0;
13347
Chris Wilsonc004a902016-10-28 13:58:45 +010013348 drm_atomic_state_get(state);
13349 i915_sw_fence_init(&intel_state->commit_ready,
13350 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013351
Ville Syrjälä440df932017-03-29 17:21:23 +030013352 /*
13353 * The intel_legacy_cursor_update() fast path takes care
13354 * of avoiding the vblank waits for simple cursor
13355 * movement and flips. For cursor on/off and size changes,
13356 * we want to perform the vblank waits so that watermark
13357 * updates happen during the correct frames. Gen9+ have
13358 * double buffered watermarks and so shouldn't need this.
13359 *
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020013360 * Unset state->legacy_cursor_update before the call to
13361 * drm_atomic_helper_setup_commit() because otherwise
13362 * drm_atomic_helper_wait_for_flip_done() is a noop and
13363 * we get FIFO underruns because we didn't wait
13364 * for vblank.
Ville Syrjälä440df932017-03-29 17:21:23 +030013365 *
13366 * FIXME doing watermarks and fb cleanup from a vblank worker
13367 * (assuming we had any) would solve these problems.
13368 */
Maarten Lankhorst213f1bd2017-09-19 14:14:19 +020013369 if (INTEL_GEN(dev_priv) < 9 && state->legacy_cursor_update) {
13370 struct intel_crtc_state *new_crtc_state;
13371 struct intel_crtc *crtc;
13372 int i;
13373
13374 for_each_new_intel_crtc_in_state(intel_state, crtc, new_crtc_state, i)
13375 if (new_crtc_state->wm.need_postvbl_update ||
13376 new_crtc_state->update_wm_post)
13377 state->legacy_cursor_update = false;
13378 }
Ville Syrjälä440df932017-03-29 17:21:23 +030013379
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020013380 ret = intel_atomic_prepare_commit(dev, state);
13381 if (ret) {
13382 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
13383 i915_sw_fence_commit(&intel_state->commit_ready);
13384 return ret;
13385 }
13386
13387 ret = drm_atomic_helper_setup_commit(state, nonblock);
13388 if (!ret)
13389 ret = drm_atomic_helper_swap_state(state, true);
13390
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020013391 if (ret) {
13392 i915_sw_fence_commit(&intel_state->commit_ready);
13393
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020013394 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020013395 return ret;
13396 }
Daniel Vetter94f05022016-06-14 18:01:00 +020013397 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020013398 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013399 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013400
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013401 if (intel_state->modeset) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030013402 memcpy(dev_priv->min_cdclk, intel_state->min_cdclk,
13403 sizeof(intel_state->min_cdclk));
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030013404 memcpy(dev_priv->min_voltage_level,
13405 intel_state->min_voltage_level,
13406 sizeof(intel_state->min_voltage_level));
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013407 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020013408 dev_priv->cdclk.logical = intel_state->cdclk.logical;
13409 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013410 }
13411
Chris Wilson08536952016-10-14 13:18:18 +010013412 drm_atomic_state_get(state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020013413 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
Chris Wilsonc004a902016-10-28 13:58:45 +010013414
13415 i915_sw_fence_commit(&intel_state->commit_ready);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020013416 if (nonblock && intel_state->modeset) {
13417 queue_work(dev_priv->modeset_wq, &state->commit_work);
13418 } else if (nonblock) {
Daniel Vetter42b062b2017-08-08 10:08:27 +020013419 queue_work(system_unbound_wq, &state->commit_work);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020013420 } else {
13421 if (intel_state->modeset)
13422 flush_workqueue(dev_priv->modeset_wq);
Daniel Vetter94f05022016-06-14 18:01:00 +020013423 intel_atomic_commit_tail(state);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020013424 }
Mika Kuoppala75714942015-12-16 09:26:48 +020013425
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013426 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013427}
13428
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013429static const struct drm_crtc_funcs intel_crtc_funcs = {
Daniel Vetter3fab2f02017-04-03 10:32:57 +020013430 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013431 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013432 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010013433 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013434 .atomic_duplicate_state = intel_crtc_duplicate_state,
13435 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010013436 .set_crc_source = intel_crtc_set_crc_source,
Mahesh Kumara8c20832018-07-13 19:29:38 +053013437 .verify_crc_source = intel_crtc_verify_crc_source,
Mahesh Kumar260bc552018-07-13 19:29:39 +053013438 .get_crc_sources = intel_crtc_get_crc_sources,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013439};
13440
Chris Wilson74d290f2017-08-17 13:37:06 +010013441struct wait_rps_boost {
13442 struct wait_queue_entry wait;
13443
13444 struct drm_crtc *crtc;
Chris Wilsone61e0f52018-02-21 09:56:36 +000013445 struct i915_request *request;
Chris Wilson74d290f2017-08-17 13:37:06 +010013446};
13447
13448static int do_rps_boost(struct wait_queue_entry *_wait,
13449 unsigned mode, int sync, void *key)
13450{
13451 struct wait_rps_boost *wait = container_of(_wait, typeof(*wait), wait);
Chris Wilsone61e0f52018-02-21 09:56:36 +000013452 struct i915_request *rq = wait->request;
Chris Wilson74d290f2017-08-17 13:37:06 +010013453
Chris Wilsone9af4ea2018-01-18 13:16:09 +000013454 /*
13455 * If we missed the vblank, but the request is already running it
13456 * is reasonable to assume that it will complete before the next
13457 * vblank without our intervention, so leave RPS alone.
13458 */
Chris Wilsone61e0f52018-02-21 09:56:36 +000013459 if (!i915_request_started(rq))
Chris Wilsone9af4ea2018-01-18 13:16:09 +000013460 gen6_rps_boost(rq, NULL);
Chris Wilsone61e0f52018-02-21 09:56:36 +000013461 i915_request_put(rq);
Chris Wilson74d290f2017-08-17 13:37:06 +010013462
13463 drm_crtc_vblank_put(wait->crtc);
13464
13465 list_del(&wait->wait.entry);
13466 kfree(wait);
13467 return 1;
13468}
13469
13470static void add_rps_boost_after_vblank(struct drm_crtc *crtc,
13471 struct dma_fence *fence)
13472{
13473 struct wait_rps_boost *wait;
13474
13475 if (!dma_fence_is_i915(fence))
13476 return;
13477
13478 if (INTEL_GEN(to_i915(crtc->dev)) < 6)
13479 return;
13480
13481 if (drm_crtc_vblank_get(crtc))
13482 return;
13483
13484 wait = kmalloc(sizeof(*wait), GFP_KERNEL);
13485 if (!wait) {
13486 drm_crtc_vblank_put(crtc);
13487 return;
13488 }
13489
13490 wait->request = to_request(dma_fence_get(fence));
13491 wait->crtc = crtc;
13492
13493 wait->wait.func = do_rps_boost;
13494 wait->wait.flags = 0;
13495
13496 add_wait_queue(drm_crtc_vblank_waitqueue(crtc), &wait->wait);
13497}
13498
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013499static int intel_plane_pin_fb(struct intel_plane_state *plane_state)
13500{
13501 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
13502 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
13503 struct drm_framebuffer *fb = plane_state->base.fb;
13504 struct i915_vma *vma;
13505
13506 if (plane->id == PLANE_CURSOR &&
José Roberto de Souzad53db442018-11-30 15:20:48 -080013507 INTEL_INFO(dev_priv)->display.cursor_needs_physical) {
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013508 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13509 const int align = intel_cursor_alignment(dev_priv);
Chris Wilson4a477652018-08-17 09:24:05 +010013510 int err;
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013511
Chris Wilson4a477652018-08-17 09:24:05 +010013512 err = i915_gem_object_attach_phys(obj, align);
13513 if (err)
13514 return err;
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013515 }
13516
13517 vma = intel_pin_and_fence_fb_obj(fb,
Ville Syrjäläf5929c52018-09-07 18:24:06 +030013518 &plane_state->view,
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013519 intel_plane_uses_fence(plane_state),
13520 &plane_state->flags);
13521 if (IS_ERR(vma))
13522 return PTR_ERR(vma);
13523
13524 plane_state->vma = vma;
13525
13526 return 0;
13527}
13528
13529static void intel_plane_unpin_fb(struct intel_plane_state *old_plane_state)
13530{
13531 struct i915_vma *vma;
13532
13533 vma = fetch_and_zero(&old_plane_state->vma);
13534 if (vma)
13535 intel_unpin_fb_vma(vma, old_plane_state->flags);
13536}
13537
Chris Wilsonb7268c52018-04-18 19:40:52 +010013538static void fb_obj_bump_render_priority(struct drm_i915_gem_object *obj)
13539{
13540 struct i915_sched_attr attr = {
13541 .priority = I915_PRIORITY_DISPLAY,
13542 };
13543
13544 i915_gem_object_wait_priority(obj, 0, &attr);
13545}
13546
Matt Roper6beb8c232014-12-01 15:40:14 -080013547/**
13548 * intel_prepare_plane_fb - Prepare fb for usage on plane
13549 * @plane: drm plane to prepare for
Chris Wilsonc38c1452018-02-14 13:49:22 +000013550 * @new_state: the plane state being prepared
Matt Roper6beb8c232014-12-01 15:40:14 -080013551 *
13552 * Prepares a framebuffer for usage on a display plane. Generally this
13553 * involves pinning the underlying object and updating the frontbuffer tracking
13554 * bits. Some older platforms need special physical address handling for
13555 * cursor planes.
13556 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013557 * Must be called with struct_mutex held.
13558 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013559 * Returns 0 on success, negative error code on failure.
13560 */
13561int
13562intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013563 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013564{
Chris Wilsonc004a902016-10-28 13:58:45 +010013565 struct intel_atomic_state *intel_state =
13566 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013567 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013568 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013569 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013570 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010013571 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013572
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013573 if (old_obj) {
13574 struct drm_crtc_state *crtc_state =
Maarten Lankhorst8b694492018-04-09 14:46:55 +020013575 drm_atomic_get_new_crtc_state(new_state->state,
13576 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013577
13578 /* Big Hammer, we also need to ensure that any pending
13579 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13580 * current scanout is retired before unpinning the old
13581 * framebuffer. Note that we rely on userspace rendering
13582 * into the buffer attached to the pipe they are waiting
13583 * on. If not, userspace generates a GPU hang with IPEHR
13584 * point to the MI_WAIT_FOR_EVENT.
13585 *
13586 * This should only fail upon a hung GPU, in which case we
13587 * can safely continue.
13588 */
Chris Wilsonc004a902016-10-28 13:58:45 +010013589 if (needs_modeset(crtc_state)) {
13590 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13591 old_obj->resv, NULL,
13592 false, 0,
13593 GFP_KERNEL);
13594 if (ret < 0)
13595 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013596 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013597 }
13598
Chris Wilsonc004a902016-10-28 13:58:45 +010013599 if (new_state->fence) { /* explicit fencing */
13600 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
13601 new_state->fence,
13602 I915_FENCE_TIMEOUT,
13603 GFP_KERNEL);
13604 if (ret < 0)
13605 return ret;
13606 }
13607
Chris Wilsonc37efb92016-06-17 08:28:47 +010013608 if (!obj)
13609 return 0;
13610
Chris Wilson4d3088c2017-07-26 17:00:38 +010013611 ret = i915_gem_object_pin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010013612 if (ret)
13613 return ret;
13614
Chris Wilson4d3088c2017-07-26 17:00:38 +010013615 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13616 if (ret) {
13617 i915_gem_object_unpin_pages(obj);
13618 return ret;
13619 }
13620
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013621 ret = intel_plane_pin_fb(to_intel_plane_state(new_state));
Chris Wilsonfd700752017-07-26 17:00:36 +010013622
Chris Wilsonfd700752017-07-26 17:00:36 +010013623 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson4d3088c2017-07-26 17:00:38 +010013624 i915_gem_object_unpin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010013625 if (ret)
13626 return ret;
13627
Chris Wilsone2f34962018-10-01 15:47:54 +010013628 fb_obj_bump_render_priority(obj);
Dhinakaran Pandiyan07bcd992018-03-06 19:34:18 -080013629 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
13630
Chris Wilsonc004a902016-10-28 13:58:45 +010013631 if (!new_state->fence) { /* implicit fencing */
Chris Wilson74d290f2017-08-17 13:37:06 +010013632 struct dma_fence *fence;
13633
Chris Wilsonc004a902016-10-28 13:58:45 +010013634 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13635 obj->resv, NULL,
13636 false, I915_FENCE_TIMEOUT,
13637 GFP_KERNEL);
13638 if (ret < 0)
13639 return ret;
Chris Wilson74d290f2017-08-17 13:37:06 +010013640
13641 fence = reservation_object_get_excl_rcu(obj->resv);
13642 if (fence) {
13643 add_rps_boost_after_vblank(new_state->crtc, fence);
13644 dma_fence_put(fence);
13645 }
13646 } else {
13647 add_rps_boost_after_vblank(new_state->crtc, new_state->fence);
Chris Wilsonc004a902016-10-28 13:58:45 +010013648 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020013649
Chris Wilson60548c52018-07-31 14:26:29 +010013650 /*
13651 * We declare pageflips to be interactive and so merit a small bias
13652 * towards upclocking to deliver the frame on time. By only changing
13653 * the RPS thresholds to sample more regularly and aim for higher
13654 * clocks we can hopefully deliver low power workloads (like kodi)
13655 * that are not quite steady state without resorting to forcing
13656 * maximum clocks following a vblank miss (see do_rps_boost()).
13657 */
13658 if (!intel_state->rps_interactive) {
13659 intel_rps_mark_interactive(dev_priv, true);
13660 intel_state->rps_interactive = true;
13661 }
13662
Chris Wilsond07f0e52016-10-28 13:58:44 +010013663 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080013664}
13665
Matt Roper38f3ce32014-12-02 07:45:25 -080013666/**
13667 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13668 * @plane: drm plane to clean up for
Chris Wilsonc38c1452018-02-14 13:49:22 +000013669 * @old_state: the state from the previous modeset
Matt Roper38f3ce32014-12-02 07:45:25 -080013670 *
13671 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013672 *
13673 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013674 */
13675void
13676intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013677 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013678{
Chris Wilson60548c52018-07-31 14:26:29 +010013679 struct intel_atomic_state *intel_state =
13680 to_intel_atomic_state(old_state->state);
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013681 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper38f3ce32014-12-02 07:45:25 -080013682
Chris Wilson60548c52018-07-31 14:26:29 +010013683 if (intel_state->rps_interactive) {
13684 intel_rps_mark_interactive(dev_priv, false);
13685 intel_state->rps_interactive = false;
13686 }
13687
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013688 /* Should only be called after a successful intel_prepare_plane_fb()! */
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013689 mutex_lock(&dev_priv->drm.struct_mutex);
13690 intel_plane_unpin_fb(to_intel_plane_state(old_state));
13691 mutex_unlock(&dev_priv->drm.struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013692}
13693
Chandra Konduru6156a452015-04-27 13:48:39 -070013694int
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +030013695skl_max_scale(const struct intel_crtc_state *crtc_state,
13696 u32 pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -070013697{
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +030013698 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
13699 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru77224cd2018-04-09 09:11:13 +053013700 int max_scale, mult;
13701 int crtc_clock, max_dotclk, tmpclk1, tmpclk2;
Chandra Konduru6156a452015-04-27 13:48:39 -070013702
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +030013703 if (!crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013704 return DRM_PLANE_HELPER_NO_SCALING;
13705
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013706 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13707 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
13708
Rodrigo Vivi43037c82017-10-03 15:31:42 -070013709 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013710 max_dotclk *= 2;
13711
13712 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013713 return DRM_PLANE_HELPER_NO_SCALING;
13714
13715 /*
13716 * skl max scale is lower of:
13717 * close to 3 but not 3, -1 is for that purpose
13718 * or
13719 * cdclk/crtc_clock
13720 */
Chandra Konduru77224cd2018-04-09 09:11:13 +053013721 mult = pixel_format == DRM_FORMAT_NV12 ? 2 : 3;
13722 tmpclk1 = (1 << 16) * mult - 1;
13723 tmpclk2 = (1 << 8) * ((max_dotclk << 8) / crtc_clock);
13724 max_scale = min(tmpclk1, tmpclk2);
Chandra Konduru6156a452015-04-27 13:48:39 -070013725
13726 return max_scale;
13727}
13728
Daniel Vetter5a21b662016-05-24 17:13:53 +020013729static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13730 struct drm_crtc_state *old_crtc_state)
13731{
13732 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040013733 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013734 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013735 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020013736 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013737 struct intel_atomic_state *old_intel_state =
13738 to_intel_atomic_state(old_crtc_state->state);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013739 struct intel_crtc_state *intel_cstate =
13740 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
13741 bool modeset = needs_modeset(&intel_cstate->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013742
Maarten Lankhorst567f0792017-02-28 15:28:47 +010013743 if (!modeset &&
13744 (intel_cstate->base.color_mgmt_changed ||
Ville Syrjälä4d8ed542019-02-05 18:08:40 +020013745 intel_cstate->update_pipe))
Matt Roper302da0c2018-12-10 13:54:15 -080013746 intel_color_load_luts(intel_cstate);
Maarten Lankhorst567f0792017-02-28 15:28:47 +010013747
Daniel Vetter5a21b662016-05-24 17:13:53 +020013748 /* Perform vblank evasion around commit operation */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013749 intel_pipe_update_start(intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013750
13751 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013752 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013753
Ville Syrjälä4d8ed542019-02-05 18:08:40 +020013754 if (intel_cstate->base.color_mgmt_changed ||
13755 intel_cstate->update_pipe)
13756 intel_color_commit(intel_cstate);
13757
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013758 if (intel_cstate->update_pipe)
Ville Syrjälä1a15b772017-08-23 18:22:25 +030013759 intel_update_pipe_config(old_intel_cstate, intel_cstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013760 else if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorst15cbe5d2018-10-04 11:45:56 +020013761 skl_detach_scalers(intel_cstate);
Lyude62e0fb82016-08-22 12:50:08 -040013762
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013763out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013764 if (dev_priv->display.atomic_update_watermarks)
13765 dev_priv->display.atomic_update_watermarks(old_intel_state,
13766 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013767}
13768
Maarten Lankhorstd52ad9c2018-03-28 12:05:26 +020013769void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc,
13770 struct intel_crtc_state *crtc_state)
13771{
13772 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
13773
Lucas De Marchicf819ef2018-12-12 10:10:43 -080013774 if (!IS_GEN(dev_priv, 2))
Maarten Lankhorstd52ad9c2018-03-28 12:05:26 +020013775 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
13776
13777 if (crtc_state->has_pch_encoder) {
13778 enum pipe pch_transcoder =
13779 intel_crtc_pch_transcoder(crtc);
13780
13781 intel_set_pch_fifo_underrun_reporting(dev_priv, pch_transcoder, true);
13782 }
13783}
13784
Daniel Vetter5a21b662016-05-24 17:13:53 +020013785static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13786 struct drm_crtc_state *old_crtc_state)
13787{
13788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013789 struct intel_atomic_state *old_intel_state =
13790 to_intel_atomic_state(old_crtc_state->state);
13791 struct intel_crtc_state *new_crtc_state =
13792 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013793
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013794 intel_pipe_update_end(new_crtc_state);
Maarten Lankhorst33a49862017-11-13 15:40:43 +010013795
13796 if (new_crtc_state->update_pipe &&
13797 !needs_modeset(&new_crtc_state->base) &&
Maarten Lankhorstd52ad9c2018-03-28 12:05:26 +020013798 old_crtc_state->mode.private_flags & I915_MODE_FLAG_INHERITED)
13799 intel_crtc_arm_fifo_underrun(intel_crtc, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013800}
13801
Matt Ropercf4c7c12014-12-04 10:27:42 -080013802/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013803 * intel_plane_destroy - destroy a plane
13804 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013805 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013806 * Common destruction function for all types of planes (primary, cursor,
13807 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013808 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013809void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013810{
Matt Roper465c1202014-05-29 08:06:54 -070013811 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030013812 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070013813}
13814
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013815static bool i8xx_plane_format_mod_supported(struct drm_plane *_plane,
13816 u32 format, u64 modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -070013817{
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013818 switch (modifier) {
13819 case DRM_FORMAT_MOD_LINEAR:
13820 case I915_FORMAT_MOD_X_TILED:
13821 break;
13822 default:
13823 return false;
13824 }
13825
Ben Widawsky714244e2017-08-01 09:58:16 -070013826 switch (format) {
13827 case DRM_FORMAT_C8:
13828 case DRM_FORMAT_RGB565:
13829 case DRM_FORMAT_XRGB1555:
13830 case DRM_FORMAT_XRGB8888:
13831 return modifier == DRM_FORMAT_MOD_LINEAR ||
13832 modifier == I915_FORMAT_MOD_X_TILED;
13833 default:
13834 return false;
13835 }
13836}
13837
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013838static bool i965_plane_format_mod_supported(struct drm_plane *_plane,
13839 u32 format, u64 modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -070013840{
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013841 switch (modifier) {
13842 case DRM_FORMAT_MOD_LINEAR:
13843 case I915_FORMAT_MOD_X_TILED:
13844 break;
13845 default:
13846 return false;
13847 }
13848
Ben Widawsky714244e2017-08-01 09:58:16 -070013849 switch (format) {
13850 case DRM_FORMAT_C8:
13851 case DRM_FORMAT_RGB565:
13852 case DRM_FORMAT_XRGB8888:
13853 case DRM_FORMAT_XBGR8888:
13854 case DRM_FORMAT_XRGB2101010:
13855 case DRM_FORMAT_XBGR2101010:
13856 return modifier == DRM_FORMAT_MOD_LINEAR ||
13857 modifier == I915_FORMAT_MOD_X_TILED;
13858 default:
13859 return false;
13860 }
13861}
13862
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013863static bool intel_cursor_format_mod_supported(struct drm_plane *_plane,
13864 u32 format, u64 modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -070013865{
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013866 return modifier == DRM_FORMAT_MOD_LINEAR &&
13867 format == DRM_FORMAT_ARGB8888;
Ben Widawsky714244e2017-08-01 09:58:16 -070013868}
13869
Ville Syrjälä679bfe82018-10-05 15:58:07 +030013870static const struct drm_plane_funcs i965_plane_funcs = {
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013871 .update_plane = drm_atomic_helper_update_plane,
13872 .disable_plane = drm_atomic_helper_disable_plane,
13873 .destroy = intel_plane_destroy,
13874 .atomic_get_property = intel_plane_atomic_get_property,
13875 .atomic_set_property = intel_plane_atomic_set_property,
13876 .atomic_duplicate_state = intel_plane_duplicate_state,
13877 .atomic_destroy_state = intel_plane_destroy_state,
13878 .format_mod_supported = i965_plane_format_mod_supported,
13879};
13880
Ville Syrjälä679bfe82018-10-05 15:58:07 +030013881static const struct drm_plane_funcs i8xx_plane_funcs = {
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013882 .update_plane = drm_atomic_helper_update_plane,
13883 .disable_plane = drm_atomic_helper_disable_plane,
13884 .destroy = intel_plane_destroy,
13885 .atomic_get_property = intel_plane_atomic_get_property,
13886 .atomic_set_property = intel_plane_atomic_set_property,
13887 .atomic_duplicate_state = intel_plane_duplicate_state,
13888 .atomic_destroy_state = intel_plane_destroy_state,
13889 .format_mod_supported = i8xx_plane_format_mod_supported,
Matt Roper465c1202014-05-29 08:06:54 -070013890};
13891
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013892static int
13893intel_legacy_cursor_update(struct drm_plane *plane,
13894 struct drm_crtc *crtc,
13895 struct drm_framebuffer *fb,
13896 int crtc_x, int crtc_y,
13897 unsigned int crtc_w, unsigned int crtc_h,
Jani Nikulaba3f4d02019-01-18 14:01:23 +020013898 u32 src_x, u32 src_y,
13899 u32 src_w, u32 src_h,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013900 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013901{
13902 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13903 int ret;
13904 struct drm_plane_state *old_plane_state, *new_plane_state;
13905 struct intel_plane *intel_plane = to_intel_plane(plane);
13906 struct drm_framebuffer *old_fb;
Maarten Lankhorstc249c5f2018-09-20 12:27:05 +020013907 struct intel_crtc_state *crtc_state =
13908 to_intel_crtc_state(crtc->state);
13909 struct intel_crtc_state *new_crtc_state;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013910
13911 /*
13912 * When crtc is inactive or there is a modeset pending,
13913 * wait for it to complete in the slowpath
13914 */
Maarten Lankhorstc249c5f2018-09-20 12:27:05 +020013915 if (!crtc_state->base.active || needs_modeset(&crtc_state->base) ||
13916 crtc_state->update_pipe)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013917 goto slow;
13918
13919 old_plane_state = plane->state;
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013920 /*
13921 * Don't do an async update if there is an outstanding commit modifying
13922 * the plane. This prevents our async update's changes from getting
13923 * overridden by a previous synchronous update's state.
13924 */
13925 if (old_plane_state->commit &&
13926 !try_wait_for_completion(&old_plane_state->commit->hw_done))
13927 goto slow;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013928
13929 /*
13930 * If any parameters change that may affect watermarks,
13931 * take the slowpath. Only changing fb or position should be
13932 * in the fastpath.
13933 */
13934 if (old_plane_state->crtc != crtc ||
13935 old_plane_state->src_w != src_w ||
13936 old_plane_state->src_h != src_h ||
13937 old_plane_state->crtc_w != crtc_w ||
13938 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013939 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013940 goto slow;
13941
13942 new_plane_state = intel_plane_duplicate_state(plane);
13943 if (!new_plane_state)
13944 return -ENOMEM;
13945
Maarten Lankhorstc249c5f2018-09-20 12:27:05 +020013946 new_crtc_state = to_intel_crtc_state(intel_crtc_duplicate_state(crtc));
13947 if (!new_crtc_state) {
13948 ret = -ENOMEM;
13949 goto out_free;
13950 }
13951
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013952 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13953
13954 new_plane_state->src_x = src_x;
13955 new_plane_state->src_y = src_y;
13956 new_plane_state->src_w = src_w;
13957 new_plane_state->src_h = src_h;
13958 new_plane_state->crtc_x = crtc_x;
13959 new_plane_state->crtc_y = crtc_y;
13960 new_plane_state->crtc_w = crtc_w;
13961 new_plane_state->crtc_h = crtc_h;
13962
Maarten Lankhorstc249c5f2018-09-20 12:27:05 +020013963 ret = intel_plane_atomic_check_with_state(crtc_state, new_crtc_state,
13964 to_intel_plane_state(old_plane_state),
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013965 to_intel_plane_state(new_plane_state));
13966 if (ret)
13967 goto out_free;
13968
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013969 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13970 if (ret)
13971 goto out_free;
13972
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013973 ret = intel_plane_pin_fb(to_intel_plane_state(new_plane_state));
13974 if (ret)
13975 goto out_unlock;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013976
Dhinakaran Pandiyana694e222018-03-06 19:34:19 -080013977 intel_fb_obj_flush(intel_fb_obj(fb), ORIGIN_FLIP);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013978
Dhinakaran Pandiyan07bcd992018-03-06 19:34:18 -080013979 old_fb = old_plane_state->fb;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013980 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13981 intel_plane->frontbuffer_bit);
13982
13983 /* Swap plane state */
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013984 plane->state = new_plane_state;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013985
Maarten Lankhorstc249c5f2018-09-20 12:27:05 +020013986 /*
13987 * We cannot swap crtc_state as it may be in use by an atomic commit or
13988 * page flip that's running simultaneously. If we swap crtc_state and
13989 * destroy the old state, we will cause a use-after-free there.
13990 *
13991 * Only update active_planes, which is needed for our internal
13992 * bookkeeping. Either value will do the right thing when updating
13993 * planes atomically. If the cursor was part of the atomic update then
13994 * we would have taken the slowpath.
13995 */
13996 crtc_state->active_planes = new_crtc_state->active_planes;
13997
Ville Syrjälä72259532017-03-02 19:15:05 +020013998 if (plane->state->visible) {
13999 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Maarten Lankhorstc249c5f2018-09-20 12:27:05 +020014000 intel_plane->update_plane(intel_plane, crtc_state,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020014001 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020014002 } else {
14003 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä0dd14be2018-11-14 23:07:20 +020014004 intel_plane->disable_plane(intel_plane, crtc_state);
Ville Syrjälä72259532017-03-02 19:15:05 +020014005 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010014006
Ville Syrjäläef1a1912018-02-21 18:02:34 +020014007 intel_plane_unpin_fb(to_intel_plane_state(old_plane_state));
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010014008
14009out_unlock:
14010 mutex_unlock(&dev_priv->drm.struct_mutex);
14011out_free:
Maarten Lankhorstc249c5f2018-09-20 12:27:05 +020014012 if (new_crtc_state)
14013 intel_crtc_destroy_state(crtc, &new_crtc_state->base);
Maarten Lankhorst669c9212017-09-04 12:48:38 +020014014 if (ret)
14015 intel_plane_destroy_state(plane, new_plane_state);
14016 else
14017 intel_plane_destroy_state(plane, old_plane_state);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010014018 return ret;
14019
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010014020slow:
14021 return drm_atomic_helper_update_plane(plane, crtc, fb,
14022 crtc_x, crtc_y, crtc_w, crtc_h,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010014023 src_x, src_y, src_w, src_h, ctx);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010014024}
14025
14026static const struct drm_plane_funcs intel_cursor_plane_funcs = {
14027 .update_plane = intel_legacy_cursor_update,
14028 .disable_plane = drm_atomic_helper_disable_plane,
14029 .destroy = intel_plane_destroy,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010014030 .atomic_get_property = intel_plane_atomic_get_property,
14031 .atomic_set_property = intel_plane_atomic_set_property,
14032 .atomic_duplicate_state = intel_plane_duplicate_state,
14033 .atomic_destroy_state = intel_plane_destroy_state,
Ville Syrjäläa38189c2018-05-18 19:21:59 +030014034 .format_mod_supported = intel_cursor_format_mod_supported,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010014035};
14036
Ville Syrjäläcf1805e2018-02-21 19:31:01 +020014037static bool i9xx_plane_has_fbc(struct drm_i915_private *dev_priv,
14038 enum i9xx_plane_id i9xx_plane)
14039{
14040 if (!HAS_FBC(dev_priv))
14041 return false;
14042
14043 if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
14044 return i9xx_plane == PLANE_A; /* tied to pipe A */
14045 else if (IS_IVYBRIDGE(dev_priv))
14046 return i9xx_plane == PLANE_A || i9xx_plane == PLANE_B ||
14047 i9xx_plane == PLANE_C;
14048 else if (INTEL_GEN(dev_priv) >= 4)
14049 return i9xx_plane == PLANE_A || i9xx_plane == PLANE_B;
14050 else
14051 return i9xx_plane == PLANE_A;
14052}
14053
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014054static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020014055intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070014056{
Ville Syrjälä881440a2018-10-05 15:58:17 +030014057 struct intel_plane *plane;
Ville Syrjäläa38189c2018-05-18 19:21:59 +030014058 const struct drm_plane_funcs *plane_funcs;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030014059 unsigned int supported_rotations;
Ville Syrjälädeb19682018-10-05 15:58:08 +030014060 unsigned int possible_crtcs;
Ville Syrjälä881440a2018-10-05 15:58:17 +030014061 const u64 *modifiers;
14062 const u32 *formats;
14063 int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014064 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070014065
Ville Syrjäläb7c80602018-10-05 15:58:15 +030014066 if (INTEL_GEN(dev_priv) >= 9)
14067 return skl_universal_plane_create(dev_priv, pipe,
14068 PLANE_PRIMARY);
14069
Ville Syrjälä881440a2018-10-05 15:58:17 +030014070 plane = intel_plane_alloc();
14071 if (IS_ERR(plane))
14072 return plane;
Matt Roperea2c67b2014-12-23 10:41:52 -080014073
Ville Syrjälä881440a2018-10-05 15:58:17 +030014074 plane->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020014075 /*
14076 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
14077 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
14078 */
14079 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
Ville Syrjälä881440a2018-10-05 15:58:17 +030014080 plane->i9xx_plane = (enum i9xx_plane_id) !pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020014081 else
Ville Syrjälä881440a2018-10-05 15:58:17 +030014082 plane->i9xx_plane = (enum i9xx_plane_id) pipe;
14083 plane->id = PLANE_PRIMARY;
14084 plane->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, plane->id);
Ville Syrjäläcf1805e2018-02-21 19:31:01 +020014085
Ville Syrjälä881440a2018-10-05 15:58:17 +030014086 plane->has_fbc = i9xx_plane_has_fbc(dev_priv, plane->i9xx_plane);
14087 if (plane->has_fbc) {
Ville Syrjäläcf1805e2018-02-21 19:31:01 +020014088 struct intel_fbc *fbc = &dev_priv->fbc;
14089
Ville Syrjälä881440a2018-10-05 15:58:17 +030014090 fbc->possible_framebuffer_bits |= plane->frontbuffer_bit;
Ville Syrjäläcf1805e2018-02-21 19:31:01 +020014091 }
14092
Ville Syrjäläb7c80602018-10-05 15:58:15 +030014093 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä881440a2018-10-05 15:58:17 +030014094 formats = i965_primary_formats;
Damien Lespiau568db4f2015-05-12 16:13:18 +010014095 num_formats = ARRAY_SIZE(i965_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070014096 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014097
Ville Syrjälä881440a2018-10-05 15:58:17 +030014098 plane->max_stride = i9xx_plane_max_stride;
14099 plane->update_plane = i9xx_update_plane;
14100 plane->disable_plane = i9xx_disable_plane;
14101 plane->get_hw_state = i9xx_plane_get_hw_state;
14102 plane->check_plane = i9xx_plane_check;
Ville Syrjäläa38189c2018-05-18 19:21:59 +030014103
14104 plane_funcs = &i965_plane_funcs;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014105 } else {
Ville Syrjälä881440a2018-10-05 15:58:17 +030014106 formats = i8xx_primary_formats;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014107 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070014108 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014109
Ville Syrjälä881440a2018-10-05 15:58:17 +030014110 plane->max_stride = i9xx_plane_max_stride;
14111 plane->update_plane = i9xx_update_plane;
14112 plane->disable_plane = i9xx_disable_plane;
14113 plane->get_hw_state = i9xx_plane_get_hw_state;
14114 plane->check_plane = i9xx_plane_check;
Ville Syrjäläa38189c2018-05-18 19:21:59 +030014115
14116 plane_funcs = &i8xx_plane_funcs;
Matt Roper465c1202014-05-29 08:06:54 -070014117 }
14118
Ville Syrjälädeb19682018-10-05 15:58:08 +030014119 possible_crtcs = BIT(pipe);
14120
Ville Syrjäläb7c80602018-10-05 15:58:15 +030014121 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä881440a2018-10-05 15:58:17 +030014122 ret = drm_universal_plane_init(&dev_priv->drm, &plane->base,
Ville Syrjälädeb19682018-10-05 15:58:08 +030014123 possible_crtcs, plane_funcs,
Ville Syrjälä881440a2018-10-05 15:58:17 +030014124 formats, num_formats, modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030014125 DRM_PLANE_TYPE_PRIMARY,
14126 "primary %c", pipe_name(pipe));
14127 else
Ville Syrjälä881440a2018-10-05 15:58:17 +030014128 ret = drm_universal_plane_init(&dev_priv->drm, &plane->base,
Ville Syrjälädeb19682018-10-05 15:58:08 +030014129 possible_crtcs, plane_funcs,
Ville Syrjälä881440a2018-10-05 15:58:17 +030014130 formats, num_formats, modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030014131 DRM_PLANE_TYPE_PRIMARY,
Ville Syrjäläed150302017-11-17 21:19:10 +020014132 "plane %c",
Ville Syrjälä881440a2018-10-05 15:58:17 +030014133 plane_name(plane->i9xx_plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014134 if (ret)
14135 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053014136
Ville Syrjäläb7c80602018-10-05 15:58:15 +030014137 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020014138 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040014139 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
14140 DRM_MODE_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100014141 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030014142 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040014143 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030014144 } else {
Robert Fossc2c446a2017-05-19 16:50:17 -040014145 supported_rotations = DRM_MODE_ROTATE_0;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030014146 }
14147
Dave Airlie5481e272016-10-25 16:36:13 +100014148 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä881440a2018-10-05 15:58:17 +030014149 drm_plane_create_rotation_property(&plane->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040014150 DRM_MODE_ROTATE_0,
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030014151 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053014152
Ville Syrjälä881440a2018-10-05 15:58:17 +030014153 drm_plane_helper_add(&plane->base, &intel_plane_helper_funcs);
Matt Roperea2c67b2014-12-23 10:41:52 -080014154
Ville Syrjälä881440a2018-10-05 15:58:17 +030014155 return plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014156
14157fail:
Ville Syrjälä881440a2018-10-05 15:58:17 +030014158 intel_plane_free(plane);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014159
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014160 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070014161}
14162
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014163static struct intel_plane *
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030014164intel_cursor_plane_create(struct drm_i915_private *dev_priv,
14165 enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070014166{
Ville Syrjälädeb19682018-10-05 15:58:08 +030014167 unsigned int possible_crtcs;
Ville Syrjäläc539b572018-10-05 15:58:14 +030014168 struct intel_plane *cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014169 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070014170
Ville Syrjäläc539b572018-10-05 15:58:14 +030014171 cursor = intel_plane_alloc();
14172 if (IS_ERR(cursor))
14173 return cursor;
Matt Roperea2c67b2014-12-23 10:41:52 -080014174
Matt Roper3d7d6512014-06-10 08:28:13 -070014175 cursor->pipe = pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +020014176 cursor->i9xx_plane = (enum i9xx_plane_id) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020014177 cursor->id = PLANE_CURSOR;
Ville Syrjäläc19e1122018-01-23 20:33:43 +020014178 cursor->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, cursor->id);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030014179
14180 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
Ville Syrjäläddd57132018-09-07 18:24:02 +030014181 cursor->max_stride = i845_cursor_max_stride;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030014182 cursor->update_plane = i845_update_cursor;
14183 cursor->disable_plane = i845_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020014184 cursor->get_hw_state = i845_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030014185 cursor->check_plane = i845_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030014186 } else {
Ville Syrjäläddd57132018-09-07 18:24:02 +030014187 cursor->max_stride = i9xx_cursor_max_stride;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030014188 cursor->update_plane = i9xx_update_cursor;
14189 cursor->disable_plane = i9xx_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020014190 cursor->get_hw_state = i9xx_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030014191 cursor->check_plane = i9xx_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030014192 }
Matt Roper3d7d6512014-06-10 08:28:13 -070014193
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030014194 cursor->cursor.base = ~0;
14195 cursor->cursor.cntl = ~0;
Ville Syrjälä024faac2017-03-27 21:55:42 +030014196
14197 if (IS_I845G(dev_priv) || IS_I865G(dev_priv) || HAS_CUR_FBC(dev_priv))
14198 cursor->cursor.size = ~0;
Matt Roper3d7d6512014-06-10 08:28:13 -070014199
Ville Syrjälädeb19682018-10-05 15:58:08 +030014200 possible_crtcs = BIT(pipe);
14201
Ville Syrjälä580503c2016-10-31 22:37:00 +020014202 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Ville Syrjälädeb19682018-10-05 15:58:08 +030014203 possible_crtcs, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014204 intel_cursor_formats,
14205 ARRAY_SIZE(intel_cursor_formats),
Ben Widawsky714244e2017-08-01 09:58:16 -070014206 cursor_format_modifiers,
14207 DRM_PLANE_TYPE_CURSOR,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030014208 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014209 if (ret)
14210 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014211
Dave Airlie5481e272016-10-25 16:36:13 +100014212 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030014213 drm_plane_create_rotation_property(&cursor->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040014214 DRM_MODE_ROTATE_0,
14215 DRM_MODE_ROTATE_0 |
14216 DRM_MODE_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014217
Matt Roperea2c67b2014-12-23 10:41:52 -080014218 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14219
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014220 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014221
14222fail:
Ville Syrjäläc539b572018-10-05 15:58:14 +030014223 intel_plane_free(cursor);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014224
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014225 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070014226}
14227
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053014228static void intel_crtc_init_scalers(struct intel_crtc *crtc,
14229 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014230{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020014231 struct intel_crtc_scaler_state *scaler_state =
14232 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053014233 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014234 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014235
Jani Nikula02584042018-12-31 16:56:41 +020014236 crtc->num_scalers = RUNTIME_INFO(dev_priv)->num_scalers[crtc->pipe];
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053014237 if (!crtc->num_scalers)
14238 return;
14239
Ville Syrjälä65edccc2016-10-31 22:37:01 +020014240 for (i = 0; i < crtc->num_scalers; i++) {
14241 struct intel_scaler *scaler = &scaler_state->scalers[i];
14242
14243 scaler->in_use = 0;
Maarten Lankhorst0aaf29b2018-09-21 16:44:37 +020014244 scaler->mode = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014245 }
14246
14247 scaler_state->scaler_id = -1;
14248}
14249
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020014250static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014251{
14252 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014253 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014254 struct intel_plane *primary = NULL;
14255 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030014256 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014257
Daniel Vetter955382f2013-09-19 14:05:45 +020014258 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014259 if (!intel_crtc)
14260 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080014261
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014262 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014263 if (!crtc_state) {
14264 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014265 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014266 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014267 intel_crtc->config = crtc_state;
14268 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014269 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014270
Ville Syrjälä580503c2016-10-31 22:37:00 +020014271 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014272 if (IS_ERR(primary)) {
14273 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070014274 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014275 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020014276 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070014277
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030014278 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014279 struct intel_plane *plane;
14280
Ville Syrjälä580503c2016-10-31 22:37:00 +020014281 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020014282 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014283 ret = PTR_ERR(plane);
14284 goto fail;
14285 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020014286 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030014287 }
14288
Ville Syrjälä580503c2016-10-31 22:37:00 +020014289 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020014290 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014291 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070014292 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014293 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020014294 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070014295
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020014296 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014297 &primary->base, &cursor->base,
14298 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030014299 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070014300 if (ret)
14301 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014302
Jesse Barnes80824002009-09-10 15:28:06 -070014303 intel_crtc->pipe = pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014304
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053014305 /* initialize shared scalers */
14306 intel_crtc_init_scalers(intel_crtc, crtc_state);
14307
Ville Syrjälä1947fd12018-03-05 19:41:22 +020014308 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->pipe_to_crtc_mapping) ||
14309 dev_priv->pipe_to_crtc_mapping[pipe] != NULL);
14310 dev_priv->pipe_to_crtc_mapping[pipe] = intel_crtc;
14311
14312 if (INTEL_GEN(dev_priv) < 9) {
14313 enum i9xx_plane_id i9xx_plane = primary->i9xx_plane;
14314
14315 BUG_ON(i9xx_plane >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14316 dev_priv->plane_to_crtc_mapping[i9xx_plane] != NULL);
14317 dev_priv->plane_to_crtc_mapping[i9xx_plane] = intel_crtc;
14318 }
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014319
Jesse Barnes79e53942008-11-07 14:24:08 -080014320 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014321
Matt Roper302da0c2018-12-10 13:54:15 -080014322 intel_color_init(intel_crtc);
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000014323
Daniel Vetter87b6b102014-05-15 15:33:46 +020014324 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014325
14326 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070014327
14328fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014329 /*
14330 * drm_mode_config_cleanup() will free up any
14331 * crtcs/planes already initialized.
14332 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014333 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014334 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014335
14336 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014337}
14338
Ville Syrjälä6a20fe72018-02-07 18:48:41 +020014339int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
14340 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014341{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014342 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014343 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014344 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014345
Keith Packard418da172017-03-14 23:25:07 -070014346 drmmode_crtc = drm_crtc_find(dev, file, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010014347 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014348 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014349
Rob Clark7707e652014-07-17 23:30:04 -040014350 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014351 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014352
Daniel Vetterc05422d2009-08-11 16:05:30 +020014353 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014354}
14355
Daniel Vetter66a92782012-07-12 20:08:18 +020014356static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014357{
Daniel Vetter66a92782012-07-12 20:08:18 +020014358 struct drm_device *dev = encoder->base.dev;
14359 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014360 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014361 int entry = 0;
14362
Damien Lespiaub2784e12014-08-05 11:29:37 +010014363 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014364 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014365 index_mask |= (1 << entry);
14366
Jesse Barnes79e53942008-11-07 14:24:08 -080014367 entry++;
14368 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014369
Jesse Barnes79e53942008-11-07 14:24:08 -080014370 return index_mask;
14371}
14372
Jani Nikulaa5916fd2019-01-22 10:23:05 +020014373static bool ilk_has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000014374{
Ville Syrjälä646d5772016-10-31 22:37:14 +020014375 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000014376 return false;
14377
14378 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14379 return false;
14380
Lucas De Marchicf819ef2018-12-12 10:10:43 -080014381 if (IS_GEN(dev_priv, 5) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014382 return false;
14383
14384 return true;
14385}
14386
Jani Nikula63cb4e62019-01-22 10:23:01 +020014387static bool intel_ddi_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014388{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014389 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000014390 return false;
14391
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014392 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014393 return false;
14394
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014395 if (HAS_PCH_LPT_H(dev_priv) &&
14396 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014397 return false;
14398
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014399 /* DDI E can't be used if DDI A requires 4 lanes */
Jani Nikula63cb4e62019-01-22 10:23:01 +020014400 if (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014401 return false;
14402
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014403 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014404 return false;
14405
14406 return true;
14407}
14408
Imre Deak8090ba82016-08-10 14:07:33 +030014409void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
14410{
14411 int pps_num;
14412 int pps_idx;
14413
14414 if (HAS_DDI(dev_priv))
14415 return;
14416 /*
14417 * This w/a is needed at least on CPT/PPT, but to be sure apply it
14418 * everywhere where registers can be write protected.
14419 */
14420 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14421 pps_num = 2;
14422 else
14423 pps_num = 1;
14424
14425 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
14426 u32 val = I915_READ(PP_CONTROL(pps_idx));
14427
14428 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
14429 I915_WRITE(PP_CONTROL(pps_idx), val);
14430 }
14431}
14432
Imre Deak44cb7342016-08-10 14:07:29 +030014433static void intel_pps_init(struct drm_i915_private *dev_priv)
14434{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014435 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030014436 dev_priv->pps_mmio_base = PCH_PPS_BASE;
14437 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14438 dev_priv->pps_mmio_base = VLV_PPS_BASE;
14439 else
14440 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030014441
14442 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030014443}
14444
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014445static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080014446{
Chris Wilson4ef69c72010-09-09 15:14:28 +010014447 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014448 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014449
Imre Deak44cb7342016-08-10 14:07:29 +030014450 intel_pps_init(dev_priv);
14451
José Roberto de Souzae1bf0942018-11-30 15:20:47 -080014452 if (!HAS_DISPLAY(dev_priv))
Chris Wilsonfc0c5a92018-08-15 21:12:07 +010014453 return;
14454
Paulo Zanoni00c92d92018-05-21 17:25:47 -070014455 if (IS_ICELAKE(dev_priv)) {
14456 intel_ddi_init(dev_priv, PORT_A);
14457 intel_ddi_init(dev_priv, PORT_B);
14458 intel_ddi_init(dev_priv, PORT_C);
14459 intel_ddi_init(dev_priv, PORT_D);
14460 intel_ddi_init(dev_priv, PORT_E);
Imre Deak3f2e9ed2018-12-20 15:26:03 +020014461 /*
14462 * On some ICL SKUs port F is not present. No strap bits for
14463 * this, so rely on VBT.
Imre Deak2b34e5622018-12-20 17:52:11 +020014464 * Work around broken VBTs on SKUs known to have no port F.
Imre Deak3f2e9ed2018-12-20 15:26:03 +020014465 */
Imre Deak2b34e5622018-12-20 17:52:11 +020014466 if (IS_ICL_WITH_PORT_F(dev_priv) &&
14467 intel_bios_is_port_present(dev_priv, PORT_F))
Imre Deak3f2e9ed2018-12-20 15:26:03 +020014468 intel_ddi_init(dev_priv, PORT_F);
14469
Madhav Chauhanbf4d57f2018-10-30 13:56:23 +020014470 icl_dsi_init(dev_priv);
Paulo Zanoni00c92d92018-05-21 17:25:47 -070014471 } else if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053014472 /*
14473 * FIXME: Broxton doesn't support port detection via the
14474 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14475 * detect the ports.
14476 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014477 intel_ddi_init(dev_priv, PORT_A);
14478 intel_ddi_init(dev_priv, PORT_B);
14479 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014480
Jani Nikulae5186342018-07-05 16:25:08 +030014481 vlv_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014482 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014483 int found;
14484
Jani Nikula63cb4e62019-01-22 10:23:01 +020014485 if (intel_ddi_crt_present(dev_priv))
14486 intel_crt_init(dev_priv);
14487
Jesse Barnesde31fac2015-03-06 15:53:32 -080014488 /*
14489 * Haswell uses DDI functions to detect digital outputs.
14490 * On SKL pre-D0 the strap isn't connected, so we assume
14491 * it's there.
14492 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014493 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014494 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014495 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014496 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014497
Rodrigo Vivi9787e832018-01-29 15:22:22 -080014498 /* DDI B, C, D, and F detection is indicated by the SFUSE_STRAP
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014499 * register */
14500 found = I915_READ(SFUSE_STRAP);
14501
14502 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014503 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014504 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014505 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014506 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014507 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi9787e832018-01-29 15:22:22 -080014508 if (found & SFUSE_STRAP_DDIF_DETECTED)
14509 intel_ddi_init(dev_priv, PORT_F);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014510 /*
14511 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14512 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014513 if (IS_GEN9_BC(dev_priv) &&
Imre Deake9d49bb2018-12-20 15:26:02 +020014514 intel_bios_is_port_present(dev_priv, PORT_E))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014515 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014516
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014517 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014518 int found;
Jani Nikula63cb4e62019-01-22 10:23:01 +020014519
Jani Nikula0fafa222019-01-22 10:23:02 +020014520 /*
14521 * intel_edp_init_connector() depends on this completing first,
14522 * to prevent the registration of both eDP and LVDS and the
14523 * incorrect sharing of the PPS.
14524 */
14525 intel_lvds_init(dev_priv);
Jani Nikula74d021e2019-01-22 10:23:07 +020014526 intel_crt_init(dev_priv);
Jani Nikula63cb4e62019-01-22 10:23:01 +020014527
Jani Nikula7b91bf72017-08-18 12:30:19 +030014528 dpd_is_edp = intel_dp_is_port_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014529
Jani Nikulaa5916fd2019-01-22 10:23:05 +020014530 if (ilk_has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014531 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014532
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014533 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014534 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014535 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014536 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014537 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014538 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014539 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014540 }
14541
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014542 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014543 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014544
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014545 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014546 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014547
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014548 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014549 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014550
Daniel Vetter270b3042012-10-27 15:52:05 +020014551 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014552 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014553 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014554 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010014555
Jani Nikula63cb4e62019-01-22 10:23:01 +020014556 if (IS_VALLEYVIEW(dev_priv) && dev_priv->vbt.int_crt_support)
14557 intel_crt_init(dev_priv);
14558
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014559 /*
14560 * The DP_DETECTED bit is the latched state of the DDC
14561 * SDA pin at boot. However since eDP doesn't require DDC
14562 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14563 * eDP ports may have been muxed to an alternate function.
14564 * Thus we can't rely on the DP_DETECTED bit alone to detect
14565 * eDP ports. Consult the VBT as well as DP_DETECTED to
14566 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030014567 *
14568 * Sadly the straps seem to be missing sometimes even for HDMI
14569 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
14570 * and VBT for the presence of the port. Additionally we can't
14571 * trust the port type the VBT declares as we've seen at least
14572 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014573 */
Jani Nikula7b91bf72017-08-18 12:30:19 +030014574 has_edp = intel_dp_is_port_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014575 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
14576 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014577 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014578 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014579 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014580
Jani Nikula7b91bf72017-08-18 12:30:19 +030014581 has_edp = intel_dp_is_port_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014582 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
14583 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014584 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014585 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014586 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014587
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014588 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014589 /*
14590 * eDP not supported on port D,
14591 * so no need to worry about it
14592 */
14593 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
14594 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014595 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014596 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014597 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014598 }
14599
Jani Nikulae5186342018-07-05 16:25:08 +030014600 vlv_dsi_init(dev_priv);
Jani Nikula63cb4e62019-01-22 10:23:01 +020014601 } else if (IS_PINEVIEW(dev_priv)) {
Jani Nikula0fafa222019-01-22 10:23:02 +020014602 intel_lvds_init(dev_priv);
Jani Nikula74d021e2019-01-22 10:23:07 +020014603 intel_crt_init(dev_priv);
Jani Nikula63cb4e62019-01-22 10:23:01 +020014604 } else if (IS_GEN_RANGE(dev_priv, 3, 4)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014605 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014606
Jani Nikula9bedc7e2019-01-22 10:23:03 +020014607 if (IS_MOBILE(dev_priv))
14608 intel_lvds_init(dev_priv);
Jani Nikula0fafa222019-01-22 10:23:02 +020014609
Jani Nikula74d021e2019-01-22 10:23:07 +020014610 intel_crt_init(dev_priv);
Jani Nikula63cb4e62019-01-22 10:23:01 +020014611
Paulo Zanonie2debe92013-02-18 19:00:27 -030014612 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014613 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014614 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014615 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014616 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014617 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014618 }
Ma Ling27185ae2009-08-24 13:50:23 +080014619
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014620 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014621 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014622 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014623
14624 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014625
Paulo Zanonie2debe92013-02-18 19:00:27 -030014626 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014627 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014628 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014629 }
Ma Ling27185ae2009-08-24 13:50:23 +080014630
Paulo Zanonie2debe92013-02-18 19:00:27 -030014631 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014632
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014633 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014634 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014635 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014636 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014637 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014638 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014639 }
Ma Ling27185ae2009-08-24 13:50:23 +080014640
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014641 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014642 intel_dp_init(dev_priv, DP_D, PORT_D);
Jani Nikulad6521462019-01-22 10:23:04 +020014643
14644 if (SUPPORTS_TV(dev_priv))
14645 intel_tv_init(dev_priv);
Jani Nikula63cb4e62019-01-22 10:23:01 +020014646 } else if (IS_GEN(dev_priv, 2)) {
Jani Nikula346073c2019-01-22 10:23:06 +020014647 if (IS_I85X(dev_priv))
Jani Nikula9bedc7e2019-01-22 10:23:03 +020014648 intel_lvds_init(dev_priv);
Jani Nikula0fafa222019-01-22 10:23:02 +020014649
Jani Nikula74d021e2019-01-22 10:23:07 +020014650 intel_crt_init(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014651 intel_dvo_init(dev_priv);
Jani Nikula63cb4e62019-01-22 10:23:01 +020014652 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014653
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014654 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014655
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014656 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014657 encoder->base.possible_crtcs = encoder->crtc_mask;
14658 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014659 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014660 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014661
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014662 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020014663
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014664 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080014665}
14666
14667static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14668{
14669 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014670 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014671
Daniel Vetteref2d6332014-02-10 18:00:38 +010014672 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000014673
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014674 i915_gem_object_lock(obj);
14675 WARN_ON(!obj->framebuffer_references--);
14676 i915_gem_object_unlock(obj);
Chris Wilsondd689282017-03-01 15:41:28 +000014677
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014678 i915_gem_object_put(obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000014679
Jesse Barnes79e53942008-11-07 14:24:08 -080014680 kfree(intel_fb);
14681}
14682
14683static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014684 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014685 unsigned int *handle)
14686{
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014687 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014688
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014689 if (obj->userptr.mm) {
14690 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14691 return -EINVAL;
14692 }
14693
Chris Wilson05394f32010-11-08 19:18:58 +000014694 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014695}
14696
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014697static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14698 struct drm_file *file,
14699 unsigned flags, unsigned color,
14700 struct drm_clip_rect *clips,
14701 unsigned num_clips)
14702{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014703 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014704
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014705 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000014706 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014707
14708 return 0;
14709}
14710
Jesse Barnes79e53942008-11-07 14:24:08 -080014711static const struct drm_framebuffer_funcs intel_fb_funcs = {
14712 .destroy = intel_user_framebuffer_destroy,
14713 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014714 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014715};
14716
Damien Lespiaub3218032015-02-27 11:15:18 +000014717static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014718u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
Dhinakaran Pandiyan4c8d3512018-10-26 12:53:42 -070014719 u32 pixel_format, u64 fb_modifier)
Damien Lespiaub3218032015-02-27 11:15:18 +000014720{
Ville Syrjälä645d91f2018-09-07 18:24:03 +030014721 struct intel_crtc *crtc;
14722 struct intel_plane *plane;
Damien Lespiaub3218032015-02-27 11:15:18 +000014723
Ville Syrjälä645d91f2018-09-07 18:24:03 +030014724 /*
14725 * We assume the primary plane for pipe A has
14726 * the highest stride limits of them all.
14727 */
14728 crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_A);
14729 plane = to_intel_plane(crtc->base.primary);
Ville Syrjäläac484962016-01-20 21:05:26 +020014730
Ville Syrjälä645d91f2018-09-07 18:24:03 +030014731 return plane->max_stride(plane, pixel_format, fb_modifier,
14732 DRM_MODE_ROTATE_0);
Damien Lespiaub3218032015-02-27 11:15:18 +000014733}
14734
Chris Wilson24dbf512017-02-15 10:59:18 +000014735static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
14736 struct drm_i915_gem_object *obj,
14737 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014738{
Chris Wilson24dbf512017-02-15 10:59:18 +000014739 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014740 struct drm_framebuffer *fb = &intel_fb->base;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014741 u32 pitch_limit;
Chris Wilsondd689282017-03-01 15:41:28 +000014742 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000014743 int ret = -EINVAL;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014744 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -080014745
Chris Wilsondd689282017-03-01 15:41:28 +000014746 i915_gem_object_lock(obj);
14747 obj->framebuffer_references++;
14748 tiling = i915_gem_object_get_tiling(obj);
14749 stride = i915_gem_object_get_stride(obj);
14750 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014751
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014752 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014753 /*
14754 * If there's a fence, enforce that
14755 * the fb modifier and tiling mode match.
14756 */
14757 if (tiling != I915_TILING_NONE &&
14758 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014759 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014760 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014761 }
14762 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014763 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014764 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014765 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014766 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014767 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014768 }
14769 }
14770
Ville Syrjälä17e8fd12018-10-29 20:34:53 +020014771 if (!drm_any_plane_has_format(&dev_priv->drm,
14772 mode_cmd->pixel_format,
14773 mode_cmd->modifier[0])) {
14774 struct drm_format_name_buf format_name;
14775
14776 DRM_DEBUG_KMS("unsupported pixel format %s / modifier 0x%llx\n",
14777 drm_get_format_name(mode_cmd->pixel_format,
14778 &format_name),
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014779 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014780 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014781 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014782
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014783 /*
14784 * gen2/3 display engine uses the fence if present,
14785 * so the tiling mode must match the fb modifier exactly.
14786 */
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +000014787 if (INTEL_GEN(dev_priv) < 4 &&
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014788 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014789 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014790 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014791 }
14792
Dhinakaran Pandiyan4c8d3512018-10-26 12:53:42 -070014793 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->pixel_format,
14794 mode_cmd->modifier[0]);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014795 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014796 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
Ben Widawsky2f075562017-03-24 14:29:48 -070014797 mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014798 "tiled" : "linear",
14799 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000014800 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014801 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014802
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014803 /*
14804 * If there's a fence, enforce that
14805 * the fb pitch and fence stride match.
14806 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014807 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
14808 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
14809 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000014810 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014811 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014812
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014813 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14814 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014815 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014816
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014817 drm_helper_mode_fill_fb_struct(&dev_priv->drm, fb, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014818
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014819 for (i = 0; i < fb->format->num_planes; i++) {
14820 u32 stride_alignment;
14821
14822 if (mode_cmd->handles[i] != mode_cmd->handles[0]) {
14823 DRM_DEBUG_KMS("bad plane %d handle\n", i);
Christophe JAILLET37875d62017-09-10 10:56:42 +020014824 goto err;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014825 }
14826
14827 stride_alignment = intel_fb_stride_alignment(fb, i);
14828
14829 /*
14830 * Display WA #0531: skl,bxt,kbl,glk
14831 *
14832 * Render decompression and plane width > 3840
14833 * combined with horizontal panning requires the
14834 * plane stride to be a multiple of 4. We'll just
14835 * require the entire fb to accommodate that to avoid
14836 * potential runtime errors at plane configuration time.
14837 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -080014838 if (IS_GEN(dev_priv, 9) && i == 0 && fb->width > 3840 &&
Dhinakaran Pandiyan63eaf9a2018-08-22 12:38:27 -070014839 is_ccs_modifier(fb->modifier))
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014840 stride_alignment *= 4;
14841
14842 if (fb->pitches[i] & (stride_alignment - 1)) {
14843 DRM_DEBUG_KMS("plane %d pitch (%d) must be at least %u byte aligned\n",
14844 i, fb->pitches[i], stride_alignment);
14845 goto err;
14846 }
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014847
Daniel Stonea268bcd2018-05-18 15:30:08 +010014848 fb->obj[i] = &obj->base;
14849 }
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014850
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014851 ret = intel_fill_fb_info(dev_priv, fb);
Ville Syrjälä6687c902015-09-15 13:16:41 +030014852 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014853 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014854
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014855 ret = drm_framebuffer_init(&dev_priv->drm, fb, &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014856 if (ret) {
14857 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014858 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014859 }
14860
Jesse Barnes79e53942008-11-07 14:24:08 -080014861 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014862
14863err:
Chris Wilsondd689282017-03-01 15:41:28 +000014864 i915_gem_object_lock(obj);
14865 obj->framebuffer_references--;
14866 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014867 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014868}
14869
Jesse Barnes79e53942008-11-07 14:24:08 -080014870static struct drm_framebuffer *
14871intel_user_framebuffer_create(struct drm_device *dev,
14872 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014873 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014874{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014875 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014876 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014877 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014878
Chris Wilson03ac0642016-07-20 13:31:51 +010014879 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14880 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014881 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014882
Chris Wilson24dbf512017-02-15 10:59:18 +000014883 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014884 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014885 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014886
14887 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014888}
14889
Chris Wilson778e23a2016-12-05 14:29:39 +000014890static void intel_atomic_state_free(struct drm_atomic_state *state)
14891{
14892 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14893
14894 drm_atomic_state_default_release(state);
14895
14896 i915_sw_fence_fini(&intel_state->commit_ready);
14897
14898 kfree(state);
14899}
14900
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014901static enum drm_mode_status
14902intel_mode_valid(struct drm_device *dev,
14903 const struct drm_display_mode *mode)
14904{
Ville Syrjäläad77c532018-06-15 20:44:05 +030014905 struct drm_i915_private *dev_priv = to_i915(dev);
14906 int hdisplay_max, htotal_max;
14907 int vdisplay_max, vtotal_max;
14908
Ville Syrjäläe4dd27a2018-05-24 15:54:03 +030014909 /*
14910 * Can't reject DBLSCAN here because Xorg ddxen can add piles
14911 * of DBLSCAN modes to the output's mode list when they detect
14912 * the scaling mode property on the connector. And they don't
14913 * ask the kernel to validate those modes in any way until
14914 * modeset time at which point the client gets a protocol error.
14915 * So in order to not upset those clients we silently ignore the
14916 * DBLSCAN flag on such connectors. For other connectors we will
14917 * reject modes with the DBLSCAN flag in encoder->compute_config().
14918 * And we always reject DBLSCAN modes in connector->mode_valid()
14919 * as we never want such modes on the connector's mode list.
14920 */
14921
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014922 if (mode->vscan > 1)
14923 return MODE_NO_VSCAN;
14924
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014925 if (mode->flags & DRM_MODE_FLAG_HSKEW)
14926 return MODE_H_ILLEGAL;
14927
14928 if (mode->flags & (DRM_MODE_FLAG_CSYNC |
14929 DRM_MODE_FLAG_NCSYNC |
14930 DRM_MODE_FLAG_PCSYNC))
14931 return MODE_HSYNC;
14932
14933 if (mode->flags & (DRM_MODE_FLAG_BCAST |
14934 DRM_MODE_FLAG_PIXMUX |
14935 DRM_MODE_FLAG_CLKDIV2))
14936 return MODE_BAD;
14937
Ville Syrjäläad77c532018-06-15 20:44:05 +030014938 if (INTEL_GEN(dev_priv) >= 9 ||
14939 IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv)) {
14940 hdisplay_max = 8192; /* FDI max 4096 handled elsewhere */
14941 vdisplay_max = 4096;
14942 htotal_max = 8192;
14943 vtotal_max = 8192;
14944 } else if (INTEL_GEN(dev_priv) >= 3) {
14945 hdisplay_max = 4096;
14946 vdisplay_max = 4096;
14947 htotal_max = 8192;
14948 vtotal_max = 8192;
14949 } else {
14950 hdisplay_max = 2048;
14951 vdisplay_max = 2048;
14952 htotal_max = 4096;
14953 vtotal_max = 4096;
14954 }
14955
14956 if (mode->hdisplay > hdisplay_max ||
14957 mode->hsync_start > htotal_max ||
14958 mode->hsync_end > htotal_max ||
14959 mode->htotal > htotal_max)
14960 return MODE_H_ILLEGAL;
14961
14962 if (mode->vdisplay > vdisplay_max ||
14963 mode->vsync_start > vtotal_max ||
14964 mode->vsync_end > vtotal_max ||
14965 mode->vtotal > vtotal_max)
14966 return MODE_V_ILLEGAL;
14967
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014968 return MODE_OK;
14969}
14970
Jesse Barnes79e53942008-11-07 14:24:08 -080014971static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014972 .fb_create = intel_user_framebuffer_create,
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -070014973 .get_format_info = intel_get_format_info,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014974 .output_poll_changed = intel_fbdev_output_poll_changed,
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014975 .mode_valid = intel_mode_valid,
Matt Roper5ee67f12015-01-21 16:35:44 -080014976 .atomic_check = intel_atomic_check,
14977 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014978 .atomic_state_alloc = intel_atomic_state_alloc,
14979 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014980 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014981};
14982
Imre Deak88212942016-03-16 13:38:53 +020014983/**
14984 * intel_init_display_hooks - initialize the display modesetting hooks
14985 * @dev_priv: device private
14986 */
14987void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014988{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014989 intel_init_cdclk_hooks(dev_priv);
14990
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +000014991 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014992 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014993 dev_priv->display.get_initial_plane_config =
14994 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014995 dev_priv->display.crtc_compute_clock =
14996 haswell_crtc_compute_clock;
14997 dev_priv->display.crtc_enable = haswell_crtc_enable;
14998 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014999 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015000 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015001 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020015002 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020015003 dev_priv->display.crtc_compute_clock =
15004 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020015005 dev_priv->display.crtc_enable = haswell_crtc_enable;
15006 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015007 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015008 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015009 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020015010 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020015011 dev_priv->display.crtc_compute_clock =
15012 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015013 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15014 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015015 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070015016 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015017 dev_priv->display.get_initial_plane_config =
15018 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015019 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
15020 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15021 dev_priv->display.crtc_disable = i9xx_crtc_disable;
15022 } else if (IS_VALLEYVIEW(dev_priv)) {
15023 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15024 dev_priv->display.get_initial_plane_config =
15025 i9xx_get_initial_plane_config;
15026 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070015027 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15028 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020015029 } else if (IS_G4X(dev_priv)) {
15030 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15031 dev_priv->display.get_initial_plane_config =
15032 i9xx_get_initial_plane_config;
15033 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
15034 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15035 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020015036 } else if (IS_PINEVIEW(dev_priv)) {
15037 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15038 dev_priv->display.get_initial_plane_config =
15039 i9xx_get_initial_plane_config;
15040 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
15041 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15042 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Lucas De Marchicf819ef2018-12-12 10:10:43 -080015043 } else if (!IS_GEN(dev_priv, 2)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015044 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015045 dev_priv->display.get_initial_plane_config =
15046 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020015047 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015048 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15049 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020015050 } else {
15051 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15052 dev_priv->display.get_initial_plane_config =
15053 i9xx_get_initial_plane_config;
15054 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
15055 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15056 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070015057 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015058
Lucas De Marchicf819ef2018-12-12 10:10:43 -080015059 if (IS_GEN(dev_priv, 5)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015060 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Lucas De Marchicf819ef2018-12-12 10:10:43 -080015061 } else if (IS_GEN(dev_priv, 6)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015062 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015063 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015064 /* FIXME: detect B0+ stepping and use auto training */
15065 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015066 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015067 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030015068 }
15069
Rodrigo Vivibd30ca22017-09-26 14:13:46 -070015070 if (INTEL_GEN(dev_priv) >= 9)
Lyude27082492016-08-24 07:48:10 +020015071 dev_priv->display.update_crtcs = skl_update_crtcs;
15072 else
15073 dev_priv->display.update_crtcs = intel_update_crtcs;
Jesse Barnese70236a2009-09-21 10:42:27 -070015074}
15075
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015076/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015077static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015078{
David Weinehall52a05c32016-08-22 13:32:44 +030015079 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015080 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015081 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015082
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015083 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030015084 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015085 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015086 sr1 = inb(VGA_SR_DATA);
15087 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030015088 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015089 udelay(300);
15090
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015091 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015092 POSTING_READ(vga_reg);
15093}
15094
Daniel Vetterf8175862012-04-10 15:50:11 +020015095void intel_modeset_init_hw(struct drm_device *dev)
15096{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015097 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015098
Ville Syrjälä4c75b942016-10-31 22:37:12 +020015099 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +030015100 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020015101 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Daniel Vetterf8175862012-04-10 15:50:11 +020015102}
15103
Matt Roperd93c0372015-12-03 11:37:41 -080015104/*
15105 * Calculate what we think the watermarks should be for the state we've read
15106 * out of the hardware and then immediately program those watermarks so that
15107 * we ensure the hardware settings match our internal state.
15108 *
15109 * We can calculate what we think WM's should be by creating a duplicate of the
15110 * current state (which was constructed during hardware readout) and running it
15111 * through the atomic check code to calculate new watermark values in the
15112 * state object.
15113 */
15114static void sanitize_watermarks(struct drm_device *dev)
15115{
15116 struct drm_i915_private *dev_priv = to_i915(dev);
15117 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010015118 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080015119 struct drm_crtc *crtc;
15120 struct drm_crtc_state *cstate;
15121 struct drm_modeset_acquire_ctx ctx;
15122 int ret;
15123 int i;
15124
15125 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080015126 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080015127 return;
15128
15129 /*
15130 * We need to hold connection_mutex before calling duplicate_state so
15131 * that the connector loop is protected.
15132 */
15133 drm_modeset_acquire_init(&ctx, 0);
15134retry:
Matt Roper0cd12622016-01-12 07:13:37 -080015135 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080015136 if (ret == -EDEADLK) {
15137 drm_modeset_backoff(&ctx);
15138 goto retry;
15139 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080015140 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015141 }
15142
15143 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15144 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080015145 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015146
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010015147 intel_state = to_intel_atomic_state(state);
15148
Matt Ropered4a6a72016-02-23 17:20:13 -080015149 /*
15150 * Hardware readout is the only time we don't want to calculate
15151 * intermediate watermarks (since we don't trust the current
15152 * watermarks).
15153 */
Rodrigo Vivib2ae3182019-02-04 14:25:38 -080015154 if (!HAS_GMCH(dev_priv))
Ville Syrjälä602ae832017-03-02 19:15:02 +020015155 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080015156
Matt Roperd93c0372015-12-03 11:37:41 -080015157 ret = intel_atomic_check(dev, state);
15158 if (ret) {
15159 /*
15160 * If we fail here, it means that the hardware appears to be
15161 * programmed in a way that shouldn't be possible, given our
15162 * understanding of watermark requirements. This might mean a
15163 * mistake in the hardware readout code or a mistake in the
15164 * watermark calculations for a given platform. Raise a WARN
15165 * so that this is noticeable.
15166 *
15167 * If this actually happens, we'll have to just leave the
15168 * BIOS-programmed watermarks untouched and hope for the best.
15169 */
15170 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020015171 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080015172 }
15173
15174 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010015175 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080015176 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15177
Matt Ropered4a6a72016-02-23 17:20:13 -080015178 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010015179 dev_priv->display.optimize_watermarks(intel_state, cs);
Maarten Lankhorst556fe362017-11-10 12:34:53 +010015180
15181 to_intel_crtc_state(crtc->state)->wm = cs->wm;
Matt Roperd93c0372015-12-03 11:37:41 -080015182 }
15183
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020015184put_state:
Chris Wilson08536952016-10-14 13:18:18 +010015185 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015186fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015187 drm_modeset_drop_locks(&ctx);
15188 drm_modeset_acquire_fini(&ctx);
15189}
15190
Chris Wilson58ecd9d2017-11-05 13:49:05 +000015191static void intel_update_fdi_pll_freq(struct drm_i915_private *dev_priv)
15192{
Lucas De Marchicf819ef2018-12-12 10:10:43 -080015193 if (IS_GEN(dev_priv, 5)) {
Chris Wilson58ecd9d2017-11-05 13:49:05 +000015194 u32 fdi_pll_clk =
15195 I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK;
15196
15197 dev_priv->fdi_pll_freq = (fdi_pll_clk + 2) * 10000;
Lucas De Marchicf819ef2018-12-12 10:10:43 -080015198 } else if (IS_GEN(dev_priv, 6) || IS_IVYBRIDGE(dev_priv)) {
Chris Wilson58ecd9d2017-11-05 13:49:05 +000015199 dev_priv->fdi_pll_freq = 270000;
15200 } else {
15201 return;
15202 }
15203
15204 DRM_DEBUG_DRIVER("FDI PLL freq=%d\n", dev_priv->fdi_pll_freq);
15205}
15206
Azhar Shaikh516a49c2018-07-06 11:37:30 -070015207static int intel_initial_commit(struct drm_device *dev)
15208{
15209 struct drm_atomic_state *state = NULL;
15210 struct drm_modeset_acquire_ctx ctx;
15211 struct drm_crtc *crtc;
15212 struct drm_crtc_state *crtc_state;
15213 int ret = 0;
15214
15215 state = drm_atomic_state_alloc(dev);
15216 if (!state)
15217 return -ENOMEM;
15218
15219 drm_modeset_acquire_init(&ctx, 0);
15220
15221retry:
15222 state->acquire_ctx = &ctx;
15223
15224 drm_for_each_crtc(crtc, dev) {
15225 crtc_state = drm_atomic_get_crtc_state(state, crtc);
15226 if (IS_ERR(crtc_state)) {
15227 ret = PTR_ERR(crtc_state);
15228 goto out;
15229 }
15230
15231 if (crtc_state->active) {
15232 ret = drm_atomic_add_affected_planes(state, crtc);
15233 if (ret)
15234 goto out;
Ville Syrjäläfa6af5142018-11-20 15:54:49 +020015235
15236 /*
15237 * FIXME hack to force a LUT update to avoid the
15238 * plane update forcing the pipe gamma on without
15239 * having a proper LUT loaded. Remove once we
15240 * have readout for pipe gamma enable.
15241 */
15242 crtc_state->color_mgmt_changed = true;
Azhar Shaikh516a49c2018-07-06 11:37:30 -070015243 }
15244 }
15245
15246 ret = drm_atomic_commit(state);
15247
15248out:
15249 if (ret == -EDEADLK) {
15250 drm_atomic_state_clear(state);
15251 drm_modeset_backoff(&ctx);
15252 goto retry;
15253 }
15254
15255 drm_atomic_state_put(state);
15256
15257 drm_modeset_drop_locks(&ctx);
15258 drm_modeset_acquire_fini(&ctx);
15259
15260 return ret;
15261}
15262
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015263int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080015264{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015265 struct drm_i915_private *dev_priv = to_i915(dev);
15266 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015267 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015268 struct intel_crtc *crtc;
Azhar Shaikh516a49c2018-07-06 11:37:30 -070015269 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015270
Ville Syrjälä757fffc2017-11-13 15:36:22 +020015271 dev_priv->modeset_wq = alloc_ordered_workqueue("i915_modeset", 0);
15272
Jesse Barnes79e53942008-11-07 14:24:08 -080015273 drm_mode_config_init(dev);
15274
15275 dev->mode_config.min_width = 0;
15276 dev->mode_config.min_height = 0;
15277
Dave Airlie019d96c2011-09-29 16:20:42 +010015278 dev->mode_config.preferred_depth = 24;
15279 dev->mode_config.prefer_shadow = 1;
15280
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015281 dev->mode_config.allow_fb_modifiers = true;
15282
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015283 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015284
Andrea Arcangeli400c19d2017-04-07 01:23:45 +020015285 init_llist_head(&dev_priv->atomic_helper.free_list);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015286 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000015287 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015288
Jani Nikula27a981b2018-10-17 12:35:39 +030015289 intel_init_quirks(dev_priv);
Jesse Barnesb690e962010-07-19 13:53:12 -070015290
José Roberto de Souzaacde44b2018-11-07 16:16:45 -080015291 intel_fbc_init(dev_priv);
15292
Ville Syrjälä62d75df2016-10-31 22:37:25 +020015293 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015294
Lukas Wunner69f92f62015-07-15 13:57:35 +020015295 /*
15296 * There may be no VBT; and if the BIOS enabled SSC we can
15297 * just keep using it to avoid unnecessary flicker. Whereas if the
15298 * BIOS isn't using it, don't assume it will work even if the VBT
15299 * indicates as much.
15300 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015301 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020015302 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15303 DREF_SSC1_ENABLE);
15304
15305 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15306 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15307 bios_lvds_use_ssc ? "en" : "dis",
15308 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15309 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15310 }
15311 }
15312
Ville Syrjäläad77c532018-06-15 20:44:05 +030015313 /* maximum framebuffer dimensions */
Lucas De Marchicf819ef2018-12-12 10:10:43 -080015314 if (IS_GEN(dev_priv, 2)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015315 dev->mode_config.max_width = 2048;
15316 dev->mode_config.max_height = 2048;
Lucas De Marchicf819ef2018-12-12 10:10:43 -080015317 } else if (IS_GEN(dev_priv, 3)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015318 dev->mode_config.max_width = 4096;
15319 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015320 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015321 dev->mode_config.max_width = 8192;
15322 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015323 }
Damien Lespiau068be562014-03-28 14:17:49 +000015324
Jani Nikula2a307c22016-11-30 17:43:04 +020015325 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
15326 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015327 dev->mode_config.cursor_height = 1023;
Lucas De Marchicf819ef2018-12-12 10:10:43 -080015328 } else if (IS_GEN(dev_priv, 2)) {
Ville Syrjälä98fac1d2018-06-15 20:44:04 +030015329 dev->mode_config.cursor_width = 64;
15330 dev->mode_config.cursor_height = 64;
Damien Lespiau068be562014-03-28 14:17:49 +000015331 } else {
Ville Syrjälä98fac1d2018-06-15 20:44:04 +030015332 dev->mode_config.cursor_width = 256;
15333 dev->mode_config.cursor_height = 256;
Damien Lespiau068be562014-03-28 14:17:49 +000015334 }
15335
Matthew Auld73ebd502017-12-11 15:18:20 +000015336 dev->mode_config.fb_base = ggtt->gmadr.start;
Jesse Barnes79e53942008-11-07 14:24:08 -080015337
Zhao Yakui28c97732009-10-09 11:39:41 +080015338 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015339 INTEL_INFO(dev_priv)->num_pipes,
15340 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015341
Damien Lespiau055e3932014-08-18 13:49:10 +010015342 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015343 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015344 if (ret) {
15345 drm_mode_config_cleanup(dev);
15346 return ret;
15347 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015348 }
15349
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015350 intel_shared_dpll_init(dev);
Chris Wilson58ecd9d2017-11-05 13:49:05 +000015351 intel_update_fdi_pll_freq(dev_priv);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015352
Ville Syrjälä5be6e332017-02-20 16:04:43 +020015353 intel_update_czclk(dev_priv);
15354 intel_modeset_init_hw(dev);
15355
Ville Syrjäläb2045352016-05-13 23:41:27 +030015356 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020015357 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030015358
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015359 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015360 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015361 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000015362
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015363 drm_modeset_lock_all(dev);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015364 intel_modeset_setup_hw_state(dev, dev->mode_config.acquire_ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015365 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015366
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015367 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015368 struct intel_initial_plane_config plane_config = {};
15369
Jesse Barnes46f297f2014-03-07 08:57:48 -080015370 if (!crtc->active)
15371 continue;
15372
Jesse Barnes46f297f2014-03-07 08:57:48 -080015373 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015374 * Note that reserving the BIOS fb up front prevents us
15375 * from stuffing other stolen allocations like the ring
15376 * on top. This prevents some ugliness at boot time, and
15377 * can even allow for smooth boot transitions if the BIOS
15378 * fb is large enough for the active pipe configuration.
15379 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015380 dev_priv->display.get_initial_plane_config(crtc,
15381 &plane_config);
15382
15383 /*
15384 * If the fb is shared between multiple heads, we'll
15385 * just get the first one.
15386 */
15387 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015388 }
Matt Roperd93c0372015-12-03 11:37:41 -080015389
15390 /*
15391 * Make sure hardware watermarks really match the state we read out.
15392 * Note that we need to do this after reconstructing the BIOS fb's
15393 * since the watermark calculation done here will use pstate->fb.
15394 */
Rodrigo Vivib2ae3182019-02-04 14:25:38 -080015395 if (!HAS_GMCH(dev_priv))
Ville Syrjälä602ae832017-03-02 19:15:02 +020015396 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015397
Azhar Shaikh516a49c2018-07-06 11:37:30 -070015398 /*
15399 * Force all active planes to recompute their states. So that on
15400 * mode_setcrtc after probe, all the intel_plane_state variables
15401 * are already calculated and there is no assert_plane warnings
15402 * during bootup.
15403 */
15404 ret = intel_initial_commit(dev);
15405 if (ret)
15406 DRM_DEBUG_KMS("Initial commit in probe failed.\n");
15407
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015408 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010015409}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015410
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015411void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
15412{
Ville Syrjäläd5fb43c2017-11-29 17:37:31 +020015413 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015414 /* 640x480@60Hz, ~25175 kHz */
15415 struct dpll clock = {
15416 .m1 = 18,
15417 .m2 = 7,
15418 .p1 = 13,
15419 .p2 = 4,
15420 .n = 2,
15421 };
15422 u32 dpll, fp;
15423 int i;
15424
15425 WARN_ON(i9xx_calc_dpll_params(48000, &clock) != 25154);
15426
15427 DRM_DEBUG_KMS("enabling pipe %c due to force quirk (vco=%d dot=%d)\n",
15428 pipe_name(pipe), clock.vco, clock.dot);
15429
15430 fp = i9xx_dpll_compute_fp(&clock);
15431 dpll = (I915_READ(DPLL(pipe)) & DPLL_DVO_2X_MODE) |
15432 DPLL_VGA_MODE_DIS |
15433 ((clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT) |
15434 PLL_P2_DIVIDE_BY_4 |
15435 PLL_REF_INPUT_DREFCLK |
15436 DPLL_VCO_ENABLE;
15437
15438 I915_WRITE(FP0(pipe), fp);
15439 I915_WRITE(FP1(pipe), fp);
15440
15441 I915_WRITE(HTOTAL(pipe), (640 - 1) | ((800 - 1) << 16));
15442 I915_WRITE(HBLANK(pipe), (640 - 1) | ((800 - 1) << 16));
15443 I915_WRITE(HSYNC(pipe), (656 - 1) | ((752 - 1) << 16));
15444 I915_WRITE(VTOTAL(pipe), (480 - 1) | ((525 - 1) << 16));
15445 I915_WRITE(VBLANK(pipe), (480 - 1) | ((525 - 1) << 16));
15446 I915_WRITE(VSYNC(pipe), (490 - 1) | ((492 - 1) << 16));
15447 I915_WRITE(PIPESRC(pipe), ((640 - 1) << 16) | (480 - 1));
15448
15449 /*
15450 * Apparently we need to have VGA mode enabled prior to changing
15451 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
15452 * dividers, even though the register value does change.
15453 */
15454 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VGA_MODE_DIS);
15455 I915_WRITE(DPLL(pipe), dpll);
15456
15457 /* Wait for the clocks to stabilize. */
15458 POSTING_READ(DPLL(pipe));
15459 udelay(150);
15460
15461 /* The pixel multiplier can only be updated once the
15462 * DPLL is enabled and the clocks are stable.
15463 *
15464 * So write it again.
15465 */
15466 I915_WRITE(DPLL(pipe), dpll);
15467
15468 /* We do this three times for luck */
15469 for (i = 0; i < 3 ; i++) {
15470 I915_WRITE(DPLL(pipe), dpll);
15471 POSTING_READ(DPLL(pipe));
15472 udelay(150); /* wait for warmup */
15473 }
15474
15475 I915_WRITE(PIPECONF(pipe), PIPECONF_ENABLE | PIPECONF_PROGRESSIVE);
15476 POSTING_READ(PIPECONF(pipe));
Ville Syrjäläd5fb43c2017-11-29 17:37:31 +020015477
15478 intel_wait_for_pipe_scanline_moving(crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015479}
15480
15481void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
15482{
Ville Syrjälä8fedd642017-11-29 17:37:30 +020015483 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
15484
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015485 DRM_DEBUG_KMS("disabling pipe %c due to force quirk\n",
15486 pipe_name(pipe));
15487
Ville Syrjälä5816d9c2017-11-29 14:54:11 +020015488 WARN_ON(I915_READ(DSPCNTR(PLANE_A)) & DISPLAY_PLANE_ENABLE);
15489 WARN_ON(I915_READ(DSPCNTR(PLANE_B)) & DISPLAY_PLANE_ENABLE);
15490 WARN_ON(I915_READ(DSPCNTR(PLANE_C)) & DISPLAY_PLANE_ENABLE);
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +020015491 WARN_ON(I915_READ(CURCNTR(PIPE_A)) & MCURSOR_MODE);
15492 WARN_ON(I915_READ(CURCNTR(PIPE_B)) & MCURSOR_MODE);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015493
15494 I915_WRITE(PIPECONF(pipe), 0);
15495 POSTING_READ(PIPECONF(pipe));
15496
Ville Syrjälä8fedd642017-11-29 17:37:30 +020015497 intel_wait_for_pipe_scanline_stopped(crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015498
15499 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
15500 POSTING_READ(DPLL(pipe));
15501}
15502
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015503static void
15504intel_sanitize_plane_mapping(struct drm_i915_private *dev_priv)
15505{
15506 struct intel_crtc *crtc;
Daniel Vetterfa555832012-10-10 23:14:00 +020015507
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015508 if (INTEL_GEN(dev_priv) >= 4)
15509 return;
Daniel Vetterfa555832012-10-10 23:14:00 +020015510
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015511 for_each_intel_crtc(&dev_priv->drm, crtc) {
15512 struct intel_plane *plane =
15513 to_intel_plane(crtc->base.primary);
Ville Syrjälä62358aa2018-10-03 17:50:17 +030015514 struct intel_crtc *plane_crtc;
15515 enum pipe pipe;
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015516
Ville Syrjälä62358aa2018-10-03 17:50:17 +030015517 if (!plane->get_hw_state(plane, &pipe))
15518 continue;
15519
15520 if (pipe == crtc->pipe)
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015521 continue;
15522
Ville Syrjälä7a4a2a42018-10-03 17:50:52 +030015523 DRM_DEBUG_KMS("[PLANE:%d:%s] attached to the wrong pipe, disabling plane\n",
15524 plane->base.base.id, plane->base.name);
Ville Syrjälä62358aa2018-10-03 17:50:17 +030015525
15526 plane_crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
15527 intel_plane_disable_noatomic(plane_crtc, plane);
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015528 }
Daniel Vetterfa555832012-10-10 23:14:00 +020015529}
15530
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015531static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15532{
15533 struct drm_device *dev = crtc->base.dev;
15534 struct intel_encoder *encoder;
15535
15536 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15537 return true;
15538
15539 return false;
15540}
15541
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015542static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
15543{
15544 struct drm_device *dev = encoder->base.dev;
15545 struct intel_connector *connector;
15546
15547 for_each_connector_on_encoder(dev, &encoder->base, connector)
15548 return connector;
15549
15550 return NULL;
15551}
15552
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015553static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
Ville Syrjäläecf837d92017-10-10 15:55:56 +030015554 enum pipe pch_transcoder)
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015555{
15556 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
Ville Syrjäläecf837d92017-10-10 15:55:56 +030015557 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == PIPE_A);
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015558}
15559
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015560static void intel_sanitize_crtc(struct intel_crtc *crtc,
15561 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter24929352012-07-02 20:28:59 +020015562{
15563 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010015564 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1b52ad42018-10-11 12:04:53 +020015565 struct intel_crtc_state *crtc_state = to_intel_crtc_state(crtc->base.state);
15566 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015567
Daniel Vetter24929352012-07-02 20:28:59 +020015568 /* Clear any frame start delays used for debugging left by the BIOS */
Ville Syrjälä738a8142017-11-15 22:04:42 +020015569 if (crtc->active && !transcoder_is_dsi(cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020015570 i915_reg_t reg = PIPECONF(cpu_transcoder);
15571
15572 I915_WRITE(reg,
15573 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15574 }
Daniel Vetter24929352012-07-02 20:28:59 +020015575
Maarten Lankhorst1b52ad42018-10-11 12:04:53 +020015576 if (crtc_state->base.active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015577 struct intel_plane *plane;
15578
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015579 /* Disable everything but the primary plane */
15580 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015581 const struct intel_plane_state *plane_state =
15582 to_intel_plane_state(plane->base.state);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015583
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015584 if (plane_state->base.visible &&
15585 plane->base.type != DRM_PLANE_TYPE_PRIMARY)
15586 intel_plane_disable_noatomic(crtc, plane);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015587 }
Matt Roperc0550302019-01-30 10:51:20 -080015588
15589 /*
15590 * Disable any background color set by the BIOS, but enable the
15591 * gamma and CSC to match how we program our planes.
15592 */
15593 if (INTEL_GEN(dev_priv) >= 9)
15594 I915_WRITE(SKL_BOTTOM_COLOR(crtc->pipe),
15595 SKL_BOTTOM_COLOR_GAMMA_ENABLE |
15596 SKL_BOTTOM_COLOR_CSC_ENABLE);
Daniel Vetter96256042015-02-13 21:03:42 +010015597 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015598
Daniel Vetter24929352012-07-02 20:28:59 +020015599 /* Adjust the state of the output pipe according to whether we
15600 * have active connectors/encoders. */
Maarten Lankhorst1b52ad42018-10-11 12:04:53 +020015601 if (crtc_state->base.active && !intel_crtc_has_encoders(crtc))
Ville Syrjäläda1d0e22017-06-01 17:36:14 +030015602 intel_crtc_disable_noatomic(&crtc->base, ctx);
Daniel Vetter24929352012-07-02 20:28:59 +020015603
Rodrigo Vivib2ae3182019-02-04 14:25:38 -080015604 if (crtc_state->base.active || HAS_GMCH(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015605 /*
15606 * We start out with underrun reporting disabled to avoid races.
15607 * For correct bookkeeping mark this on active crtcs.
15608 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015609 * Also on gmch platforms we dont have any hardware bits to
15610 * disable the underrun reporting. Which means we need to start
15611 * out with underrun reporting disabled also on inactive pipes,
15612 * since otherwise we'll complain about the garbage we read when
15613 * e.g. coming up after runtime pm.
15614 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015615 * No protection against concurrent access is required - at
15616 * worst a fifo underrun happens which also sets this to false.
15617 */
15618 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015619 /*
15620 * We track the PCH trancoder underrun reporting state
15621 * within the crtc. With crtc for pipe A housing the underrun
15622 * reporting state for PCH transcoder A, crtc for pipe B housing
15623 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
15624 * and marking underrun reporting as disabled for the non-existing
15625 * PCH transcoders B and C would prevent enabling the south
15626 * error interrupt (see cpt_can_enable_serr_int()).
15627 */
Ville Syrjäläecf837d92017-10-10 15:55:56 +030015628 if (has_pch_trancoder(dev_priv, crtc->pipe))
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015629 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010015630 }
Daniel Vetter24929352012-07-02 20:28:59 +020015631}
15632
Ville Syrjälä7bed8ad2019-01-11 19:49:50 +020015633static bool has_bogus_dpll_config(const struct intel_crtc_state *crtc_state)
15634{
15635 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
15636
15637 /*
15638 * Some SNB BIOSen (eg. ASUS K53SV) are known to misprogram
15639 * the hardware when a high res displays plugged in. DPLL P
15640 * divider is zero, and the pipe timings are bonkers. We'll
15641 * try to disable everything in that case.
15642 *
15643 * FIXME would be nice to be able to sanitize this state
15644 * without several WARNs, but for now let's take the easy
15645 * road.
15646 */
15647 return IS_GEN(dev_priv, 6) &&
15648 crtc_state->base.active &&
15649 crtc_state->shared_dpll &&
15650 crtc_state->port_clock == 0;
15651}
15652
Daniel Vetter24929352012-07-02 20:28:59 +020015653static void intel_sanitize_encoder(struct intel_encoder *encoder)
15654{
Imre Deak70332ac2018-11-01 16:04:27 +020015655 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015656 struct intel_connector *connector;
Ville Syrjälä7bed8ad2019-01-11 19:49:50 +020015657 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
15658 struct intel_crtc_state *crtc_state = crtc ?
15659 to_intel_crtc_state(crtc->base.state) : NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015660
15661 /* We need to check both for a crtc link (meaning that the
15662 * encoder is active and trying to read from a pipe) and the
15663 * pipe itself being active. */
Ville Syrjälä7bed8ad2019-01-11 19:49:50 +020015664 bool has_active_crtc = crtc_state &&
15665 crtc_state->base.active;
15666
15667 if (crtc_state && has_bogus_dpll_config(crtc_state)) {
15668 DRM_DEBUG_KMS("BIOS has misprogrammed the hardware. Disabling pipe %c\n",
15669 pipe_name(crtc->pipe));
15670 has_active_crtc = false;
15671 }
Daniel Vetter24929352012-07-02 20:28:59 +020015672
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015673 connector = intel_encoder_find_connector(encoder);
15674 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015675 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15676 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015677 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015678
15679 /* Connector is active, but has no active pipe. This is
15680 * fallout from our resume register restoring. Disable
15681 * the encoder manually again. */
Ville Syrjälä7bed8ad2019-01-11 19:49:50 +020015682 if (crtc_state) {
15683 struct drm_encoder *best_encoder;
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015684
Daniel Vetter24929352012-07-02 20:28:59 +020015685 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15686 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015687 encoder->base.name);
Ville Syrjälä7bed8ad2019-01-11 19:49:50 +020015688
15689 /* avoid oopsing in case the hooks consult best_encoder */
15690 best_encoder = connector->base.state->best_encoder;
15691 connector->base.state->best_encoder = &encoder->base;
15692
Jani Nikulac84c6fe2018-10-16 15:41:34 +030015693 if (encoder->disable)
Ville Syrjälä7bed8ad2019-01-11 19:49:50 +020015694 encoder->disable(encoder, crtc_state,
15695 connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015696 if (encoder->post_disable)
Ville Syrjälä7bed8ad2019-01-11 19:49:50 +020015697 encoder->post_disable(encoder, crtc_state,
15698 connector->base.state);
15699
15700 connector->base.state->best_encoder = best_encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015701 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015702 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015703
15704 /* Inconsistent output/port/pipe state happens presumably due to
15705 * a bug in one of the get_hw_state functions. Or someplace else
15706 * in our code, like the register restore mess on resume. Clamp
15707 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015708
15709 connector->base.dpms = DRM_MODE_DPMS_OFF;
15710 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015711 }
Maarten Lankhorstd6cae4a2018-05-16 10:50:38 +020015712
15713 /* notify opregion of the sanitized encoder state */
15714 intel_opregion_notify_encoder(encoder, connector && has_active_crtc);
Imre Deak70332ac2018-11-01 16:04:27 +020015715
15716 if (INTEL_GEN(dev_priv) >= 11)
15717 icl_sanitize_encoder_pll_mapping(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015718}
15719
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015720void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015721{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015722 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015723
Imre Deak04098752014-02-18 00:02:16 +020015724 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15725 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015726 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020015727 }
15728}
15729
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015730void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020015731{
Chris Wilson0e6e0be2019-01-14 14:21:24 +000015732 intel_wakeref_t wakeref;
15733
15734 /*
15735 * This function can be called both from intel_modeset_setup_hw_state or
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015736 * at a very early point in our resume sequence, where the power well
15737 * structures are not yet restored. Since this function is at a very
15738 * paranoid "someone might have enabled VGA while we were not looking"
15739 * level, just check if the power well is enabled instead of trying to
15740 * follow the "don't touch the power well if we don't need it" policy
Chris Wilson0e6e0be2019-01-14 14:21:24 +000015741 * the rest of the driver uses.
15742 */
15743 wakeref = intel_display_power_get_if_enabled(dev_priv,
15744 POWER_DOMAIN_VGA);
15745 if (!wakeref)
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015746 return;
15747
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015748 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020015749
Chris Wilson0e6e0be2019-01-14 14:21:24 +000015750 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA, wakeref);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015751}
15752
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015753/* FIXME read out full plane state for all planes */
Ville Syrjälä62358aa2018-10-03 17:50:17 +030015754static void readout_plane_state(struct drm_i915_private *dev_priv)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015755{
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015756 struct intel_plane *plane;
Ville Syrjälä62358aa2018-10-03 17:50:17 +030015757 struct intel_crtc *crtc;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015758
Ville Syrjälä62358aa2018-10-03 17:50:17 +030015759 for_each_intel_plane(&dev_priv->drm, plane) {
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015760 struct intel_plane_state *plane_state =
15761 to_intel_plane_state(plane->base.state);
Ville Syrjälä62358aa2018-10-03 17:50:17 +030015762 struct intel_crtc_state *crtc_state;
15763 enum pipe pipe = PIPE_A;
Ville Syrjäläeade6c82018-01-30 22:38:03 +020015764 bool visible;
15765
15766 visible = plane->get_hw_state(plane, &pipe);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015767
Ville Syrjälä62358aa2018-10-03 17:50:17 +030015768 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
15769 crtc_state = to_intel_crtc_state(crtc->base.state);
15770
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015771 intel_set_plane_visible(crtc_state, plane_state, visible);
Ville Syrjälä7a4a2a42018-10-03 17:50:52 +030015772
15773 DRM_DEBUG_KMS("[PLANE:%d:%s] hw state readout: %s, pipe %c\n",
15774 plane->base.base.id, plane->base.name,
15775 enableddisabled(visible), pipe_name(pipe));
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015776 }
Ville Syrjälä62358aa2018-10-03 17:50:17 +030015777
15778 for_each_intel_crtc(&dev_priv->drm, crtc) {
15779 struct intel_crtc_state *crtc_state =
15780 to_intel_crtc_state(crtc->base.state);
15781
15782 fixup_active_planes(crtc_state);
15783 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015784}
15785
Daniel Vetter30e984d2013-06-05 13:34:17 +020015786static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015787{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015788 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015789 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015790 struct intel_crtc *crtc;
15791 struct intel_encoder *encoder;
15792 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015793 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020015794 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015795
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015796 dev_priv->active_crtcs = 0;
15797
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015798 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015799 struct intel_crtc_state *crtc_state =
15800 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020015801
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020015802 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015803 memset(crtc_state, 0, sizeof(*crtc_state));
15804 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015805
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015806 crtc_state->base.active = crtc_state->base.enable =
15807 dev_priv->display.get_pipe_config(crtc, crtc_state);
15808
15809 crtc->base.enabled = crtc_state->base.enable;
15810 crtc->active = crtc_state->base.active;
15811
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015812 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015813 dev_priv->active_crtcs |= 1 << crtc->pipe;
15814
Ville Syrjälä78108b72016-05-27 20:59:19 +030015815 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15816 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015817 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020015818 }
15819
Ville Syrjälä62358aa2018-10-03 17:50:17 +030015820 readout_plane_state(dev_priv);
15821
Daniel Vetter53589012013-06-05 13:34:16 +020015822 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15823 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15824
Lucas De Marchiee1398b2018-03-20 15:06:33 -070015825 pll->on = pll->info->funcs->get_hw_state(dev_priv, pll,
15826 &pll->state.hw_state);
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015827 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015828 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015829 struct intel_crtc_state *crtc_state =
15830 to_intel_crtc_state(crtc->base.state);
15831
15832 if (crtc_state->base.active &&
15833 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015834 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015835 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015836 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015837
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015838 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Lucas De Marchi72f775f2018-03-20 15:06:34 -070015839 pll->info->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015840 }
15841
Damien Lespiaub2784e12014-08-05 11:29:37 +010015842 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015843 pipe = 0;
15844
15845 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015846 struct intel_crtc_state *crtc_state;
15847
Ville Syrjälä98187832016-10-31 22:37:10 +020015848 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015849 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015850
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015851 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015852 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015853 } else {
15854 encoder->base.crtc = NULL;
15855 }
15856
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015857 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015858 encoder->base.base.id, encoder->base.name,
15859 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015860 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015861 }
15862
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015863 drm_connector_list_iter_begin(dev, &conn_iter);
15864 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020015865 if (connector->get_hw_state(connector)) {
15866 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015867
15868 encoder = connector->encoder;
15869 connector->base.encoder = &encoder->base;
15870
15871 if (encoder->base.crtc &&
15872 encoder->base.crtc->state->active) {
15873 /*
15874 * This has to be done during hardware readout
15875 * because anything calling .crtc_disable may
15876 * rely on the connector_mask being accurate.
15877 */
15878 encoder->base.crtc->state->connector_mask |=
Ville Syrjälä40560e22018-06-26 22:47:11 +030015879 drm_connector_mask(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015880 encoder->base.crtc->state->encoder_mask |=
Ville Syrjälä40560e22018-06-26 22:47:11 +030015881 drm_encoder_mask(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015882 }
15883
Daniel Vetter24929352012-07-02 20:28:59 +020015884 } else {
15885 connector->base.dpms = DRM_MODE_DPMS_OFF;
15886 connector->base.encoder = NULL;
15887 }
15888 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015889 connector->base.base.id, connector->base.name,
15890 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015891 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015892 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015893
15894 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015895 struct intel_crtc_state *crtc_state =
15896 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläd305e062017-08-30 21:57:03 +030015897 int min_cdclk = 0;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015898
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015899 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015900 if (crtc_state->base.active) {
15901 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
Ville Syrjäläbd4cd032018-04-26 19:30:15 +030015902 crtc->base.mode.hdisplay = crtc_state->pipe_src_w;
15903 crtc->base.mode.vdisplay = crtc_state->pipe_src_h;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015904 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015905 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15906
15907 /*
15908 * The initial mode needs to be set in order to keep
15909 * the atomic core happy. It wants a valid mode if the
15910 * crtc's enabled, so we do the above call.
15911 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015912 * But we don't set all the derived state fully, hence
15913 * set a flag to indicate that a full recalculation is
15914 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015915 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015916 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015917
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015918 intel_crtc_compute_pixel_rate(crtc_state);
15919
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015920 if (dev_priv->display.modeset_calc_cdclk) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030015921 min_cdclk = intel_crtc_compute_min_cdclk(crtc_state);
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015922 if (WARN_ON(min_cdclk < 0))
15923 min_cdclk = 0;
15924 }
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015925
Daniel Vetter5caa0fe2017-05-09 16:03:29 +020015926 drm_calc_timestamping_constants(&crtc->base,
15927 &crtc_state->base.adjusted_mode);
Maarten Lankhorstf2bdd112018-10-11 12:04:52 +020015928 update_scanline_offset(crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015929 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015930
Ville Syrjäläd305e062017-08-30 21:57:03 +030015931 dev_priv->min_cdclk[crtc->pipe] = min_cdclk;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030015932 dev_priv->min_voltage_level[crtc->pipe] =
15933 crtc_state->min_voltage_level;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015934
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015935 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015936 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015937}
15938
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015939static void
15940get_encoder_power_domains(struct drm_i915_private *dev_priv)
15941{
15942 struct intel_encoder *encoder;
15943
15944 for_each_intel_encoder(&dev_priv->drm, encoder) {
15945 u64 get_domains;
15946 enum intel_display_power_domain domain;
Imre Deak52528052018-06-21 21:44:49 +030015947 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015948
15949 if (!encoder->get_power_domains)
15950 continue;
15951
Imre Deak52528052018-06-21 21:44:49 +030015952 /*
Imre Deakb79ebe72018-07-05 15:26:54 +030015953 * MST-primary and inactive encoders don't have a crtc state
15954 * and neither of these require any power domain references.
Imre Deak52528052018-06-21 21:44:49 +030015955 */
Imre Deakb79ebe72018-07-05 15:26:54 +030015956 if (!encoder->base.crtc)
15957 continue;
Imre Deak52528052018-06-21 21:44:49 +030015958
Imre Deakb79ebe72018-07-05 15:26:54 +030015959 crtc_state = to_intel_crtc_state(encoder->base.crtc->state);
Imre Deak52528052018-06-21 21:44:49 +030015960 get_domains = encoder->get_power_domains(encoder, crtc_state);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015961 for_each_power_domain(domain, get_domains)
15962 intel_display_power_get(dev_priv, domain);
15963 }
15964}
15965
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015966static void intel_early_display_was(struct drm_i915_private *dev_priv)
15967{
15968 /* Display WA #1185 WaDisableDARBFClkGating:cnl,glk */
15969 if (IS_CANNONLAKE(dev_priv) || IS_GEMINILAKE(dev_priv))
15970 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
15971 DARBF_GATING_DIS);
15972
15973 if (IS_HASWELL(dev_priv)) {
15974 /*
15975 * WaRsPkgCStateDisplayPMReq:hsw
15976 * System hang if this isn't done before disabling all planes!
15977 */
15978 I915_WRITE(CHICKEN_PAR1_1,
15979 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
15980 }
15981}
15982
Ville Syrjälä3aefb672018-11-08 16:36:35 +020015983static void ibx_sanitize_pch_hdmi_port(struct drm_i915_private *dev_priv,
15984 enum port port, i915_reg_t hdmi_reg)
15985{
15986 u32 val = I915_READ(hdmi_reg);
15987
15988 if (val & SDVO_ENABLE ||
15989 (val & SDVO_PIPE_SEL_MASK) == SDVO_PIPE_SEL(PIPE_A))
15990 return;
15991
15992 DRM_DEBUG_KMS("Sanitizing transcoder select for HDMI %c\n",
15993 port_name(port));
15994
15995 val &= ~SDVO_PIPE_SEL_MASK;
15996 val |= SDVO_PIPE_SEL(PIPE_A);
15997
15998 I915_WRITE(hdmi_reg, val);
15999}
16000
16001static void ibx_sanitize_pch_dp_port(struct drm_i915_private *dev_priv,
16002 enum port port, i915_reg_t dp_reg)
16003{
16004 u32 val = I915_READ(dp_reg);
16005
16006 if (val & DP_PORT_EN ||
16007 (val & DP_PIPE_SEL_MASK) == DP_PIPE_SEL(PIPE_A))
16008 return;
16009
16010 DRM_DEBUG_KMS("Sanitizing transcoder select for DP %c\n",
16011 port_name(port));
16012
16013 val &= ~DP_PIPE_SEL_MASK;
16014 val |= DP_PIPE_SEL(PIPE_A);
16015
16016 I915_WRITE(dp_reg, val);
16017}
16018
16019static void ibx_sanitize_pch_ports(struct drm_i915_private *dev_priv)
16020{
16021 /*
16022 * The BIOS may select transcoder B on some of the PCH
16023 * ports even it doesn't enable the port. This would trip
16024 * assert_pch_dp_disabled() and assert_pch_hdmi_disabled().
16025 * Sanitize the transcoder select bits to prevent that. We
16026 * assume that the BIOS never actually enabled the port,
16027 * because if it did we'd actually have to toggle the port
16028 * on and back off to make the transcoder A select stick
16029 * (see. intel_dp_link_down(), intel_disable_hdmi(),
16030 * intel_disable_sdvo()).
16031 */
16032 ibx_sanitize_pch_dp_port(dev_priv, PORT_B, PCH_DP_B);
16033 ibx_sanitize_pch_dp_port(dev_priv, PORT_C, PCH_DP_C);
16034 ibx_sanitize_pch_dp_port(dev_priv, PORT_D, PCH_DP_D);
16035
16036 /* PCH SDVOB multiplex with HDMIB */
16037 ibx_sanitize_pch_hdmi_port(dev_priv, PORT_B, PCH_HDMIB);
16038 ibx_sanitize_pch_hdmi_port(dev_priv, PORT_C, PCH_HDMIC);
16039 ibx_sanitize_pch_hdmi_port(dev_priv, PORT_D, PCH_HDMID);
16040}
16041
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016042/* Scan out the current hw modeset state,
16043 * and sanitizes it to the current state
16044 */
16045static void
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030016046intel_modeset_setup_hw_state(struct drm_device *dev,
16047 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter30e984d2013-06-05 13:34:17 +020016048{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016049 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst91d78192018-10-11 12:04:54 +020016050 struct intel_crtc_state *crtc_state;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016051 struct intel_encoder *encoder;
Chris Wilson0e6e0be2019-01-14 14:21:24 +000016052 struct intel_crtc *crtc;
16053 intel_wakeref_t wakeref;
Daniel Vetter35c95372013-07-17 06:55:04 +020016054 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016055
Chris Wilson0e6e0be2019-01-14 14:21:24 +000016056 wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Imre Deak2cd9a682018-08-16 15:37:57 +030016057
Rodrigo Vividf49ec82017-11-10 16:03:19 -080016058 intel_early_display_was(dev_priv);
Daniel Vetter30e984d2013-06-05 13:34:17 +020016059 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016060
16061 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020016062 get_encoder_power_domains(dev_priv);
16063
Ville Syrjälä3aefb672018-11-08 16:36:35 +020016064 if (HAS_PCH_IBX(dev_priv))
16065 ibx_sanitize_pch_ports(dev_priv);
16066
Ville Syrjälä68bc30d2018-10-03 17:49:51 +030016067 /*
16068 * intel_sanitize_plane_mapping() may need to do vblank
16069 * waits, so we need vblank interrupts restored beforehand.
16070 */
16071 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä32db0b62018-11-27 22:05:50 +020016072 crtc_state = to_intel_crtc_state(crtc->base.state);
16073
Ville Syrjälä68bc30d2018-10-03 17:49:51 +030016074 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläb1e01592017-11-17 21:19:09 +020016075
Ville Syrjälä32db0b62018-11-27 22:05:50 +020016076 if (crtc_state->base.active)
16077 intel_crtc_vblank_on(crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020016078 }
16079
Ville Syrjälä68bc30d2018-10-03 17:49:51 +030016080 intel_sanitize_plane_mapping(dev_priv);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020016081
Ville Syrjälä68bc30d2018-10-03 17:49:51 +030016082 for_each_intel_encoder(dev, encoder)
16083 intel_sanitize_encoder(encoder);
16084
16085 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst91d78192018-10-11 12:04:54 +020016086 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030016087 intel_sanitize_crtc(crtc, ctx);
Maarten Lankhorst91d78192018-10-11 12:04:54 +020016088 intel_dump_pipe_config(crtc, crtc_state,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016089 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020016090 }
Daniel Vetter9a935852012-07-05 22:34:27 +020016091
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020016092 intel_modeset_update_connector_atomic_state(dev);
16093
Daniel Vetter35c95372013-07-17 06:55:04 +020016094 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16095 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16096
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016097 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020016098 continue;
16099
Lucas De Marchi72f775f2018-03-20 15:06:34 -070016100 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n",
16101 pll->info->name);
Daniel Vetter35c95372013-07-17 06:55:04 +020016102
Lucas De Marchiee1398b2018-03-20 15:06:33 -070016103 pll->info->funcs->disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020016104 pll->on = false;
16105 }
16106
Ville Syrjälä04548cb2017-04-21 21:14:29 +030016107 if (IS_G4X(dev_priv)) {
Matt Ropercd1d3ee2018-12-10 13:54:14 -080016108 g4x_wm_get_hw_state(dev_priv);
Ville Syrjälä04548cb2017-04-21 21:14:29 +030016109 g4x_wm_sanitize(dev_priv);
16110 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Matt Ropercd1d3ee2018-12-10 13:54:14 -080016111 vlv_wm_get_hw_state(dev_priv);
Ville Syrjälä602ae832017-03-02 19:15:02 +020016112 vlv_wm_sanitize(dev_priv);
Rodrigo Vivia029fa42017-08-09 13:52:48 -070016113 } else if (INTEL_GEN(dev_priv) >= 9) {
Matt Ropercd1d3ee2018-12-10 13:54:14 -080016114 skl_wm_get_hw_state(dev_priv);
Ville Syrjälä602ae832017-03-02 19:15:02 +020016115 } else if (HAS_PCH_SPLIT(dev_priv)) {
Matt Ropercd1d3ee2018-12-10 13:54:14 -080016116 ilk_wm_get_hw_state(dev_priv);
Ville Syrjälä602ae832017-03-02 19:15:02 +020016117 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016118
16119 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020016120 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016121
Maarten Lankhorst91d78192018-10-11 12:04:54 +020016122 crtc_state = to_intel_crtc_state(crtc->base.state);
16123 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016124 if (WARN_ON(put_domains))
16125 modeset_put_power_domains(dev_priv, put_domains);
16126 }
Imre Deak2cd9a682018-08-16 15:37:57 +030016127
Chris Wilson0e6e0be2019-01-14 14:21:24 +000016128 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT, wakeref);
Paulo Zanoni010cf732016-01-19 11:35:48 -020016129
16130 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016131}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030016132
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016133void intel_display_resume(struct drm_device *dev)
16134{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016135 struct drm_i915_private *dev_priv = to_i915(dev);
16136 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
16137 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016138 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020016139
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016140 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030016141 if (state)
16142 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016143
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016144 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016145
Maarten Lankhorst73974892016-08-05 23:28:27 +030016146 while (1) {
16147 ret = drm_modeset_lock_all_ctx(dev, &ctx);
16148 if (ret != -EDEADLK)
16149 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016150
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016151 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016152 }
16153
Maarten Lankhorst73974892016-08-05 23:28:27 +030016154 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010016155 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030016156
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +053016157 intel_enable_ipc(dev_priv);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016158 drm_modeset_drop_locks(&ctx);
16159 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016160
Chris Wilson08536952016-10-14 13:18:18 +010016161 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016162 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000016163 if (state)
16164 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010016165}
16166
Manasi Navare886c6b82017-10-26 14:52:00 -070016167static void intel_hpd_poll_fini(struct drm_device *dev)
16168{
16169 struct intel_connector *connector;
16170 struct drm_connector_list_iter conn_iter;
16171
Chris Wilson448aa912017-11-28 11:01:47 +000016172 /* Kill all the work that may have been queued by hpd. */
Manasi Navare886c6b82017-10-26 14:52:00 -070016173 drm_connector_list_iter_begin(dev, &conn_iter);
16174 for_each_intel_connector_iter(connector, &conn_iter) {
16175 if (connector->modeset_retry_work.func)
16176 cancel_work_sync(&connector->modeset_retry_work);
Ramalingam Cd3dacc72018-10-29 15:15:46 +053016177 if (connector->hdcp.shim) {
16178 cancel_delayed_work_sync(&connector->hdcp.check_work);
16179 cancel_work_sync(&connector->hdcp.prop_work);
Sean Paulee5e5e72018-01-08 14:55:39 -050016180 }
Manasi Navare886c6b82017-10-26 14:52:00 -070016181 }
16182 drm_connector_list_iter_end(&conn_iter);
16183}
16184
Jesse Barnes79e53942008-11-07 14:24:08 -080016185void intel_modeset_cleanup(struct drm_device *dev)
16186{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016187 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070016188
Chris Wilson8bcf9f72018-07-10 10:44:20 +010016189 flush_workqueue(dev_priv->modeset_wq);
16190
Chris Wilsoneb955ee2017-01-23 21:29:39 +000016191 flush_work(&dev_priv->atomic_helper.free_work);
16192 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
16193
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016194 /*
16195 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020016196 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016197 * experience fancy races otherwise.
16198 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020016199 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070016200
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016201 /*
16202 * Due to the hpd irq storm handling the hotplug work can re-arm the
16203 * poll handlers. Hence disable polling after hpd handling is shut down.
16204 */
Manasi Navare886c6b82017-10-26 14:52:00 -070016205 intel_hpd_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016206
Daniel Vetter4f256d82017-07-15 00:46:55 +020016207 /* poll work can call into fbdev, hence clean that up afterwards */
16208 intel_fbdev_fini(dev_priv);
16209
Jesse Barnes723bfd72010-10-07 16:01:13 -070016210 intel_unregister_dsm_handler();
16211
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020016212 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050016213
Chris Wilson1630fe72011-07-08 12:22:42 +010016214 /* flush any delayed tasks or pending work */
16215 flush_scheduled_work();
16216
Jesse Barnes79e53942008-11-07 14:24:08 -080016217 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010016218
José Roberto de Souza58db08a72018-11-07 16:16:47 -080016219 intel_overlay_cleanup(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030016220
Tvrtko Ursulin40196442016-12-01 14:16:42 +000016221 intel_teardown_gmbus(dev_priv);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020016222
16223 destroy_workqueue(dev_priv->modeset_wq);
José Roberto de Souzaacde44b2018-11-07 16:16:45 -080016224
16225 intel_fbc_cleanup_cfb(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080016226}
16227
Dave Airlie28d52042009-09-21 14:33:58 +100016228/*
16229 * set vga decode state - true == enable VGA decode
16230 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016231int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100016232{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016233 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100016234 u16 gmch_ctrl;
16235
Chris Wilson75fa0412014-02-07 18:37:02 -020016236 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16237 DRM_ERROR("failed to read control word\n");
16238 return -EIO;
16239 }
16240
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020016241 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16242 return 0;
16243
Dave Airlie28d52042009-09-21 14:33:58 +100016244 if (state)
16245 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16246 else
16247 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020016248
16249 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16250 DRM_ERROR("failed to write control word\n");
16251 return -EIO;
16252 }
16253
Dave Airlie28d52042009-09-21 14:33:58 +100016254 return 0;
16255}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016256
Chris Wilson98a2f412016-10-12 10:05:18 +010016257#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
16258
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016259struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016260
16261 u32 power_well_driver;
16262
Chris Wilson63b66e52013-08-08 15:12:06 +020016263 int num_transcoders;
16264
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016265 struct intel_cursor_error_state {
16266 u32 control;
16267 u32 position;
16268 u32 base;
16269 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010016270 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016271
16272 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016273 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016274 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030016275 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010016276 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016277
16278 struct intel_plane_error_state {
16279 u32 control;
16280 u32 stride;
16281 u32 size;
16282 u32 pos;
16283 u32 addr;
16284 u32 surface;
16285 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010016286 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020016287
16288 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016289 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020016290 enum transcoder cpu_transcoder;
16291
16292 u32 conf;
16293
16294 u32 htotal;
16295 u32 hblank;
16296 u32 hsync;
16297 u32 vtotal;
16298 u32 vblank;
16299 u32 vsync;
16300 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016301};
16302
16303struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010016304intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016305{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016306 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020016307 int transcoders[] = {
16308 TRANSCODER_A,
16309 TRANSCODER_B,
16310 TRANSCODER_C,
16311 TRANSCODER_EDP,
16312 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016313 int i;
16314
José Roberto de Souzae1bf0942018-11-30 15:20:47 -080016315 if (!HAS_DISPLAY(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020016316 return NULL;
16317
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016318 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016319 if (error == NULL)
16320 return NULL;
16321
Chris Wilsonc0336662016-05-06 15:40:21 +010016322 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak75e39682018-08-06 12:58:39 +030016323 error->power_well_driver = I915_READ(HSW_PWR_WELL_CTL2);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016324
Damien Lespiau055e3932014-08-18 13:49:10 +010016325 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016326 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016327 __intel_display_power_is_enabled(dev_priv,
16328 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016329 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016330 continue;
16331
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016332 error->cursor[i].control = I915_READ(CURCNTR(i));
16333 error->cursor[i].position = I915_READ(CURPOS(i));
16334 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016335
16336 error->plane[i].control = I915_READ(DSPCNTR(i));
16337 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010016338 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016339 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016340 error->plane[i].pos = I915_READ(DSPPOS(i));
16341 }
Chris Wilsonc0336662016-05-06 15:40:21 +010016342 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030016343 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010016344 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016345 error->plane[i].surface = I915_READ(DSPSURF(i));
16346 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16347 }
16348
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016349 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030016350
Rodrigo Vivib2ae3182019-02-04 14:25:38 -080016351 if (HAS_GMCH(dev_priv))
Imre Deakf301b1e2014-04-18 15:55:04 +030016352 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016353 }
16354
Jani Nikula4d1de972016-03-18 17:05:42 +020016355 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010016356 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030016357 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020016358 error->num_transcoders++; /* Account for eDP. */
16359
16360 for (i = 0; i < error->num_transcoders; i++) {
16361 enum transcoder cpu_transcoder = transcoders[i];
16362
Imre Deakddf9c532013-11-27 22:02:02 +020016363 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016364 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016365 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016366 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016367 continue;
16368
Chris Wilson63b66e52013-08-08 15:12:06 +020016369 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16370
16371 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16372 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16373 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16374 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16375 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16376 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16377 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016378 }
16379
16380 return error;
16381}
16382
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016383#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16384
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016385void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016386intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016387 struct intel_display_error_state *error)
16388{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000016389 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016390 int i;
16391
Chris Wilson63b66e52013-08-08 15:12:06 +020016392 if (!error)
16393 return;
16394
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016395 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010016396 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016397 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016398 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016399 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016400 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016401 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016402 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016403 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030016404 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016405
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016406 err_printf(m, "Plane [%d]:\n", i);
16407 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16408 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000016409 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016410 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16411 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016412 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010016413 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016414 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000016415 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016416 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16417 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016418 }
16419
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016420 err_printf(m, "Cursor [%d]:\n", i);
16421 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16422 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16423 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016424 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016425
16426 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020016427 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016428 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016429 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016430 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020016431 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16432 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16433 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16434 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16435 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16436 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16437 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16438 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016439}
Chris Wilson98a2f412016-10-12 10:05:18 +010016440
16441#endif