Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2006-2007 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 21 | * DEALINGS IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eric Anholt <eric@anholt.net> |
| 25 | */ |
| 26 | |
Daniel Vetter | 618563e | 2012-04-01 13:38:50 +0200 | [diff] [blame] | 27 | #include <linux/dmi.h> |
Jesse Barnes | c1c7af6 | 2009-09-10 15:28:03 -0700 | [diff] [blame] | 28 | #include <linux/module.h> |
| 29 | #include <linux/input.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 30 | #include <linux/i2c.h> |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 31 | #include <linux/kernel.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 32 | #include <linux/slab.h> |
Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 33 | #include <linux/vgaarb.h> |
Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 34 | #include <drm/drm_edid.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 35 | #include <drm/drmP.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 36 | #include "intel_drv.h" |
Chris Wilson | 5d723d7 | 2016-08-04 16:32:35 +0100 | [diff] [blame] | 37 | #include "intel_frontbuffer.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 38 | #include <drm/i915_drm.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 39 | #include "i915_drv.h" |
Chris Wilson | 57822dc | 2017-02-22 11:40:48 +0000 | [diff] [blame] | 40 | #include "i915_gem_clflush.h" |
Imre Deak | db18b6a | 2016-03-24 12:41:40 +0200 | [diff] [blame] | 41 | #include "intel_dsi.h" |
Jesse Barnes | e5510fa | 2010-07-01 16:48:37 -0700 | [diff] [blame] | 42 | #include "i915_trace.h" |
Xi Ruoyao | 319c1d4 | 2015-03-12 20:16:32 +0800 | [diff] [blame] | 43 | #include <drm/drm_atomic.h> |
Matt Roper | c196e1d | 2015-01-21 16:35:48 -0800 | [diff] [blame] | 44 | #include <drm/drm_atomic_helper.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 45 | #include <drm/drm_dp_helper.h> |
| 46 | #include <drm/drm_crtc_helper.h> |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 47 | #include <drm/drm_plane_helper.h> |
| 48 | #include <drm/drm_rect.h> |
Keith Packard | c0f372b3 | 2011-11-16 22:24:52 -0800 | [diff] [blame] | 49 | #include <linux/dma_remapping.h> |
Alex Goins | fd8e058 | 2015-11-25 18:43:38 -0800 | [diff] [blame] | 50 | #include <linux/reservation.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 51 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 52 | static bool is_mmio_work(struct intel_flip_work *work) |
| 53 | { |
| 54 | return work->mmio_work.func; |
| 55 | } |
| 56 | |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 57 | /* Primary plane formats for gen <= 3 */ |
Damien Lespiau | 568db4f | 2015-05-12 16:13:18 +0100 | [diff] [blame] | 58 | static const uint32_t i8xx_primary_formats[] = { |
Damien Lespiau | 67fe7dc | 2015-05-15 19:06:00 +0100 | [diff] [blame] | 59 | DRM_FORMAT_C8, |
| 60 | DRM_FORMAT_RGB565, |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 61 | DRM_FORMAT_XRGB1555, |
Damien Lespiau | 67fe7dc | 2015-05-15 19:06:00 +0100 | [diff] [blame] | 62 | DRM_FORMAT_XRGB8888, |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 63 | }; |
| 64 | |
| 65 | /* Primary plane formats for gen >= 4 */ |
Damien Lespiau | 568db4f | 2015-05-12 16:13:18 +0100 | [diff] [blame] | 66 | static const uint32_t i965_primary_formats[] = { |
Damien Lespiau | 67fe7dc | 2015-05-15 19:06:00 +0100 | [diff] [blame] | 67 | DRM_FORMAT_C8, |
| 68 | DRM_FORMAT_RGB565, |
| 69 | DRM_FORMAT_XRGB8888, |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 70 | DRM_FORMAT_XBGR8888, |
Damien Lespiau | 6c0fd45 | 2015-05-19 12:29:16 +0100 | [diff] [blame] | 71 | DRM_FORMAT_XRGB2101010, |
| 72 | DRM_FORMAT_XBGR2101010, |
| 73 | }; |
| 74 | |
| 75 | static const uint32_t skl_primary_formats[] = { |
| 76 | DRM_FORMAT_C8, |
| 77 | DRM_FORMAT_RGB565, |
| 78 | DRM_FORMAT_XRGB8888, |
| 79 | DRM_FORMAT_XBGR8888, |
Damien Lespiau | 67fe7dc | 2015-05-15 19:06:00 +0100 | [diff] [blame] | 80 | DRM_FORMAT_ARGB8888, |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 81 | DRM_FORMAT_ABGR8888, |
| 82 | DRM_FORMAT_XRGB2101010, |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 83 | DRM_FORMAT_XBGR2101010, |
Kumar, Mahesh | ea916ea | 2015-09-03 16:17:09 +0530 | [diff] [blame] | 84 | DRM_FORMAT_YUYV, |
| 85 | DRM_FORMAT_YVYU, |
| 86 | DRM_FORMAT_UYVY, |
| 87 | DRM_FORMAT_VYUY, |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 88 | }; |
| 89 | |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 90 | /* Cursor formats */ |
| 91 | static const uint32_t intel_cursor_formats[] = { |
| 92 | DRM_FORMAT_ARGB8888, |
| 93 | }; |
| 94 | |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 95 | static void i9xx_crtc_clock_get(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 96 | struct intel_crtc_state *pipe_config); |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 97 | static void ironlake_pch_clock_get(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 98 | struct intel_crtc_state *pipe_config); |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 99 | |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 100 | static int intel_framebuffer_init(struct intel_framebuffer *ifb, |
| 101 | struct drm_i915_gem_object *obj, |
| 102 | struct drm_mode_fb_cmd2 *mode_cmd); |
Daniel Vetter | 5b18e57 | 2014-04-24 23:55:06 +0200 | [diff] [blame] | 103 | static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc); |
| 104 | static void intel_set_pipe_timings(struct intel_crtc *intel_crtc); |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 105 | static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc); |
Daniel Vetter | 29407aa | 2014-04-24 23:55:08 +0200 | [diff] [blame] | 106 | static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc, |
Vandana Kannan | f769cd2 | 2014-08-05 07:51:22 -0700 | [diff] [blame] | 107 | struct intel_link_m_n *m_n, |
| 108 | struct intel_link_m_n *m2_n2); |
Daniel Vetter | 29407aa | 2014-04-24 23:55:08 +0200 | [diff] [blame] | 109 | static void ironlake_set_pipeconf(struct drm_crtc *crtc); |
Daniel Vetter | 229fca9 | 2014-04-24 23:55:09 +0200 | [diff] [blame] | 110 | static void haswell_set_pipeconf(struct drm_crtc *crtc); |
Jani Nikula | 391bf04 | 2016-03-18 17:05:40 +0200 | [diff] [blame] | 111 | static void haswell_set_pipemisc(struct drm_crtc *crtc); |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 112 | static void vlv_prepare_pll(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 113 | const struct intel_crtc_state *pipe_config); |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 114 | static void chv_prepare_pll(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 115 | const struct intel_crtc_state *pipe_config); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 116 | static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *); |
| 117 | static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *); |
Nabendu Maiti | 1c74eea | 2016-11-29 11:23:14 +0530 | [diff] [blame] | 118 | static void intel_crtc_init_scalers(struct intel_crtc *crtc, |
| 119 | struct intel_crtc_state *crtc_state); |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 120 | static void skylake_pfit_enable(struct intel_crtc *crtc); |
| 121 | static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force); |
| 122 | static void ironlake_pfit_enable(struct intel_crtc *crtc); |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 123 | static void intel_modeset_setup_hw_state(struct drm_device *dev); |
Ville Syrjälä | 2622a08 | 2016-03-09 19:07:26 +0200 | [diff] [blame] | 124 | static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc); |
Damien Lespiau | e7457a9 | 2013-08-08 22:28:59 +0100 | [diff] [blame] | 125 | |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 126 | struct intel_limit { |
Ander Conselvan de Oliveira | 4c5def9 | 2016-05-04 12:11:58 +0300 | [diff] [blame] | 127 | struct { |
| 128 | int min, max; |
| 129 | } dot, vco, n, m, m1, m2, p, p1; |
| 130 | |
| 131 | struct { |
| 132 | int dot_limit; |
| 133 | int p2_slow, p2_fast; |
| 134 | } p2; |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 135 | }; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 136 | |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 137 | /* returns HPLL frequency in kHz */ |
Ville Syrjälä | 49cd97a | 2017-02-07 20:33:45 +0200 | [diff] [blame] | 138 | int vlv_get_hpll_vco(struct drm_i915_private *dev_priv) |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 139 | { |
| 140 | int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 }; |
| 141 | |
| 142 | /* Obtain SKU information */ |
| 143 | mutex_lock(&dev_priv->sb_lock); |
| 144 | hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) & |
| 145 | CCK_FUSE_HPLL_FREQ_MASK; |
| 146 | mutex_unlock(&dev_priv->sb_lock); |
| 147 | |
| 148 | return vco_freq[hpll_freq] * 1000; |
| 149 | } |
| 150 | |
Ville Syrjälä | c30fec6 | 2016-03-04 21:43:02 +0200 | [diff] [blame] | 151 | int vlv_get_cck_clock(struct drm_i915_private *dev_priv, |
| 152 | const char *name, u32 reg, int ref_freq) |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 153 | { |
| 154 | u32 val; |
| 155 | int divider; |
| 156 | |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 157 | mutex_lock(&dev_priv->sb_lock); |
| 158 | val = vlv_cck_read(dev_priv, reg); |
| 159 | mutex_unlock(&dev_priv->sb_lock); |
| 160 | |
| 161 | divider = val & CCK_FREQUENCY_VALUES; |
| 162 | |
| 163 | WARN((val & CCK_FREQUENCY_STATUS) != |
| 164 | (divider << CCK_FREQUENCY_STATUS_SHIFT), |
| 165 | "%s change in progress\n", name); |
| 166 | |
Ville Syrjälä | c30fec6 | 2016-03-04 21:43:02 +0200 | [diff] [blame] | 167 | return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1); |
| 168 | } |
| 169 | |
Ville Syrjälä | 7ff89ca | 2017-02-07 20:33:05 +0200 | [diff] [blame] | 170 | int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv, |
| 171 | const char *name, u32 reg) |
Ville Syrjälä | c30fec6 | 2016-03-04 21:43:02 +0200 | [diff] [blame] | 172 | { |
| 173 | if (dev_priv->hpll_freq == 0) |
Ville Syrjälä | 49cd97a | 2017-02-07 20:33:45 +0200 | [diff] [blame] | 174 | dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv); |
Ville Syrjälä | c30fec6 | 2016-03-04 21:43:02 +0200 | [diff] [blame] | 175 | |
| 176 | return vlv_get_cck_clock(dev_priv, name, reg, |
| 177 | dev_priv->hpll_freq); |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 178 | } |
| 179 | |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 180 | static void intel_update_czclk(struct drm_i915_private *dev_priv) |
| 181 | { |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 182 | if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))) |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 183 | return; |
| 184 | |
| 185 | dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk", |
| 186 | CCK_CZ_CLOCK_CONTROL); |
| 187 | |
| 188 | DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq); |
| 189 | } |
| 190 | |
Chris Wilson | 021357a | 2010-09-07 20:54:59 +0100 | [diff] [blame] | 191 | static inline u32 /* units of 100MHz */ |
Ville Syrjälä | 21a727b | 2016-02-17 21:41:10 +0200 | [diff] [blame] | 192 | intel_fdi_link_freq(struct drm_i915_private *dev_priv, |
| 193 | const struct intel_crtc_state *pipe_config) |
Chris Wilson | 021357a | 2010-09-07 20:54:59 +0100 | [diff] [blame] | 194 | { |
Ville Syrjälä | 21a727b | 2016-02-17 21:41:10 +0200 | [diff] [blame] | 195 | if (HAS_DDI(dev_priv)) |
| 196 | return pipe_config->port_clock; /* SPLL */ |
| 197 | else if (IS_GEN5(dev_priv)) |
| 198 | return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000; |
Ville Syrjälä | e3b247d | 2016-02-17 21:41:09 +0200 | [diff] [blame] | 199 | else |
Ville Syrjälä | 21a727b | 2016-02-17 21:41:10 +0200 | [diff] [blame] | 200 | return 270000; |
Chris Wilson | 021357a | 2010-09-07 20:54:59 +0100 | [diff] [blame] | 201 | } |
| 202 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 203 | static const struct intel_limit intel_limits_i8xx_dac = { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 204 | .dot = { .min = 25000, .max = 350000 }, |
Ville Syrjälä | 9c33371 | 2013-12-09 18:54:17 +0200 | [diff] [blame] | 205 | .vco = { .min = 908000, .max = 1512000 }, |
Ville Syrjälä | 91dbe5f | 2013-12-09 18:54:14 +0200 | [diff] [blame] | 206 | .n = { .min = 2, .max = 16 }, |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 207 | .m = { .min = 96, .max = 140 }, |
| 208 | .m1 = { .min = 18, .max = 26 }, |
| 209 | .m2 = { .min = 6, .max = 16 }, |
| 210 | .p = { .min = 4, .max = 128 }, |
| 211 | .p1 = { .min = 2, .max = 33 }, |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 212 | .p2 = { .dot_limit = 165000, |
| 213 | .p2_slow = 4, .p2_fast = 2 }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 214 | }; |
| 215 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 216 | static const struct intel_limit intel_limits_i8xx_dvo = { |
Daniel Vetter | 5d536e2 | 2013-07-06 12:52:06 +0200 | [diff] [blame] | 217 | .dot = { .min = 25000, .max = 350000 }, |
Ville Syrjälä | 9c33371 | 2013-12-09 18:54:17 +0200 | [diff] [blame] | 218 | .vco = { .min = 908000, .max = 1512000 }, |
Ville Syrjälä | 91dbe5f | 2013-12-09 18:54:14 +0200 | [diff] [blame] | 219 | .n = { .min = 2, .max = 16 }, |
Daniel Vetter | 5d536e2 | 2013-07-06 12:52:06 +0200 | [diff] [blame] | 220 | .m = { .min = 96, .max = 140 }, |
| 221 | .m1 = { .min = 18, .max = 26 }, |
| 222 | .m2 = { .min = 6, .max = 16 }, |
| 223 | .p = { .min = 4, .max = 128 }, |
| 224 | .p1 = { .min = 2, .max = 33 }, |
| 225 | .p2 = { .dot_limit = 165000, |
| 226 | .p2_slow = 4, .p2_fast = 4 }, |
| 227 | }; |
| 228 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 229 | static const struct intel_limit intel_limits_i8xx_lvds = { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 230 | .dot = { .min = 25000, .max = 350000 }, |
Ville Syrjälä | 9c33371 | 2013-12-09 18:54:17 +0200 | [diff] [blame] | 231 | .vco = { .min = 908000, .max = 1512000 }, |
Ville Syrjälä | 91dbe5f | 2013-12-09 18:54:14 +0200 | [diff] [blame] | 232 | .n = { .min = 2, .max = 16 }, |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 233 | .m = { .min = 96, .max = 140 }, |
| 234 | .m1 = { .min = 18, .max = 26 }, |
| 235 | .m2 = { .min = 6, .max = 16 }, |
| 236 | .p = { .min = 4, .max = 128 }, |
| 237 | .p1 = { .min = 1, .max = 6 }, |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 238 | .p2 = { .dot_limit = 165000, |
| 239 | .p2_slow = 14, .p2_fast = 7 }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 240 | }; |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 241 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 242 | static const struct intel_limit intel_limits_i9xx_sdvo = { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 243 | .dot = { .min = 20000, .max = 400000 }, |
| 244 | .vco = { .min = 1400000, .max = 2800000 }, |
| 245 | .n = { .min = 1, .max = 6 }, |
| 246 | .m = { .min = 70, .max = 120 }, |
Patrik Jakobsson | 4f7dfb6 | 2013-02-13 22:20:22 +0100 | [diff] [blame] | 247 | .m1 = { .min = 8, .max = 18 }, |
| 248 | .m2 = { .min = 3, .max = 7 }, |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 249 | .p = { .min = 5, .max = 80 }, |
| 250 | .p1 = { .min = 1, .max = 8 }, |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 251 | .p2 = { .dot_limit = 200000, |
| 252 | .p2_slow = 10, .p2_fast = 5 }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 253 | }; |
| 254 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 255 | static const struct intel_limit intel_limits_i9xx_lvds = { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 256 | .dot = { .min = 20000, .max = 400000 }, |
| 257 | .vco = { .min = 1400000, .max = 2800000 }, |
| 258 | .n = { .min = 1, .max = 6 }, |
| 259 | .m = { .min = 70, .max = 120 }, |
Patrik Jakobsson | 53a7d2d | 2013-02-13 22:20:21 +0100 | [diff] [blame] | 260 | .m1 = { .min = 8, .max = 18 }, |
| 261 | .m2 = { .min = 3, .max = 7 }, |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 262 | .p = { .min = 7, .max = 98 }, |
| 263 | .p1 = { .min = 1, .max = 8 }, |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 264 | .p2 = { .dot_limit = 112000, |
| 265 | .p2_slow = 14, .p2_fast = 7 }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 266 | }; |
| 267 | |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 268 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 269 | static const struct intel_limit intel_limits_g4x_sdvo = { |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 270 | .dot = { .min = 25000, .max = 270000 }, |
| 271 | .vco = { .min = 1750000, .max = 3500000}, |
| 272 | .n = { .min = 1, .max = 4 }, |
| 273 | .m = { .min = 104, .max = 138 }, |
| 274 | .m1 = { .min = 17, .max = 23 }, |
| 275 | .m2 = { .min = 5, .max = 11 }, |
| 276 | .p = { .min = 10, .max = 30 }, |
| 277 | .p1 = { .min = 1, .max = 3}, |
| 278 | .p2 = { .dot_limit = 270000, |
| 279 | .p2_slow = 10, |
| 280 | .p2_fast = 10 |
Ma Ling | 044c7c4 | 2009-03-18 20:13:23 +0800 | [diff] [blame] | 281 | }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 282 | }; |
| 283 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 284 | static const struct intel_limit intel_limits_g4x_hdmi = { |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 285 | .dot = { .min = 22000, .max = 400000 }, |
| 286 | .vco = { .min = 1750000, .max = 3500000}, |
| 287 | .n = { .min = 1, .max = 4 }, |
| 288 | .m = { .min = 104, .max = 138 }, |
| 289 | .m1 = { .min = 16, .max = 23 }, |
| 290 | .m2 = { .min = 5, .max = 11 }, |
| 291 | .p = { .min = 5, .max = 80 }, |
| 292 | .p1 = { .min = 1, .max = 8}, |
| 293 | .p2 = { .dot_limit = 165000, |
| 294 | .p2_slow = 10, .p2_fast = 5 }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 295 | }; |
| 296 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 297 | static const struct intel_limit intel_limits_g4x_single_channel_lvds = { |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 298 | .dot = { .min = 20000, .max = 115000 }, |
| 299 | .vco = { .min = 1750000, .max = 3500000 }, |
| 300 | .n = { .min = 1, .max = 3 }, |
| 301 | .m = { .min = 104, .max = 138 }, |
| 302 | .m1 = { .min = 17, .max = 23 }, |
| 303 | .m2 = { .min = 5, .max = 11 }, |
| 304 | .p = { .min = 28, .max = 112 }, |
| 305 | .p1 = { .min = 2, .max = 8 }, |
| 306 | .p2 = { .dot_limit = 0, |
| 307 | .p2_slow = 14, .p2_fast = 14 |
Ma Ling | 044c7c4 | 2009-03-18 20:13:23 +0800 | [diff] [blame] | 308 | }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 309 | }; |
| 310 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 311 | static const struct intel_limit intel_limits_g4x_dual_channel_lvds = { |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 312 | .dot = { .min = 80000, .max = 224000 }, |
| 313 | .vco = { .min = 1750000, .max = 3500000 }, |
| 314 | .n = { .min = 1, .max = 3 }, |
| 315 | .m = { .min = 104, .max = 138 }, |
| 316 | .m1 = { .min = 17, .max = 23 }, |
| 317 | .m2 = { .min = 5, .max = 11 }, |
| 318 | .p = { .min = 14, .max = 42 }, |
| 319 | .p1 = { .min = 2, .max = 6 }, |
| 320 | .p2 = { .dot_limit = 0, |
| 321 | .p2_slow = 7, .p2_fast = 7 |
Ma Ling | 044c7c4 | 2009-03-18 20:13:23 +0800 | [diff] [blame] | 322 | }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 323 | }; |
| 324 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 325 | static const struct intel_limit intel_limits_pineview_sdvo = { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 326 | .dot = { .min = 20000, .max = 400000}, |
| 327 | .vco = { .min = 1700000, .max = 3500000 }, |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 328 | /* Pineview's Ncounter is a ring counter */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 329 | .n = { .min = 3, .max = 6 }, |
| 330 | .m = { .min = 2, .max = 256 }, |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 331 | /* Pineview only has one combined m divider, which we treat as m2. */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 332 | .m1 = { .min = 0, .max = 0 }, |
| 333 | .m2 = { .min = 0, .max = 254 }, |
| 334 | .p = { .min = 5, .max = 80 }, |
| 335 | .p1 = { .min = 1, .max = 8 }, |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 336 | .p2 = { .dot_limit = 200000, |
| 337 | .p2_slow = 10, .p2_fast = 5 }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 338 | }; |
| 339 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 340 | static const struct intel_limit intel_limits_pineview_lvds = { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 341 | .dot = { .min = 20000, .max = 400000 }, |
| 342 | .vco = { .min = 1700000, .max = 3500000 }, |
| 343 | .n = { .min = 3, .max = 6 }, |
| 344 | .m = { .min = 2, .max = 256 }, |
| 345 | .m1 = { .min = 0, .max = 0 }, |
| 346 | .m2 = { .min = 0, .max = 254 }, |
| 347 | .p = { .min = 7, .max = 112 }, |
| 348 | .p1 = { .min = 1, .max = 8 }, |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 349 | .p2 = { .dot_limit = 112000, |
| 350 | .p2_slow = 14, .p2_fast = 14 }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 351 | }; |
| 352 | |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 353 | /* Ironlake / Sandybridge |
| 354 | * |
| 355 | * We calculate clock using (register_value + 2) for N/M1/M2, so here |
| 356 | * the range value for them is (actual_value - 2). |
| 357 | */ |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 358 | static const struct intel_limit intel_limits_ironlake_dac = { |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 359 | .dot = { .min = 25000, .max = 350000 }, |
| 360 | .vco = { .min = 1760000, .max = 3510000 }, |
| 361 | .n = { .min = 1, .max = 5 }, |
| 362 | .m = { .min = 79, .max = 127 }, |
| 363 | .m1 = { .min = 12, .max = 22 }, |
| 364 | .m2 = { .min = 5, .max = 9 }, |
| 365 | .p = { .min = 5, .max = 80 }, |
| 366 | .p1 = { .min = 1, .max = 8 }, |
| 367 | .p2 = { .dot_limit = 225000, |
| 368 | .p2_slow = 10, .p2_fast = 5 }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 369 | }; |
| 370 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 371 | static const struct intel_limit intel_limits_ironlake_single_lvds = { |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 372 | .dot = { .min = 25000, .max = 350000 }, |
| 373 | .vco = { .min = 1760000, .max = 3510000 }, |
| 374 | .n = { .min = 1, .max = 3 }, |
| 375 | .m = { .min = 79, .max = 118 }, |
| 376 | .m1 = { .min = 12, .max = 22 }, |
| 377 | .m2 = { .min = 5, .max = 9 }, |
| 378 | .p = { .min = 28, .max = 112 }, |
| 379 | .p1 = { .min = 2, .max = 8 }, |
| 380 | .p2 = { .dot_limit = 225000, |
| 381 | .p2_slow = 14, .p2_fast = 14 }, |
Zhenyu Wang | b91ad0e | 2010-02-05 09:14:17 +0800 | [diff] [blame] | 382 | }; |
| 383 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 384 | static const struct intel_limit intel_limits_ironlake_dual_lvds = { |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 385 | .dot = { .min = 25000, .max = 350000 }, |
| 386 | .vco = { .min = 1760000, .max = 3510000 }, |
| 387 | .n = { .min = 1, .max = 3 }, |
| 388 | .m = { .min = 79, .max = 127 }, |
| 389 | .m1 = { .min = 12, .max = 22 }, |
| 390 | .m2 = { .min = 5, .max = 9 }, |
| 391 | .p = { .min = 14, .max = 56 }, |
| 392 | .p1 = { .min = 2, .max = 8 }, |
| 393 | .p2 = { .dot_limit = 225000, |
| 394 | .p2_slow = 7, .p2_fast = 7 }, |
Zhenyu Wang | b91ad0e | 2010-02-05 09:14:17 +0800 | [diff] [blame] | 395 | }; |
| 396 | |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 397 | /* LVDS 100mhz refclk limits. */ |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 398 | static const struct intel_limit intel_limits_ironlake_single_lvds_100m = { |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 399 | .dot = { .min = 25000, .max = 350000 }, |
| 400 | .vco = { .min = 1760000, .max = 3510000 }, |
| 401 | .n = { .min = 1, .max = 2 }, |
| 402 | .m = { .min = 79, .max = 126 }, |
| 403 | .m1 = { .min = 12, .max = 22 }, |
| 404 | .m2 = { .min = 5, .max = 9 }, |
| 405 | .p = { .min = 28, .max = 112 }, |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 406 | .p1 = { .min = 2, .max = 8 }, |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 407 | .p2 = { .dot_limit = 225000, |
| 408 | .p2_slow = 14, .p2_fast = 14 }, |
Zhenyu Wang | b91ad0e | 2010-02-05 09:14:17 +0800 | [diff] [blame] | 409 | }; |
| 410 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 411 | static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = { |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 412 | .dot = { .min = 25000, .max = 350000 }, |
| 413 | .vco = { .min = 1760000, .max = 3510000 }, |
| 414 | .n = { .min = 1, .max = 3 }, |
| 415 | .m = { .min = 79, .max = 126 }, |
| 416 | .m1 = { .min = 12, .max = 22 }, |
| 417 | .m2 = { .min = 5, .max = 9 }, |
| 418 | .p = { .min = 14, .max = 42 }, |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 419 | .p1 = { .min = 2, .max = 6 }, |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 420 | .p2 = { .dot_limit = 225000, |
| 421 | .p2_slow = 7, .p2_fast = 7 }, |
Zhao Yakui | 4547668 | 2009-12-31 16:06:04 +0800 | [diff] [blame] | 422 | }; |
| 423 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 424 | static const struct intel_limit intel_limits_vlv = { |
Ville Syrjälä | f01b796 | 2013-09-27 16:55:49 +0300 | [diff] [blame] | 425 | /* |
| 426 | * These are the data rate limits (measured in fast clocks) |
| 427 | * since those are the strictest limits we have. The fast |
| 428 | * clock and actual rate limits are more relaxed, so checking |
| 429 | * them would make no difference. |
| 430 | */ |
| 431 | .dot = { .min = 25000 * 5, .max = 270000 * 5 }, |
Daniel Vetter | 75e5398 | 2013-04-18 21:10:43 +0200 | [diff] [blame] | 432 | .vco = { .min = 4000000, .max = 6000000 }, |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 433 | .n = { .min = 1, .max = 7 }, |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 434 | .m1 = { .min = 2, .max = 3 }, |
| 435 | .m2 = { .min = 11, .max = 156 }, |
Ville Syrjälä | b99ab66 | 2013-09-24 21:26:26 +0300 | [diff] [blame] | 436 | .p1 = { .min = 2, .max = 3 }, |
Ville Syrjälä | 5fdc9c49 | 2013-09-24 21:26:29 +0300 | [diff] [blame] | 437 | .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */ |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 438 | }; |
| 439 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 440 | static const struct intel_limit intel_limits_chv = { |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 441 | /* |
| 442 | * These are the data rate limits (measured in fast clocks) |
| 443 | * since those are the strictest limits we have. The fast |
| 444 | * clock and actual rate limits are more relaxed, so checking |
| 445 | * them would make no difference. |
| 446 | */ |
| 447 | .dot = { .min = 25000 * 5, .max = 540000 * 5}, |
Ville Syrjälä | 17fe102 | 2015-02-26 21:01:52 +0200 | [diff] [blame] | 448 | .vco = { .min = 4800000, .max = 6480000 }, |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 449 | .n = { .min = 1, .max = 1 }, |
| 450 | .m1 = { .min = 2, .max = 2 }, |
| 451 | .m2 = { .min = 24 << 22, .max = 175 << 22 }, |
| 452 | .p1 = { .min = 2, .max = 4 }, |
| 453 | .p2 = { .p2_slow = 1, .p2_fast = 14 }, |
| 454 | }; |
| 455 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 456 | static const struct intel_limit intel_limits_bxt = { |
Imre Deak | 5ab7b0b | 2015-03-06 03:29:25 +0200 | [diff] [blame] | 457 | /* FIXME: find real dot limits */ |
| 458 | .dot = { .min = 0, .max = INT_MAX }, |
Vandana Kannan | e629255 | 2015-07-01 17:02:57 +0530 | [diff] [blame] | 459 | .vco = { .min = 4800000, .max = 6700000 }, |
Imre Deak | 5ab7b0b | 2015-03-06 03:29:25 +0200 | [diff] [blame] | 460 | .n = { .min = 1, .max = 1 }, |
| 461 | .m1 = { .min = 2, .max = 2 }, |
| 462 | /* FIXME: find real m2 limits */ |
| 463 | .m2 = { .min = 2 << 22, .max = 255 << 22 }, |
| 464 | .p1 = { .min = 2, .max = 4 }, |
| 465 | .p2 = { .p2_slow = 1, .p2_fast = 20 }, |
| 466 | }; |
| 467 | |
Ander Conselvan de Oliveira | cdba954 | 2015-06-01 12:49:51 +0200 | [diff] [blame] | 468 | static bool |
| 469 | needs_modeset(struct drm_crtc_state *state) |
| 470 | { |
Maarten Lankhorst | fc59666 | 2015-07-21 13:28:57 +0200 | [diff] [blame] | 471 | return drm_atomic_crtc_needs_modeset(state); |
Ander Conselvan de Oliveira | cdba954 | 2015-06-01 12:49:51 +0200 | [diff] [blame] | 472 | } |
| 473 | |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 474 | /* |
| 475 | * Platform specific helpers to calculate the port PLL loopback- (clock.m), |
| 476 | * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast |
| 477 | * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic. |
| 478 | * The helpers' return value is the rate of the clock that is fed to the |
| 479 | * display engine's pipe which can be the above fast dot clock rate or a |
| 480 | * divided-down version of it. |
| 481 | */ |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 482 | /* m1 is reserved as 0 in Pineview, n is a ring counter */ |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 483 | static int pnv_calc_dpll_params(int refclk, struct dpll *clock) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 484 | { |
Shaohua Li | 2177832 | 2009-02-23 15:19:16 +0800 | [diff] [blame] | 485 | clock->m = clock->m2 + 2; |
| 486 | clock->p = clock->p1 * clock->p2; |
Ville Syrjälä | ed5ca77 | 2013-12-02 19:00:45 +0200 | [diff] [blame] | 487 | if (WARN_ON(clock->n == 0 || clock->p == 0)) |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 488 | return 0; |
Ville Syrjälä | fb03ac0 | 2013-10-14 14:50:30 +0300 | [diff] [blame] | 489 | clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n); |
| 490 | clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p); |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 491 | |
| 492 | return clock->dot; |
Shaohua Li | 2177832 | 2009-02-23 15:19:16 +0800 | [diff] [blame] | 493 | } |
| 494 | |
Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 495 | static uint32_t i9xx_dpll_compute_m(struct dpll *dpll) |
| 496 | { |
| 497 | return 5 * (dpll->m1 + 2) + (dpll->m2 + 2); |
| 498 | } |
| 499 | |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 500 | static int i9xx_calc_dpll_params(int refclk, struct dpll *clock) |
Shaohua Li | 2177832 | 2009-02-23 15:19:16 +0800 | [diff] [blame] | 501 | { |
Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 502 | clock->m = i9xx_dpll_compute_m(clock); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 503 | clock->p = clock->p1 * clock->p2; |
Ville Syrjälä | ed5ca77 | 2013-12-02 19:00:45 +0200 | [diff] [blame] | 504 | if (WARN_ON(clock->n + 2 == 0 || clock->p == 0)) |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 505 | return 0; |
Ville Syrjälä | fb03ac0 | 2013-10-14 14:50:30 +0300 | [diff] [blame] | 506 | clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2); |
| 507 | clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p); |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 508 | |
| 509 | return clock->dot; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 510 | } |
| 511 | |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 512 | static int vlv_calc_dpll_params(int refclk, struct dpll *clock) |
Imre Deak | 589eca6 | 2015-06-22 23:35:50 +0300 | [diff] [blame] | 513 | { |
| 514 | clock->m = clock->m1 * clock->m2; |
| 515 | clock->p = clock->p1 * clock->p2; |
| 516 | if (WARN_ON(clock->n == 0 || clock->p == 0)) |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 517 | return 0; |
Imre Deak | 589eca6 | 2015-06-22 23:35:50 +0300 | [diff] [blame] | 518 | clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n); |
| 519 | clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p); |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 520 | |
| 521 | return clock->dot / 5; |
Imre Deak | 589eca6 | 2015-06-22 23:35:50 +0300 | [diff] [blame] | 522 | } |
| 523 | |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 524 | int chv_calc_dpll_params(int refclk, struct dpll *clock) |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 525 | { |
| 526 | clock->m = clock->m1 * clock->m2; |
| 527 | clock->p = clock->p1 * clock->p2; |
| 528 | if (WARN_ON(clock->n == 0 || clock->p == 0)) |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 529 | return 0; |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 530 | clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m, |
| 531 | clock->n << 22); |
| 532 | clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p); |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 533 | |
| 534 | return clock->dot / 5; |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 535 | } |
| 536 | |
Jesse Barnes | 7c04d1d | 2009-02-23 15:36:40 -0800 | [diff] [blame] | 537 | #define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 538 | /** |
| 539 | * Returns whether the given set of divisors are valid for a given refclk with |
| 540 | * the given connectors. |
| 541 | */ |
| 542 | |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 543 | static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv, |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 544 | const struct intel_limit *limit, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 545 | const struct dpll *clock) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 546 | { |
Ville Syrjälä | f01b796 | 2013-09-27 16:55:49 +0300 | [diff] [blame] | 547 | if (clock->n < limit->n.min || limit->n.max < clock->n) |
| 548 | INTELPllInvalid("n out of range\n"); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 549 | if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1) |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 550 | INTELPllInvalid("p1 out of range\n"); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 551 | if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2) |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 552 | INTELPllInvalid("m2 out of range\n"); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 553 | if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1) |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 554 | INTELPllInvalid("m1 out of range\n"); |
Ville Syrjälä | f01b796 | 2013-09-27 16:55:49 +0300 | [diff] [blame] | 555 | |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 556 | if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) && |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 557 | !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv)) |
Ville Syrjälä | f01b796 | 2013-09-27 16:55:49 +0300 | [diff] [blame] | 558 | if (clock->m1 <= clock->m2) |
| 559 | INTELPllInvalid("m1 <= m2\n"); |
| 560 | |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 561 | if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) && |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 562 | !IS_GEN9_LP(dev_priv)) { |
Ville Syrjälä | f01b796 | 2013-09-27 16:55:49 +0300 | [diff] [blame] | 563 | if (clock->p < limit->p.min || limit->p.max < clock->p) |
| 564 | INTELPllInvalid("p out of range\n"); |
| 565 | if (clock->m < limit->m.min || limit->m.max < clock->m) |
| 566 | INTELPllInvalid("m out of range\n"); |
| 567 | } |
| 568 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 569 | if (clock->vco < limit->vco.min || limit->vco.max < clock->vco) |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 570 | INTELPllInvalid("vco out of range\n"); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 571 | /* XXX: We may need to be checking "Dot clock" depending on the multiplier, |
| 572 | * connector, etc., rather than just a single range. |
| 573 | */ |
| 574 | if (clock->dot < limit->dot.min || limit->dot.max < clock->dot) |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 575 | INTELPllInvalid("dot out of range\n"); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 576 | |
| 577 | return true; |
| 578 | } |
| 579 | |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 580 | static int |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 581 | i9xx_select_p2_div(const struct intel_limit *limit, |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 582 | const struct intel_crtc_state *crtc_state, |
| 583 | int target) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 584 | { |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 585 | struct drm_device *dev = crtc_state->base.crtc->dev; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 586 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 587 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 588 | /* |
Daniel Vetter | a210b02 | 2012-11-26 17:22:08 +0100 | [diff] [blame] | 589 | * For LVDS just rely on its current settings for dual-channel. |
| 590 | * We haven't figured out how to reliably set up different |
| 591 | * single/dual channel state, if we even can. |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 592 | */ |
Daniel Vetter | 1974cad | 2012-11-26 17:22:09 +0100 | [diff] [blame] | 593 | if (intel_is_dual_link_lvds(dev)) |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 594 | return limit->p2.p2_fast; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 595 | else |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 596 | return limit->p2.p2_slow; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 597 | } else { |
| 598 | if (target < limit->p2.dot_limit) |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 599 | return limit->p2.p2_slow; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 600 | else |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 601 | return limit->p2.p2_fast; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 602 | } |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 603 | } |
| 604 | |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 605 | /* |
| 606 | * Returns a set of divisors for the desired target clock with the given |
| 607 | * refclk, or FALSE. The returned values represent the clock equation: |
| 608 | * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2. |
| 609 | * |
| 610 | * Target and reference clocks are specified in kHz. |
| 611 | * |
| 612 | * If match_clock is provided, then best_clock P divider must match the P |
| 613 | * divider from @match_clock used for LVDS downclocking. |
| 614 | */ |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 615 | static bool |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 616 | i9xx_find_best_dpll(const struct intel_limit *limit, |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 617 | struct intel_crtc_state *crtc_state, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 618 | int target, int refclk, struct dpll *match_clock, |
| 619 | struct dpll *best_clock) |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 620 | { |
| 621 | struct drm_device *dev = crtc_state->base.crtc->dev; |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 622 | struct dpll clock; |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 623 | int err = target; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 624 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 625 | memset(best_clock, 0, sizeof(*best_clock)); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 626 | |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 627 | clock.p2 = i9xx_select_p2_div(limit, crtc_state, target); |
| 628 | |
Zhao Yakui | 4215866 | 2009-11-20 11:24:18 +0800 | [diff] [blame] | 629 | for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; |
| 630 | clock.m1++) { |
| 631 | for (clock.m2 = limit->m2.min; |
| 632 | clock.m2 <= limit->m2.max; clock.m2++) { |
Daniel Vetter | c0efc38 | 2013-06-03 20:56:24 +0200 | [diff] [blame] | 633 | if (clock.m2 >= clock.m1) |
Zhao Yakui | 4215866 | 2009-11-20 11:24:18 +0800 | [diff] [blame] | 634 | break; |
| 635 | for (clock.n = limit->n.min; |
| 636 | clock.n <= limit->n.max; clock.n++) { |
| 637 | for (clock.p1 = limit->p1.min; |
| 638 | clock.p1 <= limit->p1.max; clock.p1++) { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 639 | int this_err; |
| 640 | |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 641 | i9xx_calc_dpll_params(refclk, &clock); |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 642 | if (!intel_PLL_is_valid(to_i915(dev), |
| 643 | limit, |
Chris Wilson | 1b894b5 | 2010-12-14 20:04:54 +0000 | [diff] [blame] | 644 | &clock)) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 645 | continue; |
Sean Paul | cec2f35 | 2012-01-10 15:09:36 -0800 | [diff] [blame] | 646 | if (match_clock && |
| 647 | clock.p != match_clock->p) |
| 648 | continue; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 649 | |
| 650 | this_err = abs(clock.dot - target); |
| 651 | if (this_err < err) { |
| 652 | *best_clock = clock; |
| 653 | err = this_err; |
| 654 | } |
| 655 | } |
| 656 | } |
| 657 | } |
| 658 | } |
| 659 | |
| 660 | return (err != target); |
| 661 | } |
| 662 | |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 663 | /* |
| 664 | * Returns a set of divisors for the desired target clock with the given |
| 665 | * refclk, or FALSE. The returned values represent the clock equation: |
| 666 | * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2. |
| 667 | * |
| 668 | * Target and reference clocks are specified in kHz. |
| 669 | * |
| 670 | * If match_clock is provided, then best_clock P divider must match the P |
| 671 | * divider from @match_clock used for LVDS downclocking. |
| 672 | */ |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 673 | static bool |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 674 | pnv_find_best_dpll(const struct intel_limit *limit, |
Ander Conselvan de Oliveira | a93e255 | 2015-03-20 16:18:17 +0200 | [diff] [blame] | 675 | struct intel_crtc_state *crtc_state, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 676 | int target, int refclk, struct dpll *match_clock, |
| 677 | struct dpll *best_clock) |
Daniel Vetter | ac58c3f | 2013-06-01 17:16:17 +0200 | [diff] [blame] | 678 | { |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 679 | struct drm_device *dev = crtc_state->base.crtc->dev; |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 680 | struct dpll clock; |
Daniel Vetter | ac58c3f | 2013-06-01 17:16:17 +0200 | [diff] [blame] | 681 | int err = target; |
| 682 | |
Daniel Vetter | ac58c3f | 2013-06-01 17:16:17 +0200 | [diff] [blame] | 683 | memset(best_clock, 0, sizeof(*best_clock)); |
| 684 | |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 685 | clock.p2 = i9xx_select_p2_div(limit, crtc_state, target); |
| 686 | |
Daniel Vetter | ac58c3f | 2013-06-01 17:16:17 +0200 | [diff] [blame] | 687 | for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; |
| 688 | clock.m1++) { |
| 689 | for (clock.m2 = limit->m2.min; |
| 690 | clock.m2 <= limit->m2.max; clock.m2++) { |
Daniel Vetter | ac58c3f | 2013-06-01 17:16:17 +0200 | [diff] [blame] | 691 | for (clock.n = limit->n.min; |
| 692 | clock.n <= limit->n.max; clock.n++) { |
| 693 | for (clock.p1 = limit->p1.min; |
| 694 | clock.p1 <= limit->p1.max; clock.p1++) { |
| 695 | int this_err; |
| 696 | |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 697 | pnv_calc_dpll_params(refclk, &clock); |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 698 | if (!intel_PLL_is_valid(to_i915(dev), |
| 699 | limit, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 700 | &clock)) |
| 701 | continue; |
| 702 | if (match_clock && |
| 703 | clock.p != match_clock->p) |
| 704 | continue; |
| 705 | |
| 706 | this_err = abs(clock.dot - target); |
| 707 | if (this_err < err) { |
| 708 | *best_clock = clock; |
| 709 | err = this_err; |
| 710 | } |
| 711 | } |
| 712 | } |
| 713 | } |
| 714 | } |
| 715 | |
| 716 | return (err != target); |
| 717 | } |
| 718 | |
Ander Conselvan de Oliveira | 997c030 | 2016-03-21 18:00:12 +0200 | [diff] [blame] | 719 | /* |
| 720 | * Returns a set of divisors for the desired target clock with the given |
| 721 | * refclk, or FALSE. The returned values represent the clock equation: |
| 722 | * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2. |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 723 | * |
| 724 | * Target and reference clocks are specified in kHz. |
| 725 | * |
| 726 | * If match_clock is provided, then best_clock P divider must match the P |
| 727 | * divider from @match_clock used for LVDS downclocking. |
Ander Conselvan de Oliveira | 997c030 | 2016-03-21 18:00:12 +0200 | [diff] [blame] | 728 | */ |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 729 | static bool |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 730 | g4x_find_best_dpll(const struct intel_limit *limit, |
Ander Conselvan de Oliveira | a93e255 | 2015-03-20 16:18:17 +0200 | [diff] [blame] | 731 | struct intel_crtc_state *crtc_state, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 732 | int target, int refclk, struct dpll *match_clock, |
| 733 | struct dpll *best_clock) |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 734 | { |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 735 | struct drm_device *dev = crtc_state->base.crtc->dev; |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 736 | struct dpll clock; |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 737 | int max_n; |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 738 | bool found = false; |
Adam Jackson | 6ba770d | 2010-07-02 16:43:30 -0400 | [diff] [blame] | 739 | /* approximately equals target * 0.00585 */ |
| 740 | int err_most = (target >> 8) + (target >> 9); |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 741 | |
| 742 | memset(best_clock, 0, sizeof(*best_clock)); |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 743 | |
| 744 | clock.p2 = i9xx_select_p2_div(limit, crtc_state, target); |
| 745 | |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 746 | max_n = limit->n.max; |
Gilles Espinasse | f77f13e | 2010-03-29 15:41:47 +0200 | [diff] [blame] | 747 | /* based on hardware requirement, prefer smaller n to precision */ |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 748 | for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) { |
Gilles Espinasse | f77f13e | 2010-03-29 15:41:47 +0200 | [diff] [blame] | 749 | /* based on hardware requirement, prefere larger m1,m2 */ |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 750 | for (clock.m1 = limit->m1.max; |
| 751 | clock.m1 >= limit->m1.min; clock.m1--) { |
| 752 | for (clock.m2 = limit->m2.max; |
| 753 | clock.m2 >= limit->m2.min; clock.m2--) { |
| 754 | for (clock.p1 = limit->p1.max; |
| 755 | clock.p1 >= limit->p1.min; clock.p1--) { |
| 756 | int this_err; |
| 757 | |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 758 | i9xx_calc_dpll_params(refclk, &clock); |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 759 | if (!intel_PLL_is_valid(to_i915(dev), |
| 760 | limit, |
Chris Wilson | 1b894b5 | 2010-12-14 20:04:54 +0000 | [diff] [blame] | 761 | &clock)) |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 762 | continue; |
Chris Wilson | 1b894b5 | 2010-12-14 20:04:54 +0000 | [diff] [blame] | 763 | |
| 764 | this_err = abs(clock.dot - target); |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 765 | if (this_err < err_most) { |
| 766 | *best_clock = clock; |
| 767 | err_most = this_err; |
| 768 | max_n = clock.n; |
| 769 | found = true; |
| 770 | } |
| 771 | } |
| 772 | } |
| 773 | } |
| 774 | } |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 775 | return found; |
| 776 | } |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 777 | |
Imre Deak | d5dd62b | 2015-03-17 11:40:03 +0200 | [diff] [blame] | 778 | /* |
| 779 | * Check if the calculated PLL configuration is more optimal compared to the |
| 780 | * best configuration and error found so far. Return the calculated error. |
| 781 | */ |
| 782 | static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 783 | const struct dpll *calculated_clock, |
| 784 | const struct dpll *best_clock, |
Imre Deak | d5dd62b | 2015-03-17 11:40:03 +0200 | [diff] [blame] | 785 | unsigned int best_error_ppm, |
| 786 | unsigned int *error_ppm) |
| 787 | { |
Imre Deak | 9ca3ba0 | 2015-03-17 11:40:05 +0200 | [diff] [blame] | 788 | /* |
| 789 | * For CHV ignore the error and consider only the P value. |
| 790 | * Prefer a bigger P value based on HW requirements. |
| 791 | */ |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 792 | if (IS_CHERRYVIEW(to_i915(dev))) { |
Imre Deak | 9ca3ba0 | 2015-03-17 11:40:05 +0200 | [diff] [blame] | 793 | *error_ppm = 0; |
| 794 | |
| 795 | return calculated_clock->p > best_clock->p; |
| 796 | } |
| 797 | |
Imre Deak | 24be4e4 | 2015-03-17 11:40:04 +0200 | [diff] [blame] | 798 | if (WARN_ON_ONCE(!target_freq)) |
| 799 | return false; |
| 800 | |
Imre Deak | d5dd62b | 2015-03-17 11:40:03 +0200 | [diff] [blame] | 801 | *error_ppm = div_u64(1000000ULL * |
| 802 | abs(target_freq - calculated_clock->dot), |
| 803 | target_freq); |
| 804 | /* |
| 805 | * Prefer a better P value over a better (smaller) error if the error |
| 806 | * is small. Ensure this preference for future configurations too by |
| 807 | * setting the error to 0. |
| 808 | */ |
| 809 | if (*error_ppm < 100 && calculated_clock->p > best_clock->p) { |
| 810 | *error_ppm = 0; |
| 811 | |
| 812 | return true; |
| 813 | } |
| 814 | |
| 815 | return *error_ppm + 10 < best_error_ppm; |
| 816 | } |
| 817 | |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 818 | /* |
| 819 | * Returns a set of divisors for the desired target clock with the given |
| 820 | * refclk, or FALSE. The returned values represent the clock equation: |
| 821 | * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2. |
| 822 | */ |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 823 | static bool |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 824 | vlv_find_best_dpll(const struct intel_limit *limit, |
Ander Conselvan de Oliveira | a93e255 | 2015-03-20 16:18:17 +0200 | [diff] [blame] | 825 | struct intel_crtc_state *crtc_state, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 826 | int target, int refclk, struct dpll *match_clock, |
| 827 | struct dpll *best_clock) |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 828 | { |
Ander Conselvan de Oliveira | a93e255 | 2015-03-20 16:18:17 +0200 | [diff] [blame] | 829 | struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc); |
Ander Conselvan de Oliveira | a919ff1 | 2014-10-20 13:46:43 +0300 | [diff] [blame] | 830 | struct drm_device *dev = crtc->base.dev; |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 831 | struct dpll clock; |
Ville Syrjälä | 69e4f900 | 2013-09-24 21:26:20 +0300 | [diff] [blame] | 832 | unsigned int bestppm = 1000000; |
Ville Syrjälä | 27e639b | 2013-09-24 21:26:24 +0300 | [diff] [blame] | 833 | /* min update 19.2 MHz */ |
| 834 | int max_n = min(limit->n.max, refclk / 19200); |
Ville Syrjälä | 49e497e | 2013-09-24 21:26:31 +0300 | [diff] [blame] | 835 | bool found = false; |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 836 | |
Ville Syrjälä | 6b4bf1c | 2013-09-27 16:54:19 +0300 | [diff] [blame] | 837 | target *= 5; /* fast clock */ |
| 838 | |
| 839 | memset(best_clock, 0, sizeof(*best_clock)); |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 840 | |
| 841 | /* based on hardware requirement, prefer smaller n to precision */ |
Ville Syrjälä | 27e639b | 2013-09-24 21:26:24 +0300 | [diff] [blame] | 842 | for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) { |
Ville Syrjälä | 811bbf0 | 2013-09-24 21:26:25 +0300 | [diff] [blame] | 843 | for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) { |
Ville Syrjälä | 889059d | 2013-09-24 21:26:27 +0300 | [diff] [blame] | 844 | for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow; |
Ville Syrjälä | c1a9ae4 | 2013-09-24 21:26:23 +0300 | [diff] [blame] | 845 | clock.p2 -= clock.p2 > 10 ? 2 : 1) { |
Ville Syrjälä | 6b4bf1c | 2013-09-27 16:54:19 +0300 | [diff] [blame] | 846 | clock.p = clock.p1 * clock.p2; |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 847 | /* based on hardware requirement, prefer bigger m1,m2 values */ |
Ville Syrjälä | 6b4bf1c | 2013-09-27 16:54:19 +0300 | [diff] [blame] | 848 | for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) { |
Imre Deak | d5dd62b | 2015-03-17 11:40:03 +0200 | [diff] [blame] | 849 | unsigned int ppm; |
Ville Syrjälä | 69e4f900 | 2013-09-24 21:26:20 +0300 | [diff] [blame] | 850 | |
Ville Syrjälä | 6b4bf1c | 2013-09-27 16:54:19 +0300 | [diff] [blame] | 851 | clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n, |
| 852 | refclk * clock.m1); |
Ville Syrjälä | 43b0ac5 | 2013-09-24 21:26:18 +0300 | [diff] [blame] | 853 | |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 854 | vlv_calc_dpll_params(refclk, &clock); |
Ville Syrjälä | 6b4bf1c | 2013-09-27 16:54:19 +0300 | [diff] [blame] | 855 | |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 856 | if (!intel_PLL_is_valid(to_i915(dev), |
| 857 | limit, |
Ville Syrjälä | f01b796 | 2013-09-27 16:55:49 +0300 | [diff] [blame] | 858 | &clock)) |
Ville Syrjälä | 43b0ac5 | 2013-09-24 21:26:18 +0300 | [diff] [blame] | 859 | continue; |
| 860 | |
Imre Deak | d5dd62b | 2015-03-17 11:40:03 +0200 | [diff] [blame] | 861 | if (!vlv_PLL_is_optimal(dev, target, |
| 862 | &clock, |
| 863 | best_clock, |
| 864 | bestppm, &ppm)) |
| 865 | continue; |
Ville Syrjälä | 6b4bf1c | 2013-09-27 16:54:19 +0300 | [diff] [blame] | 866 | |
Imre Deak | d5dd62b | 2015-03-17 11:40:03 +0200 | [diff] [blame] | 867 | *best_clock = clock; |
| 868 | bestppm = ppm; |
| 869 | found = true; |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 870 | } |
| 871 | } |
| 872 | } |
| 873 | } |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 874 | |
Ville Syrjälä | 49e497e | 2013-09-24 21:26:31 +0300 | [diff] [blame] | 875 | return found; |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 876 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 877 | |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 878 | /* |
| 879 | * Returns a set of divisors for the desired target clock with the given |
| 880 | * refclk, or FALSE. The returned values represent the clock equation: |
| 881 | * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2. |
| 882 | */ |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 883 | static bool |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 884 | chv_find_best_dpll(const struct intel_limit *limit, |
Ander Conselvan de Oliveira | a93e255 | 2015-03-20 16:18:17 +0200 | [diff] [blame] | 885 | struct intel_crtc_state *crtc_state, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 886 | int target, int refclk, struct dpll *match_clock, |
| 887 | struct dpll *best_clock) |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 888 | { |
Ander Conselvan de Oliveira | a93e255 | 2015-03-20 16:18:17 +0200 | [diff] [blame] | 889 | struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc); |
Ander Conselvan de Oliveira | a919ff1 | 2014-10-20 13:46:43 +0300 | [diff] [blame] | 890 | struct drm_device *dev = crtc->base.dev; |
Imre Deak | 9ca3ba0 | 2015-03-17 11:40:05 +0200 | [diff] [blame] | 891 | unsigned int best_error_ppm; |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 892 | struct dpll clock; |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 893 | uint64_t m2; |
| 894 | int found = false; |
| 895 | |
| 896 | memset(best_clock, 0, sizeof(*best_clock)); |
Imre Deak | 9ca3ba0 | 2015-03-17 11:40:05 +0200 | [diff] [blame] | 897 | best_error_ppm = 1000000; |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 898 | |
| 899 | /* |
| 900 | * Based on hardware doc, the n always set to 1, and m1 always |
| 901 | * set to 2. If requires to support 200Mhz refclk, we need to |
| 902 | * revisit this because n may not 1 anymore. |
| 903 | */ |
| 904 | clock.n = 1, clock.m1 = 2; |
| 905 | target *= 5; /* fast clock */ |
| 906 | |
| 907 | for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) { |
| 908 | for (clock.p2 = limit->p2.p2_fast; |
| 909 | clock.p2 >= limit->p2.p2_slow; |
| 910 | clock.p2 -= clock.p2 > 10 ? 2 : 1) { |
Imre Deak | 9ca3ba0 | 2015-03-17 11:40:05 +0200 | [diff] [blame] | 911 | unsigned int error_ppm; |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 912 | |
| 913 | clock.p = clock.p1 * clock.p2; |
| 914 | |
| 915 | m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p * |
| 916 | clock.n) << 22, refclk * clock.m1); |
| 917 | |
| 918 | if (m2 > INT_MAX/clock.m1) |
| 919 | continue; |
| 920 | |
| 921 | clock.m2 = m2; |
| 922 | |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 923 | chv_calc_dpll_params(refclk, &clock); |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 924 | |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 925 | if (!intel_PLL_is_valid(to_i915(dev), limit, &clock)) |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 926 | continue; |
| 927 | |
Imre Deak | 9ca3ba0 | 2015-03-17 11:40:05 +0200 | [diff] [blame] | 928 | if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock, |
| 929 | best_error_ppm, &error_ppm)) |
| 930 | continue; |
| 931 | |
| 932 | *best_clock = clock; |
| 933 | best_error_ppm = error_ppm; |
| 934 | found = true; |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 935 | } |
| 936 | } |
| 937 | |
| 938 | return found; |
| 939 | } |
| 940 | |
Imre Deak | 5ab7b0b | 2015-03-06 03:29:25 +0200 | [diff] [blame] | 941 | bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 942 | struct dpll *best_clock) |
Imre Deak | 5ab7b0b | 2015-03-06 03:29:25 +0200 | [diff] [blame] | 943 | { |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 944 | int refclk = 100000; |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 945 | const struct intel_limit *limit = &intel_limits_bxt; |
Imre Deak | 5ab7b0b | 2015-03-06 03:29:25 +0200 | [diff] [blame] | 946 | |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 947 | return chv_find_best_dpll(limit, crtc_state, |
Imre Deak | 5ab7b0b | 2015-03-06 03:29:25 +0200 | [diff] [blame] | 948 | target_clock, refclk, NULL, best_clock); |
| 949 | } |
| 950 | |
Ville Syrjälä | 525b931 | 2016-10-31 22:37:02 +0200 | [diff] [blame] | 951 | bool intel_crtc_active(struct intel_crtc *crtc) |
Ville Syrjälä | 20ddf66 | 2013-09-04 18:25:25 +0300 | [diff] [blame] | 952 | { |
Ville Syrjälä | 20ddf66 | 2013-09-04 18:25:25 +0300 | [diff] [blame] | 953 | /* Be paranoid as we can arrive here with only partial |
| 954 | * state retrieved from the hardware during setup. |
| 955 | * |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 956 | * We can ditch the adjusted_mode.crtc_clock check as soon |
Ville Syrjälä | 20ddf66 | 2013-09-04 18:25:25 +0300 | [diff] [blame] | 957 | * as Haswell has gained clock readout/fastboot support. |
| 958 | * |
Dave Airlie | 66e514c | 2014-04-03 07:51:54 +1000 | [diff] [blame] | 959 | * We can ditch the crtc->primary->fb check as soon as we can |
Ville Syrjälä | 20ddf66 | 2013-09-04 18:25:25 +0300 | [diff] [blame] | 960 | * properly reconstruct framebuffers. |
Matt Roper | c3d1f43 | 2015-03-09 10:19:23 -0700 | [diff] [blame] | 961 | * |
| 962 | * FIXME: The intel_crtc->active here should be switched to |
| 963 | * crtc->state->active once we have proper CRTC states wired up |
| 964 | * for atomic. |
Ville Syrjälä | 20ddf66 | 2013-09-04 18:25:25 +0300 | [diff] [blame] | 965 | */ |
Ville Syrjälä | 525b931 | 2016-10-31 22:37:02 +0200 | [diff] [blame] | 966 | return crtc->active && crtc->base.primary->state->fb && |
| 967 | crtc->config->base.adjusted_mode.crtc_clock; |
Ville Syrjälä | 20ddf66 | 2013-09-04 18:25:25 +0300 | [diff] [blame] | 968 | } |
| 969 | |
Paulo Zanoni | a5c961d | 2012-10-24 15:59:34 -0200 | [diff] [blame] | 970 | enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv, |
| 971 | enum pipe pipe) |
| 972 | { |
Ville Syrjälä | 9818783 | 2016-10-31 22:37:10 +0200 | [diff] [blame] | 973 | struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); |
Paulo Zanoni | a5c961d | 2012-10-24 15:59:34 -0200 | [diff] [blame] | 974 | |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 975 | return crtc->config->cpu_transcoder; |
Paulo Zanoni | a5c961d | 2012-10-24 15:59:34 -0200 | [diff] [blame] | 976 | } |
| 977 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 978 | static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe) |
Ville Syrjälä | fbf49ea | 2013-10-11 14:21:31 +0300 | [diff] [blame] | 979 | { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 980 | i915_reg_t reg = PIPEDSL(pipe); |
Ville Syrjälä | fbf49ea | 2013-10-11 14:21:31 +0300 | [diff] [blame] | 981 | u32 line1, line2; |
| 982 | u32 line_mask; |
| 983 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 984 | if (IS_GEN2(dev_priv)) |
Ville Syrjälä | fbf49ea | 2013-10-11 14:21:31 +0300 | [diff] [blame] | 985 | line_mask = DSL_LINEMASK_GEN2; |
| 986 | else |
| 987 | line_mask = DSL_LINEMASK_GEN3; |
| 988 | |
| 989 | line1 = I915_READ(reg) & line_mask; |
Daniel Vetter | 6adfb1e | 2015-07-07 09:10:40 +0200 | [diff] [blame] | 990 | msleep(5); |
Ville Syrjälä | fbf49ea | 2013-10-11 14:21:31 +0300 | [diff] [blame] | 991 | line2 = I915_READ(reg) & line_mask; |
| 992 | |
| 993 | return line1 == line2; |
| 994 | } |
| 995 | |
Keith Packard | ab7ad7f | 2010-10-03 00:33:06 -0700 | [diff] [blame] | 996 | /* |
| 997 | * intel_wait_for_pipe_off - wait for pipe to turn off |
Ville Syrjälä | 575f7ab | 2014-08-15 01:21:56 +0300 | [diff] [blame] | 998 | * @crtc: crtc whose pipe to wait for |
Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 999 | * |
| 1000 | * After disabling a pipe, we can't wait for vblank in the usual way, |
| 1001 | * spinning on the vblank interrupt status bit, since we won't actually |
| 1002 | * see an interrupt when the pipe is disabled. |
| 1003 | * |
Keith Packard | ab7ad7f | 2010-10-03 00:33:06 -0700 | [diff] [blame] | 1004 | * On Gen4 and above: |
| 1005 | * wait for the pipe register state bit to turn off |
| 1006 | * |
| 1007 | * Otherwise: |
| 1008 | * wait for the display line value to settle (it usually |
| 1009 | * ends up stopping at the start of the next frame). |
Chris Wilson | 58e10eb | 2010-10-03 10:56:11 +0100 | [diff] [blame] | 1010 | * |
Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 1011 | */ |
Ville Syrjälä | 575f7ab | 2014-08-15 01:21:56 +0300 | [diff] [blame] | 1012 | static void intel_wait_for_pipe_off(struct intel_crtc *crtc) |
Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 1013 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 1014 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1015 | enum transcoder cpu_transcoder = crtc->config->cpu_transcoder; |
Ville Syrjälä | 575f7ab | 2014-08-15 01:21:56 +0300 | [diff] [blame] | 1016 | enum pipe pipe = crtc->pipe; |
Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 1017 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 1018 | if (INTEL_GEN(dev_priv) >= 4) { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1019 | i915_reg_t reg = PIPECONF(cpu_transcoder); |
Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 1020 | |
Keith Packard | ab7ad7f | 2010-10-03 00:33:06 -0700 | [diff] [blame] | 1021 | /* Wait for the Pipe State to go off */ |
Chris Wilson | b8511f5 | 2016-06-30 15:32:53 +0100 | [diff] [blame] | 1022 | if (intel_wait_for_register(dev_priv, |
| 1023 | reg, I965_PIPECONF_ACTIVE, 0, |
| 1024 | 100)) |
Daniel Vetter | 284637d | 2012-07-09 09:51:57 +0200 | [diff] [blame] | 1025 | WARN(1, "pipe_off wait timed out\n"); |
Keith Packard | ab7ad7f | 2010-10-03 00:33:06 -0700 | [diff] [blame] | 1026 | } else { |
Keith Packard | ab7ad7f | 2010-10-03 00:33:06 -0700 | [diff] [blame] | 1027 | /* Wait for the display line to settle */ |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 1028 | if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100)) |
Daniel Vetter | 284637d | 2012-07-09 09:51:57 +0200 | [diff] [blame] | 1029 | WARN(1, "pipe_off wait timed out\n"); |
Keith Packard | ab7ad7f | 2010-10-03 00:33:06 -0700 | [diff] [blame] | 1030 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1031 | } |
| 1032 | |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1033 | /* Only for pre-ILK configs */ |
Daniel Vetter | 55607e8 | 2013-06-16 21:42:39 +0200 | [diff] [blame] | 1034 | void assert_pll(struct drm_i915_private *dev_priv, |
| 1035 | enum pipe pipe, bool state) |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1036 | { |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1037 | u32 val; |
| 1038 | bool cur_state; |
| 1039 | |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1040 | val = I915_READ(DPLL(pipe)); |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1041 | cur_state = !!(val & DPLL_VCO_ENABLE); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1042 | I915_STATE_WARN(cur_state != state, |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1043 | "PLL state assertion failure (expected %s, current %s)\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 1044 | onoff(state), onoff(cur_state)); |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1045 | } |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1046 | |
Jani Nikula | 23538ef | 2013-08-27 15:12:22 +0300 | [diff] [blame] | 1047 | /* XXX: the dsi pll is shared between MIPI DSI ports */ |
Lionel Landwerlin | 8563b1e | 2016-03-16 10:57:14 +0000 | [diff] [blame] | 1048 | void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state) |
Jani Nikula | 23538ef | 2013-08-27 15:12:22 +0300 | [diff] [blame] | 1049 | { |
| 1050 | u32 val; |
| 1051 | bool cur_state; |
| 1052 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1053 | mutex_lock(&dev_priv->sb_lock); |
Jani Nikula | 23538ef | 2013-08-27 15:12:22 +0300 | [diff] [blame] | 1054 | val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL); |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1055 | mutex_unlock(&dev_priv->sb_lock); |
Jani Nikula | 23538ef | 2013-08-27 15:12:22 +0300 | [diff] [blame] | 1056 | |
| 1057 | cur_state = val & DSI_PLL_VCO_EN; |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1058 | I915_STATE_WARN(cur_state != state, |
Jani Nikula | 23538ef | 2013-08-27 15:12:22 +0300 | [diff] [blame] | 1059 | "DSI PLL state assertion failure (expected %s, current %s)\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 1060 | onoff(state), onoff(cur_state)); |
Jani Nikula | 23538ef | 2013-08-27 15:12:22 +0300 | [diff] [blame] | 1061 | } |
Jani Nikula | 23538ef | 2013-08-27 15:12:22 +0300 | [diff] [blame] | 1062 | |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1063 | static void assert_fdi_tx(struct drm_i915_private *dev_priv, |
| 1064 | enum pipe pipe, bool state) |
| 1065 | { |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1066 | bool cur_state; |
Paulo Zanoni | ad80a81 | 2012-10-24 16:06:19 -0200 | [diff] [blame] | 1067 | enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, |
| 1068 | pipe); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1069 | |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1070 | if (HAS_DDI(dev_priv)) { |
Paulo Zanoni | affa935 | 2012-11-23 15:30:39 -0200 | [diff] [blame] | 1071 | /* DDI does not have a specific FDI_TX register */ |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1072 | u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder)); |
Paulo Zanoni | ad80a81 | 2012-10-24 16:06:19 -0200 | [diff] [blame] | 1073 | cur_state = !!(val & TRANS_DDI_FUNC_ENABLE); |
Eugeni Dodonov | bf507ef | 2012-05-09 15:37:18 -0300 | [diff] [blame] | 1074 | } else { |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1075 | u32 val = I915_READ(FDI_TX_CTL(pipe)); |
Eugeni Dodonov | bf507ef | 2012-05-09 15:37:18 -0300 | [diff] [blame] | 1076 | cur_state = !!(val & FDI_TX_ENABLE); |
| 1077 | } |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1078 | I915_STATE_WARN(cur_state != state, |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1079 | "FDI TX state assertion failure (expected %s, current %s)\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 1080 | onoff(state), onoff(cur_state)); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1081 | } |
| 1082 | #define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true) |
| 1083 | #define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false) |
| 1084 | |
| 1085 | static void assert_fdi_rx(struct drm_i915_private *dev_priv, |
| 1086 | enum pipe pipe, bool state) |
| 1087 | { |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1088 | u32 val; |
| 1089 | bool cur_state; |
| 1090 | |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1091 | val = I915_READ(FDI_RX_CTL(pipe)); |
Paulo Zanoni | d63fa0d | 2012-11-20 13:27:35 -0200 | [diff] [blame] | 1092 | cur_state = !!(val & FDI_RX_ENABLE); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1093 | I915_STATE_WARN(cur_state != state, |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1094 | "FDI RX state assertion failure (expected %s, current %s)\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 1095 | onoff(state), onoff(cur_state)); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1096 | } |
| 1097 | #define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true) |
| 1098 | #define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false) |
| 1099 | |
| 1100 | static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv, |
| 1101 | enum pipe pipe) |
| 1102 | { |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1103 | u32 val; |
| 1104 | |
| 1105 | /* ILK FDI PLL is always enabled */ |
Tvrtko Ursulin | 7e22dbb | 2016-05-10 10:57:06 +0100 | [diff] [blame] | 1106 | if (IS_GEN5(dev_priv)) |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1107 | return; |
| 1108 | |
Eugeni Dodonov | bf507ef | 2012-05-09 15:37:18 -0300 | [diff] [blame] | 1109 | /* On Haswell, DDI ports are responsible for the FDI PLL setup */ |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1110 | if (HAS_DDI(dev_priv)) |
Eugeni Dodonov | bf507ef | 2012-05-09 15:37:18 -0300 | [diff] [blame] | 1111 | return; |
| 1112 | |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1113 | val = I915_READ(FDI_TX_CTL(pipe)); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1114 | I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n"); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1115 | } |
| 1116 | |
Daniel Vetter | 55607e8 | 2013-06-16 21:42:39 +0200 | [diff] [blame] | 1117 | void assert_fdi_rx_pll(struct drm_i915_private *dev_priv, |
| 1118 | enum pipe pipe, bool state) |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1119 | { |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1120 | u32 val; |
Daniel Vetter | 55607e8 | 2013-06-16 21:42:39 +0200 | [diff] [blame] | 1121 | bool cur_state; |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1122 | |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1123 | val = I915_READ(FDI_RX_CTL(pipe)); |
Daniel Vetter | 55607e8 | 2013-06-16 21:42:39 +0200 | [diff] [blame] | 1124 | cur_state = !!(val & FDI_RX_PLL_ENABLE); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1125 | I915_STATE_WARN(cur_state != state, |
Daniel Vetter | 55607e8 | 2013-06-16 21:42:39 +0200 | [diff] [blame] | 1126 | "FDI RX PLL assertion failure (expected %s, current %s)\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 1127 | onoff(state), onoff(cur_state)); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1128 | } |
| 1129 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 1130 | void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe) |
Jesse Barnes | ea0760c | 2011-01-04 15:09:32 -0800 | [diff] [blame] | 1131 | { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1132 | i915_reg_t pp_reg; |
Jesse Barnes | ea0760c | 2011-01-04 15:09:32 -0800 | [diff] [blame] | 1133 | u32 val; |
| 1134 | enum pipe panel_pipe = PIPE_A; |
Thomas Jarosch | 0de3b48 | 2011-08-25 15:37:45 +0200 | [diff] [blame] | 1135 | bool locked = true; |
Jesse Barnes | ea0760c | 2011-01-04 15:09:32 -0800 | [diff] [blame] | 1136 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 1137 | if (WARN_ON(HAS_DDI(dev_priv))) |
Jani Nikula | bedd4db | 2014-08-22 15:04:13 +0300 | [diff] [blame] | 1138 | return; |
| 1139 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 1140 | if (HAS_PCH_SPLIT(dev_priv)) { |
Jani Nikula | bedd4db | 2014-08-22 15:04:13 +0300 | [diff] [blame] | 1141 | u32 port_sel; |
| 1142 | |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 1143 | pp_reg = PP_CONTROL(0); |
| 1144 | port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK; |
Jani Nikula | bedd4db | 2014-08-22 15:04:13 +0300 | [diff] [blame] | 1145 | |
| 1146 | if (port_sel == PANEL_PORT_SELECT_LVDS && |
| 1147 | I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT) |
| 1148 | panel_pipe = PIPE_B; |
| 1149 | /* XXX: else fix for eDP */ |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 1150 | } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
Jani Nikula | bedd4db | 2014-08-22 15:04:13 +0300 | [diff] [blame] | 1151 | /* presumably write lock depends on pipe, not port select */ |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 1152 | pp_reg = PP_CONTROL(pipe); |
Jani Nikula | bedd4db | 2014-08-22 15:04:13 +0300 | [diff] [blame] | 1153 | panel_pipe = pipe; |
Jesse Barnes | ea0760c | 2011-01-04 15:09:32 -0800 | [diff] [blame] | 1154 | } else { |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 1155 | pp_reg = PP_CONTROL(0); |
Jani Nikula | bedd4db | 2014-08-22 15:04:13 +0300 | [diff] [blame] | 1156 | if (I915_READ(LVDS) & LVDS_PIPEB_SELECT) |
| 1157 | panel_pipe = PIPE_B; |
Jesse Barnes | ea0760c | 2011-01-04 15:09:32 -0800 | [diff] [blame] | 1158 | } |
| 1159 | |
| 1160 | val = I915_READ(pp_reg); |
| 1161 | if (!(val & PANEL_POWER_ON) || |
Jani Nikula | ec49ba2 | 2014-08-21 15:06:25 +0300 | [diff] [blame] | 1162 | ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS)) |
Jesse Barnes | ea0760c | 2011-01-04 15:09:32 -0800 | [diff] [blame] | 1163 | locked = false; |
| 1164 | |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1165 | I915_STATE_WARN(panel_pipe == pipe && locked, |
Jesse Barnes | ea0760c | 2011-01-04 15:09:32 -0800 | [diff] [blame] | 1166 | "panel assertion failure, pipe %c regs locked\n", |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1167 | pipe_name(pipe)); |
Jesse Barnes | ea0760c | 2011-01-04 15:09:32 -0800 | [diff] [blame] | 1168 | } |
| 1169 | |
Jani Nikula | 93ce0ba | 2013-09-13 11:03:08 +0300 | [diff] [blame] | 1170 | static void assert_cursor(struct drm_i915_private *dev_priv, |
| 1171 | enum pipe pipe, bool state) |
| 1172 | { |
Jani Nikula | 93ce0ba | 2013-09-13 11:03:08 +0300 | [diff] [blame] | 1173 | bool cur_state; |
| 1174 | |
Jani Nikula | 2a307c2 | 2016-11-30 17:43:04 +0200 | [diff] [blame] | 1175 | if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) |
Ville Syrjälä | 0b87c24 | 2015-09-22 19:47:51 +0300 | [diff] [blame] | 1176 | cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE; |
Paulo Zanoni | d9d8208 | 2014-02-27 16:30:56 -0300 | [diff] [blame] | 1177 | else |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 1178 | cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE; |
Jani Nikula | 93ce0ba | 2013-09-13 11:03:08 +0300 | [diff] [blame] | 1179 | |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1180 | I915_STATE_WARN(cur_state != state, |
Jani Nikula | 93ce0ba | 2013-09-13 11:03:08 +0300 | [diff] [blame] | 1181 | "cursor on pipe %c assertion failure (expected %s, current %s)\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 1182 | pipe_name(pipe), onoff(state), onoff(cur_state)); |
Jani Nikula | 93ce0ba | 2013-09-13 11:03:08 +0300 | [diff] [blame] | 1183 | } |
| 1184 | #define assert_cursor_enabled(d, p) assert_cursor(d, p, true) |
| 1185 | #define assert_cursor_disabled(d, p) assert_cursor(d, p, false) |
| 1186 | |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1187 | void assert_pipe(struct drm_i915_private *dev_priv, |
| 1188 | enum pipe pipe, bool state) |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1189 | { |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1190 | bool cur_state; |
Paulo Zanoni | 702e7a5 | 2012-10-23 18:29:59 -0200 | [diff] [blame] | 1191 | enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, |
| 1192 | pipe); |
Imre Deak | 4feed0e | 2016-02-12 18:55:14 +0200 | [diff] [blame] | 1193 | enum intel_display_power_domain power_domain; |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1194 | |
Ville Syrjälä | b6b5d04 | 2014-08-15 01:22:07 +0300 | [diff] [blame] | 1195 | /* if we need the pipe quirk it must be always on */ |
| 1196 | if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) || |
| 1197 | (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)) |
Daniel Vetter | 8e63678 | 2012-01-22 01:36:48 +0100 | [diff] [blame] | 1198 | state = true; |
| 1199 | |
Imre Deak | 4feed0e | 2016-02-12 18:55:14 +0200 | [diff] [blame] | 1200 | power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder); |
| 1201 | if (intel_display_power_get_if_enabled(dev_priv, power_domain)) { |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1202 | u32 val = I915_READ(PIPECONF(cpu_transcoder)); |
Paulo Zanoni | 6931016 | 2013-01-29 16:35:19 -0200 | [diff] [blame] | 1203 | cur_state = !!(val & PIPECONF_ENABLE); |
Imre Deak | 4feed0e | 2016-02-12 18:55:14 +0200 | [diff] [blame] | 1204 | |
| 1205 | intel_display_power_put(dev_priv, power_domain); |
| 1206 | } else { |
| 1207 | cur_state = false; |
Paulo Zanoni | 6931016 | 2013-01-29 16:35:19 -0200 | [diff] [blame] | 1208 | } |
| 1209 | |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1210 | I915_STATE_WARN(cur_state != state, |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1211 | "pipe %c assertion failure (expected %s, current %s)\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 1212 | pipe_name(pipe), onoff(state), onoff(cur_state)); |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1213 | } |
| 1214 | |
Chris Wilson | 931872f | 2012-01-16 23:01:13 +0000 | [diff] [blame] | 1215 | static void assert_plane(struct drm_i915_private *dev_priv, |
| 1216 | enum plane plane, bool state) |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1217 | { |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1218 | u32 val; |
Chris Wilson | 931872f | 2012-01-16 23:01:13 +0000 | [diff] [blame] | 1219 | bool cur_state; |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1220 | |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1221 | val = I915_READ(DSPCNTR(plane)); |
Chris Wilson | 931872f | 2012-01-16 23:01:13 +0000 | [diff] [blame] | 1222 | cur_state = !!(val & DISPLAY_PLANE_ENABLE); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1223 | I915_STATE_WARN(cur_state != state, |
Chris Wilson | 931872f | 2012-01-16 23:01:13 +0000 | [diff] [blame] | 1224 | "plane %c assertion failure (expected %s, current %s)\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 1225 | plane_name(plane), onoff(state), onoff(cur_state)); |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1226 | } |
| 1227 | |
Chris Wilson | 931872f | 2012-01-16 23:01:13 +0000 | [diff] [blame] | 1228 | #define assert_plane_enabled(d, p) assert_plane(d, p, true) |
| 1229 | #define assert_plane_disabled(d, p) assert_plane(d, p, false) |
| 1230 | |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1231 | static void assert_planes_disabled(struct drm_i915_private *dev_priv, |
| 1232 | enum pipe pipe) |
| 1233 | { |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1234 | int i; |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1235 | |
Ville Syrjälä | 653e102 | 2013-06-04 13:49:05 +0300 | [diff] [blame] | 1236 | /* Primary planes are fixed to pipes on gen4+ */ |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 1237 | if (INTEL_GEN(dev_priv) >= 4) { |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1238 | u32 val = I915_READ(DSPCNTR(pipe)); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1239 | I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE, |
Adam Jackson | 28c05794 | 2011-10-07 14:38:42 -0400 | [diff] [blame] | 1240 | "plane %c assertion failure, should be disabled but not\n", |
| 1241 | plane_name(pipe)); |
Jesse Barnes | 19ec135 | 2011-02-02 12:28:02 -0800 | [diff] [blame] | 1242 | return; |
Adam Jackson | 28c05794 | 2011-10-07 14:38:42 -0400 | [diff] [blame] | 1243 | } |
Jesse Barnes | 19ec135 | 2011-02-02 12:28:02 -0800 | [diff] [blame] | 1244 | |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1245 | /* Need to check both planes against the pipe */ |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 1246 | for_each_pipe(dev_priv, i) { |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1247 | u32 val = I915_READ(DSPCNTR(i)); |
| 1248 | enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >> |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1249 | DISPPLANE_SEL_PIPE_SHIFT; |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1250 | I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe, |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1251 | "plane %c assertion failure, should be off on pipe %c but is still active\n", |
| 1252 | plane_name(i), pipe_name(pipe)); |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1253 | } |
| 1254 | } |
| 1255 | |
Jesse Barnes | 19332d7 | 2013-03-28 09:55:38 -0700 | [diff] [blame] | 1256 | static void assert_sprites_disabled(struct drm_i915_private *dev_priv, |
| 1257 | enum pipe pipe) |
| 1258 | { |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1259 | int sprite; |
Jesse Barnes | 19332d7 | 2013-03-28 09:55:38 -0700 | [diff] [blame] | 1260 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 1261 | if (INTEL_GEN(dev_priv) >= 9) { |
Damien Lespiau | 3bdcfc0 | 2015-02-28 14:54:09 +0000 | [diff] [blame] | 1262 | for_each_sprite(dev_priv, pipe, sprite) { |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1263 | u32 val = I915_READ(PLANE_CTL(pipe, sprite)); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1264 | I915_STATE_WARN(val & PLANE_CTL_ENABLE, |
Damien Lespiau | 7feb8b8 | 2014-03-12 21:05:38 +0000 | [diff] [blame] | 1265 | "plane %d assertion failure, should be off on pipe %c but is still active\n", |
| 1266 | sprite, pipe_name(pipe)); |
| 1267 | } |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 1268 | } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
Damien Lespiau | 3bdcfc0 | 2015-02-28 14:54:09 +0000 | [diff] [blame] | 1269 | for_each_sprite(dev_priv, pipe, sprite) { |
Ville Syrjälä | 83c04a6 | 2016-11-22 18:02:00 +0200 | [diff] [blame] | 1270 | u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite)); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1271 | I915_STATE_WARN(val & SP_ENABLE, |
Ville Syrjälä | 20674ee | 2013-06-04 13:49:06 +0300 | [diff] [blame] | 1272 | "sprite %c assertion failure, should be off on pipe %c but is still active\n", |
Damien Lespiau | 1fe4778 | 2014-03-03 17:31:47 +0000 | [diff] [blame] | 1273 | sprite_name(pipe, sprite), pipe_name(pipe)); |
Ville Syrjälä | 20674ee | 2013-06-04 13:49:06 +0300 | [diff] [blame] | 1274 | } |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 1275 | } else if (INTEL_GEN(dev_priv) >= 7) { |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1276 | u32 val = I915_READ(SPRCTL(pipe)); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1277 | I915_STATE_WARN(val & SPRITE_ENABLE, |
Ville Syrjälä | 06da8da | 2013-04-17 17:48:51 +0300 | [diff] [blame] | 1278 | "sprite %c assertion failure, should be off on pipe %c but is still active\n", |
Ville Syrjälä | 20674ee | 2013-06-04 13:49:06 +0300 | [diff] [blame] | 1279 | plane_name(pipe), pipe_name(pipe)); |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 1280 | } else if (INTEL_GEN(dev_priv) >= 5) { |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1281 | u32 val = I915_READ(DVSCNTR(pipe)); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1282 | I915_STATE_WARN(val & DVS_ENABLE, |
Ville Syrjälä | 20674ee | 2013-06-04 13:49:06 +0300 | [diff] [blame] | 1283 | "sprite %c assertion failure, should be off on pipe %c but is still active\n", |
| 1284 | plane_name(pipe), pipe_name(pipe)); |
Jesse Barnes | 19332d7 | 2013-03-28 09:55:38 -0700 | [diff] [blame] | 1285 | } |
| 1286 | } |
| 1287 | |
Ville Syrjälä | 08c71e5 | 2014-08-06 14:49:45 +0300 | [diff] [blame] | 1288 | static void assert_vblank_disabled(struct drm_crtc *crtc) |
| 1289 | { |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1290 | if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0)) |
Ville Syrjälä | 08c71e5 | 2014-08-06 14:49:45 +0300 | [diff] [blame] | 1291 | drm_crtc_vblank_put(crtc); |
| 1292 | } |
| 1293 | |
Ander Conselvan de Oliveira | 7abd4b3 | 2016-03-08 17:46:15 +0200 | [diff] [blame] | 1294 | void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv, |
| 1295 | enum pipe pipe) |
Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1296 | { |
Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1297 | u32 val; |
| 1298 | bool enabled; |
| 1299 | |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1300 | val = I915_READ(PCH_TRANSCONF(pipe)); |
Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1301 | enabled = !!(val & TRANS_ENABLE); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1302 | I915_STATE_WARN(enabled, |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1303 | "transcoder assertion failed, should be off on pipe %c but is still active\n", |
| 1304 | pipe_name(pipe)); |
Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1305 | } |
| 1306 | |
Keith Packard | 4e63438 | 2011-08-06 10:39:45 -0700 | [diff] [blame] | 1307 | static bool dp_pipe_enabled(struct drm_i915_private *dev_priv, |
| 1308 | enum pipe pipe, u32 port_sel, u32 val) |
Keith Packard | f0575e9 | 2011-07-25 22:12:43 -0700 | [diff] [blame] | 1309 | { |
| 1310 | if ((val & DP_PORT_EN) == 0) |
| 1311 | return false; |
| 1312 | |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1313 | if (HAS_PCH_CPT(dev_priv)) { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1314 | u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe)); |
Keith Packard | f0575e9 | 2011-07-25 22:12:43 -0700 | [diff] [blame] | 1315 | if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel) |
| 1316 | return false; |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1317 | } else if (IS_CHERRYVIEW(dev_priv)) { |
Chon Ming Lee | 44f37d1 | 2014-04-09 13:28:21 +0300 | [diff] [blame] | 1318 | if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe)) |
| 1319 | return false; |
Keith Packard | f0575e9 | 2011-07-25 22:12:43 -0700 | [diff] [blame] | 1320 | } else { |
| 1321 | if ((val & DP_PIPE_MASK) != (pipe << 30)) |
| 1322 | return false; |
| 1323 | } |
| 1324 | return true; |
| 1325 | } |
| 1326 | |
Keith Packard | 1519b99 | 2011-08-06 10:35:34 -0700 | [diff] [blame] | 1327 | static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv, |
| 1328 | enum pipe pipe, u32 val) |
| 1329 | { |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 1330 | if ((val & SDVO_ENABLE) == 0) |
Keith Packard | 1519b99 | 2011-08-06 10:35:34 -0700 | [diff] [blame] | 1331 | return false; |
| 1332 | |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1333 | if (HAS_PCH_CPT(dev_priv)) { |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 1334 | if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe)) |
Keith Packard | 1519b99 | 2011-08-06 10:35:34 -0700 | [diff] [blame] | 1335 | return false; |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1336 | } else if (IS_CHERRYVIEW(dev_priv)) { |
Chon Ming Lee | 44f37d1 | 2014-04-09 13:28:21 +0300 | [diff] [blame] | 1337 | if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe)) |
| 1338 | return false; |
Keith Packard | 1519b99 | 2011-08-06 10:35:34 -0700 | [diff] [blame] | 1339 | } else { |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 1340 | if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe)) |
Keith Packard | 1519b99 | 2011-08-06 10:35:34 -0700 | [diff] [blame] | 1341 | return false; |
| 1342 | } |
| 1343 | return true; |
| 1344 | } |
| 1345 | |
| 1346 | static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv, |
| 1347 | enum pipe pipe, u32 val) |
| 1348 | { |
| 1349 | if ((val & LVDS_PORT_EN) == 0) |
| 1350 | return false; |
| 1351 | |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1352 | if (HAS_PCH_CPT(dev_priv)) { |
Keith Packard | 1519b99 | 2011-08-06 10:35:34 -0700 | [diff] [blame] | 1353 | if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe)) |
| 1354 | return false; |
| 1355 | } else { |
| 1356 | if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe)) |
| 1357 | return false; |
| 1358 | } |
| 1359 | return true; |
| 1360 | } |
| 1361 | |
| 1362 | static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv, |
| 1363 | enum pipe pipe, u32 val) |
| 1364 | { |
| 1365 | if ((val & ADPA_DAC_ENABLE) == 0) |
| 1366 | return false; |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1367 | if (HAS_PCH_CPT(dev_priv)) { |
Keith Packard | 1519b99 | 2011-08-06 10:35:34 -0700 | [diff] [blame] | 1368 | if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe)) |
| 1369 | return false; |
| 1370 | } else { |
| 1371 | if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe)) |
| 1372 | return false; |
| 1373 | } |
| 1374 | return true; |
| 1375 | } |
| 1376 | |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1377 | static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv, |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1378 | enum pipe pipe, i915_reg_t reg, |
| 1379 | u32 port_sel) |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1380 | { |
Jesse Barnes | 47a05ec | 2011-02-07 13:46:40 -0800 | [diff] [blame] | 1381 | u32 val = I915_READ(reg); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1382 | I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val), |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1383 | "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n", |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1384 | i915_mmio_reg_offset(reg), pipe_name(pipe)); |
Daniel Vetter | de9a35a | 2012-06-05 11:03:40 +0200 | [diff] [blame] | 1385 | |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1386 | I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0 |
Daniel Vetter | 75c5da2 | 2012-09-10 21:58:29 +0200 | [diff] [blame] | 1387 | && (val & DP_PIPEB_SELECT), |
Daniel Vetter | de9a35a | 2012-06-05 11:03:40 +0200 | [diff] [blame] | 1388 | "IBX PCH dp port still using transcoder B\n"); |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1389 | } |
| 1390 | |
| 1391 | static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv, |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1392 | enum pipe pipe, i915_reg_t reg) |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1393 | { |
Jesse Barnes | 47a05ec | 2011-02-07 13:46:40 -0800 | [diff] [blame] | 1394 | u32 val = I915_READ(reg); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1395 | I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val), |
Adam Jackson | 23c99e7 | 2011-10-07 14:38:43 -0400 | [diff] [blame] | 1396 | "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n", |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1397 | i915_mmio_reg_offset(reg), pipe_name(pipe)); |
Daniel Vetter | de9a35a | 2012-06-05 11:03:40 +0200 | [diff] [blame] | 1398 | |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1399 | I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0 |
Daniel Vetter | 75c5da2 | 2012-09-10 21:58:29 +0200 | [diff] [blame] | 1400 | && (val & SDVO_PIPE_B_SELECT), |
Daniel Vetter | de9a35a | 2012-06-05 11:03:40 +0200 | [diff] [blame] | 1401 | "IBX PCH hdmi port still using transcoder B\n"); |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1402 | } |
| 1403 | |
| 1404 | static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv, |
| 1405 | enum pipe pipe) |
| 1406 | { |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1407 | u32 val; |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1408 | |
Keith Packard | f0575e9 | 2011-07-25 22:12:43 -0700 | [diff] [blame] | 1409 | assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B); |
| 1410 | assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C); |
| 1411 | assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D); |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1412 | |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1413 | val = I915_READ(PCH_ADPA); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1414 | I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val), |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1415 | "PCH VGA enabled on transcoder %c, should be disabled\n", |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1416 | pipe_name(pipe)); |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1417 | |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1418 | val = I915_READ(PCH_LVDS); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1419 | I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val), |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1420 | "PCH LVDS enabled on transcoder %c, should be disabled\n", |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1421 | pipe_name(pipe)); |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1422 | |
Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 1423 | assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB); |
| 1424 | assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC); |
| 1425 | assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID); |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1426 | } |
| 1427 | |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 1428 | static void _vlv_enable_pll(struct intel_crtc *crtc, |
| 1429 | const struct intel_crtc_state *pipe_config) |
| 1430 | { |
| 1431 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
| 1432 | enum pipe pipe = crtc->pipe; |
| 1433 | |
| 1434 | I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll); |
| 1435 | POSTING_READ(DPLL(pipe)); |
| 1436 | udelay(150); |
| 1437 | |
Chris Wilson | 2c30b43 | 2016-06-30 15:32:54 +0100 | [diff] [blame] | 1438 | if (intel_wait_for_register(dev_priv, |
| 1439 | DPLL(pipe), |
| 1440 | DPLL_LOCK_VLV, |
| 1441 | DPLL_LOCK_VLV, |
| 1442 | 1)) |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 1443 | DRM_ERROR("DPLL %d failed to lock\n", pipe); |
| 1444 | } |
| 1445 | |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 1446 | static void vlv_enable_pll(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1447 | const struct intel_crtc_state *pipe_config) |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1448 | { |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 1449 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ville Syrjälä | 8bd3f30 | 2016-03-15 16:39:57 +0200 | [diff] [blame] | 1450 | enum pipe pipe = crtc->pipe; |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1451 | |
Ville Syrjälä | 8bd3f30 | 2016-03-15 16:39:57 +0200 | [diff] [blame] | 1452 | assert_pipe_disabled(dev_priv, pipe); |
Daniel Vetter | 58c6eaa | 2013-04-11 16:29:09 +0200 | [diff] [blame] | 1453 | |
Daniel Vetter | 87442f7 | 2013-06-06 00:52:17 +0200 | [diff] [blame] | 1454 | /* PLL is protected by panel, make sure we can write it */ |
Ville Syrjälä | 7d1a83c | 2016-03-15 16:39:58 +0200 | [diff] [blame] | 1455 | assert_panel_unlocked(dev_priv, pipe); |
Daniel Vetter | 87442f7 | 2013-06-06 00:52:17 +0200 | [diff] [blame] | 1456 | |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 1457 | if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) |
| 1458 | _vlv_enable_pll(crtc, pipe_config); |
Daniel Vetter | 426115c | 2013-07-11 22:13:42 +0200 | [diff] [blame] | 1459 | |
Ville Syrjälä | 8bd3f30 | 2016-03-15 16:39:57 +0200 | [diff] [blame] | 1460 | I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md); |
| 1461 | POSTING_READ(DPLL_MD(pipe)); |
Daniel Vetter | 87442f7 | 2013-06-06 00:52:17 +0200 | [diff] [blame] | 1462 | } |
| 1463 | |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 1464 | |
| 1465 | static void _chv_enable_pll(struct intel_crtc *crtc, |
| 1466 | const struct intel_crtc_state *pipe_config) |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1467 | { |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 1468 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ville Syrjälä | 8bd3f30 | 2016-03-15 16:39:57 +0200 | [diff] [blame] | 1469 | enum pipe pipe = crtc->pipe; |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1470 | enum dpio_channel port = vlv_pipe_to_channel(pipe); |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1471 | u32 tmp; |
| 1472 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1473 | mutex_lock(&dev_priv->sb_lock); |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1474 | |
| 1475 | /* Enable back the 10bit clock to display controller */ |
| 1476 | tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)); |
| 1477 | tmp |= DPIO_DCLKP_EN; |
| 1478 | vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp); |
| 1479 | |
Ville Syrjälä | 54433e9 | 2015-05-26 20:42:31 +0300 | [diff] [blame] | 1480 | mutex_unlock(&dev_priv->sb_lock); |
| 1481 | |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1482 | /* |
| 1483 | * Need to wait > 100ns between dclkp clock enable bit and PLL enable. |
| 1484 | */ |
| 1485 | udelay(1); |
| 1486 | |
| 1487 | /* Enable PLL */ |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 1488 | I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll); |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1489 | |
| 1490 | /* Check PLL is locked */ |
Chris Wilson | 6b18826 | 2016-06-30 15:32:55 +0100 | [diff] [blame] | 1491 | if (intel_wait_for_register(dev_priv, |
| 1492 | DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV, |
| 1493 | 1)) |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1494 | DRM_ERROR("PLL %d failed to lock\n", pipe); |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 1495 | } |
| 1496 | |
| 1497 | static void chv_enable_pll(struct intel_crtc *crtc, |
| 1498 | const struct intel_crtc_state *pipe_config) |
| 1499 | { |
| 1500 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
| 1501 | enum pipe pipe = crtc->pipe; |
| 1502 | |
| 1503 | assert_pipe_disabled(dev_priv, pipe); |
| 1504 | |
| 1505 | /* PLL is protected by panel, make sure we can write it */ |
| 1506 | assert_panel_unlocked(dev_priv, pipe); |
| 1507 | |
| 1508 | if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) |
| 1509 | _chv_enable_pll(crtc, pipe_config); |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1510 | |
Ville Syrjälä | c231775 | 2016-03-15 16:39:56 +0200 | [diff] [blame] | 1511 | if (pipe != PIPE_A) { |
| 1512 | /* |
| 1513 | * WaPixelRepeatModeFixForC0:chv |
| 1514 | * |
| 1515 | * DPLLCMD is AWOL. Use chicken bits to propagate |
| 1516 | * the value from DPLLBMD to either pipe B or C. |
| 1517 | */ |
| 1518 | I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C); |
| 1519 | I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md); |
| 1520 | I915_WRITE(CBR4_VLV, 0); |
| 1521 | dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md; |
| 1522 | |
| 1523 | /* |
| 1524 | * DPLLB VGA mode also seems to cause problems. |
| 1525 | * We should always have it disabled. |
| 1526 | */ |
| 1527 | WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0); |
| 1528 | } else { |
| 1529 | I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md); |
| 1530 | POSTING_READ(DPLL_MD(pipe)); |
| 1531 | } |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1532 | } |
| 1533 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 1534 | static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv) |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 1535 | { |
| 1536 | struct intel_crtc *crtc; |
| 1537 | int count = 0; |
| 1538 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 1539 | for_each_intel_crtc(&dev_priv->drm, crtc) { |
Maarten Lankhorst | 3538b9d | 2015-06-01 12:50:10 +0200 | [diff] [blame] | 1540 | count += crtc->base.state->active && |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 1541 | intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO); |
| 1542 | } |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 1543 | |
| 1544 | return count; |
| 1545 | } |
| 1546 | |
Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1547 | static void i9xx_enable_pll(struct intel_crtc *crtc) |
Daniel Vetter | 87442f7 | 2013-06-06 00:52:17 +0200 | [diff] [blame] | 1548 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 1549 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1550 | i915_reg_t reg = DPLL(crtc->pipe); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1551 | u32 dpll = crtc->config->dpll_hw_state.dpll; |
Daniel Vetter | 87442f7 | 2013-06-06 00:52:17 +0200 | [diff] [blame] | 1552 | |
Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1553 | assert_pipe_disabled(dev_priv, crtc->pipe); |
Daniel Vetter | 87442f7 | 2013-06-06 00:52:17 +0200 | [diff] [blame] | 1554 | |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1555 | /* PLL is protected by panel, make sure we can write it */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 1556 | if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv)) |
Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1557 | assert_panel_unlocked(dev_priv, crtc->pipe); |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1558 | |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 1559 | /* Enable DVO 2x clock on both PLLs if necessary */ |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 1560 | if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) { |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 1561 | /* |
| 1562 | * It appears to be important that we don't enable this |
| 1563 | * for the current pipe before otherwise configuring the |
| 1564 | * PLL. No idea how this should be handled if multiple |
| 1565 | * DVO outputs are enabled simultaneosly. |
| 1566 | */ |
| 1567 | dpll |= DPLL_DVO_2X_MODE; |
| 1568 | I915_WRITE(DPLL(!crtc->pipe), |
| 1569 | I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE); |
| 1570 | } |
Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1571 | |
Ville Syrjälä | c2b6337 | 2015-10-07 22:08:25 +0300 | [diff] [blame] | 1572 | /* |
| 1573 | * Apparently we need to have VGA mode enabled prior to changing |
| 1574 | * the P1/P2 dividers. Otherwise the DPLL will keep using the old |
| 1575 | * dividers, even though the register value does change. |
| 1576 | */ |
| 1577 | I915_WRITE(reg, 0); |
| 1578 | |
Ville Syrjälä | 8e7a65a | 2015-10-07 22:08:24 +0300 | [diff] [blame] | 1579 | I915_WRITE(reg, dpll); |
| 1580 | |
Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1581 | /* Wait for the clocks to stabilize. */ |
| 1582 | POSTING_READ(reg); |
| 1583 | udelay(150); |
| 1584 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 1585 | if (INTEL_GEN(dev_priv) >= 4) { |
Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1586 | I915_WRITE(DPLL_MD(crtc->pipe), |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1587 | crtc->config->dpll_hw_state.dpll_md); |
Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1588 | } else { |
| 1589 | /* The pixel multiplier can only be updated once the |
| 1590 | * DPLL is enabled and the clocks are stable. |
| 1591 | * |
| 1592 | * So write it again. |
| 1593 | */ |
| 1594 | I915_WRITE(reg, dpll); |
| 1595 | } |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1596 | |
| 1597 | /* We do this three times for luck */ |
Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1598 | I915_WRITE(reg, dpll); |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1599 | POSTING_READ(reg); |
| 1600 | udelay(150); /* wait for warmup */ |
Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1601 | I915_WRITE(reg, dpll); |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1602 | POSTING_READ(reg); |
| 1603 | udelay(150); /* wait for warmup */ |
Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1604 | I915_WRITE(reg, dpll); |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1605 | POSTING_READ(reg); |
| 1606 | udelay(150); /* wait for warmup */ |
| 1607 | } |
| 1608 | |
| 1609 | /** |
Daniel Vetter | 50b44a4 | 2013-06-05 13:34:33 +0200 | [diff] [blame] | 1610 | * i9xx_disable_pll - disable a PLL |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1611 | * @dev_priv: i915 private structure |
| 1612 | * @pipe: pipe PLL to disable |
| 1613 | * |
| 1614 | * Disable the PLL for @pipe, making sure the pipe is off first. |
| 1615 | * |
| 1616 | * Note! This is for pre-ILK only. |
| 1617 | */ |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 1618 | static void i9xx_disable_pll(struct intel_crtc *crtc) |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1619 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 1620 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 1621 | enum pipe pipe = crtc->pipe; |
| 1622 | |
| 1623 | /* Disable DVO 2x clock on both PLLs if necessary */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 1624 | if (IS_I830(dev_priv) && |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 1625 | intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) && |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 1626 | !intel_num_dvo_pipes(dev_priv)) { |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 1627 | I915_WRITE(DPLL(PIPE_B), |
| 1628 | I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE); |
| 1629 | I915_WRITE(DPLL(PIPE_A), |
| 1630 | I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE); |
| 1631 | } |
| 1632 | |
Ville Syrjälä | b6b5d04 | 2014-08-15 01:22:07 +0300 | [diff] [blame] | 1633 | /* Don't disable pipe or pipe PLLs if needed */ |
| 1634 | if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) || |
| 1635 | (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)) |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1636 | return; |
| 1637 | |
| 1638 | /* Make sure the pipe isn't still relying on us */ |
| 1639 | assert_pipe_disabled(dev_priv, pipe); |
| 1640 | |
Ville Syrjälä | b8afb91 | 2015-06-29 15:25:48 +0300 | [diff] [blame] | 1641 | I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS); |
Daniel Vetter | 50b44a4 | 2013-06-05 13:34:33 +0200 | [diff] [blame] | 1642 | POSTING_READ(DPLL(pipe)); |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1643 | } |
| 1644 | |
Jesse Barnes | f607116 | 2013-10-01 10:41:38 -0700 | [diff] [blame] | 1645 | static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe) |
| 1646 | { |
Ville Syrjälä | b8afb91 | 2015-06-29 15:25:48 +0300 | [diff] [blame] | 1647 | u32 val; |
Jesse Barnes | f607116 | 2013-10-01 10:41:38 -0700 | [diff] [blame] | 1648 | |
| 1649 | /* Make sure the pipe isn't still relying on us */ |
| 1650 | assert_pipe_disabled(dev_priv, pipe); |
| 1651 | |
Ville Syrjälä | 03ed5cbf | 2016-03-15 16:39:55 +0200 | [diff] [blame] | 1652 | val = DPLL_INTEGRATED_REF_CLK_VLV | |
| 1653 | DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS; |
| 1654 | if (pipe != PIPE_A) |
| 1655 | val |= DPLL_INTEGRATED_CRI_CLK_VLV; |
| 1656 | |
Jesse Barnes | f607116 | 2013-10-01 10:41:38 -0700 | [diff] [blame] | 1657 | I915_WRITE(DPLL(pipe), val); |
| 1658 | POSTING_READ(DPLL(pipe)); |
Chon Ming Lee | 076ed3b | 2014-04-09 13:28:17 +0300 | [diff] [blame] | 1659 | } |
| 1660 | |
| 1661 | static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe) |
| 1662 | { |
Ville Syrjälä | d752048 | 2014-04-09 13:28:59 +0300 | [diff] [blame] | 1663 | enum dpio_channel port = vlv_pipe_to_channel(pipe); |
Chon Ming Lee | 076ed3b | 2014-04-09 13:28:17 +0300 | [diff] [blame] | 1664 | u32 val; |
| 1665 | |
Ville Syrjälä | a11b070 | 2014-04-09 13:28:57 +0300 | [diff] [blame] | 1666 | /* Make sure the pipe isn't still relying on us */ |
| 1667 | assert_pipe_disabled(dev_priv, pipe); |
Chon Ming Lee | 076ed3b | 2014-04-09 13:28:17 +0300 | [diff] [blame] | 1668 | |
Ville Syrjälä | 60bfe44 | 2015-06-29 15:25:49 +0300 | [diff] [blame] | 1669 | val = DPLL_SSC_REF_CLK_CHV | |
| 1670 | DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS; |
Ville Syrjälä | a11b070 | 2014-04-09 13:28:57 +0300 | [diff] [blame] | 1671 | if (pipe != PIPE_A) |
| 1672 | val |= DPLL_INTEGRATED_CRI_CLK_VLV; |
Ville Syrjälä | 03ed5cbf | 2016-03-15 16:39:55 +0200 | [diff] [blame] | 1673 | |
Ville Syrjälä | a11b070 | 2014-04-09 13:28:57 +0300 | [diff] [blame] | 1674 | I915_WRITE(DPLL(pipe), val); |
| 1675 | POSTING_READ(DPLL(pipe)); |
Ville Syrjälä | d752048 | 2014-04-09 13:28:59 +0300 | [diff] [blame] | 1676 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1677 | mutex_lock(&dev_priv->sb_lock); |
Ville Syrjälä | d752048 | 2014-04-09 13:28:59 +0300 | [diff] [blame] | 1678 | |
| 1679 | /* Disable 10bit clock to display controller */ |
| 1680 | val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)); |
| 1681 | val &= ~DPIO_DCLKP_EN; |
| 1682 | vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val); |
| 1683 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1684 | mutex_unlock(&dev_priv->sb_lock); |
Jesse Barnes | f607116 | 2013-10-01 10:41:38 -0700 | [diff] [blame] | 1685 | } |
| 1686 | |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1687 | void vlv_wait_port_ready(struct drm_i915_private *dev_priv, |
Ville Syrjälä | 9b6de0a | 2015-04-10 18:21:31 +0300 | [diff] [blame] | 1688 | struct intel_digital_port *dport, |
| 1689 | unsigned int expected_mask) |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1690 | { |
| 1691 | u32 port_mask; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1692 | i915_reg_t dpll_reg; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1693 | |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1694 | switch (dport->port) { |
| 1695 | case PORT_B: |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1696 | port_mask = DPLL_PORTB_READY_MASK; |
Chon Ming Lee | 00fc31b | 2014-04-09 13:28:15 +0300 | [diff] [blame] | 1697 | dpll_reg = DPLL(0); |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1698 | break; |
| 1699 | case PORT_C: |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1700 | port_mask = DPLL_PORTC_READY_MASK; |
Chon Ming Lee | 00fc31b | 2014-04-09 13:28:15 +0300 | [diff] [blame] | 1701 | dpll_reg = DPLL(0); |
Ville Syrjälä | 9b6de0a | 2015-04-10 18:21:31 +0300 | [diff] [blame] | 1702 | expected_mask <<= 4; |
Chon Ming Lee | 00fc31b | 2014-04-09 13:28:15 +0300 | [diff] [blame] | 1703 | break; |
| 1704 | case PORT_D: |
| 1705 | port_mask = DPLL_PORTD_READY_MASK; |
| 1706 | dpll_reg = DPIO_PHY_STATUS; |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1707 | break; |
| 1708 | default: |
| 1709 | BUG(); |
| 1710 | } |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1711 | |
Chris Wilson | 370004d | 2016-06-30 15:32:56 +0100 | [diff] [blame] | 1712 | if (intel_wait_for_register(dev_priv, |
| 1713 | dpll_reg, port_mask, expected_mask, |
| 1714 | 1000)) |
Ville Syrjälä | 9b6de0a | 2015-04-10 18:21:31 +0300 | [diff] [blame] | 1715 | WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n", |
| 1716 | port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1717 | } |
| 1718 | |
Paulo Zanoni | b8a4f40 | 2012-10-31 18:12:42 -0200 | [diff] [blame] | 1719 | static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv, |
| 1720 | enum pipe pipe) |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1721 | { |
Ville Syrjälä | 9818783 | 2016-10-31 22:37:10 +0200 | [diff] [blame] | 1722 | struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv, |
| 1723 | pipe); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1724 | i915_reg_t reg; |
| 1725 | uint32_t val, pipeconf_val; |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1726 | |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1727 | /* Make sure PCH DPLL is enabled */ |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 1728 | assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1729 | |
| 1730 | /* FDI must be feeding us bits for PCH ports */ |
| 1731 | assert_fdi_tx_enabled(dev_priv, pipe); |
| 1732 | assert_fdi_rx_enabled(dev_priv, pipe); |
| 1733 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 1734 | if (HAS_PCH_CPT(dev_priv)) { |
Daniel Vetter | 23670b32 | 2012-11-01 09:15:30 +0100 | [diff] [blame] | 1735 | /* Workaround: Set the timing override bit before enabling the |
| 1736 | * pch transcoder. */ |
| 1737 | reg = TRANS_CHICKEN2(pipe); |
| 1738 | val = I915_READ(reg); |
| 1739 | val |= TRANS_CHICKEN2_TIMING_OVERRIDE; |
| 1740 | I915_WRITE(reg, val); |
Eugeni Dodonov | 59c859d | 2012-05-09 15:37:19 -0300 | [diff] [blame] | 1741 | } |
Daniel Vetter | 23670b32 | 2012-11-01 09:15:30 +0100 | [diff] [blame] | 1742 | |
Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 1743 | reg = PCH_TRANSCONF(pipe); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1744 | val = I915_READ(reg); |
Paulo Zanoni | 5f7f726 | 2012-02-03 17:47:15 -0200 | [diff] [blame] | 1745 | pipeconf_val = I915_READ(PIPECONF(pipe)); |
Jesse Barnes | e9bcff5 | 2011-06-24 12:19:20 -0700 | [diff] [blame] | 1746 | |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1747 | if (HAS_PCH_IBX(dev_priv)) { |
Jesse Barnes | e9bcff5 | 2011-06-24 12:19:20 -0700 | [diff] [blame] | 1748 | /* |
Ville Syrjälä | c5de7c6 | 2015-05-05 17:06:22 +0300 | [diff] [blame] | 1749 | * Make the BPC in transcoder be consistent with |
| 1750 | * that in pipeconf reg. For HDMI we must use 8bpc |
| 1751 | * here for both 8bpc and 12bpc. |
Jesse Barnes | e9bcff5 | 2011-06-24 12:19:20 -0700 | [diff] [blame] | 1752 | */ |
Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 1753 | val &= ~PIPECONF_BPC_MASK; |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 1754 | if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI)) |
Ville Syrjälä | c5de7c6 | 2015-05-05 17:06:22 +0300 | [diff] [blame] | 1755 | val |= PIPECONF_8BPC; |
| 1756 | else |
| 1757 | val |= pipeconf_val & PIPECONF_BPC_MASK; |
Jesse Barnes | e9bcff5 | 2011-06-24 12:19:20 -0700 | [diff] [blame] | 1758 | } |
Paulo Zanoni | 5f7f726 | 2012-02-03 17:47:15 -0200 | [diff] [blame] | 1759 | |
| 1760 | val &= ~TRANS_INTERLACE_MASK; |
| 1761 | if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK) |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1762 | if (HAS_PCH_IBX(dev_priv) && |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 1763 | intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO)) |
Paulo Zanoni | 7c26e5c | 2012-02-14 17:07:09 -0200 | [diff] [blame] | 1764 | val |= TRANS_LEGACY_INTERLACED_ILK; |
| 1765 | else |
| 1766 | val |= TRANS_INTERLACED; |
Paulo Zanoni | 5f7f726 | 2012-02-03 17:47:15 -0200 | [diff] [blame] | 1767 | else |
| 1768 | val |= TRANS_PROGRESSIVE; |
| 1769 | |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1770 | I915_WRITE(reg, val | TRANS_ENABLE); |
Chris Wilson | 650fbd8 | 2016-06-30 15:32:57 +0100 | [diff] [blame] | 1771 | if (intel_wait_for_register(dev_priv, |
| 1772 | reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE, |
| 1773 | 100)) |
Ville Syrjälä | 4bb6f1f | 2013-04-17 17:48:50 +0300 | [diff] [blame] | 1774 | DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe)); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1775 | } |
| 1776 | |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1777 | static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv, |
Paulo Zanoni | 937bb61 | 2012-10-31 18:12:47 -0200 | [diff] [blame] | 1778 | enum transcoder cpu_transcoder) |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1779 | { |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1780 | u32 val, pipeconf_val; |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1781 | |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1782 | /* FDI must be feeding us bits for PCH ports */ |
Daniel Vetter | 1a240d4 | 2012-11-29 22:18:51 +0100 | [diff] [blame] | 1783 | assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder); |
Paulo Zanoni | 937bb61 | 2012-10-31 18:12:47 -0200 | [diff] [blame] | 1784 | assert_fdi_rx_enabled(dev_priv, TRANSCODER_A); |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1785 | |
Paulo Zanoni | 223a6fd | 2012-10-31 18:12:52 -0200 | [diff] [blame] | 1786 | /* Workaround: set timing override bit. */ |
Ville Syrjälä | 36c0d0c | 2015-09-18 20:03:31 +0300 | [diff] [blame] | 1787 | val = I915_READ(TRANS_CHICKEN2(PIPE_A)); |
Daniel Vetter | 23670b32 | 2012-11-01 09:15:30 +0100 | [diff] [blame] | 1788 | val |= TRANS_CHICKEN2_TIMING_OVERRIDE; |
Ville Syrjälä | 36c0d0c | 2015-09-18 20:03:31 +0300 | [diff] [blame] | 1789 | I915_WRITE(TRANS_CHICKEN2(PIPE_A), val); |
Paulo Zanoni | 223a6fd | 2012-10-31 18:12:52 -0200 | [diff] [blame] | 1790 | |
Paulo Zanoni | 25f3ef1 | 2012-10-31 18:12:49 -0200 | [diff] [blame] | 1791 | val = TRANS_ENABLE; |
Paulo Zanoni | 937bb61 | 2012-10-31 18:12:47 -0200 | [diff] [blame] | 1792 | pipeconf_val = I915_READ(PIPECONF(cpu_transcoder)); |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1793 | |
Paulo Zanoni | 9a76b1c | 2012-10-31 18:12:48 -0200 | [diff] [blame] | 1794 | if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) == |
| 1795 | PIPECONF_INTERLACED_ILK) |
Paulo Zanoni | a35f267 | 2012-10-31 18:12:45 -0200 | [diff] [blame] | 1796 | val |= TRANS_INTERLACED; |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1797 | else |
| 1798 | val |= TRANS_PROGRESSIVE; |
| 1799 | |
Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 1800 | I915_WRITE(LPT_TRANSCONF, val); |
Chris Wilson | d9f9624 | 2016-06-30 15:32:58 +0100 | [diff] [blame] | 1801 | if (intel_wait_for_register(dev_priv, |
| 1802 | LPT_TRANSCONF, |
| 1803 | TRANS_STATE_ENABLE, |
| 1804 | TRANS_STATE_ENABLE, |
| 1805 | 100)) |
Paulo Zanoni | 937bb61 | 2012-10-31 18:12:47 -0200 | [diff] [blame] | 1806 | DRM_ERROR("Failed to enable PCH transcoder\n"); |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1807 | } |
| 1808 | |
Paulo Zanoni | b8a4f40 | 2012-10-31 18:12:42 -0200 | [diff] [blame] | 1809 | static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv, |
| 1810 | enum pipe pipe) |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1811 | { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1812 | i915_reg_t reg; |
| 1813 | uint32_t val; |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1814 | |
| 1815 | /* FDI relies on the transcoder */ |
| 1816 | assert_fdi_tx_disabled(dev_priv, pipe); |
| 1817 | assert_fdi_rx_disabled(dev_priv, pipe); |
| 1818 | |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1819 | /* Ports must be off as well */ |
| 1820 | assert_pch_ports_disabled(dev_priv, pipe); |
| 1821 | |
Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 1822 | reg = PCH_TRANSCONF(pipe); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1823 | val = I915_READ(reg); |
| 1824 | val &= ~TRANS_ENABLE; |
| 1825 | I915_WRITE(reg, val); |
| 1826 | /* wait for PCH transcoder off, transcoder state */ |
Chris Wilson | a7d0466 | 2016-06-30 15:32:59 +0100 | [diff] [blame] | 1827 | if (intel_wait_for_register(dev_priv, |
| 1828 | reg, TRANS_STATE_ENABLE, 0, |
| 1829 | 50)) |
Ville Syrjälä | 4bb6f1f | 2013-04-17 17:48:50 +0300 | [diff] [blame] | 1830 | DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe)); |
Daniel Vetter | 23670b32 | 2012-11-01 09:15:30 +0100 | [diff] [blame] | 1831 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 1832 | if (HAS_PCH_CPT(dev_priv)) { |
Daniel Vetter | 23670b32 | 2012-11-01 09:15:30 +0100 | [diff] [blame] | 1833 | /* Workaround: Clear the timing override chicken bit again. */ |
| 1834 | reg = TRANS_CHICKEN2(pipe); |
| 1835 | val = I915_READ(reg); |
| 1836 | val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE; |
| 1837 | I915_WRITE(reg, val); |
| 1838 | } |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1839 | } |
| 1840 | |
Maarten Lankhorst | b707654 | 2016-08-23 16:18:08 +0200 | [diff] [blame] | 1841 | void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv) |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1842 | { |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1843 | u32 val; |
| 1844 | |
Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 1845 | val = I915_READ(LPT_TRANSCONF); |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1846 | val &= ~TRANS_ENABLE; |
Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 1847 | I915_WRITE(LPT_TRANSCONF, val); |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1848 | /* wait for PCH transcoder off, transcoder state */ |
Chris Wilson | dfdb474 | 2016-06-30 15:33:00 +0100 | [diff] [blame] | 1849 | if (intel_wait_for_register(dev_priv, |
| 1850 | LPT_TRANSCONF, TRANS_STATE_ENABLE, 0, |
| 1851 | 50)) |
Paulo Zanoni | 8a52fd9 | 2012-10-31 18:12:51 -0200 | [diff] [blame] | 1852 | DRM_ERROR("Failed to disable PCH transcoder\n"); |
Paulo Zanoni | 223a6fd | 2012-10-31 18:12:52 -0200 | [diff] [blame] | 1853 | |
| 1854 | /* Workaround: clear timing override bit. */ |
Ville Syrjälä | 36c0d0c | 2015-09-18 20:03:31 +0300 | [diff] [blame] | 1855 | val = I915_READ(TRANS_CHICKEN2(PIPE_A)); |
Daniel Vetter | 23670b32 | 2012-11-01 09:15:30 +0100 | [diff] [blame] | 1856 | val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE; |
Ville Syrjälä | 36c0d0c | 2015-09-18 20:03:31 +0300 | [diff] [blame] | 1857 | I915_WRITE(TRANS_CHICKEN2(PIPE_A), val); |
Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1858 | } |
| 1859 | |
Ville Syrjälä | 65f2130 | 2016-10-14 20:02:53 +0300 | [diff] [blame] | 1860 | enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc) |
| 1861 | { |
| 1862 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
| 1863 | |
| 1864 | WARN_ON(!crtc->config->has_pch_encoder); |
| 1865 | |
| 1866 | if (HAS_PCH_LPT(dev_priv)) |
| 1867 | return TRANSCODER_A; |
| 1868 | else |
| 1869 | return (enum transcoder) crtc->pipe; |
| 1870 | } |
| 1871 | |
Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1872 | /** |
Chris Wilson | 309cfea | 2011-01-28 13:54:53 +0000 | [diff] [blame] | 1873 | * intel_enable_pipe - enable a pipe, asserting requirements |
Paulo Zanoni | 0372264 | 2014-01-17 13:51:09 -0200 | [diff] [blame] | 1874 | * @crtc: crtc responsible for the pipe |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1875 | * |
Paulo Zanoni | 0372264 | 2014-01-17 13:51:09 -0200 | [diff] [blame] | 1876 | * Enable @crtc's pipe, making sure that various hardware specific requirements |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1877 | * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc. |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1878 | */ |
Paulo Zanoni | e1fdc47 | 2014-01-17 13:51:12 -0200 | [diff] [blame] | 1879 | static void intel_enable_pipe(struct intel_crtc *crtc) |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1880 | { |
Paulo Zanoni | 0372264 | 2014-01-17 13:51:09 -0200 | [diff] [blame] | 1881 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1882 | struct drm_i915_private *dev_priv = to_i915(dev); |
Paulo Zanoni | 0372264 | 2014-01-17 13:51:09 -0200 | [diff] [blame] | 1883 | enum pipe pipe = crtc->pipe; |
Ville Syrjälä | 1a70a728 | 2015-10-29 21:25:50 +0200 | [diff] [blame] | 1884 | enum transcoder cpu_transcoder = crtc->config->cpu_transcoder; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1885 | i915_reg_t reg; |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1886 | u32 val; |
| 1887 | |
Ville Syrjälä | 9e2ee2d | 2015-06-24 21:59:35 +0300 | [diff] [blame] | 1888 | DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe)); |
| 1889 | |
Daniel Vetter | 58c6eaa | 2013-04-11 16:29:09 +0200 | [diff] [blame] | 1890 | assert_planes_disabled(dev_priv, pipe); |
Jani Nikula | 93ce0ba | 2013-09-13 11:03:08 +0300 | [diff] [blame] | 1891 | assert_cursor_disabled(dev_priv, pipe); |
Daniel Vetter | 58c6eaa | 2013-04-11 16:29:09 +0200 | [diff] [blame] | 1892 | assert_sprites_disabled(dev_priv, pipe); |
| 1893 | |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1894 | /* |
| 1895 | * A pipe without a PLL won't actually be able to drive bits from |
| 1896 | * a plane. On ILK+ the pipe PLLs are integrated, so we don't |
| 1897 | * need the check. |
| 1898 | */ |
Ville Syrjälä | 09fa8bb | 2016-08-05 20:41:34 +0300 | [diff] [blame] | 1899 | if (HAS_GMCH_DISPLAY(dev_priv)) { |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 1900 | if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI)) |
Jani Nikula | 23538ef | 2013-08-27 15:12:22 +0300 | [diff] [blame] | 1901 | assert_dsi_pll_enabled(dev_priv); |
| 1902 | else |
| 1903 | assert_pll_enabled(dev_priv, pipe); |
Ville Syrjälä | 09fa8bb | 2016-08-05 20:41:34 +0300 | [diff] [blame] | 1904 | } else { |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1905 | if (crtc->config->has_pch_encoder) { |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1906 | /* if driving the PCH, we need FDI enabled */ |
Ville Syrjälä | 65f2130 | 2016-10-14 20:02:53 +0300 | [diff] [blame] | 1907 | assert_fdi_rx_pll_enabled(dev_priv, |
| 1908 | (enum pipe) intel_crtc_pch_transcoder(crtc)); |
Daniel Vetter | 1a240d4 | 2012-11-29 22:18:51 +0100 | [diff] [blame] | 1909 | assert_fdi_tx_pll_enabled(dev_priv, |
| 1910 | (enum pipe) cpu_transcoder); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1911 | } |
| 1912 | /* FIXME: assert CPU port conditions for SNB+ */ |
| 1913 | } |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1914 | |
Paulo Zanoni | 702e7a5 | 2012-10-23 18:29:59 -0200 | [diff] [blame] | 1915 | reg = PIPECONF(cpu_transcoder); |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1916 | val = I915_READ(reg); |
Paulo Zanoni | 7ad25d4 | 2014-01-17 13:51:13 -0200 | [diff] [blame] | 1917 | if (val & PIPECONF_ENABLE) { |
Ville Syrjälä | b6b5d04 | 2014-08-15 01:22:07 +0300 | [diff] [blame] | 1918 | WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) || |
| 1919 | (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))); |
Chris Wilson | 00d70b1 | 2011-03-17 07:18:29 +0000 | [diff] [blame] | 1920 | return; |
Paulo Zanoni | 7ad25d4 | 2014-01-17 13:51:13 -0200 | [diff] [blame] | 1921 | } |
Chris Wilson | 00d70b1 | 2011-03-17 07:18:29 +0000 | [diff] [blame] | 1922 | |
| 1923 | I915_WRITE(reg, val | PIPECONF_ENABLE); |
Paulo Zanoni | 851855d | 2013-12-19 19:12:29 -0200 | [diff] [blame] | 1924 | POSTING_READ(reg); |
Ville Syrjälä | b7792d8 | 2015-12-14 18:23:43 +0200 | [diff] [blame] | 1925 | |
| 1926 | /* |
| 1927 | * Until the pipe starts DSL will read as 0, which would cause |
| 1928 | * an apparent vblank timestamp jump, which messes up also the |
| 1929 | * frame count when it's derived from the timestamps. So let's |
| 1930 | * wait for the pipe to start properly before we call |
| 1931 | * drm_crtc_vblank_on() |
| 1932 | */ |
| 1933 | if (dev->max_vblank_count == 0 && |
| 1934 | wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50)) |
| 1935 | DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe)); |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1936 | } |
| 1937 | |
| 1938 | /** |
Chris Wilson | 309cfea | 2011-01-28 13:54:53 +0000 | [diff] [blame] | 1939 | * intel_disable_pipe - disable a pipe, asserting requirements |
Ville Syrjälä | 575f7ab | 2014-08-15 01:21:56 +0300 | [diff] [blame] | 1940 | * @crtc: crtc whose pipes is to be disabled |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1941 | * |
Ville Syrjälä | 575f7ab | 2014-08-15 01:21:56 +0300 | [diff] [blame] | 1942 | * Disable the pipe of @crtc, making sure that various hardware |
| 1943 | * specific requirements are met, if applicable, e.g. plane |
| 1944 | * disabled, panel fitter off, etc. |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1945 | * |
| 1946 | * Will wait until the pipe has shut down before returning. |
| 1947 | */ |
Ville Syrjälä | 575f7ab | 2014-08-15 01:21:56 +0300 | [diff] [blame] | 1948 | static void intel_disable_pipe(struct intel_crtc *crtc) |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1949 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1950 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1951 | enum transcoder cpu_transcoder = crtc->config->cpu_transcoder; |
Ville Syrjälä | 575f7ab | 2014-08-15 01:21:56 +0300 | [diff] [blame] | 1952 | enum pipe pipe = crtc->pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1953 | i915_reg_t reg; |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1954 | u32 val; |
| 1955 | |
Ville Syrjälä | 9e2ee2d | 2015-06-24 21:59:35 +0300 | [diff] [blame] | 1956 | DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe)); |
| 1957 | |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1958 | /* |
| 1959 | * Make sure planes won't keep trying to pump pixels to us, |
| 1960 | * or we might hang the display. |
| 1961 | */ |
| 1962 | assert_planes_disabled(dev_priv, pipe); |
Jani Nikula | 93ce0ba | 2013-09-13 11:03:08 +0300 | [diff] [blame] | 1963 | assert_cursor_disabled(dev_priv, pipe); |
Jesse Barnes | 19332d7 | 2013-03-28 09:55:38 -0700 | [diff] [blame] | 1964 | assert_sprites_disabled(dev_priv, pipe); |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1965 | |
Paulo Zanoni | 702e7a5 | 2012-10-23 18:29:59 -0200 | [diff] [blame] | 1966 | reg = PIPECONF(cpu_transcoder); |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1967 | val = I915_READ(reg); |
Chris Wilson | 00d70b1 | 2011-03-17 07:18:29 +0000 | [diff] [blame] | 1968 | if ((val & PIPECONF_ENABLE) == 0) |
| 1969 | return; |
| 1970 | |
Ville Syrjälä | 67adc64 | 2014-08-15 01:21:57 +0300 | [diff] [blame] | 1971 | /* |
| 1972 | * Double wide has implications for planes |
| 1973 | * so best keep it disabled when not needed. |
| 1974 | */ |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1975 | if (crtc->config->double_wide) |
Ville Syrjälä | 67adc64 | 2014-08-15 01:21:57 +0300 | [diff] [blame] | 1976 | val &= ~PIPECONF_DOUBLE_WIDE; |
| 1977 | |
| 1978 | /* Don't disable pipe or pipe PLLs if needed */ |
Ville Syrjälä | b6b5d04 | 2014-08-15 01:22:07 +0300 | [diff] [blame] | 1979 | if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) && |
| 1980 | !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)) |
Ville Syrjälä | 67adc64 | 2014-08-15 01:21:57 +0300 | [diff] [blame] | 1981 | val &= ~PIPECONF_ENABLE; |
| 1982 | |
| 1983 | I915_WRITE(reg, val); |
| 1984 | if ((val & PIPECONF_ENABLE) == 0) |
| 1985 | intel_wait_for_pipe_off(crtc); |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1986 | } |
| 1987 | |
Ville Syrjälä | 832be82 | 2016-01-12 21:08:33 +0200 | [diff] [blame] | 1988 | static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv) |
| 1989 | { |
| 1990 | return IS_GEN2(dev_priv) ? 2048 : 4096; |
| 1991 | } |
| 1992 | |
Ville Syrjälä | 27ba391 | 2016-02-15 22:54:40 +0200 | [diff] [blame] | 1993 | static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv, |
| 1994 | uint64_t fb_modifier, unsigned int cpp) |
Ville Syrjälä | 7b49f94 | 2016-01-12 21:08:32 +0200 | [diff] [blame] | 1995 | { |
| 1996 | switch (fb_modifier) { |
| 1997 | case DRM_FORMAT_MOD_NONE: |
| 1998 | return cpp; |
| 1999 | case I915_FORMAT_MOD_X_TILED: |
| 2000 | if (IS_GEN2(dev_priv)) |
| 2001 | return 128; |
| 2002 | else |
| 2003 | return 512; |
| 2004 | case I915_FORMAT_MOD_Y_TILED: |
| 2005 | if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv)) |
| 2006 | return 128; |
| 2007 | else |
| 2008 | return 512; |
| 2009 | case I915_FORMAT_MOD_Yf_TILED: |
| 2010 | switch (cpp) { |
| 2011 | case 1: |
| 2012 | return 64; |
| 2013 | case 2: |
| 2014 | case 4: |
| 2015 | return 128; |
| 2016 | case 8: |
| 2017 | case 16: |
| 2018 | return 256; |
| 2019 | default: |
| 2020 | MISSING_CASE(cpp); |
| 2021 | return cpp; |
| 2022 | } |
| 2023 | break; |
| 2024 | default: |
| 2025 | MISSING_CASE(fb_modifier); |
| 2026 | return cpp; |
| 2027 | } |
| 2028 | } |
| 2029 | |
Ville Syrjälä | 832be82 | 2016-01-12 21:08:33 +0200 | [diff] [blame] | 2030 | unsigned int intel_tile_height(const struct drm_i915_private *dev_priv, |
| 2031 | uint64_t fb_modifier, unsigned int cpp) |
Jesse Barnes | a57ce0b | 2014-02-07 12:10:35 -0800 | [diff] [blame] | 2032 | { |
Ville Syrjälä | 832be82 | 2016-01-12 21:08:33 +0200 | [diff] [blame] | 2033 | if (fb_modifier == DRM_FORMAT_MOD_NONE) |
| 2034 | return 1; |
| 2035 | else |
| 2036 | return intel_tile_size(dev_priv) / |
Ville Syrjälä | 27ba391 | 2016-02-15 22:54:40 +0200 | [diff] [blame] | 2037 | intel_tile_width_bytes(dev_priv, fb_modifier, cpp); |
Tvrtko Ursulin | 6761dd3 | 2015-03-23 11:10:32 +0000 | [diff] [blame] | 2038 | } |
| 2039 | |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 2040 | /* Return the tile dimensions in pixel units */ |
| 2041 | static void intel_tile_dims(const struct drm_i915_private *dev_priv, |
| 2042 | unsigned int *tile_width, |
| 2043 | unsigned int *tile_height, |
| 2044 | uint64_t fb_modifier, |
| 2045 | unsigned int cpp) |
| 2046 | { |
| 2047 | unsigned int tile_width_bytes = |
| 2048 | intel_tile_width_bytes(dev_priv, fb_modifier, cpp); |
| 2049 | |
| 2050 | *tile_width = tile_width_bytes / cpp; |
| 2051 | *tile_height = intel_tile_size(dev_priv) / tile_width_bytes; |
| 2052 | } |
| 2053 | |
Tvrtko Ursulin | 6761dd3 | 2015-03-23 11:10:32 +0000 | [diff] [blame] | 2054 | unsigned int |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 2055 | intel_fb_align_height(struct drm_i915_private *dev_priv, |
| 2056 | unsigned int height, |
| 2057 | uint32_t pixel_format, |
| 2058 | uint64_t fb_modifier) |
Tvrtko Ursulin | 6761dd3 | 2015-03-23 11:10:32 +0000 | [diff] [blame] | 2059 | { |
Ville Syrjälä | 832be82 | 2016-01-12 21:08:33 +0200 | [diff] [blame] | 2060 | unsigned int cpp = drm_format_plane_cpp(pixel_format, 0); |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 2061 | unsigned int tile_height = intel_tile_height(dev_priv, fb_modifier, cpp); |
Ville Syrjälä | 832be82 | 2016-01-12 21:08:33 +0200 | [diff] [blame] | 2062 | |
| 2063 | return ALIGN(height, tile_height); |
Jesse Barnes | a57ce0b | 2014-02-07 12:10:35 -0800 | [diff] [blame] | 2064 | } |
| 2065 | |
Ville Syrjälä | 1663b9d | 2016-02-15 22:54:45 +0200 | [diff] [blame] | 2066 | unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info) |
| 2067 | { |
| 2068 | unsigned int size = 0; |
| 2069 | int i; |
| 2070 | |
| 2071 | for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) |
| 2072 | size += rot_info->plane[i].width * rot_info->plane[i].height; |
| 2073 | |
| 2074 | return size; |
| 2075 | } |
| 2076 | |
Daniel Vetter | 75c82a5 | 2015-10-14 16:51:04 +0200 | [diff] [blame] | 2077 | static void |
Ville Syrjälä | 3465c58 | 2016-02-15 22:54:43 +0200 | [diff] [blame] | 2078 | intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, |
| 2079 | const struct drm_framebuffer *fb, |
| 2080 | unsigned int rotation) |
Tvrtko Ursulin | f64b98c | 2015-03-23 11:10:35 +0000 | [diff] [blame] | 2081 | { |
Chris Wilson | 7b92c04 | 2017-01-14 00:28:26 +0000 | [diff] [blame] | 2082 | view->type = I915_GGTT_VIEW_NORMAL; |
Ville Syrjälä | bd2ef25 | 2016-09-26 19:30:46 +0300 | [diff] [blame] | 2083 | if (drm_rotation_90_or_270(rotation)) { |
Chris Wilson | 7b92c04 | 2017-01-14 00:28:26 +0000 | [diff] [blame] | 2084 | view->type = I915_GGTT_VIEW_ROTATED; |
Chris Wilson | 8bab1193 | 2017-01-14 00:28:25 +0000 | [diff] [blame] | 2085 | view->rotated = to_intel_framebuffer(fb)->rot_info; |
Ville Syrjälä | 2d7a215 | 2016-02-15 22:54:47 +0200 | [diff] [blame] | 2086 | } |
| 2087 | } |
| 2088 | |
Ville Syrjälä | 603525d | 2016-01-12 21:08:37 +0200 | [diff] [blame] | 2089 | static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv) |
Ville Syrjälä | 4e9a86b | 2015-06-11 16:31:14 +0300 | [diff] [blame] | 2090 | { |
| 2091 | if (INTEL_INFO(dev_priv)->gen >= 9) |
| 2092 | return 256 * 1024; |
Jani Nikula | c0f8683 | 2016-12-07 12:13:04 +0200 | [diff] [blame] | 2093 | else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) || |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 2094 | IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
Ville Syrjälä | 4e9a86b | 2015-06-11 16:31:14 +0300 | [diff] [blame] | 2095 | return 128 * 1024; |
| 2096 | else if (INTEL_INFO(dev_priv)->gen >= 4) |
| 2097 | return 4 * 1024; |
| 2098 | else |
Ville Syrjälä | 44c5905 | 2015-06-11 16:31:16 +0300 | [diff] [blame] | 2099 | return 0; |
Ville Syrjälä | 4e9a86b | 2015-06-11 16:31:14 +0300 | [diff] [blame] | 2100 | } |
| 2101 | |
Ville Syrjälä | 603525d | 2016-01-12 21:08:37 +0200 | [diff] [blame] | 2102 | static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv, |
| 2103 | uint64_t fb_modifier) |
| 2104 | { |
| 2105 | switch (fb_modifier) { |
| 2106 | case DRM_FORMAT_MOD_NONE: |
| 2107 | return intel_linear_alignment(dev_priv); |
| 2108 | case I915_FORMAT_MOD_X_TILED: |
| 2109 | if (INTEL_INFO(dev_priv)->gen >= 9) |
| 2110 | return 256 * 1024; |
| 2111 | return 0; |
| 2112 | case I915_FORMAT_MOD_Y_TILED: |
| 2113 | case I915_FORMAT_MOD_Yf_TILED: |
| 2114 | return 1 * 1024 * 1024; |
| 2115 | default: |
| 2116 | MISSING_CASE(fb_modifier); |
| 2117 | return 0; |
| 2118 | } |
| 2119 | } |
| 2120 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 2121 | struct i915_vma * |
| 2122 | intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation) |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2123 | { |
Tvrtko Ursulin | 850c4cd | 2014-10-30 16:39:38 +0000 | [diff] [blame] | 2124 | struct drm_device *dev = fb->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2125 | struct drm_i915_private *dev_priv = to_i915(dev); |
Tvrtko Ursulin | 850c4cd | 2014-10-30 16:39:38 +0000 | [diff] [blame] | 2126 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); |
Tvrtko Ursulin | f64b98c | 2015-03-23 11:10:35 +0000 | [diff] [blame] | 2127 | struct i915_ggtt_view view; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 2128 | struct i915_vma *vma; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2129 | u32 alignment; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2130 | |
Matt Roper | ebcdd39 | 2014-07-09 16:22:11 -0700 | [diff] [blame] | 2131 | WARN_ON(!mutex_is_locked(&dev->struct_mutex)); |
| 2132 | |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 2133 | alignment = intel_surf_alignment(dev_priv, fb->modifier); |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2134 | |
Ville Syrjälä | 3465c58 | 2016-02-15 22:54:43 +0200 | [diff] [blame] | 2135 | intel_fill_fb_ggtt_view(&view, fb, rotation); |
Tvrtko Ursulin | f64b98c | 2015-03-23 11:10:35 +0000 | [diff] [blame] | 2136 | |
Chris Wilson | 693db18 | 2013-03-05 14:52:39 +0000 | [diff] [blame] | 2137 | /* Note that the w/a also requires 64 PTE of padding following the |
| 2138 | * bo. We currently fill all unused PTE with the shadow page and so |
| 2139 | * we should always have valid PTE following the scanout preventing |
| 2140 | * the VT-d warning. |
| 2141 | */ |
Chris Wilson | 48f112f | 2016-06-24 14:07:14 +0100 | [diff] [blame] | 2142 | if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024) |
Chris Wilson | 693db18 | 2013-03-05 14:52:39 +0000 | [diff] [blame] | 2143 | alignment = 256 * 1024; |
| 2144 | |
Paulo Zanoni | d6dd684 | 2014-08-15 15:59:32 -0300 | [diff] [blame] | 2145 | /* |
| 2146 | * Global gtt pte registers are special registers which actually forward |
| 2147 | * writes to a chunk of system memory. Which means that there is no risk |
| 2148 | * that the register values disappear as soon as we call |
| 2149 | * intel_runtime_pm_put(), so it is correct to wrap only the |
| 2150 | * pin/unpin/fence and not more. |
| 2151 | */ |
| 2152 | intel_runtime_pm_get(dev_priv); |
| 2153 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 2154 | vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view); |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 2155 | if (IS_ERR(vma)) |
| 2156 | goto err; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2157 | |
Chris Wilson | 05a20d0 | 2016-08-18 17:16:55 +0100 | [diff] [blame] | 2158 | if (i915_vma_is_map_and_fenceable(vma)) { |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 2159 | /* Install a fence for tiled scan-out. Pre-i965 always needs a |
| 2160 | * fence, whereas 965+ only requires a fence if using |
| 2161 | * framebuffer compression. For simplicity, we always, when |
| 2162 | * possible, install a fence as the cost is not that onerous. |
| 2163 | * |
| 2164 | * If we fail to fence the tiled scanout, then either the |
| 2165 | * modeset will reject the change (which is highly unlikely as |
| 2166 | * the affected systems, all but one, do not have unmappable |
| 2167 | * space) or we will not be able to enable full powersaving |
| 2168 | * techniques (also likely not to apply due to various limits |
| 2169 | * FBC and the like impose on the size of the buffer, which |
| 2170 | * presumably we violated anyway with this unmappable buffer). |
| 2171 | * Anyway, it is presumably better to stumble onwards with |
| 2172 | * something and try to run the system in a "less than optimal" |
| 2173 | * mode that matches the user configuration. |
| 2174 | */ |
| 2175 | if (i915_vma_get_fence(vma) == 0) |
| 2176 | i915_vma_pin_fence(vma); |
Vivek Kasireddy | 9807216 | 2015-10-29 18:54:38 -0700 | [diff] [blame] | 2177 | } |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2178 | |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 2179 | i915_vma_get(vma); |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 2180 | err: |
Paulo Zanoni | d6dd684 | 2014-08-15 15:59:32 -0300 | [diff] [blame] | 2181 | intel_runtime_pm_put(dev_priv); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 2182 | return vma; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2183 | } |
| 2184 | |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 2185 | void intel_unpin_fb_vma(struct i915_vma *vma) |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 2186 | { |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 2187 | lockdep_assert_held(&vma->vm->i915->drm.struct_mutex); |
Tvrtko Ursulin | f64b98c | 2015-03-23 11:10:35 +0000 | [diff] [blame] | 2188 | |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 2189 | i915_vma_unpin_fence(vma); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 2190 | i915_gem_object_unpin_from_display_plane(vma); |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 2191 | i915_vma_put(vma); |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 2192 | } |
| 2193 | |
Ville Syrjälä | ef78ec9 | 2015-10-13 22:48:39 +0300 | [diff] [blame] | 2194 | static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane, |
| 2195 | unsigned int rotation) |
| 2196 | { |
Ville Syrjälä | bd2ef25 | 2016-09-26 19:30:46 +0300 | [diff] [blame] | 2197 | if (drm_rotation_90_or_270(rotation)) |
Ville Syrjälä | ef78ec9 | 2015-10-13 22:48:39 +0300 | [diff] [blame] | 2198 | return to_intel_framebuffer(fb)->rotated[plane].pitch; |
| 2199 | else |
| 2200 | return fb->pitches[plane]; |
| 2201 | } |
| 2202 | |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 2203 | /* |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2204 | * Convert the x/y offsets into a linear offset. |
| 2205 | * Only valid with 0/180 degree rotation, which is fine since linear |
| 2206 | * offset is only used with linear buffers on pre-hsw and tiled buffers |
| 2207 | * with gen2/3, and 90/270 degree rotations isn't supported on any of them. |
| 2208 | */ |
| 2209 | u32 intel_fb_xy_to_linear(int x, int y, |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 2210 | const struct intel_plane_state *state, |
| 2211 | int plane) |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2212 | { |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 2213 | const struct drm_framebuffer *fb = state->base.fb; |
Ville Syrjälä | 353c859 | 2016-12-14 23:30:57 +0200 | [diff] [blame] | 2214 | unsigned int cpp = fb->format->cpp[plane]; |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2215 | unsigned int pitch = fb->pitches[plane]; |
| 2216 | |
| 2217 | return y * pitch + x * cpp; |
| 2218 | } |
| 2219 | |
| 2220 | /* |
| 2221 | * Add the x/y offsets derived from fb->offsets[] to the user |
| 2222 | * specified plane src x/y offsets. The resulting x/y offsets |
| 2223 | * specify the start of scanout from the beginning of the gtt mapping. |
| 2224 | */ |
| 2225 | void intel_add_fb_offsets(int *x, int *y, |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 2226 | const struct intel_plane_state *state, |
| 2227 | int plane) |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2228 | |
| 2229 | { |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 2230 | const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb); |
| 2231 | unsigned int rotation = state->base.rotation; |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2232 | |
Ville Syrjälä | bd2ef25 | 2016-09-26 19:30:46 +0300 | [diff] [blame] | 2233 | if (drm_rotation_90_or_270(rotation)) { |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2234 | *x += intel_fb->rotated[plane].x; |
| 2235 | *y += intel_fb->rotated[plane].y; |
| 2236 | } else { |
| 2237 | *x += intel_fb->normal[plane].x; |
| 2238 | *y += intel_fb->normal[plane].y; |
| 2239 | } |
| 2240 | } |
| 2241 | |
| 2242 | /* |
Ville Syrjälä | 29cf949 | 2016-02-15 22:54:42 +0200 | [diff] [blame] | 2243 | * Input tile dimensions and pitch must already be |
| 2244 | * rotated to match x and y, and in pixel units. |
| 2245 | */ |
Ville Syrjälä | 66a2d92 | 2016-02-05 18:44:05 +0200 | [diff] [blame] | 2246 | static u32 _intel_adjust_tile_offset(int *x, int *y, |
| 2247 | unsigned int tile_width, |
| 2248 | unsigned int tile_height, |
| 2249 | unsigned int tile_size, |
| 2250 | unsigned int pitch_tiles, |
| 2251 | u32 old_offset, |
| 2252 | u32 new_offset) |
Ville Syrjälä | 29cf949 | 2016-02-15 22:54:42 +0200 | [diff] [blame] | 2253 | { |
Ville Syrjälä | b9b2403 | 2016-02-08 18:28:00 +0200 | [diff] [blame] | 2254 | unsigned int pitch_pixels = pitch_tiles * tile_width; |
Ville Syrjälä | 29cf949 | 2016-02-15 22:54:42 +0200 | [diff] [blame] | 2255 | unsigned int tiles; |
| 2256 | |
| 2257 | WARN_ON(old_offset & (tile_size - 1)); |
| 2258 | WARN_ON(new_offset & (tile_size - 1)); |
| 2259 | WARN_ON(new_offset > old_offset); |
| 2260 | |
| 2261 | tiles = (old_offset - new_offset) / tile_size; |
| 2262 | |
| 2263 | *y += tiles / pitch_tiles * tile_height; |
| 2264 | *x += tiles % pitch_tiles * tile_width; |
| 2265 | |
Ville Syrjälä | b9b2403 | 2016-02-08 18:28:00 +0200 | [diff] [blame] | 2266 | /* minimize x in case it got needlessly big */ |
| 2267 | *y += *x / pitch_pixels * tile_height; |
| 2268 | *x %= pitch_pixels; |
| 2269 | |
Ville Syrjälä | 29cf949 | 2016-02-15 22:54:42 +0200 | [diff] [blame] | 2270 | return new_offset; |
| 2271 | } |
| 2272 | |
| 2273 | /* |
Ville Syrjälä | 66a2d92 | 2016-02-05 18:44:05 +0200 | [diff] [blame] | 2274 | * Adjust the tile offset by moving the difference into |
| 2275 | * the x/y offsets. |
| 2276 | */ |
| 2277 | static u32 intel_adjust_tile_offset(int *x, int *y, |
| 2278 | const struct intel_plane_state *state, int plane, |
| 2279 | u32 old_offset, u32 new_offset) |
| 2280 | { |
| 2281 | const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev); |
| 2282 | const struct drm_framebuffer *fb = state->base.fb; |
Ville Syrjälä | 353c859 | 2016-12-14 23:30:57 +0200 | [diff] [blame] | 2283 | unsigned int cpp = fb->format->cpp[plane]; |
Ville Syrjälä | 66a2d92 | 2016-02-05 18:44:05 +0200 | [diff] [blame] | 2284 | unsigned int rotation = state->base.rotation; |
| 2285 | unsigned int pitch = intel_fb_pitch(fb, plane, rotation); |
| 2286 | |
| 2287 | WARN_ON(new_offset > old_offset); |
| 2288 | |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 2289 | if (fb->modifier != DRM_FORMAT_MOD_NONE) { |
Ville Syrjälä | 66a2d92 | 2016-02-05 18:44:05 +0200 | [diff] [blame] | 2290 | unsigned int tile_size, tile_width, tile_height; |
| 2291 | unsigned int pitch_tiles; |
| 2292 | |
| 2293 | tile_size = intel_tile_size(dev_priv); |
| 2294 | intel_tile_dims(dev_priv, &tile_width, &tile_height, |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 2295 | fb->modifier, cpp); |
Ville Syrjälä | 66a2d92 | 2016-02-05 18:44:05 +0200 | [diff] [blame] | 2296 | |
Ville Syrjälä | bd2ef25 | 2016-09-26 19:30:46 +0300 | [diff] [blame] | 2297 | if (drm_rotation_90_or_270(rotation)) { |
Ville Syrjälä | 66a2d92 | 2016-02-05 18:44:05 +0200 | [diff] [blame] | 2298 | pitch_tiles = pitch / tile_height; |
| 2299 | swap(tile_width, tile_height); |
| 2300 | } else { |
| 2301 | pitch_tiles = pitch / (tile_width * cpp); |
| 2302 | } |
| 2303 | |
| 2304 | _intel_adjust_tile_offset(x, y, tile_width, tile_height, |
| 2305 | tile_size, pitch_tiles, |
| 2306 | old_offset, new_offset); |
| 2307 | } else { |
| 2308 | old_offset += *y * pitch + *x * cpp; |
| 2309 | |
| 2310 | *y = (old_offset - new_offset) / pitch; |
| 2311 | *x = ((old_offset - new_offset) - *y * pitch) / cpp; |
| 2312 | } |
| 2313 | |
| 2314 | return new_offset; |
| 2315 | } |
| 2316 | |
| 2317 | /* |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 2318 | * Computes the linear offset to the base tile and adjusts |
| 2319 | * x, y. bytes per pixel is assumed to be a power-of-two. |
| 2320 | * |
| 2321 | * In the 90/270 rotated case, x and y are assumed |
| 2322 | * to be already rotated to match the rotated GTT view, and |
| 2323 | * pitch is the tile_height aligned framebuffer height. |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2324 | * |
| 2325 | * This function is used when computing the derived information |
| 2326 | * under intel_framebuffer, so using any of that information |
| 2327 | * here is not allowed. Anything under drm_framebuffer can be |
| 2328 | * used. This is why the user has to pass in the pitch since it |
| 2329 | * is specified in the rotated orientation. |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 2330 | */ |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2331 | static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv, |
| 2332 | int *x, int *y, |
| 2333 | const struct drm_framebuffer *fb, int plane, |
| 2334 | unsigned int pitch, |
| 2335 | unsigned int rotation, |
| 2336 | u32 alignment) |
Daniel Vetter | c2c7513 | 2012-07-05 12:17:30 +0200 | [diff] [blame] | 2337 | { |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 2338 | uint64_t fb_modifier = fb->modifier; |
Ville Syrjälä | 353c859 | 2016-12-14 23:30:57 +0200 | [diff] [blame] | 2339 | unsigned int cpp = fb->format->cpp[plane]; |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2340 | u32 offset, offset_aligned; |
Ville Syrjälä | 29cf949 | 2016-02-15 22:54:42 +0200 | [diff] [blame] | 2341 | |
Ville Syrjälä | 29cf949 | 2016-02-15 22:54:42 +0200 | [diff] [blame] | 2342 | if (alignment) |
| 2343 | alignment--; |
| 2344 | |
Ville Syrjälä | b5c6533 | 2016-01-12 21:08:31 +0200 | [diff] [blame] | 2345 | if (fb_modifier != DRM_FORMAT_MOD_NONE) { |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 2346 | unsigned int tile_size, tile_width, tile_height; |
| 2347 | unsigned int tile_rows, tiles, pitch_tiles; |
Daniel Vetter | c2c7513 | 2012-07-05 12:17:30 +0200 | [diff] [blame] | 2348 | |
Ville Syrjälä | d843310 | 2016-01-12 21:08:35 +0200 | [diff] [blame] | 2349 | tile_size = intel_tile_size(dev_priv); |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 2350 | intel_tile_dims(dev_priv, &tile_width, &tile_height, |
| 2351 | fb_modifier, cpp); |
| 2352 | |
Ville Syrjälä | bd2ef25 | 2016-09-26 19:30:46 +0300 | [diff] [blame] | 2353 | if (drm_rotation_90_or_270(rotation)) { |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 2354 | pitch_tiles = pitch / tile_height; |
| 2355 | swap(tile_width, tile_height); |
| 2356 | } else { |
| 2357 | pitch_tiles = pitch / (tile_width * cpp); |
| 2358 | } |
Daniel Vetter | c2c7513 | 2012-07-05 12:17:30 +0200 | [diff] [blame] | 2359 | |
Ville Syrjälä | d843310 | 2016-01-12 21:08:35 +0200 | [diff] [blame] | 2360 | tile_rows = *y / tile_height; |
| 2361 | *y %= tile_height; |
Chris Wilson | bc75286 | 2013-02-21 20:04:31 +0000 | [diff] [blame] | 2362 | |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 2363 | tiles = *x / tile_width; |
| 2364 | *x %= tile_width; |
Ville Syrjälä | d843310 | 2016-01-12 21:08:35 +0200 | [diff] [blame] | 2365 | |
Ville Syrjälä | 29cf949 | 2016-02-15 22:54:42 +0200 | [diff] [blame] | 2366 | offset = (tile_rows * pitch_tiles + tiles) * tile_size; |
| 2367 | offset_aligned = offset & ~alignment; |
Chris Wilson | bc75286 | 2013-02-21 20:04:31 +0000 | [diff] [blame] | 2368 | |
Ville Syrjälä | 66a2d92 | 2016-02-05 18:44:05 +0200 | [diff] [blame] | 2369 | _intel_adjust_tile_offset(x, y, tile_width, tile_height, |
| 2370 | tile_size, pitch_tiles, |
| 2371 | offset, offset_aligned); |
Ville Syrjälä | 29cf949 | 2016-02-15 22:54:42 +0200 | [diff] [blame] | 2372 | } else { |
Chris Wilson | bc75286 | 2013-02-21 20:04:31 +0000 | [diff] [blame] | 2373 | offset = *y * pitch + *x * cpp; |
Ville Syrjälä | 29cf949 | 2016-02-15 22:54:42 +0200 | [diff] [blame] | 2374 | offset_aligned = offset & ~alignment; |
| 2375 | |
Ville Syrjälä | 4e9a86b | 2015-06-11 16:31:14 +0300 | [diff] [blame] | 2376 | *y = (offset & alignment) / pitch; |
| 2377 | *x = ((offset & alignment) - *y * pitch) / cpp; |
Chris Wilson | bc75286 | 2013-02-21 20:04:31 +0000 | [diff] [blame] | 2378 | } |
Ville Syrjälä | 29cf949 | 2016-02-15 22:54:42 +0200 | [diff] [blame] | 2379 | |
| 2380 | return offset_aligned; |
Daniel Vetter | c2c7513 | 2012-07-05 12:17:30 +0200 | [diff] [blame] | 2381 | } |
| 2382 | |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2383 | u32 intel_compute_tile_offset(int *x, int *y, |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 2384 | const struct intel_plane_state *state, |
| 2385 | int plane) |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2386 | { |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 2387 | const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev); |
| 2388 | const struct drm_framebuffer *fb = state->base.fb; |
| 2389 | unsigned int rotation = state->base.rotation; |
Ville Syrjälä | ef78ec9 | 2015-10-13 22:48:39 +0300 | [diff] [blame] | 2390 | int pitch = intel_fb_pitch(fb, plane, rotation); |
Ville Syrjälä | 8d97065 | 2016-01-28 16:30:28 +0200 | [diff] [blame] | 2391 | u32 alignment; |
| 2392 | |
| 2393 | /* AUX_DIST needs only 4K alignment */ |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 2394 | if (fb->format->format == DRM_FORMAT_NV12 && plane == 1) |
Ville Syrjälä | 8d97065 | 2016-01-28 16:30:28 +0200 | [diff] [blame] | 2395 | alignment = 4096; |
| 2396 | else |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 2397 | alignment = intel_surf_alignment(dev_priv, fb->modifier); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2398 | |
| 2399 | return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch, |
| 2400 | rotation, alignment); |
| 2401 | } |
| 2402 | |
| 2403 | /* Convert the fb->offset[] linear offset into x/y offsets */ |
| 2404 | static void intel_fb_offset_to_xy(int *x, int *y, |
| 2405 | const struct drm_framebuffer *fb, int plane) |
| 2406 | { |
Ville Syrjälä | 353c859 | 2016-12-14 23:30:57 +0200 | [diff] [blame] | 2407 | unsigned int cpp = fb->format->cpp[plane]; |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2408 | unsigned int pitch = fb->pitches[plane]; |
| 2409 | u32 linear_offset = fb->offsets[plane]; |
| 2410 | |
| 2411 | *y = linear_offset / pitch; |
| 2412 | *x = linear_offset % pitch / cpp; |
| 2413 | } |
| 2414 | |
Ville Syrjälä | 72618eb | 2016-02-04 20:38:20 +0200 | [diff] [blame] | 2415 | static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier) |
| 2416 | { |
| 2417 | switch (fb_modifier) { |
| 2418 | case I915_FORMAT_MOD_X_TILED: |
| 2419 | return I915_TILING_X; |
| 2420 | case I915_FORMAT_MOD_Y_TILED: |
| 2421 | return I915_TILING_Y; |
| 2422 | default: |
| 2423 | return I915_TILING_NONE; |
| 2424 | } |
| 2425 | } |
| 2426 | |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2427 | static int |
| 2428 | intel_fill_fb_info(struct drm_i915_private *dev_priv, |
| 2429 | struct drm_framebuffer *fb) |
| 2430 | { |
| 2431 | struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb); |
| 2432 | struct intel_rotation_info *rot_info = &intel_fb->rot_info; |
| 2433 | u32 gtt_offset_rotated = 0; |
| 2434 | unsigned int max_size = 0; |
Ville Syrjälä | bcb0b46 | 2016-12-14 23:30:22 +0200 | [diff] [blame] | 2435 | int i, num_planes = fb->format->num_planes; |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2436 | unsigned int tile_size = intel_tile_size(dev_priv); |
| 2437 | |
| 2438 | for (i = 0; i < num_planes; i++) { |
| 2439 | unsigned int width, height; |
| 2440 | unsigned int cpp, size; |
| 2441 | u32 offset; |
| 2442 | int x, y; |
| 2443 | |
Ville Syrjälä | 353c859 | 2016-12-14 23:30:57 +0200 | [diff] [blame] | 2444 | cpp = fb->format->cpp[i]; |
Ville Syrjälä | 145fcb1 | 2016-11-18 21:53:06 +0200 | [diff] [blame] | 2445 | width = drm_framebuffer_plane_width(fb->width, fb, i); |
| 2446 | height = drm_framebuffer_plane_height(fb->height, fb, i); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2447 | |
| 2448 | intel_fb_offset_to_xy(&x, &y, fb, i); |
| 2449 | |
| 2450 | /* |
Ville Syrjälä | 60d5f2a | 2016-01-22 18:41:24 +0200 | [diff] [blame] | 2451 | * The fence (if used) is aligned to the start of the object |
| 2452 | * so having the framebuffer wrap around across the edge of the |
| 2453 | * fenced region doesn't really work. We have no API to configure |
| 2454 | * the fence start offset within the object (nor could we probably |
| 2455 | * on gen2/3). So it's just easier if we just require that the |
| 2456 | * fb layout agrees with the fence layout. We already check that the |
| 2457 | * fb stride matches the fence stride elsewhere. |
| 2458 | */ |
| 2459 | if (i915_gem_object_is_tiled(intel_fb->obj) && |
| 2460 | (x + width) * cpp > fb->pitches[i]) { |
| 2461 | DRM_DEBUG("bad fb plane %d offset: 0x%x\n", |
| 2462 | i, fb->offsets[i]); |
| 2463 | return -EINVAL; |
| 2464 | } |
| 2465 | |
| 2466 | /* |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2467 | * First pixel of the framebuffer from |
| 2468 | * the start of the normal gtt mapping. |
| 2469 | */ |
| 2470 | intel_fb->normal[i].x = x; |
| 2471 | intel_fb->normal[i].y = y; |
| 2472 | |
| 2473 | offset = _intel_compute_tile_offset(dev_priv, &x, &y, |
| 2474 | fb, 0, fb->pitches[i], |
Daniel Vetter | cc92638 | 2016-08-15 10:41:47 +0200 | [diff] [blame] | 2475 | DRM_ROTATE_0, tile_size); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2476 | offset /= tile_size; |
| 2477 | |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 2478 | if (fb->modifier != DRM_FORMAT_MOD_NONE) { |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2479 | unsigned int tile_width, tile_height; |
| 2480 | unsigned int pitch_tiles; |
| 2481 | struct drm_rect r; |
| 2482 | |
| 2483 | intel_tile_dims(dev_priv, &tile_width, &tile_height, |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 2484 | fb->modifier, cpp); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2485 | |
| 2486 | rot_info->plane[i].offset = offset; |
| 2487 | rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp); |
| 2488 | rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width); |
| 2489 | rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height); |
| 2490 | |
| 2491 | intel_fb->rotated[i].pitch = |
| 2492 | rot_info->plane[i].height * tile_height; |
| 2493 | |
| 2494 | /* how many tiles does this plane need */ |
| 2495 | size = rot_info->plane[i].stride * rot_info->plane[i].height; |
| 2496 | /* |
| 2497 | * If the plane isn't horizontally tile aligned, |
| 2498 | * we need one more tile. |
| 2499 | */ |
| 2500 | if (x != 0) |
| 2501 | size++; |
| 2502 | |
| 2503 | /* rotate the x/y offsets to match the GTT view */ |
| 2504 | r.x1 = x; |
| 2505 | r.y1 = y; |
| 2506 | r.x2 = x + width; |
| 2507 | r.y2 = y + height; |
| 2508 | drm_rect_rotate(&r, |
| 2509 | rot_info->plane[i].width * tile_width, |
| 2510 | rot_info->plane[i].height * tile_height, |
Daniel Vetter | cc92638 | 2016-08-15 10:41:47 +0200 | [diff] [blame] | 2511 | DRM_ROTATE_270); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2512 | x = r.x1; |
| 2513 | y = r.y1; |
| 2514 | |
| 2515 | /* rotate the tile dimensions to match the GTT view */ |
| 2516 | pitch_tiles = intel_fb->rotated[i].pitch / tile_height; |
| 2517 | swap(tile_width, tile_height); |
| 2518 | |
| 2519 | /* |
| 2520 | * We only keep the x/y offsets, so push all of the |
| 2521 | * gtt offset into the x/y offsets. |
| 2522 | */ |
Ander Conselvan de Oliveira | 46a1bd2 | 2017-01-20 16:28:44 +0200 | [diff] [blame] | 2523 | _intel_adjust_tile_offset(&x, &y, |
| 2524 | tile_width, tile_height, |
| 2525 | tile_size, pitch_tiles, |
Ville Syrjälä | 66a2d92 | 2016-02-05 18:44:05 +0200 | [diff] [blame] | 2526 | gtt_offset_rotated * tile_size, 0); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2527 | |
| 2528 | gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height; |
| 2529 | |
| 2530 | /* |
| 2531 | * First pixel of the framebuffer from |
| 2532 | * the start of the rotated gtt mapping. |
| 2533 | */ |
| 2534 | intel_fb->rotated[i].x = x; |
| 2535 | intel_fb->rotated[i].y = y; |
| 2536 | } else { |
| 2537 | size = DIV_ROUND_UP((y + height) * fb->pitches[i] + |
| 2538 | x * cpp, tile_size); |
| 2539 | } |
| 2540 | |
| 2541 | /* how many tiles in total needed in the bo */ |
| 2542 | max_size = max(max_size, offset + size); |
| 2543 | } |
| 2544 | |
| 2545 | if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) { |
| 2546 | DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n", |
| 2547 | max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size); |
| 2548 | return -EINVAL; |
| 2549 | } |
| 2550 | |
| 2551 | return 0; |
| 2552 | } |
| 2553 | |
Damien Lespiau | b35d63f | 2015-01-20 12:51:50 +0000 | [diff] [blame] | 2554 | static int i9xx_format_to_fourcc(int format) |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2555 | { |
| 2556 | switch (format) { |
| 2557 | case DISPPLANE_8BPP: |
| 2558 | return DRM_FORMAT_C8; |
| 2559 | case DISPPLANE_BGRX555: |
| 2560 | return DRM_FORMAT_XRGB1555; |
| 2561 | case DISPPLANE_BGRX565: |
| 2562 | return DRM_FORMAT_RGB565; |
| 2563 | default: |
| 2564 | case DISPPLANE_BGRX888: |
| 2565 | return DRM_FORMAT_XRGB8888; |
| 2566 | case DISPPLANE_RGBX888: |
| 2567 | return DRM_FORMAT_XBGR8888; |
| 2568 | case DISPPLANE_BGRX101010: |
| 2569 | return DRM_FORMAT_XRGB2101010; |
| 2570 | case DISPPLANE_RGBX101010: |
| 2571 | return DRM_FORMAT_XBGR2101010; |
| 2572 | } |
| 2573 | } |
| 2574 | |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 2575 | static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha) |
| 2576 | { |
| 2577 | switch (format) { |
| 2578 | case PLANE_CTL_FORMAT_RGB_565: |
| 2579 | return DRM_FORMAT_RGB565; |
| 2580 | default: |
| 2581 | case PLANE_CTL_FORMAT_XRGB_8888: |
| 2582 | if (rgb_order) { |
| 2583 | if (alpha) |
| 2584 | return DRM_FORMAT_ABGR8888; |
| 2585 | else |
| 2586 | return DRM_FORMAT_XBGR8888; |
| 2587 | } else { |
| 2588 | if (alpha) |
| 2589 | return DRM_FORMAT_ARGB8888; |
| 2590 | else |
| 2591 | return DRM_FORMAT_XRGB8888; |
| 2592 | } |
| 2593 | case PLANE_CTL_FORMAT_XRGB_2101010: |
| 2594 | if (rgb_order) |
| 2595 | return DRM_FORMAT_XBGR2101010; |
| 2596 | else |
| 2597 | return DRM_FORMAT_XRGB2101010; |
| 2598 | } |
| 2599 | } |
| 2600 | |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 2601 | static bool |
Daniel Vetter | f6936e2 | 2015-03-26 12:17:05 +0100 | [diff] [blame] | 2602 | intel_alloc_initial_plane_obj(struct intel_crtc *crtc, |
| 2603 | struct intel_initial_plane_config *plane_config) |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2604 | { |
| 2605 | struct drm_device *dev = crtc->base.dev; |
Paulo Zanoni | 3badb49 | 2015-09-23 12:52:23 -0300 | [diff] [blame] | 2606 | struct drm_i915_private *dev_priv = to_i915(dev); |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 2607 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2608 | struct drm_i915_gem_object *obj = NULL; |
| 2609 | struct drm_mode_fb_cmd2 mode_cmd = { 0 }; |
Damien Lespiau | 2d14030 | 2015-02-05 17:22:18 +0000 | [diff] [blame] | 2610 | struct drm_framebuffer *fb = &plane_config->fb->base; |
Daniel Vetter | f37b5c2 | 2015-02-10 23:12:27 +0100 | [diff] [blame] | 2611 | u32 base_aligned = round_down(plane_config->base, PAGE_SIZE); |
| 2612 | u32 size_aligned = round_up(plane_config->base + plane_config->size, |
| 2613 | PAGE_SIZE); |
| 2614 | |
| 2615 | size_aligned -= base_aligned; |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2616 | |
Chris Wilson | ff2652e | 2014-03-10 08:07:02 +0000 | [diff] [blame] | 2617 | if (plane_config->size == 0) |
| 2618 | return false; |
| 2619 | |
Paulo Zanoni | 3badb49 | 2015-09-23 12:52:23 -0300 | [diff] [blame] | 2620 | /* If the FB is too big, just don't use it since fbdev is not very |
| 2621 | * important and we should probably use that space with FBC or other |
| 2622 | * features. */ |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 2623 | if (size_aligned * 2 > ggtt->stolen_usable_size) |
Paulo Zanoni | 3badb49 | 2015-09-23 12:52:23 -0300 | [diff] [blame] | 2624 | return false; |
| 2625 | |
Tvrtko Ursulin | 12c83d9 | 2016-02-11 10:27:29 +0000 | [diff] [blame] | 2626 | mutex_lock(&dev->struct_mutex); |
Tvrtko Ursulin | 187685c | 2016-12-01 14:16:36 +0000 | [diff] [blame] | 2627 | obj = i915_gem_object_create_stolen_for_preallocated(dev_priv, |
Daniel Vetter | f37b5c2 | 2015-02-10 23:12:27 +0100 | [diff] [blame] | 2628 | base_aligned, |
| 2629 | base_aligned, |
| 2630 | size_aligned); |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 2631 | mutex_unlock(&dev->struct_mutex); |
| 2632 | if (!obj) |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2633 | return false; |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2634 | |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 2635 | if (plane_config->tiling == I915_TILING_X) |
| 2636 | obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X; |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2637 | |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 2638 | mode_cmd.pixel_format = fb->format->format; |
Damien Lespiau | 6bf129d | 2015-02-05 17:22:16 +0000 | [diff] [blame] | 2639 | mode_cmd.width = fb->width; |
| 2640 | mode_cmd.height = fb->height; |
| 2641 | mode_cmd.pitches[0] = fb->pitches[0]; |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 2642 | mode_cmd.modifier[0] = fb->modifier; |
Daniel Vetter | 18c5247 | 2015-02-10 17:16:09 +0000 | [diff] [blame] | 2643 | mode_cmd.flags = DRM_MODE_FB_MODIFIERS; |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2644 | |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 2645 | if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) { |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2646 | DRM_DEBUG_KMS("intel fb init failed\n"); |
| 2647 | goto out_unref_obj; |
| 2648 | } |
Tvrtko Ursulin | 12c83d9 | 2016-02-11 10:27:29 +0000 | [diff] [blame] | 2649 | |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2650 | |
Daniel Vetter | f6936e2 | 2015-03-26 12:17:05 +0100 | [diff] [blame] | 2651 | DRM_DEBUG_KMS("initial plane fb obj %p\n", obj); |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2652 | return true; |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2653 | |
| 2654 | out_unref_obj: |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 2655 | i915_gem_object_put(obj); |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2656 | return false; |
| 2657 | } |
| 2658 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 2659 | /* Update plane->state->fb to match plane->fb after driver-internal updates */ |
| 2660 | static void |
| 2661 | update_state_fb(struct drm_plane *plane) |
| 2662 | { |
| 2663 | if (plane->fb == plane->state->fb) |
| 2664 | return; |
| 2665 | |
| 2666 | if (plane->state->fb) |
| 2667 | drm_framebuffer_unreference(plane->state->fb); |
| 2668 | plane->state->fb = plane->fb; |
| 2669 | if (plane->state->fb) |
| 2670 | drm_framebuffer_reference(plane->state->fb); |
| 2671 | } |
| 2672 | |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 2673 | static void |
Ville Syrjälä | e9728bd | 2017-03-02 19:14:51 +0200 | [diff] [blame] | 2674 | intel_set_plane_visible(struct intel_crtc_state *crtc_state, |
| 2675 | struct intel_plane_state *plane_state, |
| 2676 | bool visible) |
| 2677 | { |
| 2678 | struct intel_plane *plane = to_intel_plane(plane_state->base.plane); |
| 2679 | |
| 2680 | plane_state->base.visible = visible; |
| 2681 | |
| 2682 | /* FIXME pre-g4x don't work like this */ |
| 2683 | if (visible) { |
| 2684 | crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base)); |
| 2685 | crtc_state->active_planes |= BIT(plane->id); |
| 2686 | } else { |
| 2687 | crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base)); |
| 2688 | crtc_state->active_planes &= ~BIT(plane->id); |
| 2689 | } |
| 2690 | |
| 2691 | DRM_DEBUG_KMS("%s active planes 0x%x\n", |
| 2692 | crtc_state->base.crtc->name, |
| 2693 | crtc_state->active_planes); |
| 2694 | } |
| 2695 | |
| 2696 | static void |
Daniel Vetter | f6936e2 | 2015-03-26 12:17:05 +0100 | [diff] [blame] | 2697 | intel_find_initial_plane_obj(struct intel_crtc *intel_crtc, |
| 2698 | struct intel_initial_plane_config *plane_config) |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2699 | { |
| 2700 | struct drm_device *dev = intel_crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2701 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2702 | struct drm_crtc *c; |
Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 2703 | struct drm_i915_gem_object *obj; |
Daniel Vetter | 88595ac | 2015-03-26 12:42:24 +0100 | [diff] [blame] | 2704 | struct drm_plane *primary = intel_crtc->base.primary; |
Maarten Lankhorst | be5651f | 2015-07-13 16:30:18 +0200 | [diff] [blame] | 2705 | struct drm_plane_state *plane_state = primary->state; |
Matt Roper | 200757f | 2015-12-03 11:37:36 -0800 | [diff] [blame] | 2706 | struct drm_crtc_state *crtc_state = intel_crtc->base.state; |
| 2707 | struct intel_plane *intel_plane = to_intel_plane(primary); |
Matt Roper | 0a8d8a8 | 2015-12-03 11:37:38 -0800 | [diff] [blame] | 2708 | struct intel_plane_state *intel_state = |
| 2709 | to_intel_plane_state(plane_state); |
Daniel Vetter | 88595ac | 2015-03-26 12:42:24 +0100 | [diff] [blame] | 2710 | struct drm_framebuffer *fb; |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2711 | |
Damien Lespiau | 2d14030 | 2015-02-05 17:22:18 +0000 | [diff] [blame] | 2712 | if (!plane_config->fb) |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2713 | return; |
| 2714 | |
Daniel Vetter | f6936e2 | 2015-03-26 12:17:05 +0100 | [diff] [blame] | 2715 | if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) { |
Daniel Vetter | 88595ac | 2015-03-26 12:42:24 +0100 | [diff] [blame] | 2716 | fb = &plane_config->fb->base; |
| 2717 | goto valid_fb; |
Damien Lespiau | f55548b | 2015-02-05 18:30:20 +0000 | [diff] [blame] | 2718 | } |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2719 | |
Damien Lespiau | 2d14030 | 2015-02-05 17:22:18 +0000 | [diff] [blame] | 2720 | kfree(plane_config->fb); |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2721 | |
| 2722 | /* |
| 2723 | * Failed to alloc the obj, check to see if we should share |
| 2724 | * an fb with another CRTC instead |
| 2725 | */ |
Damien Lespiau | 70e1e0e | 2014-05-13 23:32:24 +0100 | [diff] [blame] | 2726 | for_each_crtc(dev, c) { |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 2727 | struct intel_plane_state *state; |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2728 | |
| 2729 | if (c == &intel_crtc->base) |
| 2730 | continue; |
| 2731 | |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 2732 | if (!to_intel_crtc(c)->active) |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2733 | continue; |
| 2734 | |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 2735 | state = to_intel_plane_state(c->primary->state); |
| 2736 | if (!state->vma) |
Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 2737 | continue; |
| 2738 | |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 2739 | if (intel_plane_ggtt_offset(state) == plane_config->base) { |
| 2740 | fb = c->primary->fb; |
Daniel Vetter | 88595ac | 2015-03-26 12:42:24 +0100 | [diff] [blame] | 2741 | drm_framebuffer_reference(fb); |
| 2742 | goto valid_fb; |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2743 | } |
| 2744 | } |
Daniel Vetter | 88595ac | 2015-03-26 12:42:24 +0100 | [diff] [blame] | 2745 | |
Matt Roper | 200757f | 2015-12-03 11:37:36 -0800 | [diff] [blame] | 2746 | /* |
| 2747 | * We've failed to reconstruct the BIOS FB. Current display state |
| 2748 | * indicates that the primary plane is visible, but has a NULL FB, |
| 2749 | * which will lead to problems later if we don't fix it up. The |
| 2750 | * simplest solution is to just disable the primary plane now and |
| 2751 | * pretend the BIOS never had it enabled. |
| 2752 | */ |
Ville Syrjälä | e9728bd | 2017-03-02 19:14:51 +0200 | [diff] [blame] | 2753 | intel_set_plane_visible(to_intel_crtc_state(crtc_state), |
| 2754 | to_intel_plane_state(plane_state), |
| 2755 | false); |
Ville Syrjälä | 2622a08 | 2016-03-09 19:07:26 +0200 | [diff] [blame] | 2756 | intel_pre_disable_primary_noatomic(&intel_crtc->base); |
Ville Syrjälä | 7225953 | 2017-03-02 19:15:05 +0200 | [diff] [blame] | 2757 | trace_intel_disable_plane(primary, intel_crtc); |
Matt Roper | 200757f | 2015-12-03 11:37:36 -0800 | [diff] [blame] | 2758 | intel_plane->disable_plane(primary, &intel_crtc->base); |
| 2759 | |
Daniel Vetter | 88595ac | 2015-03-26 12:42:24 +0100 | [diff] [blame] | 2760 | return; |
| 2761 | |
| 2762 | valid_fb: |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 2763 | mutex_lock(&dev->struct_mutex); |
| 2764 | intel_state->vma = |
| 2765 | intel_pin_and_fence_fb_obj(fb, primary->state->rotation); |
| 2766 | mutex_unlock(&dev->struct_mutex); |
| 2767 | if (IS_ERR(intel_state->vma)) { |
| 2768 | DRM_ERROR("failed to pin boot fb on pipe %d: %li\n", |
| 2769 | intel_crtc->pipe, PTR_ERR(intel_state->vma)); |
| 2770 | |
| 2771 | intel_state->vma = NULL; |
| 2772 | drm_framebuffer_unreference(fb); |
| 2773 | return; |
| 2774 | } |
| 2775 | |
Ville Syrjälä | f44e265 | 2015-11-13 19:16:13 +0200 | [diff] [blame] | 2776 | plane_state->src_x = 0; |
| 2777 | plane_state->src_y = 0; |
Maarten Lankhorst | be5651f | 2015-07-13 16:30:18 +0200 | [diff] [blame] | 2778 | plane_state->src_w = fb->width << 16; |
| 2779 | plane_state->src_h = fb->height << 16; |
| 2780 | |
Ville Syrjälä | f44e265 | 2015-11-13 19:16:13 +0200 | [diff] [blame] | 2781 | plane_state->crtc_x = 0; |
| 2782 | plane_state->crtc_y = 0; |
Maarten Lankhorst | be5651f | 2015-07-13 16:30:18 +0200 | [diff] [blame] | 2783 | plane_state->crtc_w = fb->width; |
| 2784 | plane_state->crtc_h = fb->height; |
| 2785 | |
Rob Clark | 1638d30 | 2016-11-05 11:08:08 -0400 | [diff] [blame] | 2786 | intel_state->base.src = drm_plane_state_src(plane_state); |
| 2787 | intel_state->base.dst = drm_plane_state_dest(plane_state); |
Matt Roper | 0a8d8a8 | 2015-12-03 11:37:38 -0800 | [diff] [blame] | 2788 | |
Daniel Vetter | 88595ac | 2015-03-26 12:42:24 +0100 | [diff] [blame] | 2789 | obj = intel_fb_obj(fb); |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 2790 | if (i915_gem_object_is_tiled(obj)) |
Daniel Vetter | 88595ac | 2015-03-26 12:42:24 +0100 | [diff] [blame] | 2791 | dev_priv->preserve_bios_swizzle = true; |
| 2792 | |
Maarten Lankhorst | be5651f | 2015-07-13 16:30:18 +0200 | [diff] [blame] | 2793 | drm_framebuffer_reference(fb); |
| 2794 | primary->fb = primary->state->fb = fb; |
Maarten Lankhorst | 36750f2 | 2015-06-01 12:49:54 +0200 | [diff] [blame] | 2795 | primary->crtc = primary->state->crtc = &intel_crtc->base; |
Ville Syrjälä | e9728bd | 2017-03-02 19:14:51 +0200 | [diff] [blame] | 2796 | |
| 2797 | intel_set_plane_visible(to_intel_crtc_state(crtc_state), |
| 2798 | to_intel_plane_state(plane_state), |
| 2799 | true); |
| 2800 | |
Chris Wilson | faf5bf0 | 2016-08-04 16:32:37 +0100 | [diff] [blame] | 2801 | atomic_or(to_intel_plane(primary)->frontbuffer_bit, |
| 2802 | &obj->frontbuffer_bits); |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2803 | } |
| 2804 | |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2805 | static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane, |
| 2806 | unsigned int rotation) |
| 2807 | { |
Ville Syrjälä | 353c859 | 2016-12-14 23:30:57 +0200 | [diff] [blame] | 2808 | int cpp = fb->format->cpp[plane]; |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2809 | |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 2810 | switch (fb->modifier) { |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2811 | case DRM_FORMAT_MOD_NONE: |
| 2812 | case I915_FORMAT_MOD_X_TILED: |
| 2813 | switch (cpp) { |
| 2814 | case 8: |
| 2815 | return 4096; |
| 2816 | case 4: |
| 2817 | case 2: |
| 2818 | case 1: |
| 2819 | return 8192; |
| 2820 | default: |
| 2821 | MISSING_CASE(cpp); |
| 2822 | break; |
| 2823 | } |
| 2824 | break; |
| 2825 | case I915_FORMAT_MOD_Y_TILED: |
| 2826 | case I915_FORMAT_MOD_Yf_TILED: |
| 2827 | switch (cpp) { |
| 2828 | case 8: |
| 2829 | return 2048; |
| 2830 | case 4: |
| 2831 | return 4096; |
| 2832 | case 2: |
| 2833 | case 1: |
| 2834 | return 8192; |
| 2835 | default: |
| 2836 | MISSING_CASE(cpp); |
| 2837 | break; |
| 2838 | } |
| 2839 | break; |
| 2840 | default: |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 2841 | MISSING_CASE(fb->modifier); |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2842 | } |
| 2843 | |
| 2844 | return 2048; |
| 2845 | } |
| 2846 | |
| 2847 | static int skl_check_main_surface(struct intel_plane_state *plane_state) |
| 2848 | { |
| 2849 | const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev); |
| 2850 | const struct drm_framebuffer *fb = plane_state->base.fb; |
| 2851 | unsigned int rotation = plane_state->base.rotation; |
Daniel Vetter | cc92638 | 2016-08-15 10:41:47 +0200 | [diff] [blame] | 2852 | int x = plane_state->base.src.x1 >> 16; |
| 2853 | int y = plane_state->base.src.y1 >> 16; |
| 2854 | int w = drm_rect_width(&plane_state->base.src) >> 16; |
| 2855 | int h = drm_rect_height(&plane_state->base.src) >> 16; |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2856 | int max_width = skl_max_plane_width(fb, 0, rotation); |
| 2857 | int max_height = 4096; |
Ville Syrjälä | 8d97065 | 2016-01-28 16:30:28 +0200 | [diff] [blame] | 2858 | u32 alignment, offset, aux_offset = plane_state->aux.offset; |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2859 | |
| 2860 | if (w > max_width || h > max_height) { |
| 2861 | DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n", |
| 2862 | w, h, max_width, max_height); |
| 2863 | return -EINVAL; |
| 2864 | } |
| 2865 | |
| 2866 | intel_add_fb_offsets(&x, &y, plane_state, 0); |
| 2867 | offset = intel_compute_tile_offset(&x, &y, plane_state, 0); |
| 2868 | |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 2869 | alignment = intel_surf_alignment(dev_priv, fb->modifier); |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2870 | |
| 2871 | /* |
Ville Syrjälä | 8d97065 | 2016-01-28 16:30:28 +0200 | [diff] [blame] | 2872 | * AUX surface offset is specified as the distance from the |
| 2873 | * main surface offset, and it must be non-negative. Make |
| 2874 | * sure that is what we will get. |
| 2875 | */ |
| 2876 | if (offset > aux_offset) |
| 2877 | offset = intel_adjust_tile_offset(&x, &y, plane_state, 0, |
| 2878 | offset, aux_offset & ~(alignment - 1)); |
| 2879 | |
| 2880 | /* |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2881 | * When using an X-tiled surface, the plane blows up |
| 2882 | * if the x offset + width exceed the stride. |
| 2883 | * |
| 2884 | * TODO: linear and Y-tiled seem fine, Yf untested, |
| 2885 | */ |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 2886 | if (fb->modifier == I915_FORMAT_MOD_X_TILED) { |
Ville Syrjälä | 353c859 | 2016-12-14 23:30:57 +0200 | [diff] [blame] | 2887 | int cpp = fb->format->cpp[0]; |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2888 | |
| 2889 | while ((x + w) * cpp > fb->pitches[0]) { |
| 2890 | if (offset == 0) { |
| 2891 | DRM_DEBUG_KMS("Unable to find suitable display surface offset\n"); |
| 2892 | return -EINVAL; |
| 2893 | } |
| 2894 | |
| 2895 | offset = intel_adjust_tile_offset(&x, &y, plane_state, 0, |
| 2896 | offset, offset - alignment); |
| 2897 | } |
| 2898 | } |
| 2899 | |
| 2900 | plane_state->main.offset = offset; |
| 2901 | plane_state->main.x = x; |
| 2902 | plane_state->main.y = y; |
| 2903 | |
| 2904 | return 0; |
| 2905 | } |
| 2906 | |
Ville Syrjälä | 8d97065 | 2016-01-28 16:30:28 +0200 | [diff] [blame] | 2907 | static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state) |
| 2908 | { |
| 2909 | const struct drm_framebuffer *fb = plane_state->base.fb; |
| 2910 | unsigned int rotation = plane_state->base.rotation; |
| 2911 | int max_width = skl_max_plane_width(fb, 1, rotation); |
| 2912 | int max_height = 4096; |
Daniel Vetter | cc92638 | 2016-08-15 10:41:47 +0200 | [diff] [blame] | 2913 | int x = plane_state->base.src.x1 >> 17; |
| 2914 | int y = plane_state->base.src.y1 >> 17; |
| 2915 | int w = drm_rect_width(&plane_state->base.src) >> 17; |
| 2916 | int h = drm_rect_height(&plane_state->base.src) >> 17; |
Ville Syrjälä | 8d97065 | 2016-01-28 16:30:28 +0200 | [diff] [blame] | 2917 | u32 offset; |
| 2918 | |
| 2919 | intel_add_fb_offsets(&x, &y, plane_state, 1); |
| 2920 | offset = intel_compute_tile_offset(&x, &y, plane_state, 1); |
| 2921 | |
| 2922 | /* FIXME not quite sure how/if these apply to the chroma plane */ |
| 2923 | if (w > max_width || h > max_height) { |
| 2924 | DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n", |
| 2925 | w, h, max_width, max_height); |
| 2926 | return -EINVAL; |
| 2927 | } |
| 2928 | |
| 2929 | plane_state->aux.offset = offset; |
| 2930 | plane_state->aux.x = x; |
| 2931 | plane_state->aux.y = y; |
| 2932 | |
| 2933 | return 0; |
| 2934 | } |
| 2935 | |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2936 | int skl_check_plane_surface(struct intel_plane_state *plane_state) |
| 2937 | { |
| 2938 | const struct drm_framebuffer *fb = plane_state->base.fb; |
| 2939 | unsigned int rotation = plane_state->base.rotation; |
| 2940 | int ret; |
| 2941 | |
Ville Syrjälä | a5e4c7d | 2016-11-07 22:20:54 +0200 | [diff] [blame] | 2942 | if (!plane_state->base.visible) |
| 2943 | return 0; |
| 2944 | |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2945 | /* Rotate src coordinates to match rotated GTT view */ |
Ville Syrjälä | bd2ef25 | 2016-09-26 19:30:46 +0300 | [diff] [blame] | 2946 | if (drm_rotation_90_or_270(rotation)) |
Daniel Vetter | cc92638 | 2016-08-15 10:41:47 +0200 | [diff] [blame] | 2947 | drm_rect_rotate(&plane_state->base.src, |
Ville Syrjälä | da064b4 | 2016-10-24 19:13:04 +0300 | [diff] [blame] | 2948 | fb->width << 16, fb->height << 16, |
| 2949 | DRM_ROTATE_270); |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2950 | |
Ville Syrjälä | 8d97065 | 2016-01-28 16:30:28 +0200 | [diff] [blame] | 2951 | /* |
| 2952 | * Handle the AUX surface first since |
| 2953 | * the main surface setup depends on it. |
| 2954 | */ |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 2955 | if (fb->format->format == DRM_FORMAT_NV12) { |
Ville Syrjälä | 8d97065 | 2016-01-28 16:30:28 +0200 | [diff] [blame] | 2956 | ret = skl_check_nv12_aux_surface(plane_state); |
| 2957 | if (ret) |
| 2958 | return ret; |
| 2959 | } else { |
| 2960 | plane_state->aux.offset = ~0xfff; |
| 2961 | plane_state->aux.x = 0; |
| 2962 | plane_state->aux.y = 0; |
| 2963 | } |
| 2964 | |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2965 | ret = skl_check_main_surface(plane_state); |
| 2966 | if (ret) |
| 2967 | return ret; |
| 2968 | |
| 2969 | return 0; |
| 2970 | } |
| 2971 | |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 2972 | static void i9xx_update_primary_plane(struct drm_plane *primary, |
| 2973 | const struct intel_crtc_state *crtc_state, |
| 2974 | const struct intel_plane_state *plane_state) |
Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 2975 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 2976 | struct drm_i915_private *dev_priv = to_i915(primary->dev); |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 2977 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc); |
| 2978 | struct drm_framebuffer *fb = plane_state->base.fb; |
Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 2979 | int plane = intel_crtc->plane; |
Ville Syrjälä | 54ea9da | 2016-01-20 21:05:25 +0200 | [diff] [blame] | 2980 | u32 linear_offset; |
Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 2981 | u32 dspcntr; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2982 | i915_reg_t reg = DSPCNTR(plane); |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 2983 | unsigned int rotation = plane_state->base.rotation; |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 2984 | int x = plane_state->base.src.x1 >> 16; |
| 2985 | int y = plane_state->base.src.y1 >> 16; |
Ville Syrjälä | c9ba6fa | 2014-08-27 17:48:41 +0300 | [diff] [blame] | 2986 | |
Ville Syrjälä | f45651b | 2014-08-08 21:51:10 +0300 | [diff] [blame] | 2987 | dspcntr = DISPPLANE_GAMMA_ENABLE; |
| 2988 | |
Ville Syrjälä | fdd508a6 | 2014-08-08 21:51:11 +0300 | [diff] [blame] | 2989 | dspcntr |= DISPLAY_PLANE_ENABLE; |
Ville Syrjälä | f45651b | 2014-08-08 21:51:10 +0300 | [diff] [blame] | 2990 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 2991 | if (INTEL_GEN(dev_priv) < 4) { |
Ville Syrjälä | f45651b | 2014-08-08 21:51:10 +0300 | [diff] [blame] | 2992 | if (intel_crtc->pipe == PIPE_B) |
| 2993 | dspcntr |= DISPPLANE_SEL_PIPE_B; |
| 2994 | |
| 2995 | /* pipesrc and dspsize control the size that is scaled from, |
| 2996 | * which should always be the user's requested size. |
| 2997 | */ |
| 2998 | I915_WRITE(DSPSIZE(plane), |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 2999 | ((crtc_state->pipe_src_h - 1) << 16) | |
| 3000 | (crtc_state->pipe_src_w - 1)); |
Ville Syrjälä | f45651b | 2014-08-08 21:51:10 +0300 | [diff] [blame] | 3001 | I915_WRITE(DSPPOS(plane), 0); |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 3002 | } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) { |
Ville Syrjälä | c14b048 | 2014-10-16 20:52:34 +0300 | [diff] [blame] | 3003 | I915_WRITE(PRIMSIZE(plane), |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3004 | ((crtc_state->pipe_src_h - 1) << 16) | |
| 3005 | (crtc_state->pipe_src_w - 1)); |
Ville Syrjälä | c14b048 | 2014-10-16 20:52:34 +0300 | [diff] [blame] | 3006 | I915_WRITE(PRIMPOS(plane), 0); |
| 3007 | I915_WRITE(PRIMCNSTALPHA(plane), 0); |
Ville Syrjälä | f45651b | 2014-08-08 21:51:10 +0300 | [diff] [blame] | 3008 | } |
| 3009 | |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 3010 | switch (fb->format->format) { |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3011 | case DRM_FORMAT_C8: |
Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 3012 | dspcntr |= DISPPLANE_8BPP; |
| 3013 | break; |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3014 | case DRM_FORMAT_XRGB1555: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3015 | dspcntr |= DISPPLANE_BGRX555; |
Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 3016 | break; |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3017 | case DRM_FORMAT_RGB565: |
| 3018 | dspcntr |= DISPPLANE_BGRX565; |
| 3019 | break; |
| 3020 | case DRM_FORMAT_XRGB8888: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3021 | dspcntr |= DISPPLANE_BGRX888; |
| 3022 | break; |
| 3023 | case DRM_FORMAT_XBGR8888: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3024 | dspcntr |= DISPPLANE_RGBX888; |
| 3025 | break; |
| 3026 | case DRM_FORMAT_XRGB2101010: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3027 | dspcntr |= DISPPLANE_BGRX101010; |
| 3028 | break; |
| 3029 | case DRM_FORMAT_XBGR2101010: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3030 | dspcntr |= DISPPLANE_RGBX101010; |
Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 3031 | break; |
| 3032 | default: |
Daniel Vetter | baba133 | 2013-03-27 00:45:00 +0100 | [diff] [blame] | 3033 | BUG(); |
Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 3034 | } |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3035 | |
Ville Syrjälä | 72618eb | 2016-02-04 20:38:20 +0200 | [diff] [blame] | 3036 | if (INTEL_GEN(dev_priv) >= 4 && |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 3037 | fb->modifier == I915_FORMAT_MOD_X_TILED) |
Ville Syrjälä | f45651b | 2014-08-08 21:51:10 +0300 | [diff] [blame] | 3038 | dspcntr |= DISPPLANE_TILED; |
Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 3039 | |
Ville Syrjälä | df0cd45 | 2016-11-14 18:53:59 +0200 | [diff] [blame] | 3040 | if (rotation & DRM_ROTATE_180) |
| 3041 | dspcntr |= DISPPLANE_ROTATE_180; |
| 3042 | |
Ville Syrjälä | 4ea7be2 | 2016-11-14 18:54:00 +0200 | [diff] [blame] | 3043 | if (rotation & DRM_REFLECT_X) |
| 3044 | dspcntr |= DISPPLANE_MIRROR; |
| 3045 | |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 3046 | if (IS_G4X(dev_priv)) |
Ville Syrjälä | de1aa62 | 2013-06-07 10:47:01 +0300 | [diff] [blame] | 3047 | dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE; |
| 3048 | |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 3049 | intel_add_fb_offsets(&x, &y, plane_state, 0); |
Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 3050 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 3051 | if (INTEL_GEN(dev_priv) >= 4) |
Daniel Vetter | c2c7513 | 2012-07-05 12:17:30 +0200 | [diff] [blame] | 3052 | intel_crtc->dspaddr_offset = |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 3053 | intel_compute_tile_offset(&x, &y, plane_state, 0); |
Daniel Vetter | e506a0c | 2012-07-05 12:17:29 +0200 | [diff] [blame] | 3054 | |
Ville Syrjälä | f22aa14 | 2016-11-14 18:53:58 +0200 | [diff] [blame] | 3055 | if (rotation & DRM_ROTATE_180) { |
Ville Syrjälä | df0cd45 | 2016-11-14 18:53:59 +0200 | [diff] [blame] | 3056 | x += crtc_state->pipe_src_w - 1; |
| 3057 | y += crtc_state->pipe_src_h - 1; |
Ville Syrjälä | 4ea7be2 | 2016-11-14 18:54:00 +0200 | [diff] [blame] | 3058 | } else if (rotation & DRM_REFLECT_X) { |
| 3059 | x += crtc_state->pipe_src_w - 1; |
Sonika Jindal | 48404c1 | 2014-08-22 14:06:04 +0530 | [diff] [blame] | 3060 | } |
| 3061 | |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 3062 | linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3063 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 3064 | if (INTEL_GEN(dev_priv) < 4) |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3065 | intel_crtc->dspaddr_offset = linear_offset; |
| 3066 | |
Paulo Zanoni | 2db3366 | 2015-09-14 15:20:03 -0300 | [diff] [blame] | 3067 | intel_crtc->adjusted_x = x; |
| 3068 | intel_crtc->adjusted_y = y; |
| 3069 | |
Sonika Jindal | 48404c1 | 2014-08-22 14:06:04 +0530 | [diff] [blame] | 3070 | I915_WRITE(reg, dspcntr); |
| 3071 | |
Ville Syrjälä | 01f2c77 | 2011-12-20 00:06:49 +0200 | [diff] [blame] | 3072 | I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]); |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 3073 | if (INTEL_GEN(dev_priv) >= 4) { |
Daniel Vetter | 85ba7b7 | 2014-01-24 10:31:44 +0100 | [diff] [blame] | 3074 | I915_WRITE(DSPSURF(plane), |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 3075 | intel_plane_ggtt_offset(plane_state) + |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3076 | intel_crtc->dspaddr_offset); |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3077 | I915_WRITE(DSPTILEOFF(plane), (y << 16) | x); |
Daniel Vetter | e506a0c | 2012-07-05 12:17:29 +0200 | [diff] [blame] | 3078 | I915_WRITE(DSPLINOFF(plane), linear_offset); |
Ville Syrjälä | bfb8104 | 2016-11-07 22:20:57 +0200 | [diff] [blame] | 3079 | } else { |
| 3080 | I915_WRITE(DSPADDR(plane), |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 3081 | intel_plane_ggtt_offset(plane_state) + |
Ville Syrjälä | bfb8104 | 2016-11-07 22:20:57 +0200 | [diff] [blame] | 3082 | intel_crtc->dspaddr_offset); |
| 3083 | } |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3084 | POSTING_READ(reg); |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3085 | } |
| 3086 | |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3087 | static void i9xx_disable_primary_plane(struct drm_plane *primary, |
| 3088 | struct drm_crtc *crtc) |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3089 | { |
| 3090 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3091 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3092 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3093 | int plane = intel_crtc->plane; |
| 3094 | |
| 3095 | I915_WRITE(DSPCNTR(plane), 0); |
| 3096 | if (INTEL_INFO(dev_priv)->gen >= 4) |
| 3097 | I915_WRITE(DSPSURF(plane), 0); |
| 3098 | else |
| 3099 | I915_WRITE(DSPADDR(plane), 0); |
| 3100 | POSTING_READ(DSPCNTR(plane)); |
| 3101 | } |
| 3102 | |
| 3103 | static void ironlake_update_primary_plane(struct drm_plane *primary, |
| 3104 | const struct intel_crtc_state *crtc_state, |
| 3105 | const struct intel_plane_state *plane_state) |
| 3106 | { |
| 3107 | struct drm_device *dev = primary->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3108 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3109 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc); |
| 3110 | struct drm_framebuffer *fb = plane_state->base.fb; |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3111 | int plane = intel_crtc->plane; |
Ville Syrjälä | 54ea9da | 2016-01-20 21:05:25 +0200 | [diff] [blame] | 3112 | u32 linear_offset; |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3113 | u32 dspcntr; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3114 | i915_reg_t reg = DSPCNTR(plane); |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 3115 | unsigned int rotation = plane_state->base.rotation; |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 3116 | int x = plane_state->base.src.x1 >> 16; |
| 3117 | int y = plane_state->base.src.y1 >> 16; |
Ville Syrjälä | c9ba6fa | 2014-08-27 17:48:41 +0300 | [diff] [blame] | 3118 | |
Ville Syrjälä | f45651b | 2014-08-08 21:51:10 +0300 | [diff] [blame] | 3119 | dspcntr = DISPPLANE_GAMMA_ENABLE; |
Ville Syrjälä | fdd508a6 | 2014-08-08 21:51:11 +0300 | [diff] [blame] | 3120 | dspcntr |= DISPLAY_PLANE_ENABLE; |
Ville Syrjälä | f45651b | 2014-08-08 21:51:10 +0300 | [diff] [blame] | 3121 | |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 3122 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
Ville Syrjälä | f45651b | 2014-08-08 21:51:10 +0300 | [diff] [blame] | 3123 | dspcntr |= DISPPLANE_PIPE_CSC_ENABLE; |
| 3124 | |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 3125 | switch (fb->format->format) { |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3126 | case DRM_FORMAT_C8: |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3127 | dspcntr |= DISPPLANE_8BPP; |
| 3128 | break; |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3129 | case DRM_FORMAT_RGB565: |
| 3130 | dspcntr |= DISPPLANE_BGRX565; |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3131 | break; |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3132 | case DRM_FORMAT_XRGB8888: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3133 | dspcntr |= DISPPLANE_BGRX888; |
| 3134 | break; |
| 3135 | case DRM_FORMAT_XBGR8888: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3136 | dspcntr |= DISPPLANE_RGBX888; |
| 3137 | break; |
| 3138 | case DRM_FORMAT_XRGB2101010: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3139 | dspcntr |= DISPPLANE_BGRX101010; |
| 3140 | break; |
| 3141 | case DRM_FORMAT_XBGR2101010: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3142 | dspcntr |= DISPPLANE_RGBX101010; |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3143 | break; |
| 3144 | default: |
Daniel Vetter | baba133 | 2013-03-27 00:45:00 +0100 | [diff] [blame] | 3145 | BUG(); |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3146 | } |
| 3147 | |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 3148 | if (fb->modifier == I915_FORMAT_MOD_X_TILED) |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3149 | dspcntr |= DISPPLANE_TILED; |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3150 | |
Ville Syrjälä | df0cd45 | 2016-11-14 18:53:59 +0200 | [diff] [blame] | 3151 | if (rotation & DRM_ROTATE_180) |
| 3152 | dspcntr |= DISPPLANE_ROTATE_180; |
| 3153 | |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 3154 | if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) |
Paulo Zanoni | 1f5d76d | 2013-08-23 19:51:28 -0300 | [diff] [blame] | 3155 | dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE; |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3156 | |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 3157 | intel_add_fb_offsets(&x, &y, plane_state, 0); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3158 | |
Daniel Vetter | c2c7513 | 2012-07-05 12:17:30 +0200 | [diff] [blame] | 3159 | intel_crtc->dspaddr_offset = |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 3160 | intel_compute_tile_offset(&x, &y, plane_state, 0); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3161 | |
Ville Syrjälä | df0cd45 | 2016-11-14 18:53:59 +0200 | [diff] [blame] | 3162 | /* HSW+ does this automagically in hardware */ |
| 3163 | if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) && |
| 3164 | rotation & DRM_ROTATE_180) { |
| 3165 | x += crtc_state->pipe_src_w - 1; |
| 3166 | y += crtc_state->pipe_src_h - 1; |
Sonika Jindal | 48404c1 | 2014-08-22 14:06:04 +0530 | [diff] [blame] | 3167 | } |
| 3168 | |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 3169 | linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3170 | |
Paulo Zanoni | 2db3366 | 2015-09-14 15:20:03 -0300 | [diff] [blame] | 3171 | intel_crtc->adjusted_x = x; |
| 3172 | intel_crtc->adjusted_y = y; |
| 3173 | |
Sonika Jindal | 48404c1 | 2014-08-22 14:06:04 +0530 | [diff] [blame] | 3174 | I915_WRITE(reg, dspcntr); |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3175 | |
Ville Syrjälä | 01f2c77 | 2011-12-20 00:06:49 +0200 | [diff] [blame] | 3176 | I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]); |
Daniel Vetter | 85ba7b7 | 2014-01-24 10:31:44 +0100 | [diff] [blame] | 3177 | I915_WRITE(DSPSURF(plane), |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 3178 | intel_plane_ggtt_offset(plane_state) + |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3179 | intel_crtc->dspaddr_offset); |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 3180 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) { |
Damien Lespiau | bc1c91e | 2012-10-29 12:14:21 +0000 | [diff] [blame] | 3181 | I915_WRITE(DSPOFFSET(plane), (y << 16) | x); |
| 3182 | } else { |
| 3183 | I915_WRITE(DSPTILEOFF(plane), (y << 16) | x); |
| 3184 | I915_WRITE(DSPLINOFF(plane), linear_offset); |
| 3185 | } |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3186 | POSTING_READ(reg); |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3187 | } |
| 3188 | |
Ville Syrjälä | 7b49f94 | 2016-01-12 21:08:32 +0200 | [diff] [blame] | 3189 | u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv, |
| 3190 | uint64_t fb_modifier, uint32_t pixel_format) |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 3191 | { |
Ville Syrjälä | 7b49f94 | 2016-01-12 21:08:32 +0200 | [diff] [blame] | 3192 | if (fb_modifier == DRM_FORMAT_MOD_NONE) { |
| 3193 | return 64; |
| 3194 | } else { |
| 3195 | int cpp = drm_format_plane_cpp(pixel_format, 0); |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 3196 | |
Ville Syrjälä | 27ba391 | 2016-02-15 22:54:40 +0200 | [diff] [blame] | 3197 | return intel_tile_width_bytes(dev_priv, fb_modifier, cpp); |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 3198 | } |
| 3199 | } |
| 3200 | |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 3201 | static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id) |
| 3202 | { |
| 3203 | struct drm_device *dev = intel_crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3204 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 3205 | |
| 3206 | I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0); |
| 3207 | I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0); |
| 3208 | I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0); |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 3209 | } |
| 3210 | |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 3211 | /* |
| 3212 | * This function detaches (aka. unbinds) unused scalers in hardware |
| 3213 | */ |
Maarten Lankhorst | 0583236 | 2015-06-15 12:33:48 +0200 | [diff] [blame] | 3214 | static void skl_detach_scalers(struct intel_crtc *intel_crtc) |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 3215 | { |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 3216 | struct intel_crtc_scaler_state *scaler_state; |
| 3217 | int i; |
| 3218 | |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 3219 | scaler_state = &intel_crtc->config->scaler_state; |
| 3220 | |
| 3221 | /* loop through and disable scalers that aren't in use */ |
| 3222 | for (i = 0; i < intel_crtc->num_scalers; i++) { |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 3223 | if (!scaler_state->scalers[i].in_use) |
| 3224 | skl_detach_scaler(intel_crtc, i); |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 3225 | } |
| 3226 | } |
| 3227 | |
Ville Syrjälä | d219677 | 2016-01-28 18:33:11 +0200 | [diff] [blame] | 3228 | u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane, |
| 3229 | unsigned int rotation) |
| 3230 | { |
| 3231 | const struct drm_i915_private *dev_priv = to_i915(fb->dev); |
| 3232 | u32 stride = intel_fb_pitch(fb, plane, rotation); |
| 3233 | |
| 3234 | /* |
| 3235 | * The stride is either expressed as a multiple of 64 bytes chunks for |
| 3236 | * linear buffers or in number of tiles for tiled buffers. |
| 3237 | */ |
Ville Syrjälä | bd2ef25 | 2016-09-26 19:30:46 +0300 | [diff] [blame] | 3238 | if (drm_rotation_90_or_270(rotation)) { |
Ville Syrjälä | 353c859 | 2016-12-14 23:30:57 +0200 | [diff] [blame] | 3239 | int cpp = fb->format->cpp[plane]; |
Ville Syrjälä | d219677 | 2016-01-28 18:33:11 +0200 | [diff] [blame] | 3240 | |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 3241 | stride /= intel_tile_height(dev_priv, fb->modifier, cpp); |
Ville Syrjälä | d219677 | 2016-01-28 18:33:11 +0200 | [diff] [blame] | 3242 | } else { |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 3243 | stride /= intel_fb_stride_alignment(dev_priv, fb->modifier, |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 3244 | fb->format->format); |
Ville Syrjälä | d219677 | 2016-01-28 18:33:11 +0200 | [diff] [blame] | 3245 | } |
| 3246 | |
| 3247 | return stride; |
| 3248 | } |
| 3249 | |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3250 | u32 skl_plane_ctl_format(uint32_t pixel_format) |
| 3251 | { |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3252 | switch (pixel_format) { |
Damien Lespiau | d161cf7 | 2015-05-12 16:13:17 +0100 | [diff] [blame] | 3253 | case DRM_FORMAT_C8: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3254 | return PLANE_CTL_FORMAT_INDEXED; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3255 | case DRM_FORMAT_RGB565: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3256 | return PLANE_CTL_FORMAT_RGB_565; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3257 | case DRM_FORMAT_XBGR8888: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3258 | return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3259 | case DRM_FORMAT_XRGB8888: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3260 | return PLANE_CTL_FORMAT_XRGB_8888; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3261 | /* |
| 3262 | * XXX: For ARBG/ABGR formats we default to expecting scanout buffers |
| 3263 | * to be already pre-multiplied. We need to add a knob (or a different |
| 3264 | * DRM_FORMAT) for user-space to configure that. |
| 3265 | */ |
| 3266 | case DRM_FORMAT_ABGR8888: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3267 | return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX | |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3268 | PLANE_CTL_ALPHA_SW_PREMULTIPLY; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3269 | case DRM_FORMAT_ARGB8888: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3270 | return PLANE_CTL_FORMAT_XRGB_8888 | |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3271 | PLANE_CTL_ALPHA_SW_PREMULTIPLY; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3272 | case DRM_FORMAT_XRGB2101010: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3273 | return PLANE_CTL_FORMAT_XRGB_2101010; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3274 | case DRM_FORMAT_XBGR2101010: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3275 | return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3276 | case DRM_FORMAT_YUYV: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3277 | return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3278 | case DRM_FORMAT_YVYU: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3279 | return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3280 | case DRM_FORMAT_UYVY: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3281 | return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3282 | case DRM_FORMAT_VYUY: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3283 | return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3284 | default: |
Damien Lespiau | 4249eee | 2015-05-12 16:13:16 +0100 | [diff] [blame] | 3285 | MISSING_CASE(pixel_format); |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3286 | } |
Damien Lespiau | 8cfcba4 | 2015-05-12 16:13:14 +0100 | [diff] [blame] | 3287 | |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3288 | return 0; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3289 | } |
| 3290 | |
| 3291 | u32 skl_plane_ctl_tiling(uint64_t fb_modifier) |
| 3292 | { |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3293 | switch (fb_modifier) { |
| 3294 | case DRM_FORMAT_MOD_NONE: |
| 3295 | break; |
| 3296 | case I915_FORMAT_MOD_X_TILED: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3297 | return PLANE_CTL_TILED_X; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3298 | case I915_FORMAT_MOD_Y_TILED: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3299 | return PLANE_CTL_TILED_Y; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3300 | case I915_FORMAT_MOD_Yf_TILED: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3301 | return PLANE_CTL_TILED_YF; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3302 | default: |
| 3303 | MISSING_CASE(fb_modifier); |
| 3304 | } |
Damien Lespiau | 8cfcba4 | 2015-05-12 16:13:14 +0100 | [diff] [blame] | 3305 | |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3306 | return 0; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3307 | } |
| 3308 | |
| 3309 | u32 skl_plane_ctl_rotation(unsigned int rotation) |
| 3310 | { |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3311 | switch (rotation) { |
Joonas Lahtinen | 31ad61e | 2016-07-29 08:50:05 +0300 | [diff] [blame] | 3312 | case DRM_ROTATE_0: |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3313 | break; |
Sonika Jindal | 1e8df16 | 2015-05-20 13:40:48 +0530 | [diff] [blame] | 3314 | /* |
| 3315 | * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr |
| 3316 | * while i915 HW rotation is clockwise, thats why this swapping. |
| 3317 | */ |
Joonas Lahtinen | 31ad61e | 2016-07-29 08:50:05 +0300 | [diff] [blame] | 3318 | case DRM_ROTATE_90: |
Sonika Jindal | 1e8df16 | 2015-05-20 13:40:48 +0530 | [diff] [blame] | 3319 | return PLANE_CTL_ROTATE_270; |
Joonas Lahtinen | 31ad61e | 2016-07-29 08:50:05 +0300 | [diff] [blame] | 3320 | case DRM_ROTATE_180: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3321 | return PLANE_CTL_ROTATE_180; |
Joonas Lahtinen | 31ad61e | 2016-07-29 08:50:05 +0300 | [diff] [blame] | 3322 | case DRM_ROTATE_270: |
Sonika Jindal | 1e8df16 | 2015-05-20 13:40:48 +0530 | [diff] [blame] | 3323 | return PLANE_CTL_ROTATE_90; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3324 | default: |
| 3325 | MISSING_CASE(rotation); |
| 3326 | } |
| 3327 | |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3328 | return 0; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3329 | } |
| 3330 | |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3331 | static void skylake_update_primary_plane(struct drm_plane *plane, |
| 3332 | const struct intel_crtc_state *crtc_state, |
| 3333 | const struct intel_plane_state *plane_state) |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 3334 | { |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3335 | struct drm_device *dev = plane->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3336 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3337 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc); |
| 3338 | struct drm_framebuffer *fb = plane_state->base.fb; |
Ville Syrjälä | 8e816bb | 2016-11-22 18:01:59 +0200 | [diff] [blame] | 3339 | enum plane_id plane_id = to_intel_plane(plane)->id; |
| 3340 | enum pipe pipe = to_intel_plane(plane)->pipe; |
Ville Syrjälä | d219677 | 2016-01-28 18:33:11 +0200 | [diff] [blame] | 3341 | u32 plane_ctl; |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3342 | unsigned int rotation = plane_state->base.rotation; |
Ville Syrjälä | d219677 | 2016-01-28 18:33:11 +0200 | [diff] [blame] | 3343 | u32 stride = skl_plane_stride(fb, 0, rotation); |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 3344 | u32 surf_addr = plane_state->main.offset; |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3345 | int scaler_id = plane_state->scaler_id; |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 3346 | int src_x = plane_state->main.x; |
| 3347 | int src_y = plane_state->main.y; |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 3348 | int src_w = drm_rect_width(&plane_state->base.src) >> 16; |
| 3349 | int src_h = drm_rect_height(&plane_state->base.src) >> 16; |
| 3350 | int dst_x = plane_state->base.dst.x1; |
| 3351 | int dst_y = plane_state->base.dst.y1; |
| 3352 | int dst_w = drm_rect_width(&plane_state->base.dst); |
| 3353 | int dst_h = drm_rect_height(&plane_state->base.dst); |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 3354 | |
Ander Conselvan de Oliveira | 47f9ea8 | 2017-01-26 13:24:22 +0200 | [diff] [blame] | 3355 | plane_ctl = PLANE_CTL_ENABLE; |
| 3356 | |
| 3357 | if (IS_GEMINILAKE(dev_priv)) { |
| 3358 | I915_WRITE(PLANE_COLOR_CTL(pipe, plane_id), |
| 3359 | PLANE_COLOR_PIPE_GAMMA_ENABLE | |
Ander Conselvan de Oliveira | 3bb56da | 2017-02-17 14:06:29 +0200 | [diff] [blame] | 3360 | PLANE_COLOR_PIPE_CSC_ENABLE | |
Ander Conselvan de Oliveira | 47f9ea8 | 2017-01-26 13:24:22 +0200 | [diff] [blame] | 3361 | PLANE_COLOR_PLANE_GAMMA_DISABLE); |
| 3362 | } else { |
| 3363 | plane_ctl |= |
| 3364 | PLANE_CTL_PIPE_GAMMA_ENABLE | |
| 3365 | PLANE_CTL_PIPE_CSC_ENABLE | |
| 3366 | PLANE_CTL_PLANE_GAMMA_DISABLE; |
| 3367 | } |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 3368 | |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 3369 | plane_ctl |= skl_plane_ctl_format(fb->format->format); |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 3370 | plane_ctl |= skl_plane_ctl_tiling(fb->modifier); |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3371 | plane_ctl |= skl_plane_ctl_rotation(rotation); |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 3372 | |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3373 | /* Sizes are 0 based */ |
| 3374 | src_w--; |
| 3375 | src_h--; |
| 3376 | dst_w--; |
| 3377 | dst_h--; |
| 3378 | |
Paulo Zanoni | 4c0b8a8 | 2016-08-19 19:03:23 -0300 | [diff] [blame] | 3379 | intel_crtc->dspaddr_offset = surf_addr; |
| 3380 | |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3381 | intel_crtc->adjusted_x = src_x; |
| 3382 | intel_crtc->adjusted_y = src_y; |
Paulo Zanoni | 2db3366 | 2015-09-14 15:20:03 -0300 | [diff] [blame] | 3383 | |
Ville Syrjälä | 8e816bb | 2016-11-22 18:01:59 +0200 | [diff] [blame] | 3384 | I915_WRITE(PLANE_CTL(pipe, plane_id), plane_ctl); |
| 3385 | I915_WRITE(PLANE_OFFSET(pipe, plane_id), (src_y << 16) | src_x); |
| 3386 | I915_WRITE(PLANE_STRIDE(pipe, plane_id), stride); |
| 3387 | I915_WRITE(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w); |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3388 | |
| 3389 | if (scaler_id >= 0) { |
| 3390 | uint32_t ps_ctrl = 0; |
| 3391 | |
| 3392 | WARN_ON(!dst_w || !dst_h); |
Ville Syrjälä | 8e816bb | 2016-11-22 18:01:59 +0200 | [diff] [blame] | 3393 | ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane_id) | |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3394 | crtc_state->scaler_state.scalers[scaler_id].mode; |
| 3395 | I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl); |
| 3396 | I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0); |
| 3397 | I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y); |
| 3398 | I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h); |
Ville Syrjälä | 8e816bb | 2016-11-22 18:01:59 +0200 | [diff] [blame] | 3399 | I915_WRITE(PLANE_POS(pipe, plane_id), 0); |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3400 | } else { |
Ville Syrjälä | 8e816bb | 2016-11-22 18:01:59 +0200 | [diff] [blame] | 3401 | I915_WRITE(PLANE_POS(pipe, plane_id), (dst_y << 16) | dst_x); |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3402 | } |
| 3403 | |
Ville Syrjälä | 8e816bb | 2016-11-22 18:01:59 +0200 | [diff] [blame] | 3404 | I915_WRITE(PLANE_SURF(pipe, plane_id), |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 3405 | intel_plane_ggtt_offset(plane_state) + surf_addr); |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 3406 | |
Ville Syrjälä | 8e816bb | 2016-11-22 18:01:59 +0200 | [diff] [blame] | 3407 | POSTING_READ(PLANE_SURF(pipe, plane_id)); |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 3408 | } |
| 3409 | |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3410 | static void skylake_disable_primary_plane(struct drm_plane *primary, |
| 3411 | struct drm_crtc *crtc) |
| 3412 | { |
| 3413 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3414 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 8e816bb | 2016-11-22 18:01:59 +0200 | [diff] [blame] | 3415 | enum plane_id plane_id = to_intel_plane(primary)->id; |
| 3416 | enum pipe pipe = to_intel_plane(primary)->pipe; |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 3417 | |
Ville Syrjälä | 8e816bb | 2016-11-22 18:01:59 +0200 | [diff] [blame] | 3418 | I915_WRITE(PLANE_CTL(pipe, plane_id), 0); |
| 3419 | I915_WRITE(PLANE_SURF(pipe, plane_id), 0); |
| 3420 | POSTING_READ(PLANE_SURF(pipe, plane_id)); |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3421 | } |
| 3422 | |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3423 | /* Assume fb object is pinned & idle & fenced and just update base pointers */ |
| 3424 | static int |
| 3425 | intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb, |
| 3426 | int x, int y, enum mode_set_atomic state) |
| 3427 | { |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3428 | /* Support for kgdboc is disabled, this needs a major rework. */ |
| 3429 | DRM_ERROR("legacy panic handler not supported any more.\n"); |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3430 | |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3431 | return -ENODEV; |
Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 3432 | } |
| 3433 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 3434 | static void intel_complete_page_flips(struct drm_i915_private *dev_priv) |
| 3435 | { |
| 3436 | struct intel_crtc *crtc; |
| 3437 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 3438 | for_each_intel_crtc(&dev_priv->drm, crtc) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 3439 | intel_finish_page_flip_cs(dev_priv, crtc->pipe); |
| 3440 | } |
| 3441 | |
Ville Syrjälä | 7514747 | 2014-11-24 18:28:11 +0200 | [diff] [blame] | 3442 | static void intel_update_primary_planes(struct drm_device *dev) |
| 3443 | { |
Ville Syrjälä | 7514747 | 2014-11-24 18:28:11 +0200 | [diff] [blame] | 3444 | struct drm_crtc *crtc; |
Ville Syrjälä | 96a0291 | 2013-02-18 19:08:49 +0200 | [diff] [blame] | 3445 | |
Damien Lespiau | 70e1e0e | 2014-05-13 23:32:24 +0100 | [diff] [blame] | 3446 | for_each_crtc(dev, crtc) { |
Maarten Lankhorst | 11c22da | 2015-09-10 16:07:58 +0200 | [diff] [blame] | 3447 | struct intel_plane *plane = to_intel_plane(crtc->primary); |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3448 | struct intel_plane_state *plane_state = |
| 3449 | to_intel_plane_state(plane->base.state); |
Maarten Lankhorst | 11c22da | 2015-09-10 16:07:58 +0200 | [diff] [blame] | 3450 | |
Ville Syrjälä | 7225953 | 2017-03-02 19:15:05 +0200 | [diff] [blame] | 3451 | if (plane_state->base.visible) { |
| 3452 | trace_intel_update_plane(&plane->base, |
| 3453 | to_intel_crtc(crtc)); |
| 3454 | |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3455 | plane->update_plane(&plane->base, |
| 3456 | to_intel_crtc_state(crtc->state), |
| 3457 | plane_state); |
Ville Syrjälä | 7225953 | 2017-03-02 19:15:05 +0200 | [diff] [blame] | 3458 | } |
Ville Syrjälä | 96a0291 | 2013-02-18 19:08:49 +0200 | [diff] [blame] | 3459 | } |
| 3460 | } |
| 3461 | |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3462 | static int |
| 3463 | __intel_display_resume(struct drm_device *dev, |
| 3464 | struct drm_atomic_state *state) |
| 3465 | { |
| 3466 | struct drm_crtc_state *crtc_state; |
| 3467 | struct drm_crtc *crtc; |
| 3468 | int i, ret; |
| 3469 | |
| 3470 | intel_modeset_setup_hw_state(dev); |
Tvrtko Ursulin | 29b74b7 | 2016-11-16 08:55:39 +0000 | [diff] [blame] | 3471 | i915_redisable_vga(to_i915(dev)); |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3472 | |
| 3473 | if (!state) |
| 3474 | return 0; |
| 3475 | |
| 3476 | for_each_crtc_in_state(state, crtc, crtc_state, i) { |
| 3477 | /* |
| 3478 | * Force recalculation even if we restore |
| 3479 | * current state. With fast modeset this may not result |
| 3480 | * in a modeset when the state is compatible. |
| 3481 | */ |
| 3482 | crtc_state->mode_changed = true; |
| 3483 | } |
| 3484 | |
| 3485 | /* ignore any reset values/BIOS leftovers in the WM registers */ |
Ville Syrjälä | 602ae83 | 2017-03-02 19:15:02 +0200 | [diff] [blame] | 3486 | if (!HAS_GMCH_DISPLAY(to_i915(dev))) |
| 3487 | to_intel_atomic_state(state)->skip_intermediate_wm = true; |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3488 | |
| 3489 | ret = drm_atomic_commit(state); |
| 3490 | |
| 3491 | WARN_ON(ret == -EDEADLK); |
| 3492 | return ret; |
| 3493 | } |
| 3494 | |
Ville Syrjälä | 4ac2ba2 | 2016-08-05 23:28:29 +0300 | [diff] [blame] | 3495 | static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv) |
| 3496 | { |
Ville Syrjälä | ae98104 | 2016-08-05 23:28:30 +0300 | [diff] [blame] | 3497 | return intel_has_gpu_reset(dev_priv) && |
| 3498 | INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv); |
Ville Syrjälä | 4ac2ba2 | 2016-08-05 23:28:29 +0300 | [diff] [blame] | 3499 | } |
| 3500 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 3501 | void intel_prepare_reset(struct drm_i915_private *dev_priv) |
Ville Syrjälä | 7514747 | 2014-11-24 18:28:11 +0200 | [diff] [blame] | 3502 | { |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3503 | struct drm_device *dev = &dev_priv->drm; |
| 3504 | struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx; |
| 3505 | struct drm_atomic_state *state; |
| 3506 | int ret; |
| 3507 | |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3508 | /* |
| 3509 | * Need mode_config.mutex so that we don't |
| 3510 | * trample ongoing ->detect() and whatnot. |
| 3511 | */ |
| 3512 | mutex_lock(&dev->mode_config.mutex); |
| 3513 | drm_modeset_acquire_init(ctx, 0); |
| 3514 | while (1) { |
| 3515 | ret = drm_modeset_lock_all_ctx(dev, ctx); |
| 3516 | if (ret != -EDEADLK) |
| 3517 | break; |
| 3518 | |
| 3519 | drm_modeset_backoff(ctx); |
| 3520 | } |
| 3521 | |
| 3522 | /* reset doesn't touch the display, but flips might get nuked anyway, */ |
Maarten Lankhorst | 522a63d | 2016-08-05 23:28:28 +0300 | [diff] [blame] | 3523 | if (!i915.force_reset_modeset_test && |
Ville Syrjälä | 4ac2ba2 | 2016-08-05 23:28:29 +0300 | [diff] [blame] | 3524 | !gpu_reset_clobbers_display(dev_priv)) |
Ville Syrjälä | 7514747 | 2014-11-24 18:28:11 +0200 | [diff] [blame] | 3525 | return; |
| 3526 | |
Ville Syrjälä | f98ce92 | 2014-11-21 21:54:30 +0200 | [diff] [blame] | 3527 | /* |
| 3528 | * Disabling the crtcs gracefully seems nicer. Also the |
| 3529 | * g33 docs say we should at least disable all the planes. |
| 3530 | */ |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3531 | state = drm_atomic_helper_duplicate_state(dev, ctx); |
| 3532 | if (IS_ERR(state)) { |
| 3533 | ret = PTR_ERR(state); |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3534 | DRM_ERROR("Duplicating state failed with %i\n", ret); |
Ander Conselvan de Oliveira | 1e5a15d | 2017-01-18 14:34:28 +0200 | [diff] [blame] | 3535 | return; |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3536 | } |
| 3537 | |
| 3538 | ret = drm_atomic_helper_disable_all(dev, ctx); |
| 3539 | if (ret) { |
| 3540 | DRM_ERROR("Suspending crtc's failed with %i\n", ret); |
Ander Conselvan de Oliveira | 1e5a15d | 2017-01-18 14:34:28 +0200 | [diff] [blame] | 3541 | drm_atomic_state_put(state); |
| 3542 | return; |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3543 | } |
| 3544 | |
| 3545 | dev_priv->modeset_restore_state = state; |
| 3546 | state->acquire_ctx = ctx; |
Ville Syrjälä | 7514747 | 2014-11-24 18:28:11 +0200 | [diff] [blame] | 3547 | } |
| 3548 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 3549 | void intel_finish_reset(struct drm_i915_private *dev_priv) |
Ville Syrjälä | 7514747 | 2014-11-24 18:28:11 +0200 | [diff] [blame] | 3550 | { |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3551 | struct drm_device *dev = &dev_priv->drm; |
| 3552 | struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx; |
| 3553 | struct drm_atomic_state *state = dev_priv->modeset_restore_state; |
| 3554 | int ret; |
| 3555 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 3556 | /* |
| 3557 | * Flips in the rings will be nuked by the reset, |
| 3558 | * so complete all pending flips so that user space |
| 3559 | * will get its events and not get stuck. |
| 3560 | */ |
| 3561 | intel_complete_page_flips(dev_priv); |
| 3562 | |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3563 | dev_priv->modeset_restore_state = NULL; |
| 3564 | |
Ville Syrjälä | 7514747 | 2014-11-24 18:28:11 +0200 | [diff] [blame] | 3565 | /* reset doesn't touch the display */ |
Ville Syrjälä | 4ac2ba2 | 2016-08-05 23:28:29 +0300 | [diff] [blame] | 3566 | if (!gpu_reset_clobbers_display(dev_priv)) { |
Maarten Lankhorst | 522a63d | 2016-08-05 23:28:28 +0300 | [diff] [blame] | 3567 | if (!state) { |
| 3568 | /* |
| 3569 | * Flips in the rings have been nuked by the reset, |
| 3570 | * so update the base address of all primary |
| 3571 | * planes to the the last fb to make sure we're |
| 3572 | * showing the correct fb after a reset. |
| 3573 | * |
| 3574 | * FIXME: Atomic will make this obsolete since we won't schedule |
| 3575 | * CS-based flips (which might get lost in gpu resets) any more. |
| 3576 | */ |
| 3577 | intel_update_primary_planes(dev); |
| 3578 | } else { |
| 3579 | ret = __intel_display_resume(dev, state); |
| 3580 | if (ret) |
| 3581 | DRM_ERROR("Restoring old state failed with %i\n", ret); |
| 3582 | } |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3583 | } else { |
| 3584 | /* |
| 3585 | * The display has been reset as well, |
| 3586 | * so need a full re-initialization. |
| 3587 | */ |
| 3588 | intel_runtime_pm_disable_interrupts(dev_priv); |
| 3589 | intel_runtime_pm_enable_interrupts(dev_priv); |
| 3590 | |
Imre Deak | 51f5920 | 2016-09-14 13:04:13 +0300 | [diff] [blame] | 3591 | intel_pps_unlock_regs_wa(dev_priv); |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3592 | intel_modeset_init_hw(dev); |
| 3593 | |
| 3594 | spin_lock_irq(&dev_priv->irq_lock); |
| 3595 | if (dev_priv->display.hpd_irq_setup) |
| 3596 | dev_priv->display.hpd_irq_setup(dev_priv); |
| 3597 | spin_unlock_irq(&dev_priv->irq_lock); |
| 3598 | |
| 3599 | ret = __intel_display_resume(dev, state); |
| 3600 | if (ret) |
| 3601 | DRM_ERROR("Restoring old state failed with %i\n", ret); |
| 3602 | |
| 3603 | intel_hpd_init(dev_priv); |
Ville Syrjälä | 7514747 | 2014-11-24 18:28:11 +0200 | [diff] [blame] | 3604 | } |
| 3605 | |
Chris Wilson | 0853695 | 2016-10-14 13:18:18 +0100 | [diff] [blame] | 3606 | if (state) |
| 3607 | drm_atomic_state_put(state); |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3608 | drm_modeset_drop_locks(ctx); |
| 3609 | drm_modeset_acquire_fini(ctx); |
| 3610 | mutex_unlock(&dev->mode_config.mutex); |
Ville Syrjälä | 7514747 | 2014-11-24 18:28:11 +0200 | [diff] [blame] | 3611 | } |
| 3612 | |
Chris Wilson | 8af29b0 | 2016-09-09 14:11:47 +0100 | [diff] [blame] | 3613 | static bool abort_flip_on_reset(struct intel_crtc *crtc) |
| 3614 | { |
| 3615 | struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error; |
| 3616 | |
| 3617 | if (i915_reset_in_progress(error)) |
| 3618 | return true; |
| 3619 | |
| 3620 | if (crtc->reset_count != i915_reset_count(error)) |
| 3621 | return true; |
| 3622 | |
| 3623 | return false; |
| 3624 | } |
| 3625 | |
Chris Wilson | 7d5e379 | 2014-03-04 13:15:08 +0000 | [diff] [blame] | 3626 | static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc) |
| 3627 | { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 3628 | struct drm_device *dev = crtc->dev; |
| 3629 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 3630 | bool pending; |
| 3631 | |
Chris Wilson | 8af29b0 | 2016-09-09 14:11:47 +0100 | [diff] [blame] | 3632 | if (abort_flip_on_reset(intel_crtc)) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 3633 | return false; |
| 3634 | |
| 3635 | spin_lock_irq(&dev->event_lock); |
| 3636 | pending = to_intel_crtc(crtc)->flip_work != NULL; |
| 3637 | spin_unlock_irq(&dev->event_lock); |
| 3638 | |
| 3639 | return pending; |
Chris Wilson | 7d5e379 | 2014-03-04 13:15:08 +0000 | [diff] [blame] | 3640 | } |
| 3641 | |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 3642 | static void intel_update_pipe_config(struct intel_crtc *crtc, |
| 3643 | struct intel_crtc_state *old_crtc_state) |
Gustavo Padovan | e30e8f7 | 2014-09-10 12:04:17 -0300 | [diff] [blame] | 3644 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 3645 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 3646 | struct intel_crtc_state *pipe_config = |
| 3647 | to_intel_crtc_state(crtc->base.state); |
Gustavo Padovan | e30e8f7 | 2014-09-10 12:04:17 -0300 | [diff] [blame] | 3648 | |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 3649 | /* drm_atomic_helper_update_legacy_modeset_state might not be called. */ |
| 3650 | crtc->base.mode = crtc->base.state->mode; |
| 3651 | |
| 3652 | DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n", |
| 3653 | old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h, |
| 3654 | pipe_config->pipe_src_w, pipe_config->pipe_src_h); |
Gustavo Padovan | e30e8f7 | 2014-09-10 12:04:17 -0300 | [diff] [blame] | 3655 | |
| 3656 | /* |
| 3657 | * Update pipe size and adjust fitter if needed: the reason for this is |
| 3658 | * that in compute_mode_changes we check the native mode (not the pfit |
| 3659 | * mode) to see if we can flip rather than do a full mode set. In the |
| 3660 | * fastboot case, we'll flip, but if we don't update the pipesrc and |
| 3661 | * pfit state, we'll end up with a big fb scanned out into the wrong |
| 3662 | * sized surface. |
Gustavo Padovan | e30e8f7 | 2014-09-10 12:04:17 -0300 | [diff] [blame] | 3663 | */ |
| 3664 | |
Gustavo Padovan | e30e8f7 | 2014-09-10 12:04:17 -0300 | [diff] [blame] | 3665 | I915_WRITE(PIPESRC(crtc->pipe), |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 3666 | ((pipe_config->pipe_src_w - 1) << 16) | |
| 3667 | (pipe_config->pipe_src_h - 1)); |
| 3668 | |
| 3669 | /* on skylake this is done by detaching scalers */ |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 3670 | if (INTEL_GEN(dev_priv) >= 9) { |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 3671 | skl_detach_scalers(crtc); |
| 3672 | |
| 3673 | if (pipe_config->pch_pfit.enabled) |
| 3674 | skylake_pfit_enable(crtc); |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 3675 | } else if (HAS_PCH_SPLIT(dev_priv)) { |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 3676 | if (pipe_config->pch_pfit.enabled) |
| 3677 | ironlake_pfit_enable(crtc); |
| 3678 | else if (old_crtc_state->pch_pfit.enabled) |
| 3679 | ironlake_pfit_disable(crtc, true); |
Gustavo Padovan | e30e8f7 | 2014-09-10 12:04:17 -0300 | [diff] [blame] | 3680 | } |
Gustavo Padovan | e30e8f7 | 2014-09-10 12:04:17 -0300 | [diff] [blame] | 3681 | } |
| 3682 | |
Ander Conselvan de Oliveira | 4cbe4b2 | 2017-03-02 14:58:51 +0200 | [diff] [blame] | 3683 | static void intel_fdi_normal_train(struct intel_crtc *crtc) |
Zhenyu Wang | 5e84e1a | 2010-10-28 16:38:08 +0800 | [diff] [blame] | 3684 | { |
Ander Conselvan de Oliveira | 4cbe4b2 | 2017-03-02 14:58:51 +0200 | [diff] [blame] | 3685 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3686 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 4cbe4b2 | 2017-03-02 14:58:51 +0200 | [diff] [blame] | 3687 | int pipe = crtc->pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3688 | i915_reg_t reg; |
| 3689 | u32 temp; |
Zhenyu Wang | 5e84e1a | 2010-10-28 16:38:08 +0800 | [diff] [blame] | 3690 | |
| 3691 | /* enable normal train */ |
| 3692 | reg = FDI_TX_CTL(pipe); |
| 3693 | temp = I915_READ(reg); |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 3694 | if (IS_IVYBRIDGE(dev_priv)) { |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3695 | temp &= ~FDI_LINK_TRAIN_NONE_IVB; |
| 3696 | temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE; |
Keith Packard | 61e499b | 2011-05-17 16:13:52 -0700 | [diff] [blame] | 3697 | } else { |
| 3698 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 3699 | temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE; |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3700 | } |
Zhenyu Wang | 5e84e1a | 2010-10-28 16:38:08 +0800 | [diff] [blame] | 3701 | I915_WRITE(reg, temp); |
| 3702 | |
| 3703 | reg = FDI_RX_CTL(pipe); |
| 3704 | temp = I915_READ(reg); |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 3705 | if (HAS_PCH_CPT(dev_priv)) { |
Zhenyu Wang | 5e84e1a | 2010-10-28 16:38:08 +0800 | [diff] [blame] | 3706 | temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT; |
| 3707 | temp |= FDI_LINK_TRAIN_NORMAL_CPT; |
| 3708 | } else { |
| 3709 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 3710 | temp |= FDI_LINK_TRAIN_NONE; |
| 3711 | } |
| 3712 | I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE); |
| 3713 | |
| 3714 | /* wait one idle pattern time */ |
| 3715 | POSTING_READ(reg); |
| 3716 | udelay(1000); |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3717 | |
| 3718 | /* IVB wants error correction enabled */ |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 3719 | if (IS_IVYBRIDGE(dev_priv)) |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3720 | I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE | |
| 3721 | FDI_FE_ERRC_ENABLE); |
Zhenyu Wang | 5e84e1a | 2010-10-28 16:38:08 +0800 | [diff] [blame] | 3722 | } |
| 3723 | |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3724 | /* The FDI link training functions for ILK/Ibexpeak. */ |
Ander Conselvan de Oliveira | dc4a109 | 2017-03-02 14:58:54 +0200 | [diff] [blame] | 3725 | static void ironlake_fdi_link_train(struct intel_crtc *crtc, |
| 3726 | const struct intel_crtc_state *crtc_state) |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3727 | { |
Ander Conselvan de Oliveira | 4cbe4b2 | 2017-03-02 14:58:51 +0200 | [diff] [blame] | 3728 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3729 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 4cbe4b2 | 2017-03-02 14:58:51 +0200 | [diff] [blame] | 3730 | int pipe = crtc->pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3731 | i915_reg_t reg; |
| 3732 | u32 temp, tries; |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3733 | |
Ville Syrjälä | 1c8562f | 2014-04-25 22:12:07 +0300 | [diff] [blame] | 3734 | /* FDI needs bits from pipe first */ |
Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 3735 | assert_pipe_enabled(dev_priv, pipe); |
Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 3736 | |
Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 3737 | /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit |
| 3738 | for train result */ |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3739 | reg = FDI_RX_IMR(pipe); |
| 3740 | temp = I915_READ(reg); |
Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 3741 | temp &= ~FDI_RX_SYMBOL_LOCK; |
| 3742 | temp &= ~FDI_RX_BIT_LOCK; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3743 | I915_WRITE(reg, temp); |
| 3744 | I915_READ(reg); |
Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 3745 | udelay(150); |
| 3746 | |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3747 | /* enable CPU FDI TX and PCH FDI RX */ |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3748 | reg = FDI_TX_CTL(pipe); |
| 3749 | temp = I915_READ(reg); |
Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 3750 | temp &= ~FDI_DP_PORT_WIDTH_MASK; |
Ander Conselvan de Oliveira | dc4a109 | 2017-03-02 14:58:54 +0200 | [diff] [blame] | 3751 | temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3752 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 3753 | temp |= FDI_LINK_TRAIN_PATTERN_1; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3754 | I915_WRITE(reg, temp | FDI_TX_ENABLE); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3755 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3756 | reg = FDI_RX_CTL(pipe); |
| 3757 | temp = I915_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3758 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 3759 | temp |= FDI_LINK_TRAIN_PATTERN_1; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3760 | I915_WRITE(reg, temp | FDI_RX_ENABLE); |
| 3761 | |
| 3762 | POSTING_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3763 | udelay(150); |
| 3764 | |
Jesse Barnes | 5b2adf8 | 2010-10-07 16:01:15 -0700 | [diff] [blame] | 3765 | /* Ironlake workaround, enable clock pointer after FDI enable*/ |
Daniel Vetter | 8f5718a | 2012-10-31 22:52:28 +0100 | [diff] [blame] | 3766 | I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR); |
| 3767 | I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR | |
| 3768 | FDI_RX_PHASE_SYNC_POINTER_EN); |
Jesse Barnes | 5b2adf8 | 2010-10-07 16:01:15 -0700 | [diff] [blame] | 3769 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3770 | reg = FDI_RX_IIR(pipe); |
Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 3771 | for (tries = 0; tries < 5; tries++) { |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3772 | temp = I915_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3773 | DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp); |
| 3774 | |
| 3775 | if ((temp & FDI_RX_BIT_LOCK)) { |
| 3776 | DRM_DEBUG_KMS("FDI train 1 done.\n"); |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3777 | I915_WRITE(reg, temp | FDI_RX_BIT_LOCK); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3778 | break; |
| 3779 | } |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3780 | } |
Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 3781 | if (tries == 5) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3782 | DRM_ERROR("FDI train 1 fail!\n"); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3783 | |
| 3784 | /* Train 2 */ |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3785 | reg = FDI_TX_CTL(pipe); |
| 3786 | temp = I915_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3787 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 3788 | temp |= FDI_LINK_TRAIN_PATTERN_2; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3789 | I915_WRITE(reg, temp); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3790 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3791 | reg = FDI_RX_CTL(pipe); |
| 3792 | temp = I915_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3793 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 3794 | temp |= FDI_LINK_TRAIN_PATTERN_2; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3795 | I915_WRITE(reg, temp); |
| 3796 | |
| 3797 | POSTING_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3798 | udelay(150); |
| 3799 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3800 | reg = FDI_RX_IIR(pipe); |
Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 3801 | for (tries = 0; tries < 5; tries++) { |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3802 | temp = I915_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3803 | DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp); |
| 3804 | |
| 3805 | if (temp & FDI_RX_SYMBOL_LOCK) { |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3806 | I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3807 | DRM_DEBUG_KMS("FDI train 2 done.\n"); |
| 3808 | break; |
| 3809 | } |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3810 | } |
Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 3811 | if (tries == 5) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3812 | DRM_ERROR("FDI train 2 fail!\n"); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3813 | |
| 3814 | DRM_DEBUG_KMS("FDI train done\n"); |
Jesse Barnes | 5c5313c | 2010-10-07 16:01:11 -0700 | [diff] [blame] | 3815 | |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3816 | } |
| 3817 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 3818 | static const int snb_b_fdi_train_param[] = { |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3819 | FDI_LINK_TRAIN_400MV_0DB_SNB_B, |
| 3820 | FDI_LINK_TRAIN_400MV_6DB_SNB_B, |
| 3821 | FDI_LINK_TRAIN_600MV_3_5DB_SNB_B, |
| 3822 | FDI_LINK_TRAIN_800MV_0DB_SNB_B, |
| 3823 | }; |
| 3824 | |
| 3825 | /* The FDI link training functions for SNB/Cougarpoint. */ |
Ander Conselvan de Oliveira | dc4a109 | 2017-03-02 14:58:54 +0200 | [diff] [blame] | 3826 | static void gen6_fdi_link_train(struct intel_crtc *crtc, |
| 3827 | const struct intel_crtc_state *crtc_state) |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3828 | { |
Ander Conselvan de Oliveira | 4cbe4b2 | 2017-03-02 14:58:51 +0200 | [diff] [blame] | 3829 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3830 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 4cbe4b2 | 2017-03-02 14:58:51 +0200 | [diff] [blame] | 3831 | int pipe = crtc->pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3832 | i915_reg_t reg; |
| 3833 | u32 temp, i, retry; |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3834 | |
Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 3835 | /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit |
| 3836 | for train result */ |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3837 | reg = FDI_RX_IMR(pipe); |
| 3838 | temp = I915_READ(reg); |
Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 3839 | temp &= ~FDI_RX_SYMBOL_LOCK; |
| 3840 | temp &= ~FDI_RX_BIT_LOCK; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3841 | I915_WRITE(reg, temp); |
| 3842 | |
| 3843 | POSTING_READ(reg); |
Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 3844 | udelay(150); |
| 3845 | |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3846 | /* enable CPU FDI TX and PCH FDI RX */ |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3847 | reg = FDI_TX_CTL(pipe); |
| 3848 | temp = I915_READ(reg); |
Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 3849 | temp &= ~FDI_DP_PORT_WIDTH_MASK; |
Ander Conselvan de Oliveira | dc4a109 | 2017-03-02 14:58:54 +0200 | [diff] [blame] | 3850 | temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3851 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 3852 | temp |= FDI_LINK_TRAIN_PATTERN_1; |
| 3853 | temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK; |
| 3854 | /* SNB-B */ |
| 3855 | temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3856 | I915_WRITE(reg, temp | FDI_TX_ENABLE); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3857 | |
Daniel Vetter | d74cf32 | 2012-10-26 10:58:13 +0200 | [diff] [blame] | 3858 | I915_WRITE(FDI_RX_MISC(pipe), |
| 3859 | FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90); |
| 3860 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3861 | reg = FDI_RX_CTL(pipe); |
| 3862 | temp = I915_READ(reg); |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 3863 | if (HAS_PCH_CPT(dev_priv)) { |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3864 | temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT; |
| 3865 | temp |= FDI_LINK_TRAIN_PATTERN_1_CPT; |
| 3866 | } else { |
| 3867 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 3868 | temp |= FDI_LINK_TRAIN_PATTERN_1; |
| 3869 | } |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3870 | I915_WRITE(reg, temp | FDI_RX_ENABLE); |
| 3871 | |
| 3872 | POSTING_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3873 | udelay(150); |
| 3874 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 3875 | for (i = 0; i < 4; i++) { |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3876 | reg = FDI_TX_CTL(pipe); |
| 3877 | temp = I915_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3878 | temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK; |
| 3879 | temp |= snb_b_fdi_train_param[i]; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3880 | I915_WRITE(reg, temp); |
| 3881 | |
| 3882 | POSTING_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3883 | udelay(500); |
| 3884 | |
Sean Paul | fa37d39 | 2012-03-02 12:53:39 -0500 | [diff] [blame] | 3885 | for (retry = 0; retry < 5; retry++) { |
| 3886 | reg = FDI_RX_IIR(pipe); |
| 3887 | temp = I915_READ(reg); |
| 3888 | DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp); |
| 3889 | if (temp & FDI_RX_BIT_LOCK) { |
| 3890 | I915_WRITE(reg, temp | FDI_RX_BIT_LOCK); |
| 3891 | DRM_DEBUG_KMS("FDI train 1 done.\n"); |
| 3892 | break; |
| 3893 | } |
| 3894 | udelay(50); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3895 | } |
Sean Paul | fa37d39 | 2012-03-02 12:53:39 -0500 | [diff] [blame] | 3896 | if (retry < 5) |
| 3897 | break; |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3898 | } |
| 3899 | if (i == 4) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3900 | DRM_ERROR("FDI train 1 fail!\n"); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3901 | |
| 3902 | /* Train 2 */ |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3903 | reg = FDI_TX_CTL(pipe); |
| 3904 | temp = I915_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3905 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 3906 | temp |= FDI_LINK_TRAIN_PATTERN_2; |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 3907 | if (IS_GEN6(dev_priv)) { |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3908 | temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK; |
| 3909 | /* SNB-B */ |
| 3910 | temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B; |
| 3911 | } |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3912 | I915_WRITE(reg, temp); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3913 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3914 | reg = FDI_RX_CTL(pipe); |
| 3915 | temp = I915_READ(reg); |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 3916 | if (HAS_PCH_CPT(dev_priv)) { |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3917 | temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT; |
| 3918 | temp |= FDI_LINK_TRAIN_PATTERN_2_CPT; |
| 3919 | } else { |
| 3920 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 3921 | temp |= FDI_LINK_TRAIN_PATTERN_2; |
| 3922 | } |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3923 | I915_WRITE(reg, temp); |
| 3924 | |
| 3925 | POSTING_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3926 | udelay(150); |
| 3927 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 3928 | for (i = 0; i < 4; i++) { |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3929 | reg = FDI_TX_CTL(pipe); |
| 3930 | temp = I915_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3931 | temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK; |
| 3932 | temp |= snb_b_fdi_train_param[i]; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3933 | I915_WRITE(reg, temp); |
| 3934 | |
| 3935 | POSTING_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3936 | udelay(500); |
| 3937 | |
Sean Paul | fa37d39 | 2012-03-02 12:53:39 -0500 | [diff] [blame] | 3938 | for (retry = 0; retry < 5; retry++) { |
| 3939 | reg = FDI_RX_IIR(pipe); |
| 3940 | temp = I915_READ(reg); |
| 3941 | DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp); |
| 3942 | if (temp & FDI_RX_SYMBOL_LOCK) { |
| 3943 | I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK); |
| 3944 | DRM_DEBUG_KMS("FDI train 2 done.\n"); |
| 3945 | break; |
| 3946 | } |
| 3947 | udelay(50); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3948 | } |
Sean Paul | fa37d39 | 2012-03-02 12:53:39 -0500 | [diff] [blame] | 3949 | if (retry < 5) |
| 3950 | break; |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3951 | } |
| 3952 | if (i == 4) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3953 | DRM_ERROR("FDI train 2 fail!\n"); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3954 | |
| 3955 | DRM_DEBUG_KMS("FDI train done.\n"); |
| 3956 | } |
| 3957 | |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3958 | /* Manual link training for Ivy Bridge A0 parts */ |
Ander Conselvan de Oliveira | dc4a109 | 2017-03-02 14:58:54 +0200 | [diff] [blame] | 3959 | static void ivb_manual_fdi_link_train(struct intel_crtc *crtc, |
| 3960 | const struct intel_crtc_state *crtc_state) |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3961 | { |
Ander Conselvan de Oliveira | 4cbe4b2 | 2017-03-02 14:58:51 +0200 | [diff] [blame] | 3962 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3963 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 4cbe4b2 | 2017-03-02 14:58:51 +0200 | [diff] [blame] | 3964 | int pipe = crtc->pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3965 | i915_reg_t reg; |
| 3966 | u32 temp, i, j; |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3967 | |
| 3968 | /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit |
| 3969 | for train result */ |
| 3970 | reg = FDI_RX_IMR(pipe); |
| 3971 | temp = I915_READ(reg); |
| 3972 | temp &= ~FDI_RX_SYMBOL_LOCK; |
| 3973 | temp &= ~FDI_RX_BIT_LOCK; |
| 3974 | I915_WRITE(reg, temp); |
| 3975 | |
| 3976 | POSTING_READ(reg); |
| 3977 | udelay(150); |
| 3978 | |
Daniel Vetter | 01a415f | 2012-10-27 15:58:40 +0200 | [diff] [blame] | 3979 | DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n", |
| 3980 | I915_READ(FDI_RX_IIR(pipe))); |
| 3981 | |
Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 3982 | /* Try each vswing and preemphasis setting twice before moving on */ |
| 3983 | for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) { |
| 3984 | /* disable first in case we need to retry */ |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3985 | reg = FDI_TX_CTL(pipe); |
| 3986 | temp = I915_READ(reg); |
Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 3987 | temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB); |
| 3988 | temp &= ~FDI_TX_ENABLE; |
| 3989 | I915_WRITE(reg, temp); |
| 3990 | |
| 3991 | reg = FDI_RX_CTL(pipe); |
| 3992 | temp = I915_READ(reg); |
| 3993 | temp &= ~FDI_LINK_TRAIN_AUTO; |
| 3994 | temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT; |
| 3995 | temp &= ~FDI_RX_ENABLE; |
| 3996 | I915_WRITE(reg, temp); |
| 3997 | |
| 3998 | /* enable CPU FDI TX and PCH FDI RX */ |
| 3999 | reg = FDI_TX_CTL(pipe); |
| 4000 | temp = I915_READ(reg); |
| 4001 | temp &= ~FDI_DP_PORT_WIDTH_MASK; |
Ander Conselvan de Oliveira | dc4a109 | 2017-03-02 14:58:54 +0200 | [diff] [blame] | 4002 | temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes); |
Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 4003 | temp |= FDI_LINK_TRAIN_PATTERN_1_IVB; |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 4004 | temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK; |
Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 4005 | temp |= snb_b_fdi_train_param[j/2]; |
| 4006 | temp |= FDI_COMPOSITE_SYNC; |
| 4007 | I915_WRITE(reg, temp | FDI_TX_ENABLE); |
| 4008 | |
| 4009 | I915_WRITE(FDI_RX_MISC(pipe), |
| 4010 | FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90); |
| 4011 | |
| 4012 | reg = FDI_RX_CTL(pipe); |
| 4013 | temp = I915_READ(reg); |
| 4014 | temp |= FDI_LINK_TRAIN_PATTERN_1_CPT; |
| 4015 | temp |= FDI_COMPOSITE_SYNC; |
| 4016 | I915_WRITE(reg, temp | FDI_RX_ENABLE); |
| 4017 | |
| 4018 | POSTING_READ(reg); |
| 4019 | udelay(1); /* should be 0.5us */ |
| 4020 | |
| 4021 | for (i = 0; i < 4; i++) { |
| 4022 | reg = FDI_RX_IIR(pipe); |
| 4023 | temp = I915_READ(reg); |
| 4024 | DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp); |
| 4025 | |
| 4026 | if (temp & FDI_RX_BIT_LOCK || |
| 4027 | (I915_READ(reg) & FDI_RX_BIT_LOCK)) { |
| 4028 | I915_WRITE(reg, temp | FDI_RX_BIT_LOCK); |
| 4029 | DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", |
| 4030 | i); |
| 4031 | break; |
| 4032 | } |
| 4033 | udelay(1); /* should be 0.5us */ |
| 4034 | } |
| 4035 | if (i == 4) { |
| 4036 | DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2); |
| 4037 | continue; |
| 4038 | } |
| 4039 | |
| 4040 | /* Train 2 */ |
| 4041 | reg = FDI_TX_CTL(pipe); |
| 4042 | temp = I915_READ(reg); |
| 4043 | temp &= ~FDI_LINK_TRAIN_NONE_IVB; |
| 4044 | temp |= FDI_LINK_TRAIN_PATTERN_2_IVB; |
| 4045 | I915_WRITE(reg, temp); |
| 4046 | |
| 4047 | reg = FDI_RX_CTL(pipe); |
| 4048 | temp = I915_READ(reg); |
| 4049 | temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT; |
| 4050 | temp |= FDI_LINK_TRAIN_PATTERN_2_CPT; |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 4051 | I915_WRITE(reg, temp); |
| 4052 | |
| 4053 | POSTING_READ(reg); |
Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 4054 | udelay(2); /* should be 1.5us */ |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 4055 | |
Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 4056 | for (i = 0; i < 4; i++) { |
| 4057 | reg = FDI_RX_IIR(pipe); |
| 4058 | temp = I915_READ(reg); |
| 4059 | DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp); |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 4060 | |
Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 4061 | if (temp & FDI_RX_SYMBOL_LOCK || |
| 4062 | (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) { |
| 4063 | I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK); |
| 4064 | DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", |
| 4065 | i); |
| 4066 | goto train_done; |
| 4067 | } |
| 4068 | udelay(2); /* should be 1.5us */ |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 4069 | } |
Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 4070 | if (i == 4) |
| 4071 | DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2); |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 4072 | } |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 4073 | |
Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 4074 | train_done: |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 4075 | DRM_DEBUG_KMS("FDI train done.\n"); |
| 4076 | } |
| 4077 | |
Daniel Vetter | 88cefb6 | 2012-08-12 19:27:14 +0200 | [diff] [blame] | 4078 | static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc) |
Jesse Barnes | 0e23b99 | 2010-09-10 11:10:00 -0700 | [diff] [blame] | 4079 | { |
Daniel Vetter | 88cefb6 | 2012-08-12 19:27:14 +0200 | [diff] [blame] | 4080 | struct drm_device *dev = intel_crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4081 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 0e23b99 | 2010-09-10 11:10:00 -0700 | [diff] [blame] | 4082 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4083 | i915_reg_t reg; |
| 4084 | u32 temp; |
Jesse Barnes | c64e311 | 2010-09-10 11:27:03 -0700 | [diff] [blame] | 4085 | |
Jesse Barnes | 0e23b99 | 2010-09-10 11:10:00 -0700 | [diff] [blame] | 4086 | /* enable PCH FDI RX PLL, wait warmup plus DMI latency */ |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4087 | reg = FDI_RX_CTL(pipe); |
| 4088 | temp = I915_READ(reg); |
Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 4089 | temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16)); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 4090 | temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes); |
Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 4091 | temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4092 | I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE); |
| 4093 | |
| 4094 | POSTING_READ(reg); |
Jesse Barnes | 0e23b99 | 2010-09-10 11:10:00 -0700 | [diff] [blame] | 4095 | udelay(200); |
| 4096 | |
| 4097 | /* Switch from Rawclk to PCDclk */ |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4098 | temp = I915_READ(reg); |
| 4099 | I915_WRITE(reg, temp | FDI_PCDCLK); |
| 4100 | |
| 4101 | POSTING_READ(reg); |
Jesse Barnes | 0e23b99 | 2010-09-10 11:10:00 -0700 | [diff] [blame] | 4102 | udelay(200); |
| 4103 | |
Paulo Zanoni | 2074973 | 2012-11-23 15:30:38 -0200 | [diff] [blame] | 4104 | /* Enable CPU FDI TX PLL, always on for Ironlake */ |
| 4105 | reg = FDI_TX_CTL(pipe); |
| 4106 | temp = I915_READ(reg); |
| 4107 | if ((temp & FDI_TX_PLL_ENABLE) == 0) { |
| 4108 | I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE); |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4109 | |
Paulo Zanoni | 2074973 | 2012-11-23 15:30:38 -0200 | [diff] [blame] | 4110 | POSTING_READ(reg); |
| 4111 | udelay(100); |
Jesse Barnes | 0e23b99 | 2010-09-10 11:10:00 -0700 | [diff] [blame] | 4112 | } |
| 4113 | } |
| 4114 | |
Daniel Vetter | 88cefb6 | 2012-08-12 19:27:14 +0200 | [diff] [blame] | 4115 | static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc) |
| 4116 | { |
| 4117 | struct drm_device *dev = intel_crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4118 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 88cefb6 | 2012-08-12 19:27:14 +0200 | [diff] [blame] | 4119 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4120 | i915_reg_t reg; |
| 4121 | u32 temp; |
Daniel Vetter | 88cefb6 | 2012-08-12 19:27:14 +0200 | [diff] [blame] | 4122 | |
| 4123 | /* Switch from PCDclk to Rawclk */ |
| 4124 | reg = FDI_RX_CTL(pipe); |
| 4125 | temp = I915_READ(reg); |
| 4126 | I915_WRITE(reg, temp & ~FDI_PCDCLK); |
| 4127 | |
| 4128 | /* Disable CPU FDI TX PLL */ |
| 4129 | reg = FDI_TX_CTL(pipe); |
| 4130 | temp = I915_READ(reg); |
| 4131 | I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE); |
| 4132 | |
| 4133 | POSTING_READ(reg); |
| 4134 | udelay(100); |
| 4135 | |
| 4136 | reg = FDI_RX_CTL(pipe); |
| 4137 | temp = I915_READ(reg); |
| 4138 | I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE); |
| 4139 | |
| 4140 | /* Wait for the clocks to turn off. */ |
| 4141 | POSTING_READ(reg); |
| 4142 | udelay(100); |
| 4143 | } |
| 4144 | |
Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 4145 | static void ironlake_fdi_disable(struct drm_crtc *crtc) |
| 4146 | { |
| 4147 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4148 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 4149 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 4150 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4151 | i915_reg_t reg; |
| 4152 | u32 temp; |
Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 4153 | |
| 4154 | /* disable CPU FDI tx and PCH FDI rx */ |
| 4155 | reg = FDI_TX_CTL(pipe); |
| 4156 | temp = I915_READ(reg); |
| 4157 | I915_WRITE(reg, temp & ~FDI_TX_ENABLE); |
| 4158 | POSTING_READ(reg); |
| 4159 | |
| 4160 | reg = FDI_RX_CTL(pipe); |
| 4161 | temp = I915_READ(reg); |
| 4162 | temp &= ~(0x7 << 16); |
Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 4163 | temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11; |
Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 4164 | I915_WRITE(reg, temp & ~FDI_RX_ENABLE); |
| 4165 | |
| 4166 | POSTING_READ(reg); |
| 4167 | udelay(100); |
| 4168 | |
| 4169 | /* Ironlake workaround, disable clock pointer after downing FDI */ |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 4170 | if (HAS_PCH_IBX(dev_priv)) |
Jesse Barnes | 6f06ce1 | 2011-01-04 15:09:38 -0800 | [diff] [blame] | 4171 | I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR); |
Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 4172 | |
| 4173 | /* still set train pattern 1 */ |
| 4174 | reg = FDI_TX_CTL(pipe); |
| 4175 | temp = I915_READ(reg); |
| 4176 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 4177 | temp |= FDI_LINK_TRAIN_PATTERN_1; |
| 4178 | I915_WRITE(reg, temp); |
| 4179 | |
| 4180 | reg = FDI_RX_CTL(pipe); |
| 4181 | temp = I915_READ(reg); |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 4182 | if (HAS_PCH_CPT(dev_priv)) { |
Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 4183 | temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT; |
| 4184 | temp |= FDI_LINK_TRAIN_PATTERN_1_CPT; |
| 4185 | } else { |
| 4186 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 4187 | temp |= FDI_LINK_TRAIN_PATTERN_1; |
| 4188 | } |
| 4189 | /* BPC in FDI rx is consistent with that in PIPECONF */ |
| 4190 | temp &= ~(0x07 << 16); |
Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 4191 | temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11; |
Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 4192 | I915_WRITE(reg, temp); |
| 4193 | |
| 4194 | POSTING_READ(reg); |
| 4195 | udelay(100); |
| 4196 | } |
| 4197 | |
Chris Wilson | 49d7391 | 2016-11-29 09:50:08 +0000 | [diff] [blame] | 4198 | bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv) |
Chris Wilson | 5dce5b93 | 2014-01-20 10:17:36 +0000 | [diff] [blame] | 4199 | { |
| 4200 | struct intel_crtc *crtc; |
| 4201 | |
| 4202 | /* Note that we don't need to be called with mode_config.lock here |
| 4203 | * as our list of CRTC objects is static for the lifetime of the |
| 4204 | * device and so cannot disappear as we iterate. Similarly, we can |
| 4205 | * happily treat the predicates as racy, atomic checks as userspace |
| 4206 | * cannot claim and pin a new fb without at least acquring the |
| 4207 | * struct_mutex and so serialising with us. |
| 4208 | */ |
Chris Wilson | 49d7391 | 2016-11-29 09:50:08 +0000 | [diff] [blame] | 4209 | for_each_intel_crtc(&dev_priv->drm, crtc) { |
Chris Wilson | 5dce5b93 | 2014-01-20 10:17:36 +0000 | [diff] [blame] | 4210 | if (atomic_read(&crtc->unpin_work_count) == 0) |
| 4211 | continue; |
| 4212 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 4213 | if (crtc->flip_work) |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 4214 | intel_wait_for_vblank(dev_priv, crtc->pipe); |
Chris Wilson | 5dce5b93 | 2014-01-20 10:17:36 +0000 | [diff] [blame] | 4215 | |
| 4216 | return true; |
| 4217 | } |
| 4218 | |
| 4219 | return false; |
| 4220 | } |
| 4221 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 4222 | static void page_flip_completed(struct intel_crtc *intel_crtc) |
Chris Wilson | d6bbafa | 2014-09-05 07:13:24 +0100 | [diff] [blame] | 4223 | { |
| 4224 | struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 4225 | struct intel_flip_work *work = intel_crtc->flip_work; |
| 4226 | |
| 4227 | intel_crtc->flip_work = NULL; |
Chris Wilson | d6bbafa | 2014-09-05 07:13:24 +0100 | [diff] [blame] | 4228 | |
| 4229 | if (work->event) |
Gustavo Padovan | 560ce1d | 2016-04-14 10:48:15 -0700 | [diff] [blame] | 4230 | drm_crtc_send_vblank_event(&intel_crtc->base, work->event); |
Chris Wilson | d6bbafa | 2014-09-05 07:13:24 +0100 | [diff] [blame] | 4231 | |
| 4232 | drm_crtc_vblank_put(&intel_crtc->base); |
| 4233 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 4234 | wake_up_all(&dev_priv->pending_flip_queue); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 4235 | trace_i915_flip_complete(intel_crtc->plane, |
| 4236 | work->pending_flip_obj); |
Andrey Ryabinin | 05c41f9 | 2017-01-26 17:32:11 +0300 | [diff] [blame] | 4237 | |
| 4238 | queue_work(dev_priv->wq, &work->unpin_work); |
Chris Wilson | d6bbafa | 2014-09-05 07:13:24 +0100 | [diff] [blame] | 4239 | } |
| 4240 | |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 4241 | static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc) |
Chris Wilson | e6c3a2a | 2010-09-23 23:04:43 +0100 | [diff] [blame] | 4242 | { |
Chris Wilson | 0f91128 | 2012-04-17 10:05:38 +0100 | [diff] [blame] | 4243 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4244 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 4245 | long ret; |
Chris Wilson | e6c3a2a | 2010-09-23 23:04:43 +0100 | [diff] [blame] | 4246 | |
Daniel Vetter | 2c10d57 | 2012-12-20 21:24:07 +0100 | [diff] [blame] | 4247 | WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue)); |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 4248 | |
| 4249 | ret = wait_event_interruptible_timeout( |
| 4250 | dev_priv->pending_flip_queue, |
| 4251 | !intel_crtc_has_pending_flip(crtc), |
| 4252 | 60*HZ); |
| 4253 | |
| 4254 | if (ret < 0) |
| 4255 | return ret; |
| 4256 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 4257 | if (ret == 0) { |
| 4258 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 4259 | struct intel_flip_work *work; |
| 4260 | |
| 4261 | spin_lock_irq(&dev->event_lock); |
| 4262 | work = intel_crtc->flip_work; |
| 4263 | if (work && !is_mmio_work(work)) { |
| 4264 | WARN_ONCE(1, "Removing stuck page flip\n"); |
| 4265 | page_flip_completed(intel_crtc); |
| 4266 | } |
| 4267 | spin_unlock_irq(&dev->event_lock); |
| 4268 | } |
Chris Wilson | 5bb6164 | 2012-09-27 21:25:58 +0100 | [diff] [blame] | 4269 | |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 4270 | return 0; |
Chris Wilson | e6c3a2a | 2010-09-23 23:04:43 +0100 | [diff] [blame] | 4271 | } |
| 4272 | |
Maarten Lankhorst | b707654 | 2016-08-23 16:18:08 +0200 | [diff] [blame] | 4273 | void lpt_disable_iclkip(struct drm_i915_private *dev_priv) |
Ville Syrjälä | 060f02d | 2015-12-04 22:21:34 +0200 | [diff] [blame] | 4274 | { |
| 4275 | u32 temp; |
| 4276 | |
| 4277 | I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE); |
| 4278 | |
| 4279 | mutex_lock(&dev_priv->sb_lock); |
| 4280 | |
| 4281 | temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK); |
| 4282 | temp |= SBI_SSCCTL_DISABLE; |
| 4283 | intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK); |
| 4284 | |
| 4285 | mutex_unlock(&dev_priv->sb_lock); |
| 4286 | } |
| 4287 | |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4288 | /* Program iCLKIP clock to the desired frequency */ |
Ander Conselvan de Oliveira | 0dcdc38 | 2017-03-02 14:58:52 +0200 | [diff] [blame] | 4289 | static void lpt_program_iclkip(struct intel_crtc *crtc) |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4290 | { |
Ander Conselvan de Oliveira | 0dcdc38 | 2017-03-02 14:58:52 +0200 | [diff] [blame] | 4291 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
| 4292 | int clock = crtc->config->base.adjusted_mode.crtc_clock; |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4293 | u32 divsel, phaseinc, auxdiv, phasedir = 0; |
| 4294 | u32 temp; |
| 4295 | |
Ville Syrjälä | 060f02d | 2015-12-04 22:21:34 +0200 | [diff] [blame] | 4296 | lpt_disable_iclkip(dev_priv); |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4297 | |
Ville Syrjälä | 64b46a0 | 2016-02-17 21:41:11 +0200 | [diff] [blame] | 4298 | /* The iCLK virtual clock root frequency is in MHz, |
| 4299 | * but the adjusted_mode->crtc_clock in in KHz. To get the |
| 4300 | * divisors, it is necessary to divide one by another, so we |
| 4301 | * convert the virtual clock precision to KHz here for higher |
| 4302 | * precision. |
| 4303 | */ |
| 4304 | for (auxdiv = 0; auxdiv < 2; auxdiv++) { |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4305 | u32 iclk_virtual_root_freq = 172800 * 1000; |
| 4306 | u32 iclk_pi_range = 64; |
Ville Syrjälä | 64b46a0 | 2016-02-17 21:41:11 +0200 | [diff] [blame] | 4307 | u32 desired_divisor; |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4308 | |
Ville Syrjälä | 64b46a0 | 2016-02-17 21:41:11 +0200 | [diff] [blame] | 4309 | desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq, |
| 4310 | clock << auxdiv); |
| 4311 | divsel = (desired_divisor / iclk_pi_range) - 2; |
| 4312 | phaseinc = desired_divisor % iclk_pi_range; |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4313 | |
Ville Syrjälä | 64b46a0 | 2016-02-17 21:41:11 +0200 | [diff] [blame] | 4314 | /* |
| 4315 | * Near 20MHz is a corner case which is |
| 4316 | * out of range for the 7-bit divisor |
| 4317 | */ |
| 4318 | if (divsel <= 0x7f) |
| 4319 | break; |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4320 | } |
| 4321 | |
| 4322 | /* This should not happen with any sane values */ |
| 4323 | WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) & |
| 4324 | ~SBI_SSCDIVINTPHASE_DIVSEL_MASK); |
| 4325 | WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) & |
| 4326 | ~SBI_SSCDIVINTPHASE_INCVAL_MASK); |
| 4327 | |
| 4328 | DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n", |
Ville Syrjälä | 12d7cee | 2013-09-04 18:25:19 +0300 | [diff] [blame] | 4329 | clock, |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4330 | auxdiv, |
| 4331 | divsel, |
| 4332 | phasedir, |
| 4333 | phaseinc); |
| 4334 | |
Ville Syrjälä | 060f02d | 2015-12-04 22:21:34 +0200 | [diff] [blame] | 4335 | mutex_lock(&dev_priv->sb_lock); |
| 4336 | |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4337 | /* Program SSCDIVINTPHASE6 */ |
Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 4338 | temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK); |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4339 | temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK; |
| 4340 | temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel); |
| 4341 | temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK; |
| 4342 | temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc); |
| 4343 | temp |= SBI_SSCDIVINTPHASE_DIR(phasedir); |
| 4344 | temp |= SBI_SSCDIVINTPHASE_PROPAGATE; |
Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 4345 | intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK); |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4346 | |
| 4347 | /* Program SSCAUXDIV */ |
Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 4348 | temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK); |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4349 | temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1); |
| 4350 | temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv); |
Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 4351 | intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK); |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4352 | |
| 4353 | /* Enable modulator and associated divider */ |
Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 4354 | temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK); |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4355 | temp &= ~SBI_SSCCTL_DISABLE; |
Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 4356 | intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK); |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4357 | |
Ville Syrjälä | 060f02d | 2015-12-04 22:21:34 +0200 | [diff] [blame] | 4358 | mutex_unlock(&dev_priv->sb_lock); |
| 4359 | |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4360 | /* Wait for initialization time */ |
| 4361 | udelay(24); |
| 4362 | |
| 4363 | I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE); |
| 4364 | } |
| 4365 | |
Ville Syrjälä | 8802e5b | 2016-02-17 21:41:12 +0200 | [diff] [blame] | 4366 | int lpt_get_iclkip(struct drm_i915_private *dev_priv) |
| 4367 | { |
| 4368 | u32 divsel, phaseinc, auxdiv; |
| 4369 | u32 iclk_virtual_root_freq = 172800 * 1000; |
| 4370 | u32 iclk_pi_range = 64; |
| 4371 | u32 desired_divisor; |
| 4372 | u32 temp; |
| 4373 | |
| 4374 | if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0) |
| 4375 | return 0; |
| 4376 | |
| 4377 | mutex_lock(&dev_priv->sb_lock); |
| 4378 | |
| 4379 | temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK); |
| 4380 | if (temp & SBI_SSCCTL_DISABLE) { |
| 4381 | mutex_unlock(&dev_priv->sb_lock); |
| 4382 | return 0; |
| 4383 | } |
| 4384 | |
| 4385 | temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK); |
| 4386 | divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >> |
| 4387 | SBI_SSCDIVINTPHASE_DIVSEL_SHIFT; |
| 4388 | phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >> |
| 4389 | SBI_SSCDIVINTPHASE_INCVAL_SHIFT; |
| 4390 | |
| 4391 | temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK); |
| 4392 | auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >> |
| 4393 | SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT; |
| 4394 | |
| 4395 | mutex_unlock(&dev_priv->sb_lock); |
| 4396 | |
| 4397 | desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc; |
| 4398 | |
| 4399 | return DIV_ROUND_CLOSEST(iclk_virtual_root_freq, |
| 4400 | desired_divisor << auxdiv); |
| 4401 | } |
| 4402 | |
Daniel Vetter | 275f01b2 | 2013-05-03 11:49:47 +0200 | [diff] [blame] | 4403 | static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc, |
| 4404 | enum pipe pch_transcoder) |
| 4405 | { |
| 4406 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4407 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 4408 | enum transcoder cpu_transcoder = crtc->config->cpu_transcoder; |
Daniel Vetter | 275f01b2 | 2013-05-03 11:49:47 +0200 | [diff] [blame] | 4409 | |
| 4410 | I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder), |
| 4411 | I915_READ(HTOTAL(cpu_transcoder))); |
| 4412 | I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder), |
| 4413 | I915_READ(HBLANK(cpu_transcoder))); |
| 4414 | I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder), |
| 4415 | I915_READ(HSYNC(cpu_transcoder))); |
| 4416 | |
| 4417 | I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder), |
| 4418 | I915_READ(VTOTAL(cpu_transcoder))); |
| 4419 | I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder), |
| 4420 | I915_READ(VBLANK(cpu_transcoder))); |
| 4421 | I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder), |
| 4422 | I915_READ(VSYNC(cpu_transcoder))); |
| 4423 | I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder), |
| 4424 | I915_READ(VSYNCSHIFT(cpu_transcoder))); |
| 4425 | } |
| 4426 | |
Ander Conselvan de Oliveira | 003632d | 2015-03-11 13:35:43 +0200 | [diff] [blame] | 4427 | static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable) |
Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 4428 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4429 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 4430 | uint32_t temp; |
| 4431 | |
| 4432 | temp = I915_READ(SOUTH_CHICKEN1); |
Ander Conselvan de Oliveira | 003632d | 2015-03-11 13:35:43 +0200 | [diff] [blame] | 4433 | if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable) |
Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 4434 | return; |
| 4435 | |
| 4436 | WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE); |
| 4437 | WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE); |
| 4438 | |
Ander Conselvan de Oliveira | 003632d | 2015-03-11 13:35:43 +0200 | [diff] [blame] | 4439 | temp &= ~FDI_BC_BIFURCATION_SELECT; |
| 4440 | if (enable) |
| 4441 | temp |= FDI_BC_BIFURCATION_SELECT; |
| 4442 | |
| 4443 | DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis"); |
Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 4444 | I915_WRITE(SOUTH_CHICKEN1, temp); |
| 4445 | POSTING_READ(SOUTH_CHICKEN1); |
| 4446 | } |
| 4447 | |
| 4448 | static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc) |
| 4449 | { |
| 4450 | struct drm_device *dev = intel_crtc->base.dev; |
Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 4451 | |
| 4452 | switch (intel_crtc->pipe) { |
| 4453 | case PIPE_A: |
| 4454 | break; |
| 4455 | case PIPE_B: |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 4456 | if (intel_crtc->config->fdi_lanes > 2) |
Ander Conselvan de Oliveira | 003632d | 2015-03-11 13:35:43 +0200 | [diff] [blame] | 4457 | cpt_set_fdi_bc_bifurcation(dev, false); |
Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 4458 | else |
Ander Conselvan de Oliveira | 003632d | 2015-03-11 13:35:43 +0200 | [diff] [blame] | 4459 | cpt_set_fdi_bc_bifurcation(dev, true); |
Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 4460 | |
| 4461 | break; |
| 4462 | case PIPE_C: |
Ander Conselvan de Oliveira | 003632d | 2015-03-11 13:35:43 +0200 | [diff] [blame] | 4463 | cpt_set_fdi_bc_bifurcation(dev, true); |
Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 4464 | |
| 4465 | break; |
| 4466 | default: |
| 4467 | BUG(); |
| 4468 | } |
| 4469 | } |
| 4470 | |
Ville Syrjälä | c48b530 | 2015-11-04 23:19:56 +0200 | [diff] [blame] | 4471 | /* Return which DP Port should be selected for Transcoder DP control */ |
| 4472 | static enum port |
Ander Conselvan de Oliveira | 4cbe4b2 | 2017-03-02 14:58:51 +0200 | [diff] [blame] | 4473 | intel_trans_dp_port_sel(struct intel_crtc *crtc) |
Ville Syrjälä | c48b530 | 2015-11-04 23:19:56 +0200 | [diff] [blame] | 4474 | { |
Ander Conselvan de Oliveira | 4cbe4b2 | 2017-03-02 14:58:51 +0200 | [diff] [blame] | 4475 | struct drm_device *dev = crtc->base.dev; |
Ville Syrjälä | c48b530 | 2015-11-04 23:19:56 +0200 | [diff] [blame] | 4476 | struct intel_encoder *encoder; |
| 4477 | |
Ander Conselvan de Oliveira | 4cbe4b2 | 2017-03-02 14:58:51 +0200 | [diff] [blame] | 4478 | for_each_encoder_on_crtc(dev, &crtc->base, encoder) { |
Ville Syrjälä | cca0502 | 2016-06-22 21:57:06 +0300 | [diff] [blame] | 4479 | if (encoder->type == INTEL_OUTPUT_DP || |
Ville Syrjälä | c48b530 | 2015-11-04 23:19:56 +0200 | [diff] [blame] | 4480 | encoder->type == INTEL_OUTPUT_EDP) |
| 4481 | return enc_to_dig_port(&encoder->base)->port; |
| 4482 | } |
| 4483 | |
| 4484 | return -1; |
| 4485 | } |
| 4486 | |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 4487 | /* |
| 4488 | * Enable PCH resources required for PCH ports: |
| 4489 | * - PCH PLLs |
| 4490 | * - FDI training & RX/TX |
| 4491 | * - update transcoder timings |
| 4492 | * - DP transcoding bits |
| 4493 | * - transcoder |
| 4494 | */ |
Ander Conselvan de Oliveira | 2ce4227 | 2017-03-02 14:58:53 +0200 | [diff] [blame] | 4495 | static void ironlake_pch_enable(const struct intel_crtc_state *crtc_state) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4496 | { |
Ander Conselvan de Oliveira | 2ce4227 | 2017-03-02 14:58:53 +0200 | [diff] [blame] | 4497 | struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc); |
Ander Conselvan de Oliveira | 4cbe4b2 | 2017-03-02 14:58:51 +0200 | [diff] [blame] | 4498 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4499 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 4cbe4b2 | 2017-03-02 14:58:51 +0200 | [diff] [blame] | 4500 | int pipe = crtc->pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4501 | u32 temp; |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 4502 | |
Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 4503 | assert_pch_transcoder_disabled(dev_priv, pipe); |
Chris Wilson | e7e164d | 2012-05-11 09:21:25 +0100 | [diff] [blame] | 4504 | |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 4505 | if (IS_IVYBRIDGE(dev_priv)) |
Ander Conselvan de Oliveira | 4cbe4b2 | 2017-03-02 14:58:51 +0200 | [diff] [blame] | 4506 | ivybridge_update_fdi_bc_bifurcation(crtc); |
Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 4507 | |
Daniel Vetter | cd986ab | 2012-10-26 10:58:12 +0200 | [diff] [blame] | 4508 | /* Write the TU size bits before fdi link training, so that error |
| 4509 | * detection works. */ |
| 4510 | I915_WRITE(FDI_RX_TUSIZE1(pipe), |
| 4511 | I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK); |
| 4512 | |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4513 | /* For PCH output, training FDI link */ |
Ander Conselvan de Oliveira | dc4a109 | 2017-03-02 14:58:54 +0200 | [diff] [blame] | 4514 | dev_priv->display.fdi_link_train(crtc, crtc_state); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 4515 | |
Daniel Vetter | 3ad8a20 | 2013-06-05 13:34:32 +0200 | [diff] [blame] | 4516 | /* We need to program the right clock selection before writing the pixel |
| 4517 | * mutliplier into the DPLL. */ |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 4518 | if (HAS_PCH_CPT(dev_priv)) { |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 4519 | u32 sel; |
Jesse Barnes | 4b645f1 | 2011-10-12 09:51:31 -0700 | [diff] [blame] | 4520 | |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4521 | temp = I915_READ(PCH_DPLL_SEL); |
Daniel Vetter | 1188739 | 2013-06-05 13:34:09 +0200 | [diff] [blame] | 4522 | temp |= TRANS_DPLL_ENABLE(pipe); |
| 4523 | sel = TRANS_DPLLB_SEL(pipe); |
Ander Conselvan de Oliveira | 2ce4227 | 2017-03-02 14:58:53 +0200 | [diff] [blame] | 4524 | if (crtc_state->shared_dpll == |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 4525 | intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B)) |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 4526 | temp |= sel; |
| 4527 | else |
| 4528 | temp &= ~sel; |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4529 | I915_WRITE(PCH_DPLL_SEL, temp); |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4530 | } |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4531 | |
Daniel Vetter | 3ad8a20 | 2013-06-05 13:34:32 +0200 | [diff] [blame] | 4532 | /* XXX: pch pll's can be enabled any time before we enable the PCH |
| 4533 | * transcoder, and we actually should do this to not upset any PCH |
| 4534 | * transcoder that already use the clock when we share it. |
| 4535 | * |
| 4536 | * Note that enable_shared_dpll tries to do the right thing, but |
| 4537 | * get_shared_dpll unconditionally resets the pll - we need that to have |
| 4538 | * the right LVDS enable sequence. */ |
Ander Conselvan de Oliveira | 4cbe4b2 | 2017-03-02 14:58:51 +0200 | [diff] [blame] | 4539 | intel_enable_shared_dpll(crtc); |
Daniel Vetter | 3ad8a20 | 2013-06-05 13:34:32 +0200 | [diff] [blame] | 4540 | |
Jesse Barnes | d9b6cb5 | 2011-01-04 15:09:35 -0800 | [diff] [blame] | 4541 | /* set transcoder timing, panel must allow it */ |
| 4542 | assert_panel_unlocked(dev_priv, pipe); |
Ander Conselvan de Oliveira | 4cbe4b2 | 2017-03-02 14:58:51 +0200 | [diff] [blame] | 4543 | ironlake_pch_transcoder_set_timings(crtc, pipe); |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4544 | |
Paulo Zanoni | 303b81e | 2012-10-31 18:12:23 -0200 | [diff] [blame] | 4545 | intel_fdi_normal_train(crtc); |
Zhenyu Wang | 5e84e1a | 2010-10-28 16:38:08 +0800 | [diff] [blame] | 4546 | |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4547 | /* For PCH DP, enable TRANS_DP_CTL */ |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 4548 | if (HAS_PCH_CPT(dev_priv) && |
Ander Conselvan de Oliveira | 2ce4227 | 2017-03-02 14:58:53 +0200 | [diff] [blame] | 4549 | intel_crtc_has_dp_encoder(crtc_state)) { |
Ville Syrjälä | 9c4edae | 2015-10-29 21:25:51 +0200 | [diff] [blame] | 4550 | const struct drm_display_mode *adjusted_mode = |
Ander Conselvan de Oliveira | 2ce4227 | 2017-03-02 14:58:53 +0200 | [diff] [blame] | 4551 | &crtc_state->base.adjusted_mode; |
Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 4552 | u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4553 | i915_reg_t reg = TRANS_DP_CTL(pipe); |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4554 | temp = I915_READ(reg); |
| 4555 | temp &= ~(TRANS_DP_PORT_SEL_MASK | |
Eric Anholt | 220cad3 | 2010-11-18 09:32:58 +0800 | [diff] [blame] | 4556 | TRANS_DP_SYNC_MASK | |
| 4557 | TRANS_DP_BPC_MASK); |
Ville Syrjälä | e3ef447 | 2015-05-05 17:17:31 +0300 | [diff] [blame] | 4558 | temp |= TRANS_DP_OUTPUT_ENABLE; |
Jesse Barnes | 9325c9f | 2011-06-24 12:19:21 -0700 | [diff] [blame] | 4559 | temp |= bpc << 9; /* same format but at 11:9 */ |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4560 | |
Ville Syrjälä | 9c4edae | 2015-10-29 21:25:51 +0200 | [diff] [blame] | 4561 | if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4562 | temp |= TRANS_DP_HSYNC_ACTIVE_HIGH; |
Ville Syrjälä | 9c4edae | 2015-10-29 21:25:51 +0200 | [diff] [blame] | 4563 | if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4564 | temp |= TRANS_DP_VSYNC_ACTIVE_HIGH; |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4565 | |
| 4566 | switch (intel_trans_dp_port_sel(crtc)) { |
Ville Syrjälä | c48b530 | 2015-11-04 23:19:56 +0200 | [diff] [blame] | 4567 | case PORT_B: |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4568 | temp |= TRANS_DP_PORT_SEL_B; |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4569 | break; |
Ville Syrjälä | c48b530 | 2015-11-04 23:19:56 +0200 | [diff] [blame] | 4570 | case PORT_C: |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4571 | temp |= TRANS_DP_PORT_SEL_C; |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4572 | break; |
Ville Syrjälä | c48b530 | 2015-11-04 23:19:56 +0200 | [diff] [blame] | 4573 | case PORT_D: |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4574 | temp |= TRANS_DP_PORT_SEL_D; |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4575 | break; |
| 4576 | default: |
Daniel Vetter | e95d41e | 2012-10-26 10:58:16 +0200 | [diff] [blame] | 4577 | BUG(); |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4578 | } |
| 4579 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4580 | I915_WRITE(reg, temp); |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4581 | } |
| 4582 | |
Paulo Zanoni | b8a4f40 | 2012-10-31 18:12:42 -0200 | [diff] [blame] | 4583 | ironlake_enable_pch_transcoder(dev_priv, pipe); |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 4584 | } |
| 4585 | |
Ander Conselvan de Oliveira | 2ce4227 | 2017-03-02 14:58:53 +0200 | [diff] [blame] | 4586 | static void lpt_pch_enable(const struct intel_crtc_state *crtc_state) |
Paulo Zanoni | 1507e5b | 2012-10-31 18:12:22 -0200 | [diff] [blame] | 4587 | { |
Ander Conselvan de Oliveira | 2ce4227 | 2017-03-02 14:58:53 +0200 | [diff] [blame] | 4588 | struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc); |
Ander Conselvan de Oliveira | 0dcdc38 | 2017-03-02 14:58:52 +0200 | [diff] [blame] | 4589 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ander Conselvan de Oliveira | 2ce4227 | 2017-03-02 14:58:53 +0200 | [diff] [blame] | 4590 | enum transcoder cpu_transcoder = crtc_state->cpu_transcoder; |
Paulo Zanoni | 1507e5b | 2012-10-31 18:12:22 -0200 | [diff] [blame] | 4591 | |
Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 4592 | assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A); |
Paulo Zanoni | 1507e5b | 2012-10-31 18:12:22 -0200 | [diff] [blame] | 4593 | |
Paulo Zanoni | 8c52b5e | 2012-10-31 18:12:24 -0200 | [diff] [blame] | 4594 | lpt_program_iclkip(crtc); |
Paulo Zanoni | 1507e5b | 2012-10-31 18:12:22 -0200 | [diff] [blame] | 4595 | |
Paulo Zanoni | 0540e48 | 2012-10-31 18:12:40 -0200 | [diff] [blame] | 4596 | /* Set transcoder timing. */ |
Ander Conselvan de Oliveira | 0dcdc38 | 2017-03-02 14:58:52 +0200 | [diff] [blame] | 4597 | ironlake_pch_transcoder_set_timings(crtc, PIPE_A); |
Paulo Zanoni | 1507e5b | 2012-10-31 18:12:22 -0200 | [diff] [blame] | 4598 | |
Paulo Zanoni | 937bb61 | 2012-10-31 18:12:47 -0200 | [diff] [blame] | 4599 | lpt_enable_pch_transcoder(dev_priv, cpu_transcoder); |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 4600 | } |
| 4601 | |
Daniel Vetter | a152031 | 2013-05-03 11:49:50 +0200 | [diff] [blame] | 4602 | static void cpt_verify_modeset(struct drm_device *dev, int pipe) |
Jesse Barnes | d4270e5 | 2011-10-11 10:43:02 -0700 | [diff] [blame] | 4603 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4604 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4605 | i915_reg_t dslreg = PIPEDSL(pipe); |
Jesse Barnes | d4270e5 | 2011-10-11 10:43:02 -0700 | [diff] [blame] | 4606 | u32 temp; |
| 4607 | |
| 4608 | temp = I915_READ(dslreg); |
| 4609 | udelay(500); |
| 4610 | if (wait_for(I915_READ(dslreg) != temp, 5)) { |
Jesse Barnes | d4270e5 | 2011-10-11 10:43:02 -0700 | [diff] [blame] | 4611 | if (wait_for(I915_READ(dslreg) != temp, 5)) |
Ville Syrjälä | 84f44ce | 2013-04-17 17:48:49 +0300 | [diff] [blame] | 4612 | DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe)); |
Jesse Barnes | d4270e5 | 2011-10-11 10:43:02 -0700 | [diff] [blame] | 4613 | } |
| 4614 | } |
| 4615 | |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4616 | static int |
| 4617 | skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach, |
| 4618 | unsigned scaler_user, int *scaler_id, unsigned int rotation, |
| 4619 | int src_w, int src_h, int dst_w, int dst_h) |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4620 | { |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4621 | struct intel_crtc_scaler_state *scaler_state = |
| 4622 | &crtc_state->scaler_state; |
| 4623 | struct intel_crtc *intel_crtc = |
| 4624 | to_intel_crtc(crtc_state->base.crtc); |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4625 | int need_scaling; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 4626 | |
Ville Syrjälä | bd2ef25 | 2016-09-26 19:30:46 +0300 | [diff] [blame] | 4627 | need_scaling = drm_rotation_90_or_270(rotation) ? |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 4628 | (src_h != dst_w || src_w != dst_h): |
| 4629 | (src_w != dst_w || src_h != dst_h); |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4630 | |
| 4631 | /* |
| 4632 | * if plane is being disabled or scaler is no more required or force detach |
| 4633 | * - free scaler binded to this plane/crtc |
| 4634 | * - in order to do this, update crtc->scaler_usage |
| 4635 | * |
| 4636 | * Here scaler state in crtc_state is set free so that |
| 4637 | * scaler can be assigned to other user. Actual register |
| 4638 | * update to free the scaler is done in plane/panel-fit programming. |
| 4639 | * For this purpose crtc/plane_state->scaler_id isn't reset here. |
| 4640 | */ |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4641 | if (force_detach || !need_scaling) { |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4642 | if (*scaler_id >= 0) { |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4643 | scaler_state->scaler_users &= ~(1 << scaler_user); |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4644 | scaler_state->scalers[*scaler_id].in_use = 0; |
| 4645 | |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4646 | DRM_DEBUG_KMS("scaler_user index %u.%u: " |
| 4647 | "Staged freeing scaler id %d scaler_users = 0x%x\n", |
| 4648 | intel_crtc->pipe, scaler_user, *scaler_id, |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4649 | scaler_state->scaler_users); |
| 4650 | *scaler_id = -1; |
| 4651 | } |
| 4652 | return 0; |
| 4653 | } |
| 4654 | |
| 4655 | /* range checks */ |
| 4656 | if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H || |
| 4657 | dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H || |
| 4658 | |
| 4659 | src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H || |
| 4660 | dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) { |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4661 | DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u " |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4662 | "size is out of scaler range\n", |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4663 | intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h); |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4664 | return -EINVAL; |
| 4665 | } |
| 4666 | |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4667 | /* mark this plane as a scaler user in crtc_state */ |
| 4668 | scaler_state->scaler_users |= (1 << scaler_user); |
| 4669 | DRM_DEBUG_KMS("scaler_user index %u.%u: " |
| 4670 | "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n", |
| 4671 | intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h, |
| 4672 | scaler_state->scaler_users); |
| 4673 | |
| 4674 | return 0; |
| 4675 | } |
| 4676 | |
| 4677 | /** |
| 4678 | * skl_update_scaler_crtc - Stages update to scaler state for a given crtc. |
| 4679 | * |
| 4680 | * @state: crtc's scaler state |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4681 | * |
| 4682 | * Return |
| 4683 | * 0 - scaler_usage updated successfully |
| 4684 | * error - requested scaling cannot be supported or other error condition |
| 4685 | */ |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 4686 | int skl_update_scaler_crtc(struct intel_crtc_state *state) |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4687 | { |
Ville Syrjälä | 7c5f93b | 2015-09-08 13:40:49 +0300 | [diff] [blame] | 4688 | const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode; |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4689 | |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 4690 | return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX, |
Joonas Lahtinen | 31ad61e | 2016-07-29 08:50:05 +0300 | [diff] [blame] | 4691 | &state->scaler_state.scaler_id, DRM_ROTATE_0, |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4692 | state->pipe_src_w, state->pipe_src_h, |
Ville Syrjälä | aad941d | 2015-09-25 16:38:56 +0300 | [diff] [blame] | 4693 | adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay); |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4694 | } |
| 4695 | |
| 4696 | /** |
| 4697 | * skl_update_scaler_plane - Stages update to scaler state for a given plane. |
| 4698 | * |
| 4699 | * @state: crtc's scaler state |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4700 | * @plane_state: atomic plane state to update |
| 4701 | * |
| 4702 | * Return |
| 4703 | * 0 - scaler_usage updated successfully |
| 4704 | * error - requested scaling cannot be supported or other error condition |
| 4705 | */ |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 4706 | static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state, |
| 4707 | struct intel_plane_state *plane_state) |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4708 | { |
| 4709 | |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 4710 | struct intel_plane *intel_plane = |
| 4711 | to_intel_plane(plane_state->base.plane); |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4712 | struct drm_framebuffer *fb = plane_state->base.fb; |
| 4713 | int ret; |
| 4714 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 4715 | bool force_detach = !fb || !plane_state->base.visible; |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4716 | |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4717 | ret = skl_update_scaler(crtc_state, force_detach, |
| 4718 | drm_plane_index(&intel_plane->base), |
| 4719 | &plane_state->scaler_id, |
| 4720 | plane_state->base.rotation, |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 4721 | drm_rect_width(&plane_state->base.src) >> 16, |
| 4722 | drm_rect_height(&plane_state->base.src) >> 16, |
| 4723 | drm_rect_width(&plane_state->base.dst), |
| 4724 | drm_rect_height(&plane_state->base.dst)); |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4725 | |
| 4726 | if (ret || plane_state->scaler_id < 0) |
| 4727 | return ret; |
| 4728 | |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4729 | /* check colorkey */ |
Maarten Lankhorst | 818ed96 | 2015-06-15 12:33:54 +0200 | [diff] [blame] | 4730 | if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) { |
Ville Syrjälä | 72660ce | 2016-05-27 20:59:20 +0300 | [diff] [blame] | 4731 | DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed", |
| 4732 | intel_plane->base.base.id, |
| 4733 | intel_plane->base.name); |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4734 | return -EINVAL; |
| 4735 | } |
| 4736 | |
| 4737 | /* Check src format */ |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 4738 | switch (fb->format->format) { |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4739 | case DRM_FORMAT_RGB565: |
| 4740 | case DRM_FORMAT_XBGR8888: |
| 4741 | case DRM_FORMAT_XRGB8888: |
| 4742 | case DRM_FORMAT_ABGR8888: |
| 4743 | case DRM_FORMAT_ARGB8888: |
| 4744 | case DRM_FORMAT_XRGB2101010: |
| 4745 | case DRM_FORMAT_XBGR2101010: |
| 4746 | case DRM_FORMAT_YUYV: |
| 4747 | case DRM_FORMAT_YVYU: |
| 4748 | case DRM_FORMAT_UYVY: |
| 4749 | case DRM_FORMAT_VYUY: |
| 4750 | break; |
| 4751 | default: |
Ville Syrjälä | 72660ce | 2016-05-27 20:59:20 +0300 | [diff] [blame] | 4752 | DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n", |
| 4753 | intel_plane->base.base.id, intel_plane->base.name, |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 4754 | fb->base.id, fb->format->format); |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4755 | return -EINVAL; |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4756 | } |
| 4757 | |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4758 | return 0; |
| 4759 | } |
| 4760 | |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 4761 | static void skylake_scaler_disable(struct intel_crtc *crtc) |
| 4762 | { |
| 4763 | int i; |
| 4764 | |
| 4765 | for (i = 0; i < crtc->num_scalers; i++) |
| 4766 | skl_detach_scaler(crtc, i); |
| 4767 | } |
| 4768 | |
| 4769 | static void skylake_pfit_enable(struct intel_crtc *crtc) |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 4770 | { |
| 4771 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4772 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 4773 | int pipe = crtc->pipe; |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4774 | struct intel_crtc_scaler_state *scaler_state = |
| 4775 | &crtc->config->scaler_state; |
| 4776 | |
| 4777 | DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config); |
| 4778 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 4779 | if (crtc->config->pch_pfit.enabled) { |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4780 | int id; |
| 4781 | |
| 4782 | if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) { |
| 4783 | DRM_ERROR("Requesting pfit without getting a scaler first\n"); |
| 4784 | return; |
| 4785 | } |
| 4786 | |
| 4787 | id = scaler_state->scaler_id; |
| 4788 | I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN | |
| 4789 | PS_FILTER_MEDIUM | scaler_state->scalers[id].mode); |
| 4790 | I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos); |
| 4791 | I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size); |
| 4792 | |
| 4793 | DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id); |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 4794 | } |
| 4795 | } |
| 4796 | |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 4797 | static void ironlake_pfit_enable(struct intel_crtc *crtc) |
| 4798 | { |
| 4799 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4800 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 4801 | int pipe = crtc->pipe; |
| 4802 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 4803 | if (crtc->config->pch_pfit.enabled) { |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 4804 | /* Force use of hard-coded filter coefficients |
| 4805 | * as some pre-programmed values are broken, |
| 4806 | * e.g. x201. |
| 4807 | */ |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 4808 | if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 4809 | I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 | |
| 4810 | PF_PIPE_SEL_IVB(pipe)); |
| 4811 | else |
| 4812 | I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 4813 | I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos); |
| 4814 | I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 4815 | } |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 4816 | } |
| 4817 | |
Ville Syrjälä | 20bc8673 | 2013-10-01 18:02:17 +0300 | [diff] [blame] | 4818 | void hsw_enable_ips(struct intel_crtc *crtc) |
Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 4819 | { |
Ville Syrjälä | cea165c | 2014-04-15 21:41:35 +0300 | [diff] [blame] | 4820 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4821 | struct drm_i915_private *dev_priv = to_i915(dev); |
Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 4822 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 4823 | if (!crtc->config->ips_enabled) |
Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 4824 | return; |
| 4825 | |
Maarten Lankhorst | 307e449 | 2016-03-23 14:33:28 +0100 | [diff] [blame] | 4826 | /* |
| 4827 | * We can only enable IPS after we enable a plane and wait for a vblank |
| 4828 | * This function is called from post_plane_update, which is run after |
| 4829 | * a vblank wait. |
| 4830 | */ |
Ville Syrjälä | cea165c | 2014-04-15 21:41:35 +0300 | [diff] [blame] | 4831 | |
Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 4832 | assert_plane_enabled(dev_priv, crtc->plane); |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 4833 | if (IS_BROADWELL(dev_priv)) { |
Ben Widawsky | 2a114cc | 2013-11-02 21:07:47 -0700 | [diff] [blame] | 4834 | mutex_lock(&dev_priv->rps.hw_lock); |
| 4835 | WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000)); |
| 4836 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 4837 | /* Quoting Art Runyan: "its not safe to expect any particular |
| 4838 | * value in IPS_CTL bit 31 after enabling IPS through the |
Jesse Barnes | e59150d | 2014-01-07 13:30:45 -0800 | [diff] [blame] | 4839 | * mailbox." Moreover, the mailbox may return a bogus state, |
| 4840 | * so we need to just enable it and continue on. |
Ben Widawsky | 2a114cc | 2013-11-02 21:07:47 -0700 | [diff] [blame] | 4841 | */ |
| 4842 | } else { |
| 4843 | I915_WRITE(IPS_CTL, IPS_ENABLE); |
| 4844 | /* The bit only becomes 1 in the next vblank, so this wait here |
| 4845 | * is essentially intel_wait_for_vblank. If we don't have this |
| 4846 | * and don't wait for vblanks until the end of crtc_enable, then |
| 4847 | * the HW state readout code will complain that the expected |
| 4848 | * IPS_CTL value is not the one we read. */ |
Chris Wilson | 2ec9ba3 | 2016-06-30 15:33:01 +0100 | [diff] [blame] | 4849 | if (intel_wait_for_register(dev_priv, |
| 4850 | IPS_CTL, IPS_ENABLE, IPS_ENABLE, |
| 4851 | 50)) |
Ben Widawsky | 2a114cc | 2013-11-02 21:07:47 -0700 | [diff] [blame] | 4852 | DRM_ERROR("Timed out waiting for IPS enable\n"); |
| 4853 | } |
Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 4854 | } |
| 4855 | |
Ville Syrjälä | 20bc8673 | 2013-10-01 18:02:17 +0300 | [diff] [blame] | 4856 | void hsw_disable_ips(struct intel_crtc *crtc) |
Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 4857 | { |
| 4858 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4859 | struct drm_i915_private *dev_priv = to_i915(dev); |
Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 4860 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 4861 | if (!crtc->config->ips_enabled) |
Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 4862 | return; |
| 4863 | |
| 4864 | assert_plane_enabled(dev_priv, crtc->plane); |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 4865 | if (IS_BROADWELL(dev_priv)) { |
Ben Widawsky | 2a114cc | 2013-11-02 21:07:47 -0700 | [diff] [blame] | 4866 | mutex_lock(&dev_priv->rps.hw_lock); |
| 4867 | WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0)); |
| 4868 | mutex_unlock(&dev_priv->rps.hw_lock); |
Ben Widawsky | 23d0b13 | 2014-04-10 14:32:41 -0700 | [diff] [blame] | 4869 | /* wait for pcode to finish disabling IPS, which may take up to 42ms */ |
Chris Wilson | b85c1ec | 2016-06-30 15:33:02 +0100 | [diff] [blame] | 4870 | if (intel_wait_for_register(dev_priv, |
| 4871 | IPS_CTL, IPS_ENABLE, 0, |
| 4872 | 42)) |
Ben Widawsky | 23d0b13 | 2014-04-10 14:32:41 -0700 | [diff] [blame] | 4873 | DRM_ERROR("Timed out waiting for IPS disable\n"); |
Jesse Barnes | e59150d | 2014-01-07 13:30:45 -0800 | [diff] [blame] | 4874 | } else { |
Ben Widawsky | 2a114cc | 2013-11-02 21:07:47 -0700 | [diff] [blame] | 4875 | I915_WRITE(IPS_CTL, 0); |
Jesse Barnes | e59150d | 2014-01-07 13:30:45 -0800 | [diff] [blame] | 4876 | POSTING_READ(IPS_CTL); |
| 4877 | } |
Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 4878 | |
| 4879 | /* We need to wait for a vblank before we can disable the plane. */ |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 4880 | intel_wait_for_vblank(dev_priv, crtc->pipe); |
Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 4881 | } |
| 4882 | |
Maarten Lankhorst | 7cac945 | 2015-04-21 17:12:55 +0300 | [diff] [blame] | 4883 | static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc) |
Ville Syrjälä | d3eedb1 | 2014-05-08 19:23:13 +0300 | [diff] [blame] | 4884 | { |
Maarten Lankhorst | 7cac945 | 2015-04-21 17:12:55 +0300 | [diff] [blame] | 4885 | if (intel_crtc->overlay) { |
Ville Syrjälä | d3eedb1 | 2014-05-08 19:23:13 +0300 | [diff] [blame] | 4886 | struct drm_device *dev = intel_crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4887 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | d3eedb1 | 2014-05-08 19:23:13 +0300 | [diff] [blame] | 4888 | |
| 4889 | mutex_lock(&dev->struct_mutex); |
| 4890 | dev_priv->mm.interruptible = false; |
| 4891 | (void) intel_overlay_switch_off(intel_crtc->overlay); |
| 4892 | dev_priv->mm.interruptible = true; |
| 4893 | mutex_unlock(&dev->struct_mutex); |
| 4894 | } |
| 4895 | |
| 4896 | /* Let userspace switch the overlay on again. In most cases userspace |
| 4897 | * has to recompute where to put it anyway. |
| 4898 | */ |
| 4899 | } |
| 4900 | |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 4901 | /** |
| 4902 | * intel_post_enable_primary - Perform operations after enabling primary plane |
| 4903 | * @crtc: the CRTC whose primary plane was just enabled |
| 4904 | * |
| 4905 | * Performs potentially sleeping operations that must be done after the primary |
| 4906 | * plane is enabled, such as updating FBC and IPS. Note that this may be |
| 4907 | * called due to an explicit primary plane update, or due to an implicit |
| 4908 | * re-enable that is caused when a sprite plane is updated to no longer |
| 4909 | * completely hide the primary plane. |
| 4910 | */ |
| 4911 | static void |
| 4912 | intel_post_enable_primary(struct drm_crtc *crtc) |
Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 4913 | { |
| 4914 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4915 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 4916 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 4917 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 4918 | |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 4919 | /* |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 4920 | * FIXME IPS should be fine as long as one plane is |
| 4921 | * enabled, but in practice it seems to have problems |
| 4922 | * when going from primary only to sprite only and vice |
| 4923 | * versa. |
| 4924 | */ |
Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 4925 | hsw_enable_ips(intel_crtc); |
| 4926 | |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 4927 | /* |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 4928 | * Gen2 reports pipe underruns whenever all planes are disabled. |
| 4929 | * So don't enable underrun reporting before at least some planes |
| 4930 | * are enabled. |
| 4931 | * FIXME: Need to fix the logic to work when we turn off all planes |
| 4932 | * but leave the pipe running. |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 4933 | */ |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 4934 | if (IS_GEN2(dev_priv)) |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 4935 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true); |
| 4936 | |
Ville Syrjälä | aca7b68 | 2015-10-30 19:22:21 +0200 | [diff] [blame] | 4937 | /* Underruns don't always raise interrupts, so check manually. */ |
| 4938 | intel_check_cpu_fifo_underruns(dev_priv); |
| 4939 | intel_check_pch_fifo_underruns(dev_priv); |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 4940 | } |
| 4941 | |
Ville Syrjälä | 2622a08 | 2016-03-09 19:07:26 +0200 | [diff] [blame] | 4942 | /* FIXME move all this to pre_plane_update() with proper state tracking */ |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 4943 | static void |
| 4944 | intel_pre_disable_primary(struct drm_crtc *crtc) |
| 4945 | { |
| 4946 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4947 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 4948 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 4949 | int pipe = intel_crtc->pipe; |
| 4950 | |
| 4951 | /* |
| 4952 | * Gen2 reports pipe underruns whenever all planes are disabled. |
| 4953 | * So diasble underrun reporting before all the planes get disabled. |
| 4954 | * FIXME: Need to fix the logic to work when we turn off all planes |
| 4955 | * but leave the pipe running. |
| 4956 | */ |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 4957 | if (IS_GEN2(dev_priv)) |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 4958 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false); |
| 4959 | |
| 4960 | /* |
Ville Syrjälä | 2622a08 | 2016-03-09 19:07:26 +0200 | [diff] [blame] | 4961 | * FIXME IPS should be fine as long as one plane is |
| 4962 | * enabled, but in practice it seems to have problems |
| 4963 | * when going from primary only to sprite only and vice |
| 4964 | * versa. |
| 4965 | */ |
| 4966 | hsw_disable_ips(intel_crtc); |
| 4967 | } |
| 4968 | |
| 4969 | /* FIXME get rid of this and use pre_plane_update */ |
| 4970 | static void |
| 4971 | intel_pre_disable_primary_noatomic(struct drm_crtc *crtc) |
| 4972 | { |
| 4973 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4974 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 2622a08 | 2016-03-09 19:07:26 +0200 | [diff] [blame] | 4975 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 4976 | int pipe = intel_crtc->pipe; |
| 4977 | |
| 4978 | intel_pre_disable_primary(crtc); |
| 4979 | |
| 4980 | /* |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 4981 | * Vblank time updates from the shadow to live plane control register |
| 4982 | * are blocked if the memory self-refresh mode is active at that |
| 4983 | * moment. So to make sure the plane gets truly disabled, disable |
| 4984 | * first the self-refresh mode. The self-refresh enable bit in turn |
| 4985 | * will be checked/applied by the HW only at the next frame start |
| 4986 | * event which is after the vblank start event, so we need to have a |
| 4987 | * wait-for-vblank between disabling the plane and the pipe. |
| 4988 | */ |
Ville Syrjälä | 11a85d6 | 2016-11-28 19:37:12 +0200 | [diff] [blame] | 4989 | if (HAS_GMCH_DISPLAY(dev_priv) && |
| 4990 | intel_set_memory_cxsr(dev_priv, false)) |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 4991 | intel_wait_for_vblank(dev_priv, pipe); |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 4992 | } |
| 4993 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 4994 | static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state) |
| 4995 | { |
| 4996 | struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc); |
| 4997 | struct drm_atomic_state *old_state = old_crtc_state->base.state; |
| 4998 | struct intel_crtc_state *pipe_config = |
| 4999 | to_intel_crtc_state(crtc->base.state); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 5000 | struct drm_plane *primary = crtc->base.primary; |
| 5001 | struct drm_plane_state *old_pri_state = |
| 5002 | drm_atomic_get_existing_plane_state(old_state, primary); |
| 5003 | |
Chris Wilson | 5748b6a | 2016-08-04 16:32:38 +0100 | [diff] [blame] | 5004 | intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 5005 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 5006 | if (pipe_config->update_wm_post && pipe_config->base.active) |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 5007 | intel_update_watermarks(crtc); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 5008 | |
| 5009 | if (old_pri_state) { |
| 5010 | struct intel_plane_state *primary_state = |
| 5011 | to_intel_plane_state(primary->state); |
| 5012 | struct intel_plane_state *old_primary_state = |
| 5013 | to_intel_plane_state(old_pri_state); |
| 5014 | |
| 5015 | intel_fbc_post_update(crtc); |
| 5016 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 5017 | if (primary_state->base.visible && |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 5018 | (needs_modeset(&pipe_config->base) || |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 5019 | !old_primary_state->base.visible)) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 5020 | intel_post_enable_primary(&crtc->base); |
| 5021 | } |
| 5022 | } |
| 5023 | |
Maarten Lankhorst | 5c74cd7 | 2016-02-03 16:53:24 +0100 | [diff] [blame] | 5024 | static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state) |
Maarten Lankhorst | ac21b22 | 2015-06-15 12:33:49 +0200 | [diff] [blame] | 5025 | { |
Maarten Lankhorst | 5c74cd7 | 2016-02-03 16:53:24 +0100 | [diff] [blame] | 5026 | struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc); |
Maarten Lankhorst | ac21b22 | 2015-06-15 12:33:49 +0200 | [diff] [blame] | 5027 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5028 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | ab1d3a0 | 2015-11-19 16:07:14 +0100 | [diff] [blame] | 5029 | struct intel_crtc_state *pipe_config = |
| 5030 | to_intel_crtc_state(crtc->base.state); |
Maarten Lankhorst | 5c74cd7 | 2016-02-03 16:53:24 +0100 | [diff] [blame] | 5031 | struct drm_atomic_state *old_state = old_crtc_state->base.state; |
| 5032 | struct drm_plane *primary = crtc->base.primary; |
| 5033 | struct drm_plane_state *old_pri_state = |
| 5034 | drm_atomic_get_existing_plane_state(old_state, primary); |
| 5035 | bool modeset = needs_modeset(&pipe_config->base); |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 5036 | struct intel_atomic_state *old_intel_state = |
| 5037 | to_intel_atomic_state(old_state); |
Maarten Lankhorst | ac21b22 | 2015-06-15 12:33:49 +0200 | [diff] [blame] | 5038 | |
Maarten Lankhorst | 5c74cd7 | 2016-02-03 16:53:24 +0100 | [diff] [blame] | 5039 | if (old_pri_state) { |
| 5040 | struct intel_plane_state *primary_state = |
| 5041 | to_intel_plane_state(primary->state); |
| 5042 | struct intel_plane_state *old_primary_state = |
| 5043 | to_intel_plane_state(old_pri_state); |
| 5044 | |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 5045 | intel_fbc_pre_update(crtc, pipe_config, primary_state); |
Maarten Lankhorst | 31ae71f | 2016-03-09 10:35:45 +0100 | [diff] [blame] | 5046 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 5047 | if (old_primary_state->base.visible && |
| 5048 | (modeset || !primary_state->base.visible)) |
Maarten Lankhorst | 5c74cd7 | 2016-02-03 16:53:24 +0100 | [diff] [blame] | 5049 | intel_pre_disable_primary(&crtc->base); |
| 5050 | } |
Ville Syrjälä | 852eb00 | 2015-06-24 22:00:07 +0300 | [diff] [blame] | 5051 | |
Ville Syrjälä | 5eeb798 | 2017-03-02 19:15:00 +0200 | [diff] [blame] | 5052 | /* |
| 5053 | * Vblank time updates from the shadow to live plane control register |
| 5054 | * are blocked if the memory self-refresh mode is active at that |
| 5055 | * moment. So to make sure the plane gets truly disabled, disable |
| 5056 | * first the self-refresh mode. The self-refresh enable bit in turn |
| 5057 | * will be checked/applied by the HW only at the next frame start |
| 5058 | * event which is after the vblank start event, so we need to have a |
| 5059 | * wait-for-vblank between disabling the plane and the pipe. |
| 5060 | */ |
| 5061 | if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active && |
| 5062 | pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false)) |
| 5063 | intel_wait_for_vblank(dev_priv, crtc->pipe); |
Maarten Lankhorst | 92826fc | 2015-12-03 13:49:13 +0100 | [diff] [blame] | 5064 | |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 5065 | /* |
| 5066 | * IVB workaround: must disable low power watermarks for at least |
| 5067 | * one frame before enabling scaling. LP watermarks can be re-enabled |
| 5068 | * when scaling is disabled. |
| 5069 | * |
| 5070 | * WaCxSRDisabledForSpriteScaling:ivb |
| 5071 | */ |
Ville Syrjälä | ddd2b79 | 2016-11-28 19:37:04 +0200 | [diff] [blame] | 5072 | if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev)) |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 5073 | intel_wait_for_vblank(dev_priv, crtc->pipe); |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 5074 | |
| 5075 | /* |
| 5076 | * If we're doing a modeset, we're done. No need to do any pre-vblank |
| 5077 | * watermark programming here. |
| 5078 | */ |
| 5079 | if (needs_modeset(&pipe_config->base)) |
| 5080 | return; |
| 5081 | |
| 5082 | /* |
| 5083 | * For platforms that support atomic watermarks, program the |
| 5084 | * 'intermediate' watermarks immediately. On pre-gen9 platforms, these |
| 5085 | * will be the intermediate values that are safe for both pre- and |
| 5086 | * post- vblank; when vblank happens, the 'active' values will be set |
| 5087 | * to the final 'target' values and we'll do this again to get the |
| 5088 | * optimal watermarks. For gen9+ platforms, the values we program here |
| 5089 | * will be the final target values which will get automatically latched |
| 5090 | * at vblank time; no further programming will be necessary. |
| 5091 | * |
| 5092 | * If a platform hasn't been transitioned to atomic watermarks yet, |
| 5093 | * we'll continue to update watermarks the old way, if flags tell |
| 5094 | * us to. |
| 5095 | */ |
| 5096 | if (dev_priv->display.initial_watermarks != NULL) |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 5097 | dev_priv->display.initial_watermarks(old_intel_state, |
| 5098 | pipe_config); |
Ville Syrjälä | caed361 | 2016-03-09 19:07:25 +0200 | [diff] [blame] | 5099 | else if (pipe_config->update_wm_pre) |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 5100 | intel_update_watermarks(crtc); |
Maarten Lankhorst | ac21b22 | 2015-06-15 12:33:49 +0200 | [diff] [blame] | 5101 | } |
| 5102 | |
Maarten Lankhorst | d032ffa | 2015-06-15 12:33:51 +0200 | [diff] [blame] | 5103 | static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask) |
Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 5104 | { |
| 5105 | struct drm_device *dev = crtc->dev; |
Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 5106 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Maarten Lankhorst | d032ffa | 2015-06-15 12:33:51 +0200 | [diff] [blame] | 5107 | struct drm_plane *p; |
Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 5108 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 5109 | |
Maarten Lankhorst | 7cac945 | 2015-04-21 17:12:55 +0300 | [diff] [blame] | 5110 | intel_crtc_dpms_overlay_disable(intel_crtc); |
Maarten Lankhorst | 27321ae | 2015-04-21 17:12:52 +0300 | [diff] [blame] | 5111 | |
Maarten Lankhorst | d032ffa | 2015-06-15 12:33:51 +0200 | [diff] [blame] | 5112 | drm_for_each_plane_mask(p, dev, plane_mask) |
| 5113 | to_intel_plane(p)->disable_plane(p, crtc); |
Ville Syrjälä | f98551a | 2014-05-22 17:48:06 +0300 | [diff] [blame] | 5114 | |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 5115 | /* |
| 5116 | * FIXME: Once we grow proper nuclear flip support out of this we need |
| 5117 | * to compute the mask of flip planes precisely. For the time being |
| 5118 | * consider this a flip to a NULL plane. |
| 5119 | */ |
Chris Wilson | 5748b6a | 2016-08-04 16:32:38 +0100 | [diff] [blame] | 5120 | intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe)); |
Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 5121 | } |
| 5122 | |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5123 | static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc, |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5124 | struct intel_crtc_state *crtc_state, |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5125 | struct drm_atomic_state *old_state) |
| 5126 | { |
| 5127 | struct drm_connector_state *old_conn_state; |
| 5128 | struct drm_connector *conn; |
| 5129 | int i; |
| 5130 | |
| 5131 | for_each_connector_in_state(old_state, conn, old_conn_state, i) { |
| 5132 | struct drm_connector_state *conn_state = conn->state; |
| 5133 | struct intel_encoder *encoder = |
| 5134 | to_intel_encoder(conn_state->best_encoder); |
| 5135 | |
| 5136 | if (conn_state->crtc != crtc) |
| 5137 | continue; |
| 5138 | |
| 5139 | if (encoder->pre_pll_enable) |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5140 | encoder->pre_pll_enable(encoder, crtc_state, conn_state); |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5141 | } |
| 5142 | } |
| 5143 | |
| 5144 | static void intel_encoders_pre_enable(struct drm_crtc *crtc, |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5145 | struct intel_crtc_state *crtc_state, |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5146 | struct drm_atomic_state *old_state) |
| 5147 | { |
| 5148 | struct drm_connector_state *old_conn_state; |
| 5149 | struct drm_connector *conn; |
| 5150 | int i; |
| 5151 | |
| 5152 | for_each_connector_in_state(old_state, conn, old_conn_state, i) { |
| 5153 | struct drm_connector_state *conn_state = conn->state; |
| 5154 | struct intel_encoder *encoder = |
| 5155 | to_intel_encoder(conn_state->best_encoder); |
| 5156 | |
| 5157 | if (conn_state->crtc != crtc) |
| 5158 | continue; |
| 5159 | |
| 5160 | if (encoder->pre_enable) |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5161 | encoder->pre_enable(encoder, crtc_state, conn_state); |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5162 | } |
| 5163 | } |
| 5164 | |
| 5165 | static void intel_encoders_enable(struct drm_crtc *crtc, |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5166 | struct intel_crtc_state *crtc_state, |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5167 | struct drm_atomic_state *old_state) |
| 5168 | { |
| 5169 | struct drm_connector_state *old_conn_state; |
| 5170 | struct drm_connector *conn; |
| 5171 | int i; |
| 5172 | |
| 5173 | for_each_connector_in_state(old_state, conn, old_conn_state, i) { |
| 5174 | struct drm_connector_state *conn_state = conn->state; |
| 5175 | struct intel_encoder *encoder = |
| 5176 | to_intel_encoder(conn_state->best_encoder); |
| 5177 | |
| 5178 | if (conn_state->crtc != crtc) |
| 5179 | continue; |
| 5180 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5181 | encoder->enable(encoder, crtc_state, conn_state); |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5182 | intel_opregion_notify_encoder(encoder, true); |
| 5183 | } |
| 5184 | } |
| 5185 | |
| 5186 | static void intel_encoders_disable(struct drm_crtc *crtc, |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5187 | struct intel_crtc_state *old_crtc_state, |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5188 | struct drm_atomic_state *old_state) |
| 5189 | { |
| 5190 | struct drm_connector_state *old_conn_state; |
| 5191 | struct drm_connector *conn; |
| 5192 | int i; |
| 5193 | |
| 5194 | for_each_connector_in_state(old_state, conn, old_conn_state, i) { |
| 5195 | struct intel_encoder *encoder = |
| 5196 | to_intel_encoder(old_conn_state->best_encoder); |
| 5197 | |
| 5198 | if (old_conn_state->crtc != crtc) |
| 5199 | continue; |
| 5200 | |
| 5201 | intel_opregion_notify_encoder(encoder, false); |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5202 | encoder->disable(encoder, old_crtc_state, old_conn_state); |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5203 | } |
| 5204 | } |
| 5205 | |
| 5206 | static void intel_encoders_post_disable(struct drm_crtc *crtc, |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5207 | struct intel_crtc_state *old_crtc_state, |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5208 | struct drm_atomic_state *old_state) |
| 5209 | { |
| 5210 | struct drm_connector_state *old_conn_state; |
| 5211 | struct drm_connector *conn; |
| 5212 | int i; |
| 5213 | |
| 5214 | for_each_connector_in_state(old_state, conn, old_conn_state, i) { |
| 5215 | struct intel_encoder *encoder = |
| 5216 | to_intel_encoder(old_conn_state->best_encoder); |
| 5217 | |
| 5218 | if (old_conn_state->crtc != crtc) |
| 5219 | continue; |
| 5220 | |
| 5221 | if (encoder->post_disable) |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5222 | encoder->post_disable(encoder, old_crtc_state, old_conn_state); |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5223 | } |
| 5224 | } |
| 5225 | |
| 5226 | static void intel_encoders_post_pll_disable(struct drm_crtc *crtc, |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5227 | struct intel_crtc_state *old_crtc_state, |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5228 | struct drm_atomic_state *old_state) |
| 5229 | { |
| 5230 | struct drm_connector_state *old_conn_state; |
| 5231 | struct drm_connector *conn; |
| 5232 | int i; |
| 5233 | |
| 5234 | for_each_connector_in_state(old_state, conn, old_conn_state, i) { |
| 5235 | struct intel_encoder *encoder = |
| 5236 | to_intel_encoder(old_conn_state->best_encoder); |
| 5237 | |
| 5238 | if (old_conn_state->crtc != crtc) |
| 5239 | continue; |
| 5240 | |
| 5241 | if (encoder->post_pll_disable) |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5242 | encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state); |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5243 | } |
| 5244 | } |
| 5245 | |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5246 | static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config, |
| 5247 | struct drm_atomic_state *old_state) |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5248 | { |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5249 | struct drm_crtc *crtc = pipe_config->base.crtc; |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5250 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5251 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5252 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 5253 | int pipe = intel_crtc->pipe; |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 5254 | struct intel_atomic_state *old_intel_state = |
| 5255 | to_intel_atomic_state(old_state); |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5256 | |
Maarten Lankhorst | 53d9f4e | 2015-06-01 12:49:52 +0200 | [diff] [blame] | 5257 | if (WARN_ON(intel_crtc->active)) |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5258 | return; |
| 5259 | |
Ville Syrjälä | b2c0593 | 2016-04-01 21:53:17 +0300 | [diff] [blame] | 5260 | /* |
| 5261 | * Sometimes spurious CPU pipe underruns happen during FDI |
| 5262 | * training, at least with VGA+HDMI cloning. Suppress them. |
| 5263 | * |
| 5264 | * On ILK we get an occasional spurious CPU pipe underruns |
| 5265 | * between eDP port A enable and vdd enable. Also PCH port |
| 5266 | * enable seems to result in the occasional CPU pipe underrun. |
| 5267 | * |
| 5268 | * Spurious PCH underruns also occur during PCH enabling. |
| 5269 | */ |
| 5270 | if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv)) |
| 5271 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5272 | if (intel_crtc->config->has_pch_encoder) |
Ville Syrjälä | 81b088c | 2015-10-30 19:21:31 +0200 | [diff] [blame] | 5273 | intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false); |
| 5274 | |
| 5275 | if (intel_crtc->config->has_pch_encoder) |
Daniel Vetter | b14b105 | 2014-04-24 23:55:13 +0200 | [diff] [blame] | 5276 | intel_prepare_shared_dpll(intel_crtc); |
| 5277 | |
Ville Syrjälä | 37a5650 | 2016-06-22 21:57:04 +0300 | [diff] [blame] | 5278 | if (intel_crtc_has_dp_encoder(intel_crtc->config)) |
Ramalingam C | fe3cd48 | 2015-02-13 15:32:59 +0530 | [diff] [blame] | 5279 | intel_dp_set_m_n(intel_crtc, M1_N1); |
Daniel Vetter | 29407aa | 2014-04-24 23:55:08 +0200 | [diff] [blame] | 5280 | |
| 5281 | intel_set_pipe_timings(intel_crtc); |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 5282 | intel_set_pipe_src_size(intel_crtc); |
Daniel Vetter | 29407aa | 2014-04-24 23:55:08 +0200 | [diff] [blame] | 5283 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5284 | if (intel_crtc->config->has_pch_encoder) { |
Daniel Vetter | 29407aa | 2014-04-24 23:55:08 +0200 | [diff] [blame] | 5285 | intel_cpu_transcoder_set_m_n(intel_crtc, |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5286 | &intel_crtc->config->fdi_m_n, NULL); |
Daniel Vetter | 29407aa | 2014-04-24 23:55:08 +0200 | [diff] [blame] | 5287 | } |
| 5288 | |
| 5289 | ironlake_set_pipeconf(crtc); |
| 5290 | |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5291 | intel_crtc->active = true; |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 5292 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5293 | intel_encoders_pre_enable(crtc, pipe_config, old_state); |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5294 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5295 | if (intel_crtc->config->has_pch_encoder) { |
Daniel Vetter | fff367c | 2012-10-27 15:50:28 +0200 | [diff] [blame] | 5296 | /* Note: FDI PLL enabling _must_ be done before we enable the |
| 5297 | * cpu pipes, hence this is separate from all the other fdi/pch |
| 5298 | * enabling. */ |
Daniel Vetter | 88cefb6 | 2012-08-12 19:27:14 +0200 | [diff] [blame] | 5299 | ironlake_fdi_pll_enable(intel_crtc); |
Daniel Vetter | 46b6f81 | 2012-09-06 22:08:33 +0200 | [diff] [blame] | 5300 | } else { |
| 5301 | assert_fdi_tx_disabled(dev_priv, pipe); |
| 5302 | assert_fdi_rx_disabled(dev_priv, pipe); |
| 5303 | } |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5304 | |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 5305 | ironlake_pfit_enable(intel_crtc); |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5306 | |
Jesse Barnes | 9c54c0d | 2011-06-15 23:32:33 +0200 | [diff] [blame] | 5307 | /* |
| 5308 | * On ILK+ LUT must be loaded before the pipe is running but with |
| 5309 | * clocks enabled |
| 5310 | */ |
Maarten Lankhorst | b95c532 | 2016-03-30 17:16:34 +0200 | [diff] [blame] | 5311 | intel_color_load_luts(&pipe_config->base); |
Jesse Barnes | 9c54c0d | 2011-06-15 23:32:33 +0200 | [diff] [blame] | 5312 | |
Imre Deak | 1d5bf5d | 2016-02-29 22:10:33 +0200 | [diff] [blame] | 5313 | if (dev_priv->display.initial_watermarks != NULL) |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 5314 | dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config); |
Paulo Zanoni | e1fdc47 | 2014-01-17 13:51:12 -0200 | [diff] [blame] | 5315 | intel_enable_pipe(intel_crtc); |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5316 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5317 | if (intel_crtc->config->has_pch_encoder) |
Ander Conselvan de Oliveira | 2ce4227 | 2017-03-02 14:58:53 +0200 | [diff] [blame] | 5318 | ironlake_pch_enable(pipe_config); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5319 | |
Daniel Vetter | f9b61ff | 2015-01-07 13:54:39 +0100 | [diff] [blame] | 5320 | assert_vblank_disabled(crtc); |
| 5321 | drm_crtc_vblank_on(crtc); |
| 5322 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5323 | intel_encoders_enable(crtc, pipe_config, old_state); |
Daniel Vetter | 61b77dd | 2012-07-02 00:16:19 +0200 | [diff] [blame] | 5324 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 5325 | if (HAS_PCH_CPT(dev_priv)) |
Daniel Vetter | a152031 | 2013-05-03 11:49:50 +0200 | [diff] [blame] | 5326 | cpt_verify_modeset(dev, intel_crtc->pipe); |
Ville Syrjälä | 37ca8d4 | 2015-10-30 19:20:27 +0200 | [diff] [blame] | 5327 | |
| 5328 | /* Must wait for vblank to avoid spurious PCH FIFO underruns */ |
| 5329 | if (intel_crtc->config->has_pch_encoder) |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 5330 | intel_wait_for_vblank(dev_priv, pipe); |
Ville Syrjälä | b2c0593 | 2016-04-01 21:53:17 +0300 | [diff] [blame] | 5331 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true); |
Ville Syrjälä | 37ca8d4 | 2015-10-30 19:20:27 +0200 | [diff] [blame] | 5332 | intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5333 | } |
| 5334 | |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 5335 | /* IPS only exists on ULT machines and is tied to pipe A. */ |
| 5336 | static bool hsw_crtc_supports_ips(struct intel_crtc *crtc) |
| 5337 | { |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 5338 | return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A; |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 5339 | } |
| 5340 | |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5341 | static void haswell_crtc_enable(struct intel_crtc_state *pipe_config, |
| 5342 | struct drm_atomic_state *old_state) |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5343 | { |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5344 | struct drm_crtc *crtc = pipe_config->base.crtc; |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 5345 | struct drm_i915_private *dev_priv = to_i915(crtc->dev); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5346 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Maarten Lankhorst | 99d736a | 2015-06-01 12:50:09 +0200 | [diff] [blame] | 5347 | int pipe = intel_crtc->pipe, hsw_workaround_pipe; |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 5348 | enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder; |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 5349 | struct intel_atomic_state *old_intel_state = |
| 5350 | to_intel_atomic_state(old_state); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5351 | |
Maarten Lankhorst | 53d9f4e | 2015-06-01 12:49:52 +0200 | [diff] [blame] | 5352 | if (WARN_ON(intel_crtc->active)) |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5353 | return; |
| 5354 | |
Ville Syrjälä | 81b088c | 2015-10-30 19:21:31 +0200 | [diff] [blame] | 5355 | if (intel_crtc->config->has_pch_encoder) |
| 5356 | intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A, |
| 5357 | false); |
| 5358 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5359 | intel_encoders_pre_pll_enable(crtc, pipe_config, old_state); |
Imre Deak | 95a7a2a | 2016-06-13 16:44:35 +0300 | [diff] [blame] | 5360 | |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 5361 | if (intel_crtc->config->shared_dpll) |
Daniel Vetter | df8ad70 | 2014-06-25 22:02:03 +0300 | [diff] [blame] | 5362 | intel_enable_shared_dpll(intel_crtc); |
| 5363 | |
Ville Syrjälä | 37a5650 | 2016-06-22 21:57:04 +0300 | [diff] [blame] | 5364 | if (intel_crtc_has_dp_encoder(intel_crtc->config)) |
Ramalingam C | fe3cd48 | 2015-02-13 15:32:59 +0530 | [diff] [blame] | 5365 | intel_dp_set_m_n(intel_crtc, M1_N1); |
Daniel Vetter | 229fca9 | 2014-04-24 23:55:09 +0200 | [diff] [blame] | 5366 | |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 5367 | if (!transcoder_is_dsi(cpu_transcoder)) |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 5368 | intel_set_pipe_timings(intel_crtc); |
| 5369 | |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 5370 | intel_set_pipe_src_size(intel_crtc); |
Daniel Vetter | 229fca9 | 2014-04-24 23:55:09 +0200 | [diff] [blame] | 5371 | |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 5372 | if (cpu_transcoder != TRANSCODER_EDP && |
| 5373 | !transcoder_is_dsi(cpu_transcoder)) { |
| 5374 | I915_WRITE(PIPE_MULT(cpu_transcoder), |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5375 | intel_crtc->config->pixel_multiplier - 1); |
Clint Taylor | ebb69c9 | 2014-09-30 10:30:22 -0700 | [diff] [blame] | 5376 | } |
| 5377 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5378 | if (intel_crtc->config->has_pch_encoder) { |
Daniel Vetter | 229fca9 | 2014-04-24 23:55:09 +0200 | [diff] [blame] | 5379 | intel_cpu_transcoder_set_m_n(intel_crtc, |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5380 | &intel_crtc->config->fdi_m_n, NULL); |
Daniel Vetter | 229fca9 | 2014-04-24 23:55:09 +0200 | [diff] [blame] | 5381 | } |
| 5382 | |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 5383 | if (!transcoder_is_dsi(cpu_transcoder)) |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 5384 | haswell_set_pipeconf(crtc); |
| 5385 | |
Jani Nikula | 391bf04 | 2016-03-18 17:05:40 +0200 | [diff] [blame] | 5386 | haswell_set_pipemisc(crtc); |
Daniel Vetter | 229fca9 | 2014-04-24 23:55:09 +0200 | [diff] [blame] | 5387 | |
Maarten Lankhorst | b95c532 | 2016-03-30 17:16:34 +0200 | [diff] [blame] | 5388 | intel_color_set_csc(&pipe_config->base); |
Daniel Vetter | 229fca9 | 2014-04-24 23:55:09 +0200 | [diff] [blame] | 5389 | |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5390 | intel_crtc->active = true; |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 5391 | |
Daniel Vetter | 6b69851 | 2015-11-28 11:05:39 +0100 | [diff] [blame] | 5392 | if (intel_crtc->config->has_pch_encoder) |
| 5393 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false); |
| 5394 | else |
| 5395 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true); |
| 5396 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5397 | intel_encoders_pre_enable(crtc, pipe_config, old_state); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5398 | |
Ville Syrjälä | d2d6540 | 2015-10-29 21:25:53 +0200 | [diff] [blame] | 5399 | if (intel_crtc->config->has_pch_encoder) |
Ander Conselvan de Oliveira | dc4a109 | 2017-03-02 14:58:54 +0200 | [diff] [blame] | 5400 | dev_priv->display.fdi_link_train(intel_crtc, pipe_config); |
Imre Deak | 4fe9467 | 2014-06-25 22:01:49 +0300 | [diff] [blame] | 5401 | |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 5402 | if (!transcoder_is_dsi(cpu_transcoder)) |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 5403 | intel_ddi_enable_pipe_clock(pipe_config); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5404 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 5405 | if (INTEL_GEN(dev_priv) >= 9) |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 5406 | skylake_pfit_enable(intel_crtc); |
Jesse Barnes | ff6d9f5 | 2015-01-21 17:19:54 -0800 | [diff] [blame] | 5407 | else |
Rodrigo Vivi | 1c132b4 | 2015-09-02 15:19:26 -0700 | [diff] [blame] | 5408 | ironlake_pfit_enable(intel_crtc); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5409 | |
| 5410 | /* |
| 5411 | * On ILK+ LUT must be loaded before the pipe is running but with |
| 5412 | * clocks enabled |
| 5413 | */ |
Maarten Lankhorst | b95c532 | 2016-03-30 17:16:34 +0200 | [diff] [blame] | 5414 | intel_color_load_luts(&pipe_config->base); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5415 | |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 5416 | intel_ddi_set_pipe_settings(pipe_config); |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 5417 | if (!transcoder_is_dsi(cpu_transcoder)) |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 5418 | intel_ddi_enable_transcoder_func(pipe_config); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5419 | |
Imre Deak | 1d5bf5d | 2016-02-29 22:10:33 +0200 | [diff] [blame] | 5420 | if (dev_priv->display.initial_watermarks != NULL) |
Ville Syrjälä | 3125d39 | 2016-11-28 19:37:03 +0200 | [diff] [blame] | 5421 | dev_priv->display.initial_watermarks(old_intel_state, pipe_config); |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 5422 | |
| 5423 | /* XXX: Do the pipe assertions at the right place for BXT DSI. */ |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 5424 | if (!transcoder_is_dsi(cpu_transcoder)) |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 5425 | intel_enable_pipe(intel_crtc); |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 5426 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5427 | if (intel_crtc->config->has_pch_encoder) |
Ander Conselvan de Oliveira | 2ce4227 | 2017-03-02 14:58:53 +0200 | [diff] [blame] | 5428 | lpt_pch_enable(pipe_config); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5429 | |
Ville Syrjälä | 0037071 | 2016-11-14 19:44:06 +0200 | [diff] [blame] | 5430 | if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST)) |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 5431 | intel_ddi_set_vc_payload_alloc(pipe_config, true); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 5432 | |
Daniel Vetter | f9b61ff | 2015-01-07 13:54:39 +0100 | [diff] [blame] | 5433 | assert_vblank_disabled(crtc); |
| 5434 | drm_crtc_vblank_on(crtc); |
| 5435 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5436 | intel_encoders_enable(crtc, pipe_config, old_state); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5437 | |
Daniel Vetter | 6b69851 | 2015-11-28 11:05:39 +0100 | [diff] [blame] | 5438 | if (intel_crtc->config->has_pch_encoder) { |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 5439 | intel_wait_for_vblank(dev_priv, pipe); |
| 5440 | intel_wait_for_vblank(dev_priv, pipe); |
Daniel Vetter | 6b69851 | 2015-11-28 11:05:39 +0100 | [diff] [blame] | 5441 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true); |
Ville Syrjälä | d2d6540 | 2015-10-29 21:25:53 +0200 | [diff] [blame] | 5442 | intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A, |
| 5443 | true); |
Daniel Vetter | 6b69851 | 2015-11-28 11:05:39 +0100 | [diff] [blame] | 5444 | } |
Ville Syrjälä | d2d6540 | 2015-10-29 21:25:53 +0200 | [diff] [blame] | 5445 | |
Paulo Zanoni | e491694 | 2013-09-20 16:21:19 -0300 | [diff] [blame] | 5446 | /* If we change the relative order between pipe/planes enabling, we need |
| 5447 | * to change the workaround. */ |
Maarten Lankhorst | 99d736a | 2015-06-01 12:50:09 +0200 | [diff] [blame] | 5448 | hsw_workaround_pipe = pipe_config->hsw_workaround_pipe; |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 5449 | if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) { |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 5450 | intel_wait_for_vblank(dev_priv, hsw_workaround_pipe); |
| 5451 | intel_wait_for_vblank(dev_priv, hsw_workaround_pipe); |
Maarten Lankhorst | 99d736a | 2015-06-01 12:50:09 +0200 | [diff] [blame] | 5452 | } |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5453 | } |
| 5454 | |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 5455 | static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force) |
Daniel Vetter | 3f8dce3 | 2013-05-08 10:36:30 +0200 | [diff] [blame] | 5456 | { |
| 5457 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5458 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 3f8dce3 | 2013-05-08 10:36:30 +0200 | [diff] [blame] | 5459 | int pipe = crtc->pipe; |
| 5460 | |
| 5461 | /* To avoid upsetting the power well on haswell only disable the pfit if |
| 5462 | * it's in use. The hw state code will make sure we get this right. */ |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 5463 | if (force || crtc->config->pch_pfit.enabled) { |
Daniel Vetter | 3f8dce3 | 2013-05-08 10:36:30 +0200 | [diff] [blame] | 5464 | I915_WRITE(PF_CTL(pipe), 0); |
| 5465 | I915_WRITE(PF_WIN_POS(pipe), 0); |
| 5466 | I915_WRITE(PF_WIN_SZ(pipe), 0); |
| 5467 | } |
| 5468 | } |
| 5469 | |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5470 | static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state, |
| 5471 | struct drm_atomic_state *old_state) |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5472 | { |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5473 | struct drm_crtc *crtc = old_crtc_state->base.crtc; |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5474 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5475 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5476 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 5477 | int pipe = intel_crtc->pipe; |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5478 | |
Ville Syrjälä | b2c0593 | 2016-04-01 21:53:17 +0300 | [diff] [blame] | 5479 | /* |
| 5480 | * Sometimes spurious CPU pipe underruns happen when the |
| 5481 | * pipe is already disabled, but FDI RX/TX is still enabled. |
| 5482 | * Happens at least with VGA+HDMI cloning. Suppress them. |
| 5483 | */ |
| 5484 | if (intel_crtc->config->has_pch_encoder) { |
| 5485 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false); |
Ville Syrjälä | 37ca8d4 | 2015-10-30 19:20:27 +0200 | [diff] [blame] | 5486 | intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false); |
Ville Syrjälä | b2c0593 | 2016-04-01 21:53:17 +0300 | [diff] [blame] | 5487 | } |
Ville Syrjälä | 37ca8d4 | 2015-10-30 19:20:27 +0200 | [diff] [blame] | 5488 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5489 | intel_encoders_disable(crtc, old_crtc_state, old_state); |
Daniel Vetter | ea9d758 | 2012-07-10 10:42:52 +0200 | [diff] [blame] | 5490 | |
Daniel Vetter | f9b61ff | 2015-01-07 13:54:39 +0100 | [diff] [blame] | 5491 | drm_crtc_vblank_off(crtc); |
| 5492 | assert_vblank_disabled(crtc); |
| 5493 | |
Ville Syrjälä | 575f7ab | 2014-08-15 01:21:56 +0300 | [diff] [blame] | 5494 | intel_disable_pipe(intel_crtc); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5495 | |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 5496 | ironlake_pfit_disable(intel_crtc, false); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5497 | |
Ville Syrjälä | b2c0593 | 2016-04-01 21:53:17 +0300 | [diff] [blame] | 5498 | if (intel_crtc->config->has_pch_encoder) |
Ville Syrjälä | 5a74f70 | 2015-05-05 17:17:38 +0300 | [diff] [blame] | 5499 | ironlake_fdi_disable(crtc); |
| 5500 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5501 | intel_encoders_post_disable(crtc, old_crtc_state, old_state); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5502 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5503 | if (intel_crtc->config->has_pch_encoder) { |
Daniel Vetter | d925c59 | 2013-06-05 13:34:04 +0200 | [diff] [blame] | 5504 | ironlake_disable_pch_transcoder(dev_priv, pipe); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5505 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 5506 | if (HAS_PCH_CPT(dev_priv)) { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5507 | i915_reg_t reg; |
| 5508 | u32 temp; |
| 5509 | |
Daniel Vetter | d925c59 | 2013-06-05 13:34:04 +0200 | [diff] [blame] | 5510 | /* disable TRANS_DP_CTL */ |
| 5511 | reg = TRANS_DP_CTL(pipe); |
| 5512 | temp = I915_READ(reg); |
| 5513 | temp &= ~(TRANS_DP_OUTPUT_ENABLE | |
| 5514 | TRANS_DP_PORT_SEL_MASK); |
| 5515 | temp |= TRANS_DP_PORT_SEL_NONE; |
| 5516 | I915_WRITE(reg, temp); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5517 | |
Daniel Vetter | d925c59 | 2013-06-05 13:34:04 +0200 | [diff] [blame] | 5518 | /* disable DPLL_SEL */ |
| 5519 | temp = I915_READ(PCH_DPLL_SEL); |
Daniel Vetter | 1188739 | 2013-06-05 13:34:09 +0200 | [diff] [blame] | 5520 | temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe)); |
Daniel Vetter | d925c59 | 2013-06-05 13:34:04 +0200 | [diff] [blame] | 5521 | I915_WRITE(PCH_DPLL_SEL, temp); |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 5522 | } |
Daniel Vetter | d925c59 | 2013-06-05 13:34:04 +0200 | [diff] [blame] | 5523 | |
Daniel Vetter | d925c59 | 2013-06-05 13:34:04 +0200 | [diff] [blame] | 5524 | ironlake_fdi_pll_disable(intel_crtc); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5525 | } |
Ville Syrjälä | 81b088c | 2015-10-30 19:21:31 +0200 | [diff] [blame] | 5526 | |
Ville Syrjälä | b2c0593 | 2016-04-01 21:53:17 +0300 | [diff] [blame] | 5527 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true); |
Ville Syrjälä | 81b088c | 2015-10-30 19:21:31 +0200 | [diff] [blame] | 5528 | intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5529 | } |
| 5530 | |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5531 | static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state, |
| 5532 | struct drm_atomic_state *old_state) |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5533 | { |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5534 | struct drm_crtc *crtc = old_crtc_state->base.crtc; |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 5535 | struct drm_i915_private *dev_priv = to_i915(crtc->dev); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5536 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5537 | enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder; |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5538 | |
Ville Syrjälä | d2d6540 | 2015-10-29 21:25:53 +0200 | [diff] [blame] | 5539 | if (intel_crtc->config->has_pch_encoder) |
| 5540 | intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A, |
| 5541 | false); |
| 5542 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5543 | intel_encoders_disable(crtc, old_crtc_state, old_state); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5544 | |
Daniel Vetter | f9b61ff | 2015-01-07 13:54:39 +0100 | [diff] [blame] | 5545 | drm_crtc_vblank_off(crtc); |
| 5546 | assert_vblank_disabled(crtc); |
| 5547 | |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 5548 | /* XXX: Do the pipe assertions at the right place for BXT DSI. */ |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 5549 | if (!transcoder_is_dsi(cpu_transcoder)) |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 5550 | intel_disable_pipe(intel_crtc); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5551 | |
Ville Syrjälä | 0037071 | 2016-11-14 19:44:06 +0200 | [diff] [blame] | 5552 | if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST)) |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 5553 | intel_ddi_set_vc_payload_alloc(intel_crtc->config, false); |
Ville Syrjälä | a4bf214 | 2014-08-18 21:27:34 +0300 | [diff] [blame] | 5554 | |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 5555 | if (!transcoder_is_dsi(cpu_transcoder)) |
Shashank Sharma | 7d4aefd | 2015-10-01 22:23:49 +0530 | [diff] [blame] | 5556 | intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5557 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 5558 | if (INTEL_GEN(dev_priv) >= 9) |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 5559 | skylake_scaler_disable(intel_crtc); |
Jesse Barnes | ff6d9f5 | 2015-01-21 17:19:54 -0800 | [diff] [blame] | 5560 | else |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 5561 | ironlake_pfit_disable(intel_crtc, false); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5562 | |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 5563 | if (!transcoder_is_dsi(cpu_transcoder)) |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 5564 | intel_ddi_disable_pipe_clock(intel_crtc->config); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5565 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5566 | intel_encoders_post_disable(crtc, old_crtc_state, old_state); |
Ville Syrjälä | 81b088c | 2015-10-30 19:21:31 +0200 | [diff] [blame] | 5567 | |
Maarten Lankhorst | b707654 | 2016-08-23 16:18:08 +0200 | [diff] [blame] | 5568 | if (old_crtc_state->has_pch_encoder) |
Ville Syrjälä | 81b088c | 2015-10-30 19:21:31 +0200 | [diff] [blame] | 5569 | intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A, |
| 5570 | true); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5571 | } |
| 5572 | |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 5573 | static void i9xx_pfit_enable(struct intel_crtc *crtc) |
| 5574 | { |
| 5575 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5576 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5577 | struct intel_crtc_state *pipe_config = crtc->config; |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 5578 | |
Ander Conselvan de Oliveira | 681a850 | 2015-01-15 14:55:24 +0200 | [diff] [blame] | 5579 | if (!pipe_config->gmch_pfit.control) |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 5580 | return; |
| 5581 | |
Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 5582 | /* |
| 5583 | * The panel fitter should only be adjusted whilst the pipe is disabled, |
| 5584 | * according to register description and PRM. |
| 5585 | */ |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 5586 | WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE); |
| 5587 | assert_pipe_disabled(dev_priv, crtc->pipe); |
| 5588 | |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 5589 | I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios); |
| 5590 | I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control); |
Daniel Vetter | 5a80c45 | 2013-04-25 22:52:18 +0200 | [diff] [blame] | 5591 | |
| 5592 | /* Border color in case we don't scale up to the full screen. Black by |
| 5593 | * default, change to something else for debugging. */ |
| 5594 | I915_WRITE(BCLRPAT(crtc->pipe), 0); |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 5595 | } |
| 5596 | |
Ander Conselvan de Oliveira | 79f255a | 2017-02-22 08:34:27 +0200 | [diff] [blame] | 5597 | enum intel_display_power_domain intel_port_to_power_domain(enum port port) |
Dave Airlie | d05410f | 2014-06-05 13:22:59 +1000 | [diff] [blame] | 5598 | { |
| 5599 | switch (port) { |
| 5600 | case PORT_A: |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 5601 | return POWER_DOMAIN_PORT_DDI_A_LANES; |
Dave Airlie | d05410f | 2014-06-05 13:22:59 +1000 | [diff] [blame] | 5602 | case PORT_B: |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 5603 | return POWER_DOMAIN_PORT_DDI_B_LANES; |
Dave Airlie | d05410f | 2014-06-05 13:22:59 +1000 | [diff] [blame] | 5604 | case PORT_C: |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 5605 | return POWER_DOMAIN_PORT_DDI_C_LANES; |
Dave Airlie | d05410f | 2014-06-05 13:22:59 +1000 | [diff] [blame] | 5606 | case PORT_D: |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 5607 | return POWER_DOMAIN_PORT_DDI_D_LANES; |
Xiong Zhang | d8e19f9 | 2015-08-13 18:00:12 +0800 | [diff] [blame] | 5608 | case PORT_E: |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 5609 | return POWER_DOMAIN_PORT_DDI_E_LANES; |
Dave Airlie | d05410f | 2014-06-05 13:22:59 +1000 | [diff] [blame] | 5610 | default: |
Imre Deak | b9fec16 | 2015-11-18 15:57:25 +0200 | [diff] [blame] | 5611 | MISSING_CASE(port); |
Dave Airlie | d05410f | 2014-06-05 13:22:59 +1000 | [diff] [blame] | 5612 | return POWER_DOMAIN_PORT_OTHER; |
| 5613 | } |
| 5614 | } |
| 5615 | |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 5616 | static u64 get_crtc_power_domains(struct drm_crtc *crtc, |
| 5617 | struct intel_crtc_state *crtc_state) |
Imre Deak | 319be8a | 2014-03-04 19:22:57 +0200 | [diff] [blame] | 5618 | { |
| 5619 | struct drm_device *dev = crtc->dev; |
Maarten Lankhorst | 37255d8 | 2016-12-15 15:29:43 +0100 | [diff] [blame] | 5620 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | 74bff5f | 2016-02-10 13:49:36 +0100 | [diff] [blame] | 5621 | struct drm_encoder *encoder; |
Imre Deak | 319be8a | 2014-03-04 19:22:57 +0200 | [diff] [blame] | 5622 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 5623 | enum pipe pipe = intel_crtc->pipe; |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 5624 | u64 mask; |
Maarten Lankhorst | 74bff5f | 2016-02-10 13:49:36 +0100 | [diff] [blame] | 5625 | enum transcoder transcoder = crtc_state->cpu_transcoder; |
Imre Deak | 77d22dc | 2014-03-05 16:20:52 +0200 | [diff] [blame] | 5626 | |
Maarten Lankhorst | 74bff5f | 2016-02-10 13:49:36 +0100 | [diff] [blame] | 5627 | if (!crtc_state->base.active) |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 5628 | return 0; |
| 5629 | |
Imre Deak | 77d22dc | 2014-03-05 16:20:52 +0200 | [diff] [blame] | 5630 | mask = BIT(POWER_DOMAIN_PIPE(pipe)); |
| 5631 | mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder)); |
Maarten Lankhorst | 74bff5f | 2016-02-10 13:49:36 +0100 | [diff] [blame] | 5632 | if (crtc_state->pch_pfit.enabled || |
| 5633 | crtc_state->pch_pfit.force_thru) |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 5634 | mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe)); |
Imre Deak | 77d22dc | 2014-03-05 16:20:52 +0200 | [diff] [blame] | 5635 | |
Maarten Lankhorst | 74bff5f | 2016-02-10 13:49:36 +0100 | [diff] [blame] | 5636 | drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) { |
| 5637 | struct intel_encoder *intel_encoder = to_intel_encoder(encoder); |
| 5638 | |
Ander Conselvan de Oliveira | 79f255a | 2017-02-22 08:34:27 +0200 | [diff] [blame] | 5639 | mask |= BIT_ULL(intel_encoder->power_domain); |
Maarten Lankhorst | 74bff5f | 2016-02-10 13:49:36 +0100 | [diff] [blame] | 5640 | } |
Imre Deak | 319be8a | 2014-03-04 19:22:57 +0200 | [diff] [blame] | 5641 | |
Maarten Lankhorst | 37255d8 | 2016-12-15 15:29:43 +0100 | [diff] [blame] | 5642 | if (HAS_DDI(dev_priv) && crtc_state->has_audio) |
| 5643 | mask |= BIT(POWER_DOMAIN_AUDIO); |
| 5644 | |
Maarten Lankhorst | 15e7ec2 | 2016-03-14 09:27:54 +0100 | [diff] [blame] | 5645 | if (crtc_state->shared_dpll) |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 5646 | mask |= BIT_ULL(POWER_DOMAIN_PLLS); |
Maarten Lankhorst | 15e7ec2 | 2016-03-14 09:27:54 +0100 | [diff] [blame] | 5647 | |
Imre Deak | 77d22dc | 2014-03-05 16:20:52 +0200 | [diff] [blame] | 5648 | return mask; |
| 5649 | } |
| 5650 | |
Ander Conselvan de Oliveira | d2d1501 | 2017-02-13 16:57:33 +0200 | [diff] [blame] | 5651 | static u64 |
Maarten Lankhorst | 74bff5f | 2016-02-10 13:49:36 +0100 | [diff] [blame] | 5652 | modeset_get_crtc_power_domains(struct drm_crtc *crtc, |
| 5653 | struct intel_crtc_state *crtc_state) |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 5654 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5655 | struct drm_i915_private *dev_priv = to_i915(crtc->dev); |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 5656 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 5657 | enum intel_display_power_domain domain; |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 5658 | u64 domains, new_domains, old_domains; |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 5659 | |
| 5660 | old_domains = intel_crtc->enabled_power_domains; |
Maarten Lankhorst | 74bff5f | 2016-02-10 13:49:36 +0100 | [diff] [blame] | 5661 | intel_crtc->enabled_power_domains = new_domains = |
| 5662 | get_crtc_power_domains(crtc, crtc_state); |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 5663 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 5664 | domains = new_domains & ~old_domains; |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 5665 | |
| 5666 | for_each_power_domain(domain, domains) |
| 5667 | intel_display_power_get(dev_priv, domain); |
| 5668 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 5669 | return old_domains & ~new_domains; |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 5670 | } |
| 5671 | |
| 5672 | static void modeset_put_power_domains(struct drm_i915_private *dev_priv, |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 5673 | u64 domains) |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 5674 | { |
| 5675 | enum intel_display_power_domain domain; |
| 5676 | |
| 5677 | for_each_power_domain(domain, domains) |
| 5678 | intel_display_power_put(dev_priv, domain); |
| 5679 | } |
| 5680 | |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5681 | static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config, |
| 5682 | struct drm_atomic_state *old_state) |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5683 | { |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 5684 | struct intel_atomic_state *old_intel_state = |
| 5685 | to_intel_atomic_state(old_state); |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5686 | struct drm_crtc *crtc = pipe_config->base.crtc; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5687 | struct drm_device *dev = crtc->dev; |
Daniel Vetter | a72e4c9 | 2014-09-30 10:56:47 +0200 | [diff] [blame] | 5688 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5689 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5690 | int pipe = intel_crtc->pipe; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5691 | |
Maarten Lankhorst | 53d9f4e | 2015-06-01 12:49:52 +0200 | [diff] [blame] | 5692 | if (WARN_ON(intel_crtc->active)) |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5693 | return; |
| 5694 | |
Ville Syrjälä | 37a5650 | 2016-06-22 21:57:04 +0300 | [diff] [blame] | 5695 | if (intel_crtc_has_dp_encoder(intel_crtc->config)) |
Ramalingam C | fe3cd48 | 2015-02-13 15:32:59 +0530 | [diff] [blame] | 5696 | intel_dp_set_m_n(intel_crtc, M1_N1); |
Daniel Vetter | 5b18e57 | 2014-04-24 23:55:06 +0200 | [diff] [blame] | 5697 | |
| 5698 | intel_set_pipe_timings(intel_crtc); |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 5699 | intel_set_pipe_src_size(intel_crtc); |
Daniel Vetter | 5b18e57 | 2014-04-24 23:55:06 +0200 | [diff] [blame] | 5700 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 5701 | if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5702 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | c14b048 | 2014-10-16 20:52:34 +0300 | [diff] [blame] | 5703 | |
| 5704 | I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY); |
| 5705 | I915_WRITE(CHV_CANVAS(pipe), 0); |
| 5706 | } |
| 5707 | |
Daniel Vetter | 5b18e57 | 2014-04-24 23:55:06 +0200 | [diff] [blame] | 5708 | i9xx_set_pipeconf(intel_crtc); |
| 5709 | |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5710 | intel_crtc->active = true; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5711 | |
Daniel Vetter | a72e4c9 | 2014-09-30 10:56:47 +0200 | [diff] [blame] | 5712 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true); |
Ville Syrjälä | 4a3436e | 2014-05-16 19:40:25 +0300 | [diff] [blame] | 5713 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5714 | intel_encoders_pre_pll_enable(crtc, pipe_config, old_state); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5715 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 5716 | if (IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 5717 | chv_prepare_pll(intel_crtc, intel_crtc->config); |
| 5718 | chv_enable_pll(intel_crtc, intel_crtc->config); |
| 5719 | } else { |
| 5720 | vlv_prepare_pll(intel_crtc, intel_crtc->config); |
| 5721 | vlv_enable_pll(intel_crtc, intel_crtc->config); |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 5722 | } |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5723 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5724 | intel_encoders_pre_enable(crtc, pipe_config, old_state); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5725 | |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 5726 | i9xx_pfit_enable(intel_crtc); |
| 5727 | |
Maarten Lankhorst | b95c532 | 2016-03-30 17:16:34 +0200 | [diff] [blame] | 5728 | intel_color_load_luts(&pipe_config->base); |
Ville Syrjälä | 63cbb07 | 2013-06-04 13:48:59 +0300 | [diff] [blame] | 5729 | |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 5730 | dev_priv->display.initial_watermarks(old_intel_state, |
| 5731 | pipe_config); |
Paulo Zanoni | e1fdc47 | 2014-01-17 13:51:12 -0200 | [diff] [blame] | 5732 | intel_enable_pipe(intel_crtc); |
Daniel Vetter | be6a6f8 | 2014-04-15 18:41:22 +0200 | [diff] [blame] | 5733 | |
Ville Syrjälä | 4b3a952 | 2014-08-14 22:04:37 +0300 | [diff] [blame] | 5734 | assert_vblank_disabled(crtc); |
| 5735 | drm_crtc_vblank_on(crtc); |
| 5736 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5737 | intel_encoders_enable(crtc, pipe_config, old_state); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5738 | } |
| 5739 | |
Daniel Vetter | f13c2ef | 2014-04-24 23:55:10 +0200 | [diff] [blame] | 5740 | static void i9xx_set_pll_dividers(struct intel_crtc *crtc) |
| 5741 | { |
| 5742 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5743 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | f13c2ef | 2014-04-24 23:55:10 +0200 | [diff] [blame] | 5744 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5745 | I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0); |
| 5746 | I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1); |
Daniel Vetter | f13c2ef | 2014-04-24 23:55:10 +0200 | [diff] [blame] | 5747 | } |
| 5748 | |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5749 | static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config, |
| 5750 | struct drm_atomic_state *old_state) |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 5751 | { |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5752 | struct drm_crtc *crtc = pipe_config->base.crtc; |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 5753 | struct drm_device *dev = crtc->dev; |
Daniel Vetter | a72e4c9 | 2014-09-30 10:56:47 +0200 | [diff] [blame] | 5754 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 5755 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 5756 | enum pipe pipe = intel_crtc->pipe; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 5757 | |
Maarten Lankhorst | 53d9f4e | 2015-06-01 12:49:52 +0200 | [diff] [blame] | 5758 | if (WARN_ON(intel_crtc->active)) |
Chris Wilson | f7abfe8 | 2010-09-13 14:19:16 +0100 | [diff] [blame] | 5759 | return; |
| 5760 | |
Daniel Vetter | f13c2ef | 2014-04-24 23:55:10 +0200 | [diff] [blame] | 5761 | i9xx_set_pll_dividers(intel_crtc); |
| 5762 | |
Ville Syrjälä | 37a5650 | 2016-06-22 21:57:04 +0300 | [diff] [blame] | 5763 | if (intel_crtc_has_dp_encoder(intel_crtc->config)) |
Ramalingam C | fe3cd48 | 2015-02-13 15:32:59 +0530 | [diff] [blame] | 5764 | intel_dp_set_m_n(intel_crtc, M1_N1); |
Daniel Vetter | 5b18e57 | 2014-04-24 23:55:06 +0200 | [diff] [blame] | 5765 | |
| 5766 | intel_set_pipe_timings(intel_crtc); |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 5767 | intel_set_pipe_src_size(intel_crtc); |
Daniel Vetter | 5b18e57 | 2014-04-24 23:55:06 +0200 | [diff] [blame] | 5768 | |
Daniel Vetter | 5b18e57 | 2014-04-24 23:55:06 +0200 | [diff] [blame] | 5769 | i9xx_set_pipeconf(intel_crtc); |
| 5770 | |
Chris Wilson | f7abfe8 | 2010-09-13 14:19:16 +0100 | [diff] [blame] | 5771 | intel_crtc->active = true; |
Chris Wilson | 6b383a7 | 2010-09-13 13:54:26 +0100 | [diff] [blame] | 5772 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 5773 | if (!IS_GEN2(dev_priv)) |
Daniel Vetter | a72e4c9 | 2014-09-30 10:56:47 +0200 | [diff] [blame] | 5774 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true); |
Ville Syrjälä | 4a3436e | 2014-05-16 19:40:25 +0300 | [diff] [blame] | 5775 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5776 | intel_encoders_pre_enable(crtc, pipe_config, old_state); |
Mika Kuoppala | 9d6d9f1 | 2013-02-08 16:35:38 +0200 | [diff] [blame] | 5777 | |
Daniel Vetter | f6736a1 | 2013-06-05 13:34:30 +0200 | [diff] [blame] | 5778 | i9xx_enable_pll(intel_crtc); |
| 5779 | |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 5780 | i9xx_pfit_enable(intel_crtc); |
| 5781 | |
Maarten Lankhorst | b95c532 | 2016-03-30 17:16:34 +0200 | [diff] [blame] | 5782 | intel_color_load_luts(&pipe_config->base); |
Ville Syrjälä | 63cbb07 | 2013-06-04 13:48:59 +0300 | [diff] [blame] | 5783 | |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 5784 | intel_update_watermarks(intel_crtc); |
Paulo Zanoni | e1fdc47 | 2014-01-17 13:51:12 -0200 | [diff] [blame] | 5785 | intel_enable_pipe(intel_crtc); |
Daniel Vetter | be6a6f8 | 2014-04-15 18:41:22 +0200 | [diff] [blame] | 5786 | |
Ville Syrjälä | 4b3a952 | 2014-08-14 22:04:37 +0300 | [diff] [blame] | 5787 | assert_vblank_disabled(crtc); |
| 5788 | drm_crtc_vblank_on(crtc); |
| 5789 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5790 | intel_encoders_enable(crtc, pipe_config, old_state); |
Jesse Barnes | 0b8765c6 | 2010-09-10 10:31:34 -0700 | [diff] [blame] | 5791 | } |
| 5792 | |
Daniel Vetter | 87476d6 | 2013-04-11 16:29:06 +0200 | [diff] [blame] | 5793 | static void i9xx_pfit_disable(struct intel_crtc *crtc) |
| 5794 | { |
| 5795 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5796 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 328d8e8 | 2013-05-08 10:36:31 +0200 | [diff] [blame] | 5797 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5798 | if (!crtc->config->gmch_pfit.control) |
Daniel Vetter | 328d8e8 | 2013-05-08 10:36:31 +0200 | [diff] [blame] | 5799 | return; |
Daniel Vetter | 87476d6 | 2013-04-11 16:29:06 +0200 | [diff] [blame] | 5800 | |
| 5801 | assert_pipe_disabled(dev_priv, crtc->pipe); |
| 5802 | |
Daniel Vetter | 328d8e8 | 2013-05-08 10:36:31 +0200 | [diff] [blame] | 5803 | DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n", |
| 5804 | I915_READ(PFIT_CONTROL)); |
| 5805 | I915_WRITE(PFIT_CONTROL, 0); |
Daniel Vetter | 87476d6 | 2013-04-11 16:29:06 +0200 | [diff] [blame] | 5806 | } |
| 5807 | |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5808 | static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state, |
| 5809 | struct drm_atomic_state *old_state) |
Jesse Barnes | 0b8765c6 | 2010-09-10 10:31:34 -0700 | [diff] [blame] | 5810 | { |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5811 | struct drm_crtc *crtc = old_crtc_state->base.crtc; |
Jesse Barnes | 0b8765c6 | 2010-09-10 10:31:34 -0700 | [diff] [blame] | 5812 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5813 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 0b8765c6 | 2010-09-10 10:31:34 -0700 | [diff] [blame] | 5814 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 5815 | int pipe = intel_crtc->pipe; |
Daniel Vetter | ef9c3ae | 2012-06-29 22:40:09 +0200 | [diff] [blame] | 5816 | |
Ville Syrjälä | 6304cd9 | 2014-04-25 13:30:12 +0300 | [diff] [blame] | 5817 | /* |
| 5818 | * On gen2 planes are double buffered but the pipe isn't, so we must |
| 5819 | * wait for planes to fully turn off before disabling the pipe. |
| 5820 | */ |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 5821 | if (IS_GEN2(dev_priv)) |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 5822 | intel_wait_for_vblank(dev_priv, pipe); |
Ville Syrjälä | 6304cd9 | 2014-04-25 13:30:12 +0300 | [diff] [blame] | 5823 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5824 | intel_encoders_disable(crtc, old_crtc_state, old_state); |
Ville Syrjälä | 4b3a952 | 2014-08-14 22:04:37 +0300 | [diff] [blame] | 5825 | |
Daniel Vetter | f9b61ff | 2015-01-07 13:54:39 +0100 | [diff] [blame] | 5826 | drm_crtc_vblank_off(crtc); |
| 5827 | assert_vblank_disabled(crtc); |
| 5828 | |
Ville Syrjälä | 575f7ab | 2014-08-15 01:21:56 +0300 | [diff] [blame] | 5829 | intel_disable_pipe(intel_crtc); |
Mika Kuoppala | 24a1f16 | 2013-02-08 16:35:37 +0200 | [diff] [blame] | 5830 | |
Daniel Vetter | 87476d6 | 2013-04-11 16:29:06 +0200 | [diff] [blame] | 5831 | i9xx_pfit_disable(intel_crtc); |
Mika Kuoppala | 24a1f16 | 2013-02-08 16:35:37 +0200 | [diff] [blame] | 5832 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5833 | intel_encoders_post_disable(crtc, old_crtc_state, old_state); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5834 | |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 5835 | if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) { |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 5836 | if (IS_CHERRYVIEW(dev_priv)) |
Chon Ming Lee | 076ed3b | 2014-04-09 13:28:17 +0300 | [diff] [blame] | 5837 | chv_disable_pll(dev_priv, pipe); |
Tvrtko Ursulin | 11a914c | 2016-10-13 11:03:08 +0100 | [diff] [blame] | 5838 | else if (IS_VALLEYVIEW(dev_priv)) |
Chon Ming Lee | 076ed3b | 2014-04-09 13:28:17 +0300 | [diff] [blame] | 5839 | vlv_disable_pll(dev_priv, pipe); |
| 5840 | else |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 5841 | i9xx_disable_pll(intel_crtc); |
Chon Ming Lee | 076ed3b | 2014-04-09 13:28:17 +0300 | [diff] [blame] | 5842 | } |
Jesse Barnes | 0b8765c6 | 2010-09-10 10:31:34 -0700 | [diff] [blame] | 5843 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5844 | intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state); |
Ville Syrjälä | d6db995 | 2015-07-08 23:45:49 +0300 | [diff] [blame] | 5845 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 5846 | if (!IS_GEN2(dev_priv)) |
Daniel Vetter | a72e4c9 | 2014-09-30 10:56:47 +0200 | [diff] [blame] | 5847 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false); |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 5848 | |
| 5849 | if (!dev_priv->display.initial_watermarks) |
| 5850 | intel_update_watermarks(intel_crtc); |
Jesse Barnes | 0b8765c6 | 2010-09-10 10:31:34 -0700 | [diff] [blame] | 5851 | } |
| 5852 | |
Maarten Lankhorst | b17d48e | 2015-06-12 11:15:39 +0200 | [diff] [blame] | 5853 | static void intel_crtc_disable_noatomic(struct drm_crtc *crtc) |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 5854 | { |
Maarten Lankhorst | 842e030 | 2016-03-02 15:48:01 +0100 | [diff] [blame] | 5855 | struct intel_encoder *encoder; |
Daniel Vetter | 0e572fe | 2014-04-24 23:55:42 +0200 | [diff] [blame] | 5856 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Maarten Lankhorst | b17d48e | 2015-06-12 11:15:39 +0200 | [diff] [blame] | 5857 | struct drm_i915_private *dev_priv = to_i915(crtc->dev); |
Daniel Vetter | 0e572fe | 2014-04-24 23:55:42 +0200 | [diff] [blame] | 5858 | enum intel_display_power_domain domain; |
Ander Conselvan de Oliveira | d2d1501 | 2017-02-13 16:57:33 +0200 | [diff] [blame] | 5859 | u64 domains; |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5860 | struct drm_atomic_state *state; |
| 5861 | struct intel_crtc_state *crtc_state; |
| 5862 | int ret; |
Daniel Vetter | 976f8a2 | 2012-07-08 22:34:21 +0200 | [diff] [blame] | 5863 | |
Maarten Lankhorst | b17d48e | 2015-06-12 11:15:39 +0200 | [diff] [blame] | 5864 | if (!intel_crtc->active) |
| 5865 | return; |
Daniel Vetter | 0e572fe | 2014-04-24 23:55:42 +0200 | [diff] [blame] | 5866 | |
Maarten Lankhorst | 1d4258d | 2017-01-12 10:43:45 +0100 | [diff] [blame] | 5867 | if (crtc->primary->state->visible) { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 5868 | WARN_ON(intel_crtc->flip_work); |
Maarten Lankhorst | fc32b1f | 2015-10-19 17:09:23 +0200 | [diff] [blame] | 5869 | |
Ville Syrjälä | 2622a08 | 2016-03-09 19:07:26 +0200 | [diff] [blame] | 5870 | intel_pre_disable_primary_noatomic(crtc); |
Maarten Lankhorst | 54a41961 | 2015-11-23 10:25:28 +0100 | [diff] [blame] | 5871 | |
| 5872 | intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary)); |
Maarten Lankhorst | 1d4258d | 2017-01-12 10:43:45 +0100 | [diff] [blame] | 5873 | crtc->primary->state->visible = false; |
Maarten Lankhorst | a539205 | 2015-06-15 12:33:52 +0200 | [diff] [blame] | 5874 | } |
| 5875 | |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5876 | state = drm_atomic_state_alloc(crtc->dev); |
Ander Conselvan de Oliveira | 31bb2ef | 2017-01-20 16:28:45 +0200 | [diff] [blame] | 5877 | if (!state) { |
| 5878 | DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory", |
| 5879 | crtc->base.id, crtc->name); |
| 5880 | return; |
| 5881 | } |
| 5882 | |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5883 | state->acquire_ctx = crtc->dev->mode_config.acquire_ctx; |
| 5884 | |
| 5885 | /* Everything's already locked, -EDEADLK can't happen. */ |
| 5886 | crtc_state = intel_atomic_get_crtc_state(state, intel_crtc); |
| 5887 | ret = drm_atomic_add_affected_connectors(state, crtc); |
| 5888 | |
| 5889 | WARN_ON(IS_ERR(crtc_state) || ret); |
| 5890 | |
| 5891 | dev_priv->display.crtc_disable(crtc_state, state); |
| 5892 | |
Chris Wilson | 0853695 | 2016-10-14 13:18:18 +0100 | [diff] [blame] | 5893 | drm_atomic_state_put(state); |
Maarten Lankhorst | 842e030 | 2016-03-02 15:48:01 +0100 | [diff] [blame] | 5894 | |
Ville Syrjälä | 78108b7 | 2016-05-27 20:59:19 +0300 | [diff] [blame] | 5895 | DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n", |
| 5896 | crtc->base.id, crtc->name); |
Maarten Lankhorst | 842e030 | 2016-03-02 15:48:01 +0100 | [diff] [blame] | 5897 | |
| 5898 | WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0); |
| 5899 | crtc->state->active = false; |
Matt Roper | 37d9078 | 2015-09-24 15:53:06 -0700 | [diff] [blame] | 5900 | intel_crtc->active = false; |
Maarten Lankhorst | 842e030 | 2016-03-02 15:48:01 +0100 | [diff] [blame] | 5901 | crtc->enabled = false; |
| 5902 | crtc->state->connector_mask = 0; |
| 5903 | crtc->state->encoder_mask = 0; |
| 5904 | |
| 5905 | for_each_encoder_on_crtc(crtc->dev, crtc, encoder) |
| 5906 | encoder->base.crtc = NULL; |
| 5907 | |
Paulo Zanoni | 58f9c0b | 2016-01-19 11:35:51 -0200 | [diff] [blame] | 5908 | intel_fbc_disable(intel_crtc); |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 5909 | intel_update_watermarks(intel_crtc); |
Maarten Lankhorst | 1f7457b | 2015-07-13 11:55:05 +0200 | [diff] [blame] | 5910 | intel_disable_shared_dpll(intel_crtc); |
Daniel Vetter | 0e572fe | 2014-04-24 23:55:42 +0200 | [diff] [blame] | 5911 | |
Maarten Lankhorst | b17d48e | 2015-06-12 11:15:39 +0200 | [diff] [blame] | 5912 | domains = intel_crtc->enabled_power_domains; |
| 5913 | for_each_power_domain(domain, domains) |
| 5914 | intel_display_power_put(dev_priv, domain); |
| 5915 | intel_crtc->enabled_power_domains = 0; |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 5916 | |
| 5917 | dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe); |
| 5918 | dev_priv->min_pixclk[intel_crtc->pipe] = 0; |
Maarten Lankhorst | b17d48e | 2015-06-12 11:15:39 +0200 | [diff] [blame] | 5919 | } |
| 5920 | |
Maarten Lankhorst | 6b72d48 | 2015-06-01 12:49:47 +0200 | [diff] [blame] | 5921 | /* |
| 5922 | * turn all crtc's off, but do not adjust state |
| 5923 | * This has to be paired with a call to intel_modeset_setup_hw_state. |
| 5924 | */ |
Maarten Lankhorst | 70e0bd7 | 2015-07-13 16:30:29 +0200 | [diff] [blame] | 5925 | int intel_display_suspend(struct drm_device *dev) |
Maarten Lankhorst | 6b72d48 | 2015-06-01 12:49:47 +0200 | [diff] [blame] | 5926 | { |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 5927 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | 70e0bd7 | 2015-07-13 16:30:29 +0200 | [diff] [blame] | 5928 | struct drm_atomic_state *state; |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 5929 | int ret; |
Maarten Lankhorst | 6b72d48 | 2015-06-01 12:49:47 +0200 | [diff] [blame] | 5930 | |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 5931 | state = drm_atomic_helper_suspend(dev); |
| 5932 | ret = PTR_ERR_OR_ZERO(state); |
Maarten Lankhorst | 70e0bd7 | 2015-07-13 16:30:29 +0200 | [diff] [blame] | 5933 | if (ret) |
| 5934 | DRM_ERROR("Suspending crtc's failed with %i\n", ret); |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 5935 | else |
| 5936 | dev_priv->modeset_restore_state = state; |
Maarten Lankhorst | 70e0bd7 | 2015-07-13 16:30:29 +0200 | [diff] [blame] | 5937 | return ret; |
Maarten Lankhorst | 6b72d48 | 2015-06-01 12:49:47 +0200 | [diff] [blame] | 5938 | } |
| 5939 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 5940 | void intel_encoder_destroy(struct drm_encoder *encoder) |
| 5941 | { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 5942 | struct intel_encoder *intel_encoder = to_intel_encoder(encoder); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 5943 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 5944 | drm_encoder_cleanup(encoder); |
| 5945 | kfree(intel_encoder); |
| 5946 | } |
| 5947 | |
Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 5948 | /* Cross check the actual hw state with our own modeset state tracking (and it's |
| 5949 | * internal consistency). */ |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 5950 | static void intel_connector_verify_state(struct intel_connector *connector) |
Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 5951 | { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 5952 | struct drm_crtc *crtc = connector->base.state->crtc; |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 5953 | |
| 5954 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", |
| 5955 | connector->base.base.id, |
| 5956 | connector->base.name); |
| 5957 | |
Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 5958 | if (connector->get_hw_state(connector)) { |
Maarten Lankhorst | e85376c | 2015-08-27 13:13:31 +0200 | [diff] [blame] | 5959 | struct intel_encoder *encoder = connector->encoder; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 5960 | struct drm_connector_state *conn_state = connector->base.state; |
Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 5961 | |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 5962 | I915_STATE_WARN(!crtc, |
| 5963 | "connector enabled without attached crtc\n"); |
Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 5964 | |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 5965 | if (!crtc) |
| 5966 | return; |
Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 5967 | |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 5968 | I915_STATE_WARN(!crtc->state->active, |
| 5969 | "connector is active, but attached crtc isn't\n"); |
Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 5970 | |
Maarten Lankhorst | e85376c | 2015-08-27 13:13:31 +0200 | [diff] [blame] | 5971 | if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST) |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 5972 | return; |
Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 5973 | |
Maarten Lankhorst | e85376c | 2015-08-27 13:13:31 +0200 | [diff] [blame] | 5974 | I915_STATE_WARN(conn_state->best_encoder != &encoder->base, |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 5975 | "atomic encoder doesn't match attached encoder\n"); |
Dave Airlie | 36cd744 | 2014-05-02 13:44:18 +1000 | [diff] [blame] | 5976 | |
Maarten Lankhorst | e85376c | 2015-08-27 13:13:31 +0200 | [diff] [blame] | 5977 | I915_STATE_WARN(conn_state->crtc != encoder->base.crtc, |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 5978 | "attached encoder crtc differs from connector crtc\n"); |
| 5979 | } else { |
Maarten Lankhorst | 4d688a2 | 2015-08-05 12:37:06 +0200 | [diff] [blame] | 5980 | I915_STATE_WARN(crtc && crtc->state->active, |
| 5981 | "attached crtc is active, but connector isn't\n"); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 5982 | I915_STATE_WARN(!crtc && connector->base.state->best_encoder, |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 5983 | "best encoder set without crtc!\n"); |
Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 5984 | } |
| 5985 | } |
| 5986 | |
Ander Conselvan de Oliveira | 08d9bc9 | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 5987 | int intel_connector_init(struct intel_connector *connector) |
| 5988 | { |
Maarten Lankhorst | 5350a03 | 2016-01-04 12:53:15 +0100 | [diff] [blame] | 5989 | drm_atomic_helper_connector_reset(&connector->base); |
Ander Conselvan de Oliveira | 08d9bc9 | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 5990 | |
Maarten Lankhorst | 5350a03 | 2016-01-04 12:53:15 +0100 | [diff] [blame] | 5991 | if (!connector->base.state) |
Ander Conselvan de Oliveira | 08d9bc9 | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 5992 | return -ENOMEM; |
| 5993 | |
Ander Conselvan de Oliveira | 08d9bc9 | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 5994 | return 0; |
| 5995 | } |
| 5996 | |
| 5997 | struct intel_connector *intel_connector_alloc(void) |
| 5998 | { |
| 5999 | struct intel_connector *connector; |
| 6000 | |
| 6001 | connector = kzalloc(sizeof *connector, GFP_KERNEL); |
| 6002 | if (!connector) |
| 6003 | return NULL; |
| 6004 | |
| 6005 | if (intel_connector_init(connector) < 0) { |
| 6006 | kfree(connector); |
| 6007 | return NULL; |
| 6008 | } |
| 6009 | |
| 6010 | return connector; |
| 6011 | } |
| 6012 | |
Daniel Vetter | f0947c3 | 2012-07-02 13:10:34 +0200 | [diff] [blame] | 6013 | /* Simple connector->get_hw_state implementation for encoders that support only |
| 6014 | * one connector and no cloning and hence the encoder state determines the state |
| 6015 | * of the connector. */ |
| 6016 | bool intel_connector_get_hw_state(struct intel_connector *connector) |
| 6017 | { |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 6018 | enum pipe pipe = 0; |
Daniel Vetter | f0947c3 | 2012-07-02 13:10:34 +0200 | [diff] [blame] | 6019 | struct intel_encoder *encoder = connector->encoder; |
| 6020 | |
| 6021 | return encoder->get_hw_state(encoder, &pipe); |
| 6022 | } |
| 6023 | |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6024 | static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state) |
Ville Syrjälä | d272ddf | 2015-03-11 18:52:31 +0200 | [diff] [blame] | 6025 | { |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6026 | if (crtc_state->base.enable && crtc_state->has_pch_encoder) |
| 6027 | return crtc_state->fdi_lanes; |
Ville Syrjälä | d272ddf | 2015-03-11 18:52:31 +0200 | [diff] [blame] | 6028 | |
| 6029 | return 0; |
| 6030 | } |
| 6031 | |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6032 | static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 6033 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6034 | { |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 6035 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6036 | struct drm_atomic_state *state = pipe_config->base.state; |
| 6037 | struct intel_crtc *other_crtc; |
| 6038 | struct intel_crtc_state *other_crtc_state; |
| 6039 | |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6040 | DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n", |
| 6041 | pipe_name(pipe), pipe_config->fdi_lanes); |
| 6042 | if (pipe_config->fdi_lanes > 4) { |
| 6043 | DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n", |
| 6044 | pipe_name(pipe), pipe_config->fdi_lanes); |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6045 | return -EINVAL; |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6046 | } |
| 6047 | |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 6048 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) { |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6049 | if (pipe_config->fdi_lanes > 2) { |
| 6050 | DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n", |
| 6051 | pipe_config->fdi_lanes); |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6052 | return -EINVAL; |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6053 | } else { |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6054 | return 0; |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6055 | } |
| 6056 | } |
| 6057 | |
Tvrtko Ursulin | b7f05d4 | 2016-11-09 11:30:45 +0000 | [diff] [blame] | 6058 | if (INTEL_INFO(dev_priv)->num_pipes == 2) |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6059 | return 0; |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6060 | |
| 6061 | /* Ivybridge 3 pipe is really complicated */ |
| 6062 | switch (pipe) { |
| 6063 | case PIPE_A: |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6064 | return 0; |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6065 | case PIPE_B: |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6066 | if (pipe_config->fdi_lanes <= 2) |
| 6067 | return 0; |
| 6068 | |
Ville Syrjälä | b91eb5c | 2016-10-31 22:37:09 +0200 | [diff] [blame] | 6069 | other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C); |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6070 | other_crtc_state = |
| 6071 | intel_atomic_get_crtc_state(state, other_crtc); |
| 6072 | if (IS_ERR(other_crtc_state)) |
| 6073 | return PTR_ERR(other_crtc_state); |
| 6074 | |
| 6075 | if (pipe_required_fdi_lanes(other_crtc_state) > 0) { |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6076 | DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n", |
| 6077 | pipe_name(pipe), pipe_config->fdi_lanes); |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6078 | return -EINVAL; |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6079 | } |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6080 | return 0; |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6081 | case PIPE_C: |
Ville Syrjälä | 251cc67 | 2015-03-11 18:52:30 +0200 | [diff] [blame] | 6082 | if (pipe_config->fdi_lanes > 2) { |
| 6083 | DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n", |
| 6084 | pipe_name(pipe), pipe_config->fdi_lanes); |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6085 | return -EINVAL; |
Ville Syrjälä | 251cc67 | 2015-03-11 18:52:30 +0200 | [diff] [blame] | 6086 | } |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6087 | |
Ville Syrjälä | b91eb5c | 2016-10-31 22:37:09 +0200 | [diff] [blame] | 6088 | other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B); |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6089 | other_crtc_state = |
| 6090 | intel_atomic_get_crtc_state(state, other_crtc); |
| 6091 | if (IS_ERR(other_crtc_state)) |
| 6092 | return PTR_ERR(other_crtc_state); |
| 6093 | |
| 6094 | if (pipe_required_fdi_lanes(other_crtc_state) > 2) { |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6095 | DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n"); |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6096 | return -EINVAL; |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6097 | } |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6098 | return 0; |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6099 | default: |
| 6100 | BUG(); |
| 6101 | } |
| 6102 | } |
| 6103 | |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 6104 | #define RETRY 1 |
| 6105 | static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 6106 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 6107 | { |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6108 | struct drm_device *dev = intel_crtc->base.dev; |
Ville Syrjälä | 7c5f93b | 2015-09-08 13:40:49 +0300 | [diff] [blame] | 6109 | const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode; |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6110 | int lane, link_bw, fdi_dotclock, ret; |
| 6111 | bool needs_recompute = false; |
Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 6112 | |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 6113 | retry: |
Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 6114 | /* FDI is a binary signal running at ~2.7GHz, encoding |
| 6115 | * each output octet as 10 bits. The actual frequency |
| 6116 | * is stored as a divider into a 100MHz clock, and the |
| 6117 | * mode pixel clock is stored in units of 1KHz. |
| 6118 | * Hence the bw of each lane in terms of the mode signal |
| 6119 | * is: |
| 6120 | */ |
Ville Syrjälä | 21a727b | 2016-02-17 21:41:10 +0200 | [diff] [blame] | 6121 | link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config); |
Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 6122 | |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 6123 | fdi_dotclock = adjusted_mode->crtc_clock; |
Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 6124 | |
Daniel Vetter | 2bd89a0 | 2013-06-01 17:16:19 +0200 | [diff] [blame] | 6125 | lane = ironlake_get_lanes_required(fdi_dotclock, link_bw, |
Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 6126 | pipe_config->pipe_bpp); |
| 6127 | |
| 6128 | pipe_config->fdi_lanes = lane; |
| 6129 | |
Daniel Vetter | 2bd89a0 | 2013-06-01 17:16:19 +0200 | [diff] [blame] | 6130 | intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock, |
Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 6131 | link_bw, &pipe_config->fdi_m_n); |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6132 | |
Ville Syrjälä | e3b247d | 2016-02-17 21:41:09 +0200 | [diff] [blame] | 6133 | ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config); |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6134 | if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) { |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 6135 | pipe_config->pipe_bpp -= 2*3; |
| 6136 | DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n", |
| 6137 | pipe_config->pipe_bpp); |
| 6138 | needs_recompute = true; |
| 6139 | pipe_config->bw_constrained = true; |
| 6140 | |
| 6141 | goto retry; |
| 6142 | } |
| 6143 | |
| 6144 | if (needs_recompute) |
| 6145 | return RETRY; |
| 6146 | |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6147 | return ret; |
Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 6148 | } |
| 6149 | |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 6150 | static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv, |
| 6151 | struct intel_crtc_state *pipe_config) |
| 6152 | { |
| 6153 | if (pipe_config->pipe_bpp > 24) |
| 6154 | return false; |
| 6155 | |
| 6156 | /* HSW can handle pixel rate up to cdclk? */ |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 6157 | if (IS_HASWELL(dev_priv)) |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 6158 | return true; |
| 6159 | |
| 6160 | /* |
Ville Syrjälä | b432e5c | 2015-06-03 15:45:13 +0300 | [diff] [blame] | 6161 | * We compare against max which means we must take |
| 6162 | * the increased cdclk requirement into account when |
| 6163 | * calculating the new cdclk. |
| 6164 | * |
| 6165 | * Should measure whether using a lower cdclk w/o IPS |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 6166 | */ |
Ville Syrjälä | a7d1b3f | 2017-01-26 21:50:31 +0200 | [diff] [blame] | 6167 | return pipe_config->pixel_rate <= |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 6168 | dev_priv->max_cdclk_freq * 95 / 100; |
| 6169 | } |
| 6170 | |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 6171 | static void hsw_compute_ips_config(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 6172 | struct intel_crtc_state *pipe_config) |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 6173 | { |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 6174 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 6175 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 6176 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 6177 | pipe_config->ips_enabled = i915.enable_ips && |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 6178 | hsw_crtc_supports_ips(crtc) && |
| 6179 | pipe_config_supports_ips(dev_priv, pipe_config); |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 6180 | } |
| 6181 | |
Ville Syrjälä | 39acb4a | 2015-10-30 23:39:38 +0200 | [diff] [blame] | 6182 | static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc) |
| 6183 | { |
| 6184 | const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
| 6185 | |
| 6186 | /* GDG double wide on either pipe, otherwise pipe A only */ |
| 6187 | return INTEL_INFO(dev_priv)->gen < 4 && |
| 6188 | (crtc->pipe == PIPE_A || IS_I915G(dev_priv)); |
| 6189 | } |
| 6190 | |
Ville Syrjälä | ceb9932 | 2017-01-20 20:22:05 +0200 | [diff] [blame] | 6191 | static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config) |
| 6192 | { |
| 6193 | uint32_t pixel_rate; |
| 6194 | |
| 6195 | pixel_rate = pipe_config->base.adjusted_mode.crtc_clock; |
| 6196 | |
| 6197 | /* |
| 6198 | * We only use IF-ID interlacing. If we ever use |
| 6199 | * PF-ID we'll need to adjust the pixel_rate here. |
| 6200 | */ |
| 6201 | |
| 6202 | if (pipe_config->pch_pfit.enabled) { |
| 6203 | uint64_t pipe_w, pipe_h, pfit_w, pfit_h; |
| 6204 | uint32_t pfit_size = pipe_config->pch_pfit.size; |
| 6205 | |
| 6206 | pipe_w = pipe_config->pipe_src_w; |
| 6207 | pipe_h = pipe_config->pipe_src_h; |
| 6208 | |
| 6209 | pfit_w = (pfit_size >> 16) & 0xFFFF; |
| 6210 | pfit_h = pfit_size & 0xFFFF; |
| 6211 | if (pipe_w < pfit_w) |
| 6212 | pipe_w = pfit_w; |
| 6213 | if (pipe_h < pfit_h) |
| 6214 | pipe_h = pfit_h; |
| 6215 | |
| 6216 | if (WARN_ON(!pfit_w || !pfit_h)) |
| 6217 | return pixel_rate; |
| 6218 | |
| 6219 | pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h, |
| 6220 | pfit_w * pfit_h); |
| 6221 | } |
| 6222 | |
| 6223 | return pixel_rate; |
| 6224 | } |
| 6225 | |
Ville Syrjälä | a7d1b3f | 2017-01-26 21:50:31 +0200 | [diff] [blame] | 6226 | static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state) |
| 6227 | { |
| 6228 | struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev); |
| 6229 | |
| 6230 | if (HAS_GMCH_DISPLAY(dev_priv)) |
| 6231 | /* FIXME calculate proper pipe pixel rate for GMCH pfit */ |
| 6232 | crtc_state->pixel_rate = |
| 6233 | crtc_state->base.adjusted_mode.crtc_clock; |
| 6234 | else |
| 6235 | crtc_state->pixel_rate = |
| 6236 | ilk_pipe_pixel_rate(crtc_state); |
| 6237 | } |
| 6238 | |
Daniel Vetter | a43f6e0 | 2013-06-07 23:10:32 +0200 | [diff] [blame] | 6239 | static int intel_crtc_compute_config(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 6240 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 6241 | { |
Daniel Vetter | a43f6e0 | 2013-06-07 23:10:32 +0200 | [diff] [blame] | 6242 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 6243 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 7c5f93b | 2015-09-08 13:40:49 +0300 | [diff] [blame] | 6244 | const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode; |
Ville Syrjälä | f326115 | 2016-05-24 21:34:18 +0300 | [diff] [blame] | 6245 | int clock_limit = dev_priv->max_dotclk_freq; |
Chris Wilson | 8974935 | 2010-09-12 18:25:19 +0100 | [diff] [blame] | 6246 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 6247 | if (INTEL_GEN(dev_priv) < 4) { |
Ville Syrjälä | f326115 | 2016-05-24 21:34:18 +0300 | [diff] [blame] | 6248 | clock_limit = dev_priv->max_cdclk_freq * 9 / 10; |
Ville Syrjälä | cf532bb | 2013-09-04 18:30:02 +0300 | [diff] [blame] | 6249 | |
| 6250 | /* |
Ville Syrjälä | 39acb4a | 2015-10-30 23:39:38 +0200 | [diff] [blame] | 6251 | * Enable double wide mode when the dot clock |
Ville Syrjälä | cf532bb | 2013-09-04 18:30:02 +0300 | [diff] [blame] | 6252 | * is > 90% of the (display) core speed. |
Ville Syrjälä | cf532bb | 2013-09-04 18:30:02 +0300 | [diff] [blame] | 6253 | */ |
Ville Syrjälä | 39acb4a | 2015-10-30 23:39:38 +0200 | [diff] [blame] | 6254 | if (intel_crtc_supports_double_wide(crtc) && |
| 6255 | adjusted_mode->crtc_clock > clock_limit) { |
Ville Syrjälä | f326115 | 2016-05-24 21:34:18 +0300 | [diff] [blame] | 6256 | clock_limit = dev_priv->max_dotclk_freq; |
Ville Syrjälä | cf532bb | 2013-09-04 18:30:02 +0300 | [diff] [blame] | 6257 | pipe_config->double_wide = true; |
Ville Syrjälä | ad3a447 | 2013-09-04 18:30:04 +0300 | [diff] [blame] | 6258 | } |
Ville Syrjälä | f326115 | 2016-05-24 21:34:18 +0300 | [diff] [blame] | 6259 | } |
Ville Syrjälä | ad3a447 | 2013-09-04 18:30:04 +0300 | [diff] [blame] | 6260 | |
Ville Syrjälä | f326115 | 2016-05-24 21:34:18 +0300 | [diff] [blame] | 6261 | if (adjusted_mode->crtc_clock > clock_limit) { |
| 6262 | DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n", |
| 6263 | adjusted_mode->crtc_clock, clock_limit, |
| 6264 | yesno(pipe_config->double_wide)); |
| 6265 | return -EINVAL; |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 6266 | } |
Chris Wilson | 8974935 | 2010-09-12 18:25:19 +0100 | [diff] [blame] | 6267 | |
Ville Syrjälä | 1d1d0e2 | 2013-09-04 18:30:05 +0300 | [diff] [blame] | 6268 | /* |
| 6269 | * Pipe horizontal size must be even in: |
| 6270 | * - DVO ganged mode |
| 6271 | * - LVDS dual channel mode |
| 6272 | * - Double wide pipe |
| 6273 | */ |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 6274 | if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) && |
Ville Syrjälä | 1d1d0e2 | 2013-09-04 18:30:05 +0300 | [diff] [blame] | 6275 | intel_is_dual_link_lvds(dev)) || pipe_config->double_wide) |
| 6276 | pipe_config->pipe_src_w &= ~1; |
| 6277 | |
Damien Lespiau | 8693a82 | 2013-05-03 18:48:11 +0100 | [diff] [blame] | 6278 | /* Cantiga+ cannot handle modes with a hsync front porch of 0. |
| 6279 | * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw. |
Chris Wilson | 44f46b42 | 2012-06-21 13:19:59 +0300 | [diff] [blame] | 6280 | */ |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 6281 | if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) && |
Ville Syrjälä | aad941d | 2015-09-25 16:38:56 +0300 | [diff] [blame] | 6282 | adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay) |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 6283 | return -EINVAL; |
Chris Wilson | 44f46b42 | 2012-06-21 13:19:59 +0300 | [diff] [blame] | 6284 | |
Ville Syrjälä | a7d1b3f | 2017-01-26 21:50:31 +0200 | [diff] [blame] | 6285 | intel_crtc_compute_pixel_rate(pipe_config); |
| 6286 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 6287 | if (HAS_IPS(dev_priv)) |
Daniel Vetter | a43f6e0 | 2013-06-07 23:10:32 +0200 | [diff] [blame] | 6288 | hsw_compute_ips_config(crtc, pipe_config); |
| 6289 | |
Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 6290 | if (pipe_config->has_pch_encoder) |
Daniel Vetter | a43f6e0 | 2013-06-07 23:10:32 +0200 | [diff] [blame] | 6291 | return ironlake_fdi_compute_config(crtc, pipe_config); |
Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 6292 | |
Maarten Lankhorst | cf5a15b | 2015-06-15 12:33:41 +0200 | [diff] [blame] | 6293 | return 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 6294 | } |
| 6295 | |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 6296 | static void |
Ville Syrjälä | a65851a | 2013-04-23 15:03:34 +0300 | [diff] [blame] | 6297 | intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den) |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 6298 | { |
Ville Syrjälä | a65851a | 2013-04-23 15:03:34 +0300 | [diff] [blame] | 6299 | while (*num > DATA_LINK_M_N_MASK || |
| 6300 | *den > DATA_LINK_M_N_MASK) { |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 6301 | *num >>= 1; |
| 6302 | *den >>= 1; |
| 6303 | } |
| 6304 | } |
| 6305 | |
Ville Syrjälä | a65851a | 2013-04-23 15:03:34 +0300 | [diff] [blame] | 6306 | static void compute_m_n(unsigned int m, unsigned int n, |
| 6307 | uint32_t *ret_m, uint32_t *ret_n) |
| 6308 | { |
| 6309 | *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX); |
| 6310 | *ret_m = div_u64((uint64_t) m * *ret_n, n); |
| 6311 | intel_reduce_m_n_ratio(ret_m, ret_n); |
| 6312 | } |
| 6313 | |
Daniel Vetter | e69d0bc | 2012-11-29 15:59:36 +0100 | [diff] [blame] | 6314 | void |
| 6315 | intel_link_compute_m_n(int bits_per_pixel, int nlanes, |
| 6316 | int pixel_clock, int link_clock, |
| 6317 | struct intel_link_m_n *m_n) |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 6318 | { |
Daniel Vetter | e69d0bc | 2012-11-29 15:59:36 +0100 | [diff] [blame] | 6319 | m_n->tu = 64; |
Ville Syrjälä | a65851a | 2013-04-23 15:03:34 +0300 | [diff] [blame] | 6320 | |
| 6321 | compute_m_n(bits_per_pixel * pixel_clock, |
| 6322 | link_clock * nlanes * 8, |
| 6323 | &m_n->gmch_m, &m_n->gmch_n); |
| 6324 | |
| 6325 | compute_m_n(pixel_clock, link_clock, |
| 6326 | &m_n->link_m, &m_n->link_n); |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 6327 | } |
| 6328 | |
Chris Wilson | a761503 | 2011-01-12 17:04:08 +0000 | [diff] [blame] | 6329 | static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv) |
| 6330 | { |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 6331 | if (i915.panel_use_ssc >= 0) |
| 6332 | return i915.panel_use_ssc != 0; |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 6333 | return dev_priv->vbt.lvds_use_ssc |
Keith Packard | 435793d | 2011-07-12 14:56:22 -0700 | [diff] [blame] | 6334 | && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE); |
Chris Wilson | a761503 | 2011-01-12 17:04:08 +0000 | [diff] [blame] | 6335 | } |
| 6336 | |
Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 6337 | static uint32_t pnv_dpll_compute_fp(struct dpll *dpll) |
Jesse Barnes | c65d77d | 2011-12-15 12:30:36 -0800 | [diff] [blame] | 6338 | { |
Daniel Vetter | 7df00d7 | 2013-05-21 21:54:55 +0200 | [diff] [blame] | 6339 | return (1 << dpll->n) << 16 | dpll->m2; |
Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 6340 | } |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 6341 | |
Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 6342 | static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll) |
| 6343 | { |
| 6344 | return dpll->n << 16 | dpll->m1 << 8 | dpll->m2; |
Jesse Barnes | c65d77d | 2011-12-15 12:30:36 -0800 | [diff] [blame] | 6345 | } |
| 6346 | |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 6347 | static void i9xx_update_pll_dividers(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6348 | struct intel_crtc_state *crtc_state, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 6349 | struct dpll *reduced_clock) |
Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 6350 | { |
Ville Syrjälä | 9b1e14f | 2016-10-31 22:37:15 +0200 | [diff] [blame] | 6351 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 6352 | u32 fp, fp2 = 0; |
| 6353 | |
Ville Syrjälä | 9b1e14f | 2016-10-31 22:37:15 +0200 | [diff] [blame] | 6354 | if (IS_PINEVIEW(dev_priv)) { |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6355 | fp = pnv_dpll_compute_fp(&crtc_state->dpll); |
Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 6356 | if (reduced_clock) |
Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 6357 | fp2 = pnv_dpll_compute_fp(reduced_clock); |
Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 6358 | } else { |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6359 | fp = i9xx_dpll_compute_fp(&crtc_state->dpll); |
Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 6360 | if (reduced_clock) |
Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 6361 | fp2 = i9xx_dpll_compute_fp(reduced_clock); |
Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 6362 | } |
| 6363 | |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6364 | crtc_state->dpll_hw_state.fp0 = fp; |
Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 6365 | |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 6366 | crtc->lowfreq_avail = false; |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 6367 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) && |
Rodrigo Vivi | ab585de | 2015-03-24 12:40:09 -0700 | [diff] [blame] | 6368 | reduced_clock) { |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6369 | crtc_state->dpll_hw_state.fp1 = fp2; |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 6370 | crtc->lowfreq_avail = true; |
Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 6371 | } else { |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6372 | crtc_state->dpll_hw_state.fp1 = fp; |
Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 6373 | } |
| 6374 | } |
| 6375 | |
Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 6376 | static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe |
| 6377 | pipe) |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6378 | { |
| 6379 | u32 reg_val; |
| 6380 | |
| 6381 | /* |
| 6382 | * PLLB opamp always calibrates to max value of 0x3f, force enable it |
| 6383 | * and set it to a reasonable value instead. |
| 6384 | */ |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6385 | reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1)); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6386 | reg_val &= 0xffffff00; |
| 6387 | reg_val |= 0x00000030; |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6388 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6389 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6390 | reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6391 | reg_val &= 0x8cffffff; |
| 6392 | reg_val = 0x8c000000; |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6393 | vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6394 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6395 | reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1)); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6396 | reg_val &= 0xffffff00; |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6397 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6398 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6399 | reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6400 | reg_val &= 0x00ffffff; |
| 6401 | reg_val |= 0xb0000000; |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6402 | vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6403 | } |
| 6404 | |
Daniel Vetter | b551842 | 2013-05-03 11:49:48 +0200 | [diff] [blame] | 6405 | static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc, |
| 6406 | struct intel_link_m_n *m_n) |
| 6407 | { |
| 6408 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 6409 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | b551842 | 2013-05-03 11:49:48 +0200 | [diff] [blame] | 6410 | int pipe = crtc->pipe; |
| 6411 | |
Daniel Vetter | e3b95f1 | 2013-05-03 11:49:49 +0200 | [diff] [blame] | 6412 | I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m); |
| 6413 | I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n); |
| 6414 | I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m); |
| 6415 | I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n); |
Daniel Vetter | b551842 | 2013-05-03 11:49:48 +0200 | [diff] [blame] | 6416 | } |
| 6417 | |
| 6418 | static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc, |
Vandana Kannan | f769cd2 | 2014-08-05 07:51:22 -0700 | [diff] [blame] | 6419 | struct intel_link_m_n *m_n, |
| 6420 | struct intel_link_m_n *m2_n2) |
Daniel Vetter | b551842 | 2013-05-03 11:49:48 +0200 | [diff] [blame] | 6421 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 6422 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Daniel Vetter | b551842 | 2013-05-03 11:49:48 +0200 | [diff] [blame] | 6423 | int pipe = crtc->pipe; |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 6424 | enum transcoder transcoder = crtc->config->cpu_transcoder; |
Daniel Vetter | b551842 | 2013-05-03 11:49:48 +0200 | [diff] [blame] | 6425 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 6426 | if (INTEL_GEN(dev_priv) >= 5) { |
Daniel Vetter | b551842 | 2013-05-03 11:49:48 +0200 | [diff] [blame] | 6427 | I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m); |
| 6428 | I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n); |
| 6429 | I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m); |
| 6430 | I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n); |
Vandana Kannan | f769cd2 | 2014-08-05 07:51:22 -0700 | [diff] [blame] | 6431 | /* M2_N2 registers to be set only for gen < 8 (M2_N2 available |
| 6432 | * for gen < 8) and if DRRS is supported (to make sure the |
| 6433 | * registers are not unnecessarily accessed). |
| 6434 | */ |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 6435 | if (m2_n2 && (IS_CHERRYVIEW(dev_priv) || |
| 6436 | INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) { |
Vandana Kannan | f769cd2 | 2014-08-05 07:51:22 -0700 | [diff] [blame] | 6437 | I915_WRITE(PIPE_DATA_M2(transcoder), |
| 6438 | TU_SIZE(m2_n2->tu) | m2_n2->gmch_m); |
| 6439 | I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n); |
| 6440 | I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m); |
| 6441 | I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n); |
| 6442 | } |
Daniel Vetter | b551842 | 2013-05-03 11:49:48 +0200 | [diff] [blame] | 6443 | } else { |
Daniel Vetter | e3b95f1 | 2013-05-03 11:49:49 +0200 | [diff] [blame] | 6444 | I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m); |
| 6445 | I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n); |
| 6446 | I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m); |
| 6447 | I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n); |
Daniel Vetter | b551842 | 2013-05-03 11:49:48 +0200 | [diff] [blame] | 6448 | } |
| 6449 | } |
| 6450 | |
Ramalingam C | fe3cd48 | 2015-02-13 15:32:59 +0530 | [diff] [blame] | 6451 | void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n) |
Daniel Vetter | 03afc4a | 2013-04-02 23:42:31 +0200 | [diff] [blame] | 6452 | { |
Ramalingam C | fe3cd48 | 2015-02-13 15:32:59 +0530 | [diff] [blame] | 6453 | struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL; |
| 6454 | |
| 6455 | if (m_n == M1_N1) { |
| 6456 | dp_m_n = &crtc->config->dp_m_n; |
| 6457 | dp_m2_n2 = &crtc->config->dp_m2_n2; |
| 6458 | } else if (m_n == M2_N2) { |
| 6459 | |
| 6460 | /* |
| 6461 | * M2_N2 registers are not supported. Hence m2_n2 divider value |
| 6462 | * needs to be programmed into M1_N1. |
| 6463 | */ |
| 6464 | dp_m_n = &crtc->config->dp_m2_n2; |
| 6465 | } else { |
| 6466 | DRM_ERROR("Unsupported divider value\n"); |
| 6467 | return; |
| 6468 | } |
| 6469 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 6470 | if (crtc->config->has_pch_encoder) |
| 6471 | intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n); |
Daniel Vetter | 03afc4a | 2013-04-02 23:42:31 +0200 | [diff] [blame] | 6472 | else |
Ramalingam C | fe3cd48 | 2015-02-13 15:32:59 +0530 | [diff] [blame] | 6473 | intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2); |
Daniel Vetter | 03afc4a | 2013-04-02 23:42:31 +0200 | [diff] [blame] | 6474 | } |
| 6475 | |
Daniel Vetter | 251ac86 | 2015-06-18 10:30:24 +0200 | [diff] [blame] | 6476 | static void vlv_compute_dpll(struct intel_crtc *crtc, |
| 6477 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 6478 | { |
Ville Syrjälä | 03ed5cbf | 2016-03-15 16:39:55 +0200 | [diff] [blame] | 6479 | pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV | |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 6480 | DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS; |
Ville Syrjälä | 03ed5cbf | 2016-03-15 16:39:55 +0200 | [diff] [blame] | 6481 | if (crtc->pipe != PIPE_A) |
| 6482 | pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV; |
Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 6483 | |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 6484 | /* DPLL not used with DSI, but still need the rest set up */ |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 6485 | if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI)) |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 6486 | pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE | |
| 6487 | DPLL_EXT_BUFFER_ENABLE_VLV; |
| 6488 | |
Ville Syrjälä | 03ed5cbf | 2016-03-15 16:39:55 +0200 | [diff] [blame] | 6489 | pipe_config->dpll_hw_state.dpll_md = |
| 6490 | (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT; |
| 6491 | } |
Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 6492 | |
Ville Syrjälä | 03ed5cbf | 2016-03-15 16:39:55 +0200 | [diff] [blame] | 6493 | static void chv_compute_dpll(struct intel_crtc *crtc, |
| 6494 | struct intel_crtc_state *pipe_config) |
| 6495 | { |
| 6496 | pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV | |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 6497 | DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS; |
Ville Syrjälä | 03ed5cbf | 2016-03-15 16:39:55 +0200 | [diff] [blame] | 6498 | if (crtc->pipe != PIPE_A) |
| 6499 | pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV; |
| 6500 | |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 6501 | /* DPLL not used with DSI, but still need the rest set up */ |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 6502 | if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI)) |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 6503 | pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE; |
| 6504 | |
Ville Syrjälä | 03ed5cbf | 2016-03-15 16:39:55 +0200 | [diff] [blame] | 6505 | pipe_config->dpll_hw_state.dpll_md = |
| 6506 | (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT; |
Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 6507 | } |
| 6508 | |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 6509 | static void vlv_prepare_pll(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 6510 | const struct intel_crtc_state *pipe_config) |
Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 6511 | { |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 6512 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 6513 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 6514 | enum pipe pipe = crtc->pipe; |
Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 6515 | u32 mdiv; |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 6516 | u32 bestn, bestm1, bestm2, bestp1, bestp2; |
Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 6517 | u32 coreclk, reg_val; |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 6518 | |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 6519 | /* Enable Refclk */ |
| 6520 | I915_WRITE(DPLL(pipe), |
| 6521 | pipe_config->dpll_hw_state.dpll & |
| 6522 | ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV)); |
| 6523 | |
| 6524 | /* No need to actually set up the DPLL with DSI */ |
| 6525 | if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0) |
| 6526 | return; |
| 6527 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 6528 | mutex_lock(&dev_priv->sb_lock); |
Daniel Vetter | 0915300 | 2012-12-12 14:06:44 +0100 | [diff] [blame] | 6529 | |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 6530 | bestn = pipe_config->dpll.n; |
| 6531 | bestm1 = pipe_config->dpll.m1; |
| 6532 | bestm2 = pipe_config->dpll.m2; |
| 6533 | bestp1 = pipe_config->dpll.p1; |
| 6534 | bestp2 = pipe_config->dpll.p2; |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 6535 | |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6536 | /* See eDP HDMI DPIO driver vbios notes doc */ |
| 6537 | |
| 6538 | /* PLL B needs special handling */ |
Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 6539 | if (pipe == PIPE_B) |
Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 6540 | vlv_pllb_recal_opamp(dev_priv, pipe); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6541 | |
| 6542 | /* Set up Tx target for periodic Rcomp update */ |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6543 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6544 | |
| 6545 | /* Disable target IRef on PLL */ |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6546 | reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe)); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6547 | reg_val &= 0x00ffffff; |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6548 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6549 | |
| 6550 | /* Disable fast lock */ |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6551 | vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6552 | |
| 6553 | /* Set idtafcrecal before PLL is enabled */ |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 6554 | mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK)); |
| 6555 | mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT)); |
| 6556 | mdiv |= ((bestn << DPIO_N_SHIFT)); |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 6557 | mdiv |= (1 << DPIO_K_SHIFT); |
Jesse Barnes | 7df5080 | 2013-05-02 10:48:09 -0700 | [diff] [blame] | 6558 | |
| 6559 | /* |
| 6560 | * Post divider depends on pixel clock rate, DAC vs digital (and LVDS, |
| 6561 | * but we don't support that). |
| 6562 | * Note: don't use the DAC post divider as it seems unstable. |
| 6563 | */ |
| 6564 | mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT); |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6565 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6566 | |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 6567 | mdiv |= DPIO_ENABLE_CALIBRATION; |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6568 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv); |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 6569 | |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6570 | /* Set HBR and RBR LPF coefficients */ |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 6571 | if (pipe_config->port_clock == 162000 || |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 6572 | intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) || |
| 6573 | intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6574 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe), |
Ville Syrjälä | 885b0120 | 2013-07-05 19:21:38 +0300 | [diff] [blame] | 6575 | 0x009f0003); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6576 | else |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6577 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe), |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6578 | 0x00d0000f); |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 6579 | |
Ville Syrjälä | 37a5650 | 2016-06-22 21:57:04 +0300 | [diff] [blame] | 6580 | if (intel_crtc_has_dp_encoder(pipe_config)) { |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6581 | /* Use SSC source */ |
Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 6582 | if (pipe == PIPE_A) |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6583 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe), |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6584 | 0x0df40000); |
| 6585 | else |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6586 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe), |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6587 | 0x0df70000); |
| 6588 | } else { /* HDMI or VGA */ |
| 6589 | /* Use bend source */ |
Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 6590 | if (pipe == PIPE_A) |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6591 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe), |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6592 | 0x0df70000); |
| 6593 | else |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6594 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe), |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6595 | 0x0df40000); |
| 6596 | } |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 6597 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6598 | coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe)); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6599 | coreclk = (coreclk & 0x0000ff00) | 0x01c00000; |
Ville Syrjälä | 2210ce7 | 2016-06-22 21:57:05 +0300 | [diff] [blame] | 6600 | if (intel_crtc_has_dp_encoder(crtc->config)) |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6601 | coreclk |= 0x01000000; |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6602 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6603 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6604 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000); |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 6605 | mutex_unlock(&dev_priv->sb_lock); |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 6606 | } |
| 6607 | |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 6608 | static void chv_prepare_pll(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 6609 | const struct intel_crtc_state *pipe_config) |
Ville Syrjälä | 1ae0d13 | 2014-06-28 02:04:00 +0300 | [diff] [blame] | 6610 | { |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 6611 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 6612 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 6613 | enum pipe pipe = crtc->pipe; |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 6614 | enum dpio_channel port = vlv_pipe_to_channel(pipe); |
Vijay Purushothaman | 9cbe40c | 2015-03-05 19:33:08 +0530 | [diff] [blame] | 6615 | u32 loopfilter, tribuf_calcntr; |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 6616 | u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac; |
Vijay Purushothaman | a945ce7e | 2015-03-05 19:30:57 +0530 | [diff] [blame] | 6617 | u32 dpio_val; |
Vijay Purushothaman | 9cbe40c | 2015-03-05 19:33:08 +0530 | [diff] [blame] | 6618 | int vco; |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 6619 | |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 6620 | /* Enable Refclk and SSC */ |
| 6621 | I915_WRITE(DPLL(pipe), |
| 6622 | pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE); |
| 6623 | |
| 6624 | /* No need to actually set up the DPLL with DSI */ |
| 6625 | if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0) |
| 6626 | return; |
| 6627 | |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 6628 | bestn = pipe_config->dpll.n; |
| 6629 | bestm2_frac = pipe_config->dpll.m2 & 0x3fffff; |
| 6630 | bestm1 = pipe_config->dpll.m1; |
| 6631 | bestm2 = pipe_config->dpll.m2 >> 22; |
| 6632 | bestp1 = pipe_config->dpll.p1; |
| 6633 | bestp2 = pipe_config->dpll.p2; |
Vijay Purushothaman | 9cbe40c | 2015-03-05 19:33:08 +0530 | [diff] [blame] | 6634 | vco = pipe_config->dpll.vco; |
Vijay Purushothaman | a945ce7e | 2015-03-05 19:30:57 +0530 | [diff] [blame] | 6635 | dpio_val = 0; |
Vijay Purushothaman | 9cbe40c | 2015-03-05 19:33:08 +0530 | [diff] [blame] | 6636 | loopfilter = 0; |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 6637 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 6638 | mutex_lock(&dev_priv->sb_lock); |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 6639 | |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 6640 | /* p1 and p2 divider */ |
| 6641 | vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port), |
| 6642 | 5 << DPIO_CHV_S1_DIV_SHIFT | |
| 6643 | bestp1 << DPIO_CHV_P1_DIV_SHIFT | |
| 6644 | bestp2 << DPIO_CHV_P2_DIV_SHIFT | |
| 6645 | 1 << DPIO_CHV_K_DIV_SHIFT); |
| 6646 | |
| 6647 | /* Feedback post-divider - m2 */ |
| 6648 | vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2); |
| 6649 | |
| 6650 | /* Feedback refclk divider - n and m1 */ |
| 6651 | vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port), |
| 6652 | DPIO_CHV_M1_DIV_BY_2 | |
| 6653 | 1 << DPIO_CHV_N_DIV_SHIFT); |
| 6654 | |
| 6655 | /* M2 fraction division */ |
Ville Syrjälä | 25a25df | 2015-07-08 23:45:47 +0300 | [diff] [blame] | 6656 | vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac); |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 6657 | |
| 6658 | /* M2 fraction division enable */ |
Vijay Purushothaman | a945ce7e | 2015-03-05 19:30:57 +0530 | [diff] [blame] | 6659 | dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port)); |
| 6660 | dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN); |
| 6661 | dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT); |
| 6662 | if (bestm2_frac) |
| 6663 | dpio_val |= DPIO_CHV_FRAC_DIV_EN; |
| 6664 | vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val); |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 6665 | |
Vijay Purushothaman | de3a0fd | 2015-03-05 19:32:06 +0530 | [diff] [blame] | 6666 | /* Program digital lock detect threshold */ |
| 6667 | dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port)); |
| 6668 | dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK | |
| 6669 | DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE); |
| 6670 | dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT); |
| 6671 | if (!bestm2_frac) |
| 6672 | dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE; |
| 6673 | vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val); |
| 6674 | |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 6675 | /* Loop filter */ |
Vijay Purushothaman | 9cbe40c | 2015-03-05 19:33:08 +0530 | [diff] [blame] | 6676 | if (vco == 5400000) { |
| 6677 | loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT); |
| 6678 | loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT); |
| 6679 | loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT); |
| 6680 | tribuf_calcntr = 0x9; |
| 6681 | } else if (vco <= 6200000) { |
| 6682 | loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT); |
| 6683 | loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT); |
| 6684 | loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT); |
| 6685 | tribuf_calcntr = 0x9; |
| 6686 | } else if (vco <= 6480000) { |
| 6687 | loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT); |
| 6688 | loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT); |
| 6689 | loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT); |
| 6690 | tribuf_calcntr = 0x8; |
| 6691 | } else { |
| 6692 | /* Not supported. Apply the same limits as in the max case */ |
| 6693 | loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT); |
| 6694 | loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT); |
| 6695 | loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT); |
| 6696 | tribuf_calcntr = 0; |
| 6697 | } |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 6698 | vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter); |
| 6699 | |
Ville Syrjälä | 968040b | 2015-03-11 22:52:08 +0200 | [diff] [blame] | 6700 | dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port)); |
Vijay Purushothaman | 9cbe40c | 2015-03-05 19:33:08 +0530 | [diff] [blame] | 6701 | dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK; |
| 6702 | dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT); |
| 6703 | vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val); |
| 6704 | |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 6705 | /* AFC Recal */ |
| 6706 | vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), |
| 6707 | vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) | |
| 6708 | DPIO_AFC_RECAL); |
| 6709 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 6710 | mutex_unlock(&dev_priv->sb_lock); |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 6711 | } |
| 6712 | |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 6713 | /** |
| 6714 | * vlv_force_pll_on - forcibly enable just the PLL |
| 6715 | * @dev_priv: i915 private structure |
| 6716 | * @pipe: pipe PLL to enable |
| 6717 | * @dpll: PLL configuration |
| 6718 | * |
| 6719 | * Enable the PLL for @pipe using the supplied @dpll config. To be used |
| 6720 | * in cases where we need the PLL enabled even when @pipe is not going to |
| 6721 | * be enabled. |
| 6722 | */ |
Ville Syrjälä | 30ad981 | 2016-10-31 22:37:07 +0200 | [diff] [blame] | 6723 | int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe, |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 6724 | const struct dpll *dpll) |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 6725 | { |
Ville Syrjälä | b91eb5c | 2016-10-31 22:37:09 +0200 | [diff] [blame] | 6726 | struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 6727 | struct intel_crtc_state *pipe_config; |
| 6728 | |
| 6729 | pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL); |
| 6730 | if (!pipe_config) |
| 6731 | return -ENOMEM; |
| 6732 | |
| 6733 | pipe_config->base.crtc = &crtc->base; |
| 6734 | pipe_config->pixel_multiplier = 1; |
| 6735 | pipe_config->dpll = *dpll; |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 6736 | |
Ville Syrjälä | 30ad981 | 2016-10-31 22:37:07 +0200 | [diff] [blame] | 6737 | if (IS_CHERRYVIEW(dev_priv)) { |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 6738 | chv_compute_dpll(crtc, pipe_config); |
| 6739 | chv_prepare_pll(crtc, pipe_config); |
| 6740 | chv_enable_pll(crtc, pipe_config); |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 6741 | } else { |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 6742 | vlv_compute_dpll(crtc, pipe_config); |
| 6743 | vlv_prepare_pll(crtc, pipe_config); |
| 6744 | vlv_enable_pll(crtc, pipe_config); |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 6745 | } |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 6746 | |
| 6747 | kfree(pipe_config); |
| 6748 | |
| 6749 | return 0; |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 6750 | } |
| 6751 | |
| 6752 | /** |
| 6753 | * vlv_force_pll_off - forcibly disable just the PLL |
| 6754 | * @dev_priv: i915 private structure |
| 6755 | * @pipe: pipe PLL to disable |
| 6756 | * |
| 6757 | * Disable the PLL for @pipe. To be used in cases where we need |
| 6758 | * the PLL enabled even when @pipe is not going to be enabled. |
| 6759 | */ |
Ville Syrjälä | 30ad981 | 2016-10-31 22:37:07 +0200 | [diff] [blame] | 6760 | void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe) |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 6761 | { |
Ville Syrjälä | 30ad981 | 2016-10-31 22:37:07 +0200 | [diff] [blame] | 6762 | if (IS_CHERRYVIEW(dev_priv)) |
| 6763 | chv_disable_pll(dev_priv, pipe); |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 6764 | else |
Ville Syrjälä | 30ad981 | 2016-10-31 22:37:07 +0200 | [diff] [blame] | 6765 | vlv_disable_pll(dev_priv, pipe); |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 6766 | } |
| 6767 | |
Daniel Vetter | 251ac86 | 2015-06-18 10:30:24 +0200 | [diff] [blame] | 6768 | static void i9xx_compute_dpll(struct intel_crtc *crtc, |
| 6769 | struct intel_crtc_state *crtc_state, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 6770 | struct dpll *reduced_clock) |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6771 | { |
Ville Syrjälä | 9b1e14f | 2016-10-31 22:37:15 +0200 | [diff] [blame] | 6772 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6773 | u32 dpll; |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6774 | struct dpll *clock = &crtc_state->dpll; |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6775 | |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6776 | i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock); |
Vijay Purushothaman | 2a8f64c | 2012-09-27 19:13:06 +0530 | [diff] [blame] | 6777 | |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6778 | dpll = DPLL_VGA_MODE_DIS; |
| 6779 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 6780 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6781 | dpll |= DPLLB_MODE_LVDS; |
| 6782 | else |
| 6783 | dpll |= DPLLB_MODE_DAC_SERIAL; |
Daniel Vetter | 6cc5f34 | 2013-03-27 00:44:53 +0100 | [diff] [blame] | 6784 | |
Jani Nikula | 73f67aa | 2016-12-07 22:48:09 +0200 | [diff] [blame] | 6785 | if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) || |
| 6786 | IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) { |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6787 | dpll |= (crtc_state->pixel_multiplier - 1) |
Daniel Vetter | 198a037f | 2013-04-19 11:14:37 +0200 | [diff] [blame] | 6788 | << SDVO_MULTIPLIER_SHIFT_HIRES; |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6789 | } |
Daniel Vetter | 198a037f | 2013-04-19 11:14:37 +0200 | [diff] [blame] | 6790 | |
Ville Syrjälä | 3d6e9ee | 2016-06-22 21:57:03 +0300 | [diff] [blame] | 6791 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) || |
| 6792 | intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) |
Daniel Vetter | 4a33e48 | 2013-07-06 12:52:05 +0200 | [diff] [blame] | 6793 | dpll |= DPLL_SDVO_HIGH_SPEED; |
Daniel Vetter | 198a037f | 2013-04-19 11:14:37 +0200 | [diff] [blame] | 6794 | |
Ville Syrjälä | 37a5650 | 2016-06-22 21:57:04 +0300 | [diff] [blame] | 6795 | if (intel_crtc_has_dp_encoder(crtc_state)) |
Daniel Vetter | 4a33e48 | 2013-07-06 12:52:05 +0200 | [diff] [blame] | 6796 | dpll |= DPLL_SDVO_HIGH_SPEED; |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6797 | |
| 6798 | /* compute bitmask from p1 value */ |
Ville Syrjälä | 9b1e14f | 2016-10-31 22:37:15 +0200 | [diff] [blame] | 6799 | if (IS_PINEVIEW(dev_priv)) |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6800 | dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW; |
| 6801 | else { |
| 6802 | dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT; |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 6803 | if (IS_G4X(dev_priv) && reduced_clock) |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6804 | dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT; |
| 6805 | } |
| 6806 | switch (clock->p2) { |
| 6807 | case 5: |
| 6808 | dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5; |
| 6809 | break; |
| 6810 | case 7: |
| 6811 | dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7; |
| 6812 | break; |
| 6813 | case 10: |
| 6814 | dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10; |
| 6815 | break; |
| 6816 | case 14: |
| 6817 | dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14; |
| 6818 | break; |
| 6819 | } |
Ville Syrjälä | 9b1e14f | 2016-10-31 22:37:15 +0200 | [diff] [blame] | 6820 | if (INTEL_GEN(dev_priv) >= 4) |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6821 | dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT); |
| 6822 | |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6823 | if (crtc_state->sdvo_tv_clock) |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6824 | dpll |= PLL_REF_INPUT_TVCLKINBC; |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 6825 | else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) && |
Ander Conselvan de Oliveira | ceb4100 | 2016-03-21 18:00:02 +0200 | [diff] [blame] | 6826 | intel_panel_use_ssc(dev_priv)) |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6827 | dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN; |
| 6828 | else |
| 6829 | dpll |= PLL_REF_INPUT_DREFCLK; |
| 6830 | |
| 6831 | dpll |= DPLL_VCO_ENABLE; |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6832 | crtc_state->dpll_hw_state.dpll = dpll; |
Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 6833 | |
Ville Syrjälä | 9b1e14f | 2016-10-31 22:37:15 +0200 | [diff] [blame] | 6834 | if (INTEL_GEN(dev_priv) >= 4) { |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6835 | u32 dpll_md = (crtc_state->pixel_multiplier - 1) |
Daniel Vetter | ef1b460 | 2013-06-01 17:17:04 +0200 | [diff] [blame] | 6836 | << DPLL_MD_UDI_MULTIPLIER_SHIFT; |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6837 | crtc_state->dpll_hw_state.dpll_md = dpll_md; |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6838 | } |
| 6839 | } |
| 6840 | |
Daniel Vetter | 251ac86 | 2015-06-18 10:30:24 +0200 | [diff] [blame] | 6841 | static void i8xx_compute_dpll(struct intel_crtc *crtc, |
| 6842 | struct intel_crtc_state *crtc_state, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 6843 | struct dpll *reduced_clock) |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6844 | { |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 6845 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 6846 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6847 | u32 dpll; |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6848 | struct dpll *clock = &crtc_state->dpll; |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6849 | |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6850 | i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock); |
Vijay Purushothaman | 2a8f64c | 2012-09-27 19:13:06 +0530 | [diff] [blame] | 6851 | |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6852 | dpll = DPLL_VGA_MODE_DIS; |
| 6853 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 6854 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) { |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6855 | dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT; |
| 6856 | } else { |
| 6857 | if (clock->p1 == 2) |
| 6858 | dpll |= PLL_P1_DIVIDE_BY_TWO; |
| 6859 | else |
| 6860 | dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT; |
| 6861 | if (clock->p2 == 4) |
| 6862 | dpll |= PLL_P2_DIVIDE_BY_4; |
| 6863 | } |
| 6864 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 6865 | if (!IS_I830(dev_priv) && |
| 6866 | intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) |
Daniel Vetter | 4a33e48 | 2013-07-06 12:52:05 +0200 | [diff] [blame] | 6867 | dpll |= DPLL_DVO_2X_MODE; |
| 6868 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 6869 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) && |
Ander Conselvan de Oliveira | ceb4100 | 2016-03-21 18:00:02 +0200 | [diff] [blame] | 6870 | intel_panel_use_ssc(dev_priv)) |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6871 | dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN; |
| 6872 | else |
| 6873 | dpll |= PLL_REF_INPUT_DREFCLK; |
| 6874 | |
| 6875 | dpll |= DPLL_VCO_ENABLE; |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6876 | crtc_state->dpll_hw_state.dpll = dpll; |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6877 | } |
| 6878 | |
Daniel Vetter | 8a654f3 | 2013-06-01 17:16:22 +0200 | [diff] [blame] | 6879 | static void intel_set_pipe_timings(struct intel_crtc *intel_crtc) |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 6880 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 6881 | struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev); |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 6882 | enum pipe pipe = intel_crtc->pipe; |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 6883 | enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder; |
Ville Syrjälä | 7c5f93b | 2015-09-08 13:40:49 +0300 | [diff] [blame] | 6884 | const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode; |
Ville Syrjälä | 1caea6e | 2014-03-28 23:29:32 +0200 | [diff] [blame] | 6885 | uint32_t crtc_vtotal, crtc_vblank_end; |
| 6886 | int vsyncshift = 0; |
Daniel Vetter | 4d8a62e | 2013-05-03 11:49:51 +0200 | [diff] [blame] | 6887 | |
| 6888 | /* We need to be careful not to changed the adjusted mode, for otherwise |
| 6889 | * the hw state checker will get angry at the mismatch. */ |
| 6890 | crtc_vtotal = adjusted_mode->crtc_vtotal; |
| 6891 | crtc_vblank_end = adjusted_mode->crtc_vblank_end; |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 6892 | |
Ville Syrjälä | 609aeac | 2014-03-28 23:29:30 +0200 | [diff] [blame] | 6893 | if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) { |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 6894 | /* the chip adds 2 halflines automatically */ |
Daniel Vetter | 4d8a62e | 2013-05-03 11:49:51 +0200 | [diff] [blame] | 6895 | crtc_vtotal -= 1; |
| 6896 | crtc_vblank_end -= 1; |
Ville Syrjälä | 609aeac | 2014-03-28 23:29:30 +0200 | [diff] [blame] | 6897 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 6898 | if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO)) |
Ville Syrjälä | 609aeac | 2014-03-28 23:29:30 +0200 | [diff] [blame] | 6899 | vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2; |
| 6900 | else |
| 6901 | vsyncshift = adjusted_mode->crtc_hsync_start - |
| 6902 | adjusted_mode->crtc_htotal / 2; |
Ville Syrjälä | 1caea6e | 2014-03-28 23:29:32 +0200 | [diff] [blame] | 6903 | if (vsyncshift < 0) |
| 6904 | vsyncshift += adjusted_mode->crtc_htotal; |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 6905 | } |
| 6906 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 6907 | if (INTEL_GEN(dev_priv) > 3) |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 6908 | I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift); |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 6909 | |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 6910 | I915_WRITE(HTOTAL(cpu_transcoder), |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 6911 | (adjusted_mode->crtc_hdisplay - 1) | |
| 6912 | ((adjusted_mode->crtc_htotal - 1) << 16)); |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 6913 | I915_WRITE(HBLANK(cpu_transcoder), |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 6914 | (adjusted_mode->crtc_hblank_start - 1) | |
| 6915 | ((adjusted_mode->crtc_hblank_end - 1) << 16)); |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 6916 | I915_WRITE(HSYNC(cpu_transcoder), |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 6917 | (adjusted_mode->crtc_hsync_start - 1) | |
| 6918 | ((adjusted_mode->crtc_hsync_end - 1) << 16)); |
| 6919 | |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 6920 | I915_WRITE(VTOTAL(cpu_transcoder), |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 6921 | (adjusted_mode->crtc_vdisplay - 1) | |
Daniel Vetter | 4d8a62e | 2013-05-03 11:49:51 +0200 | [diff] [blame] | 6922 | ((crtc_vtotal - 1) << 16)); |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 6923 | I915_WRITE(VBLANK(cpu_transcoder), |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 6924 | (adjusted_mode->crtc_vblank_start - 1) | |
Daniel Vetter | 4d8a62e | 2013-05-03 11:49:51 +0200 | [diff] [blame] | 6925 | ((crtc_vblank_end - 1) << 16)); |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 6926 | I915_WRITE(VSYNC(cpu_transcoder), |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 6927 | (adjusted_mode->crtc_vsync_start - 1) | |
| 6928 | ((adjusted_mode->crtc_vsync_end - 1) << 16)); |
| 6929 | |
Paulo Zanoni | b5e508d | 2012-10-24 11:34:43 -0200 | [diff] [blame] | 6930 | /* Workaround: when the EDP input selection is B, the VTOTAL_B must be |
| 6931 | * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is |
| 6932 | * documented on the DDI_FUNC_CTL register description, EDP Input Select |
| 6933 | * bits. */ |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 6934 | if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP && |
Paulo Zanoni | b5e508d | 2012-10-24 11:34:43 -0200 | [diff] [blame] | 6935 | (pipe == PIPE_B || pipe == PIPE_C)) |
| 6936 | I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder))); |
| 6937 | |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 6938 | } |
| 6939 | |
| 6940 | static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc) |
| 6941 | { |
| 6942 | struct drm_device *dev = intel_crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 6943 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 6944 | enum pipe pipe = intel_crtc->pipe; |
| 6945 | |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 6946 | /* pipesrc controls the size that is scaled from, which should |
| 6947 | * always be the user's requested size. |
| 6948 | */ |
| 6949 | I915_WRITE(PIPESRC(pipe), |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 6950 | ((intel_crtc->config->pipe_src_w - 1) << 16) | |
| 6951 | (intel_crtc->config->pipe_src_h - 1)); |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 6952 | } |
| 6953 | |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 6954 | static void intel_get_pipe_timings(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 6955 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 6956 | { |
| 6957 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 6958 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 6959 | enum transcoder cpu_transcoder = pipe_config->cpu_transcoder; |
| 6960 | uint32_t tmp; |
| 6961 | |
| 6962 | tmp = I915_READ(HTOTAL(cpu_transcoder)); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 6963 | pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1; |
| 6964 | pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1; |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 6965 | tmp = I915_READ(HBLANK(cpu_transcoder)); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 6966 | pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1; |
| 6967 | pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1; |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 6968 | tmp = I915_READ(HSYNC(cpu_transcoder)); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 6969 | pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1; |
| 6970 | pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1; |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 6971 | |
| 6972 | tmp = I915_READ(VTOTAL(cpu_transcoder)); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 6973 | pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1; |
| 6974 | pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1; |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 6975 | tmp = I915_READ(VBLANK(cpu_transcoder)); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 6976 | pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1; |
| 6977 | pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1; |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 6978 | tmp = I915_READ(VSYNC(cpu_transcoder)); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 6979 | pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1; |
| 6980 | pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1; |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 6981 | |
| 6982 | if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) { |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 6983 | pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE; |
| 6984 | pipe_config->base.adjusted_mode.crtc_vtotal += 1; |
| 6985 | pipe_config->base.adjusted_mode.crtc_vblank_end += 1; |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 6986 | } |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 6987 | } |
| 6988 | |
| 6989 | static void intel_get_pipe_src_size(struct intel_crtc *crtc, |
| 6990 | struct intel_crtc_state *pipe_config) |
| 6991 | { |
| 6992 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 6993 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 6994 | u32 tmp; |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 6995 | |
| 6996 | tmp = I915_READ(PIPESRC(crtc->pipe)); |
Ville Syrjälä | 37327ab | 2013-09-04 18:25:28 +0300 | [diff] [blame] | 6997 | pipe_config->pipe_src_h = (tmp & 0xffff) + 1; |
| 6998 | pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1; |
| 6999 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 7000 | pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h; |
| 7001 | pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w; |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 7002 | } |
| 7003 | |
Daniel Vetter | f6a8328 | 2014-02-11 15:28:57 -0800 | [diff] [blame] | 7004 | void intel_mode_from_pipe_config(struct drm_display_mode *mode, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 7005 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | babea61 | 2013-06-26 18:57:38 +0300 | [diff] [blame] | 7006 | { |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 7007 | mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay; |
| 7008 | mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal; |
| 7009 | mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start; |
| 7010 | mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end; |
Jesse Barnes | babea61 | 2013-06-26 18:57:38 +0300 | [diff] [blame] | 7011 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 7012 | mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay; |
| 7013 | mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal; |
| 7014 | mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start; |
| 7015 | mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end; |
Jesse Barnes | babea61 | 2013-06-26 18:57:38 +0300 | [diff] [blame] | 7016 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 7017 | mode->flags = pipe_config->base.adjusted_mode.flags; |
Maarten Lankhorst | cd13f5a | 2015-07-14 14:12:02 +0200 | [diff] [blame] | 7018 | mode->type = DRM_MODE_TYPE_DRIVER; |
Jesse Barnes | babea61 | 2013-06-26 18:57:38 +0300 | [diff] [blame] | 7019 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 7020 | mode->clock = pipe_config->base.adjusted_mode.crtc_clock; |
Maarten Lankhorst | cd13f5a | 2015-07-14 14:12:02 +0200 | [diff] [blame] | 7021 | |
| 7022 | mode->hsync = drm_mode_hsync(mode); |
| 7023 | mode->vrefresh = drm_mode_vrefresh(mode); |
| 7024 | drm_mode_set_name(mode); |
Jesse Barnes | babea61 | 2013-06-26 18:57:38 +0300 | [diff] [blame] | 7025 | } |
| 7026 | |
Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 7027 | static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc) |
| 7028 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 7029 | struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev); |
Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 7030 | uint32_t pipeconf; |
| 7031 | |
Daniel Vetter | 9f11a9e | 2013-06-13 00:54:58 +0200 | [diff] [blame] | 7032 | pipeconf = 0; |
Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 7033 | |
Ville Syrjälä | b6b5d04 | 2014-08-15 01:22:07 +0300 | [diff] [blame] | 7034 | if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) || |
| 7035 | (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)) |
| 7036 | pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE; |
Daniel Vetter | 67c72a1 | 2013-09-24 11:46:14 +0200 | [diff] [blame] | 7037 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 7038 | if (intel_crtc->config->double_wide) |
Ville Syrjälä | cf532bb | 2013-09-04 18:30:02 +0300 | [diff] [blame] | 7039 | pipeconf |= PIPECONF_DOUBLE_WIDE; |
Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 7040 | |
Daniel Vetter | ff9ce46 | 2013-04-24 14:57:17 +0200 | [diff] [blame] | 7041 | /* only g4x and later have fancy bpc/dither controls */ |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 7042 | if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || |
| 7043 | IS_CHERRYVIEW(dev_priv)) { |
Daniel Vetter | ff9ce46 | 2013-04-24 14:57:17 +0200 | [diff] [blame] | 7044 | /* Bspec claims that we can't use dithering for 30bpp pipes. */ |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 7045 | if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30) |
Daniel Vetter | ff9ce46 | 2013-04-24 14:57:17 +0200 | [diff] [blame] | 7046 | pipeconf |= PIPECONF_DITHER_EN | |
| 7047 | PIPECONF_DITHER_TYPE_SP; |
| 7048 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 7049 | switch (intel_crtc->config->pipe_bpp) { |
Daniel Vetter | ff9ce46 | 2013-04-24 14:57:17 +0200 | [diff] [blame] | 7050 | case 18: |
| 7051 | pipeconf |= PIPECONF_6BPC; |
| 7052 | break; |
| 7053 | case 24: |
| 7054 | pipeconf |= PIPECONF_8BPC; |
| 7055 | break; |
| 7056 | case 30: |
| 7057 | pipeconf |= PIPECONF_10BPC; |
| 7058 | break; |
| 7059 | default: |
| 7060 | /* Case prevented by intel_choose_pipe_bpp_dither. */ |
| 7061 | BUG(); |
Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 7062 | } |
| 7063 | } |
| 7064 | |
Tvrtko Ursulin | 56b857a | 2016-11-07 09:29:20 +0000 | [diff] [blame] | 7065 | if (HAS_PIPE_CXSR(dev_priv)) { |
Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 7066 | if (intel_crtc->lowfreq_avail) { |
| 7067 | DRM_DEBUG_KMS("enabling CxSR downclocking\n"); |
| 7068 | pipeconf |= PIPECONF_CXSR_DOWNCLOCK; |
| 7069 | } else { |
| 7070 | DRM_DEBUG_KMS("disabling CxSR downclocking\n"); |
Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 7071 | } |
| 7072 | } |
| 7073 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 7074 | if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 7075 | if (INTEL_GEN(dev_priv) < 4 || |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 7076 | intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO)) |
Ville Syrjälä | efc2cff | 2014-03-28 23:29:31 +0200 | [diff] [blame] | 7077 | pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION; |
| 7078 | else |
| 7079 | pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT; |
| 7080 | } else |
Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 7081 | pipeconf |= PIPECONF_PROGRESSIVE; |
| 7082 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 7083 | if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 7084 | intel_crtc->config->limited_color_range) |
Daniel Vetter | 9f11a9e | 2013-06-13 00:54:58 +0200 | [diff] [blame] | 7085 | pipeconf |= PIPECONF_COLOR_RANGE_SELECT; |
Ville Syrjälä | 9c8e09b | 2013-04-02 16:10:09 +0300 | [diff] [blame] | 7086 | |
Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 7087 | I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf); |
| 7088 | POSTING_READ(PIPECONF(intel_crtc->pipe)); |
| 7089 | } |
| 7090 | |
Ander Conselvan de Oliveira | 81c97f5 | 2016-03-22 15:35:23 +0200 | [diff] [blame] | 7091 | static int i8xx_crtc_compute_clock(struct intel_crtc *crtc, |
| 7092 | struct intel_crtc_state *crtc_state) |
| 7093 | { |
| 7094 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 7095 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 7096 | const struct intel_limit *limit; |
Ander Conselvan de Oliveira | 81c97f5 | 2016-03-22 15:35:23 +0200 | [diff] [blame] | 7097 | int refclk = 48000; |
| 7098 | |
| 7099 | memset(&crtc_state->dpll_hw_state, 0, |
| 7100 | sizeof(crtc_state->dpll_hw_state)); |
| 7101 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 7102 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) { |
Ander Conselvan de Oliveira | 81c97f5 | 2016-03-22 15:35:23 +0200 | [diff] [blame] | 7103 | if (intel_panel_use_ssc(dev_priv)) { |
| 7104 | refclk = dev_priv->vbt.lvds_ssc_freq; |
| 7105 | DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk); |
| 7106 | } |
| 7107 | |
| 7108 | limit = &intel_limits_i8xx_lvds; |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 7109 | } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) { |
Ander Conselvan de Oliveira | 81c97f5 | 2016-03-22 15:35:23 +0200 | [diff] [blame] | 7110 | limit = &intel_limits_i8xx_dvo; |
| 7111 | } else { |
| 7112 | limit = &intel_limits_i8xx_dac; |
| 7113 | } |
| 7114 | |
| 7115 | if (!crtc_state->clock_set && |
| 7116 | !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock, |
| 7117 | refclk, NULL, &crtc_state->dpll)) { |
| 7118 | DRM_ERROR("Couldn't find PLL settings for mode!\n"); |
| 7119 | return -EINVAL; |
| 7120 | } |
| 7121 | |
| 7122 | i8xx_compute_dpll(crtc, crtc_state, NULL); |
| 7123 | |
| 7124 | return 0; |
| 7125 | } |
| 7126 | |
Ander Conselvan de Oliveira | 19ec669 | 2016-03-21 18:00:15 +0200 | [diff] [blame] | 7127 | static int g4x_crtc_compute_clock(struct intel_crtc *crtc, |
| 7128 | struct intel_crtc_state *crtc_state) |
| 7129 | { |
| 7130 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 7131 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 7132 | const struct intel_limit *limit; |
Ander Conselvan de Oliveira | 19ec669 | 2016-03-21 18:00:15 +0200 | [diff] [blame] | 7133 | int refclk = 96000; |
| 7134 | |
| 7135 | memset(&crtc_state->dpll_hw_state, 0, |
| 7136 | sizeof(crtc_state->dpll_hw_state)); |
| 7137 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 7138 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) { |
Ander Conselvan de Oliveira | 19ec669 | 2016-03-21 18:00:15 +0200 | [diff] [blame] | 7139 | if (intel_panel_use_ssc(dev_priv)) { |
| 7140 | refclk = dev_priv->vbt.lvds_ssc_freq; |
| 7141 | DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk); |
| 7142 | } |
| 7143 | |
| 7144 | if (intel_is_dual_link_lvds(dev)) |
| 7145 | limit = &intel_limits_g4x_dual_channel_lvds; |
| 7146 | else |
| 7147 | limit = &intel_limits_g4x_single_channel_lvds; |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 7148 | } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) || |
| 7149 | intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) { |
Ander Conselvan de Oliveira | 19ec669 | 2016-03-21 18:00:15 +0200 | [diff] [blame] | 7150 | limit = &intel_limits_g4x_hdmi; |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 7151 | } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) { |
Ander Conselvan de Oliveira | 19ec669 | 2016-03-21 18:00:15 +0200 | [diff] [blame] | 7152 | limit = &intel_limits_g4x_sdvo; |
| 7153 | } else { |
| 7154 | /* The option is for other outputs */ |
| 7155 | limit = &intel_limits_i9xx_sdvo; |
| 7156 | } |
| 7157 | |
| 7158 | if (!crtc_state->clock_set && |
| 7159 | !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock, |
| 7160 | refclk, NULL, &crtc_state->dpll)) { |
| 7161 | DRM_ERROR("Couldn't find PLL settings for mode!\n"); |
| 7162 | return -EINVAL; |
| 7163 | } |
| 7164 | |
| 7165 | i9xx_compute_dpll(crtc, crtc_state, NULL); |
| 7166 | |
| 7167 | return 0; |
| 7168 | } |
| 7169 | |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 7170 | static int pnv_crtc_compute_clock(struct intel_crtc *crtc, |
| 7171 | struct intel_crtc_state *crtc_state) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 7172 | { |
Ander Conselvan de Oliveira | c765319 | 2014-10-20 13:46:44 +0300 | [diff] [blame] | 7173 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 7174 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 7175 | const struct intel_limit *limit; |
Ander Conselvan de Oliveira | 81c97f5 | 2016-03-22 15:35:23 +0200 | [diff] [blame] | 7176 | int refclk = 96000; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 7177 | |
Ander Conselvan de Oliveira | dd3cd74 | 2015-05-15 13:34:29 +0300 | [diff] [blame] | 7178 | memset(&crtc_state->dpll_hw_state, 0, |
| 7179 | sizeof(crtc_state->dpll_hw_state)); |
| 7180 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 7181 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) { |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 7182 | if (intel_panel_use_ssc(dev_priv)) { |
| 7183 | refclk = dev_priv->vbt.lvds_ssc_freq; |
| 7184 | DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk); |
| 7185 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 7186 | |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 7187 | limit = &intel_limits_pineview_lvds; |
| 7188 | } else { |
| 7189 | limit = &intel_limits_pineview_sdvo; |
Ander Conselvan de Oliveira | 81c97f5 | 2016-03-22 15:35:23 +0200 | [diff] [blame] | 7190 | } |
Jani Nikula | f233533 | 2013-09-13 11:03:09 +0300 | [diff] [blame] | 7191 | |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 7192 | if (!crtc_state->clock_set && |
| 7193 | !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock, |
| 7194 | refclk, NULL, &crtc_state->dpll)) { |
| 7195 | DRM_ERROR("Couldn't find PLL settings for mode!\n"); |
| 7196 | return -EINVAL; |
| 7197 | } |
| 7198 | |
| 7199 | i9xx_compute_dpll(crtc, crtc_state, NULL); |
| 7200 | |
| 7201 | return 0; |
| 7202 | } |
| 7203 | |
| 7204 | static int i9xx_crtc_compute_clock(struct intel_crtc *crtc, |
| 7205 | struct intel_crtc_state *crtc_state) |
| 7206 | { |
| 7207 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 7208 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 7209 | const struct intel_limit *limit; |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 7210 | int refclk = 96000; |
| 7211 | |
| 7212 | memset(&crtc_state->dpll_hw_state, 0, |
| 7213 | sizeof(crtc_state->dpll_hw_state)); |
| 7214 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 7215 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) { |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 7216 | if (intel_panel_use_ssc(dev_priv)) { |
| 7217 | refclk = dev_priv->vbt.lvds_ssc_freq; |
| 7218 | DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk); |
Jani Nikula | e9fd1c0 | 2013-08-27 15:12:23 +0300 | [diff] [blame] | 7219 | } |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 7220 | |
| 7221 | limit = &intel_limits_i9xx_lvds; |
| 7222 | } else { |
| 7223 | limit = &intel_limits_i9xx_sdvo; |
| 7224 | } |
| 7225 | |
| 7226 | if (!crtc_state->clock_set && |
| 7227 | !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock, |
| 7228 | refclk, NULL, &crtc_state->dpll)) { |
| 7229 | DRM_ERROR("Couldn't find PLL settings for mode!\n"); |
| 7230 | return -EINVAL; |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 7231 | } |
Eric Anholt | f564048e | 2011-03-30 13:01:02 -0700 | [diff] [blame] | 7232 | |
Ander Conselvan de Oliveira | 81c97f5 | 2016-03-22 15:35:23 +0200 | [diff] [blame] | 7233 | i9xx_compute_dpll(crtc, crtc_state, NULL); |
Eric Anholt | f564048e | 2011-03-30 13:01:02 -0700 | [diff] [blame] | 7234 | |
Daniel Vetter | c8f7a0d | 2014-04-24 23:55:04 +0200 | [diff] [blame] | 7235 | return 0; |
Eric Anholt | f564048e | 2011-03-30 13:01:02 -0700 | [diff] [blame] | 7236 | } |
| 7237 | |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 7238 | static int chv_crtc_compute_clock(struct intel_crtc *crtc, |
| 7239 | struct intel_crtc_state *crtc_state) |
| 7240 | { |
| 7241 | int refclk = 100000; |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 7242 | const struct intel_limit *limit = &intel_limits_chv; |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 7243 | |
| 7244 | memset(&crtc_state->dpll_hw_state, 0, |
| 7245 | sizeof(crtc_state->dpll_hw_state)); |
| 7246 | |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 7247 | if (!crtc_state->clock_set && |
| 7248 | !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock, |
| 7249 | refclk, NULL, &crtc_state->dpll)) { |
| 7250 | DRM_ERROR("Couldn't find PLL settings for mode!\n"); |
| 7251 | return -EINVAL; |
| 7252 | } |
| 7253 | |
| 7254 | chv_compute_dpll(crtc, crtc_state); |
| 7255 | |
| 7256 | return 0; |
| 7257 | } |
| 7258 | |
| 7259 | static int vlv_crtc_compute_clock(struct intel_crtc *crtc, |
| 7260 | struct intel_crtc_state *crtc_state) |
| 7261 | { |
| 7262 | int refclk = 100000; |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 7263 | const struct intel_limit *limit = &intel_limits_vlv; |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 7264 | |
| 7265 | memset(&crtc_state->dpll_hw_state, 0, |
| 7266 | sizeof(crtc_state->dpll_hw_state)); |
| 7267 | |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 7268 | if (!crtc_state->clock_set && |
| 7269 | !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock, |
| 7270 | refclk, NULL, &crtc_state->dpll)) { |
| 7271 | DRM_ERROR("Couldn't find PLL settings for mode!\n"); |
| 7272 | return -EINVAL; |
| 7273 | } |
| 7274 | |
| 7275 | vlv_compute_dpll(crtc, crtc_state); |
| 7276 | |
| 7277 | return 0; |
| 7278 | } |
| 7279 | |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 7280 | static void i9xx_get_pfit_config(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 7281 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 7282 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 7283 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 7284 | uint32_t tmp; |
| 7285 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 7286 | if (INTEL_GEN(dev_priv) <= 3 && |
| 7287 | (IS_I830(dev_priv) || !IS_MOBILE(dev_priv))) |
Ville Syrjälä | dc9e7dec | 2014-01-10 14:06:45 +0200 | [diff] [blame] | 7288 | return; |
| 7289 | |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 7290 | tmp = I915_READ(PFIT_CONTROL); |
Daniel Vetter | 0692282 | 2013-07-11 13:35:40 +0200 | [diff] [blame] | 7291 | if (!(tmp & PFIT_ENABLE)) |
| 7292 | return; |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 7293 | |
Daniel Vetter | 0692282 | 2013-07-11 13:35:40 +0200 | [diff] [blame] | 7294 | /* Check whether the pfit is attached to our pipe. */ |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 7295 | if (INTEL_GEN(dev_priv) < 4) { |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 7296 | if (crtc->pipe != PIPE_B) |
| 7297 | return; |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 7298 | } else { |
| 7299 | if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT)) |
| 7300 | return; |
| 7301 | } |
| 7302 | |
Daniel Vetter | 0692282 | 2013-07-11 13:35:40 +0200 | [diff] [blame] | 7303 | pipe_config->gmch_pfit.control = tmp; |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 7304 | pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS); |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 7305 | } |
| 7306 | |
Jesse Barnes | acbec81 | 2013-09-20 11:29:32 -0700 | [diff] [blame] | 7307 | static void vlv_crtc_clock_get(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 7308 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | acbec81 | 2013-09-20 11:29:32 -0700 | [diff] [blame] | 7309 | { |
| 7310 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 7311 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | acbec81 | 2013-09-20 11:29:32 -0700 | [diff] [blame] | 7312 | int pipe = pipe_config->cpu_transcoder; |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 7313 | struct dpll clock; |
Jesse Barnes | acbec81 | 2013-09-20 11:29:32 -0700 | [diff] [blame] | 7314 | u32 mdiv; |
Chris Wilson | 662c6ec | 2013-09-25 14:24:01 -0700 | [diff] [blame] | 7315 | int refclk = 100000; |
Jesse Barnes | acbec81 | 2013-09-20 11:29:32 -0700 | [diff] [blame] | 7316 | |
Ville Syrjälä | b521973 | 2016-03-15 16:40:01 +0200 | [diff] [blame] | 7317 | /* In case of DSI, DPLL will not be used */ |
| 7318 | if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0) |
Shobhit Kumar | f573de5 | 2014-07-30 20:32:37 +0530 | [diff] [blame] | 7319 | return; |
| 7320 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 7321 | mutex_lock(&dev_priv->sb_lock); |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 7322 | mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe)); |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 7323 | mutex_unlock(&dev_priv->sb_lock); |
Jesse Barnes | acbec81 | 2013-09-20 11:29:32 -0700 | [diff] [blame] | 7324 | |
| 7325 | clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7; |
| 7326 | clock.m2 = mdiv & DPIO_M2DIV_MASK; |
| 7327 | clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf; |
| 7328 | clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7; |
| 7329 | clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f; |
| 7330 | |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 7331 | pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock); |
Jesse Barnes | acbec81 | 2013-09-20 11:29:32 -0700 | [diff] [blame] | 7332 | } |
| 7333 | |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 7334 | static void |
| 7335 | i9xx_get_initial_plane_config(struct intel_crtc *crtc, |
| 7336 | struct intel_initial_plane_config *plane_config) |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 7337 | { |
| 7338 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 7339 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 7340 | u32 val, base, offset; |
| 7341 | int pipe = crtc->pipe, plane = crtc->plane; |
| 7342 | int fourcc, pixel_format; |
Tvrtko Ursulin | 6761dd3 | 2015-03-23 11:10:32 +0000 | [diff] [blame] | 7343 | unsigned int aligned_height; |
Damien Lespiau | b113d5e | 2015-01-20 12:51:46 +0000 | [diff] [blame] | 7344 | struct drm_framebuffer *fb; |
Damien Lespiau | 1b842c8 | 2015-01-21 13:50:54 +0000 | [diff] [blame] | 7345 | struct intel_framebuffer *intel_fb; |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 7346 | |
Damien Lespiau | 42a7b08 | 2015-02-05 19:35:13 +0000 | [diff] [blame] | 7347 | val = I915_READ(DSPCNTR(plane)); |
| 7348 | if (!(val & DISPLAY_PLANE_ENABLE)) |
| 7349 | return; |
| 7350 | |
Damien Lespiau | d9806c9 | 2015-01-21 14:07:19 +0000 | [diff] [blame] | 7351 | intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL); |
Damien Lespiau | 1b842c8 | 2015-01-21 13:50:54 +0000 | [diff] [blame] | 7352 | if (!intel_fb) { |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 7353 | DRM_DEBUG_KMS("failed to alloc fb\n"); |
| 7354 | return; |
| 7355 | } |
| 7356 | |
Damien Lespiau | 1b842c8 | 2015-01-21 13:50:54 +0000 | [diff] [blame] | 7357 | fb = &intel_fb->base; |
| 7358 | |
Ville Syrjälä | d2e9f5f | 2016-11-18 21:52:53 +0200 | [diff] [blame] | 7359 | fb->dev = dev; |
| 7360 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 7361 | if (INTEL_GEN(dev_priv) >= 4) { |
Daniel Vetter | 18c5247 | 2015-02-10 17:16:09 +0000 | [diff] [blame] | 7362 | if (val & DISPPLANE_TILED) { |
Damien Lespiau | 49af449 | 2015-01-20 12:51:44 +0000 | [diff] [blame] | 7363 | plane_config->tiling = I915_TILING_X; |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 7364 | fb->modifier = I915_FORMAT_MOD_X_TILED; |
Daniel Vetter | 18c5247 | 2015-02-10 17:16:09 +0000 | [diff] [blame] | 7365 | } |
| 7366 | } |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 7367 | |
| 7368 | pixel_format = val & DISPPLANE_PIXFORMAT_MASK; |
Damien Lespiau | b35d63f | 2015-01-20 12:51:50 +0000 | [diff] [blame] | 7369 | fourcc = i9xx_format_to_fourcc(pixel_format); |
Ville Syrjälä | 2f3f476 | 2016-11-18 21:52:57 +0200 | [diff] [blame] | 7370 | fb->format = drm_format_info(fourcc); |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 7371 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 7372 | if (INTEL_GEN(dev_priv) >= 4) { |
Damien Lespiau | 49af449 | 2015-01-20 12:51:44 +0000 | [diff] [blame] | 7373 | if (plane_config->tiling) |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 7374 | offset = I915_READ(DSPTILEOFF(plane)); |
| 7375 | else |
| 7376 | offset = I915_READ(DSPLINOFF(plane)); |
| 7377 | base = I915_READ(DSPSURF(plane)) & 0xfffff000; |
| 7378 | } else { |
| 7379 | base = I915_READ(DSPADDR(plane)); |
| 7380 | } |
| 7381 | plane_config->base = base; |
| 7382 | |
| 7383 | val = I915_READ(PIPESRC(pipe)); |
Damien Lespiau | b113d5e | 2015-01-20 12:51:46 +0000 | [diff] [blame] | 7384 | fb->width = ((val >> 16) & 0xfff) + 1; |
| 7385 | fb->height = ((val >> 0) & 0xfff) + 1; |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 7386 | |
| 7387 | val = I915_READ(DSPSTRIDE(pipe)); |
Damien Lespiau | b113d5e | 2015-01-20 12:51:46 +0000 | [diff] [blame] | 7388 | fb->pitches[0] = val & 0xffffffc0; |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 7389 | |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 7390 | aligned_height = intel_fb_align_height(dev_priv, |
| 7391 | fb->height, |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 7392 | fb->format->format, |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 7393 | fb->modifier); |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 7394 | |
Daniel Vetter | f37b5c2 | 2015-02-10 23:12:27 +0100 | [diff] [blame] | 7395 | plane_config->size = fb->pitches[0] * aligned_height; |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 7396 | |
Damien Lespiau | 2844a92 | 2015-01-20 12:51:48 +0000 | [diff] [blame] | 7397 | DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n", |
| 7398 | pipe_name(pipe), plane, fb->width, fb->height, |
Ville Syrjälä | 272725c | 2016-12-14 23:32:20 +0200 | [diff] [blame] | 7399 | fb->format->cpp[0] * 8, base, fb->pitches[0], |
Damien Lespiau | 2844a92 | 2015-01-20 12:51:48 +0000 | [diff] [blame] | 7400 | plane_config->size); |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 7401 | |
Damien Lespiau | 2d14030 | 2015-02-05 17:22:18 +0000 | [diff] [blame] | 7402 | plane_config->fb = intel_fb; |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 7403 | } |
| 7404 | |
Ville Syrjälä | 70b23a9 | 2014-04-09 13:28:22 +0300 | [diff] [blame] | 7405 | static void chv_crtc_clock_get(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 7406 | struct intel_crtc_state *pipe_config) |
Ville Syrjälä | 70b23a9 | 2014-04-09 13:28:22 +0300 | [diff] [blame] | 7407 | { |
| 7408 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 7409 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 70b23a9 | 2014-04-09 13:28:22 +0300 | [diff] [blame] | 7410 | int pipe = pipe_config->cpu_transcoder; |
| 7411 | enum dpio_channel port = vlv_pipe_to_channel(pipe); |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 7412 | struct dpll clock; |
Imre Deak | 0d7b6b1 | 2015-07-02 14:29:58 +0300 | [diff] [blame] | 7413 | u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3; |
Ville Syrjälä | 70b23a9 | 2014-04-09 13:28:22 +0300 | [diff] [blame] | 7414 | int refclk = 100000; |
| 7415 | |
Ville Syrjälä | b521973 | 2016-03-15 16:40:01 +0200 | [diff] [blame] | 7416 | /* In case of DSI, DPLL will not be used */ |
| 7417 | if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0) |
| 7418 | return; |
| 7419 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 7420 | mutex_lock(&dev_priv->sb_lock); |
Ville Syrjälä | 70b23a9 | 2014-04-09 13:28:22 +0300 | [diff] [blame] | 7421 | cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port)); |
| 7422 | pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port)); |
| 7423 | pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port)); |
| 7424 | pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port)); |
Imre Deak | 0d7b6b1 | 2015-07-02 14:29:58 +0300 | [diff] [blame] | 7425 | pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port)); |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 7426 | mutex_unlock(&dev_priv->sb_lock); |
Ville Syrjälä | 70b23a9 | 2014-04-09 13:28:22 +0300 | [diff] [blame] | 7427 | |
| 7428 | clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0; |
Imre Deak | 0d7b6b1 | 2015-07-02 14:29:58 +0300 | [diff] [blame] | 7429 | clock.m2 = (pll_dw0 & 0xff) << 22; |
| 7430 | if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN) |
| 7431 | clock.m2 |= pll_dw2 & 0x3fffff; |
Ville Syrjälä | 70b23a9 | 2014-04-09 13:28:22 +0300 | [diff] [blame] | 7432 | clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf; |
| 7433 | clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7; |
| 7434 | clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f; |
| 7435 | |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 7436 | pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock); |
Ville Syrjälä | 70b23a9 | 2014-04-09 13:28:22 +0300 | [diff] [blame] | 7437 | } |
| 7438 | |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 7439 | static bool i9xx_get_pipe_config(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 7440 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 7441 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 7442 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 7443 | enum intel_display_power_domain power_domain; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 7444 | uint32_t tmp; |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 7445 | bool ret; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 7446 | |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 7447 | power_domain = POWER_DOMAIN_PIPE(crtc->pipe); |
| 7448 | if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) |
Imre Deak | b5482bd | 2014-03-05 16:20:55 +0200 | [diff] [blame] | 7449 | return false; |
| 7450 | |
Daniel Vetter | e143a21 | 2013-07-04 12:01:15 +0200 | [diff] [blame] | 7451 | pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe; |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 7452 | pipe_config->shared_dpll = NULL; |
Daniel Vetter | eccb140 | 2013-05-22 00:50:22 +0200 | [diff] [blame] | 7453 | |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 7454 | ret = false; |
| 7455 | |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 7456 | tmp = I915_READ(PIPECONF(crtc->pipe)); |
| 7457 | if (!(tmp & PIPECONF_ENABLE)) |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 7458 | goto out; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 7459 | |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 7460 | if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || |
| 7461 | IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | 42571ae | 2013-09-06 23:29:00 +0300 | [diff] [blame] | 7462 | switch (tmp & PIPECONF_BPC_MASK) { |
| 7463 | case PIPECONF_6BPC: |
| 7464 | pipe_config->pipe_bpp = 18; |
| 7465 | break; |
| 7466 | case PIPECONF_8BPC: |
| 7467 | pipe_config->pipe_bpp = 24; |
| 7468 | break; |
| 7469 | case PIPECONF_10BPC: |
| 7470 | pipe_config->pipe_bpp = 30; |
| 7471 | break; |
| 7472 | default: |
| 7473 | break; |
| 7474 | } |
| 7475 | } |
| 7476 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 7477 | if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 7478 | (tmp & PIPECONF_COLOR_RANGE_SELECT)) |
Daniel Vetter | b5a9fa0 | 2014-04-24 23:54:49 +0200 | [diff] [blame] | 7479 | pipe_config->limited_color_range = true; |
| 7480 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 7481 | if (INTEL_GEN(dev_priv) < 4) |
Ville Syrjälä | 282740f | 2013-09-04 18:30:03 +0300 | [diff] [blame] | 7482 | pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE; |
| 7483 | |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 7484 | intel_get_pipe_timings(crtc, pipe_config); |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 7485 | intel_get_pipe_src_size(crtc, pipe_config); |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 7486 | |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 7487 | i9xx_get_pfit_config(crtc, pipe_config); |
| 7488 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 7489 | if (INTEL_GEN(dev_priv) >= 4) { |
Ville Syrjälä | c231775 | 2016-03-15 16:39:56 +0200 | [diff] [blame] | 7490 | /* No way to read it out on pipes B and C */ |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 7491 | if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A) |
Ville Syrjälä | c231775 | 2016-03-15 16:39:56 +0200 | [diff] [blame] | 7492 | tmp = dev_priv->chv_dpll_md[crtc->pipe]; |
| 7493 | else |
| 7494 | tmp = I915_READ(DPLL_MD(crtc->pipe)); |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 7495 | pipe_config->pixel_multiplier = |
| 7496 | ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK) |
| 7497 | >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1; |
Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 7498 | pipe_config->dpll_hw_state.dpll_md = tmp; |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 7499 | } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) || |
Jani Nikula | 73f67aa | 2016-12-07 22:48:09 +0200 | [diff] [blame] | 7500 | IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) { |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 7501 | tmp = I915_READ(DPLL(crtc->pipe)); |
| 7502 | pipe_config->pixel_multiplier = |
| 7503 | ((tmp & SDVO_MULTIPLIER_MASK) |
| 7504 | >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1; |
| 7505 | } else { |
| 7506 | /* Note that on i915G/GM the pixel multiplier is in the sdvo |
| 7507 | * port and will be fixed up in the encoder->get_config |
| 7508 | * function. */ |
| 7509 | pipe_config->pixel_multiplier = 1; |
| 7510 | } |
Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 7511 | pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe)); |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 7512 | if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 7513 | /* |
| 7514 | * DPLL_DVO_2X_MODE must be enabled for both DPLLs |
| 7515 | * on 830. Filter it out here so that we don't |
| 7516 | * report errors due to that. |
| 7517 | */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 7518 | if (IS_I830(dev_priv)) |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 7519 | pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE; |
| 7520 | |
Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 7521 | pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe)); |
| 7522 | pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe)); |
Ville Syrjälä | 165e901 | 2013-06-26 17:44:15 +0300 | [diff] [blame] | 7523 | } else { |
| 7524 | /* Mask out read-only status bits. */ |
| 7525 | pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV | |
| 7526 | DPLL_PORTC_READY_MASK | |
| 7527 | DPLL_PORTB_READY_MASK); |
Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 7528 | } |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 7529 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 7530 | if (IS_CHERRYVIEW(dev_priv)) |
Ville Syrjälä | 70b23a9 | 2014-04-09 13:28:22 +0300 | [diff] [blame] | 7531 | chv_crtc_clock_get(crtc, pipe_config); |
Tvrtko Ursulin | 11a914c | 2016-10-13 11:03:08 +0100 | [diff] [blame] | 7532 | else if (IS_VALLEYVIEW(dev_priv)) |
Jesse Barnes | acbec81 | 2013-09-20 11:29:32 -0700 | [diff] [blame] | 7533 | vlv_crtc_clock_get(crtc, pipe_config); |
| 7534 | else |
| 7535 | i9xx_crtc_clock_get(crtc, pipe_config); |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 7536 | |
Ville Syrjälä | 0f64614 | 2015-08-26 19:39:18 +0300 | [diff] [blame] | 7537 | /* |
| 7538 | * Normally the dotclock is filled in by the encoder .get_config() |
| 7539 | * but in case the pipe is enabled w/o any ports we need a sane |
| 7540 | * default. |
| 7541 | */ |
| 7542 | pipe_config->base.adjusted_mode.crtc_clock = |
| 7543 | pipe_config->port_clock / pipe_config->pixel_multiplier; |
| 7544 | |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 7545 | ret = true; |
| 7546 | |
| 7547 | out: |
| 7548 | intel_display_power_put(dev_priv, power_domain); |
| 7549 | |
| 7550 | return ret; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 7551 | } |
| 7552 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 7553 | static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv) |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 7554 | { |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 7555 | struct intel_encoder *encoder; |
Lyude | 1c1a24d | 2016-06-14 11:04:09 -0400 | [diff] [blame] | 7556 | int i; |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7557 | u32 val, final; |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 7558 | bool has_lvds = false; |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7559 | bool has_cpu_edp = false; |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7560 | bool has_panel = false; |
Keith Packard | 99eb6a0 | 2011-09-26 14:29:12 -0700 | [diff] [blame] | 7561 | bool has_ck505 = false; |
| 7562 | bool can_ssc = false; |
Lyude | 1c1a24d | 2016-06-14 11:04:09 -0400 | [diff] [blame] | 7563 | bool using_ssc_source = false; |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 7564 | |
| 7565 | /* We need to take the global config into account */ |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 7566 | for_each_intel_encoder(&dev_priv->drm, encoder) { |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7567 | switch (encoder->type) { |
| 7568 | case INTEL_OUTPUT_LVDS: |
| 7569 | has_panel = true; |
| 7570 | has_lvds = true; |
| 7571 | break; |
| 7572 | case INTEL_OUTPUT_EDP: |
| 7573 | has_panel = true; |
Imre Deak | 2de6905 | 2013-05-08 13:14:04 +0300 | [diff] [blame] | 7574 | if (enc_to_dig_port(&encoder->base)->port == PORT_A) |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7575 | has_cpu_edp = true; |
| 7576 | break; |
Paulo Zanoni | 6847d71b | 2014-10-27 17:47:52 -0200 | [diff] [blame] | 7577 | default: |
| 7578 | break; |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 7579 | } |
| 7580 | } |
| 7581 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 7582 | if (HAS_PCH_IBX(dev_priv)) { |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 7583 | has_ck505 = dev_priv->vbt.display_clock_mode; |
Keith Packard | 99eb6a0 | 2011-09-26 14:29:12 -0700 | [diff] [blame] | 7584 | can_ssc = has_ck505; |
| 7585 | } else { |
| 7586 | has_ck505 = false; |
| 7587 | can_ssc = true; |
| 7588 | } |
| 7589 | |
Lyude | 1c1a24d | 2016-06-14 11:04:09 -0400 | [diff] [blame] | 7590 | /* Check if any DPLLs are using the SSC source */ |
| 7591 | for (i = 0; i < dev_priv->num_shared_dpll; i++) { |
| 7592 | u32 temp = I915_READ(PCH_DPLL(i)); |
| 7593 | |
| 7594 | if (!(temp & DPLL_VCO_ENABLE)) |
| 7595 | continue; |
| 7596 | |
| 7597 | if ((temp & PLL_REF_INPUT_MASK) == |
| 7598 | PLLB_REF_INPUT_SPREADSPECTRUMIN) { |
| 7599 | using_ssc_source = true; |
| 7600 | break; |
| 7601 | } |
| 7602 | } |
| 7603 | |
| 7604 | DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n", |
| 7605 | has_panel, has_lvds, has_ck505, using_ssc_source); |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 7606 | |
| 7607 | /* Ironlake: try to setup display ref clock before DPLL |
| 7608 | * enabling. This is only under driver's control after |
| 7609 | * PCH B stepping, previous chipset stepping should be |
| 7610 | * ignoring this setting. |
| 7611 | */ |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7612 | val = I915_READ(PCH_DREF_CONTROL); |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 7613 | |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7614 | /* As we must carefully and slowly disable/enable each source in turn, |
| 7615 | * compute the final state we want first and check if we need to |
| 7616 | * make any changes at all. |
| 7617 | */ |
| 7618 | final = val; |
| 7619 | final &= ~DREF_NONSPREAD_SOURCE_MASK; |
Keith Packard | 99eb6a0 | 2011-09-26 14:29:12 -0700 | [diff] [blame] | 7620 | if (has_ck505) |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7621 | final |= DREF_NONSPREAD_CK505_ENABLE; |
Keith Packard | 99eb6a0 | 2011-09-26 14:29:12 -0700 | [diff] [blame] | 7622 | else |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7623 | final |= DREF_NONSPREAD_SOURCE_ENABLE; |
| 7624 | |
Daniel Vetter | 8c07eb6 | 2016-06-09 18:39:07 +0200 | [diff] [blame] | 7625 | final &= ~DREF_SSC_SOURCE_MASK; |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7626 | final &= ~DREF_CPU_SOURCE_OUTPUT_MASK; |
Daniel Vetter | 8c07eb6 | 2016-06-09 18:39:07 +0200 | [diff] [blame] | 7627 | final &= ~DREF_SSC1_ENABLE; |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 7628 | |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7629 | if (has_panel) { |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7630 | final |= DREF_SSC_SOURCE_ENABLE; |
| 7631 | |
| 7632 | if (intel_panel_use_ssc(dev_priv) && can_ssc) |
| 7633 | final |= DREF_SSC1_ENABLE; |
| 7634 | |
| 7635 | if (has_cpu_edp) { |
| 7636 | if (intel_panel_use_ssc(dev_priv) && can_ssc) |
| 7637 | final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD; |
| 7638 | else |
| 7639 | final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD; |
| 7640 | } else |
| 7641 | final |= DREF_CPU_SOURCE_OUTPUT_DISABLE; |
Lyude | 1c1a24d | 2016-06-14 11:04:09 -0400 | [diff] [blame] | 7642 | } else if (using_ssc_source) { |
| 7643 | final |= DREF_SSC_SOURCE_ENABLE; |
| 7644 | final |= DREF_SSC1_ENABLE; |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7645 | } |
| 7646 | |
| 7647 | if (final == val) |
| 7648 | return; |
| 7649 | |
| 7650 | /* Always enable nonspread source */ |
| 7651 | val &= ~DREF_NONSPREAD_SOURCE_MASK; |
| 7652 | |
| 7653 | if (has_ck505) |
| 7654 | val |= DREF_NONSPREAD_CK505_ENABLE; |
| 7655 | else |
| 7656 | val |= DREF_NONSPREAD_SOURCE_ENABLE; |
| 7657 | |
| 7658 | if (has_panel) { |
| 7659 | val &= ~DREF_SSC_SOURCE_MASK; |
| 7660 | val |= DREF_SSC_SOURCE_ENABLE; |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 7661 | |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7662 | /* SSC must be turned on before enabling the CPU output */ |
Keith Packard | 99eb6a0 | 2011-09-26 14:29:12 -0700 | [diff] [blame] | 7663 | if (intel_panel_use_ssc(dev_priv) && can_ssc) { |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7664 | DRM_DEBUG_KMS("Using SSC on panel\n"); |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7665 | val |= DREF_SSC1_ENABLE; |
Daniel Vetter | e77166b | 2012-03-30 22:14:05 +0200 | [diff] [blame] | 7666 | } else |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7667 | val &= ~DREF_SSC1_ENABLE; |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7668 | |
| 7669 | /* Get SSC going before enabling the outputs */ |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7670 | I915_WRITE(PCH_DREF_CONTROL, val); |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7671 | POSTING_READ(PCH_DREF_CONTROL); |
| 7672 | udelay(200); |
| 7673 | |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7674 | val &= ~DREF_CPU_SOURCE_OUTPUT_MASK; |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 7675 | |
| 7676 | /* Enable CPU source on CPU attached eDP */ |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7677 | if (has_cpu_edp) { |
Keith Packard | 99eb6a0 | 2011-09-26 14:29:12 -0700 | [diff] [blame] | 7678 | if (intel_panel_use_ssc(dev_priv) && can_ssc) { |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7679 | DRM_DEBUG_KMS("Using SSC on eDP\n"); |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7680 | val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD; |
Robin Schroer | eba905b | 2014-05-18 02:24:50 +0200 | [diff] [blame] | 7681 | } else |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7682 | val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD; |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7683 | } else |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7684 | val |= DREF_CPU_SOURCE_OUTPUT_DISABLE; |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7685 | |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7686 | I915_WRITE(PCH_DREF_CONTROL, val); |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7687 | POSTING_READ(PCH_DREF_CONTROL); |
| 7688 | udelay(200); |
| 7689 | } else { |
Lyude | 1c1a24d | 2016-06-14 11:04:09 -0400 | [diff] [blame] | 7690 | DRM_DEBUG_KMS("Disabling CPU source output\n"); |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7691 | |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7692 | val &= ~DREF_CPU_SOURCE_OUTPUT_MASK; |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7693 | |
| 7694 | /* Turn off CPU output */ |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7695 | val |= DREF_CPU_SOURCE_OUTPUT_DISABLE; |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7696 | |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7697 | I915_WRITE(PCH_DREF_CONTROL, val); |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7698 | POSTING_READ(PCH_DREF_CONTROL); |
| 7699 | udelay(200); |
| 7700 | |
Lyude | 1c1a24d | 2016-06-14 11:04:09 -0400 | [diff] [blame] | 7701 | if (!using_ssc_source) { |
| 7702 | DRM_DEBUG_KMS("Disabling SSC source\n"); |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7703 | |
Lyude | 1c1a24d | 2016-06-14 11:04:09 -0400 | [diff] [blame] | 7704 | /* Turn off the SSC source */ |
| 7705 | val &= ~DREF_SSC_SOURCE_MASK; |
| 7706 | val |= DREF_SSC_SOURCE_DISABLE; |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7707 | |
Lyude | 1c1a24d | 2016-06-14 11:04:09 -0400 | [diff] [blame] | 7708 | /* Turn off SSC1 */ |
| 7709 | val &= ~DREF_SSC1_ENABLE; |
| 7710 | |
| 7711 | I915_WRITE(PCH_DREF_CONTROL, val); |
| 7712 | POSTING_READ(PCH_DREF_CONTROL); |
| 7713 | udelay(200); |
| 7714 | } |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 7715 | } |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7716 | |
| 7717 | BUG_ON(val != final); |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 7718 | } |
| 7719 | |
Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 7720 | static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv) |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7721 | { |
Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 7722 | uint32_t tmp; |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7723 | |
Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 7724 | tmp = I915_READ(SOUTH_CHICKEN2); |
| 7725 | tmp |= FDI_MPHY_IOSFSB_RESET_CTL; |
| 7726 | I915_WRITE(SOUTH_CHICKEN2, tmp); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7727 | |
Imre Deak | cf3598c | 2016-06-28 13:37:31 +0300 | [diff] [blame] | 7728 | if (wait_for_us(I915_READ(SOUTH_CHICKEN2) & |
| 7729 | FDI_MPHY_IOSFSB_RESET_STATUS, 100)) |
Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 7730 | DRM_ERROR("FDI mPHY reset assert timeout\n"); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7731 | |
Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 7732 | tmp = I915_READ(SOUTH_CHICKEN2); |
| 7733 | tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL; |
| 7734 | I915_WRITE(SOUTH_CHICKEN2, tmp); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7735 | |
Imre Deak | cf3598c | 2016-06-28 13:37:31 +0300 | [diff] [blame] | 7736 | if (wait_for_us((I915_READ(SOUTH_CHICKEN2) & |
| 7737 | FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100)) |
Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 7738 | DRM_ERROR("FDI mPHY reset de-assert timeout\n"); |
Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 7739 | } |
| 7740 | |
| 7741 | /* WaMPhyProgramming:hsw */ |
| 7742 | static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv) |
| 7743 | { |
| 7744 | uint32_t tmp; |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7745 | |
| 7746 | tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY); |
| 7747 | tmp &= ~(0xFF << 24); |
| 7748 | tmp |= (0x12 << 24); |
| 7749 | intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY); |
| 7750 | |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7751 | tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY); |
| 7752 | tmp |= (1 << 11); |
| 7753 | intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY); |
| 7754 | |
| 7755 | tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY); |
| 7756 | tmp |= (1 << 11); |
| 7757 | intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY); |
| 7758 | |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7759 | tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY); |
| 7760 | tmp |= (1 << 24) | (1 << 21) | (1 << 18); |
| 7761 | intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY); |
| 7762 | |
| 7763 | tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY); |
| 7764 | tmp |= (1 << 24) | (1 << 21) | (1 << 18); |
| 7765 | intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY); |
| 7766 | |
Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 7767 | tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY); |
| 7768 | tmp &= ~(7 << 13); |
| 7769 | tmp |= (5 << 13); |
| 7770 | intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7771 | |
Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 7772 | tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY); |
| 7773 | tmp &= ~(7 << 13); |
| 7774 | tmp |= (5 << 13); |
| 7775 | intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7776 | |
| 7777 | tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY); |
| 7778 | tmp &= ~0xFF; |
| 7779 | tmp |= 0x1C; |
| 7780 | intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY); |
| 7781 | |
| 7782 | tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY); |
| 7783 | tmp &= ~0xFF; |
| 7784 | tmp |= 0x1C; |
| 7785 | intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY); |
| 7786 | |
| 7787 | tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY); |
| 7788 | tmp &= ~(0xFF << 16); |
| 7789 | tmp |= (0x1C << 16); |
| 7790 | intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY); |
| 7791 | |
| 7792 | tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY); |
| 7793 | tmp &= ~(0xFF << 16); |
| 7794 | tmp |= (0x1C << 16); |
| 7795 | intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY); |
| 7796 | |
Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 7797 | tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY); |
| 7798 | tmp |= (1 << 27); |
| 7799 | intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7800 | |
Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 7801 | tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY); |
| 7802 | tmp |= (1 << 27); |
| 7803 | intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7804 | |
Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 7805 | tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY); |
| 7806 | tmp &= ~(0xF << 28); |
| 7807 | tmp |= (4 << 28); |
| 7808 | intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7809 | |
Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 7810 | tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY); |
| 7811 | tmp &= ~(0xF << 28); |
| 7812 | tmp |= (4 << 28); |
| 7813 | intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY); |
Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 7814 | } |
| 7815 | |
Paulo Zanoni | 2fa86a1 | 2013-07-23 11:19:24 -0300 | [diff] [blame] | 7816 | /* Implements 3 different sequences from BSpec chapter "Display iCLK |
| 7817 | * Programming" based on the parameters passed: |
| 7818 | * - Sequence to enable CLKOUT_DP |
| 7819 | * - Sequence to enable CLKOUT_DP without spread |
| 7820 | * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O |
| 7821 | */ |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 7822 | static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv, |
| 7823 | bool with_spread, bool with_fdi) |
Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 7824 | { |
Paulo Zanoni | 2fa86a1 | 2013-07-23 11:19:24 -0300 | [diff] [blame] | 7825 | uint32_t reg, tmp; |
| 7826 | |
| 7827 | if (WARN(with_fdi && !with_spread, "FDI requires downspread\n")) |
| 7828 | with_spread = true; |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 7829 | if (WARN(HAS_PCH_LPT_LP(dev_priv) && |
| 7830 | with_fdi, "LP PCH doesn't have FDI\n")) |
Paulo Zanoni | 2fa86a1 | 2013-07-23 11:19:24 -0300 | [diff] [blame] | 7831 | with_fdi = false; |
Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 7832 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 7833 | mutex_lock(&dev_priv->sb_lock); |
Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 7834 | |
| 7835 | tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK); |
| 7836 | tmp &= ~SBI_SSCCTL_DISABLE; |
| 7837 | tmp |= SBI_SSCCTL_PATHALT; |
| 7838 | intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK); |
| 7839 | |
| 7840 | udelay(24); |
| 7841 | |
Paulo Zanoni | 2fa86a1 | 2013-07-23 11:19:24 -0300 | [diff] [blame] | 7842 | if (with_spread) { |
| 7843 | tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK); |
| 7844 | tmp &= ~SBI_SSCCTL_PATHALT; |
| 7845 | intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK); |
Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 7846 | |
Paulo Zanoni | 2fa86a1 | 2013-07-23 11:19:24 -0300 | [diff] [blame] | 7847 | if (with_fdi) { |
| 7848 | lpt_reset_fdi_mphy(dev_priv); |
| 7849 | lpt_program_fdi_mphy(dev_priv); |
| 7850 | } |
| 7851 | } |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7852 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 7853 | reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0; |
Paulo Zanoni | 2fa86a1 | 2013-07-23 11:19:24 -0300 | [diff] [blame] | 7854 | tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK); |
| 7855 | tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE; |
| 7856 | intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK); |
Daniel Vetter | c00db24 | 2013-01-22 15:33:27 +0100 | [diff] [blame] | 7857 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 7858 | mutex_unlock(&dev_priv->sb_lock); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7859 | } |
| 7860 | |
Paulo Zanoni | 47701c3 | 2013-07-23 11:19:25 -0300 | [diff] [blame] | 7861 | /* Sequence to disable CLKOUT_DP */ |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 7862 | static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv) |
Paulo Zanoni | 47701c3 | 2013-07-23 11:19:25 -0300 | [diff] [blame] | 7863 | { |
Paulo Zanoni | 47701c3 | 2013-07-23 11:19:25 -0300 | [diff] [blame] | 7864 | uint32_t reg, tmp; |
| 7865 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 7866 | mutex_lock(&dev_priv->sb_lock); |
Paulo Zanoni | 47701c3 | 2013-07-23 11:19:25 -0300 | [diff] [blame] | 7867 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 7868 | reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0; |
Paulo Zanoni | 47701c3 | 2013-07-23 11:19:25 -0300 | [diff] [blame] | 7869 | tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK); |
| 7870 | tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE; |
| 7871 | intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK); |
| 7872 | |
| 7873 | tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK); |
| 7874 | if (!(tmp & SBI_SSCCTL_DISABLE)) { |
| 7875 | if (!(tmp & SBI_SSCCTL_PATHALT)) { |
| 7876 | tmp |= SBI_SSCCTL_PATHALT; |
| 7877 | intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK); |
| 7878 | udelay(32); |
| 7879 | } |
| 7880 | tmp |= SBI_SSCCTL_DISABLE; |
| 7881 | intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK); |
| 7882 | } |
| 7883 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 7884 | mutex_unlock(&dev_priv->sb_lock); |
Paulo Zanoni | 47701c3 | 2013-07-23 11:19:25 -0300 | [diff] [blame] | 7885 | } |
| 7886 | |
Ville Syrjälä | f7be2c2 | 2015-12-04 22:19:39 +0200 | [diff] [blame] | 7887 | #define BEND_IDX(steps) ((50 + (steps)) / 5) |
| 7888 | |
| 7889 | static const uint16_t sscdivintphase[] = { |
| 7890 | [BEND_IDX( 50)] = 0x3B23, |
| 7891 | [BEND_IDX( 45)] = 0x3B23, |
| 7892 | [BEND_IDX( 40)] = 0x3C23, |
| 7893 | [BEND_IDX( 35)] = 0x3C23, |
| 7894 | [BEND_IDX( 30)] = 0x3D23, |
| 7895 | [BEND_IDX( 25)] = 0x3D23, |
| 7896 | [BEND_IDX( 20)] = 0x3E23, |
| 7897 | [BEND_IDX( 15)] = 0x3E23, |
| 7898 | [BEND_IDX( 10)] = 0x3F23, |
| 7899 | [BEND_IDX( 5)] = 0x3F23, |
| 7900 | [BEND_IDX( 0)] = 0x0025, |
| 7901 | [BEND_IDX( -5)] = 0x0025, |
| 7902 | [BEND_IDX(-10)] = 0x0125, |
| 7903 | [BEND_IDX(-15)] = 0x0125, |
| 7904 | [BEND_IDX(-20)] = 0x0225, |
| 7905 | [BEND_IDX(-25)] = 0x0225, |
| 7906 | [BEND_IDX(-30)] = 0x0325, |
| 7907 | [BEND_IDX(-35)] = 0x0325, |
| 7908 | [BEND_IDX(-40)] = 0x0425, |
| 7909 | [BEND_IDX(-45)] = 0x0425, |
| 7910 | [BEND_IDX(-50)] = 0x0525, |
| 7911 | }; |
| 7912 | |
| 7913 | /* |
| 7914 | * Bend CLKOUT_DP |
| 7915 | * steps -50 to 50 inclusive, in steps of 5 |
| 7916 | * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz) |
| 7917 | * change in clock period = -(steps / 10) * 5.787 ps |
| 7918 | */ |
| 7919 | static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps) |
| 7920 | { |
| 7921 | uint32_t tmp; |
| 7922 | int idx = BEND_IDX(steps); |
| 7923 | |
| 7924 | if (WARN_ON(steps % 5 != 0)) |
| 7925 | return; |
| 7926 | |
| 7927 | if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase))) |
| 7928 | return; |
| 7929 | |
| 7930 | mutex_lock(&dev_priv->sb_lock); |
| 7931 | |
| 7932 | if (steps % 10 != 0) |
| 7933 | tmp = 0xAAAAAAAB; |
| 7934 | else |
| 7935 | tmp = 0x00000000; |
| 7936 | intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK); |
| 7937 | |
| 7938 | tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK); |
| 7939 | tmp &= 0xffff0000; |
| 7940 | tmp |= sscdivintphase[idx]; |
| 7941 | intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK); |
| 7942 | |
| 7943 | mutex_unlock(&dev_priv->sb_lock); |
| 7944 | } |
| 7945 | |
| 7946 | #undef BEND_IDX |
| 7947 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 7948 | static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv) |
Paulo Zanoni | bf8fa3d | 2013-07-12 14:19:38 -0300 | [diff] [blame] | 7949 | { |
Paulo Zanoni | bf8fa3d | 2013-07-12 14:19:38 -0300 | [diff] [blame] | 7950 | struct intel_encoder *encoder; |
| 7951 | bool has_vga = false; |
| 7952 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 7953 | for_each_intel_encoder(&dev_priv->drm, encoder) { |
Paulo Zanoni | bf8fa3d | 2013-07-12 14:19:38 -0300 | [diff] [blame] | 7954 | switch (encoder->type) { |
| 7955 | case INTEL_OUTPUT_ANALOG: |
| 7956 | has_vga = true; |
| 7957 | break; |
Paulo Zanoni | 6847d71b | 2014-10-27 17:47:52 -0200 | [diff] [blame] | 7958 | default: |
| 7959 | break; |
Paulo Zanoni | bf8fa3d | 2013-07-12 14:19:38 -0300 | [diff] [blame] | 7960 | } |
| 7961 | } |
| 7962 | |
Ville Syrjälä | f7be2c2 | 2015-12-04 22:19:39 +0200 | [diff] [blame] | 7963 | if (has_vga) { |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 7964 | lpt_bend_clkout_dp(dev_priv, 0); |
| 7965 | lpt_enable_clkout_dp(dev_priv, true, true); |
Ville Syrjälä | f7be2c2 | 2015-12-04 22:19:39 +0200 | [diff] [blame] | 7966 | } else { |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 7967 | lpt_disable_clkout_dp(dev_priv); |
Ville Syrjälä | f7be2c2 | 2015-12-04 22:19:39 +0200 | [diff] [blame] | 7968 | } |
Paulo Zanoni | bf8fa3d | 2013-07-12 14:19:38 -0300 | [diff] [blame] | 7969 | } |
| 7970 | |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7971 | /* |
| 7972 | * Initialize reference clocks when the driver loads |
| 7973 | */ |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 7974 | void intel_init_pch_refclk(struct drm_i915_private *dev_priv) |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7975 | { |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 7976 | if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 7977 | ironlake_init_pch_refclk(dev_priv); |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 7978 | else if (HAS_PCH_LPT(dev_priv)) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 7979 | lpt_init_pch_refclk(dev_priv); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7980 | } |
| 7981 | |
Daniel Vetter | 6ff9360 | 2013-04-19 11:24:36 +0200 | [diff] [blame] | 7982 | static void ironlake_set_pipeconf(struct drm_crtc *crtc) |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 7983 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 7984 | struct drm_i915_private *dev_priv = to_i915(crtc->dev); |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 7985 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 7986 | int pipe = intel_crtc->pipe; |
| 7987 | uint32_t val; |
| 7988 | |
Daniel Vetter | 7811407 | 2013-06-13 00:54:57 +0200 | [diff] [blame] | 7989 | val = 0; |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 7990 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 7991 | switch (intel_crtc->config->pipe_bpp) { |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 7992 | case 18: |
Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 7993 | val |= PIPECONF_6BPC; |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 7994 | break; |
| 7995 | case 24: |
Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 7996 | val |= PIPECONF_8BPC; |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 7997 | break; |
| 7998 | case 30: |
Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 7999 | val |= PIPECONF_10BPC; |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 8000 | break; |
| 8001 | case 36: |
Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 8002 | val |= PIPECONF_12BPC; |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 8003 | break; |
| 8004 | default: |
Paulo Zanoni | cc769b6 | 2012-09-20 18:36:03 -0300 | [diff] [blame] | 8005 | /* Case prevented by intel_choose_pipe_bpp_dither. */ |
| 8006 | BUG(); |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 8007 | } |
| 8008 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 8009 | if (intel_crtc->config->dither) |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 8010 | val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP); |
| 8011 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 8012 | if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 8013 | val |= PIPECONF_INTERLACED_ILK; |
| 8014 | else |
| 8015 | val |= PIPECONF_PROGRESSIVE; |
| 8016 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 8017 | if (intel_crtc->config->limited_color_range) |
Ville Syrjälä | 3685a8f | 2013-01-17 16:31:28 +0200 | [diff] [blame] | 8018 | val |= PIPECONF_COLOR_RANGE_SELECT; |
Ville Syrjälä | 3685a8f | 2013-01-17 16:31:28 +0200 | [diff] [blame] | 8019 | |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 8020 | I915_WRITE(PIPECONF(pipe), val); |
| 8021 | POSTING_READ(PIPECONF(pipe)); |
| 8022 | } |
| 8023 | |
Daniel Vetter | 6ff9360 | 2013-04-19 11:24:36 +0200 | [diff] [blame] | 8024 | static void haswell_set_pipeconf(struct drm_crtc *crtc) |
Paulo Zanoni | ee2b0b3 | 2012-10-05 12:05:57 -0300 | [diff] [blame] | 8025 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8026 | struct drm_i915_private *dev_priv = to_i915(crtc->dev); |
Paulo Zanoni | ee2b0b3 | 2012-10-05 12:05:57 -0300 | [diff] [blame] | 8027 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 8028 | enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder; |
Jani Nikula | 391bf04 | 2016-03-18 17:05:40 +0200 | [diff] [blame] | 8029 | u32 val = 0; |
Paulo Zanoni | ee2b0b3 | 2012-10-05 12:05:57 -0300 | [diff] [blame] | 8030 | |
Jani Nikula | 391bf04 | 2016-03-18 17:05:40 +0200 | [diff] [blame] | 8031 | if (IS_HASWELL(dev_priv) && intel_crtc->config->dither) |
Paulo Zanoni | ee2b0b3 | 2012-10-05 12:05:57 -0300 | [diff] [blame] | 8032 | val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP); |
| 8033 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 8034 | if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) |
Paulo Zanoni | ee2b0b3 | 2012-10-05 12:05:57 -0300 | [diff] [blame] | 8035 | val |= PIPECONF_INTERLACED_ILK; |
| 8036 | else |
| 8037 | val |= PIPECONF_PROGRESSIVE; |
| 8038 | |
Paulo Zanoni | 702e7a5 | 2012-10-23 18:29:59 -0200 | [diff] [blame] | 8039 | I915_WRITE(PIPECONF(cpu_transcoder), val); |
| 8040 | POSTING_READ(PIPECONF(cpu_transcoder)); |
Jani Nikula | 391bf04 | 2016-03-18 17:05:40 +0200 | [diff] [blame] | 8041 | } |
| 8042 | |
Jani Nikula | 391bf04 | 2016-03-18 17:05:40 +0200 | [diff] [blame] | 8043 | static void haswell_set_pipemisc(struct drm_crtc *crtc) |
| 8044 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8045 | struct drm_i915_private *dev_priv = to_i915(crtc->dev); |
Jani Nikula | 391bf04 | 2016-03-18 17:05:40 +0200 | [diff] [blame] | 8046 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 8047 | |
| 8048 | if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) { |
| 8049 | u32 val = 0; |
Paulo Zanoni | 756f85c | 2013-11-02 21:07:38 -0700 | [diff] [blame] | 8050 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 8051 | switch (intel_crtc->config->pipe_bpp) { |
Paulo Zanoni | 756f85c | 2013-11-02 21:07:38 -0700 | [diff] [blame] | 8052 | case 18: |
| 8053 | val |= PIPEMISC_DITHER_6_BPC; |
| 8054 | break; |
| 8055 | case 24: |
| 8056 | val |= PIPEMISC_DITHER_8_BPC; |
| 8057 | break; |
| 8058 | case 30: |
| 8059 | val |= PIPEMISC_DITHER_10_BPC; |
| 8060 | break; |
| 8061 | case 36: |
| 8062 | val |= PIPEMISC_DITHER_12_BPC; |
| 8063 | break; |
| 8064 | default: |
| 8065 | /* Case prevented by pipe_config_set_bpp. */ |
| 8066 | BUG(); |
| 8067 | } |
| 8068 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 8069 | if (intel_crtc->config->dither) |
Paulo Zanoni | 756f85c | 2013-11-02 21:07:38 -0700 | [diff] [blame] | 8070 | val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP; |
| 8071 | |
Jani Nikula | 391bf04 | 2016-03-18 17:05:40 +0200 | [diff] [blame] | 8072 | I915_WRITE(PIPEMISC(intel_crtc->pipe), val); |
Paulo Zanoni | 756f85c | 2013-11-02 21:07:38 -0700 | [diff] [blame] | 8073 | } |
Paulo Zanoni | ee2b0b3 | 2012-10-05 12:05:57 -0300 | [diff] [blame] | 8074 | } |
| 8075 | |
Paulo Zanoni | d4b1931 | 2012-11-29 11:29:32 -0200 | [diff] [blame] | 8076 | int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp) |
| 8077 | { |
| 8078 | /* |
| 8079 | * Account for spread spectrum to avoid |
| 8080 | * oversubscribing the link. Max center spread |
| 8081 | * is 2.5%; use 5% for safety's sake. |
| 8082 | */ |
| 8083 | u32 bps = target_clock * bpp * 21 / 20; |
Ville Syrjälä | 619d4d0 | 2014-02-27 14:23:14 +0200 | [diff] [blame] | 8084 | return DIV_ROUND_UP(bps, link_bw * 8); |
Paulo Zanoni | d4b1931 | 2012-11-29 11:29:32 -0200 | [diff] [blame] | 8085 | } |
| 8086 | |
Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 8087 | static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor) |
Daniel Vetter | 6cf86a5 | 2013-04-02 23:38:10 +0200 | [diff] [blame] | 8088 | { |
Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 8089 | return i9xx_dpll_compute_m(dpll) < factor * dpll->n; |
Paulo Zanoni | f48d8f2 | 2012-09-20 18:36:04 -0300 | [diff] [blame] | 8090 | } |
| 8091 | |
Ander Conselvan de Oliveira | b75ca6f | 2016-03-21 18:00:11 +0200 | [diff] [blame] | 8092 | static void ironlake_compute_dpll(struct intel_crtc *intel_crtc, |
| 8093 | struct intel_crtc_state *crtc_state, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 8094 | struct dpll *reduced_clock) |
Paulo Zanoni | de13a2e | 2012-09-20 18:36:05 -0300 | [diff] [blame] | 8095 | { |
| 8096 | struct drm_crtc *crtc = &intel_crtc->base; |
| 8097 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8098 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | b75ca6f | 2016-03-21 18:00:11 +0200 | [diff] [blame] | 8099 | u32 dpll, fp, fp2; |
Ville Syrjälä | 3d6e9ee | 2016-06-22 21:57:03 +0300 | [diff] [blame] | 8100 | int factor; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8101 | |
Chris Wilson | c185812 | 2010-12-03 21:35:48 +0000 | [diff] [blame] | 8102 | /* Enable autotuning of the PLL clock (if permissible) */ |
Eric Anholt | 8febb29 | 2011-03-30 13:01:07 -0700 | [diff] [blame] | 8103 | factor = 21; |
Ville Syrjälä | 3d6e9ee | 2016-06-22 21:57:03 +0300 | [diff] [blame] | 8104 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) { |
Eric Anholt | 8febb29 | 2011-03-30 13:01:07 -0700 | [diff] [blame] | 8105 | if ((intel_panel_use_ssc(dev_priv) && |
Ville Syrjälä | e91e941 | 2013-12-09 18:54:16 +0200 | [diff] [blame] | 8106 | dev_priv->vbt.lvds_ssc_freq == 100000) || |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 8107 | (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev))) |
Eric Anholt | 8febb29 | 2011-03-30 13:01:07 -0700 | [diff] [blame] | 8108 | factor = 25; |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 8109 | } else if (crtc_state->sdvo_tv_clock) |
Eric Anholt | 8febb29 | 2011-03-30 13:01:07 -0700 | [diff] [blame] | 8110 | factor = 20; |
Chris Wilson | c185812 | 2010-12-03 21:35:48 +0000 | [diff] [blame] | 8111 | |
Ander Conselvan de Oliveira | b75ca6f | 2016-03-21 18:00:11 +0200 | [diff] [blame] | 8112 | fp = i9xx_dpll_compute_fp(&crtc_state->dpll); |
Chris Wilson | c185812 | 2010-12-03 21:35:48 +0000 | [diff] [blame] | 8113 | |
Ander Conselvan de Oliveira | b75ca6f | 2016-03-21 18:00:11 +0200 | [diff] [blame] | 8114 | if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor)) |
| 8115 | fp |= FP_CB_TUNE; |
| 8116 | |
| 8117 | if (reduced_clock) { |
| 8118 | fp2 = i9xx_dpll_compute_fp(reduced_clock); |
| 8119 | |
| 8120 | if (reduced_clock->m < factor * reduced_clock->n) |
| 8121 | fp2 |= FP_CB_TUNE; |
| 8122 | } else { |
| 8123 | fp2 = fp; |
| 8124 | } |
Daniel Vetter | 9a7c789 | 2013-04-04 22:20:34 +0200 | [diff] [blame] | 8125 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 8126 | dpll = 0; |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 8127 | |
Ville Syrjälä | 3d6e9ee | 2016-06-22 21:57:03 +0300 | [diff] [blame] | 8128 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) |
Eric Anholt | a07d678 | 2011-03-30 13:01:08 -0700 | [diff] [blame] | 8129 | dpll |= DPLLB_MODE_LVDS; |
| 8130 | else |
| 8131 | dpll |= DPLLB_MODE_DAC_SERIAL; |
Daniel Vetter | 198a037f | 2013-04-19 11:14:37 +0200 | [diff] [blame] | 8132 | |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 8133 | dpll |= (crtc_state->pixel_multiplier - 1) |
Daniel Vetter | ef1b460 | 2013-06-01 17:17:04 +0200 | [diff] [blame] | 8134 | << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT; |
Daniel Vetter | 198a037f | 2013-04-19 11:14:37 +0200 | [diff] [blame] | 8135 | |
Ville Syrjälä | 3d6e9ee | 2016-06-22 21:57:03 +0300 | [diff] [blame] | 8136 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) || |
| 8137 | intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) |
Daniel Vetter | 4a33e48 | 2013-07-06 12:52:05 +0200 | [diff] [blame] | 8138 | dpll |= DPLL_SDVO_HIGH_SPEED; |
Ville Syrjälä | 3d6e9ee | 2016-06-22 21:57:03 +0300 | [diff] [blame] | 8139 | |
Ville Syrjälä | 37a5650 | 2016-06-22 21:57:04 +0300 | [diff] [blame] | 8140 | if (intel_crtc_has_dp_encoder(crtc_state)) |
Daniel Vetter | 4a33e48 | 2013-07-06 12:52:05 +0200 | [diff] [blame] | 8141 | dpll |= DPLL_SDVO_HIGH_SPEED; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8142 | |
Ville Syrjälä | 7d7f863 | 2016-09-26 11:30:46 +0300 | [diff] [blame] | 8143 | /* |
| 8144 | * The high speed IO clock is only really required for |
| 8145 | * SDVO/HDMI/DP, but we also enable it for CRT to make it |
| 8146 | * possible to share the DPLL between CRT and HDMI. Enabling |
| 8147 | * the clock needlessly does no real harm, except use up a |
| 8148 | * bit of power potentially. |
| 8149 | * |
| 8150 | * We'll limit this to IVB with 3 pipes, since it has only two |
| 8151 | * DPLLs and so DPLL sharing is the only way to get three pipes |
| 8152 | * driving PCH ports at the same time. On SNB we could do this, |
| 8153 | * and potentially avoid enabling the second DPLL, but it's not |
| 8154 | * clear if it''s a win or loss power wise. No point in doing |
| 8155 | * this on ILK at all since it has a fixed DPLL<->pipe mapping. |
| 8156 | */ |
| 8157 | if (INTEL_INFO(dev_priv)->num_pipes == 3 && |
| 8158 | intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) |
| 8159 | dpll |= DPLL_SDVO_HIGH_SPEED; |
| 8160 | |
Eric Anholt | a07d678 | 2011-03-30 13:01:08 -0700 | [diff] [blame] | 8161 | /* compute bitmask from p1 value */ |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 8162 | dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT; |
Eric Anholt | a07d678 | 2011-03-30 13:01:08 -0700 | [diff] [blame] | 8163 | /* also FPA1 */ |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 8164 | dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT; |
Eric Anholt | a07d678 | 2011-03-30 13:01:08 -0700 | [diff] [blame] | 8165 | |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 8166 | switch (crtc_state->dpll.p2) { |
Eric Anholt | a07d678 | 2011-03-30 13:01:08 -0700 | [diff] [blame] | 8167 | case 5: |
| 8168 | dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5; |
| 8169 | break; |
| 8170 | case 7: |
| 8171 | dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7; |
| 8172 | break; |
| 8173 | case 10: |
| 8174 | dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10; |
| 8175 | break; |
| 8176 | case 14: |
| 8177 | dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14; |
| 8178 | break; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8179 | } |
| 8180 | |
Ville Syrjälä | 3d6e9ee | 2016-06-22 21:57:03 +0300 | [diff] [blame] | 8181 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) && |
| 8182 | intel_panel_use_ssc(dev_priv)) |
Kristian Høgsberg | 43565a0 | 2009-02-13 20:56:52 -0500 | [diff] [blame] | 8183 | dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8184 | else |
| 8185 | dpll |= PLL_REF_INPUT_DREFCLK; |
| 8186 | |
Ander Conselvan de Oliveira | b75ca6f | 2016-03-21 18:00:11 +0200 | [diff] [blame] | 8187 | dpll |= DPLL_VCO_ENABLE; |
| 8188 | |
| 8189 | crtc_state->dpll_hw_state.dpll = dpll; |
| 8190 | crtc_state->dpll_hw_state.fp0 = fp; |
| 8191 | crtc_state->dpll_hw_state.fp1 = fp2; |
Paulo Zanoni | de13a2e | 2012-09-20 18:36:05 -0300 | [diff] [blame] | 8192 | } |
| 8193 | |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 8194 | static int ironlake_crtc_compute_clock(struct intel_crtc *crtc, |
| 8195 | struct intel_crtc_state *crtc_state) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8196 | { |
Ander Conselvan de Oliveira | 997c030 | 2016-03-21 18:00:12 +0200 | [diff] [blame] | 8197 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8198 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 8199 | struct dpll reduced_clock; |
Ander Conselvan de Oliveira | 7ed9f89 | 2016-03-21 18:00:07 +0200 | [diff] [blame] | 8200 | bool has_reduced_clock = false; |
Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 8201 | struct intel_shared_dpll *pll; |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 8202 | const struct intel_limit *limit; |
Ander Conselvan de Oliveira | 997c030 | 2016-03-21 18:00:12 +0200 | [diff] [blame] | 8203 | int refclk = 120000; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8204 | |
Ander Conselvan de Oliveira | dd3cd74 | 2015-05-15 13:34:29 +0300 | [diff] [blame] | 8205 | memset(&crtc_state->dpll_hw_state, 0, |
| 8206 | sizeof(crtc_state->dpll_hw_state)); |
| 8207 | |
Ander Conselvan de Oliveira | ded220e | 2016-03-21 18:00:09 +0200 | [diff] [blame] | 8208 | crtc->lowfreq_avail = false; |
| 8209 | |
| 8210 | /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */ |
| 8211 | if (!crtc_state->has_pch_encoder) |
| 8212 | return 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8213 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 8214 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) { |
Ander Conselvan de Oliveira | 997c030 | 2016-03-21 18:00:12 +0200 | [diff] [blame] | 8215 | if (intel_panel_use_ssc(dev_priv)) { |
| 8216 | DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", |
| 8217 | dev_priv->vbt.lvds_ssc_freq); |
| 8218 | refclk = dev_priv->vbt.lvds_ssc_freq; |
| 8219 | } |
| 8220 | |
| 8221 | if (intel_is_dual_link_lvds(dev)) { |
| 8222 | if (refclk == 100000) |
| 8223 | limit = &intel_limits_ironlake_dual_lvds_100m; |
| 8224 | else |
| 8225 | limit = &intel_limits_ironlake_dual_lvds; |
| 8226 | } else { |
| 8227 | if (refclk == 100000) |
| 8228 | limit = &intel_limits_ironlake_single_lvds_100m; |
| 8229 | else |
| 8230 | limit = &intel_limits_ironlake_single_lvds; |
| 8231 | } |
| 8232 | } else { |
| 8233 | limit = &intel_limits_ironlake_dac; |
| 8234 | } |
| 8235 | |
Ander Conselvan de Oliveira | 364ee29 | 2016-03-21 18:00:10 +0200 | [diff] [blame] | 8236 | if (!crtc_state->clock_set && |
Ander Conselvan de Oliveira | 997c030 | 2016-03-21 18:00:12 +0200 | [diff] [blame] | 8237 | !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock, |
| 8238 | refclk, NULL, &crtc_state->dpll)) { |
Ander Conselvan de Oliveira | 364ee29 | 2016-03-21 18:00:10 +0200 | [diff] [blame] | 8239 | DRM_ERROR("Couldn't find PLL settings for mode!\n"); |
| 8240 | return -EINVAL; |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 8241 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8242 | |
Ander Conselvan de Oliveira | b75ca6f | 2016-03-21 18:00:11 +0200 | [diff] [blame] | 8243 | ironlake_compute_dpll(crtc, crtc_state, |
| 8244 | has_reduced_clock ? &reduced_clock : NULL); |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 8245 | |
Ander Conselvan de Oliveira | ded220e | 2016-03-21 18:00:09 +0200 | [diff] [blame] | 8246 | pll = intel_get_shared_dpll(crtc, crtc_state, NULL); |
| 8247 | if (pll == NULL) { |
| 8248 | DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n", |
| 8249 | pipe_name(crtc->pipe)); |
| 8250 | return -EINVAL; |
Ander Conselvan de Oliveira | 3fb3770 | 2014-10-29 11:32:35 +0200 | [diff] [blame] | 8251 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8252 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 8253 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) && |
Ander Conselvan de Oliveira | ded220e | 2016-03-21 18:00:09 +0200 | [diff] [blame] | 8254 | has_reduced_clock) |
Ander Conselvan de Oliveira | c765319 | 2014-10-20 13:46:44 +0300 | [diff] [blame] | 8255 | crtc->lowfreq_avail = true; |
Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 8256 | |
Daniel Vetter | c8f7a0d | 2014-04-24 23:55:04 +0200 | [diff] [blame] | 8257 | return 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8258 | } |
| 8259 | |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 8260 | static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc, |
| 8261 | struct intel_link_m_n *m_n) |
Daniel Vetter | 7241920 | 2013-04-04 13:28:53 +0200 | [diff] [blame] | 8262 | { |
| 8263 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8264 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 8265 | enum pipe pipe = crtc->pipe; |
Daniel Vetter | 7241920 | 2013-04-04 13:28:53 +0200 | [diff] [blame] | 8266 | |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 8267 | m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe)); |
| 8268 | m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe)); |
| 8269 | m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe)) |
| 8270 | & ~TU_SIZE_MASK; |
| 8271 | m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe)); |
| 8272 | m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe)) |
| 8273 | & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1; |
| 8274 | } |
| 8275 | |
| 8276 | static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc, |
| 8277 | enum transcoder transcoder, |
Vandana Kannan | b95af8b | 2014-08-05 07:51:23 -0700 | [diff] [blame] | 8278 | struct intel_link_m_n *m_n, |
| 8279 | struct intel_link_m_n *m2_n2) |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 8280 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 8281 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 8282 | enum pipe pipe = crtc->pipe; |
| 8283 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 8284 | if (INTEL_GEN(dev_priv) >= 5) { |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 8285 | m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder)); |
| 8286 | m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder)); |
| 8287 | m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder)) |
| 8288 | & ~TU_SIZE_MASK; |
| 8289 | m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder)); |
| 8290 | m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder)) |
| 8291 | & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1; |
Vandana Kannan | b95af8b | 2014-08-05 07:51:23 -0700 | [diff] [blame] | 8292 | /* Read M2_N2 registers only for gen < 8 (M2_N2 available for |
| 8293 | * gen < 8) and if DRRS is supported (to make sure the |
| 8294 | * registers are not unnecessarily read). |
| 8295 | */ |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 8296 | if (m2_n2 && INTEL_GEN(dev_priv) < 8 && |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 8297 | crtc->config->has_drrs) { |
Vandana Kannan | b95af8b | 2014-08-05 07:51:23 -0700 | [diff] [blame] | 8298 | m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder)); |
| 8299 | m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder)); |
| 8300 | m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder)) |
| 8301 | & ~TU_SIZE_MASK; |
| 8302 | m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder)); |
| 8303 | m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder)) |
| 8304 | & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1; |
| 8305 | } |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 8306 | } else { |
| 8307 | m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe)); |
| 8308 | m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe)); |
| 8309 | m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe)) |
| 8310 | & ~TU_SIZE_MASK; |
| 8311 | m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe)); |
| 8312 | m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe)) |
| 8313 | & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1; |
| 8314 | } |
| 8315 | } |
| 8316 | |
| 8317 | void intel_dp_get_m_n(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 8318 | struct intel_crtc_state *pipe_config) |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 8319 | { |
Ander Conselvan de Oliveira | 681a850 | 2015-01-15 14:55:24 +0200 | [diff] [blame] | 8320 | if (pipe_config->has_pch_encoder) |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 8321 | intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n); |
| 8322 | else |
| 8323 | intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder, |
Vandana Kannan | b95af8b | 2014-08-05 07:51:23 -0700 | [diff] [blame] | 8324 | &pipe_config->dp_m_n, |
| 8325 | &pipe_config->dp_m2_n2); |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 8326 | } |
| 8327 | |
Daniel Vetter | 7241920 | 2013-04-04 13:28:53 +0200 | [diff] [blame] | 8328 | static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 8329 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 7241920 | 2013-04-04 13:28:53 +0200 | [diff] [blame] | 8330 | { |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 8331 | intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder, |
Vandana Kannan | b95af8b | 2014-08-05 07:51:23 -0700 | [diff] [blame] | 8332 | &pipe_config->fdi_m_n, NULL); |
Daniel Vetter | 7241920 | 2013-04-04 13:28:53 +0200 | [diff] [blame] | 8333 | } |
| 8334 | |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 8335 | static void skylake_get_pfit_config(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 8336 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 8337 | { |
| 8338 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8339 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 8340 | struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state; |
| 8341 | uint32_t ps_ctrl = 0; |
| 8342 | int id = -1; |
| 8343 | int i; |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 8344 | |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 8345 | /* find scaler attached to this pipe */ |
| 8346 | for (i = 0; i < crtc->num_scalers; i++) { |
| 8347 | ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i)); |
| 8348 | if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) { |
| 8349 | id = i; |
| 8350 | pipe_config->pch_pfit.enabled = true; |
| 8351 | pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i)); |
| 8352 | pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i)); |
| 8353 | break; |
| 8354 | } |
| 8355 | } |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 8356 | |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 8357 | scaler_state->scaler_id = id; |
| 8358 | if (id >= 0) { |
| 8359 | scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX); |
| 8360 | } else { |
| 8361 | scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX); |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 8362 | } |
| 8363 | } |
| 8364 | |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 8365 | static void |
| 8366 | skylake_get_initial_plane_config(struct intel_crtc *crtc, |
| 8367 | struct intel_initial_plane_config *plane_config) |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 8368 | { |
| 8369 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8370 | struct drm_i915_private *dev_priv = to_i915(dev); |
Damien Lespiau | 40f4628 | 2015-02-27 11:15:21 +0000 | [diff] [blame] | 8371 | u32 val, base, offset, stride_mult, tiling; |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 8372 | int pipe = crtc->pipe; |
| 8373 | int fourcc, pixel_format; |
Tvrtko Ursulin | 6761dd3 | 2015-03-23 11:10:32 +0000 | [diff] [blame] | 8374 | unsigned int aligned_height; |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 8375 | struct drm_framebuffer *fb; |
Damien Lespiau | 1b842c8 | 2015-01-21 13:50:54 +0000 | [diff] [blame] | 8376 | struct intel_framebuffer *intel_fb; |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 8377 | |
Damien Lespiau | d9806c9 | 2015-01-21 14:07:19 +0000 | [diff] [blame] | 8378 | intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL); |
Damien Lespiau | 1b842c8 | 2015-01-21 13:50:54 +0000 | [diff] [blame] | 8379 | if (!intel_fb) { |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 8380 | DRM_DEBUG_KMS("failed to alloc fb\n"); |
| 8381 | return; |
| 8382 | } |
| 8383 | |
Damien Lespiau | 1b842c8 | 2015-01-21 13:50:54 +0000 | [diff] [blame] | 8384 | fb = &intel_fb->base; |
| 8385 | |
Ville Syrjälä | d2e9f5f | 2016-11-18 21:52:53 +0200 | [diff] [blame] | 8386 | fb->dev = dev; |
| 8387 | |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 8388 | val = I915_READ(PLANE_CTL(pipe, 0)); |
Damien Lespiau | 42a7b08 | 2015-02-05 19:35:13 +0000 | [diff] [blame] | 8389 | if (!(val & PLANE_CTL_ENABLE)) |
| 8390 | goto error; |
| 8391 | |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 8392 | pixel_format = val & PLANE_CTL_FORMAT_MASK; |
| 8393 | fourcc = skl_format_to_fourcc(pixel_format, |
| 8394 | val & PLANE_CTL_ORDER_RGBX, |
| 8395 | val & PLANE_CTL_ALPHA_MASK); |
Ville Syrjälä | 2f3f476 | 2016-11-18 21:52:57 +0200 | [diff] [blame] | 8396 | fb->format = drm_format_info(fourcc); |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 8397 | |
Damien Lespiau | 40f4628 | 2015-02-27 11:15:21 +0000 | [diff] [blame] | 8398 | tiling = val & PLANE_CTL_TILED_MASK; |
| 8399 | switch (tiling) { |
| 8400 | case PLANE_CTL_TILED_LINEAR: |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 8401 | fb->modifier = DRM_FORMAT_MOD_NONE; |
Damien Lespiau | 40f4628 | 2015-02-27 11:15:21 +0000 | [diff] [blame] | 8402 | break; |
| 8403 | case PLANE_CTL_TILED_X: |
| 8404 | plane_config->tiling = I915_TILING_X; |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 8405 | fb->modifier = I915_FORMAT_MOD_X_TILED; |
Damien Lespiau | 40f4628 | 2015-02-27 11:15:21 +0000 | [diff] [blame] | 8406 | break; |
| 8407 | case PLANE_CTL_TILED_Y: |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 8408 | fb->modifier = I915_FORMAT_MOD_Y_TILED; |
Damien Lespiau | 40f4628 | 2015-02-27 11:15:21 +0000 | [diff] [blame] | 8409 | break; |
| 8410 | case PLANE_CTL_TILED_YF: |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 8411 | fb->modifier = I915_FORMAT_MOD_Yf_TILED; |
Damien Lespiau | 40f4628 | 2015-02-27 11:15:21 +0000 | [diff] [blame] | 8412 | break; |
| 8413 | default: |
| 8414 | MISSING_CASE(tiling); |
| 8415 | goto error; |
| 8416 | } |
| 8417 | |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 8418 | base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000; |
| 8419 | plane_config->base = base; |
| 8420 | |
| 8421 | offset = I915_READ(PLANE_OFFSET(pipe, 0)); |
| 8422 | |
| 8423 | val = I915_READ(PLANE_SIZE(pipe, 0)); |
| 8424 | fb->height = ((val >> 16) & 0xfff) + 1; |
| 8425 | fb->width = ((val >> 0) & 0x1fff) + 1; |
| 8426 | |
| 8427 | val = I915_READ(PLANE_STRIDE(pipe, 0)); |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 8428 | stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier, |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 8429 | fb->format->format); |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 8430 | fb->pitches[0] = (val & 0x3ff) * stride_mult; |
| 8431 | |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 8432 | aligned_height = intel_fb_align_height(dev_priv, |
| 8433 | fb->height, |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 8434 | fb->format->format, |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 8435 | fb->modifier); |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 8436 | |
Daniel Vetter | f37b5c2 | 2015-02-10 23:12:27 +0100 | [diff] [blame] | 8437 | plane_config->size = fb->pitches[0] * aligned_height; |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 8438 | |
| 8439 | DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n", |
| 8440 | pipe_name(pipe), fb->width, fb->height, |
Ville Syrjälä | 272725c | 2016-12-14 23:32:20 +0200 | [diff] [blame] | 8441 | fb->format->cpp[0] * 8, base, fb->pitches[0], |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 8442 | plane_config->size); |
| 8443 | |
Damien Lespiau | 2d14030 | 2015-02-05 17:22:18 +0000 | [diff] [blame] | 8444 | plane_config->fb = intel_fb; |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 8445 | return; |
| 8446 | |
| 8447 | error: |
Matthew Auld | d1a3a03 | 2016-08-23 16:00:44 +0100 | [diff] [blame] | 8448 | kfree(intel_fb); |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 8449 | } |
| 8450 | |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 8451 | static void ironlake_get_pfit_config(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 8452 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 8453 | { |
| 8454 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8455 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 8456 | uint32_t tmp; |
| 8457 | |
| 8458 | tmp = I915_READ(PF_CTL(crtc->pipe)); |
| 8459 | |
| 8460 | if (tmp & PF_ENABLE) { |
Chris Wilson | fd4daa9 | 2013-08-27 17:04:17 +0100 | [diff] [blame] | 8461 | pipe_config->pch_pfit.enabled = true; |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 8462 | pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe)); |
| 8463 | pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe)); |
Daniel Vetter | cb8b2a3 | 2013-06-01 17:16:23 +0200 | [diff] [blame] | 8464 | |
| 8465 | /* We currently do not free assignements of panel fitters on |
| 8466 | * ivb/hsw (since we don't use the higher upscaling modes which |
| 8467 | * differentiates them) so just WARN about this case for now. */ |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 8468 | if (IS_GEN7(dev_priv)) { |
Daniel Vetter | cb8b2a3 | 2013-06-01 17:16:23 +0200 | [diff] [blame] | 8469 | WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) != |
| 8470 | PF_PIPE_SEL_IVB(crtc->pipe)); |
| 8471 | } |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 8472 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8473 | } |
| 8474 | |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 8475 | static void |
| 8476 | ironlake_get_initial_plane_config(struct intel_crtc *crtc, |
| 8477 | struct intel_initial_plane_config *plane_config) |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 8478 | { |
| 8479 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8480 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 8481 | u32 val, base, offset; |
Damien Lespiau | aeee5a4 | 2015-01-20 12:51:47 +0000 | [diff] [blame] | 8482 | int pipe = crtc->pipe; |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 8483 | int fourcc, pixel_format; |
Tvrtko Ursulin | 6761dd3 | 2015-03-23 11:10:32 +0000 | [diff] [blame] | 8484 | unsigned int aligned_height; |
Damien Lespiau | b113d5e | 2015-01-20 12:51:46 +0000 | [diff] [blame] | 8485 | struct drm_framebuffer *fb; |
Damien Lespiau | 1b842c8 | 2015-01-21 13:50:54 +0000 | [diff] [blame] | 8486 | struct intel_framebuffer *intel_fb; |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 8487 | |
Damien Lespiau | 42a7b08 | 2015-02-05 19:35:13 +0000 | [diff] [blame] | 8488 | val = I915_READ(DSPCNTR(pipe)); |
| 8489 | if (!(val & DISPLAY_PLANE_ENABLE)) |
| 8490 | return; |
| 8491 | |
Damien Lespiau | d9806c9 | 2015-01-21 14:07:19 +0000 | [diff] [blame] | 8492 | intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL); |
Damien Lespiau | 1b842c8 | 2015-01-21 13:50:54 +0000 | [diff] [blame] | 8493 | if (!intel_fb) { |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 8494 | DRM_DEBUG_KMS("failed to alloc fb\n"); |
| 8495 | return; |
| 8496 | } |
| 8497 | |
Damien Lespiau | 1b842c8 | 2015-01-21 13:50:54 +0000 | [diff] [blame] | 8498 | fb = &intel_fb->base; |
| 8499 | |
Ville Syrjälä | d2e9f5f | 2016-11-18 21:52:53 +0200 | [diff] [blame] | 8500 | fb->dev = dev; |
| 8501 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 8502 | if (INTEL_GEN(dev_priv) >= 4) { |
Daniel Vetter | 18c5247 | 2015-02-10 17:16:09 +0000 | [diff] [blame] | 8503 | if (val & DISPPLANE_TILED) { |
Damien Lespiau | 49af449 | 2015-01-20 12:51:44 +0000 | [diff] [blame] | 8504 | plane_config->tiling = I915_TILING_X; |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 8505 | fb->modifier = I915_FORMAT_MOD_X_TILED; |
Daniel Vetter | 18c5247 | 2015-02-10 17:16:09 +0000 | [diff] [blame] | 8506 | } |
| 8507 | } |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 8508 | |
| 8509 | pixel_format = val & DISPPLANE_PIXFORMAT_MASK; |
Damien Lespiau | b35d63f | 2015-01-20 12:51:50 +0000 | [diff] [blame] | 8510 | fourcc = i9xx_format_to_fourcc(pixel_format); |
Ville Syrjälä | 2f3f476 | 2016-11-18 21:52:57 +0200 | [diff] [blame] | 8511 | fb->format = drm_format_info(fourcc); |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 8512 | |
Damien Lespiau | aeee5a4 | 2015-01-20 12:51:47 +0000 | [diff] [blame] | 8513 | base = I915_READ(DSPSURF(pipe)) & 0xfffff000; |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 8514 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) { |
Damien Lespiau | aeee5a4 | 2015-01-20 12:51:47 +0000 | [diff] [blame] | 8515 | offset = I915_READ(DSPOFFSET(pipe)); |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 8516 | } else { |
Damien Lespiau | 49af449 | 2015-01-20 12:51:44 +0000 | [diff] [blame] | 8517 | if (plane_config->tiling) |
Damien Lespiau | aeee5a4 | 2015-01-20 12:51:47 +0000 | [diff] [blame] | 8518 | offset = I915_READ(DSPTILEOFF(pipe)); |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 8519 | else |
Damien Lespiau | aeee5a4 | 2015-01-20 12:51:47 +0000 | [diff] [blame] | 8520 | offset = I915_READ(DSPLINOFF(pipe)); |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 8521 | } |
| 8522 | plane_config->base = base; |
| 8523 | |
| 8524 | val = I915_READ(PIPESRC(pipe)); |
Damien Lespiau | b113d5e | 2015-01-20 12:51:46 +0000 | [diff] [blame] | 8525 | fb->width = ((val >> 16) & 0xfff) + 1; |
| 8526 | fb->height = ((val >> 0) & 0xfff) + 1; |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 8527 | |
| 8528 | val = I915_READ(DSPSTRIDE(pipe)); |
Damien Lespiau | b113d5e | 2015-01-20 12:51:46 +0000 | [diff] [blame] | 8529 | fb->pitches[0] = val & 0xffffffc0; |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 8530 | |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 8531 | aligned_height = intel_fb_align_height(dev_priv, |
| 8532 | fb->height, |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 8533 | fb->format->format, |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 8534 | fb->modifier); |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 8535 | |
Daniel Vetter | f37b5c2 | 2015-02-10 23:12:27 +0100 | [diff] [blame] | 8536 | plane_config->size = fb->pitches[0] * aligned_height; |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 8537 | |
Damien Lespiau | 2844a92 | 2015-01-20 12:51:48 +0000 | [diff] [blame] | 8538 | DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n", |
| 8539 | pipe_name(pipe), fb->width, fb->height, |
Ville Syrjälä | 272725c | 2016-12-14 23:32:20 +0200 | [diff] [blame] | 8540 | fb->format->cpp[0] * 8, base, fb->pitches[0], |
Damien Lespiau | 2844a92 | 2015-01-20 12:51:48 +0000 | [diff] [blame] | 8541 | plane_config->size); |
Damien Lespiau | b113d5e | 2015-01-20 12:51:46 +0000 | [diff] [blame] | 8542 | |
Damien Lespiau | 2d14030 | 2015-02-05 17:22:18 +0000 | [diff] [blame] | 8543 | plane_config->fb = intel_fb; |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 8544 | } |
| 8545 | |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 8546 | static bool ironlake_get_pipe_config(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 8547 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 8548 | { |
| 8549 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8550 | struct drm_i915_private *dev_priv = to_i915(dev); |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 8551 | enum intel_display_power_domain power_domain; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 8552 | uint32_t tmp; |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 8553 | bool ret; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 8554 | |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 8555 | power_domain = POWER_DOMAIN_PIPE(crtc->pipe); |
| 8556 | if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) |
Paulo Zanoni | 930e8c9 | 2014-07-04 13:38:34 -0300 | [diff] [blame] | 8557 | return false; |
| 8558 | |
Daniel Vetter | e143a21 | 2013-07-04 12:01:15 +0200 | [diff] [blame] | 8559 | pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe; |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8560 | pipe_config->shared_dpll = NULL; |
Daniel Vetter | eccb140 | 2013-05-22 00:50:22 +0200 | [diff] [blame] | 8561 | |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 8562 | ret = false; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 8563 | tmp = I915_READ(PIPECONF(crtc->pipe)); |
| 8564 | if (!(tmp & PIPECONF_ENABLE)) |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 8565 | goto out; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 8566 | |
Ville Syrjälä | 42571ae | 2013-09-06 23:29:00 +0300 | [diff] [blame] | 8567 | switch (tmp & PIPECONF_BPC_MASK) { |
| 8568 | case PIPECONF_6BPC: |
| 8569 | pipe_config->pipe_bpp = 18; |
| 8570 | break; |
| 8571 | case PIPECONF_8BPC: |
| 8572 | pipe_config->pipe_bpp = 24; |
| 8573 | break; |
| 8574 | case PIPECONF_10BPC: |
| 8575 | pipe_config->pipe_bpp = 30; |
| 8576 | break; |
| 8577 | case PIPECONF_12BPC: |
| 8578 | pipe_config->pipe_bpp = 36; |
| 8579 | break; |
| 8580 | default: |
| 8581 | break; |
| 8582 | } |
| 8583 | |
Daniel Vetter | b5a9fa0 | 2014-04-24 23:54:49 +0200 | [diff] [blame] | 8584 | if (tmp & PIPECONF_COLOR_RANGE_SELECT) |
| 8585 | pipe_config->limited_color_range = true; |
| 8586 | |
Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 8587 | if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) { |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 8588 | struct intel_shared_dpll *pll; |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8589 | enum intel_dpll_id pll_id; |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 8590 | |
Daniel Vetter | 88adfff | 2013-03-28 10:42:01 +0100 | [diff] [blame] | 8591 | pipe_config->has_pch_encoder = true; |
| 8592 | |
Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 8593 | tmp = I915_READ(FDI_RX_CTL(crtc->pipe)); |
| 8594 | pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >> |
| 8595 | FDI_DP_PORT_WIDTH_SHIFT) + 1; |
Daniel Vetter | 7241920 | 2013-04-04 13:28:53 +0200 | [diff] [blame] | 8596 | |
| 8597 | ironlake_get_fdi_m_n_config(crtc, pipe_config); |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 8598 | |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 8599 | if (HAS_PCH_IBX(dev_priv)) { |
Imre Deak | d9a7bc6 | 2016-05-12 16:18:50 +0300 | [diff] [blame] | 8600 | /* |
| 8601 | * The pipe->pch transcoder and pch transcoder->pll |
| 8602 | * mapping is fixed. |
| 8603 | */ |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8604 | pll_id = (enum intel_dpll_id) crtc->pipe; |
Daniel Vetter | c0d43d6 | 2013-06-07 23:11:08 +0200 | [diff] [blame] | 8605 | } else { |
| 8606 | tmp = I915_READ(PCH_DPLL_SEL); |
| 8607 | if (tmp & TRANS_DPLLB_SEL(crtc->pipe)) |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8608 | pll_id = DPLL_ID_PCH_PLL_B; |
Daniel Vetter | c0d43d6 | 2013-06-07 23:11:08 +0200 | [diff] [blame] | 8609 | else |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8610 | pll_id= DPLL_ID_PCH_PLL_A; |
Daniel Vetter | c0d43d6 | 2013-06-07 23:11:08 +0200 | [diff] [blame] | 8611 | } |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 8612 | |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8613 | pipe_config->shared_dpll = |
| 8614 | intel_get_shared_dpll_by_id(dev_priv, pll_id); |
| 8615 | pll = pipe_config->shared_dpll; |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 8616 | |
Ander Conselvan de Oliveira | 2edd644 | 2016-03-08 17:46:21 +0200 | [diff] [blame] | 8617 | WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll, |
| 8618 | &pipe_config->dpll_hw_state)); |
Daniel Vetter | c93f54c | 2013-06-27 19:47:19 +0200 | [diff] [blame] | 8619 | |
| 8620 | tmp = pipe_config->dpll_hw_state.dpll; |
| 8621 | pipe_config->pixel_multiplier = |
| 8622 | ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK) |
| 8623 | >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1; |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 8624 | |
| 8625 | ironlake_pch_clock_get(crtc, pipe_config); |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 8626 | } else { |
| 8627 | pipe_config->pixel_multiplier = 1; |
Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 8628 | } |
| 8629 | |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 8630 | intel_get_pipe_timings(crtc, pipe_config); |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 8631 | intel_get_pipe_src_size(crtc, pipe_config); |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 8632 | |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 8633 | ironlake_get_pfit_config(crtc, pipe_config); |
| 8634 | |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 8635 | ret = true; |
| 8636 | |
| 8637 | out: |
| 8638 | intel_display_power_put(dev_priv, power_domain); |
| 8639 | |
| 8640 | return ret; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 8641 | } |
| 8642 | |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8643 | static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv) |
| 8644 | { |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 8645 | struct drm_device *dev = &dev_priv->drm; |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8646 | struct intel_crtc *crtc; |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8647 | |
Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 8648 | for_each_intel_crtc(dev, crtc) |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 8649 | I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n", |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8650 | pipe_name(crtc->pipe)); |
| 8651 | |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 8652 | I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n"); |
| 8653 | I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n"); |
Ville Syrjälä | 01403de | 2015-09-18 20:03:33 +0300 | [diff] [blame] | 8654 | I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n"); |
| 8655 | I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n"); |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 8656 | I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n"); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 8657 | I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE, |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8658 | "CPU PWM1 enabled\n"); |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 8659 | if (IS_HASWELL(dev_priv)) |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 8660 | I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE, |
Paulo Zanoni | c5107b8 | 2014-07-04 11:50:30 -0300 | [diff] [blame] | 8661 | "CPU PWM2 enabled\n"); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 8662 | I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE, |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8663 | "PCH PWM1 enabled\n"); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 8664 | I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE, |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8665 | "Utility pin enabled\n"); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 8666 | I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n"); |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8667 | |
Paulo Zanoni | 9926ada | 2014-04-01 19:39:47 -0300 | [diff] [blame] | 8668 | /* |
| 8669 | * In theory we can still leave IRQs enabled, as long as only the HPD |
| 8670 | * interrupts remain enabled. We used to check for that, but since it's |
| 8671 | * gen-specific and since we only disable LCPLL after we fully disable |
| 8672 | * the interrupts, the check below should be enough. |
| 8673 | */ |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 8674 | I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n"); |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8675 | } |
| 8676 | |
Paulo Zanoni | 9ccd5ae | 2014-07-04 11:59:58 -0300 | [diff] [blame] | 8677 | static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv) |
| 8678 | { |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 8679 | if (IS_HASWELL(dev_priv)) |
Paulo Zanoni | 9ccd5ae | 2014-07-04 11:59:58 -0300 | [diff] [blame] | 8680 | return I915_READ(D_COMP_HSW); |
| 8681 | else |
| 8682 | return I915_READ(D_COMP_BDW); |
| 8683 | } |
| 8684 | |
Paulo Zanoni | 3c4c9b8 | 2014-03-07 20:12:36 -0300 | [diff] [blame] | 8685 | static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val) |
| 8686 | { |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 8687 | if (IS_HASWELL(dev_priv)) { |
Paulo Zanoni | 3c4c9b8 | 2014-03-07 20:12:36 -0300 | [diff] [blame] | 8688 | mutex_lock(&dev_priv->rps.hw_lock); |
| 8689 | if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, |
| 8690 | val)) |
Chris Wilson | 79cf219 | 2016-08-24 11:16:07 +0100 | [diff] [blame] | 8691 | DRM_DEBUG_KMS("Failed to write to D_COMP\n"); |
Paulo Zanoni | 3c4c9b8 | 2014-03-07 20:12:36 -0300 | [diff] [blame] | 8692 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 8693 | } else { |
Paulo Zanoni | 9ccd5ae | 2014-07-04 11:59:58 -0300 | [diff] [blame] | 8694 | I915_WRITE(D_COMP_BDW, val); |
| 8695 | POSTING_READ(D_COMP_BDW); |
Paulo Zanoni | 3c4c9b8 | 2014-03-07 20:12:36 -0300 | [diff] [blame] | 8696 | } |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8697 | } |
| 8698 | |
| 8699 | /* |
| 8700 | * This function implements pieces of two sequences from BSpec: |
| 8701 | * - Sequence for display software to disable LCPLL |
| 8702 | * - Sequence for display software to allow package C8+ |
| 8703 | * The steps implemented here are just the steps that actually touch the LCPLL |
| 8704 | * register. Callers should take care of disabling all the display engine |
| 8705 | * functions, doing the mode unset, fixing interrupts, etc. |
| 8706 | */ |
Paulo Zanoni | 6ff58d5 | 2013-09-24 13:52:57 -0300 | [diff] [blame] | 8707 | static void hsw_disable_lcpll(struct drm_i915_private *dev_priv, |
| 8708 | bool switch_to_fclk, bool allow_power_down) |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8709 | { |
| 8710 | uint32_t val; |
| 8711 | |
| 8712 | assert_can_disable_lcpll(dev_priv); |
| 8713 | |
| 8714 | val = I915_READ(LCPLL_CTL); |
| 8715 | |
| 8716 | if (switch_to_fclk) { |
| 8717 | val |= LCPLL_CD_SOURCE_FCLK; |
| 8718 | I915_WRITE(LCPLL_CTL, val); |
| 8719 | |
Imre Deak | f53dd63 | 2016-06-28 13:37:32 +0300 | [diff] [blame] | 8720 | if (wait_for_us(I915_READ(LCPLL_CTL) & |
| 8721 | LCPLL_CD_SOURCE_FCLK_DONE, 1)) |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8722 | DRM_ERROR("Switching to FCLK failed\n"); |
| 8723 | |
| 8724 | val = I915_READ(LCPLL_CTL); |
| 8725 | } |
| 8726 | |
| 8727 | val |= LCPLL_PLL_DISABLE; |
| 8728 | I915_WRITE(LCPLL_CTL, val); |
| 8729 | POSTING_READ(LCPLL_CTL); |
| 8730 | |
Chris Wilson | 24d8441 | 2016-06-30 15:33:07 +0100 | [diff] [blame] | 8731 | if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1)) |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8732 | DRM_ERROR("LCPLL still locked\n"); |
| 8733 | |
Paulo Zanoni | 9ccd5ae | 2014-07-04 11:59:58 -0300 | [diff] [blame] | 8734 | val = hsw_read_dcomp(dev_priv); |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8735 | val |= D_COMP_COMP_DISABLE; |
Paulo Zanoni | 3c4c9b8 | 2014-03-07 20:12:36 -0300 | [diff] [blame] | 8736 | hsw_write_dcomp(dev_priv, val); |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8737 | ndelay(100); |
| 8738 | |
Paulo Zanoni | 9ccd5ae | 2014-07-04 11:59:58 -0300 | [diff] [blame] | 8739 | if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0, |
| 8740 | 1)) |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8741 | DRM_ERROR("D_COMP RCOMP still in progress\n"); |
| 8742 | |
| 8743 | if (allow_power_down) { |
| 8744 | val = I915_READ(LCPLL_CTL); |
| 8745 | val |= LCPLL_POWER_DOWN_ALLOW; |
| 8746 | I915_WRITE(LCPLL_CTL, val); |
| 8747 | POSTING_READ(LCPLL_CTL); |
| 8748 | } |
| 8749 | } |
| 8750 | |
| 8751 | /* |
| 8752 | * Fully restores LCPLL, disallowing power down and switching back to LCPLL |
| 8753 | * source. |
| 8754 | */ |
Paulo Zanoni | 6ff58d5 | 2013-09-24 13:52:57 -0300 | [diff] [blame] | 8755 | static void hsw_restore_lcpll(struct drm_i915_private *dev_priv) |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8756 | { |
| 8757 | uint32_t val; |
| 8758 | |
| 8759 | val = I915_READ(LCPLL_CTL); |
| 8760 | |
| 8761 | if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK | |
| 8762 | LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK) |
| 8763 | return; |
| 8764 | |
Paulo Zanoni | a8a8bd5 | 2014-03-07 20:08:05 -0300 | [diff] [blame] | 8765 | /* |
| 8766 | * Make sure we're not on PC8 state before disabling PC8, otherwise |
| 8767 | * we'll hang the machine. To prevent PC8 state, just enable force_wake. |
Paulo Zanoni | a8a8bd5 | 2014-03-07 20:08:05 -0300 | [diff] [blame] | 8768 | */ |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 8769 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
Paulo Zanoni | 215733f | 2013-08-19 13:18:07 -0300 | [diff] [blame] | 8770 | |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8771 | if (val & LCPLL_POWER_DOWN_ALLOW) { |
| 8772 | val &= ~LCPLL_POWER_DOWN_ALLOW; |
| 8773 | I915_WRITE(LCPLL_CTL, val); |
Daniel Vetter | 35d8f2e | 2013-08-21 23:38:08 +0200 | [diff] [blame] | 8774 | POSTING_READ(LCPLL_CTL); |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8775 | } |
| 8776 | |
Paulo Zanoni | 9ccd5ae | 2014-07-04 11:59:58 -0300 | [diff] [blame] | 8777 | val = hsw_read_dcomp(dev_priv); |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8778 | val |= D_COMP_COMP_FORCE; |
| 8779 | val &= ~D_COMP_COMP_DISABLE; |
Paulo Zanoni | 3c4c9b8 | 2014-03-07 20:12:36 -0300 | [diff] [blame] | 8780 | hsw_write_dcomp(dev_priv, val); |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8781 | |
| 8782 | val = I915_READ(LCPLL_CTL); |
| 8783 | val &= ~LCPLL_PLL_DISABLE; |
| 8784 | I915_WRITE(LCPLL_CTL, val); |
| 8785 | |
Chris Wilson | 93220c0 | 2016-06-30 15:33:08 +0100 | [diff] [blame] | 8786 | if (intel_wait_for_register(dev_priv, |
| 8787 | LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK, |
| 8788 | 5)) |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8789 | DRM_ERROR("LCPLL not locked yet\n"); |
| 8790 | |
| 8791 | if (val & LCPLL_CD_SOURCE_FCLK) { |
| 8792 | val = I915_READ(LCPLL_CTL); |
| 8793 | val &= ~LCPLL_CD_SOURCE_FCLK; |
| 8794 | I915_WRITE(LCPLL_CTL, val); |
| 8795 | |
Imre Deak | f53dd63 | 2016-06-28 13:37:32 +0300 | [diff] [blame] | 8796 | if (wait_for_us((I915_READ(LCPLL_CTL) & |
| 8797 | LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1)) |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8798 | DRM_ERROR("Switching back to LCPLL failed\n"); |
| 8799 | } |
Paulo Zanoni | 215733f | 2013-08-19 13:18:07 -0300 | [diff] [blame] | 8800 | |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 8801 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Ville Syrjälä | 4c75b94 | 2016-10-31 22:37:12 +0200 | [diff] [blame] | 8802 | intel_update_cdclk(dev_priv); |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8803 | } |
| 8804 | |
Paulo Zanoni | 765dab67 | 2014-03-07 20:08:18 -0300 | [diff] [blame] | 8805 | /* |
| 8806 | * Package states C8 and deeper are really deep PC states that can only be |
| 8807 | * reached when all the devices on the system allow it, so even if the graphics |
| 8808 | * device allows PC8+, it doesn't mean the system will actually get to these |
| 8809 | * states. Our driver only allows PC8+ when going into runtime PM. |
| 8810 | * |
| 8811 | * The requirements for PC8+ are that all the outputs are disabled, the power |
| 8812 | * well is disabled and most interrupts are disabled, and these are also |
| 8813 | * requirements for runtime PM. When these conditions are met, we manually do |
| 8814 | * the other conditions: disable the interrupts, clocks and switch LCPLL refclk |
| 8815 | * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard |
| 8816 | * hang the machine. |
| 8817 | * |
| 8818 | * When we really reach PC8 or deeper states (not just when we allow it) we lose |
| 8819 | * the state of some registers, so when we come back from PC8+ we need to |
| 8820 | * restore this state. We don't get into PC8+ if we're not in RC6, so we don't |
| 8821 | * need to take care of the registers kept by RC6. Notice that this happens even |
| 8822 | * if we don't put the device in PCI D3 state (which is what currently happens |
| 8823 | * because of the runtime PM support). |
| 8824 | * |
| 8825 | * For more, read "Display Sequences for Package C8" on the hardware |
| 8826 | * documentation. |
| 8827 | */ |
Paulo Zanoni | a14cb6f | 2014-03-07 20:08:17 -0300 | [diff] [blame] | 8828 | void hsw_enable_pc8(struct drm_i915_private *dev_priv) |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 8829 | { |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 8830 | uint32_t val; |
| 8831 | |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 8832 | DRM_DEBUG_KMS("Enabling package C8+\n"); |
| 8833 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 8834 | if (HAS_PCH_LPT_LP(dev_priv)) { |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 8835 | val = I915_READ(SOUTH_DSPCLK_GATE_D); |
| 8836 | val &= ~PCH_LP_PARTITION_LEVEL_DISABLE; |
| 8837 | I915_WRITE(SOUTH_DSPCLK_GATE_D, val); |
| 8838 | } |
| 8839 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 8840 | lpt_disable_clkout_dp(dev_priv); |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 8841 | hsw_disable_lcpll(dev_priv, true, true); |
| 8842 | } |
| 8843 | |
Paulo Zanoni | a14cb6f | 2014-03-07 20:08:17 -0300 | [diff] [blame] | 8844 | void hsw_disable_pc8(struct drm_i915_private *dev_priv) |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 8845 | { |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 8846 | uint32_t val; |
| 8847 | |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 8848 | DRM_DEBUG_KMS("Disabling package C8+\n"); |
| 8849 | |
| 8850 | hsw_restore_lcpll(dev_priv); |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 8851 | lpt_init_pch_refclk(dev_priv); |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 8852 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 8853 | if (HAS_PCH_LPT_LP(dev_priv)) { |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 8854 | val = I915_READ(SOUTH_DSPCLK_GATE_D); |
| 8855 | val |= PCH_LP_PARTITION_LEVEL_DISABLE; |
| 8856 | I915_WRITE(SOUTH_DSPCLK_GATE_D, val); |
| 8857 | } |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 8858 | } |
| 8859 | |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 8860 | static int haswell_crtc_compute_clock(struct intel_crtc *crtc, |
| 8861 | struct intel_crtc_state *crtc_state) |
Paulo Zanoni | 09b4ddf | 2012-10-05 12:05:55 -0300 | [diff] [blame] | 8862 | { |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 8863 | if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) { |
Mika Kahola | af3997b | 2016-02-05 13:29:28 +0200 | [diff] [blame] | 8864 | if (!intel_ddi_pll_select(crtc, crtc_state)) |
| 8865 | return -EINVAL; |
| 8866 | } |
Daniel Vetter | 716c2e5 | 2014-06-25 22:02:02 +0300 | [diff] [blame] | 8867 | |
Ander Conselvan de Oliveira | c765319 | 2014-10-20 13:46:44 +0300 | [diff] [blame] | 8868 | crtc->lowfreq_avail = false; |
Daniel Vetter | 644cef3 | 2014-04-24 23:55:07 +0200 | [diff] [blame] | 8869 | |
Daniel Vetter | c8f7a0d | 2014-04-24 23:55:04 +0200 | [diff] [blame] | 8870 | return 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8871 | } |
| 8872 | |
Satheeshakrishna M | 3760b59 | 2014-08-22 09:49:11 +0530 | [diff] [blame] | 8873 | static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv, |
| 8874 | enum port port, |
| 8875 | struct intel_crtc_state *pipe_config) |
| 8876 | { |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8877 | enum intel_dpll_id id; |
| 8878 | |
Satheeshakrishna M | 3760b59 | 2014-08-22 09:49:11 +0530 | [diff] [blame] | 8879 | switch (port) { |
| 8880 | case PORT_A: |
Imre Deak | 08250c4 | 2016-03-14 19:55:34 +0200 | [diff] [blame] | 8881 | id = DPLL_ID_SKL_DPLL0; |
Satheeshakrishna M | 3760b59 | 2014-08-22 09:49:11 +0530 | [diff] [blame] | 8882 | break; |
| 8883 | case PORT_B: |
Imre Deak | 08250c4 | 2016-03-14 19:55:34 +0200 | [diff] [blame] | 8884 | id = DPLL_ID_SKL_DPLL1; |
Satheeshakrishna M | 3760b59 | 2014-08-22 09:49:11 +0530 | [diff] [blame] | 8885 | break; |
| 8886 | case PORT_C: |
Imre Deak | 08250c4 | 2016-03-14 19:55:34 +0200 | [diff] [blame] | 8887 | id = DPLL_ID_SKL_DPLL2; |
Satheeshakrishna M | 3760b59 | 2014-08-22 09:49:11 +0530 | [diff] [blame] | 8888 | break; |
| 8889 | default: |
| 8890 | DRM_ERROR("Incorrect port type\n"); |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8891 | return; |
Satheeshakrishna M | 3760b59 | 2014-08-22 09:49:11 +0530 | [diff] [blame] | 8892 | } |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8893 | |
| 8894 | pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id); |
Satheeshakrishna M | 3760b59 | 2014-08-22 09:49:11 +0530 | [diff] [blame] | 8895 | } |
| 8896 | |
Satheeshakrishna M | 96b7dfb | 2014-11-13 14:55:17 +0000 | [diff] [blame] | 8897 | static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv, |
| 8898 | enum port port, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 8899 | struct intel_crtc_state *pipe_config) |
Satheeshakrishna M | 96b7dfb | 2014-11-13 14:55:17 +0000 | [diff] [blame] | 8900 | { |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8901 | enum intel_dpll_id id; |
Ander Conselvan de Oliveira | a3c988e | 2016-03-08 17:46:27 +0200 | [diff] [blame] | 8902 | u32 temp; |
Satheeshakrishna M | 96b7dfb | 2014-11-13 14:55:17 +0000 | [diff] [blame] | 8903 | |
| 8904 | temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port); |
Ander Conselvan de Oliveira | c856052 | 2016-09-01 15:08:07 -0700 | [diff] [blame] | 8905 | id = temp >> (port * 3 + 1); |
Satheeshakrishna M | 96b7dfb | 2014-11-13 14:55:17 +0000 | [diff] [blame] | 8906 | |
Ander Conselvan de Oliveira | c856052 | 2016-09-01 15:08:07 -0700 | [diff] [blame] | 8907 | if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3)) |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8908 | return; |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8909 | |
| 8910 | pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id); |
Satheeshakrishna M | 96b7dfb | 2014-11-13 14:55:17 +0000 | [diff] [blame] | 8911 | } |
| 8912 | |
Damien Lespiau | 7d2c817 | 2014-07-29 18:06:18 +0100 | [diff] [blame] | 8913 | static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv, |
| 8914 | enum port port, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 8915 | struct intel_crtc_state *pipe_config) |
Damien Lespiau | 7d2c817 | 2014-07-29 18:06:18 +0100 | [diff] [blame] | 8916 | { |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8917 | enum intel_dpll_id id; |
Ander Conselvan de Oliveira | c856052 | 2016-09-01 15:08:07 -0700 | [diff] [blame] | 8918 | uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port)); |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8919 | |
Ander Conselvan de Oliveira | c856052 | 2016-09-01 15:08:07 -0700 | [diff] [blame] | 8920 | switch (ddi_pll_sel) { |
Damien Lespiau | 7d2c817 | 2014-07-29 18:06:18 +0100 | [diff] [blame] | 8921 | case PORT_CLK_SEL_WRPLL1: |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8922 | id = DPLL_ID_WRPLL1; |
Damien Lespiau | 7d2c817 | 2014-07-29 18:06:18 +0100 | [diff] [blame] | 8923 | break; |
| 8924 | case PORT_CLK_SEL_WRPLL2: |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8925 | id = DPLL_ID_WRPLL2; |
Damien Lespiau | 7d2c817 | 2014-07-29 18:06:18 +0100 | [diff] [blame] | 8926 | break; |
Maarten Lankhorst | 00490c2 | 2015-11-16 14:42:12 +0100 | [diff] [blame] | 8927 | case PORT_CLK_SEL_SPLL: |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8928 | id = DPLL_ID_SPLL; |
Ville Syrjälä | 79bd23d | 2015-12-01 23:32:07 +0200 | [diff] [blame] | 8929 | break; |
Ander Conselvan de Oliveira | 9d16da6 | 2016-03-08 17:46:26 +0200 | [diff] [blame] | 8930 | case PORT_CLK_SEL_LCPLL_810: |
| 8931 | id = DPLL_ID_LCPLL_810; |
| 8932 | break; |
| 8933 | case PORT_CLK_SEL_LCPLL_1350: |
| 8934 | id = DPLL_ID_LCPLL_1350; |
| 8935 | break; |
| 8936 | case PORT_CLK_SEL_LCPLL_2700: |
| 8937 | id = DPLL_ID_LCPLL_2700; |
| 8938 | break; |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8939 | default: |
Ander Conselvan de Oliveira | c856052 | 2016-09-01 15:08:07 -0700 | [diff] [blame] | 8940 | MISSING_CASE(ddi_pll_sel); |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8941 | /* fall through */ |
| 8942 | case PORT_CLK_SEL_NONE: |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8943 | return; |
Damien Lespiau | 7d2c817 | 2014-07-29 18:06:18 +0100 | [diff] [blame] | 8944 | } |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8945 | |
| 8946 | pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id); |
Damien Lespiau | 7d2c817 | 2014-07-29 18:06:18 +0100 | [diff] [blame] | 8947 | } |
| 8948 | |
Jani Nikula | cf30429 | 2016-03-18 17:05:41 +0200 | [diff] [blame] | 8949 | static bool hsw_get_transcoder_state(struct intel_crtc *crtc, |
| 8950 | struct intel_crtc_state *pipe_config, |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 8951 | u64 *power_domain_mask) |
Jani Nikula | cf30429 | 2016-03-18 17:05:41 +0200 | [diff] [blame] | 8952 | { |
| 8953 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8954 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jani Nikula | cf30429 | 2016-03-18 17:05:41 +0200 | [diff] [blame] | 8955 | enum intel_display_power_domain power_domain; |
| 8956 | u32 tmp; |
| 8957 | |
Imre Deak | d9a7bc6 | 2016-05-12 16:18:50 +0300 | [diff] [blame] | 8958 | /* |
| 8959 | * The pipe->transcoder mapping is fixed with the exception of the eDP |
| 8960 | * transcoder handled below. |
| 8961 | */ |
Jani Nikula | cf30429 | 2016-03-18 17:05:41 +0200 | [diff] [blame] | 8962 | pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe; |
| 8963 | |
| 8964 | /* |
| 8965 | * XXX: Do intel_display_power_get_if_enabled before reading this (for |
| 8966 | * consistency and less surprising code; it's in always on power). |
| 8967 | */ |
| 8968 | tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP)); |
| 8969 | if (tmp & TRANS_DDI_FUNC_ENABLE) { |
| 8970 | enum pipe trans_edp_pipe; |
| 8971 | switch (tmp & TRANS_DDI_EDP_INPUT_MASK) { |
| 8972 | default: |
| 8973 | WARN(1, "unknown pipe linked to edp transcoder\n"); |
| 8974 | case TRANS_DDI_EDP_INPUT_A_ONOFF: |
| 8975 | case TRANS_DDI_EDP_INPUT_A_ON: |
| 8976 | trans_edp_pipe = PIPE_A; |
| 8977 | break; |
| 8978 | case TRANS_DDI_EDP_INPUT_B_ONOFF: |
| 8979 | trans_edp_pipe = PIPE_B; |
| 8980 | break; |
| 8981 | case TRANS_DDI_EDP_INPUT_C_ONOFF: |
| 8982 | trans_edp_pipe = PIPE_C; |
| 8983 | break; |
| 8984 | } |
| 8985 | |
| 8986 | if (trans_edp_pipe == crtc->pipe) |
| 8987 | pipe_config->cpu_transcoder = TRANSCODER_EDP; |
| 8988 | } |
| 8989 | |
| 8990 | power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder); |
| 8991 | if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) |
| 8992 | return false; |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 8993 | *power_domain_mask |= BIT_ULL(power_domain); |
Jani Nikula | cf30429 | 2016-03-18 17:05:41 +0200 | [diff] [blame] | 8994 | |
| 8995 | tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder)); |
| 8996 | |
| 8997 | return tmp & PIPECONF_ENABLE; |
| 8998 | } |
| 8999 | |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 9000 | static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc, |
| 9001 | struct intel_crtc_state *pipe_config, |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 9002 | u64 *power_domain_mask) |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 9003 | { |
| 9004 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9005 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 9006 | enum intel_display_power_domain power_domain; |
| 9007 | enum port port; |
| 9008 | enum transcoder cpu_transcoder; |
| 9009 | u32 tmp; |
| 9010 | |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 9011 | for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) { |
| 9012 | if (port == PORT_A) |
| 9013 | cpu_transcoder = TRANSCODER_DSI_A; |
| 9014 | else |
| 9015 | cpu_transcoder = TRANSCODER_DSI_C; |
| 9016 | |
| 9017 | power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder); |
| 9018 | if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) |
| 9019 | continue; |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 9020 | *power_domain_mask |= BIT_ULL(power_domain); |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 9021 | |
Imre Deak | db18b6a | 2016-03-24 12:41:40 +0200 | [diff] [blame] | 9022 | /* |
| 9023 | * The PLL needs to be enabled with a valid divider |
| 9024 | * configuration, otherwise accessing DSI registers will hang |
| 9025 | * the machine. See BSpec North Display Engine |
| 9026 | * registers/MIPI[BXT]. We can break out here early, since we |
| 9027 | * need the same DSI PLL to be enabled for both DSI ports. |
| 9028 | */ |
| 9029 | if (!intel_dsi_pll_is_enabled(dev_priv)) |
| 9030 | break; |
| 9031 | |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 9032 | /* XXX: this works for video mode only */ |
| 9033 | tmp = I915_READ(BXT_MIPI_PORT_CTRL(port)); |
| 9034 | if (!(tmp & DPI_ENABLE)) |
| 9035 | continue; |
| 9036 | |
| 9037 | tmp = I915_READ(MIPI_CTRL(port)); |
| 9038 | if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe)) |
| 9039 | continue; |
| 9040 | |
| 9041 | pipe_config->cpu_transcoder = cpu_transcoder; |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 9042 | break; |
| 9043 | } |
| 9044 | |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 9045 | return transcoder_is_dsi(pipe_config->cpu_transcoder); |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 9046 | } |
| 9047 | |
Daniel Vetter | 26804af | 2014-06-25 22:01:55 +0300 | [diff] [blame] | 9048 | static void haswell_get_ddi_port_state(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 9049 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 26804af | 2014-06-25 22:01:55 +0300 | [diff] [blame] | 9050 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 9051 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Daniel Vetter | d452c5b | 2014-07-04 11:27:39 -0300 | [diff] [blame] | 9052 | struct intel_shared_dpll *pll; |
Daniel Vetter | 26804af | 2014-06-25 22:01:55 +0300 | [diff] [blame] | 9053 | enum port port; |
| 9054 | uint32_t tmp; |
| 9055 | |
| 9056 | tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder)); |
| 9057 | |
| 9058 | port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT; |
| 9059 | |
Rodrigo Vivi | b976dc5 | 2017-01-23 10:32:37 -0800 | [diff] [blame] | 9060 | if (IS_GEN9_BC(dev_priv)) |
Satheeshakrishna M | 96b7dfb | 2014-11-13 14:55:17 +0000 | [diff] [blame] | 9061 | skylake_get_ddi_pll(dev_priv, port, pipe_config); |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 9062 | else if (IS_GEN9_LP(dev_priv)) |
Satheeshakrishna M | 3760b59 | 2014-08-22 09:49:11 +0530 | [diff] [blame] | 9063 | bxt_get_ddi_pll(dev_priv, port, pipe_config); |
Satheeshakrishna M | 96b7dfb | 2014-11-13 14:55:17 +0000 | [diff] [blame] | 9064 | else |
| 9065 | haswell_get_ddi_pll(dev_priv, port, pipe_config); |
Daniel Vetter | 9cd8693 | 2014-06-25 22:01:57 +0300 | [diff] [blame] | 9066 | |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 9067 | pll = pipe_config->shared_dpll; |
| 9068 | if (pll) { |
Ander Conselvan de Oliveira | 2edd644 | 2016-03-08 17:46:21 +0200 | [diff] [blame] | 9069 | WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll, |
| 9070 | &pipe_config->dpll_hw_state)); |
Daniel Vetter | d452c5b | 2014-07-04 11:27:39 -0300 | [diff] [blame] | 9071 | } |
| 9072 | |
Daniel Vetter | 26804af | 2014-06-25 22:01:55 +0300 | [diff] [blame] | 9073 | /* |
| 9074 | * Haswell has only FDI/PCH transcoder A. It is which is connected to |
| 9075 | * DDI E. So just check whether this pipe is wired to DDI E and whether |
| 9076 | * the PCH transcoder is on. |
| 9077 | */ |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 9078 | if (INTEL_GEN(dev_priv) < 9 && |
Damien Lespiau | ca37045 | 2013-12-03 13:56:24 +0000 | [diff] [blame] | 9079 | (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) { |
Daniel Vetter | 26804af | 2014-06-25 22:01:55 +0300 | [diff] [blame] | 9080 | pipe_config->has_pch_encoder = true; |
| 9081 | |
| 9082 | tmp = I915_READ(FDI_RX_CTL(PIPE_A)); |
| 9083 | pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >> |
| 9084 | FDI_DP_PORT_WIDTH_SHIFT) + 1; |
| 9085 | |
| 9086 | ironlake_get_fdi_m_n_config(crtc, pipe_config); |
| 9087 | } |
| 9088 | } |
| 9089 | |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 9090 | static bool haswell_get_pipe_config(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 9091 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 9092 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 9093 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 9094 | enum intel_display_power_domain power_domain; |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 9095 | u64 power_domain_mask; |
Jani Nikula | cf30429 | 2016-03-18 17:05:41 +0200 | [diff] [blame] | 9096 | bool active; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 9097 | |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 9098 | power_domain = POWER_DOMAIN_PIPE(crtc->pipe); |
| 9099 | if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) |
Imre Deak | b5482bd | 2014-03-05 16:20:55 +0200 | [diff] [blame] | 9100 | return false; |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 9101 | power_domain_mask = BIT_ULL(power_domain); |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 9102 | |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 9103 | pipe_config->shared_dpll = NULL; |
Daniel Vetter | c0d43d6 | 2013-06-07 23:11:08 +0200 | [diff] [blame] | 9104 | |
Jani Nikula | cf30429 | 2016-03-18 17:05:41 +0200 | [diff] [blame] | 9105 | active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask); |
Daniel Vetter | eccb140 | 2013-05-22 00:50:22 +0200 | [diff] [blame] | 9106 | |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 9107 | if (IS_GEN9_LP(dev_priv) && |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 9108 | bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) { |
| 9109 | WARN_ON(active); |
| 9110 | active = true; |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 9111 | } |
| 9112 | |
Jani Nikula | cf30429 | 2016-03-18 17:05:41 +0200 | [diff] [blame] | 9113 | if (!active) |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 9114 | goto out; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 9115 | |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 9116 | if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) { |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 9117 | haswell_get_ddi_port_state(crtc, pipe_config); |
| 9118 | intel_get_pipe_timings(crtc, pipe_config); |
| 9119 | } |
Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 9120 | |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 9121 | intel_get_pipe_src_size(crtc, pipe_config); |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 9122 | |
Lionel Landwerlin | 05dc698 | 2016-03-16 10:57:15 +0000 | [diff] [blame] | 9123 | pipe_config->gamma_mode = |
| 9124 | I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK; |
| 9125 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 9126 | if (INTEL_GEN(dev_priv) >= 9) { |
Nabendu Maiti | 1c74eea | 2016-11-29 11:23:14 +0530 | [diff] [blame] | 9127 | intel_crtc_init_scalers(crtc, pipe_config); |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 9128 | |
Chandra Konduru | af99ceda | 2015-05-11 14:35:47 -0700 | [diff] [blame] | 9129 | pipe_config->scaler_state.scaler_id = -1; |
| 9130 | pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX); |
| 9131 | } |
| 9132 | |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 9133 | power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe); |
| 9134 | if (intel_display_power_get_if_enabled(dev_priv, power_domain)) { |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 9135 | power_domain_mask |= BIT_ULL(power_domain); |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 9136 | if (INTEL_GEN(dev_priv) >= 9) |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 9137 | skylake_get_pfit_config(crtc, pipe_config); |
Jesse Barnes | ff6d9f5 | 2015-01-21 17:19:54 -0800 | [diff] [blame] | 9138 | else |
Rodrigo Vivi | 1c132b4 | 2015-09-02 15:19:26 -0700 | [diff] [blame] | 9139 | ironlake_get_pfit_config(crtc, pipe_config); |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 9140 | } |
Daniel Vetter | 88adfff | 2013-03-28 10:42:01 +0100 | [diff] [blame] | 9141 | |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 9142 | if (IS_HASWELL(dev_priv)) |
Jesse Barnes | e59150d | 2014-01-07 13:30:45 -0800 | [diff] [blame] | 9143 | pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) && |
| 9144 | (I915_READ(IPS_CTL) & IPS_ENABLE); |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 9145 | |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 9146 | if (pipe_config->cpu_transcoder != TRANSCODER_EDP && |
| 9147 | !transcoder_is_dsi(pipe_config->cpu_transcoder)) { |
Clint Taylor | ebb69c9 | 2014-09-30 10:30:22 -0700 | [diff] [blame] | 9148 | pipe_config->pixel_multiplier = |
| 9149 | I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1; |
| 9150 | } else { |
| 9151 | pipe_config->pixel_multiplier = 1; |
| 9152 | } |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 9153 | |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 9154 | out: |
| 9155 | for_each_power_domain(power_domain, power_domain_mask) |
| 9156 | intel_display_power_put(dev_priv, power_domain); |
| 9157 | |
Jani Nikula | cf30429 | 2016-03-18 17:05:41 +0200 | [diff] [blame] | 9158 | return active; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 9159 | } |
| 9160 | |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 9161 | static void i845_update_cursor(struct drm_crtc *crtc, u32 base, |
| 9162 | const struct intel_plane_state *plane_state) |
Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 9163 | { |
| 9164 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9165 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 9166 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 9167 | uint32_t cntl = 0, size = 0; |
Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 9168 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 9169 | if (plane_state && plane_state->base.visible) { |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 9170 | unsigned int width = plane_state->base.crtc_w; |
| 9171 | unsigned int height = plane_state->base.crtc_h; |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 9172 | unsigned int stride = roundup_pow_of_two(width) * 4; |
| 9173 | |
| 9174 | switch (stride) { |
| 9175 | default: |
| 9176 | WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n", |
| 9177 | width, stride); |
| 9178 | stride = 256; |
| 9179 | /* fallthrough */ |
| 9180 | case 256: |
| 9181 | case 512: |
| 9182 | case 1024: |
| 9183 | case 2048: |
| 9184 | break; |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 9185 | } |
| 9186 | |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 9187 | cntl |= CURSOR_ENABLE | |
| 9188 | CURSOR_GAMMA_ENABLE | |
| 9189 | CURSOR_FORMAT_ARGB | |
| 9190 | CURSOR_STRIDE(stride); |
| 9191 | |
| 9192 | size = (height << 12) | width; |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 9193 | } |
Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 9194 | |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 9195 | if (intel_crtc->cursor_cntl != 0 && |
| 9196 | (intel_crtc->cursor_base != base || |
| 9197 | intel_crtc->cursor_size != size || |
| 9198 | intel_crtc->cursor_cntl != cntl)) { |
| 9199 | /* On these chipsets we can only modify the base/size/stride |
| 9200 | * whilst the cursor is disabled. |
| 9201 | */ |
Ville Syrjälä | 0b87c24 | 2015-09-22 19:47:51 +0300 | [diff] [blame] | 9202 | I915_WRITE(CURCNTR(PIPE_A), 0); |
| 9203 | POSTING_READ(CURCNTR(PIPE_A)); |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 9204 | intel_crtc->cursor_cntl = 0; |
| 9205 | } |
| 9206 | |
Ville Syrjälä | 99d1f38 | 2014-09-12 20:53:32 +0300 | [diff] [blame] | 9207 | if (intel_crtc->cursor_base != base) { |
Ville Syrjälä | 0b87c24 | 2015-09-22 19:47:51 +0300 | [diff] [blame] | 9208 | I915_WRITE(CURBASE(PIPE_A), base); |
Ville Syrjälä | 99d1f38 | 2014-09-12 20:53:32 +0300 | [diff] [blame] | 9209 | intel_crtc->cursor_base = base; |
| 9210 | } |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 9211 | |
| 9212 | if (intel_crtc->cursor_size != size) { |
| 9213 | I915_WRITE(CURSIZE, size); |
| 9214 | intel_crtc->cursor_size = size; |
| 9215 | } |
| 9216 | |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 9217 | if (intel_crtc->cursor_cntl != cntl) { |
Ville Syrjälä | 0b87c24 | 2015-09-22 19:47:51 +0300 | [diff] [blame] | 9218 | I915_WRITE(CURCNTR(PIPE_A), cntl); |
| 9219 | POSTING_READ(CURCNTR(PIPE_A)); |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 9220 | intel_crtc->cursor_cntl = cntl; |
| 9221 | } |
Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 9222 | } |
| 9223 | |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 9224 | static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base, |
| 9225 | const struct intel_plane_state *plane_state) |
Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 9226 | { |
| 9227 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9228 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 9229 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 9230 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | 663f312 | 2015-12-14 13:16:48 +0200 | [diff] [blame] | 9231 | uint32_t cntl = 0; |
Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 9232 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 9233 | if (plane_state && plane_state->base.visible) { |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 9234 | cntl = MCURSOR_GAMMA_ENABLE; |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 9235 | switch (plane_state->base.crtc_w) { |
Sagar Kamble | 4726e0b | 2014-03-10 17:06:23 +0530 | [diff] [blame] | 9236 | case 64: |
| 9237 | cntl |= CURSOR_MODE_64_ARGB_AX; |
| 9238 | break; |
| 9239 | case 128: |
| 9240 | cntl |= CURSOR_MODE_128_ARGB_AX; |
| 9241 | break; |
| 9242 | case 256: |
| 9243 | cntl |= CURSOR_MODE_256_ARGB_AX; |
| 9244 | break; |
| 9245 | default: |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 9246 | MISSING_CASE(plane_state->base.crtc_w); |
Sagar Kamble | 4726e0b | 2014-03-10 17:06:23 +0530 | [diff] [blame] | 9247 | return; |
Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 9248 | } |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 9249 | cntl |= pipe << 28; /* Connect to correct pipe */ |
Ville Syrjälä | 47bf17a | 2014-09-12 20:53:33 +0300 | [diff] [blame] | 9250 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 9251 | if (HAS_DDI(dev_priv)) |
Ville Syrjälä | 47bf17a | 2014-09-12 20:53:33 +0300 | [diff] [blame] | 9252 | cntl |= CURSOR_PIPE_CSC_ENABLE; |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 9253 | |
Ville Syrjälä | f22aa14 | 2016-11-14 18:53:58 +0200 | [diff] [blame] | 9254 | if (plane_state->base.rotation & DRM_ROTATE_180) |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 9255 | cntl |= CURSOR_ROTATE_180; |
| 9256 | } |
Ville Syrjälä | 4398ad4 | 2014-10-23 07:41:34 -0700 | [diff] [blame] | 9257 | |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 9258 | if (intel_crtc->cursor_cntl != cntl) { |
| 9259 | I915_WRITE(CURCNTR(pipe), cntl); |
| 9260 | POSTING_READ(CURCNTR(pipe)); |
| 9261 | intel_crtc->cursor_cntl = cntl; |
| 9262 | } |
| 9263 | |
Jesse Barnes | 65a21cd | 2011-10-12 11:10:21 -0700 | [diff] [blame] | 9264 | /* and commit changes on next vblank */ |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 9265 | I915_WRITE(CURBASE(pipe), base); |
| 9266 | POSTING_READ(CURBASE(pipe)); |
Ville Syrjälä | 99d1f38 | 2014-09-12 20:53:32 +0300 | [diff] [blame] | 9267 | |
| 9268 | intel_crtc->cursor_base = base; |
Jesse Barnes | 65a21cd | 2011-10-12 11:10:21 -0700 | [diff] [blame] | 9269 | } |
| 9270 | |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 9271 | /* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */ |
Chris Wilson | 6b383a7 | 2010-09-13 13:54:26 +0100 | [diff] [blame] | 9272 | static void intel_crtc_update_cursor(struct drm_crtc *crtc, |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 9273 | const struct intel_plane_state *plane_state) |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 9274 | { |
| 9275 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9276 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 9277 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 9278 | int pipe = intel_crtc->pipe; |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 9279 | u32 base = intel_crtc->cursor_addr; |
| 9280 | u32 pos = 0; |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 9281 | |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 9282 | if (plane_state) { |
| 9283 | int x = plane_state->base.crtc_x; |
| 9284 | int y = plane_state->base.crtc_y; |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 9285 | |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 9286 | if (x < 0) { |
| 9287 | pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT; |
| 9288 | x = -x; |
| 9289 | } |
| 9290 | pos |= x << CURSOR_X_SHIFT; |
| 9291 | |
| 9292 | if (y < 0) { |
| 9293 | pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT; |
| 9294 | y = -y; |
| 9295 | } |
| 9296 | pos |= y << CURSOR_Y_SHIFT; |
| 9297 | |
| 9298 | /* ILK+ do this automagically */ |
Tvrtko Ursulin | 49cff96 | 2016-10-13 11:02:54 +0100 | [diff] [blame] | 9299 | if (HAS_GMCH_DISPLAY(dev_priv) && |
Ville Syrjälä | f22aa14 | 2016-11-14 18:53:58 +0200 | [diff] [blame] | 9300 | plane_state->base.rotation & DRM_ROTATE_180) { |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 9301 | base += (plane_state->base.crtc_h * |
| 9302 | plane_state->base.crtc_w - 1) * 4; |
| 9303 | } |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 9304 | } |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 9305 | |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 9306 | I915_WRITE(CURPOS(pipe), pos); |
| 9307 | |
Jani Nikula | 2a307c2 | 2016-11-30 17:43:04 +0200 | [diff] [blame] | 9308 | if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 9309 | i845_update_cursor(crtc, base, plane_state); |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 9310 | else |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 9311 | i9xx_update_cursor(crtc, base, plane_state); |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 9312 | } |
| 9313 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 9314 | static bool cursor_size_ok(struct drm_i915_private *dev_priv, |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 9315 | uint32_t width, uint32_t height) |
| 9316 | { |
| 9317 | if (width == 0 || height == 0) |
| 9318 | return false; |
| 9319 | |
| 9320 | /* |
| 9321 | * 845g/865g are special in that they are only limited by |
| 9322 | * the width of their cursors, the height is arbitrary up to |
| 9323 | * the precision of the register. Everything else requires |
| 9324 | * square cursors, limited to a few power-of-two sizes. |
| 9325 | */ |
Jani Nikula | 2a307c2 | 2016-11-30 17:43:04 +0200 | [diff] [blame] | 9326 | if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) { |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 9327 | if ((width & 63) != 0) |
| 9328 | return false; |
| 9329 | |
Jani Nikula | 2a307c2 | 2016-11-30 17:43:04 +0200 | [diff] [blame] | 9330 | if (width > (IS_I845G(dev_priv) ? 64 : 512)) |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 9331 | return false; |
| 9332 | |
| 9333 | if (height > 1023) |
| 9334 | return false; |
| 9335 | } else { |
| 9336 | switch (width | height) { |
| 9337 | case 256: |
| 9338 | case 128: |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 9339 | if (IS_GEN2(dev_priv)) |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 9340 | return false; |
| 9341 | case 64: |
| 9342 | break; |
| 9343 | default: |
| 9344 | return false; |
| 9345 | } |
| 9346 | } |
| 9347 | |
| 9348 | return true; |
| 9349 | } |
| 9350 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9351 | /* VESA 640x480x72Hz mode to set on the pipe */ |
| 9352 | static struct drm_display_mode load_detect_mode = { |
| 9353 | DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664, |
| 9354 | 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC), |
| 9355 | }; |
| 9356 | |
Daniel Vetter | a8bb681 | 2014-02-10 18:00:39 +0100 | [diff] [blame] | 9357 | struct drm_framebuffer * |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 9358 | intel_framebuffer_create(struct drm_i915_gem_object *obj, |
| 9359 | struct drm_mode_fb_cmd2 *mode_cmd) |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9360 | { |
| 9361 | struct intel_framebuffer *intel_fb; |
| 9362 | int ret; |
| 9363 | |
| 9364 | intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL); |
Lukas Wunner | dcb1394 | 2015-07-04 11:50:58 +0200 | [diff] [blame] | 9365 | if (!intel_fb) |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9366 | return ERR_PTR(-ENOMEM); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9367 | |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 9368 | ret = intel_framebuffer_init(intel_fb, obj, mode_cmd); |
Daniel Vetter | dd4916c | 2013-10-09 21:23:51 +0200 | [diff] [blame] | 9369 | if (ret) |
| 9370 | goto err; |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9371 | |
| 9372 | return &intel_fb->base; |
Daniel Vetter | dd4916c | 2013-10-09 21:23:51 +0200 | [diff] [blame] | 9373 | |
Lukas Wunner | dcb1394 | 2015-07-04 11:50:58 +0200 | [diff] [blame] | 9374 | err: |
| 9375 | kfree(intel_fb); |
Daniel Vetter | dd4916c | 2013-10-09 21:23:51 +0200 | [diff] [blame] | 9376 | return ERR_PTR(ret); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9377 | } |
| 9378 | |
| 9379 | static u32 |
| 9380 | intel_framebuffer_pitch_for_width(int width, int bpp) |
| 9381 | { |
| 9382 | u32 pitch = DIV_ROUND_UP(width * bpp, 8); |
| 9383 | return ALIGN(pitch, 64); |
| 9384 | } |
| 9385 | |
| 9386 | static u32 |
| 9387 | intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp) |
| 9388 | { |
| 9389 | u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp); |
Fabian Frederick | 1267a26 | 2014-07-01 20:39:41 +0200 | [diff] [blame] | 9390 | return PAGE_ALIGN(pitch * mode->vdisplay); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9391 | } |
| 9392 | |
| 9393 | static struct drm_framebuffer * |
| 9394 | intel_framebuffer_create_for_mode(struct drm_device *dev, |
| 9395 | struct drm_display_mode *mode, |
| 9396 | int depth, int bpp) |
| 9397 | { |
Lukas Wunner | dcb1394 | 2015-07-04 11:50:58 +0200 | [diff] [blame] | 9398 | struct drm_framebuffer *fb; |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9399 | struct drm_i915_gem_object *obj; |
Chris Wilson | 0fed39b | 2012-11-05 22:25:07 +0000 | [diff] [blame] | 9400 | struct drm_mode_fb_cmd2 mode_cmd = { 0 }; |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9401 | |
Tvrtko Ursulin | 12d79d7 | 2016-12-01 14:16:37 +0000 | [diff] [blame] | 9402 | obj = i915_gem_object_create(to_i915(dev), |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9403 | intel_framebuffer_size_for_mode(mode, bpp)); |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 9404 | if (IS_ERR(obj)) |
| 9405 | return ERR_CAST(obj); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9406 | |
| 9407 | mode_cmd.width = mode->hdisplay; |
| 9408 | mode_cmd.height = mode->vdisplay; |
Jesse Barnes | 308e5bc | 2011-11-14 14:51:28 -0800 | [diff] [blame] | 9409 | mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width, |
| 9410 | bpp); |
Dave Airlie | 5ca0c34 | 2012-02-23 15:33:40 +0000 | [diff] [blame] | 9411 | mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9412 | |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 9413 | fb = intel_framebuffer_create(obj, &mode_cmd); |
Lukas Wunner | dcb1394 | 2015-07-04 11:50:58 +0200 | [diff] [blame] | 9414 | if (IS_ERR(fb)) |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 9415 | i915_gem_object_put(obj); |
Lukas Wunner | dcb1394 | 2015-07-04 11:50:58 +0200 | [diff] [blame] | 9416 | |
| 9417 | return fb; |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9418 | } |
| 9419 | |
| 9420 | static struct drm_framebuffer * |
| 9421 | mode_fits_in_fbdev(struct drm_device *dev, |
| 9422 | struct drm_display_mode *mode) |
| 9423 | { |
Daniel Vetter | 0695726 | 2015-08-10 13:34:08 +0200 | [diff] [blame] | 9424 | #ifdef CONFIG_DRM_FBDEV_EMULATION |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9425 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9426 | struct drm_i915_gem_object *obj; |
| 9427 | struct drm_framebuffer *fb; |
| 9428 | |
Daniel Vetter | 4c0e552 | 2014-02-14 16:35:54 +0100 | [diff] [blame] | 9429 | if (!dev_priv->fbdev) |
| 9430 | return NULL; |
| 9431 | |
| 9432 | if (!dev_priv->fbdev->fb) |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9433 | return NULL; |
| 9434 | |
Jesse Barnes | 8bcd455 | 2014-02-07 12:10:38 -0800 | [diff] [blame] | 9435 | obj = dev_priv->fbdev->fb->obj; |
Daniel Vetter | 4c0e552 | 2014-02-14 16:35:54 +0100 | [diff] [blame] | 9436 | BUG_ON(!obj); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9437 | |
Jesse Barnes | 8bcd455 | 2014-02-07 12:10:38 -0800 | [diff] [blame] | 9438 | fb = &dev_priv->fbdev->fb->base; |
Ville Syrjälä | 01f2c77 | 2011-12-20 00:06:49 +0200 | [diff] [blame] | 9439 | if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay, |
Ville Syrjälä | 272725c | 2016-12-14 23:32:20 +0200 | [diff] [blame] | 9440 | fb->format->cpp[0] * 8)) |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9441 | return NULL; |
| 9442 | |
Ville Syrjälä | 01f2c77 | 2011-12-20 00:06:49 +0200 | [diff] [blame] | 9443 | if (obj->base.size < mode->vdisplay * fb->pitches[0]) |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9444 | return NULL; |
| 9445 | |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9446 | drm_framebuffer_reference(fb); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9447 | return fb; |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 9448 | #else |
| 9449 | return NULL; |
| 9450 | #endif |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9451 | } |
| 9452 | |
Ander Conselvan de Oliveira | d3a40d1 | 2015-04-21 17:13:09 +0300 | [diff] [blame] | 9453 | static int intel_modeset_setup_plane_state(struct drm_atomic_state *state, |
| 9454 | struct drm_crtc *crtc, |
| 9455 | struct drm_display_mode *mode, |
| 9456 | struct drm_framebuffer *fb, |
| 9457 | int x, int y) |
| 9458 | { |
| 9459 | struct drm_plane_state *plane_state; |
| 9460 | int hdisplay, vdisplay; |
| 9461 | int ret; |
| 9462 | |
| 9463 | plane_state = drm_atomic_get_plane_state(state, crtc->primary); |
| 9464 | if (IS_ERR(plane_state)) |
| 9465 | return PTR_ERR(plane_state); |
| 9466 | |
| 9467 | if (mode) |
Daniel Vetter | 196cd5d | 2017-01-25 07:26:56 +0100 | [diff] [blame] | 9468 | drm_mode_get_hv_timing(mode, &hdisplay, &vdisplay); |
Ander Conselvan de Oliveira | d3a40d1 | 2015-04-21 17:13:09 +0300 | [diff] [blame] | 9469 | else |
| 9470 | hdisplay = vdisplay = 0; |
| 9471 | |
| 9472 | ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL); |
| 9473 | if (ret) |
| 9474 | return ret; |
| 9475 | drm_atomic_set_fb_for_plane(plane_state, fb); |
| 9476 | plane_state->crtc_x = 0; |
| 9477 | plane_state->crtc_y = 0; |
| 9478 | plane_state->crtc_w = hdisplay; |
| 9479 | plane_state->crtc_h = vdisplay; |
| 9480 | plane_state->src_x = x << 16; |
| 9481 | plane_state->src_y = y << 16; |
| 9482 | plane_state->src_w = hdisplay << 16; |
| 9483 | plane_state->src_h = vdisplay << 16; |
| 9484 | |
| 9485 | return 0; |
| 9486 | } |
| 9487 | |
Daniel Vetter | d2434ab | 2012-08-12 21:20:10 +0200 | [diff] [blame] | 9488 | bool intel_get_load_detect_pipe(struct drm_connector *connector, |
Chris Wilson | 7173188 | 2011-04-19 23:10:58 +0100 | [diff] [blame] | 9489 | struct drm_display_mode *mode, |
Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 9490 | struct intel_load_detect_pipe *old, |
| 9491 | struct drm_modeset_acquire_ctx *ctx) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9492 | { |
| 9493 | struct intel_crtc *intel_crtc; |
Daniel Vetter | d2434ab | 2012-08-12 21:20:10 +0200 | [diff] [blame] | 9494 | struct intel_encoder *intel_encoder = |
| 9495 | intel_attached_encoder(connector); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9496 | struct drm_crtc *possible_crtc; |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 9497 | struct drm_encoder *encoder = &intel_encoder->base; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9498 | struct drm_crtc *crtc = NULL; |
| 9499 | struct drm_device *dev = encoder->dev; |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 9500 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 94352cf | 2012-07-05 22:51:56 +0200 | [diff] [blame] | 9501 | struct drm_framebuffer *fb; |
Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 9502 | struct drm_mode_config *config = &dev->mode_config; |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9503 | struct drm_atomic_state *state = NULL, *restore_state = NULL; |
Ander Conselvan de Oliveira | 944b0c7 | 2015-03-20 16:18:07 +0200 | [diff] [blame] | 9504 | struct drm_connector_state *connector_state; |
Ander Conselvan de Oliveira | 4be0731 | 2015-04-21 17:13:01 +0300 | [diff] [blame] | 9505 | struct intel_crtc_state *crtc_state; |
Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 9506 | int ret, i = -1; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9507 | |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9508 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n", |
Jani Nikula | c23cc41 | 2014-06-03 14:56:17 +0300 | [diff] [blame] | 9509 | connector->base.id, connector->name, |
Jani Nikula | 8e329a03 | 2014-06-03 14:56:21 +0300 | [diff] [blame] | 9510 | encoder->base.id, encoder->name); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9511 | |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9512 | old->restore_state = NULL; |
| 9513 | |
Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 9514 | retry: |
| 9515 | ret = drm_modeset_lock(&config->connection_mutex, ctx); |
| 9516 | if (ret) |
Maarten Lankhorst | ad3c558 | 2015-07-13 16:30:26 +0200 | [diff] [blame] | 9517 | goto fail; |
Daniel Vetter | 6e9f798 | 2014-05-29 23:54:47 +0200 | [diff] [blame] | 9518 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9519 | /* |
| 9520 | * Algorithm gets a little messy: |
Chris Wilson | 7a5e480 | 2011-04-19 23:21:12 +0100 | [diff] [blame] | 9521 | * |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9522 | * - if the connector already has an assigned crtc, use it (but make |
| 9523 | * sure it's on first) |
Chris Wilson | 7a5e480 | 2011-04-19 23:21:12 +0100 | [diff] [blame] | 9524 | * |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9525 | * - try to find the first unused crtc that can drive this connector, |
| 9526 | * and use that if we find one |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9527 | */ |
| 9528 | |
| 9529 | /* See if we already have a CRTC for this connector */ |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9530 | if (connector->state->crtc) { |
| 9531 | crtc = connector->state->crtc; |
Chris Wilson | 8261b19 | 2011-04-19 23:18:09 +0100 | [diff] [blame] | 9532 | |
Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 9533 | ret = drm_modeset_lock(&crtc->mutex, ctx); |
| 9534 | if (ret) |
Maarten Lankhorst | ad3c558 | 2015-07-13 16:30:26 +0200 | [diff] [blame] | 9535 | goto fail; |
Chris Wilson | 8261b19 | 2011-04-19 23:18:09 +0100 | [diff] [blame] | 9536 | |
| 9537 | /* Make sure the crtc and connector are running */ |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9538 | goto found; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9539 | } |
| 9540 | |
| 9541 | /* Find an unused one (if possible) */ |
Damien Lespiau | 70e1e0e | 2014-05-13 23:32:24 +0100 | [diff] [blame] | 9542 | for_each_crtc(dev, possible_crtc) { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9543 | i++; |
| 9544 | if (!(encoder->possible_crtcs & (1 << i))) |
| 9545 | continue; |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9546 | |
| 9547 | ret = drm_modeset_lock(&possible_crtc->mutex, ctx); |
| 9548 | if (ret) |
| 9549 | goto fail; |
| 9550 | |
| 9551 | if (possible_crtc->state->enable) { |
| 9552 | drm_modeset_unlock(&possible_crtc->mutex); |
Ville Syrjälä | a459249 | 2014-08-11 13:15:36 +0300 | [diff] [blame] | 9553 | continue; |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9554 | } |
Ville Syrjälä | a459249 | 2014-08-11 13:15:36 +0300 | [diff] [blame] | 9555 | |
| 9556 | crtc = possible_crtc; |
| 9557 | break; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9558 | } |
| 9559 | |
| 9560 | /* |
| 9561 | * If we didn't find an unused CRTC, don't use any. |
| 9562 | */ |
| 9563 | if (!crtc) { |
Chris Wilson | 7173188 | 2011-04-19 23:10:58 +0100 | [diff] [blame] | 9564 | DRM_DEBUG_KMS("no pipe available for load-detect\n"); |
Maarten Lankhorst | ad3c558 | 2015-07-13 16:30:26 +0200 | [diff] [blame] | 9565 | goto fail; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9566 | } |
| 9567 | |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9568 | found: |
| 9569 | intel_crtc = to_intel_crtc(crtc); |
| 9570 | |
Daniel Vetter | 4d02e2d | 2014-11-11 10:12:00 +0100 | [diff] [blame] | 9571 | ret = drm_modeset_lock(&crtc->primary->mutex, ctx); |
| 9572 | if (ret) |
Maarten Lankhorst | ad3c558 | 2015-07-13 16:30:26 +0200 | [diff] [blame] | 9573 | goto fail; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9574 | |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 9575 | state = drm_atomic_state_alloc(dev); |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9576 | restore_state = drm_atomic_state_alloc(dev); |
| 9577 | if (!state || !restore_state) { |
| 9578 | ret = -ENOMEM; |
| 9579 | goto fail; |
| 9580 | } |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 9581 | |
| 9582 | state->acquire_ctx = ctx; |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9583 | restore_state->acquire_ctx = ctx; |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 9584 | |
Ander Conselvan de Oliveira | 944b0c7 | 2015-03-20 16:18:07 +0200 | [diff] [blame] | 9585 | connector_state = drm_atomic_get_connector_state(state, connector); |
| 9586 | if (IS_ERR(connector_state)) { |
| 9587 | ret = PTR_ERR(connector_state); |
| 9588 | goto fail; |
| 9589 | } |
| 9590 | |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9591 | ret = drm_atomic_set_crtc_for_connector(connector_state, crtc); |
| 9592 | if (ret) |
| 9593 | goto fail; |
Ander Conselvan de Oliveira | 944b0c7 | 2015-03-20 16:18:07 +0200 | [diff] [blame] | 9594 | |
Ander Conselvan de Oliveira | 4be0731 | 2015-04-21 17:13:01 +0300 | [diff] [blame] | 9595 | crtc_state = intel_atomic_get_crtc_state(state, intel_crtc); |
| 9596 | if (IS_ERR(crtc_state)) { |
| 9597 | ret = PTR_ERR(crtc_state); |
| 9598 | goto fail; |
| 9599 | } |
| 9600 | |
Maarten Lankhorst | 49d6fa2 | 2015-05-11 10:45:15 +0200 | [diff] [blame] | 9601 | crtc_state->base.active = crtc_state->base.enable = true; |
Ander Conselvan de Oliveira | 4be0731 | 2015-04-21 17:13:01 +0300 | [diff] [blame] | 9602 | |
Chris Wilson | 6492711 | 2011-04-20 07:25:26 +0100 | [diff] [blame] | 9603 | if (!mode) |
| 9604 | mode = &load_detect_mode; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9605 | |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9606 | /* We need a framebuffer large enough to accommodate all accesses |
| 9607 | * that the plane may generate whilst we perform load detection. |
| 9608 | * We can not rely on the fbcon either being present (we get called |
| 9609 | * during its initialisation to detect all boot displays, or it may |
| 9610 | * not even exist) or that it is large enough to satisfy the |
| 9611 | * requested mode. |
| 9612 | */ |
Daniel Vetter | 94352cf | 2012-07-05 22:51:56 +0200 | [diff] [blame] | 9613 | fb = mode_fits_in_fbdev(dev, mode); |
| 9614 | if (fb == NULL) { |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9615 | DRM_DEBUG_KMS("creating tmp fb for load-detection\n"); |
Daniel Vetter | 94352cf | 2012-07-05 22:51:56 +0200 | [diff] [blame] | 9616 | fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9617 | } else |
| 9618 | DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n"); |
Daniel Vetter | 94352cf | 2012-07-05 22:51:56 +0200 | [diff] [blame] | 9619 | if (IS_ERR(fb)) { |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9620 | DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n"); |
Ville Syrjälä | 412b61d | 2014-01-17 15:59:39 +0200 | [diff] [blame] | 9621 | goto fail; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9622 | } |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9623 | |
Ander Conselvan de Oliveira | d3a40d1 | 2015-04-21 17:13:09 +0300 | [diff] [blame] | 9624 | ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0); |
| 9625 | if (ret) |
| 9626 | goto fail; |
| 9627 | |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9628 | drm_framebuffer_unreference(fb); |
| 9629 | |
| 9630 | ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode); |
| 9631 | if (ret) |
| 9632 | goto fail; |
| 9633 | |
| 9634 | ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector)); |
| 9635 | if (!ret) |
| 9636 | ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc)); |
| 9637 | if (!ret) |
| 9638 | ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary)); |
| 9639 | if (ret) { |
| 9640 | DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret); |
| 9641 | goto fail; |
| 9642 | } |
Ander Conselvan de Oliveira | 8c7b5cc | 2015-04-21 17:13:19 +0300 | [diff] [blame] | 9643 | |
Maarten Lankhorst | 3ba8607 | 2016-02-29 09:18:57 +0100 | [diff] [blame] | 9644 | ret = drm_atomic_commit(state); |
| 9645 | if (ret) { |
Chris Wilson | 6492711 | 2011-04-20 07:25:26 +0100 | [diff] [blame] | 9646 | DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n"); |
Ville Syrjälä | 412b61d | 2014-01-17 15:59:39 +0200 | [diff] [blame] | 9647 | goto fail; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9648 | } |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9649 | |
| 9650 | old->restore_state = restore_state; |
Chris Wilson | 7abbd11 | 2017-01-19 11:37:49 +0000 | [diff] [blame] | 9651 | drm_atomic_state_put(state); |
Chris Wilson | 7173188 | 2011-04-19 23:10:58 +0100 | [diff] [blame] | 9652 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9653 | /* let the connector get through one full cycle before testing */ |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 9654 | intel_wait_for_vblank(dev_priv, intel_crtc->pipe); |
Chris Wilson | 7173188 | 2011-04-19 23:10:58 +0100 | [diff] [blame] | 9655 | return true; |
Ville Syrjälä | 412b61d | 2014-01-17 15:59:39 +0200 | [diff] [blame] | 9656 | |
Maarten Lankhorst | ad3c558 | 2015-07-13 16:30:26 +0200 | [diff] [blame] | 9657 | fail: |
Chris Wilson | 7fb71c8 | 2016-10-19 12:37:43 +0100 | [diff] [blame] | 9658 | if (state) { |
| 9659 | drm_atomic_state_put(state); |
| 9660 | state = NULL; |
| 9661 | } |
| 9662 | if (restore_state) { |
| 9663 | drm_atomic_state_put(restore_state); |
| 9664 | restore_state = NULL; |
| 9665 | } |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 9666 | |
Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 9667 | if (ret == -EDEADLK) { |
| 9668 | drm_modeset_backoff(ctx); |
| 9669 | goto retry; |
| 9670 | } |
| 9671 | |
Ville Syrjälä | 412b61d | 2014-01-17 15:59:39 +0200 | [diff] [blame] | 9672 | return false; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9673 | } |
| 9674 | |
Daniel Vetter | d2434ab | 2012-08-12 21:20:10 +0200 | [diff] [blame] | 9675 | void intel_release_load_detect_pipe(struct drm_connector *connector, |
Ander Conselvan de Oliveira | 49172fe | 2015-03-20 16:18:02 +0200 | [diff] [blame] | 9676 | struct intel_load_detect_pipe *old, |
| 9677 | struct drm_modeset_acquire_ctx *ctx) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9678 | { |
Daniel Vetter | d2434ab | 2012-08-12 21:20:10 +0200 | [diff] [blame] | 9679 | struct intel_encoder *intel_encoder = |
| 9680 | intel_attached_encoder(connector); |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 9681 | struct drm_encoder *encoder = &intel_encoder->base; |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9682 | struct drm_atomic_state *state = old->restore_state; |
Ander Conselvan de Oliveira | d3a40d1 | 2015-04-21 17:13:09 +0300 | [diff] [blame] | 9683 | int ret; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9684 | |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9685 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n", |
Jani Nikula | c23cc41 | 2014-06-03 14:56:17 +0300 | [diff] [blame] | 9686 | connector->base.id, connector->name, |
Jani Nikula | 8e329a03 | 2014-06-03 14:56:21 +0300 | [diff] [blame] | 9687 | encoder->base.id, encoder->name); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9688 | |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9689 | if (!state) |
Chris Wilson | 0622a53 | 2011-04-21 09:32:11 +0100 | [diff] [blame] | 9690 | return; |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9691 | |
| 9692 | ret = drm_atomic_commit(state); |
Chris Wilson | 0853695 | 2016-10-14 13:18:18 +0100 | [diff] [blame] | 9693 | if (ret) |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9694 | DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret); |
Chris Wilson | 0853695 | 2016-10-14 13:18:18 +0100 | [diff] [blame] | 9695 | drm_atomic_state_put(state); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9696 | } |
| 9697 | |
Ville Syrjälä | da4a1ef | 2013-09-09 14:06:37 +0300 | [diff] [blame] | 9698 | static int i9xx_pll_refclk(struct drm_device *dev, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 9699 | const struct intel_crtc_state *pipe_config) |
Ville Syrjälä | da4a1ef | 2013-09-09 14:06:37 +0300 | [diff] [blame] | 9700 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9701 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | da4a1ef | 2013-09-09 14:06:37 +0300 | [diff] [blame] | 9702 | u32 dpll = pipe_config->dpll_hw_state.dpll; |
| 9703 | |
| 9704 | if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN) |
Ville Syrjälä | e91e941 | 2013-12-09 18:54:16 +0200 | [diff] [blame] | 9705 | return dev_priv->vbt.lvds_ssc_freq; |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 9706 | else if (HAS_PCH_SPLIT(dev_priv)) |
Ville Syrjälä | da4a1ef | 2013-09-09 14:06:37 +0300 | [diff] [blame] | 9707 | return 120000; |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 9708 | else if (!IS_GEN2(dev_priv)) |
Ville Syrjälä | da4a1ef | 2013-09-09 14:06:37 +0300 | [diff] [blame] | 9709 | return 96000; |
| 9710 | else |
| 9711 | return 48000; |
| 9712 | } |
| 9713 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9714 | /* Returns the clock of the currently programmed mode of the given pipe. */ |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 9715 | static void i9xx_crtc_clock_get(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 9716 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9717 | { |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 9718 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9719 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 9720 | int pipe = pipe_config->cpu_transcoder; |
Ville Syrjälä | 293623f | 2013-09-13 16:18:46 +0300 | [diff] [blame] | 9721 | u32 dpll = pipe_config->dpll_hw_state.dpll; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9722 | u32 fp; |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 9723 | struct dpll clock; |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 9724 | int port_clock; |
Ville Syrjälä | da4a1ef | 2013-09-09 14:06:37 +0300 | [diff] [blame] | 9725 | int refclk = i9xx_pll_refclk(dev, pipe_config); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9726 | |
| 9727 | if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0) |
Ville Syrjälä | 293623f | 2013-09-13 16:18:46 +0300 | [diff] [blame] | 9728 | fp = pipe_config->dpll_hw_state.fp0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9729 | else |
Ville Syrjälä | 293623f | 2013-09-13 16:18:46 +0300 | [diff] [blame] | 9730 | fp = pipe_config->dpll_hw_state.fp1; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9731 | |
| 9732 | clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT; |
Ville Syrjälä | 9b1e14f | 2016-10-31 22:37:15 +0200 | [diff] [blame] | 9733 | if (IS_PINEVIEW(dev_priv)) { |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 9734 | clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1; |
| 9735 | clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT; |
Shaohua Li | 2177832 | 2009-02-23 15:19:16 +0800 | [diff] [blame] | 9736 | } else { |
| 9737 | clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT; |
| 9738 | clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT; |
| 9739 | } |
| 9740 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 9741 | if (!IS_GEN2(dev_priv)) { |
Ville Syrjälä | 9b1e14f | 2016-10-31 22:37:15 +0200 | [diff] [blame] | 9742 | if (IS_PINEVIEW(dev_priv)) |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 9743 | clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >> |
| 9744 | DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW); |
Shaohua Li | 2177832 | 2009-02-23 15:19:16 +0800 | [diff] [blame] | 9745 | else |
| 9746 | clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9747 | DPLL_FPA01_P1_POST_DIV_SHIFT); |
| 9748 | |
| 9749 | switch (dpll & DPLL_MODE_MASK) { |
| 9750 | case DPLLB_MODE_DAC_SERIAL: |
| 9751 | clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ? |
| 9752 | 5 : 10; |
| 9753 | break; |
| 9754 | case DPLLB_MODE_LVDS: |
| 9755 | clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ? |
| 9756 | 7 : 14; |
| 9757 | break; |
| 9758 | default: |
Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 9759 | DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed " |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9760 | "mode\n", (int)(dpll & DPLL_MODE_MASK)); |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 9761 | return; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9762 | } |
| 9763 | |
Ville Syrjälä | 9b1e14f | 2016-10-31 22:37:15 +0200 | [diff] [blame] | 9764 | if (IS_PINEVIEW(dev_priv)) |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 9765 | port_clock = pnv_calc_dpll_params(refclk, &clock); |
Daniel Vetter | ac58c3f | 2013-06-01 17:16:17 +0200 | [diff] [blame] | 9766 | else |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 9767 | port_clock = i9xx_calc_dpll_params(refclk, &clock); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9768 | } else { |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 9769 | u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS); |
Ville Syrjälä | b1c560d | 2013-12-09 18:54:13 +0200 | [diff] [blame] | 9770 | bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9771 | |
| 9772 | if (is_lvds) { |
| 9773 | clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >> |
| 9774 | DPLL_FPA01_P1_POST_DIV_SHIFT); |
Ville Syrjälä | b1c560d | 2013-12-09 18:54:13 +0200 | [diff] [blame] | 9775 | |
| 9776 | if (lvds & LVDS_CLKB_POWER_UP) |
| 9777 | clock.p2 = 7; |
| 9778 | else |
| 9779 | clock.p2 = 14; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9780 | } else { |
| 9781 | if (dpll & PLL_P1_DIVIDE_BY_TWO) |
| 9782 | clock.p1 = 2; |
| 9783 | else { |
| 9784 | clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >> |
| 9785 | DPLL_FPA01_P1_POST_DIV_SHIFT) + 2; |
| 9786 | } |
| 9787 | if (dpll & PLL_P2_DIVIDE_BY_4) |
| 9788 | clock.p2 = 4; |
| 9789 | else |
| 9790 | clock.p2 = 2; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9791 | } |
Ville Syrjälä | da4a1ef | 2013-09-09 14:06:37 +0300 | [diff] [blame] | 9792 | |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 9793 | port_clock = i9xx_calc_dpll_params(refclk, &clock); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9794 | } |
| 9795 | |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 9796 | /* |
| 9797 | * This value includes pixel_multiplier. We will use |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 9798 | * port_clock to compute adjusted_mode.crtc_clock in the |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 9799 | * encoder's get_config() function. |
| 9800 | */ |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 9801 | pipe_config->port_clock = port_clock; |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 9802 | } |
| 9803 | |
Ville Syrjälä | 6878da0 | 2013-09-13 15:59:11 +0300 | [diff] [blame] | 9804 | int intel_dotclock_calculate(int link_freq, |
| 9805 | const struct intel_link_m_n *m_n) |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 9806 | { |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 9807 | /* |
| 9808 | * The calculation for the data clock is: |
Ville Syrjälä | 1041a02 | 2013-09-06 23:28:58 +0300 | [diff] [blame] | 9809 | * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 9810 | * But we want to avoid losing precison if possible, so: |
Ville Syrjälä | 1041a02 | 2013-09-06 23:28:58 +0300 | [diff] [blame] | 9811 | * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp)) |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 9812 | * |
| 9813 | * and the link clock is simpler: |
Ville Syrjälä | 1041a02 | 2013-09-06 23:28:58 +0300 | [diff] [blame] | 9814 | * link_clock = (m * link_clock) / n |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9815 | */ |
| 9816 | |
Ville Syrjälä | 6878da0 | 2013-09-13 15:59:11 +0300 | [diff] [blame] | 9817 | if (!m_n->link_n) |
| 9818 | return 0; |
| 9819 | |
| 9820 | return div_u64((u64)m_n->link_m * link_freq, m_n->link_n); |
| 9821 | } |
| 9822 | |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 9823 | static void ironlake_pch_clock_get(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 9824 | struct intel_crtc_state *pipe_config) |
Ville Syrjälä | 6878da0 | 2013-09-13 15:59:11 +0300 | [diff] [blame] | 9825 | { |
Ville Syrjälä | e3b247d | 2016-02-17 21:41:09 +0200 | [diff] [blame] | 9826 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 9827 | |
| 9828 | /* read out port_clock from the DPLL */ |
| 9829 | i9xx_crtc_clock_get(crtc, pipe_config); |
Ville Syrjälä | 6878da0 | 2013-09-13 15:59:11 +0300 | [diff] [blame] | 9830 | |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 9831 | /* |
Ville Syrjälä | e3b247d | 2016-02-17 21:41:09 +0200 | [diff] [blame] | 9832 | * In case there is an active pipe without active ports, |
| 9833 | * we may need some idea for the dotclock anyway. |
| 9834 | * Calculate one based on the FDI configuration. |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 9835 | */ |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 9836 | pipe_config->base.adjusted_mode.crtc_clock = |
Ville Syrjälä | 21a727b | 2016-02-17 21:41:10 +0200 | [diff] [blame] | 9837 | intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config), |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 9838 | &pipe_config->fdi_m_n); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9839 | } |
| 9840 | |
| 9841 | /** Returns the currently programmed mode of the given pipe. */ |
| 9842 | struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev, |
| 9843 | struct drm_crtc *crtc) |
| 9844 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9845 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9846 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 9847 | enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9848 | struct drm_display_mode *mode; |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 9849 | struct intel_crtc_state *pipe_config; |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 9850 | int htot = I915_READ(HTOTAL(cpu_transcoder)); |
| 9851 | int hsync = I915_READ(HSYNC(cpu_transcoder)); |
| 9852 | int vtot = I915_READ(VTOTAL(cpu_transcoder)); |
| 9853 | int vsync = I915_READ(VSYNC(cpu_transcoder)); |
Ville Syrjälä | 293623f | 2013-09-13 16:18:46 +0300 | [diff] [blame] | 9854 | enum pipe pipe = intel_crtc->pipe; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9855 | |
| 9856 | mode = kzalloc(sizeof(*mode), GFP_KERNEL); |
| 9857 | if (!mode) |
| 9858 | return NULL; |
| 9859 | |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 9860 | pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL); |
| 9861 | if (!pipe_config) { |
| 9862 | kfree(mode); |
| 9863 | return NULL; |
| 9864 | } |
| 9865 | |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 9866 | /* |
| 9867 | * Construct a pipe_config sufficient for getting the clock info |
| 9868 | * back out of crtc_clock_get. |
| 9869 | * |
| 9870 | * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need |
| 9871 | * to use a real value here instead. |
| 9872 | */ |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 9873 | pipe_config->cpu_transcoder = (enum transcoder) pipe; |
| 9874 | pipe_config->pixel_multiplier = 1; |
| 9875 | pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe)); |
| 9876 | pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe)); |
| 9877 | pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe)); |
| 9878 | i9xx_crtc_clock_get(intel_crtc, pipe_config); |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 9879 | |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 9880 | mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9881 | mode->hdisplay = (htot & 0xffff) + 1; |
| 9882 | mode->htotal = ((htot & 0xffff0000) >> 16) + 1; |
| 9883 | mode->hsync_start = (hsync & 0xffff) + 1; |
| 9884 | mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1; |
| 9885 | mode->vdisplay = (vtot & 0xffff) + 1; |
| 9886 | mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1; |
| 9887 | mode->vsync_start = (vsync & 0xffff) + 1; |
| 9888 | mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1; |
| 9889 | |
| 9890 | drm_mode_set_name(mode); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9891 | |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 9892 | kfree(pipe_config); |
| 9893 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9894 | return mode; |
| 9895 | } |
| 9896 | |
| 9897 | static void intel_crtc_destroy(struct drm_crtc *crtc) |
| 9898 | { |
| 9899 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Daniel Vetter | 67e77c5 | 2010-08-20 22:26:30 +0200 | [diff] [blame] | 9900 | struct drm_device *dev = crtc->dev; |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 9901 | struct intel_flip_work *work; |
Daniel Vetter | 67e77c5 | 2010-08-20 22:26:30 +0200 | [diff] [blame] | 9902 | |
Daniel Vetter | 5e2d7af | 2014-09-15 14:55:22 +0200 | [diff] [blame] | 9903 | spin_lock_irq(&dev->event_lock); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 9904 | work = intel_crtc->flip_work; |
| 9905 | intel_crtc->flip_work = NULL; |
| 9906 | spin_unlock_irq(&dev->event_lock); |
Daniel Vetter | 67e77c5 | 2010-08-20 22:26:30 +0200 | [diff] [blame] | 9907 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 9908 | if (work) { |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 9909 | cancel_work_sync(&work->mmio_work); |
| 9910 | cancel_work_sync(&work->unpin_work); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 9911 | kfree(work); |
Daniel Vetter | 67e77c5 | 2010-08-20 22:26:30 +0200 | [diff] [blame] | 9912 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9913 | |
| 9914 | drm_crtc_cleanup(crtc); |
Daniel Vetter | 67e77c5 | 2010-08-20 22:26:30 +0200 | [diff] [blame] | 9915 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9916 | kfree(intel_crtc); |
| 9917 | } |
| 9918 | |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9919 | static void intel_unpin_work_fn(struct work_struct *__work) |
| 9920 | { |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 9921 | struct intel_flip_work *work = |
| 9922 | container_of(__work, struct intel_flip_work, unpin_work); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 9923 | struct intel_crtc *crtc = to_intel_crtc(work->crtc); |
| 9924 | struct drm_device *dev = crtc->base.dev; |
| 9925 | struct drm_plane *primary = crtc->base.primary; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9926 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 9927 | if (is_mmio_work(work)) |
| 9928 | flush_work(&work->mmio_work); |
| 9929 | |
| 9930 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 9931 | intel_unpin_fb_vma(work->old_vma); |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 9932 | i915_gem_object_put(work->pending_flip_obj); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 9933 | mutex_unlock(&dev->struct_mutex); |
| 9934 | |
Chris Wilson | e8a261e | 2016-07-20 13:31:49 +0100 | [diff] [blame] | 9935 | i915_gem_request_put(work->flip_queued_req); |
| 9936 | |
Chris Wilson | 5748b6a | 2016-08-04 16:32:38 +0100 | [diff] [blame] | 9937 | intel_frontbuffer_flip_complete(to_i915(dev), |
| 9938 | to_intel_plane(primary)->frontbuffer_bit); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 9939 | intel_fbc_post_update(crtc); |
| 9940 | drm_framebuffer_unreference(work->old_fb); |
| 9941 | |
| 9942 | BUG_ON(atomic_read(&crtc->unpin_work_count) == 0); |
| 9943 | atomic_dec(&crtc->unpin_work_count); |
| 9944 | |
| 9945 | kfree(work); |
| 9946 | } |
| 9947 | |
| 9948 | /* Is 'a' after or equal to 'b'? */ |
| 9949 | static bool g4x_flip_count_after_eq(u32 a, u32 b) |
| 9950 | { |
| 9951 | return !((a - b) & 0x80000000); |
| 9952 | } |
| 9953 | |
| 9954 | static bool __pageflip_finished_cs(struct intel_crtc *crtc, |
| 9955 | struct intel_flip_work *work) |
| 9956 | { |
| 9957 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9958 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 9959 | |
Chris Wilson | 8af29b0 | 2016-09-09 14:11:47 +0100 | [diff] [blame] | 9960 | if (abort_flip_on_reset(crtc)) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 9961 | return true; |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 9962 | |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 9963 | /* |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 9964 | * The relevant registers doen't exist on pre-ctg. |
| 9965 | * As the flip done interrupt doesn't trigger for mmio |
| 9966 | * flips on gmch platforms, a flip count check isn't |
| 9967 | * really needed there. But since ctg has the registers, |
| 9968 | * include it in the check anyway. |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 9969 | */ |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 9970 | if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 9971 | return true; |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 9972 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 9973 | /* |
| 9974 | * BDW signals flip done immediately if the plane |
| 9975 | * is disabled, even if the plane enable is already |
| 9976 | * armed to occur at the next vblank :( |
| 9977 | */ |
Maarten Lankhorst | a6747b7 | 2016-05-17 15:08:01 +0200 | [diff] [blame] | 9978 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 9979 | /* |
| 9980 | * A DSPSURFLIVE check isn't enough in case the mmio and CS flips |
| 9981 | * used the same base address. In that case the mmio flip might |
| 9982 | * have completed, but the CS hasn't even executed the flip yet. |
| 9983 | * |
| 9984 | * A flip count check isn't enough as the CS might have updated |
| 9985 | * the base address just after start of vblank, but before we |
| 9986 | * managed to process the interrupt. This means we'd complete the |
| 9987 | * CS flip too soon. |
| 9988 | * |
| 9989 | * Combining both checks should get us a good enough result. It may |
| 9990 | * still happen that the CS flip has been executed, but has not |
| 9991 | * yet actually completed. But in case the base address is the same |
| 9992 | * anyway, we don't really care. |
| 9993 | */ |
| 9994 | return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) == |
| 9995 | crtc->flip_work->gtt_offset && |
| 9996 | g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)), |
| 9997 | crtc->flip_work->flip_count); |
| 9998 | } |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 9999 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10000 | static bool |
| 10001 | __pageflip_finished_mmio(struct intel_crtc *crtc, |
| 10002 | struct intel_flip_work *work) |
| 10003 | { |
| 10004 | /* |
| 10005 | * MMIO work completes when vblank is different from |
| 10006 | * flip_queued_vblank. |
| 10007 | * |
| 10008 | * Reset counter value doesn't matter, this is handled by |
| 10009 | * i915_wait_request finishing early, so no need to handle |
| 10010 | * reset here. |
| 10011 | */ |
| 10012 | return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 10013 | } |
| 10014 | |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 10015 | |
| 10016 | static bool pageflip_finished(struct intel_crtc *crtc, |
| 10017 | struct intel_flip_work *work) |
| 10018 | { |
| 10019 | if (!atomic_read(&work->pending)) |
| 10020 | return false; |
| 10021 | |
| 10022 | smp_rmb(); |
| 10023 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10024 | if (is_mmio_work(work)) |
| 10025 | return __pageflip_finished_mmio(crtc, work); |
| 10026 | else |
| 10027 | return __pageflip_finished_cs(crtc, work); |
| 10028 | } |
| 10029 | |
| 10030 | void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe) |
| 10031 | { |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 10032 | struct drm_device *dev = &dev_priv->drm; |
Ville Syrjälä | 9818783 | 2016-10-31 22:37:10 +0200 | [diff] [blame] | 10033 | struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10034 | struct intel_flip_work *work; |
| 10035 | unsigned long flags; |
| 10036 | |
| 10037 | /* Ignore early vblank irqs */ |
| 10038 | if (!crtc) |
| 10039 | return; |
| 10040 | |
Daniel Vetter | f326038 | 2014-09-15 14:55:23 +0200 | [diff] [blame] | 10041 | /* |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10042 | * This is called both by irq handlers and the reset code (to complete |
| 10043 | * lost pageflips) so needs the full irqsave spinlocks. |
Chris Wilson | e7d841c | 2012-12-03 11:36:30 +0000 | [diff] [blame] | 10044 | */ |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10045 | spin_lock_irqsave(&dev->event_lock, flags); |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 10046 | work = crtc->flip_work; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10047 | |
| 10048 | if (work != NULL && |
| 10049 | !is_mmio_work(work) && |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 10050 | pageflip_finished(crtc, work)) |
| 10051 | page_flip_completed(crtc); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10052 | |
| 10053 | spin_unlock_irqrestore(&dev->event_lock, flags); |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 10054 | } |
| 10055 | |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 10056 | void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe) |
Chris Wilson | e7d841c | 2012-12-03 11:36:30 +0000 | [diff] [blame] | 10057 | { |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 10058 | struct drm_device *dev = &dev_priv->drm; |
Ville Syrjälä | 9818783 | 2016-10-31 22:37:10 +0200 | [diff] [blame] | 10059 | struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 10060 | struct intel_flip_work *work; |
| 10061 | unsigned long flags; |
| 10062 | |
| 10063 | /* Ignore early vblank irqs */ |
| 10064 | if (!crtc) |
| 10065 | return; |
| 10066 | |
| 10067 | /* |
| 10068 | * This is called both by irq handlers and the reset code (to complete |
| 10069 | * lost pageflips) so needs the full irqsave spinlocks. |
| 10070 | */ |
| 10071 | spin_lock_irqsave(&dev->event_lock, flags); |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 10072 | work = crtc->flip_work; |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 10073 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10074 | if (work != NULL && |
| 10075 | is_mmio_work(work) && |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 10076 | pageflip_finished(crtc, work)) |
| 10077 | page_flip_completed(crtc); |
Maarten Lankhorst | 6885843 | 2016-05-17 15:07:52 +0200 | [diff] [blame] | 10078 | |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 10079 | spin_unlock_irqrestore(&dev->event_lock, flags); |
| 10080 | } |
| 10081 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10082 | static inline void intel_mark_page_flip_active(struct intel_crtc *crtc, |
| 10083 | struct intel_flip_work *work) |
| 10084 | { |
| 10085 | work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc); |
| 10086 | |
| 10087 | /* Ensure that the work item is consistent when activating it ... */ |
| 10088 | smp_mb__before_atomic(); |
| 10089 | atomic_set(&work->pending, 1); |
| 10090 | } |
| 10091 | |
| 10092 | static int intel_gen2_queue_flip(struct drm_device *dev, |
| 10093 | struct drm_crtc *crtc, |
| 10094 | struct drm_framebuffer *fb, |
| 10095 | struct drm_i915_gem_object *obj, |
| 10096 | struct drm_i915_gem_request *req, |
| 10097 | uint32_t flags) |
| 10098 | { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10099 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10100 | u32 flip_mask, *cs; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10101 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10102 | cs = intel_ring_begin(req, 6); |
| 10103 | if (IS_ERR(cs)) |
| 10104 | return PTR_ERR(cs); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10105 | |
| 10106 | /* Can't queue multiple flips, so wait for the previous |
| 10107 | * one to finish before executing the next. |
| 10108 | */ |
| 10109 | if (intel_crtc->plane) |
| 10110 | flip_mask = MI_WAIT_FOR_PLANE_B_FLIP; |
| 10111 | else |
| 10112 | flip_mask = MI_WAIT_FOR_PLANE_A_FLIP; |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10113 | *cs++ = MI_WAIT_FOR_EVENT | flip_mask; |
| 10114 | *cs++ = MI_NOOP; |
| 10115 | *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane); |
| 10116 | *cs++ = fb->pitches[0]; |
| 10117 | *cs++ = intel_crtc->flip_work->gtt_offset; |
| 10118 | *cs++ = 0; /* aux display base address, unused */ |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10119 | |
| 10120 | return 0; |
| 10121 | } |
| 10122 | |
| 10123 | static int intel_gen3_queue_flip(struct drm_device *dev, |
| 10124 | struct drm_crtc *crtc, |
| 10125 | struct drm_framebuffer *fb, |
| 10126 | struct drm_i915_gem_object *obj, |
| 10127 | struct drm_i915_gem_request *req, |
| 10128 | uint32_t flags) |
| 10129 | { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10130 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10131 | u32 flip_mask, *cs; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10132 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10133 | cs = intel_ring_begin(req, 6); |
| 10134 | if (IS_ERR(cs)) |
| 10135 | return PTR_ERR(cs); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10136 | |
| 10137 | if (intel_crtc->plane) |
| 10138 | flip_mask = MI_WAIT_FOR_PLANE_B_FLIP; |
| 10139 | else |
| 10140 | flip_mask = MI_WAIT_FOR_PLANE_A_FLIP; |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10141 | *cs++ = MI_WAIT_FOR_EVENT | flip_mask; |
| 10142 | *cs++ = MI_NOOP; |
| 10143 | *cs++ = MI_DISPLAY_FLIP_I915 | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane); |
| 10144 | *cs++ = fb->pitches[0]; |
| 10145 | *cs++ = intel_crtc->flip_work->gtt_offset; |
| 10146 | *cs++ = MI_NOOP; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10147 | |
| 10148 | return 0; |
| 10149 | } |
| 10150 | |
| 10151 | static int intel_gen4_queue_flip(struct drm_device *dev, |
| 10152 | struct drm_crtc *crtc, |
| 10153 | struct drm_framebuffer *fb, |
| 10154 | struct drm_i915_gem_object *obj, |
| 10155 | struct drm_i915_gem_request *req, |
| 10156 | uint32_t flags) |
| 10157 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 10158 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10159 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10160 | u32 pf, pipesrc, *cs; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10161 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10162 | cs = intel_ring_begin(req, 4); |
| 10163 | if (IS_ERR(cs)) |
| 10164 | return PTR_ERR(cs); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10165 | |
| 10166 | /* i965+ uses the linear or tiled offsets from the |
| 10167 | * Display Registers (which do not change across a page-flip) |
| 10168 | * so we need only reprogram the base address. |
| 10169 | */ |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10170 | *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane); |
| 10171 | *cs++ = fb->pitches[0]; |
| 10172 | *cs++ = intel_crtc->flip_work->gtt_offset | |
| 10173 | intel_fb_modifier_to_tiling(fb->modifier); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10174 | |
| 10175 | /* XXX Enabling the panel-fitter across page-flip is so far |
| 10176 | * untested on non-native modes, so ignore it for now. |
| 10177 | * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE; |
| 10178 | */ |
| 10179 | pf = 0; |
| 10180 | pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff; |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10181 | *cs++ = pf | pipesrc; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10182 | |
| 10183 | return 0; |
| 10184 | } |
| 10185 | |
| 10186 | static int intel_gen6_queue_flip(struct drm_device *dev, |
| 10187 | struct drm_crtc *crtc, |
| 10188 | struct drm_framebuffer *fb, |
| 10189 | struct drm_i915_gem_object *obj, |
| 10190 | struct drm_i915_gem_request *req, |
| 10191 | uint32_t flags) |
| 10192 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 10193 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10194 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10195 | u32 pf, pipesrc, *cs; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10196 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10197 | cs = intel_ring_begin(req, 4); |
| 10198 | if (IS_ERR(cs)) |
| 10199 | return PTR_ERR(cs); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10200 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10201 | *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane); |
| 10202 | *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier); |
| 10203 | *cs++ = intel_crtc->flip_work->gtt_offset; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10204 | |
| 10205 | /* Contrary to the suggestions in the documentation, |
| 10206 | * "Enable Panel Fitter" does not seem to be required when page |
| 10207 | * flipping with a non-native mode, and worse causes a normal |
| 10208 | * modeset to fail. |
| 10209 | * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE; |
| 10210 | */ |
| 10211 | pf = 0; |
| 10212 | pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff; |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10213 | *cs++ = pf | pipesrc; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10214 | |
| 10215 | return 0; |
| 10216 | } |
| 10217 | |
| 10218 | static int intel_gen7_queue_flip(struct drm_device *dev, |
| 10219 | struct drm_crtc *crtc, |
| 10220 | struct drm_framebuffer *fb, |
| 10221 | struct drm_i915_gem_object *obj, |
| 10222 | struct drm_i915_gem_request *req, |
| 10223 | uint32_t flags) |
| 10224 | { |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 10225 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10226 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10227 | u32 *cs, plane_bit = 0; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10228 | int len, ret; |
| 10229 | |
| 10230 | switch (intel_crtc->plane) { |
| 10231 | case PLANE_A: |
| 10232 | plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A; |
| 10233 | break; |
| 10234 | case PLANE_B: |
| 10235 | plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B; |
| 10236 | break; |
| 10237 | case PLANE_C: |
| 10238 | plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C; |
| 10239 | break; |
| 10240 | default: |
| 10241 | WARN_ONCE(1, "unknown plane in flip command\n"); |
| 10242 | return -ENODEV; |
| 10243 | } |
| 10244 | |
| 10245 | len = 4; |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 10246 | if (req->engine->id == RCS) { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10247 | len += 6; |
| 10248 | /* |
| 10249 | * On Gen 8, SRM is now taking an extra dword to accommodate |
| 10250 | * 48bits addresses, and we need a NOOP for the batch size to |
| 10251 | * stay even. |
| 10252 | */ |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 10253 | if (IS_GEN8(dev_priv)) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10254 | len += 2; |
| 10255 | } |
| 10256 | |
| 10257 | /* |
| 10258 | * BSpec MI_DISPLAY_FLIP for IVB: |
| 10259 | * "The full packet must be contained within the same cache line." |
| 10260 | * |
| 10261 | * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same |
| 10262 | * cacheline, if we ever start emitting more commands before |
| 10263 | * the MI_DISPLAY_FLIP we may need to first emit everything else, |
| 10264 | * then do the cacheline alignment, and finally emit the |
| 10265 | * MI_DISPLAY_FLIP. |
| 10266 | */ |
| 10267 | ret = intel_ring_cacheline_align(req); |
| 10268 | if (ret) |
| 10269 | return ret; |
| 10270 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10271 | cs = intel_ring_begin(req, len); |
| 10272 | if (IS_ERR(cs)) |
| 10273 | return PTR_ERR(cs); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10274 | |
| 10275 | /* Unmask the flip-done completion message. Note that the bspec says that |
| 10276 | * we should do this for both the BCS and RCS, and that we must not unmask |
| 10277 | * more than one flip event at any time (or ensure that one flip message |
| 10278 | * can be sent by waiting for flip-done prior to queueing new flips). |
| 10279 | * Experimentation says that BCS works despite DERRMR masking all |
| 10280 | * flip-done completion events and that unmasking all planes at once |
| 10281 | * for the RCS also doesn't appear to drop events. Setting the DERRMR |
| 10282 | * to zero does lead to lockups within MI_DISPLAY_FLIP. |
| 10283 | */ |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 10284 | if (req->engine->id == RCS) { |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10285 | *cs++ = MI_LOAD_REGISTER_IMM(1); |
| 10286 | *cs++ = i915_mmio_reg_offset(DERRMR); |
| 10287 | *cs++ = ~(DERRMR_PIPEA_PRI_FLIP_DONE | |
| 10288 | DERRMR_PIPEB_PRI_FLIP_DONE | |
| 10289 | DERRMR_PIPEC_PRI_FLIP_DONE); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 10290 | if (IS_GEN8(dev_priv)) |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10291 | *cs++ = MI_STORE_REGISTER_MEM_GEN8 | |
| 10292 | MI_SRM_LRM_GLOBAL_GTT; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10293 | else |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10294 | *cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT; |
| 10295 | *cs++ = i915_mmio_reg_offset(DERRMR); |
| 10296 | *cs++ = i915_ggtt_offset(req->engine->scratch) + 256; |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 10297 | if (IS_GEN8(dev_priv)) { |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10298 | *cs++ = 0; |
| 10299 | *cs++ = MI_NOOP; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10300 | } |
| 10301 | } |
| 10302 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10303 | *cs++ = MI_DISPLAY_FLIP_I915 | plane_bit; |
| 10304 | *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier); |
| 10305 | *cs++ = intel_crtc->flip_work->gtt_offset; |
| 10306 | *cs++ = MI_NOOP; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10307 | |
| 10308 | return 0; |
| 10309 | } |
| 10310 | |
| 10311 | static bool use_mmio_flip(struct intel_engine_cs *engine, |
| 10312 | struct drm_i915_gem_object *obj) |
| 10313 | { |
| 10314 | /* |
| 10315 | * This is not being used for older platforms, because |
| 10316 | * non-availability of flip done interrupt forces us to use |
| 10317 | * CS flips. Older platforms derive flip done using some clever |
| 10318 | * tricks involving the flip_pending status bits and vblank irqs. |
| 10319 | * So using MMIO flips there would disrupt this mechanism. |
| 10320 | */ |
| 10321 | |
| 10322 | if (engine == NULL) |
| 10323 | return true; |
| 10324 | |
| 10325 | if (INTEL_GEN(engine->i915) < 5) |
| 10326 | return false; |
| 10327 | |
| 10328 | if (i915.use_mmio_flip < 0) |
| 10329 | return false; |
| 10330 | else if (i915.use_mmio_flip > 0) |
| 10331 | return true; |
| 10332 | else if (i915.enable_execlists) |
| 10333 | return true; |
Chris Wilson | c37efb9 | 2016-06-17 08:28:47 +0100 | [diff] [blame] | 10334 | |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 10335 | return engine != i915_gem_object_last_write_engine(obj); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10336 | } |
| 10337 | |
| 10338 | static void skl_do_mmio_flip(struct intel_crtc *intel_crtc, |
| 10339 | unsigned int rotation, |
| 10340 | struct intel_flip_work *work) |
| 10341 | { |
| 10342 | struct drm_device *dev = intel_crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 10343 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10344 | struct drm_framebuffer *fb = intel_crtc->base.primary->fb; |
| 10345 | const enum pipe pipe = intel_crtc->pipe; |
Ville Syrjälä | d219677 | 2016-01-28 18:33:11 +0200 | [diff] [blame] | 10346 | u32 ctl, stride = skl_plane_stride(fb, 0, rotation); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10347 | |
| 10348 | ctl = I915_READ(PLANE_CTL(pipe, 0)); |
| 10349 | ctl &= ~PLANE_CTL_TILED_MASK; |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 10350 | switch (fb->modifier) { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10351 | case DRM_FORMAT_MOD_NONE: |
| 10352 | break; |
| 10353 | case I915_FORMAT_MOD_X_TILED: |
| 10354 | ctl |= PLANE_CTL_TILED_X; |
| 10355 | break; |
| 10356 | case I915_FORMAT_MOD_Y_TILED: |
| 10357 | ctl |= PLANE_CTL_TILED_Y; |
| 10358 | break; |
| 10359 | case I915_FORMAT_MOD_Yf_TILED: |
| 10360 | ctl |= PLANE_CTL_TILED_YF; |
| 10361 | break; |
| 10362 | default: |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 10363 | MISSING_CASE(fb->modifier); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10364 | } |
| 10365 | |
| 10366 | /* |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10367 | * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on |
| 10368 | * PLANE_SURF updates, the update is then guaranteed to be atomic. |
| 10369 | */ |
| 10370 | I915_WRITE(PLANE_CTL(pipe, 0), ctl); |
| 10371 | I915_WRITE(PLANE_STRIDE(pipe, 0), stride); |
| 10372 | |
| 10373 | I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset); |
| 10374 | POSTING_READ(PLANE_SURF(pipe, 0)); |
| 10375 | } |
| 10376 | |
| 10377 | static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc, |
| 10378 | struct intel_flip_work *work) |
| 10379 | { |
| 10380 | struct drm_device *dev = intel_crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 10381 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 72618eb | 2016-02-04 20:38:20 +0200 | [diff] [blame] | 10382 | struct drm_framebuffer *fb = intel_crtc->base.primary->fb; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10383 | i915_reg_t reg = DSPCNTR(intel_crtc->plane); |
| 10384 | u32 dspcntr; |
| 10385 | |
| 10386 | dspcntr = I915_READ(reg); |
| 10387 | |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 10388 | if (fb->modifier == I915_FORMAT_MOD_X_TILED) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10389 | dspcntr |= DISPPLANE_TILED; |
| 10390 | else |
| 10391 | dspcntr &= ~DISPPLANE_TILED; |
| 10392 | |
| 10393 | I915_WRITE(reg, dspcntr); |
| 10394 | |
| 10395 | I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset); |
| 10396 | POSTING_READ(DSPSURF(intel_crtc->plane)); |
| 10397 | } |
| 10398 | |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 10399 | static void intel_mmio_flip_work_func(struct work_struct *w) |
Damien Lespiau | ff94456 | 2014-11-20 14:58:16 +0000 | [diff] [blame] | 10400 | { |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 10401 | struct intel_flip_work *work = |
| 10402 | container_of(w, struct intel_flip_work, mmio_work); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10403 | struct intel_crtc *crtc = to_intel_crtc(work->crtc); |
| 10404 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
| 10405 | struct intel_framebuffer *intel_fb = |
| 10406 | to_intel_framebuffer(crtc->base.primary->fb); |
| 10407 | struct drm_i915_gem_object *obj = intel_fb->obj; |
| 10408 | |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 10409 | WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10410 | |
| 10411 | intel_pipe_update_start(crtc); |
| 10412 | |
| 10413 | if (INTEL_GEN(dev_priv) >= 9) |
| 10414 | skl_do_mmio_flip(crtc, work->rotation, work); |
| 10415 | else |
| 10416 | /* use_mmio_flip() retricts MMIO flips to ilk+ */ |
| 10417 | ilk_do_mmio_flip(crtc, work); |
| 10418 | |
| 10419 | intel_pipe_update_end(crtc, work); |
| 10420 | } |
| 10421 | |
| 10422 | static int intel_default_queue_flip(struct drm_device *dev, |
| 10423 | struct drm_crtc *crtc, |
| 10424 | struct drm_framebuffer *fb, |
| 10425 | struct drm_i915_gem_object *obj, |
| 10426 | struct drm_i915_gem_request *req, |
| 10427 | uint32_t flags) |
| 10428 | { |
| 10429 | return -ENODEV; |
| 10430 | } |
| 10431 | |
| 10432 | static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv, |
| 10433 | struct intel_crtc *intel_crtc, |
| 10434 | struct intel_flip_work *work) |
| 10435 | { |
| 10436 | u32 addr, vblank; |
| 10437 | |
| 10438 | if (!atomic_read(&work->pending)) |
| 10439 | return false; |
| 10440 | |
| 10441 | smp_rmb(); |
| 10442 | |
| 10443 | vblank = intel_crtc_get_vblank_counter(intel_crtc); |
| 10444 | if (work->flip_ready_vblank == 0) { |
| 10445 | if (work->flip_queued_req && |
Chris Wilson | f69a02c | 2016-07-01 17:23:16 +0100 | [diff] [blame] | 10446 | !i915_gem_request_completed(work->flip_queued_req)) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10447 | return false; |
| 10448 | |
| 10449 | work->flip_ready_vblank = vblank; |
| 10450 | } |
| 10451 | |
| 10452 | if (vblank - work->flip_ready_vblank < 3) |
| 10453 | return false; |
| 10454 | |
| 10455 | /* Potential stall - if we see that the flip has happened, |
| 10456 | * assume a missed interrupt. */ |
| 10457 | if (INTEL_GEN(dev_priv) >= 4) |
| 10458 | addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane))); |
| 10459 | else |
| 10460 | addr = I915_READ(DSPADDR(intel_crtc->plane)); |
| 10461 | |
| 10462 | /* There is a potential issue here with a false positive after a flip |
| 10463 | * to the same address. We could address this by checking for a |
| 10464 | * non-incrementing frame counter. |
| 10465 | */ |
| 10466 | return addr == work->gtt_offset; |
| 10467 | } |
| 10468 | |
| 10469 | void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe) |
| 10470 | { |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 10471 | struct drm_device *dev = &dev_priv->drm; |
Ville Syrjälä | 9818783 | 2016-10-31 22:37:10 +0200 | [diff] [blame] | 10472 | struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10473 | struct intel_flip_work *work; |
| 10474 | |
| 10475 | WARN_ON(!in_interrupt()); |
| 10476 | |
| 10477 | if (crtc == NULL) |
| 10478 | return; |
| 10479 | |
| 10480 | spin_lock(&dev->event_lock); |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 10481 | work = crtc->flip_work; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10482 | |
| 10483 | if (work != NULL && !is_mmio_work(work) && |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 10484 | __pageflip_stall_check_cs(dev_priv, crtc, work)) { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10485 | WARN_ONCE(1, |
| 10486 | "Kicking stuck page flip: queued at %d, now %d\n", |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 10487 | work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc)); |
| 10488 | page_flip_completed(crtc); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10489 | work = NULL; |
| 10490 | } |
| 10491 | |
| 10492 | if (work != NULL && !is_mmio_work(work) && |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 10493 | intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10494 | intel_queue_rps_boost_for_request(work->flip_queued_req); |
| 10495 | spin_unlock(&dev->event_lock); |
| 10496 | } |
| 10497 | |
Maarten Lankhorst | 4c01ded | 2016-12-22 11:33:23 +0100 | [diff] [blame] | 10498 | __maybe_unused |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10499 | static int intel_crtc_page_flip(struct drm_crtc *crtc, |
| 10500 | struct drm_framebuffer *fb, |
| 10501 | struct drm_pending_vblank_event *event, |
| 10502 | uint32_t page_flip_flags) |
| 10503 | { |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 10504 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 10505 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10506 | struct drm_framebuffer *old_fb = crtc->primary->fb; |
| 10507 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); |
| 10508 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 10509 | struct drm_plane *primary = crtc->primary; |
| 10510 | enum pipe pipe = intel_crtc->pipe; |
| 10511 | struct intel_flip_work *work; |
| 10512 | struct intel_engine_cs *engine; |
| 10513 | bool mmio_flip; |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 10514 | struct drm_i915_gem_request *request; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 10515 | struct i915_vma *vma; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10516 | int ret; |
Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 10517 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10518 | /* |
| 10519 | * drm_mode_page_flip_ioctl() should already catch this, but double |
| 10520 | * check to be safe. In the future we may enable pageflipping from |
| 10521 | * a disabled primary plane. |
| 10522 | */ |
| 10523 | if (WARN_ON(intel_fb_obj(old_fb) == NULL)) |
| 10524 | return -EBUSY; |
Maarten Lankhorst | a6747b7 | 2016-05-17 15:08:01 +0200 | [diff] [blame] | 10525 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10526 | /* Can't change pixel format via MI display flips. */ |
Ville Syrjälä | dbd4d57 | 2016-11-18 21:53:10 +0200 | [diff] [blame] | 10527 | if (fb->format != crtc->primary->fb->format) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10528 | return -EINVAL; |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 10529 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10530 | /* |
| 10531 | * TILEOFF/LINOFF registers can't be changed via MI display flips. |
| 10532 | * Note that pitch changes could also affect these register. |
| 10533 | */ |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 10534 | if (INTEL_GEN(dev_priv) > 3 && |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10535 | (fb->offsets[0] != crtc->primary->fb->offsets[0] || |
| 10536 | fb->pitches[0] != crtc->primary->fb->pitches[0])) |
| 10537 | return -EINVAL; |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 10538 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10539 | if (i915_terminally_wedged(&dev_priv->gpu_error)) |
| 10540 | goto out_hang; |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 10541 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10542 | work = kzalloc(sizeof(*work), GFP_KERNEL); |
| 10543 | if (work == NULL) |
| 10544 | return -ENOMEM; |
| 10545 | |
| 10546 | work->event = event; |
| 10547 | work->crtc = crtc; |
| 10548 | work->old_fb = old_fb; |
| 10549 | INIT_WORK(&work->unpin_work, intel_unpin_work_fn); |
Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 10550 | |
Maarten Lankhorst | d55dbd0 | 2016-05-17 15:08:04 +0200 | [diff] [blame] | 10551 | ret = drm_crtc_vblank_get(crtc); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10552 | if (ret) |
| 10553 | goto free_work; |
Maarten Lankhorst | d55dbd0 | 2016-05-17 15:08:04 +0200 | [diff] [blame] | 10554 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10555 | /* We borrow the event spin lock for protecting flip_work */ |
| 10556 | spin_lock_irq(&dev->event_lock); |
| 10557 | if (intel_crtc->flip_work) { |
| 10558 | /* Before declaring the flip queue wedged, check if |
| 10559 | * the hardware completed the operation behind our backs. |
| 10560 | */ |
| 10561 | if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) { |
| 10562 | DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n"); |
| 10563 | page_flip_completed(intel_crtc); |
| 10564 | } else { |
| 10565 | DRM_DEBUG_DRIVER("flip queue: crtc already busy\n"); |
| 10566 | spin_unlock_irq(&dev->event_lock); |
Maarten Lankhorst | d55dbd0 | 2016-05-17 15:08:04 +0200 | [diff] [blame] | 10567 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10568 | drm_crtc_vblank_put(crtc); |
| 10569 | kfree(work); |
| 10570 | return -EBUSY; |
| 10571 | } |
| 10572 | } |
| 10573 | intel_crtc->flip_work = work; |
| 10574 | spin_unlock_irq(&dev->event_lock); |
Alex Goins | fd8e058 | 2015-11-25 18:43:38 -0800 | [diff] [blame] | 10575 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10576 | if (atomic_read(&intel_crtc->unpin_work_count) >= 2) |
| 10577 | flush_workqueue(dev_priv->wq); |
| 10578 | |
| 10579 | /* Reference the objects for the scheduled work. */ |
| 10580 | drm_framebuffer_reference(work->old_fb); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10581 | |
| 10582 | crtc->primary->fb = fb; |
| 10583 | update_state_fb(crtc->primary); |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 10584 | |
Chris Wilson | 25dc556 | 2016-07-20 13:31:52 +0100 | [diff] [blame] | 10585 | work->pending_flip_obj = i915_gem_object_get(obj); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10586 | |
| 10587 | ret = i915_mutex_lock_interruptible(dev); |
| 10588 | if (ret) |
| 10589 | goto cleanup; |
| 10590 | |
Chris Wilson | 8af29b0 | 2016-09-09 14:11:47 +0100 | [diff] [blame] | 10591 | intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error); |
| 10592 | if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10593 | ret = -EIO; |
Matthew Auld | ddbb271 | 2016-11-28 10:36:48 +0000 | [diff] [blame] | 10594 | goto unlock; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10595 | } |
| 10596 | |
| 10597 | atomic_inc(&intel_crtc->unpin_work_count); |
| 10598 | |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 10599 | if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10600 | work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1; |
| 10601 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 10602 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 10603 | engine = dev_priv->engine[BCS]; |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 10604 | if (fb->modifier != old_fb->modifier) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10605 | /* vlv: DISPLAY_FLIP fails to change tiling */ |
| 10606 | engine = NULL; |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 10607 | } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) { |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 10608 | engine = dev_priv->engine[BCS]; |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 10609 | } else if (INTEL_GEN(dev_priv) >= 7) { |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 10610 | engine = i915_gem_object_last_write_engine(obj); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10611 | if (engine == NULL || engine->id != RCS) |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 10612 | engine = dev_priv->engine[BCS]; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10613 | } else { |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 10614 | engine = dev_priv->engine[RCS]; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10615 | } |
| 10616 | |
| 10617 | mmio_flip = use_mmio_flip(engine, obj); |
| 10618 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 10619 | vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation); |
| 10620 | if (IS_ERR(vma)) { |
| 10621 | ret = PTR_ERR(vma); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10622 | goto cleanup_pending; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 10623 | } |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 10624 | |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 10625 | work->old_vma = to_intel_plane_state(primary->state)->vma; |
| 10626 | to_intel_plane_state(primary->state)->vma = vma; |
| 10627 | |
| 10628 | work->gtt_offset = i915_ggtt_offset(vma) + intel_crtc->dspaddr_offset; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10629 | work->rotation = crtc->primary->state->rotation; |
| 10630 | |
Paulo Zanoni | 1f061316 | 2016-08-17 16:41:44 -0300 | [diff] [blame] | 10631 | /* |
| 10632 | * There's the potential that the next frame will not be compatible with |
| 10633 | * FBC, so we want to call pre_update() before the actual page flip. |
| 10634 | * The problem is that pre_update() caches some information about the fb |
| 10635 | * object, so we want to do this only after the object is pinned. Let's |
| 10636 | * be on the safe side and do this immediately before scheduling the |
| 10637 | * flip. |
| 10638 | */ |
| 10639 | intel_fbc_pre_update(intel_crtc, intel_crtc->config, |
| 10640 | to_intel_plane_state(primary->state)); |
| 10641 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10642 | if (mmio_flip) { |
| 10643 | INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func); |
Imre Deak | 6277c8d | 2016-09-20 14:58:19 +0300 | [diff] [blame] | 10644 | queue_work(system_unbound_wq, &work->mmio_work); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10645 | } else { |
Chris Wilson | e8a9c58 | 2016-12-18 15:37:20 +0000 | [diff] [blame] | 10646 | request = i915_gem_request_alloc(engine, |
| 10647 | dev_priv->kernel_context); |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 10648 | if (IS_ERR(request)) { |
| 10649 | ret = PTR_ERR(request); |
| 10650 | goto cleanup_unpin; |
| 10651 | } |
| 10652 | |
Chris Wilson | a2bc469 | 2016-09-09 14:11:56 +0100 | [diff] [blame] | 10653 | ret = i915_gem_request_await_object(request, obj, false); |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 10654 | if (ret) |
| 10655 | goto cleanup_request; |
| 10656 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10657 | ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request, |
| 10658 | page_flip_flags); |
| 10659 | if (ret) |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 10660 | goto cleanup_request; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10661 | |
| 10662 | intel_mark_page_flip_active(intel_crtc, work); |
| 10663 | |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 10664 | work->flip_queued_req = i915_gem_request_get(request); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10665 | i915_add_request_no_flush(request); |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 10666 | } |
| 10667 | |
Chris Wilson | 92117f0 | 2016-11-28 14:36:48 +0000 | [diff] [blame] | 10668 | i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10669 | i915_gem_track_fb(intel_fb_obj(old_fb), obj, |
| 10670 | to_intel_plane(primary)->frontbuffer_bit); |
| 10671 | mutex_unlock(&dev->struct_mutex); |
| 10672 | |
Chris Wilson | 5748b6a | 2016-08-04 16:32:38 +0100 | [diff] [blame] | 10673 | intel_frontbuffer_flip_prepare(to_i915(dev), |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10674 | to_intel_plane(primary)->frontbuffer_bit); |
| 10675 | |
| 10676 | trace_i915_flip_request(intel_crtc->plane, obj); |
| 10677 | |
| 10678 | return 0; |
| 10679 | |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 10680 | cleanup_request: |
| 10681 | i915_add_request_no_flush(request); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10682 | cleanup_unpin: |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 10683 | to_intel_plane_state(primary->state)->vma = work->old_vma; |
| 10684 | intel_unpin_fb_vma(vma); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10685 | cleanup_pending: |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10686 | atomic_dec(&intel_crtc->unpin_work_count); |
Matthew Auld | ddbb271 | 2016-11-28 10:36:48 +0000 | [diff] [blame] | 10687 | unlock: |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10688 | mutex_unlock(&dev->struct_mutex); |
| 10689 | cleanup: |
| 10690 | crtc->primary->fb = old_fb; |
| 10691 | update_state_fb(crtc->primary); |
| 10692 | |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 10693 | i915_gem_object_put(obj); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10694 | drm_framebuffer_unreference(work->old_fb); |
| 10695 | |
| 10696 | spin_lock_irq(&dev->event_lock); |
| 10697 | intel_crtc->flip_work = NULL; |
| 10698 | spin_unlock_irq(&dev->event_lock); |
| 10699 | |
| 10700 | drm_crtc_vblank_put(crtc); |
| 10701 | free_work: |
| 10702 | kfree(work); |
| 10703 | |
| 10704 | if (ret == -EIO) { |
| 10705 | struct drm_atomic_state *state; |
| 10706 | struct drm_plane_state *plane_state; |
| 10707 | |
| 10708 | out_hang: |
| 10709 | state = drm_atomic_state_alloc(dev); |
| 10710 | if (!state) |
| 10711 | return -ENOMEM; |
| 10712 | state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc); |
| 10713 | |
| 10714 | retry: |
| 10715 | plane_state = drm_atomic_get_plane_state(state, primary); |
| 10716 | ret = PTR_ERR_OR_ZERO(plane_state); |
| 10717 | if (!ret) { |
| 10718 | drm_atomic_set_fb_for_plane(plane_state, fb); |
| 10719 | |
| 10720 | ret = drm_atomic_set_crtc_for_plane(plane_state, crtc); |
| 10721 | if (!ret) |
| 10722 | ret = drm_atomic_commit(state); |
| 10723 | } |
| 10724 | |
| 10725 | if (ret == -EDEADLK) { |
| 10726 | drm_modeset_backoff(state->acquire_ctx); |
| 10727 | drm_atomic_state_clear(state); |
| 10728 | goto retry; |
| 10729 | } |
| 10730 | |
Chris Wilson | 0853695 | 2016-10-14 13:18:18 +0100 | [diff] [blame] | 10731 | drm_atomic_state_put(state); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10732 | |
| 10733 | if (ret == 0 && event) { |
| 10734 | spin_lock_irq(&dev->event_lock); |
| 10735 | drm_crtc_send_vblank_event(crtc, event); |
| 10736 | spin_unlock_irq(&dev->event_lock); |
| 10737 | } |
| 10738 | } |
| 10739 | return ret; |
Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 10740 | } |
| 10741 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10742 | |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10743 | /** |
| 10744 | * intel_wm_need_update - Check whether watermarks need updating |
| 10745 | * @plane: drm plane |
| 10746 | * @state: new plane state |
| 10747 | * |
| 10748 | * Check current plane state versus the new one to determine whether |
| 10749 | * watermarks need to be recalculated. |
| 10750 | * |
| 10751 | * Returns true or false. |
| 10752 | */ |
| 10753 | static bool intel_wm_need_update(struct drm_plane *plane, |
| 10754 | struct drm_plane_state *state) |
| 10755 | { |
Matt Roper | d21fbe8 | 2015-09-24 15:53:12 -0700 | [diff] [blame] | 10756 | struct intel_plane_state *new = to_intel_plane_state(state); |
| 10757 | struct intel_plane_state *cur = to_intel_plane_state(plane->state); |
| 10758 | |
| 10759 | /* Update watermarks on tiling or size changes. */ |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 10760 | if (new->base.visible != cur->base.visible) |
Maarten Lankhorst | 92826fc | 2015-12-03 13:49:13 +0100 | [diff] [blame] | 10761 | return true; |
| 10762 | |
| 10763 | if (!cur->base.fb || !new->base.fb) |
| 10764 | return false; |
| 10765 | |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 10766 | if (cur->base.fb->modifier != new->base.fb->modifier || |
Maarten Lankhorst | 92826fc | 2015-12-03 13:49:13 +0100 | [diff] [blame] | 10767 | cur->base.rotation != new->base.rotation || |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 10768 | drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) || |
| 10769 | drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) || |
| 10770 | drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) || |
| 10771 | drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst)) |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10772 | return true; |
| 10773 | |
| 10774 | return false; |
| 10775 | } |
| 10776 | |
Matt Roper | d21fbe8 | 2015-09-24 15:53:12 -0700 | [diff] [blame] | 10777 | static bool needs_scaling(struct intel_plane_state *state) |
| 10778 | { |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 10779 | int src_w = drm_rect_width(&state->base.src) >> 16; |
| 10780 | int src_h = drm_rect_height(&state->base.src) >> 16; |
| 10781 | int dst_w = drm_rect_width(&state->base.dst); |
| 10782 | int dst_h = drm_rect_height(&state->base.dst); |
Matt Roper | d21fbe8 | 2015-09-24 15:53:12 -0700 | [diff] [blame] | 10783 | |
| 10784 | return (src_w != dst_w || src_h != dst_h); |
| 10785 | } |
| 10786 | |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10787 | int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state, |
| 10788 | struct drm_plane_state *plane_state) |
| 10789 | { |
Maarten Lankhorst | ab1d3a0 | 2015-11-19 16:07:14 +0100 | [diff] [blame] | 10790 | struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state); |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10791 | struct drm_crtc *crtc = crtc_state->crtc; |
| 10792 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Ville Syrjälä | e9728bd | 2017-03-02 19:14:51 +0200 | [diff] [blame] | 10793 | struct intel_plane *plane = to_intel_plane(plane_state->plane); |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10794 | struct drm_device *dev = crtc->dev; |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 10795 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10796 | struct intel_plane_state *old_plane_state = |
Ville Syrjälä | e9728bd | 2017-03-02 19:14:51 +0200 | [diff] [blame] | 10797 | to_intel_plane_state(plane->base.state); |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10798 | bool mode_changed = needs_modeset(crtc_state); |
| 10799 | bool was_crtc_enabled = crtc->state->active; |
| 10800 | bool is_crtc_enabled = crtc_state->active; |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10801 | bool turn_off, turn_on, visible, was_visible; |
| 10802 | struct drm_framebuffer *fb = plane_state->fb; |
Ville Syrjälä | 78108b7 | 2016-05-27 20:59:19 +0300 | [diff] [blame] | 10803 | int ret; |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10804 | |
Ville Syrjälä | e9728bd | 2017-03-02 19:14:51 +0200 | [diff] [blame] | 10805 | if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) { |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10806 | ret = skl_update_scaler_plane( |
| 10807 | to_intel_crtc_state(crtc_state), |
| 10808 | to_intel_plane_state(plane_state)); |
| 10809 | if (ret) |
| 10810 | return ret; |
| 10811 | } |
| 10812 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 10813 | was_visible = old_plane_state->base.visible; |
Maarten Lankhorst | 1d4258d | 2017-01-12 10:43:45 +0100 | [diff] [blame] | 10814 | visible = plane_state->visible; |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10815 | |
| 10816 | if (!was_crtc_enabled && WARN_ON(was_visible)) |
| 10817 | was_visible = false; |
| 10818 | |
Maarten Lankhorst | 35c08f4 | 2015-12-03 14:31:07 +0100 | [diff] [blame] | 10819 | /* |
| 10820 | * Visibility is calculated as if the crtc was on, but |
| 10821 | * after scaler setup everything depends on it being off |
| 10822 | * when the crtc isn't active. |
Ville Syrjälä | f818ffe | 2016-04-29 17:31:18 +0300 | [diff] [blame] | 10823 | * |
| 10824 | * FIXME this is wrong for watermarks. Watermarks should also |
| 10825 | * be computed as if the pipe would be active. Perhaps move |
| 10826 | * per-plane wm computation to the .check_plane() hook, and |
| 10827 | * only combine the results from all planes in the current place? |
Maarten Lankhorst | 35c08f4 | 2015-12-03 14:31:07 +0100 | [diff] [blame] | 10828 | */ |
Ville Syrjälä | e9728bd | 2017-03-02 19:14:51 +0200 | [diff] [blame] | 10829 | if (!is_crtc_enabled) { |
Maarten Lankhorst | 1d4258d | 2017-01-12 10:43:45 +0100 | [diff] [blame] | 10830 | plane_state->visible = visible = false; |
Ville Syrjälä | e9728bd | 2017-03-02 19:14:51 +0200 | [diff] [blame] | 10831 | to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id); |
| 10832 | } |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10833 | |
| 10834 | if (!was_visible && !visible) |
| 10835 | return 0; |
| 10836 | |
Maarten Lankhorst | e886167 | 2016-02-24 11:24:26 +0100 | [diff] [blame] | 10837 | if (fb != old_plane_state->base.fb) |
| 10838 | pipe_config->fb_changed = true; |
| 10839 | |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10840 | turn_off = was_visible && (!visible || mode_changed); |
| 10841 | turn_on = visible && (!was_visible || mode_changed); |
| 10842 | |
Ville Syrjälä | 72660ce | 2016-05-27 20:59:20 +0300 | [diff] [blame] | 10843 | DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n", |
Ville Syrjälä | e9728bd | 2017-03-02 19:14:51 +0200 | [diff] [blame] | 10844 | intel_crtc->base.base.id, intel_crtc->base.name, |
| 10845 | plane->base.base.id, plane->base.name, |
Ville Syrjälä | 72660ce | 2016-05-27 20:59:20 +0300 | [diff] [blame] | 10846 | fb ? fb->base.id : -1); |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10847 | |
Ville Syrjälä | 72660ce | 2016-05-27 20:59:20 +0300 | [diff] [blame] | 10848 | DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n", |
Ville Syrjälä | e9728bd | 2017-03-02 19:14:51 +0200 | [diff] [blame] | 10849 | plane->base.base.id, plane->base.name, |
Ville Syrjälä | 72660ce | 2016-05-27 20:59:20 +0300 | [diff] [blame] | 10850 | was_visible, visible, |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10851 | turn_off, turn_on, mode_changed); |
| 10852 | |
Ville Syrjälä | caed361 | 2016-03-09 19:07:25 +0200 | [diff] [blame] | 10853 | if (turn_on) { |
Ville Syrjälä | b4ede6d | 2017-03-02 19:15:01 +0200 | [diff] [blame] | 10854 | if (INTEL_GEN(dev_priv) < 5) |
| 10855 | pipe_config->update_wm_pre = true; |
Ville Syrjälä | caed361 | 2016-03-09 19:07:25 +0200 | [diff] [blame] | 10856 | |
| 10857 | /* must disable cxsr around plane enable/disable */ |
Ville Syrjälä | e9728bd | 2017-03-02 19:14:51 +0200 | [diff] [blame] | 10858 | if (plane->id != PLANE_CURSOR) |
Ville Syrjälä | caed361 | 2016-03-09 19:07:25 +0200 | [diff] [blame] | 10859 | pipe_config->disable_cxsr = true; |
| 10860 | } else if (turn_off) { |
Ville Syrjälä | b4ede6d | 2017-03-02 19:15:01 +0200 | [diff] [blame] | 10861 | if (INTEL_GEN(dev_priv) < 5) |
| 10862 | pipe_config->update_wm_post = true; |
Maarten Lankhorst | 92826fc | 2015-12-03 13:49:13 +0100 | [diff] [blame] | 10863 | |
Ville Syrjälä | 852eb00 | 2015-06-24 22:00:07 +0300 | [diff] [blame] | 10864 | /* must disable cxsr around plane enable/disable */ |
Ville Syrjälä | e9728bd | 2017-03-02 19:14:51 +0200 | [diff] [blame] | 10865 | if (plane->id != PLANE_CURSOR) |
Maarten Lankhorst | ab1d3a0 | 2015-11-19 16:07:14 +0100 | [diff] [blame] | 10866 | pipe_config->disable_cxsr = true; |
Ville Syrjälä | e9728bd | 2017-03-02 19:14:51 +0200 | [diff] [blame] | 10867 | } else if (intel_wm_need_update(&plane->base, plane_state)) { |
Ville Syrjälä | b4ede6d | 2017-03-02 19:15:01 +0200 | [diff] [blame] | 10868 | if (INTEL_GEN(dev_priv) < 5) { |
| 10869 | /* FIXME bollocks */ |
| 10870 | pipe_config->update_wm_pre = true; |
| 10871 | pipe_config->update_wm_post = true; |
| 10872 | } |
Ville Syrjälä | 852eb00 | 2015-06-24 22:00:07 +0300 | [diff] [blame] | 10873 | } |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10874 | |
Rodrigo Vivi | 8be6ca8 | 2015-08-24 16:38:23 -0700 | [diff] [blame] | 10875 | if (visible || was_visible) |
Ville Syrjälä | e9728bd | 2017-03-02 19:14:51 +0200 | [diff] [blame] | 10876 | pipe_config->fb_bits |= plane->frontbuffer_bit; |
Ville Syrjälä | a9ff871 | 2015-06-24 21:59:34 +0300 | [diff] [blame] | 10877 | |
Maarten Lankhorst | 31ae71f | 2016-03-09 10:35:45 +0100 | [diff] [blame] | 10878 | /* |
| 10879 | * WaCxSRDisabledForSpriteScaling:ivb |
| 10880 | * |
| 10881 | * cstate->update_wm was already set above, so this flag will |
| 10882 | * take effect when we commit and program watermarks. |
| 10883 | */ |
Ville Syrjälä | e9728bd | 2017-03-02 19:14:51 +0200 | [diff] [blame] | 10884 | if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) && |
Maarten Lankhorst | 31ae71f | 2016-03-09 10:35:45 +0100 | [diff] [blame] | 10885 | needs_scaling(to_intel_plane_state(plane_state)) && |
| 10886 | !needs_scaling(old_plane_state)) |
| 10887 | pipe_config->disable_lp_wm = true; |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10888 | |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10889 | return 0; |
| 10890 | } |
| 10891 | |
Maarten Lankhorst | 6d3a1ce | 2015-06-15 12:33:40 +0200 | [diff] [blame] | 10892 | static bool encoders_cloneable(const struct intel_encoder *a, |
| 10893 | const struct intel_encoder *b) |
| 10894 | { |
| 10895 | /* masks could be asymmetric, so check both ways */ |
| 10896 | return a == b || (a->cloneable & (1 << b->type) && |
| 10897 | b->cloneable & (1 << a->type)); |
| 10898 | } |
| 10899 | |
| 10900 | static bool check_single_encoder_cloning(struct drm_atomic_state *state, |
| 10901 | struct intel_crtc *crtc, |
| 10902 | struct intel_encoder *encoder) |
| 10903 | { |
| 10904 | struct intel_encoder *source_encoder; |
| 10905 | struct drm_connector *connector; |
| 10906 | struct drm_connector_state *connector_state; |
| 10907 | int i; |
| 10908 | |
| 10909 | for_each_connector_in_state(state, connector, connector_state, i) { |
| 10910 | if (connector_state->crtc != &crtc->base) |
| 10911 | continue; |
| 10912 | |
| 10913 | source_encoder = |
| 10914 | to_intel_encoder(connector_state->best_encoder); |
| 10915 | if (!encoders_cloneable(encoder, source_encoder)) |
| 10916 | return false; |
| 10917 | } |
| 10918 | |
| 10919 | return true; |
| 10920 | } |
| 10921 | |
Maarten Lankhorst | 6d3a1ce | 2015-06-15 12:33:40 +0200 | [diff] [blame] | 10922 | static int intel_crtc_atomic_check(struct drm_crtc *crtc, |
| 10923 | struct drm_crtc_state *crtc_state) |
| 10924 | { |
Maarten Lankhorst | cf5a15b | 2015-06-15 12:33:41 +0200 | [diff] [blame] | 10925 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 10926 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | 6d3a1ce | 2015-06-15 12:33:40 +0200 | [diff] [blame] | 10927 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Maarten Lankhorst | cf5a15b | 2015-06-15 12:33:41 +0200 | [diff] [blame] | 10928 | struct intel_crtc_state *pipe_config = |
| 10929 | to_intel_crtc_state(crtc_state); |
Maarten Lankhorst | 6d3a1ce | 2015-06-15 12:33:40 +0200 | [diff] [blame] | 10930 | struct drm_atomic_state *state = crtc_state->state; |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 10931 | int ret; |
Maarten Lankhorst | 6d3a1ce | 2015-06-15 12:33:40 +0200 | [diff] [blame] | 10932 | bool mode_changed = needs_modeset(crtc_state); |
| 10933 | |
Ville Syrjälä | 852eb00 | 2015-06-24 22:00:07 +0300 | [diff] [blame] | 10934 | if (mode_changed && !crtc_state->active) |
Ville Syrjälä | caed361 | 2016-03-09 19:07:25 +0200 | [diff] [blame] | 10935 | pipe_config->update_wm_post = true; |
Maarten Lankhorst | eddfcbc | 2015-06-15 12:33:53 +0200 | [diff] [blame] | 10936 | |
Maarten Lankhorst | ad42137 | 2015-06-15 12:33:42 +0200 | [diff] [blame] | 10937 | if (mode_changed && crtc_state->enable && |
| 10938 | dev_priv->display.crtc_compute_clock && |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 10939 | !WARN_ON(pipe_config->shared_dpll)) { |
Maarten Lankhorst | ad42137 | 2015-06-15 12:33:42 +0200 | [diff] [blame] | 10940 | ret = dev_priv->display.crtc_compute_clock(intel_crtc, |
| 10941 | pipe_config); |
| 10942 | if (ret) |
| 10943 | return ret; |
| 10944 | } |
| 10945 | |
Lionel Landwerlin | 82cf435 | 2016-03-16 10:57:16 +0000 | [diff] [blame] | 10946 | if (crtc_state->color_mgmt_changed) { |
| 10947 | ret = intel_color_check(crtc, crtc_state); |
| 10948 | if (ret) |
| 10949 | return ret; |
Lionel Landwerlin | e7852a4 | 2016-05-25 14:30:41 +0100 | [diff] [blame] | 10950 | |
| 10951 | /* |
| 10952 | * Changing color management on Intel hardware is |
| 10953 | * handled as part of planes update. |
| 10954 | */ |
| 10955 | crtc_state->planes_changed = true; |
Lionel Landwerlin | 82cf435 | 2016-03-16 10:57:16 +0000 | [diff] [blame] | 10956 | } |
| 10957 | |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 10958 | ret = 0; |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 10959 | if (dev_priv->display.compute_pipe_wm) { |
Maarten Lankhorst | e3bddde | 2016-03-01 11:07:22 +0100 | [diff] [blame] | 10960 | ret = dev_priv->display.compute_pipe_wm(pipe_config); |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 10961 | if (ret) { |
| 10962 | DRM_DEBUG_KMS("Target pipe watermarks are invalid\n"); |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 10963 | return ret; |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 10964 | } |
| 10965 | } |
| 10966 | |
| 10967 | if (dev_priv->display.compute_intermediate_wm && |
| 10968 | !to_intel_atomic_state(state)->skip_intermediate_wm) { |
| 10969 | if (WARN_ON(!dev_priv->display.compute_pipe_wm)) |
| 10970 | return 0; |
| 10971 | |
| 10972 | /* |
| 10973 | * Calculate 'intermediate' watermarks that satisfy both the |
| 10974 | * old state and the new state. We can program these |
| 10975 | * immediately. |
| 10976 | */ |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 10977 | ret = dev_priv->display.compute_intermediate_wm(dev, |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 10978 | intel_crtc, |
| 10979 | pipe_config); |
| 10980 | if (ret) { |
| 10981 | DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n"); |
| 10982 | return ret; |
| 10983 | } |
Ville Syrjälä | e3d5457 | 2016-05-13 10:10:42 -0700 | [diff] [blame] | 10984 | } else if (dev_priv->display.compute_intermediate_wm) { |
| 10985 | if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9) |
| 10986 | pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal; |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 10987 | } |
| 10988 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 10989 | if (INTEL_GEN(dev_priv) >= 9) { |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 10990 | if (mode_changed) |
| 10991 | ret = skl_update_scaler_crtc(pipe_config); |
| 10992 | |
| 10993 | if (!ret) |
Ander Conselvan de Oliveira | 6ebc692 | 2017-02-23 09:15:59 +0200 | [diff] [blame] | 10994 | ret = intel_atomic_setup_scalers(dev_priv, intel_crtc, |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 10995 | pipe_config); |
| 10996 | } |
| 10997 | |
| 10998 | return ret; |
Maarten Lankhorst | 6d3a1ce | 2015-06-15 12:33:40 +0200 | [diff] [blame] | 10999 | } |
| 11000 | |
Jani Nikula | 65b38e0 | 2015-04-13 11:26:56 +0300 | [diff] [blame] | 11001 | static const struct drm_crtc_helper_funcs intel_helper_funcs = { |
Chris Wilson | f6e5b16 | 2011-04-12 18:06:51 +0100 | [diff] [blame] | 11002 | .mode_set_base_atomic = intel_pipe_set_base_atomic, |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11003 | .atomic_begin = intel_begin_crtc_commit, |
| 11004 | .atomic_flush = intel_finish_crtc_commit, |
Maarten Lankhorst | 6d3a1ce | 2015-06-15 12:33:40 +0200 | [diff] [blame] | 11005 | .atomic_check = intel_crtc_atomic_check, |
Chris Wilson | f6e5b16 | 2011-04-12 18:06:51 +0100 | [diff] [blame] | 11006 | }; |
| 11007 | |
Ander Conselvan de Oliveira | d29b2f9 | 2015-03-20 16:18:05 +0200 | [diff] [blame] | 11008 | static void intel_modeset_update_connector_atomic_state(struct drm_device *dev) |
| 11009 | { |
| 11010 | struct intel_connector *connector; |
| 11011 | |
| 11012 | for_each_intel_connector(dev, connector) { |
Daniel Vetter | 8863dc7 | 2016-05-06 15:39:03 +0200 | [diff] [blame] | 11013 | if (connector->base.state->crtc) |
| 11014 | drm_connector_unreference(&connector->base); |
| 11015 | |
Ander Conselvan de Oliveira | d29b2f9 | 2015-03-20 16:18:05 +0200 | [diff] [blame] | 11016 | if (connector->base.encoder) { |
| 11017 | connector->base.state->best_encoder = |
| 11018 | connector->base.encoder; |
| 11019 | connector->base.state->crtc = |
| 11020 | connector->base.encoder->crtc; |
Daniel Vetter | 8863dc7 | 2016-05-06 15:39:03 +0200 | [diff] [blame] | 11021 | |
| 11022 | drm_connector_reference(&connector->base); |
Ander Conselvan de Oliveira | d29b2f9 | 2015-03-20 16:18:05 +0200 | [diff] [blame] | 11023 | } else { |
| 11024 | connector->base.state->best_encoder = NULL; |
| 11025 | connector->base.state->crtc = NULL; |
| 11026 | } |
| 11027 | } |
| 11028 | } |
| 11029 | |
Daniel Vetter | 050f7ae | 2013-06-02 13:26:23 +0200 | [diff] [blame] | 11030 | static void |
Robin Schroer | eba905b | 2014-05-18 02:24:50 +0200 | [diff] [blame] | 11031 | connected_sink_compute_bpp(struct intel_connector *connector, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 11032 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 11033 | { |
Ville Syrjälä | 6a2a5c5 | 2016-09-28 16:51:42 +0300 | [diff] [blame] | 11034 | const struct drm_display_info *info = &connector->base.display_info; |
Daniel Vetter | 050f7ae | 2013-06-02 13:26:23 +0200 | [diff] [blame] | 11035 | int bpp = pipe_config->pipe_bpp; |
| 11036 | |
| 11037 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n", |
Ville Syrjälä | 6a2a5c5 | 2016-09-28 16:51:42 +0300 | [diff] [blame] | 11038 | connector->base.base.id, |
| 11039 | connector->base.name); |
Daniel Vetter | 050f7ae | 2013-06-02 13:26:23 +0200 | [diff] [blame] | 11040 | |
| 11041 | /* Don't use an invalid EDID bpc value */ |
Ville Syrjälä | 6a2a5c5 | 2016-09-28 16:51:42 +0300 | [diff] [blame] | 11042 | if (info->bpc != 0 && info->bpc * 3 < bpp) { |
Daniel Vetter | 050f7ae | 2013-06-02 13:26:23 +0200 | [diff] [blame] | 11043 | DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n", |
Ville Syrjälä | 6a2a5c5 | 2016-09-28 16:51:42 +0300 | [diff] [blame] | 11044 | bpp, info->bpc * 3); |
| 11045 | pipe_config->pipe_bpp = info->bpc * 3; |
Daniel Vetter | 050f7ae | 2013-06-02 13:26:23 +0200 | [diff] [blame] | 11046 | } |
| 11047 | |
Mario Kleiner | 196f954 | 2016-07-06 12:05:45 +0200 | [diff] [blame] | 11048 | /* Clamp bpp to 8 on screens without EDID 1.4 */ |
Ville Syrjälä | 6a2a5c5 | 2016-09-28 16:51:42 +0300 | [diff] [blame] | 11049 | if (info->bpc == 0 && bpp > 24) { |
Mario Kleiner | 196f954 | 2016-07-06 12:05:45 +0200 | [diff] [blame] | 11050 | DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n", |
| 11051 | bpp); |
| 11052 | pipe_config->pipe_bpp = 24; |
Daniel Vetter | 050f7ae | 2013-06-02 13:26:23 +0200 | [diff] [blame] | 11053 | } |
| 11054 | } |
| 11055 | |
| 11056 | static int |
| 11057 | compute_baseline_pipe_bpp(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 11058 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 050f7ae | 2013-06-02 13:26:23 +0200 | [diff] [blame] | 11059 | { |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 11060 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ander Conselvan de Oliveira | 1486017 | 2015-03-20 16:18:09 +0200 | [diff] [blame] | 11061 | struct drm_atomic_state *state; |
Ander Conselvan de Oliveira | da3ced298 | 2015-04-21 17:12:59 +0300 | [diff] [blame] | 11062 | struct drm_connector *connector; |
| 11063 | struct drm_connector_state *connector_state; |
Ander Conselvan de Oliveira | 1486017 | 2015-03-20 16:18:09 +0200 | [diff] [blame] | 11064 | int bpp, i; |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 11065 | |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 11066 | if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || |
| 11067 | IS_CHERRYVIEW(dev_priv))) |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 11068 | bpp = 10*3; |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 11069 | else if (INTEL_GEN(dev_priv) >= 5) |
Daniel Vetter | d328c9d | 2015-04-10 16:22:37 +0200 | [diff] [blame] | 11070 | bpp = 12*3; |
| 11071 | else |
| 11072 | bpp = 8*3; |
| 11073 | |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 11074 | |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 11075 | pipe_config->pipe_bpp = bpp; |
| 11076 | |
Ander Conselvan de Oliveira | 1486017 | 2015-03-20 16:18:09 +0200 | [diff] [blame] | 11077 | state = pipe_config->base.state; |
| 11078 | |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 11079 | /* Clamp display bpp to EDID value */ |
Ander Conselvan de Oliveira | da3ced298 | 2015-04-21 17:12:59 +0300 | [diff] [blame] | 11080 | for_each_connector_in_state(state, connector, connector_state, i) { |
| 11081 | if (connector_state->crtc != &crtc->base) |
Ander Conselvan de Oliveira | 1486017 | 2015-03-20 16:18:09 +0200 | [diff] [blame] | 11082 | continue; |
| 11083 | |
Ander Conselvan de Oliveira | da3ced298 | 2015-04-21 17:12:59 +0300 | [diff] [blame] | 11084 | connected_sink_compute_bpp(to_intel_connector(connector), |
| 11085 | pipe_config); |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 11086 | } |
| 11087 | |
| 11088 | return bpp; |
| 11089 | } |
| 11090 | |
Daniel Vetter | 644db71 | 2013-09-19 14:53:58 +0200 | [diff] [blame] | 11091 | static void intel_dump_crtc_timings(const struct drm_display_mode *mode) |
| 11092 | { |
| 11093 | DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, " |
| 11094 | "type: 0x%x flags: 0x%x\n", |
Damien Lespiau | 1342830 | 2013-09-25 16:45:36 +0100 | [diff] [blame] | 11095 | mode->crtc_clock, |
Daniel Vetter | 644db71 | 2013-09-19 14:53:58 +0200 | [diff] [blame] | 11096 | mode->crtc_hdisplay, mode->crtc_hsync_start, |
| 11097 | mode->crtc_hsync_end, mode->crtc_htotal, |
| 11098 | mode->crtc_vdisplay, mode->crtc_vsync_start, |
| 11099 | mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags); |
| 11100 | } |
| 11101 | |
Tvrtko Ursulin | f698233 | 2016-11-17 12:30:08 +0000 | [diff] [blame] | 11102 | static inline void |
| 11103 | intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id, |
Tvrtko Ursulin | a430965 | 2016-11-17 12:30:09 +0000 | [diff] [blame] | 11104 | unsigned int lane_count, struct intel_link_m_n *m_n) |
Tvrtko Ursulin | f698233 | 2016-11-17 12:30:08 +0000 | [diff] [blame] | 11105 | { |
Tvrtko Ursulin | a430965 | 2016-11-17 12:30:09 +0000 | [diff] [blame] | 11106 | DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n", |
| 11107 | id, lane_count, |
Tvrtko Ursulin | f698233 | 2016-11-17 12:30:08 +0000 | [diff] [blame] | 11108 | m_n->gmch_m, m_n->gmch_n, |
| 11109 | m_n->link_m, m_n->link_n, m_n->tu); |
| 11110 | } |
| 11111 | |
Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 11112 | static void intel_dump_pipe_config(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 11113 | struct intel_crtc_state *pipe_config, |
Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 11114 | const char *context) |
| 11115 | { |
Chandra Konduru | 6a60cd8 | 2015-04-07 15:28:40 -0700 | [diff] [blame] | 11116 | struct drm_device *dev = crtc->base.dev; |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 11117 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chandra Konduru | 6a60cd8 | 2015-04-07 15:28:40 -0700 | [diff] [blame] | 11118 | struct drm_plane *plane; |
| 11119 | struct intel_plane *intel_plane; |
| 11120 | struct intel_plane_state *state; |
| 11121 | struct drm_framebuffer *fb; |
| 11122 | |
Tvrtko Ursulin | 66766e4 | 2016-11-17 12:30:10 +0000 | [diff] [blame] | 11123 | DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n", |
| 11124 | crtc->base.base.id, crtc->base.name, context); |
Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 11125 | |
Tvrtko Ursulin | 2c89429 | 2016-11-17 12:30:11 +0000 | [diff] [blame] | 11126 | DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n", |
| 11127 | transcoder_name(pipe_config->cpu_transcoder), |
Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 11128 | pipe_config->pipe_bpp, pipe_config->dither); |
Tvrtko Ursulin | a430965 | 2016-11-17 12:30:09 +0000 | [diff] [blame] | 11129 | |
| 11130 | if (pipe_config->has_pch_encoder) |
| 11131 | intel_dump_m_n_config(pipe_config, "fdi", |
| 11132 | pipe_config->fdi_lanes, |
| 11133 | &pipe_config->fdi_m_n); |
Vandana Kannan | b95af8b | 2014-08-05 07:51:23 -0700 | [diff] [blame] | 11134 | |
Tvrtko Ursulin | f698233 | 2016-11-17 12:30:08 +0000 | [diff] [blame] | 11135 | if (intel_crtc_has_dp_encoder(pipe_config)) { |
Tvrtko Ursulin | a430965 | 2016-11-17 12:30:09 +0000 | [diff] [blame] | 11136 | intel_dump_m_n_config(pipe_config, "dp m_n", |
| 11137 | pipe_config->lane_count, &pipe_config->dp_m_n); |
Tvrtko Ursulin | d806e68 | 2016-11-17 15:44:09 +0000 | [diff] [blame] | 11138 | if (pipe_config->has_drrs) |
| 11139 | intel_dump_m_n_config(pipe_config, "dp m2_n2", |
| 11140 | pipe_config->lane_count, |
| 11141 | &pipe_config->dp_m2_n2); |
Tvrtko Ursulin | f698233 | 2016-11-17 12:30:08 +0000 | [diff] [blame] | 11142 | } |
Vandana Kannan | b95af8b | 2014-08-05 07:51:23 -0700 | [diff] [blame] | 11143 | |
Daniel Vetter | 55072d1 | 2014-11-20 16:10:28 +0100 | [diff] [blame] | 11144 | DRM_DEBUG_KMS("audio: %i, infoframes: %i\n", |
Tvrtko Ursulin | 2c89429 | 2016-11-17 12:30:11 +0000 | [diff] [blame] | 11145 | pipe_config->has_audio, pipe_config->has_infoframe); |
Daniel Vetter | 55072d1 | 2014-11-20 16:10:28 +0100 | [diff] [blame] | 11146 | |
Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 11147 | DRM_DEBUG_KMS("requested mode:\n"); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11148 | drm_mode_debug_printmodeline(&pipe_config->base.mode); |
Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 11149 | DRM_DEBUG_KMS("adjusted mode:\n"); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11150 | drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode); |
| 11151 | intel_dump_crtc_timings(&pipe_config->base.adjusted_mode); |
Ville Syrjälä | a7d1b3f | 2017-01-26 21:50:31 +0200 | [diff] [blame] | 11152 | DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n", |
Tvrtko Ursulin | 2c89429 | 2016-11-17 12:30:11 +0000 | [diff] [blame] | 11153 | pipe_config->port_clock, |
Ville Syrjälä | a7d1b3f | 2017-01-26 21:50:31 +0200 | [diff] [blame] | 11154 | pipe_config->pipe_src_w, pipe_config->pipe_src_h, |
| 11155 | pipe_config->pixel_rate); |
Tvrtko Ursulin | dd2f616 | 2016-11-17 12:30:12 +0000 | [diff] [blame] | 11156 | |
| 11157 | if (INTEL_GEN(dev_priv) >= 9) |
| 11158 | DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n", |
| 11159 | crtc->num_scalers, |
| 11160 | pipe_config->scaler_state.scaler_users, |
| 11161 | pipe_config->scaler_state.scaler_id); |
Tvrtko Ursulin | a74f837 | 2016-11-17 12:30:13 +0000 | [diff] [blame] | 11162 | |
| 11163 | if (HAS_GMCH_DISPLAY(dev_priv)) |
| 11164 | DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n", |
| 11165 | pipe_config->gmch_pfit.control, |
| 11166 | pipe_config->gmch_pfit.pgm_ratios, |
| 11167 | pipe_config->gmch_pfit.lvds_border_bits); |
| 11168 | else |
| 11169 | DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n", |
| 11170 | pipe_config->pch_pfit.pos, |
| 11171 | pipe_config->pch_pfit.size, |
Tvrtko Ursulin | 08c4d7f | 2016-11-17 12:30:14 +0000 | [diff] [blame] | 11172 | enableddisabled(pipe_config->pch_pfit.enabled)); |
Tvrtko Ursulin | a74f837 | 2016-11-17 12:30:13 +0000 | [diff] [blame] | 11173 | |
Tvrtko Ursulin | 2c89429 | 2016-11-17 12:30:11 +0000 | [diff] [blame] | 11174 | DRM_DEBUG_KMS("ips: %i, double wide: %i\n", |
| 11175 | pipe_config->ips_enabled, pipe_config->double_wide); |
Chandra Konduru | 6a60cd8 | 2015-04-07 15:28:40 -0700 | [diff] [blame] | 11176 | |
Ander Conselvan de Oliveira | f50b79f | 2016-12-29 17:22:12 +0200 | [diff] [blame] | 11177 | intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state); |
Tvrtko Ursulin | 415ff0f | 2015-05-14 13:38:31 +0100 | [diff] [blame] | 11178 | |
Chandra Konduru | 6a60cd8 | 2015-04-07 15:28:40 -0700 | [diff] [blame] | 11179 | DRM_DEBUG_KMS("planes on this crtc\n"); |
| 11180 | list_for_each_entry(plane, &dev->mode_config.plane_list, head) { |
Eric Engestrom | b3c11ac | 2016-11-12 01:12:56 +0000 | [diff] [blame] | 11181 | struct drm_format_name_buf format_name; |
Chandra Konduru | 6a60cd8 | 2015-04-07 15:28:40 -0700 | [diff] [blame] | 11182 | intel_plane = to_intel_plane(plane); |
| 11183 | if (intel_plane->pipe != crtc->pipe) |
| 11184 | continue; |
| 11185 | |
| 11186 | state = to_intel_plane_state(plane->state); |
| 11187 | fb = state->base.fb; |
| 11188 | if (!fb) { |
Ville Syrjälä | 1d577e0 | 2016-05-27 20:59:25 +0300 | [diff] [blame] | 11189 | DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n", |
| 11190 | plane->base.id, plane->name, state->scaler_id); |
Chandra Konduru | 6a60cd8 | 2015-04-07 15:28:40 -0700 | [diff] [blame] | 11191 | continue; |
| 11192 | } |
| 11193 | |
Tvrtko Ursulin | dd2f616 | 2016-11-17 12:30:12 +0000 | [diff] [blame] | 11194 | DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n", |
| 11195 | plane->base.id, plane->name, |
Eric Engestrom | b3c11ac | 2016-11-12 01:12:56 +0000 | [diff] [blame] | 11196 | fb->base.id, fb->width, fb->height, |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 11197 | drm_get_format_name(fb->format->format, &format_name)); |
Tvrtko Ursulin | dd2f616 | 2016-11-17 12:30:12 +0000 | [diff] [blame] | 11198 | if (INTEL_GEN(dev_priv) >= 9) |
| 11199 | DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n", |
| 11200 | state->scaler_id, |
| 11201 | state->base.src.x1 >> 16, |
| 11202 | state->base.src.y1 >> 16, |
| 11203 | drm_rect_width(&state->base.src) >> 16, |
| 11204 | drm_rect_height(&state->base.src) >> 16, |
| 11205 | state->base.dst.x1, state->base.dst.y1, |
| 11206 | drm_rect_width(&state->base.dst), |
| 11207 | drm_rect_height(&state->base.dst)); |
Chandra Konduru | 6a60cd8 | 2015-04-07 15:28:40 -0700 | [diff] [blame] | 11208 | } |
Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 11209 | } |
| 11210 | |
Ander Conselvan de Oliveira | 5448a00 | 2015-04-02 14:47:59 +0300 | [diff] [blame] | 11211 | static bool check_digital_port_conflicts(struct drm_atomic_state *state) |
Ville Syrjälä | 00f0b37 | 2014-12-02 14:10:46 +0200 | [diff] [blame] | 11212 | { |
Ander Conselvan de Oliveira | 5448a00 | 2015-04-02 14:47:59 +0300 | [diff] [blame] | 11213 | struct drm_device *dev = state->dev; |
Ander Conselvan de Oliveira | da3ced298 | 2015-04-21 17:12:59 +0300 | [diff] [blame] | 11214 | struct drm_connector *connector; |
Ville Syrjälä | 00f0b37 | 2014-12-02 14:10:46 +0200 | [diff] [blame] | 11215 | unsigned int used_ports = 0; |
Ville Syrjälä | 477321e | 2016-07-28 17:50:40 +0300 | [diff] [blame] | 11216 | unsigned int used_mst_ports = 0; |
Ville Syrjälä | 00f0b37 | 2014-12-02 14:10:46 +0200 | [diff] [blame] | 11217 | |
| 11218 | /* |
| 11219 | * Walk the connector list instead of the encoder |
| 11220 | * list to detect the problem on ddi platforms |
| 11221 | * where there's just one encoder per digital port. |
| 11222 | */ |
Ville Syrjälä | 0bff485 | 2015-12-10 18:22:31 +0200 | [diff] [blame] | 11223 | drm_for_each_connector(connector, dev) { |
| 11224 | struct drm_connector_state *connector_state; |
| 11225 | struct intel_encoder *encoder; |
| 11226 | |
| 11227 | connector_state = drm_atomic_get_existing_connector_state(state, connector); |
| 11228 | if (!connector_state) |
| 11229 | connector_state = connector->state; |
| 11230 | |
Ander Conselvan de Oliveira | 5448a00 | 2015-04-02 14:47:59 +0300 | [diff] [blame] | 11231 | if (!connector_state->best_encoder) |
| 11232 | continue; |
| 11233 | |
| 11234 | encoder = to_intel_encoder(connector_state->best_encoder); |
| 11235 | |
| 11236 | WARN_ON(!connector_state->crtc); |
Ville Syrjälä | 00f0b37 | 2014-12-02 14:10:46 +0200 | [diff] [blame] | 11237 | |
| 11238 | switch (encoder->type) { |
| 11239 | unsigned int port_mask; |
| 11240 | case INTEL_OUTPUT_UNKNOWN: |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 11241 | if (WARN_ON(!HAS_DDI(to_i915(dev)))) |
Ville Syrjälä | 00f0b37 | 2014-12-02 14:10:46 +0200 | [diff] [blame] | 11242 | break; |
Ville Syrjälä | cca0502 | 2016-06-22 21:57:06 +0300 | [diff] [blame] | 11243 | case INTEL_OUTPUT_DP: |
Ville Syrjälä | 00f0b37 | 2014-12-02 14:10:46 +0200 | [diff] [blame] | 11244 | case INTEL_OUTPUT_HDMI: |
| 11245 | case INTEL_OUTPUT_EDP: |
| 11246 | port_mask = 1 << enc_to_dig_port(&encoder->base)->port; |
| 11247 | |
| 11248 | /* the same port mustn't appear more than once */ |
| 11249 | if (used_ports & port_mask) |
| 11250 | return false; |
| 11251 | |
| 11252 | used_ports |= port_mask; |
Ville Syrjälä | 477321e | 2016-07-28 17:50:40 +0300 | [diff] [blame] | 11253 | break; |
| 11254 | case INTEL_OUTPUT_DP_MST: |
| 11255 | used_mst_ports |= |
| 11256 | 1 << enc_to_mst(&encoder->base)->primary->port; |
| 11257 | break; |
Ville Syrjälä | 00f0b37 | 2014-12-02 14:10:46 +0200 | [diff] [blame] | 11258 | default: |
| 11259 | break; |
| 11260 | } |
| 11261 | } |
| 11262 | |
Ville Syrjälä | 477321e | 2016-07-28 17:50:40 +0300 | [diff] [blame] | 11263 | /* can't mix MST and SST/HDMI on the same port */ |
| 11264 | if (used_ports & used_mst_ports) |
| 11265 | return false; |
| 11266 | |
Ville Syrjälä | 00f0b37 | 2014-12-02 14:10:46 +0200 | [diff] [blame] | 11267 | return true; |
| 11268 | } |
| 11269 | |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 11270 | static void |
| 11271 | clear_intel_crtc_state(struct intel_crtc_state *crtc_state) |
| 11272 | { |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 11273 | struct drm_i915_private *dev_priv = |
| 11274 | to_i915(crtc_state->base.crtc->dev); |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 11275 | struct drm_crtc_state tmp_state; |
Chandra Konduru | 663a364 | 2015-04-07 15:28:41 -0700 | [diff] [blame] | 11276 | struct intel_crtc_scaler_state scaler_state; |
Ander Conselvan de Oliveira | 4978cc9 | 2015-04-21 17:13:21 +0300 | [diff] [blame] | 11277 | struct intel_dpll_hw_state dpll_hw_state; |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 11278 | struct intel_shared_dpll *shared_dpll; |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 11279 | struct intel_crtc_wm_state wm_state; |
Maarten Lankhorst | c4e2d04 | 2015-08-05 12:36:59 +0200 | [diff] [blame] | 11280 | bool force_thru; |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 11281 | |
Ander Conselvan de Oliveira | 7546a38 | 2015-05-20 09:03:27 +0300 | [diff] [blame] | 11282 | /* FIXME: before the switch to atomic started, a new pipe_config was |
| 11283 | * kzalloc'd. Code that depends on any field being zero should be |
| 11284 | * fixed, so that the crtc_state can be safely duplicated. For now, |
| 11285 | * only fields that are know to not cause problems are preserved. */ |
| 11286 | |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 11287 | tmp_state = crtc_state->base; |
Chandra Konduru | 663a364 | 2015-04-07 15:28:41 -0700 | [diff] [blame] | 11288 | scaler_state = crtc_state->scaler_state; |
Ander Conselvan de Oliveira | 4978cc9 | 2015-04-21 17:13:21 +0300 | [diff] [blame] | 11289 | shared_dpll = crtc_state->shared_dpll; |
| 11290 | dpll_hw_state = crtc_state->dpll_hw_state; |
Maarten Lankhorst | c4e2d04 | 2015-08-05 12:36:59 +0200 | [diff] [blame] | 11291 | force_thru = crtc_state->pch_pfit.force_thru; |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 11292 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
| 11293 | wm_state = crtc_state->wm; |
Ander Conselvan de Oliveira | 4978cc9 | 2015-04-21 17:13:21 +0300 | [diff] [blame] | 11294 | |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 11295 | memset(crtc_state, 0, sizeof *crtc_state); |
Ander Conselvan de Oliveira | 4978cc9 | 2015-04-21 17:13:21 +0300 | [diff] [blame] | 11296 | |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 11297 | crtc_state->base = tmp_state; |
Chandra Konduru | 663a364 | 2015-04-07 15:28:41 -0700 | [diff] [blame] | 11298 | crtc_state->scaler_state = scaler_state; |
Ander Conselvan de Oliveira | 4978cc9 | 2015-04-21 17:13:21 +0300 | [diff] [blame] | 11299 | crtc_state->shared_dpll = shared_dpll; |
| 11300 | crtc_state->dpll_hw_state = dpll_hw_state; |
Maarten Lankhorst | c4e2d04 | 2015-08-05 12:36:59 +0200 | [diff] [blame] | 11301 | crtc_state->pch_pfit.force_thru = force_thru; |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 11302 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
| 11303 | crtc_state->wm = wm_state; |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 11304 | } |
| 11305 | |
Ander Conselvan de Oliveira | 548ee15 | 2015-04-21 17:13:02 +0300 | [diff] [blame] | 11306 | static int |
Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 11307 | intel_modeset_pipe_config(struct drm_crtc *crtc, |
Maarten Lankhorst | b359283 | 2015-06-15 12:33:38 +0200 | [diff] [blame] | 11308 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 11309 | { |
Maarten Lankhorst | b359283 | 2015-06-15 12:33:38 +0200 | [diff] [blame] | 11310 | struct drm_atomic_state *state = pipe_config->base.state; |
Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 11311 | struct intel_encoder *encoder; |
Ander Conselvan de Oliveira | da3ced298 | 2015-04-21 17:12:59 +0300 | [diff] [blame] | 11312 | struct drm_connector *connector; |
Ander Conselvan de Oliveira | 0b90187 | 2015-03-20 16:18:08 +0200 | [diff] [blame] | 11313 | struct drm_connector_state *connector_state; |
Daniel Vetter | d328c9d | 2015-04-10 16:22:37 +0200 | [diff] [blame] | 11314 | int base_bpp, ret = -EINVAL; |
Ander Conselvan de Oliveira | 0b90187 | 2015-03-20 16:18:08 +0200 | [diff] [blame] | 11315 | int i; |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 11316 | bool retry = true; |
Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 11317 | |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 11318 | clear_intel_crtc_state(pipe_config); |
Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 11319 | |
Daniel Vetter | e143a21 | 2013-07-04 12:01:15 +0200 | [diff] [blame] | 11320 | pipe_config->cpu_transcoder = |
| 11321 | (enum transcoder) to_intel_crtc(crtc)->pipe; |
Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 11322 | |
Imre Deak | 2960bc9 | 2013-07-30 13:36:32 +0300 | [diff] [blame] | 11323 | /* |
| 11324 | * Sanitize sync polarity flags based on requested ones. If neither |
| 11325 | * positive or negative polarity is requested, treat this as meaning |
| 11326 | * negative polarity. |
| 11327 | */ |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11328 | if (!(pipe_config->base.adjusted_mode.flags & |
Imre Deak | 2960bc9 | 2013-07-30 13:36:32 +0300 | [diff] [blame] | 11329 | (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC))) |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11330 | pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC; |
Imre Deak | 2960bc9 | 2013-07-30 13:36:32 +0300 | [diff] [blame] | 11331 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11332 | if (!(pipe_config->base.adjusted_mode.flags & |
Imre Deak | 2960bc9 | 2013-07-30 13:36:32 +0300 | [diff] [blame] | 11333 | (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC))) |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11334 | pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC; |
Imre Deak | 2960bc9 | 2013-07-30 13:36:32 +0300 | [diff] [blame] | 11335 | |
Daniel Vetter | d328c9d | 2015-04-10 16:22:37 +0200 | [diff] [blame] | 11336 | base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc), |
| 11337 | pipe_config); |
| 11338 | if (base_bpp < 0) |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 11339 | goto fail; |
| 11340 | |
Ville Syrjälä | e41a56b | 2013-10-01 22:52:14 +0300 | [diff] [blame] | 11341 | /* |
| 11342 | * Determine the real pipe dimensions. Note that stereo modes can |
| 11343 | * increase the actual pipe size due to the frame doubling and |
| 11344 | * insertion of additional space for blanks between the frame. This |
| 11345 | * is stored in the crtc timings. We use the requested mode to do this |
| 11346 | * computation to clearly distinguish it from the adjusted mode, which |
| 11347 | * can be changed by the connectors in the below retry loop. |
| 11348 | */ |
Daniel Vetter | 196cd5d | 2017-01-25 07:26:56 +0100 | [diff] [blame] | 11349 | drm_mode_get_hv_timing(&pipe_config->base.mode, |
Gustavo Padovan | ecb7e16 | 2014-12-01 15:40:09 -0800 | [diff] [blame] | 11350 | &pipe_config->pipe_src_w, |
| 11351 | &pipe_config->pipe_src_h); |
Ville Syrjälä | e41a56b | 2013-10-01 22:52:14 +0300 | [diff] [blame] | 11352 | |
Ville Syrjälä | 253c84c | 2016-06-22 21:57:01 +0300 | [diff] [blame] | 11353 | for_each_connector_in_state(state, connector, connector_state, i) { |
| 11354 | if (connector_state->crtc != crtc) |
| 11355 | continue; |
| 11356 | |
| 11357 | encoder = to_intel_encoder(connector_state->best_encoder); |
| 11358 | |
Ville Syrjälä | e25148d | 2016-06-22 21:57:09 +0300 | [diff] [blame] | 11359 | if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) { |
| 11360 | DRM_DEBUG_KMS("rejecting invalid cloning configuration\n"); |
| 11361 | goto fail; |
| 11362 | } |
| 11363 | |
Ville Syrjälä | 253c84c | 2016-06-22 21:57:01 +0300 | [diff] [blame] | 11364 | /* |
| 11365 | * Determine output_types before calling the .compute_config() |
| 11366 | * hooks so that the hooks can use this information safely. |
| 11367 | */ |
| 11368 | pipe_config->output_types |= 1 << encoder->type; |
| 11369 | } |
| 11370 | |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 11371 | encoder_retry: |
Daniel Vetter | ef1b460 | 2013-06-01 17:17:04 +0200 | [diff] [blame] | 11372 | /* Ensure the port clock defaults are reset when retrying. */ |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 11373 | pipe_config->port_clock = 0; |
Daniel Vetter | ef1b460 | 2013-06-01 17:17:04 +0200 | [diff] [blame] | 11374 | pipe_config->pixel_multiplier = 1; |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 11375 | |
Daniel Vetter | 135c81b | 2013-07-21 21:37:09 +0200 | [diff] [blame] | 11376 | /* Fill in default crtc timings, allow encoders to overwrite them. */ |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11377 | drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode, |
| 11378 | CRTC_STEREO_DOUBLE); |
Daniel Vetter | 135c81b | 2013-07-21 21:37:09 +0200 | [diff] [blame] | 11379 | |
Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 11380 | /* Pass our mode to the connectors and the CRTC to give them a chance to |
| 11381 | * adjust it according to limitations or connector properties, and also |
| 11382 | * a chance to reject the mode entirely. |
| 11383 | */ |
Ander Conselvan de Oliveira | da3ced298 | 2015-04-21 17:12:59 +0300 | [diff] [blame] | 11384 | for_each_connector_in_state(state, connector, connector_state, i) { |
Ander Conselvan de Oliveira | 0b90187 | 2015-03-20 16:18:08 +0200 | [diff] [blame] | 11385 | if (connector_state->crtc != crtc) |
| 11386 | continue; |
| 11387 | |
| 11388 | encoder = to_intel_encoder(connector_state->best_encoder); |
| 11389 | |
Maarten Lankhorst | 0a478c2 | 2016-08-09 17:04:05 +0200 | [diff] [blame] | 11390 | if (!(encoder->compute_config(encoder, pipe_config, connector_state))) { |
Daniel Vetter | efea6e8 | 2013-07-21 21:36:59 +0200 | [diff] [blame] | 11391 | DRM_DEBUG_KMS("Encoder config failure\n"); |
Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 11392 | goto fail; |
| 11393 | } |
| 11394 | } |
| 11395 | |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 11396 | /* Set default port clock if not overwritten by the encoder. Needs to be |
| 11397 | * done afterwards in case the encoder adjusts the mode. */ |
| 11398 | if (!pipe_config->port_clock) |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11399 | pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 11400 | * pipe_config->pixel_multiplier; |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 11401 | |
Daniel Vetter | a43f6e0 | 2013-06-07 23:10:32 +0200 | [diff] [blame] | 11402 | ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config); |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 11403 | if (ret < 0) { |
Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 11404 | DRM_DEBUG_KMS("CRTC fixup failed\n"); |
| 11405 | goto fail; |
| 11406 | } |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 11407 | |
| 11408 | if (ret == RETRY) { |
| 11409 | if (WARN(!retry, "loop in pipe configuration computation\n")) { |
| 11410 | ret = -EINVAL; |
| 11411 | goto fail; |
| 11412 | } |
| 11413 | |
| 11414 | DRM_DEBUG_KMS("CRTC bw constrained, retrying\n"); |
| 11415 | retry = false; |
| 11416 | goto encoder_retry; |
| 11417 | } |
| 11418 | |
Daniel Vetter | e8fa427 | 2015-08-12 11:43:34 +0200 | [diff] [blame] | 11419 | /* Dithering seems to not pass-through bits correctly when it should, so |
Manasi Navare | 611032b | 2017-01-24 08:21:49 -0800 | [diff] [blame] | 11420 | * only enable it on 6bpc panels and when its not a compliance |
| 11421 | * test requesting 6bpc video pattern. |
| 11422 | */ |
| 11423 | pipe_config->dither = (pipe_config->pipe_bpp == 6*3) && |
| 11424 | !pipe_config->dither_force_disable; |
Daniel Vetter | 62f0ace | 2015-08-26 18:57:26 +0200 | [diff] [blame] | 11425 | DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n", |
Daniel Vetter | d328c9d | 2015-04-10 16:22:37 +0200 | [diff] [blame] | 11426 | base_bpp, pipe_config->pipe_bpp, pipe_config->dither); |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 11427 | |
Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 11428 | fail: |
Ander Conselvan de Oliveira | 548ee15 | 2015-04-21 17:13:02 +0300 | [diff] [blame] | 11429 | return ret; |
Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 11430 | } |
| 11431 | |
Ander Conselvan de Oliveira | 0a9ab30 | 2015-04-21 17:13:04 +0300 | [diff] [blame] | 11432 | static void |
Maarten Lankhorst | 4740b0f | 2015-08-05 12:37:10 +0200 | [diff] [blame] | 11433 | intel_modeset_update_crtc_state(struct drm_atomic_state *state) |
Ander Conselvan de Oliveira | 0a9ab30 | 2015-04-21 17:13:04 +0300 | [diff] [blame] | 11434 | { |
Ander Conselvan de Oliveira | 0a9ab30 | 2015-04-21 17:13:04 +0300 | [diff] [blame] | 11435 | struct drm_crtc *crtc; |
| 11436 | struct drm_crtc_state *crtc_state; |
Maarten Lankhorst | 8a75d157c | 2015-07-13 16:30:14 +0200 | [diff] [blame] | 11437 | int i; |
Daniel Vetter | ea9d758 | 2012-07-10 10:42:52 +0200 | [diff] [blame] | 11438 | |
Ville Syrjälä | 7668851 | 2014-01-10 11:28:06 +0200 | [diff] [blame] | 11439 | /* Double check state. */ |
Maarten Lankhorst | 8a75d157c | 2015-07-13 16:30:14 +0200 | [diff] [blame] | 11440 | for_each_crtc_in_state(state, crtc, crtc_state, i) { |
Maarten Lankhorst | 3cb480b | 2015-06-01 12:49:49 +0200 | [diff] [blame] | 11441 | to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state); |
Maarten Lankhorst | fc467a22 | 2015-06-01 12:50:07 +0200 | [diff] [blame] | 11442 | |
| 11443 | /* Update hwmode for vblank functions */ |
| 11444 | if (crtc->state->active) |
| 11445 | crtc->hwmode = crtc->state->adjusted_mode; |
| 11446 | else |
| 11447 | crtc->hwmode.crtc_clock = 0; |
Maarten Lankhorst | 61067a5 | 2015-09-23 16:29:36 +0200 | [diff] [blame] | 11448 | |
| 11449 | /* |
| 11450 | * Update legacy state to satisfy fbc code. This can |
| 11451 | * be removed when fbc uses the atomic state. |
| 11452 | */ |
| 11453 | if (drm_atomic_get_existing_plane_state(state, crtc->primary)) { |
| 11454 | struct drm_plane_state *plane_state = crtc->primary->state; |
| 11455 | |
| 11456 | crtc->primary->fb = plane_state->fb; |
| 11457 | crtc->x = plane_state->src_x >> 16; |
| 11458 | crtc->y = plane_state->src_y >> 16; |
| 11459 | } |
Daniel Vetter | ea9d758 | 2012-07-10 10:42:52 +0200 | [diff] [blame] | 11460 | } |
Daniel Vetter | ea9d758 | 2012-07-10 10:42:52 +0200 | [diff] [blame] | 11461 | } |
| 11462 | |
Ville Syrjälä | 3bd2626 | 2013-09-06 23:29:02 +0300 | [diff] [blame] | 11463 | static bool intel_fuzzy_clock_check(int clock1, int clock2) |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 11464 | { |
Ville Syrjälä | 3bd2626 | 2013-09-06 23:29:02 +0300 | [diff] [blame] | 11465 | int diff; |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 11466 | |
| 11467 | if (clock1 == clock2) |
| 11468 | return true; |
| 11469 | |
| 11470 | if (!clock1 || !clock2) |
| 11471 | return false; |
| 11472 | |
| 11473 | diff = abs(clock1 - clock2); |
| 11474 | |
| 11475 | if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105) |
| 11476 | return true; |
| 11477 | |
| 11478 | return false; |
| 11479 | } |
| 11480 | |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11481 | static bool |
| 11482 | intel_compare_m_n(unsigned int m, unsigned int n, |
| 11483 | unsigned int m2, unsigned int n2, |
| 11484 | bool exact) |
| 11485 | { |
| 11486 | if (m == m2 && n == n2) |
| 11487 | return true; |
| 11488 | |
| 11489 | if (exact || !m || !n || !m2 || !n2) |
| 11490 | return false; |
| 11491 | |
| 11492 | BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX); |
| 11493 | |
Maarten Lankhorst | 31d10b5 | 2016-01-06 13:54:43 +0100 | [diff] [blame] | 11494 | if (n > n2) { |
| 11495 | while (n > n2) { |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11496 | m2 <<= 1; |
| 11497 | n2 <<= 1; |
| 11498 | } |
Maarten Lankhorst | 31d10b5 | 2016-01-06 13:54:43 +0100 | [diff] [blame] | 11499 | } else if (n < n2) { |
| 11500 | while (n < n2) { |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11501 | m <<= 1; |
| 11502 | n <<= 1; |
| 11503 | } |
| 11504 | } |
| 11505 | |
Maarten Lankhorst | 31d10b5 | 2016-01-06 13:54:43 +0100 | [diff] [blame] | 11506 | if (n != n2) |
| 11507 | return false; |
| 11508 | |
| 11509 | return intel_fuzzy_clock_check(m, m2); |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11510 | } |
| 11511 | |
| 11512 | static bool |
| 11513 | intel_compare_link_m_n(const struct intel_link_m_n *m_n, |
| 11514 | struct intel_link_m_n *m2_n2, |
| 11515 | bool adjust) |
| 11516 | { |
| 11517 | if (m_n->tu == m2_n2->tu && |
| 11518 | intel_compare_m_n(m_n->gmch_m, m_n->gmch_n, |
| 11519 | m2_n2->gmch_m, m2_n2->gmch_n, !adjust) && |
| 11520 | intel_compare_m_n(m_n->link_m, m_n->link_n, |
| 11521 | m2_n2->link_m, m2_n2->link_n, !adjust)) { |
| 11522 | if (adjust) |
| 11523 | *m2_n2 = *m_n; |
| 11524 | |
| 11525 | return true; |
| 11526 | } |
| 11527 | |
| 11528 | return false; |
| 11529 | } |
| 11530 | |
Tvrtko Ursulin | 4e8048f | 2016-12-06 10:50:20 +0000 | [diff] [blame] | 11531 | static void __printf(3, 4) |
| 11532 | pipe_config_err(bool adjust, const char *name, const char *format, ...) |
| 11533 | { |
| 11534 | char *level; |
| 11535 | unsigned int category; |
| 11536 | struct va_format vaf; |
| 11537 | va_list args; |
| 11538 | |
| 11539 | if (adjust) { |
| 11540 | level = KERN_DEBUG; |
| 11541 | category = DRM_UT_KMS; |
| 11542 | } else { |
| 11543 | level = KERN_ERR; |
| 11544 | category = DRM_UT_NONE; |
| 11545 | } |
| 11546 | |
| 11547 | va_start(args, format); |
| 11548 | vaf.fmt = format; |
| 11549 | vaf.va = &args; |
| 11550 | |
| 11551 | drm_printk(level, category, "mismatch in %s %pV", name, &vaf); |
| 11552 | |
| 11553 | va_end(args); |
| 11554 | } |
| 11555 | |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 11556 | static bool |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 11557 | intel_pipe_config_compare(struct drm_i915_private *dev_priv, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 11558 | struct intel_crtc_state *current_config, |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11559 | struct intel_crtc_state *pipe_config, |
| 11560 | bool adjust) |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 11561 | { |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11562 | bool ret = true; |
| 11563 | |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 11564 | #define PIPE_CONF_CHECK_X(name) \ |
| 11565 | if (current_config->name != pipe_config->name) { \ |
Tvrtko Ursulin | 4e8048f | 2016-12-06 10:50:20 +0000 | [diff] [blame] | 11566 | pipe_config_err(adjust, __stringify(name), \ |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 11567 | "(expected 0x%08x, found 0x%08x)\n", \ |
| 11568 | current_config->name, \ |
| 11569 | pipe_config->name); \ |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11570 | ret = false; \ |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 11571 | } |
| 11572 | |
Daniel Vetter | 08a2403 | 2013-04-19 11:25:34 +0200 | [diff] [blame] | 11573 | #define PIPE_CONF_CHECK_I(name) \ |
| 11574 | if (current_config->name != pipe_config->name) { \ |
Tvrtko Ursulin | 4e8048f | 2016-12-06 10:50:20 +0000 | [diff] [blame] | 11575 | pipe_config_err(adjust, __stringify(name), \ |
Daniel Vetter | 08a2403 | 2013-04-19 11:25:34 +0200 | [diff] [blame] | 11576 | "(expected %i, found %i)\n", \ |
| 11577 | current_config->name, \ |
| 11578 | pipe_config->name); \ |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11579 | ret = false; \ |
| 11580 | } |
| 11581 | |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 11582 | #define PIPE_CONF_CHECK_P(name) \ |
| 11583 | if (current_config->name != pipe_config->name) { \ |
Tvrtko Ursulin | 4e8048f | 2016-12-06 10:50:20 +0000 | [diff] [blame] | 11584 | pipe_config_err(adjust, __stringify(name), \ |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 11585 | "(expected %p, found %p)\n", \ |
| 11586 | current_config->name, \ |
| 11587 | pipe_config->name); \ |
| 11588 | ret = false; \ |
| 11589 | } |
| 11590 | |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11591 | #define PIPE_CONF_CHECK_M_N(name) \ |
| 11592 | if (!intel_compare_link_m_n(¤t_config->name, \ |
| 11593 | &pipe_config->name,\ |
| 11594 | adjust)) { \ |
Tvrtko Ursulin | 4e8048f | 2016-12-06 10:50:20 +0000 | [diff] [blame] | 11595 | pipe_config_err(adjust, __stringify(name), \ |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11596 | "(expected tu %i gmch %i/%i link %i/%i, " \ |
| 11597 | "found tu %i, gmch %i/%i link %i/%i)\n", \ |
| 11598 | current_config->name.tu, \ |
| 11599 | current_config->name.gmch_m, \ |
| 11600 | current_config->name.gmch_n, \ |
| 11601 | current_config->name.link_m, \ |
| 11602 | current_config->name.link_n, \ |
| 11603 | pipe_config->name.tu, \ |
| 11604 | pipe_config->name.gmch_m, \ |
| 11605 | pipe_config->name.gmch_n, \ |
| 11606 | pipe_config->name.link_m, \ |
| 11607 | pipe_config->name.link_n); \ |
| 11608 | ret = false; \ |
| 11609 | } |
| 11610 | |
Daniel Vetter | 55c561a | 2016-03-30 11:34:36 +0200 | [diff] [blame] | 11611 | /* This is required for BDW+ where there is only one set of registers for |
| 11612 | * switching between high and low RR. |
| 11613 | * This macro can be used whenever a comparison has to be made between one |
| 11614 | * hw state and multiple sw state variables. |
| 11615 | */ |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11616 | #define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \ |
| 11617 | if (!intel_compare_link_m_n(¤t_config->name, \ |
| 11618 | &pipe_config->name, adjust) && \ |
| 11619 | !intel_compare_link_m_n(¤t_config->alt_name, \ |
| 11620 | &pipe_config->name, adjust)) { \ |
Tvrtko Ursulin | 4e8048f | 2016-12-06 10:50:20 +0000 | [diff] [blame] | 11621 | pipe_config_err(adjust, __stringify(name), \ |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11622 | "(expected tu %i gmch %i/%i link %i/%i, " \ |
| 11623 | "or tu %i gmch %i/%i link %i/%i, " \ |
| 11624 | "found tu %i, gmch %i/%i link %i/%i)\n", \ |
| 11625 | current_config->name.tu, \ |
| 11626 | current_config->name.gmch_m, \ |
| 11627 | current_config->name.gmch_n, \ |
| 11628 | current_config->name.link_m, \ |
| 11629 | current_config->name.link_n, \ |
| 11630 | current_config->alt_name.tu, \ |
| 11631 | current_config->alt_name.gmch_m, \ |
| 11632 | current_config->alt_name.gmch_n, \ |
| 11633 | current_config->alt_name.link_m, \ |
| 11634 | current_config->alt_name.link_n, \ |
| 11635 | pipe_config->name.tu, \ |
| 11636 | pipe_config->name.gmch_m, \ |
| 11637 | pipe_config->name.gmch_n, \ |
| 11638 | pipe_config->name.link_m, \ |
| 11639 | pipe_config->name.link_n); \ |
| 11640 | ret = false; \ |
Daniel Vetter | 88adfff | 2013-03-28 10:42:01 +0100 | [diff] [blame] | 11641 | } |
| 11642 | |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 11643 | #define PIPE_CONF_CHECK_FLAGS(name, mask) \ |
| 11644 | if ((current_config->name ^ pipe_config->name) & (mask)) { \ |
Tvrtko Ursulin | 4e8048f | 2016-12-06 10:50:20 +0000 | [diff] [blame] | 11645 | pipe_config_err(adjust, __stringify(name), \ |
| 11646 | "(%x) (expected %i, found %i)\n", \ |
| 11647 | (mask), \ |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 11648 | current_config->name & (mask), \ |
| 11649 | pipe_config->name & (mask)); \ |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11650 | ret = false; \ |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 11651 | } |
| 11652 | |
Ville Syrjälä | 5e55065 | 2013-09-06 23:29:07 +0300 | [diff] [blame] | 11653 | #define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \ |
| 11654 | if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \ |
Tvrtko Ursulin | 4e8048f | 2016-12-06 10:50:20 +0000 | [diff] [blame] | 11655 | pipe_config_err(adjust, __stringify(name), \ |
Ville Syrjälä | 5e55065 | 2013-09-06 23:29:07 +0300 | [diff] [blame] | 11656 | "(expected %i, found %i)\n", \ |
| 11657 | current_config->name, \ |
| 11658 | pipe_config->name); \ |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11659 | ret = false; \ |
Ville Syrjälä | 5e55065 | 2013-09-06 23:29:07 +0300 | [diff] [blame] | 11660 | } |
| 11661 | |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 11662 | #define PIPE_CONF_QUIRK(quirk) \ |
| 11663 | ((current_config->quirks | pipe_config->quirks) & (quirk)) |
| 11664 | |
Daniel Vetter | eccb140 | 2013-05-22 00:50:22 +0200 | [diff] [blame] | 11665 | PIPE_CONF_CHECK_I(cpu_transcoder); |
| 11666 | |
Daniel Vetter | 08a2403 | 2013-04-19 11:25:34 +0200 | [diff] [blame] | 11667 | PIPE_CONF_CHECK_I(has_pch_encoder); |
| 11668 | PIPE_CONF_CHECK_I(fdi_lanes); |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11669 | PIPE_CONF_CHECK_M_N(fdi_m_n); |
Daniel Vetter | 08a2403 | 2013-04-19 11:25:34 +0200 | [diff] [blame] | 11670 | |
Ville Syrjälä | 90a6b7b | 2015-07-06 16:39:15 +0300 | [diff] [blame] | 11671 | PIPE_CONF_CHECK_I(lane_count); |
Imre Deak | 95a7a2a | 2016-06-13 16:44:35 +0300 | [diff] [blame] | 11672 | PIPE_CONF_CHECK_X(lane_lat_optim_mask); |
Vandana Kannan | b95af8b | 2014-08-05 07:51:23 -0700 | [diff] [blame] | 11673 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 11674 | if (INTEL_GEN(dev_priv) < 8) { |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11675 | PIPE_CONF_CHECK_M_N(dp_m_n); |
Vandana Kannan | b95af8b | 2014-08-05 07:51:23 -0700 | [diff] [blame] | 11676 | |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11677 | if (current_config->has_drrs) |
| 11678 | PIPE_CONF_CHECK_M_N(dp_m2_n2); |
| 11679 | } else |
| 11680 | PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2); |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 11681 | |
Ville Syrjälä | 253c84c | 2016-06-22 21:57:01 +0300 | [diff] [blame] | 11682 | PIPE_CONF_CHECK_X(output_types); |
Jani Nikula | a65347b | 2015-11-27 12:21:46 +0200 | [diff] [blame] | 11683 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11684 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay); |
| 11685 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal); |
| 11686 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start); |
| 11687 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end); |
| 11688 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start); |
| 11689 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end); |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 11690 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11691 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay); |
| 11692 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal); |
| 11693 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start); |
| 11694 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end); |
| 11695 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start); |
| 11696 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end); |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 11697 | |
Daniel Vetter | c93f54c | 2013-06-27 19:47:19 +0200 | [diff] [blame] | 11698 | PIPE_CONF_CHECK_I(pixel_multiplier); |
Daniel Vetter | 6897b4b5 | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 11699 | PIPE_CONF_CHECK_I(has_hdmi_sink); |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 11700 | if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) || |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 11701 | IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
Daniel Vetter | b5a9fa0 | 2014-04-24 23:54:49 +0200 | [diff] [blame] | 11702 | PIPE_CONF_CHECK_I(limited_color_range); |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 11703 | PIPE_CONF_CHECK_I(has_infoframe); |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 11704 | |
Daniel Vetter | 9ed109a | 2014-04-24 23:54:52 +0200 | [diff] [blame] | 11705 | PIPE_CONF_CHECK_I(has_audio); |
| 11706 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11707 | PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags, |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 11708 | DRM_MODE_FLAG_INTERLACE); |
| 11709 | |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 11710 | if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) { |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11711 | PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags, |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 11712 | DRM_MODE_FLAG_PHSYNC); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11713 | PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags, |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 11714 | DRM_MODE_FLAG_NHSYNC); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11715 | PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags, |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 11716 | DRM_MODE_FLAG_PVSYNC); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11717 | PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags, |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 11718 | DRM_MODE_FLAG_NVSYNC); |
| 11719 | } |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 11720 | |
Ville Syrjälä | 333b8ca | 2015-09-03 21:50:16 +0300 | [diff] [blame] | 11721 | PIPE_CONF_CHECK_X(gmch_pfit.control); |
Daniel Vetter | e2ff2d4 | 2015-07-15 14:15:50 +0200 | [diff] [blame] | 11722 | /* pfit ratios are autocomputed by the hw on gen4+ */ |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 11723 | if (INTEL_GEN(dev_priv) < 4) |
Ville Syrjälä | 7f7d8dd | 2016-03-15 16:40:07 +0200 | [diff] [blame] | 11724 | PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios); |
Ville Syrjälä | 333b8ca | 2015-09-03 21:50:16 +0300 | [diff] [blame] | 11725 | PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits); |
Daniel Vetter | 9953599 | 2014-04-13 12:00:33 +0200 | [diff] [blame] | 11726 | |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 11727 | if (!adjust) { |
| 11728 | PIPE_CONF_CHECK_I(pipe_src_w); |
| 11729 | PIPE_CONF_CHECK_I(pipe_src_h); |
| 11730 | |
| 11731 | PIPE_CONF_CHECK_I(pch_pfit.enabled); |
| 11732 | if (current_config->pch_pfit.enabled) { |
| 11733 | PIPE_CONF_CHECK_X(pch_pfit.pos); |
| 11734 | PIPE_CONF_CHECK_X(pch_pfit.size); |
| 11735 | } |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 11736 | |
Maarten Lankhorst | 7aefe2b | 2015-09-14 11:30:10 +0200 | [diff] [blame] | 11737 | PIPE_CONF_CHECK_I(scaler_state.scaler_id); |
Ville Syrjälä | a7d1b3f | 2017-01-26 21:50:31 +0200 | [diff] [blame] | 11738 | PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate); |
Maarten Lankhorst | 7aefe2b | 2015-09-14 11:30:10 +0200 | [diff] [blame] | 11739 | } |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 11740 | |
Jesse Barnes | e59150d | 2014-01-07 13:30:45 -0800 | [diff] [blame] | 11741 | /* BDW+ don't expose a synchronous way to read the state */ |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 11742 | if (IS_HASWELL(dev_priv)) |
Jesse Barnes | e59150d | 2014-01-07 13:30:45 -0800 | [diff] [blame] | 11743 | PIPE_CONF_CHECK_I(ips_enabled); |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 11744 | |
Ville Syrjälä | 282740f | 2013-09-04 18:30:03 +0300 | [diff] [blame] | 11745 | PIPE_CONF_CHECK_I(double_wide); |
| 11746 | |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 11747 | PIPE_CONF_CHECK_P(shared_dpll); |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 11748 | PIPE_CONF_CHECK_X(dpll_hw_state.dpll); |
Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 11749 | PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md); |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 11750 | PIPE_CONF_CHECK_X(dpll_hw_state.fp0); |
| 11751 | PIPE_CONF_CHECK_X(dpll_hw_state.fp1); |
Daniel Vetter | d452c5b | 2014-07-04 11:27:39 -0300 | [diff] [blame] | 11752 | PIPE_CONF_CHECK_X(dpll_hw_state.wrpll); |
Maarten Lankhorst | 00490c2 | 2015-11-16 14:42:12 +0100 | [diff] [blame] | 11753 | PIPE_CONF_CHECK_X(dpll_hw_state.spll); |
Damien Lespiau | 3f4cd19 | 2014-11-13 14:55:21 +0000 | [diff] [blame] | 11754 | PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1); |
| 11755 | PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1); |
| 11756 | PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2); |
Daniel Vetter | c0d43d6 | 2013-06-07 23:11:08 +0200 | [diff] [blame] | 11757 | |
Ville Syrjälä | 47eacba | 2016-04-12 22:14:35 +0300 | [diff] [blame] | 11758 | PIPE_CONF_CHECK_X(dsi_pll.ctrl); |
| 11759 | PIPE_CONF_CHECK_X(dsi_pll.div); |
| 11760 | |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 11761 | if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) |
Ville Syrjälä | 42571ae | 2013-09-06 23:29:00 +0300 | [diff] [blame] | 11762 | PIPE_CONF_CHECK_I(pipe_bpp); |
| 11763 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11764 | PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock); |
Jesse Barnes | a9a7e98 | 2014-01-20 14:18:04 -0800 | [diff] [blame] | 11765 | PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock); |
Ville Syrjälä | 5e55065 | 2013-09-06 23:29:07 +0300 | [diff] [blame] | 11766 | |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 11767 | #undef PIPE_CONF_CHECK_X |
Daniel Vetter | 08a2403 | 2013-04-19 11:25:34 +0200 | [diff] [blame] | 11768 | #undef PIPE_CONF_CHECK_I |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 11769 | #undef PIPE_CONF_CHECK_P |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 11770 | #undef PIPE_CONF_CHECK_FLAGS |
Ville Syrjälä | 5e55065 | 2013-09-06 23:29:07 +0300 | [diff] [blame] | 11771 | #undef PIPE_CONF_CHECK_CLOCK_FUZZY |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 11772 | #undef PIPE_CONF_QUIRK |
Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 11773 | |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11774 | return ret; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 11775 | } |
| 11776 | |
Ville Syrjälä | e3b247d | 2016-02-17 21:41:09 +0200 | [diff] [blame] | 11777 | static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv, |
| 11778 | const struct intel_crtc_state *pipe_config) |
| 11779 | { |
| 11780 | if (pipe_config->has_pch_encoder) { |
Ville Syrjälä | 21a727b | 2016-02-17 21:41:10 +0200 | [diff] [blame] | 11781 | int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config), |
Ville Syrjälä | e3b247d | 2016-02-17 21:41:09 +0200 | [diff] [blame] | 11782 | &pipe_config->fdi_m_n); |
| 11783 | int dotclock = pipe_config->base.adjusted_mode.crtc_clock; |
| 11784 | |
| 11785 | /* |
| 11786 | * FDI already provided one idea for the dotclock. |
| 11787 | * Yell if the encoder disagrees. |
| 11788 | */ |
| 11789 | WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock), |
| 11790 | "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n", |
| 11791 | fdi_dotclock, dotclock); |
| 11792 | } |
| 11793 | } |
| 11794 | |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 11795 | static void verify_wm_state(struct drm_crtc *crtc, |
| 11796 | struct drm_crtc_state *new_state) |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 11797 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 11798 | struct drm_i915_private *dev_priv = to_i915(crtc->dev); |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 11799 | struct skl_ddb_allocation hw_ddb, *sw_ddb; |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame] | 11800 | struct skl_pipe_wm hw_wm, *sw_wm; |
| 11801 | struct skl_plane_wm *hw_plane_wm, *sw_plane_wm; |
| 11802 | struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry; |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 11803 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 11804 | const enum pipe pipe = intel_crtc->pipe; |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame] | 11805 | int plane, level, max_level = ilk_wm_max_level(dev_priv); |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 11806 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 11807 | if (INTEL_GEN(dev_priv) < 9 || !new_state->active) |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 11808 | return; |
| 11809 | |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame] | 11810 | skl_pipe_wm_get_hw_state(crtc, &hw_wm); |
Maarten Lankhorst | 03af79e | 2016-10-26 15:41:36 +0200 | [diff] [blame] | 11811 | sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal; |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame] | 11812 | |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 11813 | skl_ddb_get_hw_state(dev_priv, &hw_ddb); |
| 11814 | sw_ddb = &dev_priv->wm.skl_hw.ddb; |
| 11815 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 11816 | /* planes */ |
Matt Roper | 8b364b4 | 2016-10-26 15:51:28 -0700 | [diff] [blame] | 11817 | for_each_universal_plane(dev_priv, pipe, plane) { |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame] | 11818 | hw_plane_wm = &hw_wm.planes[plane]; |
| 11819 | sw_plane_wm = &sw_wm->planes[plane]; |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 11820 | |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame] | 11821 | /* Watermarks */ |
| 11822 | for (level = 0; level <= max_level; level++) { |
| 11823 | if (skl_wm_level_equals(&hw_plane_wm->wm[level], |
| 11824 | &sw_plane_wm->wm[level])) |
| 11825 | continue; |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 11826 | |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame] | 11827 | DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n", |
| 11828 | pipe_name(pipe), plane + 1, level, |
| 11829 | sw_plane_wm->wm[level].plane_en, |
| 11830 | sw_plane_wm->wm[level].plane_res_b, |
| 11831 | sw_plane_wm->wm[level].plane_res_l, |
| 11832 | hw_plane_wm->wm[level].plane_en, |
| 11833 | hw_plane_wm->wm[level].plane_res_b, |
| 11834 | hw_plane_wm->wm[level].plane_res_l); |
| 11835 | } |
| 11836 | |
| 11837 | if (!skl_wm_level_equals(&hw_plane_wm->trans_wm, |
| 11838 | &sw_plane_wm->trans_wm)) { |
| 11839 | DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n", |
| 11840 | pipe_name(pipe), plane + 1, |
| 11841 | sw_plane_wm->trans_wm.plane_en, |
| 11842 | sw_plane_wm->trans_wm.plane_res_b, |
| 11843 | sw_plane_wm->trans_wm.plane_res_l, |
| 11844 | hw_plane_wm->trans_wm.plane_en, |
| 11845 | hw_plane_wm->trans_wm.plane_res_b, |
| 11846 | hw_plane_wm->trans_wm.plane_res_l); |
| 11847 | } |
| 11848 | |
| 11849 | /* DDB */ |
| 11850 | hw_ddb_entry = &hw_ddb.plane[pipe][plane]; |
| 11851 | sw_ddb_entry = &sw_ddb->plane[pipe][plane]; |
| 11852 | |
| 11853 | if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) { |
cpaul@redhat.com | faccd99 | 2016-10-14 17:31:58 -0400 | [diff] [blame] | 11854 | DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n", |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame] | 11855 | pipe_name(pipe), plane + 1, |
| 11856 | sw_ddb_entry->start, sw_ddb_entry->end, |
| 11857 | hw_ddb_entry->start, hw_ddb_entry->end); |
| 11858 | } |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 11859 | } |
| 11860 | |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 11861 | /* |
| 11862 | * cursor |
| 11863 | * If the cursor plane isn't active, we may not have updated it's ddb |
| 11864 | * allocation. In that case since the ddb allocation will be updated |
| 11865 | * once the plane becomes visible, we can skip this check |
| 11866 | */ |
| 11867 | if (intel_crtc->cursor_addr) { |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame] | 11868 | hw_plane_wm = &hw_wm.planes[PLANE_CURSOR]; |
| 11869 | sw_plane_wm = &sw_wm->planes[PLANE_CURSOR]; |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 11870 | |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame] | 11871 | /* Watermarks */ |
| 11872 | for (level = 0; level <= max_level; level++) { |
| 11873 | if (skl_wm_level_equals(&hw_plane_wm->wm[level], |
| 11874 | &sw_plane_wm->wm[level])) |
| 11875 | continue; |
| 11876 | |
| 11877 | DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n", |
| 11878 | pipe_name(pipe), level, |
| 11879 | sw_plane_wm->wm[level].plane_en, |
| 11880 | sw_plane_wm->wm[level].plane_res_b, |
| 11881 | sw_plane_wm->wm[level].plane_res_l, |
| 11882 | hw_plane_wm->wm[level].plane_en, |
| 11883 | hw_plane_wm->wm[level].plane_res_b, |
| 11884 | hw_plane_wm->wm[level].plane_res_l); |
| 11885 | } |
| 11886 | |
| 11887 | if (!skl_wm_level_equals(&hw_plane_wm->trans_wm, |
| 11888 | &sw_plane_wm->trans_wm)) { |
| 11889 | DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n", |
| 11890 | pipe_name(pipe), |
| 11891 | sw_plane_wm->trans_wm.plane_en, |
| 11892 | sw_plane_wm->trans_wm.plane_res_b, |
| 11893 | sw_plane_wm->trans_wm.plane_res_l, |
| 11894 | hw_plane_wm->trans_wm.plane_en, |
| 11895 | hw_plane_wm->trans_wm.plane_res_b, |
| 11896 | hw_plane_wm->trans_wm.plane_res_l); |
| 11897 | } |
| 11898 | |
| 11899 | /* DDB */ |
| 11900 | hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR]; |
| 11901 | sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR]; |
| 11902 | |
| 11903 | if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) { |
cpaul@redhat.com | faccd99 | 2016-10-14 17:31:58 -0400 | [diff] [blame] | 11904 | DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n", |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 11905 | pipe_name(pipe), |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame] | 11906 | sw_ddb_entry->start, sw_ddb_entry->end, |
| 11907 | hw_ddb_entry->start, hw_ddb_entry->end); |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 11908 | } |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 11909 | } |
| 11910 | } |
| 11911 | |
Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 11912 | static void |
Maarten Lankhorst | 677100c | 2016-11-08 13:55:41 +0100 | [diff] [blame] | 11913 | verify_connector_state(struct drm_device *dev, |
| 11914 | struct drm_atomic_state *state, |
| 11915 | struct drm_crtc *crtc) |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 11916 | { |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 11917 | struct drm_connector *connector; |
Maarten Lankhorst | 677100c | 2016-11-08 13:55:41 +0100 | [diff] [blame] | 11918 | struct drm_connector_state *old_conn_state; |
| 11919 | int i; |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 11920 | |
Maarten Lankhorst | 677100c | 2016-11-08 13:55:41 +0100 | [diff] [blame] | 11921 | for_each_connector_in_state(state, connector, old_conn_state, i) { |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 11922 | struct drm_encoder *encoder = connector->encoder; |
| 11923 | struct drm_connector_state *state = connector->state; |
Maarten Lankhorst | ad3c558 | 2015-07-13 16:30:26 +0200 | [diff] [blame] | 11924 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 11925 | if (state->crtc != crtc) |
| 11926 | continue; |
| 11927 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11928 | intel_connector_verify_state(to_intel_connector(connector)); |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 11929 | |
Maarten Lankhorst | ad3c558 | 2015-07-13 16:30:26 +0200 | [diff] [blame] | 11930 | I915_STATE_WARN(state->best_encoder != encoder, |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 11931 | "connector's atomic encoder doesn't match legacy encoder\n"); |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 11932 | } |
Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 11933 | } |
| 11934 | |
| 11935 | static void |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 11936 | verify_encoder_state(struct drm_device *dev) |
Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 11937 | { |
| 11938 | struct intel_encoder *encoder; |
| 11939 | struct intel_connector *connector; |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 11940 | |
Damien Lespiau | b2784e1 | 2014-08-05 11:29:37 +0100 | [diff] [blame] | 11941 | for_each_intel_encoder(dev, encoder) { |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 11942 | bool enabled = false; |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 11943 | enum pipe pipe; |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 11944 | |
| 11945 | DRM_DEBUG_KMS("[ENCODER:%d:%s]\n", |
| 11946 | encoder->base.base.id, |
Jani Nikula | 8e329a03 | 2014-06-03 14:56:21 +0300 | [diff] [blame] | 11947 | encoder->base.name); |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 11948 | |
Ander Conselvan de Oliveira | 3a3371f | 2015-03-03 15:21:56 +0200 | [diff] [blame] | 11949 | for_each_intel_connector(dev, connector) { |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 11950 | if (connector->base.state->best_encoder != &encoder->base) |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 11951 | continue; |
| 11952 | enabled = true; |
Maarten Lankhorst | ad3c558 | 2015-07-13 16:30:26 +0200 | [diff] [blame] | 11953 | |
| 11954 | I915_STATE_WARN(connector->base.state->crtc != |
| 11955 | encoder->base.crtc, |
| 11956 | "connector's crtc doesn't match encoder crtc\n"); |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 11957 | } |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 11958 | |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 11959 | I915_STATE_WARN(!!encoder->base.crtc != enabled, |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 11960 | "encoder's enabled state mismatch " |
| 11961 | "(expected %i, found %i)\n", |
| 11962 | !!encoder->base.crtc, enabled); |
Maarten Lankhorst | 7c60d19 | 2015-08-05 12:37:04 +0200 | [diff] [blame] | 11963 | |
| 11964 | if (!encoder->base.crtc) { |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 11965 | bool active; |
| 11966 | |
| 11967 | active = encoder->get_hw_state(encoder, &pipe); |
Maarten Lankhorst | 7c60d19 | 2015-08-05 12:37:04 +0200 | [diff] [blame] | 11968 | I915_STATE_WARN(active, |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 11969 | "encoder detached but still enabled on pipe %c.\n", |
| 11970 | pipe_name(pipe)); |
Maarten Lankhorst | 7c60d19 | 2015-08-05 12:37:04 +0200 | [diff] [blame] | 11971 | } |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 11972 | } |
Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 11973 | } |
| 11974 | |
| 11975 | static void |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 11976 | verify_crtc_state(struct drm_crtc *crtc, |
| 11977 | struct drm_crtc_state *old_crtc_state, |
| 11978 | struct drm_crtc_state *new_crtc_state) |
Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 11979 | { |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 11980 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 11981 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 11982 | struct intel_encoder *encoder; |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 11983 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 11984 | struct intel_crtc_state *pipe_config, *sw_config; |
| 11985 | struct drm_atomic_state *old_state; |
| 11986 | bool active; |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 11987 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 11988 | old_state = old_crtc_state->state; |
Daniel Vetter | ec2dc6a | 2016-05-09 16:34:09 +0200 | [diff] [blame] | 11989 | __drm_atomic_helper_crtc_destroy_state(old_crtc_state); |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 11990 | pipe_config = to_intel_crtc_state(old_crtc_state); |
| 11991 | memset(pipe_config, 0, sizeof(*pipe_config)); |
| 11992 | pipe_config->base.crtc = crtc; |
| 11993 | pipe_config->base.state = old_state; |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 11994 | |
Ville Syrjälä | 78108b7 | 2016-05-27 20:59:19 +0300 | [diff] [blame] | 11995 | DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name); |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11996 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 11997 | active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config); |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 11998 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 11999 | /* hw state is inconsistent with the pipe quirk */ |
| 12000 | if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) || |
| 12001 | (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)) |
| 12002 | active = new_crtc_state->active; |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 12003 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12004 | I915_STATE_WARN(new_crtc_state->active != active, |
| 12005 | "crtc active state doesn't match with hw state " |
| 12006 | "(expected %i, found %i)\n", new_crtc_state->active, active); |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 12007 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12008 | I915_STATE_WARN(intel_crtc->active != new_crtc_state->active, |
| 12009 | "transitional active state does not match atomic hw state " |
| 12010 | "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active); |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 12011 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12012 | for_each_encoder_on_crtc(dev, crtc, encoder) { |
| 12013 | enum pipe pipe; |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 12014 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12015 | active = encoder->get_hw_state(encoder, &pipe); |
| 12016 | I915_STATE_WARN(active != new_crtc_state->active, |
| 12017 | "[ENCODER:%i] active %i with crtc active %i\n", |
| 12018 | encoder->base.base.id, active, new_crtc_state->active); |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 12019 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12020 | I915_STATE_WARN(active && intel_crtc->pipe != pipe, |
| 12021 | "Encoder connected to wrong pipe %c\n", |
| 12022 | pipe_name(pipe)); |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 12023 | |
Ville Syrjälä | 253c84c | 2016-06-22 21:57:01 +0300 | [diff] [blame] | 12024 | if (active) { |
| 12025 | pipe_config->output_types |= 1 << encoder->type; |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12026 | encoder->get_config(encoder, pipe_config); |
Ville Syrjälä | 253c84c | 2016-06-22 21:57:01 +0300 | [diff] [blame] | 12027 | } |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12028 | } |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 12029 | |
Ville Syrjälä | a7d1b3f | 2017-01-26 21:50:31 +0200 | [diff] [blame] | 12030 | intel_crtc_compute_pixel_rate(pipe_config); |
| 12031 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12032 | if (!new_crtc_state->active) |
| 12033 | return; |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 12034 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12035 | intel_pipe_config_sanity_check(dev_priv, pipe_config); |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 12036 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12037 | sw_config = to_intel_crtc_state(crtc->state); |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 12038 | if (!intel_pipe_config_compare(dev_priv, sw_config, |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12039 | pipe_config, false)) { |
| 12040 | I915_STATE_WARN(1, "pipe state doesn't match!\n"); |
| 12041 | intel_dump_pipe_config(intel_crtc, pipe_config, |
| 12042 | "[hw state]"); |
| 12043 | intel_dump_pipe_config(intel_crtc, sw_config, |
| 12044 | "[sw state]"); |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 12045 | } |
| 12046 | } |
| 12047 | |
Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 12048 | static void |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 12049 | verify_single_dpll_state(struct drm_i915_private *dev_priv, |
| 12050 | struct intel_shared_dpll *pll, |
| 12051 | struct drm_crtc *crtc, |
| 12052 | struct drm_crtc_state *new_state) |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12053 | { |
| 12054 | struct intel_dpll_hw_state dpll_hw_state; |
| 12055 | unsigned crtc_mask; |
| 12056 | bool active; |
| 12057 | |
| 12058 | memset(&dpll_hw_state, 0, sizeof(dpll_hw_state)); |
| 12059 | |
| 12060 | DRM_DEBUG_KMS("%s\n", pll->name); |
| 12061 | |
| 12062 | active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state); |
| 12063 | |
| 12064 | if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) { |
| 12065 | I915_STATE_WARN(!pll->on && pll->active_mask, |
| 12066 | "pll in active use but not on in sw tracking\n"); |
| 12067 | I915_STATE_WARN(pll->on && !pll->active_mask, |
| 12068 | "pll is on but not used by any active crtc\n"); |
| 12069 | I915_STATE_WARN(pll->on != active, |
| 12070 | "pll on state mismatch (expected %i, found %i)\n", |
| 12071 | pll->on, active); |
| 12072 | } |
| 12073 | |
| 12074 | if (!crtc) { |
Ander Conselvan de Oliveira | 2c42e53 | 2016-12-29 17:22:09 +0200 | [diff] [blame] | 12075 | I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask, |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12076 | "more active pll users than references: %x vs %x\n", |
Ander Conselvan de Oliveira | 2c42e53 | 2016-12-29 17:22:09 +0200 | [diff] [blame] | 12077 | pll->active_mask, pll->state.crtc_mask); |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12078 | |
| 12079 | return; |
| 12080 | } |
| 12081 | |
| 12082 | crtc_mask = 1 << drm_crtc_index(crtc); |
| 12083 | |
| 12084 | if (new_state->active) |
| 12085 | I915_STATE_WARN(!(pll->active_mask & crtc_mask), |
| 12086 | "pll active mismatch (expected pipe %c in active mask 0x%02x)\n", |
| 12087 | pipe_name(drm_crtc_index(crtc)), pll->active_mask); |
| 12088 | else |
| 12089 | I915_STATE_WARN(pll->active_mask & crtc_mask, |
| 12090 | "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n", |
| 12091 | pipe_name(drm_crtc_index(crtc)), pll->active_mask); |
| 12092 | |
Ander Conselvan de Oliveira | 2c42e53 | 2016-12-29 17:22:09 +0200 | [diff] [blame] | 12093 | I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask), |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12094 | "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n", |
Ander Conselvan de Oliveira | 2c42e53 | 2016-12-29 17:22:09 +0200 | [diff] [blame] | 12095 | crtc_mask, pll->state.crtc_mask); |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12096 | |
Ander Conselvan de Oliveira | 2c42e53 | 2016-12-29 17:22:09 +0200 | [diff] [blame] | 12097 | I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state, |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12098 | &dpll_hw_state, |
| 12099 | sizeof(dpll_hw_state)), |
| 12100 | "pll hw state mismatch\n"); |
| 12101 | } |
| 12102 | |
| 12103 | static void |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 12104 | verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc, |
| 12105 | struct drm_crtc_state *old_crtc_state, |
| 12106 | struct drm_crtc_state *new_crtc_state) |
Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 12107 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 12108 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12109 | struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state); |
| 12110 | struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state); |
| 12111 | |
| 12112 | if (new_state->shared_dpll) |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 12113 | verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state); |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12114 | |
| 12115 | if (old_state->shared_dpll && |
| 12116 | old_state->shared_dpll != new_state->shared_dpll) { |
| 12117 | unsigned crtc_mask = 1 << drm_crtc_index(crtc); |
| 12118 | struct intel_shared_dpll *pll = old_state->shared_dpll; |
| 12119 | |
| 12120 | I915_STATE_WARN(pll->active_mask & crtc_mask, |
| 12121 | "pll active mismatch (didn't expect pipe %c in active mask)\n", |
| 12122 | pipe_name(drm_crtc_index(crtc))); |
Ander Conselvan de Oliveira | 2c42e53 | 2016-12-29 17:22:09 +0200 | [diff] [blame] | 12123 | I915_STATE_WARN(pll->state.crtc_mask & crtc_mask, |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12124 | "pll enabled crtcs mismatch (found %x in enabled mask)\n", |
| 12125 | pipe_name(drm_crtc_index(crtc))); |
| 12126 | } |
| 12127 | } |
| 12128 | |
| 12129 | static void |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 12130 | intel_modeset_verify_crtc(struct drm_crtc *crtc, |
Maarten Lankhorst | 677100c | 2016-11-08 13:55:41 +0100 | [diff] [blame] | 12131 | struct drm_atomic_state *state, |
| 12132 | struct drm_crtc_state *old_state, |
| 12133 | struct drm_crtc_state *new_state) |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12134 | { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12135 | if (!needs_modeset(new_state) && |
| 12136 | !to_intel_crtc_state(new_state)->update_pipe) |
| 12137 | return; |
| 12138 | |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 12139 | verify_wm_state(crtc, new_state); |
Maarten Lankhorst | 677100c | 2016-11-08 13:55:41 +0100 | [diff] [blame] | 12140 | verify_connector_state(crtc->dev, state, crtc); |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 12141 | verify_crtc_state(crtc, old_state, new_state); |
| 12142 | verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state); |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12143 | } |
| 12144 | |
| 12145 | static void |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 12146 | verify_disabled_dpll_state(struct drm_device *dev) |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12147 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 12148 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 12149 | int i; |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 12150 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12151 | for (i = 0; i < dev_priv->num_shared_dpll; i++) |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 12152 | verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL); |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12153 | } |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 12154 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12155 | static void |
Maarten Lankhorst | 677100c | 2016-11-08 13:55:41 +0100 | [diff] [blame] | 12156 | intel_modeset_verify_disabled(struct drm_device *dev, |
| 12157 | struct drm_atomic_state *state) |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12158 | { |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 12159 | verify_encoder_state(dev); |
Maarten Lankhorst | 677100c | 2016-11-08 13:55:41 +0100 | [diff] [blame] | 12160 | verify_connector_state(dev, state, NULL); |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 12161 | verify_disabled_dpll_state(dev); |
Daniel Vetter | 25c5b26 | 2012-07-08 22:08:04 +0200 | [diff] [blame] | 12162 | } |
| 12163 | |
Ville Syrjälä | 80715b2 | 2014-05-15 20:23:23 +0300 | [diff] [blame] | 12164 | static void update_scanline_offset(struct intel_crtc *crtc) |
| 12165 | { |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 12166 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ville Syrjälä | 80715b2 | 2014-05-15 20:23:23 +0300 | [diff] [blame] | 12167 | |
| 12168 | /* |
| 12169 | * The scanline counter increments at the leading edge of hsync. |
| 12170 | * |
| 12171 | * On most platforms it starts counting from vtotal-1 on the |
| 12172 | * first active line. That means the scanline counter value is |
| 12173 | * always one less than what we would expect. Ie. just after |
| 12174 | * start of vblank, which also occurs at start of hsync (on the |
| 12175 | * last active line), the scanline counter will read vblank_start-1. |
| 12176 | * |
| 12177 | * On gen2 the scanline counter starts counting from 1 instead |
| 12178 | * of vtotal-1, so we have to subtract one (or rather add vtotal-1 |
| 12179 | * to keep the value positive), instead of adding one. |
| 12180 | * |
| 12181 | * On HSW+ the behaviour of the scanline counter depends on the output |
| 12182 | * type. For DP ports it behaves like most other platforms, but on HDMI |
| 12183 | * there's an extra 1 line difference. So we need to add two instead of |
| 12184 | * one to the value. |
| 12185 | */ |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 12186 | if (IS_GEN2(dev_priv)) { |
Ville Syrjälä | 124abe0 | 2015-09-08 13:40:45 +0300 | [diff] [blame] | 12187 | const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode; |
Ville Syrjälä | 80715b2 | 2014-05-15 20:23:23 +0300 | [diff] [blame] | 12188 | int vtotal; |
| 12189 | |
Ville Syrjälä | 124abe0 | 2015-09-08 13:40:45 +0300 | [diff] [blame] | 12190 | vtotal = adjusted_mode->crtc_vtotal; |
| 12191 | if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) |
Ville Syrjälä | 80715b2 | 2014-05-15 20:23:23 +0300 | [diff] [blame] | 12192 | vtotal /= 2; |
| 12193 | |
| 12194 | crtc->scanline_offset = vtotal - 1; |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 12195 | } else if (HAS_DDI(dev_priv) && |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 12196 | intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) { |
Ville Syrjälä | 80715b2 | 2014-05-15 20:23:23 +0300 | [diff] [blame] | 12197 | crtc->scanline_offset = 2; |
| 12198 | } else |
| 12199 | crtc->scanline_offset = 1; |
| 12200 | } |
| 12201 | |
Maarten Lankhorst | ad42137 | 2015-06-15 12:33:42 +0200 | [diff] [blame] | 12202 | static void intel_modeset_clear_plls(struct drm_atomic_state *state) |
Ander Conselvan de Oliveira | ed6739e | 2015-01-29 16:55:08 +0200 | [diff] [blame] | 12203 | { |
Ander Conselvan de Oliveira | 225da59 | 2015-04-02 14:47:57 +0300 | [diff] [blame] | 12204 | struct drm_device *dev = state->dev; |
Ander Conselvan de Oliveira | ed6739e | 2015-01-29 16:55:08 +0200 | [diff] [blame] | 12205 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 0a9ab30 | 2015-04-21 17:13:04 +0300 | [diff] [blame] | 12206 | struct drm_crtc *crtc; |
| 12207 | struct drm_crtc_state *crtc_state; |
Ander Conselvan de Oliveira | 0a9ab30 | 2015-04-21 17:13:04 +0300 | [diff] [blame] | 12208 | int i; |
Ander Conselvan de Oliveira | ed6739e | 2015-01-29 16:55:08 +0200 | [diff] [blame] | 12209 | |
| 12210 | if (!dev_priv->display.crtc_compute_clock) |
Maarten Lankhorst | ad42137 | 2015-06-15 12:33:42 +0200 | [diff] [blame] | 12211 | return; |
Ander Conselvan de Oliveira | ed6739e | 2015-01-29 16:55:08 +0200 | [diff] [blame] | 12212 | |
Ander Conselvan de Oliveira | 0a9ab30 | 2015-04-21 17:13:04 +0300 | [diff] [blame] | 12213 | for_each_crtc_in_state(state, crtc, crtc_state, i) { |
Maarten Lankhorst | fb1a38a | 2016-02-09 13:02:17 +0100 | [diff] [blame] | 12214 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 12215 | struct intel_shared_dpll *old_dpll = |
| 12216 | to_intel_crtc_state(crtc->state)->shared_dpll; |
Maarten Lankhorst | ad42137 | 2015-06-15 12:33:42 +0200 | [diff] [blame] | 12217 | |
Maarten Lankhorst | fb1a38a | 2016-02-09 13:02:17 +0100 | [diff] [blame] | 12218 | if (!needs_modeset(crtc_state)) |
Ander Conselvan de Oliveira | 225da59 | 2015-04-02 14:47:57 +0300 | [diff] [blame] | 12219 | continue; |
| 12220 | |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 12221 | to_intel_crtc_state(crtc_state)->shared_dpll = NULL; |
Maarten Lankhorst | fb1a38a | 2016-02-09 13:02:17 +0100 | [diff] [blame] | 12222 | |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 12223 | if (!old_dpll) |
Maarten Lankhorst | fb1a38a | 2016-02-09 13:02:17 +0100 | [diff] [blame] | 12224 | continue; |
Ander Conselvan de Oliveira | 0a9ab30 | 2015-04-21 17:13:04 +0300 | [diff] [blame] | 12225 | |
Ander Conselvan de Oliveira | a1c414e | 2016-12-29 17:22:07 +0200 | [diff] [blame] | 12226 | intel_release_shared_dpll(old_dpll, intel_crtc, state); |
Ander Conselvan de Oliveira | ed6739e | 2015-01-29 16:55:08 +0200 | [diff] [blame] | 12227 | } |
Ander Conselvan de Oliveira | ed6739e | 2015-01-29 16:55:08 +0200 | [diff] [blame] | 12228 | } |
| 12229 | |
Maarten Lankhorst | 99d736a | 2015-06-01 12:50:09 +0200 | [diff] [blame] | 12230 | /* |
| 12231 | * This implements the workaround described in the "notes" section of the mode |
| 12232 | * set sequence documentation. When going from no pipes or single pipe to |
| 12233 | * multiple pipes, and planes are enabled after the pipe, we need to wait at |
| 12234 | * least 2 vblanks on the first pipe before enabling planes on the second pipe. |
| 12235 | */ |
| 12236 | static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state) |
| 12237 | { |
| 12238 | struct drm_crtc_state *crtc_state; |
| 12239 | struct intel_crtc *intel_crtc; |
| 12240 | struct drm_crtc *crtc; |
| 12241 | struct intel_crtc_state *first_crtc_state = NULL; |
| 12242 | struct intel_crtc_state *other_crtc_state = NULL; |
| 12243 | enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE; |
| 12244 | int i; |
| 12245 | |
| 12246 | /* look at all crtc's that are going to be enabled in during modeset */ |
| 12247 | for_each_crtc_in_state(state, crtc, crtc_state, i) { |
| 12248 | intel_crtc = to_intel_crtc(crtc); |
| 12249 | |
| 12250 | if (!crtc_state->active || !needs_modeset(crtc_state)) |
| 12251 | continue; |
| 12252 | |
| 12253 | if (first_crtc_state) { |
| 12254 | other_crtc_state = to_intel_crtc_state(crtc_state); |
| 12255 | break; |
| 12256 | } else { |
| 12257 | first_crtc_state = to_intel_crtc_state(crtc_state); |
| 12258 | first_pipe = intel_crtc->pipe; |
| 12259 | } |
| 12260 | } |
| 12261 | |
| 12262 | /* No workaround needed? */ |
| 12263 | if (!first_crtc_state) |
| 12264 | return 0; |
| 12265 | |
| 12266 | /* w/a possibly needed, check how many crtc's are already enabled. */ |
| 12267 | for_each_intel_crtc(state->dev, intel_crtc) { |
| 12268 | struct intel_crtc_state *pipe_config; |
| 12269 | |
| 12270 | pipe_config = intel_atomic_get_crtc_state(state, intel_crtc); |
| 12271 | if (IS_ERR(pipe_config)) |
| 12272 | return PTR_ERR(pipe_config); |
| 12273 | |
| 12274 | pipe_config->hsw_workaround_pipe = INVALID_PIPE; |
| 12275 | |
| 12276 | if (!pipe_config->base.active || |
| 12277 | needs_modeset(&pipe_config->base)) |
| 12278 | continue; |
| 12279 | |
| 12280 | /* 2 or more enabled crtcs means no need for w/a */ |
| 12281 | if (enabled_pipe != INVALID_PIPE) |
| 12282 | return 0; |
| 12283 | |
| 12284 | enabled_pipe = intel_crtc->pipe; |
| 12285 | } |
| 12286 | |
| 12287 | if (enabled_pipe != INVALID_PIPE) |
| 12288 | first_crtc_state->hsw_workaround_pipe = enabled_pipe; |
| 12289 | else if (other_crtc_state) |
| 12290 | other_crtc_state->hsw_workaround_pipe = first_pipe; |
| 12291 | |
| 12292 | return 0; |
| 12293 | } |
| 12294 | |
Ville Syrjälä | 8d96561 | 2016-11-14 18:35:10 +0200 | [diff] [blame] | 12295 | static int intel_lock_all_pipes(struct drm_atomic_state *state) |
| 12296 | { |
| 12297 | struct drm_crtc *crtc; |
| 12298 | |
| 12299 | /* Add all pipes to the state */ |
| 12300 | for_each_crtc(state->dev, crtc) { |
| 12301 | struct drm_crtc_state *crtc_state; |
| 12302 | |
| 12303 | crtc_state = drm_atomic_get_crtc_state(state, crtc); |
| 12304 | if (IS_ERR(crtc_state)) |
| 12305 | return PTR_ERR(crtc_state); |
| 12306 | } |
| 12307 | |
| 12308 | return 0; |
| 12309 | } |
| 12310 | |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 12311 | static int intel_modeset_all_pipes(struct drm_atomic_state *state) |
| 12312 | { |
| 12313 | struct drm_crtc *crtc; |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 12314 | |
Ville Syrjälä | 8d96561 | 2016-11-14 18:35:10 +0200 | [diff] [blame] | 12315 | /* |
| 12316 | * Add all pipes to the state, and force |
| 12317 | * a modeset on all the active ones. |
| 12318 | */ |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 12319 | for_each_crtc(state->dev, crtc) { |
Ville Syrjälä | 9780aad | 2016-11-14 18:35:11 +0200 | [diff] [blame] | 12320 | struct drm_crtc_state *crtc_state; |
| 12321 | int ret; |
| 12322 | |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 12323 | crtc_state = drm_atomic_get_crtc_state(state, crtc); |
| 12324 | if (IS_ERR(crtc_state)) |
| 12325 | return PTR_ERR(crtc_state); |
| 12326 | |
| 12327 | if (!crtc_state->active || needs_modeset(crtc_state)) |
| 12328 | continue; |
| 12329 | |
| 12330 | crtc_state->mode_changed = true; |
| 12331 | |
| 12332 | ret = drm_atomic_add_affected_connectors(state, crtc); |
| 12333 | if (ret) |
Ville Syrjälä | 9780aad | 2016-11-14 18:35:11 +0200 | [diff] [blame] | 12334 | return ret; |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 12335 | |
| 12336 | ret = drm_atomic_add_affected_planes(state, crtc); |
| 12337 | if (ret) |
Ville Syrjälä | 9780aad | 2016-11-14 18:35:11 +0200 | [diff] [blame] | 12338 | return ret; |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 12339 | } |
| 12340 | |
Ville Syrjälä | 9780aad | 2016-11-14 18:35:11 +0200 | [diff] [blame] | 12341 | return 0; |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 12342 | } |
| 12343 | |
Ander Conselvan de Oliveira | c347a67 | 2015-06-01 12:50:02 +0200 | [diff] [blame] | 12344 | static int intel_modeset_checks(struct drm_atomic_state *state) |
Ander Conselvan de Oliveira | 054518d | 2015-04-21 17:13:06 +0300 | [diff] [blame] | 12345 | { |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 12346 | struct intel_atomic_state *intel_state = to_intel_atomic_state(state); |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 12347 | struct drm_i915_private *dev_priv = to_i915(state->dev); |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 12348 | struct drm_crtc *crtc; |
| 12349 | struct drm_crtc_state *crtc_state; |
| 12350 | int ret = 0, i; |
Ander Conselvan de Oliveira | 054518d | 2015-04-21 17:13:06 +0300 | [diff] [blame] | 12351 | |
Maarten Lankhorst | b359283 | 2015-06-15 12:33:38 +0200 | [diff] [blame] | 12352 | if (!check_digital_port_conflicts(state)) { |
| 12353 | DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n"); |
| 12354 | return -EINVAL; |
| 12355 | } |
| 12356 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 12357 | intel_state->modeset = true; |
| 12358 | intel_state->active_crtcs = dev_priv->active_crtcs; |
Ville Syrjälä | bb0f4aa | 2017-01-20 20:21:59 +0200 | [diff] [blame] | 12359 | intel_state->cdclk.logical = dev_priv->cdclk.logical; |
| 12360 | intel_state->cdclk.actual = dev_priv->cdclk.actual; |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 12361 | |
| 12362 | for_each_crtc_in_state(state, crtc, crtc_state, i) { |
| 12363 | if (crtc_state->active) |
| 12364 | intel_state->active_crtcs |= 1 << i; |
| 12365 | else |
| 12366 | intel_state->active_crtcs &= ~(1 << i); |
Matt Roper | 8b4a7d0 | 2016-05-12 07:06:00 -0700 | [diff] [blame] | 12367 | |
| 12368 | if (crtc_state->active != crtc->state->active) |
| 12369 | intel_state->active_pipe_changes |= drm_crtc_mask(crtc); |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 12370 | } |
| 12371 | |
Ander Conselvan de Oliveira | 054518d | 2015-04-21 17:13:06 +0300 | [diff] [blame] | 12372 | /* |
| 12373 | * See if the config requires any additional preparation, e.g. |
| 12374 | * to adjust global state with pipes off. We need to do this |
| 12375 | * here so we can get the modeset_pipe updated config for the new |
| 12376 | * mode set on this crtc. For other crtcs we need to use the |
| 12377 | * adjusted_mode bits in the crtc directly. |
| 12378 | */ |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 12379 | if (dev_priv->display.modeset_calc_cdclk) { |
Clint Taylor | c89e39f | 2016-05-13 23:41:21 +0300 | [diff] [blame] | 12380 | ret = dev_priv->display.modeset_calc_cdclk(state); |
| 12381 | if (ret < 0) |
| 12382 | return ret; |
| 12383 | |
Ville Syrjälä | 8d96561 | 2016-11-14 18:35:10 +0200 | [diff] [blame] | 12384 | /* |
Ville Syrjälä | bb0f4aa | 2017-01-20 20:21:59 +0200 | [diff] [blame] | 12385 | * Writes to dev_priv->cdclk.logical must protected by |
Ville Syrjälä | 8d96561 | 2016-11-14 18:35:10 +0200 | [diff] [blame] | 12386 | * holding all the crtc locks, even if we don't end up |
| 12387 | * touching the hardware |
| 12388 | */ |
Ville Syrjälä | bb0f4aa | 2017-01-20 20:21:59 +0200 | [diff] [blame] | 12389 | if (!intel_cdclk_state_compare(&dev_priv->cdclk.logical, |
| 12390 | &intel_state->cdclk.logical)) { |
Ville Syrjälä | 8d96561 | 2016-11-14 18:35:10 +0200 | [diff] [blame] | 12391 | ret = intel_lock_all_pipes(state); |
| 12392 | if (ret < 0) |
| 12393 | return ret; |
| 12394 | } |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 12395 | |
Ville Syrjälä | 8d96561 | 2016-11-14 18:35:10 +0200 | [diff] [blame] | 12396 | /* All pipes must be switched off while we change the cdclk. */ |
Ville Syrjälä | bb0f4aa | 2017-01-20 20:21:59 +0200 | [diff] [blame] | 12397 | if (!intel_cdclk_state_compare(&dev_priv->cdclk.actual, |
| 12398 | &intel_state->cdclk.actual)) { |
Ville Syrjälä | 8d96561 | 2016-11-14 18:35:10 +0200 | [diff] [blame] | 12399 | ret = intel_modeset_all_pipes(state); |
| 12400 | if (ret < 0) |
| 12401 | return ret; |
| 12402 | } |
Maarten Lankhorst | e8788cb | 2016-02-16 10:25:11 +0100 | [diff] [blame] | 12403 | |
Ville Syrjälä | bb0f4aa | 2017-01-20 20:21:59 +0200 | [diff] [blame] | 12404 | DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n", |
| 12405 | intel_state->cdclk.logical.cdclk, |
| 12406 | intel_state->cdclk.actual.cdclk); |
Ville Syrjälä | e0ca7a6 | 2016-11-14 18:35:09 +0200 | [diff] [blame] | 12407 | } else { |
Ville Syrjälä | bb0f4aa | 2017-01-20 20:21:59 +0200 | [diff] [blame] | 12408 | to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical; |
Ville Syrjälä | e0ca7a6 | 2016-11-14 18:35:09 +0200 | [diff] [blame] | 12409 | } |
Ander Conselvan de Oliveira | 054518d | 2015-04-21 17:13:06 +0300 | [diff] [blame] | 12410 | |
Maarten Lankhorst | ad42137 | 2015-06-15 12:33:42 +0200 | [diff] [blame] | 12411 | intel_modeset_clear_plls(state); |
Ander Conselvan de Oliveira | 054518d | 2015-04-21 17:13:06 +0300 | [diff] [blame] | 12412 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 12413 | if (IS_HASWELL(dev_priv)) |
Maarten Lankhorst | ad42137 | 2015-06-15 12:33:42 +0200 | [diff] [blame] | 12414 | return haswell_mode_set_planes_workaround(state); |
Maarten Lankhorst | 99d736a | 2015-06-01 12:50:09 +0200 | [diff] [blame] | 12415 | |
Maarten Lankhorst | ad42137 | 2015-06-15 12:33:42 +0200 | [diff] [blame] | 12416 | return 0; |
Ander Conselvan de Oliveira | 054518d | 2015-04-21 17:13:06 +0300 | [diff] [blame] | 12417 | } |
| 12418 | |
Matt Roper | aa36313 | 2015-09-24 15:53:18 -0700 | [diff] [blame] | 12419 | /* |
| 12420 | * Handle calculation of various watermark data at the end of the atomic check |
| 12421 | * phase. The code here should be run after the per-crtc and per-plane 'check' |
| 12422 | * handlers to ensure that all derived state has been updated. |
| 12423 | */ |
Matt Roper | 55994c2 | 2016-05-12 07:06:08 -0700 | [diff] [blame] | 12424 | static int calc_watermark_data(struct drm_atomic_state *state) |
Matt Roper | aa36313 | 2015-09-24 15:53:18 -0700 | [diff] [blame] | 12425 | { |
| 12426 | struct drm_device *dev = state->dev; |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 12427 | struct drm_i915_private *dev_priv = to_i915(dev); |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 12428 | |
| 12429 | /* Is there platform-specific watermark information to calculate? */ |
| 12430 | if (dev_priv->display.compute_global_watermarks) |
Matt Roper | 55994c2 | 2016-05-12 07:06:08 -0700 | [diff] [blame] | 12431 | return dev_priv->display.compute_global_watermarks(state); |
| 12432 | |
| 12433 | return 0; |
Matt Roper | aa36313 | 2015-09-24 15:53:18 -0700 | [diff] [blame] | 12434 | } |
| 12435 | |
Maarten Lankhorst | 74c090b | 2015-07-13 16:30:30 +0200 | [diff] [blame] | 12436 | /** |
| 12437 | * intel_atomic_check - validate state object |
| 12438 | * @dev: drm device |
| 12439 | * @state: state to validate |
| 12440 | */ |
| 12441 | static int intel_atomic_check(struct drm_device *dev, |
| 12442 | struct drm_atomic_state *state) |
Daniel Vetter | a6778b3 | 2012-07-02 09:56:42 +0200 | [diff] [blame] | 12443 | { |
Paulo Zanoni | dd8b3bd | 2016-01-19 11:35:49 -0200 | [diff] [blame] | 12444 | struct drm_i915_private *dev_priv = to_i915(dev); |
Matt Roper | aa36313 | 2015-09-24 15:53:18 -0700 | [diff] [blame] | 12445 | struct intel_atomic_state *intel_state = to_intel_atomic_state(state); |
Ander Conselvan de Oliveira | c347a67 | 2015-06-01 12:50:02 +0200 | [diff] [blame] | 12446 | struct drm_crtc *crtc; |
| 12447 | struct drm_crtc_state *crtc_state; |
| 12448 | int ret, i; |
Maarten Lankhorst | 61333b6 | 2015-06-15 12:33:50 +0200 | [diff] [blame] | 12449 | bool any_ms = false; |
Ander Conselvan de Oliveira | c347a67 | 2015-06-01 12:50:02 +0200 | [diff] [blame] | 12450 | |
Maarten Lankhorst | 74c090b | 2015-07-13 16:30:30 +0200 | [diff] [blame] | 12451 | ret = drm_atomic_helper_check_modeset(dev, state); |
Daniel Vetter | a6778b3 | 2012-07-02 09:56:42 +0200 | [diff] [blame] | 12452 | if (ret) |
| 12453 | return ret; |
| 12454 | |
Ander Conselvan de Oliveira | c347a67 | 2015-06-01 12:50:02 +0200 | [diff] [blame] | 12455 | for_each_crtc_in_state(state, crtc, crtc_state, i) { |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 12456 | struct intel_crtc_state *pipe_config = |
| 12457 | to_intel_crtc_state(crtc_state); |
Daniel Vetter | 1ed51de | 2015-07-15 14:15:51 +0200 | [diff] [blame] | 12458 | |
| 12459 | /* Catch I915_MODE_FLAG_INHERITED */ |
| 12460 | if (crtc_state->mode.private_flags != crtc->state->mode.private_flags) |
| 12461 | crtc_state->mode_changed = true; |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 12462 | |
Daniel Vetter | 2649548 | 2015-07-15 14:15:52 +0200 | [diff] [blame] | 12463 | if (!needs_modeset(crtc_state)) |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 12464 | continue; |
| 12465 | |
Daniel Vetter | af4a879 | 2016-05-09 09:31:25 +0200 | [diff] [blame] | 12466 | if (!crtc_state->enable) { |
| 12467 | any_ms = true; |
| 12468 | continue; |
| 12469 | } |
| 12470 | |
Daniel Vetter | 2649548 | 2015-07-15 14:15:52 +0200 | [diff] [blame] | 12471 | /* FIXME: For only active_changed we shouldn't need to do any |
| 12472 | * state recomputation at all. */ |
| 12473 | |
Daniel Vetter | 1ed51de | 2015-07-15 14:15:51 +0200 | [diff] [blame] | 12474 | ret = drm_atomic_add_affected_connectors(state, crtc); |
| 12475 | if (ret) |
| 12476 | return ret; |
Maarten Lankhorst | b359283 | 2015-06-15 12:33:38 +0200 | [diff] [blame] | 12477 | |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 12478 | ret = intel_modeset_pipe_config(crtc, pipe_config); |
Maarten Lankhorst | 25aa1c3 | 2016-05-03 10:30:38 +0200 | [diff] [blame] | 12479 | if (ret) { |
| 12480 | intel_dump_pipe_config(to_intel_crtc(crtc), |
| 12481 | pipe_config, "[failed]"); |
Ander Conselvan de Oliveira | c347a67 | 2015-06-01 12:50:02 +0200 | [diff] [blame] | 12482 | return ret; |
Maarten Lankhorst | 25aa1c3 | 2016-05-03 10:30:38 +0200 | [diff] [blame] | 12483 | } |
Ander Conselvan de Oliveira | c347a67 | 2015-06-01 12:50:02 +0200 | [diff] [blame] | 12484 | |
Jani Nikula | 7383123 | 2015-11-19 10:26:30 +0200 | [diff] [blame] | 12485 | if (i915.fastboot && |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 12486 | intel_pipe_config_compare(dev_priv, |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 12487 | to_intel_crtc_state(crtc->state), |
Daniel Vetter | 1ed51de | 2015-07-15 14:15:51 +0200 | [diff] [blame] | 12488 | pipe_config, true)) { |
Daniel Vetter | 2649548 | 2015-07-15 14:15:52 +0200 | [diff] [blame] | 12489 | crtc_state->mode_changed = false; |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 12490 | to_intel_crtc_state(crtc_state)->update_pipe = true; |
Daniel Vetter | 2649548 | 2015-07-15 14:15:52 +0200 | [diff] [blame] | 12491 | } |
| 12492 | |
Daniel Vetter | af4a879 | 2016-05-09 09:31:25 +0200 | [diff] [blame] | 12493 | if (needs_modeset(crtc_state)) |
Daniel Vetter | 2649548 | 2015-07-15 14:15:52 +0200 | [diff] [blame] | 12494 | any_ms = true; |
Maarten Lankhorst | 61333b6 | 2015-06-15 12:33:50 +0200 | [diff] [blame] | 12495 | |
Daniel Vetter | af4a879 | 2016-05-09 09:31:25 +0200 | [diff] [blame] | 12496 | ret = drm_atomic_add_affected_planes(state, crtc); |
| 12497 | if (ret) |
| 12498 | return ret; |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 12499 | |
Daniel Vetter | 2649548 | 2015-07-15 14:15:52 +0200 | [diff] [blame] | 12500 | intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config, |
| 12501 | needs_modeset(crtc_state) ? |
| 12502 | "[modeset]" : "[fastset]"); |
Ander Conselvan de Oliveira | c347a67 | 2015-06-01 12:50:02 +0200 | [diff] [blame] | 12503 | } |
| 12504 | |
Maarten Lankhorst | 61333b6 | 2015-06-15 12:33:50 +0200 | [diff] [blame] | 12505 | if (any_ms) { |
| 12506 | ret = intel_modeset_checks(state); |
| 12507 | |
| 12508 | if (ret) |
| 12509 | return ret; |
Ville Syrjälä | e0ca7a6 | 2016-11-14 18:35:09 +0200 | [diff] [blame] | 12510 | } else { |
Ville Syrjälä | bb0f4aa | 2017-01-20 20:21:59 +0200 | [diff] [blame] | 12511 | intel_state->cdclk.logical = dev_priv->cdclk.logical; |
Ville Syrjälä | e0ca7a6 | 2016-11-14 18:35:09 +0200 | [diff] [blame] | 12512 | } |
Ander Conselvan de Oliveira | c347a67 | 2015-06-01 12:50:02 +0200 | [diff] [blame] | 12513 | |
Paulo Zanoni | dd8b3bd | 2016-01-19 11:35:49 -0200 | [diff] [blame] | 12514 | ret = drm_atomic_helper_check_planes(dev, state); |
Matt Roper | aa36313 | 2015-09-24 15:53:18 -0700 | [diff] [blame] | 12515 | if (ret) |
| 12516 | return ret; |
| 12517 | |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 12518 | intel_fbc_choose_crtc(dev_priv, state); |
Matt Roper | 55994c2 | 2016-05-12 07:06:08 -0700 | [diff] [blame] | 12519 | return calc_watermark_data(state); |
Daniel Vetter | a6778b3 | 2012-07-02 09:56:42 +0200 | [diff] [blame] | 12520 | } |
| 12521 | |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 12522 | static int intel_atomic_prepare_commit(struct drm_device *dev, |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 12523 | struct drm_atomic_state *state) |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 12524 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 12525 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 12526 | struct drm_crtc_state *crtc_state; |
| 12527 | struct drm_crtc *crtc; |
| 12528 | int i, ret; |
| 12529 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12530 | for_each_crtc_in_state(state, crtc, crtc_state, i) { |
| 12531 | if (state->legacy_cursor_update) |
| 12532 | continue; |
| 12533 | |
| 12534 | ret = intel_crtc_wait_for_pending_flips(crtc); |
| 12535 | if (ret) |
| 12536 | return ret; |
| 12537 | |
| 12538 | if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2) |
| 12539 | flush_workqueue(dev_priv->wq); |
Maarten Lankhorst | d55dbd0 | 2016-05-17 15:08:04 +0200 | [diff] [blame] | 12540 | } |
| 12541 | |
Maarten Lankhorst | f935675 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 12542 | ret = mutex_lock_interruptible(&dev->struct_mutex); |
| 12543 | if (ret) |
| 12544 | return ret; |
| 12545 | |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 12546 | ret = drm_atomic_helper_prepare_planes(dev, state); |
Chris Wilson | f7e5838 | 2016-04-13 17:35:07 +0100 | [diff] [blame] | 12547 | mutex_unlock(&dev->struct_mutex); |
Maarten Lankhorst | 7580d77 | 2015-08-18 13:40:06 +0200 | [diff] [blame] | 12548 | |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 12549 | return ret; |
| 12550 | } |
| 12551 | |
Maarten Lankhorst | a299141 | 2016-05-17 15:07:48 +0200 | [diff] [blame] | 12552 | u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc) |
| 12553 | { |
| 12554 | struct drm_device *dev = crtc->base.dev; |
| 12555 | |
| 12556 | if (!dev->max_vblank_count) |
| 12557 | return drm_accurate_vblank_count(&crtc->base); |
| 12558 | |
| 12559 | return dev->driver->get_vblank_counter(dev, crtc->pipe); |
| 12560 | } |
| 12561 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12562 | static void intel_atomic_wait_for_vblanks(struct drm_device *dev, |
| 12563 | struct drm_i915_private *dev_priv, |
| 12564 | unsigned crtc_mask) |
Maarten Lankhorst | e886167 | 2016-02-24 11:24:26 +0100 | [diff] [blame] | 12565 | { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12566 | unsigned last_vblank_count[I915_MAX_PIPES]; |
| 12567 | enum pipe pipe; |
| 12568 | int ret; |
Maarten Lankhorst | e886167 | 2016-02-24 11:24:26 +0100 | [diff] [blame] | 12569 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12570 | if (!crtc_mask) |
| 12571 | return; |
Maarten Lankhorst | e886167 | 2016-02-24 11:24:26 +0100 | [diff] [blame] | 12572 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12573 | for_each_pipe(dev_priv, pipe) { |
Ville Syrjälä | 9818783 | 2016-10-31 22:37:10 +0200 | [diff] [blame] | 12574 | struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, |
| 12575 | pipe); |
Maarten Lankhorst | e886167 | 2016-02-24 11:24:26 +0100 | [diff] [blame] | 12576 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12577 | if (!((1 << pipe) & crtc_mask)) |
Maarten Lankhorst | e886167 | 2016-02-24 11:24:26 +0100 | [diff] [blame] | 12578 | continue; |
| 12579 | |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 12580 | ret = drm_crtc_vblank_get(&crtc->base); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12581 | if (WARN_ON(ret != 0)) { |
| 12582 | crtc_mask &= ~(1 << pipe); |
| 12583 | continue; |
| 12584 | } |
Maarten Lankhorst | d55dbd0 | 2016-05-17 15:08:04 +0200 | [diff] [blame] | 12585 | |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 12586 | last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12587 | } |
| 12588 | |
| 12589 | for_each_pipe(dev_priv, pipe) { |
Ville Syrjälä | 9818783 | 2016-10-31 22:37:10 +0200 | [diff] [blame] | 12590 | struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, |
| 12591 | pipe); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12592 | long lret; |
| 12593 | |
| 12594 | if (!((1 << pipe) & crtc_mask)) |
| 12595 | continue; |
| 12596 | |
| 12597 | lret = wait_event_timeout(dev->vblank[pipe].queue, |
| 12598 | last_vblank_count[pipe] != |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 12599 | drm_crtc_vblank_count(&crtc->base), |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12600 | msecs_to_jiffies(50)); |
| 12601 | |
| 12602 | WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe)); |
| 12603 | |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 12604 | drm_crtc_vblank_put(&crtc->base); |
Maarten Lankhorst | d55dbd0 | 2016-05-17 15:08:04 +0200 | [diff] [blame] | 12605 | } |
| 12606 | } |
| 12607 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12608 | static bool needs_vblank_wait(struct intel_crtc_state *crtc_state) |
Maarten Lankhorst | a6747b7 | 2016-05-17 15:08:01 +0200 | [diff] [blame] | 12609 | { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12610 | /* fb updated, need to unpin old fb */ |
| 12611 | if (crtc_state->fb_changed) |
| 12612 | return true; |
Maarten Lankhorst | a6747b7 | 2016-05-17 15:08:01 +0200 | [diff] [blame] | 12613 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12614 | /* wm changes, need vblank before final wm's */ |
| 12615 | if (crtc_state->update_wm_post) |
| 12616 | return true; |
Maarten Lankhorst | a6747b7 | 2016-05-17 15:08:01 +0200 | [diff] [blame] | 12617 | |
Ville Syrjälä | 5eeb798 | 2017-03-02 19:15:00 +0200 | [diff] [blame] | 12618 | if (crtc_state->wm.need_postvbl_update) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12619 | return true; |
Maarten Lankhorst | a6747b7 | 2016-05-17 15:08:01 +0200 | [diff] [blame] | 12620 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12621 | return false; |
Maarten Lankhorst | e886167 | 2016-02-24 11:24:26 +0100 | [diff] [blame] | 12622 | } |
| 12623 | |
Lyude | 896e5bb | 2016-08-24 07:48:09 +0200 | [diff] [blame] | 12624 | static void intel_update_crtc(struct drm_crtc *crtc, |
| 12625 | struct drm_atomic_state *state, |
| 12626 | struct drm_crtc_state *old_crtc_state, |
| 12627 | unsigned int *crtc_vblank_mask) |
| 12628 | { |
| 12629 | struct drm_device *dev = crtc->dev; |
| 12630 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 12631 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 12632 | struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state); |
| 12633 | bool modeset = needs_modeset(crtc->state); |
| 12634 | |
| 12635 | if (modeset) { |
| 12636 | update_scanline_offset(intel_crtc); |
| 12637 | dev_priv->display.crtc_enable(pipe_config, state); |
| 12638 | } else { |
| 12639 | intel_pre_plane_update(to_intel_crtc_state(old_crtc_state)); |
| 12640 | } |
| 12641 | |
| 12642 | if (drm_atomic_get_existing_plane_state(state, crtc->primary)) { |
| 12643 | intel_fbc_enable( |
| 12644 | intel_crtc, pipe_config, |
| 12645 | to_intel_plane_state(crtc->primary->state)); |
| 12646 | } |
| 12647 | |
| 12648 | drm_atomic_helper_commit_planes_on_crtc(old_crtc_state); |
| 12649 | |
| 12650 | if (needs_vblank_wait(pipe_config)) |
| 12651 | *crtc_vblank_mask |= drm_crtc_mask(crtc); |
| 12652 | } |
| 12653 | |
| 12654 | static void intel_update_crtcs(struct drm_atomic_state *state, |
| 12655 | unsigned int *crtc_vblank_mask) |
| 12656 | { |
| 12657 | struct drm_crtc *crtc; |
| 12658 | struct drm_crtc_state *old_crtc_state; |
| 12659 | int i; |
| 12660 | |
| 12661 | for_each_crtc_in_state(state, crtc, old_crtc_state, i) { |
| 12662 | if (!crtc->state->active) |
| 12663 | continue; |
| 12664 | |
| 12665 | intel_update_crtc(crtc, state, old_crtc_state, |
| 12666 | crtc_vblank_mask); |
| 12667 | } |
| 12668 | } |
| 12669 | |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 12670 | static void skl_update_crtcs(struct drm_atomic_state *state, |
| 12671 | unsigned int *crtc_vblank_mask) |
| 12672 | { |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 12673 | struct drm_i915_private *dev_priv = to_i915(state->dev); |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 12674 | struct intel_atomic_state *intel_state = to_intel_atomic_state(state); |
| 12675 | struct drm_crtc *crtc; |
Lyude | ce0ba28 | 2016-09-15 10:46:35 -0400 | [diff] [blame] | 12676 | struct intel_crtc *intel_crtc; |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 12677 | struct drm_crtc_state *old_crtc_state; |
Lyude | ce0ba28 | 2016-09-15 10:46:35 -0400 | [diff] [blame] | 12678 | struct intel_crtc_state *cstate; |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 12679 | unsigned int updated = 0; |
| 12680 | bool progress; |
| 12681 | enum pipe pipe; |
Maarten Lankhorst | 5eff503 | 2016-11-08 13:55:35 +0100 | [diff] [blame] | 12682 | int i; |
| 12683 | |
| 12684 | const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {}; |
| 12685 | |
| 12686 | for_each_crtc_in_state(state, crtc, old_crtc_state, i) |
| 12687 | /* ignore allocations for crtc's that have been turned off. */ |
| 12688 | if (crtc->state->active) |
| 12689 | entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb; |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 12690 | |
| 12691 | /* |
| 12692 | * Whenever the number of active pipes changes, we need to make sure we |
| 12693 | * update the pipes in the right order so that their ddb allocations |
| 12694 | * never overlap with eachother inbetween CRTC updates. Otherwise we'll |
| 12695 | * cause pipe underruns and other bad stuff. |
| 12696 | */ |
| 12697 | do { |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 12698 | progress = false; |
| 12699 | |
| 12700 | for_each_crtc_in_state(state, crtc, old_crtc_state, i) { |
| 12701 | bool vbl_wait = false; |
| 12702 | unsigned int cmask = drm_crtc_mask(crtc); |
Lyude | ce0ba28 | 2016-09-15 10:46:35 -0400 | [diff] [blame] | 12703 | |
| 12704 | intel_crtc = to_intel_crtc(crtc); |
| 12705 | cstate = to_intel_crtc_state(crtc->state); |
| 12706 | pipe = intel_crtc->pipe; |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 12707 | |
Maarten Lankhorst | 5eff503 | 2016-11-08 13:55:35 +0100 | [diff] [blame] | 12708 | if (updated & cmask || !cstate->base.active) |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 12709 | continue; |
Maarten Lankhorst | 5eff503 | 2016-11-08 13:55:35 +0100 | [diff] [blame] | 12710 | |
| 12711 | if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i)) |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 12712 | continue; |
| 12713 | |
| 12714 | updated |= cmask; |
Maarten Lankhorst | 5eff503 | 2016-11-08 13:55:35 +0100 | [diff] [blame] | 12715 | entries[i] = &cstate->wm.skl.ddb; |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 12716 | |
| 12717 | /* |
| 12718 | * If this is an already active pipe, it's DDB changed, |
| 12719 | * and this isn't the last pipe that needs updating |
| 12720 | * then we need to wait for a vblank to pass for the |
| 12721 | * new ddb allocation to take effect. |
| 12722 | */ |
Lyude | ce0ba28 | 2016-09-15 10:46:35 -0400 | [diff] [blame] | 12723 | if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb, |
Maarten Lankhorst | 512b552 | 2016-11-08 13:55:34 +0100 | [diff] [blame] | 12724 | &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) && |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 12725 | !crtc->state->active_changed && |
| 12726 | intel_state->wm_results.dirty_pipes != updated) |
| 12727 | vbl_wait = true; |
| 12728 | |
| 12729 | intel_update_crtc(crtc, state, old_crtc_state, |
| 12730 | crtc_vblank_mask); |
| 12731 | |
| 12732 | if (vbl_wait) |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 12733 | intel_wait_for_vblank(dev_priv, pipe); |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 12734 | |
| 12735 | progress = true; |
| 12736 | } |
| 12737 | } while (progress); |
| 12738 | } |
| 12739 | |
Chris Wilson | ba318c6 | 2017-02-02 20:47:41 +0000 | [diff] [blame] | 12740 | static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv) |
| 12741 | { |
| 12742 | struct intel_atomic_state *state, *next; |
| 12743 | struct llist_node *freed; |
| 12744 | |
| 12745 | freed = llist_del_all(&dev_priv->atomic_helper.free_list); |
| 12746 | llist_for_each_entry_safe(state, next, freed, freed) |
| 12747 | drm_atomic_state_put(&state->base); |
| 12748 | } |
| 12749 | |
| 12750 | static void intel_atomic_helper_free_state_worker(struct work_struct *work) |
| 12751 | { |
| 12752 | struct drm_i915_private *dev_priv = |
| 12753 | container_of(work, typeof(*dev_priv), atomic_helper.free_work); |
| 12754 | |
| 12755 | intel_atomic_helper_free_state(dev_priv); |
| 12756 | } |
| 12757 | |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 12758 | static void intel_atomic_commit_tail(struct drm_atomic_state *state) |
Daniel Vetter | a6778b3 | 2012-07-02 09:56:42 +0200 | [diff] [blame] | 12759 | { |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 12760 | struct drm_device *dev = state->dev; |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 12761 | struct intel_atomic_state *intel_state = to_intel_atomic_state(state); |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 12762 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 29ceb0e | 2016-03-09 19:07:27 +0200 | [diff] [blame] | 12763 | struct drm_crtc_state *old_crtc_state; |
Maarten Lankhorst | 7580d77 | 2015-08-18 13:40:06 +0200 | [diff] [blame] | 12764 | struct drm_crtc *crtc; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12765 | struct intel_crtc_state *intel_cstate; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12766 | bool hw_check = intel_state->modeset; |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 12767 | u64 put_domains[I915_MAX_PIPES] = {}; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12768 | unsigned crtc_vblank_mask = 0; |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 12769 | int i; |
Daniel Vetter | a6778b3 | 2012-07-02 09:56:42 +0200 | [diff] [blame] | 12770 | |
Daniel Vetter | ea0000f | 2016-06-13 16:13:46 +0200 | [diff] [blame] | 12771 | drm_atomic_helper_wait_for_dependencies(state); |
| 12772 | |
Maarten Lankhorst | c3b3265 | 2016-11-08 13:55:40 +0100 | [diff] [blame] | 12773 | if (intel_state->modeset) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12774 | intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET); |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 12775 | |
Ville Syrjälä | 29ceb0e | 2016-03-09 19:07:27 +0200 | [diff] [blame] | 12776 | for_each_crtc_in_state(state, crtc, old_crtc_state, i) { |
Maarten Lankhorst | a539205 | 2015-06-15 12:33:52 +0200 | [diff] [blame] | 12777 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 12778 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12779 | if (needs_modeset(crtc->state) || |
| 12780 | to_intel_crtc_state(crtc->state)->update_pipe) { |
| 12781 | hw_check = true; |
| 12782 | |
| 12783 | put_domains[to_intel_crtc(crtc)->pipe] = |
| 12784 | modeset_get_crtc_power_domains(crtc, |
| 12785 | to_intel_crtc_state(crtc->state)); |
| 12786 | } |
| 12787 | |
Maarten Lankhorst | 61333b6 | 2015-06-15 12:33:50 +0200 | [diff] [blame] | 12788 | if (!needs_modeset(crtc->state)) |
| 12789 | continue; |
| 12790 | |
Ville Syrjälä | 29ceb0e | 2016-03-09 19:07:27 +0200 | [diff] [blame] | 12791 | intel_pre_plane_update(to_intel_crtc_state(old_crtc_state)); |
Daniel Vetter | 460da916 | 2013-03-27 00:44:51 +0100 | [diff] [blame] | 12792 | |
Ville Syrjälä | 29ceb0e | 2016-03-09 19:07:27 +0200 | [diff] [blame] | 12793 | if (old_crtc_state->active) { |
| 12794 | intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask); |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 12795 | dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state); |
Maarten Lankhorst | eddfcbc | 2015-06-15 12:33:53 +0200 | [diff] [blame] | 12796 | intel_crtc->active = false; |
Paulo Zanoni | 58f9c0b | 2016-01-19 11:35:51 -0200 | [diff] [blame] | 12797 | intel_fbc_disable(intel_crtc); |
Maarten Lankhorst | eddfcbc | 2015-06-15 12:33:53 +0200 | [diff] [blame] | 12798 | intel_disable_shared_dpll(intel_crtc); |
Ville Syrjälä | 9bbc8258a | 2015-11-20 22:09:20 +0200 | [diff] [blame] | 12799 | |
| 12800 | /* |
| 12801 | * Underruns don't always raise |
| 12802 | * interrupts, so check manually. |
| 12803 | */ |
| 12804 | intel_check_cpu_fifo_underruns(dev_priv); |
| 12805 | intel_check_pch_fifo_underruns(dev_priv); |
Maarten Lankhorst | b900111 | 2015-11-19 16:07:16 +0100 | [diff] [blame] | 12806 | |
Maarten Lankhorst | e62929b | 2016-11-08 13:55:33 +0100 | [diff] [blame] | 12807 | if (!crtc->state->active) { |
| 12808 | /* |
| 12809 | * Make sure we don't call initial_watermarks |
| 12810 | * for ILK-style watermark updates. |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 12811 | * |
| 12812 | * No clue what this is supposed to achieve. |
Maarten Lankhorst | e62929b | 2016-11-08 13:55:33 +0100 | [diff] [blame] | 12813 | */ |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 12814 | if (INTEL_GEN(dev_priv) >= 9) |
Maarten Lankhorst | e62929b | 2016-11-08 13:55:33 +0100 | [diff] [blame] | 12815 | dev_priv->display.initial_watermarks(intel_state, |
| 12816 | to_intel_crtc_state(crtc->state)); |
Maarten Lankhorst | e62929b | 2016-11-08 13:55:33 +0100 | [diff] [blame] | 12817 | } |
Maarten Lankhorst | a539205 | 2015-06-15 12:33:52 +0200 | [diff] [blame] | 12818 | } |
Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 12819 | } |
Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 12820 | |
Daniel Vetter | ea9d758 | 2012-07-10 10:42:52 +0200 | [diff] [blame] | 12821 | /* Only after disabling all output pipelines that will be changed can we |
| 12822 | * update the the output configuration. */ |
Maarten Lankhorst | 4740b0f | 2015-08-05 12:37:10 +0200 | [diff] [blame] | 12823 | intel_modeset_update_crtc_state(state); |
Daniel Vetter | ea9d758 | 2012-07-10 10:42:52 +0200 | [diff] [blame] | 12824 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 12825 | if (intel_state->modeset) { |
Maarten Lankhorst | 4740b0f | 2015-08-05 12:37:10 +0200 | [diff] [blame] | 12826 | drm_atomic_helper_update_legacy_modeset_state(state->dev, state); |
Maarten Lankhorst | 33c8df89 | 2016-02-10 13:49:37 +0100 | [diff] [blame] | 12827 | |
Ville Syrjälä | b0587e4 | 2017-01-26 21:52:01 +0200 | [diff] [blame] | 12828 | intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual); |
Maarten Lankhorst | f6d1973 | 2016-03-23 14:58:07 +0100 | [diff] [blame] | 12829 | |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 12830 | /* |
| 12831 | * SKL workaround: bspec recommends we disable the SAGV when we |
| 12832 | * have more then one pipe enabled |
| 12833 | */ |
Paulo Zanoni | 56feca9 | 2016-09-22 18:00:28 -0300 | [diff] [blame] | 12834 | if (!intel_can_enable_sagv(state)) |
Paulo Zanoni | 16dcdc4 | 2016-09-22 18:00:27 -0300 | [diff] [blame] | 12835 | intel_disable_sagv(dev_priv); |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 12836 | |
Maarten Lankhorst | 677100c | 2016-11-08 13:55:41 +0100 | [diff] [blame] | 12837 | intel_modeset_verify_disabled(dev, state); |
Maarten Lankhorst | 4740b0f | 2015-08-05 12:37:10 +0200 | [diff] [blame] | 12838 | } |
Daniel Vetter | 47fab73 | 2012-10-26 10:58:18 +0200 | [diff] [blame] | 12839 | |
Lyude | 896e5bb | 2016-08-24 07:48:09 +0200 | [diff] [blame] | 12840 | /* Complete the events for pipes that have now been disabled */ |
Ville Syrjälä | 29ceb0e | 2016-03-09 19:07:27 +0200 | [diff] [blame] | 12841 | for_each_crtc_in_state(state, crtc, old_crtc_state, i) { |
Maarten Lankhorst | f6ac4b2 | 2015-07-13 16:30:31 +0200 | [diff] [blame] | 12842 | bool modeset = needs_modeset(crtc->state); |
Maarten Lankhorst | a539205 | 2015-06-15 12:33:52 +0200 | [diff] [blame] | 12843 | |
Daniel Vetter | 1f7528c | 2016-06-13 16:13:45 +0200 | [diff] [blame] | 12844 | /* Complete events for now disable pipes here. */ |
| 12845 | if (modeset && !crtc->state->active && crtc->state->event) { |
| 12846 | spin_lock_irq(&dev->event_lock); |
| 12847 | drm_crtc_send_vblank_event(crtc, crtc->state->event); |
| 12848 | spin_unlock_irq(&dev->event_lock); |
| 12849 | |
| 12850 | crtc->state->event = NULL; |
| 12851 | } |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 12852 | } |
| 12853 | |
Lyude | 896e5bb | 2016-08-24 07:48:09 +0200 | [diff] [blame] | 12854 | /* Now enable the clocks, plane, pipe, and connectors that we set up. */ |
| 12855 | dev_priv->display.update_crtcs(state, &crtc_vblank_mask); |
| 12856 | |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 12857 | /* FIXME: We should call drm_atomic_helper_commit_hw_done() here |
| 12858 | * already, but still need the state for the delayed optimization. To |
| 12859 | * fix this: |
| 12860 | * - wrap the optimization/post_plane_update stuff into a per-crtc work. |
| 12861 | * - schedule that vblank worker _before_ calling hw_done |
| 12862 | * - at the start of commit_tail, cancel it _synchrously |
| 12863 | * - switch over to the vblank wait helper in the core after that since |
| 12864 | * we don't need out special handling any more. |
| 12865 | */ |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12866 | if (!state->legacy_cursor_update) |
| 12867 | intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask); |
| 12868 | |
| 12869 | /* |
| 12870 | * Now that the vblank has passed, we can go ahead and program the |
| 12871 | * optimal watermarks on platforms that need two-step watermark |
| 12872 | * programming. |
| 12873 | * |
| 12874 | * TODO: Move this (and other cleanup) to an async worker eventually. |
| 12875 | */ |
| 12876 | for_each_crtc_in_state(state, crtc, old_crtc_state, i) { |
| 12877 | intel_cstate = to_intel_crtc_state(crtc->state); |
| 12878 | |
| 12879 | if (dev_priv->display.optimize_watermarks) |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 12880 | dev_priv->display.optimize_watermarks(intel_state, |
| 12881 | intel_cstate); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12882 | } |
| 12883 | |
| 12884 | for_each_crtc_in_state(state, crtc, old_crtc_state, i) { |
| 12885 | intel_post_plane_update(to_intel_crtc_state(old_crtc_state)); |
| 12886 | |
| 12887 | if (put_domains[i]) |
| 12888 | modeset_put_power_domains(dev_priv, put_domains[i]); |
| 12889 | |
Maarten Lankhorst | 677100c | 2016-11-08 13:55:41 +0100 | [diff] [blame] | 12890 | intel_modeset_verify_crtc(crtc, state, old_crtc_state, crtc->state); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12891 | } |
| 12892 | |
Paulo Zanoni | 56feca9 | 2016-09-22 18:00:28 -0300 | [diff] [blame] | 12893 | if (intel_state->modeset && intel_can_enable_sagv(state)) |
Paulo Zanoni | 16dcdc4 | 2016-09-22 18:00:27 -0300 | [diff] [blame] | 12894 | intel_enable_sagv(dev_priv); |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 12895 | |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 12896 | drm_atomic_helper_commit_hw_done(state); |
| 12897 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12898 | if (intel_state->modeset) |
| 12899 | intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET); |
| 12900 | |
| 12901 | mutex_lock(&dev->struct_mutex); |
| 12902 | drm_atomic_helper_cleanup_planes(dev, state); |
| 12903 | mutex_unlock(&dev->struct_mutex); |
| 12904 | |
Daniel Vetter | ea0000f | 2016-06-13 16:13:46 +0200 | [diff] [blame] | 12905 | drm_atomic_helper_commit_cleanup_done(state); |
| 12906 | |
Chris Wilson | 0853695 | 2016-10-14 13:18:18 +0100 | [diff] [blame] | 12907 | drm_atomic_state_put(state); |
Jesse Barnes | 7f27126e | 2014-11-05 14:26:06 -0800 | [diff] [blame] | 12908 | |
Mika Kuoppala | 7571494 | 2015-12-16 09:26:48 +0200 | [diff] [blame] | 12909 | /* As one of the primary mmio accessors, KMS has a high likelihood |
| 12910 | * of triggering bugs in unclaimed access. After we finish |
| 12911 | * modesetting, see if an error has been flagged, and if so |
| 12912 | * enable debugging for the next modeset - and hope we catch |
| 12913 | * the culprit. |
| 12914 | * |
| 12915 | * XXX note that we assume display power is on at this point. |
| 12916 | * This might hold true now but we need to add pm helper to check |
| 12917 | * unclaimed only when the hardware is on, as atomic commits |
| 12918 | * can happen also when the device is completely off. |
| 12919 | */ |
| 12920 | intel_uncore_arm_unclaimed_mmio_detection(dev_priv); |
Chris Wilson | ba318c6 | 2017-02-02 20:47:41 +0000 | [diff] [blame] | 12921 | |
| 12922 | intel_atomic_helper_free_state(dev_priv); |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 12923 | } |
| 12924 | |
| 12925 | static void intel_atomic_commit_work(struct work_struct *work) |
| 12926 | { |
Chris Wilson | c004a90 | 2016-10-28 13:58:45 +0100 | [diff] [blame] | 12927 | struct drm_atomic_state *state = |
| 12928 | container_of(work, struct drm_atomic_state, commit_work); |
| 12929 | |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 12930 | intel_atomic_commit_tail(state); |
| 12931 | } |
| 12932 | |
Chris Wilson | c004a90 | 2016-10-28 13:58:45 +0100 | [diff] [blame] | 12933 | static int __i915_sw_fence_call |
| 12934 | intel_atomic_commit_ready(struct i915_sw_fence *fence, |
| 12935 | enum i915_sw_fence_notify notify) |
| 12936 | { |
| 12937 | struct intel_atomic_state *state = |
| 12938 | container_of(fence, struct intel_atomic_state, commit_ready); |
| 12939 | |
| 12940 | switch (notify) { |
| 12941 | case FENCE_COMPLETE: |
| 12942 | if (state->base.commit_work.func) |
| 12943 | queue_work(system_unbound_wq, &state->base.commit_work); |
| 12944 | break; |
| 12945 | |
| 12946 | case FENCE_FREE: |
Chris Wilson | eb955ee | 2017-01-23 21:29:39 +0000 | [diff] [blame] | 12947 | { |
| 12948 | struct intel_atomic_helper *helper = |
| 12949 | &to_i915(state->base.dev)->atomic_helper; |
| 12950 | |
| 12951 | if (llist_add(&state->freed, &helper->free_list)) |
| 12952 | schedule_work(&helper->free_work); |
| 12953 | break; |
| 12954 | } |
Chris Wilson | c004a90 | 2016-10-28 13:58:45 +0100 | [diff] [blame] | 12955 | } |
| 12956 | |
| 12957 | return NOTIFY_DONE; |
| 12958 | } |
| 12959 | |
Daniel Vetter | 6c9c1b3 | 2016-06-13 16:13:48 +0200 | [diff] [blame] | 12960 | static void intel_atomic_track_fbs(struct drm_atomic_state *state) |
| 12961 | { |
| 12962 | struct drm_plane_state *old_plane_state; |
| 12963 | struct drm_plane *plane; |
Daniel Vetter | 6c9c1b3 | 2016-06-13 16:13:48 +0200 | [diff] [blame] | 12964 | int i; |
| 12965 | |
Chris Wilson | faf5bf0 | 2016-08-04 16:32:37 +0100 | [diff] [blame] | 12966 | for_each_plane_in_state(state, plane, old_plane_state, i) |
| 12967 | i915_gem_track_fb(intel_fb_obj(old_plane_state->fb), |
| 12968 | intel_fb_obj(plane->state->fb), |
| 12969 | to_intel_plane(plane)->frontbuffer_bit); |
Daniel Vetter | 6c9c1b3 | 2016-06-13 16:13:48 +0200 | [diff] [blame] | 12970 | } |
| 12971 | |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 12972 | /** |
| 12973 | * intel_atomic_commit - commit validated state object |
| 12974 | * @dev: DRM device |
| 12975 | * @state: the top-level driver state object |
| 12976 | * @nonblock: nonblocking commit |
| 12977 | * |
| 12978 | * This function commits a top-level state object that has been validated |
| 12979 | * with drm_atomic_helper_check(). |
| 12980 | * |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 12981 | * RETURNS |
| 12982 | * Zero for success or -errno. |
| 12983 | */ |
| 12984 | static int intel_atomic_commit(struct drm_device *dev, |
| 12985 | struct drm_atomic_state *state, |
| 12986 | bool nonblock) |
| 12987 | { |
| 12988 | struct intel_atomic_state *intel_state = to_intel_atomic_state(state); |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 12989 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 12990 | int ret = 0; |
| 12991 | |
Ville Syrjälä | a5509ab | 2017-02-17 17:01:59 +0200 | [diff] [blame] | 12992 | /* |
| 12993 | * The intel_legacy_cursor_update() fast path takes care |
| 12994 | * of avoiding the vblank waits for simple cursor |
| 12995 | * movement and flips. For cursor on/off and size changes, |
| 12996 | * we want to perform the vblank waits so that watermark |
| 12997 | * updates happen during the correct frames. Gen9+ have |
| 12998 | * double buffered watermarks and so shouldn't need this. |
| 12999 | */ |
| 13000 | if (INTEL_GEN(dev_priv) < 9) |
| 13001 | state->legacy_cursor_update = false; |
| 13002 | |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 13003 | ret = drm_atomic_helper_setup_commit(state, nonblock); |
| 13004 | if (ret) |
| 13005 | return ret; |
| 13006 | |
Chris Wilson | c004a90 | 2016-10-28 13:58:45 +0100 | [diff] [blame] | 13007 | drm_atomic_state_get(state); |
| 13008 | i915_sw_fence_init(&intel_state->commit_ready, |
| 13009 | intel_atomic_commit_ready); |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 13010 | |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 13011 | ret = intel_atomic_prepare_commit(dev, state); |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 13012 | if (ret) { |
| 13013 | DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret); |
Chris Wilson | c004a90 | 2016-10-28 13:58:45 +0100 | [diff] [blame] | 13014 | i915_sw_fence_commit(&intel_state->commit_ready); |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 13015 | return ret; |
| 13016 | } |
| 13017 | |
| 13018 | drm_atomic_helper_swap_state(state, true); |
| 13019 | dev_priv->wm.distrust_bios_wm = false; |
Ander Conselvan de Oliveira | 3c0fb58 | 2016-12-29 17:22:08 +0200 | [diff] [blame] | 13020 | intel_shared_dpll_swap_state(state); |
Daniel Vetter | 6c9c1b3 | 2016-06-13 16:13:48 +0200 | [diff] [blame] | 13021 | intel_atomic_track_fbs(state); |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 13022 | |
Maarten Lankhorst | c3b3265 | 2016-11-08 13:55:40 +0100 | [diff] [blame] | 13023 | if (intel_state->modeset) { |
| 13024 | memcpy(dev_priv->min_pixclk, intel_state->min_pixclk, |
| 13025 | sizeof(intel_state->min_pixclk)); |
| 13026 | dev_priv->active_crtcs = intel_state->active_crtcs; |
Ville Syrjälä | bb0f4aa | 2017-01-20 20:21:59 +0200 | [diff] [blame] | 13027 | dev_priv->cdclk.logical = intel_state->cdclk.logical; |
| 13028 | dev_priv->cdclk.actual = intel_state->cdclk.actual; |
Maarten Lankhorst | c3b3265 | 2016-11-08 13:55:40 +0100 | [diff] [blame] | 13029 | } |
| 13030 | |
Chris Wilson | 0853695 | 2016-10-14 13:18:18 +0100 | [diff] [blame] | 13031 | drm_atomic_state_get(state); |
Chris Wilson | c004a90 | 2016-10-28 13:58:45 +0100 | [diff] [blame] | 13032 | INIT_WORK(&state->commit_work, |
| 13033 | nonblock ? intel_atomic_commit_work : NULL); |
| 13034 | |
| 13035 | i915_sw_fence_commit(&intel_state->commit_ready); |
| 13036 | if (!nonblock) { |
| 13037 | i915_sw_fence_wait(&intel_state->commit_ready); |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 13038 | intel_atomic_commit_tail(state); |
Chris Wilson | c004a90 | 2016-10-28 13:58:45 +0100 | [diff] [blame] | 13039 | } |
Mika Kuoppala | 7571494 | 2015-12-16 09:26:48 +0200 | [diff] [blame] | 13040 | |
Maarten Lankhorst | 74c090b | 2015-07-13 16:30:30 +0200 | [diff] [blame] | 13041 | return 0; |
Daniel Vetter | f30da18 | 2013-04-11 20:22:50 +0200 | [diff] [blame] | 13042 | } |
| 13043 | |
Chris Wilson | c0c36b94 | 2012-12-19 16:08:43 +0000 | [diff] [blame] | 13044 | void intel_crtc_restore_mode(struct drm_crtc *crtc) |
| 13045 | { |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 13046 | struct drm_device *dev = crtc->dev; |
| 13047 | struct drm_atomic_state *state; |
Maarten Lankhorst | e694eb0 | 2015-07-14 16:19:12 +0200 | [diff] [blame] | 13048 | struct drm_crtc_state *crtc_state; |
Ander Conselvan de Oliveira | 2bfb462 | 2015-04-21 17:13:20 +0300 | [diff] [blame] | 13049 | int ret; |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 13050 | |
| 13051 | state = drm_atomic_state_alloc(dev); |
| 13052 | if (!state) { |
Ville Syrjälä | 78108b7 | 2016-05-27 20:59:19 +0300 | [diff] [blame] | 13053 | DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory", |
| 13054 | crtc->base.id, crtc->name); |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 13055 | return; |
| 13056 | } |
| 13057 | |
Maarten Lankhorst | e694eb0 | 2015-07-14 16:19:12 +0200 | [diff] [blame] | 13058 | state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc); |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 13059 | |
Maarten Lankhorst | e694eb0 | 2015-07-14 16:19:12 +0200 | [diff] [blame] | 13060 | retry: |
| 13061 | crtc_state = drm_atomic_get_crtc_state(state, crtc); |
| 13062 | ret = PTR_ERR_OR_ZERO(crtc_state); |
| 13063 | if (!ret) { |
| 13064 | if (!crtc_state->active) |
| 13065 | goto out; |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 13066 | |
Maarten Lankhorst | e694eb0 | 2015-07-14 16:19:12 +0200 | [diff] [blame] | 13067 | crtc_state->mode_changed = true; |
Maarten Lankhorst | 74c090b | 2015-07-13 16:30:30 +0200 | [diff] [blame] | 13068 | ret = drm_atomic_commit(state); |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 13069 | } |
| 13070 | |
Maarten Lankhorst | e694eb0 | 2015-07-14 16:19:12 +0200 | [diff] [blame] | 13071 | if (ret == -EDEADLK) { |
| 13072 | drm_atomic_state_clear(state); |
| 13073 | drm_modeset_backoff(state->acquire_ctx); |
| 13074 | goto retry; |
Ander Conselvan de Oliveira | 4be0731 | 2015-04-21 17:13:01 +0300 | [diff] [blame] | 13075 | } |
| 13076 | |
Maarten Lankhorst | e694eb0 | 2015-07-14 16:19:12 +0200 | [diff] [blame] | 13077 | out: |
Chris Wilson | 0853695 | 2016-10-14 13:18:18 +0100 | [diff] [blame] | 13078 | drm_atomic_state_put(state); |
Chris Wilson | c0c36b94 | 2012-12-19 16:08:43 +0000 | [diff] [blame] | 13079 | } |
| 13080 | |
Bob Paauwe | a878487 | 2016-07-15 14:59:02 +0100 | [diff] [blame] | 13081 | /* |
| 13082 | * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling |
| 13083 | * drm_atomic_helper_legacy_gamma_set() directly. |
| 13084 | */ |
| 13085 | static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc, |
| 13086 | u16 *red, u16 *green, u16 *blue, |
| 13087 | uint32_t size) |
| 13088 | { |
| 13089 | struct drm_device *dev = crtc->dev; |
| 13090 | struct drm_mode_config *config = &dev->mode_config; |
| 13091 | struct drm_crtc_state *state; |
| 13092 | int ret; |
| 13093 | |
| 13094 | ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size); |
| 13095 | if (ret) |
| 13096 | return ret; |
| 13097 | |
| 13098 | /* |
| 13099 | * Make sure we update the legacy properties so this works when |
| 13100 | * atomic is not enabled. |
| 13101 | */ |
| 13102 | |
| 13103 | state = crtc->state; |
| 13104 | |
| 13105 | drm_object_property_set_value(&crtc->base, |
| 13106 | config->degamma_lut_property, |
| 13107 | (state->degamma_lut) ? |
| 13108 | state->degamma_lut->base.id : 0); |
| 13109 | |
| 13110 | drm_object_property_set_value(&crtc->base, |
| 13111 | config->ctm_property, |
| 13112 | (state->ctm) ? |
| 13113 | state->ctm->base.id : 0); |
| 13114 | |
| 13115 | drm_object_property_set_value(&crtc->base, |
| 13116 | config->gamma_lut_property, |
| 13117 | (state->gamma_lut) ? |
| 13118 | state->gamma_lut->base.id : 0); |
| 13119 | |
| 13120 | return 0; |
| 13121 | } |
| 13122 | |
Chris Wilson | f6e5b16 | 2011-04-12 18:06:51 +0100 | [diff] [blame] | 13123 | static const struct drm_crtc_funcs intel_crtc_funcs = { |
Bob Paauwe | a878487 | 2016-07-15 14:59:02 +0100 | [diff] [blame] | 13124 | .gamma_set = intel_atomic_legacy_gamma_set, |
Maarten Lankhorst | 74c090b | 2015-07-13 16:30:30 +0200 | [diff] [blame] | 13125 | .set_config = drm_atomic_helper_set_config, |
Lionel Landwerlin | 82cf435 | 2016-03-16 10:57:16 +0000 | [diff] [blame] | 13126 | .set_property = drm_atomic_helper_crtc_set_property, |
Chris Wilson | f6e5b16 | 2011-04-12 18:06:51 +0100 | [diff] [blame] | 13127 | .destroy = intel_crtc_destroy, |
Maarten Lankhorst | 4c01ded | 2016-12-22 11:33:23 +0100 | [diff] [blame] | 13128 | .page_flip = drm_atomic_helper_page_flip, |
Matt Roper | 1356837 | 2015-01-21 16:35:47 -0800 | [diff] [blame] | 13129 | .atomic_duplicate_state = intel_crtc_duplicate_state, |
| 13130 | .atomic_destroy_state = intel_crtc_destroy_state, |
Tomeu Vizoso | 8c6b709 | 2017-01-10 14:43:04 +0100 | [diff] [blame] | 13131 | .set_crc_source = intel_crtc_set_crc_source, |
Chris Wilson | f6e5b16 | 2011-04-12 18:06:51 +0100 | [diff] [blame] | 13132 | }; |
| 13133 | |
Matt Roper | 6beb8c23 | 2014-12-01 15:40:14 -0800 | [diff] [blame] | 13134 | /** |
| 13135 | * intel_prepare_plane_fb - Prepare fb for usage on plane |
| 13136 | * @plane: drm plane to prepare for |
| 13137 | * @fb: framebuffer to prepare for presentation |
| 13138 | * |
| 13139 | * Prepares a framebuffer for usage on a display plane. Generally this |
| 13140 | * involves pinning the underlying object and updating the frontbuffer tracking |
| 13141 | * bits. Some older platforms need special physical address handling for |
| 13142 | * cursor planes. |
| 13143 | * |
Maarten Lankhorst | f935675 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 13144 | * Must be called with struct_mutex held. |
| 13145 | * |
Matt Roper | 6beb8c23 | 2014-12-01 15:40:14 -0800 | [diff] [blame] | 13146 | * Returns 0 on success, negative error code on failure. |
| 13147 | */ |
| 13148 | int |
| 13149 | intel_prepare_plane_fb(struct drm_plane *plane, |
Chris Wilson | 1832040 | 2016-08-18 19:00:16 +0100 | [diff] [blame] | 13150 | struct drm_plane_state *new_state) |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13151 | { |
Chris Wilson | c004a90 | 2016-10-28 13:58:45 +0100 | [diff] [blame] | 13152 | struct intel_atomic_state *intel_state = |
| 13153 | to_intel_atomic_state(new_state->state); |
Tvrtko Ursulin | b7f05d4 | 2016-11-09 11:30:45 +0000 | [diff] [blame] | 13154 | struct drm_i915_private *dev_priv = to_i915(plane->dev); |
Maarten Lankhorst | 844f911 | 2015-09-02 10:42:40 +0200 | [diff] [blame] | 13155 | struct drm_framebuffer *fb = new_state->fb; |
Matt Roper | 6beb8c23 | 2014-12-01 15:40:14 -0800 | [diff] [blame] | 13156 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); |
Maarten Lankhorst | 1ee4939 | 2015-09-23 13:27:08 +0200 | [diff] [blame] | 13157 | struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb); |
Chris Wilson | c004a90 | 2016-10-28 13:58:45 +0100 | [diff] [blame] | 13158 | int ret; |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13159 | |
Chris Wilson | 57822dc | 2017-02-22 11:40:48 +0000 | [diff] [blame] | 13160 | if (obj) { |
| 13161 | if (plane->type == DRM_PLANE_TYPE_CURSOR && |
| 13162 | INTEL_INFO(dev_priv)->cursor_needs_physical) { |
| 13163 | const int align = IS_I830(dev_priv) ? 16 * 1024 : 256; |
| 13164 | |
| 13165 | ret = i915_gem_object_attach_phys(obj, align); |
| 13166 | if (ret) { |
| 13167 | DRM_DEBUG_KMS("failed to attach phys object\n"); |
| 13168 | return ret; |
| 13169 | } |
| 13170 | } else { |
| 13171 | struct i915_vma *vma; |
| 13172 | |
| 13173 | vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation); |
| 13174 | if (IS_ERR(vma)) { |
| 13175 | DRM_DEBUG_KMS("failed to pin object\n"); |
| 13176 | return PTR_ERR(vma); |
| 13177 | } |
| 13178 | |
| 13179 | to_intel_plane_state(new_state)->vma = vma; |
| 13180 | } |
| 13181 | } |
| 13182 | |
Maarten Lankhorst | 1ee4939 | 2015-09-23 13:27:08 +0200 | [diff] [blame] | 13183 | if (!obj && !old_obj) |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13184 | return 0; |
| 13185 | |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 13186 | if (old_obj) { |
| 13187 | struct drm_crtc_state *crtc_state = |
Chris Wilson | c004a90 | 2016-10-28 13:58:45 +0100 | [diff] [blame] | 13188 | drm_atomic_get_existing_crtc_state(new_state->state, |
| 13189 | plane->state->crtc); |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 13190 | |
| 13191 | /* Big Hammer, we also need to ensure that any pending |
| 13192 | * MI_WAIT_FOR_EVENT inside a user batch buffer on the |
| 13193 | * current scanout is retired before unpinning the old |
| 13194 | * framebuffer. Note that we rely on userspace rendering |
| 13195 | * into the buffer attached to the pipe they are waiting |
| 13196 | * on. If not, userspace generates a GPU hang with IPEHR |
| 13197 | * point to the MI_WAIT_FOR_EVENT. |
| 13198 | * |
| 13199 | * This should only fail upon a hung GPU, in which case we |
| 13200 | * can safely continue. |
| 13201 | */ |
Chris Wilson | c004a90 | 2016-10-28 13:58:45 +0100 | [diff] [blame] | 13202 | if (needs_modeset(crtc_state)) { |
| 13203 | ret = i915_sw_fence_await_reservation(&intel_state->commit_ready, |
| 13204 | old_obj->resv, NULL, |
| 13205 | false, 0, |
| 13206 | GFP_KERNEL); |
| 13207 | if (ret < 0) |
| 13208 | return ret; |
Chris Wilson | f4457ae | 2016-04-13 17:35:08 +0100 | [diff] [blame] | 13209 | } |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 13210 | } |
| 13211 | |
Chris Wilson | c004a90 | 2016-10-28 13:58:45 +0100 | [diff] [blame] | 13212 | if (new_state->fence) { /* explicit fencing */ |
| 13213 | ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready, |
| 13214 | new_state->fence, |
| 13215 | I915_FENCE_TIMEOUT, |
| 13216 | GFP_KERNEL); |
| 13217 | if (ret < 0) |
| 13218 | return ret; |
| 13219 | } |
| 13220 | |
Chris Wilson | c37efb9 | 2016-06-17 08:28:47 +0100 | [diff] [blame] | 13221 | if (!obj) |
| 13222 | return 0; |
| 13223 | |
Chris Wilson | c004a90 | 2016-10-28 13:58:45 +0100 | [diff] [blame] | 13224 | if (!new_state->fence) { /* implicit fencing */ |
| 13225 | ret = i915_sw_fence_await_reservation(&intel_state->commit_ready, |
| 13226 | obj->resv, NULL, |
| 13227 | false, I915_FENCE_TIMEOUT, |
| 13228 | GFP_KERNEL); |
| 13229 | if (ret < 0) |
| 13230 | return ret; |
Chris Wilson | 6b5e90f | 2016-11-14 20:41:05 +0000 | [diff] [blame] | 13231 | |
| 13232 | i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY); |
Chris Wilson | c004a90 | 2016-10-28 13:58:45 +0100 | [diff] [blame] | 13233 | } |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 13234 | |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 13235 | return 0; |
Matt Roper | 6beb8c23 | 2014-12-01 15:40:14 -0800 | [diff] [blame] | 13236 | } |
| 13237 | |
Matt Roper | 38f3ce3 | 2014-12-02 07:45:25 -0800 | [diff] [blame] | 13238 | /** |
| 13239 | * intel_cleanup_plane_fb - Cleans up an fb after plane use |
| 13240 | * @plane: drm plane to clean up for |
| 13241 | * @fb: old framebuffer that was on plane |
| 13242 | * |
| 13243 | * Cleans up a framebuffer that has just been removed from a plane. |
Maarten Lankhorst | f935675 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 13244 | * |
| 13245 | * Must be called with struct_mutex held. |
Matt Roper | 38f3ce3 | 2014-12-02 07:45:25 -0800 | [diff] [blame] | 13246 | */ |
| 13247 | void |
| 13248 | intel_cleanup_plane_fb(struct drm_plane *plane, |
Chris Wilson | 1832040 | 2016-08-18 19:00:16 +0100 | [diff] [blame] | 13249 | struct drm_plane_state *old_state) |
Matt Roper | 38f3ce3 | 2014-12-02 07:45:25 -0800 | [diff] [blame] | 13250 | { |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 13251 | struct i915_vma *vma; |
Matt Roper | 38f3ce3 | 2014-12-02 07:45:25 -0800 | [diff] [blame] | 13252 | |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 13253 | /* Should only be called after a successful intel_prepare_plane_fb()! */ |
| 13254 | vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma); |
| 13255 | if (vma) |
| 13256 | intel_unpin_fb_vma(vma); |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13257 | } |
| 13258 | |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 13259 | int |
| 13260 | skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state) |
| 13261 | { |
Ander Conselvan de Oliveira | 5b7280f | 2017-02-23 09:15:58 +0200 | [diff] [blame] | 13262 | struct drm_i915_private *dev_priv; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 13263 | int max_scale; |
Ander Conselvan de Oliveira | 5b7280f | 2017-02-23 09:15:58 +0200 | [diff] [blame] | 13264 | int crtc_clock, max_dotclk; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 13265 | |
Maarten Lankhorst | bf8a0af | 2015-11-24 11:29:02 +0100 | [diff] [blame] | 13266 | if (!intel_crtc || !crtc_state->base.enable) |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 13267 | return DRM_PLANE_HELPER_NO_SCALING; |
| 13268 | |
Ander Conselvan de Oliveira | 5b7280f | 2017-02-23 09:15:58 +0200 | [diff] [blame] | 13269 | dev_priv = to_i915(intel_crtc->base.dev); |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 13270 | |
Ander Conselvan de Oliveira | 5b7280f | 2017-02-23 09:15:58 +0200 | [diff] [blame] | 13271 | crtc_clock = crtc_state->base.adjusted_mode.crtc_clock; |
| 13272 | max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk; |
| 13273 | |
| 13274 | if (IS_GEMINILAKE(dev_priv)) |
| 13275 | max_dotclk *= 2; |
| 13276 | |
| 13277 | if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock)) |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 13278 | return DRM_PLANE_HELPER_NO_SCALING; |
| 13279 | |
| 13280 | /* |
| 13281 | * skl max scale is lower of: |
| 13282 | * close to 3 but not 3, -1 is for that purpose |
| 13283 | * or |
| 13284 | * cdclk/crtc_clock |
| 13285 | */ |
Ander Conselvan de Oliveira | 5b7280f | 2017-02-23 09:15:58 +0200 | [diff] [blame] | 13286 | max_scale = min((1 << 16) * 3 - 1, |
| 13287 | (1 << 8) * ((max_dotclk << 8) / crtc_clock)); |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 13288 | |
| 13289 | return max_scale; |
| 13290 | } |
| 13291 | |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13292 | static int |
Gustavo Padovan | 3c692a4 | 2014-09-05 17:04:49 -0300 | [diff] [blame] | 13293 | intel_check_primary_plane(struct drm_plane *plane, |
Maarten Lankhorst | 061e4b8 | 2015-06-15 12:33:46 +0200 | [diff] [blame] | 13294 | struct intel_crtc_state *crtc_state, |
Gustavo Padovan | 3c692a4 | 2014-09-05 17:04:49 -0300 | [diff] [blame] | 13295 | struct intel_plane_state *state) |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13296 | { |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 13297 | struct drm_i915_private *dev_priv = to_i915(plane->dev); |
Matt Roper | 2b875c2 | 2014-12-01 15:40:13 -0800 | [diff] [blame] | 13298 | struct drm_crtc *crtc = state->base.crtc; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 13299 | int min_scale = DRM_PLANE_HELPER_NO_SCALING; |
Maarten Lankhorst | 061e4b8 | 2015-06-15 12:33:46 +0200 | [diff] [blame] | 13300 | int max_scale = DRM_PLANE_HELPER_NO_SCALING; |
| 13301 | bool can_position = false; |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 13302 | int ret; |
Gustavo Padovan | 3c692a4 | 2014-09-05 17:04:49 -0300 | [diff] [blame] | 13303 | |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 13304 | if (INTEL_GEN(dev_priv) >= 9) { |
Ville Syrjälä | 693bdc2 | 2016-01-15 20:46:53 +0200 | [diff] [blame] | 13305 | /* use scaler when colorkey is not required */ |
| 13306 | if (state->ckey.flags == I915_SET_COLORKEY_NONE) { |
| 13307 | min_scale = 1; |
| 13308 | max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state); |
| 13309 | } |
Sonika Jindal | d810636 | 2015-04-10 14:37:28 +0530 | [diff] [blame] | 13310 | can_position = true; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 13311 | } |
Sonika Jindal | d810636 | 2015-04-10 14:37:28 +0530 | [diff] [blame] | 13312 | |
Daniel Vetter | cc92638 | 2016-08-15 10:41:47 +0200 | [diff] [blame] | 13313 | ret = drm_plane_helper_check_state(&state->base, |
| 13314 | &state->clip, |
| 13315 | min_scale, max_scale, |
| 13316 | can_position, true); |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 13317 | if (ret) |
| 13318 | return ret; |
| 13319 | |
Daniel Vetter | cc92638 | 2016-08-15 10:41:47 +0200 | [diff] [blame] | 13320 | if (!state->base.fb) |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 13321 | return 0; |
| 13322 | |
| 13323 | if (INTEL_GEN(dev_priv) >= 9) { |
| 13324 | ret = skl_check_plane_surface(state); |
| 13325 | if (ret) |
| 13326 | return ret; |
| 13327 | } |
| 13328 | |
| 13329 | return 0; |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13330 | } |
| 13331 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 13332 | static void intel_begin_crtc_commit(struct drm_crtc *crtc, |
| 13333 | struct drm_crtc_state *old_crtc_state) |
| 13334 | { |
| 13335 | struct drm_device *dev = crtc->dev; |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 13336 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 13337 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Lyude | b707aa5 | 2016-09-15 10:56:06 -0400 | [diff] [blame] | 13338 | struct intel_crtc_state *intel_cstate = |
| 13339 | to_intel_crtc_state(crtc->state); |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 13340 | struct intel_crtc_state *old_intel_cstate = |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 13341 | to_intel_crtc_state(old_crtc_state); |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 13342 | struct intel_atomic_state *old_intel_state = |
| 13343 | to_intel_atomic_state(old_crtc_state->state); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 13344 | bool modeset = needs_modeset(crtc->state); |
| 13345 | |
Maarten Lankhorst | 567f079 | 2017-02-28 15:28:47 +0100 | [diff] [blame^] | 13346 | if (!modeset && |
| 13347 | (intel_cstate->base.color_mgmt_changed || |
| 13348 | intel_cstate->update_pipe)) { |
| 13349 | intel_color_set_csc(crtc->state); |
| 13350 | intel_color_load_luts(crtc->state); |
| 13351 | } |
| 13352 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 13353 | /* Perform vblank evasion around commit operation */ |
| 13354 | intel_pipe_update_start(intel_crtc); |
| 13355 | |
| 13356 | if (modeset) |
Maarten Lankhorst | e62929b | 2016-11-08 13:55:33 +0100 | [diff] [blame] | 13357 | goto out; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 13358 | |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 13359 | if (intel_cstate->update_pipe) |
| 13360 | intel_update_pipe_config(intel_crtc, old_intel_cstate); |
| 13361 | else if (INTEL_GEN(dev_priv) >= 9) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 13362 | skl_detach_scalers(intel_crtc); |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 13363 | |
Maarten Lankhorst | e62929b | 2016-11-08 13:55:33 +0100 | [diff] [blame] | 13364 | out: |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 13365 | if (dev_priv->display.atomic_update_watermarks) |
| 13366 | dev_priv->display.atomic_update_watermarks(old_intel_state, |
| 13367 | intel_cstate); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 13368 | } |
| 13369 | |
| 13370 | static void intel_finish_crtc_commit(struct drm_crtc *crtc, |
| 13371 | struct drm_crtc_state *old_crtc_state) |
| 13372 | { |
| 13373 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 13374 | |
| 13375 | intel_pipe_update_end(intel_crtc, NULL); |
| 13376 | } |
| 13377 | |
Matt Roper | cf4c7c1 | 2014-12-04 10:27:42 -0800 | [diff] [blame] | 13378 | /** |
Matt Roper | 4a3b876 | 2014-12-23 10:41:51 -0800 | [diff] [blame] | 13379 | * intel_plane_destroy - destroy a plane |
| 13380 | * @plane: plane to destroy |
Matt Roper | cf4c7c1 | 2014-12-04 10:27:42 -0800 | [diff] [blame] | 13381 | * |
Matt Roper | 4a3b876 | 2014-12-23 10:41:51 -0800 | [diff] [blame] | 13382 | * Common destruction function for all types of planes (primary, cursor, |
| 13383 | * sprite). |
Matt Roper | cf4c7c1 | 2014-12-04 10:27:42 -0800 | [diff] [blame] | 13384 | */ |
Matt Roper | 4a3b876 | 2014-12-23 10:41:51 -0800 | [diff] [blame] | 13385 | void intel_plane_destroy(struct drm_plane *plane) |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13386 | { |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13387 | drm_plane_cleanup(plane); |
Ville Syrjälä | 69ae561 | 2016-05-27 20:59:22 +0300 | [diff] [blame] | 13388 | kfree(to_intel_plane(plane)); |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13389 | } |
| 13390 | |
Matt Roper | 65a3fea | 2015-01-21 16:35:42 -0800 | [diff] [blame] | 13391 | const struct drm_plane_funcs intel_plane_funcs = { |
Matt Roper | 70a101f | 2015-04-08 18:56:53 -0700 | [diff] [blame] | 13392 | .update_plane = drm_atomic_helper_update_plane, |
| 13393 | .disable_plane = drm_atomic_helper_disable_plane, |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13394 | .destroy = intel_plane_destroy, |
Matt Roper | c196e1d | 2015-01-21 16:35:48 -0800 | [diff] [blame] | 13395 | .set_property = drm_atomic_helper_plane_set_property, |
Matt Roper | a98b343 | 2015-01-21 16:35:43 -0800 | [diff] [blame] | 13396 | .atomic_get_property = intel_plane_atomic_get_property, |
| 13397 | .atomic_set_property = intel_plane_atomic_set_property, |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 13398 | .atomic_duplicate_state = intel_plane_duplicate_state, |
| 13399 | .atomic_destroy_state = intel_plane_destroy_state, |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13400 | }; |
| 13401 | |
Maarten Lankhorst | f79f269 | 2016-12-12 11:34:55 +0100 | [diff] [blame] | 13402 | static int |
| 13403 | intel_legacy_cursor_update(struct drm_plane *plane, |
| 13404 | struct drm_crtc *crtc, |
| 13405 | struct drm_framebuffer *fb, |
| 13406 | int crtc_x, int crtc_y, |
| 13407 | unsigned int crtc_w, unsigned int crtc_h, |
| 13408 | uint32_t src_x, uint32_t src_y, |
| 13409 | uint32_t src_w, uint32_t src_h) |
| 13410 | { |
| 13411 | struct drm_i915_private *dev_priv = to_i915(crtc->dev); |
| 13412 | int ret; |
| 13413 | struct drm_plane_state *old_plane_state, *new_plane_state; |
| 13414 | struct intel_plane *intel_plane = to_intel_plane(plane); |
| 13415 | struct drm_framebuffer *old_fb; |
| 13416 | struct drm_crtc_state *crtc_state = crtc->state; |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 13417 | struct i915_vma *old_vma; |
Maarten Lankhorst | f79f269 | 2016-12-12 11:34:55 +0100 | [diff] [blame] | 13418 | |
| 13419 | /* |
| 13420 | * When crtc is inactive or there is a modeset pending, |
| 13421 | * wait for it to complete in the slowpath |
| 13422 | */ |
| 13423 | if (!crtc_state->active || needs_modeset(crtc_state) || |
| 13424 | to_intel_crtc_state(crtc_state)->update_pipe) |
| 13425 | goto slow; |
| 13426 | |
| 13427 | old_plane_state = plane->state; |
| 13428 | |
| 13429 | /* |
| 13430 | * If any parameters change that may affect watermarks, |
| 13431 | * take the slowpath. Only changing fb or position should be |
| 13432 | * in the fastpath. |
| 13433 | */ |
| 13434 | if (old_plane_state->crtc != crtc || |
| 13435 | old_plane_state->src_w != src_w || |
| 13436 | old_plane_state->src_h != src_h || |
| 13437 | old_plane_state->crtc_w != crtc_w || |
| 13438 | old_plane_state->crtc_h != crtc_h || |
Ville Syrjälä | a5509ab | 2017-02-17 17:01:59 +0200 | [diff] [blame] | 13439 | !old_plane_state->fb != !fb) |
Maarten Lankhorst | f79f269 | 2016-12-12 11:34:55 +0100 | [diff] [blame] | 13440 | goto slow; |
| 13441 | |
| 13442 | new_plane_state = intel_plane_duplicate_state(plane); |
| 13443 | if (!new_plane_state) |
| 13444 | return -ENOMEM; |
| 13445 | |
| 13446 | drm_atomic_set_fb_for_plane(new_plane_state, fb); |
| 13447 | |
| 13448 | new_plane_state->src_x = src_x; |
| 13449 | new_plane_state->src_y = src_y; |
| 13450 | new_plane_state->src_w = src_w; |
| 13451 | new_plane_state->src_h = src_h; |
| 13452 | new_plane_state->crtc_x = crtc_x; |
| 13453 | new_plane_state->crtc_y = crtc_y; |
| 13454 | new_plane_state->crtc_w = crtc_w; |
| 13455 | new_plane_state->crtc_h = crtc_h; |
| 13456 | |
| 13457 | ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state), |
| 13458 | to_intel_plane_state(new_plane_state)); |
| 13459 | if (ret) |
| 13460 | goto out_free; |
| 13461 | |
Maarten Lankhorst | f79f269 | 2016-12-12 11:34:55 +0100 | [diff] [blame] | 13462 | ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex); |
| 13463 | if (ret) |
| 13464 | goto out_free; |
| 13465 | |
| 13466 | if (INTEL_INFO(dev_priv)->cursor_needs_physical) { |
| 13467 | int align = IS_I830(dev_priv) ? 16 * 1024 : 256; |
| 13468 | |
| 13469 | ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align); |
| 13470 | if (ret) { |
| 13471 | DRM_DEBUG_KMS("failed to attach phys object\n"); |
| 13472 | goto out_unlock; |
| 13473 | } |
| 13474 | } else { |
| 13475 | struct i915_vma *vma; |
| 13476 | |
| 13477 | vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation); |
| 13478 | if (IS_ERR(vma)) { |
| 13479 | DRM_DEBUG_KMS("failed to pin object\n"); |
| 13480 | |
| 13481 | ret = PTR_ERR(vma); |
| 13482 | goto out_unlock; |
| 13483 | } |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 13484 | |
| 13485 | to_intel_plane_state(new_plane_state)->vma = vma; |
Maarten Lankhorst | f79f269 | 2016-12-12 11:34:55 +0100 | [diff] [blame] | 13486 | } |
| 13487 | |
| 13488 | old_fb = old_plane_state->fb; |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 13489 | old_vma = to_intel_plane_state(old_plane_state)->vma; |
Maarten Lankhorst | f79f269 | 2016-12-12 11:34:55 +0100 | [diff] [blame] | 13490 | |
| 13491 | i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb), |
| 13492 | intel_plane->frontbuffer_bit); |
| 13493 | |
| 13494 | /* Swap plane state */ |
| 13495 | new_plane_state->fence = old_plane_state->fence; |
| 13496 | *to_intel_plane_state(old_plane_state) = *to_intel_plane_state(new_plane_state); |
| 13497 | new_plane_state->fence = NULL; |
| 13498 | new_plane_state->fb = old_fb; |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 13499 | to_intel_plane_state(new_plane_state)->vma = old_vma; |
Maarten Lankhorst | f79f269 | 2016-12-12 11:34:55 +0100 | [diff] [blame] | 13500 | |
Ville Syrjälä | 7225953 | 2017-03-02 19:15:05 +0200 | [diff] [blame] | 13501 | if (plane->state->visible) { |
| 13502 | trace_intel_update_plane(plane, to_intel_crtc(crtc)); |
Ville Syrjälä | a5509ab | 2017-02-17 17:01:59 +0200 | [diff] [blame] | 13503 | intel_plane->update_plane(plane, |
| 13504 | to_intel_crtc_state(crtc->state), |
| 13505 | to_intel_plane_state(plane->state)); |
Ville Syrjälä | 7225953 | 2017-03-02 19:15:05 +0200 | [diff] [blame] | 13506 | } else { |
| 13507 | trace_intel_disable_plane(plane, to_intel_crtc(crtc)); |
Ville Syrjälä | a5509ab | 2017-02-17 17:01:59 +0200 | [diff] [blame] | 13508 | intel_plane->disable_plane(plane, crtc); |
Ville Syrjälä | 7225953 | 2017-03-02 19:15:05 +0200 | [diff] [blame] | 13509 | } |
Maarten Lankhorst | f79f269 | 2016-12-12 11:34:55 +0100 | [diff] [blame] | 13510 | |
| 13511 | intel_cleanup_plane_fb(plane, new_plane_state); |
| 13512 | |
| 13513 | out_unlock: |
| 13514 | mutex_unlock(&dev_priv->drm.struct_mutex); |
| 13515 | out_free: |
| 13516 | intel_plane_destroy_state(plane, new_plane_state); |
| 13517 | return ret; |
| 13518 | |
Maarten Lankhorst | f79f269 | 2016-12-12 11:34:55 +0100 | [diff] [blame] | 13519 | slow: |
| 13520 | return drm_atomic_helper_update_plane(plane, crtc, fb, |
| 13521 | crtc_x, crtc_y, crtc_w, crtc_h, |
| 13522 | src_x, src_y, src_w, src_h); |
| 13523 | } |
| 13524 | |
| 13525 | static const struct drm_plane_funcs intel_cursor_plane_funcs = { |
| 13526 | .update_plane = intel_legacy_cursor_update, |
| 13527 | .disable_plane = drm_atomic_helper_disable_plane, |
| 13528 | .destroy = intel_plane_destroy, |
| 13529 | .set_property = drm_atomic_helper_plane_set_property, |
| 13530 | .atomic_get_property = intel_plane_atomic_get_property, |
| 13531 | .atomic_set_property = intel_plane_atomic_set_property, |
| 13532 | .atomic_duplicate_state = intel_plane_duplicate_state, |
| 13533 | .atomic_destroy_state = intel_plane_destroy_state, |
| 13534 | }; |
| 13535 | |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13536 | static struct intel_plane * |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 13537 | intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe) |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13538 | { |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 13539 | struct intel_plane *primary = NULL; |
| 13540 | struct intel_plane_state *state = NULL; |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13541 | const uint32_t *intel_primary_formats; |
Ville Syrjälä | 93ca7e0 | 2016-09-26 19:30:56 +0300 | [diff] [blame] | 13542 | unsigned int supported_rotations; |
Thierry Reding | 45e3743 | 2015-08-12 16:54:28 +0200 | [diff] [blame] | 13543 | unsigned int num_formats; |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 13544 | int ret; |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13545 | |
| 13546 | primary = kzalloc(sizeof(*primary), GFP_KERNEL); |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13547 | if (!primary) { |
| 13548 | ret = -ENOMEM; |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 13549 | goto fail; |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13550 | } |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13551 | |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 13552 | state = intel_create_plane_state(&primary->base); |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13553 | if (!state) { |
| 13554 | ret = -ENOMEM; |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 13555 | goto fail; |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13556 | } |
| 13557 | |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 13558 | primary->base.state = &state->base; |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 13559 | |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13560 | primary->can_scale = false; |
| 13561 | primary->max_downscale = 1; |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 13562 | if (INTEL_GEN(dev_priv) >= 9) { |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 13563 | primary->can_scale = true; |
Chandra Konduru | af99ceda | 2015-05-11 14:35:47 -0700 | [diff] [blame] | 13564 | state->scaler_id = -1; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 13565 | } |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13566 | primary->pipe = pipe; |
Ville Syrjälä | e3c566d | 2016-11-08 16:47:11 +0200 | [diff] [blame] | 13567 | /* |
| 13568 | * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS |
| 13569 | * port is hooked to pipe B. Hence we want plane A feeding pipe B. |
| 13570 | */ |
| 13571 | if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4) |
| 13572 | primary->plane = (enum plane) !pipe; |
| 13573 | else |
| 13574 | primary->plane = (enum plane) pipe; |
Ville Syrjälä | b14e584 | 2016-11-22 18:01:56 +0200 | [diff] [blame] | 13575 | primary->id = PLANE_PRIMARY; |
Ville Syrjälä | a9ff871 | 2015-06-24 21:59:34 +0300 | [diff] [blame] | 13576 | primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe); |
Matt Roper | c59cb17 | 2014-12-01 15:40:16 -0800 | [diff] [blame] | 13577 | primary->check_plane = intel_check_primary_plane; |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13578 | |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 13579 | if (INTEL_GEN(dev_priv) >= 9) { |
Damien Lespiau | 6c0fd45 | 2015-05-19 12:29:16 +0100 | [diff] [blame] | 13580 | intel_primary_formats = skl_primary_formats; |
| 13581 | num_formats = ARRAY_SIZE(skl_primary_formats); |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 13582 | |
| 13583 | primary->update_plane = skylake_update_primary_plane; |
| 13584 | primary->disable_plane = skylake_disable_primary_plane; |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 13585 | } else if (HAS_PCH_SPLIT(dev_priv)) { |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 13586 | intel_primary_formats = i965_primary_formats; |
| 13587 | num_formats = ARRAY_SIZE(i965_primary_formats); |
| 13588 | |
| 13589 | primary->update_plane = ironlake_update_primary_plane; |
| 13590 | primary->disable_plane = i9xx_disable_primary_plane; |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 13591 | } else if (INTEL_GEN(dev_priv) >= 4) { |
Damien Lespiau | 568db4f | 2015-05-12 16:13:18 +0100 | [diff] [blame] | 13592 | intel_primary_formats = i965_primary_formats; |
| 13593 | num_formats = ARRAY_SIZE(i965_primary_formats); |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 13594 | |
| 13595 | primary->update_plane = i9xx_update_primary_plane; |
| 13596 | primary->disable_plane = i9xx_disable_primary_plane; |
Damien Lespiau | 6c0fd45 | 2015-05-19 12:29:16 +0100 | [diff] [blame] | 13597 | } else { |
| 13598 | intel_primary_formats = i8xx_primary_formats; |
| 13599 | num_formats = ARRAY_SIZE(i8xx_primary_formats); |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 13600 | |
| 13601 | primary->update_plane = i9xx_update_primary_plane; |
| 13602 | primary->disable_plane = i9xx_disable_primary_plane; |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13603 | } |
| 13604 | |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 13605 | if (INTEL_GEN(dev_priv) >= 9) |
| 13606 | ret = drm_universal_plane_init(&dev_priv->drm, &primary->base, |
| 13607 | 0, &intel_plane_funcs, |
Ville Syrjälä | 38573dc | 2016-05-27 20:59:23 +0300 | [diff] [blame] | 13608 | intel_primary_formats, num_formats, |
| 13609 | DRM_PLANE_TYPE_PRIMARY, |
| 13610 | "plane 1%c", pipe_name(pipe)); |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 13611 | else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 13612 | ret = drm_universal_plane_init(&dev_priv->drm, &primary->base, |
| 13613 | 0, &intel_plane_funcs, |
Ville Syrjälä | 38573dc | 2016-05-27 20:59:23 +0300 | [diff] [blame] | 13614 | intel_primary_formats, num_formats, |
| 13615 | DRM_PLANE_TYPE_PRIMARY, |
| 13616 | "primary %c", pipe_name(pipe)); |
| 13617 | else |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 13618 | ret = drm_universal_plane_init(&dev_priv->drm, &primary->base, |
| 13619 | 0, &intel_plane_funcs, |
Ville Syrjälä | 38573dc | 2016-05-27 20:59:23 +0300 | [diff] [blame] | 13620 | intel_primary_formats, num_formats, |
| 13621 | DRM_PLANE_TYPE_PRIMARY, |
| 13622 | "plane %c", plane_name(primary->plane)); |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 13623 | if (ret) |
| 13624 | goto fail; |
Sonika Jindal | 48404c1 | 2014-08-22 14:06:04 +0530 | [diff] [blame] | 13625 | |
Dave Airlie | 5481e27 | 2016-10-25 16:36:13 +1000 | [diff] [blame] | 13626 | if (INTEL_GEN(dev_priv) >= 9) { |
Ville Syrjälä | 93ca7e0 | 2016-09-26 19:30:56 +0300 | [diff] [blame] | 13627 | supported_rotations = |
| 13628 | DRM_ROTATE_0 | DRM_ROTATE_90 | |
| 13629 | DRM_ROTATE_180 | DRM_ROTATE_270; |
Ville Syrjälä | 4ea7be2 | 2016-11-14 18:54:00 +0200 | [diff] [blame] | 13630 | } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) { |
| 13631 | supported_rotations = |
| 13632 | DRM_ROTATE_0 | DRM_ROTATE_180 | |
| 13633 | DRM_REFLECT_X; |
Dave Airlie | 5481e27 | 2016-10-25 16:36:13 +1000 | [diff] [blame] | 13634 | } else if (INTEL_GEN(dev_priv) >= 4) { |
Ville Syrjälä | 93ca7e0 | 2016-09-26 19:30:56 +0300 | [diff] [blame] | 13635 | supported_rotations = |
| 13636 | DRM_ROTATE_0 | DRM_ROTATE_180; |
| 13637 | } else { |
| 13638 | supported_rotations = DRM_ROTATE_0; |
| 13639 | } |
| 13640 | |
Dave Airlie | 5481e27 | 2016-10-25 16:36:13 +1000 | [diff] [blame] | 13641 | if (INTEL_GEN(dev_priv) >= 4) |
Ville Syrjälä | 93ca7e0 | 2016-09-26 19:30:56 +0300 | [diff] [blame] | 13642 | drm_plane_create_rotation_property(&primary->base, |
| 13643 | DRM_ROTATE_0, |
| 13644 | supported_rotations); |
Sonika Jindal | 48404c1 | 2014-08-22 14:06:04 +0530 | [diff] [blame] | 13645 | |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 13646 | drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs); |
| 13647 | |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13648 | return primary; |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 13649 | |
| 13650 | fail: |
| 13651 | kfree(state); |
| 13652 | kfree(primary); |
| 13653 | |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13654 | return ERR_PTR(ret); |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13655 | } |
| 13656 | |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13657 | static int |
Gustavo Padovan | 852e787 | 2014-09-05 17:22:31 -0300 | [diff] [blame] | 13658 | intel_check_cursor_plane(struct drm_plane *plane, |
Maarten Lankhorst | 061e4b8 | 2015-06-15 12:33:46 +0200 | [diff] [blame] | 13659 | struct intel_crtc_state *crtc_state, |
Gustavo Padovan | 852e787 | 2014-09-05 17:22:31 -0300 | [diff] [blame] | 13660 | struct intel_plane_state *state) |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13661 | { |
Matt Roper | 2b875c2 | 2014-12-01 15:40:13 -0800 | [diff] [blame] | 13662 | struct drm_framebuffer *fb = state->base.fb; |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 13663 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); |
Ville Syrjälä | b29ec92 | 2015-12-18 19:24:39 +0200 | [diff] [blame] | 13664 | enum pipe pipe = to_intel_plane(plane)->pipe; |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 13665 | unsigned stride; |
| 13666 | int ret; |
Gustavo Padovan | 852e787 | 2014-09-05 17:22:31 -0300 | [diff] [blame] | 13667 | |
Ville Syrjälä | f8856a4 | 2016-07-26 19:07:00 +0300 | [diff] [blame] | 13668 | ret = drm_plane_helper_check_state(&state->base, |
| 13669 | &state->clip, |
| 13670 | DRM_PLANE_HELPER_NO_SCALING, |
| 13671 | DRM_PLANE_HELPER_NO_SCALING, |
| 13672 | true, true); |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 13673 | if (ret) |
| 13674 | return ret; |
| 13675 | |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 13676 | /* if we want to turn off the cursor ignore width and height */ |
| 13677 | if (!obj) |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 13678 | return 0; |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 13679 | |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 13680 | /* Check for which cursor types we support */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 13681 | if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w, |
| 13682 | state->base.crtc_h)) { |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 13683 | DRM_DEBUG("Cursor dimension %dx%d not supported\n", |
| 13684 | state->base.crtc_w, state->base.crtc_h); |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 13685 | return -EINVAL; |
| 13686 | } |
| 13687 | |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 13688 | stride = roundup_pow_of_two(state->base.crtc_w) * 4; |
| 13689 | if (obj->base.size < stride * state->base.crtc_h) { |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 13690 | DRM_DEBUG_KMS("buffer is too small\n"); |
| 13691 | return -ENOMEM; |
| 13692 | } |
| 13693 | |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 13694 | if (fb->modifier != DRM_FORMAT_MOD_NONE) { |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 13695 | DRM_DEBUG_KMS("cursor cannot be tiled\n"); |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 13696 | return -EINVAL; |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 13697 | } |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 13698 | |
Ville Syrjälä | b29ec92 | 2015-12-18 19:24:39 +0200 | [diff] [blame] | 13699 | /* |
| 13700 | * There's something wrong with the cursor on CHV pipe C. |
| 13701 | * If it straddles the left edge of the screen then |
| 13702 | * moving it away from the edge or disabling it often |
| 13703 | * results in a pipe underrun, and often that can lead to |
| 13704 | * dead pipe (constant underrun reported, and it scans |
| 13705 | * out just a solid color). To recover from that, the |
| 13706 | * display power well must be turned off and on again. |
| 13707 | * Refuse the put the cursor into that compromised position. |
| 13708 | */ |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 13709 | if (IS_CHERRYVIEW(to_i915(plane->dev)) && pipe == PIPE_C && |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 13710 | state->base.visible && state->base.crtc_x < 0) { |
Ville Syrjälä | b29ec92 | 2015-12-18 19:24:39 +0200 | [diff] [blame] | 13711 | DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n"); |
| 13712 | return -EINVAL; |
| 13713 | } |
| 13714 | |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 13715 | return 0; |
Gustavo Padovan | 852e787 | 2014-09-05 17:22:31 -0300 | [diff] [blame] | 13716 | } |
| 13717 | |
Matt Roper | f4a2cf2 | 2014-12-01 15:40:12 -0800 | [diff] [blame] | 13718 | static void |
Maarten Lankhorst | a8ad0d8 | 2015-04-21 17:12:51 +0300 | [diff] [blame] | 13719 | intel_disable_cursor_plane(struct drm_plane *plane, |
Maarten Lankhorst | 7fabf5e | 2015-06-15 12:33:47 +0200 | [diff] [blame] | 13720 | struct drm_crtc *crtc) |
Maarten Lankhorst | a8ad0d8 | 2015-04-21 17:12:51 +0300 | [diff] [blame] | 13721 | { |
Maarten Lankhorst | f285802 | 2016-01-07 11:54:09 +0100 | [diff] [blame] | 13722 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 13723 | |
| 13724 | intel_crtc->cursor_addr = 0; |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 13725 | intel_crtc_update_cursor(crtc, NULL); |
Maarten Lankhorst | a8ad0d8 | 2015-04-21 17:12:51 +0300 | [diff] [blame] | 13726 | } |
| 13727 | |
| 13728 | static void |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 13729 | intel_update_cursor_plane(struct drm_plane *plane, |
| 13730 | const struct intel_crtc_state *crtc_state, |
| 13731 | const struct intel_plane_state *state) |
Gustavo Padovan | 852e787 | 2014-09-05 17:22:31 -0300 | [diff] [blame] | 13732 | { |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 13733 | struct drm_crtc *crtc = crtc_state->base.crtc; |
| 13734 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Tvrtko Ursulin | b7f05d4 | 2016-11-09 11:30:45 +0000 | [diff] [blame] | 13735 | struct drm_i915_private *dev_priv = to_i915(plane->dev); |
Matt Roper | 2b875c2 | 2014-12-01 15:40:13 -0800 | [diff] [blame] | 13736 | struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb); |
Gustavo Padovan | a912f12 | 2014-12-01 15:40:10 -0800 | [diff] [blame] | 13737 | uint32_t addr; |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13738 | |
Matt Roper | f4a2cf2 | 2014-12-01 15:40:12 -0800 | [diff] [blame] | 13739 | if (!obj) |
Gustavo Padovan | a912f12 | 2014-12-01 15:40:10 -0800 | [diff] [blame] | 13740 | addr = 0; |
Tvrtko Ursulin | b7f05d4 | 2016-11-09 11:30:45 +0000 | [diff] [blame] | 13741 | else if (!INTEL_INFO(dev_priv)->cursor_needs_physical) |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 13742 | addr = intel_plane_ggtt_offset(state); |
Matt Roper | f4a2cf2 | 2014-12-01 15:40:12 -0800 | [diff] [blame] | 13743 | else |
Gustavo Padovan | a912f12 | 2014-12-01 15:40:10 -0800 | [diff] [blame] | 13744 | addr = obj->phys_handle->busaddr; |
Gustavo Padovan | a912f12 | 2014-12-01 15:40:10 -0800 | [diff] [blame] | 13745 | |
Gustavo Padovan | a912f12 | 2014-12-01 15:40:10 -0800 | [diff] [blame] | 13746 | intel_crtc->cursor_addr = addr; |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 13747 | intel_crtc_update_cursor(crtc, state); |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13748 | } |
Gustavo Padovan | 852e787 | 2014-09-05 17:22:31 -0300 | [diff] [blame] | 13749 | |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13750 | static struct intel_plane * |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 13751 | intel_cursor_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe) |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13752 | { |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 13753 | struct intel_plane *cursor = NULL; |
| 13754 | struct intel_plane_state *state = NULL; |
| 13755 | int ret; |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13756 | |
| 13757 | cursor = kzalloc(sizeof(*cursor), GFP_KERNEL); |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13758 | if (!cursor) { |
| 13759 | ret = -ENOMEM; |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 13760 | goto fail; |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13761 | } |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13762 | |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 13763 | state = intel_create_plane_state(&cursor->base); |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13764 | if (!state) { |
| 13765 | ret = -ENOMEM; |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 13766 | goto fail; |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13767 | } |
| 13768 | |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 13769 | cursor->base.state = &state->base; |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 13770 | |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13771 | cursor->can_scale = false; |
| 13772 | cursor->max_downscale = 1; |
| 13773 | cursor->pipe = pipe; |
| 13774 | cursor->plane = pipe; |
Ville Syrjälä | b14e584 | 2016-11-22 18:01:56 +0200 | [diff] [blame] | 13775 | cursor->id = PLANE_CURSOR; |
Ville Syrjälä | a9ff871 | 2015-06-24 21:59:34 +0300 | [diff] [blame] | 13776 | cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe); |
Matt Roper | c59cb17 | 2014-12-01 15:40:16 -0800 | [diff] [blame] | 13777 | cursor->check_plane = intel_check_cursor_plane; |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 13778 | cursor->update_plane = intel_update_cursor_plane; |
Maarten Lankhorst | a8ad0d8 | 2015-04-21 17:12:51 +0300 | [diff] [blame] | 13779 | cursor->disable_plane = intel_disable_cursor_plane; |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13780 | |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 13781 | ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base, |
Maarten Lankhorst | f79f269 | 2016-12-12 11:34:55 +0100 | [diff] [blame] | 13782 | 0, &intel_cursor_plane_funcs, |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 13783 | intel_cursor_formats, |
| 13784 | ARRAY_SIZE(intel_cursor_formats), |
Ville Syrjälä | 38573dc | 2016-05-27 20:59:23 +0300 | [diff] [blame] | 13785 | DRM_PLANE_TYPE_CURSOR, |
| 13786 | "cursor %c", pipe_name(pipe)); |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 13787 | if (ret) |
| 13788 | goto fail; |
Ville Syrjälä | 4398ad4 | 2014-10-23 07:41:34 -0700 | [diff] [blame] | 13789 | |
Dave Airlie | 5481e27 | 2016-10-25 16:36:13 +1000 | [diff] [blame] | 13790 | if (INTEL_GEN(dev_priv) >= 4) |
Ville Syrjälä | 93ca7e0 | 2016-09-26 19:30:56 +0300 | [diff] [blame] | 13791 | drm_plane_create_rotation_property(&cursor->base, |
| 13792 | DRM_ROTATE_0, |
| 13793 | DRM_ROTATE_0 | |
| 13794 | DRM_ROTATE_180); |
Ville Syrjälä | 4398ad4 | 2014-10-23 07:41:34 -0700 | [diff] [blame] | 13795 | |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 13796 | if (INTEL_GEN(dev_priv) >= 9) |
Chandra Konduru | af99ceda | 2015-05-11 14:35:47 -0700 | [diff] [blame] | 13797 | state->scaler_id = -1; |
| 13798 | |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 13799 | drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs); |
| 13800 | |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13801 | return cursor; |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 13802 | |
| 13803 | fail: |
| 13804 | kfree(state); |
| 13805 | kfree(cursor); |
| 13806 | |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13807 | return ERR_PTR(ret); |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13808 | } |
| 13809 | |
Nabendu Maiti | 1c74eea | 2016-11-29 11:23:14 +0530 | [diff] [blame] | 13810 | static void intel_crtc_init_scalers(struct intel_crtc *crtc, |
| 13811 | struct intel_crtc_state *crtc_state) |
Chandra Konduru | 549e2bf | 2015-04-07 15:28:38 -0700 | [diff] [blame] | 13812 | { |
Ville Syrjälä | 65edccc | 2016-10-31 22:37:01 +0200 | [diff] [blame] | 13813 | struct intel_crtc_scaler_state *scaler_state = |
| 13814 | &crtc_state->scaler_state; |
Nabendu Maiti | 1c74eea | 2016-11-29 11:23:14 +0530 | [diff] [blame] | 13815 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Chandra Konduru | 549e2bf | 2015-04-07 15:28:38 -0700 | [diff] [blame] | 13816 | int i; |
Chandra Konduru | 549e2bf | 2015-04-07 15:28:38 -0700 | [diff] [blame] | 13817 | |
Nabendu Maiti | 1c74eea | 2016-11-29 11:23:14 +0530 | [diff] [blame] | 13818 | crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe]; |
| 13819 | if (!crtc->num_scalers) |
| 13820 | return; |
| 13821 | |
Ville Syrjälä | 65edccc | 2016-10-31 22:37:01 +0200 | [diff] [blame] | 13822 | for (i = 0; i < crtc->num_scalers; i++) { |
| 13823 | struct intel_scaler *scaler = &scaler_state->scalers[i]; |
| 13824 | |
| 13825 | scaler->in_use = 0; |
| 13826 | scaler->mode = PS_SCALER_MODE_DYN; |
Chandra Konduru | 549e2bf | 2015-04-07 15:28:38 -0700 | [diff] [blame] | 13827 | } |
| 13828 | |
| 13829 | scaler_state->scaler_id = -1; |
| 13830 | } |
| 13831 | |
Ville Syrjälä | 5ab0d85 | 2016-10-31 22:37:11 +0200 | [diff] [blame] | 13832 | static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 13833 | { |
| 13834 | struct intel_crtc *intel_crtc; |
Ander Conselvan de Oliveira | f5de6e0 | 2015-01-15 14:55:26 +0200 | [diff] [blame] | 13835 | struct intel_crtc_state *crtc_state = NULL; |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13836 | struct intel_plane *primary = NULL; |
| 13837 | struct intel_plane *cursor = NULL; |
Ville Syrjälä | a81d6fa | 2016-10-25 18:58:01 +0300 | [diff] [blame] | 13838 | int sprite, ret; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 13839 | |
Daniel Vetter | 955382f | 2013-09-19 14:05:45 +0200 | [diff] [blame] | 13840 | intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL); |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13841 | if (!intel_crtc) |
| 13842 | return -ENOMEM; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 13843 | |
Ander Conselvan de Oliveira | f5de6e0 | 2015-01-15 14:55:26 +0200 | [diff] [blame] | 13844 | crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL); |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13845 | if (!crtc_state) { |
| 13846 | ret = -ENOMEM; |
Ander Conselvan de Oliveira | f5de6e0 | 2015-01-15 14:55:26 +0200 | [diff] [blame] | 13847 | goto fail; |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13848 | } |
Ander Conselvan de Oliveira | 550acef | 2015-04-21 17:13:24 +0300 | [diff] [blame] | 13849 | intel_crtc->config = crtc_state; |
| 13850 | intel_crtc->base.state = &crtc_state->base; |
Matt Roper | 0787824 | 2015-02-25 11:43:26 -0800 | [diff] [blame] | 13851 | crtc_state->base.crtc = &intel_crtc->base; |
Ander Conselvan de Oliveira | f5de6e0 | 2015-01-15 14:55:26 +0200 | [diff] [blame] | 13852 | |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 13853 | primary = intel_primary_plane_create(dev_priv, pipe); |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13854 | if (IS_ERR(primary)) { |
| 13855 | ret = PTR_ERR(primary); |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13856 | goto fail; |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13857 | } |
Ville Syrjälä | d97d7b4 | 2016-11-22 18:01:57 +0200 | [diff] [blame] | 13858 | intel_crtc->plane_ids_mask |= BIT(primary->id); |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13859 | |
Ville Syrjälä | a81d6fa | 2016-10-25 18:58:01 +0300 | [diff] [blame] | 13860 | for_each_sprite(dev_priv, pipe, sprite) { |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13861 | struct intel_plane *plane; |
| 13862 | |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 13863 | plane = intel_sprite_plane_create(dev_priv, pipe, sprite); |
Ville Syrjälä | d2b2cbc | 2016-11-07 22:20:56 +0200 | [diff] [blame] | 13864 | if (IS_ERR(plane)) { |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13865 | ret = PTR_ERR(plane); |
| 13866 | goto fail; |
| 13867 | } |
Ville Syrjälä | d97d7b4 | 2016-11-22 18:01:57 +0200 | [diff] [blame] | 13868 | intel_crtc->plane_ids_mask |= BIT(plane->id); |
Ville Syrjälä | a81d6fa | 2016-10-25 18:58:01 +0300 | [diff] [blame] | 13869 | } |
| 13870 | |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 13871 | cursor = intel_cursor_plane_create(dev_priv, pipe); |
Ville Syrjälä | d2b2cbc | 2016-11-07 22:20:56 +0200 | [diff] [blame] | 13872 | if (IS_ERR(cursor)) { |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13873 | ret = PTR_ERR(cursor); |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13874 | goto fail; |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13875 | } |
Ville Syrjälä | d97d7b4 | 2016-11-22 18:01:57 +0200 | [diff] [blame] | 13876 | intel_crtc->plane_ids_mask |= BIT(cursor->id); |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13877 | |
Ville Syrjälä | 5ab0d85 | 2016-10-31 22:37:11 +0200 | [diff] [blame] | 13878 | ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base, |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13879 | &primary->base, &cursor->base, |
| 13880 | &intel_crtc_funcs, |
Ville Syrjälä | 4d5d72b7 | 2016-05-27 20:59:21 +0300 | [diff] [blame] | 13881 | "pipe %c", pipe_name(pipe)); |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13882 | if (ret) |
| 13883 | goto fail; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 13884 | |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 13885 | intel_crtc->pipe = pipe; |
Ville Syrjälä | e3c566d | 2016-11-08 16:47:11 +0200 | [diff] [blame] | 13886 | intel_crtc->plane = primary->plane; |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 13887 | |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 13888 | intel_crtc->cursor_base = ~0; |
| 13889 | intel_crtc->cursor_cntl = ~0; |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 13890 | intel_crtc->cursor_size = ~0; |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 13891 | |
Nabendu Maiti | 1c74eea | 2016-11-29 11:23:14 +0530 | [diff] [blame] | 13892 | /* initialize shared scalers */ |
| 13893 | intel_crtc_init_scalers(intel_crtc, crtc_state); |
| 13894 | |
Jesse Barnes | 22fd0fa | 2009-12-02 13:42:53 -0800 | [diff] [blame] | 13895 | BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) || |
| 13896 | dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL); |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 13897 | dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc; |
| 13898 | dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc; |
Jesse Barnes | 22fd0fa | 2009-12-02 13:42:53 -0800 | [diff] [blame] | 13899 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 13900 | drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs); |
Daniel Vetter | 87b6b10 | 2014-05-15 15:33:46 +0200 | [diff] [blame] | 13901 | |
Lionel Landwerlin | 8563b1e | 2016-03-16 10:57:14 +0000 | [diff] [blame] | 13902 | intel_color_init(&intel_crtc->base); |
| 13903 | |
Daniel Vetter | 87b6b10 | 2014-05-15 15:33:46 +0200 | [diff] [blame] | 13904 | WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe); |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13905 | |
| 13906 | return 0; |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13907 | |
| 13908 | fail: |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13909 | /* |
| 13910 | * drm_mode_config_cleanup() will free up any |
| 13911 | * crtcs/planes already initialized. |
| 13912 | */ |
Ander Conselvan de Oliveira | f5de6e0 | 2015-01-15 14:55:26 +0200 | [diff] [blame] | 13913 | kfree(crtc_state); |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13914 | kfree(intel_crtc); |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13915 | |
| 13916 | return ret; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 13917 | } |
| 13918 | |
Jesse Barnes | 752aa88 | 2013-10-31 18:55:49 +0200 | [diff] [blame] | 13919 | enum pipe intel_get_pipe_from_connector(struct intel_connector *connector) |
| 13920 | { |
| 13921 | struct drm_encoder *encoder = connector->base.encoder; |
Daniel Vetter | 6e9f798 | 2014-05-29 23:54:47 +0200 | [diff] [blame] | 13922 | struct drm_device *dev = connector->base.dev; |
Jesse Barnes | 752aa88 | 2013-10-31 18:55:49 +0200 | [diff] [blame] | 13923 | |
Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 13924 | WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex)); |
Jesse Barnes | 752aa88 | 2013-10-31 18:55:49 +0200 | [diff] [blame] | 13925 | |
Ville Syrjälä | d3babd3 | 2014-11-07 11:16:01 +0200 | [diff] [blame] | 13926 | if (!encoder || WARN_ON(!encoder->crtc)) |
Jesse Barnes | 752aa88 | 2013-10-31 18:55:49 +0200 | [diff] [blame] | 13927 | return INVALID_PIPE; |
| 13928 | |
| 13929 | return to_intel_crtc(encoder->crtc)->pipe; |
| 13930 | } |
| 13931 | |
Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 13932 | int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 13933 | struct drm_file *file) |
Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 13934 | { |
Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 13935 | struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data; |
Rob Clark | 7707e65 | 2014-07-17 23:30:04 -0400 | [diff] [blame] | 13936 | struct drm_crtc *drmmode_crtc; |
Daniel Vetter | c05422d | 2009-08-11 16:05:30 +0200 | [diff] [blame] | 13937 | struct intel_crtc *crtc; |
Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 13938 | |
Rob Clark | 7707e65 | 2014-07-17 23:30:04 -0400 | [diff] [blame] | 13939 | drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id); |
Chris Wilson | 71240ed | 2016-06-24 14:00:24 +0100 | [diff] [blame] | 13940 | if (!drmmode_crtc) |
Ville Syrjälä | 3f2c205 | 2013-10-17 13:35:03 +0300 | [diff] [blame] | 13941 | return -ENOENT; |
Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 13942 | |
Rob Clark | 7707e65 | 2014-07-17 23:30:04 -0400 | [diff] [blame] | 13943 | crtc = to_intel_crtc(drmmode_crtc); |
Daniel Vetter | c05422d | 2009-08-11 16:05:30 +0200 | [diff] [blame] | 13944 | pipe_from_crtc_id->pipe = crtc->pipe; |
Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 13945 | |
Daniel Vetter | c05422d | 2009-08-11 16:05:30 +0200 | [diff] [blame] | 13946 | return 0; |
Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 13947 | } |
| 13948 | |
Daniel Vetter | 66a9278 | 2012-07-12 20:08:18 +0200 | [diff] [blame] | 13949 | static int intel_encoder_clones(struct intel_encoder *encoder) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 13950 | { |
Daniel Vetter | 66a9278 | 2012-07-12 20:08:18 +0200 | [diff] [blame] | 13951 | struct drm_device *dev = encoder->base.dev; |
| 13952 | struct intel_encoder *source_encoder; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 13953 | int index_mask = 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 13954 | int entry = 0; |
| 13955 | |
Damien Lespiau | b2784e1 | 2014-08-05 11:29:37 +0100 | [diff] [blame] | 13956 | for_each_intel_encoder(dev, source_encoder) { |
Ville Syrjälä | bc079e8 | 2014-03-03 16:15:28 +0200 | [diff] [blame] | 13957 | if (encoders_cloneable(encoder, source_encoder)) |
Daniel Vetter | 66a9278 | 2012-07-12 20:08:18 +0200 | [diff] [blame] | 13958 | index_mask |= (1 << entry); |
| 13959 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 13960 | entry++; |
| 13961 | } |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 13962 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 13963 | return index_mask; |
| 13964 | } |
| 13965 | |
Ville Syrjälä | 646d577 | 2016-10-31 22:37:14 +0200 | [diff] [blame] | 13966 | static bool has_edp_a(struct drm_i915_private *dev_priv) |
Chris Wilson | 4d30244 | 2010-12-14 19:21:29 +0000 | [diff] [blame] | 13967 | { |
Ville Syrjälä | 646d577 | 2016-10-31 22:37:14 +0200 | [diff] [blame] | 13968 | if (!IS_MOBILE(dev_priv)) |
Chris Wilson | 4d30244 | 2010-12-14 19:21:29 +0000 | [diff] [blame] | 13969 | return false; |
| 13970 | |
| 13971 | if ((I915_READ(DP_A) & DP_DETECTED) == 0) |
| 13972 | return false; |
| 13973 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 13974 | if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE)) |
Chris Wilson | 4d30244 | 2010-12-14 19:21:29 +0000 | [diff] [blame] | 13975 | return false; |
| 13976 | |
| 13977 | return true; |
| 13978 | } |
| 13979 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 13980 | static bool intel_crt_present(struct drm_i915_private *dev_priv) |
Jesse Barnes | 84b4e04 | 2014-06-25 08:24:29 -0700 | [diff] [blame] | 13981 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 13982 | if (INTEL_GEN(dev_priv) >= 9) |
Damien Lespiau | 884497e | 2013-12-03 13:56:23 +0000 | [diff] [blame] | 13983 | return false; |
| 13984 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 13985 | if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv)) |
Jesse Barnes | 84b4e04 | 2014-06-25 08:24:29 -0700 | [diff] [blame] | 13986 | return false; |
| 13987 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 13988 | if (IS_CHERRYVIEW(dev_priv)) |
Jesse Barnes | 84b4e04 | 2014-06-25 08:24:29 -0700 | [diff] [blame] | 13989 | return false; |
| 13990 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 13991 | if (HAS_PCH_LPT_H(dev_priv) && |
| 13992 | I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED) |
Ville Syrjälä | 65e472e | 2015-12-01 23:28:55 +0200 | [diff] [blame] | 13993 | return false; |
| 13994 | |
Ville Syrjälä | 70ac54d | 2015-12-01 23:29:56 +0200 | [diff] [blame] | 13995 | /* DDI E can't be used if DDI A requires 4 lanes */ |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 13996 | if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES) |
Ville Syrjälä | 70ac54d | 2015-12-01 23:29:56 +0200 | [diff] [blame] | 13997 | return false; |
| 13998 | |
Ville Syrjälä | e4abb73 | 2015-12-01 23:31:33 +0200 | [diff] [blame] | 13999 | if (!dev_priv->vbt.int_crt_support) |
Jesse Barnes | 84b4e04 | 2014-06-25 08:24:29 -0700 | [diff] [blame] | 14000 | return false; |
| 14001 | |
| 14002 | return true; |
| 14003 | } |
| 14004 | |
Imre Deak | 8090ba8 | 2016-08-10 14:07:33 +0300 | [diff] [blame] | 14005 | void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv) |
| 14006 | { |
| 14007 | int pps_num; |
| 14008 | int pps_idx; |
| 14009 | |
| 14010 | if (HAS_DDI(dev_priv)) |
| 14011 | return; |
| 14012 | /* |
| 14013 | * This w/a is needed at least on CPT/PPT, but to be sure apply it |
| 14014 | * everywhere where registers can be write protected. |
| 14015 | */ |
| 14016 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
| 14017 | pps_num = 2; |
| 14018 | else |
| 14019 | pps_num = 1; |
| 14020 | |
| 14021 | for (pps_idx = 0; pps_idx < pps_num; pps_idx++) { |
| 14022 | u32 val = I915_READ(PP_CONTROL(pps_idx)); |
| 14023 | |
| 14024 | val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS; |
| 14025 | I915_WRITE(PP_CONTROL(pps_idx), val); |
| 14026 | } |
| 14027 | } |
| 14028 | |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 14029 | static void intel_pps_init(struct drm_i915_private *dev_priv) |
| 14030 | { |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 14031 | if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv)) |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 14032 | dev_priv->pps_mmio_base = PCH_PPS_BASE; |
| 14033 | else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
| 14034 | dev_priv->pps_mmio_base = VLV_PPS_BASE; |
| 14035 | else |
| 14036 | dev_priv->pps_mmio_base = PPS_BASE; |
Imre Deak | 8090ba8 | 2016-08-10 14:07:33 +0300 | [diff] [blame] | 14037 | |
| 14038 | intel_pps_unlock_regs_wa(dev_priv); |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 14039 | } |
| 14040 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14041 | static void intel_setup_outputs(struct drm_i915_private *dev_priv) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14042 | { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 14043 | struct intel_encoder *encoder; |
Adam Jackson | cb0953d | 2010-07-16 14:46:29 -0400 | [diff] [blame] | 14044 | bool dpd_is_edp = false; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14045 | |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 14046 | intel_pps_init(dev_priv); |
| 14047 | |
Imre Deak | 97a824e1 | 2016-06-21 11:51:47 +0300 | [diff] [blame] | 14048 | /* |
| 14049 | * intel_edp_init_connector() depends on this completing first, to |
| 14050 | * prevent the registeration of both eDP and LVDS and the incorrect |
| 14051 | * sharing of the PPS. |
| 14052 | */ |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14053 | intel_lvds_init(dev_priv); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14054 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 14055 | if (intel_crt_present(dev_priv)) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14056 | intel_crt_init(dev_priv); |
Adam Jackson | cb0953d | 2010-07-16 14:46:29 -0400 | [diff] [blame] | 14057 | |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 14058 | if (IS_GEN9_LP(dev_priv)) { |
Vandana Kannan | c776eb2 | 2014-08-19 12:05:01 +0530 | [diff] [blame] | 14059 | /* |
| 14060 | * FIXME: Broxton doesn't support port detection via the |
| 14061 | * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to |
| 14062 | * detect the ports. |
| 14063 | */ |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14064 | intel_ddi_init(dev_priv, PORT_A); |
| 14065 | intel_ddi_init(dev_priv, PORT_B); |
| 14066 | intel_ddi_init(dev_priv, PORT_C); |
Shashank Sharma | c6c794a | 2016-03-22 12:01:50 +0200 | [diff] [blame] | 14067 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14068 | intel_dsi_init(dev_priv); |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 14069 | } else if (HAS_DDI(dev_priv)) { |
Eugeni Dodonov | 0e72a5b | 2012-05-09 15:37:27 -0300 | [diff] [blame] | 14070 | int found; |
| 14071 | |
Jesse Barnes | de31fac | 2015-03-06 15:53:32 -0800 | [diff] [blame] | 14072 | /* |
| 14073 | * Haswell uses DDI functions to detect digital outputs. |
| 14074 | * On SKL pre-D0 the strap isn't connected, so we assume |
| 14075 | * it's there. |
| 14076 | */ |
Ville Syrjälä | 7717940 | 2015-09-18 20:03:35 +0300 | [diff] [blame] | 14077 | found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED; |
Jesse Barnes | de31fac | 2015-03-06 15:53:32 -0800 | [diff] [blame] | 14078 | /* WaIgnoreDDIAStrap: skl */ |
Rodrigo Vivi | b976dc5 | 2017-01-23 10:32:37 -0800 | [diff] [blame] | 14079 | if (found || IS_GEN9_BC(dev_priv)) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14080 | intel_ddi_init(dev_priv, PORT_A); |
Eugeni Dodonov | 0e72a5b | 2012-05-09 15:37:27 -0300 | [diff] [blame] | 14081 | |
| 14082 | /* DDI B, C and D detection is indicated by the SFUSE_STRAP |
| 14083 | * register */ |
| 14084 | found = I915_READ(SFUSE_STRAP); |
| 14085 | |
| 14086 | if (found & SFUSE_STRAP_DDIB_DETECTED) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14087 | intel_ddi_init(dev_priv, PORT_B); |
Eugeni Dodonov | 0e72a5b | 2012-05-09 15:37:27 -0300 | [diff] [blame] | 14088 | if (found & SFUSE_STRAP_DDIC_DETECTED) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14089 | intel_ddi_init(dev_priv, PORT_C); |
Eugeni Dodonov | 0e72a5b | 2012-05-09 15:37:27 -0300 | [diff] [blame] | 14090 | if (found & SFUSE_STRAP_DDID_DETECTED) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14091 | intel_ddi_init(dev_priv, PORT_D); |
Rodrigo Vivi | 2800e4c | 2015-08-07 17:35:21 -0700 | [diff] [blame] | 14092 | /* |
| 14093 | * On SKL we don't have a way to detect DDI-E so we rely on VBT. |
| 14094 | */ |
Rodrigo Vivi | b976dc5 | 2017-01-23 10:32:37 -0800 | [diff] [blame] | 14095 | if (IS_GEN9_BC(dev_priv) && |
Rodrigo Vivi | 2800e4c | 2015-08-07 17:35:21 -0700 | [diff] [blame] | 14096 | (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp || |
| 14097 | dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi || |
| 14098 | dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi)) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14099 | intel_ddi_init(dev_priv, PORT_E); |
Rodrigo Vivi | 2800e4c | 2015-08-07 17:35:21 -0700 | [diff] [blame] | 14100 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 14101 | } else if (HAS_PCH_SPLIT(dev_priv)) { |
Adam Jackson | cb0953d | 2010-07-16 14:46:29 -0400 | [diff] [blame] | 14102 | int found; |
Tvrtko Ursulin | dd11bc1 | 2016-11-16 08:55:41 +0000 | [diff] [blame] | 14103 | dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D); |
Daniel Vetter | 270b304 | 2012-10-27 15:52:05 +0200 | [diff] [blame] | 14104 | |
Ville Syrjälä | 646d577 | 2016-10-31 22:37:14 +0200 | [diff] [blame] | 14105 | if (has_edp_a(dev_priv)) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14106 | intel_dp_init(dev_priv, DP_A, PORT_A); |
Adam Jackson | cb0953d | 2010-07-16 14:46:29 -0400 | [diff] [blame] | 14107 | |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 14108 | if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) { |
Zhao Yakui | 461ed3c | 2010-03-30 15:11:33 +0800 | [diff] [blame] | 14109 | /* PCH SDVOB multiplex with HDMIB */ |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14110 | found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B); |
Zhenyu Wang | 30ad48b | 2009-06-05 15:38:43 +0800 | [diff] [blame] | 14111 | if (!found) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14112 | intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B); |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 14113 | if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED)) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14114 | intel_dp_init(dev_priv, PCH_DP_B, PORT_B); |
Zhenyu Wang | 30ad48b | 2009-06-05 15:38:43 +0800 | [diff] [blame] | 14115 | } |
| 14116 | |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 14117 | if (I915_READ(PCH_HDMIC) & SDVO_DETECTED) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14118 | intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C); |
Zhenyu Wang | 30ad48b | 2009-06-05 15:38:43 +0800 | [diff] [blame] | 14119 | |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 14120 | if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14121 | intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D); |
Zhenyu Wang | 30ad48b | 2009-06-05 15:38:43 +0800 | [diff] [blame] | 14122 | |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 14123 | if (I915_READ(PCH_DP_C) & DP_DETECTED) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14124 | intel_dp_init(dev_priv, PCH_DP_C, PORT_C); |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 14125 | |
Daniel Vetter | 270b304 | 2012-10-27 15:52:05 +0200 | [diff] [blame] | 14126 | if (I915_READ(PCH_DP_D) & DP_DETECTED) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14127 | intel_dp_init(dev_priv, PCH_DP_D, PORT_D); |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 14128 | } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 14129 | bool has_edp, has_port; |
Chris Wilson | 457c52d | 2016-06-01 08:27:50 +0100 | [diff] [blame] | 14130 | |
Ville Syrjälä | e17ac6d | 2014-10-09 19:37:15 +0300 | [diff] [blame] | 14131 | /* |
| 14132 | * The DP_DETECTED bit is the latched state of the DDC |
| 14133 | * SDA pin at boot. However since eDP doesn't require DDC |
| 14134 | * (no way to plug in a DP->HDMI dongle) the DDC pins for |
| 14135 | * eDP ports may have been muxed to an alternate function. |
| 14136 | * Thus we can't rely on the DP_DETECTED bit alone to detect |
| 14137 | * eDP ports. Consult the VBT as well as DP_DETECTED to |
| 14138 | * detect eDP ports. |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 14139 | * |
| 14140 | * Sadly the straps seem to be missing sometimes even for HDMI |
| 14141 | * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap |
| 14142 | * and VBT for the presence of the port. Additionally we can't |
| 14143 | * trust the port type the VBT declares as we've seen at least |
| 14144 | * HDMI ports that the VBT claim are DP or eDP. |
Ville Syrjälä | e17ac6d | 2014-10-09 19:37:15 +0300 | [diff] [blame] | 14145 | */ |
Tvrtko Ursulin | dd11bc1 | 2016-11-16 08:55:41 +0000 | [diff] [blame] | 14146 | has_edp = intel_dp_is_edp(dev_priv, PORT_B); |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 14147 | has_port = intel_bios_is_port_present(dev_priv, PORT_B); |
| 14148 | if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14149 | has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B); |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 14150 | if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14151 | intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B); |
Artem Bityutskiy | 585a94b | 2013-10-16 18:10:41 +0300 | [diff] [blame] | 14152 | |
Tvrtko Ursulin | dd11bc1 | 2016-11-16 08:55:41 +0000 | [diff] [blame] | 14153 | has_edp = intel_dp_is_edp(dev_priv, PORT_C); |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 14154 | has_port = intel_bios_is_port_present(dev_priv, PORT_C); |
| 14155 | if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14156 | has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C); |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 14157 | if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14158 | intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C); |
Gajanan Bhat | 19c0392 | 2012-09-27 19:13:07 +0530 | [diff] [blame] | 14159 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 14160 | if (IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 14161 | /* |
| 14162 | * eDP not supported on port D, |
| 14163 | * so no need to worry about it |
| 14164 | */ |
| 14165 | has_port = intel_bios_is_port_present(dev_priv, PORT_D); |
| 14166 | if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14167 | intel_dp_init(dev_priv, CHV_DP_D, PORT_D); |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 14168 | if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14169 | intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D); |
Ville Syrjälä | 9418c1f | 2014-04-09 13:28:56 +0300 | [diff] [blame] | 14170 | } |
| 14171 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14172 | intel_dsi_init(dev_priv); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 14173 | } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) { |
Ma Ling | 27185ae | 2009-08-24 13:50:23 +0800 | [diff] [blame] | 14174 | bool found = false; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 14175 | |
Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 14176 | if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) { |
Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 14177 | DRM_DEBUG_KMS("probing SDVOB\n"); |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14178 | found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B); |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 14179 | if (!found && IS_G4X(dev_priv)) { |
Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 14180 | DRM_DEBUG_KMS("probing HDMI on SDVOB\n"); |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14181 | intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B); |
Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 14182 | } |
Ma Ling | 27185ae | 2009-08-24 13:50:23 +0800 | [diff] [blame] | 14183 | |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 14184 | if (!found && IS_G4X(dev_priv)) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14185 | intel_dp_init(dev_priv, DP_B, PORT_B); |
Eric Anholt | 725e30a | 2009-01-22 13:01:02 -0800 | [diff] [blame] | 14186 | } |
Kristian Høgsberg | 13520b0 | 2009-03-13 15:42:14 -0400 | [diff] [blame] | 14187 | |
| 14188 | /* Before G4X SDVOC doesn't have its own detect register */ |
Kristian Høgsberg | 13520b0 | 2009-03-13 15:42:14 -0400 | [diff] [blame] | 14189 | |
Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 14190 | if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) { |
Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 14191 | DRM_DEBUG_KMS("probing SDVOC\n"); |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14192 | found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C); |
Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 14193 | } |
Ma Ling | 27185ae | 2009-08-24 13:50:23 +0800 | [diff] [blame] | 14194 | |
Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 14195 | if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) { |
Ma Ling | 27185ae | 2009-08-24 13:50:23 +0800 | [diff] [blame] | 14196 | |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 14197 | if (IS_G4X(dev_priv)) { |
Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 14198 | DRM_DEBUG_KMS("probing HDMI on SDVOC\n"); |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14199 | intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C); |
Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 14200 | } |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 14201 | if (IS_G4X(dev_priv)) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14202 | intel_dp_init(dev_priv, DP_C, PORT_C); |
Eric Anholt | 725e30a | 2009-01-22 13:01:02 -0800 | [diff] [blame] | 14203 | } |
Ma Ling | 27185ae | 2009-08-24 13:50:23 +0800 | [diff] [blame] | 14204 | |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 14205 | if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED)) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14206 | intel_dp_init(dev_priv, DP_D, PORT_D); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 14207 | } else if (IS_GEN2(dev_priv)) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14208 | intel_dvo_init(dev_priv); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14209 | |
Tvrtko Ursulin | 56b857a | 2016-11-07 09:29:20 +0000 | [diff] [blame] | 14210 | if (SUPPORTS_TV(dev_priv)) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14211 | intel_tv_init(dev_priv); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14212 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14213 | intel_psr_init(dev_priv); |
Rodrigo Vivi | 7c8f8a7 | 2014-06-13 05:10:03 -0700 | [diff] [blame] | 14214 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14215 | for_each_intel_encoder(&dev_priv->drm, encoder) { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 14216 | encoder->base.possible_crtcs = encoder->crtc_mask; |
| 14217 | encoder->base.possible_clones = |
Daniel Vetter | 66a9278 | 2012-07-12 20:08:18 +0200 | [diff] [blame] | 14218 | intel_encoder_clones(encoder); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14219 | } |
Chris Wilson | 47356eb | 2011-01-11 17:06:04 +0000 | [diff] [blame] | 14220 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14221 | intel_init_pch_refclk(dev_priv); |
Daniel Vetter | 270b304 | 2012-10-27 15:52:05 +0200 | [diff] [blame] | 14222 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14223 | drm_helper_move_panel_connectors_to_head(&dev_priv->drm); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14224 | } |
| 14225 | |
| 14226 | static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb) |
| 14227 | { |
| 14228 | struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14229 | |
Daniel Vetter | ef2d633 | 2014-02-10 18:00:38 +0100 | [diff] [blame] | 14230 | drm_framebuffer_cleanup(fb); |
Chris Wilson | 70001cd | 2017-02-16 09:46:21 +0000 | [diff] [blame] | 14231 | |
Chris Wilson | dd68928 | 2017-03-01 15:41:28 +0000 | [diff] [blame] | 14232 | i915_gem_object_lock(intel_fb->obj); |
| 14233 | WARN_ON(!intel_fb->obj->framebuffer_references--); |
| 14234 | i915_gem_object_unlock(intel_fb->obj); |
| 14235 | |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 14236 | i915_gem_object_put(intel_fb->obj); |
Chris Wilson | 70001cd | 2017-02-16 09:46:21 +0000 | [diff] [blame] | 14237 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14238 | kfree(intel_fb); |
| 14239 | } |
| 14240 | |
| 14241 | static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 14242 | struct drm_file *file, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14243 | unsigned int *handle) |
| 14244 | { |
| 14245 | struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 14246 | struct drm_i915_gem_object *obj = intel_fb->obj; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14247 | |
Chris Wilson | cc917ab | 2015-10-13 14:22:26 +0100 | [diff] [blame] | 14248 | if (obj->userptr.mm) { |
| 14249 | DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n"); |
| 14250 | return -EINVAL; |
| 14251 | } |
| 14252 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 14253 | return drm_gem_handle_create(file, &obj->base, handle); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14254 | } |
| 14255 | |
Rodrigo Vivi | 86c9858 | 2015-07-08 16:22:45 -0700 | [diff] [blame] | 14256 | static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb, |
| 14257 | struct drm_file *file, |
| 14258 | unsigned flags, unsigned color, |
| 14259 | struct drm_clip_rect *clips, |
| 14260 | unsigned num_clips) |
| 14261 | { |
Chris Wilson | 5a97bcc | 2017-02-22 11:40:46 +0000 | [diff] [blame] | 14262 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); |
Rodrigo Vivi | 86c9858 | 2015-07-08 16:22:45 -0700 | [diff] [blame] | 14263 | |
Chris Wilson | 5a97bcc | 2017-02-22 11:40:46 +0000 | [diff] [blame] | 14264 | i915_gem_object_flush_if_display(obj); |
Chris Wilson | d59b21e | 2017-02-22 11:40:49 +0000 | [diff] [blame] | 14265 | intel_fb_obj_flush(obj, ORIGIN_DIRTYFB); |
Rodrigo Vivi | 86c9858 | 2015-07-08 16:22:45 -0700 | [diff] [blame] | 14266 | |
| 14267 | return 0; |
| 14268 | } |
| 14269 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14270 | static const struct drm_framebuffer_funcs intel_fb_funcs = { |
| 14271 | .destroy = intel_user_framebuffer_destroy, |
| 14272 | .create_handle = intel_user_framebuffer_create_handle, |
Rodrigo Vivi | 86c9858 | 2015-07-08 16:22:45 -0700 | [diff] [blame] | 14273 | .dirty = intel_user_framebuffer_dirty, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14274 | }; |
| 14275 | |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 14276 | static |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 14277 | u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv, |
| 14278 | uint64_t fb_modifier, uint32_t pixel_format) |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 14279 | { |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14280 | u32 gen = INTEL_GEN(dev_priv); |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 14281 | |
| 14282 | if (gen >= 9) { |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 14283 | int cpp = drm_format_plane_cpp(pixel_format, 0); |
| 14284 | |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 14285 | /* "The stride in bytes must not exceed the of the size of 8K |
| 14286 | * pixels and 32K bytes." |
| 14287 | */ |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 14288 | return min(8192 * cpp, 32768); |
Ville Syrjälä | 6401c37 | 2017-02-08 19:53:28 +0200 | [diff] [blame] | 14289 | } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) { |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 14290 | return 32*1024; |
| 14291 | } else if (gen >= 4) { |
| 14292 | if (fb_modifier == I915_FORMAT_MOD_X_TILED) |
| 14293 | return 16*1024; |
| 14294 | else |
| 14295 | return 32*1024; |
| 14296 | } else if (gen >= 3) { |
| 14297 | if (fb_modifier == I915_FORMAT_MOD_X_TILED) |
| 14298 | return 8*1024; |
| 14299 | else |
| 14300 | return 16*1024; |
| 14301 | } else { |
| 14302 | /* XXX DSPC is limited to 4k tiled */ |
| 14303 | return 8*1024; |
| 14304 | } |
| 14305 | } |
| 14306 | |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14307 | static int intel_framebuffer_init(struct intel_framebuffer *intel_fb, |
| 14308 | struct drm_i915_gem_object *obj, |
| 14309 | struct drm_mode_fb_cmd2 *mode_cmd) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14310 | { |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14311 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Eric Engestrom | b3c11ac | 2016-11-12 01:12:56 +0000 | [diff] [blame] | 14312 | struct drm_format_name_buf format_name; |
Chris Wilson | dd68928 | 2017-03-01 15:41:28 +0000 | [diff] [blame] | 14313 | u32 pitch_limit, stride_alignment; |
| 14314 | unsigned int tiling, stride; |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14315 | int ret = -EINVAL; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14316 | |
Chris Wilson | dd68928 | 2017-03-01 15:41:28 +0000 | [diff] [blame] | 14317 | i915_gem_object_lock(obj); |
| 14318 | obj->framebuffer_references++; |
| 14319 | tiling = i915_gem_object_get_tiling(obj); |
| 14320 | stride = i915_gem_object_get_stride(obj); |
| 14321 | i915_gem_object_unlock(obj); |
Daniel Vetter | dd4916c | 2013-10-09 21:23:51 +0200 | [diff] [blame] | 14322 | |
Daniel Vetter | 2a80ead | 2015-02-10 17:16:06 +0000 | [diff] [blame] | 14323 | if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) { |
Ville Syrjälä | c2ff737 | 2016-02-11 19:16:37 +0200 | [diff] [blame] | 14324 | /* |
| 14325 | * If there's a fence, enforce that |
| 14326 | * the fb modifier and tiling mode match. |
| 14327 | */ |
| 14328 | if (tiling != I915_TILING_NONE && |
| 14329 | tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) { |
Daniel Vetter | 2a80ead | 2015-02-10 17:16:06 +0000 | [diff] [blame] | 14330 | DRM_DEBUG("tiling_mode doesn't match fb modifier\n"); |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14331 | goto err; |
Daniel Vetter | 2a80ead | 2015-02-10 17:16:06 +0000 | [diff] [blame] | 14332 | } |
| 14333 | } else { |
Ville Syrjälä | c2ff737 | 2016-02-11 19:16:37 +0200 | [diff] [blame] | 14334 | if (tiling == I915_TILING_X) { |
Daniel Vetter | 2a80ead | 2015-02-10 17:16:06 +0000 | [diff] [blame] | 14335 | mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED; |
Ville Syrjälä | c2ff737 | 2016-02-11 19:16:37 +0200 | [diff] [blame] | 14336 | } else if (tiling == I915_TILING_Y) { |
Daniel Vetter | 2a80ead | 2015-02-10 17:16:06 +0000 | [diff] [blame] | 14337 | DRM_DEBUG("No Y tiling for legacy addfb\n"); |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14338 | goto err; |
Daniel Vetter | 2a80ead | 2015-02-10 17:16:06 +0000 | [diff] [blame] | 14339 | } |
| 14340 | } |
| 14341 | |
Tvrtko Ursulin | 9a8f0a1 | 2015-02-27 11:15:24 +0000 | [diff] [blame] | 14342 | /* Passed in modifier sanity checking. */ |
| 14343 | switch (mode_cmd->modifier[0]) { |
| 14344 | case I915_FORMAT_MOD_Y_TILED: |
| 14345 | case I915_FORMAT_MOD_Yf_TILED: |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 14346 | if (INTEL_GEN(dev_priv) < 9) { |
Tvrtko Ursulin | 9a8f0a1 | 2015-02-27 11:15:24 +0000 | [diff] [blame] | 14347 | DRM_DEBUG("Unsupported tiling 0x%llx!\n", |
| 14348 | mode_cmd->modifier[0]); |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14349 | goto err; |
Tvrtko Ursulin | 9a8f0a1 | 2015-02-27 11:15:24 +0000 | [diff] [blame] | 14350 | } |
| 14351 | case DRM_FORMAT_MOD_NONE: |
| 14352 | case I915_FORMAT_MOD_X_TILED: |
| 14353 | break; |
| 14354 | default: |
Jesse Barnes | c0f4042 | 2015-03-23 12:43:50 -0700 | [diff] [blame] | 14355 | DRM_DEBUG("Unsupported fb modifier 0x%llx!\n", |
| 14356 | mode_cmd->modifier[0]); |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14357 | goto err; |
Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 14358 | } |
Chris Wilson | 57cd650 | 2010-08-08 12:34:44 +0100 | [diff] [blame] | 14359 | |
Ville Syrjälä | c2ff737 | 2016-02-11 19:16:37 +0200 | [diff] [blame] | 14360 | /* |
| 14361 | * gen2/3 display engine uses the fence if present, |
| 14362 | * so the tiling mode must match the fb modifier exactly. |
| 14363 | */ |
| 14364 | if (INTEL_INFO(dev_priv)->gen < 4 && |
| 14365 | tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) { |
| 14366 | DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n"); |
Chris Wilson | 9aceb5c1 | 2017-03-01 15:41:27 +0000 | [diff] [blame] | 14367 | goto err; |
Ville Syrjälä | c2ff737 | 2016-02-11 19:16:37 +0200 | [diff] [blame] | 14368 | } |
| 14369 | |
Ville Syrjälä | 7b49f94 | 2016-01-12 21:08:32 +0200 | [diff] [blame] | 14370 | stride_alignment = intel_fb_stride_alignment(dev_priv, |
| 14371 | mode_cmd->modifier[0], |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 14372 | mode_cmd->pixel_format); |
| 14373 | if (mode_cmd->pitches[0] & (stride_alignment - 1)) { |
| 14374 | DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n", |
| 14375 | mode_cmd->pitches[0], stride_alignment); |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14376 | goto err; |
Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 14377 | } |
Chris Wilson | 57cd650 | 2010-08-08 12:34:44 +0100 | [diff] [blame] | 14378 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 14379 | pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0], |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 14380 | mode_cmd->pixel_format); |
Chris Wilson | a35cdaa | 2013-06-25 17:26:45 +0100 | [diff] [blame] | 14381 | if (mode_cmd->pitches[0] > pitch_limit) { |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 14382 | DRM_DEBUG("%s pitch (%u) must be at less than %d\n", |
| 14383 | mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ? |
Daniel Vetter | 2a80ead | 2015-02-10 17:16:06 +0000 | [diff] [blame] | 14384 | "tiled" : "linear", |
Chris Wilson | a35cdaa | 2013-06-25 17:26:45 +0100 | [diff] [blame] | 14385 | mode_cmd->pitches[0], pitch_limit); |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14386 | goto err; |
Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 14387 | } |
Ville Syrjälä | 5d7bd70 | 2012-10-31 17:50:18 +0200 | [diff] [blame] | 14388 | |
Ville Syrjälä | c2ff737 | 2016-02-11 19:16:37 +0200 | [diff] [blame] | 14389 | /* |
| 14390 | * If there's a fence, enforce that |
| 14391 | * the fb pitch and fence stride match. |
| 14392 | */ |
Chris Wilson | dd68928 | 2017-03-01 15:41:28 +0000 | [diff] [blame] | 14393 | if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) { |
Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 14394 | DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n", |
Chris Wilson | dd68928 | 2017-03-01 15:41:28 +0000 | [diff] [blame] | 14395 | mode_cmd->pitches[0], stride); |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14396 | goto err; |
Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 14397 | } |
Ville Syrjälä | 5d7bd70 | 2012-10-31 17:50:18 +0200 | [diff] [blame] | 14398 | |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 14399 | /* Reject formats not supported by any plane early. */ |
Jesse Barnes | 308e5bc | 2011-11-14 14:51:28 -0800 | [diff] [blame] | 14400 | switch (mode_cmd->pixel_format) { |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 14401 | case DRM_FORMAT_C8: |
Ville Syrjälä | 04b3924 | 2011-11-17 18:05:13 +0200 | [diff] [blame] | 14402 | case DRM_FORMAT_RGB565: |
| 14403 | case DRM_FORMAT_XRGB8888: |
| 14404 | case DRM_FORMAT_ARGB8888: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 14405 | break; |
| 14406 | case DRM_FORMAT_XRGB1555: |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 14407 | if (INTEL_GEN(dev_priv) > 3) { |
Eric Engestrom | b3c11ac | 2016-11-12 01:12:56 +0000 | [diff] [blame] | 14408 | DRM_DEBUG("unsupported pixel format: %s\n", |
| 14409 | drm_get_format_name(mode_cmd->pixel_format, &format_name)); |
Chris Wilson | 9aceb5c1 | 2017-03-01 15:41:27 +0000 | [diff] [blame] | 14410 | goto err; |
Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 14411 | } |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 14412 | break; |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 14413 | case DRM_FORMAT_ABGR8888: |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 14414 | if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) && |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 14415 | INTEL_GEN(dev_priv) < 9) { |
Eric Engestrom | b3c11ac | 2016-11-12 01:12:56 +0000 | [diff] [blame] | 14416 | DRM_DEBUG("unsupported pixel format: %s\n", |
| 14417 | drm_get_format_name(mode_cmd->pixel_format, &format_name)); |
Chris Wilson | 9aceb5c1 | 2017-03-01 15:41:27 +0000 | [diff] [blame] | 14418 | goto err; |
Damien Lespiau | 6c0fd45 | 2015-05-19 12:29:16 +0100 | [diff] [blame] | 14419 | } |
| 14420 | break; |
| 14421 | case DRM_FORMAT_XBGR8888: |
Ville Syrjälä | 04b3924 | 2011-11-17 18:05:13 +0200 | [diff] [blame] | 14422 | case DRM_FORMAT_XRGB2101010: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 14423 | case DRM_FORMAT_XBGR2101010: |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 14424 | if (INTEL_GEN(dev_priv) < 4) { |
Eric Engestrom | b3c11ac | 2016-11-12 01:12:56 +0000 | [diff] [blame] | 14425 | DRM_DEBUG("unsupported pixel format: %s\n", |
| 14426 | drm_get_format_name(mode_cmd->pixel_format, &format_name)); |
Chris Wilson | 9aceb5c1 | 2017-03-01 15:41:27 +0000 | [diff] [blame] | 14427 | goto err; |
Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 14428 | } |
Jesse Barnes | b562674 | 2011-06-24 12:19:27 -0700 | [diff] [blame] | 14429 | break; |
Damien Lespiau | 7531208 | 2015-05-15 19:06:01 +0100 | [diff] [blame] | 14430 | case DRM_FORMAT_ABGR2101010: |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 14431 | if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) { |
Eric Engestrom | b3c11ac | 2016-11-12 01:12:56 +0000 | [diff] [blame] | 14432 | DRM_DEBUG("unsupported pixel format: %s\n", |
| 14433 | drm_get_format_name(mode_cmd->pixel_format, &format_name)); |
Chris Wilson | 9aceb5c1 | 2017-03-01 15:41:27 +0000 | [diff] [blame] | 14434 | goto err; |
Damien Lespiau | 7531208 | 2015-05-15 19:06:01 +0100 | [diff] [blame] | 14435 | } |
| 14436 | break; |
Ville Syrjälä | 04b3924 | 2011-11-17 18:05:13 +0200 | [diff] [blame] | 14437 | case DRM_FORMAT_YUYV: |
| 14438 | case DRM_FORMAT_UYVY: |
| 14439 | case DRM_FORMAT_YVYU: |
| 14440 | case DRM_FORMAT_VYUY: |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 14441 | if (INTEL_GEN(dev_priv) < 5) { |
Eric Engestrom | b3c11ac | 2016-11-12 01:12:56 +0000 | [diff] [blame] | 14442 | DRM_DEBUG("unsupported pixel format: %s\n", |
| 14443 | drm_get_format_name(mode_cmd->pixel_format, &format_name)); |
Chris Wilson | 9aceb5c1 | 2017-03-01 15:41:27 +0000 | [diff] [blame] | 14444 | goto err; |
Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 14445 | } |
Chris Wilson | 57cd650 | 2010-08-08 12:34:44 +0100 | [diff] [blame] | 14446 | break; |
| 14447 | default: |
Eric Engestrom | b3c11ac | 2016-11-12 01:12:56 +0000 | [diff] [blame] | 14448 | DRM_DEBUG("unsupported pixel format: %s\n", |
| 14449 | drm_get_format_name(mode_cmd->pixel_format, &format_name)); |
Chris Wilson | 9aceb5c1 | 2017-03-01 15:41:27 +0000 | [diff] [blame] | 14450 | goto err; |
Chris Wilson | 57cd650 | 2010-08-08 12:34:44 +0100 | [diff] [blame] | 14451 | } |
| 14452 | |
Ville Syrjälä | 90f9a33 | 2012-10-31 17:50:19 +0200 | [diff] [blame] | 14453 | /* FIXME need to adjust LINOFF/TILEOFF accordingly. */ |
| 14454 | if (mode_cmd->offsets[0] != 0) |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14455 | goto err; |
Ville Syrjälä | 90f9a33 | 2012-10-31 17:50:19 +0200 | [diff] [blame] | 14456 | |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14457 | drm_helper_mode_fill_fb_struct(&dev_priv->drm, |
| 14458 | &intel_fb->base, mode_cmd); |
Daniel Vetter | c7d73f6 | 2012-12-13 23:38:38 +0100 | [diff] [blame] | 14459 | intel_fb->obj = obj; |
| 14460 | |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 14461 | ret = intel_fill_fb_info(dev_priv, &intel_fb->base); |
| 14462 | if (ret) |
Chris Wilson | 9aceb5c1 | 2017-03-01 15:41:27 +0000 | [diff] [blame] | 14463 | goto err; |
Ville Syrjälä | 2d7a215 | 2016-02-15 22:54:47 +0200 | [diff] [blame] | 14464 | |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14465 | ret = drm_framebuffer_init(obj->base.dev, |
| 14466 | &intel_fb->base, |
| 14467 | &intel_fb_funcs); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14468 | if (ret) { |
| 14469 | DRM_ERROR("framebuffer init failed %d\n", ret); |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14470 | goto err; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14471 | } |
| 14472 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14473 | return 0; |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14474 | |
| 14475 | err: |
Chris Wilson | dd68928 | 2017-03-01 15:41:28 +0000 | [diff] [blame] | 14476 | i915_gem_object_lock(obj); |
| 14477 | obj->framebuffer_references--; |
| 14478 | i915_gem_object_unlock(obj); |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14479 | return ret; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14480 | } |
| 14481 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14482 | static struct drm_framebuffer * |
| 14483 | intel_user_framebuffer_create(struct drm_device *dev, |
| 14484 | struct drm_file *filp, |
Ville Syrjälä | 1eb8345 | 2015-11-11 19:11:29 +0200 | [diff] [blame] | 14485 | const struct drm_mode_fb_cmd2 *user_mode_cmd) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14486 | { |
Lukas Wunner | dcb1394 | 2015-07-04 11:50:58 +0200 | [diff] [blame] | 14487 | struct drm_framebuffer *fb; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 14488 | struct drm_i915_gem_object *obj; |
Ville Syrjälä | 76dc376 | 2015-11-11 19:11:28 +0200 | [diff] [blame] | 14489 | struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14490 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 14491 | obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]); |
| 14492 | if (!obj) |
Chris Wilson | cce13ff | 2010-08-08 13:36:38 +0100 | [diff] [blame] | 14493 | return ERR_PTR(-ENOENT); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14494 | |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14495 | fb = intel_framebuffer_create(obj, &mode_cmd); |
Lukas Wunner | dcb1394 | 2015-07-04 11:50:58 +0200 | [diff] [blame] | 14496 | if (IS_ERR(fb)) |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 14497 | i915_gem_object_put(obj); |
Lukas Wunner | dcb1394 | 2015-07-04 11:50:58 +0200 | [diff] [blame] | 14498 | |
| 14499 | return fb; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14500 | } |
| 14501 | |
Chris Wilson | 778e23a | 2016-12-05 14:29:39 +0000 | [diff] [blame] | 14502 | static void intel_atomic_state_free(struct drm_atomic_state *state) |
| 14503 | { |
| 14504 | struct intel_atomic_state *intel_state = to_intel_atomic_state(state); |
| 14505 | |
| 14506 | drm_atomic_state_default_release(state); |
| 14507 | |
| 14508 | i915_sw_fence_fini(&intel_state->commit_ready); |
| 14509 | |
| 14510 | kfree(state); |
| 14511 | } |
| 14512 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14513 | static const struct drm_mode_config_funcs intel_mode_funcs = { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14514 | .fb_create = intel_user_framebuffer_create, |
Daniel Vetter | 0632fef | 2013-10-08 17:44:49 +0200 | [diff] [blame] | 14515 | .output_poll_changed = intel_fbdev_output_poll_changed, |
Matt Roper | 5ee67f1 | 2015-01-21 16:35:44 -0800 | [diff] [blame] | 14516 | .atomic_check = intel_atomic_check, |
| 14517 | .atomic_commit = intel_atomic_commit, |
Maarten Lankhorst | de419ab | 2015-06-04 10:21:28 +0200 | [diff] [blame] | 14518 | .atomic_state_alloc = intel_atomic_state_alloc, |
| 14519 | .atomic_state_clear = intel_atomic_state_clear, |
Chris Wilson | 778e23a | 2016-12-05 14:29:39 +0000 | [diff] [blame] | 14520 | .atomic_state_free = intel_atomic_state_free, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14521 | }; |
| 14522 | |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 14523 | /** |
| 14524 | * intel_init_display_hooks - initialize the display modesetting hooks |
| 14525 | * @dev_priv: device private |
| 14526 | */ |
| 14527 | void intel_init_display_hooks(struct drm_i915_private *dev_priv) |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 14528 | { |
Ville Syrjälä | 7ff89ca | 2017-02-07 20:33:05 +0200 | [diff] [blame] | 14529 | intel_init_cdclk_hooks(dev_priv); |
| 14530 | |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 14531 | if (INTEL_INFO(dev_priv)->gen >= 9) { |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 14532 | dev_priv->display.get_pipe_config = haswell_get_pipe_config; |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 14533 | dev_priv->display.get_initial_plane_config = |
| 14534 | skylake_get_initial_plane_config; |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 14535 | dev_priv->display.crtc_compute_clock = |
| 14536 | haswell_crtc_compute_clock; |
| 14537 | dev_priv->display.crtc_enable = haswell_crtc_enable; |
| 14538 | dev_priv->display.crtc_disable = haswell_crtc_disable; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 14539 | } else if (HAS_DDI(dev_priv)) { |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 14540 | dev_priv->display.get_pipe_config = haswell_get_pipe_config; |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 14541 | dev_priv->display.get_initial_plane_config = |
| 14542 | ironlake_get_initial_plane_config; |
Ander Conselvan de Oliveira | 797d025 | 2014-10-29 11:32:34 +0200 | [diff] [blame] | 14543 | dev_priv->display.crtc_compute_clock = |
| 14544 | haswell_crtc_compute_clock; |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 14545 | dev_priv->display.crtc_enable = haswell_crtc_enable; |
| 14546 | dev_priv->display.crtc_disable = haswell_crtc_disable; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 14547 | } else if (HAS_PCH_SPLIT(dev_priv)) { |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 14548 | dev_priv->display.get_pipe_config = ironlake_get_pipe_config; |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 14549 | dev_priv->display.get_initial_plane_config = |
| 14550 | ironlake_get_initial_plane_config; |
Ander Conselvan de Oliveira | 3fb3770 | 2014-10-29 11:32:35 +0200 | [diff] [blame] | 14551 | dev_priv->display.crtc_compute_clock = |
| 14552 | ironlake_crtc_compute_clock; |
Daniel Vetter | 76e5a89 | 2012-06-29 22:39:33 +0200 | [diff] [blame] | 14553 | dev_priv->display.crtc_enable = ironlake_crtc_enable; |
| 14554 | dev_priv->display.crtc_disable = ironlake_crtc_disable; |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 14555 | } else if (IS_CHERRYVIEW(dev_priv)) { |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 14556 | dev_priv->display.get_pipe_config = i9xx_get_pipe_config; |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 14557 | dev_priv->display.get_initial_plane_config = |
| 14558 | i9xx_get_initial_plane_config; |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 14559 | dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock; |
| 14560 | dev_priv->display.crtc_enable = valleyview_crtc_enable; |
| 14561 | dev_priv->display.crtc_disable = i9xx_crtc_disable; |
| 14562 | } else if (IS_VALLEYVIEW(dev_priv)) { |
| 14563 | dev_priv->display.get_pipe_config = i9xx_get_pipe_config; |
| 14564 | dev_priv->display.get_initial_plane_config = |
| 14565 | i9xx_get_initial_plane_config; |
| 14566 | dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 14567 | dev_priv->display.crtc_enable = valleyview_crtc_enable; |
| 14568 | dev_priv->display.crtc_disable = i9xx_crtc_disable; |
Ander Conselvan de Oliveira | 19ec669 | 2016-03-21 18:00:15 +0200 | [diff] [blame] | 14569 | } else if (IS_G4X(dev_priv)) { |
| 14570 | dev_priv->display.get_pipe_config = i9xx_get_pipe_config; |
| 14571 | dev_priv->display.get_initial_plane_config = |
| 14572 | i9xx_get_initial_plane_config; |
| 14573 | dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock; |
| 14574 | dev_priv->display.crtc_enable = i9xx_crtc_enable; |
| 14575 | dev_priv->display.crtc_disable = i9xx_crtc_disable; |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 14576 | } else if (IS_PINEVIEW(dev_priv)) { |
| 14577 | dev_priv->display.get_pipe_config = i9xx_get_pipe_config; |
| 14578 | dev_priv->display.get_initial_plane_config = |
| 14579 | i9xx_get_initial_plane_config; |
| 14580 | dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock; |
| 14581 | dev_priv->display.crtc_enable = i9xx_crtc_enable; |
| 14582 | dev_priv->display.crtc_disable = i9xx_crtc_disable; |
Ander Conselvan de Oliveira | 81c97f5 | 2016-03-22 15:35:23 +0200 | [diff] [blame] | 14583 | } else if (!IS_GEN2(dev_priv)) { |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 14584 | dev_priv->display.get_pipe_config = i9xx_get_pipe_config; |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 14585 | dev_priv->display.get_initial_plane_config = |
| 14586 | i9xx_get_initial_plane_config; |
Ander Conselvan de Oliveira | d6dfee7 | 2014-10-29 11:32:36 +0200 | [diff] [blame] | 14587 | dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock; |
Daniel Vetter | 76e5a89 | 2012-06-29 22:39:33 +0200 | [diff] [blame] | 14588 | dev_priv->display.crtc_enable = i9xx_crtc_enable; |
| 14589 | dev_priv->display.crtc_disable = i9xx_crtc_disable; |
Ander Conselvan de Oliveira | 81c97f5 | 2016-03-22 15:35:23 +0200 | [diff] [blame] | 14590 | } else { |
| 14591 | dev_priv->display.get_pipe_config = i9xx_get_pipe_config; |
| 14592 | dev_priv->display.get_initial_plane_config = |
| 14593 | i9xx_get_initial_plane_config; |
| 14594 | dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock; |
| 14595 | dev_priv->display.crtc_enable = i9xx_crtc_enable; |
| 14596 | dev_priv->display.crtc_disable = i9xx_crtc_disable; |
Eric Anholt | f564048e | 2011-03-30 13:01:02 -0700 | [diff] [blame] | 14597 | } |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 14598 | |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 14599 | if (IS_GEN5(dev_priv)) { |
Sonika Jindal | 3bb11b5 | 2014-08-11 09:06:39 +0530 | [diff] [blame] | 14600 | dev_priv->display.fdi_link_train = ironlake_fdi_link_train; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 14601 | } else if (IS_GEN6(dev_priv)) { |
Sonika Jindal | 3bb11b5 | 2014-08-11 09:06:39 +0530 | [diff] [blame] | 14602 | dev_priv->display.fdi_link_train = gen6_fdi_link_train; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 14603 | } else if (IS_IVYBRIDGE(dev_priv)) { |
Sonika Jindal | 3bb11b5 | 2014-08-11 09:06:39 +0530 | [diff] [blame] | 14604 | /* FIXME: detect B0+ stepping and use auto training */ |
| 14605 | dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 14606 | } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) { |
Sonika Jindal | 3bb11b5 | 2014-08-11 09:06:39 +0530 | [diff] [blame] | 14607 | dev_priv->display.fdi_link_train = hsw_fdi_link_train; |
Ville Syrjälä | 445e780 | 2016-05-11 22:44:42 +0300 | [diff] [blame] | 14608 | } |
| 14609 | |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 14610 | if (dev_priv->info.gen >= 9) |
| 14611 | dev_priv->display.update_crtcs = skl_update_crtcs; |
| 14612 | else |
| 14613 | dev_priv->display.update_crtcs = intel_update_crtcs; |
| 14614 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14615 | switch (INTEL_INFO(dev_priv)->gen) { |
| 14616 | case 2: |
| 14617 | dev_priv->display.queue_flip = intel_gen2_queue_flip; |
| 14618 | break; |
| 14619 | |
| 14620 | case 3: |
| 14621 | dev_priv->display.queue_flip = intel_gen3_queue_flip; |
| 14622 | break; |
| 14623 | |
| 14624 | case 4: |
| 14625 | case 5: |
| 14626 | dev_priv->display.queue_flip = intel_gen4_queue_flip; |
| 14627 | break; |
| 14628 | |
| 14629 | case 6: |
| 14630 | dev_priv->display.queue_flip = intel_gen6_queue_flip; |
| 14631 | break; |
| 14632 | case 7: |
| 14633 | case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */ |
| 14634 | dev_priv->display.queue_flip = intel_gen7_queue_flip; |
| 14635 | break; |
| 14636 | case 9: |
| 14637 | /* Drop through - unsupported since execlist only. */ |
| 14638 | default: |
| 14639 | /* Default just returns -ENODEV to indicate unsupported */ |
| 14640 | dev_priv->display.queue_flip = intel_default_queue_flip; |
| 14641 | } |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 14642 | } |
| 14643 | |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 14644 | /* |
| 14645 | * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend, |
| 14646 | * resume, or other times. This quirk makes sure that's the case for |
| 14647 | * affected systems. |
| 14648 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 14649 | static void quirk_pipea_force(struct drm_device *dev) |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 14650 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 14651 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 14652 | |
| 14653 | dev_priv->quirks |= QUIRK_PIPEA_FORCE; |
Daniel Vetter | bc0daf4 | 2012-04-01 13:16:49 +0200 | [diff] [blame] | 14654 | DRM_INFO("applying pipe a force quirk\n"); |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 14655 | } |
| 14656 | |
Ville Syrjälä | b6b5d04 | 2014-08-15 01:22:07 +0300 | [diff] [blame] | 14657 | static void quirk_pipeb_force(struct drm_device *dev) |
| 14658 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 14659 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | b6b5d04 | 2014-08-15 01:22:07 +0300 | [diff] [blame] | 14660 | |
| 14661 | dev_priv->quirks |= QUIRK_PIPEB_FORCE; |
| 14662 | DRM_INFO("applying pipe b force quirk\n"); |
| 14663 | } |
| 14664 | |
Keith Packard | 435793d | 2011-07-12 14:56:22 -0700 | [diff] [blame] | 14665 | /* |
| 14666 | * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason |
| 14667 | */ |
| 14668 | static void quirk_ssc_force_disable(struct drm_device *dev) |
| 14669 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 14670 | struct drm_i915_private *dev_priv = to_i915(dev); |
Keith Packard | 435793d | 2011-07-12 14:56:22 -0700 | [diff] [blame] | 14671 | dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE; |
Daniel Vetter | bc0daf4 | 2012-04-01 13:16:49 +0200 | [diff] [blame] | 14672 | DRM_INFO("applying lvds SSC disable quirk\n"); |
Keith Packard | 435793d | 2011-07-12 14:56:22 -0700 | [diff] [blame] | 14673 | } |
| 14674 | |
Carsten Emde | 4dca20e | 2012-03-15 15:56:26 +0100 | [diff] [blame] | 14675 | /* |
Carsten Emde | 5a15ab5 | 2012-03-15 15:56:27 +0100 | [diff] [blame] | 14676 | * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight |
| 14677 | * brightness value |
Carsten Emde | 4dca20e | 2012-03-15 15:56:26 +0100 | [diff] [blame] | 14678 | */ |
| 14679 | static void quirk_invert_brightness(struct drm_device *dev) |
| 14680 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 14681 | struct drm_i915_private *dev_priv = to_i915(dev); |
Carsten Emde | 4dca20e | 2012-03-15 15:56:26 +0100 | [diff] [blame] | 14682 | dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS; |
Daniel Vetter | bc0daf4 | 2012-04-01 13:16:49 +0200 | [diff] [blame] | 14683 | DRM_INFO("applying inverted panel brightness quirk\n"); |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 14684 | } |
| 14685 | |
Scot Doyle | 9c72cc6 | 2014-07-03 23:27:50 +0000 | [diff] [blame] | 14686 | /* Some VBT's incorrectly indicate no backlight is present */ |
| 14687 | static void quirk_backlight_present(struct drm_device *dev) |
| 14688 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 14689 | struct drm_i915_private *dev_priv = to_i915(dev); |
Scot Doyle | 9c72cc6 | 2014-07-03 23:27:50 +0000 | [diff] [blame] | 14690 | dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT; |
| 14691 | DRM_INFO("applying backlight present quirk\n"); |
| 14692 | } |
| 14693 | |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 14694 | struct intel_quirk { |
| 14695 | int device; |
| 14696 | int subsystem_vendor; |
| 14697 | int subsystem_device; |
| 14698 | void (*hook)(struct drm_device *dev); |
| 14699 | }; |
| 14700 | |
Egbert Eich | 5f85f17 | 2012-10-14 15:46:38 +0200 | [diff] [blame] | 14701 | /* For systems that don't have a meaningful PCI subdevice/subvendor ID */ |
| 14702 | struct intel_dmi_quirk { |
| 14703 | void (*hook)(struct drm_device *dev); |
| 14704 | const struct dmi_system_id (*dmi_id_list)[]; |
| 14705 | }; |
| 14706 | |
| 14707 | static int intel_dmi_reverse_brightness(const struct dmi_system_id *id) |
| 14708 | { |
| 14709 | DRM_INFO("Backlight polarity reversed on %s\n", id->ident); |
| 14710 | return 1; |
| 14711 | } |
| 14712 | |
| 14713 | static const struct intel_dmi_quirk intel_dmi_quirks[] = { |
| 14714 | { |
| 14715 | .dmi_id_list = &(const struct dmi_system_id[]) { |
| 14716 | { |
| 14717 | .callback = intel_dmi_reverse_brightness, |
| 14718 | .ident = "NCR Corporation", |
| 14719 | .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"), |
| 14720 | DMI_MATCH(DMI_PRODUCT_NAME, ""), |
| 14721 | }, |
| 14722 | }, |
| 14723 | { } /* terminating entry */ |
| 14724 | }, |
| 14725 | .hook = quirk_invert_brightness, |
| 14726 | }, |
| 14727 | }; |
| 14728 | |
Ben Widawsky | c43b563 | 2012-04-16 14:07:40 -0700 | [diff] [blame] | 14729 | static struct intel_quirk intel_quirks[] = { |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 14730 | /* Toshiba Protege R-205, S-209 needs pipe A force quirk */ |
| 14731 | { 0x2592, 0x1179, 0x0001, quirk_pipea_force }, |
| 14732 | |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 14733 | /* ThinkPad T60 needs pipe A force quirk (bug #16494) */ |
| 14734 | { 0x2782, 0x17aa, 0x201a, quirk_pipea_force }, |
| 14735 | |
Ville Syrjälä | 5f080c0 | 2014-08-15 01:22:06 +0300 | [diff] [blame] | 14736 | /* 830 needs to leave pipe A & dpll A up */ |
| 14737 | { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force }, |
| 14738 | |
Ville Syrjälä | b6b5d04 | 2014-08-15 01:22:07 +0300 | [diff] [blame] | 14739 | /* 830 needs to leave pipe B & dpll B up */ |
| 14740 | { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force }, |
| 14741 | |
Keith Packard | 435793d | 2011-07-12 14:56:22 -0700 | [diff] [blame] | 14742 | /* Lenovo U160 cannot use SSC on LVDS */ |
| 14743 | { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable }, |
Michel Alexandre Salim | 070d329 | 2011-07-28 18:52:06 +0200 | [diff] [blame] | 14744 | |
| 14745 | /* Sony Vaio Y cannot use SSC on LVDS */ |
| 14746 | { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable }, |
Carsten Emde | 5a15ab5 | 2012-03-15 15:56:27 +0100 | [diff] [blame] | 14747 | |
Alexander van Heukelum | be505f6 | 2013-12-28 21:00:39 +0100 | [diff] [blame] | 14748 | /* Acer Aspire 5734Z must invert backlight brightness */ |
| 14749 | { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness }, |
| 14750 | |
| 14751 | /* Acer/eMachines G725 */ |
| 14752 | { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness }, |
| 14753 | |
| 14754 | /* Acer/eMachines e725 */ |
| 14755 | { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness }, |
| 14756 | |
| 14757 | /* Acer/Packard Bell NCL20 */ |
| 14758 | { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness }, |
| 14759 | |
| 14760 | /* Acer Aspire 4736Z */ |
| 14761 | { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness }, |
Jani Nikula | 0f540c3 | 2014-01-13 17:30:34 +0200 | [diff] [blame] | 14762 | |
| 14763 | /* Acer Aspire 5336 */ |
| 14764 | { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness }, |
Scot Doyle | 2e93a1a | 2014-07-03 23:27:51 +0000 | [diff] [blame] | 14765 | |
| 14766 | /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */ |
| 14767 | { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present }, |
Scot Doyle | d4967d8 | 2014-07-03 23:27:52 +0000 | [diff] [blame] | 14768 | |
Scot Doyle | dfb3d47b | 2014-08-21 16:08:02 +0000 | [diff] [blame] | 14769 | /* Acer C720 Chromebook (Core i3 4005U) */ |
| 14770 | { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present }, |
| 14771 | |
jens stein | b2a9601 | 2014-10-28 20:25:53 +0100 | [diff] [blame] | 14772 | /* Apple Macbook 2,1 (Core 2 T7400) */ |
| 14773 | { 0x27a2, 0x8086, 0x7270, quirk_backlight_present }, |
| 14774 | |
Jani Nikula | 1b9448b | 2015-11-05 11:49:59 +0200 | [diff] [blame] | 14775 | /* Apple Macbook 4,1 */ |
| 14776 | { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present }, |
| 14777 | |
Scot Doyle | d4967d8 | 2014-07-03 23:27:52 +0000 | [diff] [blame] | 14778 | /* Toshiba CB35 Chromebook (Celeron 2955U) */ |
| 14779 | { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present }, |
Scot Doyle | 724cb06 | 2014-07-11 22:16:30 +0000 | [diff] [blame] | 14780 | |
| 14781 | /* HP Chromebook 14 (Celeron 2955U) */ |
| 14782 | { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present }, |
Jani Nikula | cf6f0af | 2015-02-19 10:53:39 +0200 | [diff] [blame] | 14783 | |
| 14784 | /* Dell Chromebook 11 */ |
| 14785 | { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present }, |
Jani Nikula | 9be64ee | 2015-10-30 14:50:24 +0200 | [diff] [blame] | 14786 | |
| 14787 | /* Dell Chromebook 11 (2015 version) */ |
| 14788 | { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present }, |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 14789 | }; |
| 14790 | |
| 14791 | static void intel_init_quirks(struct drm_device *dev) |
| 14792 | { |
| 14793 | struct pci_dev *d = dev->pdev; |
| 14794 | int i; |
| 14795 | |
| 14796 | for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) { |
| 14797 | struct intel_quirk *q = &intel_quirks[i]; |
| 14798 | |
| 14799 | if (d->device == q->device && |
| 14800 | (d->subsystem_vendor == q->subsystem_vendor || |
| 14801 | q->subsystem_vendor == PCI_ANY_ID) && |
| 14802 | (d->subsystem_device == q->subsystem_device || |
| 14803 | q->subsystem_device == PCI_ANY_ID)) |
| 14804 | q->hook(dev); |
| 14805 | } |
Egbert Eich | 5f85f17 | 2012-10-14 15:46:38 +0200 | [diff] [blame] | 14806 | for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) { |
| 14807 | if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0) |
| 14808 | intel_dmi_quirks[i].hook(dev); |
| 14809 | } |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 14810 | } |
| 14811 | |
Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 14812 | /* Disable the VGA plane that we never use */ |
Tvrtko Ursulin | 29b74b7 | 2016-11-16 08:55:39 +0000 | [diff] [blame] | 14813 | static void i915_disable_vga(struct drm_i915_private *dev_priv) |
Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 14814 | { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 14815 | struct pci_dev *pdev = dev_priv->drm.pdev; |
Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 14816 | u8 sr1; |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 14817 | i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv); |
Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 14818 | |
Ville Syrjälä | 2b37c61 | 2014-01-22 21:32:38 +0200 | [diff] [blame] | 14819 | /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */ |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 14820 | vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO); |
Jesse Barnes | 3fdcf43 | 2012-04-06 11:46:27 -0700 | [diff] [blame] | 14821 | outb(SR01, VGA_SR_INDEX); |
Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 14822 | sr1 = inb(VGA_SR_DATA); |
| 14823 | outb(sr1 | 1<<5, VGA_SR_DATA); |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 14824 | vga_put(pdev, VGA_RSRC_LEGACY_IO); |
Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 14825 | udelay(300); |
| 14826 | |
Ville Syrjälä | 01f5a62 | 2014-12-16 18:38:37 +0200 | [diff] [blame] | 14827 | I915_WRITE(vga_reg, VGA_DISP_DISABLE); |
Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 14828 | POSTING_READ(vga_reg); |
| 14829 | } |
| 14830 | |
Daniel Vetter | f817586 | 2012-04-10 15:50:11 +0200 | [diff] [blame] | 14831 | void intel_modeset_init_hw(struct drm_device *dev) |
| 14832 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 14833 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | 1a617b7 | 2015-12-03 14:31:06 +0100 | [diff] [blame] | 14834 | |
Ville Syrjälä | 4c75b94 | 2016-10-31 22:37:12 +0200 | [diff] [blame] | 14835 | intel_update_cdclk(dev_priv); |
Ville Syrjälä | bb0f4aa | 2017-01-20 20:21:59 +0200 | [diff] [blame] | 14836 | dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw; |
Maarten Lankhorst | 1a617b7 | 2015-12-03 14:31:06 +0100 | [diff] [blame] | 14837 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 14838 | intel_init_clock_gating(dev_priv); |
Daniel Vetter | f817586 | 2012-04-10 15:50:11 +0200 | [diff] [blame] | 14839 | } |
| 14840 | |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 14841 | /* |
| 14842 | * Calculate what we think the watermarks should be for the state we've read |
| 14843 | * out of the hardware and then immediately program those watermarks so that |
| 14844 | * we ensure the hardware settings match our internal state. |
| 14845 | * |
| 14846 | * We can calculate what we think WM's should be by creating a duplicate of the |
| 14847 | * current state (which was constructed during hardware readout) and running it |
| 14848 | * through the atomic check code to calculate new watermark values in the |
| 14849 | * state object. |
| 14850 | */ |
| 14851 | static void sanitize_watermarks(struct drm_device *dev) |
| 14852 | { |
| 14853 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 14854 | struct drm_atomic_state *state; |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 14855 | struct intel_atomic_state *intel_state; |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 14856 | struct drm_crtc *crtc; |
| 14857 | struct drm_crtc_state *cstate; |
| 14858 | struct drm_modeset_acquire_ctx ctx; |
| 14859 | int ret; |
| 14860 | int i; |
| 14861 | |
| 14862 | /* Only supported on platforms that use atomic watermark design */ |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 14863 | if (!dev_priv->display.optimize_watermarks) |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 14864 | return; |
| 14865 | |
| 14866 | /* |
| 14867 | * We need to hold connection_mutex before calling duplicate_state so |
| 14868 | * that the connector loop is protected. |
| 14869 | */ |
| 14870 | drm_modeset_acquire_init(&ctx, 0); |
| 14871 | retry: |
Matt Roper | 0cd1262 | 2016-01-12 07:13:37 -0800 | [diff] [blame] | 14872 | ret = drm_modeset_lock_all_ctx(dev, &ctx); |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 14873 | if (ret == -EDEADLK) { |
| 14874 | drm_modeset_backoff(&ctx); |
| 14875 | goto retry; |
| 14876 | } else if (WARN_ON(ret)) { |
Matt Roper | 0cd1262 | 2016-01-12 07:13:37 -0800 | [diff] [blame] | 14877 | goto fail; |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 14878 | } |
| 14879 | |
| 14880 | state = drm_atomic_helper_duplicate_state(dev, &ctx); |
| 14881 | if (WARN_ON(IS_ERR(state))) |
Matt Roper | 0cd1262 | 2016-01-12 07:13:37 -0800 | [diff] [blame] | 14882 | goto fail; |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 14883 | |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 14884 | intel_state = to_intel_atomic_state(state); |
| 14885 | |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 14886 | /* |
| 14887 | * Hardware readout is the only time we don't want to calculate |
| 14888 | * intermediate watermarks (since we don't trust the current |
| 14889 | * watermarks). |
| 14890 | */ |
Ville Syrjälä | 602ae83 | 2017-03-02 19:15:02 +0200 | [diff] [blame] | 14891 | if (!HAS_GMCH_DISPLAY(dev_priv)) |
| 14892 | intel_state->skip_intermediate_wm = true; |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 14893 | |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 14894 | ret = intel_atomic_check(dev, state); |
| 14895 | if (ret) { |
| 14896 | /* |
| 14897 | * If we fail here, it means that the hardware appears to be |
| 14898 | * programmed in a way that shouldn't be possible, given our |
| 14899 | * understanding of watermark requirements. This might mean a |
| 14900 | * mistake in the hardware readout code or a mistake in the |
| 14901 | * watermark calculations for a given platform. Raise a WARN |
| 14902 | * so that this is noticeable. |
| 14903 | * |
| 14904 | * If this actually happens, we'll have to just leave the |
| 14905 | * BIOS-programmed watermarks untouched and hope for the best. |
| 14906 | */ |
| 14907 | WARN(true, "Could not determine valid watermarks for inherited state\n"); |
Arnd Bergmann | b9a1b71 | 2016-10-18 17:16:23 +0200 | [diff] [blame] | 14908 | goto put_state; |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 14909 | } |
| 14910 | |
| 14911 | /* Write calculated watermark values back */ |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 14912 | for_each_crtc_in_state(state, crtc, cstate, i) { |
| 14913 | struct intel_crtc_state *cs = to_intel_crtc_state(cstate); |
| 14914 | |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 14915 | cs->wm.need_postvbl_update = true; |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 14916 | dev_priv->display.optimize_watermarks(intel_state, cs); |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 14917 | } |
| 14918 | |
Arnd Bergmann | b9a1b71 | 2016-10-18 17:16:23 +0200 | [diff] [blame] | 14919 | put_state: |
Chris Wilson | 0853695 | 2016-10-14 13:18:18 +0100 | [diff] [blame] | 14920 | drm_atomic_state_put(state); |
Matt Roper | 0cd1262 | 2016-01-12 07:13:37 -0800 | [diff] [blame] | 14921 | fail: |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 14922 | drm_modeset_drop_locks(&ctx); |
| 14923 | drm_modeset_acquire_fini(&ctx); |
| 14924 | } |
| 14925 | |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 14926 | int intel_modeset_init(struct drm_device *dev) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14927 | { |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 14928 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 14929 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Damien Lespiau | 8cc87b7 | 2014-03-03 17:31:44 +0000 | [diff] [blame] | 14930 | enum pipe pipe; |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 14931 | struct intel_crtc *crtc; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14932 | |
| 14933 | drm_mode_config_init(dev); |
| 14934 | |
| 14935 | dev->mode_config.min_width = 0; |
| 14936 | dev->mode_config.min_height = 0; |
| 14937 | |
Dave Airlie | 019d96c | 2011-09-29 16:20:42 +0100 | [diff] [blame] | 14938 | dev->mode_config.preferred_depth = 24; |
| 14939 | dev->mode_config.prefer_shadow = 1; |
| 14940 | |
Tvrtko Ursulin | 25bab38 | 2015-02-10 17:16:16 +0000 | [diff] [blame] | 14941 | dev->mode_config.allow_fb_modifiers = true; |
| 14942 | |
Laurent Pinchart | e6ecefa | 2012-05-17 13:27:23 +0200 | [diff] [blame] | 14943 | dev->mode_config.funcs = &intel_mode_funcs; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14944 | |
Chris Wilson | eb955ee | 2017-01-23 21:29:39 +0000 | [diff] [blame] | 14945 | INIT_WORK(&dev_priv->atomic_helper.free_work, |
Chris Wilson | ba318c6 | 2017-02-02 20:47:41 +0000 | [diff] [blame] | 14946 | intel_atomic_helper_free_state_worker); |
Chris Wilson | eb955ee | 2017-01-23 21:29:39 +0000 | [diff] [blame] | 14947 | |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 14948 | intel_init_quirks(dev); |
| 14949 | |
Ville Syrjälä | 62d75df | 2016-10-31 22:37:25 +0200 | [diff] [blame] | 14950 | intel_init_pm(dev_priv); |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 14951 | |
Tvrtko Ursulin | b7f05d4 | 2016-11-09 11:30:45 +0000 | [diff] [blame] | 14952 | if (INTEL_INFO(dev_priv)->num_pipes == 0) |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 14953 | return 0; |
Ben Widawsky | e3c7475 | 2013-04-05 13:12:39 -0700 | [diff] [blame] | 14954 | |
Lukas Wunner | 69f92f6 | 2015-07-15 13:57:35 +0200 | [diff] [blame] | 14955 | /* |
| 14956 | * There may be no VBT; and if the BIOS enabled SSC we can |
| 14957 | * just keep using it to avoid unnecessary flicker. Whereas if the |
| 14958 | * BIOS isn't using it, don't assume it will work even if the VBT |
| 14959 | * indicates as much. |
| 14960 | */ |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 14961 | if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) { |
Lukas Wunner | 69f92f6 | 2015-07-15 13:57:35 +0200 | [diff] [blame] | 14962 | bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) & |
| 14963 | DREF_SSC1_ENABLE); |
| 14964 | |
| 14965 | if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) { |
| 14966 | DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n", |
| 14967 | bios_lvds_use_ssc ? "en" : "dis", |
| 14968 | dev_priv->vbt.lvds_use_ssc ? "en" : "dis"); |
| 14969 | dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc; |
| 14970 | } |
| 14971 | } |
| 14972 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 14973 | if (IS_GEN2(dev_priv)) { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 14974 | dev->mode_config.max_width = 2048; |
| 14975 | dev->mode_config.max_height = 2048; |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 14976 | } else if (IS_GEN3(dev_priv)) { |
Keith Packard | 5e4d6fa | 2009-07-12 23:53:17 -0700 | [diff] [blame] | 14977 | dev->mode_config.max_width = 4096; |
| 14978 | dev->mode_config.max_height = 4096; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14979 | } else { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 14980 | dev->mode_config.max_width = 8192; |
| 14981 | dev->mode_config.max_height = 8192; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14982 | } |
Damien Lespiau | 068be56 | 2014-03-28 14:17:49 +0000 | [diff] [blame] | 14983 | |
Jani Nikula | 2a307c2 | 2016-11-30 17:43:04 +0200 | [diff] [blame] | 14984 | if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) { |
| 14985 | dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512; |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 14986 | dev->mode_config.cursor_height = 1023; |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 14987 | } else if (IS_GEN2(dev_priv)) { |
Damien Lespiau | 068be56 | 2014-03-28 14:17:49 +0000 | [diff] [blame] | 14988 | dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH; |
| 14989 | dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT; |
| 14990 | } else { |
| 14991 | dev->mode_config.cursor_width = MAX_CURSOR_WIDTH; |
| 14992 | dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT; |
| 14993 | } |
| 14994 | |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 14995 | dev->mode_config.fb_base = ggtt->mappable_base; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14996 | |
Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 14997 | DRM_DEBUG_KMS("%d display pipe%s available.\n", |
Tvrtko Ursulin | b7f05d4 | 2016-11-09 11:30:45 +0000 | [diff] [blame] | 14998 | INTEL_INFO(dev_priv)->num_pipes, |
| 14999 | INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : ""); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15000 | |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 15001 | for_each_pipe(dev_priv, pipe) { |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 15002 | int ret; |
| 15003 | |
Ville Syrjälä | 5ab0d85 | 2016-10-31 22:37:11 +0200 | [diff] [blame] | 15004 | ret = intel_crtc_init(dev_priv, pipe); |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 15005 | if (ret) { |
| 15006 | drm_mode_config_cleanup(dev); |
| 15007 | return ret; |
| 15008 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15009 | } |
| 15010 | |
Daniel Vetter | e72f9fb | 2013-06-05 13:34:06 +0200 | [diff] [blame] | 15011 | intel_shared_dpll_init(dev); |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 15012 | |
Ville Syrjälä | 5be6e33 | 2017-02-20 16:04:43 +0200 | [diff] [blame] | 15013 | intel_update_czclk(dev_priv); |
| 15014 | intel_modeset_init_hw(dev); |
| 15015 | |
Ville Syrjälä | b204535 | 2016-05-13 23:41:27 +0300 | [diff] [blame] | 15016 | if (dev_priv->max_cdclk_freq == 0) |
Ville Syrjälä | 4c75b94 | 2016-10-31 22:37:12 +0200 | [diff] [blame] | 15017 | intel_update_max_cdclk(dev_priv); |
Ville Syrjälä | b204535 | 2016-05-13 23:41:27 +0300 | [diff] [blame] | 15018 | |
Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 15019 | /* Just disable it once at startup */ |
Tvrtko Ursulin | 29b74b7 | 2016-11-16 08:55:39 +0000 | [diff] [blame] | 15020 | i915_disable_vga(dev_priv); |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 15021 | intel_setup_outputs(dev_priv); |
Chris Wilson | 11be49e | 2012-11-15 11:32:20 +0000 | [diff] [blame] | 15022 | |
Daniel Vetter | 6e9f798 | 2014-05-29 23:54:47 +0200 | [diff] [blame] | 15023 | drm_modeset_lock_all(dev); |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 15024 | intel_modeset_setup_hw_state(dev); |
Daniel Vetter | 6e9f798 | 2014-05-29 23:54:47 +0200 | [diff] [blame] | 15025 | drm_modeset_unlock_all(dev); |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 15026 | |
Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 15027 | for_each_intel_crtc(dev, crtc) { |
Maarten Lankhorst | eeebeac | 2015-07-14 12:33:29 +0200 | [diff] [blame] | 15028 | struct intel_initial_plane_config plane_config = {}; |
| 15029 | |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 15030 | if (!crtc->active) |
| 15031 | continue; |
| 15032 | |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 15033 | /* |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 15034 | * Note that reserving the BIOS fb up front prevents us |
| 15035 | * from stuffing other stolen allocations like the ring |
| 15036 | * on top. This prevents some ugliness at boot time, and |
| 15037 | * can even allow for smooth boot transitions if the BIOS |
| 15038 | * fb is large enough for the active pipe configuration. |
| 15039 | */ |
Maarten Lankhorst | eeebeac | 2015-07-14 12:33:29 +0200 | [diff] [blame] | 15040 | dev_priv->display.get_initial_plane_config(crtc, |
| 15041 | &plane_config); |
| 15042 | |
| 15043 | /* |
| 15044 | * If the fb is shared between multiple heads, we'll |
| 15045 | * just get the first one. |
| 15046 | */ |
| 15047 | intel_find_initial_plane_obj(crtc, &plane_config); |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 15048 | } |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 15049 | |
| 15050 | /* |
| 15051 | * Make sure hardware watermarks really match the state we read out. |
| 15052 | * Note that we need to do this after reconstructing the BIOS fb's |
| 15053 | * since the watermark calculation done here will use pstate->fb. |
| 15054 | */ |
Ville Syrjälä | 602ae83 | 2017-03-02 19:15:02 +0200 | [diff] [blame] | 15055 | if (!HAS_GMCH_DISPLAY(dev_priv)) |
| 15056 | sanitize_watermarks(dev); |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 15057 | |
| 15058 | return 0; |
Chris Wilson | 2c7111d | 2011-03-29 10:40:27 +0100 | [diff] [blame] | 15059 | } |
Jesse Barnes | d5bb081 | 2011-01-05 12:01:26 -0800 | [diff] [blame] | 15060 | |
Daniel Vetter | 7fad798 | 2012-07-04 17:51:47 +0200 | [diff] [blame] | 15061 | static void intel_enable_pipe_a(struct drm_device *dev) |
| 15062 | { |
| 15063 | struct intel_connector *connector; |
| 15064 | struct drm_connector *crt = NULL; |
| 15065 | struct intel_load_detect_pipe load_detect_temp; |
Ville Syrjälä | 208bf9f | 2014-08-11 13:15:35 +0300 | [diff] [blame] | 15066 | struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx; |
Daniel Vetter | 7fad798 | 2012-07-04 17:51:47 +0200 | [diff] [blame] | 15067 | |
| 15068 | /* We can't just switch on the pipe A, we need to set things up with a |
| 15069 | * proper mode and output configuration. As a gross hack, enable pipe A |
| 15070 | * by enabling the load detect pipe once. */ |
Ander Conselvan de Oliveira | 3a3371f | 2015-03-03 15:21:56 +0200 | [diff] [blame] | 15071 | for_each_intel_connector(dev, connector) { |
Daniel Vetter | 7fad798 | 2012-07-04 17:51:47 +0200 | [diff] [blame] | 15072 | if (connector->encoder->type == INTEL_OUTPUT_ANALOG) { |
| 15073 | crt = &connector->base; |
| 15074 | break; |
| 15075 | } |
| 15076 | } |
| 15077 | |
| 15078 | if (!crt) |
| 15079 | return; |
| 15080 | |
Ville Syrjälä | 208bf9f | 2014-08-11 13:15:35 +0300 | [diff] [blame] | 15081 | if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx)) |
Ander Conselvan de Oliveira | 49172fe | 2015-03-20 16:18:02 +0200 | [diff] [blame] | 15082 | intel_release_load_detect_pipe(crt, &load_detect_temp, ctx); |
Daniel Vetter | 7fad798 | 2012-07-04 17:51:47 +0200 | [diff] [blame] | 15083 | } |
| 15084 | |
Daniel Vetter | fa55583 | 2012-10-10 23:14:00 +0200 | [diff] [blame] | 15085 | static bool |
| 15086 | intel_check_plane_mapping(struct intel_crtc *crtc) |
| 15087 | { |
Tvrtko Ursulin | b7f05d4 | 2016-11-09 11:30:45 +0000 | [diff] [blame] | 15088 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 15089 | u32 val; |
Daniel Vetter | fa55583 | 2012-10-10 23:14:00 +0200 | [diff] [blame] | 15090 | |
Tvrtko Ursulin | b7f05d4 | 2016-11-09 11:30:45 +0000 | [diff] [blame] | 15091 | if (INTEL_INFO(dev_priv)->num_pipes == 1) |
Daniel Vetter | fa55583 | 2012-10-10 23:14:00 +0200 | [diff] [blame] | 15092 | return true; |
| 15093 | |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 15094 | val = I915_READ(DSPCNTR(!crtc->plane)); |
Daniel Vetter | fa55583 | 2012-10-10 23:14:00 +0200 | [diff] [blame] | 15095 | |
| 15096 | if ((val & DISPLAY_PLANE_ENABLE) && |
| 15097 | (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe)) |
| 15098 | return false; |
| 15099 | |
| 15100 | return true; |
| 15101 | } |
| 15102 | |
Ville Syrjälä | 02e93c3 | 2015-08-26 19:39:19 +0300 | [diff] [blame] | 15103 | static bool intel_crtc_has_encoders(struct intel_crtc *crtc) |
| 15104 | { |
| 15105 | struct drm_device *dev = crtc->base.dev; |
| 15106 | struct intel_encoder *encoder; |
| 15107 | |
| 15108 | for_each_encoder_on_crtc(dev, &crtc->base, encoder) |
| 15109 | return true; |
| 15110 | |
| 15111 | return false; |
| 15112 | } |
| 15113 | |
Maarten Lankhorst | 496b0fc | 2016-08-23 16:18:07 +0200 | [diff] [blame] | 15114 | static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder) |
| 15115 | { |
| 15116 | struct drm_device *dev = encoder->base.dev; |
| 15117 | struct intel_connector *connector; |
| 15118 | |
| 15119 | for_each_connector_on_encoder(dev, &encoder->base, connector) |
| 15120 | return connector; |
| 15121 | |
| 15122 | return NULL; |
| 15123 | } |
| 15124 | |
Ville Syrjälä | a168f5b | 2016-08-05 20:00:17 +0300 | [diff] [blame] | 15125 | static bool has_pch_trancoder(struct drm_i915_private *dev_priv, |
| 15126 | enum transcoder pch_transcoder) |
| 15127 | { |
| 15128 | return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || |
| 15129 | (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A); |
| 15130 | } |
| 15131 | |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15132 | static void intel_sanitize_crtc(struct intel_crtc *crtc) |
| 15133 | { |
| 15134 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 15135 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 15136 | enum transcoder cpu_transcoder = crtc->config->cpu_transcoder; |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15137 | |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15138 | /* Clear any frame start delays used for debugging left by the BIOS */ |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 15139 | if (!transcoder_is_dsi(cpu_transcoder)) { |
| 15140 | i915_reg_t reg = PIPECONF(cpu_transcoder); |
| 15141 | |
| 15142 | I915_WRITE(reg, |
| 15143 | I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK); |
| 15144 | } |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15145 | |
Ville Syrjälä | d3eaf88 | 2014-05-20 17:20:05 +0300 | [diff] [blame] | 15146 | /* restore vblank interrupts to correct state */ |
Daniel Vetter | 9625604 | 2015-02-13 21:03:42 +0100 | [diff] [blame] | 15147 | drm_crtc_vblank_reset(&crtc->base); |
Ville Syrjälä | d297e10 | 2014-08-06 14:50:01 +0300 | [diff] [blame] | 15148 | if (crtc->active) { |
Ville Syrjälä | f9cd7b8 | 2015-09-10 18:59:08 +0300 | [diff] [blame] | 15149 | struct intel_plane *plane; |
| 15150 | |
Daniel Vetter | 9625604 | 2015-02-13 21:03:42 +0100 | [diff] [blame] | 15151 | drm_crtc_vblank_on(&crtc->base); |
Ville Syrjälä | f9cd7b8 | 2015-09-10 18:59:08 +0300 | [diff] [blame] | 15152 | |
| 15153 | /* Disable everything but the primary plane */ |
| 15154 | for_each_intel_plane_on_crtc(dev, crtc, plane) { |
| 15155 | if (plane->base.type == DRM_PLANE_TYPE_PRIMARY) |
| 15156 | continue; |
| 15157 | |
Ville Syrjälä | 7225953 | 2017-03-02 19:15:05 +0200 | [diff] [blame] | 15158 | trace_intel_disable_plane(&plane->base, crtc); |
Ville Syrjälä | f9cd7b8 | 2015-09-10 18:59:08 +0300 | [diff] [blame] | 15159 | plane->disable_plane(&plane->base, &crtc->base); |
| 15160 | } |
Daniel Vetter | 9625604 | 2015-02-13 21:03:42 +0100 | [diff] [blame] | 15161 | } |
Ville Syrjälä | d3eaf88 | 2014-05-20 17:20:05 +0300 | [diff] [blame] | 15162 | |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15163 | /* We need to sanitize the plane -> pipe mapping first because this will |
Daniel Vetter | fa55583 | 2012-10-10 23:14:00 +0200 | [diff] [blame] | 15164 | * disable the crtc (and hence change the state) if it is wrong. Note |
| 15165 | * that gen4+ has a fixed plane -> pipe mapping. */ |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 15166 | if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) { |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15167 | bool plane; |
| 15168 | |
Ville Syrjälä | 78108b7 | 2016-05-27 20:59:19 +0300 | [diff] [blame] | 15169 | DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n", |
| 15170 | crtc->base.base.id, crtc->base.name); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15171 | |
| 15172 | /* Pipe has the wrong plane attached and the plane is active. |
| 15173 | * Temporarily change the plane mapping and disable everything |
| 15174 | * ... */ |
| 15175 | plane = crtc->plane; |
Maarten Lankhorst | 1d4258d | 2017-01-12 10:43:45 +0100 | [diff] [blame] | 15176 | crtc->base.primary->state->visible = true; |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15177 | crtc->plane = !plane; |
Maarten Lankhorst | b17d48e | 2015-06-12 11:15:39 +0200 | [diff] [blame] | 15178 | intel_crtc_disable_noatomic(&crtc->base); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15179 | crtc->plane = plane; |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15180 | } |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15181 | |
Daniel Vetter | 7fad798 | 2012-07-04 17:51:47 +0200 | [diff] [blame] | 15182 | if (dev_priv->quirks & QUIRK_PIPEA_FORCE && |
| 15183 | crtc->pipe == PIPE_A && !crtc->active) { |
| 15184 | /* BIOS forgot to enable pipe A, this mostly happens after |
| 15185 | * resume. Force-enable the pipe to fix this, the update_dpms |
| 15186 | * call below we restore the pipe to the right state, but leave |
| 15187 | * the required bits on. */ |
| 15188 | intel_enable_pipe_a(dev); |
| 15189 | } |
| 15190 | |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15191 | /* Adjust the state of the output pipe according to whether we |
| 15192 | * have active connectors/encoders. */ |
Maarten Lankhorst | 842e030 | 2016-03-02 15:48:01 +0100 | [diff] [blame] | 15193 | if (crtc->active && !intel_crtc_has_encoders(crtc)) |
Maarten Lankhorst | b17d48e | 2015-06-12 11:15:39 +0200 | [diff] [blame] | 15194 | intel_crtc_disable_noatomic(&crtc->base); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15195 | |
Tvrtko Ursulin | 49cff96 | 2016-10-13 11:02:54 +0100 | [diff] [blame] | 15196 | if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) { |
Daniel Vetter | 4cc3148 | 2014-03-24 00:01:41 +0100 | [diff] [blame] | 15197 | /* |
| 15198 | * We start out with underrun reporting disabled to avoid races. |
| 15199 | * For correct bookkeeping mark this on active crtcs. |
| 15200 | * |
Daniel Vetter | c5ab3bc | 2014-05-14 15:40:34 +0200 | [diff] [blame] | 15201 | * Also on gmch platforms we dont have any hardware bits to |
| 15202 | * disable the underrun reporting. Which means we need to start |
| 15203 | * out with underrun reporting disabled also on inactive pipes, |
| 15204 | * since otherwise we'll complain about the garbage we read when |
| 15205 | * e.g. coming up after runtime pm. |
| 15206 | * |
Daniel Vetter | 4cc3148 | 2014-03-24 00:01:41 +0100 | [diff] [blame] | 15207 | * No protection against concurrent access is required - at |
| 15208 | * worst a fifo underrun happens which also sets this to false. |
| 15209 | */ |
| 15210 | crtc->cpu_fifo_underrun_disabled = true; |
Ville Syrjälä | a168f5b | 2016-08-05 20:00:17 +0300 | [diff] [blame] | 15211 | /* |
| 15212 | * We track the PCH trancoder underrun reporting state |
| 15213 | * within the crtc. With crtc for pipe A housing the underrun |
| 15214 | * reporting state for PCH transcoder A, crtc for pipe B housing |
| 15215 | * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A, |
| 15216 | * and marking underrun reporting as disabled for the non-existing |
| 15217 | * PCH transcoders B and C would prevent enabling the south |
| 15218 | * error interrupt (see cpt_can_enable_serr_int()). |
| 15219 | */ |
| 15220 | if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe)) |
| 15221 | crtc->pch_fifo_underrun_disabled = true; |
Daniel Vetter | 4cc3148 | 2014-03-24 00:01:41 +0100 | [diff] [blame] | 15222 | } |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15223 | } |
| 15224 | |
| 15225 | static void intel_sanitize_encoder(struct intel_encoder *encoder) |
| 15226 | { |
| 15227 | struct intel_connector *connector; |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15228 | |
| 15229 | /* We need to check both for a crtc link (meaning that the |
| 15230 | * encoder is active and trying to read from a pipe) and the |
| 15231 | * pipe itself being active. */ |
| 15232 | bool has_active_crtc = encoder->base.crtc && |
| 15233 | to_intel_crtc(encoder->base.crtc)->active; |
| 15234 | |
Maarten Lankhorst | 496b0fc | 2016-08-23 16:18:07 +0200 | [diff] [blame] | 15235 | connector = intel_encoder_find_connector(encoder); |
| 15236 | if (connector && !has_active_crtc) { |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15237 | DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n", |
| 15238 | encoder->base.base.id, |
Jani Nikula | 8e329a03 | 2014-06-03 14:56:21 +0300 | [diff] [blame] | 15239 | encoder->base.name); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15240 | |
| 15241 | /* Connector is active, but has no active pipe. This is |
| 15242 | * fallout from our resume register restoring. Disable |
| 15243 | * the encoder manually again. */ |
| 15244 | if (encoder->base.crtc) { |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 15245 | struct drm_crtc_state *crtc_state = encoder->base.crtc->state; |
| 15246 | |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15247 | DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n", |
| 15248 | encoder->base.base.id, |
Jani Nikula | 8e329a03 | 2014-06-03 14:56:21 +0300 | [diff] [blame] | 15249 | encoder->base.name); |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 15250 | encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state); |
Ville Syrjälä | a62d149 | 2014-06-28 02:04:01 +0300 | [diff] [blame] | 15251 | if (encoder->post_disable) |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 15252 | encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15253 | } |
Egbert Eich | 7f1950f | 2014-04-25 10:56:22 +0200 | [diff] [blame] | 15254 | encoder->base.crtc = NULL; |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15255 | |
| 15256 | /* Inconsistent output/port/pipe state happens presumably due to |
| 15257 | * a bug in one of the get_hw_state functions. Or someplace else |
| 15258 | * in our code, like the register restore mess on resume. Clamp |
| 15259 | * things to off as a safer default. */ |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 15260 | |
| 15261 | connector->base.dpms = DRM_MODE_DPMS_OFF; |
| 15262 | connector->base.encoder = NULL; |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15263 | } |
| 15264 | /* Enabled encoders without active connectors will be fixed in |
| 15265 | * the crtc fixup. */ |
| 15266 | } |
| 15267 | |
Tvrtko Ursulin | 29b74b7 | 2016-11-16 08:55:39 +0000 | [diff] [blame] | 15268 | void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv) |
Krzysztof Mazur | 0fde901 | 2012-12-19 11:03:41 +0100 | [diff] [blame] | 15269 | { |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 15270 | i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv); |
Krzysztof Mazur | 0fde901 | 2012-12-19 11:03:41 +0100 | [diff] [blame] | 15271 | |
Imre Deak | 0409875 | 2014-02-18 00:02:16 +0200 | [diff] [blame] | 15272 | if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) { |
| 15273 | DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n"); |
Tvrtko Ursulin | 29b74b7 | 2016-11-16 08:55:39 +0000 | [diff] [blame] | 15274 | i915_disable_vga(dev_priv); |
Imre Deak | 0409875 | 2014-02-18 00:02:16 +0200 | [diff] [blame] | 15275 | } |
| 15276 | } |
| 15277 | |
Tvrtko Ursulin | 29b74b7 | 2016-11-16 08:55:39 +0000 | [diff] [blame] | 15278 | void i915_redisable_vga(struct drm_i915_private *dev_priv) |
Imre Deak | 0409875 | 2014-02-18 00:02:16 +0200 | [diff] [blame] | 15279 | { |
Paulo Zanoni | 8dc8a27 | 2013-08-02 16:22:24 -0300 | [diff] [blame] | 15280 | /* This function can be called both from intel_modeset_setup_hw_state or |
| 15281 | * at a very early point in our resume sequence, where the power well |
| 15282 | * structures are not yet restored. Since this function is at a very |
| 15283 | * paranoid "someone might have enabled VGA while we were not looking" |
| 15284 | * level, just check if the power well is enabled instead of trying to |
| 15285 | * follow the "don't touch the power well if we don't need it" policy |
| 15286 | * the rest of the driver uses. */ |
Imre Deak | 6392f84 | 2016-02-12 18:55:13 +0200 | [diff] [blame] | 15287 | if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA)) |
Paulo Zanoni | 8dc8a27 | 2013-08-02 16:22:24 -0300 | [diff] [blame] | 15288 | return; |
| 15289 | |
Tvrtko Ursulin | 29b74b7 | 2016-11-16 08:55:39 +0000 | [diff] [blame] | 15290 | i915_redisable_vga_power_on(dev_priv); |
Imre Deak | 6392f84 | 2016-02-12 18:55:13 +0200 | [diff] [blame] | 15291 | |
| 15292 | intel_display_power_put(dev_priv, POWER_DOMAIN_VGA); |
Krzysztof Mazur | 0fde901 | 2012-12-19 11:03:41 +0100 | [diff] [blame] | 15293 | } |
| 15294 | |
Ville Syrjälä | f9cd7b8 | 2015-09-10 18:59:08 +0300 | [diff] [blame] | 15295 | static bool primary_get_hw_state(struct intel_plane *plane) |
Ville Syrjälä | 98ec773 | 2014-04-30 17:43:01 +0300 | [diff] [blame] | 15296 | { |
Ville Syrjälä | f9cd7b8 | 2015-09-10 18:59:08 +0300 | [diff] [blame] | 15297 | struct drm_i915_private *dev_priv = to_i915(plane->base.dev); |
Ville Syrjälä | 98ec773 | 2014-04-30 17:43:01 +0300 | [diff] [blame] | 15298 | |
Ville Syrjälä | f9cd7b8 | 2015-09-10 18:59:08 +0300 | [diff] [blame] | 15299 | return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE; |
Maarten Lankhorst | d032ffa | 2015-06-15 12:33:51 +0200 | [diff] [blame] | 15300 | } |
Ville Syrjälä | 98ec773 | 2014-04-30 17:43:01 +0300 | [diff] [blame] | 15301 | |
Ville Syrjälä | f9cd7b8 | 2015-09-10 18:59:08 +0300 | [diff] [blame] | 15302 | /* FIXME read out full plane state for all planes */ |
| 15303 | static void readout_plane_state(struct intel_crtc *crtc) |
Maarten Lankhorst | d032ffa | 2015-06-15 12:33:51 +0200 | [diff] [blame] | 15304 | { |
Ville Syrjälä | e9728bd | 2017-03-02 19:14:51 +0200 | [diff] [blame] | 15305 | struct intel_plane *primary = to_intel_plane(crtc->base.primary); |
| 15306 | bool visible; |
Maarten Lankhorst | d032ffa | 2015-06-15 12:33:51 +0200 | [diff] [blame] | 15307 | |
Ville Syrjälä | e9728bd | 2017-03-02 19:14:51 +0200 | [diff] [blame] | 15308 | visible = crtc->active && primary_get_hw_state(primary); |
Maarten Lankhorst | b26d3ea | 2015-09-23 16:11:41 +0200 | [diff] [blame] | 15309 | |
Ville Syrjälä | e9728bd | 2017-03-02 19:14:51 +0200 | [diff] [blame] | 15310 | intel_set_plane_visible(to_intel_crtc_state(crtc->base.state), |
| 15311 | to_intel_plane_state(primary->base.state), |
| 15312 | visible); |
Ville Syrjälä | 98ec773 | 2014-04-30 17:43:01 +0300 | [diff] [blame] | 15313 | } |
| 15314 | |
Daniel Vetter | 30e984d | 2013-06-05 13:34:17 +0200 | [diff] [blame] | 15315 | static void intel_modeset_readout_hw_state(struct drm_device *dev) |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15316 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 15317 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15318 | enum pipe pipe; |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15319 | struct intel_crtc *crtc; |
| 15320 | struct intel_encoder *encoder; |
| 15321 | struct intel_connector *connector; |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 15322 | int i; |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15323 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 15324 | dev_priv->active_crtcs = 0; |
| 15325 | |
Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 15326 | for_each_intel_crtc(dev, crtc) { |
Ville Syrjälä | a8cd6da | 2016-12-22 16:04:41 +0200 | [diff] [blame] | 15327 | struct intel_crtc_state *crtc_state = |
| 15328 | to_intel_crtc_state(crtc->base.state); |
Daniel Vetter | 3b117c8 | 2013-04-17 20:15:07 +0200 | [diff] [blame] | 15329 | |
Daniel Vetter | ec2dc6a | 2016-05-09 16:34:09 +0200 | [diff] [blame] | 15330 | __drm_atomic_helper_crtc_destroy_state(&crtc_state->base); |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 15331 | memset(crtc_state, 0, sizeof(*crtc_state)); |
| 15332 | crtc_state->base.crtc = &crtc->base; |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15333 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 15334 | crtc_state->base.active = crtc_state->base.enable = |
| 15335 | dev_priv->display.get_pipe_config(crtc, crtc_state); |
| 15336 | |
| 15337 | crtc->base.enabled = crtc_state->base.enable; |
| 15338 | crtc->active = crtc_state->base.active; |
| 15339 | |
Ville Syrjälä | aca1ebf | 2016-12-20 17:39:02 +0200 | [diff] [blame] | 15340 | if (crtc_state->base.active) |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 15341 | dev_priv->active_crtcs |= 1 << crtc->pipe; |
| 15342 | |
Ville Syrjälä | f9cd7b8 | 2015-09-10 18:59:08 +0300 | [diff] [blame] | 15343 | readout_plane_state(crtc); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15344 | |
Ville Syrjälä | 78108b7 | 2016-05-27 20:59:19 +0300 | [diff] [blame] | 15345 | DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n", |
| 15346 | crtc->base.base.id, crtc->base.name, |
Ville Syrjälä | a8cd6da | 2016-12-22 16:04:41 +0200 | [diff] [blame] | 15347 | enableddisabled(crtc_state->base.active)); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15348 | } |
| 15349 | |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 15350 | for (i = 0; i < dev_priv->num_shared_dpll; i++) { |
| 15351 | struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i]; |
| 15352 | |
Ander Conselvan de Oliveira | 2edd644 | 2016-03-08 17:46:21 +0200 | [diff] [blame] | 15353 | pll->on = pll->funcs.get_hw_state(dev_priv, pll, |
Ander Conselvan de Oliveira | 2c42e53 | 2016-12-29 17:22:09 +0200 | [diff] [blame] | 15354 | &pll->state.hw_state); |
| 15355 | pll->state.crtc_mask = 0; |
Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 15356 | for_each_intel_crtc(dev, crtc) { |
Ville Syrjälä | a8cd6da | 2016-12-22 16:04:41 +0200 | [diff] [blame] | 15357 | struct intel_crtc_state *crtc_state = |
| 15358 | to_intel_crtc_state(crtc->base.state); |
| 15359 | |
| 15360 | if (crtc_state->base.active && |
| 15361 | crtc_state->shared_dpll == pll) |
Ander Conselvan de Oliveira | 2c42e53 | 2016-12-29 17:22:09 +0200 | [diff] [blame] | 15362 | pll->state.crtc_mask |= 1 << crtc->pipe; |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 15363 | } |
Ander Conselvan de Oliveira | 2c42e53 | 2016-12-29 17:22:09 +0200 | [diff] [blame] | 15364 | pll->active_mask = pll->state.crtc_mask; |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 15365 | |
Ander Conselvan de Oliveira | 1e6f2dd | 2014-10-29 11:32:31 +0200 | [diff] [blame] | 15366 | DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n", |
Ander Conselvan de Oliveira | 2c42e53 | 2016-12-29 17:22:09 +0200 | [diff] [blame] | 15367 | pll->name, pll->state.crtc_mask, pll->on); |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 15368 | } |
| 15369 | |
Damien Lespiau | b2784e1 | 2014-08-05 11:29:37 +0100 | [diff] [blame] | 15370 | for_each_intel_encoder(dev, encoder) { |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15371 | pipe = 0; |
| 15372 | |
| 15373 | if (encoder->get_hw_state(encoder, &pipe)) { |
Ville Syrjälä | a8cd6da | 2016-12-22 16:04:41 +0200 | [diff] [blame] | 15374 | struct intel_crtc_state *crtc_state; |
| 15375 | |
Ville Syrjälä | 9818783 | 2016-10-31 22:37:10 +0200 | [diff] [blame] | 15376 | crtc = intel_get_crtc_for_pipe(dev_priv, pipe); |
Ville Syrjälä | a8cd6da | 2016-12-22 16:04:41 +0200 | [diff] [blame] | 15377 | crtc_state = to_intel_crtc_state(crtc->base.state); |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 15378 | |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 15379 | encoder->base.crtc = &crtc->base; |
Ville Syrjälä | a8cd6da | 2016-12-22 16:04:41 +0200 | [diff] [blame] | 15380 | crtc_state->output_types |= 1 << encoder->type; |
| 15381 | encoder->get_config(encoder, crtc_state); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15382 | } else { |
| 15383 | encoder->base.crtc = NULL; |
| 15384 | } |
| 15385 | |
Damien Lespiau | 6f2bcce | 2013-10-16 12:29:54 +0100 | [diff] [blame] | 15386 | DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n", |
Tvrtko Ursulin | 08c4d7f | 2016-11-17 12:30:14 +0000 | [diff] [blame] | 15387 | encoder->base.base.id, encoder->base.name, |
| 15388 | enableddisabled(encoder->base.crtc), |
Damien Lespiau | 6f2bcce | 2013-10-16 12:29:54 +0100 | [diff] [blame] | 15389 | pipe_name(pipe)); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15390 | } |
| 15391 | |
Ander Conselvan de Oliveira | 3a3371f | 2015-03-03 15:21:56 +0200 | [diff] [blame] | 15392 | for_each_intel_connector(dev, connector) { |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15393 | if (connector->get_hw_state(connector)) { |
| 15394 | connector->base.dpms = DRM_MODE_DPMS_ON; |
Maarten Lankhorst | 2aa974c | 2016-01-06 14:53:25 +0100 | [diff] [blame] | 15395 | |
| 15396 | encoder = connector->encoder; |
| 15397 | connector->base.encoder = &encoder->base; |
| 15398 | |
| 15399 | if (encoder->base.crtc && |
| 15400 | encoder->base.crtc->state->active) { |
| 15401 | /* |
| 15402 | * This has to be done during hardware readout |
| 15403 | * because anything calling .crtc_disable may |
| 15404 | * rely on the connector_mask being accurate. |
| 15405 | */ |
| 15406 | encoder->base.crtc->state->connector_mask |= |
| 15407 | 1 << drm_connector_index(&connector->base); |
Maarten Lankhorst | e87a52b | 2016-01-28 15:04:58 +0100 | [diff] [blame] | 15408 | encoder->base.crtc->state->encoder_mask |= |
| 15409 | 1 << drm_encoder_index(&encoder->base); |
Maarten Lankhorst | 2aa974c | 2016-01-06 14:53:25 +0100 | [diff] [blame] | 15410 | } |
| 15411 | |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15412 | } else { |
| 15413 | connector->base.dpms = DRM_MODE_DPMS_OFF; |
| 15414 | connector->base.encoder = NULL; |
| 15415 | } |
| 15416 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n", |
Tvrtko Ursulin | 08c4d7f | 2016-11-17 12:30:14 +0000 | [diff] [blame] | 15417 | connector->base.base.id, connector->base.name, |
| 15418 | enableddisabled(connector->base.encoder)); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15419 | } |
Ville Syrjälä | 7f4c628 | 2015-09-10 18:59:07 +0300 | [diff] [blame] | 15420 | |
| 15421 | for_each_intel_crtc(dev, crtc) { |
Ville Syrjälä | a8cd6da | 2016-12-22 16:04:41 +0200 | [diff] [blame] | 15422 | struct intel_crtc_state *crtc_state = |
| 15423 | to_intel_crtc_state(crtc->base.state); |
Ville Syrjälä | aca1ebf | 2016-12-20 17:39:02 +0200 | [diff] [blame] | 15424 | int pixclk = 0; |
| 15425 | |
Ville Syrjälä | a8cd6da | 2016-12-22 16:04:41 +0200 | [diff] [blame] | 15426 | crtc->base.hwmode = crtc_state->base.adjusted_mode; |
Ville Syrjälä | 7f4c628 | 2015-09-10 18:59:07 +0300 | [diff] [blame] | 15427 | |
| 15428 | memset(&crtc->base.mode, 0, sizeof(crtc->base.mode)); |
Ville Syrjälä | a8cd6da | 2016-12-22 16:04:41 +0200 | [diff] [blame] | 15429 | if (crtc_state->base.active) { |
| 15430 | intel_mode_from_pipe_config(&crtc->base.mode, crtc_state); |
| 15431 | intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state); |
Ville Syrjälä | 7f4c628 | 2015-09-10 18:59:07 +0300 | [diff] [blame] | 15432 | WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode)); |
| 15433 | |
| 15434 | /* |
| 15435 | * The initial mode needs to be set in order to keep |
| 15436 | * the atomic core happy. It wants a valid mode if the |
| 15437 | * crtc's enabled, so we do the above call. |
| 15438 | * |
Daniel Vetter | 7800fb6 | 2016-12-19 09:24:23 +0100 | [diff] [blame] | 15439 | * But we don't set all the derived state fully, hence |
| 15440 | * set a flag to indicate that a full recalculation is |
| 15441 | * needed on the next commit. |
Ville Syrjälä | 7f4c628 | 2015-09-10 18:59:07 +0300 | [diff] [blame] | 15442 | */ |
Ville Syrjälä | a8cd6da | 2016-12-22 16:04:41 +0200 | [diff] [blame] | 15443 | crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED; |
Ville Syrjälä | 9eca6832 | 2015-09-10 18:59:10 +0300 | [diff] [blame] | 15444 | |
Ville Syrjälä | a7d1b3f | 2017-01-26 21:50:31 +0200 | [diff] [blame] | 15445 | intel_crtc_compute_pixel_rate(crtc_state); |
| 15446 | |
| 15447 | if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv) || |
| 15448 | IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
| 15449 | pixclk = crtc_state->pixel_rate; |
Ville Syrjälä | aca1ebf | 2016-12-20 17:39:02 +0200 | [diff] [blame] | 15450 | else |
| 15451 | WARN_ON(dev_priv->display.modeset_calc_cdclk); |
| 15452 | |
| 15453 | /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */ |
Ville Syrjälä | a8cd6da | 2016-12-22 16:04:41 +0200 | [diff] [blame] | 15454 | if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled) |
Ville Syrjälä | aca1ebf | 2016-12-20 17:39:02 +0200 | [diff] [blame] | 15455 | pixclk = DIV_ROUND_UP(pixclk * 100, 95); |
| 15456 | |
Ville Syrjälä | 9eca6832 | 2015-09-10 18:59:10 +0300 | [diff] [blame] | 15457 | drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode); |
| 15458 | update_scanline_offset(crtc); |
Ville Syrjälä | 7f4c628 | 2015-09-10 18:59:07 +0300 | [diff] [blame] | 15459 | } |
Ville Syrjälä | e3b247d | 2016-02-17 21:41:09 +0200 | [diff] [blame] | 15460 | |
Ville Syrjälä | aca1ebf | 2016-12-20 17:39:02 +0200 | [diff] [blame] | 15461 | dev_priv->min_pixclk[crtc->pipe] = pixclk; |
| 15462 | |
Ville Syrjälä | a8cd6da | 2016-12-22 16:04:41 +0200 | [diff] [blame] | 15463 | intel_pipe_config_sanity_check(dev_priv, crtc_state); |
Ville Syrjälä | 7f4c628 | 2015-09-10 18:59:07 +0300 | [diff] [blame] | 15464 | } |
Daniel Vetter | 30e984d | 2013-06-05 13:34:17 +0200 | [diff] [blame] | 15465 | } |
| 15466 | |
Ander Conselvan de Oliveira | 62b6956 | 2017-02-24 16:19:59 +0200 | [diff] [blame] | 15467 | static void |
| 15468 | get_encoder_power_domains(struct drm_i915_private *dev_priv) |
| 15469 | { |
| 15470 | struct intel_encoder *encoder; |
| 15471 | |
| 15472 | for_each_intel_encoder(&dev_priv->drm, encoder) { |
| 15473 | u64 get_domains; |
| 15474 | enum intel_display_power_domain domain; |
| 15475 | |
| 15476 | if (!encoder->get_power_domains) |
| 15477 | continue; |
| 15478 | |
| 15479 | get_domains = encoder->get_power_domains(encoder); |
| 15480 | for_each_power_domain(domain, get_domains) |
| 15481 | intel_display_power_get(dev_priv, domain); |
| 15482 | } |
| 15483 | } |
| 15484 | |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 15485 | /* Scan out the current hw modeset state, |
| 15486 | * and sanitizes it to the current state |
| 15487 | */ |
| 15488 | static void |
| 15489 | intel_modeset_setup_hw_state(struct drm_device *dev) |
Daniel Vetter | 30e984d | 2013-06-05 13:34:17 +0200 | [diff] [blame] | 15490 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 15491 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 30e984d | 2013-06-05 13:34:17 +0200 | [diff] [blame] | 15492 | enum pipe pipe; |
Daniel Vetter | 30e984d | 2013-06-05 13:34:17 +0200 | [diff] [blame] | 15493 | struct intel_crtc *crtc; |
| 15494 | struct intel_encoder *encoder; |
Daniel Vetter | 35c9537 | 2013-07-17 06:55:04 +0200 | [diff] [blame] | 15495 | int i; |
Daniel Vetter | 30e984d | 2013-06-05 13:34:17 +0200 | [diff] [blame] | 15496 | |
| 15497 | intel_modeset_readout_hw_state(dev); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15498 | |
| 15499 | /* HW state is read out, now we need to sanitize this mess. */ |
Ander Conselvan de Oliveira | 62b6956 | 2017-02-24 16:19:59 +0200 | [diff] [blame] | 15500 | get_encoder_power_domains(dev_priv); |
| 15501 | |
Damien Lespiau | b2784e1 | 2014-08-05 11:29:37 +0100 | [diff] [blame] | 15502 | for_each_intel_encoder(dev, encoder) { |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15503 | intel_sanitize_encoder(encoder); |
| 15504 | } |
| 15505 | |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 15506 | for_each_pipe(dev_priv, pipe) { |
Ville Syrjälä | 9818783 | 2016-10-31 22:37:10 +0200 | [diff] [blame] | 15507 | crtc = intel_get_crtc_for_pipe(dev_priv, pipe); |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 15508 | |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15509 | intel_sanitize_crtc(crtc); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 15510 | intel_dump_pipe_config(crtc, crtc->config, |
| 15511 | "[setup_hw_state]"); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15512 | } |
Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 15513 | |
Ander Conselvan de Oliveira | d29b2f9 | 2015-03-20 16:18:05 +0200 | [diff] [blame] | 15514 | intel_modeset_update_connector_atomic_state(dev); |
| 15515 | |
Daniel Vetter | 35c9537 | 2013-07-17 06:55:04 +0200 | [diff] [blame] | 15516 | for (i = 0; i < dev_priv->num_shared_dpll; i++) { |
| 15517 | struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i]; |
| 15518 | |
Maarten Lankhorst | 2dd66ebd | 2016-03-14 09:27:52 +0100 | [diff] [blame] | 15519 | if (!pll->on || pll->active_mask) |
Daniel Vetter | 35c9537 | 2013-07-17 06:55:04 +0200 | [diff] [blame] | 15520 | continue; |
| 15521 | |
| 15522 | DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name); |
| 15523 | |
Ander Conselvan de Oliveira | 2edd644 | 2016-03-08 17:46:21 +0200 | [diff] [blame] | 15524 | pll->funcs.disable(dev_priv, pll); |
Daniel Vetter | 35c9537 | 2013-07-17 06:55:04 +0200 | [diff] [blame] | 15525 | pll->on = false; |
| 15526 | } |
| 15527 | |
Ville Syrjälä | 602ae83 | 2017-03-02 19:15:02 +0200 | [diff] [blame] | 15528 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 15529 | vlv_wm_get_hw_state(dev); |
Ville Syrjälä | 602ae83 | 2017-03-02 19:15:02 +0200 | [diff] [blame] | 15530 | vlv_wm_sanitize(dev_priv); |
| 15531 | } else if (IS_GEN9(dev_priv)) { |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 15532 | skl_wm_get_hw_state(dev); |
Ville Syrjälä | 602ae83 | 2017-03-02 19:15:02 +0200 | [diff] [blame] | 15533 | } else if (HAS_PCH_SPLIT(dev_priv)) { |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 15534 | ilk_wm_get_hw_state(dev); |
Ville Syrjälä | 602ae83 | 2017-03-02 19:15:02 +0200 | [diff] [blame] | 15535 | } |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 15536 | |
| 15537 | for_each_intel_crtc(dev, crtc) { |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 15538 | u64 put_domains; |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 15539 | |
Maarten Lankhorst | 74bff5f | 2016-02-10 13:49:36 +0100 | [diff] [blame] | 15540 | put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config); |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 15541 | if (WARN_ON(put_domains)) |
| 15542 | modeset_put_power_domains(dev_priv, put_domains); |
| 15543 | } |
| 15544 | intel_display_set_init_power(dev_priv, false); |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 15545 | |
Imre Deak | 8d8c386 | 2017-02-17 17:39:46 +0200 | [diff] [blame] | 15546 | intel_power_domains_verify_state(dev_priv); |
| 15547 | |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 15548 | intel_fbc_init_pipe_state(dev_priv); |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 15549 | } |
Ville Syrjälä | 7d0bc1e | 2013-09-16 17:38:33 +0300 | [diff] [blame] | 15550 | |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 15551 | void intel_display_resume(struct drm_device *dev) |
| 15552 | { |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 15553 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 15554 | struct drm_atomic_state *state = dev_priv->modeset_restore_state; |
| 15555 | struct drm_modeset_acquire_ctx ctx; |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 15556 | int ret; |
Daniel Vetter | f30da18 | 2013-04-11 20:22:50 +0200 | [diff] [blame] | 15557 | |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 15558 | dev_priv->modeset_restore_state = NULL; |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 15559 | if (state) |
| 15560 | state->acquire_ctx = &ctx; |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 15561 | |
Maarten Lankhorst | ea49c9a | 2016-02-16 15:27:42 +0100 | [diff] [blame] | 15562 | /* |
| 15563 | * This is a cludge because with real atomic modeset mode_config.mutex |
| 15564 | * won't be taken. Unfortunately some probed state like |
| 15565 | * audio_codec_enable is still protected by mode_config.mutex, so lock |
| 15566 | * it here for now. |
| 15567 | */ |
| 15568 | mutex_lock(&dev->mode_config.mutex); |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 15569 | drm_modeset_acquire_init(&ctx, 0); |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 15570 | |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 15571 | while (1) { |
| 15572 | ret = drm_modeset_lock_all_ctx(dev, &ctx); |
| 15573 | if (ret != -EDEADLK) |
| 15574 | break; |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 15575 | |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 15576 | drm_modeset_backoff(&ctx); |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 15577 | } |
| 15578 | |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 15579 | if (!ret) |
| 15580 | ret = __intel_display_resume(dev, state); |
| 15581 | |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 15582 | drm_modeset_drop_locks(&ctx); |
| 15583 | drm_modeset_acquire_fini(&ctx); |
Maarten Lankhorst | ea49c9a | 2016-02-16 15:27:42 +0100 | [diff] [blame] | 15584 | mutex_unlock(&dev->mode_config.mutex); |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 15585 | |
Chris Wilson | 0853695 | 2016-10-14 13:18:18 +0100 | [diff] [blame] | 15586 | if (ret) |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 15587 | DRM_ERROR("Restoring old state failed with %i\n", ret); |
Chris Wilson | 3c5e37f | 2017-01-15 12:58:25 +0000 | [diff] [blame] | 15588 | if (state) |
| 15589 | drm_atomic_state_put(state); |
Chris Wilson | 2c7111d | 2011-03-29 10:40:27 +0100 | [diff] [blame] | 15590 | } |
| 15591 | |
| 15592 | void intel_modeset_gem_init(struct drm_device *dev) |
| 15593 | { |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 15594 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 15595 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 15596 | intel_init_gt_powersave(dev_priv); |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 15597 | |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 15598 | intel_setup_overlay(dev_priv); |
Chris Wilson | 1ebaa0b | 2016-06-24 14:00:15 +0100 | [diff] [blame] | 15599 | } |
Ville Syrjälä | 0962c3c | 2014-11-07 15:19:46 +0200 | [diff] [blame] | 15600 | |
Chris Wilson | 1ebaa0b | 2016-06-24 14:00:15 +0100 | [diff] [blame] | 15601 | int intel_connector_register(struct drm_connector *connector) |
| 15602 | { |
| 15603 | struct intel_connector *intel_connector = to_intel_connector(connector); |
| 15604 | int ret; |
| 15605 | |
| 15606 | ret = intel_backlight_device_register(intel_connector); |
| 15607 | if (ret) |
| 15608 | goto err; |
| 15609 | |
| 15610 | return 0; |
| 15611 | |
| 15612 | err: |
| 15613 | return ret; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15614 | } |
| 15615 | |
Chris Wilson | c191eca | 2016-06-17 11:40:33 +0100 | [diff] [blame] | 15616 | void intel_connector_unregister(struct drm_connector *connector) |
Imre Deak | 4932e2c | 2014-02-11 17:12:48 +0200 | [diff] [blame] | 15617 | { |
Chris Wilson | e63d87c | 2016-06-17 11:40:34 +0100 | [diff] [blame] | 15618 | struct intel_connector *intel_connector = to_intel_connector(connector); |
Imre Deak | 4932e2c | 2014-02-11 17:12:48 +0200 | [diff] [blame] | 15619 | |
Chris Wilson | e63d87c | 2016-06-17 11:40:34 +0100 | [diff] [blame] | 15620 | intel_backlight_device_unregister(intel_connector); |
Imre Deak | 4932e2c | 2014-02-11 17:12:48 +0200 | [diff] [blame] | 15621 | intel_panel_destroy_backlight(connector); |
Imre Deak | 4932e2c | 2014-02-11 17:12:48 +0200 | [diff] [blame] | 15622 | } |
| 15623 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15624 | void intel_modeset_cleanup(struct drm_device *dev) |
| 15625 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 15626 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 15627 | |
Chris Wilson | eb955ee | 2017-01-23 21:29:39 +0000 | [diff] [blame] | 15628 | flush_work(&dev_priv->atomic_helper.free_work); |
| 15629 | WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list)); |
| 15630 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 15631 | intel_disable_gt_powersave(dev_priv); |
Imre Deak | 2eb5252 | 2014-11-19 15:30:05 +0200 | [diff] [blame] | 15632 | |
Daniel Vetter | fd0c064 | 2013-04-24 11:13:35 +0200 | [diff] [blame] | 15633 | /* |
| 15634 | * Interrupts and polling as the first thing to avoid creating havoc. |
Imre Deak | 2eb5252 | 2014-11-19 15:30:05 +0200 | [diff] [blame] | 15635 | * Too much stuff here (turning of connectors, ...) would |
Daniel Vetter | fd0c064 | 2013-04-24 11:13:35 +0200 | [diff] [blame] | 15636 | * experience fancy races otherwise. |
| 15637 | */ |
Daniel Vetter | 2aeb7d3 | 2014-09-30 10:56:43 +0200 | [diff] [blame] | 15638 | intel_irq_uninstall(dev_priv); |
Jesse Barnes | eb21b92 | 2014-06-20 11:57:33 -0700 | [diff] [blame] | 15639 | |
Daniel Vetter | fd0c064 | 2013-04-24 11:13:35 +0200 | [diff] [blame] | 15640 | /* |
| 15641 | * Due to the hpd irq storm handling the hotplug work can re-arm the |
| 15642 | * poll handlers. Hence disable polling after hpd handling is shut down. |
| 15643 | */ |
Keith Packard | f87ea76 | 2010-10-03 19:36:26 -0700 | [diff] [blame] | 15644 | drm_kms_helper_poll_fini(dev); |
Daniel Vetter | fd0c064 | 2013-04-24 11:13:35 +0200 | [diff] [blame] | 15645 | |
Jesse Barnes | 723bfd7 | 2010-10-07 16:01:13 -0700 | [diff] [blame] | 15646 | intel_unregister_dsm_handler(); |
| 15647 | |
Paulo Zanoni | c937ab3e5 | 2016-01-19 11:35:46 -0200 | [diff] [blame] | 15648 | intel_fbc_global_disable(dev_priv); |
Kristian Høgsberg | 69341a5 | 2009-11-11 12:19:17 -0500 | [diff] [blame] | 15649 | |
Chris Wilson | 1630fe7 | 2011-07-08 12:22:42 +0100 | [diff] [blame] | 15650 | /* flush any delayed tasks or pending work */ |
| 15651 | flush_scheduled_work(); |
| 15652 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15653 | drm_mode_config_cleanup(dev); |
Daniel Vetter | 4d7bb01 | 2012-12-18 15:24:37 +0100 | [diff] [blame] | 15654 | |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 15655 | intel_cleanup_overlay(dev_priv); |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 15656 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 15657 | intel_cleanup_gt_powersave(dev_priv); |
Daniel Vetter | f594914 | 2016-01-13 11:55:28 +0100 | [diff] [blame] | 15658 | |
Tvrtko Ursulin | 4019644 | 2016-12-01 14:16:42 +0000 | [diff] [blame] | 15659 | intel_teardown_gmbus(dev_priv); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15660 | } |
| 15661 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 15662 | void intel_connector_attach_encoder(struct intel_connector *connector, |
| 15663 | struct intel_encoder *encoder) |
| 15664 | { |
| 15665 | connector->encoder = encoder; |
| 15666 | drm_mode_connector_attach_encoder(&connector->base, |
| 15667 | &encoder->base); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15668 | } |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 15669 | |
| 15670 | /* |
| 15671 | * set vga decode state - true == enable VGA decode |
| 15672 | */ |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 15673 | int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state) |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 15674 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 15675 | unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL; |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 15676 | u16 gmch_ctrl; |
| 15677 | |
Chris Wilson | 75fa041 | 2014-02-07 18:37:02 -0200 | [diff] [blame] | 15678 | if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) { |
| 15679 | DRM_ERROR("failed to read control word\n"); |
| 15680 | return -EIO; |
| 15681 | } |
| 15682 | |
Chris Wilson | c0cc8a5 | 2014-02-07 18:37:03 -0200 | [diff] [blame] | 15683 | if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state) |
| 15684 | return 0; |
| 15685 | |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 15686 | if (state) |
| 15687 | gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE; |
| 15688 | else |
| 15689 | gmch_ctrl |= INTEL_GMCH_VGA_DISABLE; |
Chris Wilson | 75fa041 | 2014-02-07 18:37:02 -0200 | [diff] [blame] | 15690 | |
| 15691 | if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) { |
| 15692 | DRM_ERROR("failed to write control word\n"); |
| 15693 | return -EIO; |
| 15694 | } |
| 15695 | |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 15696 | return 0; |
| 15697 | } |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15698 | |
Chris Wilson | 98a2f41 | 2016-10-12 10:05:18 +0100 | [diff] [blame] | 15699 | #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR) |
| 15700 | |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15701 | struct intel_display_error_state { |
Paulo Zanoni | ff57f1b | 2013-05-03 12:15:37 -0300 | [diff] [blame] | 15702 | |
| 15703 | u32 power_well_driver; |
| 15704 | |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 15705 | int num_transcoders; |
| 15706 | |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15707 | struct intel_cursor_error_state { |
| 15708 | u32 control; |
| 15709 | u32 position; |
| 15710 | u32 base; |
| 15711 | u32 size; |
Damien Lespiau | 5233130 | 2012-08-15 19:23:25 +0100 | [diff] [blame] | 15712 | } cursor[I915_MAX_PIPES]; |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15713 | |
| 15714 | struct intel_pipe_error_state { |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 15715 | bool power_domain_on; |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15716 | u32 source; |
Imre Deak | f301b1e | 2014-04-18 15:55:04 +0300 | [diff] [blame] | 15717 | u32 stat; |
Damien Lespiau | 5233130 | 2012-08-15 19:23:25 +0100 | [diff] [blame] | 15718 | } pipe[I915_MAX_PIPES]; |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15719 | |
| 15720 | struct intel_plane_error_state { |
| 15721 | u32 control; |
| 15722 | u32 stride; |
| 15723 | u32 size; |
| 15724 | u32 pos; |
| 15725 | u32 addr; |
| 15726 | u32 surface; |
| 15727 | u32 tile_offset; |
Damien Lespiau | 5233130 | 2012-08-15 19:23:25 +0100 | [diff] [blame] | 15728 | } plane[I915_MAX_PIPES]; |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 15729 | |
| 15730 | struct intel_transcoder_error_state { |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 15731 | bool power_domain_on; |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 15732 | enum transcoder cpu_transcoder; |
| 15733 | |
| 15734 | u32 conf; |
| 15735 | |
| 15736 | u32 htotal; |
| 15737 | u32 hblank; |
| 15738 | u32 hsync; |
| 15739 | u32 vtotal; |
| 15740 | u32 vblank; |
| 15741 | u32 vsync; |
| 15742 | } transcoder[4]; |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15743 | }; |
| 15744 | |
| 15745 | struct intel_display_error_state * |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 15746 | intel_display_capture_error_state(struct drm_i915_private *dev_priv) |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15747 | { |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15748 | struct intel_display_error_state *error; |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 15749 | int transcoders[] = { |
| 15750 | TRANSCODER_A, |
| 15751 | TRANSCODER_B, |
| 15752 | TRANSCODER_C, |
| 15753 | TRANSCODER_EDP, |
| 15754 | }; |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15755 | int i; |
| 15756 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 15757 | if (INTEL_INFO(dev_priv)->num_pipes == 0) |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 15758 | return NULL; |
| 15759 | |
Paulo Zanoni | 9d1cb91 | 2013-11-01 13:32:08 -0200 | [diff] [blame] | 15760 | error = kzalloc(sizeof(*error), GFP_ATOMIC); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15761 | if (error == NULL) |
| 15762 | return NULL; |
| 15763 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 15764 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
Paulo Zanoni | ff57f1b | 2013-05-03 12:15:37 -0300 | [diff] [blame] | 15765 | error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER); |
| 15766 | |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 15767 | for_each_pipe(dev_priv, i) { |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 15768 | error->pipe[i].power_domain_on = |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 15769 | __intel_display_power_is_enabled(dev_priv, |
| 15770 | POWER_DOMAIN_PIPE(i)); |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 15771 | if (!error->pipe[i].power_domain_on) |
Paulo Zanoni | 9d1cb91 | 2013-11-01 13:32:08 -0200 | [diff] [blame] | 15772 | continue; |
| 15773 | |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 15774 | error->cursor[i].control = I915_READ(CURCNTR(i)); |
| 15775 | error->cursor[i].position = I915_READ(CURPOS(i)); |
| 15776 | error->cursor[i].base = I915_READ(CURBASE(i)); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15777 | |
| 15778 | error->plane[i].control = I915_READ(DSPCNTR(i)); |
| 15779 | error->plane[i].stride = I915_READ(DSPSTRIDE(i)); |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 15780 | if (INTEL_GEN(dev_priv) <= 3) { |
Paulo Zanoni | 51889b3 | 2013-03-06 20:03:13 -0300 | [diff] [blame] | 15781 | error->plane[i].size = I915_READ(DSPSIZE(i)); |
Paulo Zanoni | 80ca378 | 2013-03-22 14:20:57 -0300 | [diff] [blame] | 15782 | error->plane[i].pos = I915_READ(DSPPOS(i)); |
| 15783 | } |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 15784 | if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv)) |
Paulo Zanoni | ca29136 | 2013-03-06 20:03:14 -0300 | [diff] [blame] | 15785 | error->plane[i].addr = I915_READ(DSPADDR(i)); |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 15786 | if (INTEL_GEN(dev_priv) >= 4) { |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15787 | error->plane[i].surface = I915_READ(DSPSURF(i)); |
| 15788 | error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i)); |
| 15789 | } |
| 15790 | |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15791 | error->pipe[i].source = I915_READ(PIPESRC(i)); |
Imre Deak | f301b1e | 2014-04-18 15:55:04 +0300 | [diff] [blame] | 15792 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 15793 | if (HAS_GMCH_DISPLAY(dev_priv)) |
Imre Deak | f301b1e | 2014-04-18 15:55:04 +0300 | [diff] [blame] | 15794 | error->pipe[i].stat = I915_READ(PIPESTAT(i)); |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 15795 | } |
| 15796 | |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 15797 | /* Note: this does not include DSI transcoders. */ |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 15798 | error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes; |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 15799 | if (HAS_DDI(dev_priv)) |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 15800 | error->num_transcoders++; /* Account for eDP. */ |
| 15801 | |
| 15802 | for (i = 0; i < error->num_transcoders; i++) { |
| 15803 | enum transcoder cpu_transcoder = transcoders[i]; |
| 15804 | |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 15805 | error->transcoder[i].power_domain_on = |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 15806 | __intel_display_power_is_enabled(dev_priv, |
Paulo Zanoni | 38cc1da | 2013-12-20 15:09:41 -0200 | [diff] [blame] | 15807 | POWER_DOMAIN_TRANSCODER(cpu_transcoder)); |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 15808 | if (!error->transcoder[i].power_domain_on) |
Paulo Zanoni | 9d1cb91 | 2013-11-01 13:32:08 -0200 | [diff] [blame] | 15809 | continue; |
| 15810 | |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 15811 | error->transcoder[i].cpu_transcoder = cpu_transcoder; |
| 15812 | |
| 15813 | error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder)); |
| 15814 | error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder)); |
| 15815 | error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder)); |
| 15816 | error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder)); |
| 15817 | error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder)); |
| 15818 | error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder)); |
| 15819 | error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder)); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15820 | } |
| 15821 | |
| 15822 | return error; |
| 15823 | } |
| 15824 | |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 15825 | #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__) |
| 15826 | |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15827 | void |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 15828 | intel_display_print_error_state(struct drm_i915_error_state_buf *m, |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15829 | struct intel_display_error_state *error) |
| 15830 | { |
Chris Wilson | 5a4c6f1 | 2017-02-14 16:46:11 +0000 | [diff] [blame] | 15831 | struct drm_i915_private *dev_priv = m->i915; |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15832 | int i; |
| 15833 | |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 15834 | if (!error) |
| 15835 | return; |
| 15836 | |
Tvrtko Ursulin | b7f05d4 | 2016-11-09 11:30:45 +0000 | [diff] [blame] | 15837 | err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes); |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 15838 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 15839 | err_printf(m, "PWR_WELL_CTL2: %08x\n", |
Paulo Zanoni | ff57f1b | 2013-05-03 12:15:37 -0300 | [diff] [blame] | 15840 | error->power_well_driver); |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 15841 | for_each_pipe(dev_priv, i) { |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 15842 | err_printf(m, "Pipe [%d]:\n", i); |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 15843 | err_printf(m, " Power: %s\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 15844 | onoff(error->pipe[i].power_domain_on)); |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 15845 | err_printf(m, " SRC: %08x\n", error->pipe[i].source); |
Imre Deak | f301b1e | 2014-04-18 15:55:04 +0300 | [diff] [blame] | 15846 | err_printf(m, " STAT: %08x\n", error->pipe[i].stat); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15847 | |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 15848 | err_printf(m, "Plane [%d]:\n", i); |
| 15849 | err_printf(m, " CNTR: %08x\n", error->plane[i].control); |
| 15850 | err_printf(m, " STRIDE: %08x\n", error->plane[i].stride); |
Tvrtko Ursulin | 5f56d5f | 2016-11-16 08:55:37 +0000 | [diff] [blame] | 15851 | if (INTEL_GEN(dev_priv) <= 3) { |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 15852 | err_printf(m, " SIZE: %08x\n", error->plane[i].size); |
| 15853 | err_printf(m, " POS: %08x\n", error->plane[i].pos); |
Paulo Zanoni | 80ca378 | 2013-03-22 14:20:57 -0300 | [diff] [blame] | 15854 | } |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 15855 | if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv)) |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 15856 | err_printf(m, " ADDR: %08x\n", error->plane[i].addr); |
Tvrtko Ursulin | 5f56d5f | 2016-11-16 08:55:37 +0000 | [diff] [blame] | 15857 | if (INTEL_GEN(dev_priv) >= 4) { |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 15858 | err_printf(m, " SURF: %08x\n", error->plane[i].surface); |
| 15859 | err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15860 | } |
| 15861 | |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 15862 | err_printf(m, "Cursor [%d]:\n", i); |
| 15863 | err_printf(m, " CNTR: %08x\n", error->cursor[i].control); |
| 15864 | err_printf(m, " POS: %08x\n", error->cursor[i].position); |
| 15865 | err_printf(m, " BASE: %08x\n", error->cursor[i].base); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15866 | } |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 15867 | |
| 15868 | for (i = 0; i < error->num_transcoders; i++) { |
Jani Nikula | da20563 | 2016-03-15 21:51:10 +0200 | [diff] [blame] | 15869 | err_printf(m, "CPU transcoder: %s\n", |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 15870 | transcoder_name(error->transcoder[i].cpu_transcoder)); |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 15871 | err_printf(m, " Power: %s\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 15872 | onoff(error->transcoder[i].power_domain_on)); |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 15873 | err_printf(m, " CONF: %08x\n", error->transcoder[i].conf); |
| 15874 | err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal); |
| 15875 | err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank); |
| 15876 | err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync); |
| 15877 | err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal); |
| 15878 | err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank); |
| 15879 | err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync); |
| 15880 | } |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15881 | } |
Chris Wilson | 98a2f41 | 2016-10-12 10:05:18 +0100 | [diff] [blame] | 15882 | |
| 15883 | #endif |