blob: b2b0661ccbed791f2cda8137589ae4134681c35c [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000040#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Daniel Vetter5a21b662016-05-24 17:13:53 +020052static bool is_mmio_work(struct intel_flip_work *work)
53{
54 return work->mmio_work.func;
55}
56
Matt Roper465c1202014-05-29 08:06:54 -070057/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010058static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010059 DRM_FORMAT_C8,
60 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063};
64
65/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010066static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010067 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070070 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010071 DRM_FORMAT_XRGB2101010,
72 DRM_FORMAT_XBGR2101010,
73};
74
75static const uint32_t skl_primary_formats[] = {
76 DRM_FORMAT_C8,
77 DRM_FORMAT_RGB565,
78 DRM_FORMAT_XRGB8888,
79 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010080 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070081 DRM_FORMAT_ABGR8888,
82 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070083 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053084 DRM_FORMAT_YUYV,
85 DRM_FORMAT_YVYU,
86 DRM_FORMAT_UYVY,
87 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070088};
89
Matt Roper3d7d6512014-06-10 08:28:13 -070090/* Cursor formats */
91static const uint32_t intel_cursor_formats[] = {
92 DRM_FORMAT_ARGB8888,
93};
94
Jesse Barnesf1f644d2013-06-27 00:39:25 +030095static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020096 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030097static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020098 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030099
Chris Wilson24dbf512017-02-15 10:59:18 +0000100static int intel_framebuffer_init(struct intel_framebuffer *ifb,
101 struct drm_i915_gem_object *obj,
102 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200110static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200111static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200112static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200113 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200114static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200115 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530118static void intel_crtc_init_scalers(struct intel_crtc *crtc,
119 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200120static void skylake_pfit_enable(struct intel_crtc *crtc);
121static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
122static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200123static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200124static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100125
Ma Lingd4906092009-03-18 20:13:27 +0800126struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300127 struct {
128 int min, max;
129 } dot, vco, n, m, m1, m2, p, p1;
130
131 struct {
132 int dot_limit;
133 int p2_slow, p2_fast;
134 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800135};
Jesse Barnes79e53942008-11-07 14:24:08 -0800136
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300137/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200138int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300139{
140 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
141
142 /* Obtain SKU information */
143 mutex_lock(&dev_priv->sb_lock);
144 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
145 CCK_FUSE_HPLL_FREQ_MASK;
146 mutex_unlock(&dev_priv->sb_lock);
147
148 return vco_freq[hpll_freq] * 1000;
149}
150
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200151int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
152 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300153{
154 u32 val;
155 int divider;
156
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300157 mutex_lock(&dev_priv->sb_lock);
158 val = vlv_cck_read(dev_priv, reg);
159 mutex_unlock(&dev_priv->sb_lock);
160
161 divider = val & CCK_FREQUENCY_VALUES;
162
163 WARN((val & CCK_FREQUENCY_STATUS) !=
164 (divider << CCK_FREQUENCY_STATUS_SHIFT),
165 "%s change in progress\n", name);
166
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200167 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
168}
169
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200170int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
171 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200172{
173 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200174 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200175
176 return vlv_get_cck_clock(dev_priv, name, reg,
177 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300178}
179
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300180static void intel_update_czclk(struct drm_i915_private *dev_priv)
181{
Wayne Boyer666a4532015-12-09 12:29:35 -0800182 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300183 return;
184
185 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
186 CCK_CZ_CLOCK_CONTROL);
187
188 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
189}
190
Chris Wilson021357a2010-09-07 20:54:59 +0100191static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200192intel_fdi_link_freq(struct drm_i915_private *dev_priv,
193 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100194{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200195 if (HAS_DDI(dev_priv))
196 return pipe_config->port_clock; /* SPLL */
197 else if (IS_GEN5(dev_priv))
198 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200199 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200200 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100201}
202
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300203static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400204 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200205 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200206 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .m = { .min = 96, .max = 140 },
208 .m1 = { .min = 18, .max = 26 },
209 .m2 = { .min = 6, .max = 16 },
210 .p = { .min = 4, .max = 128 },
211 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700212 .p2 = { .dot_limit = 165000,
213 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700214};
215
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300216static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200217 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200218 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200219 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200220 .m = { .min = 96, .max = 140 },
221 .m1 = { .min = 18, .max = 26 },
222 .m2 = { .min = 6, .max = 16 },
223 .p = { .min = 4, .max = 128 },
224 .p1 = { .min = 2, .max = 33 },
225 .p2 = { .dot_limit = 165000,
226 .p2_slow = 4, .p2_fast = 4 },
227};
228
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300229static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200231 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200232 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400233 .m = { .min = 96, .max = 140 },
234 .m1 = { .min = 18, .max = 26 },
235 .m2 = { .min = 6, .max = 16 },
236 .p = { .min = 4, .max = 128 },
237 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
Eric Anholt273e27c2011-03-30 13:01:10 -0700241
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300242static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .dot = { .min = 20000, .max = 400000 },
244 .vco = { .min = 1400000, .max = 2800000 },
245 .n = { .min = 1, .max = 6 },
246 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100247 .m1 = { .min = 8, .max = 18 },
248 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400249 .p = { .min = 5, .max = 80 },
250 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .p2 = { .dot_limit = 200000,
252 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300255static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .dot = { .min = 20000, .max = 400000 },
257 .vco = { .min = 1400000, .max = 2800000 },
258 .n = { .min = 1, .max = 6 },
259 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100260 .m1 = { .min = 8, .max = 18 },
261 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .p = { .min = 7, .max = 98 },
263 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 .p2 = { .dot_limit = 112000,
265 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700266};
267
Eric Anholt273e27c2011-03-30 13:01:10 -0700268
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300269static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .dot = { .min = 25000, .max = 270000 },
271 .vco = { .min = 1750000, .max = 3500000},
272 .n = { .min = 1, .max = 4 },
273 .m = { .min = 104, .max = 138 },
274 .m1 = { .min = 17, .max = 23 },
275 .m2 = { .min = 5, .max = 11 },
276 .p = { .min = 10, .max = 30 },
277 .p1 = { .min = 1, .max = 3},
278 .p2 = { .dot_limit = 270000,
279 .p2_slow = 10,
280 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800281 },
Keith Packarde4b36692009-06-05 19:22:17 -0700282};
283
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300284static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700285 .dot = { .min = 22000, .max = 400000 },
286 .vco = { .min = 1750000, .max = 3500000},
287 .n = { .min = 1, .max = 4 },
288 .m = { .min = 104, .max = 138 },
289 .m1 = { .min = 16, .max = 23 },
290 .m2 = { .min = 5, .max = 11 },
291 .p = { .min = 5, .max = 80 },
292 .p1 = { .min = 1, .max = 8},
293 .p2 = { .dot_limit = 165000,
294 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700295};
296
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300297static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .dot = { .min = 20000, .max = 115000 },
299 .vco = { .min = 1750000, .max = 3500000 },
300 .n = { .min = 1, .max = 3 },
301 .m = { .min = 104, .max = 138 },
302 .m1 = { .min = 17, .max = 23 },
303 .m2 = { .min = 5, .max = 11 },
304 .p = { .min = 28, .max = 112 },
305 .p1 = { .min = 2, .max = 8 },
306 .p2 = { .dot_limit = 0,
307 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800308 },
Keith Packarde4b36692009-06-05 19:22:17 -0700309};
310
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300311static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .dot = { .min = 80000, .max = 224000 },
313 .vco = { .min = 1750000, .max = 3500000 },
314 .n = { .min = 1, .max = 3 },
315 .m = { .min = 104, .max = 138 },
316 .m1 = { .min = 17, .max = 23 },
317 .m2 = { .min = 5, .max = 11 },
318 .p = { .min = 14, .max = 42 },
319 .p1 = { .min = 2, .max = 6 },
320 .p2 = { .dot_limit = 0,
321 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800322 },
Keith Packarde4b36692009-06-05 19:22:17 -0700323};
324
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300325static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400326 .dot = { .min = 20000, .max = 400000},
327 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700328 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400329 .n = { .min = 3, .max = 6 },
330 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400332 .m1 = { .min = 0, .max = 0 },
333 .m2 = { .min = 0, .max = 254 },
334 .p = { .min = 5, .max = 80 },
335 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700336 .p2 = { .dot_limit = 200000,
337 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700338};
339
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300340static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400341 .dot = { .min = 20000, .max = 400000 },
342 .vco = { .min = 1700000, .max = 3500000 },
343 .n = { .min = 3, .max = 6 },
344 .m = { .min = 2, .max = 256 },
345 .m1 = { .min = 0, .max = 0 },
346 .m2 = { .min = 0, .max = 254 },
347 .p = { .min = 7, .max = 112 },
348 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700349 .p2 = { .dot_limit = 112000,
350 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700351};
352
Eric Anholt273e27c2011-03-30 13:01:10 -0700353/* Ironlake / Sandybridge
354 *
355 * We calculate clock using (register_value + 2) for N/M1/M2, so here
356 * the range value for them is (actual_value - 2).
357 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300358static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .dot = { .min = 25000, .max = 350000 },
360 .vco = { .min = 1760000, .max = 3510000 },
361 .n = { .min = 1, .max = 5 },
362 .m = { .min = 79, .max = 127 },
363 .m1 = { .min = 12, .max = 22 },
364 .m2 = { .min = 5, .max = 9 },
365 .p = { .min = 5, .max = 80 },
366 .p1 = { .min = 1, .max = 8 },
367 .p2 = { .dot_limit = 225000,
368 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700369};
370
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300371static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .dot = { .min = 25000, .max = 350000 },
373 .vco = { .min = 1760000, .max = 3510000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 79, .max = 118 },
376 .m1 = { .min = 12, .max = 22 },
377 .m2 = { .min = 5, .max = 9 },
378 .p = { .min = 28, .max = 112 },
379 .p1 = { .min = 2, .max = 8 },
380 .p2 = { .dot_limit = 225000,
381 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800382};
383
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300384static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700385 .dot = { .min = 25000, .max = 350000 },
386 .vco = { .min = 1760000, .max = 3510000 },
387 .n = { .min = 1, .max = 3 },
388 .m = { .min = 79, .max = 127 },
389 .m1 = { .min = 12, .max = 22 },
390 .m2 = { .min = 5, .max = 9 },
391 .p = { .min = 14, .max = 56 },
392 .p1 = { .min = 2, .max = 8 },
393 .p2 = { .dot_limit = 225000,
394 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800395};
396
Eric Anholt273e27c2011-03-30 13:01:10 -0700397/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300398static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700399 .dot = { .min = 25000, .max = 350000 },
400 .vco = { .min = 1760000, .max = 3510000 },
401 .n = { .min = 1, .max = 2 },
402 .m = { .min = 79, .max = 126 },
403 .m1 = { .min = 12, .max = 22 },
404 .m2 = { .min = 5, .max = 9 },
405 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400406 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700407 .p2 = { .dot_limit = 225000,
408 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800409};
410
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300411static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700412 .dot = { .min = 25000, .max = 350000 },
413 .vco = { .min = 1760000, .max = 3510000 },
414 .n = { .min = 1, .max = 3 },
415 .m = { .min = 79, .max = 126 },
416 .m1 = { .min = 12, .max = 22 },
417 .m2 = { .min = 5, .max = 9 },
418 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400419 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700420 .p2 = { .dot_limit = 225000,
421 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800422};
423
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300424static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300425 /*
426 * These are the data rate limits (measured in fast clocks)
427 * since those are the strictest limits we have. The fast
428 * clock and actual rate limits are more relaxed, so checking
429 * them would make no difference.
430 */
431 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200432 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700433 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700434 .m1 = { .min = 2, .max = 3 },
435 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300436 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300437 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700438};
439
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300440static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300441 /*
442 * These are the data rate limits (measured in fast clocks)
443 * since those are the strictest limits we have. The fast
444 * clock and actual rate limits are more relaxed, so checking
445 * them would make no difference.
446 */
447 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200448 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300449 .n = { .min = 1, .max = 1 },
450 .m1 = { .min = 2, .max = 2 },
451 .m2 = { .min = 24 << 22, .max = 175 << 22 },
452 .p1 = { .min = 2, .max = 4 },
453 .p2 = { .p2_slow = 1, .p2_fast = 14 },
454};
455
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300456static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200457 /* FIXME: find real dot limits */
458 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530459 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200460 .n = { .min = 1, .max = 1 },
461 .m1 = { .min = 2, .max = 2 },
462 /* FIXME: find real m2 limits */
463 .m2 = { .min = 2 << 22, .max = 255 << 22 },
464 .p1 = { .min = 2, .max = 4 },
465 .p2 = { .p2_slow = 1, .p2_fast = 20 },
466};
467
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200468static bool
469needs_modeset(struct drm_crtc_state *state)
470{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200471 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200472}
473
Imre Deakdccbea32015-06-22 23:35:51 +0300474/*
475 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
476 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
477 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
478 * The helpers' return value is the rate of the clock that is fed to the
479 * display engine's pipe which can be the above fast dot clock rate or a
480 * divided-down version of it.
481 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500482/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300483static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800484{
Shaohua Li21778322009-02-23 15:19:16 +0800485 clock->m = clock->m2 + 2;
486 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200487 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300488 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300489 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
490 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300491
492 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800493}
494
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200495static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
496{
497 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
498}
499
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300500static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800501{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200502 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200504 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300505 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300506 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
507 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300508
509 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800510}
511
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300512static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300513{
514 clock->m = clock->m1 * clock->m2;
515 clock->p = clock->p1 * clock->p2;
516 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300517 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300518 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
519 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300520
521 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300522}
523
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300524int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300525{
526 clock->m = clock->m1 * clock->m2;
527 clock->p = clock->p1 * clock->p2;
528 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300529 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300530 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
531 clock->n << 22);
532 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300533
534 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300535}
536
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800537#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800538/**
539 * Returns whether the given set of divisors are valid for a given refclk with
540 * the given connectors.
541 */
542
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100543static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300544 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300545 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800546{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300547 if (clock->n < limit->n.min || limit->n.max < clock->n)
548 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800549 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400550 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800551 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400552 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800553 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400554 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300555
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100556 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200557 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300558 if (clock->m1 <= clock->m2)
559 INTELPllInvalid("m1 <= m2\n");
560
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100561 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200562 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300563 if (clock->p < limit->p.min || limit->p.max < clock->p)
564 INTELPllInvalid("p out of range\n");
565 if (clock->m < limit->m.min || limit->m.max < clock->m)
566 INTELPllInvalid("m out of range\n");
567 }
568
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400570 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
572 * connector, etc., rather than just a single range.
573 */
574 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576
577 return true;
578}
579
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300580static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300581i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300582 const struct intel_crtc_state *crtc_state,
583 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800584{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300585 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800586
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300587 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100589 * For LVDS just rely on its current settings for dual-channel.
590 * We haven't figured out how to reliably set up different
591 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100593 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300594 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800595 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300596 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 } else {
598 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300599 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300601 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300603}
604
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200605/*
606 * Returns a set of divisors for the desired target clock with the given
607 * refclk, or FALSE. The returned values represent the clock equation:
608 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
609 *
610 * Target and reference clocks are specified in kHz.
611 *
612 * If match_clock is provided, then best_clock P divider must match the P
613 * divider from @match_clock used for LVDS downclocking.
614 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300615static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300616i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300617 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300618 int target, int refclk, struct dpll *match_clock,
619 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300620{
621 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300622 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300623 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624
Akshay Joshi0206e352011-08-16 15:34:10 -0400625 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800626
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300627 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
628
Zhao Yakui42158662009-11-20 11:24:18 +0800629 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
630 clock.m1++) {
631 for (clock.m2 = limit->m2.min;
632 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200633 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800634 break;
635 for (clock.n = limit->n.min;
636 clock.n <= limit->n.max; clock.n++) {
637 for (clock.p1 = limit->p1.min;
638 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800639 int this_err;
640
Imre Deakdccbea32015-06-22 23:35:51 +0300641 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100642 if (!intel_PLL_is_valid(to_i915(dev),
643 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000644 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800645 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800646 if (match_clock &&
647 clock.p != match_clock->p)
648 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
650 this_err = abs(clock.dot - target);
651 if (this_err < err) {
652 *best_clock = clock;
653 err = this_err;
654 }
655 }
656 }
657 }
658 }
659
660 return (err != target);
661}
662
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200663/*
664 * Returns a set of divisors for the desired target clock with the given
665 * refclk, or FALSE. The returned values represent the clock equation:
666 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
667 *
668 * Target and reference clocks are specified in kHz.
669 *
670 * If match_clock is provided, then best_clock P divider must match the P
671 * divider from @match_clock used for LVDS downclocking.
672 */
Ma Lingd4906092009-03-18 20:13:27 +0800673static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300674pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200675 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300676 int target, int refclk, struct dpll *match_clock,
677 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200678{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300679 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300680 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200681 int err = target;
682
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200683 memset(best_clock, 0, sizeof(*best_clock));
684
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300685 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
686
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200687 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
688 clock.m1++) {
689 for (clock.m2 = limit->m2.min;
690 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200691 for (clock.n = limit->n.min;
692 clock.n <= limit->n.max; clock.n++) {
693 for (clock.p1 = limit->p1.min;
694 clock.p1 <= limit->p1.max; clock.p1++) {
695 int this_err;
696
Imre Deakdccbea32015-06-22 23:35:51 +0300697 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100698 if (!intel_PLL_is_valid(to_i915(dev),
699 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800700 &clock))
701 continue;
702 if (match_clock &&
703 clock.p != match_clock->p)
704 continue;
705
706 this_err = abs(clock.dot - target);
707 if (this_err < err) {
708 *best_clock = clock;
709 err = this_err;
710 }
711 }
712 }
713 }
714 }
715
716 return (err != target);
717}
718
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200719/*
720 * Returns a set of divisors for the desired target clock with the given
721 * refclk, or FALSE. The returned values represent the clock equation:
722 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200723 *
724 * Target and reference clocks are specified in kHz.
725 *
726 * If match_clock is provided, then best_clock P divider must match the P
727 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200728 */
Ma Lingd4906092009-03-18 20:13:27 +0800729static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300730g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200731 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300732 int target, int refclk, struct dpll *match_clock,
733 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800734{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300735 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300736 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800737 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300738 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400739 /* approximately equals target * 0.00585 */
740 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800741
742 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300743
744 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
745
Ma Lingd4906092009-03-18 20:13:27 +0800746 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200747 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800748 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200749 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800750 for (clock.m1 = limit->m1.max;
751 clock.m1 >= limit->m1.min; clock.m1--) {
752 for (clock.m2 = limit->m2.max;
753 clock.m2 >= limit->m2.min; clock.m2--) {
754 for (clock.p1 = limit->p1.max;
755 clock.p1 >= limit->p1.min; clock.p1--) {
756 int this_err;
757
Imre Deakdccbea32015-06-22 23:35:51 +0300758 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100759 if (!intel_PLL_is_valid(to_i915(dev),
760 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000761 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800762 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000763
764 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800765 if (this_err < err_most) {
766 *best_clock = clock;
767 err_most = this_err;
768 max_n = clock.n;
769 found = true;
770 }
771 }
772 }
773 }
774 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800775 return found;
776}
Ma Lingd4906092009-03-18 20:13:27 +0800777
Imre Deakd5dd62b2015-03-17 11:40:03 +0200778/*
779 * Check if the calculated PLL configuration is more optimal compared to the
780 * best configuration and error found so far. Return the calculated error.
781 */
782static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300783 const struct dpll *calculated_clock,
784 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200785 unsigned int best_error_ppm,
786 unsigned int *error_ppm)
787{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200788 /*
789 * For CHV ignore the error and consider only the P value.
790 * Prefer a bigger P value based on HW requirements.
791 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100792 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200793 *error_ppm = 0;
794
795 return calculated_clock->p > best_clock->p;
796 }
797
Imre Deak24be4e42015-03-17 11:40:04 +0200798 if (WARN_ON_ONCE(!target_freq))
799 return false;
800
Imre Deakd5dd62b2015-03-17 11:40:03 +0200801 *error_ppm = div_u64(1000000ULL *
802 abs(target_freq - calculated_clock->dot),
803 target_freq);
804 /*
805 * Prefer a better P value over a better (smaller) error if the error
806 * is small. Ensure this preference for future configurations too by
807 * setting the error to 0.
808 */
809 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
810 *error_ppm = 0;
811
812 return true;
813 }
814
815 return *error_ppm + 10 < best_error_ppm;
816}
817
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200818/*
819 * Returns a set of divisors for the desired target clock with the given
820 * refclk, or FALSE. The returned values represent the clock equation:
821 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
822 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800823static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300824vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200825 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300826 int target, int refclk, struct dpll *match_clock,
827 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700828{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200829 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300830 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300831 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300832 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300833 /* min update 19.2 MHz */
834 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300835 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700836
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300837 target *= 5; /* fast clock */
838
839 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700840
841 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300842 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300843 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300844 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300845 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300846 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700847 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300848 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200849 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300850
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300851 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
852 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300853
Imre Deakdccbea32015-06-22 23:35:51 +0300854 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300855
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100856 if (!intel_PLL_is_valid(to_i915(dev),
857 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300858 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300859 continue;
860
Imre Deakd5dd62b2015-03-17 11:40:03 +0200861 if (!vlv_PLL_is_optimal(dev, target,
862 &clock,
863 best_clock,
864 bestppm, &ppm))
865 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300866
Imre Deakd5dd62b2015-03-17 11:40:03 +0200867 *best_clock = clock;
868 bestppm = ppm;
869 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870 }
871 }
872 }
873 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700874
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300875 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700876}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700877
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200878/*
879 * Returns a set of divisors for the desired target clock with the given
880 * refclk, or FALSE. The returned values represent the clock equation:
881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300883static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300884chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200885 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300886 int target, int refclk, struct dpll *match_clock,
887 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300888{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200889 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300890 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200891 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300892 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300893 uint64_t m2;
894 int found = false;
895
896 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200897 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300898
899 /*
900 * Based on hardware doc, the n always set to 1, and m1 always
901 * set to 2. If requires to support 200Mhz refclk, we need to
902 * revisit this because n may not 1 anymore.
903 */
904 clock.n = 1, clock.m1 = 2;
905 target *= 5; /* fast clock */
906
907 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
908 for (clock.p2 = limit->p2.p2_fast;
909 clock.p2 >= limit->p2.p2_slow;
910 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200911 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300912
913 clock.p = clock.p1 * clock.p2;
914
915 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
916 clock.n) << 22, refclk * clock.m1);
917
918 if (m2 > INT_MAX/clock.m1)
919 continue;
920
921 clock.m2 = m2;
922
Imre Deakdccbea32015-06-22 23:35:51 +0300923 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300924
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100925 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300926 continue;
927
Imre Deak9ca3ba02015-03-17 11:40:05 +0200928 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
929 best_error_ppm, &error_ppm))
930 continue;
931
932 *best_clock = clock;
933 best_error_ppm = error_ppm;
934 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300935 }
936 }
937
938 return found;
939}
940
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200941bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300942 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200943{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200944 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300945 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200946
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200947 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200948 target_clock, refclk, NULL, best_clock);
949}
950
Ville Syrjälä525b9312016-10-31 22:37:02 +0200951bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300952{
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300953 /* Be paranoid as we can arrive here with only partial
954 * state retrieved from the hardware during setup.
955 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100956 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300957 * as Haswell has gained clock readout/fastboot support.
958 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000959 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300960 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700961 *
962 * FIXME: The intel_crtc->active here should be switched to
963 * crtc->state->active once we have proper CRTC states wired up
964 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300965 */
Ville Syrjälä525b9312016-10-31 22:37:02 +0200966 return crtc->active && crtc->base.primary->state->fb &&
967 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300968}
969
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200970enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
971 enum pipe pipe)
972{
Ville Syrjälä98187832016-10-31 22:37:10 +0200973 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200974
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200975 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200976}
977
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +0000978static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300979{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200980 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300981 u32 line1, line2;
982 u32 line_mask;
983
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100984 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300985 line_mask = DSL_LINEMASK_GEN2;
986 else
987 line_mask = DSL_LINEMASK_GEN3;
988
989 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +0200990 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300991 line2 = I915_READ(reg) & line_mask;
992
993 return line1 == line2;
994}
995
Keith Packardab7ad7f2010-10-03 00:33:06 -0700996/*
997 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300998 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700999 *
1000 * After disabling a pipe, we can't wait for vblank in the usual way,
1001 * spinning on the vblank interrupt status bit, since we won't actually
1002 * see an interrupt when the pipe is disabled.
1003 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001004 * On Gen4 and above:
1005 * wait for the pipe register state bit to turn off
1006 *
1007 * Otherwise:
1008 * wait for the display line value to settle (it usually
1009 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001010 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001011 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001012static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001013{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001014 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001015 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001016 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001017
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001018 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001019 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001020
Keith Packardab7ad7f2010-10-03 00:33:06 -07001021 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001022 if (intel_wait_for_register(dev_priv,
1023 reg, I965_PIPECONF_ACTIVE, 0,
1024 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001025 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001026 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027 /* Wait for the display line to settle */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001028 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001029 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001030 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001031}
1032
Jesse Barnesb24e7172011-01-04 15:09:30 -08001033/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001034void assert_pll(struct drm_i915_private *dev_priv,
1035 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001036{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001037 u32 val;
1038 bool cur_state;
1039
Ville Syrjälä649636e2015-09-22 19:50:01 +03001040 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001041 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001042 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001043 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001044 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001045}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001046
Jani Nikula23538ef2013-08-27 15:12:22 +03001047/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001048void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001049{
1050 u32 val;
1051 bool cur_state;
1052
Ville Syrjäläa5805162015-05-26 20:42:30 +03001053 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001054 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001055 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001056
1057 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001058 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001059 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001060 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001061}
Jani Nikula23538ef2013-08-27 15:12:22 +03001062
Jesse Barnes040484a2011-01-03 12:14:26 -08001063static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1064 enum pipe pipe, bool state)
1065{
Jesse Barnes040484a2011-01-03 12:14:26 -08001066 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001067 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1068 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001069
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001070 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001071 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001072 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001073 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001074 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001075 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001076 cur_state = !!(val & FDI_TX_ENABLE);
1077 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001078 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001079 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001080 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001081}
1082#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1083#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1084
1085static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1086 enum pipe pipe, bool state)
1087{
Jesse Barnes040484a2011-01-03 12:14:26 -08001088 u32 val;
1089 bool cur_state;
1090
Ville Syrjälä649636e2015-09-22 19:50:01 +03001091 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001092 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001093 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001094 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001095 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001096}
1097#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1098#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1099
1100static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1101 enum pipe pipe)
1102{
Jesse Barnes040484a2011-01-03 12:14:26 -08001103 u32 val;
1104
1105 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001106 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001107 return;
1108
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001109 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001110 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001111 return;
1112
Ville Syrjälä649636e2015-09-22 19:50:01 +03001113 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001114 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001115}
1116
Daniel Vetter55607e82013-06-16 21:42:39 +02001117void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1118 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001119{
Jesse Barnes040484a2011-01-03 12:14:26 -08001120 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001121 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001122
Ville Syrjälä649636e2015-09-22 19:50:01 +03001123 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001124 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001125 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001126 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001127 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001128}
1129
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001130void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001131{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001132 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001133 u32 val;
1134 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001135 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001136
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001137 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001138 return;
1139
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001140 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001141 u32 port_sel;
1142
Imre Deak44cb7342016-08-10 14:07:29 +03001143 pp_reg = PP_CONTROL(0);
1144 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001145
1146 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1147 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1148 panel_pipe = PIPE_B;
1149 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001150 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001151 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001152 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001153 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001154 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001155 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001156 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1157 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001158 }
1159
1160 val = I915_READ(pp_reg);
1161 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001162 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001163 locked = false;
1164
Rob Clarke2c719b2014-12-15 13:56:32 -05001165 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001166 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001167 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001168}
1169
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001170static void assert_cursor(struct drm_i915_private *dev_priv,
1171 enum pipe pipe, bool state)
1172{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001173 bool cur_state;
1174
Jani Nikula2a307c22016-11-30 17:43:04 +02001175 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001176 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001177 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001178 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001179
Rob Clarke2c719b2014-12-15 13:56:32 -05001180 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001181 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001182 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001183}
1184#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1185#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1186
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001187void assert_pipe(struct drm_i915_private *dev_priv,
1188 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001189{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001190 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001191 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1192 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001193 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001194
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001195 /* if we need the pipe quirk it must be always on */
1196 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1197 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001198 state = true;
1199
Imre Deak4feed0e2016-02-12 18:55:14 +02001200 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1201 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001202 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001203 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001204
1205 intel_display_power_put(dev_priv, power_domain);
1206 } else {
1207 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001208 }
1209
Rob Clarke2c719b2014-12-15 13:56:32 -05001210 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001211 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001212 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001213}
1214
Chris Wilson931872f2012-01-16 23:01:13 +00001215static void assert_plane(struct drm_i915_private *dev_priv,
1216 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001217{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001218 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001219 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001220
Ville Syrjälä649636e2015-09-22 19:50:01 +03001221 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001222 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001223 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001224 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001225 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226}
1227
Chris Wilson931872f2012-01-16 23:01:13 +00001228#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1229#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1230
Jesse Barnesb24e7172011-01-04 15:09:30 -08001231static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1232 enum pipe pipe)
1233{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001234 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001235
Ville Syrjälä653e1022013-06-04 13:49:05 +03001236 /* Primary planes are fixed to pipes on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001237 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001238 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001239 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001240 "plane %c assertion failure, should be disabled but not\n",
1241 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001242 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001243 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001244
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001246 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001247 u32 val = I915_READ(DSPCNTR(i));
1248 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001250 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001251 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1252 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001253 }
1254}
1255
Jesse Barnes19332d72013-03-28 09:55:38 -07001256static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1257 enum pipe pipe)
1258{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001259 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001260
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001261 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001262 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001263 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001264 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001265 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1266 sprite, pipe_name(pipe));
1267 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001268 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001269 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä83c04a62016-11-22 18:02:00 +02001270 u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001271 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001272 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001273 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001274 }
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001275 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001276 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001277 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001278 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001279 plane_name(pipe), pipe_name(pipe));
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001280 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001281 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001282 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001283 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1284 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001285 }
1286}
1287
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001288static void assert_vblank_disabled(struct drm_crtc *crtc)
1289{
Rob Clarke2c719b2014-12-15 13:56:32 -05001290 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001291 drm_crtc_vblank_put(crtc);
1292}
1293
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001294void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001296{
Jesse Barnes92f25842011-01-04 15:09:34 -08001297 u32 val;
1298 bool enabled;
1299
Ville Syrjälä649636e2015-09-22 19:50:01 +03001300 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001301 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001302 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001303 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1304 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001305}
1306
Keith Packard4e634382011-08-06 10:39:45 -07001307static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1308 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001309{
1310 if ((val & DP_PORT_EN) == 0)
1311 return false;
1312
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001313 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001314 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001315 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1316 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001317 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001318 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1319 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001320 } else {
1321 if ((val & DP_PIPE_MASK) != (pipe << 30))
1322 return false;
1323 }
1324 return true;
1325}
1326
Keith Packard1519b992011-08-06 10:35:34 -07001327static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1328 enum pipe pipe, u32 val)
1329{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001330 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001331 return false;
1332
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001333 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001334 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001335 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001336 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001337 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1338 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001339 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001340 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001341 return false;
1342 }
1343 return true;
1344}
1345
1346static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1347 enum pipe pipe, u32 val)
1348{
1349 if ((val & LVDS_PORT_EN) == 0)
1350 return false;
1351
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001352 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001353 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1354 return false;
1355 } else {
1356 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1357 return false;
1358 }
1359 return true;
1360}
1361
1362static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1363 enum pipe pipe, u32 val)
1364{
1365 if ((val & ADPA_DAC_ENABLE) == 0)
1366 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001367 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001368 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1369 return false;
1370 } else {
1371 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1372 return false;
1373 }
1374 return true;
1375}
1376
Jesse Barnes291906f2011-02-02 12:28:03 -08001377static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001378 enum pipe pipe, i915_reg_t reg,
1379 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001380{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001381 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001382 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001383 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001384 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001385
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001386 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001387 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001388 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001389}
1390
1391static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001392 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001393{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001394 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001395 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001396 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001397 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001398
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001399 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001400 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001401 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001402}
1403
1404static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1405 enum pipe pipe)
1406{
Jesse Barnes291906f2011-02-02 12:28:03 -08001407 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001408
Keith Packardf0575e92011-07-25 22:12:43 -07001409 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1410 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1411 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001412
Ville Syrjälä649636e2015-09-22 19:50:01 +03001413 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001414 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001415 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001416 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001417
Ville Syrjälä649636e2015-09-22 19:50:01 +03001418 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001419 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001420 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001421 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001422
Paulo Zanonie2debe92013-02-18 19:00:27 -03001423 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1424 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1425 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001426}
1427
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001428static void _vlv_enable_pll(struct intel_crtc *crtc,
1429 const struct intel_crtc_state *pipe_config)
1430{
1431 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1432 enum pipe pipe = crtc->pipe;
1433
1434 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1435 POSTING_READ(DPLL(pipe));
1436 udelay(150);
1437
Chris Wilson2c30b432016-06-30 15:32:54 +01001438 if (intel_wait_for_register(dev_priv,
1439 DPLL(pipe),
1440 DPLL_LOCK_VLV,
1441 DPLL_LOCK_VLV,
1442 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001443 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1444}
1445
Ville Syrjäläd288f652014-10-28 13:20:22 +02001446static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001447 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001448{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001449 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001450 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001451
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001452 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001453
Daniel Vetter87442f72013-06-06 00:52:17 +02001454 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001455 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001456
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001457 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1458 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001459
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001460 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1461 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001462}
1463
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001464
1465static void _chv_enable_pll(struct intel_crtc *crtc,
1466 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001467{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001468 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001469 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001470 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001471 u32 tmp;
1472
Ville Syrjäläa5805162015-05-26 20:42:30 +03001473 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001474
1475 /* Enable back the 10bit clock to display controller */
1476 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1477 tmp |= DPIO_DCLKP_EN;
1478 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1479
Ville Syrjälä54433e92015-05-26 20:42:31 +03001480 mutex_unlock(&dev_priv->sb_lock);
1481
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001482 /*
1483 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1484 */
1485 udelay(1);
1486
1487 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001488 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001489
1490 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001491 if (intel_wait_for_register(dev_priv,
1492 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1493 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001494 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001495}
1496
1497static void chv_enable_pll(struct intel_crtc *crtc,
1498 const struct intel_crtc_state *pipe_config)
1499{
1500 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1501 enum pipe pipe = crtc->pipe;
1502
1503 assert_pipe_disabled(dev_priv, pipe);
1504
1505 /* PLL is protected by panel, make sure we can write it */
1506 assert_panel_unlocked(dev_priv, pipe);
1507
1508 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1509 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001510
Ville Syrjäläc2317752016-03-15 16:39:56 +02001511 if (pipe != PIPE_A) {
1512 /*
1513 * WaPixelRepeatModeFixForC0:chv
1514 *
1515 * DPLLCMD is AWOL. Use chicken bits to propagate
1516 * the value from DPLLBMD to either pipe B or C.
1517 */
1518 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1519 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1520 I915_WRITE(CBR4_VLV, 0);
1521 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1522
1523 /*
1524 * DPLLB VGA mode also seems to cause problems.
1525 * We should always have it disabled.
1526 */
1527 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1528 } else {
1529 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1530 POSTING_READ(DPLL_MD(pipe));
1531 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001532}
1533
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001534static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001535{
1536 struct intel_crtc *crtc;
1537 int count = 0;
1538
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001539 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001540 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001541 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1542 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001543
1544 return count;
1545}
1546
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001547static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001548{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001549 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001550 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001551 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001552
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001553 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001554
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001555 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001556 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001557 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001558
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001559 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001560 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001561 /*
1562 * It appears to be important that we don't enable this
1563 * for the current pipe before otherwise configuring the
1564 * PLL. No idea how this should be handled if multiple
1565 * DVO outputs are enabled simultaneosly.
1566 */
1567 dpll |= DPLL_DVO_2X_MODE;
1568 I915_WRITE(DPLL(!crtc->pipe),
1569 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1570 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001571
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001572 /*
1573 * Apparently we need to have VGA mode enabled prior to changing
1574 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1575 * dividers, even though the register value does change.
1576 */
1577 I915_WRITE(reg, 0);
1578
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001579 I915_WRITE(reg, dpll);
1580
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001581 /* Wait for the clocks to stabilize. */
1582 POSTING_READ(reg);
1583 udelay(150);
1584
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001585 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001586 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001587 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001588 } else {
1589 /* The pixel multiplier can only be updated once the
1590 * DPLL is enabled and the clocks are stable.
1591 *
1592 * So write it again.
1593 */
1594 I915_WRITE(reg, dpll);
1595 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001596
1597 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001598 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001599 POSTING_READ(reg);
1600 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001601 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001602 POSTING_READ(reg);
1603 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001604 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001605 POSTING_READ(reg);
1606 udelay(150); /* wait for warmup */
1607}
1608
1609/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001610 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001611 * @dev_priv: i915 private structure
1612 * @pipe: pipe PLL to disable
1613 *
1614 * Disable the PLL for @pipe, making sure the pipe is off first.
1615 *
1616 * Note! This is for pre-ILK only.
1617 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001618static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001619{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001620 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001621 enum pipe pipe = crtc->pipe;
1622
1623 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001624 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001625 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001626 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001627 I915_WRITE(DPLL(PIPE_B),
1628 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1629 I915_WRITE(DPLL(PIPE_A),
1630 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1631 }
1632
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001633 /* Don't disable pipe or pipe PLLs if needed */
1634 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1635 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001636 return;
1637
1638 /* Make sure the pipe isn't still relying on us */
1639 assert_pipe_disabled(dev_priv, pipe);
1640
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001641 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001642 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001643}
1644
Jesse Barnesf6071162013-10-01 10:41:38 -07001645static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1646{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001647 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001648
1649 /* Make sure the pipe isn't still relying on us */
1650 assert_pipe_disabled(dev_priv, pipe);
1651
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001652 val = DPLL_INTEGRATED_REF_CLK_VLV |
1653 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1654 if (pipe != PIPE_A)
1655 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1656
Jesse Barnesf6071162013-10-01 10:41:38 -07001657 I915_WRITE(DPLL(pipe), val);
1658 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001659}
1660
1661static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1662{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001663 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001664 u32 val;
1665
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001666 /* Make sure the pipe isn't still relying on us */
1667 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001668
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001669 val = DPLL_SSC_REF_CLK_CHV |
1670 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001671 if (pipe != PIPE_A)
1672 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001673
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001674 I915_WRITE(DPLL(pipe), val);
1675 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001676
Ville Syrjäläa5805162015-05-26 20:42:30 +03001677 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001678
1679 /* Disable 10bit clock to display controller */
1680 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1681 val &= ~DPIO_DCLKP_EN;
1682 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1683
Ville Syrjäläa5805162015-05-26 20:42:30 +03001684 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001685}
1686
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001687void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001688 struct intel_digital_port *dport,
1689 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001690{
1691 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001692 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001693
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001694 switch (dport->port) {
1695 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001696 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001697 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001698 break;
1699 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001700 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001701 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001702 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001703 break;
1704 case PORT_D:
1705 port_mask = DPLL_PORTD_READY_MASK;
1706 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001707 break;
1708 default:
1709 BUG();
1710 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001711
Chris Wilson370004d2016-06-30 15:32:56 +01001712 if (intel_wait_for_register(dev_priv,
1713 dpll_reg, port_mask, expected_mask,
1714 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001715 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1716 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001717}
1718
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001719static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1720 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001721{
Ville Syrjälä98187832016-10-31 22:37:10 +02001722 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1723 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001724 i915_reg_t reg;
1725 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001726
Jesse Barnes040484a2011-01-03 12:14:26 -08001727 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001728 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001729
1730 /* FDI must be feeding us bits for PCH ports */
1731 assert_fdi_tx_enabled(dev_priv, pipe);
1732 assert_fdi_rx_enabled(dev_priv, pipe);
1733
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001734 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001735 /* Workaround: Set the timing override bit before enabling the
1736 * pch transcoder. */
1737 reg = TRANS_CHICKEN2(pipe);
1738 val = I915_READ(reg);
1739 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1740 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001741 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001742
Daniel Vetterab9412b2013-05-03 11:49:46 +02001743 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001744 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001745 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001746
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001747 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001748 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001749 * Make the BPC in transcoder be consistent with
1750 * that in pipeconf reg. For HDMI we must use 8bpc
1751 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001752 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001753 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001754 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001755 val |= PIPECONF_8BPC;
1756 else
1757 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001758 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001759
1760 val &= ~TRANS_INTERLACE_MASK;
1761 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001762 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001763 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001764 val |= TRANS_LEGACY_INTERLACED_ILK;
1765 else
1766 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001767 else
1768 val |= TRANS_PROGRESSIVE;
1769
Jesse Barnes040484a2011-01-03 12:14:26 -08001770 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001771 if (intel_wait_for_register(dev_priv,
1772 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1773 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001774 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001775}
1776
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001777static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001778 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001779{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001780 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001781
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001782 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001783 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001784 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001785
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001786 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001787 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001788 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001789 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001790
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001791 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001792 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001793
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001794 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1795 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001796 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001797 else
1798 val |= TRANS_PROGRESSIVE;
1799
Daniel Vetterab9412b2013-05-03 11:49:46 +02001800 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001801 if (intel_wait_for_register(dev_priv,
1802 LPT_TRANSCONF,
1803 TRANS_STATE_ENABLE,
1804 TRANS_STATE_ENABLE,
1805 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001806 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001807}
1808
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001809static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1810 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001811{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001812 i915_reg_t reg;
1813 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001814
1815 /* FDI relies on the transcoder */
1816 assert_fdi_tx_disabled(dev_priv, pipe);
1817 assert_fdi_rx_disabled(dev_priv, pipe);
1818
Jesse Barnes291906f2011-02-02 12:28:03 -08001819 /* Ports must be off as well */
1820 assert_pch_ports_disabled(dev_priv, pipe);
1821
Daniel Vetterab9412b2013-05-03 11:49:46 +02001822 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001823 val = I915_READ(reg);
1824 val &= ~TRANS_ENABLE;
1825 I915_WRITE(reg, val);
1826 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001827 if (intel_wait_for_register(dev_priv,
1828 reg, TRANS_STATE_ENABLE, 0,
1829 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001830 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001831
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001832 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001833 /* Workaround: Clear the timing override chicken bit again. */
1834 reg = TRANS_CHICKEN2(pipe);
1835 val = I915_READ(reg);
1836 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1837 I915_WRITE(reg, val);
1838 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001839}
1840
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001841void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001842{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001843 u32 val;
1844
Daniel Vetterab9412b2013-05-03 11:49:46 +02001845 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001846 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001847 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001848 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001849 if (intel_wait_for_register(dev_priv,
1850 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1851 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001852 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001853
1854 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001855 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001856 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001857 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001858}
1859
Ville Syrjälä65f21302016-10-14 20:02:53 +03001860enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1861{
1862 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1863
1864 WARN_ON(!crtc->config->has_pch_encoder);
1865
1866 if (HAS_PCH_LPT(dev_priv))
1867 return TRANSCODER_A;
1868 else
1869 return (enum transcoder) crtc->pipe;
1870}
1871
Jesse Barnes92f25842011-01-04 15:09:34 -08001872/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001873 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001874 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001875 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001876 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001877 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001878 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001879static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001880{
Paulo Zanoni03722642014-01-17 13:51:09 -02001881 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001882 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001883 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001884 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001885 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001886 u32 val;
1887
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001888 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1889
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001890 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001891 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001892 assert_sprites_disabled(dev_priv, pipe);
1893
Jesse Barnesb24e7172011-01-04 15:09:30 -08001894 /*
1895 * A pipe without a PLL won't actually be able to drive bits from
1896 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1897 * need the check.
1898 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001899 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001900 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001901 assert_dsi_pll_enabled(dev_priv);
1902 else
1903 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001904 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001905 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001906 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001907 assert_fdi_rx_pll_enabled(dev_priv,
1908 (enum pipe) intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001909 assert_fdi_tx_pll_enabled(dev_priv,
1910 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001911 }
1912 /* FIXME: assert CPU port conditions for SNB+ */
1913 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001914
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001915 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001916 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001917 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001918 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1919 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001920 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001921 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001922
1923 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001924 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001925
1926 /*
1927 * Until the pipe starts DSL will read as 0, which would cause
1928 * an apparent vblank timestamp jump, which messes up also the
1929 * frame count when it's derived from the timestamps. So let's
1930 * wait for the pipe to start properly before we call
1931 * drm_crtc_vblank_on()
1932 */
1933 if (dev->max_vblank_count == 0 &&
1934 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1935 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001936}
1937
1938/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001939 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001940 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08001941 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001942 * Disable the pipe of @crtc, making sure that various hardware
1943 * specific requirements are met, if applicable, e.g. plane
1944 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001945 *
1946 * Will wait until the pipe has shut down before returning.
1947 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001948static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001949{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001950 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001951 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001952 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001953 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001954 u32 val;
1955
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001956 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1957
Jesse Barnesb24e7172011-01-04 15:09:30 -08001958 /*
1959 * Make sure planes won't keep trying to pump pixels to us,
1960 * or we might hang the display.
1961 */
1962 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001963 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001964 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001965
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001966 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001967 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001968 if ((val & PIPECONF_ENABLE) == 0)
1969 return;
1970
Ville Syrjälä67adc642014-08-15 01:21:57 +03001971 /*
1972 * Double wide has implications for planes
1973 * so best keep it disabled when not needed.
1974 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001975 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001976 val &= ~PIPECONF_DOUBLE_WIDE;
1977
1978 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001979 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
1980 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001981 val &= ~PIPECONF_ENABLE;
1982
1983 I915_WRITE(reg, val);
1984 if ((val & PIPECONF_ENABLE) == 0)
1985 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001986}
1987
Ville Syrjälä832be822016-01-12 21:08:33 +02001988static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1989{
1990 return IS_GEN2(dev_priv) ? 2048 : 4096;
1991}
1992
Ville Syrjälä27ba3912016-02-15 22:54:40 +02001993static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
1994 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001995{
1996 switch (fb_modifier) {
1997 case DRM_FORMAT_MOD_NONE:
1998 return cpp;
1999 case I915_FORMAT_MOD_X_TILED:
2000 if (IS_GEN2(dev_priv))
2001 return 128;
2002 else
2003 return 512;
2004 case I915_FORMAT_MOD_Y_TILED:
2005 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2006 return 128;
2007 else
2008 return 512;
2009 case I915_FORMAT_MOD_Yf_TILED:
2010 switch (cpp) {
2011 case 1:
2012 return 64;
2013 case 2:
2014 case 4:
2015 return 128;
2016 case 8:
2017 case 16:
2018 return 256;
2019 default:
2020 MISSING_CASE(cpp);
2021 return cpp;
2022 }
2023 break;
2024 default:
2025 MISSING_CASE(fb_modifier);
2026 return cpp;
2027 }
2028}
2029
Ville Syrjälä832be822016-01-12 21:08:33 +02002030unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2031 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002032{
Ville Syrjälä832be822016-01-12 21:08:33 +02002033 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2034 return 1;
2035 else
2036 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002037 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002038}
2039
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002040/* Return the tile dimensions in pixel units */
2041static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2042 unsigned int *tile_width,
2043 unsigned int *tile_height,
2044 uint64_t fb_modifier,
2045 unsigned int cpp)
2046{
2047 unsigned int tile_width_bytes =
2048 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2049
2050 *tile_width = tile_width_bytes / cpp;
2051 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2052}
2053
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002054unsigned int
Chris Wilson24dbf512017-02-15 10:59:18 +00002055intel_fb_align_height(struct drm_i915_private *dev_priv,
2056 unsigned int height,
2057 uint32_t pixel_format,
2058 uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002059{
Ville Syrjälä832be822016-01-12 21:08:33 +02002060 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
Chris Wilson24dbf512017-02-15 10:59:18 +00002061 unsigned int tile_height = intel_tile_height(dev_priv, fb_modifier, cpp);
Ville Syrjälä832be822016-01-12 21:08:33 +02002062
2063 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002064}
2065
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002066unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2067{
2068 unsigned int size = 0;
2069 int i;
2070
2071 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2072 size += rot_info->plane[i].width * rot_info->plane[i].height;
2073
2074 return size;
2075}
2076
Daniel Vetter75c82a52015-10-14 16:51:04 +02002077static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002078intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2079 const struct drm_framebuffer *fb,
2080 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002081{
Chris Wilson7b92c042017-01-14 00:28:26 +00002082 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002083 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002084 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002085 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002086 }
2087}
2088
Ville Syrjälä603525d2016-01-12 21:08:37 +02002089static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002090{
2091 if (INTEL_INFO(dev_priv)->gen >= 9)
2092 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002093 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002094 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002095 return 128 * 1024;
2096 else if (INTEL_INFO(dev_priv)->gen >= 4)
2097 return 4 * 1024;
2098 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002099 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002100}
2101
Ville Syrjälä603525d2016-01-12 21:08:37 +02002102static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2103 uint64_t fb_modifier)
2104{
2105 switch (fb_modifier) {
2106 case DRM_FORMAT_MOD_NONE:
2107 return intel_linear_alignment(dev_priv);
2108 case I915_FORMAT_MOD_X_TILED:
2109 if (INTEL_INFO(dev_priv)->gen >= 9)
2110 return 256 * 1024;
2111 return 0;
2112 case I915_FORMAT_MOD_Y_TILED:
2113 case I915_FORMAT_MOD_Yf_TILED:
2114 return 1 * 1024 * 1024;
2115 default:
2116 MISSING_CASE(fb_modifier);
2117 return 0;
2118 }
2119}
2120
Chris Wilson058d88c2016-08-15 10:49:06 +01002121struct i915_vma *
2122intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002123{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002124 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002125 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002126 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002127 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002128 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002129 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002130
Matt Roperebcdd392014-07-09 16:22:11 -07002131 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2132
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002133 alignment = intel_surf_alignment(dev_priv, fb->modifier);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002134
Ville Syrjälä3465c582016-02-15 22:54:43 +02002135 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002136
Chris Wilson693db182013-03-05 14:52:39 +00002137 /* Note that the w/a also requires 64 PTE of padding following the
2138 * bo. We currently fill all unused PTE with the shadow page and so
2139 * we should always have valid PTE following the scanout preventing
2140 * the VT-d warning.
2141 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002142 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002143 alignment = 256 * 1024;
2144
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002145 /*
2146 * Global gtt pte registers are special registers which actually forward
2147 * writes to a chunk of system memory. Which means that there is no risk
2148 * that the register values disappear as soon as we call
2149 * intel_runtime_pm_put(), so it is correct to wrap only the
2150 * pin/unpin/fence and not more.
2151 */
2152 intel_runtime_pm_get(dev_priv);
2153
Chris Wilson058d88c2016-08-15 10:49:06 +01002154 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002155 if (IS_ERR(vma))
2156 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002157
Chris Wilson05a20d02016-08-18 17:16:55 +01002158 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002159 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2160 * fence, whereas 965+ only requires a fence if using
2161 * framebuffer compression. For simplicity, we always, when
2162 * possible, install a fence as the cost is not that onerous.
2163 *
2164 * If we fail to fence the tiled scanout, then either the
2165 * modeset will reject the change (which is highly unlikely as
2166 * the affected systems, all but one, do not have unmappable
2167 * space) or we will not be able to enable full powersaving
2168 * techniques (also likely not to apply due to various limits
2169 * FBC and the like impose on the size of the buffer, which
2170 * presumably we violated anyway with this unmappable buffer).
2171 * Anyway, it is presumably better to stumble onwards with
2172 * something and try to run the system in a "less than optimal"
2173 * mode that matches the user configuration.
2174 */
2175 if (i915_vma_get_fence(vma) == 0)
2176 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002177 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002178
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002179 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002180err:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002181 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002182 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002183}
2184
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002185void intel_unpin_fb_vma(struct i915_vma *vma)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002186{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002187 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002188
Chris Wilson49ef5292016-08-18 17:17:00 +01002189 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002190 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002191 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002192}
2193
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002194static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2195 unsigned int rotation)
2196{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002197 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002198 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2199 else
2200 return fb->pitches[plane];
2201}
2202
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002203/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002204 * Convert the x/y offsets into a linear offset.
2205 * Only valid with 0/180 degree rotation, which is fine since linear
2206 * offset is only used with linear buffers on pre-hsw and tiled buffers
2207 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2208 */
2209u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002210 const struct intel_plane_state *state,
2211 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002212{
Ville Syrjälä29490562016-01-20 18:02:50 +02002213 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002214 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002215 unsigned int pitch = fb->pitches[plane];
2216
2217 return y * pitch + x * cpp;
2218}
2219
2220/*
2221 * Add the x/y offsets derived from fb->offsets[] to the user
2222 * specified plane src x/y offsets. The resulting x/y offsets
2223 * specify the start of scanout from the beginning of the gtt mapping.
2224 */
2225void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002226 const struct intel_plane_state *state,
2227 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002228
2229{
Ville Syrjälä29490562016-01-20 18:02:50 +02002230 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2231 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002232
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002233 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002234 *x += intel_fb->rotated[plane].x;
2235 *y += intel_fb->rotated[plane].y;
2236 } else {
2237 *x += intel_fb->normal[plane].x;
2238 *y += intel_fb->normal[plane].y;
2239 }
2240}
2241
2242/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002243 * Input tile dimensions and pitch must already be
2244 * rotated to match x and y, and in pixel units.
2245 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002246static u32 _intel_adjust_tile_offset(int *x, int *y,
2247 unsigned int tile_width,
2248 unsigned int tile_height,
2249 unsigned int tile_size,
2250 unsigned int pitch_tiles,
2251 u32 old_offset,
2252 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002253{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002254 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002255 unsigned int tiles;
2256
2257 WARN_ON(old_offset & (tile_size - 1));
2258 WARN_ON(new_offset & (tile_size - 1));
2259 WARN_ON(new_offset > old_offset);
2260
2261 tiles = (old_offset - new_offset) / tile_size;
2262
2263 *y += tiles / pitch_tiles * tile_height;
2264 *x += tiles % pitch_tiles * tile_width;
2265
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002266 /* minimize x in case it got needlessly big */
2267 *y += *x / pitch_pixels * tile_height;
2268 *x %= pitch_pixels;
2269
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002270 return new_offset;
2271}
2272
2273/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002274 * Adjust the tile offset by moving the difference into
2275 * the x/y offsets.
2276 */
2277static u32 intel_adjust_tile_offset(int *x, int *y,
2278 const struct intel_plane_state *state, int plane,
2279 u32 old_offset, u32 new_offset)
2280{
2281 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2282 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002283 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002284 unsigned int rotation = state->base.rotation;
2285 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2286
2287 WARN_ON(new_offset > old_offset);
2288
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002289 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002290 unsigned int tile_size, tile_width, tile_height;
2291 unsigned int pitch_tiles;
2292
2293 tile_size = intel_tile_size(dev_priv);
2294 intel_tile_dims(dev_priv, &tile_width, &tile_height,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002295 fb->modifier, cpp);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002296
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002297 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002298 pitch_tiles = pitch / tile_height;
2299 swap(tile_width, tile_height);
2300 } else {
2301 pitch_tiles = pitch / (tile_width * cpp);
2302 }
2303
2304 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2305 tile_size, pitch_tiles,
2306 old_offset, new_offset);
2307 } else {
2308 old_offset += *y * pitch + *x * cpp;
2309
2310 *y = (old_offset - new_offset) / pitch;
2311 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2312 }
2313
2314 return new_offset;
2315}
2316
2317/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002318 * Computes the linear offset to the base tile and adjusts
2319 * x, y. bytes per pixel is assumed to be a power-of-two.
2320 *
2321 * In the 90/270 rotated case, x and y are assumed
2322 * to be already rotated to match the rotated GTT view, and
2323 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002324 *
2325 * This function is used when computing the derived information
2326 * under intel_framebuffer, so using any of that information
2327 * here is not allowed. Anything under drm_framebuffer can be
2328 * used. This is why the user has to pass in the pitch since it
2329 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002330 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002331static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2332 int *x, int *y,
2333 const struct drm_framebuffer *fb, int plane,
2334 unsigned int pitch,
2335 unsigned int rotation,
2336 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002337{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002338 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002339 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002340 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002341
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002342 if (alignment)
2343 alignment--;
2344
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002345 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002346 unsigned int tile_size, tile_width, tile_height;
2347 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002348
Ville Syrjäläd8433102016-01-12 21:08:35 +02002349 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002350 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2351 fb_modifier, cpp);
2352
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002353 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002354 pitch_tiles = pitch / tile_height;
2355 swap(tile_width, tile_height);
2356 } else {
2357 pitch_tiles = pitch / (tile_width * cpp);
2358 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002359
Ville Syrjäläd8433102016-01-12 21:08:35 +02002360 tile_rows = *y / tile_height;
2361 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002362
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002363 tiles = *x / tile_width;
2364 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002365
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002366 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2367 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002368
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002369 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2370 tile_size, pitch_tiles,
2371 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002372 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002373 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002374 offset_aligned = offset & ~alignment;
2375
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002376 *y = (offset & alignment) / pitch;
2377 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002378 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002379
2380 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002381}
2382
Ville Syrjälä6687c902015-09-15 13:16:41 +03002383u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002384 const struct intel_plane_state *state,
2385 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002386{
Ville Syrjälä29490562016-01-20 18:02:50 +02002387 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2388 const struct drm_framebuffer *fb = state->base.fb;
2389 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002390 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä8d970652016-01-28 16:30:28 +02002391 u32 alignment;
2392
2393 /* AUX_DIST needs only 4K alignment */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002394 if (fb->format->format == DRM_FORMAT_NV12 && plane == 1)
Ville Syrjälä8d970652016-01-28 16:30:28 +02002395 alignment = 4096;
2396 else
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002397 alignment = intel_surf_alignment(dev_priv, fb->modifier);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002398
2399 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2400 rotation, alignment);
2401}
2402
2403/* Convert the fb->offset[] linear offset into x/y offsets */
2404static void intel_fb_offset_to_xy(int *x, int *y,
2405 const struct drm_framebuffer *fb, int plane)
2406{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002407 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002408 unsigned int pitch = fb->pitches[plane];
2409 u32 linear_offset = fb->offsets[plane];
2410
2411 *y = linear_offset / pitch;
2412 *x = linear_offset % pitch / cpp;
2413}
2414
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002415static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2416{
2417 switch (fb_modifier) {
2418 case I915_FORMAT_MOD_X_TILED:
2419 return I915_TILING_X;
2420 case I915_FORMAT_MOD_Y_TILED:
2421 return I915_TILING_Y;
2422 default:
2423 return I915_TILING_NONE;
2424 }
2425}
2426
Ville Syrjälä6687c902015-09-15 13:16:41 +03002427static int
2428intel_fill_fb_info(struct drm_i915_private *dev_priv,
2429 struct drm_framebuffer *fb)
2430{
2431 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2432 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2433 u32 gtt_offset_rotated = 0;
2434 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002435 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002436 unsigned int tile_size = intel_tile_size(dev_priv);
2437
2438 for (i = 0; i < num_planes; i++) {
2439 unsigned int width, height;
2440 unsigned int cpp, size;
2441 u32 offset;
2442 int x, y;
2443
Ville Syrjälä353c8592016-12-14 23:30:57 +02002444 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002445 width = drm_framebuffer_plane_width(fb->width, fb, i);
2446 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002447
2448 intel_fb_offset_to_xy(&x, &y, fb, i);
2449
2450 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002451 * The fence (if used) is aligned to the start of the object
2452 * so having the framebuffer wrap around across the edge of the
2453 * fenced region doesn't really work. We have no API to configure
2454 * the fence start offset within the object (nor could we probably
2455 * on gen2/3). So it's just easier if we just require that the
2456 * fb layout agrees with the fence layout. We already check that the
2457 * fb stride matches the fence stride elsewhere.
2458 */
2459 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2460 (x + width) * cpp > fb->pitches[i]) {
2461 DRM_DEBUG("bad fb plane %d offset: 0x%x\n",
2462 i, fb->offsets[i]);
2463 return -EINVAL;
2464 }
2465
2466 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002467 * First pixel of the framebuffer from
2468 * the start of the normal gtt mapping.
2469 */
2470 intel_fb->normal[i].x = x;
2471 intel_fb->normal[i].y = y;
2472
2473 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
2474 fb, 0, fb->pitches[i],
Daniel Vettercc926382016-08-15 10:41:47 +02002475 DRM_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002476 offset /= tile_size;
2477
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002478 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002479 unsigned int tile_width, tile_height;
2480 unsigned int pitch_tiles;
2481 struct drm_rect r;
2482
2483 intel_tile_dims(dev_priv, &tile_width, &tile_height,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002484 fb->modifier, cpp);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002485
2486 rot_info->plane[i].offset = offset;
2487 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2488 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2489 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2490
2491 intel_fb->rotated[i].pitch =
2492 rot_info->plane[i].height * tile_height;
2493
2494 /* how many tiles does this plane need */
2495 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2496 /*
2497 * If the plane isn't horizontally tile aligned,
2498 * we need one more tile.
2499 */
2500 if (x != 0)
2501 size++;
2502
2503 /* rotate the x/y offsets to match the GTT view */
2504 r.x1 = x;
2505 r.y1 = y;
2506 r.x2 = x + width;
2507 r.y2 = y + height;
2508 drm_rect_rotate(&r,
2509 rot_info->plane[i].width * tile_width,
2510 rot_info->plane[i].height * tile_height,
Daniel Vettercc926382016-08-15 10:41:47 +02002511 DRM_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002512 x = r.x1;
2513 y = r.y1;
2514
2515 /* rotate the tile dimensions to match the GTT view */
2516 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2517 swap(tile_width, tile_height);
2518
2519 /*
2520 * We only keep the x/y offsets, so push all of the
2521 * gtt offset into the x/y offsets.
2522 */
Ander Conselvan de Oliveira46a1bd22017-01-20 16:28:44 +02002523 _intel_adjust_tile_offset(&x, &y,
2524 tile_width, tile_height,
2525 tile_size, pitch_tiles,
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002526 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002527
2528 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2529
2530 /*
2531 * First pixel of the framebuffer from
2532 * the start of the rotated gtt mapping.
2533 */
2534 intel_fb->rotated[i].x = x;
2535 intel_fb->rotated[i].y = y;
2536 } else {
2537 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2538 x * cpp, tile_size);
2539 }
2540
2541 /* how many tiles in total needed in the bo */
2542 max_size = max(max_size, offset + size);
2543 }
2544
2545 if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) {
2546 DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n",
2547 max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size);
2548 return -EINVAL;
2549 }
2550
2551 return 0;
2552}
2553
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002554static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002555{
2556 switch (format) {
2557 case DISPPLANE_8BPP:
2558 return DRM_FORMAT_C8;
2559 case DISPPLANE_BGRX555:
2560 return DRM_FORMAT_XRGB1555;
2561 case DISPPLANE_BGRX565:
2562 return DRM_FORMAT_RGB565;
2563 default:
2564 case DISPPLANE_BGRX888:
2565 return DRM_FORMAT_XRGB8888;
2566 case DISPPLANE_RGBX888:
2567 return DRM_FORMAT_XBGR8888;
2568 case DISPPLANE_BGRX101010:
2569 return DRM_FORMAT_XRGB2101010;
2570 case DISPPLANE_RGBX101010:
2571 return DRM_FORMAT_XBGR2101010;
2572 }
2573}
2574
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002575static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2576{
2577 switch (format) {
2578 case PLANE_CTL_FORMAT_RGB_565:
2579 return DRM_FORMAT_RGB565;
2580 default:
2581 case PLANE_CTL_FORMAT_XRGB_8888:
2582 if (rgb_order) {
2583 if (alpha)
2584 return DRM_FORMAT_ABGR8888;
2585 else
2586 return DRM_FORMAT_XBGR8888;
2587 } else {
2588 if (alpha)
2589 return DRM_FORMAT_ARGB8888;
2590 else
2591 return DRM_FORMAT_XRGB8888;
2592 }
2593 case PLANE_CTL_FORMAT_XRGB_2101010:
2594 if (rgb_order)
2595 return DRM_FORMAT_XBGR2101010;
2596 else
2597 return DRM_FORMAT_XRGB2101010;
2598 }
2599}
2600
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002601static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002602intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2603 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002604{
2605 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002606 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002607 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002608 struct drm_i915_gem_object *obj = NULL;
2609 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002610 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002611 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2612 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2613 PAGE_SIZE);
2614
2615 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002616
Chris Wilsonff2652e2014-03-10 08:07:02 +00002617 if (plane_config->size == 0)
2618 return false;
2619
Paulo Zanoni3badb492015-09-23 12:52:23 -03002620 /* If the FB is too big, just don't use it since fbdev is not very
2621 * important and we should probably use that space with FBC or other
2622 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002623 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002624 return false;
2625
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002626 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002627 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002628 base_aligned,
2629 base_aligned,
2630 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002631 mutex_unlock(&dev->struct_mutex);
2632 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002633 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002634
Chris Wilson3e510a82016-08-05 10:14:23 +01002635 if (plane_config->tiling == I915_TILING_X)
2636 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002637
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002638 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002639 mode_cmd.width = fb->width;
2640 mode_cmd.height = fb->height;
2641 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002642 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002643 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002644
Chris Wilson24dbf512017-02-15 10:59:18 +00002645 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002646 DRM_DEBUG_KMS("intel fb init failed\n");
2647 goto out_unref_obj;
2648 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002649
Jesse Barnes484b41d2014-03-07 08:57:55 -08002650
Daniel Vetterf6936e22015-03-26 12:17:05 +01002651 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002652 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002653
2654out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002655 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002656 return false;
2657}
2658
Daniel Vetter5a21b662016-05-24 17:13:53 +02002659/* Update plane->state->fb to match plane->fb after driver-internal updates */
2660static void
2661update_state_fb(struct drm_plane *plane)
2662{
2663 if (plane->fb == plane->state->fb)
2664 return;
2665
2666 if (plane->state->fb)
2667 drm_framebuffer_unreference(plane->state->fb);
2668 plane->state->fb = plane->fb;
2669 if (plane->state->fb)
2670 drm_framebuffer_reference(plane->state->fb);
2671}
2672
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002673static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002674intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2675 struct intel_plane_state *plane_state,
2676 bool visible)
2677{
2678 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2679
2680 plane_state->base.visible = visible;
2681
2682 /* FIXME pre-g4x don't work like this */
2683 if (visible) {
2684 crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base));
2685 crtc_state->active_planes |= BIT(plane->id);
2686 } else {
2687 crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base));
2688 crtc_state->active_planes &= ~BIT(plane->id);
2689 }
2690
2691 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2692 crtc_state->base.crtc->name,
2693 crtc_state->active_planes);
2694}
2695
2696static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002697intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2698 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002699{
2700 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002701 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002702 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002703 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002704 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002705 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002706 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2707 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002708 struct intel_plane_state *intel_state =
2709 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002710 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002711
Damien Lespiau2d140302015-02-05 17:22:18 +00002712 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002713 return;
2714
Daniel Vetterf6936e22015-03-26 12:17:05 +01002715 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002716 fb = &plane_config->fb->base;
2717 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002718 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002719
Damien Lespiau2d140302015-02-05 17:22:18 +00002720 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002721
2722 /*
2723 * Failed to alloc the obj, check to see if we should share
2724 * an fb with another CRTC instead
2725 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002726 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002727 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002728
2729 if (c == &intel_crtc->base)
2730 continue;
2731
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002732 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002733 continue;
2734
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002735 state = to_intel_plane_state(c->primary->state);
2736 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002737 continue;
2738
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002739 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2740 fb = c->primary->fb;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002741 drm_framebuffer_reference(fb);
2742 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002743 }
2744 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002745
Matt Roper200757f2015-12-03 11:37:36 -08002746 /*
2747 * We've failed to reconstruct the BIOS FB. Current display state
2748 * indicates that the primary plane is visible, but has a NULL FB,
2749 * which will lead to problems later if we don't fix it up. The
2750 * simplest solution is to just disable the primary plane now and
2751 * pretend the BIOS never had it enabled.
2752 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002753 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2754 to_intel_plane_state(plane_state),
2755 false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02002756 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Ville Syrjälä72259532017-03-02 19:15:05 +02002757 trace_intel_disable_plane(primary, intel_crtc);
Matt Roper200757f2015-12-03 11:37:36 -08002758 intel_plane->disable_plane(primary, &intel_crtc->base);
2759
Daniel Vetter88595ac2015-03-26 12:42:24 +01002760 return;
2761
2762valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002763 mutex_lock(&dev->struct_mutex);
2764 intel_state->vma =
2765 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2766 mutex_unlock(&dev->struct_mutex);
2767 if (IS_ERR(intel_state->vma)) {
2768 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2769 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2770
2771 intel_state->vma = NULL;
2772 drm_framebuffer_unreference(fb);
2773 return;
2774 }
2775
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002776 plane_state->src_x = 0;
2777 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002778 plane_state->src_w = fb->width << 16;
2779 plane_state->src_h = fb->height << 16;
2780
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002781 plane_state->crtc_x = 0;
2782 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002783 plane_state->crtc_w = fb->width;
2784 plane_state->crtc_h = fb->height;
2785
Rob Clark1638d302016-11-05 11:08:08 -04002786 intel_state->base.src = drm_plane_state_src(plane_state);
2787 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002788
Daniel Vetter88595ac2015-03-26 12:42:24 +01002789 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002790 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002791 dev_priv->preserve_bios_swizzle = true;
2792
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002793 drm_framebuffer_reference(fb);
2794 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002795 primary->crtc = primary->state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002796
2797 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2798 to_intel_plane_state(plane_state),
2799 true);
2800
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002801 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2802 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002803}
2804
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002805static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2806 unsigned int rotation)
2807{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002808 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002809
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002810 switch (fb->modifier) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002811 case DRM_FORMAT_MOD_NONE:
2812 case I915_FORMAT_MOD_X_TILED:
2813 switch (cpp) {
2814 case 8:
2815 return 4096;
2816 case 4:
2817 case 2:
2818 case 1:
2819 return 8192;
2820 default:
2821 MISSING_CASE(cpp);
2822 break;
2823 }
2824 break;
2825 case I915_FORMAT_MOD_Y_TILED:
2826 case I915_FORMAT_MOD_Yf_TILED:
2827 switch (cpp) {
2828 case 8:
2829 return 2048;
2830 case 4:
2831 return 4096;
2832 case 2:
2833 case 1:
2834 return 8192;
2835 default:
2836 MISSING_CASE(cpp);
2837 break;
2838 }
2839 break;
2840 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002841 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002842 }
2843
2844 return 2048;
2845}
2846
2847static int skl_check_main_surface(struct intel_plane_state *plane_state)
2848{
2849 const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev);
2850 const struct drm_framebuffer *fb = plane_state->base.fb;
2851 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002852 int x = plane_state->base.src.x1 >> 16;
2853 int y = plane_state->base.src.y1 >> 16;
2854 int w = drm_rect_width(&plane_state->base.src) >> 16;
2855 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002856 int max_width = skl_max_plane_width(fb, 0, rotation);
2857 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002858 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002859
2860 if (w > max_width || h > max_height) {
2861 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2862 w, h, max_width, max_height);
2863 return -EINVAL;
2864 }
2865
2866 intel_add_fb_offsets(&x, &y, plane_state, 0);
2867 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
2868
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002869 alignment = intel_surf_alignment(dev_priv, fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002870
2871 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002872 * AUX surface offset is specified as the distance from the
2873 * main surface offset, and it must be non-negative. Make
2874 * sure that is what we will get.
2875 */
2876 if (offset > aux_offset)
2877 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2878 offset, aux_offset & ~(alignment - 1));
2879
2880 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002881 * When using an X-tiled surface, the plane blows up
2882 * if the x offset + width exceed the stride.
2883 *
2884 * TODO: linear and Y-tiled seem fine, Yf untested,
2885 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002886 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02002887 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002888
2889 while ((x + w) * cpp > fb->pitches[0]) {
2890 if (offset == 0) {
2891 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2892 return -EINVAL;
2893 }
2894
2895 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2896 offset, offset - alignment);
2897 }
2898 }
2899
2900 plane_state->main.offset = offset;
2901 plane_state->main.x = x;
2902 plane_state->main.y = y;
2903
2904 return 0;
2905}
2906
Ville Syrjälä8d970652016-01-28 16:30:28 +02002907static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2908{
2909 const struct drm_framebuffer *fb = plane_state->base.fb;
2910 unsigned int rotation = plane_state->base.rotation;
2911 int max_width = skl_max_plane_width(fb, 1, rotation);
2912 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02002913 int x = plane_state->base.src.x1 >> 17;
2914 int y = plane_state->base.src.y1 >> 17;
2915 int w = drm_rect_width(&plane_state->base.src) >> 17;
2916 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002917 u32 offset;
2918
2919 intel_add_fb_offsets(&x, &y, plane_state, 1);
2920 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2921
2922 /* FIXME not quite sure how/if these apply to the chroma plane */
2923 if (w > max_width || h > max_height) {
2924 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2925 w, h, max_width, max_height);
2926 return -EINVAL;
2927 }
2928
2929 plane_state->aux.offset = offset;
2930 plane_state->aux.x = x;
2931 plane_state->aux.y = y;
2932
2933 return 0;
2934}
2935
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002936int skl_check_plane_surface(struct intel_plane_state *plane_state)
2937{
2938 const struct drm_framebuffer *fb = plane_state->base.fb;
2939 unsigned int rotation = plane_state->base.rotation;
2940 int ret;
2941
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02002942 if (!plane_state->base.visible)
2943 return 0;
2944
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002945 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002946 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02002947 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03002948 fb->width << 16, fb->height << 16,
2949 DRM_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002950
Ville Syrjälä8d970652016-01-28 16:30:28 +02002951 /*
2952 * Handle the AUX surface first since
2953 * the main surface setup depends on it.
2954 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002955 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02002956 ret = skl_check_nv12_aux_surface(plane_state);
2957 if (ret)
2958 return ret;
2959 } else {
2960 plane_state->aux.offset = ~0xfff;
2961 plane_state->aux.x = 0;
2962 plane_state->aux.y = 0;
2963 }
2964
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002965 ret = skl_check_main_surface(plane_state);
2966 if (ret)
2967 return ret;
2968
2969 return 0;
2970}
2971
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002972static void i9xx_update_primary_plane(struct drm_plane *primary,
2973 const struct intel_crtc_state *crtc_state,
2974 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002975{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00002976 struct drm_i915_private *dev_priv = to_i915(primary->dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002977 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2978 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes81255562010-08-02 12:07:50 -07002979 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002980 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002981 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002982 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002983 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002984 int x = plane_state->base.src.x1 >> 16;
2985 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002986
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002987 dspcntr = DISPPLANE_GAMMA_ENABLE;
2988
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002989 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002990
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00002991 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002992 if (intel_crtc->pipe == PIPE_B)
2993 dspcntr |= DISPPLANE_SEL_PIPE_B;
2994
2995 /* pipesrc and dspsize control the size that is scaled from,
2996 * which should always be the user's requested size.
2997 */
2998 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002999 ((crtc_state->pipe_src_h - 1) << 16) |
3000 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003001 I915_WRITE(DSPPOS(plane), 0);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003002 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003003 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003004 ((crtc_state->pipe_src_h - 1) << 16) |
3005 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003006 I915_WRITE(PRIMPOS(plane), 0);
3007 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003008 }
3009
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003010 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003011 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003012 dspcntr |= DISPPLANE_8BPP;
3013 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003014 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003015 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003016 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003017 case DRM_FORMAT_RGB565:
3018 dspcntr |= DISPPLANE_BGRX565;
3019 break;
3020 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003021 dspcntr |= DISPPLANE_BGRX888;
3022 break;
3023 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003024 dspcntr |= DISPPLANE_RGBX888;
3025 break;
3026 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003027 dspcntr |= DISPPLANE_BGRX101010;
3028 break;
3029 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003030 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003031 break;
3032 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003033 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07003034 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003035
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003036 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003037 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003038 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003039
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003040 if (rotation & DRM_ROTATE_180)
3041 dspcntr |= DISPPLANE_ROTATE_180;
3042
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003043 if (rotation & DRM_REFLECT_X)
3044 dspcntr |= DISPPLANE_MIRROR;
3045
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01003046 if (IS_G4X(dev_priv))
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003047 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3048
Ville Syrjälä29490562016-01-20 18:02:50 +02003049 intel_add_fb_offsets(&x, &y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003050
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003051 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetterc2c75132012-07-05 12:17:30 +02003052 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003053 intel_compute_tile_offset(&x, &y, plane_state, 0);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003054
Ville Syrjäläf22aa142016-11-14 18:53:58 +02003055 if (rotation & DRM_ROTATE_180) {
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003056 x += crtc_state->pipe_src_w - 1;
3057 y += crtc_state->pipe_src_h - 1;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003058 } else if (rotation & DRM_REFLECT_X) {
3059 x += crtc_state->pipe_src_w - 1;
Sonika Jindal48404c12014-08-22 14:06:04 +05303060 }
3061
Ville Syrjälä29490562016-01-20 18:02:50 +02003062 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003063
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003064 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä6687c902015-09-15 13:16:41 +03003065 intel_crtc->dspaddr_offset = linear_offset;
3066
Paulo Zanoni2db33662015-09-14 15:20:03 -03003067 intel_crtc->adjusted_x = x;
3068 intel_crtc->adjusted_y = y;
3069
Sonika Jindal48404c12014-08-22 14:06:04 +05303070 I915_WRITE(reg, dspcntr);
3071
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003072 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003073 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003074 I915_WRITE(DSPSURF(plane),
Chris Wilsonbe1e3412017-01-16 15:21:27 +00003075 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä6687c902015-09-15 13:16:41 +03003076 intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003077 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003078 I915_WRITE(DSPLINOFF(plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003079 } else {
3080 I915_WRITE(DSPADDR(plane),
Chris Wilsonbe1e3412017-01-16 15:21:27 +00003081 intel_plane_ggtt_offset(plane_state) +
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003082 intel_crtc->dspaddr_offset);
3083 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003084 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003085}
3086
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003087static void i9xx_disable_primary_plane(struct drm_plane *primary,
3088 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003089{
3090 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003091 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003093 int plane = intel_crtc->plane;
3094
3095 I915_WRITE(DSPCNTR(plane), 0);
3096 if (INTEL_INFO(dev_priv)->gen >= 4)
3097 I915_WRITE(DSPSURF(plane), 0);
3098 else
3099 I915_WRITE(DSPADDR(plane), 0);
3100 POSTING_READ(DSPCNTR(plane));
3101}
3102
3103static void ironlake_update_primary_plane(struct drm_plane *primary,
3104 const struct intel_crtc_state *crtc_state,
3105 const struct intel_plane_state *plane_state)
3106{
3107 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003108 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003109 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3110 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003111 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003112 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003113 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003114 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003115 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003116 int x = plane_state->base.src.x1 >> 16;
3117 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003118
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003119 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003120 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003121
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003122 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003123 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
3124
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003125 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003126 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07003127 dspcntr |= DISPPLANE_8BPP;
3128 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003129 case DRM_FORMAT_RGB565:
3130 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003131 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003132 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003133 dspcntr |= DISPPLANE_BGRX888;
3134 break;
3135 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003136 dspcntr |= DISPPLANE_RGBX888;
3137 break;
3138 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003139 dspcntr |= DISPPLANE_BGRX101010;
3140 break;
3141 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003142 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003143 break;
3144 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003145 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07003146 }
3147
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003148 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003149 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003150
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003151 if (rotation & DRM_ROTATE_180)
3152 dspcntr |= DISPPLANE_ROTATE_180;
3153
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003154 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003155 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003156
Ville Syrjälä29490562016-01-20 18:02:50 +02003157 intel_add_fb_offsets(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003158
Daniel Vetterc2c75132012-07-05 12:17:30 +02003159 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003160 intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003161
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003162 /* HSW+ does this automagically in hardware */
3163 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
3164 rotation & DRM_ROTATE_180) {
3165 x += crtc_state->pipe_src_w - 1;
3166 y += crtc_state->pipe_src_h - 1;
Sonika Jindal48404c12014-08-22 14:06:04 +05303167 }
3168
Ville Syrjälä29490562016-01-20 18:02:50 +02003169 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003170
Paulo Zanoni2db33662015-09-14 15:20:03 -03003171 intel_crtc->adjusted_x = x;
3172 intel_crtc->adjusted_y = y;
3173
Sonika Jindal48404c12014-08-22 14:06:04 +05303174 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003175
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003176 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003177 I915_WRITE(DSPSURF(plane),
Chris Wilsonbe1e3412017-01-16 15:21:27 +00003178 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä6687c902015-09-15 13:16:41 +03003179 intel_crtc->dspaddr_offset);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003180 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003181 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3182 } else {
3183 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3184 I915_WRITE(DSPLINOFF(plane), linear_offset);
3185 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07003186 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003187}
3188
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003189u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
3190 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00003191{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003192 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
3193 return 64;
3194 } else {
3195 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00003196
Ville Syrjälä27ba3912016-02-15 22:54:40 +02003197 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00003198 }
3199}
3200
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003201static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3202{
3203 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003204 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003205
3206 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3207 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3208 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003209}
3210
Chandra Kondurua1b22782015-04-07 15:28:45 -07003211/*
3212 * This function detaches (aka. unbinds) unused scalers in hardware
3213 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003214static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003215{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003216 struct intel_crtc_scaler_state *scaler_state;
3217 int i;
3218
Chandra Kondurua1b22782015-04-07 15:28:45 -07003219 scaler_state = &intel_crtc->config->scaler_state;
3220
3221 /* loop through and disable scalers that aren't in use */
3222 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003223 if (!scaler_state->scalers[i].in_use)
3224 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003225 }
3226}
3227
Ville Syrjäläd2196772016-01-28 18:33:11 +02003228u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3229 unsigned int rotation)
3230{
3231 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
3232 u32 stride = intel_fb_pitch(fb, plane, rotation);
3233
3234 /*
3235 * The stride is either expressed as a multiple of 64 bytes chunks for
3236 * linear buffers or in number of tiles for tiled buffers.
3237 */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003238 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02003239 int cpp = fb->format->cpp[plane];
Ville Syrjäläd2196772016-01-28 18:33:11 +02003240
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003241 stride /= intel_tile_height(dev_priv, fb->modifier, cpp);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003242 } else {
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003243 stride /= intel_fb_stride_alignment(dev_priv, fb->modifier,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003244 fb->format->format);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003245 }
3246
3247 return stride;
3248}
3249
Chandra Konduru6156a452015-04-27 13:48:39 -07003250u32 skl_plane_ctl_format(uint32_t pixel_format)
3251{
Chandra Konduru6156a452015-04-27 13:48:39 -07003252 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003253 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003254 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003255 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003256 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003257 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003258 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003259 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003260 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003261 /*
3262 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3263 * to be already pre-multiplied. We need to add a knob (or a different
3264 * DRM_FORMAT) for user-space to configure that.
3265 */
3266 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003267 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003268 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003269 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003270 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003271 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003272 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003273 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003274 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003275 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003276 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003277 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003278 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003279 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003280 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003281 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003282 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003283 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003284 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003285 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003286 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003287
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003288 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003289}
3290
3291u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3292{
Chandra Konduru6156a452015-04-27 13:48:39 -07003293 switch (fb_modifier) {
3294 case DRM_FORMAT_MOD_NONE:
3295 break;
3296 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003297 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003298 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003299 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003300 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003301 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003302 default:
3303 MISSING_CASE(fb_modifier);
3304 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003305
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003306 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003307}
3308
3309u32 skl_plane_ctl_rotation(unsigned int rotation)
3310{
Chandra Konduru6156a452015-04-27 13:48:39 -07003311 switch (rotation) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003312 case DRM_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003313 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303314 /*
3315 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3316 * while i915 HW rotation is clockwise, thats why this swapping.
3317 */
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003318 case DRM_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303319 return PLANE_CTL_ROTATE_270;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003320 case DRM_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003321 return PLANE_CTL_ROTATE_180;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003322 case DRM_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303323 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003324 default:
3325 MISSING_CASE(rotation);
3326 }
3327
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003328 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003329}
3330
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003331static void skylake_update_primary_plane(struct drm_plane *plane,
3332 const struct intel_crtc_state *crtc_state,
3333 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003334{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003335 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003336 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003337 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3338 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003339 enum plane_id plane_id = to_intel_plane(plane)->id;
3340 enum pipe pipe = to_intel_plane(plane)->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003341 u32 plane_ctl;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003342 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003343 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003344 u32 surf_addr = plane_state->main.offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003345 int scaler_id = plane_state->scaler_id;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003346 int src_x = plane_state->main.x;
3347 int src_y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003348 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3349 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3350 int dst_x = plane_state->base.dst.x1;
3351 int dst_y = plane_state->base.dst.y1;
3352 int dst_w = drm_rect_width(&plane_state->base.dst);
3353 int dst_h = drm_rect_height(&plane_state->base.dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003354
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003355 plane_ctl = PLANE_CTL_ENABLE;
3356
3357 if (IS_GEMINILAKE(dev_priv)) {
3358 I915_WRITE(PLANE_COLOR_CTL(pipe, plane_id),
3359 PLANE_COLOR_PIPE_GAMMA_ENABLE |
Ander Conselvan de Oliveira3bb56da2017-02-17 14:06:29 +02003360 PLANE_COLOR_PIPE_CSC_ENABLE |
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003361 PLANE_COLOR_PLANE_GAMMA_DISABLE);
3362 } else {
3363 plane_ctl |=
3364 PLANE_CTL_PIPE_GAMMA_ENABLE |
3365 PLANE_CTL_PIPE_CSC_ENABLE |
3366 PLANE_CTL_PLANE_GAMMA_DISABLE;
3367 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003368
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003369 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003370 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Chandra Konduru6156a452015-04-27 13:48:39 -07003371 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003372
Ville Syrjälä6687c902015-09-15 13:16:41 +03003373 /* Sizes are 0 based */
3374 src_w--;
3375 src_h--;
3376 dst_w--;
3377 dst_h--;
3378
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003379 intel_crtc->dspaddr_offset = surf_addr;
3380
Ville Syrjälä6687c902015-09-15 13:16:41 +03003381 intel_crtc->adjusted_x = src_x;
3382 intel_crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003383
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003384 I915_WRITE(PLANE_CTL(pipe, plane_id), plane_ctl);
3385 I915_WRITE(PLANE_OFFSET(pipe, plane_id), (src_y << 16) | src_x);
3386 I915_WRITE(PLANE_STRIDE(pipe, plane_id), stride);
3387 I915_WRITE(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003388
3389 if (scaler_id >= 0) {
3390 uint32_t ps_ctrl = 0;
3391
3392 WARN_ON(!dst_w || !dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003393 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane_id) |
Chandra Konduru6156a452015-04-27 13:48:39 -07003394 crtc_state->scaler_state.scalers[scaler_id].mode;
3395 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3396 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3397 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3398 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003399 I915_WRITE(PLANE_POS(pipe, plane_id), 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003400 } else {
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003401 I915_WRITE(PLANE_POS(pipe, plane_id), (dst_y << 16) | dst_x);
Chandra Konduru6156a452015-04-27 13:48:39 -07003402 }
3403
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003404 I915_WRITE(PLANE_SURF(pipe, plane_id),
Chris Wilsonbe1e3412017-01-16 15:21:27 +00003405 intel_plane_ggtt_offset(plane_state) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003406
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003407 POSTING_READ(PLANE_SURF(pipe, plane_id));
Damien Lespiau70d21f02013-07-03 21:06:04 +01003408}
3409
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003410static void skylake_disable_primary_plane(struct drm_plane *primary,
3411 struct drm_crtc *crtc)
3412{
3413 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003414 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003415 enum plane_id plane_id = to_intel_plane(primary)->id;
3416 enum pipe pipe = to_intel_plane(primary)->pipe;
Lyude62e0fb82016-08-22 12:50:08 -04003417
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003418 I915_WRITE(PLANE_CTL(pipe, plane_id), 0);
3419 I915_WRITE(PLANE_SURF(pipe, plane_id), 0);
3420 POSTING_READ(PLANE_SURF(pipe, plane_id));
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003421}
3422
Jesse Barnes17638cd2011-06-24 12:19:23 -07003423/* Assume fb object is pinned & idle & fenced and just update base pointers */
3424static int
3425intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3426 int x, int y, enum mode_set_atomic state)
3427{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003428 /* Support for kgdboc is disabled, this needs a major rework. */
3429 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003430
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003431 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003432}
3433
Daniel Vetter5a21b662016-05-24 17:13:53 +02003434static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3435{
3436 struct intel_crtc *crtc;
3437
Chris Wilson91c8a322016-07-05 10:40:23 +01003438 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003439 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3440}
3441
Ville Syrjälä75147472014-11-24 18:28:11 +02003442static void intel_update_primary_planes(struct drm_device *dev)
3443{
Ville Syrjälä75147472014-11-24 18:28:11 +02003444 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003445
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003446 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003447 struct intel_plane *plane = to_intel_plane(crtc->primary);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003448 struct intel_plane_state *plane_state =
3449 to_intel_plane_state(plane->base.state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003450
Ville Syrjälä72259532017-03-02 19:15:05 +02003451 if (plane_state->base.visible) {
3452 trace_intel_update_plane(&plane->base,
3453 to_intel_crtc(crtc));
3454
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003455 plane->update_plane(&plane->base,
3456 to_intel_crtc_state(crtc->state),
3457 plane_state);
Ville Syrjälä72259532017-03-02 19:15:05 +02003458 }
Ville Syrjälä96a02912013-02-18 19:08:49 +02003459 }
3460}
3461
Maarten Lankhorst73974892016-08-05 23:28:27 +03003462static int
3463__intel_display_resume(struct drm_device *dev,
3464 struct drm_atomic_state *state)
3465{
3466 struct drm_crtc_state *crtc_state;
3467 struct drm_crtc *crtc;
3468 int i, ret;
3469
3470 intel_modeset_setup_hw_state(dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003471 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003472
3473 if (!state)
3474 return 0;
3475
3476 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3477 /*
3478 * Force recalculation even if we restore
3479 * current state. With fast modeset this may not result
3480 * in a modeset when the state is compatible.
3481 */
3482 crtc_state->mode_changed = true;
3483 }
3484
3485 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003486 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3487 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003488
3489 ret = drm_atomic_commit(state);
3490
3491 WARN_ON(ret == -EDEADLK);
3492 return ret;
3493}
3494
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003495static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3496{
Ville Syrjäläae981042016-08-05 23:28:30 +03003497 return intel_has_gpu_reset(dev_priv) &&
3498 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003499}
3500
Chris Wilsonc0336662016-05-06 15:40:21 +01003501void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003502{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003503 struct drm_device *dev = &dev_priv->drm;
3504 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3505 struct drm_atomic_state *state;
3506 int ret;
3507
Maarten Lankhorst73974892016-08-05 23:28:27 +03003508 /*
3509 * Need mode_config.mutex so that we don't
3510 * trample ongoing ->detect() and whatnot.
3511 */
3512 mutex_lock(&dev->mode_config.mutex);
3513 drm_modeset_acquire_init(ctx, 0);
3514 while (1) {
3515 ret = drm_modeset_lock_all_ctx(dev, ctx);
3516 if (ret != -EDEADLK)
3517 break;
3518
3519 drm_modeset_backoff(ctx);
3520 }
3521
3522 /* reset doesn't touch the display, but flips might get nuked anyway, */
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003523 if (!i915.force_reset_modeset_test &&
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003524 !gpu_reset_clobbers_display(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003525 return;
3526
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003527 /*
3528 * Disabling the crtcs gracefully seems nicer. Also the
3529 * g33 docs say we should at least disable all the planes.
3530 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003531 state = drm_atomic_helper_duplicate_state(dev, ctx);
3532 if (IS_ERR(state)) {
3533 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003534 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003535 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003536 }
3537
3538 ret = drm_atomic_helper_disable_all(dev, ctx);
3539 if (ret) {
3540 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003541 drm_atomic_state_put(state);
3542 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003543 }
3544
3545 dev_priv->modeset_restore_state = state;
3546 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003547}
3548
Chris Wilsonc0336662016-05-06 15:40:21 +01003549void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003550{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003551 struct drm_device *dev = &dev_priv->drm;
3552 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3553 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3554 int ret;
3555
Daniel Vetter5a21b662016-05-24 17:13:53 +02003556 /*
3557 * Flips in the rings will be nuked by the reset,
3558 * so complete all pending flips so that user space
3559 * will get its events and not get stuck.
3560 */
3561 intel_complete_page_flips(dev_priv);
3562
Maarten Lankhorst73974892016-08-05 23:28:27 +03003563 dev_priv->modeset_restore_state = NULL;
3564
Ville Syrjälä75147472014-11-24 18:28:11 +02003565 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003566 if (!gpu_reset_clobbers_display(dev_priv)) {
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003567 if (!state) {
3568 /*
3569 * Flips in the rings have been nuked by the reset,
3570 * so update the base address of all primary
3571 * planes to the the last fb to make sure we're
3572 * showing the correct fb after a reset.
3573 *
3574 * FIXME: Atomic will make this obsolete since we won't schedule
3575 * CS-based flips (which might get lost in gpu resets) any more.
3576 */
3577 intel_update_primary_planes(dev);
3578 } else {
3579 ret = __intel_display_resume(dev, state);
3580 if (ret)
3581 DRM_ERROR("Restoring old state failed with %i\n", ret);
3582 }
Maarten Lankhorst73974892016-08-05 23:28:27 +03003583 } else {
3584 /*
3585 * The display has been reset as well,
3586 * so need a full re-initialization.
3587 */
3588 intel_runtime_pm_disable_interrupts(dev_priv);
3589 intel_runtime_pm_enable_interrupts(dev_priv);
3590
Imre Deak51f59202016-09-14 13:04:13 +03003591 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003592 intel_modeset_init_hw(dev);
3593
3594 spin_lock_irq(&dev_priv->irq_lock);
3595 if (dev_priv->display.hpd_irq_setup)
3596 dev_priv->display.hpd_irq_setup(dev_priv);
3597 spin_unlock_irq(&dev_priv->irq_lock);
3598
3599 ret = __intel_display_resume(dev, state);
3600 if (ret)
3601 DRM_ERROR("Restoring old state failed with %i\n", ret);
3602
3603 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003604 }
3605
Chris Wilson08536952016-10-14 13:18:18 +01003606 if (state)
3607 drm_atomic_state_put(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003608 drm_modeset_drop_locks(ctx);
3609 drm_modeset_acquire_fini(ctx);
3610 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003611}
3612
Chris Wilson8af29b02016-09-09 14:11:47 +01003613static bool abort_flip_on_reset(struct intel_crtc *crtc)
3614{
3615 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3616
3617 if (i915_reset_in_progress(error))
3618 return true;
3619
3620 if (crtc->reset_count != i915_reset_count(error))
3621 return true;
3622
3623 return false;
3624}
3625
Chris Wilson7d5e3792014-03-04 13:15:08 +00003626static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3627{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003628 struct drm_device *dev = crtc->dev;
3629 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003630 bool pending;
3631
Chris Wilson8af29b02016-09-09 14:11:47 +01003632 if (abort_flip_on_reset(intel_crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02003633 return false;
3634
3635 spin_lock_irq(&dev->event_lock);
3636 pending = to_intel_crtc(crtc)->flip_work != NULL;
3637 spin_unlock_irq(&dev->event_lock);
3638
3639 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003640}
3641
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003642static void intel_update_pipe_config(struct intel_crtc *crtc,
3643 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003644{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003645 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003646 struct intel_crtc_state *pipe_config =
3647 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003648
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003649 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3650 crtc->base.mode = crtc->base.state->mode;
3651
3652 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3653 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3654 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003655
3656 /*
3657 * Update pipe size and adjust fitter if needed: the reason for this is
3658 * that in compute_mode_changes we check the native mode (not the pfit
3659 * mode) to see if we can flip rather than do a full mode set. In the
3660 * fastboot case, we'll flip, but if we don't update the pipesrc and
3661 * pfit state, we'll end up with a big fb scanned out into the wrong
3662 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003663 */
3664
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003665 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003666 ((pipe_config->pipe_src_w - 1) << 16) |
3667 (pipe_config->pipe_src_h - 1));
3668
3669 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003670 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003671 skl_detach_scalers(crtc);
3672
3673 if (pipe_config->pch_pfit.enabled)
3674 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003675 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003676 if (pipe_config->pch_pfit.enabled)
3677 ironlake_pfit_enable(crtc);
3678 else if (old_crtc_state->pch_pfit.enabled)
3679 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003680 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003681}
3682
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003683static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003684{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003685 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003686 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003687 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003688 i915_reg_t reg;
3689 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003690
3691 /* enable normal train */
3692 reg = FDI_TX_CTL(pipe);
3693 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003694 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003695 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3696 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003697 } else {
3698 temp &= ~FDI_LINK_TRAIN_NONE;
3699 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003700 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003701 I915_WRITE(reg, temp);
3702
3703 reg = FDI_RX_CTL(pipe);
3704 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003705 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003706 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3707 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3708 } else {
3709 temp &= ~FDI_LINK_TRAIN_NONE;
3710 temp |= FDI_LINK_TRAIN_NONE;
3711 }
3712 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3713
3714 /* wait one idle pattern time */
3715 POSTING_READ(reg);
3716 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003717
3718 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003719 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003720 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3721 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003722}
3723
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003724/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003725static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3726 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003727{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003728 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003729 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003730 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003731 i915_reg_t reg;
3732 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003733
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003734 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003735 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003736
Adam Jacksone1a44742010-06-25 15:32:14 -04003737 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3738 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003739 reg = FDI_RX_IMR(pipe);
3740 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003741 temp &= ~FDI_RX_SYMBOL_LOCK;
3742 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003743 I915_WRITE(reg, temp);
3744 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003745 udelay(150);
3746
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003747 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003748 reg = FDI_TX_CTL(pipe);
3749 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003750 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003751 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003752 temp &= ~FDI_LINK_TRAIN_NONE;
3753 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003754 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003755
Chris Wilson5eddb702010-09-11 13:48:45 +01003756 reg = FDI_RX_CTL(pipe);
3757 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003758 temp &= ~FDI_LINK_TRAIN_NONE;
3759 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003760 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3761
3762 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003763 udelay(150);
3764
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003765 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003766 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3767 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3768 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003769
Chris Wilson5eddb702010-09-11 13:48:45 +01003770 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003771 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003772 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003773 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3774
3775 if ((temp & FDI_RX_BIT_LOCK)) {
3776 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003777 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003778 break;
3779 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003780 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003781 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003782 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003783
3784 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003785 reg = FDI_TX_CTL(pipe);
3786 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003787 temp &= ~FDI_LINK_TRAIN_NONE;
3788 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003789 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003790
Chris Wilson5eddb702010-09-11 13:48:45 +01003791 reg = FDI_RX_CTL(pipe);
3792 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003793 temp &= ~FDI_LINK_TRAIN_NONE;
3794 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003795 I915_WRITE(reg, temp);
3796
3797 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003798 udelay(150);
3799
Chris Wilson5eddb702010-09-11 13:48:45 +01003800 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003801 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003802 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003803 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3804
3805 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003806 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003807 DRM_DEBUG_KMS("FDI train 2 done.\n");
3808 break;
3809 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003810 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003811 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003812 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003813
3814 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003815
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003816}
3817
Akshay Joshi0206e352011-08-16 15:34:10 -04003818static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003819 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3820 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3821 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3822 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3823};
3824
3825/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003826static void gen6_fdi_link_train(struct intel_crtc *crtc,
3827 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003828{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003829 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003830 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003831 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003832 i915_reg_t reg;
3833 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003834
Adam Jacksone1a44742010-06-25 15:32:14 -04003835 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3836 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003837 reg = FDI_RX_IMR(pipe);
3838 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003839 temp &= ~FDI_RX_SYMBOL_LOCK;
3840 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003841 I915_WRITE(reg, temp);
3842
3843 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003844 udelay(150);
3845
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003846 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003847 reg = FDI_TX_CTL(pipe);
3848 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003849 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003850 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003851 temp &= ~FDI_LINK_TRAIN_NONE;
3852 temp |= FDI_LINK_TRAIN_PATTERN_1;
3853 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3854 /* SNB-B */
3855 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003856 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003857
Daniel Vetterd74cf322012-10-26 10:58:13 +02003858 I915_WRITE(FDI_RX_MISC(pipe),
3859 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3860
Chris Wilson5eddb702010-09-11 13:48:45 +01003861 reg = FDI_RX_CTL(pipe);
3862 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003863 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003864 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3865 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3866 } else {
3867 temp &= ~FDI_LINK_TRAIN_NONE;
3868 temp |= FDI_LINK_TRAIN_PATTERN_1;
3869 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003870 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3871
3872 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003873 udelay(150);
3874
Akshay Joshi0206e352011-08-16 15:34:10 -04003875 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003876 reg = FDI_TX_CTL(pipe);
3877 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003878 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3879 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003880 I915_WRITE(reg, temp);
3881
3882 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003883 udelay(500);
3884
Sean Paulfa37d392012-03-02 12:53:39 -05003885 for (retry = 0; retry < 5; retry++) {
3886 reg = FDI_RX_IIR(pipe);
3887 temp = I915_READ(reg);
3888 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3889 if (temp & FDI_RX_BIT_LOCK) {
3890 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3891 DRM_DEBUG_KMS("FDI train 1 done.\n");
3892 break;
3893 }
3894 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003895 }
Sean Paulfa37d392012-03-02 12:53:39 -05003896 if (retry < 5)
3897 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003898 }
3899 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003900 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003901
3902 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003903 reg = FDI_TX_CTL(pipe);
3904 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003905 temp &= ~FDI_LINK_TRAIN_NONE;
3906 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003907 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003908 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3909 /* SNB-B */
3910 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3911 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003912 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003913
Chris Wilson5eddb702010-09-11 13:48:45 +01003914 reg = FDI_RX_CTL(pipe);
3915 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003916 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003917 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3918 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3919 } else {
3920 temp &= ~FDI_LINK_TRAIN_NONE;
3921 temp |= FDI_LINK_TRAIN_PATTERN_2;
3922 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003923 I915_WRITE(reg, temp);
3924
3925 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003926 udelay(150);
3927
Akshay Joshi0206e352011-08-16 15:34:10 -04003928 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003929 reg = FDI_TX_CTL(pipe);
3930 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003931 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3932 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003933 I915_WRITE(reg, temp);
3934
3935 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003936 udelay(500);
3937
Sean Paulfa37d392012-03-02 12:53:39 -05003938 for (retry = 0; retry < 5; retry++) {
3939 reg = FDI_RX_IIR(pipe);
3940 temp = I915_READ(reg);
3941 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3942 if (temp & FDI_RX_SYMBOL_LOCK) {
3943 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3944 DRM_DEBUG_KMS("FDI train 2 done.\n");
3945 break;
3946 }
3947 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003948 }
Sean Paulfa37d392012-03-02 12:53:39 -05003949 if (retry < 5)
3950 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003951 }
3952 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003953 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003954
3955 DRM_DEBUG_KMS("FDI train done.\n");
3956}
3957
Jesse Barnes357555c2011-04-28 15:09:55 -07003958/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003959static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
3960 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07003961{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003962 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003963 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003964 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003965 i915_reg_t reg;
3966 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003967
3968 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3969 for train result */
3970 reg = FDI_RX_IMR(pipe);
3971 temp = I915_READ(reg);
3972 temp &= ~FDI_RX_SYMBOL_LOCK;
3973 temp &= ~FDI_RX_BIT_LOCK;
3974 I915_WRITE(reg, temp);
3975
3976 POSTING_READ(reg);
3977 udelay(150);
3978
Daniel Vetter01a415f2012-10-27 15:58:40 +02003979 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3980 I915_READ(FDI_RX_IIR(pipe)));
3981
Jesse Barnes139ccd32013-08-19 11:04:55 -07003982 /* Try each vswing and preemphasis setting twice before moving on */
3983 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3984 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003985 reg = FDI_TX_CTL(pipe);
3986 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003987 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3988 temp &= ~FDI_TX_ENABLE;
3989 I915_WRITE(reg, temp);
3990
3991 reg = FDI_RX_CTL(pipe);
3992 temp = I915_READ(reg);
3993 temp &= ~FDI_LINK_TRAIN_AUTO;
3994 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3995 temp &= ~FDI_RX_ENABLE;
3996 I915_WRITE(reg, temp);
3997
3998 /* enable CPU FDI TX and PCH FDI RX */
3999 reg = FDI_TX_CTL(pipe);
4000 temp = I915_READ(reg);
4001 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004002 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004003 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004004 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004005 temp |= snb_b_fdi_train_param[j/2];
4006 temp |= FDI_COMPOSITE_SYNC;
4007 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4008
4009 I915_WRITE(FDI_RX_MISC(pipe),
4010 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4011
4012 reg = FDI_RX_CTL(pipe);
4013 temp = I915_READ(reg);
4014 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4015 temp |= FDI_COMPOSITE_SYNC;
4016 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4017
4018 POSTING_READ(reg);
4019 udelay(1); /* should be 0.5us */
4020
4021 for (i = 0; i < 4; i++) {
4022 reg = FDI_RX_IIR(pipe);
4023 temp = I915_READ(reg);
4024 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4025
4026 if (temp & FDI_RX_BIT_LOCK ||
4027 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4028 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4029 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4030 i);
4031 break;
4032 }
4033 udelay(1); /* should be 0.5us */
4034 }
4035 if (i == 4) {
4036 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4037 continue;
4038 }
4039
4040 /* Train 2 */
4041 reg = FDI_TX_CTL(pipe);
4042 temp = I915_READ(reg);
4043 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4044 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4045 I915_WRITE(reg, temp);
4046
4047 reg = FDI_RX_CTL(pipe);
4048 temp = I915_READ(reg);
4049 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4050 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004051 I915_WRITE(reg, temp);
4052
4053 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004054 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004055
Jesse Barnes139ccd32013-08-19 11:04:55 -07004056 for (i = 0; i < 4; i++) {
4057 reg = FDI_RX_IIR(pipe);
4058 temp = I915_READ(reg);
4059 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004060
Jesse Barnes139ccd32013-08-19 11:04:55 -07004061 if (temp & FDI_RX_SYMBOL_LOCK ||
4062 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4063 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4064 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4065 i);
4066 goto train_done;
4067 }
4068 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004069 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004070 if (i == 4)
4071 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004072 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004073
Jesse Barnes139ccd32013-08-19 11:04:55 -07004074train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004075 DRM_DEBUG_KMS("FDI train done.\n");
4076}
4077
Daniel Vetter88cefb62012-08-12 19:27:14 +02004078static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004079{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004080 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004081 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004082 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004083 i915_reg_t reg;
4084 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004085
Jesse Barnes0e23b992010-09-10 11:10:00 -07004086 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004087 reg = FDI_RX_CTL(pipe);
4088 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004089 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004090 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004091 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004092 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4093
4094 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004095 udelay(200);
4096
4097 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004098 temp = I915_READ(reg);
4099 I915_WRITE(reg, temp | FDI_PCDCLK);
4100
4101 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004102 udelay(200);
4103
Paulo Zanoni20749732012-11-23 15:30:38 -02004104 /* Enable CPU FDI TX PLL, always on for Ironlake */
4105 reg = FDI_TX_CTL(pipe);
4106 temp = I915_READ(reg);
4107 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4108 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004109
Paulo Zanoni20749732012-11-23 15:30:38 -02004110 POSTING_READ(reg);
4111 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004112 }
4113}
4114
Daniel Vetter88cefb62012-08-12 19:27:14 +02004115static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4116{
4117 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004118 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004119 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004120 i915_reg_t reg;
4121 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004122
4123 /* Switch from PCDclk to Rawclk */
4124 reg = FDI_RX_CTL(pipe);
4125 temp = I915_READ(reg);
4126 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4127
4128 /* Disable CPU FDI TX PLL */
4129 reg = FDI_TX_CTL(pipe);
4130 temp = I915_READ(reg);
4131 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4132
4133 POSTING_READ(reg);
4134 udelay(100);
4135
4136 reg = FDI_RX_CTL(pipe);
4137 temp = I915_READ(reg);
4138 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4139
4140 /* Wait for the clocks to turn off. */
4141 POSTING_READ(reg);
4142 udelay(100);
4143}
4144
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004145static void ironlake_fdi_disable(struct drm_crtc *crtc)
4146{
4147 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004148 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004149 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4150 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004151 i915_reg_t reg;
4152 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004153
4154 /* disable CPU FDI tx and PCH FDI rx */
4155 reg = FDI_TX_CTL(pipe);
4156 temp = I915_READ(reg);
4157 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4158 POSTING_READ(reg);
4159
4160 reg = FDI_RX_CTL(pipe);
4161 temp = I915_READ(reg);
4162 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004163 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004164 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4165
4166 POSTING_READ(reg);
4167 udelay(100);
4168
4169 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004170 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004171 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004172
4173 /* still set train pattern 1 */
4174 reg = FDI_TX_CTL(pipe);
4175 temp = I915_READ(reg);
4176 temp &= ~FDI_LINK_TRAIN_NONE;
4177 temp |= FDI_LINK_TRAIN_PATTERN_1;
4178 I915_WRITE(reg, temp);
4179
4180 reg = FDI_RX_CTL(pipe);
4181 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004182 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004183 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4184 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4185 } else {
4186 temp &= ~FDI_LINK_TRAIN_NONE;
4187 temp |= FDI_LINK_TRAIN_PATTERN_1;
4188 }
4189 /* BPC in FDI rx is consistent with that in PIPECONF */
4190 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004191 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004192 I915_WRITE(reg, temp);
4193
4194 POSTING_READ(reg);
4195 udelay(100);
4196}
4197
Chris Wilson49d73912016-11-29 09:50:08 +00004198bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004199{
4200 struct intel_crtc *crtc;
4201
4202 /* Note that we don't need to be called with mode_config.lock here
4203 * as our list of CRTC objects is static for the lifetime of the
4204 * device and so cannot disappear as we iterate. Similarly, we can
4205 * happily treat the predicates as racy, atomic checks as userspace
4206 * cannot claim and pin a new fb without at least acquring the
4207 * struct_mutex and so serialising with us.
4208 */
Chris Wilson49d73912016-11-29 09:50:08 +00004209 for_each_intel_crtc(&dev_priv->drm, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004210 if (atomic_read(&crtc->unpin_work_count) == 0)
4211 continue;
4212
Daniel Vetter5a21b662016-05-24 17:13:53 +02004213 if (crtc->flip_work)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004214 intel_wait_for_vblank(dev_priv, crtc->pipe);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004215
4216 return true;
4217 }
4218
4219 return false;
4220}
4221
Daniel Vetter5a21b662016-05-24 17:13:53 +02004222static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004223{
4224 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004225 struct intel_flip_work *work = intel_crtc->flip_work;
4226
4227 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004228
4229 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004230 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004231
4232 drm_crtc_vblank_put(&intel_crtc->base);
4233
Daniel Vetter5a21b662016-05-24 17:13:53 +02004234 wake_up_all(&dev_priv->pending_flip_queue);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004235 trace_i915_flip_complete(intel_crtc->plane,
4236 work->pending_flip_obj);
Andrey Ryabinin05c41f92017-01-26 17:32:11 +03004237
4238 queue_work(dev_priv->wq, &work->unpin_work);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004239}
4240
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004241static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004242{
Chris Wilson0f911282012-04-17 10:05:38 +01004243 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004244 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004245 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004246
Daniel Vetter2c10d572012-12-20 21:24:07 +01004247 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004248
4249 ret = wait_event_interruptible_timeout(
4250 dev_priv->pending_flip_queue,
4251 !intel_crtc_has_pending_flip(crtc),
4252 60*HZ);
4253
4254 if (ret < 0)
4255 return ret;
4256
Daniel Vetter5a21b662016-05-24 17:13:53 +02004257 if (ret == 0) {
4258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4259 struct intel_flip_work *work;
4260
4261 spin_lock_irq(&dev->event_lock);
4262 work = intel_crtc->flip_work;
4263 if (work && !is_mmio_work(work)) {
4264 WARN_ONCE(1, "Removing stuck page flip\n");
4265 page_flip_completed(intel_crtc);
4266 }
4267 spin_unlock_irq(&dev->event_lock);
4268 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004269
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004270 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004271}
4272
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004273void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004274{
4275 u32 temp;
4276
4277 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4278
4279 mutex_lock(&dev_priv->sb_lock);
4280
4281 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4282 temp |= SBI_SSCCTL_DISABLE;
4283 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4284
4285 mutex_unlock(&dev_priv->sb_lock);
4286}
4287
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004288/* Program iCLKIP clock to the desired frequency */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004289static void lpt_program_iclkip(struct intel_crtc *crtc)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004290{
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004291 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4292 int clock = crtc->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004293 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4294 u32 temp;
4295
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004296 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004297
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004298 /* The iCLK virtual clock root frequency is in MHz,
4299 * but the adjusted_mode->crtc_clock in in KHz. To get the
4300 * divisors, it is necessary to divide one by another, so we
4301 * convert the virtual clock precision to KHz here for higher
4302 * precision.
4303 */
4304 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004305 u32 iclk_virtual_root_freq = 172800 * 1000;
4306 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004307 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004308
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004309 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4310 clock << auxdiv);
4311 divsel = (desired_divisor / iclk_pi_range) - 2;
4312 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004313
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004314 /*
4315 * Near 20MHz is a corner case which is
4316 * out of range for the 7-bit divisor
4317 */
4318 if (divsel <= 0x7f)
4319 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004320 }
4321
4322 /* This should not happen with any sane values */
4323 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4324 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4325 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4326 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4327
4328 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004329 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004330 auxdiv,
4331 divsel,
4332 phasedir,
4333 phaseinc);
4334
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004335 mutex_lock(&dev_priv->sb_lock);
4336
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004337 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004338 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004339 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4340 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4341 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4342 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4343 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4344 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004345 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004346
4347 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004348 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004349 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4350 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004351 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004352
4353 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004354 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004355 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004356 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004357
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004358 mutex_unlock(&dev_priv->sb_lock);
4359
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004360 /* Wait for initialization time */
4361 udelay(24);
4362
4363 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4364}
4365
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004366int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4367{
4368 u32 divsel, phaseinc, auxdiv;
4369 u32 iclk_virtual_root_freq = 172800 * 1000;
4370 u32 iclk_pi_range = 64;
4371 u32 desired_divisor;
4372 u32 temp;
4373
4374 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4375 return 0;
4376
4377 mutex_lock(&dev_priv->sb_lock);
4378
4379 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4380 if (temp & SBI_SSCCTL_DISABLE) {
4381 mutex_unlock(&dev_priv->sb_lock);
4382 return 0;
4383 }
4384
4385 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4386 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4387 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4388 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4389 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4390
4391 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4392 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4393 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4394
4395 mutex_unlock(&dev_priv->sb_lock);
4396
4397 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4398
4399 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4400 desired_divisor << auxdiv);
4401}
4402
Daniel Vetter275f01b22013-05-03 11:49:47 +02004403static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4404 enum pipe pch_transcoder)
4405{
4406 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004407 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004408 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004409
4410 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4411 I915_READ(HTOTAL(cpu_transcoder)));
4412 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4413 I915_READ(HBLANK(cpu_transcoder)));
4414 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4415 I915_READ(HSYNC(cpu_transcoder)));
4416
4417 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4418 I915_READ(VTOTAL(cpu_transcoder)));
4419 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4420 I915_READ(VBLANK(cpu_transcoder)));
4421 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4422 I915_READ(VSYNC(cpu_transcoder)));
4423 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4424 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4425}
4426
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004427static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004428{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004429 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004430 uint32_t temp;
4431
4432 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004433 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004434 return;
4435
4436 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4437 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4438
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004439 temp &= ~FDI_BC_BIFURCATION_SELECT;
4440 if (enable)
4441 temp |= FDI_BC_BIFURCATION_SELECT;
4442
4443 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004444 I915_WRITE(SOUTH_CHICKEN1, temp);
4445 POSTING_READ(SOUTH_CHICKEN1);
4446}
4447
4448static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4449{
4450 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004451
4452 switch (intel_crtc->pipe) {
4453 case PIPE_A:
4454 break;
4455 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004456 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004457 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004458 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004459 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004460
4461 break;
4462 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004463 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004464
4465 break;
4466 default:
4467 BUG();
4468 }
4469}
4470
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004471/* Return which DP Port should be selected for Transcoder DP control */
4472static enum port
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004473intel_trans_dp_port_sel(struct intel_crtc *crtc)
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004474{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004475 struct drm_device *dev = crtc->base.dev;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004476 struct intel_encoder *encoder;
4477
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004478 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004479 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004480 encoder->type == INTEL_OUTPUT_EDP)
4481 return enc_to_dig_port(&encoder->base)->port;
4482 }
4483
4484 return -1;
4485}
4486
Jesse Barnesf67a5592011-01-05 10:31:48 -08004487/*
4488 * Enable PCH resources required for PCH ports:
4489 * - PCH PLLs
4490 * - FDI training & RX/TX
4491 * - update transcoder timings
4492 * - DP transcoding bits
4493 * - transcoder
4494 */
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004495static void ironlake_pch_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004496{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004497 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004498 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004499 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004500 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004501 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004502
Daniel Vetterab9412b2013-05-03 11:49:46 +02004503 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004504
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004505 if (IS_IVYBRIDGE(dev_priv))
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004506 ivybridge_update_fdi_bc_bifurcation(crtc);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004507
Daniel Vettercd986ab2012-10-26 10:58:12 +02004508 /* Write the TU size bits before fdi link training, so that error
4509 * detection works. */
4510 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4511 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4512
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004513 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004514 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004515
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004516 /* We need to program the right clock selection before writing the pixel
4517 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004518 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004519 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004520
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004521 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004522 temp |= TRANS_DPLL_ENABLE(pipe);
4523 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004524 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004525 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004526 temp |= sel;
4527 else
4528 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004529 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004530 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004531
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004532 /* XXX: pch pll's can be enabled any time before we enable the PCH
4533 * transcoder, and we actually should do this to not upset any PCH
4534 * transcoder that already use the clock when we share it.
4535 *
4536 * Note that enable_shared_dpll tries to do the right thing, but
4537 * get_shared_dpll unconditionally resets the pll - we need that to have
4538 * the right LVDS enable sequence. */
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004539 intel_enable_shared_dpll(crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004540
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004541 /* set transcoder timing, panel must allow it */
4542 assert_panel_unlocked(dev_priv, pipe);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004543 ironlake_pch_transcoder_set_timings(crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004544
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004545 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004546
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004547 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004548 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004549 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004550 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004551 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004552 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004553 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004554 temp = I915_READ(reg);
4555 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004556 TRANS_DP_SYNC_MASK |
4557 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004558 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004559 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004560
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004561 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004562 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004563 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004564 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004565
4566 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004567 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004568 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004569 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004570 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004571 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004572 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004573 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004574 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004575 break;
4576 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004577 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004578 }
4579
Chris Wilson5eddb702010-09-11 13:48:45 +01004580 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004581 }
4582
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004583 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004584}
4585
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004586static void lpt_pch_enable(const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004587{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004588 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004589 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004590 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004591
Daniel Vetterab9412b2013-05-03 11:49:46 +02004592 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004593
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004594 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004595
Paulo Zanoni0540e482012-10-31 18:12:40 -02004596 /* Set transcoder timing. */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004597 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004598
Paulo Zanoni937bb612012-10-31 18:12:47 -02004599 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004600}
4601
Daniel Vettera1520312013-05-03 11:49:50 +02004602static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004603{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004604 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004605 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004606 u32 temp;
4607
4608 temp = I915_READ(dslreg);
4609 udelay(500);
4610 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004611 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004612 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004613 }
4614}
4615
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004616static int
4617skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4618 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4619 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004620{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004621 struct intel_crtc_scaler_state *scaler_state =
4622 &crtc_state->scaler_state;
4623 struct intel_crtc *intel_crtc =
4624 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004625 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004626
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004627 need_scaling = drm_rotation_90_or_270(rotation) ?
Chandra Konduru6156a452015-04-27 13:48:39 -07004628 (src_h != dst_w || src_w != dst_h):
4629 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004630
4631 /*
4632 * if plane is being disabled or scaler is no more required or force detach
4633 * - free scaler binded to this plane/crtc
4634 * - in order to do this, update crtc->scaler_usage
4635 *
4636 * Here scaler state in crtc_state is set free so that
4637 * scaler can be assigned to other user. Actual register
4638 * update to free the scaler is done in plane/panel-fit programming.
4639 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4640 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004641 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004642 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004643 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004644 scaler_state->scalers[*scaler_id].in_use = 0;
4645
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004646 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4647 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4648 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004649 scaler_state->scaler_users);
4650 *scaler_id = -1;
4651 }
4652 return 0;
4653 }
4654
4655 /* range checks */
4656 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4657 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4658
4659 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4660 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004661 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004662 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004663 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004664 return -EINVAL;
4665 }
4666
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004667 /* mark this plane as a scaler user in crtc_state */
4668 scaler_state->scaler_users |= (1 << scaler_user);
4669 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4670 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4671 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4672 scaler_state->scaler_users);
4673
4674 return 0;
4675}
4676
4677/**
4678 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4679 *
4680 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004681 *
4682 * Return
4683 * 0 - scaler_usage updated successfully
4684 * error - requested scaling cannot be supported or other error condition
4685 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004686int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004687{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004688 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004689
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004690 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03004691 &state->scaler_state.scaler_id, DRM_ROTATE_0,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004692 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004693 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004694}
4695
4696/**
4697 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4698 *
4699 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004700 * @plane_state: atomic plane state to update
4701 *
4702 * Return
4703 * 0 - scaler_usage updated successfully
4704 * error - requested scaling cannot be supported or other error condition
4705 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004706static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4707 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004708{
4709
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004710 struct intel_plane *intel_plane =
4711 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004712 struct drm_framebuffer *fb = plane_state->base.fb;
4713 int ret;
4714
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004715 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004716
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004717 ret = skl_update_scaler(crtc_state, force_detach,
4718 drm_plane_index(&intel_plane->base),
4719 &plane_state->scaler_id,
4720 plane_state->base.rotation,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004721 drm_rect_width(&plane_state->base.src) >> 16,
4722 drm_rect_height(&plane_state->base.src) >> 16,
4723 drm_rect_width(&plane_state->base.dst),
4724 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004725
4726 if (ret || plane_state->scaler_id < 0)
4727 return ret;
4728
Chandra Kondurua1b22782015-04-07 15:28:45 -07004729 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004730 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004731 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4732 intel_plane->base.base.id,
4733 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004734 return -EINVAL;
4735 }
4736
4737 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004738 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004739 case DRM_FORMAT_RGB565:
4740 case DRM_FORMAT_XBGR8888:
4741 case DRM_FORMAT_XRGB8888:
4742 case DRM_FORMAT_ABGR8888:
4743 case DRM_FORMAT_ARGB8888:
4744 case DRM_FORMAT_XRGB2101010:
4745 case DRM_FORMAT_XBGR2101010:
4746 case DRM_FORMAT_YUYV:
4747 case DRM_FORMAT_YVYU:
4748 case DRM_FORMAT_UYVY:
4749 case DRM_FORMAT_VYUY:
4750 break;
4751 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004752 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4753 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004754 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004755 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004756 }
4757
Chandra Kondurua1b22782015-04-07 15:28:45 -07004758 return 0;
4759}
4760
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004761static void skylake_scaler_disable(struct intel_crtc *crtc)
4762{
4763 int i;
4764
4765 for (i = 0; i < crtc->num_scalers; i++)
4766 skl_detach_scaler(crtc, i);
4767}
4768
4769static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004770{
4771 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004772 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004773 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004774 struct intel_crtc_scaler_state *scaler_state =
4775 &crtc->config->scaler_state;
4776
4777 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4778
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004779 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004780 int id;
4781
4782 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4783 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4784 return;
4785 }
4786
4787 id = scaler_state->scaler_id;
4788 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4789 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4790 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4791 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4792
4793 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004794 }
4795}
4796
Jesse Barnesb074cec2013-04-25 12:55:02 -07004797static void ironlake_pfit_enable(struct intel_crtc *crtc)
4798{
4799 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004800 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004801 int pipe = crtc->pipe;
4802
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004803 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004804 /* Force use of hard-coded filter coefficients
4805 * as some pre-programmed values are broken,
4806 * e.g. x201.
4807 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004808 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004809 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4810 PF_PIPE_SEL_IVB(pipe));
4811 else
4812 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004813 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4814 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004815 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004816}
4817
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004818void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004819{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004820 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004821 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004822
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004823 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004824 return;
4825
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004826 /*
4827 * We can only enable IPS after we enable a plane and wait for a vblank
4828 * This function is called from post_plane_update, which is run after
4829 * a vblank wait.
4830 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004831
Paulo Zanonid77e4532013-09-24 13:52:55 -03004832 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004833 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004834 mutex_lock(&dev_priv->rps.hw_lock);
4835 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4836 mutex_unlock(&dev_priv->rps.hw_lock);
4837 /* Quoting Art Runyan: "its not safe to expect any particular
4838 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004839 * mailbox." Moreover, the mailbox may return a bogus state,
4840 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004841 */
4842 } else {
4843 I915_WRITE(IPS_CTL, IPS_ENABLE);
4844 /* The bit only becomes 1 in the next vblank, so this wait here
4845 * is essentially intel_wait_for_vblank. If we don't have this
4846 * and don't wait for vblanks until the end of crtc_enable, then
4847 * the HW state readout code will complain that the expected
4848 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004849 if (intel_wait_for_register(dev_priv,
4850 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4851 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004852 DRM_ERROR("Timed out waiting for IPS enable\n");
4853 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004854}
4855
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004856void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004857{
4858 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004859 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004860
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004861 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004862 return;
4863
4864 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004865 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004866 mutex_lock(&dev_priv->rps.hw_lock);
4867 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4868 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004869 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004870 if (intel_wait_for_register(dev_priv,
4871 IPS_CTL, IPS_ENABLE, 0,
4872 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004873 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004874 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004875 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004876 POSTING_READ(IPS_CTL);
4877 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004878
4879 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004880 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004881}
4882
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004883static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004884{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004885 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004886 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004887 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004888
4889 mutex_lock(&dev->struct_mutex);
4890 dev_priv->mm.interruptible = false;
4891 (void) intel_overlay_switch_off(intel_crtc->overlay);
4892 dev_priv->mm.interruptible = true;
4893 mutex_unlock(&dev->struct_mutex);
4894 }
4895
4896 /* Let userspace switch the overlay on again. In most cases userspace
4897 * has to recompute where to put it anyway.
4898 */
4899}
4900
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004901/**
4902 * intel_post_enable_primary - Perform operations after enabling primary plane
4903 * @crtc: the CRTC whose primary plane was just enabled
4904 *
4905 * Performs potentially sleeping operations that must be done after the primary
4906 * plane is enabled, such as updating FBC and IPS. Note that this may be
4907 * called due to an explicit primary plane update, or due to an implicit
4908 * re-enable that is caused when a sprite plane is updated to no longer
4909 * completely hide the primary plane.
4910 */
4911static void
4912intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004913{
4914 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004915 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004916 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4917 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004918
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004919 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004920 * FIXME IPS should be fine as long as one plane is
4921 * enabled, but in practice it seems to have problems
4922 * when going from primary only to sprite only and vice
4923 * versa.
4924 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004925 hsw_enable_ips(intel_crtc);
4926
Daniel Vetterf99d7062014-06-19 16:01:59 +02004927 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004928 * Gen2 reports pipe underruns whenever all planes are disabled.
4929 * So don't enable underrun reporting before at least some planes
4930 * are enabled.
4931 * FIXME: Need to fix the logic to work when we turn off all planes
4932 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004933 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004934 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004935 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4936
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004937 /* Underruns don't always raise interrupts, so check manually. */
4938 intel_check_cpu_fifo_underruns(dev_priv);
4939 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004940}
4941
Ville Syrjälä2622a082016-03-09 19:07:26 +02004942/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004943static void
4944intel_pre_disable_primary(struct drm_crtc *crtc)
4945{
4946 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004947 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004948 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4949 int pipe = intel_crtc->pipe;
4950
4951 /*
4952 * Gen2 reports pipe underruns whenever all planes are disabled.
4953 * So diasble underrun reporting before all the planes get disabled.
4954 * FIXME: Need to fix the logic to work when we turn off all planes
4955 * but leave the pipe running.
4956 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004957 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004958 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4959
4960 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004961 * FIXME IPS should be fine as long as one plane is
4962 * enabled, but in practice it seems to have problems
4963 * when going from primary only to sprite only and vice
4964 * versa.
4965 */
4966 hsw_disable_ips(intel_crtc);
4967}
4968
4969/* FIXME get rid of this and use pre_plane_update */
4970static void
4971intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4972{
4973 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004974 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004975 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4976 int pipe = intel_crtc->pipe;
4977
4978 intel_pre_disable_primary(crtc);
4979
4980 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004981 * Vblank time updates from the shadow to live plane control register
4982 * are blocked if the memory self-refresh mode is active at that
4983 * moment. So to make sure the plane gets truly disabled, disable
4984 * first the self-refresh mode. The self-refresh enable bit in turn
4985 * will be checked/applied by the HW only at the next frame start
4986 * event which is after the vblank start event, so we need to have a
4987 * wait-for-vblank between disabling the plane and the pipe.
4988 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02004989 if (HAS_GMCH_DISPLAY(dev_priv) &&
4990 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004991 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004992}
4993
Daniel Vetter5a21b662016-05-24 17:13:53 +02004994static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
4995{
4996 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4997 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4998 struct intel_crtc_state *pipe_config =
4999 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005000 struct drm_plane *primary = crtc->base.primary;
5001 struct drm_plane_state *old_pri_state =
5002 drm_atomic_get_existing_plane_state(old_state, primary);
5003
Chris Wilson5748b6a2016-08-04 16:32:38 +01005004 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005005
Daniel Vetter5a21b662016-05-24 17:13:53 +02005006 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005007 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005008
5009 if (old_pri_state) {
5010 struct intel_plane_state *primary_state =
5011 to_intel_plane_state(primary->state);
5012 struct intel_plane_state *old_primary_state =
5013 to_intel_plane_state(old_pri_state);
5014
5015 intel_fbc_post_update(crtc);
5016
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005017 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005018 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005019 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02005020 intel_post_enable_primary(&crtc->base);
5021 }
5022}
5023
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005024static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005025{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005026 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005027 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005028 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01005029 struct intel_crtc_state *pipe_config =
5030 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005031 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5032 struct drm_plane *primary = crtc->base.primary;
5033 struct drm_plane_state *old_pri_state =
5034 drm_atomic_get_existing_plane_state(old_state, primary);
5035 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005036 struct intel_atomic_state *old_intel_state =
5037 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005038
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005039 if (old_pri_state) {
5040 struct intel_plane_state *primary_state =
5041 to_intel_plane_state(primary->state);
5042 struct intel_plane_state *old_primary_state =
5043 to_intel_plane_state(old_pri_state);
5044
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005045 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005046
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005047 if (old_primary_state->base.visible &&
5048 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005049 intel_pre_disable_primary(&crtc->base);
5050 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005051
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005052 /*
5053 * Vblank time updates from the shadow to live plane control register
5054 * are blocked if the memory self-refresh mode is active at that
5055 * moment. So to make sure the plane gets truly disabled, disable
5056 * first the self-refresh mode. The self-refresh enable bit in turn
5057 * will be checked/applied by the HW only at the next frame start
5058 * event which is after the vblank start event, so we need to have a
5059 * wait-for-vblank between disabling the plane and the pipe.
5060 */
5061 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5062 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5063 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005064
Matt Ropered4a6a72016-02-23 17:20:13 -08005065 /*
5066 * IVB workaround: must disable low power watermarks for at least
5067 * one frame before enabling scaling. LP watermarks can be re-enabled
5068 * when scaling is disabled.
5069 *
5070 * WaCxSRDisabledForSpriteScaling:ivb
5071 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005072 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005073 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005074
5075 /*
5076 * If we're doing a modeset, we're done. No need to do any pre-vblank
5077 * watermark programming here.
5078 */
5079 if (needs_modeset(&pipe_config->base))
5080 return;
5081
5082 /*
5083 * For platforms that support atomic watermarks, program the
5084 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5085 * will be the intermediate values that are safe for both pre- and
5086 * post- vblank; when vblank happens, the 'active' values will be set
5087 * to the final 'target' values and we'll do this again to get the
5088 * optimal watermarks. For gen9+ platforms, the values we program here
5089 * will be the final target values which will get automatically latched
5090 * at vblank time; no further programming will be necessary.
5091 *
5092 * If a platform hasn't been transitioned to atomic watermarks yet,
5093 * we'll continue to update watermarks the old way, if flags tell
5094 * us to.
5095 */
5096 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005097 dev_priv->display.initial_watermarks(old_intel_state,
5098 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005099 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005100 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005101}
5102
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005103static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005104{
5105 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005106 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005107 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005108 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005109
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005110 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005111
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005112 drm_for_each_plane_mask(p, dev, plane_mask)
5113 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005114
Daniel Vetterf99d7062014-06-19 16:01:59 +02005115 /*
5116 * FIXME: Once we grow proper nuclear flip support out of this we need
5117 * to compute the mask of flip planes precisely. For the time being
5118 * consider this a flip to a NULL plane.
5119 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005120 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005121}
5122
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005123static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005124 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005125 struct drm_atomic_state *old_state)
5126{
5127 struct drm_connector_state *old_conn_state;
5128 struct drm_connector *conn;
5129 int i;
5130
5131 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5132 struct drm_connector_state *conn_state = conn->state;
5133 struct intel_encoder *encoder =
5134 to_intel_encoder(conn_state->best_encoder);
5135
5136 if (conn_state->crtc != crtc)
5137 continue;
5138
5139 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005140 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005141 }
5142}
5143
5144static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005145 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005146 struct drm_atomic_state *old_state)
5147{
5148 struct drm_connector_state *old_conn_state;
5149 struct drm_connector *conn;
5150 int i;
5151
5152 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5153 struct drm_connector_state *conn_state = conn->state;
5154 struct intel_encoder *encoder =
5155 to_intel_encoder(conn_state->best_encoder);
5156
5157 if (conn_state->crtc != crtc)
5158 continue;
5159
5160 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005161 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005162 }
5163}
5164
5165static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005166 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005167 struct drm_atomic_state *old_state)
5168{
5169 struct drm_connector_state *old_conn_state;
5170 struct drm_connector *conn;
5171 int i;
5172
5173 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5174 struct drm_connector_state *conn_state = conn->state;
5175 struct intel_encoder *encoder =
5176 to_intel_encoder(conn_state->best_encoder);
5177
5178 if (conn_state->crtc != crtc)
5179 continue;
5180
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005181 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005182 intel_opregion_notify_encoder(encoder, true);
5183 }
5184}
5185
5186static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005187 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005188 struct drm_atomic_state *old_state)
5189{
5190 struct drm_connector_state *old_conn_state;
5191 struct drm_connector *conn;
5192 int i;
5193
5194 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5195 struct intel_encoder *encoder =
5196 to_intel_encoder(old_conn_state->best_encoder);
5197
5198 if (old_conn_state->crtc != crtc)
5199 continue;
5200
5201 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005202 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005203 }
5204}
5205
5206static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005207 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005208 struct drm_atomic_state *old_state)
5209{
5210 struct drm_connector_state *old_conn_state;
5211 struct drm_connector *conn;
5212 int i;
5213
5214 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5215 struct intel_encoder *encoder =
5216 to_intel_encoder(old_conn_state->best_encoder);
5217
5218 if (old_conn_state->crtc != crtc)
5219 continue;
5220
5221 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005222 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005223 }
5224}
5225
5226static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005227 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005228 struct drm_atomic_state *old_state)
5229{
5230 struct drm_connector_state *old_conn_state;
5231 struct drm_connector *conn;
5232 int i;
5233
5234 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5235 struct intel_encoder *encoder =
5236 to_intel_encoder(old_conn_state->best_encoder);
5237
5238 if (old_conn_state->crtc != crtc)
5239 continue;
5240
5241 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005242 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005243 }
5244}
5245
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005246static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5247 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005248{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005249 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005250 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005251 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005252 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5253 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005254 struct intel_atomic_state *old_intel_state =
5255 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005256
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005257 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005258 return;
5259
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005260 /*
5261 * Sometimes spurious CPU pipe underruns happen during FDI
5262 * training, at least with VGA+HDMI cloning. Suppress them.
5263 *
5264 * On ILK we get an occasional spurious CPU pipe underruns
5265 * between eDP port A enable and vdd enable. Also PCH port
5266 * enable seems to result in the occasional CPU pipe underrun.
5267 *
5268 * Spurious PCH underruns also occur during PCH enabling.
5269 */
5270 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5271 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005272 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005273 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5274
5275 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005276 intel_prepare_shared_dpll(intel_crtc);
5277
Ville Syrjälä37a56502016-06-22 21:57:04 +03005278 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305279 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005280
5281 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005282 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005283
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005284 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005285 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005286 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005287 }
5288
5289 ironlake_set_pipeconf(crtc);
5290
Jesse Barnesf67a5592011-01-05 10:31:48 -08005291 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005292
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005293 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005294
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005295 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005296 /* Note: FDI PLL enabling _must_ be done before we enable the
5297 * cpu pipes, hence this is separate from all the other fdi/pch
5298 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005299 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005300 } else {
5301 assert_fdi_tx_disabled(dev_priv, pipe);
5302 assert_fdi_rx_disabled(dev_priv, pipe);
5303 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005304
Jesse Barnesb074cec2013-04-25 12:55:02 -07005305 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005306
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005307 /*
5308 * On ILK+ LUT must be loaded before the pipe is running but with
5309 * clocks enabled
5310 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005311 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005312
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005313 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005314 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005315 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005316
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005317 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005318 ironlake_pch_enable(pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005319
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005320 assert_vblank_disabled(crtc);
5321 drm_crtc_vblank_on(crtc);
5322
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005323 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005324
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005325 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005326 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005327
5328 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5329 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005330 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005331 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005332 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005333}
5334
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005335/* IPS only exists on ULT machines and is tied to pipe A. */
5336static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5337{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005338 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005339}
5340
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005341static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5342 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005343{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005344 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005345 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005346 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005347 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005348 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005349 struct intel_atomic_state *old_intel_state =
5350 to_intel_atomic_state(old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005351
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005352 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005353 return;
5354
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005355 if (intel_crtc->config->has_pch_encoder)
5356 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5357 false);
5358
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005359 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005360
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005361 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005362 intel_enable_shared_dpll(intel_crtc);
5363
Ville Syrjälä37a56502016-06-22 21:57:04 +03005364 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305365 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005366
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005367 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005368 intel_set_pipe_timings(intel_crtc);
5369
Jani Nikulabc58be62016-03-18 17:05:39 +02005370 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005371
Jani Nikula4d1de972016-03-18 17:05:42 +02005372 if (cpu_transcoder != TRANSCODER_EDP &&
5373 !transcoder_is_dsi(cpu_transcoder)) {
5374 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005375 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005376 }
5377
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005378 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005379 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005380 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005381 }
5382
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005383 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005384 haswell_set_pipeconf(crtc);
5385
Jani Nikula391bf042016-03-18 17:05:40 +02005386 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005387
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005388 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005389
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005390 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005391
Daniel Vetter6b698512015-11-28 11:05:39 +01005392 if (intel_crtc->config->has_pch_encoder)
5393 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5394 else
5395 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5396
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005397 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005398
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005399 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02005400 dev_priv->display.fdi_link_train(intel_crtc, pipe_config);
Imre Deak4fe94672014-06-25 22:01:49 +03005401
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005402 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005403 intel_ddi_enable_pipe_clock(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005404
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005405 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005406 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005407 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005408 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005409
5410 /*
5411 * On ILK+ LUT must be loaded before the pipe is running but with
5412 * clocks enabled
5413 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005414 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005415
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005416 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005417 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005418 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005419
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005420 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005421 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005422
5423 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005424 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005425 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005426
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005427 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005428 lpt_pch_enable(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005429
Ville Syrjälä00370712016-11-14 19:44:06 +02005430 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005431 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005432
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005433 assert_vblank_disabled(crtc);
5434 drm_crtc_vblank_on(crtc);
5435
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005436 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005437
Daniel Vetter6b698512015-11-28 11:05:39 +01005438 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005439 intel_wait_for_vblank(dev_priv, pipe);
5440 intel_wait_for_vblank(dev_priv, pipe);
Daniel Vetter6b698512015-11-28 11:05:39 +01005441 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005442 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5443 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005444 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005445
Paulo Zanonie4916942013-09-20 16:21:19 -03005446 /* If we change the relative order between pipe/planes enabling, we need
5447 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005448 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005449 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005450 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5451 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005452 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005453}
5454
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005455static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005456{
5457 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005458 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005459 int pipe = crtc->pipe;
5460
5461 /* To avoid upsetting the power well on haswell only disable the pfit if
5462 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005463 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005464 I915_WRITE(PF_CTL(pipe), 0);
5465 I915_WRITE(PF_WIN_POS(pipe), 0);
5466 I915_WRITE(PF_WIN_SZ(pipe), 0);
5467 }
5468}
5469
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005470static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5471 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005472{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005473 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005474 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005475 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005476 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5477 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005478
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005479 /*
5480 * Sometimes spurious CPU pipe underruns happen when the
5481 * pipe is already disabled, but FDI RX/TX is still enabled.
5482 * Happens at least with VGA+HDMI cloning. Suppress them.
5483 */
5484 if (intel_crtc->config->has_pch_encoder) {
5485 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005486 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005487 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005488
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005489 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005490
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005491 drm_crtc_vblank_off(crtc);
5492 assert_vblank_disabled(crtc);
5493
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005494 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005495
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005496 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005497
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005498 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005499 ironlake_fdi_disable(crtc);
5500
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005501 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005502
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005503 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005504 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005505
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005506 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005507 i915_reg_t reg;
5508 u32 temp;
5509
Daniel Vetterd925c592013-06-05 13:34:04 +02005510 /* disable TRANS_DP_CTL */
5511 reg = TRANS_DP_CTL(pipe);
5512 temp = I915_READ(reg);
5513 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5514 TRANS_DP_PORT_SEL_MASK);
5515 temp |= TRANS_DP_PORT_SEL_NONE;
5516 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005517
Daniel Vetterd925c592013-06-05 13:34:04 +02005518 /* disable DPLL_SEL */
5519 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005520 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005521 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005522 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005523
Daniel Vetterd925c592013-06-05 13:34:04 +02005524 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005525 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005526
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005527 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005528 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005529}
5530
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005531static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5532 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005533{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005534 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005535 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005536 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005537 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005538
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005539 if (intel_crtc->config->has_pch_encoder)
5540 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5541 false);
5542
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005543 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005544
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005545 drm_crtc_vblank_off(crtc);
5546 assert_vblank_disabled(crtc);
5547
Jani Nikula4d1de972016-03-18 17:05:42 +02005548 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005549 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005550 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005551
Ville Syrjälä00370712016-11-14 19:44:06 +02005552 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005553 intel_ddi_set_vc_payload_alloc(intel_crtc->config, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005554
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005555 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305556 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005557
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005558 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005559 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005560 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005561 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005562
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005563 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005564 intel_ddi_disable_pipe_clock(intel_crtc->config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005565
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005566 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005567
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005568 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005569 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5570 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005571}
5572
Jesse Barnes2dd24552013-04-25 12:55:01 -07005573static void i9xx_pfit_enable(struct intel_crtc *crtc)
5574{
5575 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005576 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005577 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005578
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005579 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005580 return;
5581
Daniel Vetterc0b03412013-05-28 12:05:54 +02005582 /*
5583 * The panel fitter should only be adjusted whilst the pipe is disabled,
5584 * according to register description and PRM.
5585 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005586 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5587 assert_pipe_disabled(dev_priv, crtc->pipe);
5588
Jesse Barnesb074cec2013-04-25 12:55:02 -07005589 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5590 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005591
5592 /* Border color in case we don't scale up to the full screen. Black by
5593 * default, change to something else for debugging. */
5594 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005595}
5596
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005597enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005598{
5599 switch (port) {
5600 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005601 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005602 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005603 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005604 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005605 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005606 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005607 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005608 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005609 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005610 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005611 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005612 return POWER_DOMAIN_PORT_OTHER;
5613 }
5614}
5615
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005616static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5617 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005618{
5619 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005620 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005621 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005622 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5623 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005624 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005625 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005626
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005627 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005628 return 0;
5629
Imre Deak77d22dc2014-03-05 16:20:52 +02005630 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5631 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005632 if (crtc_state->pch_pfit.enabled ||
5633 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005634 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005635
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005636 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5637 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5638
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005639 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005640 }
Imre Deak319be8a2014-03-04 19:22:57 +02005641
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005642 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
5643 mask |= BIT(POWER_DOMAIN_AUDIO);
5644
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005645 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005646 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005647
Imre Deak77d22dc2014-03-05 16:20:52 +02005648 return mask;
5649}
5650
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005651static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005652modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5653 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005654{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005655 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005656 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5657 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005658 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005659
5660 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005661 intel_crtc->enabled_power_domains = new_domains =
5662 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005663
Daniel Vetter5a21b662016-05-24 17:13:53 +02005664 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005665
5666 for_each_power_domain(domain, domains)
5667 intel_display_power_get(dev_priv, domain);
5668
Daniel Vetter5a21b662016-05-24 17:13:53 +02005669 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005670}
5671
5672static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005673 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005674{
5675 enum intel_display_power_domain domain;
5676
5677 for_each_power_domain(domain, domains)
5678 intel_display_power_put(dev_priv, domain);
5679}
5680
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005681static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5682 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005683{
Ville Syrjäläff32c542017-03-02 19:14:57 +02005684 struct intel_atomic_state *old_intel_state =
5685 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005686 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005687 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005688 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005689 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005690 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005691
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005692 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005693 return;
5694
Ville Syrjälä37a56502016-06-22 21:57:04 +03005695 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305696 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005697
5698 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005699 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005700
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005701 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01005702 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005703
5704 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5705 I915_WRITE(CHV_CANVAS(pipe), 0);
5706 }
5707
Daniel Vetter5b18e572014-04-24 23:55:06 +02005708 i9xx_set_pipeconf(intel_crtc);
5709
Jesse Barnes89b667f2013-04-18 14:51:36 -07005710 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005711
Daniel Vettera72e4c92014-09-30 10:56:47 +02005712 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005713
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005714 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005715
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005716 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005717 chv_prepare_pll(intel_crtc, intel_crtc->config);
5718 chv_enable_pll(intel_crtc, intel_crtc->config);
5719 } else {
5720 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5721 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005722 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005723
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005724 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005725
Jesse Barnes2dd24552013-04-25 12:55:01 -07005726 i9xx_pfit_enable(intel_crtc);
5727
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005728 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005729
Ville Syrjäläff32c542017-03-02 19:14:57 +02005730 dev_priv->display.initial_watermarks(old_intel_state,
5731 pipe_config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005732 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005733
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005734 assert_vblank_disabled(crtc);
5735 drm_crtc_vblank_on(crtc);
5736
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005737 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005738}
5739
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005740static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5741{
5742 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005743 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005744
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005745 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5746 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005747}
5748
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005749static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5750 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005751{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005752 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005753 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005754 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005756 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005757
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005758 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005759 return;
5760
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005761 i9xx_set_pll_dividers(intel_crtc);
5762
Ville Syrjälä37a56502016-06-22 21:57:04 +03005763 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305764 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005765
5766 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005767 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005768
Daniel Vetter5b18e572014-04-24 23:55:06 +02005769 i9xx_set_pipeconf(intel_crtc);
5770
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005771 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005772
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005773 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005774 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005775
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005776 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005777
Daniel Vetterf6736a12013-06-05 13:34:30 +02005778 i9xx_enable_pll(intel_crtc);
5779
Jesse Barnes2dd24552013-04-25 12:55:01 -07005780 i9xx_pfit_enable(intel_crtc);
5781
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005782 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005783
Ville Syrjälä432081b2016-10-31 22:37:03 +02005784 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005785 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005786
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005787 assert_vblank_disabled(crtc);
5788 drm_crtc_vblank_on(crtc);
5789
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005790 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005791}
5792
Daniel Vetter87476d62013-04-11 16:29:06 +02005793static void i9xx_pfit_disable(struct intel_crtc *crtc)
5794{
5795 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005796 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02005797
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005798 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005799 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005800
5801 assert_pipe_disabled(dev_priv, crtc->pipe);
5802
Daniel Vetter328d8e82013-05-08 10:36:31 +02005803 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5804 I915_READ(PFIT_CONTROL));
5805 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005806}
5807
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005808static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5809 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005810{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005811 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005812 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005813 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5815 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005816
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005817 /*
5818 * On gen2 planes are double buffered but the pipe isn't, so we must
5819 * wait for planes to fully turn off before disabling the pipe.
5820 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005821 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005822 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005823
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005824 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005825
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005826 drm_crtc_vblank_off(crtc);
5827 assert_vblank_disabled(crtc);
5828
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005829 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005830
Daniel Vetter87476d62013-04-11 16:29:06 +02005831 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005832
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005833 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005834
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005835 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005836 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005837 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005838 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005839 vlv_disable_pll(dev_priv, pipe);
5840 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005841 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005842 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005843
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005844 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005845
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005846 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005847 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005848
5849 if (!dev_priv->display.initial_watermarks)
5850 intel_update_watermarks(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005851}
5852
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005853static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005854{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005855 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005856 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005857 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005858 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005859 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005860 struct drm_atomic_state *state;
5861 struct intel_crtc_state *crtc_state;
5862 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005863
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005864 if (!intel_crtc->active)
5865 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005866
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005867 if (crtc->primary->state->visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02005868 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02005869
Ville Syrjälä2622a082016-03-09 19:07:26 +02005870 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01005871
5872 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005873 crtc->primary->state->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02005874 }
5875
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005876 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02005877 if (!state) {
5878 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
5879 crtc->base.id, crtc->name);
5880 return;
5881 }
5882
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005883 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
5884
5885 /* Everything's already locked, -EDEADLK can't happen. */
5886 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
5887 ret = drm_atomic_add_affected_connectors(state, crtc);
5888
5889 WARN_ON(IS_ERR(crtc_state) || ret);
5890
5891 dev_priv->display.crtc_disable(crtc_state, state);
5892
Chris Wilson08536952016-10-14 13:18:18 +01005893 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005894
Ville Syrjälä78108b72016-05-27 20:59:19 +03005895 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
5896 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005897
5898 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
5899 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07005900 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005901 crtc->enabled = false;
5902 crtc->state->connector_mask = 0;
5903 crtc->state->encoder_mask = 0;
5904
5905 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
5906 encoder->base.crtc = NULL;
5907
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02005908 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005909 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02005910 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005911
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005912 domains = intel_crtc->enabled_power_domains;
5913 for_each_power_domain(domain, domains)
5914 intel_display_power_put(dev_priv, domain);
5915 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005916
5917 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
5918 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005919}
5920
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005921/*
5922 * turn all crtc's off, but do not adjust state
5923 * This has to be paired with a call to intel_modeset_setup_hw_state.
5924 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005925int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005926{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005927 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005928 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005929 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005930
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005931 state = drm_atomic_helper_suspend(dev);
5932 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005933 if (ret)
5934 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005935 else
5936 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005937 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005938}
5939
Chris Wilsonea5b2132010-08-04 13:50:23 +01005940void intel_encoder_destroy(struct drm_encoder *encoder)
5941{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005942 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005943
Chris Wilsonea5b2132010-08-04 13:50:23 +01005944 drm_encoder_cleanup(encoder);
5945 kfree(intel_encoder);
5946}
5947
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005948/* Cross check the actual hw state with our own modeset state tracking (and it's
5949 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02005950static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005951{
Daniel Vetter5a21b662016-05-24 17:13:53 +02005952 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005953
5954 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5955 connector->base.base.id,
5956 connector->base.name);
5957
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005958 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005959 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005960 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005961
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005962 I915_STATE_WARN(!crtc,
5963 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005964
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005965 if (!crtc)
5966 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005967
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005968 I915_STATE_WARN(!crtc->state->active,
5969 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005970
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005971 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005972 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005973
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005974 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005975 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10005976
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005977 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005978 "attached encoder crtc differs from connector crtc\n");
5979 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02005980 I915_STATE_WARN(crtc && crtc->state->active,
5981 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02005982 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005983 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005984 }
5985}
5986
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005987int intel_connector_init(struct intel_connector *connector)
5988{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01005989 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005990
Maarten Lankhorst5350a032016-01-04 12:53:15 +01005991 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005992 return -ENOMEM;
5993
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005994 return 0;
5995}
5996
5997struct intel_connector *intel_connector_alloc(void)
5998{
5999 struct intel_connector *connector;
6000
6001 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6002 if (!connector)
6003 return NULL;
6004
6005 if (intel_connector_init(connector) < 0) {
6006 kfree(connector);
6007 return NULL;
6008 }
6009
6010 return connector;
6011}
6012
Daniel Vetterf0947c32012-07-02 13:10:34 +02006013/* Simple connector->get_hw_state implementation for encoders that support only
6014 * one connector and no cloning and hence the encoder state determines the state
6015 * of the connector. */
6016bool intel_connector_get_hw_state(struct intel_connector *connector)
6017{
Daniel Vetter24929352012-07-02 20:28:59 +02006018 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006019 struct intel_encoder *encoder = connector->encoder;
6020
6021 return encoder->get_hw_state(encoder, &pipe);
6022}
6023
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006024static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006025{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006026 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6027 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006028
6029 return 0;
6030}
6031
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006032static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006033 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006034{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006035 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006036 struct drm_atomic_state *state = pipe_config->base.state;
6037 struct intel_crtc *other_crtc;
6038 struct intel_crtc_state *other_crtc_state;
6039
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006040 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6041 pipe_name(pipe), pipe_config->fdi_lanes);
6042 if (pipe_config->fdi_lanes > 4) {
6043 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6044 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006045 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006046 }
6047
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006048 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006049 if (pipe_config->fdi_lanes > 2) {
6050 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6051 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006052 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006053 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006054 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006055 }
6056 }
6057
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006058 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006059 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006060
6061 /* Ivybridge 3 pipe is really complicated */
6062 switch (pipe) {
6063 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006064 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006065 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006066 if (pipe_config->fdi_lanes <= 2)
6067 return 0;
6068
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006069 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006070 other_crtc_state =
6071 intel_atomic_get_crtc_state(state, other_crtc);
6072 if (IS_ERR(other_crtc_state))
6073 return PTR_ERR(other_crtc_state);
6074
6075 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006076 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6077 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006078 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006079 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006080 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006081 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006082 if (pipe_config->fdi_lanes > 2) {
6083 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6084 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006085 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006086 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006087
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006088 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006089 other_crtc_state =
6090 intel_atomic_get_crtc_state(state, other_crtc);
6091 if (IS_ERR(other_crtc_state))
6092 return PTR_ERR(other_crtc_state);
6093
6094 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006095 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006096 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006097 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006098 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006099 default:
6100 BUG();
6101 }
6102}
6103
Daniel Vettere29c22c2013-02-21 00:00:16 +01006104#define RETRY 1
6105static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006106 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006107{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006108 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006109 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006110 int lane, link_bw, fdi_dotclock, ret;
6111 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006112
Daniel Vettere29c22c2013-02-21 00:00:16 +01006113retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006114 /* FDI is a binary signal running at ~2.7GHz, encoding
6115 * each output octet as 10 bits. The actual frequency
6116 * is stored as a divider into a 100MHz clock, and the
6117 * mode pixel clock is stored in units of 1KHz.
6118 * Hence the bw of each lane in terms of the mode signal
6119 * is:
6120 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006121 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006122
Damien Lespiau241bfc32013-09-25 16:45:37 +01006123 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006124
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006125 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006126 pipe_config->pipe_bpp);
6127
6128 pipe_config->fdi_lanes = lane;
6129
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006130 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006131 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006132
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006133 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006134 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006135 pipe_config->pipe_bpp -= 2*3;
6136 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6137 pipe_config->pipe_bpp);
6138 needs_recompute = true;
6139 pipe_config->bw_constrained = true;
6140
6141 goto retry;
6142 }
6143
6144 if (needs_recompute)
6145 return RETRY;
6146
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006147 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006148}
6149
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006150static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6151 struct intel_crtc_state *pipe_config)
6152{
6153 if (pipe_config->pipe_bpp > 24)
6154 return false;
6155
6156 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006157 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006158 return true;
6159
6160 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006161 * We compare against max which means we must take
6162 * the increased cdclk requirement into account when
6163 * calculating the new cdclk.
6164 *
6165 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006166 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006167 return pipe_config->pixel_rate <=
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006168 dev_priv->max_cdclk_freq * 95 / 100;
6169}
6170
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006171static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006172 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006173{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006174 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006175 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006176
Jani Nikulad330a952014-01-21 11:24:25 +02006177 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006178 hsw_crtc_supports_ips(crtc) &&
6179 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006180}
6181
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006182static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6183{
6184 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6185
6186 /* GDG double wide on either pipe, otherwise pipe A only */
6187 return INTEL_INFO(dev_priv)->gen < 4 &&
6188 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6189}
6190
Ville Syrjäläceb99322017-01-20 20:22:05 +02006191static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6192{
6193 uint32_t pixel_rate;
6194
6195 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6196
6197 /*
6198 * We only use IF-ID interlacing. If we ever use
6199 * PF-ID we'll need to adjust the pixel_rate here.
6200 */
6201
6202 if (pipe_config->pch_pfit.enabled) {
6203 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6204 uint32_t pfit_size = pipe_config->pch_pfit.size;
6205
6206 pipe_w = pipe_config->pipe_src_w;
6207 pipe_h = pipe_config->pipe_src_h;
6208
6209 pfit_w = (pfit_size >> 16) & 0xFFFF;
6210 pfit_h = pfit_size & 0xFFFF;
6211 if (pipe_w < pfit_w)
6212 pipe_w = pfit_w;
6213 if (pipe_h < pfit_h)
6214 pipe_h = pfit_h;
6215
6216 if (WARN_ON(!pfit_w || !pfit_h))
6217 return pixel_rate;
6218
6219 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6220 pfit_w * pfit_h);
6221 }
6222
6223 return pixel_rate;
6224}
6225
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006226static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6227{
6228 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6229
6230 if (HAS_GMCH_DISPLAY(dev_priv))
6231 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6232 crtc_state->pixel_rate =
6233 crtc_state->base.adjusted_mode.crtc_clock;
6234 else
6235 crtc_state->pixel_rate =
6236 ilk_pipe_pixel_rate(crtc_state);
6237}
6238
Daniel Vettera43f6e02013-06-07 23:10:32 +02006239static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006240 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006241{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006242 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006243 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006244 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006245 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006246
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006247 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006248 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006249
6250 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006251 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006252 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006253 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006254 if (intel_crtc_supports_double_wide(crtc) &&
6255 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006256 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006257 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006258 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006259 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006260
Ville Syrjäläf3261152016-05-24 21:34:18 +03006261 if (adjusted_mode->crtc_clock > clock_limit) {
6262 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6263 adjusted_mode->crtc_clock, clock_limit,
6264 yesno(pipe_config->double_wide));
6265 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006266 }
Chris Wilson89749352010-09-12 18:25:19 +01006267
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006268 /*
6269 * Pipe horizontal size must be even in:
6270 * - DVO ganged mode
6271 * - LVDS dual channel mode
6272 * - Double wide pipe
6273 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006274 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006275 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6276 pipe_config->pipe_src_w &= ~1;
6277
Damien Lespiau8693a822013-05-03 18:48:11 +01006278 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6279 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006280 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006281 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006282 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006283 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006284
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006285 intel_crtc_compute_pixel_rate(pipe_config);
6286
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006287 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006288 hsw_compute_ips_config(crtc, pipe_config);
6289
Daniel Vetter877d48d2013-04-19 11:24:43 +02006290 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006291 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006292
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006293 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006294}
6295
Zhenyu Wang2c072452009-06-05 15:38:42 +08006296static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006297intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006298{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006299 while (*num > DATA_LINK_M_N_MASK ||
6300 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006301 *num >>= 1;
6302 *den >>= 1;
6303 }
6304}
6305
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006306static void compute_m_n(unsigned int m, unsigned int n,
6307 uint32_t *ret_m, uint32_t *ret_n)
6308{
6309 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6310 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6311 intel_reduce_m_n_ratio(ret_m, ret_n);
6312}
6313
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006314void
6315intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6316 int pixel_clock, int link_clock,
6317 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006318{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006319 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006320
6321 compute_m_n(bits_per_pixel * pixel_clock,
6322 link_clock * nlanes * 8,
6323 &m_n->gmch_m, &m_n->gmch_n);
6324
6325 compute_m_n(pixel_clock, link_clock,
6326 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006327}
6328
Chris Wilsona7615032011-01-12 17:04:08 +00006329static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6330{
Jani Nikulad330a952014-01-21 11:24:25 +02006331 if (i915.panel_use_ssc >= 0)
6332 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006333 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006334 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006335}
6336
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006337static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006338{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006339 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006340}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006341
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006342static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6343{
6344 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006345}
6346
Daniel Vetterf47709a2013-03-28 10:42:02 +01006347static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006348 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006349 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006350{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006351 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006352 u32 fp, fp2 = 0;
6353
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006354 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006355 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006356 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006357 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006358 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006359 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006360 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006361 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006362 }
6363
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006364 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006365
Daniel Vetterf47709a2013-03-28 10:42:02 +01006366 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006367 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006368 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006369 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006370 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006371 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006372 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006373 }
6374}
6375
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006376static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6377 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006378{
6379 u32 reg_val;
6380
6381 /*
6382 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6383 * and set it to a reasonable value instead.
6384 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006385 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006386 reg_val &= 0xffffff00;
6387 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006388 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006389
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006390 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006391 reg_val &= 0x8cffffff;
6392 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006393 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006394
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006395 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006396 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006397 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006398
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006399 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006400 reg_val &= 0x00ffffff;
6401 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006402 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006403}
6404
Daniel Vetterb5518422013-05-03 11:49:48 +02006405static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6406 struct intel_link_m_n *m_n)
6407{
6408 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006409 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006410 int pipe = crtc->pipe;
6411
Daniel Vettere3b95f12013-05-03 11:49:49 +02006412 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6413 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6414 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6415 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006416}
6417
6418static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006419 struct intel_link_m_n *m_n,
6420 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006421{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006422 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006423 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006424 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006425
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006426 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006427 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6428 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6429 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6430 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006431 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6432 * for gen < 8) and if DRRS is supported (to make sure the
6433 * registers are not unnecessarily accessed).
6434 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006435 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6436 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006437 I915_WRITE(PIPE_DATA_M2(transcoder),
6438 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6439 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6440 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6441 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6442 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006443 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006444 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6445 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6446 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6447 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006448 }
6449}
6450
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306451void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006452{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306453 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6454
6455 if (m_n == M1_N1) {
6456 dp_m_n = &crtc->config->dp_m_n;
6457 dp_m2_n2 = &crtc->config->dp_m2_n2;
6458 } else if (m_n == M2_N2) {
6459
6460 /*
6461 * M2_N2 registers are not supported. Hence m2_n2 divider value
6462 * needs to be programmed into M1_N1.
6463 */
6464 dp_m_n = &crtc->config->dp_m2_n2;
6465 } else {
6466 DRM_ERROR("Unsupported divider value\n");
6467 return;
6468 }
6469
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006470 if (crtc->config->has_pch_encoder)
6471 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006472 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306473 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006474}
6475
Daniel Vetter251ac862015-06-18 10:30:24 +02006476static void vlv_compute_dpll(struct intel_crtc *crtc,
6477 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006478{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006479 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006480 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006481 if (crtc->pipe != PIPE_A)
6482 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006483
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006484 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006485 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006486 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6487 DPLL_EXT_BUFFER_ENABLE_VLV;
6488
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006489 pipe_config->dpll_hw_state.dpll_md =
6490 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6491}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006492
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006493static void chv_compute_dpll(struct intel_crtc *crtc,
6494 struct intel_crtc_state *pipe_config)
6495{
6496 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006497 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006498 if (crtc->pipe != PIPE_A)
6499 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6500
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006501 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006502 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006503 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6504
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006505 pipe_config->dpll_hw_state.dpll_md =
6506 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006507}
6508
Ville Syrjäläd288f652014-10-28 13:20:22 +02006509static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006510 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006511{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006512 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006513 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006514 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006515 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006516 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006517 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006518
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006519 /* Enable Refclk */
6520 I915_WRITE(DPLL(pipe),
6521 pipe_config->dpll_hw_state.dpll &
6522 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6523
6524 /* No need to actually set up the DPLL with DSI */
6525 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6526 return;
6527
Ville Syrjäläa5805162015-05-26 20:42:30 +03006528 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006529
Ville Syrjäläd288f652014-10-28 13:20:22 +02006530 bestn = pipe_config->dpll.n;
6531 bestm1 = pipe_config->dpll.m1;
6532 bestm2 = pipe_config->dpll.m2;
6533 bestp1 = pipe_config->dpll.p1;
6534 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006535
Jesse Barnes89b667f2013-04-18 14:51:36 -07006536 /* See eDP HDMI DPIO driver vbios notes doc */
6537
6538 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006539 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006540 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006541
6542 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006543 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006544
6545 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006546 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006547 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006548 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006549
6550 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006551 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006552
6553 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006554 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6555 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6556 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006557 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006558
6559 /*
6560 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6561 * but we don't support that).
6562 * Note: don't use the DAC post divider as it seems unstable.
6563 */
6564 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006565 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006566
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006567 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006568 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006569
Jesse Barnes89b667f2013-04-18 14:51:36 -07006570 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006571 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006572 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6573 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006574 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03006575 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006576 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006577 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006578 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006579
Ville Syrjälä37a56502016-06-22 21:57:04 +03006580 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006581 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006582 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006583 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006584 0x0df40000);
6585 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006586 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006587 0x0df70000);
6588 } else { /* HDMI or VGA */
6589 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006590 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006591 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006592 0x0df70000);
6593 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006594 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006595 0x0df40000);
6596 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006597
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006598 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006599 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03006600 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006601 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006602 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006603
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006604 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006605 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006606}
6607
Ville Syrjäläd288f652014-10-28 13:20:22 +02006608static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006609 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006610{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006611 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006612 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006613 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006614 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306615 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006616 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306617 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306618 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006619
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006620 /* Enable Refclk and SSC */
6621 I915_WRITE(DPLL(pipe),
6622 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6623
6624 /* No need to actually set up the DPLL with DSI */
6625 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6626 return;
6627
Ville Syrjäläd288f652014-10-28 13:20:22 +02006628 bestn = pipe_config->dpll.n;
6629 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6630 bestm1 = pipe_config->dpll.m1;
6631 bestm2 = pipe_config->dpll.m2 >> 22;
6632 bestp1 = pipe_config->dpll.p1;
6633 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306634 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306635 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306636 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006637
Ville Syrjäläa5805162015-05-26 20:42:30 +03006638 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006639
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006640 /* p1 and p2 divider */
6641 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6642 5 << DPIO_CHV_S1_DIV_SHIFT |
6643 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6644 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6645 1 << DPIO_CHV_K_DIV_SHIFT);
6646
6647 /* Feedback post-divider - m2 */
6648 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6649
6650 /* Feedback refclk divider - n and m1 */
6651 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6652 DPIO_CHV_M1_DIV_BY_2 |
6653 1 << DPIO_CHV_N_DIV_SHIFT);
6654
6655 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03006656 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006657
6658 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306659 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6660 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6661 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6662 if (bestm2_frac)
6663 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6664 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006665
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306666 /* Program digital lock detect threshold */
6667 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6668 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6669 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6670 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6671 if (!bestm2_frac)
6672 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6673 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6674
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006675 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306676 if (vco == 5400000) {
6677 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6678 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6679 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6680 tribuf_calcntr = 0x9;
6681 } else if (vco <= 6200000) {
6682 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6683 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6684 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6685 tribuf_calcntr = 0x9;
6686 } else if (vco <= 6480000) {
6687 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6688 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6689 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6690 tribuf_calcntr = 0x8;
6691 } else {
6692 /* Not supported. Apply the same limits as in the max case */
6693 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6694 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6695 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6696 tribuf_calcntr = 0;
6697 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006698 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6699
Ville Syrjälä968040b2015-03-11 22:52:08 +02006700 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306701 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6702 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6703 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6704
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006705 /* AFC Recal */
6706 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6707 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6708 DPIO_AFC_RECAL);
6709
Ville Syrjäläa5805162015-05-26 20:42:30 +03006710 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006711}
6712
Ville Syrjäläd288f652014-10-28 13:20:22 +02006713/**
6714 * vlv_force_pll_on - forcibly enable just the PLL
6715 * @dev_priv: i915 private structure
6716 * @pipe: pipe PLL to enable
6717 * @dpll: PLL configuration
6718 *
6719 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6720 * in cases where we need the PLL enabled even when @pipe is not going to
6721 * be enabled.
6722 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006723int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006724 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006725{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006726 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006727 struct intel_crtc_state *pipe_config;
6728
6729 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6730 if (!pipe_config)
6731 return -ENOMEM;
6732
6733 pipe_config->base.crtc = &crtc->base;
6734 pipe_config->pixel_multiplier = 1;
6735 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006736
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006737 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006738 chv_compute_dpll(crtc, pipe_config);
6739 chv_prepare_pll(crtc, pipe_config);
6740 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006741 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006742 vlv_compute_dpll(crtc, pipe_config);
6743 vlv_prepare_pll(crtc, pipe_config);
6744 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006745 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006746
6747 kfree(pipe_config);
6748
6749 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006750}
6751
6752/**
6753 * vlv_force_pll_off - forcibly disable just the PLL
6754 * @dev_priv: i915 private structure
6755 * @pipe: pipe PLL to disable
6756 *
6757 * Disable the PLL for @pipe. To be used in cases where we need
6758 * the PLL enabled even when @pipe is not going to be enabled.
6759 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006760void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006761{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006762 if (IS_CHERRYVIEW(dev_priv))
6763 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006764 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006765 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006766}
6767
Daniel Vetter251ac862015-06-18 10:30:24 +02006768static void i9xx_compute_dpll(struct intel_crtc *crtc,
6769 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006770 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006771{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006772 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006773 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006774 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006775
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006776 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306777
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006778 dpll = DPLL_VGA_MODE_DIS;
6779
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006780 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006781 dpll |= DPLLB_MODE_LVDS;
6782 else
6783 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006784
Jani Nikula73f67aa2016-12-07 22:48:09 +02006785 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
6786 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006787 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006788 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006789 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006790
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03006791 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6792 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006793 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006794
Ville Syrjälä37a56502016-06-22 21:57:04 +03006795 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006796 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006797
6798 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006799 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006800 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6801 else {
6802 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006803 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006804 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6805 }
6806 switch (clock->p2) {
6807 case 5:
6808 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6809 break;
6810 case 7:
6811 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6812 break;
6813 case 10:
6814 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6815 break;
6816 case 14:
6817 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6818 break;
6819 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006820 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006821 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6822
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006823 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006824 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006825 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006826 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006827 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6828 else
6829 dpll |= PLL_REF_INPUT_DREFCLK;
6830
6831 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006832 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006833
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006834 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006835 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006836 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006837 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006838 }
6839}
6840
Daniel Vetter251ac862015-06-18 10:30:24 +02006841static void i8xx_compute_dpll(struct intel_crtc *crtc,
6842 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006843 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006844{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006845 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006846 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006847 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006848 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006849
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006850 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306851
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006852 dpll = DPLL_VGA_MODE_DIS;
6853
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006854 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006855 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6856 } else {
6857 if (clock->p1 == 2)
6858 dpll |= PLL_P1_DIVIDE_BY_TWO;
6859 else
6860 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6861 if (clock->p2 == 4)
6862 dpll |= PLL_P2_DIVIDE_BY_4;
6863 }
6864
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006865 if (!IS_I830(dev_priv) &&
6866 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006867 dpll |= DPLL_DVO_2X_MODE;
6868
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006869 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006870 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006871 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6872 else
6873 dpll |= PLL_REF_INPUT_DREFCLK;
6874
6875 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006876 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006877}
6878
Daniel Vetter8a654f32013-06-01 17:16:22 +02006879static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006880{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006881 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006882 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006883 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006884 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006885 uint32_t crtc_vtotal, crtc_vblank_end;
6886 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006887
6888 /* We need to be careful not to changed the adjusted mode, for otherwise
6889 * the hw state checker will get angry at the mismatch. */
6890 crtc_vtotal = adjusted_mode->crtc_vtotal;
6891 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006892
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006893 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006894 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006895 crtc_vtotal -= 1;
6896 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006897
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006898 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006899 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6900 else
6901 vsyncshift = adjusted_mode->crtc_hsync_start -
6902 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006903 if (vsyncshift < 0)
6904 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006905 }
6906
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006907 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006908 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006909
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006910 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006911 (adjusted_mode->crtc_hdisplay - 1) |
6912 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006913 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006914 (adjusted_mode->crtc_hblank_start - 1) |
6915 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006916 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006917 (adjusted_mode->crtc_hsync_start - 1) |
6918 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6919
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006920 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006921 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006922 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006923 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006924 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006925 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006926 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006927 (adjusted_mode->crtc_vsync_start - 1) |
6928 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6929
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006930 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6931 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6932 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6933 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01006934 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006935 (pipe == PIPE_B || pipe == PIPE_C))
6936 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6937
Jani Nikulabc58be62016-03-18 17:05:39 +02006938}
6939
6940static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
6941{
6942 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006943 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02006944 enum pipe pipe = intel_crtc->pipe;
6945
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006946 /* pipesrc controls the size that is scaled from, which should
6947 * always be the user's requested size.
6948 */
6949 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006950 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6951 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006952}
6953
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006954static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006955 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006956{
6957 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006958 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006959 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6960 uint32_t tmp;
6961
6962 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006963 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6964 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006965 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006966 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6967 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006968 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006969 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6970 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006971
6972 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006973 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6974 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006975 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006976 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6977 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006978 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006979 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6980 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006981
6982 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006983 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6984 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6985 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006986 }
Jani Nikulabc58be62016-03-18 17:05:39 +02006987}
6988
6989static void intel_get_pipe_src_size(struct intel_crtc *crtc,
6990 struct intel_crtc_state *pipe_config)
6991{
6992 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006993 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02006994 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006995
6996 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006997 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6998 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6999
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007000 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7001 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007002}
7003
Daniel Vetterf6a83282014-02-11 15:28:57 -08007004void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007005 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007006{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007007 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7008 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7009 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7010 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007011
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007012 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7013 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7014 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7015 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007016
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007017 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007018 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007019
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007020 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007021
7022 mode->hsync = drm_mode_hsync(mode);
7023 mode->vrefresh = drm_mode_vrefresh(mode);
7024 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007025}
7026
Daniel Vetter84b046f2013-02-19 18:48:54 +01007027static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7028{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007029 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007030 uint32_t pipeconf;
7031
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007032 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007033
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007034 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7035 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7036 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007037
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007038 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007039 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007040
Daniel Vetterff9ce462013-04-24 14:57:17 +02007041 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007042 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7043 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007044 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007045 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007046 pipeconf |= PIPECONF_DITHER_EN |
7047 PIPECONF_DITHER_TYPE_SP;
7048
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007049 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007050 case 18:
7051 pipeconf |= PIPECONF_6BPC;
7052 break;
7053 case 24:
7054 pipeconf |= PIPECONF_8BPC;
7055 break;
7056 case 30:
7057 pipeconf |= PIPECONF_10BPC;
7058 break;
7059 default:
7060 /* Case prevented by intel_choose_pipe_bpp_dither. */
7061 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007062 }
7063 }
7064
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00007065 if (HAS_PIPE_CXSR(dev_priv)) {
Daniel Vetter84b046f2013-02-19 18:48:54 +01007066 if (intel_crtc->lowfreq_avail) {
7067 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7068 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7069 } else {
7070 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007071 }
7072 }
7073
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007074 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007075 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007076 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007077 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7078 else
7079 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7080 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007081 pipeconf |= PIPECONF_PROGRESSIVE;
7082
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007083 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007084 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007085 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007086
Daniel Vetter84b046f2013-02-19 18:48:54 +01007087 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7088 POSTING_READ(PIPECONF(intel_crtc->pipe));
7089}
7090
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007091static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7092 struct intel_crtc_state *crtc_state)
7093{
7094 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007095 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007096 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007097 int refclk = 48000;
7098
7099 memset(&crtc_state->dpll_hw_state, 0,
7100 sizeof(crtc_state->dpll_hw_state));
7101
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007102 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007103 if (intel_panel_use_ssc(dev_priv)) {
7104 refclk = dev_priv->vbt.lvds_ssc_freq;
7105 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7106 }
7107
7108 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007109 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007110 limit = &intel_limits_i8xx_dvo;
7111 } else {
7112 limit = &intel_limits_i8xx_dac;
7113 }
7114
7115 if (!crtc_state->clock_set &&
7116 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7117 refclk, NULL, &crtc_state->dpll)) {
7118 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7119 return -EINVAL;
7120 }
7121
7122 i8xx_compute_dpll(crtc, crtc_state, NULL);
7123
7124 return 0;
7125}
7126
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007127static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7128 struct intel_crtc_state *crtc_state)
7129{
7130 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007131 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007132 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007133 int refclk = 96000;
7134
7135 memset(&crtc_state->dpll_hw_state, 0,
7136 sizeof(crtc_state->dpll_hw_state));
7137
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007138 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007139 if (intel_panel_use_ssc(dev_priv)) {
7140 refclk = dev_priv->vbt.lvds_ssc_freq;
7141 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7142 }
7143
7144 if (intel_is_dual_link_lvds(dev))
7145 limit = &intel_limits_g4x_dual_channel_lvds;
7146 else
7147 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007148 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7149 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007150 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007151 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007152 limit = &intel_limits_g4x_sdvo;
7153 } else {
7154 /* The option is for other outputs */
7155 limit = &intel_limits_i9xx_sdvo;
7156 }
7157
7158 if (!crtc_state->clock_set &&
7159 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7160 refclk, NULL, &crtc_state->dpll)) {
7161 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7162 return -EINVAL;
7163 }
7164
7165 i9xx_compute_dpll(crtc, crtc_state, NULL);
7166
7167 return 0;
7168}
7169
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007170static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7171 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007172{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007173 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007174 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007175 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007176 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007177
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007178 memset(&crtc_state->dpll_hw_state, 0,
7179 sizeof(crtc_state->dpll_hw_state));
7180
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007181 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007182 if (intel_panel_use_ssc(dev_priv)) {
7183 refclk = dev_priv->vbt.lvds_ssc_freq;
7184 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7185 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007186
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007187 limit = &intel_limits_pineview_lvds;
7188 } else {
7189 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007190 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007191
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007192 if (!crtc_state->clock_set &&
7193 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7194 refclk, NULL, &crtc_state->dpll)) {
7195 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7196 return -EINVAL;
7197 }
7198
7199 i9xx_compute_dpll(crtc, crtc_state, NULL);
7200
7201 return 0;
7202}
7203
7204static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7205 struct intel_crtc_state *crtc_state)
7206{
7207 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007208 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007209 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007210 int refclk = 96000;
7211
7212 memset(&crtc_state->dpll_hw_state, 0,
7213 sizeof(crtc_state->dpll_hw_state));
7214
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007215 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007216 if (intel_panel_use_ssc(dev_priv)) {
7217 refclk = dev_priv->vbt.lvds_ssc_freq;
7218 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007219 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007220
7221 limit = &intel_limits_i9xx_lvds;
7222 } else {
7223 limit = &intel_limits_i9xx_sdvo;
7224 }
7225
7226 if (!crtc_state->clock_set &&
7227 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7228 refclk, NULL, &crtc_state->dpll)) {
7229 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7230 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007231 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007232
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007233 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007234
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007235 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007236}
7237
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007238static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7239 struct intel_crtc_state *crtc_state)
7240{
7241 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007242 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007243
7244 memset(&crtc_state->dpll_hw_state, 0,
7245 sizeof(crtc_state->dpll_hw_state));
7246
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007247 if (!crtc_state->clock_set &&
7248 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7249 refclk, NULL, &crtc_state->dpll)) {
7250 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7251 return -EINVAL;
7252 }
7253
7254 chv_compute_dpll(crtc, crtc_state);
7255
7256 return 0;
7257}
7258
7259static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7260 struct intel_crtc_state *crtc_state)
7261{
7262 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007263 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007264
7265 memset(&crtc_state->dpll_hw_state, 0,
7266 sizeof(crtc_state->dpll_hw_state));
7267
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007268 if (!crtc_state->clock_set &&
7269 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7270 refclk, NULL, &crtc_state->dpll)) {
7271 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7272 return -EINVAL;
7273 }
7274
7275 vlv_compute_dpll(crtc, crtc_state);
7276
7277 return 0;
7278}
7279
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007280static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007281 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007282{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007283 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007284 uint32_t tmp;
7285
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007286 if (INTEL_GEN(dev_priv) <= 3 &&
7287 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007288 return;
7289
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007290 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007291 if (!(tmp & PFIT_ENABLE))
7292 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007293
Daniel Vetter06922822013-07-11 13:35:40 +02007294 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007295 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007296 if (crtc->pipe != PIPE_B)
7297 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007298 } else {
7299 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7300 return;
7301 }
7302
Daniel Vetter06922822013-07-11 13:35:40 +02007303 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007304 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007305}
7306
Jesse Barnesacbec812013-09-20 11:29:32 -07007307static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007308 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007309{
7310 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007311 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007312 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007313 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007314 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007315 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007316
Ville Syrjäläb5219732016-03-15 16:40:01 +02007317 /* In case of DSI, DPLL will not be used */
7318 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307319 return;
7320
Ville Syrjäläa5805162015-05-26 20:42:30 +03007321 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007322 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007323 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007324
7325 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7326 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7327 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7328 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7329 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7330
Imre Deakdccbea32015-06-22 23:35:51 +03007331 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007332}
7333
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007334static void
7335i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7336 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007337{
7338 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007339 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007340 u32 val, base, offset;
7341 int pipe = crtc->pipe, plane = crtc->plane;
7342 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007343 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007344 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007345 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007346
Damien Lespiau42a7b082015-02-05 19:35:13 +00007347 val = I915_READ(DSPCNTR(plane));
7348 if (!(val & DISPLAY_PLANE_ENABLE))
7349 return;
7350
Damien Lespiaud9806c92015-01-21 14:07:19 +00007351 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007352 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007353 DRM_DEBUG_KMS("failed to alloc fb\n");
7354 return;
7355 }
7356
Damien Lespiau1b842c82015-01-21 13:50:54 +00007357 fb = &intel_fb->base;
7358
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007359 fb->dev = dev;
7360
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007361 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007362 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007363 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007364 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007365 }
7366 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007367
7368 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007369 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007370 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007371
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007372 if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007373 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007374 offset = I915_READ(DSPTILEOFF(plane));
7375 else
7376 offset = I915_READ(DSPLINOFF(plane));
7377 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7378 } else {
7379 base = I915_READ(DSPADDR(plane));
7380 }
7381 plane_config->base = base;
7382
7383 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007384 fb->width = ((val >> 16) & 0xfff) + 1;
7385 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007386
7387 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007388 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007389
Chris Wilson24dbf512017-02-15 10:59:18 +00007390 aligned_height = intel_fb_align_height(dev_priv,
7391 fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02007392 fb->format->format,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007393 fb->modifier);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007394
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007395 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007396
Damien Lespiau2844a922015-01-20 12:51:48 +00007397 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7398 pipe_name(pipe), plane, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007399 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007400 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007401
Damien Lespiau2d140302015-02-05 17:22:18 +00007402 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007403}
7404
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007405static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007406 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007407{
7408 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007409 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007410 int pipe = pipe_config->cpu_transcoder;
7411 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007412 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007413 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007414 int refclk = 100000;
7415
Ville Syrjäläb5219732016-03-15 16:40:01 +02007416 /* In case of DSI, DPLL will not be used */
7417 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7418 return;
7419
Ville Syrjäläa5805162015-05-26 20:42:30 +03007420 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007421 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7422 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7423 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7424 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007425 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007426 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007427
7428 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007429 clock.m2 = (pll_dw0 & 0xff) << 22;
7430 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7431 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007432 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7433 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7434 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7435
Imre Deakdccbea32015-06-22 23:35:51 +03007436 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007437}
7438
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007439static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007440 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007441{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007442 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007443 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007444 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007445 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007446
Imre Deak17290502016-02-12 18:55:11 +02007447 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7448 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007449 return false;
7450
Daniel Vettere143a212013-07-04 12:01:15 +02007451 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007452 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007453
Imre Deak17290502016-02-12 18:55:11 +02007454 ret = false;
7455
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007456 tmp = I915_READ(PIPECONF(crtc->pipe));
7457 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007458 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007459
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007460 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7461 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007462 switch (tmp & PIPECONF_BPC_MASK) {
7463 case PIPECONF_6BPC:
7464 pipe_config->pipe_bpp = 18;
7465 break;
7466 case PIPECONF_8BPC:
7467 pipe_config->pipe_bpp = 24;
7468 break;
7469 case PIPECONF_10BPC:
7470 pipe_config->pipe_bpp = 30;
7471 break;
7472 default:
7473 break;
7474 }
7475 }
7476
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007477 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007478 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007479 pipe_config->limited_color_range = true;
7480
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007481 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007482 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7483
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007484 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007485 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007486
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007487 i9xx_get_pfit_config(crtc, pipe_config);
7488
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007489 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007490 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007491 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007492 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7493 else
7494 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007495 pipe_config->pixel_multiplier =
7496 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7497 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007498 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007499 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007500 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007501 tmp = I915_READ(DPLL(crtc->pipe));
7502 pipe_config->pixel_multiplier =
7503 ((tmp & SDVO_MULTIPLIER_MASK)
7504 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7505 } else {
7506 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7507 * port and will be fixed up in the encoder->get_config
7508 * function. */
7509 pipe_config->pixel_multiplier = 1;
7510 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007511 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007512 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007513 /*
7514 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7515 * on 830. Filter it out here so that we don't
7516 * report errors due to that.
7517 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007518 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007519 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7520
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007521 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7522 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007523 } else {
7524 /* Mask out read-only status bits. */
7525 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7526 DPLL_PORTC_READY_MASK |
7527 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007528 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007529
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007530 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007531 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007532 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007533 vlv_crtc_clock_get(crtc, pipe_config);
7534 else
7535 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007536
Ville Syrjälä0f646142015-08-26 19:39:18 +03007537 /*
7538 * Normally the dotclock is filled in by the encoder .get_config()
7539 * but in case the pipe is enabled w/o any ports we need a sane
7540 * default.
7541 */
7542 pipe_config->base.adjusted_mode.crtc_clock =
7543 pipe_config->port_clock / pipe_config->pixel_multiplier;
7544
Imre Deak17290502016-02-12 18:55:11 +02007545 ret = true;
7546
7547out:
7548 intel_display_power_put(dev_priv, power_domain);
7549
7550 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007551}
7552
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007553static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007554{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007555 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007556 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007557 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007558 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007559 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007560 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007561 bool has_ck505 = false;
7562 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007563 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007564
7565 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007566 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007567 switch (encoder->type) {
7568 case INTEL_OUTPUT_LVDS:
7569 has_panel = true;
7570 has_lvds = true;
7571 break;
7572 case INTEL_OUTPUT_EDP:
7573 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03007574 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007575 has_cpu_edp = true;
7576 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007577 default:
7578 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007579 }
7580 }
7581
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007582 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007583 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007584 can_ssc = has_ck505;
7585 } else {
7586 has_ck505 = false;
7587 can_ssc = true;
7588 }
7589
Lyude1c1a24d2016-06-14 11:04:09 -04007590 /* Check if any DPLLs are using the SSC source */
7591 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7592 u32 temp = I915_READ(PCH_DPLL(i));
7593
7594 if (!(temp & DPLL_VCO_ENABLE))
7595 continue;
7596
7597 if ((temp & PLL_REF_INPUT_MASK) ==
7598 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7599 using_ssc_source = true;
7600 break;
7601 }
7602 }
7603
7604 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7605 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007606
7607 /* Ironlake: try to setup display ref clock before DPLL
7608 * enabling. This is only under driver's control after
7609 * PCH B stepping, previous chipset stepping should be
7610 * ignoring this setting.
7611 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007612 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007613
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007614 /* As we must carefully and slowly disable/enable each source in turn,
7615 * compute the final state we want first and check if we need to
7616 * make any changes at all.
7617 */
7618 final = val;
7619 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007620 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007621 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007622 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007623 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7624
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007625 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007626 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007627 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007628
Keith Packard199e5d72011-09-22 12:01:57 -07007629 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007630 final |= DREF_SSC_SOURCE_ENABLE;
7631
7632 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7633 final |= DREF_SSC1_ENABLE;
7634
7635 if (has_cpu_edp) {
7636 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7637 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7638 else
7639 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7640 } else
7641 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04007642 } else if (using_ssc_source) {
7643 final |= DREF_SSC_SOURCE_ENABLE;
7644 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007645 }
7646
7647 if (final == val)
7648 return;
7649
7650 /* Always enable nonspread source */
7651 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7652
7653 if (has_ck505)
7654 val |= DREF_NONSPREAD_CK505_ENABLE;
7655 else
7656 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7657
7658 if (has_panel) {
7659 val &= ~DREF_SSC_SOURCE_MASK;
7660 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007661
Keith Packard199e5d72011-09-22 12:01:57 -07007662 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007663 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007664 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007665 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007666 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007667 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007668
7669 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007670 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007671 POSTING_READ(PCH_DREF_CONTROL);
7672 udelay(200);
7673
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007674 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007675
7676 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007677 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007678 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007679 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007680 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007681 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007682 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007683 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007684 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007685
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007686 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007687 POSTING_READ(PCH_DREF_CONTROL);
7688 udelay(200);
7689 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04007690 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007691
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007692 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007693
7694 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007695 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007696
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007697 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007698 POSTING_READ(PCH_DREF_CONTROL);
7699 udelay(200);
7700
Lyude1c1a24d2016-06-14 11:04:09 -04007701 if (!using_ssc_source) {
7702 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007703
Lyude1c1a24d2016-06-14 11:04:09 -04007704 /* Turn off the SSC source */
7705 val &= ~DREF_SSC_SOURCE_MASK;
7706 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007707
Lyude1c1a24d2016-06-14 11:04:09 -04007708 /* Turn off SSC1 */
7709 val &= ~DREF_SSC1_ENABLE;
7710
7711 I915_WRITE(PCH_DREF_CONTROL, val);
7712 POSTING_READ(PCH_DREF_CONTROL);
7713 udelay(200);
7714 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07007715 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007716
7717 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007718}
7719
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007720static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007721{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007722 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007723
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007724 tmp = I915_READ(SOUTH_CHICKEN2);
7725 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7726 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007727
Imre Deakcf3598c2016-06-28 13:37:31 +03007728 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7729 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007730 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007731
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007732 tmp = I915_READ(SOUTH_CHICKEN2);
7733 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7734 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007735
Imre Deakcf3598c2016-06-28 13:37:31 +03007736 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7737 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007738 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007739}
7740
7741/* WaMPhyProgramming:hsw */
7742static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7743{
7744 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007745
7746 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7747 tmp &= ~(0xFF << 24);
7748 tmp |= (0x12 << 24);
7749 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7750
Paulo Zanonidde86e22012-12-01 12:04:25 -02007751 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7752 tmp |= (1 << 11);
7753 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7754
7755 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7756 tmp |= (1 << 11);
7757 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7758
Paulo Zanonidde86e22012-12-01 12:04:25 -02007759 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7760 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7761 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7762
7763 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7764 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7765 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7766
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007767 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7768 tmp &= ~(7 << 13);
7769 tmp |= (5 << 13);
7770 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007771
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007772 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7773 tmp &= ~(7 << 13);
7774 tmp |= (5 << 13);
7775 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007776
7777 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7778 tmp &= ~0xFF;
7779 tmp |= 0x1C;
7780 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7781
7782 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7783 tmp &= ~0xFF;
7784 tmp |= 0x1C;
7785 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7786
7787 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7788 tmp &= ~(0xFF << 16);
7789 tmp |= (0x1C << 16);
7790 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7791
7792 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7793 tmp &= ~(0xFF << 16);
7794 tmp |= (0x1C << 16);
7795 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7796
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007797 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7798 tmp |= (1 << 27);
7799 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007800
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007801 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7802 tmp |= (1 << 27);
7803 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007804
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007805 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7806 tmp &= ~(0xF << 28);
7807 tmp |= (4 << 28);
7808 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007809
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007810 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7811 tmp &= ~(0xF << 28);
7812 tmp |= (4 << 28);
7813 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007814}
7815
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007816/* Implements 3 different sequences from BSpec chapter "Display iCLK
7817 * Programming" based on the parameters passed:
7818 * - Sequence to enable CLKOUT_DP
7819 * - Sequence to enable CLKOUT_DP without spread
7820 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7821 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007822static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
7823 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007824{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007825 uint32_t reg, tmp;
7826
7827 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7828 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007829 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
7830 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007831 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007832
Ville Syrjäläa5805162015-05-26 20:42:30 +03007833 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007834
7835 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7836 tmp &= ~SBI_SSCCTL_DISABLE;
7837 tmp |= SBI_SSCCTL_PATHALT;
7838 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7839
7840 udelay(24);
7841
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007842 if (with_spread) {
7843 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7844 tmp &= ~SBI_SSCCTL_PATHALT;
7845 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007846
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007847 if (with_fdi) {
7848 lpt_reset_fdi_mphy(dev_priv);
7849 lpt_program_fdi_mphy(dev_priv);
7850 }
7851 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007852
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007853 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007854 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7855 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7856 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007857
Ville Syrjäläa5805162015-05-26 20:42:30 +03007858 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007859}
7860
Paulo Zanoni47701c32013-07-23 11:19:25 -03007861/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007862static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03007863{
Paulo Zanoni47701c32013-07-23 11:19:25 -03007864 uint32_t reg, tmp;
7865
Ville Syrjäläa5805162015-05-26 20:42:30 +03007866 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007867
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007868 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03007869 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7870 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7871 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7872
7873 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7874 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7875 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7876 tmp |= SBI_SSCCTL_PATHALT;
7877 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7878 udelay(32);
7879 }
7880 tmp |= SBI_SSCCTL_DISABLE;
7881 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7882 }
7883
Ville Syrjäläa5805162015-05-26 20:42:30 +03007884 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007885}
7886
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007887#define BEND_IDX(steps) ((50 + (steps)) / 5)
7888
7889static const uint16_t sscdivintphase[] = {
7890 [BEND_IDX( 50)] = 0x3B23,
7891 [BEND_IDX( 45)] = 0x3B23,
7892 [BEND_IDX( 40)] = 0x3C23,
7893 [BEND_IDX( 35)] = 0x3C23,
7894 [BEND_IDX( 30)] = 0x3D23,
7895 [BEND_IDX( 25)] = 0x3D23,
7896 [BEND_IDX( 20)] = 0x3E23,
7897 [BEND_IDX( 15)] = 0x3E23,
7898 [BEND_IDX( 10)] = 0x3F23,
7899 [BEND_IDX( 5)] = 0x3F23,
7900 [BEND_IDX( 0)] = 0x0025,
7901 [BEND_IDX( -5)] = 0x0025,
7902 [BEND_IDX(-10)] = 0x0125,
7903 [BEND_IDX(-15)] = 0x0125,
7904 [BEND_IDX(-20)] = 0x0225,
7905 [BEND_IDX(-25)] = 0x0225,
7906 [BEND_IDX(-30)] = 0x0325,
7907 [BEND_IDX(-35)] = 0x0325,
7908 [BEND_IDX(-40)] = 0x0425,
7909 [BEND_IDX(-45)] = 0x0425,
7910 [BEND_IDX(-50)] = 0x0525,
7911};
7912
7913/*
7914 * Bend CLKOUT_DP
7915 * steps -50 to 50 inclusive, in steps of 5
7916 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
7917 * change in clock period = -(steps / 10) * 5.787 ps
7918 */
7919static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
7920{
7921 uint32_t tmp;
7922 int idx = BEND_IDX(steps);
7923
7924 if (WARN_ON(steps % 5 != 0))
7925 return;
7926
7927 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
7928 return;
7929
7930 mutex_lock(&dev_priv->sb_lock);
7931
7932 if (steps % 10 != 0)
7933 tmp = 0xAAAAAAAB;
7934 else
7935 tmp = 0x00000000;
7936 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
7937
7938 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
7939 tmp &= 0xffff0000;
7940 tmp |= sscdivintphase[idx];
7941 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
7942
7943 mutex_unlock(&dev_priv->sb_lock);
7944}
7945
7946#undef BEND_IDX
7947
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007948static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007949{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007950 struct intel_encoder *encoder;
7951 bool has_vga = false;
7952
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007953 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007954 switch (encoder->type) {
7955 case INTEL_OUTPUT_ANALOG:
7956 has_vga = true;
7957 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007958 default:
7959 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007960 }
7961 }
7962
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007963 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007964 lpt_bend_clkout_dp(dev_priv, 0);
7965 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007966 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007967 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007968 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007969}
7970
Paulo Zanonidde86e22012-12-01 12:04:25 -02007971/*
7972 * Initialize reference clocks when the driver loads
7973 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007974void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007975{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007976 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007977 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007978 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007979 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007980}
7981
Daniel Vetter6ff93602013-04-19 11:24:36 +02007982static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007983{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007984 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03007985 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7986 int pipe = intel_crtc->pipe;
7987 uint32_t val;
7988
Daniel Vetter78114072013-06-13 00:54:57 +02007989 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007990
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007991 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007992 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007993 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007994 break;
7995 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007996 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007997 break;
7998 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007999 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008000 break;
8001 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008002 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008003 break;
8004 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008005 /* Case prevented by intel_choose_pipe_bpp_dither. */
8006 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008007 }
8008
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008009 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008010 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8011
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008012 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008013 val |= PIPECONF_INTERLACED_ILK;
8014 else
8015 val |= PIPECONF_PROGRESSIVE;
8016
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008017 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008018 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008019
Paulo Zanonic8203562012-09-12 10:06:29 -03008020 I915_WRITE(PIPECONF(pipe), val);
8021 POSTING_READ(PIPECONF(pipe));
8022}
8023
Daniel Vetter6ff93602013-04-19 11:24:36 +02008024static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008025{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008026 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008027 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008028 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008029 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008030
Jani Nikula391bf042016-03-18 17:05:40 +02008031 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008032 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8033
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008034 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008035 val |= PIPECONF_INTERLACED_ILK;
8036 else
8037 val |= PIPECONF_PROGRESSIVE;
8038
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008039 I915_WRITE(PIPECONF(cpu_transcoder), val);
8040 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008041}
8042
Jani Nikula391bf042016-03-18 17:05:40 +02008043static void haswell_set_pipemisc(struct drm_crtc *crtc)
8044{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008045 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008046 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8047
8048 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8049 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008050
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008051 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008052 case 18:
8053 val |= PIPEMISC_DITHER_6_BPC;
8054 break;
8055 case 24:
8056 val |= PIPEMISC_DITHER_8_BPC;
8057 break;
8058 case 30:
8059 val |= PIPEMISC_DITHER_10_BPC;
8060 break;
8061 case 36:
8062 val |= PIPEMISC_DITHER_12_BPC;
8063 break;
8064 default:
8065 /* Case prevented by pipe_config_set_bpp. */
8066 BUG();
8067 }
8068
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008069 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008070 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8071
Jani Nikula391bf042016-03-18 17:05:40 +02008072 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008073 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008074}
8075
Paulo Zanonid4b19312012-11-29 11:29:32 -02008076int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8077{
8078 /*
8079 * Account for spread spectrum to avoid
8080 * oversubscribing the link. Max center spread
8081 * is 2.5%; use 5% for safety's sake.
8082 */
8083 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008084 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008085}
8086
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008087static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008088{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008089 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008090}
8091
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008092static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8093 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008094 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008095{
8096 struct drm_crtc *crtc = &intel_crtc->base;
8097 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008098 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008099 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008100 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008101
Chris Wilsonc1858122010-12-03 21:35:48 +00008102 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008103 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008104 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008105 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008106 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008107 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008108 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008109 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008110 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008111
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008112 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008113
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008114 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8115 fp |= FP_CB_TUNE;
8116
8117 if (reduced_clock) {
8118 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8119
8120 if (reduced_clock->m < factor * reduced_clock->n)
8121 fp2 |= FP_CB_TUNE;
8122 } else {
8123 fp2 = fp;
8124 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008125
Chris Wilson5eddb702010-09-11 13:48:45 +01008126 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008127
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008128 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008129 dpll |= DPLLB_MODE_LVDS;
8130 else
8131 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008132
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008133 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008134 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008135
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008136 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8137 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008138 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008139
Ville Syrjälä37a56502016-06-22 21:57:04 +03008140 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008141 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008142
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008143 /*
8144 * The high speed IO clock is only really required for
8145 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8146 * possible to share the DPLL between CRT and HDMI. Enabling
8147 * the clock needlessly does no real harm, except use up a
8148 * bit of power potentially.
8149 *
8150 * We'll limit this to IVB with 3 pipes, since it has only two
8151 * DPLLs and so DPLL sharing is the only way to get three pipes
8152 * driving PCH ports at the same time. On SNB we could do this,
8153 * and potentially avoid enabling the second DPLL, but it's not
8154 * clear if it''s a win or loss power wise. No point in doing
8155 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8156 */
8157 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8158 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8159 dpll |= DPLL_SDVO_HIGH_SPEED;
8160
Eric Anholta07d6782011-03-30 13:01:08 -07008161 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008162 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008163 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008164 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008165
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008166 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008167 case 5:
8168 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8169 break;
8170 case 7:
8171 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8172 break;
8173 case 10:
8174 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8175 break;
8176 case 14:
8177 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8178 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008179 }
8180
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008181 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8182 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008183 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008184 else
8185 dpll |= PLL_REF_INPUT_DREFCLK;
8186
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008187 dpll |= DPLL_VCO_ENABLE;
8188
8189 crtc_state->dpll_hw_state.dpll = dpll;
8190 crtc_state->dpll_hw_state.fp0 = fp;
8191 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008192}
8193
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008194static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8195 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008196{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008197 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008198 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008199 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02008200 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008201 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008202 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008203 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008204
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008205 memset(&crtc_state->dpll_hw_state, 0,
8206 sizeof(crtc_state->dpll_hw_state));
8207
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008208 crtc->lowfreq_avail = false;
8209
8210 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8211 if (!crtc_state->has_pch_encoder)
8212 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008213
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008214 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008215 if (intel_panel_use_ssc(dev_priv)) {
8216 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8217 dev_priv->vbt.lvds_ssc_freq);
8218 refclk = dev_priv->vbt.lvds_ssc_freq;
8219 }
8220
8221 if (intel_is_dual_link_lvds(dev)) {
8222 if (refclk == 100000)
8223 limit = &intel_limits_ironlake_dual_lvds_100m;
8224 else
8225 limit = &intel_limits_ironlake_dual_lvds;
8226 } else {
8227 if (refclk == 100000)
8228 limit = &intel_limits_ironlake_single_lvds_100m;
8229 else
8230 limit = &intel_limits_ironlake_single_lvds;
8231 }
8232 } else {
8233 limit = &intel_limits_ironlake_dac;
8234 }
8235
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008236 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008237 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8238 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008239 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8240 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008241 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008242
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008243 ironlake_compute_dpll(crtc, crtc_state,
8244 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008245
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008246 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
8247 if (pll == NULL) {
8248 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8249 pipe_name(crtc->pipe));
8250 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008251 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008252
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008253 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008254 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008255 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02008256
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008257 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008258}
8259
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008260static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8261 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008262{
8263 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008264 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008265 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008266
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008267 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8268 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8269 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8270 & ~TU_SIZE_MASK;
8271 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8272 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8273 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8274}
8275
8276static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8277 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008278 struct intel_link_m_n *m_n,
8279 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008280{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008281 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008282 enum pipe pipe = crtc->pipe;
8283
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008284 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008285 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8286 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8287 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8288 & ~TU_SIZE_MASK;
8289 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8290 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8291 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008292 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8293 * gen < 8) and if DRRS is supported (to make sure the
8294 * registers are not unnecessarily read).
8295 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008296 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008297 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008298 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8299 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8300 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8301 & ~TU_SIZE_MASK;
8302 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8303 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8304 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8305 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008306 } else {
8307 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8308 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8309 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8310 & ~TU_SIZE_MASK;
8311 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8312 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8313 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8314 }
8315}
8316
8317void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008318 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008319{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008320 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008321 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8322 else
8323 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008324 &pipe_config->dp_m_n,
8325 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008326}
8327
Daniel Vetter72419202013-04-04 13:28:53 +02008328static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008329 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008330{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008331 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008332 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008333}
8334
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008335static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008336 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008337{
8338 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008339 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008340 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8341 uint32_t ps_ctrl = 0;
8342 int id = -1;
8343 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008344
Chandra Kondurua1b22782015-04-07 15:28:45 -07008345 /* find scaler attached to this pipe */
8346 for (i = 0; i < crtc->num_scalers; i++) {
8347 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8348 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8349 id = i;
8350 pipe_config->pch_pfit.enabled = true;
8351 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8352 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8353 break;
8354 }
8355 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008356
Chandra Kondurua1b22782015-04-07 15:28:45 -07008357 scaler_state->scaler_id = id;
8358 if (id >= 0) {
8359 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8360 } else {
8361 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008362 }
8363}
8364
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008365static void
8366skylake_get_initial_plane_config(struct intel_crtc *crtc,
8367 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008368{
8369 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008370 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00008371 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008372 int pipe = crtc->pipe;
8373 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008374 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008375 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008376 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008377
Damien Lespiaud9806c92015-01-21 14:07:19 +00008378 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008379 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008380 DRM_DEBUG_KMS("failed to alloc fb\n");
8381 return;
8382 }
8383
Damien Lespiau1b842c82015-01-21 13:50:54 +00008384 fb = &intel_fb->base;
8385
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008386 fb->dev = dev;
8387
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008388 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008389 if (!(val & PLANE_CTL_ENABLE))
8390 goto error;
8391
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008392 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8393 fourcc = skl_format_to_fourcc(pixel_format,
8394 val & PLANE_CTL_ORDER_RGBX,
8395 val & PLANE_CTL_ALPHA_MASK);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008396 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008397
Damien Lespiau40f46282015-02-27 11:15:21 +00008398 tiling = val & PLANE_CTL_TILED_MASK;
8399 switch (tiling) {
8400 case PLANE_CTL_TILED_LINEAR:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008401 fb->modifier = DRM_FORMAT_MOD_NONE;
Damien Lespiau40f46282015-02-27 11:15:21 +00008402 break;
8403 case PLANE_CTL_TILED_X:
8404 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008405 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008406 break;
8407 case PLANE_CTL_TILED_Y:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008408 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008409 break;
8410 case PLANE_CTL_TILED_YF:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008411 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008412 break;
8413 default:
8414 MISSING_CASE(tiling);
8415 goto error;
8416 }
8417
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008418 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8419 plane_config->base = base;
8420
8421 offset = I915_READ(PLANE_OFFSET(pipe, 0));
8422
8423 val = I915_READ(PLANE_SIZE(pipe, 0));
8424 fb->height = ((val >> 16) & 0xfff) + 1;
8425 fb->width = ((val >> 0) & 0x1fff) + 1;
8426
8427 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008428 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02008429 fb->format->format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008430 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8431
Chris Wilson24dbf512017-02-15 10:59:18 +00008432 aligned_height = intel_fb_align_height(dev_priv,
8433 fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02008434 fb->format->format,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008435 fb->modifier);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008436
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008437 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008438
8439 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8440 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008441 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008442 plane_config->size);
8443
Damien Lespiau2d140302015-02-05 17:22:18 +00008444 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008445 return;
8446
8447error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008448 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008449}
8450
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008451static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008452 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008453{
8454 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008455 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008456 uint32_t tmp;
8457
8458 tmp = I915_READ(PF_CTL(crtc->pipe));
8459
8460 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008461 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008462 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8463 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008464
8465 /* We currently do not free assignements of panel fitters on
8466 * ivb/hsw (since we don't use the higher upscaling modes which
8467 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008468 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008469 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8470 PF_PIPE_SEL_IVB(crtc->pipe));
8471 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008472 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008473}
8474
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008475static void
8476ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8477 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008478{
8479 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008480 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008481 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008482 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008483 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008484 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008485 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008486 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008487
Damien Lespiau42a7b082015-02-05 19:35:13 +00008488 val = I915_READ(DSPCNTR(pipe));
8489 if (!(val & DISPLAY_PLANE_ENABLE))
8490 return;
8491
Damien Lespiaud9806c92015-01-21 14:07:19 +00008492 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008493 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008494 DRM_DEBUG_KMS("failed to alloc fb\n");
8495 return;
8496 }
8497
Damien Lespiau1b842c82015-01-21 13:50:54 +00008498 fb = &intel_fb->base;
8499
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008500 fb->dev = dev;
8501
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008502 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00008503 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008504 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008505 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00008506 }
8507 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008508
8509 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008510 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008511 fb->format = drm_format_info(fourcc);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008512
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008513 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01008514 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008515 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008516 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00008517 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008518 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008519 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008520 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008521 }
8522 plane_config->base = base;
8523
8524 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008525 fb->width = ((val >> 16) & 0xfff) + 1;
8526 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008527
8528 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008529 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008530
Chris Wilson24dbf512017-02-15 10:59:18 +00008531 aligned_height = intel_fb_align_height(dev_priv,
8532 fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02008533 fb->format->format,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008534 fb->modifier);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008535
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008536 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008537
Damien Lespiau2844a922015-01-20 12:51:48 +00008538 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8539 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008540 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00008541 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008542
Damien Lespiau2d140302015-02-05 17:22:18 +00008543 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008544}
8545
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008546static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008547 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008548{
8549 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008550 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008551 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008552 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008553 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008554
Imre Deak17290502016-02-12 18:55:11 +02008555 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8556 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008557 return false;
8558
Daniel Vettere143a212013-07-04 12:01:15 +02008559 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008560 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008561
Imre Deak17290502016-02-12 18:55:11 +02008562 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008563 tmp = I915_READ(PIPECONF(crtc->pipe));
8564 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008565 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008566
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008567 switch (tmp & PIPECONF_BPC_MASK) {
8568 case PIPECONF_6BPC:
8569 pipe_config->pipe_bpp = 18;
8570 break;
8571 case PIPECONF_8BPC:
8572 pipe_config->pipe_bpp = 24;
8573 break;
8574 case PIPECONF_10BPC:
8575 pipe_config->pipe_bpp = 30;
8576 break;
8577 case PIPECONF_12BPC:
8578 pipe_config->pipe_bpp = 36;
8579 break;
8580 default:
8581 break;
8582 }
8583
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008584 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8585 pipe_config->limited_color_range = true;
8586
Daniel Vetterab9412b2013-05-03 11:49:46 +02008587 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008588 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008589 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008590
Daniel Vetter88adfff2013-03-28 10:42:01 +01008591 pipe_config->has_pch_encoder = true;
8592
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008593 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8594 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8595 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008596
8597 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008598
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008599 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008600 /*
8601 * The pipe->pch transcoder and pch transcoder->pll
8602 * mapping is fixed.
8603 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008604 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008605 } else {
8606 tmp = I915_READ(PCH_DPLL_SEL);
8607 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008608 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008609 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008610 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008611 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008612
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008613 pipe_config->shared_dpll =
8614 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8615 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008616
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02008617 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8618 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008619
8620 tmp = pipe_config->dpll_hw_state.dpll;
8621 pipe_config->pixel_multiplier =
8622 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8623 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008624
8625 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008626 } else {
8627 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008628 }
8629
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008630 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008631 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008632
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008633 ironlake_get_pfit_config(crtc, pipe_config);
8634
Imre Deak17290502016-02-12 18:55:11 +02008635 ret = true;
8636
8637out:
8638 intel_display_power_put(dev_priv, power_domain);
8639
8640 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008641}
8642
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008643static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8644{
Chris Wilson91c8a322016-07-05 10:40:23 +01008645 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008646 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008647
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008648 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008649 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008650 pipe_name(crtc->pipe));
8651
Rob Clarke2c719b2014-12-15 13:56:32 -05008652 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8653 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03008654 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8655 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03008656 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008657 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008658 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008659 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05008660 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008661 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008662 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008663 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008664 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008665 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008666 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008667
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008668 /*
8669 * In theory we can still leave IRQs enabled, as long as only the HPD
8670 * interrupts remain enabled. We used to check for that, but since it's
8671 * gen-specific and since we only disable LCPLL after we fully disable
8672 * the interrupts, the check below should be enough.
8673 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008674 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008675}
8676
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008677static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8678{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008679 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008680 return I915_READ(D_COMP_HSW);
8681 else
8682 return I915_READ(D_COMP_BDW);
8683}
8684
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008685static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8686{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008687 if (IS_HASWELL(dev_priv)) {
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008688 mutex_lock(&dev_priv->rps.hw_lock);
8689 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8690 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01008691 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008692 mutex_unlock(&dev_priv->rps.hw_lock);
8693 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008694 I915_WRITE(D_COMP_BDW, val);
8695 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008696 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008697}
8698
8699/*
8700 * This function implements pieces of two sequences from BSpec:
8701 * - Sequence for display software to disable LCPLL
8702 * - Sequence for display software to allow package C8+
8703 * The steps implemented here are just the steps that actually touch the LCPLL
8704 * register. Callers should take care of disabling all the display engine
8705 * functions, doing the mode unset, fixing interrupts, etc.
8706 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008707static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8708 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008709{
8710 uint32_t val;
8711
8712 assert_can_disable_lcpll(dev_priv);
8713
8714 val = I915_READ(LCPLL_CTL);
8715
8716 if (switch_to_fclk) {
8717 val |= LCPLL_CD_SOURCE_FCLK;
8718 I915_WRITE(LCPLL_CTL, val);
8719
Imre Deakf53dd632016-06-28 13:37:32 +03008720 if (wait_for_us(I915_READ(LCPLL_CTL) &
8721 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008722 DRM_ERROR("Switching to FCLK failed\n");
8723
8724 val = I915_READ(LCPLL_CTL);
8725 }
8726
8727 val |= LCPLL_PLL_DISABLE;
8728 I915_WRITE(LCPLL_CTL, val);
8729 POSTING_READ(LCPLL_CTL);
8730
Chris Wilson24d84412016-06-30 15:33:07 +01008731 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008732 DRM_ERROR("LCPLL still locked\n");
8733
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008734 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008735 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008736 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008737 ndelay(100);
8738
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008739 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8740 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008741 DRM_ERROR("D_COMP RCOMP still in progress\n");
8742
8743 if (allow_power_down) {
8744 val = I915_READ(LCPLL_CTL);
8745 val |= LCPLL_POWER_DOWN_ALLOW;
8746 I915_WRITE(LCPLL_CTL, val);
8747 POSTING_READ(LCPLL_CTL);
8748 }
8749}
8750
8751/*
8752 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8753 * source.
8754 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008755static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008756{
8757 uint32_t val;
8758
8759 val = I915_READ(LCPLL_CTL);
8760
8761 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8762 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8763 return;
8764
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008765 /*
8766 * Make sure we're not on PC8 state before disabling PC8, otherwise
8767 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008768 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008769 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008770
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008771 if (val & LCPLL_POWER_DOWN_ALLOW) {
8772 val &= ~LCPLL_POWER_DOWN_ALLOW;
8773 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008774 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008775 }
8776
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008777 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008778 val |= D_COMP_COMP_FORCE;
8779 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008780 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008781
8782 val = I915_READ(LCPLL_CTL);
8783 val &= ~LCPLL_PLL_DISABLE;
8784 I915_WRITE(LCPLL_CTL, val);
8785
Chris Wilson93220c02016-06-30 15:33:08 +01008786 if (intel_wait_for_register(dev_priv,
8787 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8788 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008789 DRM_ERROR("LCPLL not locked yet\n");
8790
8791 if (val & LCPLL_CD_SOURCE_FCLK) {
8792 val = I915_READ(LCPLL_CTL);
8793 val &= ~LCPLL_CD_SOURCE_FCLK;
8794 I915_WRITE(LCPLL_CTL, val);
8795
Imre Deakf53dd632016-06-28 13:37:32 +03008796 if (wait_for_us((I915_READ(LCPLL_CTL) &
8797 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008798 DRM_ERROR("Switching back to LCPLL failed\n");
8799 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008800
Mika Kuoppala59bad942015-01-16 11:34:40 +02008801 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjälä4c75b942016-10-31 22:37:12 +02008802 intel_update_cdclk(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008803}
8804
Paulo Zanoni765dab672014-03-07 20:08:18 -03008805/*
8806 * Package states C8 and deeper are really deep PC states that can only be
8807 * reached when all the devices on the system allow it, so even if the graphics
8808 * device allows PC8+, it doesn't mean the system will actually get to these
8809 * states. Our driver only allows PC8+ when going into runtime PM.
8810 *
8811 * The requirements for PC8+ are that all the outputs are disabled, the power
8812 * well is disabled and most interrupts are disabled, and these are also
8813 * requirements for runtime PM. When these conditions are met, we manually do
8814 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8815 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8816 * hang the machine.
8817 *
8818 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8819 * the state of some registers, so when we come back from PC8+ we need to
8820 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8821 * need to take care of the registers kept by RC6. Notice that this happens even
8822 * if we don't put the device in PCI D3 state (which is what currently happens
8823 * because of the runtime PM support).
8824 *
8825 * For more, read "Display Sequences for Package C8" on the hardware
8826 * documentation.
8827 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008828void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008829{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008830 uint32_t val;
8831
Paulo Zanonic67a4702013-08-19 13:18:09 -03008832 DRM_DEBUG_KMS("Enabling package C8+\n");
8833
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008834 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008835 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8836 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8837 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8838 }
8839
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008840 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008841 hsw_disable_lcpll(dev_priv, true, true);
8842}
8843
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008844void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008845{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008846 uint32_t val;
8847
Paulo Zanonic67a4702013-08-19 13:18:09 -03008848 DRM_DEBUG_KMS("Disabling package C8+\n");
8849
8850 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008851 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008852
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008853 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008854 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8855 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8856 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8857 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03008858}
8859
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008860static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8861 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008862{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03008863 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008864 if (!intel_ddi_pll_select(crtc, crtc_state))
8865 return -EINVAL;
8866 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03008867
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008868 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008869
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008870 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008871}
8872
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308873static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
8874 enum port port,
8875 struct intel_crtc_state *pipe_config)
8876{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008877 enum intel_dpll_id id;
8878
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308879 switch (port) {
8880 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02008881 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308882 break;
8883 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02008884 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308885 break;
8886 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02008887 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308888 break;
8889 default:
8890 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008891 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308892 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008893
8894 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308895}
8896
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008897static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8898 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008899 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008900{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008901 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02008902 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008903
8904 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008905 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008906
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008907 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008908 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008909
8910 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008911}
8912
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008913static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8914 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008915 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008916{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008917 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008918 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008919
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008920 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008921 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008922 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008923 break;
8924 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008925 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008926 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01008927 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008928 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02008929 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02008930 case PORT_CLK_SEL_LCPLL_810:
8931 id = DPLL_ID_LCPLL_810;
8932 break;
8933 case PORT_CLK_SEL_LCPLL_1350:
8934 id = DPLL_ID_LCPLL_1350;
8935 break;
8936 case PORT_CLK_SEL_LCPLL_2700:
8937 id = DPLL_ID_LCPLL_2700;
8938 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008939 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008940 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008941 /* fall through */
8942 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008943 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008944 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008945
8946 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008947}
8948
Jani Nikulacf304292016-03-18 17:05:41 +02008949static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
8950 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008951 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02008952{
8953 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008954 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02008955 enum intel_display_power_domain power_domain;
8956 u32 tmp;
8957
Imre Deakd9a7bc62016-05-12 16:18:50 +03008958 /*
8959 * The pipe->transcoder mapping is fixed with the exception of the eDP
8960 * transcoder handled below.
8961 */
Jani Nikulacf304292016-03-18 17:05:41 +02008962 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8963
8964 /*
8965 * XXX: Do intel_display_power_get_if_enabled before reading this (for
8966 * consistency and less surprising code; it's in always on power).
8967 */
8968 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8969 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8970 enum pipe trans_edp_pipe;
8971 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8972 default:
8973 WARN(1, "unknown pipe linked to edp transcoder\n");
8974 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8975 case TRANS_DDI_EDP_INPUT_A_ON:
8976 trans_edp_pipe = PIPE_A;
8977 break;
8978 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8979 trans_edp_pipe = PIPE_B;
8980 break;
8981 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8982 trans_edp_pipe = PIPE_C;
8983 break;
8984 }
8985
8986 if (trans_edp_pipe == crtc->pipe)
8987 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8988 }
8989
8990 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
8991 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
8992 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008993 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02008994
8995 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
8996
8997 return tmp & PIPECONF_ENABLE;
8998}
8999
Jani Nikula4d1de972016-03-18 17:05:42 +02009000static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9001 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009002 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02009003{
9004 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009005 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02009006 enum intel_display_power_domain power_domain;
9007 enum port port;
9008 enum transcoder cpu_transcoder;
9009 u32 tmp;
9010
Jani Nikula4d1de972016-03-18 17:05:42 +02009011 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9012 if (port == PORT_A)
9013 cpu_transcoder = TRANSCODER_DSI_A;
9014 else
9015 cpu_transcoder = TRANSCODER_DSI_C;
9016
9017 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9018 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9019 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009020 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009021
Imre Deakdb18b6a2016-03-24 12:41:40 +02009022 /*
9023 * The PLL needs to be enabled with a valid divider
9024 * configuration, otherwise accessing DSI registers will hang
9025 * the machine. See BSpec North Display Engine
9026 * registers/MIPI[BXT]. We can break out here early, since we
9027 * need the same DSI PLL to be enabled for both DSI ports.
9028 */
9029 if (!intel_dsi_pll_is_enabled(dev_priv))
9030 break;
9031
Jani Nikula4d1de972016-03-18 17:05:42 +02009032 /* XXX: this works for video mode only */
9033 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9034 if (!(tmp & DPI_ENABLE))
9035 continue;
9036
9037 tmp = I915_READ(MIPI_CTRL(port));
9038 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9039 continue;
9040
9041 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009042 break;
9043 }
9044
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009045 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009046}
9047
Daniel Vetter26804af2014-06-25 22:01:55 +03009048static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009049 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009050{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009051 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009052 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009053 enum port port;
9054 uint32_t tmp;
9055
9056 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9057
9058 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9059
Rodrigo Vivib976dc52017-01-23 10:32:37 -08009060 if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009061 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009062 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309063 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009064 else
9065 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009066
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009067 pll = pipe_config->shared_dpll;
9068 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009069 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9070 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009071 }
9072
Daniel Vetter26804af2014-06-25 22:01:55 +03009073 /*
9074 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9075 * DDI E. So just check whether this pipe is wired to DDI E and whether
9076 * the PCH transcoder is on.
9077 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009078 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009079 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009080 pipe_config->has_pch_encoder = true;
9081
9082 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9083 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9084 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9085
9086 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9087 }
9088}
9089
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009090static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009091 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009092{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009093 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009094 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009095 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009096 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009097
Imre Deak17290502016-02-12 18:55:11 +02009098 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9099 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009100 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009101 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009102
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009103 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009104
Jani Nikulacf304292016-03-18 17:05:41 +02009105 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009106
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009107 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009108 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9109 WARN_ON(active);
9110 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009111 }
9112
Jani Nikulacf304292016-03-18 17:05:41 +02009113 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009114 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009115
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009116 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009117 haswell_get_ddi_port_state(crtc, pipe_config);
9118 intel_get_pipe_timings(crtc, pipe_config);
9119 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009120
Jani Nikulabc58be62016-03-18 17:05:39 +02009121 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009122
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009123 pipe_config->gamma_mode =
9124 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9125
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009126 if (INTEL_GEN(dev_priv) >= 9) {
Nabendu Maiti1c74eea2016-11-29 11:23:14 +05309127 intel_crtc_init_scalers(crtc, pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07009128
Chandra Konduruaf99ceda2015-05-11 14:35:47 -07009129 pipe_config->scaler_state.scaler_id = -1;
9130 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9131 }
9132
Imre Deak17290502016-02-12 18:55:11 +02009133 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9134 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009135 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009136 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009137 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009138 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009139 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009140 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009141
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009142 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -08009143 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9144 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009145
Jani Nikula4d1de972016-03-18 17:05:42 +02009146 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9147 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009148 pipe_config->pixel_multiplier =
9149 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9150 } else {
9151 pipe_config->pixel_multiplier = 1;
9152 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009153
Imre Deak17290502016-02-12 18:55:11 +02009154out:
9155 for_each_power_domain(power_domain, power_domain_mask)
9156 intel_display_power_put(dev_priv, power_domain);
9157
Jani Nikulacf304292016-03-18 17:05:41 +02009158 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009159}
9160
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009161static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
9162 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009163{
9164 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009165 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +01009166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009167 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009168
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009169 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009170 unsigned int width = plane_state->base.crtc_w;
9171 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009172 unsigned int stride = roundup_pow_of_two(width) * 4;
9173
9174 switch (stride) {
9175 default:
9176 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9177 width, stride);
9178 stride = 256;
9179 /* fallthrough */
9180 case 256:
9181 case 512:
9182 case 1024:
9183 case 2048:
9184 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009185 }
9186
Ville Syrjälädc41c152014-08-13 11:57:05 +03009187 cntl |= CURSOR_ENABLE |
9188 CURSOR_GAMMA_ENABLE |
9189 CURSOR_FORMAT_ARGB |
9190 CURSOR_STRIDE(stride);
9191
9192 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009193 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009194
Ville Syrjälädc41c152014-08-13 11:57:05 +03009195 if (intel_crtc->cursor_cntl != 0 &&
9196 (intel_crtc->cursor_base != base ||
9197 intel_crtc->cursor_size != size ||
9198 intel_crtc->cursor_cntl != cntl)) {
9199 /* On these chipsets we can only modify the base/size/stride
9200 * whilst the cursor is disabled.
9201 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009202 I915_WRITE(CURCNTR(PIPE_A), 0);
9203 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +03009204 intel_crtc->cursor_cntl = 0;
9205 }
9206
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009207 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009208 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009209 intel_crtc->cursor_base = base;
9210 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009211
9212 if (intel_crtc->cursor_size != size) {
9213 I915_WRITE(CURSIZE, size);
9214 intel_crtc->cursor_size = size;
9215 }
9216
Chris Wilson4b0e3332014-05-30 16:35:26 +03009217 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009218 I915_WRITE(CURCNTR(PIPE_A), cntl);
9219 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +03009220 intel_crtc->cursor_cntl = cntl;
9221 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009222}
9223
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009224static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
9225 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009226{
9227 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009228 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +01009229 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9230 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +02009231 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009232
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009233 if (plane_state && plane_state->base.visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +03009234 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009235 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309236 case 64:
9237 cntl |= CURSOR_MODE_64_ARGB_AX;
9238 break;
9239 case 128:
9240 cntl |= CURSOR_MODE_128_ARGB_AX;
9241 break;
9242 case 256:
9243 cntl |= CURSOR_MODE_256_ARGB_AX;
9244 break;
9245 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009246 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309247 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009248 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009249 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009250
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009251 if (HAS_DDI(dev_priv))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009252 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009253
Ville Syrjäläf22aa142016-11-14 18:53:58 +02009254 if (plane_state->base.rotation & DRM_ROTATE_180)
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009255 cntl |= CURSOR_ROTATE_180;
9256 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009257
Chris Wilson4b0e3332014-05-30 16:35:26 +03009258 if (intel_crtc->cursor_cntl != cntl) {
9259 I915_WRITE(CURCNTR(pipe), cntl);
9260 POSTING_READ(CURCNTR(pipe));
9261 intel_crtc->cursor_cntl = cntl;
9262 }
9263
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009264 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009265 I915_WRITE(CURBASE(pipe), base);
9266 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009267
9268 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009269}
9270
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009271/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009272static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009273 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009274{
9275 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009276 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009277 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9278 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009279 u32 base = intel_crtc->cursor_addr;
9280 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009281
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009282 if (plane_state) {
9283 int x = plane_state->base.crtc_x;
9284 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009285
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009286 if (x < 0) {
9287 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9288 x = -x;
9289 }
9290 pos |= x << CURSOR_X_SHIFT;
9291
9292 if (y < 0) {
9293 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9294 y = -y;
9295 }
9296 pos |= y << CURSOR_Y_SHIFT;
9297
9298 /* ILK+ do this automagically */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01009299 if (HAS_GMCH_DISPLAY(dev_priv) &&
Ville Syrjäläf22aa142016-11-14 18:53:58 +02009300 plane_state->base.rotation & DRM_ROTATE_180) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009301 base += (plane_state->base.crtc_h *
9302 plane_state->base.crtc_w - 1) * 4;
9303 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009304 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009305
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009306 I915_WRITE(CURPOS(pipe), pos);
9307
Jani Nikula2a307c22016-11-30 17:43:04 +02009308 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009309 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009310 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009311 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009312}
9313
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009314static bool cursor_size_ok(struct drm_i915_private *dev_priv,
Ville Syrjälädc41c152014-08-13 11:57:05 +03009315 uint32_t width, uint32_t height)
9316{
9317 if (width == 0 || height == 0)
9318 return false;
9319
9320 /*
9321 * 845g/865g are special in that they are only limited by
9322 * the width of their cursors, the height is arbitrary up to
9323 * the precision of the register. Everything else requires
9324 * square cursors, limited to a few power-of-two sizes.
9325 */
Jani Nikula2a307c22016-11-30 17:43:04 +02009326 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009327 if ((width & 63) != 0)
9328 return false;
9329
Jani Nikula2a307c22016-11-30 17:43:04 +02009330 if (width > (IS_I845G(dev_priv) ? 64 : 512))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009331 return false;
9332
9333 if (height > 1023)
9334 return false;
9335 } else {
9336 switch (width | height) {
9337 case 256:
9338 case 128:
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009339 if (IS_GEN2(dev_priv))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009340 return false;
9341 case 64:
9342 break;
9343 default:
9344 return false;
9345 }
9346 }
9347
9348 return true;
9349}
9350
Jesse Barnes79e53942008-11-07 14:24:08 -08009351/* VESA 640x480x72Hz mode to set on the pipe */
9352static struct drm_display_mode load_detect_mode = {
9353 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9354 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9355};
9356
Daniel Vettera8bb6812014-02-10 18:00:39 +01009357struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00009358intel_framebuffer_create(struct drm_i915_gem_object *obj,
9359 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +01009360{
9361 struct intel_framebuffer *intel_fb;
9362 int ret;
9363
9364 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009365 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009366 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +01009367
Chris Wilson24dbf512017-02-15 10:59:18 +00009368 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009369 if (ret)
9370 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009371
9372 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009373
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009374err:
9375 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009376 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009377}
9378
9379static u32
9380intel_framebuffer_pitch_for_width(int width, int bpp)
9381{
9382 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9383 return ALIGN(pitch, 64);
9384}
9385
9386static u32
9387intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
9388{
9389 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02009390 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01009391}
9392
9393static struct drm_framebuffer *
9394intel_framebuffer_create_for_mode(struct drm_device *dev,
9395 struct drm_display_mode *mode,
9396 int depth, int bpp)
9397{
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009398 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009399 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00009400 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01009401
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00009402 obj = i915_gem_object_create(to_i915(dev),
Chris Wilsond2dff872011-04-19 08:36:26 +01009403 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +01009404 if (IS_ERR(obj))
9405 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009406
9407 mode_cmd.width = mode->hdisplay;
9408 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009409 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9410 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00009411 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01009412
Chris Wilson24dbf512017-02-15 10:59:18 +00009413 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009414 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +01009415 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009416
9417 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009418}
9419
9420static struct drm_framebuffer *
9421mode_fits_in_fbdev(struct drm_device *dev,
9422 struct drm_display_mode *mode)
9423{
Daniel Vetter06957262015-08-10 13:34:08 +02009424#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +01009425 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01009426 struct drm_i915_gem_object *obj;
9427 struct drm_framebuffer *fb;
9428
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009429 if (!dev_priv->fbdev)
9430 return NULL;
9431
9432 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009433 return NULL;
9434
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009435 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009436 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009437
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009438 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009439 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009440 fb->format->cpp[0] * 8))
Chris Wilsond2dff872011-04-19 08:36:26 +01009441 return NULL;
9442
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009443 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01009444 return NULL;
9445
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009446 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +01009447 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02009448#else
9449 return NULL;
9450#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01009451}
9452
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009453static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9454 struct drm_crtc *crtc,
9455 struct drm_display_mode *mode,
9456 struct drm_framebuffer *fb,
9457 int x, int y)
9458{
9459 struct drm_plane_state *plane_state;
9460 int hdisplay, vdisplay;
9461 int ret;
9462
9463 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9464 if (IS_ERR(plane_state))
9465 return PTR_ERR(plane_state);
9466
9467 if (mode)
Daniel Vetter196cd5d2017-01-25 07:26:56 +01009468 drm_mode_get_hv_timing(mode, &hdisplay, &vdisplay);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009469 else
9470 hdisplay = vdisplay = 0;
9471
9472 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9473 if (ret)
9474 return ret;
9475 drm_atomic_set_fb_for_plane(plane_state, fb);
9476 plane_state->crtc_x = 0;
9477 plane_state->crtc_y = 0;
9478 plane_state->crtc_w = hdisplay;
9479 plane_state->crtc_h = vdisplay;
9480 plane_state->src_x = x << 16;
9481 plane_state->src_y = y << 16;
9482 plane_state->src_w = hdisplay << 16;
9483 plane_state->src_h = vdisplay << 16;
9484
9485 return 0;
9486}
9487
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009488bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01009489 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05009490 struct intel_load_detect_pipe *old,
9491 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009492{
9493 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009494 struct intel_encoder *intel_encoder =
9495 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009496 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009497 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009498 struct drm_crtc *crtc = NULL;
9499 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009500 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94352cf2012-07-05 22:51:56 +02009501 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05009502 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009503 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009504 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009505 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009506 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009507
Chris Wilsond2dff872011-04-19 08:36:26 +01009508 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009509 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009510 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009511
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009512 old->restore_state = NULL;
9513
Rob Clark51fd3712013-11-19 12:10:12 -05009514retry:
9515 ret = drm_modeset_lock(&config->connection_mutex, ctx);
9516 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009517 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009518
Jesse Barnes79e53942008-11-07 14:24:08 -08009519 /*
9520 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009521 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009522 * - if the connector already has an assigned crtc, use it (but make
9523 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009524 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009525 * - try to find the first unused crtc that can drive this connector,
9526 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009527 */
9528
9529 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009530 if (connector->state->crtc) {
9531 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009532
Rob Clark51fd3712013-11-19 12:10:12 -05009533 ret = drm_modeset_lock(&crtc->mutex, ctx);
9534 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009535 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +01009536
9537 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009538 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -08009539 }
9540
9541 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009542 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009543 i++;
9544 if (!(encoder->possible_crtcs & (1 << i)))
9545 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009546
9547 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9548 if (ret)
9549 goto fail;
9550
9551 if (possible_crtc->state->enable) {
9552 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +03009553 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009554 }
Ville Syrjäläa4592492014-08-11 13:15:36 +03009555
9556 crtc = possible_crtc;
9557 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009558 }
9559
9560 /*
9561 * If we didn't find an unused CRTC, don't use any.
9562 */
9563 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009564 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009565 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009566 }
9567
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009568found:
9569 intel_crtc = to_intel_crtc(crtc);
9570
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009571 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9572 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009573 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009574
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009575 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009576 restore_state = drm_atomic_state_alloc(dev);
9577 if (!state || !restore_state) {
9578 ret = -ENOMEM;
9579 goto fail;
9580 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009581
9582 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009583 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009584
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009585 connector_state = drm_atomic_get_connector_state(state, connector);
9586 if (IS_ERR(connector_state)) {
9587 ret = PTR_ERR(connector_state);
9588 goto fail;
9589 }
9590
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009591 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
9592 if (ret)
9593 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009594
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009595 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9596 if (IS_ERR(crtc_state)) {
9597 ret = PTR_ERR(crtc_state);
9598 goto fail;
9599 }
9600
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009601 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009602
Chris Wilson64927112011-04-20 07:25:26 +01009603 if (!mode)
9604 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08009605
Chris Wilsond2dff872011-04-19 08:36:26 +01009606 /* We need a framebuffer large enough to accommodate all accesses
9607 * that the plane may generate whilst we perform load detection.
9608 * We can not rely on the fbcon either being present (we get called
9609 * during its initialisation to detect all boot displays, or it may
9610 * not even exist) or that it is large enough to satisfy the
9611 * requested mode.
9612 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02009613 fb = mode_fits_in_fbdev(dev, mode);
9614 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009615 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009616 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +01009617 } else
9618 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009619 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009620 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009621 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009622 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009623
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009624 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
9625 if (ret)
9626 goto fail;
9627
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009628 drm_framebuffer_unreference(fb);
9629
9630 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
9631 if (ret)
9632 goto fail;
9633
9634 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
9635 if (!ret)
9636 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
9637 if (!ret)
9638 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
9639 if (ret) {
9640 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
9641 goto fail;
9642 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +03009643
Maarten Lankhorst3ba86072016-02-29 09:18:57 +01009644 ret = drm_atomic_commit(state);
9645 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +01009646 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009647 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009648 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009649
9650 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +00009651 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +01009652
Jesse Barnes79e53942008-11-07 14:24:08 -08009653 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009654 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009655 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009656
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009657fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +01009658 if (state) {
9659 drm_atomic_state_put(state);
9660 state = NULL;
9661 }
9662 if (restore_state) {
9663 drm_atomic_state_put(restore_state);
9664 restore_state = NULL;
9665 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009666
Rob Clark51fd3712013-11-19 12:10:12 -05009667 if (ret == -EDEADLK) {
9668 drm_modeset_backoff(ctx);
9669 goto retry;
9670 }
9671
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009672 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009673}
9674
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009675void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02009676 struct intel_load_detect_pipe *old,
9677 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009678{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009679 struct intel_encoder *intel_encoder =
9680 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01009681 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009682 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009683 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009684
Chris Wilsond2dff872011-04-19 08:36:26 +01009685 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009686 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009687 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009688
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009689 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +01009690 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009691
9692 ret = drm_atomic_commit(state);
Chris Wilson08536952016-10-14 13:18:18 +01009693 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009694 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +01009695 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -08009696}
9697
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009698static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009699 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009700{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009701 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009702 u32 dpll = pipe_config->dpll_hw_state.dpll;
9703
9704 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009705 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009706 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009707 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009708 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009709 return 96000;
9710 else
9711 return 48000;
9712}
9713
Jesse Barnes79e53942008-11-07 14:24:08 -08009714/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009715static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009716 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08009717{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009718 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009719 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009720 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009721 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009722 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009723 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +03009724 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009725 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08009726
9727 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03009728 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009729 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03009730 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009731
9732 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009733 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009734 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
9735 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08009736 } else {
9737 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
9738 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
9739 }
9740
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009741 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009742 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009743 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
9744 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08009745 else
9746 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08009747 DPLL_FPA01_P1_POST_DIV_SHIFT);
9748
9749 switch (dpll & DPLL_MODE_MASK) {
9750 case DPLLB_MODE_DAC_SERIAL:
9751 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
9752 5 : 10;
9753 break;
9754 case DPLLB_MODE_LVDS:
9755 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
9756 7 : 14;
9757 break;
9758 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08009759 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08009760 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009761 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009762 }
9763
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009764 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +03009765 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009766 else
Imre Deakdccbea32015-06-22 23:35:51 +03009767 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009768 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009769 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009770 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08009771
9772 if (is_lvds) {
9773 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
9774 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009775
9776 if (lvds & LVDS_CLKB_POWER_UP)
9777 clock.p2 = 7;
9778 else
9779 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08009780 } else {
9781 if (dpll & PLL_P1_DIVIDE_BY_TWO)
9782 clock.p1 = 2;
9783 else {
9784 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
9785 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
9786 }
9787 if (dpll & PLL_P2_DIVIDE_BY_4)
9788 clock.p2 = 4;
9789 else
9790 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08009791 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009792
Imre Deakdccbea32015-06-22 23:35:51 +03009793 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009794 }
9795
Ville Syrjälä18442d02013-09-13 16:00:08 +03009796 /*
9797 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01009798 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03009799 * encoder's get_config() function.
9800 */
Imre Deakdccbea32015-06-22 23:35:51 +03009801 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009802}
9803
Ville Syrjälä6878da02013-09-13 15:59:11 +03009804int intel_dotclock_calculate(int link_freq,
9805 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009806{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009807 /*
9808 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009809 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009810 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009811 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009812 *
9813 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009814 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08009815 */
9816
Ville Syrjälä6878da02013-09-13 15:59:11 +03009817 if (!m_n->link_n)
9818 return 0;
9819
9820 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
9821}
9822
Ville Syrjälä18442d02013-09-13 16:00:08 +03009823static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009824 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03009825{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02009826 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009827
9828 /* read out port_clock from the DPLL */
9829 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03009830
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009831 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02009832 * In case there is an active pipe without active ports,
9833 * we may need some idea for the dotclock anyway.
9834 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009835 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02009836 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +02009837 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009838 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08009839}
9840
9841/** Returns the currently programmed mode of the given pipe. */
9842struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
9843 struct drm_crtc *crtc)
9844{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009845 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009846 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009847 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009848 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009849 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009850 int htot = I915_READ(HTOTAL(cpu_transcoder));
9851 int hsync = I915_READ(HSYNC(cpu_transcoder));
9852 int vtot = I915_READ(VTOTAL(cpu_transcoder));
9853 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03009854 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08009855
9856 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
9857 if (!mode)
9858 return NULL;
9859
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009860 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9861 if (!pipe_config) {
9862 kfree(mode);
9863 return NULL;
9864 }
9865
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009866 /*
9867 * Construct a pipe_config sufficient for getting the clock info
9868 * back out of crtc_clock_get.
9869 *
9870 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9871 * to use a real value here instead.
9872 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009873 pipe_config->cpu_transcoder = (enum transcoder) pipe;
9874 pipe_config->pixel_multiplier = 1;
9875 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9876 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9877 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
9878 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009879
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009880 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08009881 mode->hdisplay = (htot & 0xffff) + 1;
9882 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9883 mode->hsync_start = (hsync & 0xffff) + 1;
9884 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9885 mode->vdisplay = (vtot & 0xffff) + 1;
9886 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9887 mode->vsync_start = (vsync & 0xffff) + 1;
9888 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9889
9890 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009891
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009892 kfree(pipe_config);
9893
Jesse Barnes79e53942008-11-07 14:24:08 -08009894 return mode;
9895}
9896
9897static void intel_crtc_destroy(struct drm_crtc *crtc)
9898{
9899 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009900 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009901 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009902
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009903 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009904 work = intel_crtc->flip_work;
9905 intel_crtc->flip_work = NULL;
9906 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009907
Daniel Vetter5a21b662016-05-24 17:13:53 +02009908 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009909 cancel_work_sync(&work->mmio_work);
9910 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009911 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009912 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009913
9914 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009915
Jesse Barnes79e53942008-11-07 14:24:08 -08009916 kfree(intel_crtc);
9917}
9918
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009919static void intel_unpin_work_fn(struct work_struct *__work)
9920{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009921 struct intel_flip_work *work =
9922 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009923 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
9924 struct drm_device *dev = crtc->base.dev;
9925 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009926
Daniel Vetter5a21b662016-05-24 17:13:53 +02009927 if (is_mmio_work(work))
9928 flush_work(&work->mmio_work);
9929
9930 mutex_lock(&dev->struct_mutex);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00009931 intel_unpin_fb_vma(work->old_vma);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01009932 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009933 mutex_unlock(&dev->struct_mutex);
9934
Chris Wilsone8a261e2016-07-20 13:31:49 +01009935 i915_gem_request_put(work->flip_queued_req);
9936
Chris Wilson5748b6a2016-08-04 16:32:38 +01009937 intel_frontbuffer_flip_complete(to_i915(dev),
9938 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009939 intel_fbc_post_update(crtc);
9940 drm_framebuffer_unreference(work->old_fb);
9941
9942 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
9943 atomic_dec(&crtc->unpin_work_count);
9944
9945 kfree(work);
9946}
9947
9948/* Is 'a' after or equal to 'b'? */
9949static bool g4x_flip_count_after_eq(u32 a, u32 b)
9950{
9951 return !((a - b) & 0x80000000);
9952}
9953
9954static bool __pageflip_finished_cs(struct intel_crtc *crtc,
9955 struct intel_flip_work *work)
9956{
9957 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009958 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009959
Chris Wilson8af29b02016-09-09 14:11:47 +01009960 if (abort_flip_on_reset(crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02009961 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009962
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02009963 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +02009964 * The relevant registers doen't exist on pre-ctg.
9965 * As the flip done interrupt doesn't trigger for mmio
9966 * flips on gmch platforms, a flip count check isn't
9967 * really needed there. But since ctg has the registers,
9968 * include it in the check anyway.
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02009969 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01009970 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +02009971 return true;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02009972
Daniel Vetter5a21b662016-05-24 17:13:53 +02009973 /*
9974 * BDW signals flip done immediately if the plane
9975 * is disabled, even if the plane enable is already
9976 * armed to occur at the next vblank :(
9977 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +02009978
Daniel Vetter5a21b662016-05-24 17:13:53 +02009979 /*
9980 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9981 * used the same base address. In that case the mmio flip might
9982 * have completed, but the CS hasn't even executed the flip yet.
9983 *
9984 * A flip count check isn't enough as the CS might have updated
9985 * the base address just after start of vblank, but before we
9986 * managed to process the interrupt. This means we'd complete the
9987 * CS flip too soon.
9988 *
9989 * Combining both checks should get us a good enough result. It may
9990 * still happen that the CS flip has been executed, but has not
9991 * yet actually completed. But in case the base address is the same
9992 * anyway, we don't really care.
9993 */
9994 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9995 crtc->flip_work->gtt_offset &&
9996 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
9997 crtc->flip_work->flip_count);
9998}
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02009999
Daniel Vetter5a21b662016-05-24 17:13:53 +020010000static bool
10001__pageflip_finished_mmio(struct intel_crtc *crtc,
10002 struct intel_flip_work *work)
10003{
10004 /*
10005 * MMIO work completes when vblank is different from
10006 * flip_queued_vblank.
10007 *
10008 * Reset counter value doesn't matter, this is handled by
10009 * i915_wait_request finishing early, so no need to handle
10010 * reset here.
10011 */
10012 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010013}
10014
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010015
10016static bool pageflip_finished(struct intel_crtc *crtc,
10017 struct intel_flip_work *work)
10018{
10019 if (!atomic_read(&work->pending))
10020 return false;
10021
10022 smp_rmb();
10023
Daniel Vetter5a21b662016-05-24 17:13:53 +020010024 if (is_mmio_work(work))
10025 return __pageflip_finished_mmio(crtc, work);
10026 else
10027 return __pageflip_finished_cs(crtc, work);
10028}
10029
10030void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
10031{
Chris Wilson91c8a322016-07-05 10:40:23 +010010032 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010033 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010034 struct intel_flip_work *work;
10035 unsigned long flags;
10036
10037 /* Ignore early vblank irqs */
10038 if (!crtc)
10039 return;
10040
Daniel Vetterf3260382014-09-15 14:55:23 +020010041 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010042 * This is called both by irq handlers and the reset code (to complete
10043 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000010044 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020010045 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010046 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010047
10048 if (work != NULL &&
10049 !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010050 pageflip_finished(crtc, work))
10051 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010052
10053 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010054}
10055
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010056void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010057{
Chris Wilson91c8a322016-07-05 10:40:23 +010010058 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010059 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010060 struct intel_flip_work *work;
10061 unsigned long flags;
10062
10063 /* Ignore early vblank irqs */
10064 if (!crtc)
10065 return;
10066
10067 /*
10068 * This is called both by irq handlers and the reset code (to complete
10069 * lost pageflips) so needs the full irqsave spinlocks.
10070 */
10071 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010072 work = crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010073
Daniel Vetter5a21b662016-05-24 17:13:53 +020010074 if (work != NULL &&
10075 is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010076 pageflip_finished(crtc, work))
10077 page_flip_completed(crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020010078
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010079 spin_unlock_irqrestore(&dev->event_lock, flags);
10080}
10081
Daniel Vetter5a21b662016-05-24 17:13:53 +020010082static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
10083 struct intel_flip_work *work)
10084{
10085 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
10086
10087 /* Ensure that the work item is consistent when activating it ... */
10088 smp_mb__before_atomic();
10089 atomic_set(&work->pending, 1);
10090}
10091
10092static int intel_gen2_queue_flip(struct drm_device *dev,
10093 struct drm_crtc *crtc,
10094 struct drm_framebuffer *fb,
10095 struct drm_i915_gem_object *obj,
10096 struct drm_i915_gem_request *req,
10097 uint32_t flags)
10098{
Daniel Vetter5a21b662016-05-24 17:13:53 +020010099 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010100 u32 flip_mask, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010101
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010102 cs = intel_ring_begin(req, 6);
10103 if (IS_ERR(cs))
10104 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010105
10106 /* Can't queue multiple flips, so wait for the previous
10107 * one to finish before executing the next.
10108 */
10109 if (intel_crtc->plane)
10110 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10111 else
10112 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010113 *cs++ = MI_WAIT_FOR_EVENT | flip_mask;
10114 *cs++ = MI_NOOP;
10115 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10116 *cs++ = fb->pitches[0];
10117 *cs++ = intel_crtc->flip_work->gtt_offset;
10118 *cs++ = 0; /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020010119
10120 return 0;
10121}
10122
10123static int intel_gen3_queue_flip(struct drm_device *dev,
10124 struct drm_crtc *crtc,
10125 struct drm_framebuffer *fb,
10126 struct drm_i915_gem_object *obj,
10127 struct drm_i915_gem_request *req,
10128 uint32_t flags)
10129{
Daniel Vetter5a21b662016-05-24 17:13:53 +020010130 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010131 u32 flip_mask, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010132
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010133 cs = intel_ring_begin(req, 6);
10134 if (IS_ERR(cs))
10135 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010136
10137 if (intel_crtc->plane)
10138 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10139 else
10140 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010141 *cs++ = MI_WAIT_FOR_EVENT | flip_mask;
10142 *cs++ = MI_NOOP;
10143 *cs++ = MI_DISPLAY_FLIP_I915 | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10144 *cs++ = fb->pitches[0];
10145 *cs++ = intel_crtc->flip_work->gtt_offset;
10146 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010147
10148 return 0;
10149}
10150
10151static int intel_gen4_queue_flip(struct drm_device *dev,
10152 struct drm_crtc *crtc,
10153 struct drm_framebuffer *fb,
10154 struct drm_i915_gem_object *obj,
10155 struct drm_i915_gem_request *req,
10156 uint32_t flags)
10157{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010158 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010159 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010160 u32 pf, pipesrc, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010161
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010162 cs = intel_ring_begin(req, 4);
10163 if (IS_ERR(cs))
10164 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010165
10166 /* i965+ uses the linear or tiled offsets from the
10167 * Display Registers (which do not change across a page-flip)
10168 * so we need only reprogram the base address.
10169 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010170 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10171 *cs++ = fb->pitches[0];
10172 *cs++ = intel_crtc->flip_work->gtt_offset |
10173 intel_fb_modifier_to_tiling(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010174
10175 /* XXX Enabling the panel-fitter across page-flip is so far
10176 * untested on non-native modes, so ignore it for now.
10177 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10178 */
10179 pf = 0;
10180 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010181 *cs++ = pf | pipesrc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010182
10183 return 0;
10184}
10185
10186static int intel_gen6_queue_flip(struct drm_device *dev,
10187 struct drm_crtc *crtc,
10188 struct drm_framebuffer *fb,
10189 struct drm_i915_gem_object *obj,
10190 struct drm_i915_gem_request *req,
10191 uint32_t flags)
10192{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010193 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010194 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010195 u32 pf, pipesrc, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010196
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010197 cs = intel_ring_begin(req, 4);
10198 if (IS_ERR(cs))
10199 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010200
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010201 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10202 *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier);
10203 *cs++ = intel_crtc->flip_work->gtt_offset;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010204
10205 /* Contrary to the suggestions in the documentation,
10206 * "Enable Panel Fitter" does not seem to be required when page
10207 * flipping with a non-native mode, and worse causes a normal
10208 * modeset to fail.
10209 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10210 */
10211 pf = 0;
10212 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010213 *cs++ = pf | pipesrc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010214
10215 return 0;
10216}
10217
10218static int intel_gen7_queue_flip(struct drm_device *dev,
10219 struct drm_crtc *crtc,
10220 struct drm_framebuffer *fb,
10221 struct drm_i915_gem_object *obj,
10222 struct drm_i915_gem_request *req,
10223 uint32_t flags)
10224{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010225 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010226 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010227 u32 *cs, plane_bit = 0;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010228 int len, ret;
10229
10230 switch (intel_crtc->plane) {
10231 case PLANE_A:
10232 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10233 break;
10234 case PLANE_B:
10235 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10236 break;
10237 case PLANE_C:
10238 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10239 break;
10240 default:
10241 WARN_ONCE(1, "unknown plane in flip command\n");
10242 return -ENODEV;
10243 }
10244
10245 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010010246 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010247 len += 6;
10248 /*
10249 * On Gen 8, SRM is now taking an extra dword to accommodate
10250 * 48bits addresses, and we need a NOOP for the batch size to
10251 * stay even.
10252 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010253 if (IS_GEN8(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010254 len += 2;
10255 }
10256
10257 /*
10258 * BSpec MI_DISPLAY_FLIP for IVB:
10259 * "The full packet must be contained within the same cache line."
10260 *
10261 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
10262 * cacheline, if we ever start emitting more commands before
10263 * the MI_DISPLAY_FLIP we may need to first emit everything else,
10264 * then do the cacheline alignment, and finally emit the
10265 * MI_DISPLAY_FLIP.
10266 */
10267 ret = intel_ring_cacheline_align(req);
10268 if (ret)
10269 return ret;
10270
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010271 cs = intel_ring_begin(req, len);
10272 if (IS_ERR(cs))
10273 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010274
10275 /* Unmask the flip-done completion message. Note that the bspec says that
10276 * we should do this for both the BCS and RCS, and that we must not unmask
10277 * more than one flip event at any time (or ensure that one flip message
10278 * can be sent by waiting for flip-done prior to queueing new flips).
10279 * Experimentation says that BCS works despite DERRMR masking all
10280 * flip-done completion events and that unmasking all planes at once
10281 * for the RCS also doesn't appear to drop events. Setting the DERRMR
10282 * to zero does lead to lockups within MI_DISPLAY_FLIP.
10283 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010010284 if (req->engine->id == RCS) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010285 *cs++ = MI_LOAD_REGISTER_IMM(1);
10286 *cs++ = i915_mmio_reg_offset(DERRMR);
10287 *cs++ = ~(DERRMR_PIPEA_PRI_FLIP_DONE |
10288 DERRMR_PIPEB_PRI_FLIP_DONE |
10289 DERRMR_PIPEC_PRI_FLIP_DONE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010290 if (IS_GEN8(dev_priv))
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010291 *cs++ = MI_STORE_REGISTER_MEM_GEN8 |
10292 MI_SRM_LRM_GLOBAL_GTT;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010293 else
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010294 *cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
10295 *cs++ = i915_mmio_reg_offset(DERRMR);
10296 *cs++ = i915_ggtt_offset(req->engine->scratch) + 256;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010297 if (IS_GEN8(dev_priv)) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010298 *cs++ = 0;
10299 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010300 }
10301 }
10302
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010303 *cs++ = MI_DISPLAY_FLIP_I915 | plane_bit;
10304 *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier);
10305 *cs++ = intel_crtc->flip_work->gtt_offset;
10306 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010307
10308 return 0;
10309}
10310
10311static bool use_mmio_flip(struct intel_engine_cs *engine,
10312 struct drm_i915_gem_object *obj)
10313{
10314 /*
10315 * This is not being used for older platforms, because
10316 * non-availability of flip done interrupt forces us to use
10317 * CS flips. Older platforms derive flip done using some clever
10318 * tricks involving the flip_pending status bits and vblank irqs.
10319 * So using MMIO flips there would disrupt this mechanism.
10320 */
10321
10322 if (engine == NULL)
10323 return true;
10324
10325 if (INTEL_GEN(engine->i915) < 5)
10326 return false;
10327
10328 if (i915.use_mmio_flip < 0)
10329 return false;
10330 else if (i915.use_mmio_flip > 0)
10331 return true;
10332 else if (i915.enable_execlists)
10333 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010010334
Chris Wilsond07f0e52016-10-28 13:58:44 +010010335 return engine != i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010336}
10337
10338static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
10339 unsigned int rotation,
10340 struct intel_flip_work *work)
10341{
10342 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010343 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010344 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
10345 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020010346 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010347
10348 ctl = I915_READ(PLANE_CTL(pipe, 0));
10349 ctl &= ~PLANE_CTL_TILED_MASK;
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010350 switch (fb->modifier) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010351 case DRM_FORMAT_MOD_NONE:
10352 break;
10353 case I915_FORMAT_MOD_X_TILED:
10354 ctl |= PLANE_CTL_TILED_X;
10355 break;
10356 case I915_FORMAT_MOD_Y_TILED:
10357 ctl |= PLANE_CTL_TILED_Y;
10358 break;
10359 case I915_FORMAT_MOD_Yf_TILED:
10360 ctl |= PLANE_CTL_TILED_YF;
10361 break;
10362 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010363 MISSING_CASE(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010364 }
10365
10366 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010367 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
10368 * PLANE_SURF updates, the update is then guaranteed to be atomic.
10369 */
10370 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
10371 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
10372
10373 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
10374 POSTING_READ(PLANE_SURF(pipe, 0));
10375}
10376
10377static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
10378 struct intel_flip_work *work)
10379{
10380 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010381 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020010382 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010383 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
10384 u32 dspcntr;
10385
10386 dspcntr = I915_READ(reg);
10387
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010388 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010389 dspcntr |= DISPPLANE_TILED;
10390 else
10391 dspcntr &= ~DISPPLANE_TILED;
10392
10393 I915_WRITE(reg, dspcntr);
10394
10395 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
10396 POSTING_READ(DSPSURF(intel_crtc->plane));
10397}
10398
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010399static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000010400{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010401 struct intel_flip_work *work =
10402 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010403 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10404 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
10405 struct intel_framebuffer *intel_fb =
10406 to_intel_framebuffer(crtc->base.primary->fb);
10407 struct drm_i915_gem_object *obj = intel_fb->obj;
10408
Chris Wilsond07f0e52016-10-28 13:58:44 +010010409 WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010410
10411 intel_pipe_update_start(crtc);
10412
10413 if (INTEL_GEN(dev_priv) >= 9)
10414 skl_do_mmio_flip(crtc, work->rotation, work);
10415 else
10416 /* use_mmio_flip() retricts MMIO flips to ilk+ */
10417 ilk_do_mmio_flip(crtc, work);
10418
10419 intel_pipe_update_end(crtc, work);
10420}
10421
10422static int intel_default_queue_flip(struct drm_device *dev,
10423 struct drm_crtc *crtc,
10424 struct drm_framebuffer *fb,
10425 struct drm_i915_gem_object *obj,
10426 struct drm_i915_gem_request *req,
10427 uint32_t flags)
10428{
10429 return -ENODEV;
10430}
10431
10432static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
10433 struct intel_crtc *intel_crtc,
10434 struct intel_flip_work *work)
10435{
10436 u32 addr, vblank;
10437
10438 if (!atomic_read(&work->pending))
10439 return false;
10440
10441 smp_rmb();
10442
10443 vblank = intel_crtc_get_vblank_counter(intel_crtc);
10444 if (work->flip_ready_vblank == 0) {
10445 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010010446 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010447 return false;
10448
10449 work->flip_ready_vblank = vblank;
10450 }
10451
10452 if (vblank - work->flip_ready_vblank < 3)
10453 return false;
10454
10455 /* Potential stall - if we see that the flip has happened,
10456 * assume a missed interrupt. */
10457 if (INTEL_GEN(dev_priv) >= 4)
10458 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
10459 else
10460 addr = I915_READ(DSPADDR(intel_crtc->plane));
10461
10462 /* There is a potential issue here with a false positive after a flip
10463 * to the same address. We could address this by checking for a
10464 * non-incrementing frame counter.
10465 */
10466 return addr == work->gtt_offset;
10467}
10468
10469void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
10470{
Chris Wilson91c8a322016-07-05 10:40:23 +010010471 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010472 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010473 struct intel_flip_work *work;
10474
10475 WARN_ON(!in_interrupt());
10476
10477 if (crtc == NULL)
10478 return;
10479
10480 spin_lock(&dev->event_lock);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010481 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010482
10483 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010484 __pageflip_stall_check_cs(dev_priv, crtc, work)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010485 WARN_ONCE(1,
10486 "Kicking stuck page flip: queued at %d, now %d\n",
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010487 work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
10488 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010489 work = NULL;
10490 }
10491
10492 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010493 intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010494 intel_queue_rps_boost_for_request(work->flip_queued_req);
10495 spin_unlock(&dev->event_lock);
10496}
10497
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010010498__maybe_unused
Daniel Vetter5a21b662016-05-24 17:13:53 +020010499static int intel_crtc_page_flip(struct drm_crtc *crtc,
10500 struct drm_framebuffer *fb,
10501 struct drm_pending_vblank_event *event,
10502 uint32_t page_flip_flags)
10503{
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010504 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010505 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010506 struct drm_framebuffer *old_fb = crtc->primary->fb;
10507 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
10508 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10509 struct drm_plane *primary = crtc->primary;
10510 enum pipe pipe = intel_crtc->pipe;
10511 struct intel_flip_work *work;
10512 struct intel_engine_cs *engine;
10513 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010010514 struct drm_i915_gem_request *request;
Chris Wilson058d88c2016-08-15 10:49:06 +010010515 struct i915_vma *vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010516 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010517
Daniel Vetter5a21b662016-05-24 17:13:53 +020010518 /*
10519 * drm_mode_page_flip_ioctl() should already catch this, but double
10520 * check to be safe. In the future we may enable pageflipping from
10521 * a disabled primary plane.
10522 */
10523 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
10524 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010525
Daniel Vetter5a21b662016-05-24 17:13:53 +020010526 /* Can't change pixel format via MI display flips. */
Ville Syrjälädbd4d572016-11-18 21:53:10 +020010527 if (fb->format != crtc->primary->fb->format)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010528 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010529
Daniel Vetter5a21b662016-05-24 17:13:53 +020010530 /*
10531 * TILEOFF/LINOFF registers can't be changed via MI display flips.
10532 * Note that pitch changes could also affect these register.
10533 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010534 if (INTEL_GEN(dev_priv) > 3 &&
Daniel Vetter5a21b662016-05-24 17:13:53 +020010535 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
10536 fb->pitches[0] != crtc->primary->fb->pitches[0]))
10537 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010538
Daniel Vetter5a21b662016-05-24 17:13:53 +020010539 if (i915_terminally_wedged(&dev_priv->gpu_error))
10540 goto out_hang;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010541
Daniel Vetter5a21b662016-05-24 17:13:53 +020010542 work = kzalloc(sizeof(*work), GFP_KERNEL);
10543 if (work == NULL)
10544 return -ENOMEM;
10545
10546 work->event = event;
10547 work->crtc = crtc;
10548 work->old_fb = old_fb;
10549 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010550
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010551 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010552 if (ret)
10553 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010554
Daniel Vetter5a21b662016-05-24 17:13:53 +020010555 /* We borrow the event spin lock for protecting flip_work */
10556 spin_lock_irq(&dev->event_lock);
10557 if (intel_crtc->flip_work) {
10558 /* Before declaring the flip queue wedged, check if
10559 * the hardware completed the operation behind our backs.
10560 */
10561 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
10562 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
10563 page_flip_completed(intel_crtc);
10564 } else {
10565 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
10566 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010567
Daniel Vetter5a21b662016-05-24 17:13:53 +020010568 drm_crtc_vblank_put(crtc);
10569 kfree(work);
10570 return -EBUSY;
10571 }
10572 }
10573 intel_crtc->flip_work = work;
10574 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080010575
Daniel Vetter5a21b662016-05-24 17:13:53 +020010576 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
10577 flush_workqueue(dev_priv->wq);
10578
10579 /* Reference the objects for the scheduled work. */
10580 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010581
10582 crtc->primary->fb = fb;
10583 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020010584
Chris Wilson25dc5562016-07-20 13:31:52 +010010585 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010586
10587 ret = i915_mutex_lock_interruptible(dev);
10588 if (ret)
10589 goto cleanup;
10590
Chris Wilson8af29b02016-09-09 14:11:47 +010010591 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
10592 if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010593 ret = -EIO;
Matthew Auldddbb2712016-11-28 10:36:48 +000010594 goto unlock;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010595 }
10596
10597 atomic_inc(&intel_crtc->unpin_work_count);
10598
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010599 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010600 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
10601
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010010602 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053010603 engine = dev_priv->engine[BCS];
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010604 if (fb->modifier != old_fb->modifier)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010605 /* vlv: DISPLAY_FLIP fails to change tiling */
10606 engine = NULL;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010010607 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053010608 engine = dev_priv->engine[BCS];
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010609 } else if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsond07f0e52016-10-28 13:58:44 +010010610 engine = i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010611 if (engine == NULL || engine->id != RCS)
Akash Goel3b3f1652016-10-13 22:44:48 +053010612 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020010613 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +053010614 engine = dev_priv->engine[RCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020010615 }
10616
10617 mmio_flip = use_mmio_flip(engine, obj);
10618
Chris Wilson058d88c2016-08-15 10:49:06 +010010619 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
10620 if (IS_ERR(vma)) {
10621 ret = PTR_ERR(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010622 goto cleanup_pending;
Chris Wilson058d88c2016-08-15 10:49:06 +010010623 }
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010624
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010625 work->old_vma = to_intel_plane_state(primary->state)->vma;
10626 to_intel_plane_state(primary->state)->vma = vma;
10627
10628 work->gtt_offset = i915_ggtt_offset(vma) + intel_crtc->dspaddr_offset;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010629 work->rotation = crtc->primary->state->rotation;
10630
Paulo Zanoni1f0613162016-08-17 16:41:44 -030010631 /*
10632 * There's the potential that the next frame will not be compatible with
10633 * FBC, so we want to call pre_update() before the actual page flip.
10634 * The problem is that pre_update() caches some information about the fb
10635 * object, so we want to do this only after the object is pinned. Let's
10636 * be on the safe side and do this immediately before scheduling the
10637 * flip.
10638 */
10639 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
10640 to_intel_plane_state(primary->state));
10641
Daniel Vetter5a21b662016-05-24 17:13:53 +020010642 if (mmio_flip) {
10643 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
Imre Deak6277c8d2016-09-20 14:58:19 +030010644 queue_work(system_unbound_wq, &work->mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010645 } else {
Chris Wilsone8a9c582016-12-18 15:37:20 +000010646 request = i915_gem_request_alloc(engine,
10647 dev_priv->kernel_context);
Chris Wilson8e637172016-08-02 22:50:26 +010010648 if (IS_ERR(request)) {
10649 ret = PTR_ERR(request);
10650 goto cleanup_unpin;
10651 }
10652
Chris Wilsona2bc4692016-09-09 14:11:56 +010010653 ret = i915_gem_request_await_object(request, obj, false);
Chris Wilson8e637172016-08-02 22:50:26 +010010654 if (ret)
10655 goto cleanup_request;
10656
Daniel Vetter5a21b662016-05-24 17:13:53 +020010657 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
10658 page_flip_flags);
10659 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010010660 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010661
10662 intel_mark_page_flip_active(intel_crtc, work);
10663
Chris Wilson8e637172016-08-02 22:50:26 +010010664 work->flip_queued_req = i915_gem_request_get(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010665 i915_add_request_no_flush(request);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010666 }
10667
Chris Wilson92117f02016-11-28 14:36:48 +000010668 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010669 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
10670 to_intel_plane(primary)->frontbuffer_bit);
10671 mutex_unlock(&dev->struct_mutex);
10672
Chris Wilson5748b6a2016-08-04 16:32:38 +010010673 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020010674 to_intel_plane(primary)->frontbuffer_bit);
10675
10676 trace_i915_flip_request(intel_crtc->plane, obj);
10677
10678 return 0;
10679
Chris Wilson8e637172016-08-02 22:50:26 +010010680cleanup_request:
10681 i915_add_request_no_flush(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010682cleanup_unpin:
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010683 to_intel_plane_state(primary->state)->vma = work->old_vma;
10684 intel_unpin_fb_vma(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010685cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010686 atomic_dec(&intel_crtc->unpin_work_count);
Matthew Auldddbb2712016-11-28 10:36:48 +000010687unlock:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010688 mutex_unlock(&dev->struct_mutex);
10689cleanup:
10690 crtc->primary->fb = old_fb;
10691 update_state_fb(crtc->primary);
10692
Chris Wilsonf0cd5182016-10-28 13:58:43 +010010693 i915_gem_object_put(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010694 drm_framebuffer_unreference(work->old_fb);
10695
10696 spin_lock_irq(&dev->event_lock);
10697 intel_crtc->flip_work = NULL;
10698 spin_unlock_irq(&dev->event_lock);
10699
10700 drm_crtc_vblank_put(crtc);
10701free_work:
10702 kfree(work);
10703
10704 if (ret == -EIO) {
10705 struct drm_atomic_state *state;
10706 struct drm_plane_state *plane_state;
10707
10708out_hang:
10709 state = drm_atomic_state_alloc(dev);
10710 if (!state)
10711 return -ENOMEM;
10712 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
10713
10714retry:
10715 plane_state = drm_atomic_get_plane_state(state, primary);
10716 ret = PTR_ERR_OR_ZERO(plane_state);
10717 if (!ret) {
10718 drm_atomic_set_fb_for_plane(plane_state, fb);
10719
10720 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
10721 if (!ret)
10722 ret = drm_atomic_commit(state);
10723 }
10724
10725 if (ret == -EDEADLK) {
10726 drm_modeset_backoff(state->acquire_ctx);
10727 drm_atomic_state_clear(state);
10728 goto retry;
10729 }
10730
Chris Wilson08536952016-10-14 13:18:18 +010010731 drm_atomic_state_put(state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010732
10733 if (ret == 0 && event) {
10734 spin_lock_irq(&dev->event_lock);
10735 drm_crtc_send_vblank_event(crtc, event);
10736 spin_unlock_irq(&dev->event_lock);
10737 }
10738 }
10739 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010740}
10741
Daniel Vetter5a21b662016-05-24 17:13:53 +020010742
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010743/**
10744 * intel_wm_need_update - Check whether watermarks need updating
10745 * @plane: drm plane
10746 * @state: new plane state
10747 *
10748 * Check current plane state versus the new one to determine whether
10749 * watermarks need to be recalculated.
10750 *
10751 * Returns true or false.
10752 */
10753static bool intel_wm_need_update(struct drm_plane *plane,
10754 struct drm_plane_state *state)
10755{
Matt Roperd21fbe82015-09-24 15:53:12 -070010756 struct intel_plane_state *new = to_intel_plane_state(state);
10757 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10758
10759 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010760 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010761 return true;
10762
10763 if (!cur->base.fb || !new->base.fb)
10764 return false;
10765
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010766 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010767 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010768 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10769 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10770 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10771 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010772 return true;
10773
10774 return false;
10775}
10776
Matt Roperd21fbe82015-09-24 15:53:12 -070010777static bool needs_scaling(struct intel_plane_state *state)
10778{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010779 int src_w = drm_rect_width(&state->base.src) >> 16;
10780 int src_h = drm_rect_height(&state->base.src) >> 16;
10781 int dst_w = drm_rect_width(&state->base.dst);
10782 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010783
10784 return (src_w != dst_w || src_h != dst_h);
10785}
10786
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010787int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
10788 struct drm_plane_state *plane_state)
10789{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010790 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010791 struct drm_crtc *crtc = crtc_state->crtc;
10792 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010793 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010794 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010795 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010796 struct intel_plane_state *old_plane_state =
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010797 to_intel_plane_state(plane->base.state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010798 bool mode_changed = needs_modeset(crtc_state);
10799 bool was_crtc_enabled = crtc->state->active;
10800 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010801 bool turn_off, turn_on, visible, was_visible;
10802 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010803 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010804
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010805 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010806 ret = skl_update_scaler_plane(
10807 to_intel_crtc_state(crtc_state),
10808 to_intel_plane_state(plane_state));
10809 if (ret)
10810 return ret;
10811 }
10812
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010813 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010814 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010815
10816 if (!was_crtc_enabled && WARN_ON(was_visible))
10817 was_visible = false;
10818
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010819 /*
10820 * Visibility is calculated as if the crtc was on, but
10821 * after scaler setup everything depends on it being off
10822 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010823 *
10824 * FIXME this is wrong for watermarks. Watermarks should also
10825 * be computed as if the pipe would be active. Perhaps move
10826 * per-plane wm computation to the .check_plane() hook, and
10827 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010828 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010829 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010830 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010831 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10832 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010833
10834 if (!was_visible && !visible)
10835 return 0;
10836
Maarten Lankhorste8861672016-02-24 11:24:26 +010010837 if (fb != old_plane_state->base.fb)
10838 pipe_config->fb_changed = true;
10839
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010840 turn_off = was_visible && (!visible || mode_changed);
10841 turn_on = visible && (!was_visible || mode_changed);
10842
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010843 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010844 intel_crtc->base.base.id, intel_crtc->base.name,
10845 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010846 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010847
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010848 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010849 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010850 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010851 turn_off, turn_on, mode_changed);
10852
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010853 if (turn_on) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010854 if (INTEL_GEN(dev_priv) < 5)
10855 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010856
10857 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010858 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010859 pipe_config->disable_cxsr = true;
10860 } else if (turn_off) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010861 if (INTEL_GEN(dev_priv) < 5)
10862 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010863
Ville Syrjälä852eb002015-06-24 22:00:07 +030010864 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010865 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010866 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010867 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010868 if (INTEL_GEN(dev_priv) < 5) {
10869 /* FIXME bollocks */
10870 pipe_config->update_wm_pre = true;
10871 pipe_config->update_wm_post = true;
10872 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030010873 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010874
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010875 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010876 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010877
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010878 /*
10879 * WaCxSRDisabledForSpriteScaling:ivb
10880 *
10881 * cstate->update_wm was already set above, so this flag will
10882 * take effect when we commit and program watermarks.
10883 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010884 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010885 needs_scaling(to_intel_plane_state(plane_state)) &&
10886 !needs_scaling(old_plane_state))
10887 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010888
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010889 return 0;
10890}
10891
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010892static bool encoders_cloneable(const struct intel_encoder *a,
10893 const struct intel_encoder *b)
10894{
10895 /* masks could be asymmetric, so check both ways */
10896 return a == b || (a->cloneable & (1 << b->type) &&
10897 b->cloneable & (1 << a->type));
10898}
10899
10900static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10901 struct intel_crtc *crtc,
10902 struct intel_encoder *encoder)
10903{
10904 struct intel_encoder *source_encoder;
10905 struct drm_connector *connector;
10906 struct drm_connector_state *connector_state;
10907 int i;
10908
10909 for_each_connector_in_state(state, connector, connector_state, i) {
10910 if (connector_state->crtc != &crtc->base)
10911 continue;
10912
10913 source_encoder =
10914 to_intel_encoder(connector_state->best_encoder);
10915 if (!encoders_cloneable(encoder, source_encoder))
10916 return false;
10917 }
10918
10919 return true;
10920}
10921
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010922static int intel_crtc_atomic_check(struct drm_crtc *crtc,
10923 struct drm_crtc_state *crtc_state)
10924{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010925 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010926 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010927 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010928 struct intel_crtc_state *pipe_config =
10929 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010930 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020010931 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010932 bool mode_changed = needs_modeset(crtc_state);
10933
Ville Syrjälä852eb002015-06-24 22:00:07 +030010934 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010935 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020010936
Maarten Lankhorstad421372015-06-15 12:33:42 +020010937 if (mode_changed && crtc_state->enable &&
10938 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010939 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020010940 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10941 pipe_config);
10942 if (ret)
10943 return ret;
10944 }
10945
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010946 if (crtc_state->color_mgmt_changed) {
10947 ret = intel_color_check(crtc, crtc_state);
10948 if (ret)
10949 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010010950
10951 /*
10952 * Changing color management on Intel hardware is
10953 * handled as part of planes update.
10954 */
10955 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010956 }
10957
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010958 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010959 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010010960 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080010961 if (ret) {
10962 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070010963 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080010964 }
10965 }
10966
10967 if (dev_priv->display.compute_intermediate_wm &&
10968 !to_intel_atomic_state(state)->skip_intermediate_wm) {
10969 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
10970 return 0;
10971
10972 /*
10973 * Calculate 'intermediate' watermarks that satisfy both the
10974 * old state and the new state. We can program these
10975 * immediately.
10976 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010977 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080010978 intel_crtc,
10979 pipe_config);
10980 if (ret) {
10981 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
10982 return ret;
10983 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070010984 } else if (dev_priv->display.compute_intermediate_wm) {
10985 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
10986 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010987 }
10988
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010989 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010990 if (mode_changed)
10991 ret = skl_update_scaler_crtc(pipe_config);
10992
10993 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020010994 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010995 pipe_config);
10996 }
10997
10998 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010999}
11000
Jani Nikula65b38e02015-04-13 11:26:56 +030011001static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011002 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Daniel Vetter5a21b662016-05-24 17:13:53 +020011003 .atomic_begin = intel_begin_crtc_commit,
11004 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011005 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011006};
11007
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011008static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11009{
11010 struct intel_connector *connector;
11011
11012 for_each_intel_connector(dev, connector) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020011013 if (connector->base.state->crtc)
11014 drm_connector_unreference(&connector->base);
11015
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011016 if (connector->base.encoder) {
11017 connector->base.state->best_encoder =
11018 connector->base.encoder;
11019 connector->base.state->crtc =
11020 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020011021
11022 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011023 } else {
11024 connector->base.state->best_encoder = NULL;
11025 connector->base.state->crtc = NULL;
11026 }
11027 }
11028}
11029
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011030static void
Robin Schroereba905b2014-05-18 02:24:50 +020011031connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011032 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011033{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011034 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011035 int bpp = pipe_config->pipe_bpp;
11036
11037 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011038 connector->base.base.id,
11039 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011040
11041 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011042 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011043 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011044 bpp, info->bpc * 3);
11045 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011046 }
11047
Mario Kleiner196f9542016-07-06 12:05:45 +020011048 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011049 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020011050 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11051 bpp);
11052 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011053 }
11054}
11055
11056static int
11057compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011058 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011059{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011060 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011061 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011062 struct drm_connector *connector;
11063 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011064 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011065
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011066 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
11067 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011068 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011069 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011070 bpp = 12*3;
11071 else
11072 bpp = 8*3;
11073
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011074
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011075 pipe_config->pipe_bpp = bpp;
11076
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011077 state = pipe_config->base.state;
11078
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011079 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011080 for_each_connector_in_state(state, connector, connector_state, i) {
11081 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011082 continue;
11083
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011084 connected_sink_compute_bpp(to_intel_connector(connector),
11085 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011086 }
11087
11088 return bpp;
11089}
11090
Daniel Vetter644db712013-09-19 14:53:58 +020011091static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11092{
11093 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11094 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011095 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011096 mode->crtc_hdisplay, mode->crtc_hsync_start,
11097 mode->crtc_hsync_end, mode->crtc_htotal,
11098 mode->crtc_vdisplay, mode->crtc_vsync_start,
11099 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11100}
11101
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011102static inline void
11103intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011104 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011105{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011106 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11107 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011108 m_n->gmch_m, m_n->gmch_n,
11109 m_n->link_m, m_n->link_n, m_n->tu);
11110}
11111
Daniel Vetterc0b03412013-05-28 12:05:54 +020011112static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011113 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011114 const char *context)
11115{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011116 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011117 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011118 struct drm_plane *plane;
11119 struct intel_plane *intel_plane;
11120 struct intel_plane_state *state;
11121 struct drm_framebuffer *fb;
11122
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000011123 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
11124 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011125
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011126 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
11127 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020011128 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011129
11130 if (pipe_config->has_pch_encoder)
11131 intel_dump_m_n_config(pipe_config, "fdi",
11132 pipe_config->fdi_lanes,
11133 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011134
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011135 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011136 intel_dump_m_n_config(pipe_config, "dp m_n",
11137 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000011138 if (pipe_config->has_drrs)
11139 intel_dump_m_n_config(pipe_config, "dp m2_n2",
11140 pipe_config->lane_count,
11141 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011142 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011143
Daniel Vetter55072d12014-11-20 16:10:28 +010011144 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011145 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010011146
Daniel Vetterc0b03412013-05-28 12:05:54 +020011147 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011148 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011149 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011150 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11151 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011152 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011153 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011154 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
11155 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011156
11157 if (INTEL_GEN(dev_priv) >= 9)
11158 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11159 crtc->num_scalers,
11160 pipe_config->scaler_state.scaler_users,
11161 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011162
11163 if (HAS_GMCH_DISPLAY(dev_priv))
11164 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11165 pipe_config->gmch_pfit.control,
11166 pipe_config->gmch_pfit.pgm_ratios,
11167 pipe_config->gmch_pfit.lvds_border_bits);
11168 else
11169 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
11170 pipe_config->pch_pfit.pos,
11171 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000011172 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011173
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011174 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
11175 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011176
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020011177 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011178
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011179 DRM_DEBUG_KMS("planes on this crtc\n");
11180 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011181 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011182 intel_plane = to_intel_plane(plane);
11183 if (intel_plane->pipe != crtc->pipe)
11184 continue;
11185
11186 state = to_intel_plane_state(plane->state);
11187 fb = state->base.fb;
11188 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030011189 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
11190 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011191 continue;
11192 }
11193
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011194 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
11195 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011196 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020011197 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011198 if (INTEL_GEN(dev_priv) >= 9)
11199 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
11200 state->scaler_id,
11201 state->base.src.x1 >> 16,
11202 state->base.src.y1 >> 16,
11203 drm_rect_width(&state->base.src) >> 16,
11204 drm_rect_height(&state->base.src) >> 16,
11205 state->base.dst.x1, state->base.dst.y1,
11206 drm_rect_width(&state->base.dst),
11207 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011208 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011209}
11210
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011211static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011212{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011213 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011214 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011215 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011216 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011217
11218 /*
11219 * Walk the connector list instead of the encoder
11220 * list to detect the problem on ddi platforms
11221 * where there's just one encoder per digital port.
11222 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020011223 drm_for_each_connector(connector, dev) {
11224 struct drm_connector_state *connector_state;
11225 struct intel_encoder *encoder;
11226
11227 connector_state = drm_atomic_get_existing_connector_state(state, connector);
11228 if (!connector_state)
11229 connector_state = connector->state;
11230
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011231 if (!connector_state->best_encoder)
11232 continue;
11233
11234 encoder = to_intel_encoder(connector_state->best_encoder);
11235
11236 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011237
11238 switch (encoder->type) {
11239 unsigned int port_mask;
11240 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011241 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011242 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030011243 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011244 case INTEL_OUTPUT_HDMI:
11245 case INTEL_OUTPUT_EDP:
11246 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
11247
11248 /* the same port mustn't appear more than once */
11249 if (used_ports & port_mask)
11250 return false;
11251
11252 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011253 break;
11254 case INTEL_OUTPUT_DP_MST:
11255 used_mst_ports |=
11256 1 << enc_to_mst(&encoder->base)->primary->port;
11257 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011258 default:
11259 break;
11260 }
11261 }
11262
Ville Syrjälä477321e2016-07-28 17:50:40 +030011263 /* can't mix MST and SST/HDMI on the same port */
11264 if (used_ports & used_mst_ports)
11265 return false;
11266
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011267 return true;
11268}
11269
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011270static void
11271clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11272{
Ville Syrjäläff32c542017-03-02 19:14:57 +020011273 struct drm_i915_private *dev_priv =
11274 to_i915(crtc_state->base.crtc->dev);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011275 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070011276 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011277 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011278 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011279 struct intel_crtc_wm_state wm_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011280 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011281
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030011282 /* FIXME: before the switch to atomic started, a new pipe_config was
11283 * kzalloc'd. Code that depends on any field being zero should be
11284 * fixed, so that the crtc_state can be safely duplicated. For now,
11285 * only fields that are know to not cause problems are preserved. */
11286
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011287 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070011288 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011289 shared_dpll = crtc_state->shared_dpll;
11290 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011291 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011292 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
11293 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011294
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011295 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011296
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011297 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070011298 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011299 crtc_state->shared_dpll = shared_dpll;
11300 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011301 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011302 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
11303 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011304}
11305
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011306static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011307intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011308 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020011309{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011310 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020011311 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011312 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011313 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011314 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011315 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011316 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020011317
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011318 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020011319
Daniel Vettere143a212013-07-04 12:01:15 +020011320 pipe_config->cpu_transcoder =
11321 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011322
Imre Deak2960bc92013-07-30 13:36:32 +030011323 /*
11324 * Sanitize sync polarity flags based on requested ones. If neither
11325 * positive or negative polarity is requested, treat this as meaning
11326 * negative polarity.
11327 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011328 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011329 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011330 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011331
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011332 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011333 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011334 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011335
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011336 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11337 pipe_config);
11338 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011339 goto fail;
11340
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011341 /*
11342 * Determine the real pipe dimensions. Note that stereo modes can
11343 * increase the actual pipe size due to the frame doubling and
11344 * insertion of additional space for blanks between the frame. This
11345 * is stored in the crtc timings. We use the requested mode to do this
11346 * computation to clearly distinguish it from the adjusted mode, which
11347 * can be changed by the connectors in the below retry loop.
11348 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010011349 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011350 &pipe_config->pipe_src_w,
11351 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011352
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011353 for_each_connector_in_state(state, connector, connector_state, i) {
11354 if (connector_state->crtc != crtc)
11355 continue;
11356
11357 encoder = to_intel_encoder(connector_state->best_encoder);
11358
Ville Syrjäläe25148d2016-06-22 21:57:09 +030011359 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
11360 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11361 goto fail;
11362 }
11363
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011364 /*
11365 * Determine output_types before calling the .compute_config()
11366 * hooks so that the hooks can use this information safely.
11367 */
11368 pipe_config->output_types |= 1 << encoder->type;
11369 }
11370
Daniel Vettere29c22c2013-02-21 00:00:16 +010011371encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011372 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011373 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011374 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011375
Daniel Vetter135c81b2013-07-21 21:37:09 +020011376 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011377 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11378 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011379
Daniel Vetter7758a112012-07-08 19:40:39 +020011380 /* Pass our mode to the connectors and the CRTC to give them a chance to
11381 * adjust it according to limitations or connector properties, and also
11382 * a chance to reject the mode entirely.
11383 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011384 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011385 if (connector_state->crtc != crtc)
11386 continue;
11387
11388 encoder = to_intel_encoder(connector_state->best_encoder);
11389
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020011390 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020011391 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020011392 goto fail;
11393 }
11394 }
11395
Daniel Vetterff9a6752013-06-01 17:16:21 +020011396 /* Set default port clock if not overwritten by the encoder. Needs to be
11397 * done afterwards in case the encoder adjusts the mode. */
11398 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011399 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011400 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011401
Daniel Vettera43f6e02013-06-07 23:10:32 +020011402 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010011403 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011404 DRM_DEBUG_KMS("CRTC fixup failed\n");
11405 goto fail;
11406 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011407
11408 if (ret == RETRY) {
11409 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11410 ret = -EINVAL;
11411 goto fail;
11412 }
11413
11414 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11415 retry = false;
11416 goto encoder_retry;
11417 }
11418
Daniel Vettere8fa4272015-08-12 11:43:34 +020011419 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080011420 * only enable it on 6bpc panels and when its not a compliance
11421 * test requesting 6bpc video pattern.
11422 */
11423 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
11424 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020011425 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011426 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011427
Daniel Vetter7758a112012-07-08 19:40:39 +020011428fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011429 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011430}
11431
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011432static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020011433intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011434{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011435 struct drm_crtc *crtc;
11436 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020011437 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011438
Ville Syrjälä76688512014-01-10 11:28:06 +020011439 /* Double check state. */
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020011440 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020011441 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020011442
11443 /* Update hwmode for vblank functions */
11444 if (crtc->state->active)
11445 crtc->hwmode = crtc->state->adjusted_mode;
11446 else
11447 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020011448
11449 /*
11450 * Update legacy state to satisfy fbc code. This can
11451 * be removed when fbc uses the atomic state.
11452 */
11453 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
11454 struct drm_plane_state *plane_state = crtc->primary->state;
11455
11456 crtc->primary->fb = plane_state->fb;
11457 crtc->x = plane_state->src_x >> 16;
11458 crtc->y = plane_state->src_y >> 16;
11459 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011460 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011461}
11462
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011463static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011464{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011465 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011466
11467 if (clock1 == clock2)
11468 return true;
11469
11470 if (!clock1 || !clock2)
11471 return false;
11472
11473 diff = abs(clock1 - clock2);
11474
11475 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11476 return true;
11477
11478 return false;
11479}
11480
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011481static bool
11482intel_compare_m_n(unsigned int m, unsigned int n,
11483 unsigned int m2, unsigned int n2,
11484 bool exact)
11485{
11486 if (m == m2 && n == n2)
11487 return true;
11488
11489 if (exact || !m || !n || !m2 || !n2)
11490 return false;
11491
11492 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11493
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011494 if (n > n2) {
11495 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011496 m2 <<= 1;
11497 n2 <<= 1;
11498 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011499 } else if (n < n2) {
11500 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011501 m <<= 1;
11502 n <<= 1;
11503 }
11504 }
11505
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011506 if (n != n2)
11507 return false;
11508
11509 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011510}
11511
11512static bool
11513intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11514 struct intel_link_m_n *m2_n2,
11515 bool adjust)
11516{
11517 if (m_n->tu == m2_n2->tu &&
11518 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11519 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11520 intel_compare_m_n(m_n->link_m, m_n->link_n,
11521 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11522 if (adjust)
11523 *m2_n2 = *m_n;
11524
11525 return true;
11526 }
11527
11528 return false;
11529}
11530
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011531static void __printf(3, 4)
11532pipe_config_err(bool adjust, const char *name, const char *format, ...)
11533{
11534 char *level;
11535 unsigned int category;
11536 struct va_format vaf;
11537 va_list args;
11538
11539 if (adjust) {
11540 level = KERN_DEBUG;
11541 category = DRM_UT_KMS;
11542 } else {
11543 level = KERN_ERR;
11544 category = DRM_UT_NONE;
11545 }
11546
11547 va_start(args, format);
11548 vaf.fmt = format;
11549 vaf.va = &args;
11550
11551 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
11552
11553 va_end(args);
11554}
11555
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011556static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011557intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011558 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011559 struct intel_crtc_state *pipe_config,
11560 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011561{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011562 bool ret = true;
11563
Daniel Vetter66e985c2013-06-05 13:34:20 +020011564#define PIPE_CONF_CHECK_X(name) \
11565 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011566 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011567 "(expected 0x%08x, found 0x%08x)\n", \
11568 current_config->name, \
11569 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011570 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011571 }
11572
Daniel Vetter08a24032013-04-19 11:25:34 +020011573#define PIPE_CONF_CHECK_I(name) \
11574 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011575 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011576 "(expected %i, found %i)\n", \
11577 current_config->name, \
11578 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011579 ret = false; \
11580 }
11581
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011582#define PIPE_CONF_CHECK_P(name) \
11583 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011584 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011585 "(expected %p, found %p)\n", \
11586 current_config->name, \
11587 pipe_config->name); \
11588 ret = false; \
11589 }
11590
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011591#define PIPE_CONF_CHECK_M_N(name) \
11592 if (!intel_compare_link_m_n(&current_config->name, \
11593 &pipe_config->name,\
11594 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011595 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011596 "(expected tu %i gmch %i/%i link %i/%i, " \
11597 "found tu %i, gmch %i/%i link %i/%i)\n", \
11598 current_config->name.tu, \
11599 current_config->name.gmch_m, \
11600 current_config->name.gmch_n, \
11601 current_config->name.link_m, \
11602 current_config->name.link_n, \
11603 pipe_config->name.tu, \
11604 pipe_config->name.gmch_m, \
11605 pipe_config->name.gmch_n, \
11606 pipe_config->name.link_m, \
11607 pipe_config->name.link_n); \
11608 ret = false; \
11609 }
11610
Daniel Vetter55c561a2016-03-30 11:34:36 +020011611/* This is required for BDW+ where there is only one set of registers for
11612 * switching between high and low RR.
11613 * This macro can be used whenever a comparison has to be made between one
11614 * hw state and multiple sw state variables.
11615 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011616#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11617 if (!intel_compare_link_m_n(&current_config->name, \
11618 &pipe_config->name, adjust) && \
11619 !intel_compare_link_m_n(&current_config->alt_name, \
11620 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011621 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011622 "(expected tu %i gmch %i/%i link %i/%i, " \
11623 "or tu %i gmch %i/%i link %i/%i, " \
11624 "found tu %i, gmch %i/%i link %i/%i)\n", \
11625 current_config->name.tu, \
11626 current_config->name.gmch_m, \
11627 current_config->name.gmch_n, \
11628 current_config->name.link_m, \
11629 current_config->name.link_n, \
11630 current_config->alt_name.tu, \
11631 current_config->alt_name.gmch_m, \
11632 current_config->alt_name.gmch_n, \
11633 current_config->alt_name.link_m, \
11634 current_config->alt_name.link_n, \
11635 pipe_config->name.tu, \
11636 pipe_config->name.gmch_m, \
11637 pipe_config->name.gmch_n, \
11638 pipe_config->name.link_m, \
11639 pipe_config->name.link_n); \
11640 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011641 }
11642
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011643#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11644 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011645 pipe_config_err(adjust, __stringify(name), \
11646 "(%x) (expected %i, found %i)\n", \
11647 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011648 current_config->name & (mask), \
11649 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011650 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011651 }
11652
Ville Syrjälä5e550652013-09-06 23:29:07 +030011653#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11654 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011655 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011656 "(expected %i, found %i)\n", \
11657 current_config->name, \
11658 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011659 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011660 }
11661
Daniel Vetterbb760062013-06-06 14:55:52 +020011662#define PIPE_CONF_QUIRK(quirk) \
11663 ((current_config->quirks | pipe_config->quirks) & (quirk))
11664
Daniel Vettereccb1402013-05-22 00:50:22 +020011665 PIPE_CONF_CHECK_I(cpu_transcoder);
11666
Daniel Vetter08a24032013-04-19 11:25:34 +020011667 PIPE_CONF_CHECK_I(has_pch_encoder);
11668 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011669 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011670
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011671 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011672 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011673
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011674 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011675 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011676
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011677 if (current_config->has_drrs)
11678 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11679 } else
11680 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011681
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011682 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011683
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011684 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11685 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11686 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11687 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11688 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11689 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011690
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011691 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11692 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11693 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11694 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11695 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11696 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011697
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011698 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020011699 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011700 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011701 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020011702 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080011703 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011704
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011705 PIPE_CONF_CHECK_I(has_audio);
11706
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011707 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011708 DRM_MODE_FLAG_INTERLACE);
11709
Daniel Vetterbb760062013-06-06 14:55:52 +020011710 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011711 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011712 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011713 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011714 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011715 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011716 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011717 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011718 DRM_MODE_FLAG_NVSYNC);
11719 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011720
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011721 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011722 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011723 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011724 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011725 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011726
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011727 if (!adjust) {
11728 PIPE_CONF_CHECK_I(pipe_src_w);
11729 PIPE_CONF_CHECK_I(pipe_src_h);
11730
11731 PIPE_CONF_CHECK_I(pch_pfit.enabled);
11732 if (current_config->pch_pfit.enabled) {
11733 PIPE_CONF_CHECK_X(pch_pfit.pos);
11734 PIPE_CONF_CHECK_X(pch_pfit.size);
11735 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011736
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011737 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011738 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011739 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011740
Jesse Barnese59150d2014-01-07 13:30:45 -080011741 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011742 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080011743 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011744
Ville Syrjälä282740f2013-09-04 18:30:03 +030011745 PIPE_CONF_CHECK_I(double_wide);
11746
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011747 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011748 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011749 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011750 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11751 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011752 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011753 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011754 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11755 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11756 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011757
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011758 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11759 PIPE_CONF_CHECK_X(dsi_pll.div);
11760
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011761 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011762 PIPE_CONF_CHECK_I(pipe_bpp);
11763
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011764 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011765 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011766
Daniel Vetter66e985c2013-06-05 13:34:20 +020011767#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011768#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011769#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011770#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011771#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011772#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011773
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011774 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011775}
11776
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011777static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11778 const struct intel_crtc_state *pipe_config)
11779{
11780 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011781 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011782 &pipe_config->fdi_m_n);
11783 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11784
11785 /*
11786 * FDI already provided one idea for the dotclock.
11787 * Yell if the encoder disagrees.
11788 */
11789 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11790 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11791 fdi_dotclock, dotclock);
11792 }
11793}
11794
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011795static void verify_wm_state(struct drm_crtc *crtc,
11796 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011797{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011798 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011799 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011800 struct skl_pipe_wm hw_wm, *sw_wm;
11801 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11802 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011803 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11804 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011805 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000011806
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011807 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000011808 return;
11809
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011810 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020011811 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011812
Damien Lespiau08db6652014-11-04 17:06:52 +000011813 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11814 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11815
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011816 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070011817 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011818 hw_plane_wm = &hw_wm.planes[plane];
11819 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000011820
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011821 /* Watermarks */
11822 for (level = 0; level <= max_level; level++) {
11823 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11824 &sw_plane_wm->wm[level]))
11825 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000011826
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011827 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11828 pipe_name(pipe), plane + 1, level,
11829 sw_plane_wm->wm[level].plane_en,
11830 sw_plane_wm->wm[level].plane_res_b,
11831 sw_plane_wm->wm[level].plane_res_l,
11832 hw_plane_wm->wm[level].plane_en,
11833 hw_plane_wm->wm[level].plane_res_b,
11834 hw_plane_wm->wm[level].plane_res_l);
11835 }
11836
11837 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11838 &sw_plane_wm->trans_wm)) {
11839 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11840 pipe_name(pipe), plane + 1,
11841 sw_plane_wm->trans_wm.plane_en,
11842 sw_plane_wm->trans_wm.plane_res_b,
11843 sw_plane_wm->trans_wm.plane_res_l,
11844 hw_plane_wm->trans_wm.plane_en,
11845 hw_plane_wm->trans_wm.plane_res_b,
11846 hw_plane_wm->trans_wm.plane_res_l);
11847 }
11848
11849 /* DDB */
11850 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11851 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11852
11853 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011854 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011855 pipe_name(pipe), plane + 1,
11856 sw_ddb_entry->start, sw_ddb_entry->end,
11857 hw_ddb_entry->start, hw_ddb_entry->end);
11858 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011859 }
11860
Lyude27082492016-08-24 07:48:10 +020011861 /*
11862 * cursor
11863 * If the cursor plane isn't active, we may not have updated it's ddb
11864 * allocation. In that case since the ddb allocation will be updated
11865 * once the plane becomes visible, we can skip this check
11866 */
11867 if (intel_crtc->cursor_addr) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011868 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11869 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011870
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011871 /* Watermarks */
11872 for (level = 0; level <= max_level; level++) {
11873 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11874 &sw_plane_wm->wm[level]))
11875 continue;
11876
11877 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11878 pipe_name(pipe), level,
11879 sw_plane_wm->wm[level].plane_en,
11880 sw_plane_wm->wm[level].plane_res_b,
11881 sw_plane_wm->wm[level].plane_res_l,
11882 hw_plane_wm->wm[level].plane_en,
11883 hw_plane_wm->wm[level].plane_res_b,
11884 hw_plane_wm->wm[level].plane_res_l);
11885 }
11886
11887 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11888 &sw_plane_wm->trans_wm)) {
11889 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11890 pipe_name(pipe),
11891 sw_plane_wm->trans_wm.plane_en,
11892 sw_plane_wm->trans_wm.plane_res_b,
11893 sw_plane_wm->trans_wm.plane_res_l,
11894 hw_plane_wm->trans_wm.plane_en,
11895 hw_plane_wm->trans_wm.plane_res_b,
11896 hw_plane_wm->trans_wm.plane_res_l);
11897 }
11898
11899 /* DDB */
11900 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11901 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
11902
11903 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011904 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020011905 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011906 sw_ddb_entry->start, sw_ddb_entry->end,
11907 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020011908 }
Damien Lespiau08db6652014-11-04 17:06:52 +000011909 }
11910}
11911
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011912static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011913verify_connector_state(struct drm_device *dev,
11914 struct drm_atomic_state *state,
11915 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011916{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011917 struct drm_connector *connector;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011918 struct drm_connector_state *old_conn_state;
11919 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011920
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011921 for_each_connector_in_state(state, connector, old_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011922 struct drm_encoder *encoder = connector->encoder;
11923 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011924
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011925 if (state->crtc != crtc)
11926 continue;
11927
Daniel Vetter5a21b662016-05-24 17:13:53 +020011928 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011929
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011930 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011931 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011932 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011933}
11934
11935static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011936verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011937{
11938 struct intel_encoder *encoder;
11939 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011940
Damien Lespiaub2784e12014-08-05 11:29:37 +010011941 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011942 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011943 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011944
11945 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11946 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011947 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011948
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011949 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011950 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011951 continue;
11952 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011953
11954 I915_STATE_WARN(connector->base.state->crtc !=
11955 encoder->base.crtc,
11956 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011957 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011958
Rob Clarke2c719b2014-12-15 13:56:32 -050011959 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011960 "encoder's enabled state mismatch "
11961 "(expected %i, found %i)\n",
11962 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011963
11964 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011965 bool active;
11966
11967 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011968 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011969 "encoder detached but still enabled on pipe %c.\n",
11970 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011971 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011972 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011973}
11974
11975static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011976verify_crtc_state(struct drm_crtc *crtc,
11977 struct drm_crtc_state *old_crtc_state,
11978 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011979{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011980 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011981 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011982 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011983 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11984 struct intel_crtc_state *pipe_config, *sw_config;
11985 struct drm_atomic_state *old_state;
11986 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011987
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011988 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020011989 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011990 pipe_config = to_intel_crtc_state(old_crtc_state);
11991 memset(pipe_config, 0, sizeof(*pipe_config));
11992 pipe_config->base.crtc = crtc;
11993 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011994
Ville Syrjälä78108b72016-05-27 20:59:19 +030011995 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011996
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011997 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011998
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011999 /* hw state is inconsistent with the pipe quirk */
12000 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12001 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12002 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012003
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012004 I915_STATE_WARN(new_crtc_state->active != active,
12005 "crtc active state doesn't match with hw state "
12006 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012007
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012008 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
12009 "transitional active state does not match atomic hw state "
12010 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012011
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012012 for_each_encoder_on_crtc(dev, crtc, encoder) {
12013 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012014
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012015 active = encoder->get_hw_state(encoder, &pipe);
12016 I915_STATE_WARN(active != new_crtc_state->active,
12017 "[ENCODER:%i] active %i with crtc active %i\n",
12018 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012019
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012020 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12021 "Encoder connected to wrong pipe %c\n",
12022 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012023
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012024 if (active) {
12025 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012026 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012027 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012028 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012029
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020012030 intel_crtc_compute_pixel_rate(pipe_config);
12031
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012032 if (!new_crtc_state->active)
12033 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012034
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012035 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012036
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012037 sw_config = to_intel_crtc_state(crtc->state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012038 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012039 pipe_config, false)) {
12040 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12041 intel_dump_pipe_config(intel_crtc, pipe_config,
12042 "[hw state]");
12043 intel_dump_pipe_config(intel_crtc, sw_config,
12044 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012045 }
12046}
12047
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012048static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012049verify_single_dpll_state(struct drm_i915_private *dev_priv,
12050 struct intel_shared_dpll *pll,
12051 struct drm_crtc *crtc,
12052 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012053{
12054 struct intel_dpll_hw_state dpll_hw_state;
12055 unsigned crtc_mask;
12056 bool active;
12057
12058 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12059
12060 DRM_DEBUG_KMS("%s\n", pll->name);
12061
12062 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
12063
12064 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
12065 I915_STATE_WARN(!pll->on && pll->active_mask,
12066 "pll in active use but not on in sw tracking\n");
12067 I915_STATE_WARN(pll->on && !pll->active_mask,
12068 "pll is on but not used by any active crtc\n");
12069 I915_STATE_WARN(pll->on != active,
12070 "pll on state mismatch (expected %i, found %i)\n",
12071 pll->on, active);
12072 }
12073
12074 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012075 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012076 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012077 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012078
12079 return;
12080 }
12081
12082 crtc_mask = 1 << drm_crtc_index(crtc);
12083
12084 if (new_state->active)
12085 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
12086 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
12087 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12088 else
12089 I915_STATE_WARN(pll->active_mask & crtc_mask,
12090 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
12091 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12092
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012093 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012094 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012095 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012096
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012097 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012098 &dpll_hw_state,
12099 sizeof(dpll_hw_state)),
12100 "pll hw state mismatch\n");
12101}
12102
12103static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012104verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
12105 struct drm_crtc_state *old_crtc_state,
12106 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012107{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012108 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012109 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
12110 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
12111
12112 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012113 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012114
12115 if (old_state->shared_dpll &&
12116 old_state->shared_dpll != new_state->shared_dpll) {
12117 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
12118 struct intel_shared_dpll *pll = old_state->shared_dpll;
12119
12120 I915_STATE_WARN(pll->active_mask & crtc_mask,
12121 "pll active mismatch (didn't expect pipe %c in active mask)\n",
12122 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012123 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012124 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
12125 pipe_name(drm_crtc_index(crtc)));
12126 }
12127}
12128
12129static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012130intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012131 struct drm_atomic_state *state,
12132 struct drm_crtc_state *old_state,
12133 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012134{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012135 if (!needs_modeset(new_state) &&
12136 !to_intel_crtc_state(new_state)->update_pipe)
12137 return;
12138
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012139 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012140 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012141 verify_crtc_state(crtc, old_state, new_state);
12142 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012143}
12144
12145static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012146verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012147{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012148 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012149 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012150
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012151 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012152 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012153}
Daniel Vetter53589012013-06-05 13:34:16 +020012154
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012155static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012156intel_modeset_verify_disabled(struct drm_device *dev,
12157 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012158{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012159 verify_encoder_state(dev);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012160 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012161 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020012162}
12163
Ville Syrjälä80715b22014-05-15 20:23:23 +030012164static void update_scanline_offset(struct intel_crtc *crtc)
12165{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012166 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030012167
12168 /*
12169 * The scanline counter increments at the leading edge of hsync.
12170 *
12171 * On most platforms it starts counting from vtotal-1 on the
12172 * first active line. That means the scanline counter value is
12173 * always one less than what we would expect. Ie. just after
12174 * start of vblank, which also occurs at start of hsync (on the
12175 * last active line), the scanline counter will read vblank_start-1.
12176 *
12177 * On gen2 the scanline counter starts counting from 1 instead
12178 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12179 * to keep the value positive), instead of adding one.
12180 *
12181 * On HSW+ the behaviour of the scanline counter depends on the output
12182 * type. For DP ports it behaves like most other platforms, but on HDMI
12183 * there's an extra 1 line difference. So we need to add two instead of
12184 * one to the value.
12185 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012186 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012187 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012188 int vtotal;
12189
Ville Syrjälä124abe02015-09-08 13:40:45 +030012190 vtotal = adjusted_mode->crtc_vtotal;
12191 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012192 vtotal /= 2;
12193
12194 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012195 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030012196 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012197 crtc->scanline_offset = 2;
12198 } else
12199 crtc->scanline_offset = 1;
12200}
12201
Maarten Lankhorstad421372015-06-15 12:33:42 +020012202static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012203{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012204 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012205 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012206 struct drm_crtc *crtc;
12207 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012208 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012209
12210 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012211 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012212
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012213 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012214 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012215 struct intel_shared_dpll *old_dpll =
12216 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012217
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012218 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012219 continue;
12220
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012221 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012222
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012223 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012224 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012225
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020012226 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012227 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012228}
12229
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012230/*
12231 * This implements the workaround described in the "notes" section of the mode
12232 * set sequence documentation. When going from no pipes or single pipe to
12233 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12234 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12235 */
12236static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12237{
12238 struct drm_crtc_state *crtc_state;
12239 struct intel_crtc *intel_crtc;
12240 struct drm_crtc *crtc;
12241 struct intel_crtc_state *first_crtc_state = NULL;
12242 struct intel_crtc_state *other_crtc_state = NULL;
12243 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12244 int i;
12245
12246 /* look at all crtc's that are going to be enabled in during modeset */
12247 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12248 intel_crtc = to_intel_crtc(crtc);
12249
12250 if (!crtc_state->active || !needs_modeset(crtc_state))
12251 continue;
12252
12253 if (first_crtc_state) {
12254 other_crtc_state = to_intel_crtc_state(crtc_state);
12255 break;
12256 } else {
12257 first_crtc_state = to_intel_crtc_state(crtc_state);
12258 first_pipe = intel_crtc->pipe;
12259 }
12260 }
12261
12262 /* No workaround needed? */
12263 if (!first_crtc_state)
12264 return 0;
12265
12266 /* w/a possibly needed, check how many crtc's are already enabled. */
12267 for_each_intel_crtc(state->dev, intel_crtc) {
12268 struct intel_crtc_state *pipe_config;
12269
12270 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12271 if (IS_ERR(pipe_config))
12272 return PTR_ERR(pipe_config);
12273
12274 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12275
12276 if (!pipe_config->base.active ||
12277 needs_modeset(&pipe_config->base))
12278 continue;
12279
12280 /* 2 or more enabled crtcs means no need for w/a */
12281 if (enabled_pipe != INVALID_PIPE)
12282 return 0;
12283
12284 enabled_pipe = intel_crtc->pipe;
12285 }
12286
12287 if (enabled_pipe != INVALID_PIPE)
12288 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12289 else if (other_crtc_state)
12290 other_crtc_state->hsw_workaround_pipe = first_pipe;
12291
12292 return 0;
12293}
12294
Ville Syrjälä8d965612016-11-14 18:35:10 +020012295static int intel_lock_all_pipes(struct drm_atomic_state *state)
12296{
12297 struct drm_crtc *crtc;
12298
12299 /* Add all pipes to the state */
12300 for_each_crtc(state->dev, crtc) {
12301 struct drm_crtc_state *crtc_state;
12302
12303 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12304 if (IS_ERR(crtc_state))
12305 return PTR_ERR(crtc_state);
12306 }
12307
12308 return 0;
12309}
12310
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012311static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12312{
12313 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012314
Ville Syrjälä8d965612016-11-14 18:35:10 +020012315 /*
12316 * Add all pipes to the state, and force
12317 * a modeset on all the active ones.
12318 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012319 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012320 struct drm_crtc_state *crtc_state;
12321 int ret;
12322
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012323 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12324 if (IS_ERR(crtc_state))
12325 return PTR_ERR(crtc_state);
12326
12327 if (!crtc_state->active || needs_modeset(crtc_state))
12328 continue;
12329
12330 crtc_state->mode_changed = true;
12331
12332 ret = drm_atomic_add_affected_connectors(state, crtc);
12333 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012334 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012335
12336 ret = drm_atomic_add_affected_planes(state, crtc);
12337 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012338 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012339 }
12340
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012341 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012342}
12343
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012344static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012345{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012346 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012347 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012348 struct drm_crtc *crtc;
12349 struct drm_crtc_state *crtc_state;
12350 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012351
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012352 if (!check_digital_port_conflicts(state)) {
12353 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12354 return -EINVAL;
12355 }
12356
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012357 intel_state->modeset = true;
12358 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012359 intel_state->cdclk.logical = dev_priv->cdclk.logical;
12360 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012361
12362 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12363 if (crtc_state->active)
12364 intel_state->active_crtcs |= 1 << i;
12365 else
12366 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070012367
12368 if (crtc_state->active != crtc->state->active)
12369 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012370 }
12371
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012372 /*
12373 * See if the config requires any additional preparation, e.g.
12374 * to adjust global state with pipes off. We need to do this
12375 * here so we can get the modeset_pipe updated config for the new
12376 * mode set on this crtc. For other crtcs we need to use the
12377 * adjusted_mode bits in the crtc directly.
12378 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012379 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030012380 ret = dev_priv->display.modeset_calc_cdclk(state);
12381 if (ret < 0)
12382 return ret;
12383
Ville Syrjälä8d965612016-11-14 18:35:10 +020012384 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012385 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020012386 * holding all the crtc locks, even if we don't end up
12387 * touching the hardware
12388 */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012389 if (!intel_cdclk_state_compare(&dev_priv->cdclk.logical,
12390 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012391 ret = intel_lock_all_pipes(state);
12392 if (ret < 0)
12393 return ret;
12394 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012395
Ville Syrjälä8d965612016-11-14 18:35:10 +020012396 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012397 if (!intel_cdclk_state_compare(&dev_priv->cdclk.actual,
12398 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012399 ret = intel_modeset_all_pipes(state);
12400 if (ret < 0)
12401 return ret;
12402 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010012403
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012404 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
12405 intel_state->cdclk.logical.cdclk,
12406 intel_state->cdclk.actual.cdclk);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012407 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012408 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012409 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012410
Maarten Lankhorstad421372015-06-15 12:33:42 +020012411 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012412
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012413 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012414 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012415
Maarten Lankhorstad421372015-06-15 12:33:42 +020012416 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012417}
12418
Matt Roperaa363132015-09-24 15:53:18 -070012419/*
12420 * Handle calculation of various watermark data at the end of the atomic check
12421 * phase. The code here should be run after the per-crtc and per-plane 'check'
12422 * handlers to ensure that all derived state has been updated.
12423 */
Matt Roper55994c22016-05-12 07:06:08 -070012424static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012425{
12426 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070012427 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012428
12429 /* Is there platform-specific watermark information to calculate? */
12430 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012431 return dev_priv->display.compute_global_watermarks(state);
12432
12433 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012434}
12435
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012436/**
12437 * intel_atomic_check - validate state object
12438 * @dev: drm device
12439 * @state: state to validate
12440 */
12441static int intel_atomic_check(struct drm_device *dev,
12442 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012443{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012444 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012445 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012446 struct drm_crtc *crtc;
12447 struct drm_crtc_state *crtc_state;
12448 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012449 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012450
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012451 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012452 if (ret)
12453 return ret;
12454
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012455 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012456 struct intel_crtc_state *pipe_config =
12457 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012458
12459 /* Catch I915_MODE_FLAG_INHERITED */
12460 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
12461 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012462
Daniel Vetter26495482015-07-15 14:15:52 +020012463 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012464 continue;
12465
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012466 if (!crtc_state->enable) {
12467 any_ms = true;
12468 continue;
12469 }
12470
Daniel Vetter26495482015-07-15 14:15:52 +020012471 /* FIXME: For only active_changed we shouldn't need to do any
12472 * state recomputation at all. */
12473
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012474 ret = drm_atomic_add_affected_connectors(state, crtc);
12475 if (ret)
12476 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012477
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012478 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012479 if (ret) {
12480 intel_dump_pipe_config(to_intel_crtc(crtc),
12481 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012482 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012483 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012484
Jani Nikula73831232015-11-19 10:26:30 +020012485 if (i915.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012486 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012487 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012488 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012489 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012490 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012491 }
12492
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012493 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012494 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012495
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012496 ret = drm_atomic_add_affected_planes(state, crtc);
12497 if (ret)
12498 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012499
Daniel Vetter26495482015-07-15 14:15:52 +020012500 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12501 needs_modeset(crtc_state) ?
12502 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012503 }
12504
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012505 if (any_ms) {
12506 ret = intel_modeset_checks(state);
12507
12508 if (ret)
12509 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012510 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012511 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012512 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012513
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012514 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012515 if (ret)
12516 return ret;
12517
Paulo Zanonif51be2e2016-01-19 11:35:50 -020012518 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070012519 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012520}
12521
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012522static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012523 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012524{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012525 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012526 struct drm_crtc_state *crtc_state;
12527 struct drm_crtc *crtc;
12528 int i, ret;
12529
Daniel Vetter5a21b662016-05-24 17:13:53 +020012530 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12531 if (state->legacy_cursor_update)
12532 continue;
12533
12534 ret = intel_crtc_wait_for_pending_flips(crtc);
12535 if (ret)
12536 return ret;
12537
12538 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
12539 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012540 }
12541
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012542 ret = mutex_lock_interruptible(&dev->struct_mutex);
12543 if (ret)
12544 return ret;
12545
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012546 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010012547 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012548
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012549 return ret;
12550}
12551
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012552u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12553{
12554 struct drm_device *dev = crtc->base.dev;
12555
12556 if (!dev->max_vblank_count)
12557 return drm_accurate_vblank_count(&crtc->base);
12558
12559 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12560}
12561
Daniel Vetter5a21b662016-05-24 17:13:53 +020012562static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
12563 struct drm_i915_private *dev_priv,
12564 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010012565{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012566 unsigned last_vblank_count[I915_MAX_PIPES];
12567 enum pipe pipe;
12568 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012569
Daniel Vetter5a21b662016-05-24 17:13:53 +020012570 if (!crtc_mask)
12571 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012572
Daniel Vetter5a21b662016-05-24 17:13:53 +020012573 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020012574 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12575 pipe);
Maarten Lankhorste8861672016-02-24 11:24:26 +010012576
Daniel Vetter5a21b662016-05-24 17:13:53 +020012577 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010012578 continue;
12579
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012580 ret = drm_crtc_vblank_get(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012581 if (WARN_ON(ret != 0)) {
12582 crtc_mask &= ~(1 << pipe);
12583 continue;
12584 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012585
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012586 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012587 }
12588
12589 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020012590 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12591 pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012592 long lret;
12593
12594 if (!((1 << pipe) & crtc_mask))
12595 continue;
12596
12597 lret = wait_event_timeout(dev->vblank[pipe].queue,
12598 last_vblank_count[pipe] !=
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012599 drm_crtc_vblank_count(&crtc->base),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012600 msecs_to_jiffies(50));
12601
12602 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
12603
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012604 drm_crtc_vblank_put(&crtc->base);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012605 }
12606}
12607
Daniel Vetter5a21b662016-05-24 17:13:53 +020012608static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012609{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012610 /* fb updated, need to unpin old fb */
12611 if (crtc_state->fb_changed)
12612 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012613
Daniel Vetter5a21b662016-05-24 17:13:53 +020012614 /* wm changes, need vblank before final wm's */
12615 if (crtc_state->update_wm_post)
12616 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012617
Ville Syrjälä5eeb7982017-03-02 19:15:00 +020012618 if (crtc_state->wm.need_postvbl_update)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012619 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012620
Daniel Vetter5a21b662016-05-24 17:13:53 +020012621 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012622}
12623
Lyude896e5bb2016-08-24 07:48:09 +020012624static void intel_update_crtc(struct drm_crtc *crtc,
12625 struct drm_atomic_state *state,
12626 struct drm_crtc_state *old_crtc_state,
12627 unsigned int *crtc_vblank_mask)
12628{
12629 struct drm_device *dev = crtc->dev;
12630 struct drm_i915_private *dev_priv = to_i915(dev);
12631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12632 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state);
12633 bool modeset = needs_modeset(crtc->state);
12634
12635 if (modeset) {
12636 update_scanline_offset(intel_crtc);
12637 dev_priv->display.crtc_enable(pipe_config, state);
12638 } else {
12639 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
12640 }
12641
12642 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12643 intel_fbc_enable(
12644 intel_crtc, pipe_config,
12645 to_intel_plane_state(crtc->primary->state));
12646 }
12647
12648 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
12649
12650 if (needs_vblank_wait(pipe_config))
12651 *crtc_vblank_mask |= drm_crtc_mask(crtc);
12652}
12653
12654static void intel_update_crtcs(struct drm_atomic_state *state,
12655 unsigned int *crtc_vblank_mask)
12656{
12657 struct drm_crtc *crtc;
12658 struct drm_crtc_state *old_crtc_state;
12659 int i;
12660
12661 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
12662 if (!crtc->state->active)
12663 continue;
12664
12665 intel_update_crtc(crtc, state, old_crtc_state,
12666 crtc_vblank_mask);
12667 }
12668}
12669
Lyude27082492016-08-24 07:48:10 +020012670static void skl_update_crtcs(struct drm_atomic_state *state,
12671 unsigned int *crtc_vblank_mask)
12672{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012673 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012674 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12675 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012676 struct intel_crtc *intel_crtc;
Lyude27082492016-08-24 07:48:10 +020012677 struct drm_crtc_state *old_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012678 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012679 unsigned int updated = 0;
12680 bool progress;
12681 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012682 int i;
12683
12684 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12685
12686 for_each_crtc_in_state(state, crtc, old_crtc_state, i)
12687 /* ignore allocations for crtc's that have been turned off. */
12688 if (crtc->state->active)
12689 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012690
12691 /*
12692 * Whenever the number of active pipes changes, we need to make sure we
12693 * update the pipes in the right order so that their ddb allocations
12694 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12695 * cause pipe underruns and other bad stuff.
12696 */
12697 do {
Lyude27082492016-08-24 07:48:10 +020012698 progress = false;
12699
12700 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
12701 bool vbl_wait = false;
12702 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012703
12704 intel_crtc = to_intel_crtc(crtc);
12705 cstate = to_intel_crtc_state(crtc->state);
12706 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012707
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012708 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012709 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012710
12711 if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
Lyude27082492016-08-24 07:48:10 +020012712 continue;
12713
12714 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012715 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012716
12717 /*
12718 * If this is an already active pipe, it's DDB changed,
12719 * and this isn't the last pipe that needs updating
12720 * then we need to wait for a vblank to pass for the
12721 * new ddb allocation to take effect.
12722 */
Lyudece0ba282016-09-15 10:46:35 -040012723 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012724 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Lyude27082492016-08-24 07:48:10 +020012725 !crtc->state->active_changed &&
12726 intel_state->wm_results.dirty_pipes != updated)
12727 vbl_wait = true;
12728
12729 intel_update_crtc(crtc, state, old_crtc_state,
12730 crtc_vblank_mask);
12731
12732 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012733 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012734
12735 progress = true;
12736 }
12737 } while (progress);
12738}
12739
Chris Wilsonba318c62017-02-02 20:47:41 +000012740static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12741{
12742 struct intel_atomic_state *state, *next;
12743 struct llist_node *freed;
12744
12745 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12746 llist_for_each_entry_safe(state, next, freed, freed)
12747 drm_atomic_state_put(&state->base);
12748}
12749
12750static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12751{
12752 struct drm_i915_private *dev_priv =
12753 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12754
12755 intel_atomic_helper_free_state(dev_priv);
12756}
12757
Daniel Vetter94f05022016-06-14 18:01:00 +020012758static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012759{
Daniel Vetter94f05022016-06-14 18:01:00 +020012760 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012761 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012762 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012763 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012764 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012765 struct intel_crtc_state *intel_cstate;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012766 bool hw_check = intel_state->modeset;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012767 u64 put_domains[I915_MAX_PIPES] = {};
Daniel Vetter5a21b662016-05-24 17:13:53 +020012768 unsigned crtc_vblank_mask = 0;
Chris Wilsone95433c2016-10-28 13:58:27 +010012769 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012770
Daniel Vetterea0000f2016-06-13 16:13:46 +020012771 drm_atomic_helper_wait_for_dependencies(state);
12772
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012773 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012774 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012775
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012776 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12778
Daniel Vetter5a21b662016-05-24 17:13:53 +020012779 if (needs_modeset(crtc->state) ||
12780 to_intel_crtc_state(crtc->state)->update_pipe) {
12781 hw_check = true;
12782
12783 put_domains[to_intel_crtc(crtc)->pipe] =
12784 modeset_get_crtc_power_domains(crtc,
12785 to_intel_crtc_state(crtc->state));
12786 }
12787
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012788 if (!needs_modeset(crtc->state))
12789 continue;
12790
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012791 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010012792
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012793 if (old_crtc_state->active) {
12794 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020012795 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012796 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012797 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012798 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012799
12800 /*
12801 * Underruns don't always raise
12802 * interrupts, so check manually.
12803 */
12804 intel_check_cpu_fifo_underruns(dev_priv);
12805 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012806
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012807 if (!crtc->state->active) {
12808 /*
12809 * Make sure we don't call initial_watermarks
12810 * for ILK-style watermark updates.
Ville Syrjäläff32c542017-03-02 19:14:57 +020012811 *
12812 * No clue what this is supposed to achieve.
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012813 */
Ville Syrjäläff32c542017-03-02 19:14:57 +020012814 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012815 dev_priv->display.initial_watermarks(intel_state,
12816 to_intel_crtc_state(crtc->state));
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012817 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012818 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012819 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012820
Daniel Vetterea9d7582012-07-10 10:42:52 +020012821 /* Only after disabling all output pipelines that will be changed can we
12822 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012823 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012824
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012825 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012826 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010012827
Ville Syrjäläb0587e42017-01-26 21:52:01 +020012828 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010012829
Lyude656d1b82016-08-17 15:55:54 -040012830 /*
12831 * SKL workaround: bspec recommends we disable the SAGV when we
12832 * have more then one pipe enabled
12833 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030012834 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012835 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012836
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012837 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012838 }
Daniel Vetter47fab732012-10-26 10:58:18 +020012839
Lyude896e5bb2016-08-24 07:48:09 +020012840 /* Complete the events for pipes that have now been disabled */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012841 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020012842 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012843
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012844 /* Complete events for now disable pipes here. */
12845 if (modeset && !crtc->state->active && crtc->state->event) {
12846 spin_lock_irq(&dev->event_lock);
12847 drm_crtc_send_vblank_event(crtc, crtc->state->event);
12848 spin_unlock_irq(&dev->event_lock);
12849
12850 crtc->state->event = NULL;
12851 }
Matt Ropered4a6a72016-02-23 17:20:13 -080012852 }
12853
Lyude896e5bb2016-08-24 07:48:09 +020012854 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
12855 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
12856
Daniel Vetter94f05022016-06-14 18:01:00 +020012857 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12858 * already, but still need the state for the delayed optimization. To
12859 * fix this:
12860 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12861 * - schedule that vblank worker _before_ calling hw_done
12862 * - at the start of commit_tail, cancel it _synchrously
12863 * - switch over to the vblank wait helper in the core after that since
12864 * we don't need out special handling any more.
12865 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020012866 if (!state->legacy_cursor_update)
12867 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
12868
12869 /*
12870 * Now that the vblank has passed, we can go ahead and program the
12871 * optimal watermarks on platforms that need two-step watermark
12872 * programming.
12873 *
12874 * TODO: Move this (and other cleanup) to an async worker eventually.
12875 */
12876 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
12877 intel_cstate = to_intel_crtc_state(crtc->state);
12878
12879 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012880 dev_priv->display.optimize_watermarks(intel_state,
12881 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012882 }
12883
12884 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
12885 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12886
12887 if (put_domains[i])
12888 modeset_put_power_domains(dev_priv, put_domains[i]);
12889
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012890 intel_modeset_verify_crtc(crtc, state, old_crtc_state, crtc->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012891 }
12892
Paulo Zanoni56feca92016-09-22 18:00:28 -030012893 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012894 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012895
Daniel Vetter94f05022016-06-14 18:01:00 +020012896 drm_atomic_helper_commit_hw_done(state);
12897
Daniel Vetter5a21b662016-05-24 17:13:53 +020012898 if (intel_state->modeset)
12899 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
12900
12901 mutex_lock(&dev->struct_mutex);
12902 drm_atomic_helper_cleanup_planes(dev, state);
12903 mutex_unlock(&dev->struct_mutex);
12904
Daniel Vetterea0000f2016-06-13 16:13:46 +020012905 drm_atomic_helper_commit_cleanup_done(state);
12906
Chris Wilson08536952016-10-14 13:18:18 +010012907 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012908
Mika Kuoppala75714942015-12-16 09:26:48 +020012909 /* As one of the primary mmio accessors, KMS has a high likelihood
12910 * of triggering bugs in unclaimed access. After we finish
12911 * modesetting, see if an error has been flagged, and if so
12912 * enable debugging for the next modeset - and hope we catch
12913 * the culprit.
12914 *
12915 * XXX note that we assume display power is on at this point.
12916 * This might hold true now but we need to add pm helper to check
12917 * unclaimed only when the hardware is on, as atomic commits
12918 * can happen also when the device is completely off.
12919 */
12920 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Chris Wilsonba318c62017-02-02 20:47:41 +000012921
12922 intel_atomic_helper_free_state(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020012923}
12924
12925static void intel_atomic_commit_work(struct work_struct *work)
12926{
Chris Wilsonc004a902016-10-28 13:58:45 +010012927 struct drm_atomic_state *state =
12928 container_of(work, struct drm_atomic_state, commit_work);
12929
Daniel Vetter94f05022016-06-14 18:01:00 +020012930 intel_atomic_commit_tail(state);
12931}
12932
Chris Wilsonc004a902016-10-28 13:58:45 +010012933static int __i915_sw_fence_call
12934intel_atomic_commit_ready(struct i915_sw_fence *fence,
12935 enum i915_sw_fence_notify notify)
12936{
12937 struct intel_atomic_state *state =
12938 container_of(fence, struct intel_atomic_state, commit_ready);
12939
12940 switch (notify) {
12941 case FENCE_COMPLETE:
12942 if (state->base.commit_work.func)
12943 queue_work(system_unbound_wq, &state->base.commit_work);
12944 break;
12945
12946 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000012947 {
12948 struct intel_atomic_helper *helper =
12949 &to_i915(state->base.dev)->atomic_helper;
12950
12951 if (llist_add(&state->freed, &helper->free_list))
12952 schedule_work(&helper->free_work);
12953 break;
12954 }
Chris Wilsonc004a902016-10-28 13:58:45 +010012955 }
12956
12957 return NOTIFY_DONE;
12958}
12959
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012960static void intel_atomic_track_fbs(struct drm_atomic_state *state)
12961{
12962 struct drm_plane_state *old_plane_state;
12963 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012964 int i;
12965
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012966 for_each_plane_in_state(state, plane, old_plane_state, i)
12967 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
12968 intel_fb_obj(plane->state->fb),
12969 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012970}
12971
Daniel Vetter94f05022016-06-14 18:01:00 +020012972/**
12973 * intel_atomic_commit - commit validated state object
12974 * @dev: DRM device
12975 * @state: the top-level driver state object
12976 * @nonblock: nonblocking commit
12977 *
12978 * This function commits a top-level state object that has been validated
12979 * with drm_atomic_helper_check().
12980 *
Daniel Vetter94f05022016-06-14 18:01:00 +020012981 * RETURNS
12982 * Zero for success or -errno.
12983 */
12984static int intel_atomic_commit(struct drm_device *dev,
12985 struct drm_atomic_state *state,
12986 bool nonblock)
12987{
12988 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012989 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020012990 int ret = 0;
12991
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020012992 /*
12993 * The intel_legacy_cursor_update() fast path takes care
12994 * of avoiding the vblank waits for simple cursor
12995 * movement and flips. For cursor on/off and size changes,
12996 * we want to perform the vblank waits so that watermark
12997 * updates happen during the correct frames. Gen9+ have
12998 * double buffered watermarks and so shouldn't need this.
12999 */
13000 if (INTEL_GEN(dev_priv) < 9)
13001 state->legacy_cursor_update = false;
13002
Daniel Vetter94f05022016-06-14 18:01:00 +020013003 ret = drm_atomic_helper_setup_commit(state, nonblock);
13004 if (ret)
13005 return ret;
13006
Chris Wilsonc004a902016-10-28 13:58:45 +010013007 drm_atomic_state_get(state);
13008 i915_sw_fence_init(&intel_state->commit_ready,
13009 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013010
Chris Wilsond07f0e52016-10-28 13:58:44 +010013011 ret = intel_atomic_prepare_commit(dev, state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013012 if (ret) {
13013 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Chris Wilsonc004a902016-10-28 13:58:45 +010013014 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013015 return ret;
13016 }
13017
13018 drm_atomic_helper_swap_state(state, true);
13019 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020013020 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013021 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013022
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013023 if (intel_state->modeset) {
13024 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13025 sizeof(intel_state->min_pixclk));
13026 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020013027 dev_priv->cdclk.logical = intel_state->cdclk.logical;
13028 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013029 }
13030
Chris Wilson08536952016-10-14 13:18:18 +010013031 drm_atomic_state_get(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010013032 INIT_WORK(&state->commit_work,
13033 nonblock ? intel_atomic_commit_work : NULL);
13034
13035 i915_sw_fence_commit(&intel_state->commit_ready);
13036 if (!nonblock) {
13037 i915_sw_fence_wait(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013038 intel_atomic_commit_tail(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010013039 }
Mika Kuoppala75714942015-12-16 09:26:48 +020013040
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013041 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013042}
13043
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013044void intel_crtc_restore_mode(struct drm_crtc *crtc)
13045{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013046 struct drm_device *dev = crtc->dev;
13047 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013048 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013049 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013050
13051 state = drm_atomic_state_alloc(dev);
13052 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030013053 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
13054 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013055 return;
13056 }
13057
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013058 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013059
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013060retry:
13061 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13062 ret = PTR_ERR_OR_ZERO(crtc_state);
13063 if (!ret) {
13064 if (!crtc_state->active)
13065 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013066
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013067 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013068 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013069 }
13070
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013071 if (ret == -EDEADLK) {
13072 drm_atomic_state_clear(state);
13073 drm_modeset_backoff(state->acquire_ctx);
13074 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013075 }
13076
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013077out:
Chris Wilson08536952016-10-14 13:18:18 +010013078 drm_atomic_state_put(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013079}
13080
Bob Paauwea8784872016-07-15 14:59:02 +010013081/*
13082 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
13083 * drm_atomic_helper_legacy_gamma_set() directly.
13084 */
13085static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
13086 u16 *red, u16 *green, u16 *blue,
13087 uint32_t size)
13088{
13089 struct drm_device *dev = crtc->dev;
13090 struct drm_mode_config *config = &dev->mode_config;
13091 struct drm_crtc_state *state;
13092 int ret;
13093
13094 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
13095 if (ret)
13096 return ret;
13097
13098 /*
13099 * Make sure we update the legacy properties so this works when
13100 * atomic is not enabled.
13101 */
13102
13103 state = crtc->state;
13104
13105 drm_object_property_set_value(&crtc->base,
13106 config->degamma_lut_property,
13107 (state->degamma_lut) ?
13108 state->degamma_lut->base.id : 0);
13109
13110 drm_object_property_set_value(&crtc->base,
13111 config->ctm_property,
13112 (state->ctm) ?
13113 state->ctm->base.id : 0);
13114
13115 drm_object_property_set_value(&crtc->base,
13116 config->gamma_lut_property,
13117 (state->gamma_lut) ?
13118 state->gamma_lut->base.id : 0);
13119
13120 return 0;
13121}
13122
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013123static const struct drm_crtc_funcs intel_crtc_funcs = {
Bob Paauwea8784872016-07-15 14:59:02 +010013124 .gamma_set = intel_atomic_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013125 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013126 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013127 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010013128 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013129 .atomic_duplicate_state = intel_crtc_duplicate_state,
13130 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010013131 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013132};
13133
Matt Roper6beb8c232014-12-01 15:40:14 -080013134/**
13135 * intel_prepare_plane_fb - Prepare fb for usage on plane
13136 * @plane: drm plane to prepare for
13137 * @fb: framebuffer to prepare for presentation
13138 *
13139 * Prepares a framebuffer for usage on a display plane. Generally this
13140 * involves pinning the underlying object and updating the frontbuffer tracking
13141 * bits. Some older platforms need special physical address handling for
13142 * cursor planes.
13143 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013144 * Must be called with struct_mutex held.
13145 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013146 * Returns 0 on success, negative error code on failure.
13147 */
13148int
13149intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013150 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013151{
Chris Wilsonc004a902016-10-28 13:58:45 +010013152 struct intel_atomic_state *intel_state =
13153 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013154 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013155 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013156 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013157 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010013158 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013159
Chris Wilson57822dc2017-02-22 11:40:48 +000013160 if (obj) {
13161 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13162 INTEL_INFO(dev_priv)->cursor_needs_physical) {
13163 const int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
13164
13165 ret = i915_gem_object_attach_phys(obj, align);
13166 if (ret) {
13167 DRM_DEBUG_KMS("failed to attach phys object\n");
13168 return ret;
13169 }
13170 } else {
13171 struct i915_vma *vma;
13172
13173 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
13174 if (IS_ERR(vma)) {
13175 DRM_DEBUG_KMS("failed to pin object\n");
13176 return PTR_ERR(vma);
13177 }
13178
13179 to_intel_plane_state(new_state)->vma = vma;
13180 }
13181 }
13182
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013183 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013184 return 0;
13185
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013186 if (old_obj) {
13187 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010013188 drm_atomic_get_existing_crtc_state(new_state->state,
13189 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013190
13191 /* Big Hammer, we also need to ensure that any pending
13192 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13193 * current scanout is retired before unpinning the old
13194 * framebuffer. Note that we rely on userspace rendering
13195 * into the buffer attached to the pipe they are waiting
13196 * on. If not, userspace generates a GPU hang with IPEHR
13197 * point to the MI_WAIT_FOR_EVENT.
13198 *
13199 * This should only fail upon a hung GPU, in which case we
13200 * can safely continue.
13201 */
Chris Wilsonc004a902016-10-28 13:58:45 +010013202 if (needs_modeset(crtc_state)) {
13203 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13204 old_obj->resv, NULL,
13205 false, 0,
13206 GFP_KERNEL);
13207 if (ret < 0)
13208 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013209 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013210 }
13211
Chris Wilsonc004a902016-10-28 13:58:45 +010013212 if (new_state->fence) { /* explicit fencing */
13213 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
13214 new_state->fence,
13215 I915_FENCE_TIMEOUT,
13216 GFP_KERNEL);
13217 if (ret < 0)
13218 return ret;
13219 }
13220
Chris Wilsonc37efb92016-06-17 08:28:47 +010013221 if (!obj)
13222 return 0;
13223
Chris Wilsonc004a902016-10-28 13:58:45 +010013224 if (!new_state->fence) { /* implicit fencing */
13225 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13226 obj->resv, NULL,
13227 false, I915_FENCE_TIMEOUT,
13228 GFP_KERNEL);
13229 if (ret < 0)
13230 return ret;
Chris Wilson6b5e90f2016-11-14 20:41:05 +000013231
13232 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Chris Wilsonc004a902016-10-28 13:58:45 +010013233 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020013234
Chris Wilsond07f0e52016-10-28 13:58:44 +010013235 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080013236}
13237
Matt Roper38f3ce32014-12-02 07:45:25 -080013238/**
13239 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13240 * @plane: drm plane to clean up for
13241 * @fb: old framebuffer that was on plane
13242 *
13243 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013244 *
13245 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013246 */
13247void
13248intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013249 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013250{
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013251 struct i915_vma *vma;
Matt Roper38f3ce32014-12-02 07:45:25 -080013252
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013253 /* Should only be called after a successful intel_prepare_plane_fb()! */
13254 vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
13255 if (vma)
13256 intel_unpin_fb_vma(vma);
Matt Roper465c1202014-05-29 08:06:54 -070013257}
13258
Chandra Konduru6156a452015-04-27 13:48:39 -070013259int
13260skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13261{
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013262 struct drm_i915_private *dev_priv;
Chandra Konduru6156a452015-04-27 13:48:39 -070013263 int max_scale;
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013264 int crtc_clock, max_dotclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013265
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013266 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013267 return DRM_PLANE_HELPER_NO_SCALING;
13268
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013269 dev_priv = to_i915(intel_crtc->base.dev);
Chandra Konduru6156a452015-04-27 13:48:39 -070013270
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013271 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13272 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
13273
13274 if (IS_GEMINILAKE(dev_priv))
13275 max_dotclk *= 2;
13276
13277 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013278 return DRM_PLANE_HELPER_NO_SCALING;
13279
13280 /*
13281 * skl max scale is lower of:
13282 * close to 3 but not 3, -1 is for that purpose
13283 * or
13284 * cdclk/crtc_clock
13285 */
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013286 max_scale = min((1 << 16) * 3 - 1,
13287 (1 << 8) * ((max_dotclk << 8) / crtc_clock));
Chandra Konduru6156a452015-04-27 13:48:39 -070013288
13289 return max_scale;
13290}
13291
Matt Roper465c1202014-05-29 08:06:54 -070013292static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013293intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013294 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013295 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013296{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013297 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013298 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070013299 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013300 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13301 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013302 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013303
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013304 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013305 /* use scaler when colorkey is not required */
13306 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13307 min_scale = 1;
13308 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13309 }
Sonika Jindald8106362015-04-10 14:37:28 +053013310 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013311 }
Sonika Jindald8106362015-04-10 14:37:28 +053013312
Daniel Vettercc926382016-08-15 10:41:47 +020013313 ret = drm_plane_helper_check_state(&state->base,
13314 &state->clip,
13315 min_scale, max_scale,
13316 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013317 if (ret)
13318 return ret;
13319
Daniel Vettercc926382016-08-15 10:41:47 +020013320 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013321 return 0;
13322
13323 if (INTEL_GEN(dev_priv) >= 9) {
13324 ret = skl_check_plane_surface(state);
13325 if (ret)
13326 return ret;
13327 }
13328
13329 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070013330}
13331
Daniel Vetter5a21b662016-05-24 17:13:53 +020013332static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13333 struct drm_crtc_state *old_crtc_state)
13334{
13335 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040013336 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013337 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudeb707aa52016-09-15 10:56:06 -040013338 struct intel_crtc_state *intel_cstate =
13339 to_intel_crtc_state(crtc->state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013340 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020013341 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013342 struct intel_atomic_state *old_intel_state =
13343 to_intel_atomic_state(old_crtc_state->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013344 bool modeset = needs_modeset(crtc->state);
13345
Maarten Lankhorst567f0792017-02-28 15:28:47 +010013346 if (!modeset &&
13347 (intel_cstate->base.color_mgmt_changed ||
13348 intel_cstate->update_pipe)) {
13349 intel_color_set_csc(crtc->state);
13350 intel_color_load_luts(crtc->state);
13351 }
13352
Daniel Vetter5a21b662016-05-24 17:13:53 +020013353 /* Perform vblank evasion around commit operation */
13354 intel_pipe_update_start(intel_crtc);
13355
13356 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013357 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013358
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013359 if (intel_cstate->update_pipe)
13360 intel_update_pipe_config(intel_crtc, old_intel_cstate);
13361 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020013362 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040013363
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013364out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013365 if (dev_priv->display.atomic_update_watermarks)
13366 dev_priv->display.atomic_update_watermarks(old_intel_state,
13367 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013368}
13369
13370static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13371 struct drm_crtc_state *old_crtc_state)
13372{
13373 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13374
13375 intel_pipe_update_end(intel_crtc, NULL);
13376}
13377
Matt Ropercf4c7c12014-12-04 10:27:42 -080013378/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013379 * intel_plane_destroy - destroy a plane
13380 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013381 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013382 * Common destruction function for all types of planes (primary, cursor,
13383 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013384 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013385void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013386{
Matt Roper465c1202014-05-29 08:06:54 -070013387 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030013388 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070013389}
13390
Matt Roper65a3fea2015-01-21 16:35:42 -080013391const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013392 .update_plane = drm_atomic_helper_update_plane,
13393 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013394 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013395 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013396 .atomic_get_property = intel_plane_atomic_get_property,
13397 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013398 .atomic_duplicate_state = intel_plane_duplicate_state,
13399 .atomic_destroy_state = intel_plane_destroy_state,
Matt Roper465c1202014-05-29 08:06:54 -070013400};
13401
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013402static int
13403intel_legacy_cursor_update(struct drm_plane *plane,
13404 struct drm_crtc *crtc,
13405 struct drm_framebuffer *fb,
13406 int crtc_x, int crtc_y,
13407 unsigned int crtc_w, unsigned int crtc_h,
13408 uint32_t src_x, uint32_t src_y,
13409 uint32_t src_w, uint32_t src_h)
13410{
13411 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13412 int ret;
13413 struct drm_plane_state *old_plane_state, *new_plane_state;
13414 struct intel_plane *intel_plane = to_intel_plane(plane);
13415 struct drm_framebuffer *old_fb;
13416 struct drm_crtc_state *crtc_state = crtc->state;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013417 struct i915_vma *old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013418
13419 /*
13420 * When crtc is inactive or there is a modeset pending,
13421 * wait for it to complete in the slowpath
13422 */
13423 if (!crtc_state->active || needs_modeset(crtc_state) ||
13424 to_intel_crtc_state(crtc_state)->update_pipe)
13425 goto slow;
13426
13427 old_plane_state = plane->state;
13428
13429 /*
13430 * If any parameters change that may affect watermarks,
13431 * take the slowpath. Only changing fb or position should be
13432 * in the fastpath.
13433 */
13434 if (old_plane_state->crtc != crtc ||
13435 old_plane_state->src_w != src_w ||
13436 old_plane_state->src_h != src_h ||
13437 old_plane_state->crtc_w != crtc_w ||
13438 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013439 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013440 goto slow;
13441
13442 new_plane_state = intel_plane_duplicate_state(plane);
13443 if (!new_plane_state)
13444 return -ENOMEM;
13445
13446 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13447
13448 new_plane_state->src_x = src_x;
13449 new_plane_state->src_y = src_y;
13450 new_plane_state->src_w = src_w;
13451 new_plane_state->src_h = src_h;
13452 new_plane_state->crtc_x = crtc_x;
13453 new_plane_state->crtc_y = crtc_y;
13454 new_plane_state->crtc_w = crtc_w;
13455 new_plane_state->crtc_h = crtc_h;
13456
13457 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
13458 to_intel_plane_state(new_plane_state));
13459 if (ret)
13460 goto out_free;
13461
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013462 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13463 if (ret)
13464 goto out_free;
13465
13466 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
13467 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
13468
13469 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
13470 if (ret) {
13471 DRM_DEBUG_KMS("failed to attach phys object\n");
13472 goto out_unlock;
13473 }
13474 } else {
13475 struct i915_vma *vma;
13476
13477 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
13478 if (IS_ERR(vma)) {
13479 DRM_DEBUG_KMS("failed to pin object\n");
13480
13481 ret = PTR_ERR(vma);
13482 goto out_unlock;
13483 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013484
13485 to_intel_plane_state(new_plane_state)->vma = vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013486 }
13487
13488 old_fb = old_plane_state->fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013489 old_vma = to_intel_plane_state(old_plane_state)->vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013490
13491 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13492 intel_plane->frontbuffer_bit);
13493
13494 /* Swap plane state */
13495 new_plane_state->fence = old_plane_state->fence;
13496 *to_intel_plane_state(old_plane_state) = *to_intel_plane_state(new_plane_state);
13497 new_plane_state->fence = NULL;
13498 new_plane_state->fb = old_fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013499 to_intel_plane_state(new_plane_state)->vma = old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013500
Ville Syrjälä72259532017-03-02 19:15:05 +020013501 if (plane->state->visible) {
13502 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013503 intel_plane->update_plane(plane,
13504 to_intel_crtc_state(crtc->state),
13505 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013506 } else {
13507 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013508 intel_plane->disable_plane(plane, crtc);
Ville Syrjälä72259532017-03-02 19:15:05 +020013509 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013510
13511 intel_cleanup_plane_fb(plane, new_plane_state);
13512
13513out_unlock:
13514 mutex_unlock(&dev_priv->drm.struct_mutex);
13515out_free:
13516 intel_plane_destroy_state(plane, new_plane_state);
13517 return ret;
13518
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013519slow:
13520 return drm_atomic_helper_update_plane(plane, crtc, fb,
13521 crtc_x, crtc_y, crtc_w, crtc_h,
13522 src_x, src_y, src_w, src_h);
13523}
13524
13525static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13526 .update_plane = intel_legacy_cursor_update,
13527 .disable_plane = drm_atomic_helper_disable_plane,
13528 .destroy = intel_plane_destroy,
13529 .set_property = drm_atomic_helper_plane_set_property,
13530 .atomic_get_property = intel_plane_atomic_get_property,
13531 .atomic_set_property = intel_plane_atomic_set_property,
13532 .atomic_duplicate_state = intel_plane_duplicate_state,
13533 .atomic_destroy_state = intel_plane_destroy_state,
13534};
13535
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013536static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013537intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013538{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013539 struct intel_plane *primary = NULL;
13540 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013541 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013542 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013543 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013544 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013545
13546 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013547 if (!primary) {
13548 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013549 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013550 }
Matt Roper465c1202014-05-29 08:06:54 -070013551
Matt Roper8e7d6882015-01-21 16:35:41 -080013552 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013553 if (!state) {
13554 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013555 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013556 }
13557
Matt Roper8e7d6882015-01-21 16:35:41 -080013558 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013559
Matt Roper465c1202014-05-29 08:06:54 -070013560 primary->can_scale = false;
13561 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013562 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070013563 primary->can_scale = true;
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013564 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013565 }
Matt Roper465c1202014-05-29 08:06:54 -070013566 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013567 /*
13568 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13569 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13570 */
13571 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
13572 primary->plane = (enum plane) !pipe;
13573 else
13574 primary->plane = (enum plane) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013575 primary->id = PLANE_PRIMARY;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013576 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013577 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013578
Ville Syrjälä580503c2016-10-31 22:37:00 +020013579 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013580 intel_primary_formats = skl_primary_formats;
13581 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013582
13583 primary->update_plane = skylake_update_primary_plane;
13584 primary->disable_plane = skylake_disable_primary_plane;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010013585 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013586 intel_primary_formats = i965_primary_formats;
13587 num_formats = ARRAY_SIZE(i965_primary_formats);
13588
13589 primary->update_plane = ironlake_update_primary_plane;
13590 primary->disable_plane = i9xx_disable_primary_plane;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013591 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013592 intel_primary_formats = i965_primary_formats;
13593 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013594
13595 primary->update_plane = i9xx_update_primary_plane;
13596 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013597 } else {
13598 intel_primary_formats = i8xx_primary_formats;
13599 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013600
13601 primary->update_plane = i9xx_update_primary_plane;
13602 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013603 }
13604
Ville Syrjälä580503c2016-10-31 22:37:00 +020013605 if (INTEL_GEN(dev_priv) >= 9)
13606 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13607 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013608 intel_primary_formats, num_formats,
13609 DRM_PLANE_TYPE_PRIMARY,
13610 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013611 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013612 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13613 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013614 intel_primary_formats, num_formats,
13615 DRM_PLANE_TYPE_PRIMARY,
13616 "primary %c", pipe_name(pipe));
13617 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013618 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13619 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013620 intel_primary_formats, num_formats,
13621 DRM_PLANE_TYPE_PRIMARY,
13622 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013623 if (ret)
13624 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013625
Dave Airlie5481e272016-10-25 16:36:13 +100013626 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013627 supported_rotations =
13628 DRM_ROTATE_0 | DRM_ROTATE_90 |
13629 DRM_ROTATE_180 | DRM_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013630 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13631 supported_rotations =
13632 DRM_ROTATE_0 | DRM_ROTATE_180 |
13633 DRM_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013634 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013635 supported_rotations =
13636 DRM_ROTATE_0 | DRM_ROTATE_180;
13637 } else {
13638 supported_rotations = DRM_ROTATE_0;
13639 }
13640
Dave Airlie5481e272016-10-25 16:36:13 +100013641 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013642 drm_plane_create_rotation_property(&primary->base,
13643 DRM_ROTATE_0,
13644 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013645
Matt Roperea2c67b2014-12-23 10:41:52 -080013646 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13647
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013648 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013649
13650fail:
13651 kfree(state);
13652 kfree(primary);
13653
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013654 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013655}
13656
Matt Roper3d7d6512014-06-10 08:28:13 -070013657static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013658intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013659 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013660 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013661{
Matt Roper2b875c22014-12-01 15:40:13 -080013662 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013663 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013664 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013665 unsigned stride;
13666 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013667
Ville Syrjäläf8856a42016-07-26 19:07:00 +030013668 ret = drm_plane_helper_check_state(&state->base,
13669 &state->clip,
13670 DRM_PLANE_HELPER_NO_SCALING,
13671 DRM_PLANE_HELPER_NO_SCALING,
13672 true, true);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013673 if (ret)
13674 return ret;
13675
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013676 /* if we want to turn off the cursor ignore width and height */
13677 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013678 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013679
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013680 /* Check for which cursor types we support */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013681 if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w,
13682 state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013683 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13684 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013685 return -EINVAL;
13686 }
13687
Matt Roperea2c67b2014-12-23 10:41:52 -080013688 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13689 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013690 DRM_DEBUG_KMS("buffer is too small\n");
13691 return -ENOMEM;
13692 }
13693
Ville Syrjäläbae781b2016-11-16 13:33:16 +020013694 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013695 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013696 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013697 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013698
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013699 /*
13700 * There's something wrong with the cursor on CHV pipe C.
13701 * If it straddles the left edge of the screen then
13702 * moving it away from the edge or disabling it often
13703 * results in a pipe underrun, and often that can lead to
13704 * dead pipe (constant underrun reported, and it scans
13705 * out just a solid color). To recover from that, the
13706 * display power well must be turned off and on again.
13707 * Refuse the put the cursor into that compromised position.
13708 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013709 if (IS_CHERRYVIEW(to_i915(plane->dev)) && pipe == PIPE_C &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +030013710 state->base.visible && state->base.crtc_x < 0) {
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013711 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
13712 return -EINVAL;
13713 }
13714
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013715 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013716}
13717
Matt Roperf4a2cf22014-12-01 15:40:12 -080013718static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013719intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013720 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013721{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010013722 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13723
13724 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013725 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013726}
13727
13728static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013729intel_update_cursor_plane(struct drm_plane *plane,
13730 const struct intel_crtc_state *crtc_state,
13731 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013732{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013733 struct drm_crtc *crtc = crtc_state->base.crtc;
13734 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013735 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013736 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013737 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013738
Matt Roperf4a2cf22014-12-01 15:40:12 -080013739 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013740 addr = 0;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013741 else if (!INTEL_INFO(dev_priv)->cursor_needs_physical)
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013742 addr = intel_plane_ggtt_offset(state);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013743 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013744 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013745
Gustavo Padovana912f122014-12-01 15:40:10 -080013746 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013747 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013748}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013749
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013750static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013751intel_cursor_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013752{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013753 struct intel_plane *cursor = NULL;
13754 struct intel_plane_state *state = NULL;
13755 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013756
13757 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013758 if (!cursor) {
13759 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013760 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013761 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013762
Matt Roper8e7d6882015-01-21 16:35:41 -080013763 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013764 if (!state) {
13765 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013766 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013767 }
13768
Matt Roper8e7d6882015-01-21 16:35:41 -080013769 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013770
Matt Roper3d7d6512014-06-10 08:28:13 -070013771 cursor->can_scale = false;
13772 cursor->max_downscale = 1;
13773 cursor->pipe = pipe;
13774 cursor->plane = pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013775 cursor->id = PLANE_CURSOR;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013776 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013777 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013778 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013779 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013780
Ville Syrjälä580503c2016-10-31 22:37:00 +020013781 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013782 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013783 intel_cursor_formats,
13784 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013785 DRM_PLANE_TYPE_CURSOR,
13786 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013787 if (ret)
13788 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013789
Dave Airlie5481e272016-10-25 16:36:13 +100013790 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013791 drm_plane_create_rotation_property(&cursor->base,
13792 DRM_ROTATE_0,
13793 DRM_ROTATE_0 |
13794 DRM_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013795
Ville Syrjälä580503c2016-10-31 22:37:00 +020013796 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013797 state->scaler_id = -1;
13798
Matt Roperea2c67b2014-12-23 10:41:52 -080013799 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13800
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013801 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013802
13803fail:
13804 kfree(state);
13805 kfree(cursor);
13806
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013807 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013808}
13809
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013810static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13811 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013812{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013813 struct intel_crtc_scaler_state *scaler_state =
13814 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013815 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013816 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013817
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013818 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13819 if (!crtc->num_scalers)
13820 return;
13821
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013822 for (i = 0; i < crtc->num_scalers; i++) {
13823 struct intel_scaler *scaler = &scaler_state->scalers[i];
13824
13825 scaler->in_use = 0;
13826 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013827 }
13828
13829 scaler_state->scaler_id = -1;
13830}
13831
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013832static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013833{
13834 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013835 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013836 struct intel_plane *primary = NULL;
13837 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013838 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013839
Daniel Vetter955382f2013-09-19 14:05:45 +020013840 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013841 if (!intel_crtc)
13842 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013843
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013844 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013845 if (!crtc_state) {
13846 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013847 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013848 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013849 intel_crtc->config = crtc_state;
13850 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013851 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013852
Ville Syrjälä580503c2016-10-31 22:37:00 +020013853 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013854 if (IS_ERR(primary)) {
13855 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013856 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013857 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013858 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013859
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013860 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013861 struct intel_plane *plane;
13862
Ville Syrjälä580503c2016-10-31 22:37:00 +020013863 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013864 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013865 ret = PTR_ERR(plane);
13866 goto fail;
13867 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013868 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013869 }
13870
Ville Syrjälä580503c2016-10-31 22:37:00 +020013871 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013872 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013873 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070013874 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013875 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013876 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013877
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013878 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013879 &primary->base, &cursor->base,
13880 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030013881 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070013882 if (ret)
13883 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013884
Jesse Barnes80824002009-09-10 15:28:06 -070013885 intel_crtc->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013886 intel_crtc->plane = primary->plane;
Jesse Barnes80824002009-09-10 15:28:06 -070013887
Chris Wilson4b0e3332014-05-30 16:35:26 +030013888 intel_crtc->cursor_base = ~0;
13889 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013890 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013891
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013892 /* initialize shared scalers */
13893 intel_crtc_init_scalers(intel_crtc, crtc_state);
13894
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013895 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13896 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020013897 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
13898 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013899
Jesse Barnes79e53942008-11-07 14:24:08 -080013900 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013901
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013902 intel_color_init(&intel_crtc->base);
13903
Daniel Vetter87b6b102014-05-15 15:33:46 +020013904 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013905
13906 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013907
13908fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013909 /*
13910 * drm_mode_config_cleanup() will free up any
13911 * crtcs/planes already initialized.
13912 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013913 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013914 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013915
13916 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013917}
13918
Jesse Barnes752aa882013-10-31 18:55:49 +020013919enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13920{
13921 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013922 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013923
Rob Clark51fd3712013-11-19 12:10:12 -050013924 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013925
Ville Syrjäläd3babd32014-11-07 11:16:01 +020013926 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020013927 return INVALID_PIPE;
13928
13929 return to_intel_crtc(encoder->crtc)->pipe;
13930}
13931
Carl Worth08d7b3d2009-04-29 14:43:54 -070013932int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013933 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013934{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013935 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013936 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013937 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013938
Rob Clark7707e652014-07-17 23:30:04 -040013939 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010013940 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013941 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013942
Rob Clark7707e652014-07-17 23:30:04 -040013943 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013944 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013945
Daniel Vetterc05422d2009-08-11 16:05:30 +020013946 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013947}
13948
Daniel Vetter66a92782012-07-12 20:08:18 +020013949static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013950{
Daniel Vetter66a92782012-07-12 20:08:18 +020013951 struct drm_device *dev = encoder->base.dev;
13952 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013953 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013954 int entry = 0;
13955
Damien Lespiaub2784e12014-08-05 11:29:37 +010013956 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013957 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013958 index_mask |= (1 << entry);
13959
Jesse Barnes79e53942008-11-07 14:24:08 -080013960 entry++;
13961 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013962
Jesse Barnes79e53942008-11-07 14:24:08 -080013963 return index_mask;
13964}
13965
Ville Syrjälä646d5772016-10-31 22:37:14 +020013966static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000013967{
Ville Syrjälä646d5772016-10-31 22:37:14 +020013968 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000013969 return false;
13970
13971 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13972 return false;
13973
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013974 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013975 return false;
13976
13977 return true;
13978}
13979
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013980static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013981{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013982 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000013983 return false;
13984
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013985 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013986 return false;
13987
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013988 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013989 return false;
13990
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013991 if (HAS_PCH_LPT_H(dev_priv) &&
13992 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020013993 return false;
13994
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013995 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013996 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013997 return false;
13998
Ville Syrjäläe4abb732015-12-01 23:31:33 +020013999 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014000 return false;
14001
14002 return true;
14003}
14004
Imre Deak8090ba82016-08-10 14:07:33 +030014005void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
14006{
14007 int pps_num;
14008 int pps_idx;
14009
14010 if (HAS_DDI(dev_priv))
14011 return;
14012 /*
14013 * This w/a is needed at least on CPT/PPT, but to be sure apply it
14014 * everywhere where registers can be write protected.
14015 */
14016 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14017 pps_num = 2;
14018 else
14019 pps_num = 1;
14020
14021 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
14022 u32 val = I915_READ(PP_CONTROL(pps_idx));
14023
14024 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
14025 I915_WRITE(PP_CONTROL(pps_idx), val);
14026 }
14027}
14028
Imre Deak44cb7342016-08-10 14:07:29 +030014029static void intel_pps_init(struct drm_i915_private *dev_priv)
14030{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014031 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030014032 dev_priv->pps_mmio_base = PCH_PPS_BASE;
14033 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14034 dev_priv->pps_mmio_base = VLV_PPS_BASE;
14035 else
14036 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030014037
14038 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030014039}
14040
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014041static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080014042{
Chris Wilson4ef69c72010-09-09 15:14:28 +010014043 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014044 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014045
Imre Deak44cb7342016-08-10 14:07:29 +030014046 intel_pps_init(dev_priv);
14047
Imre Deak97a824e12016-06-21 11:51:47 +030014048 /*
14049 * intel_edp_init_connector() depends on this completing first, to
14050 * prevent the registeration of both eDP and LVDS and the incorrect
14051 * sharing of the PPS.
14052 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014053 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014054
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014055 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014056 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014057
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014058 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053014059 /*
14060 * FIXME: Broxton doesn't support port detection via the
14061 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14062 * detect the ports.
14063 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014064 intel_ddi_init(dev_priv, PORT_A);
14065 intel_ddi_init(dev_priv, PORT_B);
14066 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014067
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014068 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014069 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014070 int found;
14071
Jesse Barnesde31fac2015-03-06 15:53:32 -080014072 /*
14073 * Haswell uses DDI functions to detect digital outputs.
14074 * On SKL pre-D0 the strap isn't connected, so we assume
14075 * it's there.
14076 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014077 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014078 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014079 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014080 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014081
14082 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14083 * register */
14084 found = I915_READ(SFUSE_STRAP);
14085
14086 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014087 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014088 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014089 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014090 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014091 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014092 /*
14093 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14094 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014095 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014096 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14097 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14098 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014099 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014100
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014101 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014102 int found;
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014103 dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014104
Ville Syrjälä646d5772016-10-31 22:37:14 +020014105 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014106 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014107
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014108 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014109 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014110 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014111 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014112 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014113 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014114 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014115 }
14116
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014117 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014118 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014119
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014120 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014121 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014122
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014123 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014124 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014125
Daniel Vetter270b3042012-10-27 15:52:05 +020014126 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014127 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014128 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014129 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010014130
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014131 /*
14132 * The DP_DETECTED bit is the latched state of the DDC
14133 * SDA pin at boot. However since eDP doesn't require DDC
14134 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14135 * eDP ports may have been muxed to an alternate function.
14136 * Thus we can't rely on the DP_DETECTED bit alone to detect
14137 * eDP ports. Consult the VBT as well as DP_DETECTED to
14138 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030014139 *
14140 * Sadly the straps seem to be missing sometimes even for HDMI
14141 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
14142 * and VBT for the presence of the port. Additionally we can't
14143 * trust the port type the VBT declares as we've seen at least
14144 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014145 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014146 has_edp = intel_dp_is_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014147 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
14148 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014149 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014150 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014151 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014152
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014153 has_edp = intel_dp_is_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014154 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
14155 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014156 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014157 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014158 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014159
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014160 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014161 /*
14162 * eDP not supported on port D,
14163 * so no need to worry about it
14164 */
14165 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
14166 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014167 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014168 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014169 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014170 }
14171
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014172 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014173 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014174 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014175
Paulo Zanonie2debe92013-02-18 19:00:27 -030014176 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014177 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014178 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014179 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014180 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014181 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014182 }
Ma Ling27185ae2009-08-24 13:50:23 +080014183
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014184 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014185 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014186 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014187
14188 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014189
Paulo Zanonie2debe92013-02-18 19:00:27 -030014190 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014191 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014192 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014193 }
Ma Ling27185ae2009-08-24 13:50:23 +080014194
Paulo Zanonie2debe92013-02-18 19:00:27 -030014195 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014196
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014197 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014198 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014199 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014200 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014201 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014202 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014203 }
Ma Ling27185ae2009-08-24 13:50:23 +080014204
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014205 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014206 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014207 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014208 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014209
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000014210 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014211 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014212
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014213 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014214
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014215 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014216 encoder->base.possible_crtcs = encoder->crtc_mask;
14217 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014218 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014219 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014220
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014221 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020014222
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014223 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080014224}
14225
14226static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14227{
14228 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014229
Daniel Vetteref2d6332014-02-10 18:00:38 +010014230 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000014231
Chris Wilsondd689282017-03-01 15:41:28 +000014232 i915_gem_object_lock(intel_fb->obj);
14233 WARN_ON(!intel_fb->obj->framebuffer_references--);
14234 i915_gem_object_unlock(intel_fb->obj);
14235
Chris Wilsonf8c417c2016-07-20 13:31:53 +010014236 i915_gem_object_put(intel_fb->obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000014237
Jesse Barnes79e53942008-11-07 14:24:08 -080014238 kfree(intel_fb);
14239}
14240
14241static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014242 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014243 unsigned int *handle)
14244{
14245 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014246 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014247
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014248 if (obj->userptr.mm) {
14249 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14250 return -EINVAL;
14251 }
14252
Chris Wilson05394f32010-11-08 19:18:58 +000014253 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014254}
14255
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014256static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14257 struct drm_file *file,
14258 unsigned flags, unsigned color,
14259 struct drm_clip_rect *clips,
14260 unsigned num_clips)
14261{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014262 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014263
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014264 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000014265 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014266
14267 return 0;
14268}
14269
Jesse Barnes79e53942008-11-07 14:24:08 -080014270static const struct drm_framebuffer_funcs intel_fb_funcs = {
14271 .destroy = intel_user_framebuffer_destroy,
14272 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014273 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014274};
14275
Damien Lespiaub3218032015-02-27 11:15:18 +000014276static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014277u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
14278 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000014279{
Chris Wilson24dbf512017-02-15 10:59:18 +000014280 u32 gen = INTEL_GEN(dev_priv);
Damien Lespiaub3218032015-02-27 11:15:18 +000014281
14282 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014283 int cpp = drm_format_plane_cpp(pixel_format, 0);
14284
Damien Lespiaub3218032015-02-27 11:15:18 +000014285 /* "The stride in bytes must not exceed the of the size of 8K
14286 * pixels and 32K bytes."
14287 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014288 return min(8192 * cpp, 32768);
Ville Syrjälä6401c372017-02-08 19:53:28 +020014289 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014290 return 32*1024;
14291 } else if (gen >= 4) {
14292 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14293 return 16*1024;
14294 else
14295 return 32*1024;
14296 } else if (gen >= 3) {
14297 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14298 return 8*1024;
14299 else
14300 return 16*1024;
14301 } else {
14302 /* XXX DSPC is limited to 4k tiled */
14303 return 8*1024;
14304 }
14305}
14306
Chris Wilson24dbf512017-02-15 10:59:18 +000014307static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
14308 struct drm_i915_gem_object *obj,
14309 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014310{
Chris Wilson24dbf512017-02-15 10:59:18 +000014311 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014312 struct drm_format_name_buf format_name;
Chris Wilsondd689282017-03-01 15:41:28 +000014313 u32 pitch_limit, stride_alignment;
14314 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000014315 int ret = -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -080014316
Chris Wilsondd689282017-03-01 15:41:28 +000014317 i915_gem_object_lock(obj);
14318 obj->framebuffer_references++;
14319 tiling = i915_gem_object_get_tiling(obj);
14320 stride = i915_gem_object_get_stride(obj);
14321 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014322
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014323 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014324 /*
14325 * If there's a fence, enforce that
14326 * the fb modifier and tiling mode match.
14327 */
14328 if (tiling != I915_TILING_NONE &&
14329 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014330 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014331 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014332 }
14333 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014334 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014335 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014336 } else if (tiling == I915_TILING_Y) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014337 DRM_DEBUG("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014338 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014339 }
14340 }
14341
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014342 /* Passed in modifier sanity checking. */
14343 switch (mode_cmd->modifier[0]) {
14344 case I915_FORMAT_MOD_Y_TILED:
14345 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014346 if (INTEL_GEN(dev_priv) < 9) {
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014347 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14348 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014349 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014350 }
14351 case DRM_FORMAT_MOD_NONE:
14352 case I915_FORMAT_MOD_X_TILED:
14353 break;
14354 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014355 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14356 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014357 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014358 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014359
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014360 /*
14361 * gen2/3 display engine uses the fence if present,
14362 * so the tiling mode must match the fb modifier exactly.
14363 */
14364 if (INTEL_INFO(dev_priv)->gen < 4 &&
14365 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
14366 DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014367 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014368 }
14369
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014370 stride_alignment = intel_fb_stride_alignment(dev_priv,
14371 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014372 mode_cmd->pixel_format);
14373 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14374 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14375 mode_cmd->pitches[0], stride_alignment);
Chris Wilson24dbf512017-02-15 10:59:18 +000014376 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014377 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014378
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014379 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014380 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014381 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014382 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14383 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014384 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014385 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000014386 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014387 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014388
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014389 /*
14390 * If there's a fence, enforce that
14391 * the fb pitch and fence stride match.
14392 */
Chris Wilsondd689282017-03-01 15:41:28 +000014393 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014394 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
Chris Wilsondd689282017-03-01 15:41:28 +000014395 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000014396 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014397 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014398
Ville Syrjälä57779d02012-10-31 17:50:14 +020014399 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014400 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014401 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014402 case DRM_FORMAT_RGB565:
14403 case DRM_FORMAT_XRGB8888:
14404 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014405 break;
14406 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014407 if (INTEL_GEN(dev_priv) > 3) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014408 DRM_DEBUG("unsupported pixel format: %s\n",
14409 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014410 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014411 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014412 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014413 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014414 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014415 INTEL_GEN(dev_priv) < 9) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014416 DRM_DEBUG("unsupported pixel format: %s\n",
14417 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014418 goto err;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014419 }
14420 break;
14421 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014422 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014423 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014424 if (INTEL_GEN(dev_priv) < 4) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014425 DRM_DEBUG("unsupported pixel format: %s\n",
14426 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014427 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014428 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014429 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014430 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014431 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014432 DRM_DEBUG("unsupported pixel format: %s\n",
14433 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014434 goto err;
Damien Lespiau75312082015-05-15 19:06:01 +010014435 }
14436 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014437 case DRM_FORMAT_YUYV:
14438 case DRM_FORMAT_UYVY:
14439 case DRM_FORMAT_YVYU:
14440 case DRM_FORMAT_VYUY:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014441 if (INTEL_GEN(dev_priv) < 5) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014442 DRM_DEBUG("unsupported pixel format: %s\n",
14443 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014444 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014445 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014446 break;
14447 default:
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014448 DRM_DEBUG("unsupported pixel format: %s\n",
14449 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014450 goto err;
Chris Wilson57cd6502010-08-08 12:34:44 +010014451 }
14452
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014453 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14454 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014455 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014456
Chris Wilson24dbf512017-02-15 10:59:18 +000014457 drm_helper_mode_fill_fb_struct(&dev_priv->drm,
14458 &intel_fb->base, mode_cmd);
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014459 intel_fb->obj = obj;
14460
Ville Syrjälä6687c902015-09-15 13:16:41 +030014461 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
14462 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014463 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014464
Chris Wilson24dbf512017-02-15 10:59:18 +000014465 ret = drm_framebuffer_init(obj->base.dev,
14466 &intel_fb->base,
14467 &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014468 if (ret) {
14469 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014470 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014471 }
14472
Jesse Barnes79e53942008-11-07 14:24:08 -080014473 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014474
14475err:
Chris Wilsondd689282017-03-01 15:41:28 +000014476 i915_gem_object_lock(obj);
14477 obj->framebuffer_references--;
14478 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014479 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014480}
14481
Jesse Barnes79e53942008-11-07 14:24:08 -080014482static struct drm_framebuffer *
14483intel_user_framebuffer_create(struct drm_device *dev,
14484 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014485 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014486{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014487 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014488 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014489 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014490
Chris Wilson03ac0642016-07-20 13:31:51 +010014491 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14492 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014493 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014494
Chris Wilson24dbf512017-02-15 10:59:18 +000014495 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014496 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014497 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014498
14499 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014500}
14501
Chris Wilson778e23a2016-12-05 14:29:39 +000014502static void intel_atomic_state_free(struct drm_atomic_state *state)
14503{
14504 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14505
14506 drm_atomic_state_default_release(state);
14507
14508 i915_sw_fence_fini(&intel_state->commit_ready);
14509
14510 kfree(state);
14511}
14512
Jesse Barnes79e53942008-11-07 14:24:08 -080014513static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014514 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014515 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014516 .atomic_check = intel_atomic_check,
14517 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014518 .atomic_state_alloc = intel_atomic_state_alloc,
14519 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014520 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014521};
14522
Imre Deak88212942016-03-16 13:38:53 +020014523/**
14524 * intel_init_display_hooks - initialize the display modesetting hooks
14525 * @dev_priv: device private
14526 */
14527void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014528{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014529 intel_init_cdclk_hooks(dev_priv);
14530
Imre Deak88212942016-03-16 13:38:53 +020014531 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014532 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014533 dev_priv->display.get_initial_plane_config =
14534 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014535 dev_priv->display.crtc_compute_clock =
14536 haswell_crtc_compute_clock;
14537 dev_priv->display.crtc_enable = haswell_crtc_enable;
14538 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014539 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014540 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014541 dev_priv->display.get_initial_plane_config =
14542 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014543 dev_priv->display.crtc_compute_clock =
14544 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014545 dev_priv->display.crtc_enable = haswell_crtc_enable;
14546 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014547 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014548 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014549 dev_priv->display.get_initial_plane_config =
14550 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014551 dev_priv->display.crtc_compute_clock =
14552 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014553 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14554 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014555 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014556 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014557 dev_priv->display.get_initial_plane_config =
14558 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014559 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14560 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14561 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14562 } else if (IS_VALLEYVIEW(dev_priv)) {
14563 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14564 dev_priv->display.get_initial_plane_config =
14565 i9xx_get_initial_plane_config;
14566 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014567 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14568 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014569 } else if (IS_G4X(dev_priv)) {
14570 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14571 dev_priv->display.get_initial_plane_config =
14572 i9xx_get_initial_plane_config;
14573 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14574 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14575 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014576 } else if (IS_PINEVIEW(dev_priv)) {
14577 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14578 dev_priv->display.get_initial_plane_config =
14579 i9xx_get_initial_plane_config;
14580 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14581 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14582 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014583 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014584 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014585 dev_priv->display.get_initial_plane_config =
14586 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014587 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014588 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14589 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014590 } else {
14591 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14592 dev_priv->display.get_initial_plane_config =
14593 i9xx_get_initial_plane_config;
14594 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14595 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14596 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014597 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014598
Imre Deak88212942016-03-16 13:38:53 +020014599 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014600 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014601 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014602 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014603 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014604 /* FIXME: detect B0+ stepping and use auto training */
14605 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014606 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014607 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014608 }
14609
Lyude27082492016-08-24 07:48:10 +020014610 if (dev_priv->info.gen >= 9)
14611 dev_priv->display.update_crtcs = skl_update_crtcs;
14612 else
14613 dev_priv->display.update_crtcs = intel_update_crtcs;
14614
Daniel Vetter5a21b662016-05-24 17:13:53 +020014615 switch (INTEL_INFO(dev_priv)->gen) {
14616 case 2:
14617 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14618 break;
14619
14620 case 3:
14621 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14622 break;
14623
14624 case 4:
14625 case 5:
14626 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14627 break;
14628
14629 case 6:
14630 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14631 break;
14632 case 7:
14633 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
14634 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14635 break;
14636 case 9:
14637 /* Drop through - unsupported since execlist only. */
14638 default:
14639 /* Default just returns -ENODEV to indicate unsupported */
14640 dev_priv->display.queue_flip = intel_default_queue_flip;
14641 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014642}
14643
Jesse Barnesb690e962010-07-19 13:53:12 -070014644/*
14645 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14646 * resume, or other times. This quirk makes sure that's the case for
14647 * affected systems.
14648 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014649static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014650{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014651 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb690e962010-07-19 13:53:12 -070014652
14653 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014654 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014655}
14656
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014657static void quirk_pipeb_force(struct drm_device *dev)
14658{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014659 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014660
14661 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14662 DRM_INFO("applying pipe b force quirk\n");
14663}
14664
Keith Packard435793d2011-07-12 14:56:22 -070014665/*
14666 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14667 */
14668static void quirk_ssc_force_disable(struct drm_device *dev)
14669{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014670 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014671 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014672 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014673}
14674
Carsten Emde4dca20e2012-03-15 15:56:26 +010014675/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014676 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14677 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014678 */
14679static void quirk_invert_brightness(struct drm_device *dev)
14680{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014681 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014682 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014683 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014684}
14685
Scot Doyle9c72cc62014-07-03 23:27:50 +000014686/* Some VBT's incorrectly indicate no backlight is present */
14687static void quirk_backlight_present(struct drm_device *dev)
14688{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014689 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014690 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14691 DRM_INFO("applying backlight present quirk\n");
14692}
14693
Jesse Barnesb690e962010-07-19 13:53:12 -070014694struct intel_quirk {
14695 int device;
14696 int subsystem_vendor;
14697 int subsystem_device;
14698 void (*hook)(struct drm_device *dev);
14699};
14700
Egbert Eich5f85f172012-10-14 15:46:38 +020014701/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14702struct intel_dmi_quirk {
14703 void (*hook)(struct drm_device *dev);
14704 const struct dmi_system_id (*dmi_id_list)[];
14705};
14706
14707static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14708{
14709 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14710 return 1;
14711}
14712
14713static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14714 {
14715 .dmi_id_list = &(const struct dmi_system_id[]) {
14716 {
14717 .callback = intel_dmi_reverse_brightness,
14718 .ident = "NCR Corporation",
14719 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14720 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14721 },
14722 },
14723 { } /* terminating entry */
14724 },
14725 .hook = quirk_invert_brightness,
14726 },
14727};
14728
Ben Widawskyc43b5632012-04-16 14:07:40 -070014729static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014730 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14731 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14732
Jesse Barnesb690e962010-07-19 13:53:12 -070014733 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14734 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14735
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014736 /* 830 needs to leave pipe A & dpll A up */
14737 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14738
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014739 /* 830 needs to leave pipe B & dpll B up */
14740 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14741
Keith Packard435793d2011-07-12 14:56:22 -070014742 /* Lenovo U160 cannot use SSC on LVDS */
14743 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014744
14745 /* Sony Vaio Y cannot use SSC on LVDS */
14746 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014747
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014748 /* Acer Aspire 5734Z must invert backlight brightness */
14749 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14750
14751 /* Acer/eMachines G725 */
14752 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14753
14754 /* Acer/eMachines e725 */
14755 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14756
14757 /* Acer/Packard Bell NCL20 */
14758 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14759
14760 /* Acer Aspire 4736Z */
14761 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014762
14763 /* Acer Aspire 5336 */
14764 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014765
14766 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14767 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014768
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014769 /* Acer C720 Chromebook (Core i3 4005U) */
14770 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14771
jens steinb2a96012014-10-28 20:25:53 +010014772 /* Apple Macbook 2,1 (Core 2 T7400) */
14773 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14774
Jani Nikula1b9448b2015-11-05 11:49:59 +020014775 /* Apple Macbook 4,1 */
14776 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14777
Scot Doyled4967d82014-07-03 23:27:52 +000014778 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14779 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014780
14781 /* HP Chromebook 14 (Celeron 2955U) */
14782 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014783
14784 /* Dell Chromebook 11 */
14785 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014786
14787 /* Dell Chromebook 11 (2015 version) */
14788 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014789};
14790
14791static void intel_init_quirks(struct drm_device *dev)
14792{
14793 struct pci_dev *d = dev->pdev;
14794 int i;
14795
14796 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14797 struct intel_quirk *q = &intel_quirks[i];
14798
14799 if (d->device == q->device &&
14800 (d->subsystem_vendor == q->subsystem_vendor ||
14801 q->subsystem_vendor == PCI_ANY_ID) &&
14802 (d->subsystem_device == q->subsystem_device ||
14803 q->subsystem_device == PCI_ANY_ID))
14804 q->hook(dev);
14805 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014806 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14807 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14808 intel_dmi_quirks[i].hook(dev);
14809 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014810}
14811
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014812/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014813static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014814{
David Weinehall52a05c32016-08-22 13:32:44 +030014815 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014816 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014817 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014818
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014819 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014820 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014821 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014822 sr1 = inb(VGA_SR_DATA);
14823 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014824 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014825 udelay(300);
14826
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014827 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014828 POSTING_READ(vga_reg);
14829}
14830
Daniel Vetterf8175862012-04-10 15:50:11 +020014831void intel_modeset_init_hw(struct drm_device *dev)
14832{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014833 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014834
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014835 intel_update_cdclk(dev_priv);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014836 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014837
Ville Syrjälä46f16e62016-10-31 22:37:22 +020014838 intel_init_clock_gating(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020014839}
14840
Matt Roperd93c0372015-12-03 11:37:41 -080014841/*
14842 * Calculate what we think the watermarks should be for the state we've read
14843 * out of the hardware and then immediately program those watermarks so that
14844 * we ensure the hardware settings match our internal state.
14845 *
14846 * We can calculate what we think WM's should be by creating a duplicate of the
14847 * current state (which was constructed during hardware readout) and running it
14848 * through the atomic check code to calculate new watermark values in the
14849 * state object.
14850 */
14851static void sanitize_watermarks(struct drm_device *dev)
14852{
14853 struct drm_i915_private *dev_priv = to_i915(dev);
14854 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014855 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014856 struct drm_crtc *crtc;
14857 struct drm_crtc_state *cstate;
14858 struct drm_modeset_acquire_ctx ctx;
14859 int ret;
14860 int i;
14861
14862 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014863 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014864 return;
14865
14866 /*
14867 * We need to hold connection_mutex before calling duplicate_state so
14868 * that the connector loop is protected.
14869 */
14870 drm_modeset_acquire_init(&ctx, 0);
14871retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014872 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014873 if (ret == -EDEADLK) {
14874 drm_modeset_backoff(&ctx);
14875 goto retry;
14876 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014877 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014878 }
14879
14880 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14881 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014882 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014883
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014884 intel_state = to_intel_atomic_state(state);
14885
Matt Ropered4a6a72016-02-23 17:20:13 -080014886 /*
14887 * Hardware readout is the only time we don't want to calculate
14888 * intermediate watermarks (since we don't trust the current
14889 * watermarks).
14890 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014891 if (!HAS_GMCH_DISPLAY(dev_priv))
14892 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080014893
Matt Roperd93c0372015-12-03 11:37:41 -080014894 ret = intel_atomic_check(dev, state);
14895 if (ret) {
14896 /*
14897 * If we fail here, it means that the hardware appears to be
14898 * programmed in a way that shouldn't be possible, given our
14899 * understanding of watermark requirements. This might mean a
14900 * mistake in the hardware readout code or a mistake in the
14901 * watermark calculations for a given platform. Raise a WARN
14902 * so that this is noticeable.
14903 *
14904 * If this actually happens, we'll have to just leave the
14905 * BIOS-programmed watermarks untouched and hope for the best.
14906 */
14907 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014908 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014909 }
14910
14911 /* Write calculated watermark values back */
Matt Roperd93c0372015-12-03 11:37:41 -080014912 for_each_crtc_in_state(state, crtc, cstate, i) {
14913 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14914
Matt Ropered4a6a72016-02-23 17:20:13 -080014915 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014916 dev_priv->display.optimize_watermarks(intel_state, cs);
Matt Roperd93c0372015-12-03 11:37:41 -080014917 }
14918
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014919put_state:
Chris Wilson08536952016-10-14 13:18:18 +010014920 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014921fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014922 drm_modeset_drop_locks(&ctx);
14923 drm_modeset_acquire_fini(&ctx);
14924}
14925
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014926int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080014927{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014928 struct drm_i915_private *dev_priv = to_i915(dev);
14929 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014930 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014931 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014932
14933 drm_mode_config_init(dev);
14934
14935 dev->mode_config.min_width = 0;
14936 dev->mode_config.min_height = 0;
14937
Dave Airlie019d96c2011-09-29 16:20:42 +010014938 dev->mode_config.preferred_depth = 24;
14939 dev->mode_config.prefer_shadow = 1;
14940
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014941 dev->mode_config.allow_fb_modifiers = true;
14942
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014943 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014944
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014945 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000014946 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014947
Jesse Barnesb690e962010-07-19 13:53:12 -070014948 intel_init_quirks(dev);
14949
Ville Syrjälä62d75df2016-10-31 22:37:25 +020014950 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014951
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014952 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014953 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070014954
Lukas Wunner69f92f62015-07-15 13:57:35 +020014955 /*
14956 * There may be no VBT; and if the BIOS enabled SSC we can
14957 * just keep using it to avoid unnecessary flicker. Whereas if the
14958 * BIOS isn't using it, don't assume it will work even if the VBT
14959 * indicates as much.
14960 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014961 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020014962 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14963 DREF_SSC1_ENABLE);
14964
14965 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14966 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14967 bios_lvds_use_ssc ? "en" : "dis",
14968 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14969 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14970 }
14971 }
14972
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014973 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014974 dev->mode_config.max_width = 2048;
14975 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014976 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014977 dev->mode_config.max_width = 4096;
14978 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014979 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014980 dev->mode_config.max_width = 8192;
14981 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014982 }
Damien Lespiau068be562014-03-28 14:17:49 +000014983
Jani Nikula2a307c22016-11-30 17:43:04 +020014984 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
14985 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014986 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014987 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014988 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14989 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14990 } else {
14991 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14992 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14993 }
14994
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014995 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014996
Zhao Yakui28c97732009-10-09 11:39:41 +080014997 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014998 INTEL_INFO(dev_priv)->num_pipes,
14999 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015000
Damien Lespiau055e3932014-08-18 13:49:10 +010015001 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015002 int ret;
15003
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015004 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015005 if (ret) {
15006 drm_mode_config_cleanup(dev);
15007 return ret;
15008 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015009 }
15010
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015011 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015012
Ville Syrjälä5be6e332017-02-20 16:04:43 +020015013 intel_update_czclk(dev_priv);
15014 intel_modeset_init_hw(dev);
15015
Ville Syrjäläb2045352016-05-13 23:41:27 +030015016 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020015017 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030015018
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015019 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015020 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015021 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000015022
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015023 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015024 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015025 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015026
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015027 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015028 struct intel_initial_plane_config plane_config = {};
15029
Jesse Barnes46f297f2014-03-07 08:57:48 -080015030 if (!crtc->active)
15031 continue;
15032
Jesse Barnes46f297f2014-03-07 08:57:48 -080015033 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015034 * Note that reserving the BIOS fb up front prevents us
15035 * from stuffing other stolen allocations like the ring
15036 * on top. This prevents some ugliness at boot time, and
15037 * can even allow for smooth boot transitions if the BIOS
15038 * fb is large enough for the active pipe configuration.
15039 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015040 dev_priv->display.get_initial_plane_config(crtc,
15041 &plane_config);
15042
15043 /*
15044 * If the fb is shared between multiple heads, we'll
15045 * just get the first one.
15046 */
15047 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015048 }
Matt Roperd93c0372015-12-03 11:37:41 -080015049
15050 /*
15051 * Make sure hardware watermarks really match the state we read out.
15052 * Note that we need to do this after reconstructing the BIOS fb's
15053 * since the watermark calculation done here will use pstate->fb.
15054 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020015055 if (!HAS_GMCH_DISPLAY(dev_priv))
15056 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015057
15058 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010015059}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015060
Daniel Vetter7fad7982012-07-04 17:51:47 +020015061static void intel_enable_pipe_a(struct drm_device *dev)
15062{
15063 struct intel_connector *connector;
15064 struct drm_connector *crt = NULL;
15065 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015066 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015067
15068 /* We can't just switch on the pipe A, we need to set things up with a
15069 * proper mode and output configuration. As a gross hack, enable pipe A
15070 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015071 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015072 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15073 crt = &connector->base;
15074 break;
15075 }
15076 }
15077
15078 if (!crt)
15079 return;
15080
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015081 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015082 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015083}
15084
Daniel Vetterfa555832012-10-10 23:14:00 +020015085static bool
15086intel_check_plane_mapping(struct intel_crtc *crtc)
15087{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015088 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030015089 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015090
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015091 if (INTEL_INFO(dev_priv)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015092 return true;
15093
Ville Syrjälä649636e2015-09-22 19:50:01 +030015094 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015095
15096 if ((val & DISPLAY_PLANE_ENABLE) &&
15097 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15098 return false;
15099
15100 return true;
15101}
15102
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015103static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15104{
15105 struct drm_device *dev = crtc->base.dev;
15106 struct intel_encoder *encoder;
15107
15108 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15109 return true;
15110
15111 return false;
15112}
15113
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015114static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
15115{
15116 struct drm_device *dev = encoder->base.dev;
15117 struct intel_connector *connector;
15118
15119 for_each_connector_on_encoder(dev, &encoder->base, connector)
15120 return connector;
15121
15122 return NULL;
15123}
15124
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015125static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
15126 enum transcoder pch_transcoder)
15127{
15128 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
15129 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
15130}
15131
Daniel Vetter24929352012-07-02 20:28:59 +020015132static void intel_sanitize_crtc(struct intel_crtc *crtc)
15133{
15134 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010015135 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020015136 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015137
Daniel Vetter24929352012-07-02 20:28:59 +020015138 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020015139 if (!transcoder_is_dsi(cpu_transcoder)) {
15140 i915_reg_t reg = PIPECONF(cpu_transcoder);
15141
15142 I915_WRITE(reg,
15143 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15144 }
Daniel Vetter24929352012-07-02 20:28:59 +020015145
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015146 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015147 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015148 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015149 struct intel_plane *plane;
15150
Daniel Vetter96256042015-02-13 21:03:42 +010015151 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015152
15153 /* Disable everything but the primary plane */
15154 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15155 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15156 continue;
15157
Ville Syrjälä72259532017-03-02 19:15:05 +020015158 trace_intel_disable_plane(&plane->base, crtc);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015159 plane->disable_plane(&plane->base, &crtc->base);
15160 }
Daniel Vetter96256042015-02-13 21:03:42 +010015161 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015162
Daniel Vetter24929352012-07-02 20:28:59 +020015163 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015164 * disable the crtc (and hence change the state) if it is wrong. Note
15165 * that gen4+ has a fixed plane -> pipe mapping. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015166 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015167 bool plane;
15168
Ville Syrjälä78108b72016-05-27 20:59:19 +030015169 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
15170 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015171
15172 /* Pipe has the wrong plane attached and the plane is active.
15173 * Temporarily change the plane mapping and disable everything
15174 * ... */
15175 plane = crtc->plane;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010015176 crtc->base.primary->state->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015177 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015178 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015179 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015180 }
Daniel Vetter24929352012-07-02 20:28:59 +020015181
Daniel Vetter7fad7982012-07-04 17:51:47 +020015182 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15183 crtc->pipe == PIPE_A && !crtc->active) {
15184 /* BIOS forgot to enable pipe A, this mostly happens after
15185 * resume. Force-enable the pipe to fix this, the update_dpms
15186 * call below we restore the pipe to the right state, but leave
15187 * the required bits on. */
15188 intel_enable_pipe_a(dev);
15189 }
15190
Daniel Vetter24929352012-07-02 20:28:59 +020015191 /* Adjust the state of the output pipe according to whether we
15192 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015193 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015194 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015195
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010015196 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015197 /*
15198 * We start out with underrun reporting disabled to avoid races.
15199 * For correct bookkeeping mark this on active crtcs.
15200 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015201 * Also on gmch platforms we dont have any hardware bits to
15202 * disable the underrun reporting. Which means we need to start
15203 * out with underrun reporting disabled also on inactive pipes,
15204 * since otherwise we'll complain about the garbage we read when
15205 * e.g. coming up after runtime pm.
15206 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015207 * No protection against concurrent access is required - at
15208 * worst a fifo underrun happens which also sets this to false.
15209 */
15210 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015211 /*
15212 * We track the PCH trancoder underrun reporting state
15213 * within the crtc. With crtc for pipe A housing the underrun
15214 * reporting state for PCH transcoder A, crtc for pipe B housing
15215 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
15216 * and marking underrun reporting as disabled for the non-existing
15217 * PCH transcoders B and C would prevent enabling the south
15218 * error interrupt (see cpt_can_enable_serr_int()).
15219 */
15220 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
15221 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010015222 }
Daniel Vetter24929352012-07-02 20:28:59 +020015223}
15224
15225static void intel_sanitize_encoder(struct intel_encoder *encoder)
15226{
15227 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020015228
15229 /* We need to check both for a crtc link (meaning that the
15230 * encoder is active and trying to read from a pipe) and the
15231 * pipe itself being active. */
15232 bool has_active_crtc = encoder->base.crtc &&
15233 to_intel_crtc(encoder->base.crtc)->active;
15234
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015235 connector = intel_encoder_find_connector(encoder);
15236 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015237 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15238 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015239 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015240
15241 /* Connector is active, but has no active pipe. This is
15242 * fallout from our resume register restoring. Disable
15243 * the encoder manually again. */
15244 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015245 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
15246
Daniel Vetter24929352012-07-02 20:28:59 +020015247 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15248 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015249 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015250 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015251 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015252 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020015253 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015254 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015255
15256 /* Inconsistent output/port/pipe state happens presumably due to
15257 * a bug in one of the get_hw_state functions. Or someplace else
15258 * in our code, like the register restore mess on resume. Clamp
15259 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015260
15261 connector->base.dpms = DRM_MODE_DPMS_OFF;
15262 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015263 }
15264 /* Enabled encoders without active connectors will be fixed in
15265 * the crtc fixup. */
15266}
15267
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015268void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015269{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015270 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015271
Imre Deak04098752014-02-18 00:02:16 +020015272 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15273 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015274 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020015275 }
15276}
15277
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015278void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020015279{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015280 /* This function can be called both from intel_modeset_setup_hw_state or
15281 * at a very early point in our resume sequence, where the power well
15282 * structures are not yet restored. Since this function is at a very
15283 * paranoid "someone might have enabled VGA while we were not looking"
15284 * level, just check if the power well is enabled instead of trying to
15285 * follow the "don't touch the power well if we don't need it" policy
15286 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015287 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015288 return;
15289
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015290 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020015291
15292 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015293}
15294
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015295static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015296{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015297 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015298
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015299 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015300}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015301
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015302/* FIXME read out full plane state for all planes */
15303static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015304{
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015305 struct intel_plane *primary = to_intel_plane(crtc->base.primary);
15306 bool visible;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015307
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015308 visible = crtc->active && primary_get_hw_state(primary);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015309
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015310 intel_set_plane_visible(to_intel_crtc_state(crtc->base.state),
15311 to_intel_plane_state(primary->base.state),
15312 visible);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015313}
15314
Daniel Vetter30e984d2013-06-05 13:34:17 +020015315static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015316{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015317 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015318 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015319 struct intel_crtc *crtc;
15320 struct intel_encoder *encoder;
15321 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015322 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015323
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015324 dev_priv->active_crtcs = 0;
15325
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015326 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015327 struct intel_crtc_state *crtc_state =
15328 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020015329
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020015330 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015331 memset(crtc_state, 0, sizeof(*crtc_state));
15332 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015333
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015334 crtc_state->base.active = crtc_state->base.enable =
15335 dev_priv->display.get_pipe_config(crtc, crtc_state);
15336
15337 crtc->base.enabled = crtc_state->base.enable;
15338 crtc->active = crtc_state->base.active;
15339
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015340 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015341 dev_priv->active_crtcs |= 1 << crtc->pipe;
15342
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015343 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015344
Ville Syrjälä78108b72016-05-27 20:59:19 +030015345 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15346 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015347 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020015348 }
15349
Daniel Vetter53589012013-06-05 13:34:16 +020015350 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15351 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15352
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015353 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015354 &pll->state.hw_state);
15355 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015356 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015357 struct intel_crtc_state *crtc_state =
15358 to_intel_crtc_state(crtc->base.state);
15359
15360 if (crtc_state->base.active &&
15361 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015362 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015363 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015364 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015365
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015366 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015367 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015368 }
15369
Damien Lespiaub2784e12014-08-05 11:29:37 +010015370 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015371 pipe = 0;
15372
15373 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015374 struct intel_crtc_state *crtc_state;
15375
Ville Syrjälä98187832016-10-31 22:37:10 +020015376 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015377 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015378
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015379 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015380 crtc_state->output_types |= 1 << encoder->type;
15381 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015382 } else {
15383 encoder->base.crtc = NULL;
15384 }
15385
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015386 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015387 encoder->base.base.id, encoder->base.name,
15388 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015389 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015390 }
15391
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015392 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015393 if (connector->get_hw_state(connector)) {
15394 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015395
15396 encoder = connector->encoder;
15397 connector->base.encoder = &encoder->base;
15398
15399 if (encoder->base.crtc &&
15400 encoder->base.crtc->state->active) {
15401 /*
15402 * This has to be done during hardware readout
15403 * because anything calling .crtc_disable may
15404 * rely on the connector_mask being accurate.
15405 */
15406 encoder->base.crtc->state->connector_mask |=
15407 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015408 encoder->base.crtc->state->encoder_mask |=
15409 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015410 }
15411
Daniel Vetter24929352012-07-02 20:28:59 +020015412 } else {
15413 connector->base.dpms = DRM_MODE_DPMS_OFF;
15414 connector->base.encoder = NULL;
15415 }
15416 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015417 connector->base.base.id, connector->base.name,
15418 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015419 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015420
15421 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015422 struct intel_crtc_state *crtc_state =
15423 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015424 int pixclk = 0;
15425
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015426 crtc->base.hwmode = crtc_state->base.adjusted_mode;
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015427
15428 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015429 if (crtc_state->base.active) {
15430 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
15431 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015432 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15433
15434 /*
15435 * The initial mode needs to be set in order to keep
15436 * the atomic core happy. It wants a valid mode if the
15437 * crtc's enabled, so we do the above call.
15438 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015439 * But we don't set all the derived state fully, hence
15440 * set a flag to indicate that a full recalculation is
15441 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015442 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015443 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015444
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015445 intel_crtc_compute_pixel_rate(crtc_state);
15446
15447 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv) ||
15448 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15449 pixclk = crtc_state->pixel_rate;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015450 else
15451 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15452
15453 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015454 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015455 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15456
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015457 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15458 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015459 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015460
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015461 dev_priv->min_pixclk[crtc->pipe] = pixclk;
15462
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015463 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015464 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015465}
15466
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015467static void
15468get_encoder_power_domains(struct drm_i915_private *dev_priv)
15469{
15470 struct intel_encoder *encoder;
15471
15472 for_each_intel_encoder(&dev_priv->drm, encoder) {
15473 u64 get_domains;
15474 enum intel_display_power_domain domain;
15475
15476 if (!encoder->get_power_domains)
15477 continue;
15478
15479 get_domains = encoder->get_power_domains(encoder);
15480 for_each_power_domain(domain, get_domains)
15481 intel_display_power_get(dev_priv, domain);
15482 }
15483}
15484
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015485/* Scan out the current hw modeset state,
15486 * and sanitizes it to the current state
15487 */
15488static void
15489intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015490{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015491 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015492 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015493 struct intel_crtc *crtc;
15494 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015495 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015496
15497 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015498
15499 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015500 get_encoder_power_domains(dev_priv);
15501
Damien Lespiaub2784e12014-08-05 11:29:37 +010015502 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015503 intel_sanitize_encoder(encoder);
15504 }
15505
Damien Lespiau055e3932014-08-18 13:49:10 +010015506 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015507 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015508
Daniel Vetter24929352012-07-02 20:28:59 +020015509 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015510 intel_dump_pipe_config(crtc, crtc->config,
15511 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015512 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015513
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015514 intel_modeset_update_connector_atomic_state(dev);
15515
Daniel Vetter35c95372013-07-17 06:55:04 +020015516 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15517 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15518
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015519 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015520 continue;
15521
15522 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15523
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015524 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015525 pll->on = false;
15526 }
15527
Ville Syrjälä602ae832017-03-02 19:15:02 +020015528 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015529 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015530 vlv_wm_sanitize(dev_priv);
15531 } else if (IS_GEN9(dev_priv)) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015532 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015533 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015534 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015535 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015536
15537 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015538 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015539
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015540 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015541 if (WARN_ON(put_domains))
15542 modeset_put_power_domains(dev_priv, put_domains);
15543 }
15544 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015545
Imre Deak8d8c3862017-02-17 17:39:46 +020015546 intel_power_domains_verify_state(dev_priv);
15547
Paulo Zanoni010cf732016-01-19 11:35:48 -020015548 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015549}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015550
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015551void intel_display_resume(struct drm_device *dev)
15552{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015553 struct drm_i915_private *dev_priv = to_i915(dev);
15554 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15555 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015556 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015557
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015558 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015559 if (state)
15560 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015561
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015562 /*
15563 * This is a cludge because with real atomic modeset mode_config.mutex
15564 * won't be taken. Unfortunately some probed state like
15565 * audio_codec_enable is still protected by mode_config.mutex, so lock
15566 * it here for now.
15567 */
15568 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015569 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015570
Maarten Lankhorst73974892016-08-05 23:28:27 +030015571 while (1) {
15572 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15573 if (ret != -EDEADLK)
15574 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015575
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015576 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015577 }
15578
Maarten Lankhorst73974892016-08-05 23:28:27 +030015579 if (!ret)
15580 ret = __intel_display_resume(dev, state);
15581
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015582 drm_modeset_drop_locks(&ctx);
15583 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015584 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015585
Chris Wilson08536952016-10-14 13:18:18 +010015586 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015587 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015588 if (state)
15589 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015590}
15591
15592void intel_modeset_gem_init(struct drm_device *dev)
15593{
Chris Wilsondc979972016-05-10 14:10:04 +010015594 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015595
Chris Wilsondc979972016-05-10 14:10:04 +010015596 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015597
Chris Wilson1ee8da62016-05-12 12:43:23 +010015598 intel_setup_overlay(dev_priv);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015599}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015600
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015601int intel_connector_register(struct drm_connector *connector)
15602{
15603 struct intel_connector *intel_connector = to_intel_connector(connector);
15604 int ret;
15605
15606 ret = intel_backlight_device_register(intel_connector);
15607 if (ret)
15608 goto err;
15609
15610 return 0;
15611
15612err:
15613 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015614}
15615
Chris Wilsonc191eca2016-06-17 11:40:33 +010015616void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020015617{
Chris Wilsone63d87c2016-06-17 11:40:34 +010015618 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015619
Chris Wilsone63d87c2016-06-17 11:40:34 +010015620 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015621 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015622}
15623
Jesse Barnes79e53942008-11-07 14:24:08 -080015624void intel_modeset_cleanup(struct drm_device *dev)
15625{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015626 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015627
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015628 flush_work(&dev_priv->atomic_helper.free_work);
15629 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15630
Chris Wilsondc979972016-05-10 14:10:04 +010015631 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015632
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015633 /*
15634 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015635 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015636 * experience fancy races otherwise.
15637 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015638 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015639
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015640 /*
15641 * Due to the hpd irq storm handling the hotplug work can re-arm the
15642 * poll handlers. Hence disable polling after hpd handling is shut down.
15643 */
Keith Packardf87ea762010-10-03 19:36:26 -070015644 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015645
Jesse Barnes723bfd72010-10-07 16:01:13 -070015646 intel_unregister_dsm_handler();
15647
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015648 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015649
Chris Wilson1630fe72011-07-08 12:22:42 +010015650 /* flush any delayed tasks or pending work */
15651 flush_scheduled_work();
15652
Jesse Barnes79e53942008-11-07 14:24:08 -080015653 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015654
Chris Wilson1ee8da62016-05-12 12:43:23 +010015655 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015656
Chris Wilsondc979972016-05-10 14:10:04 +010015657 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015658
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015659 intel_teardown_gmbus(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015660}
15661
Chris Wilsondf0e9242010-09-09 16:20:55 +010015662void intel_connector_attach_encoder(struct intel_connector *connector,
15663 struct intel_encoder *encoder)
15664{
15665 connector->encoder = encoder;
15666 drm_mode_connector_attach_encoder(&connector->base,
15667 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015668}
Dave Airlie28d52042009-09-21 14:33:58 +100015669
15670/*
15671 * set vga decode state - true == enable VGA decode
15672 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015673int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015674{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015675 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015676 u16 gmch_ctrl;
15677
Chris Wilson75fa0412014-02-07 18:37:02 -020015678 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15679 DRM_ERROR("failed to read control word\n");
15680 return -EIO;
15681 }
15682
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015683 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15684 return 0;
15685
Dave Airlie28d52042009-09-21 14:33:58 +100015686 if (state)
15687 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15688 else
15689 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015690
15691 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15692 DRM_ERROR("failed to write control word\n");
15693 return -EIO;
15694 }
15695
Dave Airlie28d52042009-09-21 14:33:58 +100015696 return 0;
15697}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015698
Chris Wilson98a2f412016-10-12 10:05:18 +010015699#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15700
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015701struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015702
15703 u32 power_well_driver;
15704
Chris Wilson63b66e52013-08-08 15:12:06 +020015705 int num_transcoders;
15706
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015707 struct intel_cursor_error_state {
15708 u32 control;
15709 u32 position;
15710 u32 base;
15711 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015712 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015713
15714 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015715 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015716 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015717 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015718 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015719
15720 struct intel_plane_error_state {
15721 u32 control;
15722 u32 stride;
15723 u32 size;
15724 u32 pos;
15725 u32 addr;
15726 u32 surface;
15727 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015728 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015729
15730 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015731 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015732 enum transcoder cpu_transcoder;
15733
15734 u32 conf;
15735
15736 u32 htotal;
15737 u32 hblank;
15738 u32 hsync;
15739 u32 vtotal;
15740 u32 vblank;
15741 u32 vsync;
15742 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015743};
15744
15745struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015746intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015747{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015748 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015749 int transcoders[] = {
15750 TRANSCODER_A,
15751 TRANSCODER_B,
15752 TRANSCODER_C,
15753 TRANSCODER_EDP,
15754 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015755 int i;
15756
Chris Wilsonc0336662016-05-06 15:40:21 +010015757 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015758 return NULL;
15759
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015760 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015761 if (error == NULL)
15762 return NULL;
15763
Chris Wilsonc0336662016-05-06 15:40:21 +010015764 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015765 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15766
Damien Lespiau055e3932014-08-18 13:49:10 +010015767 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015768 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015769 __intel_display_power_is_enabled(dev_priv,
15770 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015771 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015772 continue;
15773
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015774 error->cursor[i].control = I915_READ(CURCNTR(i));
15775 error->cursor[i].position = I915_READ(CURPOS(i));
15776 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015777
15778 error->plane[i].control = I915_READ(DSPCNTR(i));
15779 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015780 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015781 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015782 error->plane[i].pos = I915_READ(DSPPOS(i));
15783 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015784 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015785 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015786 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015787 error->plane[i].surface = I915_READ(DSPSURF(i));
15788 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15789 }
15790
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015791 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015792
Chris Wilsonc0336662016-05-06 15:40:21 +010015793 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e2014-04-18 15:55:04 +030015794 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015795 }
15796
Jani Nikula4d1de972016-03-18 17:05:42 +020015797 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015798 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015799 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015800 error->num_transcoders++; /* Account for eDP. */
15801
15802 for (i = 0; i < error->num_transcoders; i++) {
15803 enum transcoder cpu_transcoder = transcoders[i];
15804
Imre Deakddf9c532013-11-27 22:02:02 +020015805 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015806 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015807 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015808 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015809 continue;
15810
Chris Wilson63b66e52013-08-08 15:12:06 +020015811 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15812
15813 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15814 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15815 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15816 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15817 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15818 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15819 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015820 }
15821
15822 return error;
15823}
15824
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015825#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15826
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015827void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015828intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015829 struct intel_display_error_state *error)
15830{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000015831 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015832 int i;
15833
Chris Wilson63b66e52013-08-08 15:12:06 +020015834 if (!error)
15835 return;
15836
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015837 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010015838 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015839 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015840 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015841 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015842 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015843 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015844 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015845 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015846 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015847
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015848 err_printf(m, "Plane [%d]:\n", i);
15849 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15850 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015851 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015852 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15853 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015854 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010015855 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015856 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015857 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015858 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15859 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015860 }
15861
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015862 err_printf(m, "Cursor [%d]:\n", i);
15863 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15864 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15865 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015866 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015867
15868 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015869 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015870 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015871 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015872 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015873 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15874 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15875 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15876 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15877 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15878 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15879 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15880 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015881}
Chris Wilson98a2f412016-10-12 10:05:18 +010015882
15883#endif