blob: 2ec3ad2d0583a6a70469b5d0f6e7299f587ac8f9 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000040#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Matt Roper465c1202014-05-29 08:06:54 -070052/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010053static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010054 DRM_FORMAT_C8,
55 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070056 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010057 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070058};
59
60/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010061static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_C8,
63 DRM_FORMAT_RGB565,
64 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070065 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010066 DRM_FORMAT_XRGB2101010,
67 DRM_FORMAT_XBGR2101010,
68};
69
Ben Widawsky714244e2017-08-01 09:58:16 -070070static const uint64_t i9xx_format_modifiers[] = {
71 I915_FORMAT_MOD_X_TILED,
72 DRM_FORMAT_MOD_LINEAR,
73 DRM_FORMAT_MOD_INVALID
74};
75
Damien Lespiau6c0fd452015-05-19 12:29:16 +010076static const uint32_t skl_primary_formats[] = {
77 DRM_FORMAT_C8,
78 DRM_FORMAT_RGB565,
79 DRM_FORMAT_XRGB8888,
80 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010081 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_ABGR8888,
83 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070084 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053085 DRM_FORMAT_YUYV,
86 DRM_FORMAT_YVYU,
87 DRM_FORMAT_UYVY,
88 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070089};
90
Ben Widawsky714244e2017-08-01 09:58:16 -070091static const uint64_t skl_format_modifiers_noccs[] = {
92 I915_FORMAT_MOD_Yf_TILED,
93 I915_FORMAT_MOD_Y_TILED,
94 I915_FORMAT_MOD_X_TILED,
95 DRM_FORMAT_MOD_LINEAR,
96 DRM_FORMAT_MOD_INVALID
97};
98
99static const uint64_t skl_format_modifiers_ccs[] = {
100 I915_FORMAT_MOD_Yf_TILED_CCS,
101 I915_FORMAT_MOD_Y_TILED_CCS,
102 I915_FORMAT_MOD_Yf_TILED,
103 I915_FORMAT_MOD_Y_TILED,
104 I915_FORMAT_MOD_X_TILED,
105 DRM_FORMAT_MOD_LINEAR,
106 DRM_FORMAT_MOD_INVALID
107};
108
Matt Roper3d7d6512014-06-10 08:28:13 -0700109/* Cursor formats */
110static const uint32_t intel_cursor_formats[] = {
111 DRM_FORMAT_ARGB8888,
112};
113
Ben Widawsky714244e2017-08-01 09:58:16 -0700114static const uint64_t cursor_format_modifiers[] = {
115 DRM_FORMAT_MOD_LINEAR,
116 DRM_FORMAT_MOD_INVALID
117};
118
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300119static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200120 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300121static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200122 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300123
Chris Wilson24dbf512017-02-15 10:59:18 +0000124static int intel_framebuffer_init(struct intel_framebuffer *ifb,
125 struct drm_i915_gem_object *obj,
126 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200127static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
128static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200129static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200130static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700131 struct intel_link_m_n *m_n,
132 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200133static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200134static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200135static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200136static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200137 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200138static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200139 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200140static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
141static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530142static void intel_crtc_init_scalers(struct intel_crtc *crtc,
143 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200144static void skylake_pfit_enable(struct intel_crtc *crtc);
145static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
146static void ironlake_pfit_enable(struct intel_crtc *crtc);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +0300147static void intel_modeset_setup_hw_state(struct drm_device *dev,
148 struct drm_modeset_acquire_ctx *ctx);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200149static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100150
Ma Lingd4906092009-03-18 20:13:27 +0800151struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300152 struct {
153 int min, max;
154 } dot, vco, n, m, m1, m2, p, p1;
155
156 struct {
157 int dot_limit;
158 int p2_slow, p2_fast;
159 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800160};
Jesse Barnes79e53942008-11-07 14:24:08 -0800161
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300162/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200163int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300164{
165 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
166
167 /* Obtain SKU information */
168 mutex_lock(&dev_priv->sb_lock);
169 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
170 CCK_FUSE_HPLL_FREQ_MASK;
171 mutex_unlock(&dev_priv->sb_lock);
172
173 return vco_freq[hpll_freq] * 1000;
174}
175
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200176int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
177 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300178{
179 u32 val;
180 int divider;
181
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300182 mutex_lock(&dev_priv->sb_lock);
183 val = vlv_cck_read(dev_priv, reg);
184 mutex_unlock(&dev_priv->sb_lock);
185
186 divider = val & CCK_FREQUENCY_VALUES;
187
188 WARN((val & CCK_FREQUENCY_STATUS) !=
189 (divider << CCK_FREQUENCY_STATUS_SHIFT),
190 "%s change in progress\n", name);
191
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200192 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
193}
194
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200195int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
196 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200197{
198 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200199 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200200
201 return vlv_get_cck_clock(dev_priv, name, reg,
202 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300203}
204
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300205static void intel_update_czclk(struct drm_i915_private *dev_priv)
206{
Wayne Boyer666a4532015-12-09 12:29:35 -0800207 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300208 return;
209
210 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
211 CCK_CZ_CLOCK_CONTROL);
212
213 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
214}
215
Chris Wilson021357a2010-09-07 20:54:59 +0100216static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200217intel_fdi_link_freq(struct drm_i915_private *dev_priv,
218 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100219{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200220 if (HAS_DDI(dev_priv))
221 return pipe_config->port_clock; /* SPLL */
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200222 else
Chris Wilson58ecd9d2017-11-05 13:49:05 +0000223 return dev_priv->fdi_pll_freq;
Chris Wilson021357a2010-09-07 20:54:59 +0100224}
225
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300226static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400227 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200228 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200229 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .m = { .min = 96, .max = 140 },
231 .m1 = { .min = 18, .max = 26 },
232 .m2 = { .min = 6, .max = 16 },
233 .p = { .min = 4, .max = 128 },
234 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700235 .p2 = { .dot_limit = 165000,
236 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700237};
238
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300239static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200240 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200241 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200242 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200243 .m = { .min = 96, .max = 140 },
244 .m1 = { .min = 18, .max = 26 },
245 .m2 = { .min = 6, .max = 16 },
246 .p = { .min = 4, .max = 128 },
247 .p1 = { .min = 2, .max = 33 },
248 .p2 = { .dot_limit = 165000,
249 .p2_slow = 4, .p2_fast = 4 },
250};
251
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300252static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400253 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200254 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200255 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .m = { .min = 96, .max = 140 },
257 .m1 = { .min = 18, .max = 26 },
258 .m2 = { .min = 6, .max = 16 },
259 .p = { .min = 4, .max = 128 },
260 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 .p2 = { .dot_limit = 165000,
262 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700263};
Eric Anholt273e27c2011-03-30 13:01:10 -0700264
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300265static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400266 .dot = { .min = 20000, .max = 400000 },
267 .vco = { .min = 1400000, .max = 2800000 },
268 .n = { .min = 1, .max = 6 },
269 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100270 .m1 = { .min = 8, .max = 18 },
271 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .p = { .min = 5, .max = 80 },
273 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 .p2 = { .dot_limit = 200000,
275 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700276};
277
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300278static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400279 .dot = { .min = 20000, .max = 400000 },
280 .vco = { .min = 1400000, .max = 2800000 },
281 .n = { .min = 1, .max = 6 },
282 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100283 .m1 = { .min = 8, .max = 18 },
284 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .p = { .min = 7, .max = 98 },
286 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .p2 = { .dot_limit = 112000,
288 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700289};
290
Eric Anholt273e27c2011-03-30 13:01:10 -0700291
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300292static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .dot = { .min = 25000, .max = 270000 },
294 .vco = { .min = 1750000, .max = 3500000},
295 .n = { .min = 1, .max = 4 },
296 .m = { .min = 104, .max = 138 },
297 .m1 = { .min = 17, .max = 23 },
298 .m2 = { .min = 5, .max = 11 },
299 .p = { .min = 10, .max = 30 },
300 .p1 = { .min = 1, .max = 3},
301 .p2 = { .dot_limit = 270000,
302 .p2_slow = 10,
303 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800304 },
Keith Packarde4b36692009-06-05 19:22:17 -0700305};
306
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300307static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .dot = { .min = 22000, .max = 400000 },
309 .vco = { .min = 1750000, .max = 3500000},
310 .n = { .min = 1, .max = 4 },
311 .m = { .min = 104, .max = 138 },
312 .m1 = { .min = 16, .max = 23 },
313 .m2 = { .min = 5, .max = 11 },
314 .p = { .min = 5, .max = 80 },
315 .p1 = { .min = 1, .max = 8},
316 .p2 = { .dot_limit = 165000,
317 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700318};
319
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300320static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 20000, .max = 115000 },
322 .vco = { .min = 1750000, .max = 3500000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 104, .max = 138 },
325 .m1 = { .min = 17, .max = 23 },
326 .m2 = { .min = 5, .max = 11 },
327 .p = { .min = 28, .max = 112 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 0,
330 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800331 },
Keith Packarde4b36692009-06-05 19:22:17 -0700332};
333
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300334static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700335 .dot = { .min = 80000, .max = 224000 },
336 .vco = { .min = 1750000, .max = 3500000 },
337 .n = { .min = 1, .max = 3 },
338 .m = { .min = 104, .max = 138 },
339 .m1 = { .min = 17, .max = 23 },
340 .m2 = { .min = 5, .max = 11 },
341 .p = { .min = 14, .max = 42 },
342 .p1 = { .min = 2, .max = 6 },
343 .p2 = { .dot_limit = 0,
344 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800345 },
Keith Packarde4b36692009-06-05 19:22:17 -0700346};
347
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300348static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400349 .dot = { .min = 20000, .max = 400000},
350 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700351 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400352 .n = { .min = 3, .max = 6 },
353 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700354 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400355 .m1 = { .min = 0, .max = 0 },
356 .m2 = { .min = 0, .max = 254 },
357 .p = { .min = 5, .max = 80 },
358 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .p2 = { .dot_limit = 200000,
360 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700361};
362
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300363static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .dot = { .min = 20000, .max = 400000 },
365 .vco = { .min = 1700000, .max = 3500000 },
366 .n = { .min = 3, .max = 6 },
367 .m = { .min = 2, .max = 256 },
368 .m1 = { .min = 0, .max = 0 },
369 .m2 = { .min = 0, .max = 254 },
370 .p = { .min = 7, .max = 112 },
371 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .p2 = { .dot_limit = 112000,
373 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700374};
375
Eric Anholt273e27c2011-03-30 13:01:10 -0700376/* Ironlake / Sandybridge
377 *
378 * We calculate clock using (register_value + 2) for N/M1/M2, so here
379 * the range value for them is (actual_value - 2).
380 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300381static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700382 .dot = { .min = 25000, .max = 350000 },
383 .vco = { .min = 1760000, .max = 3510000 },
384 .n = { .min = 1, .max = 5 },
385 .m = { .min = 79, .max = 127 },
386 .m1 = { .min = 12, .max = 22 },
387 .m2 = { .min = 5, .max = 9 },
388 .p = { .min = 5, .max = 80 },
389 .p1 = { .min = 1, .max = 8 },
390 .p2 = { .dot_limit = 225000,
391 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700392};
393
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300394static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700395 .dot = { .min = 25000, .max = 350000 },
396 .vco = { .min = 1760000, .max = 3510000 },
397 .n = { .min = 1, .max = 3 },
398 .m = { .min = 79, .max = 118 },
399 .m1 = { .min = 12, .max = 22 },
400 .m2 = { .min = 5, .max = 9 },
401 .p = { .min = 28, .max = 112 },
402 .p1 = { .min = 2, .max = 8 },
403 .p2 = { .dot_limit = 225000,
404 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800405};
406
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300407static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700408 .dot = { .min = 25000, .max = 350000 },
409 .vco = { .min = 1760000, .max = 3510000 },
410 .n = { .min = 1, .max = 3 },
411 .m = { .min = 79, .max = 127 },
412 .m1 = { .min = 12, .max = 22 },
413 .m2 = { .min = 5, .max = 9 },
414 .p = { .min = 14, .max = 56 },
415 .p1 = { .min = 2, .max = 8 },
416 .p2 = { .dot_limit = 225000,
417 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800418};
419
Eric Anholt273e27c2011-03-30 13:01:10 -0700420/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300421static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700422 .dot = { .min = 25000, .max = 350000 },
423 .vco = { .min = 1760000, .max = 3510000 },
424 .n = { .min = 1, .max = 2 },
425 .m = { .min = 79, .max = 126 },
426 .m1 = { .min = 12, .max = 22 },
427 .m2 = { .min = 5, .max = 9 },
428 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400429 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700430 .p2 = { .dot_limit = 225000,
431 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800432};
433
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300434static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700435 .dot = { .min = 25000, .max = 350000 },
436 .vco = { .min = 1760000, .max = 3510000 },
437 .n = { .min = 1, .max = 3 },
438 .m = { .min = 79, .max = 126 },
439 .m1 = { .min = 12, .max = 22 },
440 .m2 = { .min = 5, .max = 9 },
441 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400442 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700443 .p2 = { .dot_limit = 225000,
444 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800445};
446
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300447static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300448 /*
449 * These are the data rate limits (measured in fast clocks)
450 * since those are the strictest limits we have. The fast
451 * clock and actual rate limits are more relaxed, so checking
452 * them would make no difference.
453 */
454 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200455 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700456 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700457 .m1 = { .min = 2, .max = 3 },
458 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300459 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300460 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700461};
462
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300463static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300464 /*
465 * These are the data rate limits (measured in fast clocks)
466 * since those are the strictest limits we have. The fast
467 * clock and actual rate limits are more relaxed, so checking
468 * them would make no difference.
469 */
470 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200471 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300472 .n = { .min = 1, .max = 1 },
473 .m1 = { .min = 2, .max = 2 },
474 .m2 = { .min = 24 << 22, .max = 175 << 22 },
475 .p1 = { .min = 2, .max = 4 },
476 .p2 = { .p2_slow = 1, .p2_fast = 14 },
477};
478
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300479static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200480 /* FIXME: find real dot limits */
481 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530482 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200483 .n = { .min = 1, .max = 1 },
484 .m1 = { .min = 2, .max = 2 },
485 /* FIXME: find real m2 limits */
486 .m2 = { .min = 2 << 22, .max = 255 << 22 },
487 .p1 = { .min = 2, .max = 4 },
488 .p2 = { .p2_slow = 1, .p2_fast = 20 },
489};
490
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200491static bool
Maarten Lankhorst24f28452017-11-22 19:39:01 +0100492needs_modeset(const struct drm_crtc_state *state)
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200493{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200494 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200495}
496
Imre Deakdccbea32015-06-22 23:35:51 +0300497/*
498 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
499 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
500 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
501 * The helpers' return value is the rate of the clock that is fed to the
502 * display engine's pipe which can be the above fast dot clock rate or a
503 * divided-down version of it.
504 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500505/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300506static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800507{
Shaohua Li21778322009-02-23 15:19:16 +0800508 clock->m = clock->m2 + 2;
509 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200510 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300511 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300512 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
513 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300514
515 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800516}
517
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200518static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
519{
520 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
521}
522
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300523static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800524{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200525 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800526 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200527 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300528 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300529 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
530 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300531
532 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800533}
534
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300535static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300536{
537 clock->m = clock->m1 * clock->m2;
538 clock->p = clock->p1 * clock->p2;
539 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300540 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300541 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
542 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300543
544 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300545}
546
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300547int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300548{
549 clock->m = clock->m1 * clock->m2;
550 clock->p = clock->p1 * clock->p2;
551 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300552 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300553 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
554 clock->n << 22);
555 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300556
557 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300558}
559
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800560#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Chris Wilsonc38c1452018-02-14 13:49:22 +0000561
562/*
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 * Returns whether the given set of divisors are valid for a given refclk with
564 * the given connectors.
565 */
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100566static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300567 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300568 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800569{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300570 if (clock->n < limit->n.min || limit->n.max < clock->n)
571 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800572 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400573 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400577 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300578
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100579 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200580 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300581 if (clock->m1 <= clock->m2)
582 INTELPllInvalid("m1 <= m2\n");
583
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100584 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200585 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300586 if (clock->p < limit->p.min || limit->p.max < clock->p)
587 INTELPllInvalid("p out of range\n");
588 if (clock->m < limit->m.min || limit->m.max < clock->m)
589 INTELPllInvalid("m out of range\n");
590 }
591
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400593 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
595 * connector, etc., rather than just a single range.
596 */
597 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400598 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800599
600 return true;
601}
602
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300603static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300604i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300605 const struct intel_crtc_state *crtc_state,
606 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800607{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300608 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800609
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300610 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100612 * For LVDS just rely on its current settings for dual-channel.
613 * We haven't figured out how to reliably set up different
614 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100616 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300617 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800618 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300619 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800620 } else {
621 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300622 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800623 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300624 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300626}
627
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200628/*
629 * Returns a set of divisors for the desired target clock with the given
630 * refclk, or FALSE. The returned values represent the clock equation:
631 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
632 *
633 * Target and reference clocks are specified in kHz.
634 *
635 * If match_clock is provided, then best_clock P divider must match the P
636 * divider from @match_clock used for LVDS downclocking.
637 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300638static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300639i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300640 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300641 int target, int refclk, struct dpll *match_clock,
642 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300643{
644 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300645 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300646 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800647
Akshay Joshi0206e352011-08-16 15:34:10 -0400648 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300650 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
651
Zhao Yakui42158662009-11-20 11:24:18 +0800652 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
653 clock.m1++) {
654 for (clock.m2 = limit->m2.min;
655 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200656 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800657 break;
658 for (clock.n = limit->n.min;
659 clock.n <= limit->n.max; clock.n++) {
660 for (clock.p1 = limit->p1.min;
661 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 int this_err;
663
Imre Deakdccbea32015-06-22 23:35:51 +0300664 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100665 if (!intel_PLL_is_valid(to_i915(dev),
666 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000667 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800668 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800669 if (match_clock &&
670 clock.p != match_clock->p)
671 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672
673 this_err = abs(clock.dot - target);
674 if (this_err < err) {
675 *best_clock = clock;
676 err = this_err;
677 }
678 }
679 }
680 }
681 }
682
683 return (err != target);
684}
685
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200686/*
687 * Returns a set of divisors for the desired target clock with the given
688 * refclk, or FALSE. The returned values represent the clock equation:
689 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
690 *
691 * Target and reference clocks are specified in kHz.
692 *
693 * If match_clock is provided, then best_clock P divider must match the P
694 * divider from @match_clock used for LVDS downclocking.
695 */
Ma Lingd4906092009-03-18 20:13:27 +0800696static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300697pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200698 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300699 int target, int refclk, struct dpll *match_clock,
700 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200701{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300702 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300703 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200704 int err = target;
705
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200706 memset(best_clock, 0, sizeof(*best_clock));
707
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300708 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
709
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200710 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
711 clock.m1++) {
712 for (clock.m2 = limit->m2.min;
713 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200714 for (clock.n = limit->n.min;
715 clock.n <= limit->n.max; clock.n++) {
716 for (clock.p1 = limit->p1.min;
717 clock.p1 <= limit->p1.max; clock.p1++) {
718 int this_err;
719
Imre Deakdccbea32015-06-22 23:35:51 +0300720 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100721 if (!intel_PLL_is_valid(to_i915(dev),
722 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800723 &clock))
724 continue;
725 if (match_clock &&
726 clock.p != match_clock->p)
727 continue;
728
729 this_err = abs(clock.dot - target);
730 if (this_err < err) {
731 *best_clock = clock;
732 err = this_err;
733 }
734 }
735 }
736 }
737 }
738
739 return (err != target);
740}
741
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200742/*
743 * Returns a set of divisors for the desired target clock with the given
744 * refclk, or FALSE. The returned values represent the clock equation:
745 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200746 *
747 * Target and reference clocks are specified in kHz.
748 *
749 * If match_clock is provided, then best_clock P divider must match the P
750 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200751 */
Ma Lingd4906092009-03-18 20:13:27 +0800752static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300753g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200754 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300755 int target, int refclk, struct dpll *match_clock,
756 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800757{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300758 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300759 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800760 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300761 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400762 /* approximately equals target * 0.00585 */
763 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800764
765 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300766
767 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
768
Ma Lingd4906092009-03-18 20:13:27 +0800769 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200770 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800771 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200772 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800773 for (clock.m1 = limit->m1.max;
774 clock.m1 >= limit->m1.min; clock.m1--) {
775 for (clock.m2 = limit->m2.max;
776 clock.m2 >= limit->m2.min; clock.m2--) {
777 for (clock.p1 = limit->p1.max;
778 clock.p1 >= limit->p1.min; clock.p1--) {
779 int this_err;
780
Imre Deakdccbea32015-06-22 23:35:51 +0300781 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100782 if (!intel_PLL_is_valid(to_i915(dev),
783 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000784 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800785 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000786
787 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800788 if (this_err < err_most) {
789 *best_clock = clock;
790 err_most = this_err;
791 max_n = clock.n;
792 found = true;
793 }
794 }
795 }
796 }
797 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800798 return found;
799}
Ma Lingd4906092009-03-18 20:13:27 +0800800
Imre Deakd5dd62b2015-03-17 11:40:03 +0200801/*
802 * Check if the calculated PLL configuration is more optimal compared to the
803 * best configuration and error found so far. Return the calculated error.
804 */
805static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300806 const struct dpll *calculated_clock,
807 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200808 unsigned int best_error_ppm,
809 unsigned int *error_ppm)
810{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200811 /*
812 * For CHV ignore the error and consider only the P value.
813 * Prefer a bigger P value based on HW requirements.
814 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100815 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200816 *error_ppm = 0;
817
818 return calculated_clock->p > best_clock->p;
819 }
820
Imre Deak24be4e42015-03-17 11:40:04 +0200821 if (WARN_ON_ONCE(!target_freq))
822 return false;
823
Imre Deakd5dd62b2015-03-17 11:40:03 +0200824 *error_ppm = div_u64(1000000ULL *
825 abs(target_freq - calculated_clock->dot),
826 target_freq);
827 /*
828 * Prefer a better P value over a better (smaller) error if the error
829 * is small. Ensure this preference for future configurations too by
830 * setting the error to 0.
831 */
832 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
833 *error_ppm = 0;
834
835 return true;
836 }
837
838 return *error_ppm + 10 < best_error_ppm;
839}
840
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200841/*
842 * Returns a set of divisors for the desired target clock with the given
843 * refclk, or FALSE. The returned values represent the clock equation:
844 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
845 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800846static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300847vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200848 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300849 int target, int refclk, struct dpll *match_clock,
850 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700851{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200852 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300853 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300854 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300855 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300856 /* min update 19.2 MHz */
857 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300858 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700859
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300860 target *= 5; /* fast clock */
861
862 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700863
864 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300865 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300866 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300867 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300868 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300869 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300871 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200872 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300873
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300874 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
875 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300876
Imre Deakdccbea32015-06-22 23:35:51 +0300877 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300878
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100879 if (!intel_PLL_is_valid(to_i915(dev),
880 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300881 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300882 continue;
883
Imre Deakd5dd62b2015-03-17 11:40:03 +0200884 if (!vlv_PLL_is_optimal(dev, target,
885 &clock,
886 best_clock,
887 bestppm, &ppm))
888 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300889
Imre Deakd5dd62b2015-03-17 11:40:03 +0200890 *best_clock = clock;
891 bestppm = ppm;
892 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700893 }
894 }
895 }
896 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700897
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300898 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700899}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700900
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200901/*
902 * Returns a set of divisors for the desired target clock with the given
903 * refclk, or FALSE. The returned values represent the clock equation:
904 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
905 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300906static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300907chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200908 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300909 int target, int refclk, struct dpll *match_clock,
910 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300911{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200912 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300913 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200914 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300915 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300916 uint64_t m2;
917 int found = false;
918
919 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200920 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300921
922 /*
923 * Based on hardware doc, the n always set to 1, and m1 always
924 * set to 2. If requires to support 200Mhz refclk, we need to
925 * revisit this because n may not 1 anymore.
926 */
927 clock.n = 1, clock.m1 = 2;
928 target *= 5; /* fast clock */
929
930 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
931 for (clock.p2 = limit->p2.p2_fast;
932 clock.p2 >= limit->p2.p2_slow;
933 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200934 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300935
936 clock.p = clock.p1 * clock.p2;
937
938 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
939 clock.n) << 22, refclk * clock.m1);
940
941 if (m2 > INT_MAX/clock.m1)
942 continue;
943
944 clock.m2 = m2;
945
Imre Deakdccbea32015-06-22 23:35:51 +0300946 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300947
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100948 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300949 continue;
950
Imre Deak9ca3ba02015-03-17 11:40:05 +0200951 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
952 best_error_ppm, &error_ppm))
953 continue;
954
955 *best_clock = clock;
956 best_error_ppm = error_ppm;
957 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300958 }
959 }
960
961 return found;
962}
963
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200964bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300965 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200966{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200967 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300968 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200969
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200970 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200971 target_clock, refclk, NULL, best_clock);
972}
973
Ville Syrjälä525b9312016-10-31 22:37:02 +0200974bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300975{
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300976 /* Be paranoid as we can arrive here with only partial
977 * state retrieved from the hardware during setup.
978 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100979 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300980 * as Haswell has gained clock readout/fastboot support.
981 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000982 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300983 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700984 *
985 * FIXME: The intel_crtc->active here should be switched to
986 * crtc->state->active once we have proper CRTC states wired up
987 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300988 */
Ville Syrjälä525b9312016-10-31 22:37:02 +0200989 return crtc->active && crtc->base.primary->state->fb &&
990 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300991}
992
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200993enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
994 enum pipe pipe)
995{
Ville Syrjälä98187832016-10-31 22:37:10 +0200996 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200997
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200998 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200999}
1000
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001001static bool pipe_scanline_is_moving(struct drm_i915_private *dev_priv,
1002 enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001003{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001004 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001005 u32 line1, line2;
1006 u32 line_mask;
1007
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001008 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001009 line_mask = DSL_LINEMASK_GEN2;
1010 else
1011 line_mask = DSL_LINEMASK_GEN3;
1012
1013 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001014 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001015 line2 = I915_READ(reg) & line_mask;
1016
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001017 return line1 != line2;
1018}
1019
1020static void wait_for_pipe_scanline_moving(struct intel_crtc *crtc, bool state)
1021{
1022 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1023 enum pipe pipe = crtc->pipe;
1024
1025 /* Wait for the display line to settle/start moving */
1026 if (wait_for(pipe_scanline_is_moving(dev_priv, pipe) == state, 100))
1027 DRM_ERROR("pipe %c scanline %s wait timed out\n",
1028 pipe_name(pipe), onoff(state));
1029}
1030
1031static void intel_wait_for_pipe_scanline_stopped(struct intel_crtc *crtc)
1032{
1033 wait_for_pipe_scanline_moving(crtc, false);
1034}
1035
1036static void intel_wait_for_pipe_scanline_moving(struct intel_crtc *crtc)
1037{
1038 wait_for_pipe_scanline_moving(crtc, true);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001039}
1040
Ville Syrjälä4972f702017-11-29 17:37:32 +02001041static void
1042intel_wait_for_pipe_off(const struct intel_crtc_state *old_crtc_state)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001043{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001044 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001045 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001046
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001047 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001048 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001049 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001050
Keith Packardab7ad7f2010-10-03 00:33:06 -07001051 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001052 if (intel_wait_for_register(dev_priv,
1053 reg, I965_PIPECONF_ACTIVE, 0,
1054 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001055 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001056 } else {
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001057 intel_wait_for_pipe_scanline_stopped(crtc);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001058 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001059}
1060
Jesse Barnesb24e7172011-01-04 15:09:30 -08001061/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001062void assert_pll(struct drm_i915_private *dev_priv,
1063 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001064{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001065 u32 val;
1066 bool cur_state;
1067
Ville Syrjälä649636e2015-09-22 19:50:01 +03001068 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001069 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001070 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001071 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001072 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001073}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001074
Jani Nikula23538ef2013-08-27 15:12:22 +03001075/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001076void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001077{
1078 u32 val;
1079 bool cur_state;
1080
Ville Syrjäläa5805162015-05-26 20:42:30 +03001081 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001082 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001083 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001084
1085 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001086 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001087 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001088 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001089}
Jani Nikula23538ef2013-08-27 15:12:22 +03001090
Jesse Barnes040484a2011-01-03 12:14:26 -08001091static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1092 enum pipe pipe, bool state)
1093{
Jesse Barnes040484a2011-01-03 12:14:26 -08001094 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001095 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1096 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001097
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001098 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001099 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001100 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001101 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001102 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001103 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001104 cur_state = !!(val & FDI_TX_ENABLE);
1105 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001106 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001107 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001108 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001109}
1110#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1111#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1112
1113static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1114 enum pipe pipe, bool state)
1115{
Jesse Barnes040484a2011-01-03 12:14:26 -08001116 u32 val;
1117 bool cur_state;
1118
Ville Syrjälä649636e2015-09-22 19:50:01 +03001119 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001120 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001121 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001122 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001123 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001124}
1125#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1126#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1127
1128static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1129 enum pipe pipe)
1130{
Jesse Barnes040484a2011-01-03 12:14:26 -08001131 u32 val;
1132
1133 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001134 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001135 return;
1136
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001137 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001138 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001139 return;
1140
Ville Syrjälä649636e2015-09-22 19:50:01 +03001141 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001142 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001143}
1144
Daniel Vetter55607e82013-06-16 21:42:39 +02001145void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1146 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001147{
Jesse Barnes040484a2011-01-03 12:14:26 -08001148 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001149 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001150
Ville Syrjälä649636e2015-09-22 19:50:01 +03001151 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001152 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001153 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001154 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001155 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001156}
1157
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001158void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001159{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001160 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001161 u32 val;
1162 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001163 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001164
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001165 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001166 return;
1167
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001168 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001169 u32 port_sel;
1170
Imre Deak44cb7342016-08-10 14:07:29 +03001171 pp_reg = PP_CONTROL(0);
1172 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001173
1174 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1175 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1176 panel_pipe = PIPE_B;
1177 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001178 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001179 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001180 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001181 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001182 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001183 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001184 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1185 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001186 }
1187
1188 val = I915_READ(pp_reg);
1189 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001190 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001191 locked = false;
1192
Rob Clarke2c719b2014-12-15 13:56:32 -05001193 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001194 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001195 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196}
1197
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001198void assert_pipe(struct drm_i915_private *dev_priv,
1199 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001200{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001201 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001202 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1203 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001204 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001205
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001206 /* we keep both pipes enabled on 830 */
1207 if (IS_I830(dev_priv))
Daniel Vetter8e636782012-01-22 01:36:48 +01001208 state = true;
1209
Imre Deak4feed0e2016-02-12 18:55:14 +02001210 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1211 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001212 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001213 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001214
1215 intel_display_power_put(dev_priv, power_domain);
1216 } else {
1217 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001218 }
1219
Rob Clarke2c719b2014-12-15 13:56:32 -05001220 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001221 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001222 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001223}
1224
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001225static void assert_plane(struct intel_plane *plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226{
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001227 bool cur_state = plane->get_hw_state(plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001228
Rob Clarke2c719b2014-12-15 13:56:32 -05001229 I915_STATE_WARN(cur_state != state,
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001230 "%s assertion failure (expected %s, current %s)\n",
1231 plane->base.name, onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001232}
1233
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001234#define assert_plane_enabled(p) assert_plane(p, true)
1235#define assert_plane_disabled(p) assert_plane(p, false)
Chris Wilson931872f2012-01-16 23:01:13 +00001236
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001237static void assert_planes_disabled(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001238{
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001239 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1240 struct intel_plane *plane;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001242 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane)
1243 assert_plane_disabled(plane);
Jesse Barnes19332d72013-03-28 09:55:38 -07001244}
1245
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001246static void assert_vblank_disabled(struct drm_crtc *crtc)
1247{
Rob Clarke2c719b2014-12-15 13:56:32 -05001248 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001249 drm_crtc_vblank_put(crtc);
1250}
1251
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001252void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1253 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001254{
Jesse Barnes92f25842011-01-04 15:09:34 -08001255 u32 val;
1256 bool enabled;
1257
Ville Syrjälä649636e2015-09-22 19:50:01 +03001258 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001259 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001260 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001261 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1262 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001263}
1264
Keith Packard4e634382011-08-06 10:39:45 -07001265static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1266 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001267{
1268 if ((val & DP_PORT_EN) == 0)
1269 return false;
1270
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001271 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001272 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001273 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1274 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001275 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001276 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1277 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001278 } else {
1279 if ((val & DP_PIPE_MASK) != (pipe << 30))
1280 return false;
1281 }
1282 return true;
1283}
1284
Keith Packard1519b992011-08-06 10:35:34 -07001285static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1286 enum pipe pipe, u32 val)
1287{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001288 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001289 return false;
1290
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001291 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001292 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001293 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001294 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001295 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1296 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001297 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001298 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001299 return false;
1300 }
1301 return true;
1302}
1303
1304static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1305 enum pipe pipe, u32 val)
1306{
1307 if ((val & LVDS_PORT_EN) == 0)
1308 return false;
1309
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001310 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001311 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1312 return false;
1313 } else {
1314 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1315 return false;
1316 }
1317 return true;
1318}
1319
1320static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1321 enum pipe pipe, u32 val)
1322{
1323 if ((val & ADPA_DAC_ENABLE) == 0)
1324 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001325 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001326 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1327 return false;
1328 } else {
1329 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1330 return false;
1331 }
1332 return true;
1333}
1334
Jesse Barnes291906f2011-02-02 12:28:03 -08001335static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001336 enum pipe pipe, i915_reg_t reg,
1337 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001338{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001339 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001340 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001341 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001342 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001343
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001344 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001345 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001346 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001347}
1348
1349static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001350 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001351{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001352 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001353 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001354 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001355 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001356
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001357 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001358 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001359 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001360}
1361
1362static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1363 enum pipe pipe)
1364{
Jesse Barnes291906f2011-02-02 12:28:03 -08001365 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001366
Keith Packardf0575e92011-07-25 22:12:43 -07001367 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1368 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1369 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001370
Ville Syrjälä649636e2015-09-22 19:50:01 +03001371 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001372 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001373 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001374 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001375
Ville Syrjälä649636e2015-09-22 19:50:01 +03001376 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001377 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001378 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001379 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001380
Paulo Zanonie2debe92013-02-18 19:00:27 -03001381 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1382 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1383 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001384}
1385
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001386static void _vlv_enable_pll(struct intel_crtc *crtc,
1387 const struct intel_crtc_state *pipe_config)
1388{
1389 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1390 enum pipe pipe = crtc->pipe;
1391
1392 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1393 POSTING_READ(DPLL(pipe));
1394 udelay(150);
1395
Chris Wilson2c30b432016-06-30 15:32:54 +01001396 if (intel_wait_for_register(dev_priv,
1397 DPLL(pipe),
1398 DPLL_LOCK_VLV,
1399 DPLL_LOCK_VLV,
1400 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001401 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1402}
1403
Ville Syrjäläd288f652014-10-28 13:20:22 +02001404static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001405 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001406{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001407 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001408 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001409
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001410 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001411
Daniel Vetter87442f72013-06-06 00:52:17 +02001412 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001413 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001414
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001415 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1416 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001417
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001418 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1419 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001420}
1421
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001422
1423static void _chv_enable_pll(struct intel_crtc *crtc,
1424 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001425{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001426 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001427 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001428 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001429 u32 tmp;
1430
Ville Syrjäläa5805162015-05-26 20:42:30 +03001431 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001432
1433 /* Enable back the 10bit clock to display controller */
1434 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1435 tmp |= DPIO_DCLKP_EN;
1436 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1437
Ville Syrjälä54433e92015-05-26 20:42:31 +03001438 mutex_unlock(&dev_priv->sb_lock);
1439
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001440 /*
1441 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1442 */
1443 udelay(1);
1444
1445 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001446 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001447
1448 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001449 if (intel_wait_for_register(dev_priv,
1450 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1451 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001452 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001453}
1454
1455static void chv_enable_pll(struct intel_crtc *crtc,
1456 const struct intel_crtc_state *pipe_config)
1457{
1458 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1459 enum pipe pipe = crtc->pipe;
1460
1461 assert_pipe_disabled(dev_priv, pipe);
1462
1463 /* PLL is protected by panel, make sure we can write it */
1464 assert_panel_unlocked(dev_priv, pipe);
1465
1466 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1467 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001468
Ville Syrjäläc2317752016-03-15 16:39:56 +02001469 if (pipe != PIPE_A) {
1470 /*
1471 * WaPixelRepeatModeFixForC0:chv
1472 *
1473 * DPLLCMD is AWOL. Use chicken bits to propagate
1474 * the value from DPLLBMD to either pipe B or C.
1475 */
Ville Syrjälädfa311f2017-09-13 17:08:54 +03001476 I915_WRITE(CBR4_VLV, CBR_DPLLBMD_PIPE(pipe));
Ville Syrjäläc2317752016-03-15 16:39:56 +02001477 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1478 I915_WRITE(CBR4_VLV, 0);
1479 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1480
1481 /*
1482 * DPLLB VGA mode also seems to cause problems.
1483 * We should always have it disabled.
1484 */
1485 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1486 } else {
1487 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1488 POSTING_READ(DPLL_MD(pipe));
1489 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001490}
1491
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001492static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001493{
1494 struct intel_crtc *crtc;
1495 int count = 0;
1496
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001497 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001498 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001499 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1500 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001501
1502 return count;
1503}
1504
Ville Syrjälä939994d2017-09-13 17:08:56 +03001505static void i9xx_enable_pll(struct intel_crtc *crtc,
1506 const struct intel_crtc_state *crtc_state)
Daniel Vetter87442f72013-06-06 00:52:17 +02001507{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001508 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001509 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjälä939994d2017-09-13 17:08:56 +03001510 u32 dpll = crtc_state->dpll_hw_state.dpll;
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001511 int i;
Daniel Vetter87442f72013-06-06 00:52:17 +02001512
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001513 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001514
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001515 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001516 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001517 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001518
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001519 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001520 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001521 /*
1522 * It appears to be important that we don't enable this
1523 * for the current pipe before otherwise configuring the
1524 * PLL. No idea how this should be handled if multiple
1525 * DVO outputs are enabled simultaneosly.
1526 */
1527 dpll |= DPLL_DVO_2X_MODE;
1528 I915_WRITE(DPLL(!crtc->pipe),
1529 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1530 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001531
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001532 /*
1533 * Apparently we need to have VGA mode enabled prior to changing
1534 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1535 * dividers, even though the register value does change.
1536 */
1537 I915_WRITE(reg, 0);
1538
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001539 I915_WRITE(reg, dpll);
1540
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001541 /* Wait for the clocks to stabilize. */
1542 POSTING_READ(reg);
1543 udelay(150);
1544
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001545 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001546 I915_WRITE(DPLL_MD(crtc->pipe),
Ville Syrjälä939994d2017-09-13 17:08:56 +03001547 crtc_state->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001548 } else {
1549 /* The pixel multiplier can only be updated once the
1550 * DPLL is enabled and the clocks are stable.
1551 *
1552 * So write it again.
1553 */
1554 I915_WRITE(reg, dpll);
1555 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001556
1557 /* We do this three times for luck */
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001558 for (i = 0; i < 3; i++) {
1559 I915_WRITE(reg, dpll);
1560 POSTING_READ(reg);
1561 udelay(150); /* wait for warmup */
1562 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001563}
1564
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001565static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001566{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001567 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001568 enum pipe pipe = crtc->pipe;
1569
1570 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001571 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001572 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001573 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001574 I915_WRITE(DPLL(PIPE_B),
1575 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1576 I915_WRITE(DPLL(PIPE_A),
1577 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1578 }
1579
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001580 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001581 if (IS_I830(dev_priv))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001582 return;
1583
1584 /* Make sure the pipe isn't still relying on us */
1585 assert_pipe_disabled(dev_priv, pipe);
1586
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001587 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001588 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001589}
1590
Jesse Barnesf6071162013-10-01 10:41:38 -07001591static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1592{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001593 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001594
1595 /* Make sure the pipe isn't still relying on us */
1596 assert_pipe_disabled(dev_priv, pipe);
1597
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001598 val = DPLL_INTEGRATED_REF_CLK_VLV |
1599 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1600 if (pipe != PIPE_A)
1601 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1602
Jesse Barnesf6071162013-10-01 10:41:38 -07001603 I915_WRITE(DPLL(pipe), val);
1604 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001605}
1606
1607static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1608{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001609 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001610 u32 val;
1611
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001612 /* Make sure the pipe isn't still relying on us */
1613 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001614
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001615 val = DPLL_SSC_REF_CLK_CHV |
1616 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001617 if (pipe != PIPE_A)
1618 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001619
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001620 I915_WRITE(DPLL(pipe), val);
1621 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001622
Ville Syrjäläa5805162015-05-26 20:42:30 +03001623 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001624
1625 /* Disable 10bit clock to display controller */
1626 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1627 val &= ~DPIO_DCLKP_EN;
1628 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1629
Ville Syrjäläa5805162015-05-26 20:42:30 +03001630 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001631}
1632
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001633void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001634 struct intel_digital_port *dport,
1635 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001636{
1637 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001638 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001639
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001640 switch (dport->base.port) {
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001641 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001642 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001643 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001644 break;
1645 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001646 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001647 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001648 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001649 break;
1650 case PORT_D:
1651 port_mask = DPLL_PORTD_READY_MASK;
1652 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001653 break;
1654 default:
1655 BUG();
1656 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001657
Chris Wilson370004d2016-06-30 15:32:56 +01001658 if (intel_wait_for_register(dev_priv,
1659 dpll_reg, port_mask, expected_mask,
1660 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001661 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001662 port_name(dport->base.port),
1663 I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001664}
1665
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001666static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1667 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001668{
Ville Syrjälä98187832016-10-31 22:37:10 +02001669 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1670 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001671 i915_reg_t reg;
1672 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001673
Jesse Barnes040484a2011-01-03 12:14:26 -08001674 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001675 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001676
1677 /* FDI must be feeding us bits for PCH ports */
1678 assert_fdi_tx_enabled(dev_priv, pipe);
1679 assert_fdi_rx_enabled(dev_priv, pipe);
1680
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001681 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001682 /* Workaround: Set the timing override bit before enabling the
1683 * pch transcoder. */
1684 reg = TRANS_CHICKEN2(pipe);
1685 val = I915_READ(reg);
1686 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1687 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001688 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001689
Daniel Vetterab9412b2013-05-03 11:49:46 +02001690 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001691 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001692 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001693
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001694 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001695 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001696 * Make the BPC in transcoder be consistent with
1697 * that in pipeconf reg. For HDMI we must use 8bpc
1698 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001699 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001700 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001701 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001702 val |= PIPECONF_8BPC;
1703 else
1704 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001705 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001706
1707 val &= ~TRANS_INTERLACE_MASK;
1708 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001709 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001710 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001711 val |= TRANS_LEGACY_INTERLACED_ILK;
1712 else
1713 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001714 else
1715 val |= TRANS_PROGRESSIVE;
1716
Jesse Barnes040484a2011-01-03 12:14:26 -08001717 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001718 if (intel_wait_for_register(dev_priv,
1719 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1720 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001721 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001722}
1723
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001724static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001725 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001726{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001727 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001728
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001729 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001730 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001731 assert_fdi_rx_enabled(dev_priv, PIPE_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001732
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001733 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001734 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001735 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001736 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001737
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001738 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001739 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001740
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001741 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1742 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001743 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001744 else
1745 val |= TRANS_PROGRESSIVE;
1746
Daniel Vetterab9412b2013-05-03 11:49:46 +02001747 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001748 if (intel_wait_for_register(dev_priv,
1749 LPT_TRANSCONF,
1750 TRANS_STATE_ENABLE,
1751 TRANS_STATE_ENABLE,
1752 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001753 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001754}
1755
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001756static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1757 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001758{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001759 i915_reg_t reg;
1760 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001761
1762 /* FDI relies on the transcoder */
1763 assert_fdi_tx_disabled(dev_priv, pipe);
1764 assert_fdi_rx_disabled(dev_priv, pipe);
1765
Jesse Barnes291906f2011-02-02 12:28:03 -08001766 /* Ports must be off as well */
1767 assert_pch_ports_disabled(dev_priv, pipe);
1768
Daniel Vetterab9412b2013-05-03 11:49:46 +02001769 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001770 val = I915_READ(reg);
1771 val &= ~TRANS_ENABLE;
1772 I915_WRITE(reg, val);
1773 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001774 if (intel_wait_for_register(dev_priv,
1775 reg, TRANS_STATE_ENABLE, 0,
1776 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001777 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001778
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001779 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001780 /* Workaround: Clear the timing override chicken bit again. */
1781 reg = TRANS_CHICKEN2(pipe);
1782 val = I915_READ(reg);
1783 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1784 I915_WRITE(reg, val);
1785 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001786}
1787
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001788void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001789{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001790 u32 val;
1791
Daniel Vetterab9412b2013-05-03 11:49:46 +02001792 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001793 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001794 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001795 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001796 if (intel_wait_for_register(dev_priv,
1797 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1798 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001799 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001800
1801 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001802 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001803 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001804 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001805}
1806
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001807enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc)
Ville Syrjälä65f21302016-10-14 20:02:53 +03001808{
1809 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1810
Ville Syrjälä65f21302016-10-14 20:02:53 +03001811 if (HAS_PCH_LPT(dev_priv))
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001812 return PIPE_A;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001813 else
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001814 return crtc->pipe;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001815}
1816
Ville Syrjälä4972f702017-11-29 17:37:32 +02001817static void intel_enable_pipe(const struct intel_crtc_state *new_crtc_state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001818{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001819 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
1820 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1821 enum transcoder cpu_transcoder = new_crtc_state->cpu_transcoder;
Paulo Zanoni03722642014-01-17 13:51:09 -02001822 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001823 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001824 u32 val;
1825
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001826 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1827
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001828 assert_planes_disabled(crtc);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001829
Jesse Barnesb24e7172011-01-04 15:09:30 -08001830 /*
1831 * A pipe without a PLL won't actually be able to drive bits from
1832 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1833 * need the check.
1834 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001835 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001836 if (intel_crtc_has_type(new_crtc_state, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001837 assert_dsi_pll_enabled(dev_priv);
1838 else
1839 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001840 } else {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001841 if (new_crtc_state->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001842 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001843 assert_fdi_rx_pll_enabled(dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001844 intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001845 assert_fdi_tx_pll_enabled(dev_priv,
1846 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001847 }
1848 /* FIXME: assert CPU port conditions for SNB+ */
1849 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001850
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001851 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001852 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001853 if (val & PIPECONF_ENABLE) {
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001854 /* we keep both pipes enabled on 830 */
1855 WARN_ON(!IS_I830(dev_priv));
Chris Wilson00d70b12011-03-17 07:18:29 +00001856 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001857 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001858
1859 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001860 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001861
1862 /*
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001863 * Until the pipe starts PIPEDSL reads will return a stale value,
1864 * which causes an apparent vblank timestamp jump when PIPEDSL
1865 * resets to its proper value. That also messes up the frame count
1866 * when it's derived from the timestamps. So let's wait for the
1867 * pipe to start properly before we call drm_crtc_vblank_on()
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001868 */
Ville Syrjälä4972f702017-11-29 17:37:32 +02001869 if (dev_priv->drm.max_vblank_count == 0)
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001870 intel_wait_for_pipe_scanline_moving(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001871}
1872
Ville Syrjälä4972f702017-11-29 17:37:32 +02001873static void intel_disable_pipe(const struct intel_crtc_state *old_crtc_state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001874{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001875 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001876 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä4972f702017-11-29 17:37:32 +02001877 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001878 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001879 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001880 u32 val;
1881
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001882 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1883
Jesse Barnesb24e7172011-01-04 15:09:30 -08001884 /*
1885 * Make sure planes won't keep trying to pump pixels to us,
1886 * or we might hang the display.
1887 */
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001888 assert_planes_disabled(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001889
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001890 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001891 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001892 if ((val & PIPECONF_ENABLE) == 0)
1893 return;
1894
Ville Syrjälä67adc642014-08-15 01:21:57 +03001895 /*
1896 * Double wide has implications for planes
1897 * so best keep it disabled when not needed.
1898 */
Ville Syrjälä4972f702017-11-29 17:37:32 +02001899 if (old_crtc_state->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001900 val &= ~PIPECONF_DOUBLE_WIDE;
1901
1902 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001903 if (!IS_I830(dev_priv))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001904 val &= ~PIPECONF_ENABLE;
1905
1906 I915_WRITE(reg, val);
1907 if ((val & PIPECONF_ENABLE) == 0)
Ville Syrjälä4972f702017-11-29 17:37:32 +02001908 intel_wait_for_pipe_off(old_crtc_state);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001909}
1910
Ville Syrjälä832be822016-01-12 21:08:33 +02001911static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1912{
1913 return IS_GEN2(dev_priv) ? 2048 : 4096;
1914}
1915
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001916static unsigned int
1917intel_tile_width_bytes(const struct drm_framebuffer *fb, int plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001918{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001919 struct drm_i915_private *dev_priv = to_i915(fb->dev);
1920 unsigned int cpp = fb->format->cpp[plane];
1921
1922 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07001923 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001924 return cpp;
1925 case I915_FORMAT_MOD_X_TILED:
1926 if (IS_GEN2(dev_priv))
1927 return 128;
1928 else
1929 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001930 case I915_FORMAT_MOD_Y_TILED_CCS:
1931 if (plane == 1)
1932 return 128;
1933 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001934 case I915_FORMAT_MOD_Y_TILED:
1935 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
1936 return 128;
1937 else
1938 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001939 case I915_FORMAT_MOD_Yf_TILED_CCS:
1940 if (plane == 1)
1941 return 128;
1942 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001943 case I915_FORMAT_MOD_Yf_TILED:
1944 switch (cpp) {
1945 case 1:
1946 return 64;
1947 case 2:
1948 case 4:
1949 return 128;
1950 case 8:
1951 case 16:
1952 return 256;
1953 default:
1954 MISSING_CASE(cpp);
1955 return cpp;
1956 }
1957 break;
1958 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001959 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001960 return cpp;
1961 }
1962}
1963
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001964static unsigned int
1965intel_tile_height(const struct drm_framebuffer *fb, int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001966{
Ben Widawsky2f075562017-03-24 14:29:48 -07001967 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä832be822016-01-12 21:08:33 +02001968 return 1;
1969 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001970 return intel_tile_size(to_i915(fb->dev)) /
1971 intel_tile_width_bytes(fb, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001972}
1973
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001974/* Return the tile dimensions in pixel units */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001975static void intel_tile_dims(const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001976 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001977 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001978{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001979 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, plane);
1980 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001981
1982 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001983 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001984}
1985
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001986unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001987intel_fb_align_height(const struct drm_framebuffer *fb,
1988 int plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001989{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001990 unsigned int tile_height = intel_tile_height(fb, plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02001991
1992 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001993}
1994
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001995unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
1996{
1997 unsigned int size = 0;
1998 int i;
1999
2000 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2001 size += rot_info->plane[i].width * rot_info->plane[i].height;
2002
2003 return size;
2004}
2005
Daniel Vetter75c82a52015-10-14 16:51:04 +02002006static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002007intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2008 const struct drm_framebuffer *fb,
2009 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002010{
Chris Wilson7b92c042017-01-14 00:28:26 +00002011 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002012 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002013 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002014 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002015 }
2016}
2017
Ville Syrjäläfabac482017-03-27 21:55:43 +03002018static unsigned int intel_cursor_alignment(const struct drm_i915_private *dev_priv)
2019{
2020 if (IS_I830(dev_priv))
2021 return 16 * 1024;
2022 else if (IS_I85X(dev_priv))
2023 return 256;
Ville Syrjäläd9e15512017-03-27 21:55:45 +03002024 else if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
2025 return 32;
Ville Syrjäläfabac482017-03-27 21:55:43 +03002026 else
2027 return 4 * 1024;
2028}
2029
Ville Syrjälä603525d2016-01-12 21:08:37 +02002030static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002031{
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00002032 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002033 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002034 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002035 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002036 return 128 * 1024;
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00002037 else if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002038 return 4 * 1024;
2039 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002040 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002041}
2042
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002043static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
2044 int plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002045{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002046 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2047
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002048 /* AUX_DIST needs only 4K alignment */
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002049 if (plane == 1)
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002050 return 4096;
2051
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002052 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002053 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002054 return intel_linear_alignment(dev_priv);
2055 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002056 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002057 return 256 * 1024;
2058 return 0;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002059 case I915_FORMAT_MOD_Y_TILED_CCS:
2060 case I915_FORMAT_MOD_Yf_TILED_CCS:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002061 case I915_FORMAT_MOD_Y_TILED:
2062 case I915_FORMAT_MOD_Yf_TILED:
2063 return 1 * 1024 * 1024;
2064 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002065 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002066 return 0;
2067 }
2068}
2069
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002070static bool intel_plane_uses_fence(const struct intel_plane_state *plane_state)
2071{
2072 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2073 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
2074
Ville Syrjälä32febd92018-02-21 18:02:33 +02002075 return INTEL_GEN(dev_priv) < 4 || plane->has_fbc;
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002076}
2077
Chris Wilson058d88c2016-08-15 10:49:06 +01002078struct i915_vma *
Chris Wilson59354852018-02-20 13:42:06 +00002079intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2080 unsigned int rotation,
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002081 bool uses_fence,
Chris Wilson59354852018-02-20 13:42:06 +00002082 unsigned long *out_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002083{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002084 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002085 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002086 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002087 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002088 struct i915_vma *vma;
Chris Wilson59354852018-02-20 13:42:06 +00002089 unsigned int pinctl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002090 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002091
Matt Roperebcdd392014-07-09 16:22:11 -07002092 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2093
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002094 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002095
Ville Syrjälä3465c582016-02-15 22:54:43 +02002096 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002097
Chris Wilson693db182013-03-05 14:52:39 +00002098 /* Note that the w/a also requires 64 PTE of padding following the
2099 * bo. We currently fill all unused PTE with the shadow page and so
2100 * we should always have valid PTE following the scanout preventing
2101 * the VT-d warning.
2102 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002103 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002104 alignment = 256 * 1024;
2105
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002106 /*
2107 * Global gtt pte registers are special registers which actually forward
2108 * writes to a chunk of system memory. Which means that there is no risk
2109 * that the register values disappear as soon as we call
2110 * intel_runtime_pm_put(), so it is correct to wrap only the
2111 * pin/unpin/fence and not more.
2112 */
2113 intel_runtime_pm_get(dev_priv);
2114
Daniel Vetter9db529a2017-08-08 10:08:28 +02002115 atomic_inc(&dev_priv->gpu_error.pending_fb_pin);
2116
Chris Wilson59354852018-02-20 13:42:06 +00002117 pinctl = 0;
2118
2119 /* Valleyview is definitely limited to scanning out the first
2120 * 512MiB. Lets presume this behaviour was inherited from the
2121 * g4x display engine and that all earlier gen are similarly
2122 * limited. Testing suggests that it is a little more
2123 * complicated than this. For example, Cherryview appears quite
2124 * happy to scanout from anywhere within its global aperture.
2125 */
2126 if (HAS_GMCH_DISPLAY(dev_priv))
2127 pinctl |= PIN_MAPPABLE;
2128
2129 vma = i915_gem_object_pin_to_display_plane(obj,
2130 alignment, &view, pinctl);
Chris Wilson49ef5292016-08-18 17:17:00 +01002131 if (IS_ERR(vma))
2132 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002133
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002134 if (uses_fence && i915_vma_is_map_and_fenceable(vma)) {
Ville Syrjälä85798ac2018-02-21 18:02:30 +02002135 int ret;
2136
Chris Wilson49ef5292016-08-18 17:17:00 +01002137 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2138 * fence, whereas 965+ only requires a fence if using
2139 * framebuffer compression. For simplicity, we always, when
2140 * possible, install a fence as the cost is not that onerous.
2141 *
2142 * If we fail to fence the tiled scanout, then either the
2143 * modeset will reject the change (which is highly unlikely as
2144 * the affected systems, all but one, do not have unmappable
2145 * space) or we will not be able to enable full powersaving
2146 * techniques (also likely not to apply due to various limits
2147 * FBC and the like impose on the size of the buffer, which
2148 * presumably we violated anyway with this unmappable buffer).
2149 * Anyway, it is presumably better to stumble onwards with
2150 * something and try to run the system in a "less than optimal"
2151 * mode that matches the user configuration.
2152 */
Ville Syrjälä85798ac2018-02-21 18:02:30 +02002153 ret = i915_vma_pin_fence(vma);
2154 if (ret != 0 && INTEL_GEN(dev_priv) < 4) {
2155 vma = ERR_PTR(ret);
2156 goto err;
2157 }
2158
2159 if (ret == 0 && vma->fence)
Chris Wilson59354852018-02-20 13:42:06 +00002160 *out_flags |= PLANE_HAS_FENCE;
Vivek Kasireddy98072162015-10-29 18:54:38 -07002161 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002162
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002163 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002164err:
Daniel Vetter9db529a2017-08-08 10:08:28 +02002165 atomic_dec(&dev_priv->gpu_error.pending_fb_pin);
2166
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002167 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002168 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002169}
2170
Chris Wilson59354852018-02-20 13:42:06 +00002171void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002172{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002173 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002174
Chris Wilson59354852018-02-20 13:42:06 +00002175 if (flags & PLANE_HAS_FENCE)
2176 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002177 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002178 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002179}
2180
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002181static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2182 unsigned int rotation)
2183{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002184 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002185 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2186 else
2187 return fb->pitches[plane];
2188}
2189
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002190/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002191 * Convert the x/y offsets into a linear offset.
2192 * Only valid with 0/180 degree rotation, which is fine since linear
2193 * offset is only used with linear buffers on pre-hsw and tiled buffers
2194 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2195 */
2196u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002197 const struct intel_plane_state *state,
2198 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002199{
Ville Syrjälä29490562016-01-20 18:02:50 +02002200 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002201 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002202 unsigned int pitch = fb->pitches[plane];
2203
2204 return y * pitch + x * cpp;
2205}
2206
2207/*
2208 * Add the x/y offsets derived from fb->offsets[] to the user
2209 * specified plane src x/y offsets. The resulting x/y offsets
2210 * specify the start of scanout from the beginning of the gtt mapping.
2211 */
2212void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002213 const struct intel_plane_state *state,
2214 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002215
2216{
Ville Syrjälä29490562016-01-20 18:02:50 +02002217 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2218 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002219
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002220 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002221 *x += intel_fb->rotated[plane].x;
2222 *y += intel_fb->rotated[plane].y;
2223 } else {
2224 *x += intel_fb->normal[plane].x;
2225 *y += intel_fb->normal[plane].y;
2226 }
2227}
2228
Ville Syrjälä303ba692017-08-24 22:10:49 +03002229static u32 __intel_adjust_tile_offset(int *x, int *y,
2230 unsigned int tile_width,
2231 unsigned int tile_height,
2232 unsigned int tile_size,
2233 unsigned int pitch_tiles,
2234 u32 old_offset,
2235 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002236{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002237 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002238 unsigned int tiles;
2239
2240 WARN_ON(old_offset & (tile_size - 1));
2241 WARN_ON(new_offset & (tile_size - 1));
2242 WARN_ON(new_offset > old_offset);
2243
2244 tiles = (old_offset - new_offset) / tile_size;
2245
2246 *y += tiles / pitch_tiles * tile_height;
2247 *x += tiles % pitch_tiles * tile_width;
2248
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002249 /* minimize x in case it got needlessly big */
2250 *y += *x / pitch_pixels * tile_height;
2251 *x %= pitch_pixels;
2252
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002253 return new_offset;
2254}
2255
Ville Syrjälä303ba692017-08-24 22:10:49 +03002256static u32 _intel_adjust_tile_offset(int *x, int *y,
2257 const struct drm_framebuffer *fb, int plane,
2258 unsigned int rotation,
2259 u32 old_offset, u32 new_offset)
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002260{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002261 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä353c8592016-12-14 23:30:57 +02002262 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002263 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2264
2265 WARN_ON(new_offset > old_offset);
2266
Ben Widawsky2f075562017-03-24 14:29:48 -07002267 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002268 unsigned int tile_size, tile_width, tile_height;
2269 unsigned int pitch_tiles;
2270
2271 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002272 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002273
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002274 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002275 pitch_tiles = pitch / tile_height;
2276 swap(tile_width, tile_height);
2277 } else {
2278 pitch_tiles = pitch / (tile_width * cpp);
2279 }
2280
Ville Syrjälä303ba692017-08-24 22:10:49 +03002281 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2282 tile_size, pitch_tiles,
2283 old_offset, new_offset);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002284 } else {
2285 old_offset += *y * pitch + *x * cpp;
2286
2287 *y = (old_offset - new_offset) / pitch;
2288 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2289 }
2290
2291 return new_offset;
2292}
2293
2294/*
Ville Syrjälä303ba692017-08-24 22:10:49 +03002295 * Adjust the tile offset by moving the difference into
2296 * the x/y offsets.
2297 */
2298static u32 intel_adjust_tile_offset(int *x, int *y,
2299 const struct intel_plane_state *state, int plane,
2300 u32 old_offset, u32 new_offset)
2301{
2302 return _intel_adjust_tile_offset(x, y, state->base.fb, plane,
2303 state->base.rotation,
2304 old_offset, new_offset);
2305}
2306
2307/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002308 * Computes the linear offset to the base tile and adjusts
2309 * x, y. bytes per pixel is assumed to be a power-of-two.
2310 *
2311 * In the 90/270 rotated case, x and y are assumed
2312 * to be already rotated to match the rotated GTT view, and
2313 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002314 *
2315 * This function is used when computing the derived information
2316 * under intel_framebuffer, so using any of that information
2317 * here is not allowed. Anything under drm_framebuffer can be
2318 * used. This is why the user has to pass in the pitch since it
2319 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002320 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002321static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2322 int *x, int *y,
2323 const struct drm_framebuffer *fb, int plane,
2324 unsigned int pitch,
2325 unsigned int rotation,
2326 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002327{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002328 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002329 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002330 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002331
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002332 if (alignment)
2333 alignment--;
2334
Ben Widawsky2f075562017-03-24 14:29:48 -07002335 if (fb_modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002336 unsigned int tile_size, tile_width, tile_height;
2337 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002338
Ville Syrjäläd8433102016-01-12 21:08:35 +02002339 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002340 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002341
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002342 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002343 pitch_tiles = pitch / tile_height;
2344 swap(tile_width, tile_height);
2345 } else {
2346 pitch_tiles = pitch / (tile_width * cpp);
2347 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002348
Ville Syrjäläd8433102016-01-12 21:08:35 +02002349 tile_rows = *y / tile_height;
2350 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002351
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002352 tiles = *x / tile_width;
2353 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002354
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002355 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2356 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002357
Ville Syrjälä303ba692017-08-24 22:10:49 +03002358 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2359 tile_size, pitch_tiles,
2360 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002361 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002362 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002363 offset_aligned = offset & ~alignment;
2364
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002365 *y = (offset & alignment) / pitch;
2366 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002367 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002368
2369 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002370}
2371
Ville Syrjälä6687c902015-09-15 13:16:41 +03002372u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002373 const struct intel_plane_state *state,
2374 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002375{
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002376 struct intel_plane *intel_plane = to_intel_plane(state->base.plane);
2377 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä29490562016-01-20 18:02:50 +02002378 const struct drm_framebuffer *fb = state->base.fb;
2379 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002380 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002381 u32 alignment;
2382
2383 if (intel_plane->id == PLANE_CURSOR)
2384 alignment = intel_cursor_alignment(dev_priv);
2385 else
2386 alignment = intel_surf_alignment(fb, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002387
2388 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2389 rotation, alignment);
2390}
2391
Ville Syrjälä303ba692017-08-24 22:10:49 +03002392/* Convert the fb->offset[] into x/y offsets */
2393static int intel_fb_offset_to_xy(int *x, int *y,
2394 const struct drm_framebuffer *fb, int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002395{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002396 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002397
Ville Syrjälä303ba692017-08-24 22:10:49 +03002398 if (fb->modifier != DRM_FORMAT_MOD_LINEAR &&
2399 fb->offsets[plane] % intel_tile_size(dev_priv))
2400 return -EINVAL;
2401
2402 *x = 0;
2403 *y = 0;
2404
2405 _intel_adjust_tile_offset(x, y,
2406 fb, plane, DRM_MODE_ROTATE_0,
2407 fb->offsets[plane], 0);
2408
2409 return 0;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002410}
2411
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002412static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2413{
2414 switch (fb_modifier) {
2415 case I915_FORMAT_MOD_X_TILED:
2416 return I915_TILING_X;
2417 case I915_FORMAT_MOD_Y_TILED:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002418 case I915_FORMAT_MOD_Y_TILED_CCS:
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002419 return I915_TILING_Y;
2420 default:
2421 return I915_TILING_NONE;
2422 }
2423}
2424
Ville Syrjälä16af25f2018-01-19 16:41:52 +02002425/*
2426 * From the Sky Lake PRM:
2427 * "The Color Control Surface (CCS) contains the compression status of
2428 * the cache-line pairs. The compression state of the cache-line pair
2429 * is specified by 2 bits in the CCS. Each CCS cache-line represents
2430 * an area on the main surface of 16 x16 sets of 128 byte Y-tiled
2431 * cache-line-pairs. CCS is always Y tiled."
2432 *
2433 * Since cache line pairs refers to horizontally adjacent cache lines,
2434 * each cache line in the CCS corresponds to an area of 32x16 cache
2435 * lines on the main surface. Since each pixel is 4 bytes, this gives
2436 * us a ratio of one byte in the CCS for each 8x16 pixels in the
2437 * main surface.
2438 */
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -07002439static const struct drm_format_info ccs_formats[] = {
2440 { .format = DRM_FORMAT_XRGB8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2441 { .format = DRM_FORMAT_XBGR8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2442 { .format = DRM_FORMAT_ARGB8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2443 { .format = DRM_FORMAT_ABGR8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2444};
2445
2446static const struct drm_format_info *
2447lookup_format_info(const struct drm_format_info formats[],
2448 int num_formats, u32 format)
2449{
2450 int i;
2451
2452 for (i = 0; i < num_formats; i++) {
2453 if (formats[i].format == format)
2454 return &formats[i];
2455 }
2456
2457 return NULL;
2458}
2459
2460static const struct drm_format_info *
2461intel_get_format_info(const struct drm_mode_fb_cmd2 *cmd)
2462{
2463 switch (cmd->modifier[0]) {
2464 case I915_FORMAT_MOD_Y_TILED_CCS:
2465 case I915_FORMAT_MOD_Yf_TILED_CCS:
2466 return lookup_format_info(ccs_formats,
2467 ARRAY_SIZE(ccs_formats),
2468 cmd->pixel_format);
2469 default:
2470 return NULL;
2471 }
2472}
2473
Ville Syrjälä6687c902015-09-15 13:16:41 +03002474static int
2475intel_fill_fb_info(struct drm_i915_private *dev_priv,
2476 struct drm_framebuffer *fb)
2477{
2478 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2479 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2480 u32 gtt_offset_rotated = 0;
2481 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002482 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002483 unsigned int tile_size = intel_tile_size(dev_priv);
2484
2485 for (i = 0; i < num_planes; i++) {
2486 unsigned int width, height;
2487 unsigned int cpp, size;
2488 u32 offset;
2489 int x, y;
Ville Syrjälä303ba692017-08-24 22:10:49 +03002490 int ret;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002491
Ville Syrjälä353c8592016-12-14 23:30:57 +02002492 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002493 width = drm_framebuffer_plane_width(fb->width, fb, i);
2494 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002495
Ville Syrjälä303ba692017-08-24 22:10:49 +03002496 ret = intel_fb_offset_to_xy(&x, &y, fb, i);
2497 if (ret) {
2498 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2499 i, fb->offsets[i]);
2500 return ret;
2501 }
Ville Syrjälä6687c902015-09-15 13:16:41 +03002502
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002503 if ((fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
2504 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) && i == 1) {
2505 int hsub = fb->format->hsub;
2506 int vsub = fb->format->vsub;
2507 int tile_width, tile_height;
2508 int main_x, main_y;
2509 int ccs_x, ccs_y;
2510
2511 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä303ba692017-08-24 22:10:49 +03002512 tile_width *= hsub;
2513 tile_height *= vsub;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002514
Ville Syrjälä303ba692017-08-24 22:10:49 +03002515 ccs_x = (x * hsub) % tile_width;
2516 ccs_y = (y * vsub) % tile_height;
2517 main_x = intel_fb->normal[0].x % tile_width;
2518 main_y = intel_fb->normal[0].y % tile_height;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002519
2520 /*
2521 * CCS doesn't have its own x/y offset register, so the intra CCS tile
2522 * x/y offsets must match between CCS and the main surface.
2523 */
2524 if (main_x != ccs_x || main_y != ccs_y) {
2525 DRM_DEBUG_KMS("Bad CCS x/y (main %d,%d ccs %d,%d) full (main %d,%d ccs %d,%d)\n",
2526 main_x, main_y,
2527 ccs_x, ccs_y,
2528 intel_fb->normal[0].x,
2529 intel_fb->normal[0].y,
2530 x, y);
2531 return -EINVAL;
2532 }
2533 }
2534
Ville Syrjälä6687c902015-09-15 13:16:41 +03002535 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002536 * The fence (if used) is aligned to the start of the object
2537 * so having the framebuffer wrap around across the edge of the
2538 * fenced region doesn't really work. We have no API to configure
2539 * the fence start offset within the object (nor could we probably
2540 * on gen2/3). So it's just easier if we just require that the
2541 * fb layout agrees with the fence layout. We already check that the
2542 * fb stride matches the fence stride elsewhere.
2543 */
Ville Syrjälä2ec4cf42017-08-24 22:10:50 +03002544 if (i == 0 && i915_gem_object_is_tiled(intel_fb->obj) &&
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002545 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002546 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2547 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002548 return -EINVAL;
2549 }
2550
2551 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002552 * First pixel of the framebuffer from
2553 * the start of the normal gtt mapping.
2554 */
2555 intel_fb->normal[i].x = x;
2556 intel_fb->normal[i].y = y;
2557
2558 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjälä3ca46c02017-03-07 21:42:09 +02002559 fb, i, fb->pitches[i],
Robert Fossc2c446a2017-05-19 16:50:17 -04002560 DRM_MODE_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002561 offset /= tile_size;
2562
Ben Widawsky2f075562017-03-24 14:29:48 -07002563 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002564 unsigned int tile_width, tile_height;
2565 unsigned int pitch_tiles;
2566 struct drm_rect r;
2567
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002568 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002569
2570 rot_info->plane[i].offset = offset;
2571 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2572 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2573 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2574
2575 intel_fb->rotated[i].pitch =
2576 rot_info->plane[i].height * tile_height;
2577
2578 /* how many tiles does this plane need */
2579 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2580 /*
2581 * If the plane isn't horizontally tile aligned,
2582 * we need one more tile.
2583 */
2584 if (x != 0)
2585 size++;
2586
2587 /* rotate the x/y offsets to match the GTT view */
2588 r.x1 = x;
2589 r.y1 = y;
2590 r.x2 = x + width;
2591 r.y2 = y + height;
2592 drm_rect_rotate(&r,
2593 rot_info->plane[i].width * tile_width,
2594 rot_info->plane[i].height * tile_height,
Robert Fossc2c446a2017-05-19 16:50:17 -04002595 DRM_MODE_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002596 x = r.x1;
2597 y = r.y1;
2598
2599 /* rotate the tile dimensions to match the GTT view */
2600 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2601 swap(tile_width, tile_height);
2602
2603 /*
2604 * We only keep the x/y offsets, so push all of the
2605 * gtt offset into the x/y offsets.
2606 */
Ville Syrjälä303ba692017-08-24 22:10:49 +03002607 __intel_adjust_tile_offset(&x, &y,
2608 tile_width, tile_height,
2609 tile_size, pitch_tiles,
2610 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002611
2612 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2613
2614 /*
2615 * First pixel of the framebuffer from
2616 * the start of the rotated gtt mapping.
2617 */
2618 intel_fb->rotated[i].x = x;
2619 intel_fb->rotated[i].y = y;
2620 } else {
2621 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2622 x * cpp, tile_size);
2623 }
2624
2625 /* how many tiles in total needed in the bo */
2626 max_size = max(max_size, offset + size);
2627 }
2628
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002629 if (max_size * tile_size > intel_fb->obj->base.size) {
2630 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
2631 max_size * tile_size, intel_fb->obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002632 return -EINVAL;
2633 }
2634
2635 return 0;
2636}
2637
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002638static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002639{
2640 switch (format) {
2641 case DISPPLANE_8BPP:
2642 return DRM_FORMAT_C8;
2643 case DISPPLANE_BGRX555:
2644 return DRM_FORMAT_XRGB1555;
2645 case DISPPLANE_BGRX565:
2646 return DRM_FORMAT_RGB565;
2647 default:
2648 case DISPPLANE_BGRX888:
2649 return DRM_FORMAT_XRGB8888;
2650 case DISPPLANE_RGBX888:
2651 return DRM_FORMAT_XBGR8888;
2652 case DISPPLANE_BGRX101010:
2653 return DRM_FORMAT_XRGB2101010;
2654 case DISPPLANE_RGBX101010:
2655 return DRM_FORMAT_XBGR2101010;
2656 }
2657}
2658
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002659static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2660{
2661 switch (format) {
2662 case PLANE_CTL_FORMAT_RGB_565:
2663 return DRM_FORMAT_RGB565;
2664 default:
2665 case PLANE_CTL_FORMAT_XRGB_8888:
2666 if (rgb_order) {
2667 if (alpha)
2668 return DRM_FORMAT_ABGR8888;
2669 else
2670 return DRM_FORMAT_XBGR8888;
2671 } else {
2672 if (alpha)
2673 return DRM_FORMAT_ARGB8888;
2674 else
2675 return DRM_FORMAT_XRGB8888;
2676 }
2677 case PLANE_CTL_FORMAT_XRGB_2101010:
2678 if (rgb_order)
2679 return DRM_FORMAT_XBGR2101010;
2680 else
2681 return DRM_FORMAT_XRGB2101010;
2682 }
2683}
2684
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002685static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002686intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2687 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002688{
2689 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002690 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002691 struct drm_i915_gem_object *obj = NULL;
2692 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002693 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002694 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2695 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2696 PAGE_SIZE);
2697
2698 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002699
Chris Wilsonff2652e2014-03-10 08:07:02 +00002700 if (plane_config->size == 0)
2701 return false;
2702
Paulo Zanoni3badb492015-09-23 12:52:23 -03002703 /* If the FB is too big, just don't use it since fbdev is not very
2704 * important and we should probably use that space with FBC or other
2705 * features. */
Matthew Auldb1ace602017-12-11 15:18:21 +00002706 if (size_aligned * 2 > dev_priv->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002707 return false;
2708
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002709 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002710 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002711 base_aligned,
2712 base_aligned,
2713 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002714 mutex_unlock(&dev->struct_mutex);
2715 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002716 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002717
Chris Wilson3e510a82016-08-05 10:14:23 +01002718 if (plane_config->tiling == I915_TILING_X)
2719 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002720
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002721 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002722 mode_cmd.width = fb->width;
2723 mode_cmd.height = fb->height;
2724 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002725 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002726 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002727
Chris Wilson24dbf512017-02-15 10:59:18 +00002728 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002729 DRM_DEBUG_KMS("intel fb init failed\n");
2730 goto out_unref_obj;
2731 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002732
Jesse Barnes484b41d2014-03-07 08:57:55 -08002733
Daniel Vetterf6936e22015-03-26 12:17:05 +01002734 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002735 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002736
2737out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002738 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002739 return false;
2740}
2741
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002742static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002743intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2744 struct intel_plane_state *plane_state,
2745 bool visible)
2746{
2747 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2748
2749 plane_state->base.visible = visible;
2750
2751 /* FIXME pre-g4x don't work like this */
2752 if (visible) {
2753 crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base));
2754 crtc_state->active_planes |= BIT(plane->id);
2755 } else {
2756 crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base));
2757 crtc_state->active_planes &= ~BIT(plane->id);
2758 }
2759
2760 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2761 crtc_state->base.crtc->name,
2762 crtc_state->active_planes);
2763}
2764
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002765static void intel_plane_disable_noatomic(struct intel_crtc *crtc,
2766 struct intel_plane *plane)
2767{
2768 struct intel_crtc_state *crtc_state =
2769 to_intel_crtc_state(crtc->base.state);
2770 struct intel_plane_state *plane_state =
2771 to_intel_plane_state(plane->base.state);
2772
2773 intel_set_plane_visible(crtc_state, plane_state, false);
2774
2775 if (plane->id == PLANE_PRIMARY)
2776 intel_pre_disable_primary_noatomic(&crtc->base);
2777
2778 trace_intel_disable_plane(&plane->base, crtc);
2779 plane->disable_plane(plane, crtc);
2780}
2781
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002782static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002783intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2784 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002785{
2786 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002787 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002788 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002789 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002790 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002791 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002792 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2793 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002794 struct intel_plane_state *intel_state =
2795 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002796 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002797
Damien Lespiau2d140302015-02-05 17:22:18 +00002798 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002799 return;
2800
Daniel Vetterf6936e22015-03-26 12:17:05 +01002801 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002802 fb = &plane_config->fb->base;
2803 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002804 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002805
Damien Lespiau2d140302015-02-05 17:22:18 +00002806 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002807
2808 /*
2809 * Failed to alloc the obj, check to see if we should share
2810 * an fb with another CRTC instead
2811 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002812 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002813 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002814
2815 if (c == &intel_crtc->base)
2816 continue;
2817
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002818 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002819 continue;
2820
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002821 state = to_intel_plane_state(c->primary->state);
2822 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002823 continue;
2824
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002825 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2826 fb = c->primary->fb;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302827 drm_framebuffer_get(fb);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002828 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002829 }
2830 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002831
Matt Roper200757f2015-12-03 11:37:36 -08002832 /*
2833 * We've failed to reconstruct the BIOS FB. Current display state
2834 * indicates that the primary plane is visible, but has a NULL FB,
2835 * which will lead to problems later if we don't fix it up. The
2836 * simplest solution is to just disable the primary plane now and
2837 * pretend the BIOS never had it enabled.
2838 */
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002839 intel_plane_disable_noatomic(intel_crtc, intel_plane);
Matt Roper200757f2015-12-03 11:37:36 -08002840
Daniel Vetter88595ac2015-03-26 12:42:24 +01002841 return;
2842
2843valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002844 mutex_lock(&dev->struct_mutex);
2845 intel_state->vma =
Chris Wilson59354852018-02-20 13:42:06 +00002846 intel_pin_and_fence_fb_obj(fb,
2847 primary->state->rotation,
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002848 intel_plane_uses_fence(intel_state),
Chris Wilson59354852018-02-20 13:42:06 +00002849 &intel_state->flags);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002850 mutex_unlock(&dev->struct_mutex);
2851 if (IS_ERR(intel_state->vma)) {
2852 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2853 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2854
2855 intel_state->vma = NULL;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302856 drm_framebuffer_put(fb);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002857 return;
2858 }
2859
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002860 plane_state->src_x = 0;
2861 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002862 plane_state->src_w = fb->width << 16;
2863 plane_state->src_h = fb->height << 16;
2864
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002865 plane_state->crtc_x = 0;
2866 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002867 plane_state->crtc_w = fb->width;
2868 plane_state->crtc_h = fb->height;
2869
Rob Clark1638d302016-11-05 11:08:08 -04002870 intel_state->base.src = drm_plane_state_src(plane_state);
2871 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002872
Daniel Vetter88595ac2015-03-26 12:42:24 +01002873 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002874 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002875 dev_priv->preserve_bios_swizzle = true;
2876
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302877 drm_framebuffer_get(fb);
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002878 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002879 primary->crtc = primary->state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002880
2881 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2882 to_intel_plane_state(plane_state),
2883 true);
2884
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002885 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2886 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002887}
2888
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002889static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2890 unsigned int rotation)
2891{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002892 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002893
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002894 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002895 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002896 case I915_FORMAT_MOD_X_TILED:
2897 switch (cpp) {
2898 case 8:
2899 return 4096;
2900 case 4:
2901 case 2:
2902 case 1:
2903 return 8192;
2904 default:
2905 MISSING_CASE(cpp);
2906 break;
2907 }
2908 break;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002909 case I915_FORMAT_MOD_Y_TILED_CCS:
2910 case I915_FORMAT_MOD_Yf_TILED_CCS:
2911 /* FIXME AUX plane? */
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002912 case I915_FORMAT_MOD_Y_TILED:
2913 case I915_FORMAT_MOD_Yf_TILED:
2914 switch (cpp) {
2915 case 8:
2916 return 2048;
2917 case 4:
2918 return 4096;
2919 case 2:
2920 case 1:
2921 return 8192;
2922 default:
2923 MISSING_CASE(cpp);
2924 break;
2925 }
2926 break;
2927 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002928 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002929 }
2930
2931 return 2048;
2932}
2933
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002934static bool skl_check_main_ccs_coordinates(struct intel_plane_state *plane_state,
2935 int main_x, int main_y, u32 main_offset)
2936{
2937 const struct drm_framebuffer *fb = plane_state->base.fb;
2938 int hsub = fb->format->hsub;
2939 int vsub = fb->format->vsub;
2940 int aux_x = plane_state->aux.x;
2941 int aux_y = plane_state->aux.y;
2942 u32 aux_offset = plane_state->aux.offset;
2943 u32 alignment = intel_surf_alignment(fb, 1);
2944
2945 while (aux_offset >= main_offset && aux_y <= main_y) {
2946 int x, y;
2947
2948 if (aux_x == main_x && aux_y == main_y)
2949 break;
2950
2951 if (aux_offset == 0)
2952 break;
2953
2954 x = aux_x / hsub;
2955 y = aux_y / vsub;
2956 aux_offset = intel_adjust_tile_offset(&x, &y, plane_state, 1,
2957 aux_offset, aux_offset - alignment);
2958 aux_x = x * hsub + aux_x % hsub;
2959 aux_y = y * vsub + aux_y % vsub;
2960 }
2961
2962 if (aux_x != main_x || aux_y != main_y)
2963 return false;
2964
2965 plane_state->aux.offset = aux_offset;
2966 plane_state->aux.x = aux_x;
2967 plane_state->aux.y = aux_y;
2968
2969 return true;
2970}
2971
Imre Deakc322c642018-01-16 13:24:14 +02002972static int skl_check_main_surface(const struct intel_crtc_state *crtc_state,
2973 struct intel_plane_state *plane_state)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002974{
Imre Deakc322c642018-01-16 13:24:14 +02002975 struct drm_i915_private *dev_priv =
2976 to_i915(plane_state->base.plane->dev);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002977 const struct drm_framebuffer *fb = plane_state->base.fb;
2978 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002979 int x = plane_state->base.src.x1 >> 16;
2980 int y = plane_state->base.src.y1 >> 16;
2981 int w = drm_rect_width(&plane_state->base.src) >> 16;
2982 int h = drm_rect_height(&plane_state->base.src) >> 16;
Imre Deakc322c642018-01-16 13:24:14 +02002983 int dst_x = plane_state->base.dst.x1;
2984 int pipe_src_w = crtc_state->pipe_src_w;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002985 int max_width = skl_max_plane_width(fb, 0, rotation);
2986 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002987 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002988
2989 if (w > max_width || h > max_height) {
2990 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2991 w, h, max_width, max_height);
2992 return -EINVAL;
2993 }
2994
Imre Deakc322c642018-01-16 13:24:14 +02002995 /*
2996 * Display WA #1175: cnl,glk
2997 * Planes other than the cursor may cause FIFO underflow and display
2998 * corruption if starting less than 4 pixels from the right edge of
2999 * the screen.
Imre Deak394676f2018-01-16 13:24:15 +02003000 * Besides the above WA fix the similar problem, where planes other
3001 * than the cursor ending less than 4 pixels from the left edge of the
3002 * screen may cause FIFO underflow and display corruption.
Imre Deakc322c642018-01-16 13:24:14 +02003003 */
3004 if ((IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) &&
Imre Deak394676f2018-01-16 13:24:15 +02003005 (dst_x + w < 4 || dst_x > pipe_src_w - 4)) {
3006 DRM_DEBUG_KMS("requested plane X %s position %d invalid (valid range %d-%d)\n",
3007 dst_x + w < 4 ? "end" : "start",
3008 dst_x + w < 4 ? dst_x + w : dst_x,
3009 4, pipe_src_w - 4);
Imre Deakc322c642018-01-16 13:24:14 +02003010 return -ERANGE;
3011 }
3012
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003013 intel_add_fb_offsets(&x, &y, plane_state, 0);
3014 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003015 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003016
3017 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02003018 * AUX surface offset is specified as the distance from the
3019 * main surface offset, and it must be non-negative. Make
3020 * sure that is what we will get.
3021 */
3022 if (offset > aux_offset)
3023 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3024 offset, aux_offset & ~(alignment - 1));
3025
3026 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003027 * When using an X-tiled surface, the plane blows up
3028 * if the x offset + width exceed the stride.
3029 *
3030 * TODO: linear and Y-tiled seem fine, Yf untested,
3031 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003032 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02003033 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003034
3035 while ((x + w) * cpp > fb->pitches[0]) {
3036 if (offset == 0) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003037 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to X-tiling\n");
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003038 return -EINVAL;
3039 }
3040
3041 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3042 offset, offset - alignment);
3043 }
3044 }
3045
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003046 /*
3047 * CCS AUX surface doesn't have its own x/y offsets, we must make sure
3048 * they match with the main surface x/y offsets.
3049 */
3050 if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3051 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3052 while (!skl_check_main_ccs_coordinates(plane_state, x, y, offset)) {
3053 if (offset == 0)
3054 break;
3055
3056 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3057 offset, offset - alignment);
3058 }
3059
3060 if (x != plane_state->aux.x || y != plane_state->aux.y) {
3061 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to CCS\n");
3062 return -EINVAL;
3063 }
3064 }
3065
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003066 plane_state->main.offset = offset;
3067 plane_state->main.x = x;
3068 plane_state->main.y = y;
3069
3070 return 0;
3071}
3072
Ville Syrjälä8d970652016-01-28 16:30:28 +02003073static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
3074{
3075 const struct drm_framebuffer *fb = plane_state->base.fb;
3076 unsigned int rotation = plane_state->base.rotation;
3077 int max_width = skl_max_plane_width(fb, 1, rotation);
3078 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02003079 int x = plane_state->base.src.x1 >> 17;
3080 int y = plane_state->base.src.y1 >> 17;
3081 int w = drm_rect_width(&plane_state->base.src) >> 17;
3082 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003083 u32 offset;
3084
3085 intel_add_fb_offsets(&x, &y, plane_state, 1);
3086 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3087
3088 /* FIXME not quite sure how/if these apply to the chroma plane */
3089 if (w > max_width || h > max_height) {
3090 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
3091 w, h, max_width, max_height);
3092 return -EINVAL;
3093 }
3094
3095 plane_state->aux.offset = offset;
3096 plane_state->aux.x = x;
3097 plane_state->aux.y = y;
3098
3099 return 0;
3100}
3101
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003102static int skl_check_ccs_aux_surface(struct intel_plane_state *plane_state)
3103{
3104 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä77064e22017-12-22 21:22:28 +02003105 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003106 struct intel_crtc *crtc = to_intel_crtc(plane_state->base.crtc);
3107 const struct drm_framebuffer *fb = plane_state->base.fb;
3108 int src_x = plane_state->base.src.x1 >> 16;
3109 int src_y = plane_state->base.src.y1 >> 16;
3110 int hsub = fb->format->hsub;
3111 int vsub = fb->format->vsub;
3112 int x = src_x / hsub;
3113 int y = src_y / vsub;
3114 u32 offset;
3115
Ville Syrjälä77064e22017-12-22 21:22:28 +02003116 if (!skl_plane_has_ccs(dev_priv, crtc->pipe, plane->id)) {
3117 DRM_DEBUG_KMS("No RC support on %s\n", plane->base.name);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003118 return -EINVAL;
3119 }
3120
3121 if (plane_state->base.rotation & ~(DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180)) {
3122 DRM_DEBUG_KMS("RC support only with 0/180 degree rotation %x\n",
3123 plane_state->base.rotation);
3124 return -EINVAL;
3125 }
3126
3127 intel_add_fb_offsets(&x, &y, plane_state, 1);
3128 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3129
3130 plane_state->aux.offset = offset;
3131 plane_state->aux.x = x * hsub + src_x % hsub;
3132 plane_state->aux.y = y * vsub + src_y % vsub;
3133
3134 return 0;
3135}
3136
Imre Deakc322c642018-01-16 13:24:14 +02003137int skl_check_plane_surface(const struct intel_crtc_state *crtc_state,
3138 struct intel_plane_state *plane_state)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003139{
3140 const struct drm_framebuffer *fb = plane_state->base.fb;
3141 unsigned int rotation = plane_state->base.rotation;
3142 int ret;
3143
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003144 if (rotation & DRM_MODE_REFLECT_X &&
3145 fb->modifier == DRM_FORMAT_MOD_LINEAR) {
3146 DRM_DEBUG_KMS("horizontal flip is not supported with linear surface formats\n");
3147 return -EINVAL;
3148 }
3149
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02003150 if (!plane_state->base.visible)
3151 return 0;
3152
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003153 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003154 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02003155 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03003156 fb->width << 16, fb->height << 16,
Robert Fossc2c446a2017-05-19 16:50:17 -04003157 DRM_MODE_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003158
Ville Syrjälä8d970652016-01-28 16:30:28 +02003159 /*
3160 * Handle the AUX surface first since
3161 * the main surface setup depends on it.
3162 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003163 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02003164 ret = skl_check_nv12_aux_surface(plane_state);
3165 if (ret)
3166 return ret;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003167 } else if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3168 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3169 ret = skl_check_ccs_aux_surface(plane_state);
3170 if (ret)
3171 return ret;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003172 } else {
3173 plane_state->aux.offset = ~0xfff;
3174 plane_state->aux.x = 0;
3175 plane_state->aux.y = 0;
3176 }
3177
Imre Deakc322c642018-01-16 13:24:14 +02003178 ret = skl_check_main_surface(crtc_state, plane_state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003179 if (ret)
3180 return ret;
3181
3182 return 0;
3183}
3184
Ville Syrjälä7145f602017-03-23 21:27:07 +02003185static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
3186 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003187{
Ville Syrjälä7145f602017-03-23 21:27:07 +02003188 struct drm_i915_private *dev_priv =
3189 to_i915(plane_state->base.plane->dev);
3190 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3191 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003192 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003193 u32 dspcntr;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003194
Ville Syrjälä7145f602017-03-23 21:27:07 +02003195 dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003196
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003197 if (IS_G4X(dev_priv) || IS_GEN5(dev_priv) ||
3198 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Ville Syrjälä7145f602017-03-23 21:27:07 +02003199 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003200
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003201 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
3202 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003203
Ville Syrjäläc154d1e2018-01-30 22:38:02 +02003204 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjäläd509e282017-03-27 21:55:32 +03003205 dspcntr |= DISPPLANE_SEL_PIPE(crtc->pipe);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003206
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003207 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003208 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003209 dspcntr |= DISPPLANE_8BPP;
3210 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003211 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003212 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003213 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003214 case DRM_FORMAT_RGB565:
3215 dspcntr |= DISPPLANE_BGRX565;
3216 break;
3217 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003218 dspcntr |= DISPPLANE_BGRX888;
3219 break;
3220 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003221 dspcntr |= DISPPLANE_RGBX888;
3222 break;
3223 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003224 dspcntr |= DISPPLANE_BGRX101010;
3225 break;
3226 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003227 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003228 break;
3229 default:
Ville Syrjälä7145f602017-03-23 21:27:07 +02003230 MISSING_CASE(fb->format->format);
3231 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003232 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003233
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003234 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003235 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003236 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003237
Robert Fossc2c446a2017-05-19 16:50:17 -04003238 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003239 dspcntr |= DISPPLANE_ROTATE_180;
3240
Robert Fossc2c446a2017-05-19 16:50:17 -04003241 if (rotation & DRM_MODE_REFLECT_X)
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003242 dspcntr |= DISPPLANE_MIRROR;
3243
Ville Syrjälä7145f602017-03-23 21:27:07 +02003244 return dspcntr;
3245}
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003246
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02003247int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003248{
3249 struct drm_i915_private *dev_priv =
3250 to_i915(plane_state->base.plane->dev);
3251 int src_x = plane_state->base.src.x1 >> 16;
3252 int src_y = plane_state->base.src.y1 >> 16;
3253 u32 offset;
3254
3255 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003256
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003257 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003258 offset = intel_compute_tile_offset(&src_x, &src_y,
3259 plane_state, 0);
3260 else
3261 offset = 0;
Daniel Vettere506a0c2012-07-05 12:17:29 +02003262
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003263 /* HSW/BDW do this automagically in hardware */
3264 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
3265 unsigned int rotation = plane_state->base.rotation;
3266 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3267 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3268
Robert Fossc2c446a2017-05-19 16:50:17 -04003269 if (rotation & DRM_MODE_ROTATE_180) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003270 src_x += src_w - 1;
3271 src_y += src_h - 1;
Robert Fossc2c446a2017-05-19 16:50:17 -04003272 } else if (rotation & DRM_MODE_REFLECT_X) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003273 src_x += src_w - 1;
3274 }
Sonika Jindal48404c12014-08-22 14:06:04 +05303275 }
3276
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003277 plane_state->main.offset = offset;
3278 plane_state->main.x = src_x;
3279 plane_state->main.y = src_y;
3280
3281 return 0;
3282}
3283
Ville Syrjäläed150302017-11-17 21:19:10 +02003284static void i9xx_update_plane(struct intel_plane *plane,
3285 const struct intel_crtc_state *crtc_state,
3286 const struct intel_plane_state *plane_state)
Ville Syrjälä7145f602017-03-23 21:27:07 +02003287{
Ville Syrjäläed150302017-11-17 21:19:10 +02003288 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003289 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjäläed150302017-11-17 21:19:10 +02003290 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003291 u32 linear_offset;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003292 u32 dspcntr = plane_state->ctl;
Ville Syrjäläed150302017-11-17 21:19:10 +02003293 i915_reg_t reg = DSPCNTR(i9xx_plane);
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003294 int x = plane_state->main.x;
3295 int y = plane_state->main.y;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003296 unsigned long irqflags;
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003297 u32 dspaddr_offset;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003298
Ville Syrjälä29490562016-01-20 18:02:50 +02003299 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003300
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003301 if (INTEL_GEN(dev_priv) >= 4)
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003302 dspaddr_offset = plane_state->main.offset;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003303 else
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003304 dspaddr_offset = linear_offset;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003305
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003306 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3307
Ville Syrjälä78587de2017-03-09 17:44:32 +02003308 if (INTEL_GEN(dev_priv) < 4) {
3309 /* pipesrc and dspsize control the size that is scaled from,
3310 * which should always be the user's requested size.
3311 */
Ville Syrjäläed150302017-11-17 21:19:10 +02003312 I915_WRITE_FW(DSPSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003313 ((crtc_state->pipe_src_h - 1) << 16) |
3314 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003315 I915_WRITE_FW(DSPPOS(i9xx_plane), 0);
3316 } else if (IS_CHERRYVIEW(dev_priv) && i9xx_plane == PLANE_B) {
3317 I915_WRITE_FW(PRIMSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003318 ((crtc_state->pipe_src_h - 1) << 16) |
3319 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003320 I915_WRITE_FW(PRIMPOS(i9xx_plane), 0);
3321 I915_WRITE_FW(PRIMCNSTALPHA(i9xx_plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003322 }
3323
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003324 I915_WRITE_FW(reg, dspcntr);
Sonika Jindal48404c12014-08-22 14:06:04 +05303325
Ville Syrjäläed150302017-11-17 21:19:10 +02003326 I915_WRITE_FW(DSPSTRIDE(i9xx_plane), fb->pitches[0]);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003327 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläed150302017-11-17 21:19:10 +02003328 I915_WRITE_FW(DSPSURF(i9xx_plane),
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003329 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003330 dspaddr_offset);
Ville Syrjäläed150302017-11-17 21:19:10 +02003331 I915_WRITE_FW(DSPOFFSET(i9xx_plane), (y << 16) | x);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003332 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläed150302017-11-17 21:19:10 +02003333 I915_WRITE_FW(DSPSURF(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003334 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003335 dspaddr_offset);
Ville Syrjäläed150302017-11-17 21:19:10 +02003336 I915_WRITE_FW(DSPTILEOFF(i9xx_plane), (y << 16) | x);
3337 I915_WRITE_FW(DSPLINOFF(i9xx_plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003338 } else {
Ville Syrjäläed150302017-11-17 21:19:10 +02003339 I915_WRITE_FW(DSPADDR(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003340 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003341 dspaddr_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003342 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003343 POSTING_READ_FW(reg);
3344
3345 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003346}
3347
Ville Syrjäläed150302017-11-17 21:19:10 +02003348static void i9xx_disable_plane(struct intel_plane *plane,
3349 struct intel_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003350{
Ville Syrjäläed150302017-11-17 21:19:10 +02003351 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
3352 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003353 unsigned long irqflags;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003354
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003355 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3356
Ville Syrjäläed150302017-11-17 21:19:10 +02003357 I915_WRITE_FW(DSPCNTR(i9xx_plane), 0);
3358 if (INTEL_GEN(dev_priv) >= 4)
3359 I915_WRITE_FW(DSPSURF(i9xx_plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003360 else
Ville Syrjäläed150302017-11-17 21:19:10 +02003361 I915_WRITE_FW(DSPADDR(i9xx_plane), 0);
3362 POSTING_READ_FW(DSPCNTR(i9xx_plane));
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003363
3364 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003365}
3366
Ville Syrjäläed150302017-11-17 21:19:10 +02003367static bool i9xx_plane_get_hw_state(struct intel_plane *plane)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003368{
Ville Syrjäläed150302017-11-17 21:19:10 +02003369 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003370 enum intel_display_power_domain power_domain;
Ville Syrjäläed150302017-11-17 21:19:10 +02003371 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
3372 enum pipe pipe = plane->pipe;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003373 bool ret;
3374
3375 /*
3376 * Not 100% correct for planes that can move between pipes,
3377 * but that's only the case for gen2-4 which don't have any
3378 * display power wells.
3379 */
3380 power_domain = POWER_DOMAIN_PIPE(pipe);
3381 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
3382 return false;
3383
Ville Syrjäläed150302017-11-17 21:19:10 +02003384 ret = I915_READ(DSPCNTR(i9xx_plane)) & DISPLAY_PLANE_ENABLE;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003385
3386 intel_display_power_put(dev_priv, power_domain);
3387
3388 return ret;
3389}
3390
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003391static u32
3392intel_fb_stride_alignment(const struct drm_framebuffer *fb, int plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003393{
Ben Widawsky2f075562017-03-24 14:29:48 -07003394 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003395 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003396 else
3397 return intel_tile_width_bytes(fb, plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003398}
3399
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003400static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3401{
3402 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003403 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003404
3405 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3406 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3407 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003408}
3409
Chandra Kondurua1b22782015-04-07 15:28:45 -07003410/*
3411 * This function detaches (aka. unbinds) unused scalers in hardware
3412 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003413static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003414{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003415 struct intel_crtc_scaler_state *scaler_state;
3416 int i;
3417
Chandra Kondurua1b22782015-04-07 15:28:45 -07003418 scaler_state = &intel_crtc->config->scaler_state;
3419
3420 /* loop through and disable scalers that aren't in use */
3421 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003422 if (!scaler_state->scalers[i].in_use)
3423 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003424 }
3425}
3426
Ville Syrjäläd2196772016-01-28 18:33:11 +02003427u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3428 unsigned int rotation)
3429{
Ville Syrjälä1b500532017-03-07 21:42:08 +02003430 u32 stride;
3431
3432 if (plane >= fb->format->num_planes)
3433 return 0;
3434
3435 stride = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003436
3437 /*
3438 * The stride is either expressed as a multiple of 64 bytes chunks for
3439 * linear buffers or in number of tiles for tiled buffers.
3440 */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003441 if (drm_rotation_90_or_270(rotation))
3442 stride /= intel_tile_height(fb, plane);
3443 else
3444 stride /= intel_fb_stride_alignment(fb, plane);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003445
3446 return stride;
3447}
3448
Ville Syrjälä2e881262017-03-17 23:17:56 +02003449static u32 skl_plane_ctl_format(uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -07003450{
Chandra Konduru6156a452015-04-27 13:48:39 -07003451 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003452 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003453 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003454 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003455 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003456 case DRM_FORMAT_XBGR8888:
James Ausmus4036c782017-11-13 10:11:28 -08003457 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003458 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003459 case DRM_FORMAT_XRGB8888:
Chandra Konduru6156a452015-04-27 13:48:39 -07003460 case DRM_FORMAT_ARGB8888:
James Ausmus4036c782017-11-13 10:11:28 -08003461 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003462 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003463 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003464 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003465 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003466 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003467 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003468 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003469 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003470 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003471 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003472 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003473 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003474 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003475 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003476 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003477
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003478 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003479}
3480
James Ausmus4036c782017-11-13 10:11:28 -08003481/*
3482 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3483 * to be already pre-multiplied. We need to add a knob (or a different
3484 * DRM_FORMAT) for user-space to configure that.
3485 */
3486static u32 skl_plane_ctl_alpha(uint32_t pixel_format)
3487{
3488 switch (pixel_format) {
3489 case DRM_FORMAT_ABGR8888:
3490 case DRM_FORMAT_ARGB8888:
3491 return PLANE_CTL_ALPHA_SW_PREMULTIPLY;
3492 default:
3493 return PLANE_CTL_ALPHA_DISABLE;
3494 }
3495}
3496
3497static u32 glk_plane_color_ctl_alpha(uint32_t pixel_format)
3498{
3499 switch (pixel_format) {
3500 case DRM_FORMAT_ABGR8888:
3501 case DRM_FORMAT_ARGB8888:
3502 return PLANE_COLOR_ALPHA_SW_PREMULTIPLY;
3503 default:
3504 return PLANE_COLOR_ALPHA_DISABLE;
3505 }
3506}
3507
Ville Syrjälä2e881262017-03-17 23:17:56 +02003508static u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
Chandra Konduru6156a452015-04-27 13:48:39 -07003509{
Chandra Konduru6156a452015-04-27 13:48:39 -07003510 switch (fb_modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07003511 case DRM_FORMAT_MOD_LINEAR:
Chandra Konduru6156a452015-04-27 13:48:39 -07003512 break;
3513 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003514 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003515 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003516 return PLANE_CTL_TILED_Y;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003517 case I915_FORMAT_MOD_Y_TILED_CCS:
3518 return PLANE_CTL_TILED_Y | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003519 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003520 return PLANE_CTL_TILED_YF;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003521 case I915_FORMAT_MOD_Yf_TILED_CCS:
3522 return PLANE_CTL_TILED_YF | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003523 default:
3524 MISSING_CASE(fb_modifier);
3525 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003526
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003527 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003528}
3529
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003530static u32 skl_plane_ctl_rotate(unsigned int rotate)
Chandra Konduru6156a452015-04-27 13:48:39 -07003531{
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003532 switch (rotate) {
Robert Fossc2c446a2017-05-19 16:50:17 -04003533 case DRM_MODE_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003534 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303535 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04003536 * DRM_MODE_ROTATE_ is counter clockwise to stay compatible with Xrandr
Sonika Jindal1e8df162015-05-20 13:40:48 +05303537 * while i915 HW rotation is clockwise, thats why this swapping.
3538 */
Robert Fossc2c446a2017-05-19 16:50:17 -04003539 case DRM_MODE_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303540 return PLANE_CTL_ROTATE_270;
Robert Fossc2c446a2017-05-19 16:50:17 -04003541 case DRM_MODE_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003542 return PLANE_CTL_ROTATE_180;
Robert Fossc2c446a2017-05-19 16:50:17 -04003543 case DRM_MODE_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303544 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003545 default:
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003546 MISSING_CASE(rotate);
3547 }
3548
3549 return 0;
3550}
3551
3552static u32 cnl_plane_ctl_flip(unsigned int reflect)
3553{
3554 switch (reflect) {
3555 case 0:
3556 break;
3557 case DRM_MODE_REFLECT_X:
3558 return PLANE_CTL_FLIP_HORIZONTAL;
3559 case DRM_MODE_REFLECT_Y:
3560 default:
3561 MISSING_CASE(reflect);
Chandra Konduru6156a452015-04-27 13:48:39 -07003562 }
3563
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003564 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003565}
3566
Ville Syrjälä2e881262017-03-17 23:17:56 +02003567u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3568 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003569{
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003570 struct drm_i915_private *dev_priv =
3571 to_i915(plane_state->base.plane->dev);
3572 const struct drm_framebuffer *fb = plane_state->base.fb;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003573 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä2e881262017-03-17 23:17:56 +02003574 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003575 u32 plane_ctl;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003576
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003577 plane_ctl = PLANE_CTL_ENABLE;
3578
James Ausmus4036c782017-11-13 10:11:28 -08003579 if (INTEL_GEN(dev_priv) < 10 && !IS_GEMINILAKE(dev_priv)) {
3580 plane_ctl |= skl_plane_ctl_alpha(fb->format->format);
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003581 plane_ctl |=
3582 PLANE_CTL_PIPE_GAMMA_ENABLE |
3583 PLANE_CTL_PIPE_CSC_ENABLE |
3584 PLANE_CTL_PLANE_GAMMA_DISABLE;
3585 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003586
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003587 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003588 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003589 plane_ctl |= skl_plane_ctl_rotate(rotation & DRM_MODE_ROTATE_MASK);
3590
3591 if (INTEL_GEN(dev_priv) >= 10)
3592 plane_ctl |= cnl_plane_ctl_flip(rotation &
3593 DRM_MODE_REFLECT_MASK);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003594
Ville Syrjälä2e881262017-03-17 23:17:56 +02003595 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3596 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3597 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3598 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3599
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003600 return plane_ctl;
3601}
3602
James Ausmus4036c782017-11-13 10:11:28 -08003603u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
3604 const struct intel_plane_state *plane_state)
3605{
3606 const struct drm_framebuffer *fb = plane_state->base.fb;
3607 u32 plane_color_ctl = 0;
3608
3609 plane_color_ctl |= PLANE_COLOR_PIPE_GAMMA_ENABLE;
3610 plane_color_ctl |= PLANE_COLOR_PIPE_CSC_ENABLE;
3611 plane_color_ctl |= PLANE_COLOR_PLANE_GAMMA_DISABLE;
3612 plane_color_ctl |= glk_plane_color_ctl_alpha(fb->format->format);
3613
3614 return plane_color_ctl;
3615}
3616
Maarten Lankhorst73974892016-08-05 23:28:27 +03003617static int
3618__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003619 struct drm_atomic_state *state,
3620 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003621{
3622 struct drm_crtc_state *crtc_state;
3623 struct drm_crtc *crtc;
3624 int i, ret;
3625
Ville Syrjäläaecd36b2017-06-01 17:36:13 +03003626 intel_modeset_setup_hw_state(dev, ctx);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003627 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003628
3629 if (!state)
3630 return 0;
3631
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003632 /*
3633 * We've duplicated the state, pointers to the old state are invalid.
3634 *
3635 * Don't attempt to use the old state until we commit the duplicated state.
3636 */
3637 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003638 /*
3639 * Force recalculation even if we restore
3640 * current state. With fast modeset this may not result
3641 * in a modeset when the state is compatible.
3642 */
3643 crtc_state->mode_changed = true;
3644 }
3645
3646 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003647 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3648 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003649
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003650 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003651
3652 WARN_ON(ret == -EDEADLK);
3653 return ret;
3654}
3655
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003656static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3657{
Ville Syrjäläae981042016-08-05 23:28:30 +03003658 return intel_has_gpu_reset(dev_priv) &&
3659 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003660}
3661
Chris Wilsonc0336662016-05-06 15:40:21 +01003662void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003663{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003664 struct drm_device *dev = &dev_priv->drm;
3665 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3666 struct drm_atomic_state *state;
3667 int ret;
3668
Daniel Vetterce87ea12017-07-19 14:54:55 +02003669
3670 /* reset doesn't touch the display */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003671 if (!i915_modparams.force_reset_modeset_test &&
Daniel Vetterce87ea12017-07-19 14:54:55 +02003672 !gpu_reset_clobbers_display(dev_priv))
3673 return;
3674
Daniel Vetter9db529a2017-08-08 10:08:28 +02003675 /* We have a modeset vs reset deadlock, defensively unbreak it. */
3676 set_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
3677 wake_up_all(&dev_priv->gpu_error.wait_queue);
3678
3679 if (atomic_read(&dev_priv->gpu_error.pending_fb_pin)) {
3680 DRM_DEBUG_KMS("Modeset potentially stuck, unbreaking through wedging\n");
3681 i915_gem_set_wedged(dev_priv);
3682 }
Daniel Vetter97154ec2017-08-08 10:08:26 +02003683
Maarten Lankhorst73974892016-08-05 23:28:27 +03003684 /*
3685 * Need mode_config.mutex so that we don't
3686 * trample ongoing ->detect() and whatnot.
3687 */
3688 mutex_lock(&dev->mode_config.mutex);
3689 drm_modeset_acquire_init(ctx, 0);
3690 while (1) {
3691 ret = drm_modeset_lock_all_ctx(dev, ctx);
3692 if (ret != -EDEADLK)
3693 break;
3694
3695 drm_modeset_backoff(ctx);
3696 }
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003697 /*
3698 * Disabling the crtcs gracefully seems nicer. Also the
3699 * g33 docs say we should at least disable all the planes.
3700 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003701 state = drm_atomic_helper_duplicate_state(dev, ctx);
3702 if (IS_ERR(state)) {
3703 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003704 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003705 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003706 }
3707
3708 ret = drm_atomic_helper_disable_all(dev, ctx);
3709 if (ret) {
3710 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003711 drm_atomic_state_put(state);
3712 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003713 }
3714
3715 dev_priv->modeset_restore_state = state;
3716 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003717}
3718
Chris Wilsonc0336662016-05-06 15:40:21 +01003719void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003720{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003721 struct drm_device *dev = &dev_priv->drm;
3722 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3723 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3724 int ret;
3725
Daniel Vetterce87ea12017-07-19 14:54:55 +02003726 /* reset doesn't touch the display */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003727 if (!i915_modparams.force_reset_modeset_test &&
Daniel Vetterce87ea12017-07-19 14:54:55 +02003728 !gpu_reset_clobbers_display(dev_priv))
3729 return;
3730
3731 if (!state)
3732 goto unlock;
3733
Maarten Lankhorst73974892016-08-05 23:28:27 +03003734 dev_priv->modeset_restore_state = NULL;
3735
Ville Syrjälä75147472014-11-24 18:28:11 +02003736 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003737 if (!gpu_reset_clobbers_display(dev_priv)) {
Daniel Vetterce87ea12017-07-19 14:54:55 +02003738 /* for testing only restore the display */
3739 ret = __intel_display_resume(dev, state, ctx);
Chris Wilson942d5d02017-08-28 11:46:04 +01003740 if (ret)
3741 DRM_ERROR("Restoring old state failed with %i\n", ret);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003742 } else {
3743 /*
3744 * The display has been reset as well,
3745 * so need a full re-initialization.
3746 */
3747 intel_runtime_pm_disable_interrupts(dev_priv);
3748 intel_runtime_pm_enable_interrupts(dev_priv);
3749
Imre Deak51f59202016-09-14 13:04:13 +03003750 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003751 intel_modeset_init_hw(dev);
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02003752 intel_init_clock_gating(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003753
3754 spin_lock_irq(&dev_priv->irq_lock);
3755 if (dev_priv->display.hpd_irq_setup)
3756 dev_priv->display.hpd_irq_setup(dev_priv);
3757 spin_unlock_irq(&dev_priv->irq_lock);
3758
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003759 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003760 if (ret)
3761 DRM_ERROR("Restoring old state failed with %i\n", ret);
3762
3763 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003764 }
3765
Daniel Vetterce87ea12017-07-19 14:54:55 +02003766 drm_atomic_state_put(state);
3767unlock:
Maarten Lankhorst73974892016-08-05 23:28:27 +03003768 drm_modeset_drop_locks(ctx);
3769 drm_modeset_acquire_fini(ctx);
3770 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter9db529a2017-08-08 10:08:28 +02003771
3772 clear_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
Ville Syrjälä75147472014-11-24 18:28:11 +02003773}
3774
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003775static void intel_update_pipe_config(const struct intel_crtc_state *old_crtc_state,
3776 const struct intel_crtc_state *new_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003777{
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003778 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003779 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003780
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003781 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003782 crtc->base.mode = new_crtc_state->base.mode;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003783
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003784 /*
3785 * Update pipe size and adjust fitter if needed: the reason for this is
3786 * that in compute_mode_changes we check the native mode (not the pfit
3787 * mode) to see if we can flip rather than do a full mode set. In the
3788 * fastboot case, we'll flip, but if we don't update the pipesrc and
3789 * pfit state, we'll end up with a big fb scanned out into the wrong
3790 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003791 */
3792
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003793 I915_WRITE(PIPESRC(crtc->pipe),
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003794 ((new_crtc_state->pipe_src_w - 1) << 16) |
3795 (new_crtc_state->pipe_src_h - 1));
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003796
3797 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003798 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003799 skl_detach_scalers(crtc);
3800
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003801 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003802 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003803 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003804 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003805 ironlake_pfit_enable(crtc);
3806 else if (old_crtc_state->pch_pfit.enabled)
3807 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003808 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003809}
3810
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003811static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003812{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003813 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003814 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003815 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003816 i915_reg_t reg;
3817 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003818
3819 /* enable normal train */
3820 reg = FDI_TX_CTL(pipe);
3821 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003822 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003823 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3824 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003825 } else {
3826 temp &= ~FDI_LINK_TRAIN_NONE;
3827 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003828 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003829 I915_WRITE(reg, temp);
3830
3831 reg = FDI_RX_CTL(pipe);
3832 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003833 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003834 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3835 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3836 } else {
3837 temp &= ~FDI_LINK_TRAIN_NONE;
3838 temp |= FDI_LINK_TRAIN_NONE;
3839 }
3840 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3841
3842 /* wait one idle pattern time */
3843 POSTING_READ(reg);
3844 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003845
3846 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003847 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003848 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3849 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003850}
3851
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003852/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003853static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3854 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003855{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003856 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003857 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003858 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003859 i915_reg_t reg;
3860 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003861
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003862 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003863 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003864
Adam Jacksone1a44742010-06-25 15:32:14 -04003865 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3866 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003867 reg = FDI_RX_IMR(pipe);
3868 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003869 temp &= ~FDI_RX_SYMBOL_LOCK;
3870 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003871 I915_WRITE(reg, temp);
3872 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003873 udelay(150);
3874
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003875 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003876 reg = FDI_TX_CTL(pipe);
3877 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003878 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003879 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003880 temp &= ~FDI_LINK_TRAIN_NONE;
3881 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003882 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003883
Chris Wilson5eddb702010-09-11 13:48:45 +01003884 reg = FDI_RX_CTL(pipe);
3885 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003886 temp &= ~FDI_LINK_TRAIN_NONE;
3887 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003888 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3889
3890 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003891 udelay(150);
3892
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003893 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003894 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3895 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3896 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003897
Chris Wilson5eddb702010-09-11 13:48:45 +01003898 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003899 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003900 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003901 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3902
3903 if ((temp & FDI_RX_BIT_LOCK)) {
3904 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003905 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003906 break;
3907 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003908 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003909 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003910 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003911
3912 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003913 reg = FDI_TX_CTL(pipe);
3914 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003915 temp &= ~FDI_LINK_TRAIN_NONE;
3916 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003917 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003918
Chris Wilson5eddb702010-09-11 13:48:45 +01003919 reg = FDI_RX_CTL(pipe);
3920 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003921 temp &= ~FDI_LINK_TRAIN_NONE;
3922 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003923 I915_WRITE(reg, temp);
3924
3925 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003926 udelay(150);
3927
Chris Wilson5eddb702010-09-11 13:48:45 +01003928 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003929 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003930 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003931 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3932
3933 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003934 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003935 DRM_DEBUG_KMS("FDI train 2 done.\n");
3936 break;
3937 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003938 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003939 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003940 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003941
3942 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003943
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003944}
3945
Akshay Joshi0206e352011-08-16 15:34:10 -04003946static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003947 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3948 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3949 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3950 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3951};
3952
3953/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003954static void gen6_fdi_link_train(struct intel_crtc *crtc,
3955 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003956{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003957 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003958 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003959 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003960 i915_reg_t reg;
3961 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003962
Adam Jacksone1a44742010-06-25 15:32:14 -04003963 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3964 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003965 reg = FDI_RX_IMR(pipe);
3966 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003967 temp &= ~FDI_RX_SYMBOL_LOCK;
3968 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003969 I915_WRITE(reg, temp);
3970
3971 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003972 udelay(150);
3973
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003974 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003975 reg = FDI_TX_CTL(pipe);
3976 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003977 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003978 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003979 temp &= ~FDI_LINK_TRAIN_NONE;
3980 temp |= FDI_LINK_TRAIN_PATTERN_1;
3981 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3982 /* SNB-B */
3983 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003984 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003985
Daniel Vetterd74cf322012-10-26 10:58:13 +02003986 I915_WRITE(FDI_RX_MISC(pipe),
3987 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3988
Chris Wilson5eddb702010-09-11 13:48:45 +01003989 reg = FDI_RX_CTL(pipe);
3990 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003991 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003992 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3993 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3994 } else {
3995 temp &= ~FDI_LINK_TRAIN_NONE;
3996 temp |= FDI_LINK_TRAIN_PATTERN_1;
3997 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003998 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3999
4000 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004001 udelay(150);
4002
Akshay Joshi0206e352011-08-16 15:34:10 -04004003 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004004 reg = FDI_TX_CTL(pipe);
4005 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004006 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4007 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01004008 I915_WRITE(reg, temp);
4009
4010 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004011 udelay(500);
4012
Sean Paulfa37d392012-03-02 12:53:39 -05004013 for (retry = 0; retry < 5; retry++) {
4014 reg = FDI_RX_IIR(pipe);
4015 temp = I915_READ(reg);
4016 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4017 if (temp & FDI_RX_BIT_LOCK) {
4018 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4019 DRM_DEBUG_KMS("FDI train 1 done.\n");
4020 break;
4021 }
4022 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004023 }
Sean Paulfa37d392012-03-02 12:53:39 -05004024 if (retry < 5)
4025 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004026 }
4027 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004028 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004029
4030 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01004031 reg = FDI_TX_CTL(pipe);
4032 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004033 temp &= ~FDI_LINK_TRAIN_NONE;
4034 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004035 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004036 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4037 /* SNB-B */
4038 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
4039 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004040 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004041
Chris Wilson5eddb702010-09-11 13:48:45 +01004042 reg = FDI_RX_CTL(pipe);
4043 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004044 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004045 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4046 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
4047 } else {
4048 temp &= ~FDI_LINK_TRAIN_NONE;
4049 temp |= FDI_LINK_TRAIN_PATTERN_2;
4050 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004051 I915_WRITE(reg, temp);
4052
4053 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004054 udelay(150);
4055
Akshay Joshi0206e352011-08-16 15:34:10 -04004056 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004057 reg = FDI_TX_CTL(pipe);
4058 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004059 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4060 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01004061 I915_WRITE(reg, temp);
4062
4063 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004064 udelay(500);
4065
Sean Paulfa37d392012-03-02 12:53:39 -05004066 for (retry = 0; retry < 5; retry++) {
4067 reg = FDI_RX_IIR(pipe);
4068 temp = I915_READ(reg);
4069 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4070 if (temp & FDI_RX_SYMBOL_LOCK) {
4071 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4072 DRM_DEBUG_KMS("FDI train 2 done.\n");
4073 break;
4074 }
4075 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004076 }
Sean Paulfa37d392012-03-02 12:53:39 -05004077 if (retry < 5)
4078 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004079 }
4080 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004081 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004082
4083 DRM_DEBUG_KMS("FDI train done.\n");
4084}
4085
Jesse Barnes357555c2011-04-28 15:09:55 -07004086/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004087static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
4088 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07004089{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004090 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004091 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004092 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004093 i915_reg_t reg;
4094 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004095
4096 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4097 for train result */
4098 reg = FDI_RX_IMR(pipe);
4099 temp = I915_READ(reg);
4100 temp &= ~FDI_RX_SYMBOL_LOCK;
4101 temp &= ~FDI_RX_BIT_LOCK;
4102 I915_WRITE(reg, temp);
4103
4104 POSTING_READ(reg);
4105 udelay(150);
4106
Daniel Vetter01a415f2012-10-27 15:58:40 +02004107 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4108 I915_READ(FDI_RX_IIR(pipe)));
4109
Jesse Barnes139ccd32013-08-19 11:04:55 -07004110 /* Try each vswing and preemphasis setting twice before moving on */
4111 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4112 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004113 reg = FDI_TX_CTL(pipe);
4114 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004115 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4116 temp &= ~FDI_TX_ENABLE;
4117 I915_WRITE(reg, temp);
4118
4119 reg = FDI_RX_CTL(pipe);
4120 temp = I915_READ(reg);
4121 temp &= ~FDI_LINK_TRAIN_AUTO;
4122 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4123 temp &= ~FDI_RX_ENABLE;
4124 I915_WRITE(reg, temp);
4125
4126 /* enable CPU FDI TX and PCH FDI RX */
4127 reg = FDI_TX_CTL(pipe);
4128 temp = I915_READ(reg);
4129 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004130 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004131 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004132 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004133 temp |= snb_b_fdi_train_param[j/2];
4134 temp |= FDI_COMPOSITE_SYNC;
4135 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4136
4137 I915_WRITE(FDI_RX_MISC(pipe),
4138 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4139
4140 reg = FDI_RX_CTL(pipe);
4141 temp = I915_READ(reg);
4142 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4143 temp |= FDI_COMPOSITE_SYNC;
4144 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4145
4146 POSTING_READ(reg);
4147 udelay(1); /* should be 0.5us */
4148
4149 for (i = 0; i < 4; i++) {
4150 reg = FDI_RX_IIR(pipe);
4151 temp = I915_READ(reg);
4152 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4153
4154 if (temp & FDI_RX_BIT_LOCK ||
4155 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4156 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4157 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4158 i);
4159 break;
4160 }
4161 udelay(1); /* should be 0.5us */
4162 }
4163 if (i == 4) {
4164 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4165 continue;
4166 }
4167
4168 /* Train 2 */
4169 reg = FDI_TX_CTL(pipe);
4170 temp = I915_READ(reg);
4171 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4172 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4173 I915_WRITE(reg, temp);
4174
4175 reg = FDI_RX_CTL(pipe);
4176 temp = I915_READ(reg);
4177 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4178 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004179 I915_WRITE(reg, temp);
4180
4181 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004182 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004183
Jesse Barnes139ccd32013-08-19 11:04:55 -07004184 for (i = 0; i < 4; i++) {
4185 reg = FDI_RX_IIR(pipe);
4186 temp = I915_READ(reg);
4187 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004188
Jesse Barnes139ccd32013-08-19 11:04:55 -07004189 if (temp & FDI_RX_SYMBOL_LOCK ||
4190 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4191 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4192 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4193 i);
4194 goto train_done;
4195 }
4196 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004197 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004198 if (i == 4)
4199 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004200 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004201
Jesse Barnes139ccd32013-08-19 11:04:55 -07004202train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004203 DRM_DEBUG_KMS("FDI train done.\n");
4204}
4205
Daniel Vetter88cefb62012-08-12 19:27:14 +02004206static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004207{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004208 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004209 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004210 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004211 i915_reg_t reg;
4212 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004213
Jesse Barnes0e23b992010-09-10 11:10:00 -07004214 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004215 reg = FDI_RX_CTL(pipe);
4216 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004217 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004218 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004219 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004220 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4221
4222 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004223 udelay(200);
4224
4225 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004226 temp = I915_READ(reg);
4227 I915_WRITE(reg, temp | FDI_PCDCLK);
4228
4229 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004230 udelay(200);
4231
Paulo Zanoni20749732012-11-23 15:30:38 -02004232 /* Enable CPU FDI TX PLL, always on for Ironlake */
4233 reg = FDI_TX_CTL(pipe);
4234 temp = I915_READ(reg);
4235 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4236 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004237
Paulo Zanoni20749732012-11-23 15:30:38 -02004238 POSTING_READ(reg);
4239 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004240 }
4241}
4242
Daniel Vetter88cefb62012-08-12 19:27:14 +02004243static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4244{
4245 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004246 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004247 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004248 i915_reg_t reg;
4249 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004250
4251 /* Switch from PCDclk to Rawclk */
4252 reg = FDI_RX_CTL(pipe);
4253 temp = I915_READ(reg);
4254 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4255
4256 /* Disable CPU FDI TX PLL */
4257 reg = FDI_TX_CTL(pipe);
4258 temp = I915_READ(reg);
4259 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4260
4261 POSTING_READ(reg);
4262 udelay(100);
4263
4264 reg = FDI_RX_CTL(pipe);
4265 temp = I915_READ(reg);
4266 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4267
4268 /* Wait for the clocks to turn off. */
4269 POSTING_READ(reg);
4270 udelay(100);
4271}
4272
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004273static void ironlake_fdi_disable(struct drm_crtc *crtc)
4274{
4275 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004276 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004277 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4278 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004279 i915_reg_t reg;
4280 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004281
4282 /* disable CPU FDI tx and PCH FDI rx */
4283 reg = FDI_TX_CTL(pipe);
4284 temp = I915_READ(reg);
4285 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4286 POSTING_READ(reg);
4287
4288 reg = FDI_RX_CTL(pipe);
4289 temp = I915_READ(reg);
4290 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004291 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004292 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4293
4294 POSTING_READ(reg);
4295 udelay(100);
4296
4297 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004298 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004299 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004300
4301 /* still set train pattern 1 */
4302 reg = FDI_TX_CTL(pipe);
4303 temp = I915_READ(reg);
4304 temp &= ~FDI_LINK_TRAIN_NONE;
4305 temp |= FDI_LINK_TRAIN_PATTERN_1;
4306 I915_WRITE(reg, temp);
4307
4308 reg = FDI_RX_CTL(pipe);
4309 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004310 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004311 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4312 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4313 } else {
4314 temp &= ~FDI_LINK_TRAIN_NONE;
4315 temp |= FDI_LINK_TRAIN_PATTERN_1;
4316 }
4317 /* BPC in FDI rx is consistent with that in PIPECONF */
4318 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004319 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004320 I915_WRITE(reg, temp);
4321
4322 POSTING_READ(reg);
4323 udelay(100);
4324}
4325
Chris Wilson49d73912016-11-29 09:50:08 +00004326bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004327{
Daniel Vetterfa058872017-07-20 19:57:52 +02004328 struct drm_crtc *crtc;
4329 bool cleanup_done;
Chris Wilson5dce5b932014-01-20 10:17:36 +00004330
Daniel Vetterfa058872017-07-20 19:57:52 +02004331 drm_for_each_crtc(crtc, &dev_priv->drm) {
4332 struct drm_crtc_commit *commit;
4333 spin_lock(&crtc->commit_lock);
4334 commit = list_first_entry_or_null(&crtc->commit_list,
4335 struct drm_crtc_commit, commit_entry);
4336 cleanup_done = commit ?
4337 try_wait_for_completion(&commit->cleanup_done) : true;
4338 spin_unlock(&crtc->commit_lock);
4339
4340 if (cleanup_done)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004341 continue;
4342
Daniel Vetterfa058872017-07-20 19:57:52 +02004343 drm_crtc_wait_one_vblank(crtc);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004344
4345 return true;
4346 }
4347
4348 return false;
4349}
4350
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004351void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004352{
4353 u32 temp;
4354
4355 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4356
4357 mutex_lock(&dev_priv->sb_lock);
4358
4359 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4360 temp |= SBI_SSCCTL_DISABLE;
4361 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4362
4363 mutex_unlock(&dev_priv->sb_lock);
4364}
4365
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004366/* Program iCLKIP clock to the desired frequency */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004367static void lpt_program_iclkip(struct intel_crtc *crtc)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004368{
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004369 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4370 int clock = crtc->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004371 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4372 u32 temp;
4373
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004374 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004375
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004376 /* The iCLK virtual clock root frequency is in MHz,
4377 * but the adjusted_mode->crtc_clock in in KHz. To get the
4378 * divisors, it is necessary to divide one by another, so we
4379 * convert the virtual clock precision to KHz here for higher
4380 * precision.
4381 */
4382 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004383 u32 iclk_virtual_root_freq = 172800 * 1000;
4384 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004385 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004386
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004387 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4388 clock << auxdiv);
4389 divsel = (desired_divisor / iclk_pi_range) - 2;
4390 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004391
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004392 /*
4393 * Near 20MHz is a corner case which is
4394 * out of range for the 7-bit divisor
4395 */
4396 if (divsel <= 0x7f)
4397 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004398 }
4399
4400 /* This should not happen with any sane values */
4401 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4402 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4403 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4404 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4405
4406 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004407 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004408 auxdiv,
4409 divsel,
4410 phasedir,
4411 phaseinc);
4412
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004413 mutex_lock(&dev_priv->sb_lock);
4414
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004415 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004416 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004417 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4418 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4419 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4420 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4421 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4422 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004423 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004424
4425 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004426 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004427 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4428 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004429 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004430
4431 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004432 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004433 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004434 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004435
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004436 mutex_unlock(&dev_priv->sb_lock);
4437
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004438 /* Wait for initialization time */
4439 udelay(24);
4440
4441 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4442}
4443
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004444int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4445{
4446 u32 divsel, phaseinc, auxdiv;
4447 u32 iclk_virtual_root_freq = 172800 * 1000;
4448 u32 iclk_pi_range = 64;
4449 u32 desired_divisor;
4450 u32 temp;
4451
4452 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4453 return 0;
4454
4455 mutex_lock(&dev_priv->sb_lock);
4456
4457 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4458 if (temp & SBI_SSCCTL_DISABLE) {
4459 mutex_unlock(&dev_priv->sb_lock);
4460 return 0;
4461 }
4462
4463 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4464 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4465 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4466 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4467 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4468
4469 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4470 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4471 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4472
4473 mutex_unlock(&dev_priv->sb_lock);
4474
4475 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4476
4477 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4478 desired_divisor << auxdiv);
4479}
4480
Daniel Vetter275f01b22013-05-03 11:49:47 +02004481static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4482 enum pipe pch_transcoder)
4483{
4484 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004485 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004486 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004487
4488 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4489 I915_READ(HTOTAL(cpu_transcoder)));
4490 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4491 I915_READ(HBLANK(cpu_transcoder)));
4492 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4493 I915_READ(HSYNC(cpu_transcoder)));
4494
4495 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4496 I915_READ(VTOTAL(cpu_transcoder)));
4497 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4498 I915_READ(VBLANK(cpu_transcoder)));
4499 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4500 I915_READ(VSYNC(cpu_transcoder)));
4501 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4502 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4503}
4504
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004505static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004506{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004507 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004508 uint32_t temp;
4509
4510 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004511 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004512 return;
4513
4514 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4515 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4516
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004517 temp &= ~FDI_BC_BIFURCATION_SELECT;
4518 if (enable)
4519 temp |= FDI_BC_BIFURCATION_SELECT;
4520
4521 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004522 I915_WRITE(SOUTH_CHICKEN1, temp);
4523 POSTING_READ(SOUTH_CHICKEN1);
4524}
4525
4526static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4527{
4528 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004529
4530 switch (intel_crtc->pipe) {
4531 case PIPE_A:
4532 break;
4533 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004534 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004535 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004536 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004537 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004538
4539 break;
4540 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004541 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004542
4543 break;
4544 default:
4545 BUG();
4546 }
4547}
4548
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004549/* Return which DP Port should be selected for Transcoder DP control */
4550static enum port
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004551intel_trans_dp_port_sel(struct intel_crtc *crtc)
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004552{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004553 struct drm_device *dev = crtc->base.dev;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004554 struct intel_encoder *encoder;
4555
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004556 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004557 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004558 encoder->type == INTEL_OUTPUT_EDP)
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004559 return encoder->port;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004560 }
4561
4562 return -1;
4563}
4564
Jesse Barnesf67a5592011-01-05 10:31:48 -08004565/*
4566 * Enable PCH resources required for PCH ports:
4567 * - PCH PLLs
4568 * - FDI training & RX/TX
4569 * - update transcoder timings
4570 * - DP transcoding bits
4571 * - transcoder
4572 */
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004573static void ironlake_pch_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004574{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004575 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004576 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004577 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004578 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004579 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004580
Daniel Vetterab9412b2013-05-03 11:49:46 +02004581 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004582
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004583 if (IS_IVYBRIDGE(dev_priv))
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004584 ivybridge_update_fdi_bc_bifurcation(crtc);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004585
Daniel Vettercd986ab2012-10-26 10:58:12 +02004586 /* Write the TU size bits before fdi link training, so that error
4587 * detection works. */
4588 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4589 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4590
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004591 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004592 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004593
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004594 /* We need to program the right clock selection before writing the pixel
4595 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004596 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004597 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004598
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004599 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004600 temp |= TRANS_DPLL_ENABLE(pipe);
4601 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004602 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004603 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004604 temp |= sel;
4605 else
4606 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004607 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004608 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004609
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004610 /* XXX: pch pll's can be enabled any time before we enable the PCH
4611 * transcoder, and we actually should do this to not upset any PCH
4612 * transcoder that already use the clock when we share it.
4613 *
4614 * Note that enable_shared_dpll tries to do the right thing, but
4615 * get_shared_dpll unconditionally resets the pll - we need that to have
4616 * the right LVDS enable sequence. */
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004617 intel_enable_shared_dpll(crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004618
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004619 /* set transcoder timing, panel must allow it */
4620 assert_panel_unlocked(dev_priv, pipe);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004621 ironlake_pch_transcoder_set_timings(crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004622
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004623 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004624
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004625 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004626 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004627 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004628 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004629 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004630 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004631 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004632 temp = I915_READ(reg);
4633 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004634 TRANS_DP_SYNC_MASK |
4635 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004636 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004637 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004638
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004639 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004640 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004641 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004642 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004643
4644 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004645 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004646 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004647 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004648 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004649 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004650 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004651 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004652 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004653 break;
4654 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004655 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004656 }
4657
Chris Wilson5eddb702010-09-11 13:48:45 +01004658 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004659 }
4660
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004661 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004662}
4663
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004664static void lpt_pch_enable(const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004665{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004666 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004667 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004668 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004669
Matthias Kaehlckea2196032017-07-17 11:14:03 -07004670 assert_pch_transcoder_disabled(dev_priv, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004671
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004672 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004673
Paulo Zanoni0540e482012-10-31 18:12:40 -02004674 /* Set transcoder timing. */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004675 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004676
Paulo Zanoni937bb612012-10-31 18:12:47 -02004677 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004678}
4679
Daniel Vettera1520312013-05-03 11:49:50 +02004680static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004681{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004682 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004683 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004684 u32 temp;
4685
4686 temp = I915_READ(dslreg);
4687 udelay(500);
4688 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004689 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004690 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004691 }
4692}
4693
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004694static int
4695skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004696 unsigned int scaler_user, int *scaler_id,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004697 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004698{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004699 struct intel_crtc_scaler_state *scaler_state =
4700 &crtc_state->scaler_state;
4701 struct intel_crtc *intel_crtc =
4702 to_intel_crtc(crtc_state->base.crtc);
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304703 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
4704 const struct drm_display_mode *adjusted_mode =
4705 &crtc_state->base.adjusted_mode;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004706 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004707
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004708 /*
4709 * Src coordinates are already rotated by 270 degrees for
4710 * the 90/270 degree plane rotation cases (to match the
4711 * GTT mapping), hence no need to account for rotation here.
4712 */
4713 need_scaling = src_w != dst_w || src_h != dst_h;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004714
Shashank Sharmae5c05932017-07-21 20:55:05 +05304715 if (crtc_state->ycbcr420 && scaler_user == SKL_CRTC_INDEX)
4716 need_scaling = true;
4717
Chandra Kondurua1b22782015-04-07 15:28:45 -07004718 /*
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304719 * Scaling/fitting not supported in IF-ID mode in GEN9+
4720 * TODO: Interlace fetch mode doesn't support YUV420 planar formats.
4721 * Once NV12 is enabled, handle it here while allocating scaler
4722 * for NV12.
4723 */
4724 if (INTEL_GEN(dev_priv) >= 9 && crtc_state->base.enable &&
4725 need_scaling && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4726 DRM_DEBUG_KMS("Pipe/Plane scaling not supported with IF-ID mode\n");
4727 return -EINVAL;
4728 }
4729
4730 /*
Chandra Kondurua1b22782015-04-07 15:28:45 -07004731 * if plane is being disabled or scaler is no more required or force detach
4732 * - free scaler binded to this plane/crtc
4733 * - in order to do this, update crtc->scaler_usage
4734 *
4735 * Here scaler state in crtc_state is set free so that
4736 * scaler can be assigned to other user. Actual register
4737 * update to free the scaler is done in plane/panel-fit programming.
4738 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4739 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004740 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004741 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004742 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004743 scaler_state->scalers[*scaler_id].in_use = 0;
4744
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004745 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4746 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4747 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004748 scaler_state->scaler_users);
4749 *scaler_id = -1;
4750 }
4751 return 0;
4752 }
4753
4754 /* range checks */
4755 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4756 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4757
4758 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4759 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004760 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004761 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004762 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004763 return -EINVAL;
4764 }
4765
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004766 /* mark this plane as a scaler user in crtc_state */
4767 scaler_state->scaler_users |= (1 << scaler_user);
4768 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4769 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4770 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4771 scaler_state->scaler_users);
4772
4773 return 0;
4774}
4775
4776/**
4777 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4778 *
4779 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004780 *
4781 * Return
4782 * 0 - scaler_usage updated successfully
4783 * error - requested scaling cannot be supported or other error condition
4784 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004785int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004786{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004787 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004788
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004789 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004790 &state->scaler_state.scaler_id,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004791 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004792 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004793}
4794
4795/**
4796 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
Chris Wilsonc38c1452018-02-14 13:49:22 +00004797 * @crtc_state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004798 * @plane_state: atomic plane state to update
4799 *
4800 * Return
4801 * 0 - scaler_usage updated successfully
4802 * error - requested scaling cannot be supported or other error condition
4803 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004804static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4805 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004806{
4807
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004808 struct intel_plane *intel_plane =
4809 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004810 struct drm_framebuffer *fb = plane_state->base.fb;
4811 int ret;
4812
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004813 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004814
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004815 ret = skl_update_scaler(crtc_state, force_detach,
4816 drm_plane_index(&intel_plane->base),
4817 &plane_state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004818 drm_rect_width(&plane_state->base.src) >> 16,
4819 drm_rect_height(&plane_state->base.src) >> 16,
4820 drm_rect_width(&plane_state->base.dst),
4821 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004822
4823 if (ret || plane_state->scaler_id < 0)
4824 return ret;
4825
Chandra Kondurua1b22782015-04-07 15:28:45 -07004826 /* check colorkey */
Ville Syrjälä6ec5bd32018-02-02 22:42:31 +02004827 if (plane_state->ckey.flags) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004828 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4829 intel_plane->base.base.id,
4830 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004831 return -EINVAL;
4832 }
4833
4834 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004835 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004836 case DRM_FORMAT_RGB565:
4837 case DRM_FORMAT_XBGR8888:
4838 case DRM_FORMAT_XRGB8888:
4839 case DRM_FORMAT_ABGR8888:
4840 case DRM_FORMAT_ARGB8888:
4841 case DRM_FORMAT_XRGB2101010:
4842 case DRM_FORMAT_XBGR2101010:
4843 case DRM_FORMAT_YUYV:
4844 case DRM_FORMAT_YVYU:
4845 case DRM_FORMAT_UYVY:
4846 case DRM_FORMAT_VYUY:
4847 break;
4848 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004849 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4850 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004851 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004852 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004853 }
4854
Chandra Kondurua1b22782015-04-07 15:28:45 -07004855 return 0;
4856}
4857
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004858static void skylake_scaler_disable(struct intel_crtc *crtc)
4859{
4860 int i;
4861
4862 for (i = 0; i < crtc->num_scalers; i++)
4863 skl_detach_scaler(crtc, i);
4864}
4865
4866static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004867{
4868 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004869 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004870 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004871 struct intel_crtc_scaler_state *scaler_state =
4872 &crtc->config->scaler_state;
4873
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004874 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004875 int id;
4876
Ville Syrjäläc3f8ad52017-03-07 22:54:19 +02004877 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07004878 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004879
4880 id = scaler_state->scaler_id;
4881 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4882 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4883 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4884 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004885 }
4886}
4887
Jesse Barnesb074cec2013-04-25 12:55:02 -07004888static void ironlake_pfit_enable(struct intel_crtc *crtc)
4889{
4890 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004891 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004892 int pipe = crtc->pipe;
4893
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004894 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004895 /* Force use of hard-coded filter coefficients
4896 * as some pre-programmed values are broken,
4897 * e.g. x201.
4898 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004899 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004900 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4901 PF_PIPE_SEL_IVB(pipe));
4902 else
4903 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004904 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4905 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004906 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004907}
4908
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004909void hsw_enable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004910{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004911 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004912 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004913 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004914
Maarten Lankhorst24f28452017-11-22 19:39:01 +01004915 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004916 return;
4917
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004918 /*
4919 * We can only enable IPS after we enable a plane and wait for a vblank
4920 * This function is called from post_plane_update, which is run after
4921 * a vblank wait.
4922 */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01004923 WARN_ON(!(crtc_state->active_planes & ~BIT(PLANE_CURSOR)));
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02004924
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004925 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004926 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä61843f02017-09-12 18:34:11 +03004927 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL,
4928 IPS_ENABLE | IPS_PCODE_CONTROL));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004929 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004930 /* Quoting Art Runyan: "its not safe to expect any particular
4931 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004932 * mailbox." Moreover, the mailbox may return a bogus state,
4933 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004934 */
4935 } else {
4936 I915_WRITE(IPS_CTL, IPS_ENABLE);
4937 /* The bit only becomes 1 in the next vblank, so this wait here
4938 * is essentially intel_wait_for_vblank. If we don't have this
4939 * and don't wait for vblanks until the end of crtc_enable, then
4940 * the HW state readout code will complain that the expected
4941 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004942 if (intel_wait_for_register(dev_priv,
4943 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4944 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004945 DRM_ERROR("Timed out waiting for IPS enable\n");
4946 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004947}
4948
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004949void hsw_disable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004950{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004951 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004952 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004953 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004954
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004955 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004956 return;
4957
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004958 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004959 mutex_lock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004960 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004961 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004962 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004963 if (intel_wait_for_register(dev_priv,
4964 IPS_CTL, IPS_ENABLE, 0,
4965 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004966 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004967 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004968 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004969 POSTING_READ(IPS_CTL);
4970 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004971
4972 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004973 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004974}
4975
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004976static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004977{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004978 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004979 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004980
4981 mutex_lock(&dev->struct_mutex);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004982 (void) intel_overlay_switch_off(intel_crtc->overlay);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004983 mutex_unlock(&dev->struct_mutex);
4984 }
4985
4986 /* Let userspace switch the overlay on again. In most cases userspace
4987 * has to recompute where to put it anyway.
4988 */
4989}
4990
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004991/**
4992 * intel_post_enable_primary - Perform operations after enabling primary plane
4993 * @crtc: the CRTC whose primary plane was just enabled
Chris Wilsonc38c1452018-02-14 13:49:22 +00004994 * @new_crtc_state: the enabling state
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004995 *
4996 * Performs potentially sleeping operations that must be done after the primary
4997 * plane is enabled, such as updating FBC and IPS. Note that this may be
4998 * called due to an explicit primary plane update, or due to an implicit
4999 * re-enable that is caused when a sprite plane is updated to no longer
5000 * completely hide the primary plane.
5001 */
5002static void
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005003intel_post_enable_primary(struct drm_crtc *crtc,
5004 const struct intel_crtc_state *new_crtc_state)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005005{
5006 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005007 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005008 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5009 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005010
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005011 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005012 * Gen2 reports pipe underruns whenever all planes are disabled.
5013 * So don't enable underrun reporting before at least some planes
5014 * are enabled.
5015 * FIXME: Need to fix the logic to work when we turn off all planes
5016 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02005017 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005018 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005019 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5020
Ville Syrjäläaca7b682015-10-30 19:22:21 +02005021 /* Underruns don't always raise interrupts, so check manually. */
5022 intel_check_cpu_fifo_underruns(dev_priv);
5023 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005024}
5025
Ville Syrjälä2622a082016-03-09 19:07:26 +02005026/* FIXME get rid of this and use pre_plane_update */
5027static void
5028intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5029{
5030 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005031 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005032 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5033 int pipe = intel_crtc->pipe;
5034
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005035 /*
5036 * Gen2 reports pipe underruns whenever all planes are disabled.
5037 * So disable underrun reporting before all the planes get disabled.
5038 */
5039 if (IS_GEN2(dev_priv))
5040 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5041
5042 hsw_disable_ips(to_intel_crtc_state(crtc->state));
Ville Syrjälä2622a082016-03-09 19:07:26 +02005043
5044 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005045 * Vblank time updates from the shadow to live plane control register
5046 * are blocked if the memory self-refresh mode is active at that
5047 * moment. So to make sure the plane gets truly disabled, disable
5048 * first the self-refresh mode. The self-refresh enable bit in turn
5049 * will be checked/applied by the HW only at the next frame start
5050 * event which is after the vblank start event, so we need to have a
5051 * wait-for-vblank between disabling the plane and the pipe.
5052 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005053 if (HAS_GMCH_DISPLAY(dev_priv) &&
5054 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005055 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005056}
5057
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005058static bool hsw_pre_update_disable_ips(const struct intel_crtc_state *old_crtc_state,
5059 const struct intel_crtc_state *new_crtc_state)
5060{
5061 if (!old_crtc_state->ips_enabled)
5062 return false;
5063
5064 if (needs_modeset(&new_crtc_state->base))
5065 return true;
5066
5067 return !new_crtc_state->ips_enabled;
5068}
5069
5070static bool hsw_post_update_enable_ips(const struct intel_crtc_state *old_crtc_state,
5071 const struct intel_crtc_state *new_crtc_state)
5072{
5073 if (!new_crtc_state->ips_enabled)
5074 return false;
5075
5076 if (needs_modeset(&new_crtc_state->base))
5077 return true;
5078
5079 /*
5080 * We can't read out IPS on broadwell, assume the worst and
5081 * forcibly enable IPS on the first fastset.
5082 */
5083 if (new_crtc_state->update_pipe &&
5084 old_crtc_state->base.adjusted_mode.private_flags & I915_MODE_FLAG_INHERITED)
5085 return true;
5086
5087 return !old_crtc_state->ips_enabled;
5088}
5089
Daniel Vetter5a21b662016-05-24 17:13:53 +02005090static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5091{
5092 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5093 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5094 struct intel_crtc_state *pipe_config =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005095 intel_atomic_get_new_crtc_state(to_intel_atomic_state(old_state),
5096 crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005097 struct drm_plane *primary = crtc->base.primary;
5098 struct drm_plane_state *old_pri_state =
5099 drm_atomic_get_existing_plane_state(old_state, primary);
5100
Chris Wilson5748b6a2016-08-04 16:32:38 +01005101 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005102
Daniel Vetter5a21b662016-05-24 17:13:53 +02005103 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005104 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005105
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005106 if (hsw_post_update_enable_ips(old_crtc_state, pipe_config))
5107 hsw_enable_ips(pipe_config);
5108
Daniel Vetter5a21b662016-05-24 17:13:53 +02005109 if (old_pri_state) {
5110 struct intel_plane_state *primary_state =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005111 intel_atomic_get_new_plane_state(to_intel_atomic_state(old_state),
5112 to_intel_plane(primary));
Daniel Vetter5a21b662016-05-24 17:13:53 +02005113 struct intel_plane_state *old_primary_state =
5114 to_intel_plane_state(old_pri_state);
5115
5116 intel_fbc_post_update(crtc);
5117
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005118 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005119 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005120 !old_primary_state->base.visible))
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005121 intel_post_enable_primary(&crtc->base, pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005122 }
5123}
5124
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005125static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5126 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005127{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005128 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005129 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005130 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005131 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5132 struct drm_plane *primary = crtc->base.primary;
5133 struct drm_plane_state *old_pri_state =
5134 drm_atomic_get_existing_plane_state(old_state, primary);
5135 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005136 struct intel_atomic_state *old_intel_state =
5137 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005138
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005139 if (hsw_pre_update_disable_ips(old_crtc_state, pipe_config))
5140 hsw_disable_ips(old_crtc_state);
5141
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005142 if (old_pri_state) {
5143 struct intel_plane_state *primary_state =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005144 intel_atomic_get_new_plane_state(old_intel_state,
5145 to_intel_plane(primary));
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005146 struct intel_plane_state *old_primary_state =
5147 to_intel_plane_state(old_pri_state);
5148
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005149 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005150 /*
5151 * Gen2 reports pipe underruns whenever all planes are disabled.
5152 * So disable underrun reporting before all the planes get disabled.
5153 */
5154 if (IS_GEN2(dev_priv) && old_primary_state->base.visible &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005155 (modeset || !primary_state->base.visible))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005156 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005157 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005158
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005159 /*
5160 * Vblank time updates from the shadow to live plane control register
5161 * are blocked if the memory self-refresh mode is active at that
5162 * moment. So to make sure the plane gets truly disabled, disable
5163 * first the self-refresh mode. The self-refresh enable bit in turn
5164 * will be checked/applied by the HW only at the next frame start
5165 * event which is after the vblank start event, so we need to have a
5166 * wait-for-vblank between disabling the plane and the pipe.
5167 */
5168 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5169 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5170 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005171
Matt Ropered4a6a72016-02-23 17:20:13 -08005172 /*
5173 * IVB workaround: must disable low power watermarks for at least
5174 * one frame before enabling scaling. LP watermarks can be re-enabled
5175 * when scaling is disabled.
5176 *
5177 * WaCxSRDisabledForSpriteScaling:ivb
5178 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005179 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005180 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005181
5182 /*
5183 * If we're doing a modeset, we're done. No need to do any pre-vblank
5184 * watermark programming here.
5185 */
5186 if (needs_modeset(&pipe_config->base))
5187 return;
5188
5189 /*
5190 * For platforms that support atomic watermarks, program the
5191 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5192 * will be the intermediate values that are safe for both pre- and
5193 * post- vblank; when vblank happens, the 'active' values will be set
5194 * to the final 'target' values and we'll do this again to get the
5195 * optimal watermarks. For gen9+ platforms, the values we program here
5196 * will be the final target values which will get automatically latched
5197 * at vblank time; no further programming will be necessary.
5198 *
5199 * If a platform hasn't been transitioned to atomic watermarks yet,
5200 * we'll continue to update watermarks the old way, if flags tell
5201 * us to.
5202 */
5203 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005204 dev_priv->display.initial_watermarks(old_intel_state,
5205 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005206 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005207 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005208}
5209
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005210static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005211{
5212 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005213 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005214 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005215 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005216
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005217 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005218
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005219 drm_for_each_plane_mask(p, dev, plane_mask)
Ville Syrjälä282dbf92017-03-27 21:55:33 +03005220 to_intel_plane(p)->disable_plane(to_intel_plane(p), intel_crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005221
Daniel Vetterf99d7062014-06-19 16:01:59 +02005222 /*
5223 * FIXME: Once we grow proper nuclear flip support out of this we need
5224 * to compute the mask of flip planes precisely. For the time being
5225 * consider this a flip to a NULL plane.
5226 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005227 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005228}
5229
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005230static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005231 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005232 struct drm_atomic_state *old_state)
5233{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005234 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005235 struct drm_connector *conn;
5236 int i;
5237
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005238 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005239 struct intel_encoder *encoder =
5240 to_intel_encoder(conn_state->best_encoder);
5241
5242 if (conn_state->crtc != crtc)
5243 continue;
5244
5245 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005246 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005247 }
5248}
5249
5250static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005251 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005252 struct drm_atomic_state *old_state)
5253{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005254 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005255 struct drm_connector *conn;
5256 int i;
5257
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005258 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005259 struct intel_encoder *encoder =
5260 to_intel_encoder(conn_state->best_encoder);
5261
5262 if (conn_state->crtc != crtc)
5263 continue;
5264
5265 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005266 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005267 }
5268}
5269
5270static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005271 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005272 struct drm_atomic_state *old_state)
5273{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005274 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005275 struct drm_connector *conn;
5276 int i;
5277
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005278 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005279 struct intel_encoder *encoder =
5280 to_intel_encoder(conn_state->best_encoder);
5281
5282 if (conn_state->crtc != crtc)
5283 continue;
5284
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005285 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005286 intel_opregion_notify_encoder(encoder, true);
5287 }
5288}
5289
5290static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005291 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005292 struct drm_atomic_state *old_state)
5293{
5294 struct drm_connector_state *old_conn_state;
5295 struct drm_connector *conn;
5296 int i;
5297
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005298 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005299 struct intel_encoder *encoder =
5300 to_intel_encoder(old_conn_state->best_encoder);
5301
5302 if (old_conn_state->crtc != crtc)
5303 continue;
5304
5305 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005306 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005307 }
5308}
5309
5310static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005311 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005312 struct drm_atomic_state *old_state)
5313{
5314 struct drm_connector_state *old_conn_state;
5315 struct drm_connector *conn;
5316 int i;
5317
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005318 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005319 struct intel_encoder *encoder =
5320 to_intel_encoder(old_conn_state->best_encoder);
5321
5322 if (old_conn_state->crtc != crtc)
5323 continue;
5324
5325 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005326 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005327 }
5328}
5329
5330static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005331 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005332 struct drm_atomic_state *old_state)
5333{
5334 struct drm_connector_state *old_conn_state;
5335 struct drm_connector *conn;
5336 int i;
5337
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005338 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005339 struct intel_encoder *encoder =
5340 to_intel_encoder(old_conn_state->best_encoder);
5341
5342 if (old_conn_state->crtc != crtc)
5343 continue;
5344
5345 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005346 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005347 }
5348}
5349
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005350static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5351 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005352{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005353 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005354 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005355 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005356 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5357 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005358 struct intel_atomic_state *old_intel_state =
5359 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005360
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005361 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005362 return;
5363
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005364 /*
5365 * Sometimes spurious CPU pipe underruns happen during FDI
5366 * training, at least with VGA+HDMI cloning. Suppress them.
5367 *
5368 * On ILK we get an occasional spurious CPU pipe underruns
5369 * between eDP port A enable and vdd enable. Also PCH port
5370 * enable seems to result in the occasional CPU pipe underrun.
5371 *
5372 * Spurious PCH underruns also occur during PCH enabling.
5373 */
5374 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5375 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005376 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005377 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5378
5379 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005380 intel_prepare_shared_dpll(intel_crtc);
5381
Ville Syrjälä37a56502016-06-22 21:57:04 +03005382 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305383 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005384
5385 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005386 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005387
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005388 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005389 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005390 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005391 }
5392
5393 ironlake_set_pipeconf(crtc);
5394
Jesse Barnesf67a5592011-01-05 10:31:48 -08005395 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005396
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005397 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005398
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005399 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005400 /* Note: FDI PLL enabling _must_ be done before we enable the
5401 * cpu pipes, hence this is separate from all the other fdi/pch
5402 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005403 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005404 } else {
5405 assert_fdi_tx_disabled(dev_priv, pipe);
5406 assert_fdi_rx_disabled(dev_priv, pipe);
5407 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005408
Jesse Barnesb074cec2013-04-25 12:55:02 -07005409 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005410
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005411 /*
5412 * On ILK+ LUT must be loaded before the pipe is running but with
5413 * clocks enabled
5414 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005415 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005416
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005417 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005418 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Ville Syrjälä4972f702017-11-29 17:37:32 +02005419 intel_enable_pipe(pipe_config);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005420
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005421 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005422 ironlake_pch_enable(pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005423
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005424 assert_vblank_disabled(crtc);
5425 drm_crtc_vblank_on(crtc);
5426
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005427 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005428
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005429 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005430 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005431
5432 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5433 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005434 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005435 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005436 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005437}
5438
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005439/* IPS only exists on ULT machines and is tied to pipe A. */
5440static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5441{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005442 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005443}
5444
Imre Deaked69cd42017-10-02 10:55:57 +03005445static void glk_pipe_scaler_clock_gating_wa(struct drm_i915_private *dev_priv,
5446 enum pipe pipe, bool apply)
5447{
5448 u32 val = I915_READ(CLKGATE_DIS_PSL(pipe));
5449 u32 mask = DPF_GATING_DIS | DPF_RAM_GATING_DIS | DPFR_GATING_DIS;
5450
5451 if (apply)
5452 val |= mask;
5453 else
5454 val &= ~mask;
5455
5456 I915_WRITE(CLKGATE_DIS_PSL(pipe), val);
5457}
5458
Mahesh Kumarc3cc39c2018-02-05 15:21:31 -02005459static void icl_pipe_mbus_enable(struct intel_crtc *crtc)
5460{
5461 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5462 enum pipe pipe = crtc->pipe;
5463 uint32_t val;
5464
5465 val = MBUS_DBOX_BW_CREDIT(1) | MBUS_DBOX_A_CREDIT(2);
5466
5467 /* Program B credit equally to all pipes */
5468 val |= MBUS_DBOX_B_CREDIT(24 / INTEL_INFO(dev_priv)->num_pipes);
5469
5470 I915_WRITE(PIPE_MBUS_DBOX_CTL(pipe), val);
5471}
5472
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005473static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5474 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005475{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005476 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005477 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005478 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005479 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005480 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005481 struct intel_atomic_state *old_intel_state =
5482 to_intel_atomic_state(old_state);
Imre Deaked69cd42017-10-02 10:55:57 +03005483 bool psl_clkgate_wa;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005484
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005485 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005486 return;
5487
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005488 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005489
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005490 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005491 intel_enable_shared_dpll(intel_crtc);
5492
Ville Syrjälä37a56502016-06-22 21:57:04 +03005493 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305494 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005495
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005496 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005497 intel_set_pipe_timings(intel_crtc);
5498
Jani Nikulabc58be62016-03-18 17:05:39 +02005499 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005500
Jani Nikula4d1de972016-03-18 17:05:42 +02005501 if (cpu_transcoder != TRANSCODER_EDP &&
5502 !transcoder_is_dsi(cpu_transcoder)) {
5503 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005504 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005505 }
5506
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005507 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005508 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005509 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005510 }
5511
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005512 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005513 haswell_set_pipeconf(crtc);
5514
Jani Nikula391bf042016-03-18 17:05:40 +02005515 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005516
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005517 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005518
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005519 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005520
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005521 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005522
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005523 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005524 intel_ddi_enable_pipe_clock(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005525
Imre Deaked69cd42017-10-02 10:55:57 +03005526 /* Display WA #1180: WaDisableScalarClockGating: glk, cnl */
5527 psl_clkgate_wa = (IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) &&
5528 intel_crtc->config->pch_pfit.enabled;
5529 if (psl_clkgate_wa)
5530 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, true);
5531
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005532 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005533 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005534 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005535 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005536
5537 /*
5538 * On ILK+ LUT must be loaded before the pipe is running but with
5539 * clocks enabled
5540 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005541 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005542
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005543 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005544 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005545 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005546
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005547 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005548 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005549
Mahesh Kumarc3cc39c2018-02-05 15:21:31 -02005550 if (INTEL_GEN(dev_priv) >= 11)
5551 icl_pipe_mbus_enable(intel_crtc);
5552
Jani Nikula4d1de972016-03-18 17:05:42 +02005553 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005554 if (!transcoder_is_dsi(cpu_transcoder))
Ville Syrjälä4972f702017-11-29 17:37:32 +02005555 intel_enable_pipe(pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005556
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005557 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005558 lpt_pch_enable(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005559
Ville Syrjälä00370712016-11-14 19:44:06 +02005560 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005561 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005562
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005563 assert_vblank_disabled(crtc);
5564 drm_crtc_vblank_on(crtc);
5565
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005566 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005567
Imre Deaked69cd42017-10-02 10:55:57 +03005568 if (psl_clkgate_wa) {
5569 intel_wait_for_vblank(dev_priv, pipe);
5570 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, false);
5571 }
5572
Paulo Zanonie4916942013-09-20 16:21:19 -03005573 /* If we change the relative order between pipe/planes enabling, we need
5574 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005575 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005576 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005577 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5578 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005579 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005580}
5581
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005582static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005583{
5584 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005585 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005586 int pipe = crtc->pipe;
5587
5588 /* To avoid upsetting the power well on haswell only disable the pfit if
5589 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005590 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005591 I915_WRITE(PF_CTL(pipe), 0);
5592 I915_WRITE(PF_WIN_POS(pipe), 0);
5593 I915_WRITE(PF_WIN_SZ(pipe), 0);
5594 }
5595}
5596
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005597static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5598 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005599{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005600 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005601 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005602 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005603 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5604 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005605
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005606 /*
5607 * Sometimes spurious CPU pipe underruns happen when the
5608 * pipe is already disabled, but FDI RX/TX is still enabled.
5609 * Happens at least with VGA+HDMI cloning. Suppress them.
5610 */
5611 if (intel_crtc->config->has_pch_encoder) {
5612 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005613 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005614 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005615
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005616 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005617
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005618 drm_crtc_vblank_off(crtc);
5619 assert_vblank_disabled(crtc);
5620
Ville Syrjälä4972f702017-11-29 17:37:32 +02005621 intel_disable_pipe(old_crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005622
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005623 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005624
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005625 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005626 ironlake_fdi_disable(crtc);
5627
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005628 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005629
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005630 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005631 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005632
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005633 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005634 i915_reg_t reg;
5635 u32 temp;
5636
Daniel Vetterd925c592013-06-05 13:34:04 +02005637 /* disable TRANS_DP_CTL */
5638 reg = TRANS_DP_CTL(pipe);
5639 temp = I915_READ(reg);
5640 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5641 TRANS_DP_PORT_SEL_MASK);
5642 temp |= TRANS_DP_PORT_SEL_NONE;
5643 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005644
Daniel Vetterd925c592013-06-05 13:34:04 +02005645 /* disable DPLL_SEL */
5646 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005647 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005648 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005649 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005650
Daniel Vetterd925c592013-06-05 13:34:04 +02005651 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005652 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005653
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005654 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005655 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005656}
5657
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005658static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5659 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005660{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005661 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005662 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005663 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005664 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005665
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005666 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005667
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005668 drm_crtc_vblank_off(crtc);
5669 assert_vblank_disabled(crtc);
5670
Jani Nikula4d1de972016-03-18 17:05:42 +02005671 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005672 if (!transcoder_is_dsi(cpu_transcoder))
Ville Syrjälä4972f702017-11-29 17:37:32 +02005673 intel_disable_pipe(old_crtc_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005674
Ville Syrjälä00370712016-11-14 19:44:06 +02005675 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005676 intel_ddi_set_vc_payload_alloc(intel_crtc->config, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005677
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005678 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305679 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005680
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005681 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005682 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005683 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005684 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005685
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005686 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005687 intel_ddi_disable_pipe_clock(intel_crtc->config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005688
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005689 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005690}
5691
Jesse Barnes2dd24552013-04-25 12:55:01 -07005692static void i9xx_pfit_enable(struct intel_crtc *crtc)
5693{
5694 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005695 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005696 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005697
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005698 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005699 return;
5700
Daniel Vetterc0b03412013-05-28 12:05:54 +02005701 /*
5702 * The panel fitter should only be adjusted whilst the pipe is disabled,
5703 * according to register description and PRM.
5704 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005705 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5706 assert_pipe_disabled(dev_priv, crtc->pipe);
5707
Jesse Barnesb074cec2013-04-25 12:55:02 -07005708 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5709 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005710
5711 /* Border color in case we don't scale up to the full screen. Black by
5712 * default, change to something else for debugging. */
5713 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005714}
5715
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005716enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005717{
5718 switch (port) {
5719 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005720 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005721 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005722 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005723 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005724 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005725 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005726 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005727 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005728 return POWER_DOMAIN_PORT_DDI_E_LANES;
Rodrigo Vivi9787e832018-01-29 15:22:22 -08005729 case PORT_F:
5730 return POWER_DOMAIN_PORT_DDI_F_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005731 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005732 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005733 return POWER_DOMAIN_PORT_OTHER;
5734 }
5735}
5736
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005737static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5738 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005739{
5740 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005741 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005742 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005743 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5744 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005745 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005746 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005747
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005748 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005749 return 0;
5750
Imre Deak17bd6e62018-01-09 14:20:40 +02005751 mask = BIT_ULL(POWER_DOMAIN_PIPE(pipe));
5752 mask |= BIT_ULL(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005753 if (crtc_state->pch_pfit.enabled ||
5754 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005755 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005756
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005757 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5758 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5759
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005760 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005761 }
Imre Deak319be8a2014-03-04 19:22:57 +02005762
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005763 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
Imre Deak17bd6e62018-01-09 14:20:40 +02005764 mask |= BIT_ULL(POWER_DOMAIN_AUDIO);
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005765
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005766 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005767 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005768
Imre Deak77d22dc2014-03-05 16:20:52 +02005769 return mask;
5770}
5771
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005772static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005773modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5774 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005775{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005776 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5778 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005779 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005780
5781 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005782 intel_crtc->enabled_power_domains = new_domains =
5783 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005784
Daniel Vetter5a21b662016-05-24 17:13:53 +02005785 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005786
5787 for_each_power_domain(domain, domains)
5788 intel_display_power_get(dev_priv, domain);
5789
Daniel Vetter5a21b662016-05-24 17:13:53 +02005790 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005791}
5792
5793static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005794 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005795{
5796 enum intel_display_power_domain domain;
5797
5798 for_each_power_domain(domain, domains)
5799 intel_display_power_put(dev_priv, domain);
5800}
5801
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005802static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5803 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005804{
Ville Syrjäläff32c542017-03-02 19:14:57 +02005805 struct intel_atomic_state *old_intel_state =
5806 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005807 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005808 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005809 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005810 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005811 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005812
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005813 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005814 return;
5815
Ville Syrjälä37a56502016-06-22 21:57:04 +03005816 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305817 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005818
5819 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005820 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005821
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005822 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01005823 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005824
5825 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5826 I915_WRITE(CHV_CANVAS(pipe), 0);
5827 }
5828
Daniel Vetter5b18e572014-04-24 23:55:06 +02005829 i9xx_set_pipeconf(intel_crtc);
5830
Jesse Barnes89b667f2013-04-18 14:51:36 -07005831 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005832
Daniel Vettera72e4c92014-09-30 10:56:47 +02005833 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005834
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005835 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005836
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005837 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005838 chv_prepare_pll(intel_crtc, intel_crtc->config);
5839 chv_enable_pll(intel_crtc, intel_crtc->config);
5840 } else {
5841 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5842 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005843 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005844
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005845 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005846
Jesse Barnes2dd24552013-04-25 12:55:01 -07005847 i9xx_pfit_enable(intel_crtc);
5848
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005849 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005850
Ville Syrjäläff32c542017-03-02 19:14:57 +02005851 dev_priv->display.initial_watermarks(old_intel_state,
5852 pipe_config);
Ville Syrjälä4972f702017-11-29 17:37:32 +02005853 intel_enable_pipe(pipe_config);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005854
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005855 assert_vblank_disabled(crtc);
5856 drm_crtc_vblank_on(crtc);
5857
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005858 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005859}
5860
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005861static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5862{
5863 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005864 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005865
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005866 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5867 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005868}
5869
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005870static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5871 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005872{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005873 struct intel_atomic_state *old_intel_state =
5874 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005875 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005876 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005877 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005878 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005879 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005880
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005881 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005882 return;
5883
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005884 i9xx_set_pll_dividers(intel_crtc);
5885
Ville Syrjälä37a56502016-06-22 21:57:04 +03005886 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305887 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005888
5889 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005890 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005891
Daniel Vetter5b18e572014-04-24 23:55:06 +02005892 i9xx_set_pipeconf(intel_crtc);
5893
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005894 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005895
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005896 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005897 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005898
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005899 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005900
Ville Syrjälä939994d2017-09-13 17:08:56 +03005901 i9xx_enable_pll(intel_crtc, pipe_config);
Daniel Vetterf6736a12013-06-05 13:34:30 +02005902
Jesse Barnes2dd24552013-04-25 12:55:01 -07005903 i9xx_pfit_enable(intel_crtc);
5904
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005905 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005906
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005907 if (dev_priv->display.initial_watermarks != NULL)
5908 dev_priv->display.initial_watermarks(old_intel_state,
5909 intel_crtc->config);
5910 else
5911 intel_update_watermarks(intel_crtc);
Ville Syrjälä4972f702017-11-29 17:37:32 +02005912 intel_enable_pipe(pipe_config);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005913
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005914 assert_vblank_disabled(crtc);
5915 drm_crtc_vblank_on(crtc);
5916
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005917 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005918}
5919
Daniel Vetter87476d62013-04-11 16:29:06 +02005920static void i9xx_pfit_disable(struct intel_crtc *crtc)
5921{
5922 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005923 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02005924
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005925 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005926 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005927
5928 assert_pipe_disabled(dev_priv, crtc->pipe);
5929
Daniel Vetter328d8e82013-05-08 10:36:31 +02005930 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5931 I915_READ(PFIT_CONTROL));
5932 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005933}
5934
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005935static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5936 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005937{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005938 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005939 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005940 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005941 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5942 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005943
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005944 /*
5945 * On gen2 planes are double buffered but the pipe isn't, so we must
5946 * wait for planes to fully turn off before disabling the pipe.
5947 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005948 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005949 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005950
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005951 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005952
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005953 drm_crtc_vblank_off(crtc);
5954 assert_vblank_disabled(crtc);
5955
Ville Syrjälä4972f702017-11-29 17:37:32 +02005956 intel_disable_pipe(old_crtc_state);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005957
Daniel Vetter87476d62013-04-11 16:29:06 +02005958 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005959
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005960 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005961
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005962 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005963 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005964 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005965 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005966 vlv_disable_pll(dev_priv, pipe);
5967 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005968 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005969 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005970
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005971 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005972
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005973 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005974 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005975
5976 if (!dev_priv->display.initial_watermarks)
5977 intel_update_watermarks(intel_crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03005978
5979 /* clock the pipe down to 640x480@60 to potentially save power */
5980 if (IS_I830(dev_priv))
5981 i830_enable_pipe(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005982}
5983
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03005984static void intel_crtc_disable_noatomic(struct drm_crtc *crtc,
5985 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005986{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005987 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005989 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005990 enum intel_display_power_domain domain;
Ville Syrjäläb1e01592017-11-17 21:19:09 +02005991 struct intel_plane *plane;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005992 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005993 struct drm_atomic_state *state;
5994 struct intel_crtc_state *crtc_state;
5995 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005996
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005997 if (!intel_crtc->active)
5998 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005999
Ville Syrjäläb1e01592017-11-17 21:19:09 +02006000 for_each_intel_plane_on_crtc(&dev_priv->drm, intel_crtc, plane) {
6001 const struct intel_plane_state *plane_state =
6002 to_intel_plane_state(plane->base.state);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006003
Ville Syrjäläb1e01592017-11-17 21:19:09 +02006004 if (plane_state->base.visible)
6005 intel_plane_disable_noatomic(intel_crtc, plane);
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006006 }
6007
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006008 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02006009 if (!state) {
6010 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
6011 crtc->base.id, crtc->name);
6012 return;
6013 }
6014
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03006015 state->acquire_ctx = ctx;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006016
6017 /* Everything's already locked, -EDEADLK can't happen. */
6018 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6019 ret = drm_atomic_add_affected_connectors(state, crtc);
6020
6021 WARN_ON(IS_ERR(crtc_state) || ret);
6022
6023 dev_priv->display.crtc_disable(crtc_state, state);
6024
Chris Wilson08536952016-10-14 13:18:18 +01006025 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006026
Ville Syrjälä78108b72016-05-27 20:59:19 +03006027 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6028 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006029
6030 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6031 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006032 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006033 crtc->enabled = false;
6034 crtc->state->connector_mask = 0;
6035 crtc->state->encoder_mask = 0;
6036
6037 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6038 encoder->base.crtc = NULL;
6039
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006040 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02006041 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006042 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006043
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006044 domains = intel_crtc->enabled_power_domains;
6045 for_each_power_domain(domain, domains)
6046 intel_display_power_put(dev_priv, domain);
6047 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006048
6049 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
Ville Syrjäläd305e062017-08-30 21:57:03 +03006050 dev_priv->min_cdclk[intel_crtc->pipe] = 0;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03006051 dev_priv->min_voltage_level[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006052}
6053
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006054/*
6055 * turn all crtc's off, but do not adjust state
6056 * This has to be paired with a call to intel_modeset_setup_hw_state.
6057 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006058int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006059{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006060 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006061 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006062 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006063
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006064 state = drm_atomic_helper_suspend(dev);
6065 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006066 if (ret)
6067 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006068 else
6069 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006070 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006071}
6072
Chris Wilsonea5b2132010-08-04 13:50:23 +01006073void intel_encoder_destroy(struct drm_encoder *encoder)
6074{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006075 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006076
Chris Wilsonea5b2132010-08-04 13:50:23 +01006077 drm_encoder_cleanup(encoder);
6078 kfree(intel_encoder);
6079}
6080
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006081/* Cross check the actual hw state with our own modeset state tracking (and it's
6082 * internal consistency). */
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006083static void intel_connector_verify_state(struct drm_crtc_state *crtc_state,
6084 struct drm_connector_state *conn_state)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006085{
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006086 struct intel_connector *connector = to_intel_connector(conn_state->connector);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006087
6088 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6089 connector->base.base.id,
6090 connector->base.name);
6091
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006092 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006093 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006094
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006095 I915_STATE_WARN(!crtc_state,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006096 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006097
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006098 if (!crtc_state)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006099 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006100
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006101 I915_STATE_WARN(!crtc_state->active,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006102 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006103
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006104 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006105 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006106
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006107 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006108 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006109
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006110 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006111 "attached encoder crtc differs from connector crtc\n");
6112 } else {
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006113 I915_STATE_WARN(crtc_state && crtc_state->active,
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006114 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006115 I915_STATE_WARN(!crtc_state && conn_state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006116 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006117 }
6118}
6119
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006120int intel_connector_init(struct intel_connector *connector)
6121{
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006122 struct intel_digital_connector_state *conn_state;
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006123
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006124 /*
6125 * Allocate enough memory to hold intel_digital_connector_state,
6126 * This might be a few bytes too many, but for connectors that don't
6127 * need it we'll free the state and allocate a smaller one on the first
6128 * succesful commit anyway.
6129 */
6130 conn_state = kzalloc(sizeof(*conn_state), GFP_KERNEL);
6131 if (!conn_state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006132 return -ENOMEM;
6133
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006134 __drm_atomic_helper_connector_reset(&connector->base,
6135 &conn_state->base);
6136
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006137 return 0;
6138}
6139
6140struct intel_connector *intel_connector_alloc(void)
6141{
6142 struct intel_connector *connector;
6143
6144 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6145 if (!connector)
6146 return NULL;
6147
6148 if (intel_connector_init(connector) < 0) {
6149 kfree(connector);
6150 return NULL;
6151 }
6152
6153 return connector;
6154}
6155
James Ausmus091a4f92017-10-13 11:01:44 -07006156/*
6157 * Free the bits allocated by intel_connector_alloc.
6158 * This should only be used after intel_connector_alloc has returned
6159 * successfully, and before drm_connector_init returns successfully.
6160 * Otherwise the destroy callbacks for the connector and the state should
6161 * take care of proper cleanup/free
6162 */
6163void intel_connector_free(struct intel_connector *connector)
6164{
6165 kfree(to_intel_digital_connector_state(connector->base.state));
6166 kfree(connector);
6167}
6168
Daniel Vetterf0947c32012-07-02 13:10:34 +02006169/* Simple connector->get_hw_state implementation for encoders that support only
6170 * one connector and no cloning and hence the encoder state determines the state
6171 * of the connector. */
6172bool intel_connector_get_hw_state(struct intel_connector *connector)
6173{
Daniel Vetter24929352012-07-02 20:28:59 +02006174 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006175 struct intel_encoder *encoder = connector->encoder;
6176
6177 return encoder->get_hw_state(encoder, &pipe);
6178}
6179
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006180static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006181{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006182 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6183 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006184
6185 return 0;
6186}
6187
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006188static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006189 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006190{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006191 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006192 struct drm_atomic_state *state = pipe_config->base.state;
6193 struct intel_crtc *other_crtc;
6194 struct intel_crtc_state *other_crtc_state;
6195
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006196 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6197 pipe_name(pipe), pipe_config->fdi_lanes);
6198 if (pipe_config->fdi_lanes > 4) {
6199 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6200 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006201 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006202 }
6203
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006204 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006205 if (pipe_config->fdi_lanes > 2) {
6206 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6207 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006208 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006209 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006210 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006211 }
6212 }
6213
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006214 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006215 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006216
6217 /* Ivybridge 3 pipe is really complicated */
6218 switch (pipe) {
6219 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006220 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006221 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006222 if (pipe_config->fdi_lanes <= 2)
6223 return 0;
6224
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006225 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006226 other_crtc_state =
6227 intel_atomic_get_crtc_state(state, other_crtc);
6228 if (IS_ERR(other_crtc_state))
6229 return PTR_ERR(other_crtc_state);
6230
6231 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006232 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6233 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006234 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006235 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006236 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006237 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006238 if (pipe_config->fdi_lanes > 2) {
6239 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6240 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006241 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006242 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006243
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006244 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006245 other_crtc_state =
6246 intel_atomic_get_crtc_state(state, other_crtc);
6247 if (IS_ERR(other_crtc_state))
6248 return PTR_ERR(other_crtc_state);
6249
6250 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006251 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006252 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006253 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006254 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006255 default:
6256 BUG();
6257 }
6258}
6259
Daniel Vettere29c22c2013-02-21 00:00:16 +01006260#define RETRY 1
6261static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006262 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006263{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006264 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006265 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006266 int lane, link_bw, fdi_dotclock, ret;
6267 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006268
Daniel Vettere29c22c2013-02-21 00:00:16 +01006269retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006270 /* FDI is a binary signal running at ~2.7GHz, encoding
6271 * each output octet as 10 bits. The actual frequency
6272 * is stored as a divider into a 100MHz clock, and the
6273 * mode pixel clock is stored in units of 1KHz.
6274 * Hence the bw of each lane in terms of the mode signal
6275 * is:
6276 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006277 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006278
Damien Lespiau241bfc32013-09-25 16:45:37 +01006279 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006280
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006281 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006282 pipe_config->pipe_bpp);
6283
6284 pipe_config->fdi_lanes = lane;
6285
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006286 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006287 link_bw, &pipe_config->fdi_m_n, false);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006288
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006289 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006290 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006291 pipe_config->pipe_bpp -= 2*3;
6292 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6293 pipe_config->pipe_bpp);
6294 needs_recompute = true;
6295 pipe_config->bw_constrained = true;
6296
6297 goto retry;
6298 }
6299
6300 if (needs_recompute)
6301 return RETRY;
6302
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006303 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006304}
6305
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006306bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state)
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006307{
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006308 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
6309 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6310
6311 /* IPS only exists on ULT machines and is tied to pipe A. */
6312 if (!hsw_crtc_supports_ips(crtc))
Ville Syrjälä6e644622017-08-17 17:55:09 +03006313 return false;
6314
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006315 if (!i915_modparams.enable_ips)
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006316 return false;
6317
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006318 if (crtc_state->pipe_bpp > 24)
6319 return false;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006320
6321 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006322 * We compare against max which means we must take
6323 * the increased cdclk requirement into account when
6324 * calculating the new cdclk.
6325 *
6326 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006327 */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006328 if (IS_BROADWELL(dev_priv) &&
6329 crtc_state->pixel_rate > dev_priv->max_cdclk_freq * 95 / 100)
6330 return false;
6331
6332 return true;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006333}
6334
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006335static bool hsw_compute_ips_config(struct intel_crtc_state *crtc_state)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006336{
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006337 struct drm_i915_private *dev_priv =
6338 to_i915(crtc_state->base.crtc->dev);
6339 struct intel_atomic_state *intel_state =
6340 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006341
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006342 if (!hsw_crtc_state_ips_capable(crtc_state))
6343 return false;
6344
6345 if (crtc_state->ips_force_disable)
6346 return false;
6347
Maarten Lankhorstadbe5c52017-11-22 19:39:06 +01006348 /* IPS should be fine as long as at least one plane is enabled. */
6349 if (!(crtc_state->active_planes & ~BIT(PLANE_CURSOR)))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006350 return false;
6351
6352 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
6353 if (IS_BROADWELL(dev_priv) &&
6354 crtc_state->pixel_rate > intel_state->cdclk.logical.cdclk * 95 / 100)
6355 return false;
6356
6357 return true;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006358}
6359
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006360static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6361{
6362 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6363
6364 /* GDG double wide on either pipe, otherwise pipe A only */
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00006365 return INTEL_GEN(dev_priv) < 4 &&
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006366 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6367}
6368
Ville Syrjäläceb99322017-01-20 20:22:05 +02006369static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6370{
6371 uint32_t pixel_rate;
6372
6373 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6374
6375 /*
6376 * We only use IF-ID interlacing. If we ever use
6377 * PF-ID we'll need to adjust the pixel_rate here.
6378 */
6379
6380 if (pipe_config->pch_pfit.enabled) {
6381 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6382 uint32_t pfit_size = pipe_config->pch_pfit.size;
6383
6384 pipe_w = pipe_config->pipe_src_w;
6385 pipe_h = pipe_config->pipe_src_h;
6386
6387 pfit_w = (pfit_size >> 16) & 0xFFFF;
6388 pfit_h = pfit_size & 0xFFFF;
6389 if (pipe_w < pfit_w)
6390 pipe_w = pfit_w;
6391 if (pipe_h < pfit_h)
6392 pipe_h = pfit_h;
6393
6394 if (WARN_ON(!pfit_w || !pfit_h))
6395 return pixel_rate;
6396
6397 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6398 pfit_w * pfit_h);
6399 }
6400
6401 return pixel_rate;
6402}
6403
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006404static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6405{
6406 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6407
6408 if (HAS_GMCH_DISPLAY(dev_priv))
6409 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6410 crtc_state->pixel_rate =
6411 crtc_state->base.adjusted_mode.crtc_clock;
6412 else
6413 crtc_state->pixel_rate =
6414 ilk_pipe_pixel_rate(crtc_state);
6415}
6416
Daniel Vettera43f6e02013-06-07 23:10:32 +02006417static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006418 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006419{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006420 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006421 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006422 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006423 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006424
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006425 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006426 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006427
6428 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006429 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006430 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006431 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006432 if (intel_crtc_supports_double_wide(crtc) &&
6433 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006434 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006435 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006436 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006437 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006438
Ville Syrjäläf3261152016-05-24 21:34:18 +03006439 if (adjusted_mode->crtc_clock > clock_limit) {
6440 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6441 adjusted_mode->crtc_clock, clock_limit,
6442 yesno(pipe_config->double_wide));
6443 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006444 }
Chris Wilson89749352010-09-12 18:25:19 +01006445
Shashank Sharma25edf912017-07-21 20:55:07 +05306446 if (pipe_config->ycbcr420 && pipe_config->base.ctm) {
6447 /*
6448 * There is only one pipe CSC unit per pipe, and we need that
6449 * for output conversion from RGB->YCBCR. So if CTM is already
6450 * applied we can't support YCBCR420 output.
6451 */
6452 DRM_DEBUG_KMS("YCBCR420 and CTM together are not possible\n");
6453 return -EINVAL;
6454 }
6455
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006456 /*
6457 * Pipe horizontal size must be even in:
6458 * - DVO ganged mode
6459 * - LVDS dual channel mode
6460 * - Double wide pipe
6461 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006462 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006463 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6464 pipe_config->pipe_src_w &= ~1;
6465
Damien Lespiau8693a822013-05-03 18:48:11 +01006466 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6467 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006468 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006469 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006470 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006471 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006472
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006473 intel_crtc_compute_pixel_rate(pipe_config);
6474
Daniel Vetter877d48d2013-04-19 11:24:43 +02006475 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006476 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006477
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006478 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006479}
6480
Zhenyu Wang2c072452009-06-05 15:38:42 +08006481static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006482intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006483{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006484 while (*num > DATA_LINK_M_N_MASK ||
6485 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006486 *num >>= 1;
6487 *den >>= 1;
6488 }
6489}
6490
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006491static void compute_m_n(unsigned int m, unsigned int n,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006492 uint32_t *ret_m, uint32_t *ret_n,
6493 bool reduce_m_n)
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006494{
Jani Nikula9a86cda2017-03-27 14:33:25 +03006495 /*
6496 * Reduce M/N as much as possible without loss in precision. Several DP
6497 * dongles in particular seem to be fussy about too large *link* M/N
6498 * values. The passed in values are more likely to have the least
6499 * significant bits zero than M after rounding below, so do this first.
6500 */
Jani Nikulab31e85e2017-05-18 14:10:25 +03006501 if (reduce_m_n) {
6502 while ((m & 1) == 0 && (n & 1) == 0) {
6503 m >>= 1;
6504 n >>= 1;
6505 }
Jani Nikula9a86cda2017-03-27 14:33:25 +03006506 }
6507
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006508 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6509 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6510 intel_reduce_m_n_ratio(ret_m, ret_n);
6511}
6512
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006513void
6514intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6515 int pixel_clock, int link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006516 struct intel_link_m_n *m_n,
6517 bool reduce_m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006518{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006519 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006520
6521 compute_m_n(bits_per_pixel * pixel_clock,
6522 link_clock * nlanes * 8,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006523 &m_n->gmch_m, &m_n->gmch_n,
6524 reduce_m_n);
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006525
6526 compute_m_n(pixel_clock, link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006527 &m_n->link_m, &m_n->link_n,
6528 reduce_m_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006529}
6530
Chris Wilsona7615032011-01-12 17:04:08 +00006531static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6532{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00006533 if (i915_modparams.panel_use_ssc >= 0)
6534 return i915_modparams.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006535 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006536 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006537}
6538
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006539static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006540{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006541 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006542}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006543
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006544static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6545{
6546 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006547}
6548
Daniel Vetterf47709a2013-03-28 10:42:02 +01006549static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006550 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006551 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006552{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006553 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006554 u32 fp, fp2 = 0;
6555
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006556 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006557 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006558 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006559 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006560 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006561 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006562 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006563 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006564 }
6565
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006566 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006567
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006568 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006569 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006570 crtc_state->dpll_hw_state.fp1 = fp2;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006571 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006572 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006573 }
6574}
6575
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006576static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6577 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006578{
6579 u32 reg_val;
6580
6581 /*
6582 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6583 * and set it to a reasonable value instead.
6584 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006585 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006586 reg_val &= 0xffffff00;
6587 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006588 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006589
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006590 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Imre Deaked585702017-05-10 12:21:47 +03006591 reg_val &= 0x00ffffff;
6592 reg_val |= 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006593 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006594
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006595 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006596 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006597 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006598
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006599 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006600 reg_val &= 0x00ffffff;
6601 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006602 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006603}
6604
Daniel Vetterb5518422013-05-03 11:49:48 +02006605static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6606 struct intel_link_m_n *m_n)
6607{
6608 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006609 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006610 int pipe = crtc->pipe;
6611
Daniel Vettere3b95f12013-05-03 11:49:49 +02006612 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6613 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6614 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6615 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006616}
6617
6618static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006619 struct intel_link_m_n *m_n,
6620 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006621{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006622 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006623 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006624 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006625
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006626 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006627 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6628 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6629 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6630 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006631 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6632 * for gen < 8) and if DRRS is supported (to make sure the
6633 * registers are not unnecessarily accessed).
6634 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006635 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6636 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006637 I915_WRITE(PIPE_DATA_M2(transcoder),
6638 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6639 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6640 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6641 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6642 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006643 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006644 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6645 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6646 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6647 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006648 }
6649}
6650
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306651void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006652{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306653 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6654
6655 if (m_n == M1_N1) {
6656 dp_m_n = &crtc->config->dp_m_n;
6657 dp_m2_n2 = &crtc->config->dp_m2_n2;
6658 } else if (m_n == M2_N2) {
6659
6660 /*
6661 * M2_N2 registers are not supported. Hence m2_n2 divider value
6662 * needs to be programmed into M1_N1.
6663 */
6664 dp_m_n = &crtc->config->dp_m2_n2;
6665 } else {
6666 DRM_ERROR("Unsupported divider value\n");
6667 return;
6668 }
6669
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006670 if (crtc->config->has_pch_encoder)
6671 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006672 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306673 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006674}
6675
Daniel Vetter251ac862015-06-18 10:30:24 +02006676static void vlv_compute_dpll(struct intel_crtc *crtc,
6677 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006678{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006679 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006680 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006681 if (crtc->pipe != PIPE_A)
6682 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006683
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006684 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006685 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006686 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6687 DPLL_EXT_BUFFER_ENABLE_VLV;
6688
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006689 pipe_config->dpll_hw_state.dpll_md =
6690 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6691}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006692
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006693static void chv_compute_dpll(struct intel_crtc *crtc,
6694 struct intel_crtc_state *pipe_config)
6695{
6696 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006697 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006698 if (crtc->pipe != PIPE_A)
6699 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6700
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006701 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006702 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006703 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6704
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006705 pipe_config->dpll_hw_state.dpll_md =
6706 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006707}
6708
Ville Syrjäläd288f652014-10-28 13:20:22 +02006709static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006710 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006711{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006712 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006713 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006714 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006715 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006716 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006717 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006718
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006719 /* Enable Refclk */
6720 I915_WRITE(DPLL(pipe),
6721 pipe_config->dpll_hw_state.dpll &
6722 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6723
6724 /* No need to actually set up the DPLL with DSI */
6725 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6726 return;
6727
Ville Syrjäläa5805162015-05-26 20:42:30 +03006728 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006729
Ville Syrjäläd288f652014-10-28 13:20:22 +02006730 bestn = pipe_config->dpll.n;
6731 bestm1 = pipe_config->dpll.m1;
6732 bestm2 = pipe_config->dpll.m2;
6733 bestp1 = pipe_config->dpll.p1;
6734 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006735
Jesse Barnes89b667f2013-04-18 14:51:36 -07006736 /* See eDP HDMI DPIO driver vbios notes doc */
6737
6738 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006739 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006740 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006741
6742 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006743 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006744
6745 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006746 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006747 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006748 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006749
6750 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006751 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006752
6753 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006754 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6755 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6756 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006757 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006758
6759 /*
6760 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6761 * but we don't support that).
6762 * Note: don't use the DAC post divider as it seems unstable.
6763 */
6764 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006765 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006766
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006767 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006768 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006769
Jesse Barnes89b667f2013-04-18 14:51:36 -07006770 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006771 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006772 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6773 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006774 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03006775 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006776 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006777 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006778 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006779
Ville Syrjälä37a56502016-06-22 21:57:04 +03006780 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006781 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006782 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006783 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006784 0x0df40000);
6785 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006786 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006787 0x0df70000);
6788 } else { /* HDMI or VGA */
6789 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006790 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006791 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006792 0x0df70000);
6793 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006794 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006795 0x0df40000);
6796 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006797
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006798 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006799 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03006800 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006801 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006802 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006803
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006804 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006805 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006806}
6807
Ville Syrjäläd288f652014-10-28 13:20:22 +02006808static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006809 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006810{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006811 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006812 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006813 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006814 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306815 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006816 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306817 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306818 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006819
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006820 /* Enable Refclk and SSC */
6821 I915_WRITE(DPLL(pipe),
6822 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6823
6824 /* No need to actually set up the DPLL with DSI */
6825 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6826 return;
6827
Ville Syrjäläd288f652014-10-28 13:20:22 +02006828 bestn = pipe_config->dpll.n;
6829 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6830 bestm1 = pipe_config->dpll.m1;
6831 bestm2 = pipe_config->dpll.m2 >> 22;
6832 bestp1 = pipe_config->dpll.p1;
6833 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306834 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306835 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306836 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006837
Ville Syrjäläa5805162015-05-26 20:42:30 +03006838 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006839
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006840 /* p1 and p2 divider */
6841 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6842 5 << DPIO_CHV_S1_DIV_SHIFT |
6843 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6844 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6845 1 << DPIO_CHV_K_DIV_SHIFT);
6846
6847 /* Feedback post-divider - m2 */
6848 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6849
6850 /* Feedback refclk divider - n and m1 */
6851 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6852 DPIO_CHV_M1_DIV_BY_2 |
6853 1 << DPIO_CHV_N_DIV_SHIFT);
6854
6855 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03006856 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006857
6858 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306859 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6860 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6861 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6862 if (bestm2_frac)
6863 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6864 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006865
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306866 /* Program digital lock detect threshold */
6867 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6868 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6869 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6870 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6871 if (!bestm2_frac)
6872 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6873 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6874
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006875 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306876 if (vco == 5400000) {
6877 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6878 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6879 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6880 tribuf_calcntr = 0x9;
6881 } else if (vco <= 6200000) {
6882 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6883 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6884 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6885 tribuf_calcntr = 0x9;
6886 } else if (vco <= 6480000) {
6887 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6888 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6889 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6890 tribuf_calcntr = 0x8;
6891 } else {
6892 /* Not supported. Apply the same limits as in the max case */
6893 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6894 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6895 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6896 tribuf_calcntr = 0;
6897 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006898 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6899
Ville Syrjälä968040b2015-03-11 22:52:08 +02006900 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306901 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6902 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6903 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6904
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006905 /* AFC Recal */
6906 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6907 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6908 DPIO_AFC_RECAL);
6909
Ville Syrjäläa5805162015-05-26 20:42:30 +03006910 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006911}
6912
Ville Syrjäläd288f652014-10-28 13:20:22 +02006913/**
6914 * vlv_force_pll_on - forcibly enable just the PLL
6915 * @dev_priv: i915 private structure
6916 * @pipe: pipe PLL to enable
6917 * @dpll: PLL configuration
6918 *
6919 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6920 * in cases where we need the PLL enabled even when @pipe is not going to
6921 * be enabled.
6922 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006923int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006924 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006925{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006926 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006927 struct intel_crtc_state *pipe_config;
6928
6929 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6930 if (!pipe_config)
6931 return -ENOMEM;
6932
6933 pipe_config->base.crtc = &crtc->base;
6934 pipe_config->pixel_multiplier = 1;
6935 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006936
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006937 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006938 chv_compute_dpll(crtc, pipe_config);
6939 chv_prepare_pll(crtc, pipe_config);
6940 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006941 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006942 vlv_compute_dpll(crtc, pipe_config);
6943 vlv_prepare_pll(crtc, pipe_config);
6944 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006945 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006946
6947 kfree(pipe_config);
6948
6949 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006950}
6951
6952/**
6953 * vlv_force_pll_off - forcibly disable just the PLL
6954 * @dev_priv: i915 private structure
6955 * @pipe: pipe PLL to disable
6956 *
6957 * Disable the PLL for @pipe. To be used in cases where we need
6958 * the PLL enabled even when @pipe is not going to be enabled.
6959 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006960void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006961{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006962 if (IS_CHERRYVIEW(dev_priv))
6963 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006964 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006965 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006966}
6967
Daniel Vetter251ac862015-06-18 10:30:24 +02006968static void i9xx_compute_dpll(struct intel_crtc *crtc,
6969 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006970 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006971{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006972 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006973 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006974 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006975
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006976 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306977
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006978 dpll = DPLL_VGA_MODE_DIS;
6979
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006980 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006981 dpll |= DPLLB_MODE_LVDS;
6982 else
6983 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006984
Jani Nikula73f67aa2016-12-07 22:48:09 +02006985 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
6986 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006987 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006988 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006989 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006990
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03006991 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6992 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006993 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006994
Ville Syrjälä37a56502016-06-22 21:57:04 +03006995 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006996 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006997
6998 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006999 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007000 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7001 else {
7002 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007003 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007004 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7005 }
7006 switch (clock->p2) {
7007 case 5:
7008 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7009 break;
7010 case 7:
7011 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7012 break;
7013 case 10:
7014 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7015 break;
7016 case 14:
7017 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7018 break;
7019 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007020 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007021 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7022
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007023 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007024 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007025 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007026 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007027 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7028 else
7029 dpll |= PLL_REF_INPUT_DREFCLK;
7030
7031 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007032 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007033
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007034 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007035 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007036 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007037 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007038 }
7039}
7040
Daniel Vetter251ac862015-06-18 10:30:24 +02007041static void i8xx_compute_dpll(struct intel_crtc *crtc,
7042 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007043 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007044{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007045 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007046 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007047 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007048 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007049
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007050 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307051
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007052 dpll = DPLL_VGA_MODE_DIS;
7053
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007054 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007055 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7056 } else {
7057 if (clock->p1 == 2)
7058 dpll |= PLL_P1_DIVIDE_BY_TWO;
7059 else
7060 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7061 if (clock->p2 == 4)
7062 dpll |= PLL_P2_DIVIDE_BY_4;
7063 }
7064
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007065 if (!IS_I830(dev_priv) &&
7066 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007067 dpll |= DPLL_DVO_2X_MODE;
7068
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007069 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007070 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007071 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7072 else
7073 dpll |= PLL_REF_INPUT_DREFCLK;
7074
7075 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007076 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007077}
7078
Daniel Vetter8a654f32013-06-01 17:16:22 +02007079static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007080{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007081 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007082 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007083 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007084 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007085 uint32_t crtc_vtotal, crtc_vblank_end;
7086 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007087
7088 /* We need to be careful not to changed the adjusted mode, for otherwise
7089 * the hw state checker will get angry at the mismatch. */
7090 crtc_vtotal = adjusted_mode->crtc_vtotal;
7091 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007092
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007093 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007094 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007095 crtc_vtotal -= 1;
7096 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007097
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007098 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007099 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7100 else
7101 vsyncshift = adjusted_mode->crtc_hsync_start -
7102 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007103 if (vsyncshift < 0)
7104 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007105 }
7106
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007107 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007108 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007109
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007110 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007111 (adjusted_mode->crtc_hdisplay - 1) |
7112 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007113 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007114 (adjusted_mode->crtc_hblank_start - 1) |
7115 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007116 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007117 (adjusted_mode->crtc_hsync_start - 1) |
7118 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7119
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007120 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007121 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007122 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007123 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007124 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007125 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007126 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007127 (adjusted_mode->crtc_vsync_start - 1) |
7128 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7129
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007130 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7131 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7132 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7133 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01007134 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007135 (pipe == PIPE_B || pipe == PIPE_C))
7136 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7137
Jani Nikulabc58be62016-03-18 17:05:39 +02007138}
7139
7140static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7141{
7142 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007143 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007144 enum pipe pipe = intel_crtc->pipe;
7145
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007146 /* pipesrc controls the size that is scaled from, which should
7147 * always be the user's requested size.
7148 */
7149 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007150 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7151 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007152}
7153
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007154static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007155 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007156{
7157 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007158 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007159 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7160 uint32_t tmp;
7161
7162 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007163 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7164 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007165 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007166 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7167 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007168 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007169 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7170 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007171
7172 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007173 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7174 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007175 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007176 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7177 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007178 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007179 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7180 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007181
7182 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007183 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7184 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7185 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007186 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007187}
7188
7189static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7190 struct intel_crtc_state *pipe_config)
7191{
7192 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007193 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007194 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007195
7196 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007197 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7198 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7199
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007200 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7201 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007202}
7203
Daniel Vetterf6a83282014-02-11 15:28:57 -08007204void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007205 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007206{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007207 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7208 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7209 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7210 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007211
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007212 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7213 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7214 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7215 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007216
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007217 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007218 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007219
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007220 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007221
7222 mode->hsync = drm_mode_hsync(mode);
7223 mode->vrefresh = drm_mode_vrefresh(mode);
7224 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007225}
7226
Daniel Vetter84b046f2013-02-19 18:48:54 +01007227static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7228{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007229 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007230 uint32_t pipeconf;
7231
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007232 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007233
Ville Syrjäläe56134b2017-06-01 17:36:19 +03007234 /* we keep both pipes enabled on 830 */
7235 if (IS_I830(dev_priv))
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007236 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007237
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007238 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007239 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007240
Daniel Vetterff9ce462013-04-24 14:57:17 +02007241 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007242 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7243 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007244 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007245 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007246 pipeconf |= PIPECONF_DITHER_EN |
7247 PIPECONF_DITHER_TYPE_SP;
7248
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007249 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007250 case 18:
7251 pipeconf |= PIPECONF_6BPC;
7252 break;
7253 case 24:
7254 pipeconf |= PIPECONF_8BPC;
7255 break;
7256 case 30:
7257 pipeconf |= PIPECONF_10BPC;
7258 break;
7259 default:
7260 /* Case prevented by intel_choose_pipe_bpp_dither. */
7261 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007262 }
7263 }
7264
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007265 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007266 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007267 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007268 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7269 else
7270 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7271 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007272 pipeconf |= PIPECONF_PROGRESSIVE;
7273
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007274 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007275 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007276 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007277
Daniel Vetter84b046f2013-02-19 18:48:54 +01007278 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7279 POSTING_READ(PIPECONF(intel_crtc->pipe));
7280}
7281
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007282static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7283 struct intel_crtc_state *crtc_state)
7284{
7285 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007286 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007287 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007288 int refclk = 48000;
7289
7290 memset(&crtc_state->dpll_hw_state, 0,
7291 sizeof(crtc_state->dpll_hw_state));
7292
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007293 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007294 if (intel_panel_use_ssc(dev_priv)) {
7295 refclk = dev_priv->vbt.lvds_ssc_freq;
7296 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7297 }
7298
7299 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007300 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007301 limit = &intel_limits_i8xx_dvo;
7302 } else {
7303 limit = &intel_limits_i8xx_dac;
7304 }
7305
7306 if (!crtc_state->clock_set &&
7307 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7308 refclk, NULL, &crtc_state->dpll)) {
7309 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7310 return -EINVAL;
7311 }
7312
7313 i8xx_compute_dpll(crtc, crtc_state, NULL);
7314
7315 return 0;
7316}
7317
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007318static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7319 struct intel_crtc_state *crtc_state)
7320{
7321 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007322 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007323 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007324 int refclk = 96000;
7325
7326 memset(&crtc_state->dpll_hw_state, 0,
7327 sizeof(crtc_state->dpll_hw_state));
7328
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007329 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007330 if (intel_panel_use_ssc(dev_priv)) {
7331 refclk = dev_priv->vbt.lvds_ssc_freq;
7332 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7333 }
7334
7335 if (intel_is_dual_link_lvds(dev))
7336 limit = &intel_limits_g4x_dual_channel_lvds;
7337 else
7338 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007339 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7340 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007341 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007342 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007343 limit = &intel_limits_g4x_sdvo;
7344 } else {
7345 /* The option is for other outputs */
7346 limit = &intel_limits_i9xx_sdvo;
7347 }
7348
7349 if (!crtc_state->clock_set &&
7350 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7351 refclk, NULL, &crtc_state->dpll)) {
7352 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7353 return -EINVAL;
7354 }
7355
7356 i9xx_compute_dpll(crtc, crtc_state, NULL);
7357
7358 return 0;
7359}
7360
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007361static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7362 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007363{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007364 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007365 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007366 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007367 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007368
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007369 memset(&crtc_state->dpll_hw_state, 0,
7370 sizeof(crtc_state->dpll_hw_state));
7371
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007372 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007373 if (intel_panel_use_ssc(dev_priv)) {
7374 refclk = dev_priv->vbt.lvds_ssc_freq;
7375 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7376 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007377
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007378 limit = &intel_limits_pineview_lvds;
7379 } else {
7380 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007381 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007382
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007383 if (!crtc_state->clock_set &&
7384 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7385 refclk, NULL, &crtc_state->dpll)) {
7386 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7387 return -EINVAL;
7388 }
7389
7390 i9xx_compute_dpll(crtc, crtc_state, NULL);
7391
7392 return 0;
7393}
7394
7395static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7396 struct intel_crtc_state *crtc_state)
7397{
7398 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007399 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007400 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007401 int refclk = 96000;
7402
7403 memset(&crtc_state->dpll_hw_state, 0,
7404 sizeof(crtc_state->dpll_hw_state));
7405
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007406 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007407 if (intel_panel_use_ssc(dev_priv)) {
7408 refclk = dev_priv->vbt.lvds_ssc_freq;
7409 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007410 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007411
7412 limit = &intel_limits_i9xx_lvds;
7413 } else {
7414 limit = &intel_limits_i9xx_sdvo;
7415 }
7416
7417 if (!crtc_state->clock_set &&
7418 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7419 refclk, NULL, &crtc_state->dpll)) {
7420 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7421 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007422 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007423
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007424 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007425
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007426 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007427}
7428
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007429static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7430 struct intel_crtc_state *crtc_state)
7431{
7432 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007433 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007434
7435 memset(&crtc_state->dpll_hw_state, 0,
7436 sizeof(crtc_state->dpll_hw_state));
7437
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007438 if (!crtc_state->clock_set &&
7439 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7440 refclk, NULL, &crtc_state->dpll)) {
7441 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7442 return -EINVAL;
7443 }
7444
7445 chv_compute_dpll(crtc, crtc_state);
7446
7447 return 0;
7448}
7449
7450static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7451 struct intel_crtc_state *crtc_state)
7452{
7453 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007454 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007455
7456 memset(&crtc_state->dpll_hw_state, 0,
7457 sizeof(crtc_state->dpll_hw_state));
7458
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007459 if (!crtc_state->clock_set &&
7460 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7461 refclk, NULL, &crtc_state->dpll)) {
7462 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7463 return -EINVAL;
7464 }
7465
7466 vlv_compute_dpll(crtc, crtc_state);
7467
7468 return 0;
7469}
7470
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007471static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007472 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007473{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007474 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007475 uint32_t tmp;
7476
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007477 if (INTEL_GEN(dev_priv) <= 3 &&
7478 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007479 return;
7480
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007481 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007482 if (!(tmp & PFIT_ENABLE))
7483 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007484
Daniel Vetter06922822013-07-11 13:35:40 +02007485 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007486 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007487 if (crtc->pipe != PIPE_B)
7488 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007489 } else {
7490 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7491 return;
7492 }
7493
Daniel Vetter06922822013-07-11 13:35:40 +02007494 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007495 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007496}
7497
Jesse Barnesacbec812013-09-20 11:29:32 -07007498static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007499 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007500{
7501 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007502 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007503 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007504 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007505 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007506 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007507
Ville Syrjäläb5219732016-03-15 16:40:01 +02007508 /* In case of DSI, DPLL will not be used */
7509 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307510 return;
7511
Ville Syrjäläa5805162015-05-26 20:42:30 +03007512 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007513 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007514 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007515
7516 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7517 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7518 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7519 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7520 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7521
Imre Deakdccbea32015-06-22 23:35:51 +03007522 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007523}
7524
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007525static void
7526i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7527 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007528{
7529 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007530 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007531 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
7532 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
7533 enum pipe pipe = crtc->pipe;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007534 u32 val, base, offset;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007535 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007536 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007537 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007538 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007539
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02007540 if (!plane->get_hw_state(plane))
Damien Lespiau42a7b082015-02-05 19:35:13 +00007541 return;
7542
Damien Lespiaud9806c92015-01-21 14:07:19 +00007543 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007544 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007545 DRM_DEBUG_KMS("failed to alloc fb\n");
7546 return;
7547 }
7548
Damien Lespiau1b842c82015-01-21 13:50:54 +00007549 fb = &intel_fb->base;
7550
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007551 fb->dev = dev;
7552
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02007553 val = I915_READ(DSPCNTR(i9xx_plane));
7554
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007555 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007556 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007557 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007558 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007559 }
7560 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007561
7562 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007563 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007564 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007565
Ville Syrjälä81894b22017-11-17 21:19:13 +02007566 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
7567 offset = I915_READ(DSPOFFSET(i9xx_plane));
7568 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
7569 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007570 if (plane_config->tiling)
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007571 offset = I915_READ(DSPTILEOFF(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007572 else
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007573 offset = I915_READ(DSPLINOFF(i9xx_plane));
7574 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007575 } else {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007576 base = I915_READ(DSPADDR(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007577 }
7578 plane_config->base = base;
7579
7580 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007581 fb->width = ((val >> 16) & 0xfff) + 1;
7582 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007583
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007584 val = I915_READ(DSPSTRIDE(i9xx_plane));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007585 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007586
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007587 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007588
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007589 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007590
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007591 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7592 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007593 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007594 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007595
Damien Lespiau2d140302015-02-05 17:22:18 +00007596 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007597}
7598
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007599static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007600 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007601{
7602 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007603 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007604 int pipe = pipe_config->cpu_transcoder;
7605 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007606 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007607 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007608 int refclk = 100000;
7609
Ville Syrjäläb5219732016-03-15 16:40:01 +02007610 /* In case of DSI, DPLL will not be used */
7611 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7612 return;
7613
Ville Syrjäläa5805162015-05-26 20:42:30 +03007614 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007615 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7616 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7617 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7618 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007619 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007620 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007621
7622 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007623 clock.m2 = (pll_dw0 & 0xff) << 22;
7624 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7625 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007626 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7627 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7628 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7629
Imre Deakdccbea32015-06-22 23:35:51 +03007630 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007631}
7632
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007633static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007634 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007635{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007636 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007637 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007638 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007639 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007640
Imre Deak17290502016-02-12 18:55:11 +02007641 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7642 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007643 return false;
7644
Daniel Vettere143a212013-07-04 12:01:15 +02007645 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007646 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007647
Imre Deak17290502016-02-12 18:55:11 +02007648 ret = false;
7649
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007650 tmp = I915_READ(PIPECONF(crtc->pipe));
7651 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007652 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007653
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007654 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7655 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007656 switch (tmp & PIPECONF_BPC_MASK) {
7657 case PIPECONF_6BPC:
7658 pipe_config->pipe_bpp = 18;
7659 break;
7660 case PIPECONF_8BPC:
7661 pipe_config->pipe_bpp = 24;
7662 break;
7663 case PIPECONF_10BPC:
7664 pipe_config->pipe_bpp = 30;
7665 break;
7666 default:
7667 break;
7668 }
7669 }
7670
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007671 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007672 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007673 pipe_config->limited_color_range = true;
7674
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007675 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007676 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7677
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007678 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007679 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007680
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007681 i9xx_get_pfit_config(crtc, pipe_config);
7682
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007683 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007684 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007685 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007686 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7687 else
7688 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007689 pipe_config->pixel_multiplier =
7690 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7691 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007692 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007693 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007694 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007695 tmp = I915_READ(DPLL(crtc->pipe));
7696 pipe_config->pixel_multiplier =
7697 ((tmp & SDVO_MULTIPLIER_MASK)
7698 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7699 } else {
7700 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7701 * port and will be fixed up in the encoder->get_config
7702 * function. */
7703 pipe_config->pixel_multiplier = 1;
7704 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007705 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007706 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007707 /*
7708 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7709 * on 830. Filter it out here so that we don't
7710 * report errors due to that.
7711 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007712 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007713 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7714
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007715 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7716 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007717 } else {
7718 /* Mask out read-only status bits. */
7719 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7720 DPLL_PORTC_READY_MASK |
7721 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007722 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007723
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007724 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007725 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007726 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007727 vlv_crtc_clock_get(crtc, pipe_config);
7728 else
7729 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007730
Ville Syrjälä0f646142015-08-26 19:39:18 +03007731 /*
7732 * Normally the dotclock is filled in by the encoder .get_config()
7733 * but in case the pipe is enabled w/o any ports we need a sane
7734 * default.
7735 */
7736 pipe_config->base.adjusted_mode.crtc_clock =
7737 pipe_config->port_clock / pipe_config->pixel_multiplier;
7738
Imre Deak17290502016-02-12 18:55:11 +02007739 ret = true;
7740
7741out:
7742 intel_display_power_put(dev_priv, power_domain);
7743
7744 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007745}
7746
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007747static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007748{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007749 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007750 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007751 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007752 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007753 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007754 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007755 bool has_ck505 = false;
7756 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007757 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007758
7759 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007760 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007761 switch (encoder->type) {
7762 case INTEL_OUTPUT_LVDS:
7763 has_panel = true;
7764 has_lvds = true;
7765 break;
7766 case INTEL_OUTPUT_EDP:
7767 has_panel = true;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02007768 if (encoder->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007769 has_cpu_edp = true;
7770 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007771 default:
7772 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007773 }
7774 }
7775
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007776 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007777 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007778 can_ssc = has_ck505;
7779 } else {
7780 has_ck505 = false;
7781 can_ssc = true;
7782 }
7783
Lyude1c1a24d2016-06-14 11:04:09 -04007784 /* Check if any DPLLs are using the SSC source */
7785 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7786 u32 temp = I915_READ(PCH_DPLL(i));
7787
7788 if (!(temp & DPLL_VCO_ENABLE))
7789 continue;
7790
7791 if ((temp & PLL_REF_INPUT_MASK) ==
7792 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7793 using_ssc_source = true;
7794 break;
7795 }
7796 }
7797
7798 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7799 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007800
7801 /* Ironlake: try to setup display ref clock before DPLL
7802 * enabling. This is only under driver's control after
7803 * PCH B stepping, previous chipset stepping should be
7804 * ignoring this setting.
7805 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007806 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007807
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007808 /* As we must carefully and slowly disable/enable each source in turn,
7809 * compute the final state we want first and check if we need to
7810 * make any changes at all.
7811 */
7812 final = val;
7813 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007814 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007815 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007816 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007817 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7818
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007819 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007820 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007821 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007822
Keith Packard199e5d72011-09-22 12:01:57 -07007823 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007824 final |= DREF_SSC_SOURCE_ENABLE;
7825
7826 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7827 final |= DREF_SSC1_ENABLE;
7828
7829 if (has_cpu_edp) {
7830 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7831 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7832 else
7833 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7834 } else
7835 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04007836 } else if (using_ssc_source) {
7837 final |= DREF_SSC_SOURCE_ENABLE;
7838 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007839 }
7840
7841 if (final == val)
7842 return;
7843
7844 /* Always enable nonspread source */
7845 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7846
7847 if (has_ck505)
7848 val |= DREF_NONSPREAD_CK505_ENABLE;
7849 else
7850 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7851
7852 if (has_panel) {
7853 val &= ~DREF_SSC_SOURCE_MASK;
7854 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007855
Keith Packard199e5d72011-09-22 12:01:57 -07007856 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007857 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007858 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007859 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007860 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007861 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007862
7863 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007864 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007865 POSTING_READ(PCH_DREF_CONTROL);
7866 udelay(200);
7867
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007868 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007869
7870 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007871 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007872 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007873 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007874 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007875 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007876 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007877 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007878 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007879
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007880 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007881 POSTING_READ(PCH_DREF_CONTROL);
7882 udelay(200);
7883 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04007884 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007885
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007886 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007887
7888 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007889 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007890
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007891 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007892 POSTING_READ(PCH_DREF_CONTROL);
7893 udelay(200);
7894
Lyude1c1a24d2016-06-14 11:04:09 -04007895 if (!using_ssc_source) {
7896 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007897
Lyude1c1a24d2016-06-14 11:04:09 -04007898 /* Turn off the SSC source */
7899 val &= ~DREF_SSC_SOURCE_MASK;
7900 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007901
Lyude1c1a24d2016-06-14 11:04:09 -04007902 /* Turn off SSC1 */
7903 val &= ~DREF_SSC1_ENABLE;
7904
7905 I915_WRITE(PCH_DREF_CONTROL, val);
7906 POSTING_READ(PCH_DREF_CONTROL);
7907 udelay(200);
7908 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07007909 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007910
7911 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007912}
7913
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007914static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007915{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007916 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007917
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007918 tmp = I915_READ(SOUTH_CHICKEN2);
7919 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7920 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007921
Imre Deakcf3598c2016-06-28 13:37:31 +03007922 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7923 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007924 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007925
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007926 tmp = I915_READ(SOUTH_CHICKEN2);
7927 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7928 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007929
Imre Deakcf3598c2016-06-28 13:37:31 +03007930 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7931 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007932 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007933}
7934
7935/* WaMPhyProgramming:hsw */
7936static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7937{
7938 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007939
7940 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7941 tmp &= ~(0xFF << 24);
7942 tmp |= (0x12 << 24);
7943 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7944
Paulo Zanonidde86e22012-12-01 12:04:25 -02007945 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7946 tmp |= (1 << 11);
7947 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7948
7949 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7950 tmp |= (1 << 11);
7951 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7952
Paulo Zanonidde86e22012-12-01 12:04:25 -02007953 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7954 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7955 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7956
7957 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7958 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7959 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7960
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007961 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7962 tmp &= ~(7 << 13);
7963 tmp |= (5 << 13);
7964 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007965
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007966 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7967 tmp &= ~(7 << 13);
7968 tmp |= (5 << 13);
7969 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007970
7971 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7972 tmp &= ~0xFF;
7973 tmp |= 0x1C;
7974 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7975
7976 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7977 tmp &= ~0xFF;
7978 tmp |= 0x1C;
7979 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7980
7981 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7982 tmp &= ~(0xFF << 16);
7983 tmp |= (0x1C << 16);
7984 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7985
7986 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7987 tmp &= ~(0xFF << 16);
7988 tmp |= (0x1C << 16);
7989 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7990
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007991 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7992 tmp |= (1 << 27);
7993 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007994
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007995 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7996 tmp |= (1 << 27);
7997 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007998
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007999 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8000 tmp &= ~(0xF << 28);
8001 tmp |= (4 << 28);
8002 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008003
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008004 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8005 tmp &= ~(0xF << 28);
8006 tmp |= (4 << 28);
8007 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008008}
8009
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008010/* Implements 3 different sequences from BSpec chapter "Display iCLK
8011 * Programming" based on the parameters passed:
8012 * - Sequence to enable CLKOUT_DP
8013 * - Sequence to enable CLKOUT_DP without spread
8014 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8015 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008016static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
8017 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008018{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008019 uint32_t reg, tmp;
8020
8021 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8022 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008023 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
8024 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008025 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008026
Ville Syrjäläa5805162015-05-26 20:42:30 +03008027 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008028
8029 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8030 tmp &= ~SBI_SSCCTL_DISABLE;
8031 tmp |= SBI_SSCCTL_PATHALT;
8032 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8033
8034 udelay(24);
8035
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008036 if (with_spread) {
8037 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8038 tmp &= ~SBI_SSCCTL_PATHALT;
8039 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008040
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008041 if (with_fdi) {
8042 lpt_reset_fdi_mphy(dev_priv);
8043 lpt_program_fdi_mphy(dev_priv);
8044 }
8045 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008046
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008047 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008048 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8049 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8050 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008051
Ville Syrjäläa5805162015-05-26 20:42:30 +03008052 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008053}
8054
Paulo Zanoni47701c32013-07-23 11:19:25 -03008055/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008056static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03008057{
Paulo Zanoni47701c32013-07-23 11:19:25 -03008058 uint32_t reg, tmp;
8059
Ville Syrjäläa5805162015-05-26 20:42:30 +03008060 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008061
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008062 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008063 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8064 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8065 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8066
8067 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8068 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8069 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8070 tmp |= SBI_SSCCTL_PATHALT;
8071 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8072 udelay(32);
8073 }
8074 tmp |= SBI_SSCCTL_DISABLE;
8075 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8076 }
8077
Ville Syrjäläa5805162015-05-26 20:42:30 +03008078 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008079}
8080
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008081#define BEND_IDX(steps) ((50 + (steps)) / 5)
8082
8083static const uint16_t sscdivintphase[] = {
8084 [BEND_IDX( 50)] = 0x3B23,
8085 [BEND_IDX( 45)] = 0x3B23,
8086 [BEND_IDX( 40)] = 0x3C23,
8087 [BEND_IDX( 35)] = 0x3C23,
8088 [BEND_IDX( 30)] = 0x3D23,
8089 [BEND_IDX( 25)] = 0x3D23,
8090 [BEND_IDX( 20)] = 0x3E23,
8091 [BEND_IDX( 15)] = 0x3E23,
8092 [BEND_IDX( 10)] = 0x3F23,
8093 [BEND_IDX( 5)] = 0x3F23,
8094 [BEND_IDX( 0)] = 0x0025,
8095 [BEND_IDX( -5)] = 0x0025,
8096 [BEND_IDX(-10)] = 0x0125,
8097 [BEND_IDX(-15)] = 0x0125,
8098 [BEND_IDX(-20)] = 0x0225,
8099 [BEND_IDX(-25)] = 0x0225,
8100 [BEND_IDX(-30)] = 0x0325,
8101 [BEND_IDX(-35)] = 0x0325,
8102 [BEND_IDX(-40)] = 0x0425,
8103 [BEND_IDX(-45)] = 0x0425,
8104 [BEND_IDX(-50)] = 0x0525,
8105};
8106
8107/*
8108 * Bend CLKOUT_DP
8109 * steps -50 to 50 inclusive, in steps of 5
8110 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8111 * change in clock period = -(steps / 10) * 5.787 ps
8112 */
8113static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8114{
8115 uint32_t tmp;
8116 int idx = BEND_IDX(steps);
8117
8118 if (WARN_ON(steps % 5 != 0))
8119 return;
8120
8121 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8122 return;
8123
8124 mutex_lock(&dev_priv->sb_lock);
8125
8126 if (steps % 10 != 0)
8127 tmp = 0xAAAAAAAB;
8128 else
8129 tmp = 0x00000000;
8130 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8131
8132 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8133 tmp &= 0xffff0000;
8134 tmp |= sscdivintphase[idx];
8135 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8136
8137 mutex_unlock(&dev_priv->sb_lock);
8138}
8139
8140#undef BEND_IDX
8141
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008142static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008143{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008144 struct intel_encoder *encoder;
8145 bool has_vga = false;
8146
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008147 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008148 switch (encoder->type) {
8149 case INTEL_OUTPUT_ANALOG:
8150 has_vga = true;
8151 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008152 default:
8153 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008154 }
8155 }
8156
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008157 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008158 lpt_bend_clkout_dp(dev_priv, 0);
8159 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008160 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008161 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008162 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008163}
8164
Paulo Zanonidde86e22012-12-01 12:04:25 -02008165/*
8166 * Initialize reference clocks when the driver loads
8167 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008168void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008169{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008170 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008171 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008172 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008173 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008174}
8175
Daniel Vetter6ff93602013-04-19 11:24:36 +02008176static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008177{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008178 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03008179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8180 int pipe = intel_crtc->pipe;
8181 uint32_t val;
8182
Daniel Vetter78114072013-06-13 00:54:57 +02008183 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008184
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008185 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008186 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008187 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008188 break;
8189 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008190 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008191 break;
8192 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008193 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008194 break;
8195 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008196 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008197 break;
8198 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008199 /* Case prevented by intel_choose_pipe_bpp_dither. */
8200 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008201 }
8202
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008203 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008204 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8205
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008206 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008207 val |= PIPECONF_INTERLACED_ILK;
8208 else
8209 val |= PIPECONF_PROGRESSIVE;
8210
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008211 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008212 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008213
Paulo Zanonic8203562012-09-12 10:06:29 -03008214 I915_WRITE(PIPECONF(pipe), val);
8215 POSTING_READ(PIPECONF(pipe));
8216}
8217
Daniel Vetter6ff93602013-04-19 11:24:36 +02008218static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008219{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008220 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008221 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008222 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008223 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008224
Jani Nikula391bf042016-03-18 17:05:40 +02008225 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008226 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8227
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008228 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008229 val |= PIPECONF_INTERLACED_ILK;
8230 else
8231 val |= PIPECONF_PROGRESSIVE;
8232
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008233 I915_WRITE(PIPECONF(cpu_transcoder), val);
8234 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008235}
8236
Jani Nikula391bf042016-03-18 17:05:40 +02008237static void haswell_set_pipemisc(struct drm_crtc *crtc)
8238{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008239 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008240 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Shashank Sharmab22ca992017-07-24 19:19:32 +05308241 struct intel_crtc_state *config = intel_crtc->config;
Jani Nikula391bf042016-03-18 17:05:40 +02008242
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00008243 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
Jani Nikula391bf042016-03-18 17:05:40 +02008244 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008245
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008246 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008247 case 18:
8248 val |= PIPEMISC_DITHER_6_BPC;
8249 break;
8250 case 24:
8251 val |= PIPEMISC_DITHER_8_BPC;
8252 break;
8253 case 30:
8254 val |= PIPEMISC_DITHER_10_BPC;
8255 break;
8256 case 36:
8257 val |= PIPEMISC_DITHER_12_BPC;
8258 break;
8259 default:
8260 /* Case prevented by pipe_config_set_bpp. */
8261 BUG();
8262 }
8263
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008264 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008265 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8266
Shashank Sharmab22ca992017-07-24 19:19:32 +05308267 if (config->ycbcr420) {
8268 val |= PIPEMISC_OUTPUT_COLORSPACE_YUV |
8269 PIPEMISC_YUV420_ENABLE |
8270 PIPEMISC_YUV420_MODE_FULL_BLEND;
8271 }
8272
Jani Nikula391bf042016-03-18 17:05:40 +02008273 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008274 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008275}
8276
Paulo Zanonid4b19312012-11-29 11:29:32 -02008277int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8278{
8279 /*
8280 * Account for spread spectrum to avoid
8281 * oversubscribing the link. Max center spread
8282 * is 2.5%; use 5% for safety's sake.
8283 */
8284 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008285 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008286}
8287
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008288static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008289{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008290 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008291}
8292
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008293static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8294 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008295 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008296{
8297 struct drm_crtc *crtc = &intel_crtc->base;
8298 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008299 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008300 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008301 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008302
Chris Wilsonc1858122010-12-03 21:35:48 +00008303 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008304 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008305 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008306 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008307 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008308 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008309 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008310 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008311 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008312
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008313 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008314
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008315 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8316 fp |= FP_CB_TUNE;
8317
8318 if (reduced_clock) {
8319 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8320
8321 if (reduced_clock->m < factor * reduced_clock->n)
8322 fp2 |= FP_CB_TUNE;
8323 } else {
8324 fp2 = fp;
8325 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008326
Chris Wilson5eddb702010-09-11 13:48:45 +01008327 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008328
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008329 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008330 dpll |= DPLLB_MODE_LVDS;
8331 else
8332 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008333
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008334 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008335 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008336
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008337 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8338 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008339 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008340
Ville Syrjälä37a56502016-06-22 21:57:04 +03008341 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008342 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008343
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008344 /*
8345 * The high speed IO clock is only really required for
8346 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8347 * possible to share the DPLL between CRT and HDMI. Enabling
8348 * the clock needlessly does no real harm, except use up a
8349 * bit of power potentially.
8350 *
8351 * We'll limit this to IVB with 3 pipes, since it has only two
8352 * DPLLs and so DPLL sharing is the only way to get three pipes
8353 * driving PCH ports at the same time. On SNB we could do this,
8354 * and potentially avoid enabling the second DPLL, but it's not
8355 * clear if it''s a win or loss power wise. No point in doing
8356 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8357 */
8358 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8359 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8360 dpll |= DPLL_SDVO_HIGH_SPEED;
8361
Eric Anholta07d6782011-03-30 13:01:08 -07008362 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008363 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008364 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008365 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008366
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008367 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008368 case 5:
8369 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8370 break;
8371 case 7:
8372 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8373 break;
8374 case 10:
8375 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8376 break;
8377 case 14:
8378 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8379 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008380 }
8381
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008382 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8383 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008384 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008385 else
8386 dpll |= PLL_REF_INPUT_DREFCLK;
8387
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008388 dpll |= DPLL_VCO_ENABLE;
8389
8390 crtc_state->dpll_hw_state.dpll = dpll;
8391 crtc_state->dpll_hw_state.fp0 = fp;
8392 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008393}
8394
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008395static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8396 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008397{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008398 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008399 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008400 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008401 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008402
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008403 memset(&crtc_state->dpll_hw_state, 0,
8404 sizeof(crtc_state->dpll_hw_state));
8405
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008406 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8407 if (!crtc_state->has_pch_encoder)
8408 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008409
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008410 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008411 if (intel_panel_use_ssc(dev_priv)) {
8412 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8413 dev_priv->vbt.lvds_ssc_freq);
8414 refclk = dev_priv->vbt.lvds_ssc_freq;
8415 }
8416
8417 if (intel_is_dual_link_lvds(dev)) {
8418 if (refclk == 100000)
8419 limit = &intel_limits_ironlake_dual_lvds_100m;
8420 else
8421 limit = &intel_limits_ironlake_dual_lvds;
8422 } else {
8423 if (refclk == 100000)
8424 limit = &intel_limits_ironlake_single_lvds_100m;
8425 else
8426 limit = &intel_limits_ironlake_single_lvds;
8427 }
8428 } else {
8429 limit = &intel_limits_ironlake_dac;
8430 }
8431
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008432 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008433 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8434 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008435 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8436 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008437 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008438
Gustavo A. R. Silvacbaa3312017-05-15 16:56:05 -05008439 ironlake_compute_dpll(crtc, crtc_state, NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008440
Gustavo A. R. Silvaefd38b62017-05-15 17:00:28 -05008441 if (!intel_get_shared_dpll(crtc, crtc_state, NULL)) {
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008442 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8443 pipe_name(crtc->pipe));
8444 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008445 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008446
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008447 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008448}
8449
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008450static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8451 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008452{
8453 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008454 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008455 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008456
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008457 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8458 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8459 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8460 & ~TU_SIZE_MASK;
8461 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8462 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8463 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8464}
8465
8466static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8467 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008468 struct intel_link_m_n *m_n,
8469 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008470{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008471 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008472 enum pipe pipe = crtc->pipe;
8473
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008474 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008475 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8476 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8477 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8478 & ~TU_SIZE_MASK;
8479 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8480 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8481 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008482 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8483 * gen < 8) and if DRRS is supported (to make sure the
8484 * registers are not unnecessarily read).
8485 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008486 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008487 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008488 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8489 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8490 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8491 & ~TU_SIZE_MASK;
8492 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8493 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8494 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8495 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008496 } else {
8497 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8498 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8499 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8500 & ~TU_SIZE_MASK;
8501 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8502 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8503 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8504 }
8505}
8506
8507void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008508 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008509{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008510 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008511 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8512 else
8513 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008514 &pipe_config->dp_m_n,
8515 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008516}
8517
Daniel Vetter72419202013-04-04 13:28:53 +02008518static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008519 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008520{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008521 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008522 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008523}
8524
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008525static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008526 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008527{
8528 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008529 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008530 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8531 uint32_t ps_ctrl = 0;
8532 int id = -1;
8533 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008534
Chandra Kondurua1b22782015-04-07 15:28:45 -07008535 /* find scaler attached to this pipe */
8536 for (i = 0; i < crtc->num_scalers; i++) {
8537 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8538 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8539 id = i;
8540 pipe_config->pch_pfit.enabled = true;
8541 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8542 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8543 break;
8544 }
8545 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008546
Chandra Kondurua1b22782015-04-07 15:28:45 -07008547 scaler_state->scaler_id = id;
8548 if (id >= 0) {
8549 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8550 } else {
8551 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008552 }
8553}
8554
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008555static void
8556skylake_get_initial_plane_config(struct intel_crtc *crtc,
8557 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008558{
8559 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008560 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008561 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
8562 enum plane_id plane_id = plane->id;
8563 enum pipe pipe = crtc->pipe;
James Ausmus4036c782017-11-13 10:11:28 -08008564 u32 val, base, offset, stride_mult, tiling, alpha;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008565 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008566 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008567 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008568 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008569
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02008570 if (!plane->get_hw_state(plane))
8571 return;
8572
Damien Lespiaud9806c92015-01-21 14:07:19 +00008573 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008574 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008575 DRM_DEBUG_KMS("failed to alloc fb\n");
8576 return;
8577 }
8578
Damien Lespiau1b842c82015-01-21 13:50:54 +00008579 fb = &intel_fb->base;
8580
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008581 fb->dev = dev;
8582
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008583 val = I915_READ(PLANE_CTL(pipe, plane_id));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008584
James Ausmusb5972772018-01-30 11:49:16 -02008585 if (INTEL_GEN(dev_priv) >= 11)
8586 pixel_format = val & ICL_PLANE_CTL_FORMAT_MASK;
8587 else
8588 pixel_format = val & PLANE_CTL_FORMAT_MASK;
James Ausmus4036c782017-11-13 10:11:28 -08008589
8590 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008591 alpha = I915_READ(PLANE_COLOR_CTL(pipe, plane_id));
James Ausmus4036c782017-11-13 10:11:28 -08008592 alpha &= PLANE_COLOR_ALPHA_MASK;
8593 } else {
8594 alpha = val & PLANE_CTL_ALPHA_MASK;
8595 }
8596
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008597 fourcc = skl_format_to_fourcc(pixel_format,
James Ausmus4036c782017-11-13 10:11:28 -08008598 val & PLANE_CTL_ORDER_RGBX, alpha);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008599 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008600
Damien Lespiau40f46282015-02-27 11:15:21 +00008601 tiling = val & PLANE_CTL_TILED_MASK;
8602 switch (tiling) {
8603 case PLANE_CTL_TILED_LINEAR:
Ben Widawsky2f075562017-03-24 14:29:48 -07008604 fb->modifier = DRM_FORMAT_MOD_LINEAR;
Damien Lespiau40f46282015-02-27 11:15:21 +00008605 break;
8606 case PLANE_CTL_TILED_X:
8607 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008608 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008609 break;
8610 case PLANE_CTL_TILED_Y:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008611 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8612 fb->modifier = I915_FORMAT_MOD_Y_TILED_CCS;
8613 else
8614 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008615 break;
8616 case PLANE_CTL_TILED_YF:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008617 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8618 fb->modifier = I915_FORMAT_MOD_Yf_TILED_CCS;
8619 else
8620 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008621 break;
8622 default:
8623 MISSING_CASE(tiling);
8624 goto error;
8625 }
8626
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008627 base = I915_READ(PLANE_SURF(pipe, plane_id)) & 0xfffff000;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008628 plane_config->base = base;
8629
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008630 offset = I915_READ(PLANE_OFFSET(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008631
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008632 val = I915_READ(PLANE_SIZE(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008633 fb->height = ((val >> 16) & 0xfff) + 1;
8634 fb->width = ((val >> 0) & 0x1fff) + 1;
8635
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008636 val = I915_READ(PLANE_STRIDE(pipe, plane_id));
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008637 stride_mult = intel_fb_stride_alignment(fb, 0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008638 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8639
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008640 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008641
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008642 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008643
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008644 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8645 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008646 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008647 plane_config->size);
8648
Damien Lespiau2d140302015-02-05 17:22:18 +00008649 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008650 return;
8651
8652error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008653 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008654}
8655
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008656static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008657 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008658{
8659 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008660 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008661 uint32_t tmp;
8662
8663 tmp = I915_READ(PF_CTL(crtc->pipe));
8664
8665 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008666 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008667 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8668 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008669
8670 /* We currently do not free assignements of panel fitters on
8671 * ivb/hsw (since we don't use the higher upscaling modes which
8672 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008673 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008674 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8675 PF_PIPE_SEL_IVB(crtc->pipe));
8676 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008677 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008678}
8679
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008680static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008681 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008682{
8683 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008684 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008685 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008686 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008687 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008688
Imre Deak17290502016-02-12 18:55:11 +02008689 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8690 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008691 return false;
8692
Daniel Vettere143a212013-07-04 12:01:15 +02008693 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008694 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008695
Imre Deak17290502016-02-12 18:55:11 +02008696 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008697 tmp = I915_READ(PIPECONF(crtc->pipe));
8698 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008699 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008700
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008701 switch (tmp & PIPECONF_BPC_MASK) {
8702 case PIPECONF_6BPC:
8703 pipe_config->pipe_bpp = 18;
8704 break;
8705 case PIPECONF_8BPC:
8706 pipe_config->pipe_bpp = 24;
8707 break;
8708 case PIPECONF_10BPC:
8709 pipe_config->pipe_bpp = 30;
8710 break;
8711 case PIPECONF_12BPC:
8712 pipe_config->pipe_bpp = 36;
8713 break;
8714 default:
8715 break;
8716 }
8717
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008718 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8719 pipe_config->limited_color_range = true;
8720
Daniel Vetterab9412b2013-05-03 11:49:46 +02008721 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008722 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008723 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008724
Daniel Vetter88adfff2013-03-28 10:42:01 +01008725 pipe_config->has_pch_encoder = true;
8726
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008727 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8728 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8729 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008730
8731 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008732
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008733 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008734 /*
8735 * The pipe->pch transcoder and pch transcoder->pll
8736 * mapping is fixed.
8737 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008738 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008739 } else {
8740 tmp = I915_READ(PCH_DPLL_SEL);
8741 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008742 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008743 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008744 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008745 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008746
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008747 pipe_config->shared_dpll =
8748 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8749 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008750
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02008751 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8752 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008753
8754 tmp = pipe_config->dpll_hw_state.dpll;
8755 pipe_config->pixel_multiplier =
8756 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8757 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008758
8759 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008760 } else {
8761 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008762 }
8763
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008764 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008765 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008766
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008767 ironlake_get_pfit_config(crtc, pipe_config);
8768
Imre Deak17290502016-02-12 18:55:11 +02008769 ret = true;
8770
8771out:
8772 intel_display_power_put(dev_priv, power_domain);
8773
8774 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008775}
8776
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008777static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8778{
Chris Wilson91c8a322016-07-05 10:40:23 +01008779 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008780 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008781
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008782 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008783 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008784 pipe_name(crtc->pipe));
8785
Imre Deak9c3a16c2017-08-14 18:15:30 +03008786 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL)),
8787 "Display power well on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008788 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03008789 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8790 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03008791 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008792 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008793 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008794 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05008795 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008796 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008797 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008798 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008799 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008800 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008801 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008802
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008803 /*
8804 * In theory we can still leave IRQs enabled, as long as only the HPD
8805 * interrupts remain enabled. We used to check for that, but since it's
8806 * gen-specific and since we only disable LCPLL after we fully disable
8807 * the interrupts, the check below should be enough.
8808 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008809 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008810}
8811
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008812static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8813{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008814 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008815 return I915_READ(D_COMP_HSW);
8816 else
8817 return I915_READ(D_COMP_BDW);
8818}
8819
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008820static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8821{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008822 if (IS_HASWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008823 mutex_lock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008824 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8825 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01008826 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008827 mutex_unlock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008828 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008829 I915_WRITE(D_COMP_BDW, val);
8830 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008831 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008832}
8833
8834/*
8835 * This function implements pieces of two sequences from BSpec:
8836 * - Sequence for display software to disable LCPLL
8837 * - Sequence for display software to allow package C8+
8838 * The steps implemented here are just the steps that actually touch the LCPLL
8839 * register. Callers should take care of disabling all the display engine
8840 * functions, doing the mode unset, fixing interrupts, etc.
8841 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008842static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8843 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008844{
8845 uint32_t val;
8846
8847 assert_can_disable_lcpll(dev_priv);
8848
8849 val = I915_READ(LCPLL_CTL);
8850
8851 if (switch_to_fclk) {
8852 val |= LCPLL_CD_SOURCE_FCLK;
8853 I915_WRITE(LCPLL_CTL, val);
8854
Imre Deakf53dd632016-06-28 13:37:32 +03008855 if (wait_for_us(I915_READ(LCPLL_CTL) &
8856 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008857 DRM_ERROR("Switching to FCLK failed\n");
8858
8859 val = I915_READ(LCPLL_CTL);
8860 }
8861
8862 val |= LCPLL_PLL_DISABLE;
8863 I915_WRITE(LCPLL_CTL, val);
8864 POSTING_READ(LCPLL_CTL);
8865
Chris Wilson24d84412016-06-30 15:33:07 +01008866 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008867 DRM_ERROR("LCPLL still locked\n");
8868
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008869 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008870 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008871 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008872 ndelay(100);
8873
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008874 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8875 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008876 DRM_ERROR("D_COMP RCOMP still in progress\n");
8877
8878 if (allow_power_down) {
8879 val = I915_READ(LCPLL_CTL);
8880 val |= LCPLL_POWER_DOWN_ALLOW;
8881 I915_WRITE(LCPLL_CTL, val);
8882 POSTING_READ(LCPLL_CTL);
8883 }
8884}
8885
8886/*
8887 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8888 * source.
8889 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008890static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008891{
8892 uint32_t val;
8893
8894 val = I915_READ(LCPLL_CTL);
8895
8896 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8897 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8898 return;
8899
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008900 /*
8901 * Make sure we're not on PC8 state before disabling PC8, otherwise
8902 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008903 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008904 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008905
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008906 if (val & LCPLL_POWER_DOWN_ALLOW) {
8907 val &= ~LCPLL_POWER_DOWN_ALLOW;
8908 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008909 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008910 }
8911
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008912 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008913 val |= D_COMP_COMP_FORCE;
8914 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008915 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008916
8917 val = I915_READ(LCPLL_CTL);
8918 val &= ~LCPLL_PLL_DISABLE;
8919 I915_WRITE(LCPLL_CTL, val);
8920
Chris Wilson93220c02016-06-30 15:33:08 +01008921 if (intel_wait_for_register(dev_priv,
8922 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8923 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008924 DRM_ERROR("LCPLL not locked yet\n");
8925
8926 if (val & LCPLL_CD_SOURCE_FCLK) {
8927 val = I915_READ(LCPLL_CTL);
8928 val &= ~LCPLL_CD_SOURCE_FCLK;
8929 I915_WRITE(LCPLL_CTL, val);
8930
Imre Deakf53dd632016-06-28 13:37:32 +03008931 if (wait_for_us((I915_READ(LCPLL_CTL) &
8932 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008933 DRM_ERROR("Switching back to LCPLL failed\n");
8934 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008935
Mika Kuoppala59bad942015-01-16 11:34:40 +02008936 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03008937
Ville Syrjälä4c75b942016-10-31 22:37:12 +02008938 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03008939 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008940}
8941
Paulo Zanoni765dab672014-03-07 20:08:18 -03008942/*
8943 * Package states C8 and deeper are really deep PC states that can only be
8944 * reached when all the devices on the system allow it, so even if the graphics
8945 * device allows PC8+, it doesn't mean the system will actually get to these
8946 * states. Our driver only allows PC8+ when going into runtime PM.
8947 *
8948 * The requirements for PC8+ are that all the outputs are disabled, the power
8949 * well is disabled and most interrupts are disabled, and these are also
8950 * requirements for runtime PM. When these conditions are met, we manually do
8951 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8952 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8953 * hang the machine.
8954 *
8955 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8956 * the state of some registers, so when we come back from PC8+ we need to
8957 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8958 * need to take care of the registers kept by RC6. Notice that this happens even
8959 * if we don't put the device in PCI D3 state (which is what currently happens
8960 * because of the runtime PM support).
8961 *
8962 * For more, read "Display Sequences for Package C8" on the hardware
8963 * documentation.
8964 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008965void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008966{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008967 uint32_t val;
8968
Paulo Zanonic67a4702013-08-19 13:18:09 -03008969 DRM_DEBUG_KMS("Enabling package C8+\n");
8970
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008971 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008972 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8973 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8974 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8975 }
8976
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008977 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008978 hsw_disable_lcpll(dev_priv, true, true);
8979}
8980
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008981void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008982{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008983 uint32_t val;
8984
Paulo Zanonic67a4702013-08-19 13:18:09 -03008985 DRM_DEBUG_KMS("Disabling package C8+\n");
8986
8987 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008988 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008989
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008990 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008991 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8992 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8993 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8994 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03008995}
8996
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008997static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8998 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008999{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009000 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009001 struct intel_encoder *encoder =
9002 intel_ddi_get_crtc_new_encoder(crtc_state);
9003
9004 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
9005 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9006 pipe_name(crtc->pipe));
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009007 return -EINVAL;
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009008 }
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009009 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009010
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009011 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009012}
9013
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009014static void cannonlake_get_ddi_pll(struct drm_i915_private *dev_priv,
9015 enum port port,
9016 struct intel_crtc_state *pipe_config)
9017{
9018 enum intel_dpll_id id;
9019 u32 temp;
9020
9021 temp = I915_READ(DPCLKA_CFGCR0) & DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
Paulo Zanonidfbd4502017-08-25 16:40:04 -03009022 id = temp >> DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port);
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009023
9024 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL2))
9025 return;
9026
9027 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
9028}
9029
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309030static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9031 enum port port,
9032 struct intel_crtc_state *pipe_config)
9033{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009034 enum intel_dpll_id id;
9035
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309036 switch (port) {
9037 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02009038 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309039 break;
9040 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02009041 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309042 break;
9043 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02009044 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309045 break;
9046 default:
9047 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009048 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309049 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009050
9051 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309052}
9053
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009054static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9055 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009056 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009057{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009058 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009059 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009060
9061 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009062 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009063
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009064 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009065 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009066
9067 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009068}
9069
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009070static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9071 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009072 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009073{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009074 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009075 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009076
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009077 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009078 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009079 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009080 break;
9081 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009082 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009083 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009084 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009085 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009086 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02009087 case PORT_CLK_SEL_LCPLL_810:
9088 id = DPLL_ID_LCPLL_810;
9089 break;
9090 case PORT_CLK_SEL_LCPLL_1350:
9091 id = DPLL_ID_LCPLL_1350;
9092 break;
9093 case PORT_CLK_SEL_LCPLL_2700:
9094 id = DPLL_ID_LCPLL_2700;
9095 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009096 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009097 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009098 /* fall through */
9099 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009100 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009101 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009102
9103 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009104}
9105
Jani Nikulacf304292016-03-18 17:05:41 +02009106static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9107 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009108 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02009109{
9110 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009111 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02009112 enum intel_display_power_domain power_domain;
9113 u32 tmp;
9114
Imre Deakd9a7bc62016-05-12 16:18:50 +03009115 /*
9116 * The pipe->transcoder mapping is fixed with the exception of the eDP
9117 * transcoder handled below.
9118 */
Jani Nikulacf304292016-03-18 17:05:41 +02009119 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9120
9121 /*
9122 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9123 * consistency and less surprising code; it's in always on power).
9124 */
9125 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9126 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9127 enum pipe trans_edp_pipe;
9128 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9129 default:
9130 WARN(1, "unknown pipe linked to edp transcoder\n");
9131 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9132 case TRANS_DDI_EDP_INPUT_A_ON:
9133 trans_edp_pipe = PIPE_A;
9134 break;
9135 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9136 trans_edp_pipe = PIPE_B;
9137 break;
9138 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9139 trans_edp_pipe = PIPE_C;
9140 break;
9141 }
9142
9143 if (trans_edp_pipe == crtc->pipe)
9144 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9145 }
9146
9147 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9148 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9149 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009150 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02009151
9152 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9153
9154 return tmp & PIPECONF_ENABLE;
9155}
9156
Jani Nikula4d1de972016-03-18 17:05:42 +02009157static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9158 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009159 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02009160{
9161 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009162 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02009163 enum intel_display_power_domain power_domain;
9164 enum port port;
9165 enum transcoder cpu_transcoder;
9166 u32 tmp;
9167
Jani Nikula4d1de972016-03-18 17:05:42 +02009168 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9169 if (port == PORT_A)
9170 cpu_transcoder = TRANSCODER_DSI_A;
9171 else
9172 cpu_transcoder = TRANSCODER_DSI_C;
9173
9174 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9175 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9176 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009177 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009178
Imre Deakdb18b6a2016-03-24 12:41:40 +02009179 /*
9180 * The PLL needs to be enabled with a valid divider
9181 * configuration, otherwise accessing DSI registers will hang
9182 * the machine. See BSpec North Display Engine
9183 * registers/MIPI[BXT]. We can break out here early, since we
9184 * need the same DSI PLL to be enabled for both DSI ports.
9185 */
9186 if (!intel_dsi_pll_is_enabled(dev_priv))
9187 break;
9188
Jani Nikula4d1de972016-03-18 17:05:42 +02009189 /* XXX: this works for video mode only */
9190 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9191 if (!(tmp & DPI_ENABLE))
9192 continue;
9193
9194 tmp = I915_READ(MIPI_CTRL(port));
9195 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9196 continue;
9197
9198 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009199 break;
9200 }
9201
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009202 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009203}
9204
Daniel Vetter26804af2014-06-25 22:01:55 +03009205static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009206 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009207{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009208 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009209 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009210 enum port port;
9211 uint32_t tmp;
9212
9213 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9214
9215 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9216
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009217 if (IS_CANNONLAKE(dev_priv))
9218 cannonlake_get_ddi_pll(dev_priv, port, pipe_config);
9219 else if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009220 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009221 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309222 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009223 else
9224 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009225
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009226 pll = pipe_config->shared_dpll;
9227 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009228 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9229 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009230 }
9231
Daniel Vetter26804af2014-06-25 22:01:55 +03009232 /*
9233 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9234 * DDI E. So just check whether this pipe is wired to DDI E and whether
9235 * the PCH transcoder is on.
9236 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009237 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009238 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009239 pipe_config->has_pch_encoder = true;
9240
9241 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9242 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9243 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9244
9245 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9246 }
9247}
9248
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009249static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009250 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009251{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009252 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009253 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009254 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009255 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009256
Imre Deake79dfb52017-07-20 01:50:57 +03009257 intel_crtc_init_scalers(crtc, pipe_config);
Imre Deak5fb9dad2017-07-20 14:28:20 +03009258
Imre Deak17290502016-02-12 18:55:11 +02009259 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9260 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009261 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009262 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009263
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009264 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009265
Jani Nikulacf304292016-03-18 17:05:41 +02009266 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009267
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009268 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009269 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9270 WARN_ON(active);
9271 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009272 }
9273
Jani Nikulacf304292016-03-18 17:05:41 +02009274 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009275 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009276
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009277 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009278 haswell_get_ddi_port_state(crtc, pipe_config);
9279 intel_get_pipe_timings(crtc, pipe_config);
9280 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009281
Jani Nikulabc58be62016-03-18 17:05:39 +02009282 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009283
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009284 pipe_config->gamma_mode =
9285 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9286
Rodrigo Vivibd30ca22017-09-26 14:13:46 -07009287 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
Shashank Sharmab22ca992017-07-24 19:19:32 +05309288 u32 tmp = I915_READ(PIPEMISC(crtc->pipe));
9289 bool clrspace_yuv = tmp & PIPEMISC_OUTPUT_COLORSPACE_YUV;
9290
Rodrigo Vivibd30ca22017-09-26 14:13:46 -07009291 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Shashank Sharmab22ca992017-07-24 19:19:32 +05309292 bool blend_mode_420 = tmp &
9293 PIPEMISC_YUV420_MODE_FULL_BLEND;
9294
9295 pipe_config->ycbcr420 = tmp & PIPEMISC_YUV420_ENABLE;
9296 if (pipe_config->ycbcr420 != clrspace_yuv ||
9297 pipe_config->ycbcr420 != blend_mode_420)
9298 DRM_DEBUG_KMS("Bad 4:2:0 mode (%08x)\n", tmp);
9299 } else if (clrspace_yuv) {
9300 DRM_DEBUG_KMS("YCbCr 4:2:0 Unsupported\n");
9301 }
9302 }
9303
Imre Deak17290502016-02-12 18:55:11 +02009304 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9305 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009306 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009307 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009308 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009309 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009310 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009311 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009312
Maarten Lankhorst24f28452017-11-22 19:39:01 +01009313 if (hsw_crtc_supports_ips(crtc)) {
9314 if (IS_HASWELL(dev_priv))
9315 pipe_config->ips_enabled = I915_READ(IPS_CTL) & IPS_ENABLE;
9316 else {
9317 /*
9318 * We cannot readout IPS state on broadwell, set to
9319 * true so we can set it to a defined state on first
9320 * commit.
9321 */
9322 pipe_config->ips_enabled = true;
9323 }
9324 }
9325
Jani Nikula4d1de972016-03-18 17:05:42 +02009326 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9327 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009328 pipe_config->pixel_multiplier =
9329 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9330 } else {
9331 pipe_config->pixel_multiplier = 1;
9332 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009333
Imre Deak17290502016-02-12 18:55:11 +02009334out:
9335 for_each_power_domain(power_domain, power_domain_mask)
9336 intel_display_power_put(dev_priv, power_domain);
9337
Jani Nikulacf304292016-03-18 17:05:41 +02009338 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009339}
9340
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009341static u32 intel_cursor_base(const struct intel_plane_state *plane_state)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009342{
9343 struct drm_i915_private *dev_priv =
9344 to_i915(plane_state->base.plane->dev);
9345 const struct drm_framebuffer *fb = plane_state->base.fb;
9346 const struct drm_i915_gem_object *obj = intel_fb_obj(fb);
9347 u32 base;
9348
9349 if (INTEL_INFO(dev_priv)->cursor_needs_physical)
9350 base = obj->phys_handle->busaddr;
9351 else
9352 base = intel_plane_ggtt_offset(plane_state);
9353
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009354 base += plane_state->main.offset;
9355
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009356 /* ILK+ do this automagically */
9357 if (HAS_GMCH_DISPLAY(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009358 plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009359 base += (plane_state->base.crtc_h *
9360 plane_state->base.crtc_w - 1) * fb->format->cpp[0];
9361
9362 return base;
9363}
9364
Ville Syrjäläed270222017-03-27 21:55:36 +03009365static u32 intel_cursor_position(const struct intel_plane_state *plane_state)
9366{
9367 int x = plane_state->base.crtc_x;
9368 int y = plane_state->base.crtc_y;
9369 u32 pos = 0;
9370
9371 if (x < 0) {
9372 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9373 x = -x;
9374 }
9375 pos |= x << CURSOR_X_SHIFT;
9376
9377 if (y < 0) {
9378 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9379 y = -y;
9380 }
9381 pos |= y << CURSOR_Y_SHIFT;
9382
9383 return pos;
9384}
9385
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009386static bool intel_cursor_size_ok(const struct intel_plane_state *plane_state)
9387{
9388 const struct drm_mode_config *config =
9389 &plane_state->base.plane->dev->mode_config;
9390 int width = plane_state->base.crtc_w;
9391 int height = plane_state->base.crtc_h;
9392
9393 return width > 0 && width <= config->cursor_width &&
9394 height > 0 && height <= config->cursor_height;
9395}
9396
Ville Syrjälä659056f2017-03-27 21:55:39 +03009397static int intel_check_cursor(struct intel_crtc_state *crtc_state,
9398 struct intel_plane_state *plane_state)
9399{
9400 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009401 int src_x, src_y;
9402 u32 offset;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009403 int ret;
9404
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +02009405 ret = drm_atomic_helper_check_plane_state(&plane_state->base,
9406 &crtc_state->base,
9407 &plane_state->clip,
9408 DRM_PLANE_HELPER_NO_SCALING,
9409 DRM_PLANE_HELPER_NO_SCALING,
9410 true, true);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009411 if (ret)
9412 return ret;
9413
9414 if (!fb)
9415 return 0;
9416
9417 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
9418 DRM_DEBUG_KMS("cursor cannot be tiled\n");
9419 return -EINVAL;
9420 }
9421
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009422 src_x = plane_state->base.src_x >> 16;
9423 src_y = plane_state->base.src_y >> 16;
9424
9425 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
9426 offset = intel_compute_tile_offset(&src_x, &src_y, plane_state, 0);
9427
9428 if (src_x != 0 || src_y != 0) {
9429 DRM_DEBUG_KMS("Arbitrary cursor panning not supported\n");
9430 return -EINVAL;
9431 }
9432
9433 plane_state->main.offset = offset;
9434
Ville Syrjälä659056f2017-03-27 21:55:39 +03009435 return 0;
9436}
9437
Ville Syrjälä292889e2017-03-17 23:18:01 +02009438static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9439 const struct intel_plane_state *plane_state)
9440{
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009441 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009442
Ville Syrjälä292889e2017-03-17 23:18:01 +02009443 return CURSOR_ENABLE |
9444 CURSOR_GAMMA_ENABLE |
9445 CURSOR_FORMAT_ARGB |
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009446 CURSOR_STRIDE(fb->pitches[0]);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009447}
9448
Ville Syrjälä659056f2017-03-27 21:55:39 +03009449static bool i845_cursor_size_ok(const struct intel_plane_state *plane_state)
9450{
Ville Syrjälä659056f2017-03-27 21:55:39 +03009451 int width = plane_state->base.crtc_w;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009452
9453 /*
9454 * 845g/865g are only limited by the width of their cursors,
9455 * the height is arbitrary up to the precision of the register.
9456 */
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009457 return intel_cursor_size_ok(plane_state) && IS_ALIGNED(width, 64);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009458}
9459
9460static int i845_check_cursor(struct intel_plane *plane,
9461 struct intel_crtc_state *crtc_state,
9462 struct intel_plane_state *plane_state)
9463{
9464 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009465 int ret;
9466
9467 ret = intel_check_cursor(crtc_state, plane_state);
9468 if (ret)
9469 return ret;
9470
9471 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009472 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009473 return 0;
9474
9475 /* Check for which cursor types we support */
9476 if (!i845_cursor_size_ok(plane_state)) {
9477 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9478 plane_state->base.crtc_w,
9479 plane_state->base.crtc_h);
9480 return -EINVAL;
9481 }
9482
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009483 switch (fb->pitches[0]) {
Chris Wilson560b85b2010-08-07 11:01:38 +01009484 case 256:
9485 case 512:
9486 case 1024:
9487 case 2048:
Ville Syrjälädc41c152014-08-13 11:57:05 +03009488 break;
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009489 default:
9490 DRM_DEBUG_KMS("Invalid cursor stride (%u)\n",
9491 fb->pitches[0]);
9492 return -EINVAL;
Chris Wilson560b85b2010-08-07 11:01:38 +01009493 }
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009494
Ville Syrjälä659056f2017-03-27 21:55:39 +03009495 plane_state->ctl = i845_cursor_ctl(crtc_state, plane_state);
9496
9497 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009498}
9499
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009500static void i845_update_cursor(struct intel_plane *plane,
9501 const struct intel_crtc_state *crtc_state,
Chris Wilson560b85b2010-08-07 11:01:38 +01009502 const struct intel_plane_state *plane_state)
9503{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009504 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009505 u32 cntl = 0, base = 0, pos = 0, size = 0;
9506 unsigned long irqflags;
Chris Wilson560b85b2010-08-07 11:01:38 +01009507
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009508 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009509 unsigned int width = plane_state->base.crtc_w;
9510 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009511
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009512 cntl = plane_state->ctl;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009513 size = (height << 12) | width;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009514
9515 base = intel_cursor_base(plane_state);
9516 pos = intel_cursor_position(plane_state);
Chris Wilson4b0e3332014-05-30 16:35:26 +03009517 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009518
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009519 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9520
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009521 /* On these chipsets we can only modify the base/size/stride
9522 * whilst the cursor is disabled.
9523 */
9524 if (plane->cursor.base != base ||
9525 plane->cursor.size != size ||
9526 plane->cursor.cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009527 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009528 I915_WRITE_FW(CURBASE(PIPE_A), base);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009529 I915_WRITE_FW(CURSIZE, size);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009530 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009531 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009532
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009533 plane->cursor.base = base;
9534 plane->cursor.size = size;
9535 plane->cursor.cntl = cntl;
9536 } else {
9537 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009538 }
9539
Ville Syrjälä75343a42017-03-27 21:55:38 +03009540 POSTING_READ_FW(CURCNTR(PIPE_A));
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009541
9542 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
9543}
9544
9545static void i845_disable_cursor(struct intel_plane *plane,
9546 struct intel_crtc *crtc)
9547{
9548 i845_update_cursor(plane, NULL, NULL);
Chris Wilson560b85b2010-08-07 11:01:38 +01009549}
9550
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009551static bool i845_cursor_get_hw_state(struct intel_plane *plane)
9552{
9553 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9554 enum intel_display_power_domain power_domain;
9555 bool ret;
9556
9557 power_domain = POWER_DOMAIN_PIPE(PIPE_A);
9558 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9559 return false;
9560
9561 ret = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
9562
9563 intel_display_power_put(dev_priv, power_domain);
9564
9565 return ret;
9566}
9567
Ville Syrjälä292889e2017-03-17 23:18:01 +02009568static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
9569 const struct intel_plane_state *plane_state)
9570{
9571 struct drm_i915_private *dev_priv =
9572 to_i915(plane_state->base.plane->dev);
9573 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009574 u32 cntl;
9575
9576 cntl = MCURSOR_GAMMA_ENABLE;
9577
9578 if (HAS_DDI(dev_priv))
9579 cntl |= CURSOR_PIPE_CSC_ENABLE;
9580
Ville Syrjälä32ea06b2018-01-30 22:38:01 +02009581 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
9582 cntl |= MCURSOR_PIPE_SELECT(crtc->pipe);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009583
9584 switch (plane_state->base.crtc_w) {
9585 case 64:
9586 cntl |= CURSOR_MODE_64_ARGB_AX;
9587 break;
9588 case 128:
9589 cntl |= CURSOR_MODE_128_ARGB_AX;
9590 break;
9591 case 256:
9592 cntl |= CURSOR_MODE_256_ARGB_AX;
9593 break;
9594 default:
9595 MISSING_CASE(plane_state->base.crtc_w);
9596 return 0;
9597 }
9598
Robert Fossc2c446a2017-05-19 16:50:17 -04009599 if (plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä292889e2017-03-17 23:18:01 +02009600 cntl |= CURSOR_ROTATE_180;
9601
9602 return cntl;
9603}
9604
Ville Syrjälä659056f2017-03-27 21:55:39 +03009605static bool i9xx_cursor_size_ok(const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009606{
Ville Syrjälä024faac2017-03-27 21:55:42 +03009607 struct drm_i915_private *dev_priv =
9608 to_i915(plane_state->base.plane->dev);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009609 int width = plane_state->base.crtc_w;
9610 int height = plane_state->base.crtc_h;
Chris Wilson560b85b2010-08-07 11:01:38 +01009611
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009612 if (!intel_cursor_size_ok(plane_state))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009613 return false;
9614
Ville Syrjälä024faac2017-03-27 21:55:42 +03009615 /* Cursor width is limited to a few power-of-two sizes */
9616 switch (width) {
Ville Syrjälä659056f2017-03-27 21:55:39 +03009617 case 256:
9618 case 128:
Ville Syrjälä659056f2017-03-27 21:55:39 +03009619 case 64:
9620 break;
9621 default:
9622 return false;
9623 }
9624
Ville Syrjälädc41c152014-08-13 11:57:05 +03009625 /*
Ville Syrjälä024faac2017-03-27 21:55:42 +03009626 * IVB+ have CUR_FBC_CTL which allows an arbitrary cursor
9627 * height from 8 lines up to the cursor width, when the
9628 * cursor is not rotated. Everything else requires square
9629 * cursors.
Ville Syrjälädc41c152014-08-13 11:57:05 +03009630 */
Ville Syrjälä024faac2017-03-27 21:55:42 +03009631 if (HAS_CUR_FBC(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009632 plane_state->base.rotation & DRM_MODE_ROTATE_0) {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009633 if (height < 8 || height > width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009634 return false;
9635 } else {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009636 if (height != width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009637 return false;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009638 }
9639
9640 return true;
9641}
9642
Ville Syrjälä659056f2017-03-27 21:55:39 +03009643static int i9xx_check_cursor(struct intel_plane *plane,
9644 struct intel_crtc_state *crtc_state,
9645 struct intel_plane_state *plane_state)
9646{
9647 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9648 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009649 enum pipe pipe = plane->pipe;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009650 int ret;
9651
9652 ret = intel_check_cursor(crtc_state, plane_state);
9653 if (ret)
9654 return ret;
9655
9656 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009657 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009658 return 0;
9659
9660 /* Check for which cursor types we support */
9661 if (!i9xx_cursor_size_ok(plane_state)) {
9662 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9663 plane_state->base.crtc_w,
9664 plane_state->base.crtc_h);
9665 return -EINVAL;
9666 }
9667
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009668 if (fb->pitches[0] != plane_state->base.crtc_w * fb->format->cpp[0]) {
9669 DRM_DEBUG_KMS("Invalid cursor stride (%u) (cursor width %d)\n",
9670 fb->pitches[0], plane_state->base.crtc_w);
9671 return -EINVAL;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009672 }
9673
9674 /*
9675 * There's something wrong with the cursor on CHV pipe C.
9676 * If it straddles the left edge of the screen then
9677 * moving it away from the edge or disabling it often
9678 * results in a pipe underrun, and often that can lead to
9679 * dead pipe (constant underrun reported, and it scans
9680 * out just a solid color). To recover from that, the
9681 * display power well must be turned off and on again.
9682 * Refuse the put the cursor into that compromised position.
9683 */
9684 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
9685 plane_state->base.visible && plane_state->base.crtc_x < 0) {
9686 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
9687 return -EINVAL;
9688 }
9689
9690 plane_state->ctl = i9xx_cursor_ctl(crtc_state, plane_state);
9691
9692 return 0;
9693}
9694
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009695static void i9xx_update_cursor(struct intel_plane *plane,
9696 const struct intel_crtc_state *crtc_state,
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309697 const struct intel_plane_state *plane_state)
9698{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009699 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9700 enum pipe pipe = plane->pipe;
Ville Syrjälä024faac2017-03-27 21:55:42 +03009701 u32 cntl = 0, base = 0, pos = 0, fbc_ctl = 0;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009702 unsigned long irqflags;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309703
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009704 if (plane_state && plane_state->base.visible) {
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009705 cntl = plane_state->ctl;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009706
Ville Syrjälä024faac2017-03-27 21:55:42 +03009707 if (plane_state->base.crtc_h != plane_state->base.crtc_w)
9708 fbc_ctl = CUR_FBC_CTL_EN | (plane_state->base.crtc_h - 1);
9709
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009710 base = intel_cursor_base(plane_state);
9711 pos = intel_cursor_position(plane_state);
9712 }
9713
9714 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9715
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009716 /*
9717 * On some platforms writing CURCNTR first will also
9718 * cause CURPOS to be armed by the CURBASE write.
9719 * Without the CURCNTR write the CURPOS write would
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009720 * arm itself. Thus we always start the full update
9721 * with a CURCNTR write.
9722 *
9723 * On other platforms CURPOS always requires the
9724 * CURBASE write to arm the update. Additonally
9725 * a write to any of the cursor register will cancel
9726 * an already armed cursor update. Thus leaving out
9727 * the CURBASE write after CURPOS could lead to a
9728 * cursor that doesn't appear to move, or even change
9729 * shape. Thus we always write CURBASE.
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009730 *
9731 * CURCNTR and CUR_FBC_CTL are always
9732 * armed by the CURBASE write only.
9733 */
9734 if (plane->cursor.base != base ||
Ville Syrjälä024faac2017-03-27 21:55:42 +03009735 plane->cursor.size != fbc_ctl ||
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009736 plane->cursor.cntl != cntl) {
9737 I915_WRITE_FW(CURCNTR(pipe), cntl);
9738 if (HAS_CUR_FBC(dev_priv))
9739 I915_WRITE_FW(CUR_FBC_CTL(pipe), fbc_ctl);
9740 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009741 I915_WRITE_FW(CURBASE(pipe), base);
9742
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009743 plane->cursor.base = base;
9744 plane->cursor.size = fbc_ctl;
9745 plane->cursor.cntl = cntl;
9746 } else {
9747 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009748 I915_WRITE_FW(CURBASE(pipe), base);
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009749 }
9750
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309751 POSTING_READ_FW(CURBASE(pipe));
9752
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009753 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009754}
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009755
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009756static void i9xx_disable_cursor(struct intel_plane *plane,
9757 struct intel_crtc *crtc)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009758{
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009759 i9xx_update_cursor(plane, NULL, NULL);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009760}
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009761
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009762static bool i9xx_cursor_get_hw_state(struct intel_plane *plane)
9763{
9764 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9765 enum intel_display_power_domain power_domain;
9766 enum pipe pipe = plane->pipe;
9767 bool ret;
9768
9769 /*
9770 * Not 100% correct for planes that can move between pipes,
9771 * but that's only the case for gen2-3 which don't have any
9772 * display power wells.
9773 */
9774 power_domain = POWER_DOMAIN_PIPE(pipe);
9775 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9776 return false;
9777
9778 ret = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
9779
9780 intel_display_power_put(dev_priv, power_domain);
9781
9782 return ret;
9783}
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009784
Jesse Barnes79e53942008-11-07 14:24:08 -08009785/* VESA 640x480x72Hz mode to set on the pipe */
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009786static const struct drm_display_mode load_detect_mode = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009787 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9788 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9789};
9790
Daniel Vettera8bb6812014-02-10 18:00:39 +01009791struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00009792intel_framebuffer_create(struct drm_i915_gem_object *obj,
9793 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +01009794{
9795 struct intel_framebuffer *intel_fb;
9796 int ret;
9797
9798 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009799 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009800 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +01009801
Chris Wilson24dbf512017-02-15 10:59:18 +00009802 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009803 if (ret)
9804 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009805
9806 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009807
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009808err:
9809 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009810 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009811}
9812
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009813static int intel_modeset_disable_planes(struct drm_atomic_state *state,
9814 struct drm_crtc *crtc)
Chris Wilsond2dff872011-04-19 08:36:26 +01009815{
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009816 struct drm_plane *plane;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009817 struct drm_plane_state *plane_state;
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009818 int ret, i;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009819
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009820 ret = drm_atomic_add_affected_planes(state, crtc);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009821 if (ret)
9822 return ret;
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009823
9824 for_each_new_plane_in_state(state, plane, plane_state, i) {
9825 if (plane_state->crtc != crtc)
9826 continue;
9827
9828 ret = drm_atomic_set_crtc_for_plane(plane_state, NULL);
9829 if (ret)
9830 return ret;
9831
9832 drm_atomic_set_fb_for_plane(plane_state, NULL);
9833 }
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009834
9835 return 0;
9836}
9837
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009838int intel_get_load_detect_pipe(struct drm_connector *connector,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009839 const struct drm_display_mode *mode,
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009840 struct intel_load_detect_pipe *old,
9841 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009842{
9843 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009844 struct intel_encoder *intel_encoder =
9845 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009846 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009847 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009848 struct drm_crtc *crtc = NULL;
9849 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009850 struct drm_i915_private *dev_priv = to_i915(dev);
Rob Clark51fd3712013-11-19 12:10:12 -05009851 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009852 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009853 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009854 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009855 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009856
Chris Wilsond2dff872011-04-19 08:36:26 +01009857 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009858 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009859 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009860
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009861 old->restore_state = NULL;
9862
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009863 WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009864
Jesse Barnes79e53942008-11-07 14:24:08 -08009865 /*
9866 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009867 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009868 * - if the connector already has an assigned crtc, use it (but make
9869 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009870 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009871 * - try to find the first unused crtc that can drive this connector,
9872 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009873 */
9874
9875 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009876 if (connector->state->crtc) {
9877 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009878
Rob Clark51fd3712013-11-19 12:10:12 -05009879 ret = drm_modeset_lock(&crtc->mutex, ctx);
9880 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009881 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +01009882
9883 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009884 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -08009885 }
9886
9887 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009888 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009889 i++;
9890 if (!(encoder->possible_crtcs & (1 << i)))
9891 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009892
9893 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9894 if (ret)
9895 goto fail;
9896
9897 if (possible_crtc->state->enable) {
9898 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +03009899 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009900 }
Ville Syrjäläa4592492014-08-11 13:15:36 +03009901
9902 crtc = possible_crtc;
9903 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009904 }
9905
9906 /*
9907 * If we didn't find an unused CRTC, don't use any.
9908 */
9909 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009910 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +03009911 ret = -ENODEV;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009912 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009913 }
9914
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009915found:
9916 intel_crtc = to_intel_crtc(crtc);
9917
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009918 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009919 restore_state = drm_atomic_state_alloc(dev);
9920 if (!state || !restore_state) {
9921 ret = -ENOMEM;
9922 goto fail;
9923 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009924
9925 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009926 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009927
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009928 connector_state = drm_atomic_get_connector_state(state, connector);
9929 if (IS_ERR(connector_state)) {
9930 ret = PTR_ERR(connector_state);
9931 goto fail;
9932 }
9933
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009934 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
9935 if (ret)
9936 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009937
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009938 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9939 if (IS_ERR(crtc_state)) {
9940 ret = PTR_ERR(crtc_state);
9941 goto fail;
9942 }
9943
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009944 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009945
Chris Wilson64927112011-04-20 07:25:26 +01009946 if (!mode)
9947 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08009948
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009949 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009950 if (ret)
9951 goto fail;
9952
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009953 ret = intel_modeset_disable_planes(state, crtc);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009954 if (ret)
9955 goto fail;
9956
9957 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
9958 if (!ret)
9959 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009960 if (ret) {
9961 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
9962 goto fail;
9963 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +03009964
Maarten Lankhorst3ba86072016-02-29 09:18:57 +01009965 ret = drm_atomic_commit(state);
9966 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +01009967 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009968 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009969 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009970
9971 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +00009972 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +01009973
Jesse Barnes79e53942008-11-07 14:24:08 -08009974 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009975 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009976 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009977
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009978fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +01009979 if (state) {
9980 drm_atomic_state_put(state);
9981 state = NULL;
9982 }
9983 if (restore_state) {
9984 drm_atomic_state_put(restore_state);
9985 restore_state = NULL;
9986 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009987
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009988 if (ret == -EDEADLK)
9989 return ret;
Rob Clark51fd3712013-11-19 12:10:12 -05009990
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009991 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009992}
9993
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009994void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02009995 struct intel_load_detect_pipe *old,
9996 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009997{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009998 struct intel_encoder *intel_encoder =
9999 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010000 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010001 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010002 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010003
Chris Wilsond2dff872011-04-19 08:36:26 +010010004 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010005 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010006 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010007
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010008 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010009 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010010
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010010011 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +010010012 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010013 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010010014 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010015}
10016
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010017static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010018 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010019{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010020 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010021 u32 dpll = pipe_config->dpll_hw_state.dpll;
10022
10023 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010024 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010010025 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010026 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010027 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010028 return 96000;
10029 else
10030 return 48000;
10031}
10032
Jesse Barnes79e53942008-11-07 14:24:08 -080010033/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010034static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010035 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010036{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010037 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010038 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010039 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010040 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010041 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030010042 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010043 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010044 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010045
10046 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010047 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010048 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010049 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010050
10051 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010052 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010053 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10054 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010055 } else {
10056 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10057 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10058 }
10059
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010060 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010061 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010062 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10063 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010064 else
10065 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010066 DPLL_FPA01_P1_POST_DIV_SHIFT);
10067
10068 switch (dpll & DPLL_MODE_MASK) {
10069 case DPLLB_MODE_DAC_SERIAL:
10070 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10071 5 : 10;
10072 break;
10073 case DPLLB_MODE_LVDS:
10074 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10075 7 : 14;
10076 break;
10077 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010078 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010079 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010080 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010081 }
10082
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010083 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +030010084 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010085 else
Imre Deakdccbea32015-06-22 23:35:51 +030010086 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010087 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010088 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010089 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010090
10091 if (is_lvds) {
10092 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10093 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010094
10095 if (lvds & LVDS_CLKB_POWER_UP)
10096 clock.p2 = 7;
10097 else
10098 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010099 } else {
10100 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10101 clock.p1 = 2;
10102 else {
10103 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10104 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10105 }
10106 if (dpll & PLL_P2_DIVIDE_BY_4)
10107 clock.p2 = 4;
10108 else
10109 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010110 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010111
Imre Deakdccbea32015-06-22 23:35:51 +030010112 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010113 }
10114
Ville Syrjälä18442d02013-09-13 16:00:08 +030010115 /*
10116 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010117 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010118 * encoder's get_config() function.
10119 */
Imre Deakdccbea32015-06-22 23:35:51 +030010120 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010121}
10122
Ville Syrjälä6878da02013-09-13 15:59:11 +030010123int intel_dotclock_calculate(int link_freq,
10124 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010125{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010126 /*
10127 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010128 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010129 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010130 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010131 *
10132 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010133 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010134 */
10135
Ville Syrjälä6878da02013-09-13 15:59:11 +030010136 if (!m_n->link_n)
10137 return 0;
10138
Chris Wilson31236982017-09-13 11:51:53 +010010139 return div_u64(mul_u32_u32(m_n->link_m, link_freq), m_n->link_n);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010140}
10141
Ville Syrjälä18442d02013-09-13 16:00:08 +030010142static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010143 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010144{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010145 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010146
10147 /* read out port_clock from the DPLL */
10148 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010149
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010150 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010151 * In case there is an active pipe without active ports,
10152 * we may need some idea for the dotclock anyway.
10153 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010154 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010155 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010156 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010157 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010158}
10159
Ville Syrjäläde330812017-10-09 19:19:50 +030010160/* Returns the currently programmed mode of the given encoder. */
10161struct drm_display_mode *
10162intel_encoder_current_mode(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010163{
Ville Syrjäläde330812017-10-09 19:19:50 +030010164 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
10165 struct intel_crtc_state *crtc_state;
Jesse Barnes79e53942008-11-07 14:24:08 -080010166 struct drm_display_mode *mode;
Ville Syrjäläde330812017-10-09 19:19:50 +030010167 struct intel_crtc *crtc;
10168 enum pipe pipe;
10169
10170 if (!encoder->get_hw_state(encoder, &pipe))
10171 return NULL;
10172
10173 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -080010174
10175 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10176 if (!mode)
10177 return NULL;
10178
Ville Syrjäläde330812017-10-09 19:19:50 +030010179 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
10180 if (!crtc_state) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010181 kfree(mode);
10182 return NULL;
10183 }
10184
Ville Syrjäläde330812017-10-09 19:19:50 +030010185 crtc_state->base.crtc = &crtc->base;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010186
Ville Syrjäläde330812017-10-09 19:19:50 +030010187 if (!dev_priv->display.get_pipe_config(crtc, crtc_state)) {
10188 kfree(crtc_state);
10189 kfree(mode);
10190 return NULL;
10191 }
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010192
Ville Syrjäläde330812017-10-09 19:19:50 +030010193 encoder->get_config(encoder, crtc_state);
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010194
Ville Syrjäläde330812017-10-09 19:19:50 +030010195 intel_mode_from_pipe_config(mode, crtc_state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010196
Ville Syrjäläde330812017-10-09 19:19:50 +030010197 kfree(crtc_state);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010198
Jesse Barnes79e53942008-11-07 14:24:08 -080010199 return mode;
10200}
10201
10202static void intel_crtc_destroy(struct drm_crtc *crtc)
10203{
10204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10205
10206 drm_crtc_cleanup(crtc);
10207 kfree(intel_crtc);
10208}
10209
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010210/**
10211 * intel_wm_need_update - Check whether watermarks need updating
10212 * @plane: drm plane
10213 * @state: new plane state
10214 *
10215 * Check current plane state versus the new one to determine whether
10216 * watermarks need to be recalculated.
10217 *
10218 * Returns true or false.
10219 */
10220static bool intel_wm_need_update(struct drm_plane *plane,
10221 struct drm_plane_state *state)
10222{
Matt Roperd21fbe82015-09-24 15:53:12 -070010223 struct intel_plane_state *new = to_intel_plane_state(state);
10224 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10225
10226 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010227 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010228 return true;
10229
10230 if (!cur->base.fb || !new->base.fb)
10231 return false;
10232
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010233 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010234 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010235 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10236 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10237 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10238 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010239 return true;
10240
10241 return false;
10242}
10243
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010244static bool needs_scaling(const struct intel_plane_state *state)
Matt Roperd21fbe82015-09-24 15:53:12 -070010245{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010246 int src_w = drm_rect_width(&state->base.src) >> 16;
10247 int src_h = drm_rect_height(&state->base.src) >> 16;
10248 int dst_w = drm_rect_width(&state->base.dst);
10249 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010250
10251 return (src_w != dst_w || src_h != dst_h);
10252}
10253
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010254int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
10255 struct drm_crtc_state *crtc_state,
10256 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010257 struct drm_plane_state *plane_state)
10258{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010259 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010260 struct drm_crtc *crtc = crtc_state->crtc;
10261 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010262 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010263 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010264 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010265 bool mode_changed = needs_modeset(crtc_state);
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010266 bool was_crtc_enabled = old_crtc_state->base.active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010267 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010268 bool turn_off, turn_on, visible, was_visible;
10269 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010270 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010271
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010272 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010273 ret = skl_update_scaler_plane(
10274 to_intel_crtc_state(crtc_state),
10275 to_intel_plane_state(plane_state));
10276 if (ret)
10277 return ret;
10278 }
10279
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010280 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010281 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010282
10283 if (!was_crtc_enabled && WARN_ON(was_visible))
10284 was_visible = false;
10285
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010286 /*
10287 * Visibility is calculated as if the crtc was on, but
10288 * after scaler setup everything depends on it being off
10289 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010290 *
10291 * FIXME this is wrong for watermarks. Watermarks should also
10292 * be computed as if the pipe would be active. Perhaps move
10293 * per-plane wm computation to the .check_plane() hook, and
10294 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010295 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010296 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010297 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010298 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10299 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010300
10301 if (!was_visible && !visible)
10302 return 0;
10303
Maarten Lankhorste8861672016-02-24 11:24:26 +010010304 if (fb != old_plane_state->base.fb)
10305 pipe_config->fb_changed = true;
10306
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010307 turn_off = was_visible && (!visible || mode_changed);
10308 turn_on = visible && (!was_visible || mode_changed);
10309
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010310 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010311 intel_crtc->base.base.id, intel_crtc->base.name,
10312 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010313 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010314
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010315 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010316 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010317 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010318 turn_off, turn_on, mode_changed);
10319
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010320 if (turn_on) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010321 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010322 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010323
10324 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010325 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010326 pipe_config->disable_cxsr = true;
10327 } else if (turn_off) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010328 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010329 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010330
Ville Syrjälä852eb002015-06-24 22:00:07 +030010331 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010332 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010333 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010334 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010335 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010336 /* FIXME bollocks */
10337 pipe_config->update_wm_pre = true;
10338 pipe_config->update_wm_post = true;
10339 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030010340 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010341
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010342 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010343 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010344
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010345 /*
10346 * WaCxSRDisabledForSpriteScaling:ivb
10347 *
10348 * cstate->update_wm was already set above, so this flag will
10349 * take effect when we commit and program watermarks.
10350 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010351 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010352 needs_scaling(to_intel_plane_state(plane_state)) &&
10353 !needs_scaling(old_plane_state))
10354 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010355
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010356 return 0;
10357}
10358
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010359static bool encoders_cloneable(const struct intel_encoder *a,
10360 const struct intel_encoder *b)
10361{
10362 /* masks could be asymmetric, so check both ways */
10363 return a == b || (a->cloneable & (1 << b->type) &&
10364 b->cloneable & (1 << a->type));
10365}
10366
10367static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10368 struct intel_crtc *crtc,
10369 struct intel_encoder *encoder)
10370{
10371 struct intel_encoder *source_encoder;
10372 struct drm_connector *connector;
10373 struct drm_connector_state *connector_state;
10374 int i;
10375
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010376 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010377 if (connector_state->crtc != &crtc->base)
10378 continue;
10379
10380 source_encoder =
10381 to_intel_encoder(connector_state->best_encoder);
10382 if (!encoders_cloneable(encoder, source_encoder))
10383 return false;
10384 }
10385
10386 return true;
10387}
10388
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010389static int intel_crtc_atomic_check(struct drm_crtc *crtc,
10390 struct drm_crtc_state *crtc_state)
10391{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010392 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010393 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010394 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010395 struct intel_crtc_state *pipe_config =
10396 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010397 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020010398 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010399 bool mode_changed = needs_modeset(crtc_state);
10400
Ville Syrjälä852eb002015-06-24 22:00:07 +030010401 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010402 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020010403
Maarten Lankhorstad421372015-06-15 12:33:42 +020010404 if (mode_changed && crtc_state->enable &&
10405 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010406 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020010407 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10408 pipe_config);
10409 if (ret)
10410 return ret;
10411 }
10412
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010413 if (crtc_state->color_mgmt_changed) {
10414 ret = intel_color_check(crtc, crtc_state);
10415 if (ret)
10416 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010010417
10418 /*
10419 * Changing color management on Intel hardware is
10420 * handled as part of planes update.
10421 */
10422 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010423 }
10424
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010425 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010426 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010010427 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080010428 if (ret) {
10429 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070010430 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080010431 }
10432 }
10433
10434 if (dev_priv->display.compute_intermediate_wm &&
10435 !to_intel_atomic_state(state)->skip_intermediate_wm) {
10436 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
10437 return 0;
10438
10439 /*
10440 * Calculate 'intermediate' watermarks that satisfy both the
10441 * old state and the new state. We can program these
10442 * immediately.
10443 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010444 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080010445 intel_crtc,
10446 pipe_config);
10447 if (ret) {
10448 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
10449 return ret;
10450 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070010451 } else if (dev_priv->display.compute_intermediate_wm) {
10452 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
10453 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010454 }
10455
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010456 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010457 if (mode_changed)
10458 ret = skl_update_scaler_crtc(pipe_config);
10459
10460 if (!ret)
Mahesh Kumar73b0ca82017-05-26 20:45:46 +053010461 ret = skl_check_pipe_max_pixel_rate(intel_crtc,
10462 pipe_config);
10463 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020010464 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010465 pipe_config);
10466 }
10467
Maarten Lankhorst24f28452017-11-22 19:39:01 +010010468 if (HAS_IPS(dev_priv))
10469 pipe_config->ips_enabled = hsw_compute_ips_config(pipe_config);
10470
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010471 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010472}
10473
Jani Nikula65b38e02015-04-13 11:26:56 +030010474static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010475 .atomic_begin = intel_begin_crtc_commit,
10476 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010477 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010478};
10479
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010480static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
10481{
10482 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010483 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010484
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010485 drm_connector_list_iter_begin(dev, &conn_iter);
10486 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020010487 if (connector->base.state->crtc)
10488 drm_connector_unreference(&connector->base);
10489
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010490 if (connector->base.encoder) {
10491 connector->base.state->best_encoder =
10492 connector->base.encoder;
10493 connector->base.state->crtc =
10494 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020010495
10496 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010497 } else {
10498 connector->base.state->best_encoder = NULL;
10499 connector->base.state->crtc = NULL;
10500 }
10501 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010502 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010503}
10504
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010505static void
Robin Schroereba905b2014-05-18 02:24:50 +020010506connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010507 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010508{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010509 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010510 int bpp = pipe_config->pipe_bpp;
10511
10512 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010513 connector->base.base.id,
10514 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010515
10516 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010517 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010518 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010519 bpp, info->bpc * 3);
10520 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010521 }
10522
Mario Kleiner196f9542016-07-06 12:05:45 +020010523 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010524 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020010525 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10526 bpp);
10527 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010528 }
10529}
10530
10531static int
10532compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010533 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010534{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010535 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010536 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010537 struct drm_connector *connector;
10538 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010539 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010540
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010541 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
10542 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010543 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010544 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010545 bpp = 12*3;
10546 else
10547 bpp = 8*3;
10548
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010549
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010550 pipe_config->pipe_bpp = bpp;
10551
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010552 state = pipe_config->base.state;
10553
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010554 /* Clamp display bpp to EDID value */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010555 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010556 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010557 continue;
10558
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010559 connected_sink_compute_bpp(to_intel_connector(connector),
10560 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010561 }
10562
10563 return bpp;
10564}
10565
Daniel Vetter644db712013-09-19 14:53:58 +020010566static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10567{
10568 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10569 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010570 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010571 mode->crtc_hdisplay, mode->crtc_hsync_start,
10572 mode->crtc_hsync_end, mode->crtc_htotal,
10573 mode->crtc_vdisplay, mode->crtc_vsync_start,
10574 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10575}
10576
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010577static inline void
10578intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010579 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010580{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010581 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10582 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010583 m_n->gmch_m, m_n->gmch_n,
10584 m_n->link_m, m_n->link_n, m_n->tu);
10585}
10586
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010587#define OUTPUT_TYPE(x) [INTEL_OUTPUT_ ## x] = #x
10588
10589static const char * const output_type_str[] = {
10590 OUTPUT_TYPE(UNUSED),
10591 OUTPUT_TYPE(ANALOG),
10592 OUTPUT_TYPE(DVO),
10593 OUTPUT_TYPE(SDVO),
10594 OUTPUT_TYPE(LVDS),
10595 OUTPUT_TYPE(TVOUT),
10596 OUTPUT_TYPE(HDMI),
10597 OUTPUT_TYPE(DP),
10598 OUTPUT_TYPE(EDP),
10599 OUTPUT_TYPE(DSI),
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010600 OUTPUT_TYPE(DDI),
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010601 OUTPUT_TYPE(DP_MST),
10602};
10603
10604#undef OUTPUT_TYPE
10605
10606static void snprintf_output_types(char *buf, size_t len,
10607 unsigned int output_types)
10608{
10609 char *str = buf;
10610 int i;
10611
10612 str[0] = '\0';
10613
10614 for (i = 0; i < ARRAY_SIZE(output_type_str); i++) {
10615 int r;
10616
10617 if ((output_types & BIT(i)) == 0)
10618 continue;
10619
10620 r = snprintf(str, len, "%s%s",
10621 str != buf ? "," : "", output_type_str[i]);
10622 if (r >= len)
10623 break;
10624 str += r;
10625 len -= r;
10626
10627 output_types &= ~BIT(i);
10628 }
10629
10630 WARN_ON_ONCE(output_types != 0);
10631}
10632
Daniel Vetterc0b03412013-05-28 12:05:54 +020010633static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010634 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010635 const char *context)
10636{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010637 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010638 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010639 struct drm_plane *plane;
10640 struct intel_plane *intel_plane;
10641 struct intel_plane_state *state;
10642 struct drm_framebuffer *fb;
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010643 char buf[64];
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010644
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000010645 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
10646 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010647
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010648 snprintf_output_types(buf, sizeof(buf), pipe_config->output_types);
10649 DRM_DEBUG_KMS("output_types: %s (0x%x)\n",
10650 buf, pipe_config->output_types);
10651
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010652 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
10653 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020010654 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010655
10656 if (pipe_config->has_pch_encoder)
10657 intel_dump_m_n_config(pipe_config, "fdi",
10658 pipe_config->fdi_lanes,
10659 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010660
Shashank Sharmab22ca992017-07-24 19:19:32 +053010661 if (pipe_config->ycbcr420)
10662 DRM_DEBUG_KMS("YCbCr 4:2:0 output enabled\n");
10663
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010664 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010665 intel_dump_m_n_config(pipe_config, "dp m_n",
10666 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000010667 if (pipe_config->has_drrs)
10668 intel_dump_m_n_config(pipe_config, "dp m2_n2",
10669 pipe_config->lane_count,
10670 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010671 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010672
Daniel Vetter55072d12014-11-20 16:10:28 +010010673 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010674 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010010675
Daniel Vetterc0b03412013-05-28 12:05:54 +020010676 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010677 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010678 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010679 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10680 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010681 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010682 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010683 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
10684 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010685
10686 if (INTEL_GEN(dev_priv) >= 9)
10687 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
10688 crtc->num_scalers,
10689 pipe_config->scaler_state.scaler_users,
10690 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010691
10692 if (HAS_GMCH_DISPLAY(dev_priv))
10693 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10694 pipe_config->gmch_pfit.control,
10695 pipe_config->gmch_pfit.pgm_ratios,
10696 pipe_config->gmch_pfit.lvds_border_bits);
10697 else
10698 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
10699 pipe_config->pch_pfit.pos,
10700 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000010701 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010702
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010703 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
10704 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010705
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020010706 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010010707
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010708 DRM_DEBUG_KMS("planes on this crtc\n");
10709 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010710 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010711 intel_plane = to_intel_plane(plane);
10712 if (intel_plane->pipe != crtc->pipe)
10713 continue;
10714
10715 state = to_intel_plane_state(plane->state);
10716 fb = state->base.fb;
10717 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030010718 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
10719 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010720 continue;
10721 }
10722
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010723 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
10724 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010725 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020010726 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010727 if (INTEL_GEN(dev_priv) >= 9)
10728 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
10729 state->scaler_id,
10730 state->base.src.x1 >> 16,
10731 state->base.src.y1 >> 16,
10732 drm_rect_width(&state->base.src) >> 16,
10733 drm_rect_height(&state->base.src) >> 16,
10734 state->base.dst.x1, state->base.dst.y1,
10735 drm_rect_width(&state->base.dst),
10736 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010737 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010738}
10739
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010740static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010741{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010742 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010743 struct drm_connector *connector;
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010744 struct drm_connector_list_iter conn_iter;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010745 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010746 unsigned int used_mst_ports = 0;
Maarten Lankhorstbd67a8c2018-02-15 10:14:25 +010010747 bool ret = true;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010748
10749 /*
10750 * Walk the connector list instead of the encoder
10751 * list to detect the problem on ddi platforms
10752 * where there's just one encoder per digital port.
10753 */
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010754 drm_connector_list_iter_begin(dev, &conn_iter);
10755 drm_for_each_connector_iter(connector, &conn_iter) {
Ville Syrjälä0bff4852015-12-10 18:22:31 +020010756 struct drm_connector_state *connector_state;
10757 struct intel_encoder *encoder;
10758
10759 connector_state = drm_atomic_get_existing_connector_state(state, connector);
10760 if (!connector_state)
10761 connector_state = connector->state;
10762
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010763 if (!connector_state->best_encoder)
10764 continue;
10765
10766 encoder = to_intel_encoder(connector_state->best_encoder);
10767
10768 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010769
10770 switch (encoder->type) {
10771 unsigned int port_mask;
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010772 case INTEL_OUTPUT_DDI:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010773 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010774 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030010775 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010776 case INTEL_OUTPUT_HDMI:
10777 case INTEL_OUTPUT_EDP:
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020010778 port_mask = 1 << encoder->port;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010779
10780 /* the same port mustn't appear more than once */
10781 if (used_ports & port_mask)
Maarten Lankhorstbd67a8c2018-02-15 10:14:25 +010010782 ret = false;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010783
10784 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010785 break;
10786 case INTEL_OUTPUT_DP_MST:
10787 used_mst_ports |=
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020010788 1 << encoder->port;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010789 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010790 default:
10791 break;
10792 }
10793 }
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010794 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010795
Ville Syrjälä477321e2016-07-28 17:50:40 +030010796 /* can't mix MST and SST/HDMI on the same port */
10797 if (used_ports & used_mst_ports)
10798 return false;
10799
Maarten Lankhorstbd67a8c2018-02-15 10:14:25 +010010800 return ret;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010801}
10802
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010803static void
10804clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
10805{
Ville Syrjäläff32c542017-03-02 19:14:57 +020010806 struct drm_i915_private *dev_priv =
10807 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070010808 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010809 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010810 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020010811 struct intel_crtc_wm_state wm_state;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010812 bool force_thru, ips_force_disable;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010813
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030010814 /* FIXME: before the switch to atomic started, a new pipe_config was
10815 * kzalloc'd. Code that depends on any field being zero should be
10816 * fixed, so that the crtc_state can be safely duplicated. For now,
10817 * only fields that are know to not cause problems are preserved. */
10818
Chandra Konduru663a3642015-04-07 15:28:41 -070010819 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010820 shared_dpll = crtc_state->shared_dpll;
10821 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020010822 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010823 ips_force_disable = crtc_state->ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010824 if (IS_G4X(dev_priv) ||
10825 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020010826 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010827
Chris Wilsond2fa80a2017-03-03 15:46:44 +000010828 /* Keep base drm_crtc_state intact, only clear our extended struct */
10829 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
10830 memset(&crtc_state->base + 1, 0,
10831 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010832
Chandra Konduru663a3642015-04-07 15:28:41 -070010833 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010834 crtc_state->shared_dpll = shared_dpll;
10835 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020010836 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010837 crtc_state->ips_force_disable = ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010838 if (IS_G4X(dev_priv) ||
10839 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020010840 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010841}
10842
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030010843static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010844intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020010845 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010846{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020010847 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020010848 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010849 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010850 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010851 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010852 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010853 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010854
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010855 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020010856
Daniel Vettere143a212013-07-04 12:01:15 +020010857 pipe_config->cpu_transcoder =
10858 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010859
Imre Deak2960bc92013-07-30 13:36:32 +030010860 /*
10861 * Sanitize sync polarity flags based on requested ones. If neither
10862 * positive or negative polarity is requested, treat this as meaning
10863 * negative polarity.
10864 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010865 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010866 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010867 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010868
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010869 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010870 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010871 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010872
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010873 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10874 pipe_config);
10875 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010876 goto fail;
10877
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010878 /*
10879 * Determine the real pipe dimensions. Note that stereo modes can
10880 * increase the actual pipe size due to the frame doubling and
10881 * insertion of additional space for blanks between the frame. This
10882 * is stored in the crtc timings. We use the requested mode to do this
10883 * computation to clearly distinguish it from the adjusted mode, which
10884 * can be changed by the connectors in the below retry loop.
10885 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010010886 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010887 &pipe_config->pipe_src_w,
10888 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010889
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010890 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010891 if (connector_state->crtc != crtc)
10892 continue;
10893
10894 encoder = to_intel_encoder(connector_state->best_encoder);
10895
Ville Syrjäläe25148d2016-06-22 21:57:09 +030010896 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
10897 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10898 goto fail;
10899 }
10900
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010901 /*
10902 * Determine output_types before calling the .compute_config()
10903 * hooks so that the hooks can use this information safely.
10904 */
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010905 if (encoder->compute_output_type)
10906 pipe_config->output_types |=
10907 BIT(encoder->compute_output_type(encoder, pipe_config,
10908 connector_state));
10909 else
10910 pipe_config->output_types |= BIT(encoder->type);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010911 }
10912
Daniel Vettere29c22c2013-02-21 00:00:16 +010010913encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010914 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010915 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010916 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010917
Daniel Vetter135c81b2013-07-21 21:37:09 +020010918 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010919 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10920 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010921
Daniel Vetter7758a112012-07-08 19:40:39 +020010922 /* Pass our mode to the connectors and the CRTC to give them a chance to
10923 * adjust it according to limitations or connector properties, and also
10924 * a chance to reject the mode entirely.
10925 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010926 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010927 if (connector_state->crtc != crtc)
10928 continue;
10929
10930 encoder = to_intel_encoder(connector_state->best_encoder);
10931
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020010932 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020010933 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010934 goto fail;
10935 }
10936 }
10937
Daniel Vetterff9a6752013-06-01 17:16:21 +020010938 /* Set default port clock if not overwritten by the encoder. Needs to be
10939 * done afterwards in case the encoder adjusts the mode. */
10940 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010941 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010942 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010943
Daniel Vettera43f6e02013-06-07 23:10:32 +020010944 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010945 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010946 DRM_DEBUG_KMS("CRTC fixup failed\n");
10947 goto fail;
10948 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010949
10950 if (ret == RETRY) {
10951 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10952 ret = -EINVAL;
10953 goto fail;
10954 }
10955
10956 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10957 retry = false;
10958 goto encoder_retry;
10959 }
10960
Daniel Vettere8fa4272015-08-12 11:43:34 +020010961 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080010962 * only enable it on 6bpc panels and when its not a compliance
10963 * test requesting 6bpc video pattern.
10964 */
10965 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
10966 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020010967 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010968 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010969
Daniel Vetter7758a112012-07-08 19:40:39 +020010970fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030010971 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020010972}
10973
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010974static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010975{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010976 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010977
10978 if (clock1 == clock2)
10979 return true;
10980
10981 if (!clock1 || !clock2)
10982 return false;
10983
10984 diff = abs(clock1 - clock2);
10985
10986 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10987 return true;
10988
10989 return false;
10990}
10991
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020010992static bool
10993intel_compare_m_n(unsigned int m, unsigned int n,
10994 unsigned int m2, unsigned int n2,
10995 bool exact)
10996{
10997 if (m == m2 && n == n2)
10998 return true;
10999
11000 if (exact || !m || !n || !m2 || !n2)
11001 return false;
11002
11003 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11004
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011005 if (n > n2) {
11006 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011007 m2 <<= 1;
11008 n2 <<= 1;
11009 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011010 } else if (n < n2) {
11011 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011012 m <<= 1;
11013 n <<= 1;
11014 }
11015 }
11016
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011017 if (n != n2)
11018 return false;
11019
11020 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011021}
11022
11023static bool
11024intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11025 struct intel_link_m_n *m2_n2,
11026 bool adjust)
11027{
11028 if (m_n->tu == m2_n2->tu &&
11029 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11030 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11031 intel_compare_m_n(m_n->link_m, m_n->link_n,
11032 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11033 if (adjust)
11034 *m2_n2 = *m_n;
11035
11036 return true;
11037 }
11038
11039 return false;
11040}
11041
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011042static void __printf(3, 4)
11043pipe_config_err(bool adjust, const char *name, const char *format, ...)
11044{
11045 char *level;
11046 unsigned int category;
11047 struct va_format vaf;
11048 va_list args;
11049
11050 if (adjust) {
11051 level = KERN_DEBUG;
11052 category = DRM_UT_KMS;
11053 } else {
11054 level = KERN_ERR;
11055 category = DRM_UT_NONE;
11056 }
11057
11058 va_start(args, format);
11059 vaf.fmt = format;
11060 vaf.va = &args;
11061
11062 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
11063
11064 va_end(args);
11065}
11066
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011067static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011068intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011069 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011070 struct intel_crtc_state *pipe_config,
11071 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011072{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011073 bool ret = true;
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011074 bool fixup_inherited = adjust &&
11075 (current_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED) &&
11076 !(pipe_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011077
Daniel Vetter66e985c2013-06-05 13:34:20 +020011078#define PIPE_CONF_CHECK_X(name) \
11079 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011080 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011081 "(expected 0x%08x, found 0x%08x)\n", \
11082 current_config->name, \
11083 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011084 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011085 }
11086
Daniel Vetter08a24032013-04-19 11:25:34 +020011087#define PIPE_CONF_CHECK_I(name) \
11088 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011089 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011090 "(expected %i, found %i)\n", \
11091 current_config->name, \
11092 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011093 ret = false; \
11094 }
11095
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011096#define PIPE_CONF_CHECK_BOOL(name) \
11097 if (current_config->name != pipe_config->name) { \
11098 pipe_config_err(adjust, __stringify(name), \
11099 "(expected %s, found %s)\n", \
11100 yesno(current_config->name), \
11101 yesno(pipe_config->name)); \
11102 ret = false; \
11103 }
11104
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011105/*
11106 * Checks state where we only read out the enabling, but not the entire
11107 * state itself (like full infoframes or ELD for audio). These states
11108 * require a full modeset on bootup to fix up.
11109 */
11110#define PIPE_CONF_CHECK_BOOL_INCOMPLETE(name) \
11111 if (!fixup_inherited || (!current_config->name && !pipe_config->name)) { \
11112 PIPE_CONF_CHECK_BOOL(name); \
11113 } else { \
11114 pipe_config_err(adjust, __stringify(name), \
11115 "unable to verify whether state matches exactly, forcing modeset (expected %s, found %s)\n", \
11116 yesno(current_config->name), \
11117 yesno(pipe_config->name)); \
11118 ret = false; \
11119 }
11120
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011121#define PIPE_CONF_CHECK_P(name) \
11122 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011123 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011124 "(expected %p, found %p)\n", \
11125 current_config->name, \
11126 pipe_config->name); \
11127 ret = false; \
11128 }
11129
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011130#define PIPE_CONF_CHECK_M_N(name) \
11131 if (!intel_compare_link_m_n(&current_config->name, \
11132 &pipe_config->name,\
11133 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011134 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011135 "(expected tu %i gmch %i/%i link %i/%i, " \
11136 "found tu %i, gmch %i/%i link %i/%i)\n", \
11137 current_config->name.tu, \
11138 current_config->name.gmch_m, \
11139 current_config->name.gmch_n, \
11140 current_config->name.link_m, \
11141 current_config->name.link_n, \
11142 pipe_config->name.tu, \
11143 pipe_config->name.gmch_m, \
11144 pipe_config->name.gmch_n, \
11145 pipe_config->name.link_m, \
11146 pipe_config->name.link_n); \
11147 ret = false; \
11148 }
11149
Daniel Vetter55c561a2016-03-30 11:34:36 +020011150/* This is required for BDW+ where there is only one set of registers for
11151 * switching between high and low RR.
11152 * This macro can be used whenever a comparison has to be made between one
11153 * hw state and multiple sw state variables.
11154 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011155#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11156 if (!intel_compare_link_m_n(&current_config->name, \
11157 &pipe_config->name, adjust) && \
11158 !intel_compare_link_m_n(&current_config->alt_name, \
11159 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011160 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011161 "(expected tu %i gmch %i/%i link %i/%i, " \
11162 "or tu %i gmch %i/%i link %i/%i, " \
11163 "found tu %i, gmch %i/%i link %i/%i)\n", \
11164 current_config->name.tu, \
11165 current_config->name.gmch_m, \
11166 current_config->name.gmch_n, \
11167 current_config->name.link_m, \
11168 current_config->name.link_n, \
11169 current_config->alt_name.tu, \
11170 current_config->alt_name.gmch_m, \
11171 current_config->alt_name.gmch_n, \
11172 current_config->alt_name.link_m, \
11173 current_config->alt_name.link_n, \
11174 pipe_config->name.tu, \
11175 pipe_config->name.gmch_m, \
11176 pipe_config->name.gmch_n, \
11177 pipe_config->name.link_m, \
11178 pipe_config->name.link_n); \
11179 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011180 }
11181
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011182#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11183 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011184 pipe_config_err(adjust, __stringify(name), \
11185 "(%x) (expected %i, found %i)\n", \
11186 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011187 current_config->name & (mask), \
11188 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011189 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011190 }
11191
Ville Syrjälä5e550652013-09-06 23:29:07 +030011192#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11193 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011194 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011195 "(expected %i, found %i)\n", \
11196 current_config->name, \
11197 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011198 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011199 }
11200
Daniel Vetterbb760062013-06-06 14:55:52 +020011201#define PIPE_CONF_QUIRK(quirk) \
11202 ((current_config->quirks | pipe_config->quirks) & (quirk))
11203
Daniel Vettereccb1402013-05-22 00:50:22 +020011204 PIPE_CONF_CHECK_I(cpu_transcoder);
11205
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011206 PIPE_CONF_CHECK_BOOL(has_pch_encoder);
Daniel Vetter08a24032013-04-19 11:25:34 +020011207 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011208 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011209
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011210 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011211 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011212
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011213 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011214 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011215
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011216 if (current_config->has_drrs)
11217 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11218 } else
11219 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011220
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011221 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011222
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011223 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11224 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11225 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11226 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11227 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11228 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011229
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011230 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11231 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11232 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11233 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11234 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11235 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011236
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011237 PIPE_CONF_CHECK_I(pixel_multiplier);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011238 PIPE_CONF_CHECK_BOOL(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011239 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011240 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011241 PIPE_CONF_CHECK_BOOL(limited_color_range);
Shashank Sharma15953632017-03-13 16:54:03 +053011242
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011243 PIPE_CONF_CHECK_BOOL(hdmi_scrambling);
11244 PIPE_CONF_CHECK_BOOL(hdmi_high_tmds_clock_ratio);
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011245 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_infoframe);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011246 PIPE_CONF_CHECK_BOOL(ycbcr420);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011247
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011248 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_audio);
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011249
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011250 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011251 DRM_MODE_FLAG_INTERLACE);
11252
Daniel Vetterbb760062013-06-06 14:55:52 +020011253 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011254 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011255 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011256 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011257 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011258 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011259 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011260 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011261 DRM_MODE_FLAG_NVSYNC);
11262 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011263
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011264 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011265 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011266 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011267 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011268 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011269
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011270 if (!adjust) {
11271 PIPE_CONF_CHECK_I(pipe_src_w);
11272 PIPE_CONF_CHECK_I(pipe_src_h);
11273
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011274 PIPE_CONF_CHECK_BOOL(pch_pfit.enabled);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011275 if (current_config->pch_pfit.enabled) {
11276 PIPE_CONF_CHECK_X(pch_pfit.pos);
11277 PIPE_CONF_CHECK_X(pch_pfit.size);
11278 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011279
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011280 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011281 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011282 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011283
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011284 PIPE_CONF_CHECK_BOOL(double_wide);
Ville Syrjälä282740f2013-09-04 18:30:03 +030011285
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011286 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011287 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011288 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011289 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11290 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011291 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011292 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011293 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11294 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11295 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Paulo Zanoni2de38132017-09-22 17:53:42 -030011296 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr0);
11297 PIPE_CONF_CHECK_X(dpll_hw_state.ebb0);
11298 PIPE_CONF_CHECK_X(dpll_hw_state.ebb4);
11299 PIPE_CONF_CHECK_X(dpll_hw_state.pll0);
11300 PIPE_CONF_CHECK_X(dpll_hw_state.pll1);
11301 PIPE_CONF_CHECK_X(dpll_hw_state.pll2);
11302 PIPE_CONF_CHECK_X(dpll_hw_state.pll3);
11303 PIPE_CONF_CHECK_X(dpll_hw_state.pll6);
11304 PIPE_CONF_CHECK_X(dpll_hw_state.pll8);
11305 PIPE_CONF_CHECK_X(dpll_hw_state.pll9);
11306 PIPE_CONF_CHECK_X(dpll_hw_state.pll10);
11307 PIPE_CONF_CHECK_X(dpll_hw_state.pcsdw12);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011308
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011309 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11310 PIPE_CONF_CHECK_X(dsi_pll.div);
11311
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011312 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011313 PIPE_CONF_CHECK_I(pipe_bpp);
11314
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011315 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011316 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011317
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030011318 PIPE_CONF_CHECK_I(min_voltage_level);
11319
Daniel Vetter66e985c2013-06-05 13:34:20 +020011320#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011321#undef PIPE_CONF_CHECK_I
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011322#undef PIPE_CONF_CHECK_BOOL
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011323#undef PIPE_CONF_CHECK_BOOL_INCOMPLETE
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011324#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011325#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011326#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011327#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011328
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011329 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011330}
11331
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011332static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11333 const struct intel_crtc_state *pipe_config)
11334{
11335 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011336 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011337 &pipe_config->fdi_m_n);
11338 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11339
11340 /*
11341 * FDI already provided one idea for the dotclock.
11342 * Yell if the encoder disagrees.
11343 */
11344 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11345 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11346 fdi_dotclock, dotclock);
11347 }
11348}
11349
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011350static void verify_wm_state(struct drm_crtc *crtc,
11351 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011352{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011353 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011354 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011355 struct skl_pipe_wm hw_wm, *sw_wm;
11356 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11357 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11359 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011360 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000011361
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011362 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000011363 return;
11364
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011365 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020011366 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011367
Damien Lespiau08db6652014-11-04 17:06:52 +000011368 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11369 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11370
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011371 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070011372 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011373 hw_plane_wm = &hw_wm.planes[plane];
11374 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000011375
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011376 /* Watermarks */
11377 for (level = 0; level <= max_level; level++) {
11378 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11379 &sw_plane_wm->wm[level]))
11380 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000011381
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011382 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11383 pipe_name(pipe), plane + 1, level,
11384 sw_plane_wm->wm[level].plane_en,
11385 sw_plane_wm->wm[level].plane_res_b,
11386 sw_plane_wm->wm[level].plane_res_l,
11387 hw_plane_wm->wm[level].plane_en,
11388 hw_plane_wm->wm[level].plane_res_b,
11389 hw_plane_wm->wm[level].plane_res_l);
11390 }
11391
11392 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11393 &sw_plane_wm->trans_wm)) {
11394 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11395 pipe_name(pipe), plane + 1,
11396 sw_plane_wm->trans_wm.plane_en,
11397 sw_plane_wm->trans_wm.plane_res_b,
11398 sw_plane_wm->trans_wm.plane_res_l,
11399 hw_plane_wm->trans_wm.plane_en,
11400 hw_plane_wm->trans_wm.plane_res_b,
11401 hw_plane_wm->trans_wm.plane_res_l);
11402 }
11403
11404 /* DDB */
11405 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11406 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11407
11408 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011409 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011410 pipe_name(pipe), plane + 1,
11411 sw_ddb_entry->start, sw_ddb_entry->end,
11412 hw_ddb_entry->start, hw_ddb_entry->end);
11413 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011414 }
11415
Lyude27082492016-08-24 07:48:10 +020011416 /*
11417 * cursor
11418 * If the cursor plane isn't active, we may not have updated it's ddb
11419 * allocation. In that case since the ddb allocation will be updated
11420 * once the plane becomes visible, we can skip this check
11421 */
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030011422 if (1) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011423 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11424 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011425
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011426 /* Watermarks */
11427 for (level = 0; level <= max_level; level++) {
11428 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11429 &sw_plane_wm->wm[level]))
11430 continue;
11431
11432 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11433 pipe_name(pipe), level,
11434 sw_plane_wm->wm[level].plane_en,
11435 sw_plane_wm->wm[level].plane_res_b,
11436 sw_plane_wm->wm[level].plane_res_l,
11437 hw_plane_wm->wm[level].plane_en,
11438 hw_plane_wm->wm[level].plane_res_b,
11439 hw_plane_wm->wm[level].plane_res_l);
11440 }
11441
11442 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11443 &sw_plane_wm->trans_wm)) {
11444 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11445 pipe_name(pipe),
11446 sw_plane_wm->trans_wm.plane_en,
11447 sw_plane_wm->trans_wm.plane_res_b,
11448 sw_plane_wm->trans_wm.plane_res_l,
11449 hw_plane_wm->trans_wm.plane_en,
11450 hw_plane_wm->trans_wm.plane_res_b,
11451 hw_plane_wm->trans_wm.plane_res_l);
11452 }
11453
11454 /* DDB */
11455 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11456 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
11457
11458 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011459 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020011460 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011461 sw_ddb_entry->start, sw_ddb_entry->end,
11462 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020011463 }
Damien Lespiau08db6652014-11-04 17:06:52 +000011464 }
11465}
11466
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011467static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011468verify_connector_state(struct drm_device *dev,
11469 struct drm_atomic_state *state,
11470 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011471{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011472 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011473 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011474 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011475
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011476 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011477 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011478 struct drm_crtc_state *crtc_state = NULL;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011479
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011480 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011481 continue;
11482
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011483 if (crtc)
11484 crtc_state = drm_atomic_get_new_crtc_state(state, new_conn_state->crtc);
11485
11486 intel_connector_verify_state(crtc_state, new_conn_state);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011487
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011488 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011489 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011490 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011491}
11492
11493static void
Daniel Vetter86b04262017-03-01 10:52:26 +010011494verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011495{
11496 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010011497 struct drm_connector *connector;
11498 struct drm_connector_state *old_conn_state, *new_conn_state;
11499 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011500
Damien Lespiaub2784e12014-08-05 11:29:37 +010011501 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010011502 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011503 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011504
11505 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11506 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011507 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011508
Daniel Vetter86b04262017-03-01 10:52:26 +010011509 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
11510 new_conn_state, i) {
11511 if (old_conn_state->best_encoder == &encoder->base)
11512 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011513
Daniel Vetter86b04262017-03-01 10:52:26 +010011514 if (new_conn_state->best_encoder != &encoder->base)
11515 continue;
11516 found = enabled = true;
11517
11518 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011519 encoder->base.crtc,
11520 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011521 }
Daniel Vetter86b04262017-03-01 10:52:26 +010011522
11523 if (!found)
11524 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100011525
Rob Clarke2c719b2014-12-15 13:56:32 -050011526 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011527 "encoder's enabled state mismatch "
11528 "(expected %i, found %i)\n",
11529 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011530
11531 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011532 bool active;
11533
11534 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011535 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011536 "encoder detached but still enabled on pipe %c.\n",
11537 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011538 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011539 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011540}
11541
11542static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011543verify_crtc_state(struct drm_crtc *crtc,
11544 struct drm_crtc_state *old_crtc_state,
11545 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011546{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011547 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011548 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011549 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011550 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11551 struct intel_crtc_state *pipe_config, *sw_config;
11552 struct drm_atomic_state *old_state;
11553 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011554
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011555 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020011556 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011557 pipe_config = to_intel_crtc_state(old_crtc_state);
11558 memset(pipe_config, 0, sizeof(*pipe_config));
11559 pipe_config->base.crtc = crtc;
11560 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011561
Ville Syrjälä78108b72016-05-27 20:59:19 +030011562 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011563
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011564 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011565
Ville Syrjäläe56134b2017-06-01 17:36:19 +030011566 /* we keep both pipes enabled on 830 */
11567 if (IS_I830(dev_priv))
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011568 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011569
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011570 I915_STATE_WARN(new_crtc_state->active != active,
11571 "crtc active state doesn't match with hw state "
11572 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011573
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011574 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
11575 "transitional active state does not match atomic hw state "
11576 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011577
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011578 for_each_encoder_on_crtc(dev, crtc, encoder) {
11579 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011580
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011581 active = encoder->get_hw_state(encoder, &pipe);
11582 I915_STATE_WARN(active != new_crtc_state->active,
11583 "[ENCODER:%i] active %i with crtc active %i\n",
11584 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011585
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011586 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
11587 "Encoder connected to wrong pipe %c\n",
11588 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011589
Ville Syrjäläe1214b92017-10-27 22:31:23 +030011590 if (active)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011591 encoder->get_config(encoder, pipe_config);
11592 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011593
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011594 intel_crtc_compute_pixel_rate(pipe_config);
11595
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011596 if (!new_crtc_state->active)
11597 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011598
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011599 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011600
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011601 sw_config = to_intel_crtc_state(new_crtc_state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011602 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011603 pipe_config, false)) {
11604 I915_STATE_WARN(1, "pipe state doesn't match!\n");
11605 intel_dump_pipe_config(intel_crtc, pipe_config,
11606 "[hw state]");
11607 intel_dump_pipe_config(intel_crtc, sw_config,
11608 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011609 }
11610}
11611
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011612static void
Ville Syrjäläcff109f2017-11-17 21:19:17 +020011613intel_verify_planes(struct intel_atomic_state *state)
11614{
11615 struct intel_plane *plane;
11616 const struct intel_plane_state *plane_state;
11617 int i;
11618
11619 for_each_new_intel_plane_in_state(state, plane,
11620 plane_state, i)
11621 assert_plane(plane, plane_state->base.visible);
11622}
11623
11624static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011625verify_single_dpll_state(struct drm_i915_private *dev_priv,
11626 struct intel_shared_dpll *pll,
11627 struct drm_crtc *crtc,
11628 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011629{
11630 struct intel_dpll_hw_state dpll_hw_state;
11631 unsigned crtc_mask;
11632 bool active;
11633
11634 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
11635
11636 DRM_DEBUG_KMS("%s\n", pll->name);
11637
11638 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
11639
11640 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
11641 I915_STATE_WARN(!pll->on && pll->active_mask,
11642 "pll in active use but not on in sw tracking\n");
11643 I915_STATE_WARN(pll->on && !pll->active_mask,
11644 "pll is on but not used by any active crtc\n");
11645 I915_STATE_WARN(pll->on != active,
11646 "pll on state mismatch (expected %i, found %i)\n",
11647 pll->on, active);
11648 }
11649
11650 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011651 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011652 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011653 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011654
11655 return;
11656 }
11657
11658 crtc_mask = 1 << drm_crtc_index(crtc);
11659
11660 if (new_state->active)
11661 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
11662 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
11663 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11664 else
11665 I915_STATE_WARN(pll->active_mask & crtc_mask,
11666 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
11667 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11668
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011669 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011670 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011671 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011672
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011673 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011674 &dpll_hw_state,
11675 sizeof(dpll_hw_state)),
11676 "pll hw state mismatch\n");
11677}
11678
11679static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011680verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
11681 struct drm_crtc_state *old_crtc_state,
11682 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011683{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011684 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011685 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
11686 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
11687
11688 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011689 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011690
11691 if (old_state->shared_dpll &&
11692 old_state->shared_dpll != new_state->shared_dpll) {
11693 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
11694 struct intel_shared_dpll *pll = old_state->shared_dpll;
11695
11696 I915_STATE_WARN(pll->active_mask & crtc_mask,
11697 "pll active mismatch (didn't expect pipe %c in active mask)\n",
11698 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011699 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011700 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
11701 pipe_name(drm_crtc_index(crtc)));
11702 }
11703}
11704
11705static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011706intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011707 struct drm_atomic_state *state,
11708 struct drm_crtc_state *old_state,
11709 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011710{
Daniel Vetter5a21b662016-05-24 17:13:53 +020011711 if (!needs_modeset(new_state) &&
11712 !to_intel_crtc_state(new_state)->update_pipe)
11713 return;
11714
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011715 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011716 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011717 verify_crtc_state(crtc, old_state, new_state);
11718 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011719}
11720
11721static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011722verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011723{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011724 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011725 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020011726
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011727 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011728 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011729}
Daniel Vetter53589012013-06-05 13:34:16 +020011730
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011731static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011732intel_modeset_verify_disabled(struct drm_device *dev,
11733 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011734{
Daniel Vetter86b04262017-03-01 10:52:26 +010011735 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011736 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011737 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020011738}
11739
Ville Syrjälä80715b22014-05-15 20:23:23 +030011740static void update_scanline_offset(struct intel_crtc *crtc)
11741{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011742 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011743
11744 /*
11745 * The scanline counter increments at the leading edge of hsync.
11746 *
11747 * On most platforms it starts counting from vtotal-1 on the
11748 * first active line. That means the scanline counter value is
11749 * always one less than what we would expect. Ie. just after
11750 * start of vblank, which also occurs at start of hsync (on the
11751 * last active line), the scanline counter will read vblank_start-1.
11752 *
11753 * On gen2 the scanline counter starts counting from 1 instead
11754 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11755 * to keep the value positive), instead of adding one.
11756 *
11757 * On HSW+ the behaviour of the scanline counter depends on the output
11758 * type. For DP ports it behaves like most other platforms, but on HDMI
11759 * there's an extra 1 line difference. So we need to add two instead of
11760 * one to the value.
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020011761 *
11762 * On VLV/CHV DSI the scanline counter would appear to increment
11763 * approx. 1/3 of a scanline before start of vblank. Unfortunately
11764 * that means we can't tell whether we're in vblank or not while
11765 * we're on that particular line. We must still set scanline_offset
11766 * to 1 so that the vblank timestamps come out correct when we query
11767 * the scanline counter from within the vblank interrupt handler.
11768 * However if queried just before the start of vblank we'll get an
11769 * answer that's slightly in the future.
Ville Syrjälä80715b22014-05-15 20:23:23 +030011770 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011771 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030011772 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030011773 int vtotal;
11774
Ville Syrjälä124abe02015-09-08 13:40:45 +030011775 vtotal = adjusted_mode->crtc_vtotal;
11776 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030011777 vtotal /= 2;
11778
11779 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011780 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030011781 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030011782 crtc->scanline_offset = 2;
11783 } else
11784 crtc->scanline_offset = 1;
11785}
11786
Maarten Lankhorstad421372015-06-15 12:33:42 +020011787static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011788{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011789 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011790 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011791 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011792 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011793 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011794
11795 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020011796 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011797
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011798 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011799 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011800 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011801 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011802
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011803 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011804 continue;
11805
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011806 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011807
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011808 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011809 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011810
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020011811 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011812 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011813}
11814
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011815/*
11816 * This implements the workaround described in the "notes" section of the mode
11817 * set sequence documentation. When going from no pipes or single pipe to
11818 * multiple pipes, and planes are enabled after the pipe, we need to wait at
11819 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
11820 */
11821static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
11822{
11823 struct drm_crtc_state *crtc_state;
11824 struct intel_crtc *intel_crtc;
11825 struct drm_crtc *crtc;
11826 struct intel_crtc_state *first_crtc_state = NULL;
11827 struct intel_crtc_state *other_crtc_state = NULL;
11828 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
11829 int i;
11830
11831 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011832 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011833 intel_crtc = to_intel_crtc(crtc);
11834
11835 if (!crtc_state->active || !needs_modeset(crtc_state))
11836 continue;
11837
11838 if (first_crtc_state) {
11839 other_crtc_state = to_intel_crtc_state(crtc_state);
11840 break;
11841 } else {
11842 first_crtc_state = to_intel_crtc_state(crtc_state);
11843 first_pipe = intel_crtc->pipe;
11844 }
11845 }
11846
11847 /* No workaround needed? */
11848 if (!first_crtc_state)
11849 return 0;
11850
11851 /* w/a possibly needed, check how many crtc's are already enabled. */
11852 for_each_intel_crtc(state->dev, intel_crtc) {
11853 struct intel_crtc_state *pipe_config;
11854
11855 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
11856 if (IS_ERR(pipe_config))
11857 return PTR_ERR(pipe_config);
11858
11859 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
11860
11861 if (!pipe_config->base.active ||
11862 needs_modeset(&pipe_config->base))
11863 continue;
11864
11865 /* 2 or more enabled crtcs means no need for w/a */
11866 if (enabled_pipe != INVALID_PIPE)
11867 return 0;
11868
11869 enabled_pipe = intel_crtc->pipe;
11870 }
11871
11872 if (enabled_pipe != INVALID_PIPE)
11873 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
11874 else if (other_crtc_state)
11875 other_crtc_state->hsw_workaround_pipe = first_pipe;
11876
11877 return 0;
11878}
11879
Ville Syrjälä8d965612016-11-14 18:35:10 +020011880static int intel_lock_all_pipes(struct drm_atomic_state *state)
11881{
11882 struct drm_crtc *crtc;
11883
11884 /* Add all pipes to the state */
11885 for_each_crtc(state->dev, crtc) {
11886 struct drm_crtc_state *crtc_state;
11887
11888 crtc_state = drm_atomic_get_crtc_state(state, crtc);
11889 if (IS_ERR(crtc_state))
11890 return PTR_ERR(crtc_state);
11891 }
11892
11893 return 0;
11894}
11895
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011896static int intel_modeset_all_pipes(struct drm_atomic_state *state)
11897{
11898 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011899
Ville Syrjälä8d965612016-11-14 18:35:10 +020011900 /*
11901 * Add all pipes to the state, and force
11902 * a modeset on all the active ones.
11903 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011904 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011905 struct drm_crtc_state *crtc_state;
11906 int ret;
11907
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011908 crtc_state = drm_atomic_get_crtc_state(state, crtc);
11909 if (IS_ERR(crtc_state))
11910 return PTR_ERR(crtc_state);
11911
11912 if (!crtc_state->active || needs_modeset(crtc_state))
11913 continue;
11914
11915 crtc_state->mode_changed = true;
11916
11917 ret = drm_atomic_add_affected_connectors(state, crtc);
11918 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011919 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011920
11921 ret = drm_atomic_add_affected_planes(state, crtc);
11922 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011923 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011924 }
11925
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011926 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011927}
11928
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020011929static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011930{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011931 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010011932 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011933 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011934 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011935 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011936
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011937 if (!check_digital_port_conflicts(state)) {
11938 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
11939 return -EINVAL;
11940 }
11941
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011942 intel_state->modeset = true;
11943 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011944 intel_state->cdclk.logical = dev_priv->cdclk.logical;
11945 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011946
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011947 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
11948 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011949 intel_state->active_crtcs |= 1 << i;
11950 else
11951 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070011952
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011953 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070011954 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011955 }
11956
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011957 /*
11958 * See if the config requires any additional preparation, e.g.
11959 * to adjust global state with pipes off. We need to do this
11960 * here so we can get the modeset_pipe updated config for the new
11961 * mode set on this crtc. For other crtcs we need to use the
11962 * adjusted_mode bits in the crtc directly.
11963 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011964 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030011965 ret = dev_priv->display.modeset_calc_cdclk(state);
11966 if (ret < 0)
11967 return ret;
11968
Ville Syrjälä8d965612016-11-14 18:35:10 +020011969 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011970 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020011971 * holding all the crtc locks, even if we don't end up
11972 * touching the hardware
11973 */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030011974 if (intel_cdclk_changed(&dev_priv->cdclk.logical,
11975 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020011976 ret = intel_lock_all_pipes(state);
11977 if (ret < 0)
11978 return ret;
11979 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011980
Ville Syrjälä8d965612016-11-14 18:35:10 +020011981 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030011982 if (intel_cdclk_needs_modeset(&dev_priv->cdclk.actual,
11983 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020011984 ret = intel_modeset_all_pipes(state);
11985 if (ret < 0)
11986 return ret;
11987 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010011988
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011989 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
11990 intel_state->cdclk.logical.cdclk,
11991 intel_state->cdclk.actual.cdclk);
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030011992 DRM_DEBUG_KMS("New voltage level calculated to be logical %u, actual %u\n",
11993 intel_state->cdclk.logical.voltage_level,
11994 intel_state->cdclk.actual.voltage_level);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020011995 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011996 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020011997 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011998
Maarten Lankhorstad421372015-06-15 12:33:42 +020011999 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012000
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012001 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012002 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012003
Maarten Lankhorstad421372015-06-15 12:33:42 +020012004 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012005}
12006
Matt Roperaa363132015-09-24 15:53:18 -070012007/*
12008 * Handle calculation of various watermark data at the end of the atomic check
12009 * phase. The code here should be run after the per-crtc and per-plane 'check'
12010 * handlers to ensure that all derived state has been updated.
12011 */
Matt Roper55994c22016-05-12 07:06:08 -070012012static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012013{
12014 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070012015 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012016
12017 /* Is there platform-specific watermark information to calculate? */
12018 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012019 return dev_priv->display.compute_global_watermarks(state);
12020
12021 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012022}
12023
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012024/**
12025 * intel_atomic_check - validate state object
12026 * @dev: drm device
12027 * @state: state to validate
12028 */
12029static int intel_atomic_check(struct drm_device *dev,
12030 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012031{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012032 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012033 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012034 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012035 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012036 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012037 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012038
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012039 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012040 if (ret)
12041 return ret;
12042
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012043 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012044 struct intel_crtc_state *pipe_config =
12045 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012046
12047 /* Catch I915_MODE_FLAG_INHERITED */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012048 if (crtc_state->mode.private_flags != old_crtc_state->mode.private_flags)
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012049 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012050
Daniel Vetter26495482015-07-15 14:15:52 +020012051 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012052 continue;
12053
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012054 if (!crtc_state->enable) {
12055 any_ms = true;
12056 continue;
12057 }
12058
Daniel Vetter26495482015-07-15 14:15:52 +020012059 /* FIXME: For only active_changed we shouldn't need to do any
12060 * state recomputation at all. */
12061
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012062 ret = drm_atomic_add_affected_connectors(state, crtc);
12063 if (ret)
12064 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012065
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012066 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012067 if (ret) {
12068 intel_dump_pipe_config(to_intel_crtc(crtc),
12069 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012070 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012071 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012072
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000012073 if (i915_modparams.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012074 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012075 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012076 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012077 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012078 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012079 }
12080
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012081 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012082 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012083
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012084 ret = drm_atomic_add_affected_planes(state, crtc);
12085 if (ret)
12086 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012087
Daniel Vetter26495482015-07-15 14:15:52 +020012088 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12089 needs_modeset(crtc_state) ?
12090 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012091 }
12092
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012093 if (any_ms) {
12094 ret = intel_modeset_checks(state);
12095
12096 if (ret)
12097 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012098 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012099 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012100 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012101
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012102 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012103 if (ret)
12104 return ret;
12105
Ville Syrjälädd576022017-11-17 21:19:14 +020012106 intel_fbc_choose_crtc(dev_priv, intel_state);
Matt Roper55994c22016-05-12 07:06:08 -070012107 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012108}
12109
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012110static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012111 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012112{
Chris Wilsonfd700752017-07-26 17:00:36 +010012113 return drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012114}
12115
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012116u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12117{
12118 struct drm_device *dev = crtc->base.dev;
12119
12120 if (!dev->max_vblank_count)
Dhinakaran Pandiyan734cbbf2018-02-02 21:12:54 -080012121 return (u32)drm_crtc_accurate_vblank_count(&crtc->base);
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012122
12123 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12124}
12125
Lyude896e5bb2016-08-24 07:48:09 +020012126static void intel_update_crtc(struct drm_crtc *crtc,
12127 struct drm_atomic_state *state,
12128 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012129 struct drm_crtc_state *new_crtc_state)
Lyude896e5bb2016-08-24 07:48:09 +020012130{
12131 struct drm_device *dev = crtc->dev;
12132 struct drm_i915_private *dev_priv = to_i915(dev);
12133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012134 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12135 bool modeset = needs_modeset(new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012136
12137 if (modeset) {
12138 update_scanline_offset(intel_crtc);
12139 dev_priv->display.crtc_enable(pipe_config, state);
12140 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012141 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12142 pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012143 }
12144
12145 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12146 intel_fbc_enable(
12147 intel_crtc, pipe_config,
12148 to_intel_plane_state(crtc->primary->state));
12149 }
12150
12151 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012152}
12153
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012154static void intel_update_crtcs(struct drm_atomic_state *state)
Lyude896e5bb2016-08-24 07:48:09 +020012155{
12156 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012157 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012158 int i;
12159
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012160 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12161 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012162 continue;
12163
12164 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012165 new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012166 }
12167}
12168
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012169static void skl_update_crtcs(struct drm_atomic_state *state)
Lyude27082492016-08-24 07:48:10 +020012170{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012171 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012172 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12173 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012174 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012175 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012176 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012177 unsigned int updated = 0;
12178 bool progress;
12179 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012180 int i;
12181
12182 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12183
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012184 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012185 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012186 if (new_crtc_state->active)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012187 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012188
12189 /*
12190 * Whenever the number of active pipes changes, we need to make sure we
12191 * update the pipes in the right order so that their ddb allocations
12192 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12193 * cause pipe underruns and other bad stuff.
12194 */
12195 do {
Lyude27082492016-08-24 07:48:10 +020012196 progress = false;
12197
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012198 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020012199 bool vbl_wait = false;
12200 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012201
12202 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä21794812017-08-23 18:22:26 +030012203 cstate = to_intel_crtc_state(new_crtc_state);
Lyudece0ba282016-09-15 10:46:35 -040012204 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012205
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012206 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012207 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012208
Mika Kahola2b685042017-10-10 13:17:03 +030012209 if (skl_ddb_allocation_overlaps(dev_priv,
12210 entries,
12211 &cstate->wm.skl.ddb,
12212 i))
Lyude27082492016-08-24 07:48:10 +020012213 continue;
12214
12215 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012216 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012217
12218 /*
12219 * If this is an already active pipe, it's DDB changed,
12220 * and this isn't the last pipe that needs updating
12221 * then we need to wait for a vblank to pass for the
12222 * new ddb allocation to take effect.
12223 */
Lyudece0ba282016-09-15 10:46:35 -040012224 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012225 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012226 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020012227 intel_state->wm_results.dirty_pipes != updated)
12228 vbl_wait = true;
12229
12230 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012231 new_crtc_state);
Lyude27082492016-08-24 07:48:10 +020012232
12233 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012234 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012235
12236 progress = true;
12237 }
12238 } while (progress);
12239}
12240
Chris Wilsonba318c62017-02-02 20:47:41 +000012241static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12242{
12243 struct intel_atomic_state *state, *next;
12244 struct llist_node *freed;
12245
12246 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12247 llist_for_each_entry_safe(state, next, freed, freed)
12248 drm_atomic_state_put(&state->base);
12249}
12250
12251static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12252{
12253 struct drm_i915_private *dev_priv =
12254 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12255
12256 intel_atomic_helper_free_state(dev_priv);
12257}
12258
Daniel Vetter9db529a2017-08-08 10:08:28 +020012259static void intel_atomic_commit_fence_wait(struct intel_atomic_state *intel_state)
12260{
12261 struct wait_queue_entry wait_fence, wait_reset;
12262 struct drm_i915_private *dev_priv = to_i915(intel_state->base.dev);
12263
12264 init_wait_entry(&wait_fence, 0);
12265 init_wait_entry(&wait_reset, 0);
12266 for (;;) {
12267 prepare_to_wait(&intel_state->commit_ready.wait,
12268 &wait_fence, TASK_UNINTERRUPTIBLE);
12269 prepare_to_wait(&dev_priv->gpu_error.wait_queue,
12270 &wait_reset, TASK_UNINTERRUPTIBLE);
12271
12272
12273 if (i915_sw_fence_done(&intel_state->commit_ready)
12274 || test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
12275 break;
12276
12277 schedule();
12278 }
12279 finish_wait(&intel_state->commit_ready.wait, &wait_fence);
12280 finish_wait(&dev_priv->gpu_error.wait_queue, &wait_reset);
12281}
12282
Daniel Vetter94f05022016-06-14 18:01:00 +020012283static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012284{
Daniel Vetter94f05022016-06-14 18:01:00 +020012285 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012286 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012287 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012288 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012289 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012290 struct intel_crtc_state *intel_cstate;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012291 u64 put_domains[I915_MAX_PIPES] = {};
Chris Wilsone95433c2016-10-28 13:58:27 +010012292 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012293
Daniel Vetter9db529a2017-08-08 10:08:28 +020012294 intel_atomic_commit_fence_wait(intel_state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012295
Daniel Vetterea0000f2016-06-13 16:13:46 +020012296 drm_atomic_helper_wait_for_dependencies(state);
12297
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012298 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012299 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012300
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012301 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012302 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12303
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012304 if (needs_modeset(new_crtc_state) ||
12305 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012306
12307 put_domains[to_intel_crtc(crtc)->pipe] =
12308 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012309 to_intel_crtc_state(new_crtc_state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012310 }
12311
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012312 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012313 continue;
12314
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012315 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12316 to_intel_crtc_state(new_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010012317
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012318 if (old_crtc_state->active) {
12319 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020012320 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012321 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012322 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012323 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012324
12325 /*
12326 * Underruns don't always raise
12327 * interrupts, so check manually.
12328 */
12329 intel_check_cpu_fifo_underruns(dev_priv);
12330 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012331
Ville Syrjälä21794812017-08-23 18:22:26 +030012332 if (!new_crtc_state->active) {
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012333 /*
12334 * Make sure we don't call initial_watermarks
12335 * for ILK-style watermark updates.
Ville Syrjäläff32c542017-03-02 19:14:57 +020012336 *
12337 * No clue what this is supposed to achieve.
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012338 */
Ville Syrjäläff32c542017-03-02 19:14:57 +020012339 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012340 dev_priv->display.initial_watermarks(intel_state,
Ville Syrjälä21794812017-08-23 18:22:26 +030012341 to_intel_crtc_state(new_crtc_state));
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012342 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012343 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012344 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012345
Daniel Vetter7a1530d72017-12-07 15:32:02 +010012346 /* FIXME: Eventually get rid of our intel_crtc->config pointer */
12347 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i)
12348 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012349
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012350 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012351 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010012352
Ville Syrjäläb0587e42017-01-26 21:52:01 +020012353 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010012354
Lyude656d1b82016-08-17 15:55:54 -040012355 /*
12356 * SKL workaround: bspec recommends we disable the SAGV when we
12357 * have more then one pipe enabled
12358 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030012359 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012360 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012361
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012362 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012363 }
Daniel Vetter47fab732012-10-26 10:58:18 +020012364
Lyude896e5bb2016-08-24 07:48:09 +020012365 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012366 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12367 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012368
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012369 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012370 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012371 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012372 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012373 spin_unlock_irq(&dev->event_lock);
12374
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012375 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012376 }
Matt Ropered4a6a72016-02-23 17:20:13 -080012377 }
12378
Lyude896e5bb2016-08-24 07:48:09 +020012379 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012380 dev_priv->display.update_crtcs(state);
Lyude896e5bb2016-08-24 07:48:09 +020012381
Daniel Vetter94f05022016-06-14 18:01:00 +020012382 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12383 * already, but still need the state for the delayed optimization. To
12384 * fix this:
12385 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12386 * - schedule that vblank worker _before_ calling hw_done
12387 * - at the start of commit_tail, cancel it _synchrously
12388 * - switch over to the vblank wait helper in the core after that since
12389 * we don't need out special handling any more.
12390 */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012391 drm_atomic_helper_wait_for_flip_done(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012392
12393 /*
12394 * Now that the vblank has passed, we can go ahead and program the
12395 * optimal watermarks on platforms that need two-step watermark
12396 * programming.
12397 *
12398 * TODO: Move this (and other cleanup) to an async worker eventually.
12399 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012400 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12401 intel_cstate = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012402
12403 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012404 dev_priv->display.optimize_watermarks(intel_state,
12405 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012406 }
12407
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012408 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012409 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12410
12411 if (put_domains[i])
12412 modeset_put_power_domains(dev_priv, put_domains[i]);
12413
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012414 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012415 }
12416
Ville Syrjäläcff109f2017-11-17 21:19:17 +020012417 if (intel_state->modeset)
12418 intel_verify_planes(intel_state);
12419
Paulo Zanoni56feca92016-09-22 18:00:28 -030012420 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012421 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012422
Daniel Vetter94f05022016-06-14 18:01:00 +020012423 drm_atomic_helper_commit_hw_done(state);
12424
Chris Wilsond5553c02017-05-04 12:55:08 +010012425 if (intel_state->modeset) {
12426 /* As one of the primary mmio accessors, KMS has a high
12427 * likelihood of triggering bugs in unclaimed access. After we
12428 * finish modesetting, see if an error has been flagged, and if
12429 * so enable debugging for the next modeset - and hope we catch
12430 * the culprit.
12431 */
12432 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012433 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Chris Wilsond5553c02017-05-04 12:55:08 +010012434 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012435
Daniel Vetter5a21b662016-05-24 17:13:53 +020012436 drm_atomic_helper_cleanup_planes(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012437
Daniel Vetterea0000f2016-06-13 16:13:46 +020012438 drm_atomic_helper_commit_cleanup_done(state);
12439
Chris Wilson08536952016-10-14 13:18:18 +010012440 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012441
Chris Wilsonba318c62017-02-02 20:47:41 +000012442 intel_atomic_helper_free_state(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020012443}
12444
12445static void intel_atomic_commit_work(struct work_struct *work)
12446{
Chris Wilsonc004a902016-10-28 13:58:45 +010012447 struct drm_atomic_state *state =
12448 container_of(work, struct drm_atomic_state, commit_work);
12449
Daniel Vetter94f05022016-06-14 18:01:00 +020012450 intel_atomic_commit_tail(state);
12451}
12452
Chris Wilsonc004a902016-10-28 13:58:45 +010012453static int __i915_sw_fence_call
12454intel_atomic_commit_ready(struct i915_sw_fence *fence,
12455 enum i915_sw_fence_notify notify)
12456{
12457 struct intel_atomic_state *state =
12458 container_of(fence, struct intel_atomic_state, commit_ready);
12459
12460 switch (notify) {
12461 case FENCE_COMPLETE:
Daniel Vetter42b062b2017-08-08 10:08:27 +020012462 /* we do blocking waits in the worker, nothing to do here */
Chris Wilsonc004a902016-10-28 13:58:45 +010012463 break;
Chris Wilsonc004a902016-10-28 13:58:45 +010012464 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000012465 {
12466 struct intel_atomic_helper *helper =
12467 &to_i915(state->base.dev)->atomic_helper;
12468
12469 if (llist_add(&state->freed, &helper->free_list))
12470 schedule_work(&helper->free_work);
12471 break;
12472 }
Chris Wilsonc004a902016-10-28 13:58:45 +010012473 }
12474
12475 return NOTIFY_DONE;
12476}
12477
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012478static void intel_atomic_track_fbs(struct drm_atomic_state *state)
12479{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012480 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012481 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012482 int i;
12483
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012484 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012485 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012486 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012487 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012488}
12489
Daniel Vetter94f05022016-06-14 18:01:00 +020012490/**
12491 * intel_atomic_commit - commit validated state object
12492 * @dev: DRM device
12493 * @state: the top-level driver state object
12494 * @nonblock: nonblocking commit
12495 *
12496 * This function commits a top-level state object that has been validated
12497 * with drm_atomic_helper_check().
12498 *
Daniel Vetter94f05022016-06-14 18:01:00 +020012499 * RETURNS
12500 * Zero for success or -errno.
12501 */
12502static int intel_atomic_commit(struct drm_device *dev,
12503 struct drm_atomic_state *state,
12504 bool nonblock)
12505{
12506 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012507 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020012508 int ret = 0;
12509
Chris Wilsonc004a902016-10-28 13:58:45 +010012510 drm_atomic_state_get(state);
12511 i915_sw_fence_init(&intel_state->commit_ready,
12512 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020012513
Ville Syrjälä440df932017-03-29 17:21:23 +030012514 /*
12515 * The intel_legacy_cursor_update() fast path takes care
12516 * of avoiding the vblank waits for simple cursor
12517 * movement and flips. For cursor on/off and size changes,
12518 * we want to perform the vblank waits so that watermark
12519 * updates happen during the correct frames. Gen9+ have
12520 * double buffered watermarks and so shouldn't need this.
12521 *
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020012522 * Unset state->legacy_cursor_update before the call to
12523 * drm_atomic_helper_setup_commit() because otherwise
12524 * drm_atomic_helper_wait_for_flip_done() is a noop and
12525 * we get FIFO underruns because we didn't wait
12526 * for vblank.
Ville Syrjälä440df932017-03-29 17:21:23 +030012527 *
12528 * FIXME doing watermarks and fb cleanup from a vblank worker
12529 * (assuming we had any) would solve these problems.
12530 */
Maarten Lankhorst213f1bd2017-09-19 14:14:19 +020012531 if (INTEL_GEN(dev_priv) < 9 && state->legacy_cursor_update) {
12532 struct intel_crtc_state *new_crtc_state;
12533 struct intel_crtc *crtc;
12534 int i;
12535
12536 for_each_new_intel_crtc_in_state(intel_state, crtc, new_crtc_state, i)
12537 if (new_crtc_state->wm.need_postvbl_update ||
12538 new_crtc_state->update_wm_post)
12539 state->legacy_cursor_update = false;
12540 }
Ville Syrjälä440df932017-03-29 17:21:23 +030012541
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020012542 ret = intel_atomic_prepare_commit(dev, state);
12543 if (ret) {
12544 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
12545 i915_sw_fence_commit(&intel_state->commit_ready);
12546 return ret;
12547 }
12548
12549 ret = drm_atomic_helper_setup_commit(state, nonblock);
12550 if (!ret)
12551 ret = drm_atomic_helper_swap_state(state, true);
12552
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012553 if (ret) {
12554 i915_sw_fence_commit(&intel_state->commit_ready);
12555
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012556 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012557 return ret;
12558 }
Daniel Vetter94f05022016-06-14 18:01:00 +020012559 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020012560 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012561 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020012562
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012563 if (intel_state->modeset) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030012564 memcpy(dev_priv->min_cdclk, intel_state->min_cdclk,
12565 sizeof(intel_state->min_cdclk));
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030012566 memcpy(dev_priv->min_voltage_level,
12567 intel_state->min_voltage_level,
12568 sizeof(intel_state->min_voltage_level));
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012569 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012570 dev_priv->cdclk.logical = intel_state->cdclk.logical;
12571 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012572 }
12573
Chris Wilson08536952016-10-14 13:18:18 +010012574 drm_atomic_state_get(state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012575 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
Chris Wilsonc004a902016-10-28 13:58:45 +010012576
12577 i915_sw_fence_commit(&intel_state->commit_ready);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012578 if (nonblock && intel_state->modeset) {
12579 queue_work(dev_priv->modeset_wq, &state->commit_work);
12580 } else if (nonblock) {
Daniel Vetter42b062b2017-08-08 10:08:27 +020012581 queue_work(system_unbound_wq, &state->commit_work);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012582 } else {
12583 if (intel_state->modeset)
12584 flush_workqueue(dev_priv->modeset_wq);
Daniel Vetter94f05022016-06-14 18:01:00 +020012585 intel_atomic_commit_tail(state);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012586 }
Mika Kuoppala75714942015-12-16 09:26:48 +020012587
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012588 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020012589}
12590
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012591static const struct drm_crtc_funcs intel_crtc_funcs = {
Daniel Vetter3fab2f02017-04-03 10:32:57 +020012592 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012593 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012594 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010012595 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080012596 .atomic_duplicate_state = intel_crtc_duplicate_state,
12597 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010012598 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012599};
12600
Chris Wilson74d290f2017-08-17 13:37:06 +010012601struct wait_rps_boost {
12602 struct wait_queue_entry wait;
12603
12604 struct drm_crtc *crtc;
Chris Wilsone61e0f52018-02-21 09:56:36 +000012605 struct i915_request *request;
Chris Wilson74d290f2017-08-17 13:37:06 +010012606};
12607
12608static int do_rps_boost(struct wait_queue_entry *_wait,
12609 unsigned mode, int sync, void *key)
12610{
12611 struct wait_rps_boost *wait = container_of(_wait, typeof(*wait), wait);
Chris Wilsone61e0f52018-02-21 09:56:36 +000012612 struct i915_request *rq = wait->request;
Chris Wilson74d290f2017-08-17 13:37:06 +010012613
Chris Wilsone9af4ea2018-01-18 13:16:09 +000012614 /*
12615 * If we missed the vblank, but the request is already running it
12616 * is reasonable to assume that it will complete before the next
12617 * vblank without our intervention, so leave RPS alone.
12618 */
Chris Wilsone61e0f52018-02-21 09:56:36 +000012619 if (!i915_request_started(rq))
Chris Wilsone9af4ea2018-01-18 13:16:09 +000012620 gen6_rps_boost(rq, NULL);
Chris Wilsone61e0f52018-02-21 09:56:36 +000012621 i915_request_put(rq);
Chris Wilson74d290f2017-08-17 13:37:06 +010012622
12623 drm_crtc_vblank_put(wait->crtc);
12624
12625 list_del(&wait->wait.entry);
12626 kfree(wait);
12627 return 1;
12628}
12629
12630static void add_rps_boost_after_vblank(struct drm_crtc *crtc,
12631 struct dma_fence *fence)
12632{
12633 struct wait_rps_boost *wait;
12634
12635 if (!dma_fence_is_i915(fence))
12636 return;
12637
12638 if (INTEL_GEN(to_i915(crtc->dev)) < 6)
12639 return;
12640
12641 if (drm_crtc_vblank_get(crtc))
12642 return;
12643
12644 wait = kmalloc(sizeof(*wait), GFP_KERNEL);
12645 if (!wait) {
12646 drm_crtc_vblank_put(crtc);
12647 return;
12648 }
12649
12650 wait->request = to_request(dma_fence_get(fence));
12651 wait->crtc = crtc;
12652
12653 wait->wait.func = do_rps_boost;
12654 wait->wait.flags = 0;
12655
12656 add_wait_queue(drm_crtc_vblank_waitqueue(crtc), &wait->wait);
12657}
12658
Ville Syrjäläef1a1912018-02-21 18:02:34 +020012659static int intel_plane_pin_fb(struct intel_plane_state *plane_state)
12660{
12661 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
12662 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
12663 struct drm_framebuffer *fb = plane_state->base.fb;
12664 struct i915_vma *vma;
12665
12666 if (plane->id == PLANE_CURSOR &&
12667 INTEL_INFO(dev_priv)->cursor_needs_physical) {
12668 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12669 const int align = intel_cursor_alignment(dev_priv);
12670
12671 return i915_gem_object_attach_phys(obj, align);
12672 }
12673
12674 vma = intel_pin_and_fence_fb_obj(fb,
12675 plane_state->base.rotation,
12676 intel_plane_uses_fence(plane_state),
12677 &plane_state->flags);
12678 if (IS_ERR(vma))
12679 return PTR_ERR(vma);
12680
12681 plane_state->vma = vma;
12682
12683 return 0;
12684}
12685
12686static void intel_plane_unpin_fb(struct intel_plane_state *old_plane_state)
12687{
12688 struct i915_vma *vma;
12689
12690 vma = fetch_and_zero(&old_plane_state->vma);
12691 if (vma)
12692 intel_unpin_fb_vma(vma, old_plane_state->flags);
12693}
12694
Matt Roper6beb8c232014-12-01 15:40:14 -080012695/**
12696 * intel_prepare_plane_fb - Prepare fb for usage on plane
12697 * @plane: drm plane to prepare for
Chris Wilsonc38c1452018-02-14 13:49:22 +000012698 * @new_state: the plane state being prepared
Matt Roper6beb8c232014-12-01 15:40:14 -080012699 *
12700 * Prepares a framebuffer for usage on a display plane. Generally this
12701 * involves pinning the underlying object and updating the frontbuffer tracking
12702 * bits. Some older platforms need special physical address handling for
12703 * cursor planes.
12704 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012705 * Must be called with struct_mutex held.
12706 *
Matt Roper6beb8c232014-12-01 15:40:14 -080012707 * Returns 0 on success, negative error code on failure.
12708 */
12709int
12710intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010012711 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070012712{
Chris Wilsonc004a902016-10-28 13:58:45 +010012713 struct intel_atomic_state *intel_state =
12714 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000012715 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020012716 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080012717 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020012718 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010012719 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070012720
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012721 if (old_obj) {
12722 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010012723 drm_atomic_get_existing_crtc_state(new_state->state,
12724 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012725
12726 /* Big Hammer, we also need to ensure that any pending
12727 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
12728 * current scanout is retired before unpinning the old
12729 * framebuffer. Note that we rely on userspace rendering
12730 * into the buffer attached to the pipe they are waiting
12731 * on. If not, userspace generates a GPU hang with IPEHR
12732 * point to the MI_WAIT_FOR_EVENT.
12733 *
12734 * This should only fail upon a hung GPU, in which case we
12735 * can safely continue.
12736 */
Chris Wilsonc004a902016-10-28 13:58:45 +010012737 if (needs_modeset(crtc_state)) {
12738 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12739 old_obj->resv, NULL,
12740 false, 0,
12741 GFP_KERNEL);
12742 if (ret < 0)
12743 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010012744 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012745 }
12746
Chris Wilsonc004a902016-10-28 13:58:45 +010012747 if (new_state->fence) { /* explicit fencing */
12748 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
12749 new_state->fence,
12750 I915_FENCE_TIMEOUT,
12751 GFP_KERNEL);
12752 if (ret < 0)
12753 return ret;
12754 }
12755
Chris Wilsonc37efb92016-06-17 08:28:47 +010012756 if (!obj)
12757 return 0;
12758
Chris Wilson4d3088c2017-07-26 17:00:38 +010012759 ret = i915_gem_object_pin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010012760 if (ret)
12761 return ret;
12762
Chris Wilson4d3088c2017-07-26 17:00:38 +010012763 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
12764 if (ret) {
12765 i915_gem_object_unpin_pages(obj);
12766 return ret;
12767 }
12768
Ville Syrjäläef1a1912018-02-21 18:02:34 +020012769 ret = intel_plane_pin_fb(to_intel_plane_state(new_state));
Chris Wilsonfd700752017-07-26 17:00:36 +010012770
12771 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
12772
12773 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson4d3088c2017-07-26 17:00:38 +010012774 i915_gem_object_unpin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010012775 if (ret)
12776 return ret;
12777
Chris Wilsonc004a902016-10-28 13:58:45 +010012778 if (!new_state->fence) { /* implicit fencing */
Chris Wilson74d290f2017-08-17 13:37:06 +010012779 struct dma_fence *fence;
12780
Chris Wilsonc004a902016-10-28 13:58:45 +010012781 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12782 obj->resv, NULL,
12783 false, I915_FENCE_TIMEOUT,
12784 GFP_KERNEL);
12785 if (ret < 0)
12786 return ret;
Chris Wilson74d290f2017-08-17 13:37:06 +010012787
12788 fence = reservation_object_get_excl_rcu(obj->resv);
12789 if (fence) {
12790 add_rps_boost_after_vblank(new_state->crtc, fence);
12791 dma_fence_put(fence);
12792 }
12793 } else {
12794 add_rps_boost_after_vblank(new_state->crtc, new_state->fence);
Chris Wilsonc004a902016-10-28 13:58:45 +010012795 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012796
Chris Wilsond07f0e52016-10-28 13:58:44 +010012797 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080012798}
12799
Matt Roper38f3ce32014-12-02 07:45:25 -080012800/**
12801 * intel_cleanup_plane_fb - Cleans up an fb after plane use
12802 * @plane: drm plane to clean up for
Chris Wilsonc38c1452018-02-14 13:49:22 +000012803 * @old_state: the state from the previous modeset
Matt Roper38f3ce32014-12-02 07:45:25 -080012804 *
12805 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012806 *
12807 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080012808 */
12809void
12810intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010012811 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080012812{
Ville Syrjäläef1a1912018-02-21 18:02:34 +020012813 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper38f3ce32014-12-02 07:45:25 -080012814
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012815 /* Should only be called after a successful intel_prepare_plane_fb()! */
Ville Syrjäläef1a1912018-02-21 18:02:34 +020012816 mutex_lock(&dev_priv->drm.struct_mutex);
12817 intel_plane_unpin_fb(to_intel_plane_state(old_state));
12818 mutex_unlock(&dev_priv->drm.struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070012819}
12820
Chandra Konduru6156a452015-04-27 13:48:39 -070012821int
12822skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
12823{
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012824 struct drm_i915_private *dev_priv;
Chandra Konduru6156a452015-04-27 13:48:39 -070012825 int max_scale;
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012826 int crtc_clock, max_dotclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070012827
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010012828 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070012829 return DRM_PLANE_HELPER_NO_SCALING;
12830
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012831 dev_priv = to_i915(intel_crtc->base.dev);
Chandra Konduru6156a452015-04-27 13:48:39 -070012832
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012833 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
12834 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
12835
Rodrigo Vivi43037c82017-10-03 15:31:42 -070012836 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012837 max_dotclk *= 2;
12838
12839 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070012840 return DRM_PLANE_HELPER_NO_SCALING;
12841
12842 /*
12843 * skl max scale is lower of:
12844 * close to 3 but not 3, -1 is for that purpose
12845 * or
12846 * cdclk/crtc_clock
12847 */
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012848 max_scale = min((1 << 16) * 3 - 1,
12849 (1 << 8) * ((max_dotclk << 8) / crtc_clock));
Chandra Konduru6156a452015-04-27 13:48:39 -070012850
12851 return max_scale;
12852}
12853
Matt Roper465c1202014-05-29 08:06:54 -070012854static int
Ville Syrjälä282dbf92017-03-27 21:55:33 +030012855intel_check_primary_plane(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020012856 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012857 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070012858{
Ville Syrjälä282dbf92017-03-27 21:55:33 +030012859 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Matt Roper2b875c22014-12-01 15:40:13 -080012860 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070012861 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020012862 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
12863 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012864 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012865
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012866 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020012867 /* use scaler when colorkey is not required */
Ville Syrjälä6ec5bd32018-02-02 22:42:31 +020012868 if (!state->ckey.flags) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020012869 min_scale = 1;
12870 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
12871 }
Sonika Jindald8106362015-04-10 14:37:28 +053012872 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070012873 }
Sonika Jindald8106362015-04-10 14:37:28 +053012874
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +020012875 ret = drm_atomic_helper_check_plane_state(&state->base,
12876 &crtc_state->base,
12877 &state->clip,
12878 min_scale, max_scale,
12879 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012880 if (ret)
12881 return ret;
12882
Daniel Vettercc926382016-08-15 10:41:47 +020012883 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012884 return 0;
12885
12886 if (INTEL_GEN(dev_priv) >= 9) {
Imre Deakc322c642018-01-16 13:24:14 +020012887 ret = skl_check_plane_surface(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012888 if (ret)
12889 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020012890
12891 state->ctl = skl_plane_ctl(crtc_state, state);
12892 } else {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +020012893 ret = i9xx_check_plane_surface(state);
12894 if (ret)
12895 return ret;
12896
Ville Syrjäläa0864d52017-03-23 21:27:09 +020012897 state->ctl = i9xx_plane_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012898 }
12899
James Ausmus4036c782017-11-13 10:11:28 -080012900 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
12901 state->color_ctl = glk_plane_color_ctl(crtc_state, state);
12902
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012903 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070012904}
12905
Daniel Vetter5a21b662016-05-24 17:13:53 +020012906static void intel_begin_crtc_commit(struct drm_crtc *crtc,
12907 struct drm_crtc_state *old_crtc_state)
12908{
12909 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040012910 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012911 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012912 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020012913 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012914 struct intel_atomic_state *old_intel_state =
12915 to_intel_atomic_state(old_crtc_state->state);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012916 struct intel_crtc_state *intel_cstate =
12917 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
12918 bool modeset = needs_modeset(&intel_cstate->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012919
Maarten Lankhorst567f0792017-02-28 15:28:47 +010012920 if (!modeset &&
12921 (intel_cstate->base.color_mgmt_changed ||
12922 intel_cstate->update_pipe)) {
Ville Syrjälä5c857e62017-08-23 18:22:20 +030012923 intel_color_set_csc(&intel_cstate->base);
12924 intel_color_load_luts(&intel_cstate->base);
Maarten Lankhorst567f0792017-02-28 15:28:47 +010012925 }
12926
Daniel Vetter5a21b662016-05-24 17:13:53 +020012927 /* Perform vblank evasion around commit operation */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012928 intel_pipe_update_start(intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012929
12930 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012931 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012932
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012933 if (intel_cstate->update_pipe)
Ville Syrjälä1a15b772017-08-23 18:22:25 +030012934 intel_update_pipe_config(old_intel_cstate, intel_cstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012935 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012936 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040012937
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012938out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012939 if (dev_priv->display.atomic_update_watermarks)
12940 dev_priv->display.atomic_update_watermarks(old_intel_state,
12941 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012942}
12943
12944static void intel_finish_crtc_commit(struct drm_crtc *crtc,
12945 struct drm_crtc_state *old_crtc_state)
12946{
Maarten Lankhorst33a49862017-11-13 15:40:43 +010012947 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012948 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012949 struct intel_atomic_state *old_intel_state =
12950 to_intel_atomic_state(old_crtc_state->state);
12951 struct intel_crtc_state *new_crtc_state =
12952 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012953
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012954 intel_pipe_update_end(new_crtc_state);
Maarten Lankhorst33a49862017-11-13 15:40:43 +010012955
12956 if (new_crtc_state->update_pipe &&
12957 !needs_modeset(&new_crtc_state->base) &&
12958 old_crtc_state->mode.private_flags & I915_MODE_FLAG_INHERITED) {
12959 if (!IS_GEN2(dev_priv))
12960 intel_set_cpu_fifo_underrun_reporting(dev_priv, intel_crtc->pipe, true);
12961
12962 if (new_crtc_state->has_pch_encoder) {
12963 enum pipe pch_transcoder =
12964 intel_crtc_pch_transcoder(intel_crtc);
12965
12966 intel_set_pch_fifo_underrun_reporting(dev_priv, pch_transcoder, true);
12967 }
12968 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012969}
12970
Matt Ropercf4c7c12014-12-04 10:27:42 -080012971/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012972 * intel_plane_destroy - destroy a plane
12973 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012974 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012975 * Common destruction function for all types of planes (primary, cursor,
12976 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012977 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012978void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012979{
Matt Roper465c1202014-05-29 08:06:54 -070012980 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030012981 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070012982}
12983
Ben Widawsky714244e2017-08-01 09:58:16 -070012984static bool i8xx_mod_supported(uint32_t format, uint64_t modifier)
12985{
12986 switch (format) {
12987 case DRM_FORMAT_C8:
12988 case DRM_FORMAT_RGB565:
12989 case DRM_FORMAT_XRGB1555:
12990 case DRM_FORMAT_XRGB8888:
12991 return modifier == DRM_FORMAT_MOD_LINEAR ||
12992 modifier == I915_FORMAT_MOD_X_TILED;
12993 default:
12994 return false;
12995 }
12996}
12997
12998static bool i965_mod_supported(uint32_t format, uint64_t modifier)
12999{
13000 switch (format) {
13001 case DRM_FORMAT_C8:
13002 case DRM_FORMAT_RGB565:
13003 case DRM_FORMAT_XRGB8888:
13004 case DRM_FORMAT_XBGR8888:
13005 case DRM_FORMAT_XRGB2101010:
13006 case DRM_FORMAT_XBGR2101010:
13007 return modifier == DRM_FORMAT_MOD_LINEAR ||
13008 modifier == I915_FORMAT_MOD_X_TILED;
13009 default:
13010 return false;
13011 }
13012}
13013
13014static bool skl_mod_supported(uint32_t format, uint64_t modifier)
13015{
13016 switch (format) {
13017 case DRM_FORMAT_XRGB8888:
13018 case DRM_FORMAT_XBGR8888:
13019 case DRM_FORMAT_ARGB8888:
13020 case DRM_FORMAT_ABGR8888:
13021 if (modifier == I915_FORMAT_MOD_Yf_TILED_CCS ||
13022 modifier == I915_FORMAT_MOD_Y_TILED_CCS)
13023 return true;
13024 /* fall through */
13025 case DRM_FORMAT_RGB565:
13026 case DRM_FORMAT_XRGB2101010:
13027 case DRM_FORMAT_XBGR2101010:
13028 case DRM_FORMAT_YUYV:
13029 case DRM_FORMAT_YVYU:
13030 case DRM_FORMAT_UYVY:
13031 case DRM_FORMAT_VYUY:
13032 if (modifier == I915_FORMAT_MOD_Yf_TILED)
13033 return true;
13034 /* fall through */
13035 case DRM_FORMAT_C8:
13036 if (modifier == DRM_FORMAT_MOD_LINEAR ||
13037 modifier == I915_FORMAT_MOD_X_TILED ||
13038 modifier == I915_FORMAT_MOD_Y_TILED)
13039 return true;
13040 /* fall through */
13041 default:
13042 return false;
13043 }
13044}
13045
13046static bool intel_primary_plane_format_mod_supported(struct drm_plane *plane,
13047 uint32_t format,
13048 uint64_t modifier)
13049{
13050 struct drm_i915_private *dev_priv = to_i915(plane->dev);
13051
13052 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
13053 return false;
13054
13055 if ((modifier >> 56) != DRM_FORMAT_MOD_VENDOR_INTEL &&
13056 modifier != DRM_FORMAT_MOD_LINEAR)
13057 return false;
13058
13059 if (INTEL_GEN(dev_priv) >= 9)
13060 return skl_mod_supported(format, modifier);
13061 else if (INTEL_GEN(dev_priv) >= 4)
13062 return i965_mod_supported(format, modifier);
13063 else
13064 return i8xx_mod_supported(format, modifier);
Ben Widawsky714244e2017-08-01 09:58:16 -070013065}
13066
13067static bool intel_cursor_plane_format_mod_supported(struct drm_plane *plane,
13068 uint32_t format,
13069 uint64_t modifier)
13070{
13071 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
13072 return false;
13073
13074 return modifier == DRM_FORMAT_MOD_LINEAR && format == DRM_FORMAT_ARGB8888;
13075}
13076
13077static struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013078 .update_plane = drm_atomic_helper_update_plane,
13079 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013080 .destroy = intel_plane_destroy,
Matt Ropera98b3432015-01-21 16:35:43 -080013081 .atomic_get_property = intel_plane_atomic_get_property,
13082 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013083 .atomic_duplicate_state = intel_plane_duplicate_state,
13084 .atomic_destroy_state = intel_plane_destroy_state,
Ben Widawsky714244e2017-08-01 09:58:16 -070013085 .format_mod_supported = intel_primary_plane_format_mod_supported,
Matt Roper465c1202014-05-29 08:06:54 -070013086};
13087
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013088static int
13089intel_legacy_cursor_update(struct drm_plane *plane,
13090 struct drm_crtc *crtc,
13091 struct drm_framebuffer *fb,
13092 int crtc_x, int crtc_y,
13093 unsigned int crtc_w, unsigned int crtc_h,
13094 uint32_t src_x, uint32_t src_y,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013095 uint32_t src_w, uint32_t src_h,
13096 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013097{
13098 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13099 int ret;
13100 struct drm_plane_state *old_plane_state, *new_plane_state;
13101 struct intel_plane *intel_plane = to_intel_plane(plane);
13102 struct drm_framebuffer *old_fb;
13103 struct drm_crtc_state *crtc_state = crtc->state;
13104
13105 /*
13106 * When crtc is inactive or there is a modeset pending,
13107 * wait for it to complete in the slowpath
13108 */
13109 if (!crtc_state->active || needs_modeset(crtc_state) ||
13110 to_intel_crtc_state(crtc_state)->update_pipe)
13111 goto slow;
13112
13113 old_plane_state = plane->state;
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013114 /*
13115 * Don't do an async update if there is an outstanding commit modifying
13116 * the plane. This prevents our async update's changes from getting
13117 * overridden by a previous synchronous update's state.
13118 */
13119 if (old_plane_state->commit &&
13120 !try_wait_for_completion(&old_plane_state->commit->hw_done))
13121 goto slow;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013122
13123 /*
13124 * If any parameters change that may affect watermarks,
13125 * take the slowpath. Only changing fb or position should be
13126 * in the fastpath.
13127 */
13128 if (old_plane_state->crtc != crtc ||
13129 old_plane_state->src_w != src_w ||
13130 old_plane_state->src_h != src_h ||
13131 old_plane_state->crtc_w != crtc_w ||
13132 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013133 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013134 goto slow;
13135
13136 new_plane_state = intel_plane_duplicate_state(plane);
13137 if (!new_plane_state)
13138 return -ENOMEM;
13139
13140 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13141
13142 new_plane_state->src_x = src_x;
13143 new_plane_state->src_y = src_y;
13144 new_plane_state->src_w = src_w;
13145 new_plane_state->src_h = src_h;
13146 new_plane_state->crtc_x = crtc_x;
13147 new_plane_state->crtc_y = crtc_y;
13148 new_plane_state->crtc_w = crtc_w;
13149 new_plane_state->crtc_h = crtc_h;
13150
13151 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
Ville Syrjäläb2b55502017-08-23 18:22:23 +030013152 to_intel_crtc_state(crtc->state), /* FIXME need a new crtc state? */
13153 to_intel_plane_state(plane->state),
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013154 to_intel_plane_state(new_plane_state));
13155 if (ret)
13156 goto out_free;
13157
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013158 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13159 if (ret)
13160 goto out_free;
13161
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013162 ret = intel_plane_pin_fb(to_intel_plane_state(new_plane_state));
13163 if (ret)
13164 goto out_unlock;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013165
13166 old_fb = old_plane_state->fb;
13167
13168 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13169 intel_plane->frontbuffer_bit);
13170
13171 /* Swap plane state */
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013172 plane->state = new_plane_state;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013173
Ville Syrjälä72259532017-03-02 19:15:05 +020013174 if (plane->state->visible) {
13175 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013176 intel_plane->update_plane(intel_plane,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013177 to_intel_crtc_state(crtc->state),
13178 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013179 } else {
13180 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013181 intel_plane->disable_plane(intel_plane, to_intel_crtc(crtc));
Ville Syrjälä72259532017-03-02 19:15:05 +020013182 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013183
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013184 intel_plane_unpin_fb(to_intel_plane_state(old_plane_state));
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013185
13186out_unlock:
13187 mutex_unlock(&dev_priv->drm.struct_mutex);
13188out_free:
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013189 if (ret)
13190 intel_plane_destroy_state(plane, new_plane_state);
13191 else
13192 intel_plane_destroy_state(plane, old_plane_state);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013193 return ret;
13194
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013195slow:
13196 return drm_atomic_helper_update_plane(plane, crtc, fb,
13197 crtc_x, crtc_y, crtc_w, crtc_h,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013198 src_x, src_y, src_w, src_h, ctx);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013199}
13200
13201static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13202 .update_plane = intel_legacy_cursor_update,
13203 .disable_plane = drm_atomic_helper_disable_plane,
13204 .destroy = intel_plane_destroy,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013205 .atomic_get_property = intel_plane_atomic_get_property,
13206 .atomic_set_property = intel_plane_atomic_set_property,
13207 .atomic_duplicate_state = intel_plane_duplicate_state,
13208 .atomic_destroy_state = intel_plane_destroy_state,
Ben Widawsky714244e2017-08-01 09:58:16 -070013209 .format_mod_supported = intel_cursor_plane_format_mod_supported,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013210};
13211
Ville Syrjäläcf1805e2018-02-21 19:31:01 +020013212static bool i9xx_plane_has_fbc(struct drm_i915_private *dev_priv,
13213 enum i9xx_plane_id i9xx_plane)
13214{
13215 if (!HAS_FBC(dev_priv))
13216 return false;
13217
13218 if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
13219 return i9xx_plane == PLANE_A; /* tied to pipe A */
13220 else if (IS_IVYBRIDGE(dev_priv))
13221 return i9xx_plane == PLANE_A || i9xx_plane == PLANE_B ||
13222 i9xx_plane == PLANE_C;
13223 else if (INTEL_GEN(dev_priv) >= 4)
13224 return i9xx_plane == PLANE_A || i9xx_plane == PLANE_B;
13225 else
13226 return i9xx_plane == PLANE_A;
13227}
13228
13229static bool skl_plane_has_fbc(struct drm_i915_private *dev_priv,
13230 enum pipe pipe, enum plane_id plane_id)
13231{
13232 if (!HAS_FBC(dev_priv))
13233 return false;
13234
13235 return pipe == PIPE_A && plane_id == PLANE_PRIMARY;
13236}
13237
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013238static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013239intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013240{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013241 struct intel_plane *primary = NULL;
13242 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013243 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013244 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013245 unsigned int num_formats;
Ben Widawsky714244e2017-08-01 09:58:16 -070013246 const uint64_t *modifiers;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013247 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013248
13249 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013250 if (!primary) {
13251 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013252 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013253 }
Matt Roper465c1202014-05-29 08:06:54 -070013254
Matt Roper8e7d6882015-01-21 16:35:41 -080013255 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013256 if (!state) {
13257 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013258 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013259 }
13260
Matt Roper8e7d6882015-01-21 16:35:41 -080013261 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013262
Matt Roper465c1202014-05-29 08:06:54 -070013263 primary->can_scale = false;
13264 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013265 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070013266 primary->can_scale = true;
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013267 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013268 }
Matt Roper465c1202014-05-29 08:06:54 -070013269 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013270 /*
13271 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13272 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13273 */
13274 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
Ville Syrjäläed150302017-11-17 21:19:10 +020013275 primary->i9xx_plane = (enum i9xx_plane_id) !pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013276 else
Ville Syrjäläed150302017-11-17 21:19:10 +020013277 primary->i9xx_plane = (enum i9xx_plane_id) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013278 primary->id = PLANE_PRIMARY;
Ville Syrjäläc19e1122018-01-23 20:33:43 +020013279 primary->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, primary->id);
Ville Syrjäläcf1805e2018-02-21 19:31:01 +020013280
13281 if (INTEL_GEN(dev_priv) >= 9)
13282 primary->has_fbc = skl_plane_has_fbc(dev_priv,
13283 primary->pipe,
13284 primary->id);
13285 else
13286 primary->has_fbc = i9xx_plane_has_fbc(dev_priv,
13287 primary->i9xx_plane);
13288
13289 if (primary->has_fbc) {
13290 struct intel_fbc *fbc = &dev_priv->fbc;
13291
13292 fbc->possible_framebuffer_bits |= primary->frontbuffer_bit;
13293 }
13294
Matt Roperc59cb172014-12-01 15:40:16 -080013295 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013296
Ville Syrjälä77064e22017-12-22 21:22:28 +020013297 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013298 intel_primary_formats = skl_primary_formats;
13299 num_formats = ARRAY_SIZE(skl_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013300
Ville Syrjälä77064e22017-12-22 21:22:28 +020013301 if (skl_plane_has_ccs(dev_priv, pipe, PLANE_PRIMARY))
Ben Widawsky714244e2017-08-01 09:58:16 -070013302 modifiers = skl_format_modifiers_ccs;
13303 else
13304 modifiers = skl_format_modifiers_noccs;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013305
Juha-Pekka Heikkila9a8cc572017-10-17 23:08:09 +030013306 primary->update_plane = skl_update_plane;
Juha-Pekka Heikkila779d4d82017-10-17 23:08:10 +030013307 primary->disable_plane = skl_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013308 primary->get_hw_state = skl_plane_get_hw_state;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013309 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013310 intel_primary_formats = i965_primary_formats;
13311 num_formats = ARRAY_SIZE(i965_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013312 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013313
Ville Syrjäläed150302017-11-17 21:19:10 +020013314 primary->update_plane = i9xx_update_plane;
13315 primary->disable_plane = i9xx_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013316 primary->get_hw_state = i9xx_plane_get_hw_state;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013317 } else {
13318 intel_primary_formats = i8xx_primary_formats;
13319 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013320 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013321
Ville Syrjäläed150302017-11-17 21:19:10 +020013322 primary->update_plane = i9xx_update_plane;
13323 primary->disable_plane = i9xx_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013324 primary->get_hw_state = i9xx_plane_get_hw_state;
Matt Roper465c1202014-05-29 08:06:54 -070013325 }
13326
Ville Syrjälä580503c2016-10-31 22:37:00 +020013327 if (INTEL_GEN(dev_priv) >= 9)
13328 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13329 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013330 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013331 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013332 DRM_PLANE_TYPE_PRIMARY,
13333 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013334 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013335 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13336 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013337 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013338 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013339 DRM_PLANE_TYPE_PRIMARY,
13340 "primary %c", pipe_name(pipe));
13341 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013342 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13343 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013344 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013345 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013346 DRM_PLANE_TYPE_PRIMARY,
Ville Syrjäläed150302017-11-17 21:19:10 +020013347 "plane %c",
13348 plane_name(primary->i9xx_plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013349 if (ret)
13350 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013351
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -080013352 if (INTEL_GEN(dev_priv) >= 10) {
13353 supported_rotations =
13354 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13355 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270 |
13356 DRM_MODE_REFLECT_X;
13357 } else if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013358 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013359 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13360 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013361 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13362 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013363 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
13364 DRM_MODE_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013365 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013366 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013367 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013368 } else {
Robert Fossc2c446a2017-05-19 16:50:17 -040013369 supported_rotations = DRM_MODE_ROTATE_0;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013370 }
13371
Dave Airlie5481e272016-10-25 16:36:13 +100013372 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013373 drm_plane_create_rotation_property(&primary->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013374 DRM_MODE_ROTATE_0,
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013375 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013376
Matt Roperea2c67b2014-12-23 10:41:52 -080013377 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13378
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013379 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013380
13381fail:
13382 kfree(state);
13383 kfree(primary);
13384
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013385 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013386}
13387
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013388static struct intel_plane *
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013389intel_cursor_plane_create(struct drm_i915_private *dev_priv,
13390 enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013391{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013392 struct intel_plane *cursor = NULL;
13393 struct intel_plane_state *state = NULL;
13394 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013395
13396 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013397 if (!cursor) {
13398 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013399 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013400 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013401
Matt Roper8e7d6882015-01-21 16:35:41 -080013402 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013403 if (!state) {
13404 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013405 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013406 }
13407
Matt Roper8e7d6882015-01-21 16:35:41 -080013408 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013409
Matt Roper3d7d6512014-06-10 08:28:13 -070013410 cursor->can_scale = false;
13411 cursor->max_downscale = 1;
13412 cursor->pipe = pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +020013413 cursor->i9xx_plane = (enum i9xx_plane_id) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013414 cursor->id = PLANE_CURSOR;
Ville Syrjäläc19e1122018-01-23 20:33:43 +020013415 cursor->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, cursor->id);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013416
13417 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
13418 cursor->update_plane = i845_update_cursor;
13419 cursor->disable_plane = i845_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013420 cursor->get_hw_state = i845_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013421 cursor->check_plane = i845_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013422 } else {
13423 cursor->update_plane = i9xx_update_cursor;
13424 cursor->disable_plane = i9xx_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013425 cursor->get_hw_state = i9xx_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013426 cursor->check_plane = i9xx_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013427 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013428
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030013429 cursor->cursor.base = ~0;
13430 cursor->cursor.cntl = ~0;
Ville Syrjälä024faac2017-03-27 21:55:42 +030013431
13432 if (IS_I845G(dev_priv) || IS_I865G(dev_priv) || HAS_CUR_FBC(dev_priv))
13433 cursor->cursor.size = ~0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013434
Ville Syrjälä580503c2016-10-31 22:37:00 +020013435 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013436 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013437 intel_cursor_formats,
13438 ARRAY_SIZE(intel_cursor_formats),
Ben Widawsky714244e2017-08-01 09:58:16 -070013439 cursor_format_modifiers,
13440 DRM_PLANE_TYPE_CURSOR,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013441 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013442 if (ret)
13443 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013444
Dave Airlie5481e272016-10-25 16:36:13 +100013445 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013446 drm_plane_create_rotation_property(&cursor->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013447 DRM_MODE_ROTATE_0,
13448 DRM_MODE_ROTATE_0 |
13449 DRM_MODE_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013450
Ville Syrjälä580503c2016-10-31 22:37:00 +020013451 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013452 state->scaler_id = -1;
13453
Matt Roperea2c67b2014-12-23 10:41:52 -080013454 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13455
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013456 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013457
13458fail:
13459 kfree(state);
13460 kfree(cursor);
13461
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013462 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013463}
13464
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013465static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13466 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013467{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013468 struct intel_crtc_scaler_state *scaler_state =
13469 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013470 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013471 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013472
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013473 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13474 if (!crtc->num_scalers)
13475 return;
13476
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013477 for (i = 0; i < crtc->num_scalers; i++) {
13478 struct intel_scaler *scaler = &scaler_state->scalers[i];
13479
13480 scaler->in_use = 0;
13481 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013482 }
13483
13484 scaler_state->scaler_id = -1;
13485}
13486
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013487static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013488{
13489 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013490 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013491 struct intel_plane *primary = NULL;
13492 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013493 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013494
Daniel Vetter955382f2013-09-19 14:05:45 +020013495 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013496 if (!intel_crtc)
13497 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013498
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013499 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013500 if (!crtc_state) {
13501 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013502 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013503 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013504 intel_crtc->config = crtc_state;
13505 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013506 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013507
Ville Syrjälä580503c2016-10-31 22:37:00 +020013508 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013509 if (IS_ERR(primary)) {
13510 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013511 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013512 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013513 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013514
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013515 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013516 struct intel_plane *plane;
13517
Ville Syrjälä580503c2016-10-31 22:37:00 +020013518 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013519 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013520 ret = PTR_ERR(plane);
13521 goto fail;
13522 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013523 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013524 }
13525
Ville Syrjälä580503c2016-10-31 22:37:00 +020013526 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013527 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013528 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070013529 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013530 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013531 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013532
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013533 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013534 &primary->base, &cursor->base,
13535 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030013536 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070013537 if (ret)
13538 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013539
Jesse Barnes80824002009-09-10 15:28:06 -070013540 intel_crtc->pipe = pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013541
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013542 /* initialize shared scalers */
13543 intel_crtc_init_scalers(intel_crtc, crtc_state);
13544
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013545 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
Ville Syrjäläb1558c72017-11-17 21:19:15 +020013546 dev_priv->plane_to_crtc_mapping[primary->i9xx_plane] != NULL);
13547 dev_priv->plane_to_crtc_mapping[primary->i9xx_plane] = intel_crtc;
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020013548 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013549
Jesse Barnes79e53942008-11-07 14:24:08 -080013550 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013551
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013552 intel_color_init(&intel_crtc->base);
13553
Daniel Vetter87b6b102014-05-15 15:33:46 +020013554 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013555
13556 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013557
13558fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013559 /*
13560 * drm_mode_config_cleanup() will free up any
13561 * crtcs/planes already initialized.
13562 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013563 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013564 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013565
13566 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013567}
13568
Jesse Barnes752aa882013-10-31 18:55:49 +020013569enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13570{
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013571 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013572
Rob Clark51fd3712013-11-19 12:10:12 -050013573 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013574
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013575 if (!connector->base.state->crtc)
Jesse Barnes752aa882013-10-31 18:55:49 +020013576 return INVALID_PIPE;
13577
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013578 return to_intel_crtc(connector->base.state->crtc)->pipe;
Jesse Barnes752aa882013-10-31 18:55:49 +020013579}
13580
Ville Syrjälä6a20fe72018-02-07 18:48:41 +020013581int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
13582 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013583{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013584 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013585 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013586 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013587
Keith Packard418da172017-03-14 23:25:07 -070013588 drmmode_crtc = drm_crtc_find(dev, file, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010013589 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013590 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013591
Rob Clark7707e652014-07-17 23:30:04 -040013592 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013593 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013594
Daniel Vetterc05422d2009-08-11 16:05:30 +020013595 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013596}
13597
Daniel Vetter66a92782012-07-12 20:08:18 +020013598static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013599{
Daniel Vetter66a92782012-07-12 20:08:18 +020013600 struct drm_device *dev = encoder->base.dev;
13601 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013602 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013603 int entry = 0;
13604
Damien Lespiaub2784e12014-08-05 11:29:37 +010013605 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013606 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013607 index_mask |= (1 << entry);
13608
Jesse Barnes79e53942008-11-07 14:24:08 -080013609 entry++;
13610 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013611
Jesse Barnes79e53942008-11-07 14:24:08 -080013612 return index_mask;
13613}
13614
Ville Syrjälä646d5772016-10-31 22:37:14 +020013615static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000013616{
Ville Syrjälä646d5772016-10-31 22:37:14 +020013617 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000013618 return false;
13619
13620 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13621 return false;
13622
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013623 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013624 return false;
13625
13626 return true;
13627}
13628
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013629static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013630{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013631 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000013632 return false;
13633
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013634 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013635 return false;
13636
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013637 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013638 return false;
13639
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013640 if (HAS_PCH_LPT_H(dev_priv) &&
13641 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020013642 return false;
13643
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013644 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013645 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013646 return false;
13647
Ville Syrjäläe4abb732015-12-01 23:31:33 +020013648 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013649 return false;
13650
13651 return true;
13652}
13653
Imre Deak8090ba82016-08-10 14:07:33 +030013654void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
13655{
13656 int pps_num;
13657 int pps_idx;
13658
13659 if (HAS_DDI(dev_priv))
13660 return;
13661 /*
13662 * This w/a is needed at least on CPT/PPT, but to be sure apply it
13663 * everywhere where registers can be write protected.
13664 */
13665 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13666 pps_num = 2;
13667 else
13668 pps_num = 1;
13669
13670 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
13671 u32 val = I915_READ(PP_CONTROL(pps_idx));
13672
13673 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
13674 I915_WRITE(PP_CONTROL(pps_idx), val);
13675 }
13676}
13677
Imre Deak44cb7342016-08-10 14:07:29 +030013678static void intel_pps_init(struct drm_i915_private *dev_priv)
13679{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020013680 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030013681 dev_priv->pps_mmio_base = PCH_PPS_BASE;
13682 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13683 dev_priv->pps_mmio_base = VLV_PPS_BASE;
13684 else
13685 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030013686
13687 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030013688}
13689
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013690static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080013691{
Chris Wilson4ef69c72010-09-09 15:14:28 +010013692 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013693 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013694
Imre Deak44cb7342016-08-10 14:07:29 +030013695 intel_pps_init(dev_priv);
13696
Imre Deak97a824e12016-06-21 11:51:47 +030013697 /*
13698 * intel_edp_init_connector() depends on this completing first, to
13699 * prevent the registeration of both eDP and LVDS and the incorrect
13700 * sharing of the PPS.
13701 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013702 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013703
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013704 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013705 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013706
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020013707 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053013708 /*
13709 * FIXME: Broxton doesn't support port detection via the
13710 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13711 * detect the ports.
13712 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013713 intel_ddi_init(dev_priv, PORT_A);
13714 intel_ddi_init(dev_priv, PORT_B);
13715 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020013716
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013717 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013718 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013719 int found;
13720
Jesse Barnesde31fac2015-03-06 15:53:32 -080013721 /*
13722 * Haswell uses DDI functions to detect digital outputs.
13723 * On SKL pre-D0 the strap isn't connected, so we assume
13724 * it's there.
13725 */
Ville Syrjälä77179402015-09-18 20:03:35 +030013726 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013727 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080013728 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013729 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013730
Rodrigo Vivi9787e832018-01-29 15:22:22 -080013731 /* DDI B, C, D, and F detection is indicated by the SFUSE_STRAP
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013732 * register */
13733 found = I915_READ(SFUSE_STRAP);
13734
13735 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013736 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013737 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013738 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013739 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013740 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi9787e832018-01-29 15:22:22 -080013741 if (found & SFUSE_STRAP_DDIF_DETECTED)
13742 intel_ddi_init(dev_priv, PORT_F);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013743 /*
13744 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
13745 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080013746 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013747 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
13748 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
13749 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013750 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013751
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010013752 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013753 int found;
Jani Nikula7b91bf72017-08-18 12:30:19 +030013754 dpd_is_edp = intel_dp_is_port_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020013755
Ville Syrjälä646d5772016-10-31 22:37:14 +020013756 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013757 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013758
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013759 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080013760 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013761 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013762 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013763 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013764 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013765 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013766 }
13767
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013768 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013769 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013770
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013771 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013772 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013773
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013774 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013775 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013776
Daniel Vetter270b3042012-10-27 15:52:05 +020013777 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013778 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013779 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030013780 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010013781
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013782 /*
13783 * The DP_DETECTED bit is the latched state of the DDC
13784 * SDA pin at boot. However since eDP doesn't require DDC
13785 * (no way to plug in a DP->HDMI dongle) the DDC pins for
13786 * eDP ports may have been muxed to an alternate function.
13787 * Thus we can't rely on the DP_DETECTED bit alone to detect
13788 * eDP ports. Consult the VBT as well as DP_DETECTED to
13789 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030013790 *
13791 * Sadly the straps seem to be missing sometimes even for HDMI
13792 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
13793 * and VBT for the presence of the port. Additionally we can't
13794 * trust the port type the VBT declares as we've seen at least
13795 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013796 */
Jani Nikula7b91bf72017-08-18 12:30:19 +030013797 has_edp = intel_dp_is_port_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013798 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
13799 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013800 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013801 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013802 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030013803
Jani Nikula7b91bf72017-08-18 12:30:19 +030013804 has_edp = intel_dp_is_port_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013805 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
13806 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013807 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013808 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013809 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053013810
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013811 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030013812 /*
13813 * eDP not supported on port D,
13814 * so no need to worry about it
13815 */
13816 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
13817 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013818 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013819 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013820 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030013821 }
13822
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013823 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013824 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013825 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080013826
Paulo Zanonie2debe92013-02-18 19:00:27 -030013827 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013828 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013829 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013830 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013831 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013832 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013833 }
Ma Ling27185ae2009-08-24 13:50:23 +080013834
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013835 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013836 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080013837 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013838
13839 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013840
Paulo Zanonie2debe92013-02-18 19:00:27 -030013841 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013842 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013843 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013844 }
Ma Ling27185ae2009-08-24 13:50:23 +080013845
Paulo Zanonie2debe92013-02-18 19:00:27 -030013846 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013847
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013848 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013849 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013850 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013851 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013852 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013853 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080013854 }
Ma Ling27185ae2009-08-24 13:50:23 +080013855
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013856 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013857 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013858 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013859 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013860
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000013861 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013862 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013863
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013864 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070013865
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013866 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010013867 encoder->base.possible_crtcs = encoder->crtc_mask;
13868 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020013869 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080013870 }
Chris Wilson47356eb2011-01-11 17:06:04 +000013871
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013872 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020013873
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013874 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080013875}
13876
13877static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
13878{
13879 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080013880
Daniel Vetteref2d6332014-02-10 18:00:38 +010013881 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000013882
Chris Wilsondd689282017-03-01 15:41:28 +000013883 i915_gem_object_lock(intel_fb->obj);
13884 WARN_ON(!intel_fb->obj->framebuffer_references--);
13885 i915_gem_object_unlock(intel_fb->obj);
13886
Chris Wilsonf8c417c2016-07-20 13:31:53 +010013887 i915_gem_object_put(intel_fb->obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000013888
Jesse Barnes79e53942008-11-07 14:24:08 -080013889 kfree(intel_fb);
13890}
13891
13892static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000013893 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080013894 unsigned int *handle)
13895{
13896 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000013897 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080013898
Chris Wilsoncc917ab2015-10-13 14:22:26 +010013899 if (obj->userptr.mm) {
13900 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
13901 return -EINVAL;
13902 }
13903
Chris Wilson05394f32010-11-08 19:18:58 +000013904 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080013905}
13906
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013907static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
13908 struct drm_file *file,
13909 unsigned flags, unsigned color,
13910 struct drm_clip_rect *clips,
13911 unsigned num_clips)
13912{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000013913 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013914
Chris Wilson5a97bcc2017-02-22 11:40:46 +000013915 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000013916 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013917
13918 return 0;
13919}
13920
Jesse Barnes79e53942008-11-07 14:24:08 -080013921static const struct drm_framebuffer_funcs intel_fb_funcs = {
13922 .destroy = intel_user_framebuffer_destroy,
13923 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013924 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080013925};
13926
Damien Lespiaub3218032015-02-27 11:15:18 +000013927static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013928u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
13929 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000013930{
Chris Wilson24dbf512017-02-15 10:59:18 +000013931 u32 gen = INTEL_GEN(dev_priv);
Damien Lespiaub3218032015-02-27 11:15:18 +000013932
13933 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020013934 int cpp = drm_format_plane_cpp(pixel_format, 0);
13935
Damien Lespiaub3218032015-02-27 11:15:18 +000013936 /* "The stride in bytes must not exceed the of the size of 8K
13937 * pixels and 32K bytes."
13938 */
Ville Syrjäläac484962016-01-20 21:05:26 +020013939 return min(8192 * cpp, 32768);
Ville Syrjälä6401c372017-02-08 19:53:28 +020013940 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000013941 return 32*1024;
13942 } else if (gen >= 4) {
13943 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13944 return 16*1024;
13945 else
13946 return 32*1024;
13947 } else if (gen >= 3) {
13948 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13949 return 8*1024;
13950 else
13951 return 16*1024;
13952 } else {
13953 /* XXX DSPC is limited to 4k tiled */
13954 return 8*1024;
13955 }
13956}
13957
Chris Wilson24dbf512017-02-15 10:59:18 +000013958static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
13959 struct drm_i915_gem_object *obj,
13960 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080013961{
Chris Wilson24dbf512017-02-15 10:59:18 +000013962 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013963 struct drm_framebuffer *fb = &intel_fb->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +000013964 struct drm_format_name_buf format_name;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013965 u32 pitch_limit;
Chris Wilsondd689282017-03-01 15:41:28 +000013966 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000013967 int ret = -EINVAL;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013968 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -080013969
Chris Wilsondd689282017-03-01 15:41:28 +000013970 i915_gem_object_lock(obj);
13971 obj->framebuffer_references++;
13972 tiling = i915_gem_object_get_tiling(obj);
13973 stride = i915_gem_object_get_stride(obj);
13974 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020013975
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013976 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013977 /*
13978 * If there's a fence, enforce that
13979 * the fb modifier and tiling mode match.
13980 */
13981 if (tiling != I915_TILING_NONE &&
13982 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013983 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000013984 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013985 }
13986 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013987 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013988 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013989 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013990 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000013991 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013992 }
13993 }
13994
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013995 /* Passed in modifier sanity checking. */
13996 switch (mode_cmd->modifier[0]) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013997 case I915_FORMAT_MOD_Y_TILED_CCS:
13998 case I915_FORMAT_MOD_Yf_TILED_CCS:
13999 switch (mode_cmd->pixel_format) {
14000 case DRM_FORMAT_XBGR8888:
14001 case DRM_FORMAT_ABGR8888:
14002 case DRM_FORMAT_XRGB8888:
14003 case DRM_FORMAT_ARGB8888:
14004 break;
14005 default:
14006 DRM_DEBUG_KMS("RC supported only with RGB8888 formats\n");
14007 goto err;
14008 }
14009 /* fall through */
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014010 case I915_FORMAT_MOD_Y_TILED:
14011 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014012 if (INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014013 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
14014 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014015 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014016 }
Ben Widawsky2f075562017-03-24 14:29:48 -070014017 case DRM_FORMAT_MOD_LINEAR:
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014018 case I915_FORMAT_MOD_X_TILED:
14019 break;
14020 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014021 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
14022 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014023 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014024 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014025
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014026 /*
14027 * gen2/3 display engine uses the fence if present,
14028 * so the tiling mode must match the fb modifier exactly.
14029 */
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +000014030 if (INTEL_GEN(dev_priv) < 4 &&
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014031 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014032 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014033 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014034 }
14035
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014036 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014037 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014038 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014039 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
Ben Widawsky2f075562017-03-24 14:29:48 -070014040 mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014041 "tiled" : "linear",
14042 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000014043 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014044 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014045
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014046 /*
14047 * If there's a fence, enforce that
14048 * the fb pitch and fence stride match.
14049 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014050 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
14051 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
14052 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000014053 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014054 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014055
Ville Syrjälä57779d02012-10-31 17:50:14 +020014056 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014057 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014058 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014059 case DRM_FORMAT_RGB565:
14060 case DRM_FORMAT_XRGB8888:
14061 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014062 break;
14063 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014064 if (INTEL_GEN(dev_priv) > 3) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014065 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14066 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014067 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014068 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014069 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014070 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014071 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014072 INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014073 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14074 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014075 goto err;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014076 }
14077 break;
14078 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014079 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014080 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014081 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014082 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14083 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014084 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014085 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014086 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014087 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014088 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014089 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14090 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014091 goto err;
Damien Lespiau75312082015-05-15 19:06:01 +010014092 }
14093 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014094 case DRM_FORMAT_YUYV:
14095 case DRM_FORMAT_UYVY:
14096 case DRM_FORMAT_YVYU:
14097 case DRM_FORMAT_VYUY:
Ville Syrjäläab330812017-04-21 21:14:32 +030014098 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014099 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14100 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014101 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014102 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014103 break;
14104 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014105 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14106 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014107 goto err;
Chris Wilson57cd6502010-08-08 12:34:44 +010014108 }
14109
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014110 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14111 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014112 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014113
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014114 drm_helper_mode_fill_fb_struct(&dev_priv->drm, fb, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014115
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014116 for (i = 0; i < fb->format->num_planes; i++) {
14117 u32 stride_alignment;
14118
14119 if (mode_cmd->handles[i] != mode_cmd->handles[0]) {
14120 DRM_DEBUG_KMS("bad plane %d handle\n", i);
Christophe JAILLET37875d62017-09-10 10:56:42 +020014121 goto err;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014122 }
14123
14124 stride_alignment = intel_fb_stride_alignment(fb, i);
14125
14126 /*
14127 * Display WA #0531: skl,bxt,kbl,glk
14128 *
14129 * Render decompression and plane width > 3840
14130 * combined with horizontal panning requires the
14131 * plane stride to be a multiple of 4. We'll just
14132 * require the entire fb to accommodate that to avoid
14133 * potential runtime errors at plane configuration time.
14134 */
14135 if (IS_GEN9(dev_priv) && i == 0 && fb->width > 3840 &&
14136 (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
14137 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS))
14138 stride_alignment *= 4;
14139
14140 if (fb->pitches[i] & (stride_alignment - 1)) {
14141 DRM_DEBUG_KMS("plane %d pitch (%d) must be at least %u byte aligned\n",
14142 i, fb->pitches[i], stride_alignment);
14143 goto err;
14144 }
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014145 }
14146
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014147 intel_fb->obj = obj;
14148
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014149 ret = intel_fill_fb_info(dev_priv, fb);
Ville Syrjälä6687c902015-09-15 13:16:41 +030014150 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014151 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014152
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014153 ret = drm_framebuffer_init(&dev_priv->drm, fb, &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014154 if (ret) {
14155 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014156 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014157 }
14158
Jesse Barnes79e53942008-11-07 14:24:08 -080014159 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014160
14161err:
Chris Wilsondd689282017-03-01 15:41:28 +000014162 i915_gem_object_lock(obj);
14163 obj->framebuffer_references--;
14164 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014165 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014166}
14167
Jesse Barnes79e53942008-11-07 14:24:08 -080014168static struct drm_framebuffer *
14169intel_user_framebuffer_create(struct drm_device *dev,
14170 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014171 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014172{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014173 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014174 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014175 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014176
Chris Wilson03ac0642016-07-20 13:31:51 +010014177 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14178 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014179 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014180
Chris Wilson24dbf512017-02-15 10:59:18 +000014181 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014182 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014183 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014184
14185 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014186}
14187
Chris Wilson778e23a2016-12-05 14:29:39 +000014188static void intel_atomic_state_free(struct drm_atomic_state *state)
14189{
14190 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14191
14192 drm_atomic_state_default_release(state);
14193
14194 i915_sw_fence_fini(&intel_state->commit_ready);
14195
14196 kfree(state);
14197}
14198
Jesse Barnes79e53942008-11-07 14:24:08 -080014199static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014200 .fb_create = intel_user_framebuffer_create,
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -070014201 .get_format_info = intel_get_format_info,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014202 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014203 .atomic_check = intel_atomic_check,
14204 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014205 .atomic_state_alloc = intel_atomic_state_alloc,
14206 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014207 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014208};
14209
Imre Deak88212942016-03-16 13:38:53 +020014210/**
14211 * intel_init_display_hooks - initialize the display modesetting hooks
14212 * @dev_priv: device private
14213 */
14214void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014215{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014216 intel_init_cdclk_hooks(dev_priv);
14217
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +000014218 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014219 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014220 dev_priv->display.get_initial_plane_config =
14221 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014222 dev_priv->display.crtc_compute_clock =
14223 haswell_crtc_compute_clock;
14224 dev_priv->display.crtc_enable = haswell_crtc_enable;
14225 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014226 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014227 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014228 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020014229 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014230 dev_priv->display.crtc_compute_clock =
14231 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014232 dev_priv->display.crtc_enable = haswell_crtc_enable;
14233 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014234 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014235 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014236 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020014237 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014238 dev_priv->display.crtc_compute_clock =
14239 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014240 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14241 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014242 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014243 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014244 dev_priv->display.get_initial_plane_config =
14245 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014246 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14247 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14248 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14249 } else if (IS_VALLEYVIEW(dev_priv)) {
14250 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14251 dev_priv->display.get_initial_plane_config =
14252 i9xx_get_initial_plane_config;
14253 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014254 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14255 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014256 } else if (IS_G4X(dev_priv)) {
14257 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14258 dev_priv->display.get_initial_plane_config =
14259 i9xx_get_initial_plane_config;
14260 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14261 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14262 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014263 } else if (IS_PINEVIEW(dev_priv)) {
14264 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14265 dev_priv->display.get_initial_plane_config =
14266 i9xx_get_initial_plane_config;
14267 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14268 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14269 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014270 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014271 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014272 dev_priv->display.get_initial_plane_config =
14273 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014274 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014275 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14276 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014277 } else {
14278 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14279 dev_priv->display.get_initial_plane_config =
14280 i9xx_get_initial_plane_config;
14281 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14282 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14283 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014284 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014285
Imre Deak88212942016-03-16 13:38:53 +020014286 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014287 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014288 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014289 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014290 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014291 /* FIXME: detect B0+ stepping and use auto training */
14292 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014293 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014294 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014295 }
14296
Rodrigo Vivibd30ca22017-09-26 14:13:46 -070014297 if (INTEL_GEN(dev_priv) >= 9)
Lyude27082492016-08-24 07:48:10 +020014298 dev_priv->display.update_crtcs = skl_update_crtcs;
14299 else
14300 dev_priv->display.update_crtcs = intel_update_crtcs;
Jesse Barnese70236a2009-09-21 10:42:27 -070014301}
14302
Jesse Barnesb690e962010-07-19 13:53:12 -070014303/*
Keith Packard435793d2011-07-12 14:56:22 -070014304 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14305 */
14306static void quirk_ssc_force_disable(struct drm_device *dev)
14307{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014308 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014309 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014310 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014311}
14312
Carsten Emde4dca20e2012-03-15 15:56:26 +010014313/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014314 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14315 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014316 */
14317static void quirk_invert_brightness(struct drm_device *dev)
14318{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014319 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014320 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014321 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014322}
14323
Scot Doyle9c72cc62014-07-03 23:27:50 +000014324/* Some VBT's incorrectly indicate no backlight is present */
14325static void quirk_backlight_present(struct drm_device *dev)
14326{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014327 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014328 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14329 DRM_INFO("applying backlight present quirk\n");
14330}
14331
Manasi Navarec99a2592017-06-30 09:33:48 -070014332/* Toshiba Satellite P50-C-18C requires T12 delay to be min 800ms
14333 * which is 300 ms greater than eDP spec T12 min.
14334 */
14335static void quirk_increase_t12_delay(struct drm_device *dev)
14336{
14337 struct drm_i915_private *dev_priv = to_i915(dev);
14338
14339 dev_priv->quirks |= QUIRK_INCREASE_T12_DELAY;
14340 DRM_INFO("Applying T12 delay quirk\n");
14341}
14342
Jesse Barnesb690e962010-07-19 13:53:12 -070014343struct intel_quirk {
14344 int device;
14345 int subsystem_vendor;
14346 int subsystem_device;
14347 void (*hook)(struct drm_device *dev);
14348};
14349
Egbert Eich5f85f172012-10-14 15:46:38 +020014350/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14351struct intel_dmi_quirk {
14352 void (*hook)(struct drm_device *dev);
14353 const struct dmi_system_id (*dmi_id_list)[];
14354};
14355
14356static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14357{
14358 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14359 return 1;
14360}
14361
14362static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14363 {
14364 .dmi_id_list = &(const struct dmi_system_id[]) {
14365 {
14366 .callback = intel_dmi_reverse_brightness,
14367 .ident = "NCR Corporation",
14368 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14369 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14370 },
14371 },
14372 { } /* terminating entry */
14373 },
14374 .hook = quirk_invert_brightness,
14375 },
14376};
14377
Ben Widawskyc43b5632012-04-16 14:07:40 -070014378static struct intel_quirk intel_quirks[] = {
Keith Packard435793d2011-07-12 14:56:22 -070014379 /* Lenovo U160 cannot use SSC on LVDS */
14380 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014381
14382 /* Sony Vaio Y cannot use SSC on LVDS */
14383 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014384
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014385 /* Acer Aspire 5734Z must invert backlight brightness */
14386 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14387
14388 /* Acer/eMachines G725 */
14389 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14390
14391 /* Acer/eMachines e725 */
14392 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14393
14394 /* Acer/Packard Bell NCL20 */
14395 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14396
14397 /* Acer Aspire 4736Z */
14398 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014399
14400 /* Acer Aspire 5336 */
14401 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014402
14403 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14404 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014405
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014406 /* Acer C720 Chromebook (Core i3 4005U) */
14407 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14408
jens steinb2a96012014-10-28 20:25:53 +010014409 /* Apple Macbook 2,1 (Core 2 T7400) */
14410 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14411
Jani Nikula1b9448b2015-11-05 11:49:59 +020014412 /* Apple Macbook 4,1 */
14413 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14414
Scot Doyled4967d82014-07-03 23:27:52 +000014415 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14416 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014417
14418 /* HP Chromebook 14 (Celeron 2955U) */
14419 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014420
14421 /* Dell Chromebook 11 */
14422 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014423
14424 /* Dell Chromebook 11 (2015 version) */
14425 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Manasi Navarec99a2592017-06-30 09:33:48 -070014426
14427 /* Toshiba Satellite P50-C-18C */
14428 { 0x191B, 0x1179, 0xF840, quirk_increase_t12_delay },
Jesse Barnesb690e962010-07-19 13:53:12 -070014429};
14430
14431static void intel_init_quirks(struct drm_device *dev)
14432{
14433 struct pci_dev *d = dev->pdev;
14434 int i;
14435
14436 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14437 struct intel_quirk *q = &intel_quirks[i];
14438
14439 if (d->device == q->device &&
14440 (d->subsystem_vendor == q->subsystem_vendor ||
14441 q->subsystem_vendor == PCI_ANY_ID) &&
14442 (d->subsystem_device == q->subsystem_device ||
14443 q->subsystem_device == PCI_ANY_ID))
14444 q->hook(dev);
14445 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014446 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14447 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14448 intel_dmi_quirks[i].hook(dev);
14449 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014450}
14451
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014452/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014453static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014454{
David Weinehall52a05c32016-08-22 13:32:44 +030014455 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014456 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014457 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014458
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014459 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014460 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014461 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014462 sr1 = inb(VGA_SR_DATA);
14463 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014464 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014465 udelay(300);
14466
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014467 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014468 POSTING_READ(vga_reg);
14469}
14470
Daniel Vetterf8175862012-04-10 15:50:11 +020014471void intel_modeset_init_hw(struct drm_device *dev)
14472{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014473 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014474
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014475 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +030014476 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014477 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Daniel Vetterf8175862012-04-10 15:50:11 +020014478}
14479
Matt Roperd93c0372015-12-03 11:37:41 -080014480/*
14481 * Calculate what we think the watermarks should be for the state we've read
14482 * out of the hardware and then immediately program those watermarks so that
14483 * we ensure the hardware settings match our internal state.
14484 *
14485 * We can calculate what we think WM's should be by creating a duplicate of the
14486 * current state (which was constructed during hardware readout) and running it
14487 * through the atomic check code to calculate new watermark values in the
14488 * state object.
14489 */
14490static void sanitize_watermarks(struct drm_device *dev)
14491{
14492 struct drm_i915_private *dev_priv = to_i915(dev);
14493 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014494 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014495 struct drm_crtc *crtc;
14496 struct drm_crtc_state *cstate;
14497 struct drm_modeset_acquire_ctx ctx;
14498 int ret;
14499 int i;
14500
14501 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014502 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014503 return;
14504
14505 /*
14506 * We need to hold connection_mutex before calling duplicate_state so
14507 * that the connector loop is protected.
14508 */
14509 drm_modeset_acquire_init(&ctx, 0);
14510retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014511 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014512 if (ret == -EDEADLK) {
14513 drm_modeset_backoff(&ctx);
14514 goto retry;
14515 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014516 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014517 }
14518
14519 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14520 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014521 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014522
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014523 intel_state = to_intel_atomic_state(state);
14524
Matt Ropered4a6a72016-02-23 17:20:13 -080014525 /*
14526 * Hardware readout is the only time we don't want to calculate
14527 * intermediate watermarks (since we don't trust the current
14528 * watermarks).
14529 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014530 if (!HAS_GMCH_DISPLAY(dev_priv))
14531 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080014532
Matt Roperd93c0372015-12-03 11:37:41 -080014533 ret = intel_atomic_check(dev, state);
14534 if (ret) {
14535 /*
14536 * If we fail here, it means that the hardware appears to be
14537 * programmed in a way that shouldn't be possible, given our
14538 * understanding of watermark requirements. This might mean a
14539 * mistake in the hardware readout code or a mistake in the
14540 * watermark calculations for a given platform. Raise a WARN
14541 * so that this is noticeable.
14542 *
14543 * If this actually happens, we'll have to just leave the
14544 * BIOS-programmed watermarks untouched and hope for the best.
14545 */
14546 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014547 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014548 }
14549
14550 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010014551 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080014552 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14553
Matt Ropered4a6a72016-02-23 17:20:13 -080014554 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014555 dev_priv->display.optimize_watermarks(intel_state, cs);
Maarten Lankhorst556fe362017-11-10 12:34:53 +010014556
14557 to_intel_crtc_state(crtc->state)->wm = cs->wm;
Matt Roperd93c0372015-12-03 11:37:41 -080014558 }
14559
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014560put_state:
Chris Wilson08536952016-10-14 13:18:18 +010014561 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014562fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014563 drm_modeset_drop_locks(&ctx);
14564 drm_modeset_acquire_fini(&ctx);
14565}
14566
Chris Wilson58ecd9d2017-11-05 13:49:05 +000014567static void intel_update_fdi_pll_freq(struct drm_i915_private *dev_priv)
14568{
14569 if (IS_GEN5(dev_priv)) {
14570 u32 fdi_pll_clk =
14571 I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK;
14572
14573 dev_priv->fdi_pll_freq = (fdi_pll_clk + 2) * 10000;
14574 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
14575 dev_priv->fdi_pll_freq = 270000;
14576 } else {
14577 return;
14578 }
14579
14580 DRM_DEBUG_DRIVER("FDI PLL freq=%d\n", dev_priv->fdi_pll_freq);
14581}
14582
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014583int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080014584{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014585 struct drm_i915_private *dev_priv = to_i915(dev);
14586 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014587 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014588 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014589
Ville Syrjälä757fffc2017-11-13 15:36:22 +020014590 dev_priv->modeset_wq = alloc_ordered_workqueue("i915_modeset", 0);
14591
Jesse Barnes79e53942008-11-07 14:24:08 -080014592 drm_mode_config_init(dev);
14593
14594 dev->mode_config.min_width = 0;
14595 dev->mode_config.min_height = 0;
14596
Dave Airlie019d96c2011-09-29 16:20:42 +010014597 dev->mode_config.preferred_depth = 24;
14598 dev->mode_config.prefer_shadow = 1;
14599
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014600 dev->mode_config.allow_fb_modifiers = true;
14601
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014602 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014603
Andrea Arcangeli400c19d2017-04-07 01:23:45 +020014604 init_llist_head(&dev_priv->atomic_helper.free_list);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014605 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000014606 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014607
Jesse Barnesb690e962010-07-19 13:53:12 -070014608 intel_init_quirks(dev);
14609
Ville Syrjälä62d75df2016-10-31 22:37:25 +020014610 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014611
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014612 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014613 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070014614
Lukas Wunner69f92f62015-07-15 13:57:35 +020014615 /*
14616 * There may be no VBT; and if the BIOS enabled SSC we can
14617 * just keep using it to avoid unnecessary flicker. Whereas if the
14618 * BIOS isn't using it, don't assume it will work even if the VBT
14619 * indicates as much.
14620 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014621 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020014622 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14623 DREF_SSC1_ENABLE);
14624
14625 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14626 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14627 bios_lvds_use_ssc ? "en" : "dis",
14628 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14629 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14630 }
14631 }
14632
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014633 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014634 dev->mode_config.max_width = 2048;
14635 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014636 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014637 dev->mode_config.max_width = 4096;
14638 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014639 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014640 dev->mode_config.max_width = 8192;
14641 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014642 }
Damien Lespiau068be562014-03-28 14:17:49 +000014643
Jani Nikula2a307c22016-11-30 17:43:04 +020014644 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
14645 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014646 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014647 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014648 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14649 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14650 } else {
14651 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14652 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14653 }
14654
Matthew Auld73ebd502017-12-11 15:18:20 +000014655 dev->mode_config.fb_base = ggtt->gmadr.start;
Jesse Barnes79e53942008-11-07 14:24:08 -080014656
Zhao Yakui28c97732009-10-09 11:39:41 +080014657 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014658 INTEL_INFO(dev_priv)->num_pipes,
14659 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014660
Damien Lespiau055e3932014-08-18 13:49:10 +010014661 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014662 int ret;
14663
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020014664 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014665 if (ret) {
14666 drm_mode_config_cleanup(dev);
14667 return ret;
14668 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014669 }
14670
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014671 intel_shared_dpll_init(dev);
Chris Wilson58ecd9d2017-11-05 13:49:05 +000014672 intel_update_fdi_pll_freq(dev_priv);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014673
Ville Syrjälä5be6e332017-02-20 16:04:43 +020014674 intel_update_czclk(dev_priv);
14675 intel_modeset_init_hw(dev);
14676
Ville Syrjäläb2045352016-05-13 23:41:27 +030014677 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014678 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030014679
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014680 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014681 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014682 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000014683
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014684 drm_modeset_lock_all(dev);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030014685 intel_modeset_setup_hw_state(dev, dev->mode_config.acquire_ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014686 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014687
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014688 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014689 struct intel_initial_plane_config plane_config = {};
14690
Jesse Barnes46f297f2014-03-07 08:57:48 -080014691 if (!crtc->active)
14692 continue;
14693
Jesse Barnes46f297f2014-03-07 08:57:48 -080014694 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014695 * Note that reserving the BIOS fb up front prevents us
14696 * from stuffing other stolen allocations like the ring
14697 * on top. This prevents some ugliness at boot time, and
14698 * can even allow for smooth boot transitions if the BIOS
14699 * fb is large enough for the active pipe configuration.
14700 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014701 dev_priv->display.get_initial_plane_config(crtc,
14702 &plane_config);
14703
14704 /*
14705 * If the fb is shared between multiple heads, we'll
14706 * just get the first one.
14707 */
14708 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014709 }
Matt Roperd93c0372015-12-03 11:37:41 -080014710
14711 /*
14712 * Make sure hardware watermarks really match the state we read out.
14713 * Note that we need to do this after reconstructing the BIOS fb's
14714 * since the watermark calculation done here will use pstate->fb.
14715 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014716 if (!HAS_GMCH_DISPLAY(dev_priv))
14717 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014718
14719 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010014720}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014721
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014722void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14723{
Ville Syrjäläd5fb43c2017-11-29 17:37:31 +020014724 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014725 /* 640x480@60Hz, ~25175 kHz */
14726 struct dpll clock = {
14727 .m1 = 18,
14728 .m2 = 7,
14729 .p1 = 13,
14730 .p2 = 4,
14731 .n = 2,
14732 };
14733 u32 dpll, fp;
14734 int i;
14735
14736 WARN_ON(i9xx_calc_dpll_params(48000, &clock) != 25154);
14737
14738 DRM_DEBUG_KMS("enabling pipe %c due to force quirk (vco=%d dot=%d)\n",
14739 pipe_name(pipe), clock.vco, clock.dot);
14740
14741 fp = i9xx_dpll_compute_fp(&clock);
14742 dpll = (I915_READ(DPLL(pipe)) & DPLL_DVO_2X_MODE) |
14743 DPLL_VGA_MODE_DIS |
14744 ((clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT) |
14745 PLL_P2_DIVIDE_BY_4 |
14746 PLL_REF_INPUT_DREFCLK |
14747 DPLL_VCO_ENABLE;
14748
14749 I915_WRITE(FP0(pipe), fp);
14750 I915_WRITE(FP1(pipe), fp);
14751
14752 I915_WRITE(HTOTAL(pipe), (640 - 1) | ((800 - 1) << 16));
14753 I915_WRITE(HBLANK(pipe), (640 - 1) | ((800 - 1) << 16));
14754 I915_WRITE(HSYNC(pipe), (656 - 1) | ((752 - 1) << 16));
14755 I915_WRITE(VTOTAL(pipe), (480 - 1) | ((525 - 1) << 16));
14756 I915_WRITE(VBLANK(pipe), (480 - 1) | ((525 - 1) << 16));
14757 I915_WRITE(VSYNC(pipe), (490 - 1) | ((492 - 1) << 16));
14758 I915_WRITE(PIPESRC(pipe), ((640 - 1) << 16) | (480 - 1));
14759
14760 /*
14761 * Apparently we need to have VGA mode enabled prior to changing
14762 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
14763 * dividers, even though the register value does change.
14764 */
14765 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VGA_MODE_DIS);
14766 I915_WRITE(DPLL(pipe), dpll);
14767
14768 /* Wait for the clocks to stabilize. */
14769 POSTING_READ(DPLL(pipe));
14770 udelay(150);
14771
14772 /* The pixel multiplier can only be updated once the
14773 * DPLL is enabled and the clocks are stable.
14774 *
14775 * So write it again.
14776 */
14777 I915_WRITE(DPLL(pipe), dpll);
14778
14779 /* We do this three times for luck */
14780 for (i = 0; i < 3 ; i++) {
14781 I915_WRITE(DPLL(pipe), dpll);
14782 POSTING_READ(DPLL(pipe));
14783 udelay(150); /* wait for warmup */
14784 }
14785
14786 I915_WRITE(PIPECONF(pipe), PIPECONF_ENABLE | PIPECONF_PROGRESSIVE);
14787 POSTING_READ(PIPECONF(pipe));
Ville Syrjäläd5fb43c2017-11-29 17:37:31 +020014788
14789 intel_wait_for_pipe_scanline_moving(crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014790}
14791
14792void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14793{
Ville Syrjälä8fedd642017-11-29 17:37:30 +020014794 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
14795
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014796 DRM_DEBUG_KMS("disabling pipe %c due to force quirk\n",
14797 pipe_name(pipe));
14798
Ville Syrjälä5816d9c2017-11-29 14:54:11 +020014799 WARN_ON(I915_READ(DSPCNTR(PLANE_A)) & DISPLAY_PLANE_ENABLE);
14800 WARN_ON(I915_READ(DSPCNTR(PLANE_B)) & DISPLAY_PLANE_ENABLE);
14801 WARN_ON(I915_READ(DSPCNTR(PLANE_C)) & DISPLAY_PLANE_ENABLE);
14802 WARN_ON(I915_READ(CURCNTR(PIPE_A)) & CURSOR_MODE);
14803 WARN_ON(I915_READ(CURCNTR(PIPE_B)) & CURSOR_MODE);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014804
14805 I915_WRITE(PIPECONF(pipe), 0);
14806 POSTING_READ(PIPECONF(pipe));
14807
Ville Syrjälä8fedd642017-11-29 17:37:30 +020014808 intel_wait_for_pipe_scanline_stopped(crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014809
14810 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
14811 POSTING_READ(DPLL(pipe));
14812}
14813
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014814static bool intel_plane_mapping_ok(struct intel_crtc *crtc,
Ville Syrjäläed150302017-11-17 21:19:10 +020014815 struct intel_plane *plane)
Daniel Vetterfa555832012-10-10 23:14:00 +020014816{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014817 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläed150302017-11-17 21:19:10 +020014818 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
14819 u32 val = I915_READ(DSPCNTR(i9xx_plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020014820
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014821 return (val & DISPLAY_PLANE_ENABLE) == 0 ||
14822 (val & DISPPLANE_SEL_PIPE_MASK) == DISPPLANE_SEL_PIPE(crtc->pipe);
14823}
Daniel Vetterfa555832012-10-10 23:14:00 +020014824
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014825static void
14826intel_sanitize_plane_mapping(struct drm_i915_private *dev_priv)
14827{
14828 struct intel_crtc *crtc;
Daniel Vetterfa555832012-10-10 23:14:00 +020014829
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014830 if (INTEL_GEN(dev_priv) >= 4)
14831 return;
Daniel Vetterfa555832012-10-10 23:14:00 +020014832
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014833 for_each_intel_crtc(&dev_priv->drm, crtc) {
14834 struct intel_plane *plane =
14835 to_intel_plane(crtc->base.primary);
14836
14837 if (intel_plane_mapping_ok(crtc, plane))
14838 continue;
14839
14840 DRM_DEBUG_KMS("%s attached to the wrong pipe, disabling plane\n",
14841 plane->base.name);
14842 intel_plane_disable_noatomic(crtc, plane);
14843 }
Daniel Vetterfa555832012-10-10 23:14:00 +020014844}
14845
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014846static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14847{
14848 struct drm_device *dev = crtc->base.dev;
14849 struct intel_encoder *encoder;
14850
14851 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14852 return true;
14853
14854 return false;
14855}
14856
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020014857static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
14858{
14859 struct drm_device *dev = encoder->base.dev;
14860 struct intel_connector *connector;
14861
14862 for_each_connector_on_encoder(dev, &encoder->base, connector)
14863 return connector;
14864
14865 return NULL;
14866}
14867
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014868static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
Ville Syrjäläecf837d92017-10-10 15:55:56 +030014869 enum pipe pch_transcoder)
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014870{
14871 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
Ville Syrjäläecf837d92017-10-10 15:55:56 +030014872 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == PIPE_A);
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014873}
14874
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030014875static void intel_sanitize_crtc(struct intel_crtc *crtc,
14876 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter24929352012-07-02 20:28:59 +020014877{
14878 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010014879 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020014880 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020014881
Daniel Vetter24929352012-07-02 20:28:59 +020014882 /* Clear any frame start delays used for debugging left by the BIOS */
Ville Syrjälä738a8142017-11-15 22:04:42 +020014883 if (crtc->active && !transcoder_is_dsi(cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020014884 i915_reg_t reg = PIPECONF(cpu_transcoder);
14885
14886 I915_WRITE(reg,
14887 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14888 }
Daniel Vetter24929352012-07-02 20:28:59 +020014889
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014890 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014891 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014892 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014893 struct intel_plane *plane;
14894
Daniel Vetter96256042015-02-13 21:03:42 +010014895 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014896
14897 /* Disable everything but the primary plane */
14898 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014899 const struct intel_plane_state *plane_state =
14900 to_intel_plane_state(plane->base.state);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014901
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014902 if (plane_state->base.visible &&
14903 plane->base.type != DRM_PLANE_TYPE_PRIMARY)
14904 intel_plane_disable_noatomic(crtc, plane);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014905 }
Daniel Vetter96256042015-02-13 21:03:42 +010014906 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014907
Daniel Vetter24929352012-07-02 20:28:59 +020014908 /* Adjust the state of the output pipe according to whether we
14909 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010014910 if (crtc->active && !intel_crtc_has_encoders(crtc))
Ville Syrjäläda1d0e22017-06-01 17:36:14 +030014911 intel_crtc_disable_noatomic(&crtc->base, ctx);
Daniel Vetter24929352012-07-02 20:28:59 +020014912
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010014913 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010014914 /*
14915 * We start out with underrun reporting disabled to avoid races.
14916 * For correct bookkeeping mark this on active crtcs.
14917 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014918 * Also on gmch platforms we dont have any hardware bits to
14919 * disable the underrun reporting. Which means we need to start
14920 * out with underrun reporting disabled also on inactive pipes,
14921 * since otherwise we'll complain about the garbage we read when
14922 * e.g. coming up after runtime pm.
14923 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010014924 * No protection against concurrent access is required - at
14925 * worst a fifo underrun happens which also sets this to false.
14926 */
14927 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014928 /*
14929 * We track the PCH trancoder underrun reporting state
14930 * within the crtc. With crtc for pipe A housing the underrun
14931 * reporting state for PCH transcoder A, crtc for pipe B housing
14932 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
14933 * and marking underrun reporting as disabled for the non-existing
14934 * PCH transcoders B and C would prevent enabling the south
14935 * error interrupt (see cpt_can_enable_serr_int()).
14936 */
Ville Syrjäläecf837d92017-10-10 15:55:56 +030014937 if (has_pch_trancoder(dev_priv, crtc->pipe))
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014938 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010014939 }
Daniel Vetter24929352012-07-02 20:28:59 +020014940}
14941
14942static void intel_sanitize_encoder(struct intel_encoder *encoder)
14943{
14944 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020014945
14946 /* We need to check both for a crtc link (meaning that the
14947 * encoder is active and trying to read from a pipe) and the
14948 * pipe itself being active. */
14949 bool has_active_crtc = encoder->base.crtc &&
14950 to_intel_crtc(encoder->base.crtc)->active;
14951
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020014952 connector = intel_encoder_find_connector(encoder);
14953 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020014954 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
14955 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014956 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014957
14958 /* Connector is active, but has no active pipe. This is
14959 * fallout from our resume register restoring. Disable
14960 * the encoder manually again. */
14961 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014962 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
14963
Daniel Vetter24929352012-07-02 20:28:59 +020014964 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
14965 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014966 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014967 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030014968 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014969 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020014970 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020014971 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014972
14973 /* Inconsistent output/port/pipe state happens presumably due to
14974 * a bug in one of the get_hw_state functions. Or someplace else
14975 * in our code, like the register restore mess on resume. Clamp
14976 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014977
14978 connector->base.dpms = DRM_MODE_DPMS_OFF;
14979 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014980 }
Daniel Vetter24929352012-07-02 20:28:59 +020014981}
14982
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014983void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014984{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014985 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014986
Imre Deak04098752014-02-18 00:02:16 +020014987 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
14988 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014989 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020014990 }
14991}
14992
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014993void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020014994{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014995 /* This function can be called both from intel_modeset_setup_hw_state or
14996 * at a very early point in our resume sequence, where the power well
14997 * structures are not yet restored. Since this function is at a very
14998 * paranoid "someone might have enabled VGA while we were not looking"
14999 * level, just check if the power well is enabled instead of trying to
15000 * follow the "don't touch the power well if we don't need it" policy
15001 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015002 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015003 return;
15004
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015005 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020015006
15007 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015008}
15009
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015010/* FIXME read out full plane state for all planes */
15011static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015012{
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015013 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
15014 struct intel_crtc_state *crtc_state =
15015 to_intel_crtc_state(crtc->base.state);
15016 struct intel_plane *plane;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015017
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015018 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
15019 struct intel_plane_state *plane_state =
15020 to_intel_plane_state(plane->base.state);
15021 bool visible = plane->get_hw_state(plane);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015022
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015023 intel_set_plane_visible(crtc_state, plane_state, visible);
15024 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015025}
15026
Daniel Vetter30e984d2013-06-05 13:34:17 +020015027static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015028{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015029 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015030 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015031 struct intel_crtc *crtc;
15032 struct intel_encoder *encoder;
15033 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015034 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020015035 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015036
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015037 dev_priv->active_crtcs = 0;
15038
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015039 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015040 struct intel_crtc_state *crtc_state =
15041 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020015042
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020015043 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015044 memset(crtc_state, 0, sizeof(*crtc_state));
15045 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015046
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015047 crtc_state->base.active = crtc_state->base.enable =
15048 dev_priv->display.get_pipe_config(crtc, crtc_state);
15049
15050 crtc->base.enabled = crtc_state->base.enable;
15051 crtc->active = crtc_state->base.active;
15052
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015053 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015054 dev_priv->active_crtcs |= 1 << crtc->pipe;
15055
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015056 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015057
Ville Syrjälä78108b72016-05-27 20:59:19 +030015058 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15059 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015060 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020015061 }
15062
Daniel Vetter53589012013-06-05 13:34:16 +020015063 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15064 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15065
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015066 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015067 &pll->state.hw_state);
15068 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015069 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015070 struct intel_crtc_state *crtc_state =
15071 to_intel_crtc_state(crtc->base.state);
15072
15073 if (crtc_state->base.active &&
15074 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015075 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015076 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015077 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015078
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015079 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015080 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015081 }
15082
Damien Lespiaub2784e12014-08-05 11:29:37 +010015083 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015084 pipe = 0;
15085
15086 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015087 struct intel_crtc_state *crtc_state;
15088
Ville Syrjälä98187832016-10-31 22:37:10 +020015089 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015090 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015091
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015092 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015093 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015094 } else {
15095 encoder->base.crtc = NULL;
15096 }
15097
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015098 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015099 encoder->base.base.id, encoder->base.name,
15100 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015101 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015102 }
15103
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015104 drm_connector_list_iter_begin(dev, &conn_iter);
15105 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020015106 if (connector->get_hw_state(connector)) {
15107 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015108
15109 encoder = connector->encoder;
15110 connector->base.encoder = &encoder->base;
15111
15112 if (encoder->base.crtc &&
15113 encoder->base.crtc->state->active) {
15114 /*
15115 * This has to be done during hardware readout
15116 * because anything calling .crtc_disable may
15117 * rely on the connector_mask being accurate.
15118 */
15119 encoder->base.crtc->state->connector_mask |=
15120 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015121 encoder->base.crtc->state->encoder_mask |=
15122 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015123 }
15124
Daniel Vetter24929352012-07-02 20:28:59 +020015125 } else {
15126 connector->base.dpms = DRM_MODE_DPMS_OFF;
15127 connector->base.encoder = NULL;
15128 }
15129 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015130 connector->base.base.id, connector->base.name,
15131 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015132 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015133 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015134
15135 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015136 struct intel_crtc_state *crtc_state =
15137 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläd305e062017-08-30 21:57:03 +030015138 int min_cdclk = 0;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015139
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015140 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015141 if (crtc_state->base.active) {
15142 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
15143 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015144 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15145
15146 /*
15147 * The initial mode needs to be set in order to keep
15148 * the atomic core happy. It wants a valid mode if the
15149 * crtc's enabled, so we do the above call.
15150 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015151 * But we don't set all the derived state fully, hence
15152 * set a flag to indicate that a full recalculation is
15153 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015154 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015155 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015156
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015157 intel_crtc_compute_pixel_rate(crtc_state);
15158
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015159 if (dev_priv->display.modeset_calc_cdclk) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030015160 min_cdclk = intel_crtc_compute_min_cdclk(crtc_state);
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015161 if (WARN_ON(min_cdclk < 0))
15162 min_cdclk = 0;
15163 }
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015164
Daniel Vetter5caa0fe2017-05-09 16:03:29 +020015165 drm_calc_timestamping_constants(&crtc->base,
15166 &crtc_state->base.adjusted_mode);
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015167 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015168 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015169
Ville Syrjäläd305e062017-08-30 21:57:03 +030015170 dev_priv->min_cdclk[crtc->pipe] = min_cdclk;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030015171 dev_priv->min_voltage_level[crtc->pipe] =
15172 crtc_state->min_voltage_level;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015173
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015174 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015175 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015176}
15177
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015178static void
15179get_encoder_power_domains(struct drm_i915_private *dev_priv)
15180{
15181 struct intel_encoder *encoder;
15182
15183 for_each_intel_encoder(&dev_priv->drm, encoder) {
15184 u64 get_domains;
15185 enum intel_display_power_domain domain;
15186
15187 if (!encoder->get_power_domains)
15188 continue;
15189
15190 get_domains = encoder->get_power_domains(encoder);
15191 for_each_power_domain(domain, get_domains)
15192 intel_display_power_get(dev_priv, domain);
15193 }
15194}
15195
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015196static void intel_early_display_was(struct drm_i915_private *dev_priv)
15197{
15198 /* Display WA #1185 WaDisableDARBFClkGating:cnl,glk */
15199 if (IS_CANNONLAKE(dev_priv) || IS_GEMINILAKE(dev_priv))
15200 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
15201 DARBF_GATING_DIS);
15202
15203 if (IS_HASWELL(dev_priv)) {
15204 /*
15205 * WaRsPkgCStateDisplayPMReq:hsw
15206 * System hang if this isn't done before disabling all planes!
15207 */
15208 I915_WRITE(CHICKEN_PAR1_1,
15209 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
15210 }
15211}
15212
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015213/* Scan out the current hw modeset state,
15214 * and sanitizes it to the current state
15215 */
15216static void
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015217intel_modeset_setup_hw_state(struct drm_device *dev,
15218 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015219{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015220 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015221 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015222 struct intel_crtc *crtc;
15223 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015224 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015225
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015226 intel_early_display_was(dev_priv);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015227 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015228
15229 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015230 get_encoder_power_domains(dev_priv);
15231
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015232 intel_sanitize_plane_mapping(dev_priv);
15233
Damien Lespiaub2784e12014-08-05 11:29:37 +010015234 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015235 intel_sanitize_encoder(encoder);
15236 }
15237
Damien Lespiau055e3932014-08-18 13:49:10 +010015238 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015239 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015240
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015241 intel_sanitize_crtc(crtc, ctx);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015242 intel_dump_pipe_config(crtc, crtc->config,
15243 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015244 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015245
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015246 intel_modeset_update_connector_atomic_state(dev);
15247
Daniel Vetter35c95372013-07-17 06:55:04 +020015248 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15249 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15250
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015251 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015252 continue;
15253
15254 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15255
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015256 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015257 pll->on = false;
15258 }
15259
Ville Syrjälä04548cb2017-04-21 21:14:29 +030015260 if (IS_G4X(dev_priv)) {
15261 g4x_wm_get_hw_state(dev);
15262 g4x_wm_sanitize(dev_priv);
15263 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015264 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015265 vlv_wm_sanitize(dev_priv);
Rodrigo Vivia029fa42017-08-09 13:52:48 -070015266 } else if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015267 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015268 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015269 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015270 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015271
15272 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015273 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015274
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015275 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015276 if (WARN_ON(put_domains))
15277 modeset_put_power_domains(dev_priv, put_domains);
15278 }
15279 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015280
Imre Deak8d8c3862017-02-17 17:39:46 +020015281 intel_power_domains_verify_state(dev_priv);
15282
Paulo Zanoni010cf732016-01-19 11:35:48 -020015283 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015284}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015285
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015286void intel_display_resume(struct drm_device *dev)
15287{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015288 struct drm_i915_private *dev_priv = to_i915(dev);
15289 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15290 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015291 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015292
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015293 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015294 if (state)
15295 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015296
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015297 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015298
Maarten Lankhorst73974892016-08-05 23:28:27 +030015299 while (1) {
15300 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15301 if (ret != -EDEADLK)
15302 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015303
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015304 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015305 }
15306
Maarten Lankhorst73974892016-08-05 23:28:27 +030015307 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010015308 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030015309
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +053015310 intel_enable_ipc(dev_priv);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015311 drm_modeset_drop_locks(&ctx);
15312 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015313
Chris Wilson08536952016-10-14 13:18:18 +010015314 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015315 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015316 if (state)
15317 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015318}
15319
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015320int intel_connector_register(struct drm_connector *connector)
15321{
15322 struct intel_connector *intel_connector = to_intel_connector(connector);
15323 int ret;
15324
15325 ret = intel_backlight_device_register(intel_connector);
15326 if (ret)
15327 goto err;
15328
15329 return 0;
15330
15331err:
15332 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015333}
15334
Chris Wilsonc191eca2016-06-17 11:40:33 +010015335void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020015336{
Chris Wilsone63d87c2016-06-17 11:40:34 +010015337 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015338
Chris Wilsone63d87c2016-06-17 11:40:34 +010015339 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015340 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015341}
15342
Manasi Navare886c6b82017-10-26 14:52:00 -070015343static void intel_hpd_poll_fini(struct drm_device *dev)
15344{
15345 struct intel_connector *connector;
15346 struct drm_connector_list_iter conn_iter;
15347
Chris Wilson448aa912017-11-28 11:01:47 +000015348 /* Kill all the work that may have been queued by hpd. */
Manasi Navare886c6b82017-10-26 14:52:00 -070015349 drm_connector_list_iter_begin(dev, &conn_iter);
15350 for_each_intel_connector_iter(connector, &conn_iter) {
15351 if (connector->modeset_retry_work.func)
15352 cancel_work_sync(&connector->modeset_retry_work);
15353 }
15354 drm_connector_list_iter_end(&conn_iter);
15355}
15356
Jesse Barnes79e53942008-11-07 14:24:08 -080015357void intel_modeset_cleanup(struct drm_device *dev)
15358{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015359 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015360
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015361 flush_work(&dev_priv->atomic_helper.free_work);
15362 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15363
Chris Wilsondc979972016-05-10 14:10:04 +010015364 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015365
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015366 /*
15367 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015368 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015369 * experience fancy races otherwise.
15370 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015371 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015372
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015373 /*
15374 * Due to the hpd irq storm handling the hotplug work can re-arm the
15375 * poll handlers. Hence disable polling after hpd handling is shut down.
15376 */
Manasi Navare886c6b82017-10-26 14:52:00 -070015377 intel_hpd_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015378
Daniel Vetter4f256d82017-07-15 00:46:55 +020015379 /* poll work can call into fbdev, hence clean that up afterwards */
15380 intel_fbdev_fini(dev_priv);
15381
Jesse Barnes723bfd72010-10-07 16:01:13 -070015382 intel_unregister_dsm_handler();
15383
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015384 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015385
Chris Wilson1630fe72011-07-08 12:22:42 +010015386 /* flush any delayed tasks or pending work */
15387 flush_scheduled_work();
15388
Jesse Barnes79e53942008-11-07 14:24:08 -080015389 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015390
Chris Wilson1ee8da62016-05-12 12:43:23 +010015391 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015392
Chris Wilsondc979972016-05-10 14:10:04 +010015393 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015394
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015395 intel_teardown_gmbus(dev_priv);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020015396
15397 destroy_workqueue(dev_priv->modeset_wq);
Jesse Barnes79e53942008-11-07 14:24:08 -080015398}
15399
Chris Wilsondf0e9242010-09-09 16:20:55 +010015400void intel_connector_attach_encoder(struct intel_connector *connector,
15401 struct intel_encoder *encoder)
15402{
15403 connector->encoder = encoder;
15404 drm_mode_connector_attach_encoder(&connector->base,
15405 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015406}
Dave Airlie28d52042009-09-21 14:33:58 +100015407
15408/*
15409 * set vga decode state - true == enable VGA decode
15410 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015411int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015412{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015413 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015414 u16 gmch_ctrl;
15415
Chris Wilson75fa0412014-02-07 18:37:02 -020015416 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15417 DRM_ERROR("failed to read control word\n");
15418 return -EIO;
15419 }
15420
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015421 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15422 return 0;
15423
Dave Airlie28d52042009-09-21 14:33:58 +100015424 if (state)
15425 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15426 else
15427 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015428
15429 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15430 DRM_ERROR("failed to write control word\n");
15431 return -EIO;
15432 }
15433
Dave Airlie28d52042009-09-21 14:33:58 +100015434 return 0;
15435}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015436
Chris Wilson98a2f412016-10-12 10:05:18 +010015437#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15438
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015439struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015440
15441 u32 power_well_driver;
15442
Chris Wilson63b66e52013-08-08 15:12:06 +020015443 int num_transcoders;
15444
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015445 struct intel_cursor_error_state {
15446 u32 control;
15447 u32 position;
15448 u32 base;
15449 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015450 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015451
15452 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015453 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015454 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015455 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015456 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015457
15458 struct intel_plane_error_state {
15459 u32 control;
15460 u32 stride;
15461 u32 size;
15462 u32 pos;
15463 u32 addr;
15464 u32 surface;
15465 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015466 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015467
15468 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015469 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015470 enum transcoder cpu_transcoder;
15471
15472 u32 conf;
15473
15474 u32 htotal;
15475 u32 hblank;
15476 u32 hsync;
15477 u32 vtotal;
15478 u32 vblank;
15479 u32 vsync;
15480 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015481};
15482
15483struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015484intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015485{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015486 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015487 int transcoders[] = {
15488 TRANSCODER_A,
15489 TRANSCODER_B,
15490 TRANSCODER_C,
15491 TRANSCODER_EDP,
15492 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015493 int i;
15494
Chris Wilsonc0336662016-05-06 15:40:21 +010015495 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015496 return NULL;
15497
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015498 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015499 if (error == NULL)
15500 return NULL;
15501
Chris Wilsonc0336662016-05-06 15:40:21 +010015502 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak9c3a16c2017-08-14 18:15:30 +030015503 error->power_well_driver =
15504 I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL));
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015505
Damien Lespiau055e3932014-08-18 13:49:10 +010015506 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015507 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015508 __intel_display_power_is_enabled(dev_priv,
15509 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015510 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015511 continue;
15512
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015513 error->cursor[i].control = I915_READ(CURCNTR(i));
15514 error->cursor[i].position = I915_READ(CURPOS(i));
15515 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015516
15517 error->plane[i].control = I915_READ(DSPCNTR(i));
15518 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015519 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015520 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015521 error->plane[i].pos = I915_READ(DSPPOS(i));
15522 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015523 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015524 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015525 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015526 error->plane[i].surface = I915_READ(DSPSURF(i));
15527 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15528 }
15529
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015530 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015531
Chris Wilsonc0336662016-05-06 15:40:21 +010015532 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e2014-04-18 15:55:04 +030015533 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015534 }
15535
Jani Nikula4d1de972016-03-18 17:05:42 +020015536 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015537 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015538 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015539 error->num_transcoders++; /* Account for eDP. */
15540
15541 for (i = 0; i < error->num_transcoders; i++) {
15542 enum transcoder cpu_transcoder = transcoders[i];
15543
Imre Deakddf9c532013-11-27 22:02:02 +020015544 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015545 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015546 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015547 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015548 continue;
15549
Chris Wilson63b66e52013-08-08 15:12:06 +020015550 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15551
15552 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15553 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15554 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15555 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15556 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15557 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15558 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015559 }
15560
15561 return error;
15562}
15563
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015564#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15565
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015566void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015567intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015568 struct intel_display_error_state *error)
15569{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000015570 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015571 int i;
15572
Chris Wilson63b66e52013-08-08 15:12:06 +020015573 if (!error)
15574 return;
15575
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015576 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010015577 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015578 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015579 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015580 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015581 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015582 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015583 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015584 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015585 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015586
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015587 err_printf(m, "Plane [%d]:\n", i);
15588 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15589 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015590 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015591 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15592 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015593 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010015594 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015595 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015596 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015597 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15598 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015599 }
15600
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015601 err_printf(m, "Cursor [%d]:\n", i);
15602 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15603 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15604 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015605 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015606
15607 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015608 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015609 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015610 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015611 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015612 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15613 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15614 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15615 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15616 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15617 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15618 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15619 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015620}
Chris Wilson98a2f412016-10-12 10:05:18 +010015621
15622#endif