blob: 1a8a01bc28a480ec844896b816f34277d60afdb7 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080050} intel_range_t;
51
52typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040053 int dot_limit;
54 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080055} intel_p2_t;
56
57#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080058typedef struct intel_limit intel_limit_t;
59struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 intel_range_t dot, vco, n, m, m1, m2, p, p1;
61 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080062};
Jesse Barnes79e53942008-11-07 14:24:08 -080063
Jesse Barnes2377b742010-07-07 14:06:43 -070064/* FDI */
65#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
66
Daniel Vetterd2acd212012-10-20 20:57:43 +020067int
68intel_pch_rawclk(struct drm_device *dev)
69{
70 struct drm_i915_private *dev_priv = dev->dev_private;
71
72 WARN_ON(!HAS_PCH_SPLIT(dev));
73
74 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
75}
76
Chris Wilson021357a2010-09-07 20:54:59 +010077static inline u32 /* units of 100MHz */
78intel_fdi_link_freq(struct drm_device *dev)
79{
Chris Wilson8b99e682010-10-13 09:59:17 +010080 if (IS_GEN5(dev)) {
81 struct drm_i915_private *dev_priv = dev->dev_private;
82 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
83 } else
84 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010085}
86
Keith Packarde4b36692009-06-05 19:22:17 -070087static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -040088 .dot = { .min = 25000, .max = 350000 },
89 .vco = { .min = 930000, .max = 1400000 },
90 .n = { .min = 3, .max = 16 },
91 .m = { .min = 96, .max = 140 },
92 .m1 = { .min = 18, .max = 26 },
93 .m2 = { .min = 6, .max = 16 },
94 .p = { .min = 4, .max = 128 },
95 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -070096 .p2 = { .dot_limit = 165000,
97 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -070098};
99
100static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400101 .dot = { .min = 25000, .max = 350000 },
102 .vco = { .min = 930000, .max = 1400000 },
103 .n = { .min = 3, .max = 16 },
104 .m = { .min = 96, .max = 140 },
105 .m1 = { .min = 18, .max = 26 },
106 .m2 = { .min = 6, .max = 16 },
107 .p = { .min = 4, .max = 128 },
108 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700109 .p2 = { .dot_limit = 165000,
110 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700111};
Eric Anholt273e27c2011-03-30 13:01:10 -0700112
Keith Packarde4b36692009-06-05 19:22:17 -0700113static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 .dot = { .min = 20000, .max = 400000 },
115 .vco = { .min = 1400000, .max = 2800000 },
116 .n = { .min = 1, .max = 6 },
117 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100118 .m1 = { .min = 8, .max = 18 },
119 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400120 .p = { .min = 5, .max = 80 },
121 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700122 .p2 = { .dot_limit = 200000,
123 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700124};
125
126static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .dot = { .min = 20000, .max = 400000 },
128 .vco = { .min = 1400000, .max = 2800000 },
129 .n = { .min = 1, .max = 6 },
130 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100131 .m1 = { .min = 8, .max = 18 },
132 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400133 .p = { .min = 7, .max = 98 },
134 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700135 .p2 = { .dot_limit = 112000,
136 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700137};
138
Eric Anholt273e27c2011-03-30 13:01:10 -0700139
Keith Packarde4b36692009-06-05 19:22:17 -0700140static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700141 .dot = { .min = 25000, .max = 270000 },
142 .vco = { .min = 1750000, .max = 3500000},
143 .n = { .min = 1, .max = 4 },
144 .m = { .min = 104, .max = 138 },
145 .m1 = { .min = 17, .max = 23 },
146 .m2 = { .min = 5, .max = 11 },
147 .p = { .min = 10, .max = 30 },
148 .p1 = { .min = 1, .max = 3},
149 .p2 = { .dot_limit = 270000,
150 .p2_slow = 10,
151 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800152 },
Keith Packarde4b36692009-06-05 19:22:17 -0700153};
154
155static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .dot = { .min = 22000, .max = 400000 },
157 .vco = { .min = 1750000, .max = 3500000},
158 .n = { .min = 1, .max = 4 },
159 .m = { .min = 104, .max = 138 },
160 .m1 = { .min = 16, .max = 23 },
161 .m2 = { .min = 5, .max = 11 },
162 .p = { .min = 5, .max = 80 },
163 .p1 = { .min = 1, .max = 8},
164 .p2 = { .dot_limit = 165000,
165 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
167
168static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700169 .dot = { .min = 20000, .max = 115000 },
170 .vco = { .min = 1750000, .max = 3500000 },
171 .n = { .min = 1, .max = 3 },
172 .m = { .min = 104, .max = 138 },
173 .m1 = { .min = 17, .max = 23 },
174 .m2 = { .min = 5, .max = 11 },
175 .p = { .min = 28, .max = 112 },
176 .p1 = { .min = 2, .max = 8 },
177 .p2 = { .dot_limit = 0,
178 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800179 },
Keith Packarde4b36692009-06-05 19:22:17 -0700180};
181
182static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .dot = { .min = 80000, .max = 224000 },
184 .vco = { .min = 1750000, .max = 3500000 },
185 .n = { .min = 1, .max = 3 },
186 .m = { .min = 104, .max = 138 },
187 .m1 = { .min = 17, .max = 23 },
188 .m2 = { .min = 5, .max = 11 },
189 .p = { .min = 14, .max = 42 },
190 .p1 = { .min = 2, .max = 6 },
191 .p2 = { .dot_limit = 0,
192 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800193 },
Keith Packarde4b36692009-06-05 19:22:17 -0700194};
195
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500196static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400197 .dot = { .min = 20000, .max = 400000},
198 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700199 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400200 .n = { .min = 3, .max = 6 },
201 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700202 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400203 .m1 = { .min = 0, .max = 0 },
204 .m2 = { .min = 0, .max = 254 },
205 .p = { .min = 5, .max = 80 },
206 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .p2 = { .dot_limit = 200000,
208 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700209};
210
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500211static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400212 .dot = { .min = 20000, .max = 400000 },
213 .vco = { .min = 1700000, .max = 3500000 },
214 .n = { .min = 3, .max = 6 },
215 .m = { .min = 2, .max = 256 },
216 .m1 = { .min = 0, .max = 0 },
217 .m2 = { .min = 0, .max = 254 },
218 .p = { .min = 7, .max = 112 },
219 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700220 .p2 = { .dot_limit = 112000,
221 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700222};
223
Eric Anholt273e27c2011-03-30 13:01:10 -0700224/* Ironlake / Sandybridge
225 *
226 * We calculate clock using (register_value + 2) for N/M1/M2, so here
227 * the range value for them is (actual_value - 2).
228 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800229static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 25000, .max = 350000 },
231 .vco = { .min = 1760000, .max = 3510000 },
232 .n = { .min = 1, .max = 5 },
233 .m = { .min = 79, .max = 127 },
234 .m1 = { .min = 12, .max = 22 },
235 .m2 = { .min = 5, .max = 9 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8 },
238 .p2 = { .dot_limit = 225000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800242static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 25000, .max = 350000 },
244 .vco = { .min = 1760000, .max = 3510000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 79, .max = 118 },
247 .m1 = { .min = 12, .max = 22 },
248 .m2 = { .min = 5, .max = 9 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 225000,
252 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253};
254
255static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700256 .dot = { .min = 25000, .max = 350000 },
257 .vco = { .min = 1760000, .max = 3510000 },
258 .n = { .min = 1, .max = 3 },
259 .m = { .min = 79, .max = 127 },
260 .m1 = { .min = 12, .max = 22 },
261 .m2 = { .min = 5, .max = 9 },
262 .p = { .min = 14, .max = 56 },
263 .p1 = { .min = 2, .max = 8 },
264 .p2 = { .dot_limit = 225000,
265 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800266};
267
Eric Anholt273e27c2011-03-30 13:01:10 -0700268/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800269static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .dot = { .min = 25000, .max = 350000 },
271 .vco = { .min = 1760000, .max = 3510000 },
272 .n = { .min = 1, .max = 2 },
273 .m = { .min = 79, .max = 126 },
274 .m1 = { .min = 12, .max = 22 },
275 .m2 = { .min = 5, .max = 9 },
276 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700278 .p2 = { .dot_limit = 225000,
279 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800280};
281
282static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .dot = { .min = 25000, .max = 350000 },
284 .vco = { .min = 1760000, .max = 3510000 },
285 .n = { .min = 1, .max = 3 },
286 .m = { .min = 79, .max = 126 },
287 .m1 = { .min = 12, .max = 22 },
288 .m2 = { .min = 5, .max = 9 },
289 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .p2 = { .dot_limit = 225000,
292 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800293};
294
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700295static const intel_limit_t intel_limits_vlv_dac = {
296 .dot = { .min = 25000, .max = 270000 },
297 .vco = { .min = 4000000, .max = 6000000 },
298 .n = { .min = 1, .max = 7 },
299 .m = { .min = 22, .max = 450 }, /* guess */
300 .m1 = { .min = 2, .max = 3 },
301 .m2 = { .min = 11, .max = 156 },
302 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200303 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700304 .p2 = { .dot_limit = 270000,
305 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700306};
307
308static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200309 .dot = { .min = 25000, .max = 270000 },
310 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700311 .n = { .min = 1, .max = 7 },
312 .m = { .min = 60, .max = 300 }, /* guess */
313 .m1 = { .min = 2, .max = 3 },
314 .m2 = { .min = 11, .max = 156 },
315 .p = { .min = 10, .max = 30 },
316 .p1 = { .min = 2, .max = 3 },
317 .p2 = { .dot_limit = 270000,
318 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700319};
320
321static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530322 .dot = { .min = 25000, .max = 270000 },
323 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700324 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530325 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700326 .m1 = { .min = 2, .max = 3 },
327 .m2 = { .min = 11, .max = 156 },
328 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200329 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700330 .p2 = { .dot_limit = 270000,
331 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700332};
333
Chris Wilson1b894b52010-12-14 20:04:54 +0000334static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
335 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800336{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800337 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800338 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800339
340 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100341 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000342 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343 limit = &intel_limits_ironlake_dual_lvds_100m;
344 else
345 limit = &intel_limits_ironlake_dual_lvds;
346 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000347 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800348 limit = &intel_limits_ironlake_single_lvds_100m;
349 else
350 limit = &intel_limits_ironlake_single_lvds;
351 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200352 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800354
355 return limit;
356}
357
Ma Ling044c7c42009-03-18 20:13:23 +0800358static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
359{
360 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800361 const intel_limit_t *limit;
362
363 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100364 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700365 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800366 else
Keith Packarde4b36692009-06-05 19:22:17 -0700367 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800368 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
369 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700370 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800371 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700372 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800373 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700374 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800375
376 return limit;
377}
378
Chris Wilson1b894b52010-12-14 20:04:54 +0000379static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800380{
381 struct drm_device *dev = crtc->dev;
382 const intel_limit_t *limit;
383
Eric Anholtbad720f2009-10-22 16:11:14 -0700384 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000385 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800386 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800387 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500388 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800389 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500390 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800391 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500392 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700393 } else if (IS_VALLEYVIEW(dev)) {
394 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
395 limit = &intel_limits_vlv_dac;
396 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
397 limit = &intel_limits_vlv_hdmi;
398 else
399 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100400 } else if (!IS_GEN2(dev)) {
401 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
402 limit = &intel_limits_i9xx_lvds;
403 else
404 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800405 } else {
406 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700407 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800408 else
Keith Packarde4b36692009-06-05 19:22:17 -0700409 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800410 }
411 return limit;
412}
413
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500414/* m1 is reserved as 0 in Pineview, n is a ring counter */
415static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800416{
Shaohua Li21778322009-02-23 15:19:16 +0800417 clock->m = clock->m2 + 2;
418 clock->p = clock->p1 * clock->p2;
419 clock->vco = refclk * clock->m / clock->n;
420 clock->dot = clock->vco / clock->p;
421}
422
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200423static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
424{
425 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
426}
427
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200428static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800429{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200430 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800431 clock->p = clock->p1 * clock->p2;
432 clock->vco = refclk * clock->m / (clock->n + 2);
433 clock->dot = clock->vco / clock->p;
434}
435
Jesse Barnes79e53942008-11-07 14:24:08 -0800436/**
437 * Returns whether any output on the specified pipe is of the specified type
438 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100439bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800440{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100441 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100442 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800443
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200444 for_each_encoder_on_crtc(dev, crtc, encoder)
445 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100446 return true;
447
448 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800449}
450
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800451#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800452/**
453 * Returns whether the given set of divisors are valid for a given refclk with
454 * the given connectors.
455 */
456
Chris Wilson1b894b52010-12-14 20:04:54 +0000457static bool intel_PLL_is_valid(struct drm_device *dev,
458 const intel_limit_t *limit,
459 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460{
Jesse Barnes79e53942008-11-07 14:24:08 -0800461 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400462 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800463 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400464 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800465 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800467 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400468 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500469 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400470 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800477 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
478 * connector, etc., rather than just a single range.
479 */
480 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400481 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800482
483 return true;
484}
485
Ma Lingd4906092009-03-18 20:13:27 +0800486static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200487i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800488 int target, int refclk, intel_clock_t *match_clock,
489 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800490{
491 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800493 int err = target;
494
Daniel Vettera210b022012-11-26 17:22:08 +0100495 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800496 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100497 * For LVDS just rely on its current settings for dual-channel.
498 * We haven't figured out how to reliably set up different
499 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800500 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100501 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800502 clock.p2 = limit->p2.p2_fast;
503 else
504 clock.p2 = limit->p2.p2_slow;
505 } else {
506 if (target < limit->p2.dot_limit)
507 clock.p2 = limit->p2.p2_slow;
508 else
509 clock.p2 = limit->p2.p2_fast;
510 }
511
Akshay Joshi0206e352011-08-16 15:34:10 -0400512 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800513
Zhao Yakui42158662009-11-20 11:24:18 +0800514 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
515 clock.m1++) {
516 for (clock.m2 = limit->m2.min;
517 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200518 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800519 break;
520 for (clock.n = limit->n.min;
521 clock.n <= limit->n.max; clock.n++) {
522 for (clock.p1 = limit->p1.min;
523 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800524 int this_err;
525
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200526 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000527 if (!intel_PLL_is_valid(dev, limit,
528 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800529 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800530 if (match_clock &&
531 clock.p != match_clock->p)
532 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800533
534 this_err = abs(clock.dot - target);
535 if (this_err < err) {
536 *best_clock = clock;
537 err = this_err;
538 }
539 }
540 }
541 }
542 }
543
544 return (err != target);
545}
546
Ma Lingd4906092009-03-18 20:13:27 +0800547static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200548pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
549 int target, int refclk, intel_clock_t *match_clock,
550 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200551{
552 struct drm_device *dev = crtc->dev;
553 intel_clock_t clock;
554 int err = target;
555
556 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
557 /*
558 * For LVDS just rely on its current settings for dual-channel.
559 * We haven't figured out how to reliably set up different
560 * single/dual channel state, if we even can.
561 */
562 if (intel_is_dual_link_lvds(dev))
563 clock.p2 = limit->p2.p2_fast;
564 else
565 clock.p2 = limit->p2.p2_slow;
566 } else {
567 if (target < limit->p2.dot_limit)
568 clock.p2 = limit->p2.p2_slow;
569 else
570 clock.p2 = limit->p2.p2_fast;
571 }
572
573 memset(best_clock, 0, sizeof(*best_clock));
574
575 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
576 clock.m1++) {
577 for (clock.m2 = limit->m2.min;
578 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200579 for (clock.n = limit->n.min;
580 clock.n <= limit->n.max; clock.n++) {
581 for (clock.p1 = limit->p1.min;
582 clock.p1 <= limit->p1.max; clock.p1++) {
583 int this_err;
584
585 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800586 if (!intel_PLL_is_valid(dev, limit,
587 &clock))
588 continue;
589 if (match_clock &&
590 clock.p != match_clock->p)
591 continue;
592
593 this_err = abs(clock.dot - target);
594 if (this_err < err) {
595 *best_clock = clock;
596 err = this_err;
597 }
598 }
599 }
600 }
601 }
602
603 return (err != target);
604}
605
Ma Lingd4906092009-03-18 20:13:27 +0800606static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200607g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
608 int target, int refclk, intel_clock_t *match_clock,
609 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800610{
611 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800612 intel_clock_t clock;
613 int max_n;
614 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400615 /* approximately equals target * 0.00585 */
616 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800617 found = false;
618
619 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100620 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800621 clock.p2 = limit->p2.p2_fast;
622 else
623 clock.p2 = limit->p2.p2_slow;
624 } else {
625 if (target < limit->p2.dot_limit)
626 clock.p2 = limit->p2.p2_slow;
627 else
628 clock.p2 = limit->p2.p2_fast;
629 }
630
631 memset(best_clock, 0, sizeof(*best_clock));
632 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200633 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800634 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200635 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800636 for (clock.m1 = limit->m1.max;
637 clock.m1 >= limit->m1.min; clock.m1--) {
638 for (clock.m2 = limit->m2.max;
639 clock.m2 >= limit->m2.min; clock.m2--) {
640 for (clock.p1 = limit->p1.max;
641 clock.p1 >= limit->p1.min; clock.p1--) {
642 int this_err;
643
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200644 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000645 if (!intel_PLL_is_valid(dev, limit,
646 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800647 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000648
649 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800650 if (this_err < err_most) {
651 *best_clock = clock;
652 err_most = this_err;
653 max_n = clock.n;
654 found = true;
655 }
656 }
657 }
658 }
659 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800660 return found;
661}
Ma Lingd4906092009-03-18 20:13:27 +0800662
Zhenyu Wang2c072452009-06-05 15:38:42 +0800663static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200664vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
665 int target, int refclk, intel_clock_t *match_clock,
666 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700667{
668 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
669 u32 m, n, fastclk;
670 u32 updrate, minupdate, fracbits, p;
671 unsigned long bestppm, ppm, absppm;
672 int dotclk, flag;
673
Alan Coxaf447bd2012-07-25 13:49:18 +0100674 flag = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700675 dotclk = target * 1000;
676 bestppm = 1000000;
677 ppm = absppm = 0;
678 fastclk = dotclk / (2*100);
679 updrate = 0;
680 minupdate = 19200;
681 fracbits = 1;
682 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
683 bestm1 = bestm2 = bestp1 = bestp2 = 0;
684
685 /* based on hardware requirement, prefer smaller n to precision */
686 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
687 updrate = refclk / n;
688 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
689 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
690 if (p2 > 10)
691 p2 = p2 - 1;
692 p = p1 * p2;
693 /* based on hardware requirement, prefer bigger m1,m2 values */
694 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
695 m2 = (((2*(fastclk * p * n / m1 )) +
696 refclk) / (2*refclk));
697 m = m1 * m2;
698 vco = updrate * m;
699 if (vco >= limit->vco.min && vco < limit->vco.max) {
700 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
701 absppm = (ppm > 0) ? ppm : (-ppm);
702 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
703 bestppm = 0;
704 flag = 1;
705 }
706 if (absppm < bestppm - 10) {
707 bestppm = absppm;
708 flag = 1;
709 }
710 if (flag) {
711 bestn = n;
712 bestm1 = m1;
713 bestm2 = m2;
714 bestp1 = p1;
715 bestp2 = p2;
716 flag = 0;
717 }
718 }
719 }
720 }
721 }
722 }
723 best_clock->n = bestn;
724 best_clock->m1 = bestm1;
725 best_clock->m2 = bestm2;
726 best_clock->p1 = bestp1;
727 best_clock->p2 = bestp2;
728
729 return true;
730}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700731
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200732enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
733 enum pipe pipe)
734{
735 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
Daniel Vetter3b117c82013-04-17 20:15:07 +0200738 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200739}
740
Paulo Zanonia928d532012-05-04 17:18:15 -0300741static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
742{
743 struct drm_i915_private *dev_priv = dev->dev_private;
744 u32 frame, frame_reg = PIPEFRAME(pipe);
745
746 frame = I915_READ(frame_reg);
747
748 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
749 DRM_DEBUG_KMS("vblank wait timed out\n");
750}
751
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700752/**
753 * intel_wait_for_vblank - wait for vblank on a given pipe
754 * @dev: drm device
755 * @pipe: pipe to wait for
756 *
757 * Wait for vblank to occur on a given pipe. Needed for various bits of
758 * mode setting code.
759 */
760void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800761{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700762 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800763 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700764
Paulo Zanonia928d532012-05-04 17:18:15 -0300765 if (INTEL_INFO(dev)->gen >= 5) {
766 ironlake_wait_for_vblank(dev, pipe);
767 return;
768 }
769
Chris Wilson300387c2010-09-05 20:25:43 +0100770 /* Clear existing vblank status. Note this will clear any other
771 * sticky status fields as well.
772 *
773 * This races with i915_driver_irq_handler() with the result
774 * that either function could miss a vblank event. Here it is not
775 * fatal, as we will either wait upon the next vblank interrupt or
776 * timeout. Generally speaking intel_wait_for_vblank() is only
777 * called during modeset at which time the GPU should be idle and
778 * should *not* be performing page flips and thus not waiting on
779 * vblanks...
780 * Currently, the result of us stealing a vblank from the irq
781 * handler is that a single frame will be skipped during swapbuffers.
782 */
783 I915_WRITE(pipestat_reg,
784 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
785
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700786 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100787 if (wait_for(I915_READ(pipestat_reg) &
788 PIPE_VBLANK_INTERRUPT_STATUS,
789 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700790 DRM_DEBUG_KMS("vblank wait timed out\n");
791}
792
Keith Packardab7ad7f2010-10-03 00:33:06 -0700793/*
794 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700795 * @dev: drm device
796 * @pipe: pipe to wait for
797 *
798 * After disabling a pipe, we can't wait for vblank in the usual way,
799 * spinning on the vblank interrupt status bit, since we won't actually
800 * see an interrupt when the pipe is disabled.
801 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700802 * On Gen4 and above:
803 * wait for the pipe register state bit to turn off
804 *
805 * Otherwise:
806 * wait for the display line value to settle (it usually
807 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100808 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700809 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100810void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700811{
812 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200813 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
814 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700815
Keith Packardab7ad7f2010-10-03 00:33:06 -0700816 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200817 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700818
Keith Packardab7ad7f2010-10-03 00:33:06 -0700819 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100820 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
821 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200822 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700823 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300824 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100825 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700826 unsigned long timeout = jiffies + msecs_to_jiffies(100);
827
Paulo Zanoni837ba002012-05-04 17:18:14 -0300828 if (IS_GEN2(dev))
829 line_mask = DSL_LINEMASK_GEN2;
830 else
831 line_mask = DSL_LINEMASK_GEN3;
832
Keith Packardab7ad7f2010-10-03 00:33:06 -0700833 /* Wait for the display line to settle */
834 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300835 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700836 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300837 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700838 time_after(timeout, jiffies));
839 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200840 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700841 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800842}
843
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000844/*
845 * ibx_digital_port_connected - is the specified port connected?
846 * @dev_priv: i915 private structure
847 * @port: the port to test
848 *
849 * Returns true if @port is connected, false otherwise.
850 */
851bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
852 struct intel_digital_port *port)
853{
854 u32 bit;
855
Damien Lespiauc36346e2012-12-13 16:09:03 +0000856 if (HAS_PCH_IBX(dev_priv->dev)) {
857 switch(port->port) {
858 case PORT_B:
859 bit = SDE_PORTB_HOTPLUG;
860 break;
861 case PORT_C:
862 bit = SDE_PORTC_HOTPLUG;
863 break;
864 case PORT_D:
865 bit = SDE_PORTD_HOTPLUG;
866 break;
867 default:
868 return true;
869 }
870 } else {
871 switch(port->port) {
872 case PORT_B:
873 bit = SDE_PORTB_HOTPLUG_CPT;
874 break;
875 case PORT_C:
876 bit = SDE_PORTC_HOTPLUG_CPT;
877 break;
878 case PORT_D:
879 bit = SDE_PORTD_HOTPLUG_CPT;
880 break;
881 default:
882 return true;
883 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000884 }
885
886 return I915_READ(SDEISR) & bit;
887}
888
Jesse Barnesb24e7172011-01-04 15:09:30 -0800889static const char *state_string(bool enabled)
890{
891 return enabled ? "on" : "off";
892}
893
894/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200895void assert_pll(struct drm_i915_private *dev_priv,
896 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800897{
898 int reg;
899 u32 val;
900 bool cur_state;
901
902 reg = DPLL(pipe);
903 val = I915_READ(reg);
904 cur_state = !!(val & DPLL_VCO_ENABLE);
905 WARN(cur_state != state,
906 "PLL state assertion failure (expected %s, current %s)\n",
907 state_string(state), state_string(cur_state));
908}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800909
Daniel Vetter55607e82013-06-16 21:42:39 +0200910struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200911intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800912{
Daniel Vettere2b78262013-06-07 23:10:03 +0200913 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
914
Daniel Vettera43f6e02013-06-07 23:10:32 +0200915 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200916 return NULL;
917
Daniel Vettera43f6e02013-06-07 23:10:32 +0200918 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200919}
920
Jesse Barnesb24e7172011-01-04 15:09:30 -0800921/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200922void assert_shared_dpll(struct drm_i915_private *dev_priv,
923 struct intel_shared_dpll *pll,
924 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800925{
Jesse Barnes040484a2011-01-03 12:14:26 -0800926 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200927 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800928
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300929 if (HAS_PCH_LPT(dev_priv->dev)) {
930 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
931 return;
932 }
933
Chris Wilson92b27b02012-05-20 18:10:50 +0100934 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200935 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100936 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100937
Daniel Vetter53589012013-06-05 13:34:16 +0200938 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100939 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200940 "%s assertion failure (expected %s, current %s)\n",
941 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800942}
Jesse Barnes040484a2011-01-03 12:14:26 -0800943
944static void assert_fdi_tx(struct drm_i915_private *dev_priv,
945 enum pipe pipe, bool state)
946{
947 int reg;
948 u32 val;
949 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200950 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
951 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800952
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200953 if (HAS_DDI(dev_priv->dev)) {
954 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200955 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300956 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200957 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300958 } else {
959 reg = FDI_TX_CTL(pipe);
960 val = I915_READ(reg);
961 cur_state = !!(val & FDI_TX_ENABLE);
962 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800963 WARN(cur_state != state,
964 "FDI TX state assertion failure (expected %s, current %s)\n",
965 state_string(state), state_string(cur_state));
966}
967#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
968#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
969
970static void assert_fdi_rx(struct drm_i915_private *dev_priv,
971 enum pipe pipe, bool state)
972{
973 int reg;
974 u32 val;
975 bool cur_state;
976
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200977 reg = FDI_RX_CTL(pipe);
978 val = I915_READ(reg);
979 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -0800980 WARN(cur_state != state,
981 "FDI RX state assertion failure (expected %s, current %s)\n",
982 state_string(state), state_string(cur_state));
983}
984#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
985#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
986
987static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
988 enum pipe pipe)
989{
990 int reg;
991 u32 val;
992
993 /* ILK FDI PLL is always enabled */
994 if (dev_priv->info->gen == 5)
995 return;
996
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300997 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200998 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300999 return;
1000
Jesse Barnes040484a2011-01-03 12:14:26 -08001001 reg = FDI_TX_CTL(pipe);
1002 val = I915_READ(reg);
1003 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1004}
1005
Daniel Vetter55607e82013-06-16 21:42:39 +02001006void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1007 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001008{
1009 int reg;
1010 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001011 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001012
1013 reg = FDI_RX_CTL(pipe);
1014 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001015 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1016 WARN(cur_state != state,
1017 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1018 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001019}
1020
Jesse Barnesea0760c2011-01-04 15:09:32 -08001021static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1022 enum pipe pipe)
1023{
1024 int pp_reg, lvds_reg;
1025 u32 val;
1026 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001027 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001028
1029 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1030 pp_reg = PCH_PP_CONTROL;
1031 lvds_reg = PCH_LVDS;
1032 } else {
1033 pp_reg = PP_CONTROL;
1034 lvds_reg = LVDS;
1035 }
1036
1037 val = I915_READ(pp_reg);
1038 if (!(val & PANEL_POWER_ON) ||
1039 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1040 locked = false;
1041
1042 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1043 panel_pipe = PIPE_B;
1044
1045 WARN(panel_pipe == pipe && locked,
1046 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001047 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001048}
1049
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001050void assert_pipe(struct drm_i915_private *dev_priv,
1051 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001052{
1053 int reg;
1054 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001055 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001056 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1057 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001058
Daniel Vetter8e636782012-01-22 01:36:48 +01001059 /* if we need the pipe A quirk it must be always on */
1060 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1061 state = true;
1062
Paulo Zanonib97186f2013-05-03 12:15:36 -03001063 if (!intel_display_power_enabled(dev_priv->dev,
1064 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001065 cur_state = false;
1066 } else {
1067 reg = PIPECONF(cpu_transcoder);
1068 val = I915_READ(reg);
1069 cur_state = !!(val & PIPECONF_ENABLE);
1070 }
1071
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001072 WARN(cur_state != state,
1073 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001074 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001075}
1076
Chris Wilson931872f2012-01-16 23:01:13 +00001077static void assert_plane(struct drm_i915_private *dev_priv,
1078 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001079{
1080 int reg;
1081 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001082 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001083
1084 reg = DSPCNTR(plane);
1085 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001086 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1087 WARN(cur_state != state,
1088 "plane %c assertion failure (expected %s, current %s)\n",
1089 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001090}
1091
Chris Wilson931872f2012-01-16 23:01:13 +00001092#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1093#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1094
Jesse Barnesb24e7172011-01-04 15:09:30 -08001095static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1096 enum pipe pipe)
1097{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001098 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001099 int reg, i;
1100 u32 val;
1101 int cur_pipe;
1102
Ville Syrjälä653e1022013-06-04 13:49:05 +03001103 /* Primary planes are fixed to pipes on gen4+ */
1104 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001105 reg = DSPCNTR(pipe);
1106 val = I915_READ(reg);
1107 WARN((val & DISPLAY_PLANE_ENABLE),
1108 "plane %c assertion failure, should be disabled but not\n",
1109 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001110 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001111 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001112
Jesse Barnesb24e7172011-01-04 15:09:30 -08001113 /* Need to check both planes against the pipe */
Ville Syrjälä653e1022013-06-04 13:49:05 +03001114 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001115 reg = DSPCNTR(i);
1116 val = I915_READ(reg);
1117 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1118 DISPPLANE_SEL_PIPE_SHIFT;
1119 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001120 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1121 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001122 }
1123}
1124
Jesse Barnes19332d72013-03-28 09:55:38 -07001125static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1126 enum pipe pipe)
1127{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001128 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001129 int reg, i;
1130 u32 val;
1131
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001132 if (IS_VALLEYVIEW(dev)) {
1133 for (i = 0; i < dev_priv->num_plane; i++) {
1134 reg = SPCNTR(pipe, i);
1135 val = I915_READ(reg);
1136 WARN((val & SP_ENABLE),
1137 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1138 sprite_name(pipe, i), pipe_name(pipe));
1139 }
1140 } else if (INTEL_INFO(dev)->gen >= 7) {
1141 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001142 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001143 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001144 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001145 plane_name(pipe), pipe_name(pipe));
1146 } else if (INTEL_INFO(dev)->gen >= 5) {
1147 reg = DVSCNTR(pipe);
1148 val = I915_READ(reg);
1149 WARN((val & DVS_ENABLE),
1150 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1151 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001152 }
1153}
1154
Jesse Barnes92f25842011-01-04 15:09:34 -08001155static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1156{
1157 u32 val;
1158 bool enabled;
1159
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001160 if (HAS_PCH_LPT(dev_priv->dev)) {
1161 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1162 return;
1163 }
1164
Jesse Barnes92f25842011-01-04 15:09:34 -08001165 val = I915_READ(PCH_DREF_CONTROL);
1166 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1167 DREF_SUPERSPREAD_SOURCE_MASK));
1168 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1169}
1170
Daniel Vetterab9412b2013-05-03 11:49:46 +02001171static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1172 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001173{
1174 int reg;
1175 u32 val;
1176 bool enabled;
1177
Daniel Vetterab9412b2013-05-03 11:49:46 +02001178 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001179 val = I915_READ(reg);
1180 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001181 WARN(enabled,
1182 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1183 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001184}
1185
Keith Packard4e634382011-08-06 10:39:45 -07001186static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1187 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001188{
1189 if ((val & DP_PORT_EN) == 0)
1190 return false;
1191
1192 if (HAS_PCH_CPT(dev_priv->dev)) {
1193 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1194 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1195 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1196 return false;
1197 } else {
1198 if ((val & DP_PIPE_MASK) != (pipe << 30))
1199 return false;
1200 }
1201 return true;
1202}
1203
Keith Packard1519b992011-08-06 10:35:34 -07001204static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1205 enum pipe pipe, u32 val)
1206{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001207 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001208 return false;
1209
1210 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001211 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001212 return false;
1213 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001214 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001215 return false;
1216 }
1217 return true;
1218}
1219
1220static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1221 enum pipe pipe, u32 val)
1222{
1223 if ((val & LVDS_PORT_EN) == 0)
1224 return false;
1225
1226 if (HAS_PCH_CPT(dev_priv->dev)) {
1227 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1228 return false;
1229 } else {
1230 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1231 return false;
1232 }
1233 return true;
1234}
1235
1236static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1237 enum pipe pipe, u32 val)
1238{
1239 if ((val & ADPA_DAC_ENABLE) == 0)
1240 return false;
1241 if (HAS_PCH_CPT(dev_priv->dev)) {
1242 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1243 return false;
1244 } else {
1245 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1246 return false;
1247 }
1248 return true;
1249}
1250
Jesse Barnes291906f2011-02-02 12:28:03 -08001251static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001252 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001253{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001254 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001255 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001256 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001257 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001258
Daniel Vetter75c5da22012-09-10 21:58:29 +02001259 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1260 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001261 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001262}
1263
1264static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1265 enum pipe pipe, int reg)
1266{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001267 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001268 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001269 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001270 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001271
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001272 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001273 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001274 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001275}
1276
1277static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1278 enum pipe pipe)
1279{
1280 int reg;
1281 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001282
Keith Packardf0575e92011-07-25 22:12:43 -07001283 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1284 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1285 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001286
1287 reg = PCH_ADPA;
1288 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001289 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001290 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001291 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001292
1293 reg = PCH_LVDS;
1294 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001295 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001296 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001297 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001298
Paulo Zanonie2debe92013-02-18 19:00:27 -03001299 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1300 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1301 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001302}
1303
Daniel Vetter87442f72013-06-06 00:52:17 +02001304static void vlv_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001305{
1306 int reg;
1307 u32 val;
1308
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001309 assert_pipe_disabled(dev_priv, pipe);
1310
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001311 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001312 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1313
1314 /* PLL is protected by panel, make sure we can write it */
1315 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1316 assert_panel_unlocked(dev_priv, pipe);
1317
1318 reg = DPLL(pipe);
1319 val = I915_READ(reg);
1320 val |= DPLL_VCO_ENABLE;
1321
1322 /* We do this three times for luck */
1323 I915_WRITE(reg, val);
1324 POSTING_READ(reg);
1325 udelay(150); /* wait for warmup */
1326 I915_WRITE(reg, val);
1327 POSTING_READ(reg);
1328 udelay(150); /* wait for warmup */
1329 I915_WRITE(reg, val);
1330 POSTING_READ(reg);
1331 udelay(150); /* wait for warmup */
1332}
1333
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001334static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001335{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001336 struct drm_device *dev = crtc->base.dev;
1337 struct drm_i915_private *dev_priv = dev->dev_private;
1338 int reg = DPLL(crtc->pipe);
1339 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001340
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001341 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001342
1343 /* No really, not for ILK+ */
1344 BUG_ON(dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001345
1346 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001347 if (IS_MOBILE(dev) && !IS_I830(dev))
1348 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001349
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001350 I915_WRITE(reg, dpll);
1351
1352 /* Wait for the clocks to stabilize. */
1353 POSTING_READ(reg);
1354 udelay(150);
1355
1356 if (INTEL_INFO(dev)->gen >= 4) {
1357 I915_WRITE(DPLL_MD(crtc->pipe),
1358 crtc->config.dpll_hw_state.dpll_md);
1359 } else {
1360 /* The pixel multiplier can only be updated once the
1361 * DPLL is enabled and the clocks are stable.
1362 *
1363 * So write it again.
1364 */
1365 I915_WRITE(reg, dpll);
1366 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001367
1368 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001369 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001370 POSTING_READ(reg);
1371 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001372 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001373 POSTING_READ(reg);
1374 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001375 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001376 POSTING_READ(reg);
1377 udelay(150); /* wait for warmup */
1378}
1379
1380/**
1381 * intel_disable_pll - disable a PLL
1382 * @dev_priv: i915 private structure
1383 * @pipe: pipe PLL to disable
1384 *
1385 * Disable the PLL for @pipe, making sure the pipe is off first.
1386 *
1387 * Note! This is for pre-ILK only.
1388 */
1389static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1390{
1391 int reg;
1392 u32 val;
1393
1394 /* Don't disable pipe A or pipe A PLLs if needed */
1395 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1396 return;
1397
1398 /* Make sure the pipe isn't still relying on us */
1399 assert_pipe_disabled(dev_priv, pipe);
1400
1401 reg = DPLL(pipe);
1402 val = I915_READ(reg);
1403 val &= ~DPLL_VCO_ENABLE;
1404 I915_WRITE(reg, val);
1405 POSTING_READ(reg);
1406}
1407
Jesse Barnes89b667f2013-04-18 14:51:36 -07001408void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1409{
1410 u32 port_mask;
1411
1412 if (!port)
1413 port_mask = DPLL_PORTB_READY_MASK;
1414 else
1415 port_mask = DPLL_PORTC_READY_MASK;
1416
1417 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1418 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1419 'B' + port, I915_READ(DPLL(0)));
1420}
1421
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001422/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001423 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001424 * @dev_priv: i915 private structure
1425 * @pipe: pipe PLL to enable
1426 *
1427 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1428 * drives the transcoder clock.
1429 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001430static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001431{
Daniel Vettere2b78262013-06-07 23:10:03 +02001432 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1433 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001434
Chris Wilson48da64a2012-05-13 20:16:12 +01001435 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001436 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001437 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001438 return;
1439
1440 if (WARN_ON(pll->refcount == 0))
1441 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001442
Daniel Vetter46edb022013-06-05 13:34:12 +02001443 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1444 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001445 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001446
Daniel Vettercdbd2312013-06-05 13:34:03 +02001447 if (pll->active++) {
1448 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001449 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001450 return;
1451 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001452 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001453
Daniel Vetter46edb022013-06-05 13:34:12 +02001454 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001455 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001456 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001457}
1458
Daniel Vettere2b78262013-06-07 23:10:03 +02001459static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001460{
Daniel Vettere2b78262013-06-07 23:10:03 +02001461 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1462 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001463
Jesse Barnes92f25842011-01-04 15:09:34 -08001464 /* PCH only available on ILK+ */
1465 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001466 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001467 return;
1468
Chris Wilson48da64a2012-05-13 20:16:12 +01001469 if (WARN_ON(pll->refcount == 0))
1470 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001471
Daniel Vetter46edb022013-06-05 13:34:12 +02001472 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1473 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001474 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001475
Chris Wilson48da64a2012-05-13 20:16:12 +01001476 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001477 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001478 return;
1479 }
1480
Daniel Vettere9d69442013-06-05 13:34:15 +02001481 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001482 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001483 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001484 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001485
Daniel Vetter46edb022013-06-05 13:34:12 +02001486 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001487 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001488 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001489}
1490
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001491static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1492 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001493{
Daniel Vetter23670b322012-11-01 09:15:30 +01001494 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001495 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001496 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001497 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001498
1499 /* PCH only available on ILK+ */
1500 BUG_ON(dev_priv->info->gen < 5);
1501
1502 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001503 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001504 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001505
1506 /* FDI must be feeding us bits for PCH ports */
1507 assert_fdi_tx_enabled(dev_priv, pipe);
1508 assert_fdi_rx_enabled(dev_priv, pipe);
1509
Daniel Vetter23670b322012-11-01 09:15:30 +01001510 if (HAS_PCH_CPT(dev)) {
1511 /* Workaround: Set the timing override bit before enabling the
1512 * pch transcoder. */
1513 reg = TRANS_CHICKEN2(pipe);
1514 val = I915_READ(reg);
1515 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1516 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001517 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001518
Daniel Vetterab9412b2013-05-03 11:49:46 +02001519 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001520 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001521 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001522
1523 if (HAS_PCH_IBX(dev_priv->dev)) {
1524 /*
1525 * make the BPC in transcoder be consistent with
1526 * that in pipeconf reg.
1527 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001528 val &= ~PIPECONF_BPC_MASK;
1529 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001530 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001531
1532 val &= ~TRANS_INTERLACE_MASK;
1533 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001534 if (HAS_PCH_IBX(dev_priv->dev) &&
1535 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1536 val |= TRANS_LEGACY_INTERLACED_ILK;
1537 else
1538 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001539 else
1540 val |= TRANS_PROGRESSIVE;
1541
Jesse Barnes040484a2011-01-03 12:14:26 -08001542 I915_WRITE(reg, val | TRANS_ENABLE);
1543 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001544 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001545}
1546
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001547static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001548 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001549{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001550 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001551
1552 /* PCH only available on ILK+ */
1553 BUG_ON(dev_priv->info->gen < 5);
1554
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001555 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001556 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001557 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001558
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001559 /* Workaround: set timing override bit. */
1560 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001561 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001562 I915_WRITE(_TRANSA_CHICKEN2, val);
1563
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001564 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001565 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001566
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001567 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1568 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001569 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001570 else
1571 val |= TRANS_PROGRESSIVE;
1572
Daniel Vetterab9412b2013-05-03 11:49:46 +02001573 I915_WRITE(LPT_TRANSCONF, val);
1574 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001575 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001576}
1577
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001578static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1579 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001580{
Daniel Vetter23670b322012-11-01 09:15:30 +01001581 struct drm_device *dev = dev_priv->dev;
1582 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001583
1584 /* FDI relies on the transcoder */
1585 assert_fdi_tx_disabled(dev_priv, pipe);
1586 assert_fdi_rx_disabled(dev_priv, pipe);
1587
Jesse Barnes291906f2011-02-02 12:28:03 -08001588 /* Ports must be off as well */
1589 assert_pch_ports_disabled(dev_priv, pipe);
1590
Daniel Vetterab9412b2013-05-03 11:49:46 +02001591 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001592 val = I915_READ(reg);
1593 val &= ~TRANS_ENABLE;
1594 I915_WRITE(reg, val);
1595 /* wait for PCH transcoder off, transcoder state */
1596 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001597 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001598
1599 if (!HAS_PCH_IBX(dev)) {
1600 /* Workaround: Clear the timing override chicken bit again. */
1601 reg = TRANS_CHICKEN2(pipe);
1602 val = I915_READ(reg);
1603 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1604 I915_WRITE(reg, val);
1605 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001606}
1607
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001608static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001609{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001610 u32 val;
1611
Daniel Vetterab9412b2013-05-03 11:49:46 +02001612 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001613 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001614 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001615 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001616 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001617 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001618
1619 /* Workaround: clear timing override bit. */
1620 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001621 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001622 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001623}
1624
1625/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001626 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001627 * @dev_priv: i915 private structure
1628 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001629 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001630 *
1631 * Enable @pipe, making sure that various hardware specific requirements
1632 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1633 *
1634 * @pipe should be %PIPE_A or %PIPE_B.
1635 *
1636 * Will wait until the pipe is actually running (i.e. first vblank) before
1637 * returning.
1638 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001639static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1640 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001641{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001642 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1643 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001644 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001645 int reg;
1646 u32 val;
1647
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001648 assert_planes_disabled(dev_priv, pipe);
1649 assert_sprites_disabled(dev_priv, pipe);
1650
Paulo Zanoni681e5812012-12-06 11:12:38 -02001651 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001652 pch_transcoder = TRANSCODER_A;
1653 else
1654 pch_transcoder = pipe;
1655
Jesse Barnesb24e7172011-01-04 15:09:30 -08001656 /*
1657 * A pipe without a PLL won't actually be able to drive bits from
1658 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1659 * need the check.
1660 */
1661 if (!HAS_PCH_SPLIT(dev_priv->dev))
1662 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001663 else {
1664 if (pch_port) {
1665 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001666 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001667 assert_fdi_tx_pll_enabled(dev_priv,
1668 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001669 }
1670 /* FIXME: assert CPU port conditions for SNB+ */
1671 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001672
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001673 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001674 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001675 if (val & PIPECONF_ENABLE)
1676 return;
1677
1678 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001679 intel_wait_for_vblank(dev_priv->dev, pipe);
1680}
1681
1682/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001683 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001684 * @dev_priv: i915 private structure
1685 * @pipe: pipe to disable
1686 *
1687 * Disable @pipe, making sure that various hardware specific requirements
1688 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1689 *
1690 * @pipe should be %PIPE_A or %PIPE_B.
1691 *
1692 * Will wait until the pipe has shut down before returning.
1693 */
1694static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1695 enum pipe pipe)
1696{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001697 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1698 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001699 int reg;
1700 u32 val;
1701
1702 /*
1703 * Make sure planes won't keep trying to pump pixels to us,
1704 * or we might hang the display.
1705 */
1706 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001707 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001708
1709 /* Don't disable pipe A or pipe A PLLs if needed */
1710 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1711 return;
1712
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001713 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001714 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001715 if ((val & PIPECONF_ENABLE) == 0)
1716 return;
1717
1718 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001719 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1720}
1721
Keith Packardd74362c2011-07-28 14:47:14 -07001722/*
1723 * Plane regs are double buffered, going from enabled->disabled needs a
1724 * trigger in order to latch. The display address reg provides this.
1725 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001726void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001727 enum plane plane)
1728{
Damien Lespiau14f86142012-10-29 15:24:49 +00001729 if (dev_priv->info->gen >= 4)
1730 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1731 else
1732 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001733}
1734
Jesse Barnesb24e7172011-01-04 15:09:30 -08001735/**
1736 * intel_enable_plane - enable a display plane on a given pipe
1737 * @dev_priv: i915 private structure
1738 * @plane: plane to enable
1739 * @pipe: pipe being fed
1740 *
1741 * Enable @plane on @pipe, making sure that @pipe is running first.
1742 */
1743static void intel_enable_plane(struct drm_i915_private *dev_priv,
1744 enum plane plane, enum pipe pipe)
1745{
1746 int reg;
1747 u32 val;
1748
1749 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1750 assert_pipe_enabled(dev_priv, pipe);
1751
1752 reg = DSPCNTR(plane);
1753 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001754 if (val & DISPLAY_PLANE_ENABLE)
1755 return;
1756
1757 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001758 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001759 intel_wait_for_vblank(dev_priv->dev, pipe);
1760}
1761
Jesse Barnesb24e7172011-01-04 15:09:30 -08001762/**
1763 * intel_disable_plane - disable a display plane
1764 * @dev_priv: i915 private structure
1765 * @plane: plane to disable
1766 * @pipe: pipe consuming the data
1767 *
1768 * Disable @plane; should be an independent operation.
1769 */
1770static void intel_disable_plane(struct drm_i915_private *dev_priv,
1771 enum plane plane, enum pipe pipe)
1772{
1773 int reg;
1774 u32 val;
1775
1776 reg = DSPCNTR(plane);
1777 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001778 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1779 return;
1780
1781 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001782 intel_flush_display_plane(dev_priv, plane);
1783 intel_wait_for_vblank(dev_priv->dev, pipe);
1784}
1785
Chris Wilson693db182013-03-05 14:52:39 +00001786static bool need_vtd_wa(struct drm_device *dev)
1787{
1788#ifdef CONFIG_INTEL_IOMMU
1789 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1790 return true;
1791#endif
1792 return false;
1793}
1794
Chris Wilson127bd2a2010-07-23 23:32:05 +01001795int
Chris Wilson48b956c2010-09-14 12:50:34 +01001796intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001797 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001798 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001799{
Chris Wilsonce453d82011-02-21 14:43:56 +00001800 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001801 u32 alignment;
1802 int ret;
1803
Chris Wilson05394f32010-11-08 19:18:58 +00001804 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001805 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001806 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1807 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001808 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001809 alignment = 4 * 1024;
1810 else
1811 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001812 break;
1813 case I915_TILING_X:
1814 /* pin() will align the object as required by fence */
1815 alignment = 0;
1816 break;
1817 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001818 /* Despite that we check this in framebuffer_init userspace can
1819 * screw us over and change the tiling after the fact. Only
1820 * pinned buffers can't change their tiling. */
1821 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001822 return -EINVAL;
1823 default:
1824 BUG();
1825 }
1826
Chris Wilson693db182013-03-05 14:52:39 +00001827 /* Note that the w/a also requires 64 PTE of padding following the
1828 * bo. We currently fill all unused PTE with the shadow page and so
1829 * we should always have valid PTE following the scanout preventing
1830 * the VT-d warning.
1831 */
1832 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1833 alignment = 256 * 1024;
1834
Chris Wilsonce453d82011-02-21 14:43:56 +00001835 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001836 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001837 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001838 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001839
1840 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1841 * fence, whereas 965+ only requires a fence if using
1842 * framebuffer compression. For simplicity, we always install
1843 * a fence as the cost is not that onerous.
1844 */
Chris Wilson06d98132012-04-17 15:31:24 +01001845 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001846 if (ret)
1847 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001848
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001849 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001850
Chris Wilsonce453d82011-02-21 14:43:56 +00001851 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001852 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001853
1854err_unpin:
1855 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001856err_interruptible:
1857 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001858 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001859}
1860
Chris Wilson1690e1e2011-12-14 13:57:08 +01001861void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1862{
1863 i915_gem_object_unpin_fence(obj);
1864 i915_gem_object_unpin(obj);
1865}
1866
Daniel Vetterc2c75132012-07-05 12:17:30 +02001867/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1868 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001869unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1870 unsigned int tiling_mode,
1871 unsigned int cpp,
1872 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001873{
Chris Wilsonbc752862013-02-21 20:04:31 +00001874 if (tiling_mode != I915_TILING_NONE) {
1875 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001876
Chris Wilsonbc752862013-02-21 20:04:31 +00001877 tile_rows = *y / 8;
1878 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001879
Chris Wilsonbc752862013-02-21 20:04:31 +00001880 tiles = *x / (512/cpp);
1881 *x %= 512/cpp;
1882
1883 return tile_rows * pitch * 8 + tiles * 4096;
1884 } else {
1885 unsigned int offset;
1886
1887 offset = *y * pitch + *x * cpp;
1888 *y = 0;
1889 *x = (offset & 4095) / cpp;
1890 return offset & -4096;
1891 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001892}
1893
Jesse Barnes17638cd2011-06-24 12:19:23 -07001894static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1895 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001896{
1897 struct drm_device *dev = crtc->dev;
1898 struct drm_i915_private *dev_priv = dev->dev_private;
1899 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1900 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001901 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001902 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001903 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001904 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001905 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001906
1907 switch (plane) {
1908 case 0:
1909 case 1:
1910 break;
1911 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001912 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07001913 return -EINVAL;
1914 }
1915
1916 intel_fb = to_intel_framebuffer(fb);
1917 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001918
Chris Wilson5eddb702010-09-11 13:48:45 +01001919 reg = DSPCNTR(plane);
1920 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001921 /* Mask out pixel format bits in case we change it */
1922 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001923 switch (fb->pixel_format) {
1924 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07001925 dspcntr |= DISPPLANE_8BPP;
1926 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001927 case DRM_FORMAT_XRGB1555:
1928 case DRM_FORMAT_ARGB1555:
1929 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07001930 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001931 case DRM_FORMAT_RGB565:
1932 dspcntr |= DISPPLANE_BGRX565;
1933 break;
1934 case DRM_FORMAT_XRGB8888:
1935 case DRM_FORMAT_ARGB8888:
1936 dspcntr |= DISPPLANE_BGRX888;
1937 break;
1938 case DRM_FORMAT_XBGR8888:
1939 case DRM_FORMAT_ABGR8888:
1940 dspcntr |= DISPPLANE_RGBX888;
1941 break;
1942 case DRM_FORMAT_XRGB2101010:
1943 case DRM_FORMAT_ARGB2101010:
1944 dspcntr |= DISPPLANE_BGRX101010;
1945 break;
1946 case DRM_FORMAT_XBGR2101010:
1947 case DRM_FORMAT_ABGR2101010:
1948 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07001949 break;
1950 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01001951 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07001952 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02001953
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001954 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001955 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001956 dspcntr |= DISPPLANE_TILED;
1957 else
1958 dspcntr &= ~DISPPLANE_TILED;
1959 }
1960
Ville Syrjäläde1aa622013-06-07 10:47:01 +03001961 if (IS_G4X(dev))
1962 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1963
Chris Wilson5eddb702010-09-11 13:48:45 +01001964 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001965
Daniel Vettere506a0c2012-07-05 12:17:29 +02001966 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07001967
Daniel Vetterc2c75132012-07-05 12:17:30 +02001968 if (INTEL_INFO(dev)->gen >= 4) {
1969 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00001970 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
1971 fb->bits_per_pixel / 8,
1972 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02001973 linear_offset -= intel_crtc->dspaddr_offset;
1974 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02001975 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001976 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02001977
1978 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
1979 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001980 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001981 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02001982 I915_MODIFY_DISPBASE(DSPSURF(plane),
1983 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001984 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02001985 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001986 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02001987 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001988 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001989
Jesse Barnes17638cd2011-06-24 12:19:23 -07001990 return 0;
1991}
1992
1993static int ironlake_update_plane(struct drm_crtc *crtc,
1994 struct drm_framebuffer *fb, int x, int y)
1995{
1996 struct drm_device *dev = crtc->dev;
1997 struct drm_i915_private *dev_priv = dev->dev_private;
1998 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1999 struct intel_framebuffer *intel_fb;
2000 struct drm_i915_gem_object *obj;
2001 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002002 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002003 u32 dspcntr;
2004 u32 reg;
2005
2006 switch (plane) {
2007 case 0:
2008 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002009 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002010 break;
2011 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002012 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002013 return -EINVAL;
2014 }
2015
2016 intel_fb = to_intel_framebuffer(fb);
2017 obj = intel_fb->obj;
2018
2019 reg = DSPCNTR(plane);
2020 dspcntr = I915_READ(reg);
2021 /* Mask out pixel format bits in case we change it */
2022 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002023 switch (fb->pixel_format) {
2024 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002025 dspcntr |= DISPPLANE_8BPP;
2026 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002027 case DRM_FORMAT_RGB565:
2028 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002029 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002030 case DRM_FORMAT_XRGB8888:
2031 case DRM_FORMAT_ARGB8888:
2032 dspcntr |= DISPPLANE_BGRX888;
2033 break;
2034 case DRM_FORMAT_XBGR8888:
2035 case DRM_FORMAT_ABGR8888:
2036 dspcntr |= DISPPLANE_RGBX888;
2037 break;
2038 case DRM_FORMAT_XRGB2101010:
2039 case DRM_FORMAT_ARGB2101010:
2040 dspcntr |= DISPPLANE_BGRX101010;
2041 break;
2042 case DRM_FORMAT_XBGR2101010:
2043 case DRM_FORMAT_ABGR2101010:
2044 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002045 break;
2046 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002047 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002048 }
2049
2050 if (obj->tiling_mode != I915_TILING_NONE)
2051 dspcntr |= DISPPLANE_TILED;
2052 else
2053 dspcntr &= ~DISPPLANE_TILED;
2054
2055 /* must disable */
2056 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2057
2058 I915_WRITE(reg, dspcntr);
2059
Daniel Vettere506a0c2012-07-05 12:17:29 +02002060 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002061 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002062 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2063 fb->bits_per_pixel / 8,
2064 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002065 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002066
Daniel Vettere506a0c2012-07-05 12:17:29 +02002067 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2068 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002069 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002070 I915_MODIFY_DISPBASE(DSPSURF(plane),
2071 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002072 if (IS_HASWELL(dev)) {
2073 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2074 } else {
2075 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2076 I915_WRITE(DSPLINOFF(plane), linear_offset);
2077 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002078 POSTING_READ(reg);
2079
2080 return 0;
2081}
2082
2083/* Assume fb object is pinned & idle & fenced and just update base pointers */
2084static int
2085intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2086 int x, int y, enum mode_set_atomic state)
2087{
2088 struct drm_device *dev = crtc->dev;
2089 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002090
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002091 if (dev_priv->display.disable_fbc)
2092 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002093 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002094
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002095 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002096}
2097
Ville Syrjälä96a02912013-02-18 19:08:49 +02002098void intel_display_handle_reset(struct drm_device *dev)
2099{
2100 struct drm_i915_private *dev_priv = dev->dev_private;
2101 struct drm_crtc *crtc;
2102
2103 /*
2104 * Flips in the rings have been nuked by the reset,
2105 * so complete all pending flips so that user space
2106 * will get its events and not get stuck.
2107 *
2108 * Also update the base address of all primary
2109 * planes to the the last fb to make sure we're
2110 * showing the correct fb after a reset.
2111 *
2112 * Need to make two loops over the crtcs so that we
2113 * don't try to grab a crtc mutex before the
2114 * pending_flip_queue really got woken up.
2115 */
2116
2117 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2118 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2119 enum plane plane = intel_crtc->plane;
2120
2121 intel_prepare_page_flip(dev, plane);
2122 intel_finish_page_flip_plane(dev, plane);
2123 }
2124
2125 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2126 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2127
2128 mutex_lock(&crtc->mutex);
2129 if (intel_crtc->active)
2130 dev_priv->display.update_plane(crtc, crtc->fb,
2131 crtc->x, crtc->y);
2132 mutex_unlock(&crtc->mutex);
2133 }
2134}
2135
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002136static int
Chris Wilson14667a42012-04-03 17:58:35 +01002137intel_finish_fb(struct drm_framebuffer *old_fb)
2138{
2139 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2140 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2141 bool was_interruptible = dev_priv->mm.interruptible;
2142 int ret;
2143
Chris Wilson14667a42012-04-03 17:58:35 +01002144 /* Big Hammer, we also need to ensure that any pending
2145 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2146 * current scanout is retired before unpinning the old
2147 * framebuffer.
2148 *
2149 * This should only fail upon a hung GPU, in which case we
2150 * can safely continue.
2151 */
2152 dev_priv->mm.interruptible = false;
2153 ret = i915_gem_object_finish_gpu(obj);
2154 dev_priv->mm.interruptible = was_interruptible;
2155
2156 return ret;
2157}
2158
Ville Syrjälä198598d2012-10-31 17:50:24 +02002159static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2160{
2161 struct drm_device *dev = crtc->dev;
2162 struct drm_i915_master_private *master_priv;
2163 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2164
2165 if (!dev->primary->master)
2166 return;
2167
2168 master_priv = dev->primary->master->driver_priv;
2169 if (!master_priv->sarea_priv)
2170 return;
2171
2172 switch (intel_crtc->pipe) {
2173 case 0:
2174 master_priv->sarea_priv->pipeA_x = x;
2175 master_priv->sarea_priv->pipeA_y = y;
2176 break;
2177 case 1:
2178 master_priv->sarea_priv->pipeB_x = x;
2179 master_priv->sarea_priv->pipeB_y = y;
2180 break;
2181 default:
2182 break;
2183 }
2184}
2185
Chris Wilson14667a42012-04-03 17:58:35 +01002186static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002187intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002188 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002189{
2190 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002191 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002192 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002193 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002194 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002195
2196 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002197 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002198 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002199 return 0;
2200 }
2201
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002202 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002203 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2204 plane_name(intel_crtc->plane),
2205 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002206 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002207 }
2208
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002209 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002210 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002211 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002212 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002213 if (ret != 0) {
2214 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002215 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002216 return ret;
2217 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002218
Daniel Vetter94352cf2012-07-05 22:51:56 +02002219 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002220 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002221 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002222 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002223 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002224 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002225 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002226
Daniel Vetter94352cf2012-07-05 22:51:56 +02002227 old_fb = crtc->fb;
2228 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002229 crtc->x = x;
2230 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002231
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002232 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002233 if (intel_crtc->active && old_fb != fb)
2234 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002235 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002236 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002237
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002238 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002239 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002240
Ville Syrjälä198598d2012-10-31 17:50:24 +02002241 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002242
2243 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002244}
2245
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002246static void intel_fdi_normal_train(struct drm_crtc *crtc)
2247{
2248 struct drm_device *dev = crtc->dev;
2249 struct drm_i915_private *dev_priv = dev->dev_private;
2250 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2251 int pipe = intel_crtc->pipe;
2252 u32 reg, temp;
2253
2254 /* enable normal train */
2255 reg = FDI_TX_CTL(pipe);
2256 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002257 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002258 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2259 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002260 } else {
2261 temp &= ~FDI_LINK_TRAIN_NONE;
2262 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002263 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002264 I915_WRITE(reg, temp);
2265
2266 reg = FDI_RX_CTL(pipe);
2267 temp = I915_READ(reg);
2268 if (HAS_PCH_CPT(dev)) {
2269 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2270 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2271 } else {
2272 temp &= ~FDI_LINK_TRAIN_NONE;
2273 temp |= FDI_LINK_TRAIN_NONE;
2274 }
2275 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2276
2277 /* wait one idle pattern time */
2278 POSTING_READ(reg);
2279 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002280
2281 /* IVB wants error correction enabled */
2282 if (IS_IVYBRIDGE(dev))
2283 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2284 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002285}
2286
Daniel Vetter1e833f42013-02-19 22:31:57 +01002287static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2288{
2289 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2290}
2291
Daniel Vetter01a415f2012-10-27 15:58:40 +02002292static void ivb_modeset_global_resources(struct drm_device *dev)
2293{
2294 struct drm_i915_private *dev_priv = dev->dev_private;
2295 struct intel_crtc *pipe_B_crtc =
2296 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2297 struct intel_crtc *pipe_C_crtc =
2298 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2299 uint32_t temp;
2300
Daniel Vetter1e833f42013-02-19 22:31:57 +01002301 /*
2302 * When everything is off disable fdi C so that we could enable fdi B
2303 * with all lanes. Note that we don't care about enabled pipes without
2304 * an enabled pch encoder.
2305 */
2306 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2307 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002308 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2309 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2310
2311 temp = I915_READ(SOUTH_CHICKEN1);
2312 temp &= ~FDI_BC_BIFURCATION_SELECT;
2313 DRM_DEBUG_KMS("disabling fdi C rx\n");
2314 I915_WRITE(SOUTH_CHICKEN1, temp);
2315 }
2316}
2317
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002318/* The FDI link training functions for ILK/Ibexpeak. */
2319static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2320{
2321 struct drm_device *dev = crtc->dev;
2322 struct drm_i915_private *dev_priv = dev->dev_private;
2323 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2324 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002325 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002326 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002327
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002328 /* FDI needs bits from pipe & plane first */
2329 assert_pipe_enabled(dev_priv, pipe);
2330 assert_plane_enabled(dev_priv, plane);
2331
Adam Jacksone1a44742010-06-25 15:32:14 -04002332 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2333 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002334 reg = FDI_RX_IMR(pipe);
2335 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002336 temp &= ~FDI_RX_SYMBOL_LOCK;
2337 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002338 I915_WRITE(reg, temp);
2339 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002340 udelay(150);
2341
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002342 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002343 reg = FDI_TX_CTL(pipe);
2344 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002345 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2346 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002347 temp &= ~FDI_LINK_TRAIN_NONE;
2348 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002349 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002350
Chris Wilson5eddb702010-09-11 13:48:45 +01002351 reg = FDI_RX_CTL(pipe);
2352 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002353 temp &= ~FDI_LINK_TRAIN_NONE;
2354 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002355 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2356
2357 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002358 udelay(150);
2359
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002360 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002361 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2362 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2363 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002364
Chris Wilson5eddb702010-09-11 13:48:45 +01002365 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002366 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002367 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002368 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2369
2370 if ((temp & FDI_RX_BIT_LOCK)) {
2371 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002372 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002373 break;
2374 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002375 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002376 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002377 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002378
2379 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002380 reg = FDI_TX_CTL(pipe);
2381 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002382 temp &= ~FDI_LINK_TRAIN_NONE;
2383 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002384 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002385
Chris Wilson5eddb702010-09-11 13:48:45 +01002386 reg = FDI_RX_CTL(pipe);
2387 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002388 temp &= ~FDI_LINK_TRAIN_NONE;
2389 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002390 I915_WRITE(reg, temp);
2391
2392 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002393 udelay(150);
2394
Chris Wilson5eddb702010-09-11 13:48:45 +01002395 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002396 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002397 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002398 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2399
2400 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002401 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002402 DRM_DEBUG_KMS("FDI train 2 done.\n");
2403 break;
2404 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002405 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002406 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002407 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002408
2409 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002410
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002411}
2412
Akshay Joshi0206e352011-08-16 15:34:10 -04002413static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002414 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2415 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2416 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2417 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2418};
2419
2420/* The FDI link training functions for SNB/Cougarpoint. */
2421static void gen6_fdi_link_train(struct drm_crtc *crtc)
2422{
2423 struct drm_device *dev = crtc->dev;
2424 struct drm_i915_private *dev_priv = dev->dev_private;
2425 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2426 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002427 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002428
Adam Jacksone1a44742010-06-25 15:32:14 -04002429 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2430 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002431 reg = FDI_RX_IMR(pipe);
2432 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002433 temp &= ~FDI_RX_SYMBOL_LOCK;
2434 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002435 I915_WRITE(reg, temp);
2436
2437 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002438 udelay(150);
2439
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002440 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002441 reg = FDI_TX_CTL(pipe);
2442 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002443 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2444 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002445 temp &= ~FDI_LINK_TRAIN_NONE;
2446 temp |= FDI_LINK_TRAIN_PATTERN_1;
2447 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2448 /* SNB-B */
2449 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002450 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002451
Daniel Vetterd74cf322012-10-26 10:58:13 +02002452 I915_WRITE(FDI_RX_MISC(pipe),
2453 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2454
Chris Wilson5eddb702010-09-11 13:48:45 +01002455 reg = FDI_RX_CTL(pipe);
2456 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002457 if (HAS_PCH_CPT(dev)) {
2458 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2459 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2460 } else {
2461 temp &= ~FDI_LINK_TRAIN_NONE;
2462 temp |= FDI_LINK_TRAIN_PATTERN_1;
2463 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002464 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2465
2466 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002467 udelay(150);
2468
Akshay Joshi0206e352011-08-16 15:34:10 -04002469 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002470 reg = FDI_TX_CTL(pipe);
2471 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002472 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2473 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002474 I915_WRITE(reg, temp);
2475
2476 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002477 udelay(500);
2478
Sean Paulfa37d392012-03-02 12:53:39 -05002479 for (retry = 0; retry < 5; retry++) {
2480 reg = FDI_RX_IIR(pipe);
2481 temp = I915_READ(reg);
2482 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2483 if (temp & FDI_RX_BIT_LOCK) {
2484 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2485 DRM_DEBUG_KMS("FDI train 1 done.\n");
2486 break;
2487 }
2488 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002489 }
Sean Paulfa37d392012-03-02 12:53:39 -05002490 if (retry < 5)
2491 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002492 }
2493 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002494 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002495
2496 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002497 reg = FDI_TX_CTL(pipe);
2498 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002499 temp &= ~FDI_LINK_TRAIN_NONE;
2500 temp |= FDI_LINK_TRAIN_PATTERN_2;
2501 if (IS_GEN6(dev)) {
2502 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2503 /* SNB-B */
2504 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2505 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002506 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002507
Chris Wilson5eddb702010-09-11 13:48:45 +01002508 reg = FDI_RX_CTL(pipe);
2509 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002510 if (HAS_PCH_CPT(dev)) {
2511 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2512 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2513 } else {
2514 temp &= ~FDI_LINK_TRAIN_NONE;
2515 temp |= FDI_LINK_TRAIN_PATTERN_2;
2516 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002517 I915_WRITE(reg, temp);
2518
2519 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002520 udelay(150);
2521
Akshay Joshi0206e352011-08-16 15:34:10 -04002522 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002523 reg = FDI_TX_CTL(pipe);
2524 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002525 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2526 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002527 I915_WRITE(reg, temp);
2528
2529 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002530 udelay(500);
2531
Sean Paulfa37d392012-03-02 12:53:39 -05002532 for (retry = 0; retry < 5; retry++) {
2533 reg = FDI_RX_IIR(pipe);
2534 temp = I915_READ(reg);
2535 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2536 if (temp & FDI_RX_SYMBOL_LOCK) {
2537 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2538 DRM_DEBUG_KMS("FDI train 2 done.\n");
2539 break;
2540 }
2541 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002542 }
Sean Paulfa37d392012-03-02 12:53:39 -05002543 if (retry < 5)
2544 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002545 }
2546 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002547 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002548
2549 DRM_DEBUG_KMS("FDI train done.\n");
2550}
2551
Jesse Barnes357555c2011-04-28 15:09:55 -07002552/* Manual link training for Ivy Bridge A0 parts */
2553static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2554{
2555 struct drm_device *dev = crtc->dev;
2556 struct drm_i915_private *dev_priv = dev->dev_private;
2557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2558 int pipe = intel_crtc->pipe;
2559 u32 reg, temp, i;
2560
2561 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2562 for train result */
2563 reg = FDI_RX_IMR(pipe);
2564 temp = I915_READ(reg);
2565 temp &= ~FDI_RX_SYMBOL_LOCK;
2566 temp &= ~FDI_RX_BIT_LOCK;
2567 I915_WRITE(reg, temp);
2568
2569 POSTING_READ(reg);
2570 udelay(150);
2571
Daniel Vetter01a415f2012-10-27 15:58:40 +02002572 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2573 I915_READ(FDI_RX_IIR(pipe)));
2574
Jesse Barnes357555c2011-04-28 15:09:55 -07002575 /* enable CPU FDI TX and PCH FDI RX */
2576 reg = FDI_TX_CTL(pipe);
2577 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002578 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2579 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Jesse Barnes357555c2011-04-28 15:09:55 -07002580 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2581 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2582 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2583 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002584 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002585 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2586
Daniel Vetterd74cf322012-10-26 10:58:13 +02002587 I915_WRITE(FDI_RX_MISC(pipe),
2588 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2589
Jesse Barnes357555c2011-04-28 15:09:55 -07002590 reg = FDI_RX_CTL(pipe);
2591 temp = I915_READ(reg);
2592 temp &= ~FDI_LINK_TRAIN_AUTO;
2593 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2594 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002595 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002596 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2597
2598 POSTING_READ(reg);
2599 udelay(150);
2600
Akshay Joshi0206e352011-08-16 15:34:10 -04002601 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002602 reg = FDI_TX_CTL(pipe);
2603 temp = I915_READ(reg);
2604 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2605 temp |= snb_b_fdi_train_param[i];
2606 I915_WRITE(reg, temp);
2607
2608 POSTING_READ(reg);
2609 udelay(500);
2610
2611 reg = FDI_RX_IIR(pipe);
2612 temp = I915_READ(reg);
2613 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2614
2615 if (temp & FDI_RX_BIT_LOCK ||
2616 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2617 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002618 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002619 break;
2620 }
2621 }
2622 if (i == 4)
2623 DRM_ERROR("FDI train 1 fail!\n");
2624
2625 /* Train 2 */
2626 reg = FDI_TX_CTL(pipe);
2627 temp = I915_READ(reg);
2628 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2629 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2630 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2631 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2632 I915_WRITE(reg, temp);
2633
2634 reg = FDI_RX_CTL(pipe);
2635 temp = I915_READ(reg);
2636 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2637 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2638 I915_WRITE(reg, temp);
2639
2640 POSTING_READ(reg);
2641 udelay(150);
2642
Akshay Joshi0206e352011-08-16 15:34:10 -04002643 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002644 reg = FDI_TX_CTL(pipe);
2645 temp = I915_READ(reg);
2646 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2647 temp |= snb_b_fdi_train_param[i];
2648 I915_WRITE(reg, temp);
2649
2650 POSTING_READ(reg);
2651 udelay(500);
2652
2653 reg = FDI_RX_IIR(pipe);
2654 temp = I915_READ(reg);
2655 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2656
2657 if (temp & FDI_RX_SYMBOL_LOCK) {
2658 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002659 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002660 break;
2661 }
2662 }
2663 if (i == 4)
2664 DRM_ERROR("FDI train 2 fail!\n");
2665
2666 DRM_DEBUG_KMS("FDI train done.\n");
2667}
2668
Daniel Vetter88cefb62012-08-12 19:27:14 +02002669static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002670{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002671 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002672 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002673 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002674 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002675
Jesse Barnesc64e3112010-09-10 11:27:03 -07002676
Jesse Barnes0e23b992010-09-10 11:10:00 -07002677 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002678 reg = FDI_RX_CTL(pipe);
2679 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002680 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2681 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002682 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002683 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2684
2685 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002686 udelay(200);
2687
2688 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002689 temp = I915_READ(reg);
2690 I915_WRITE(reg, temp | FDI_PCDCLK);
2691
2692 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002693 udelay(200);
2694
Paulo Zanoni20749732012-11-23 15:30:38 -02002695 /* Enable CPU FDI TX PLL, always on for Ironlake */
2696 reg = FDI_TX_CTL(pipe);
2697 temp = I915_READ(reg);
2698 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2699 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002700
Paulo Zanoni20749732012-11-23 15:30:38 -02002701 POSTING_READ(reg);
2702 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002703 }
2704}
2705
Daniel Vetter88cefb62012-08-12 19:27:14 +02002706static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2707{
2708 struct drm_device *dev = intel_crtc->base.dev;
2709 struct drm_i915_private *dev_priv = dev->dev_private;
2710 int pipe = intel_crtc->pipe;
2711 u32 reg, temp;
2712
2713 /* Switch from PCDclk to Rawclk */
2714 reg = FDI_RX_CTL(pipe);
2715 temp = I915_READ(reg);
2716 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2717
2718 /* Disable CPU FDI TX PLL */
2719 reg = FDI_TX_CTL(pipe);
2720 temp = I915_READ(reg);
2721 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2722
2723 POSTING_READ(reg);
2724 udelay(100);
2725
2726 reg = FDI_RX_CTL(pipe);
2727 temp = I915_READ(reg);
2728 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2729
2730 /* Wait for the clocks to turn off. */
2731 POSTING_READ(reg);
2732 udelay(100);
2733}
2734
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002735static void ironlake_fdi_disable(struct drm_crtc *crtc)
2736{
2737 struct drm_device *dev = crtc->dev;
2738 struct drm_i915_private *dev_priv = dev->dev_private;
2739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2740 int pipe = intel_crtc->pipe;
2741 u32 reg, temp;
2742
2743 /* disable CPU FDI tx and PCH FDI rx */
2744 reg = FDI_TX_CTL(pipe);
2745 temp = I915_READ(reg);
2746 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2747 POSTING_READ(reg);
2748
2749 reg = FDI_RX_CTL(pipe);
2750 temp = I915_READ(reg);
2751 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002752 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002753 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2754
2755 POSTING_READ(reg);
2756 udelay(100);
2757
2758 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002759 if (HAS_PCH_IBX(dev)) {
2760 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002761 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002762
2763 /* still set train pattern 1 */
2764 reg = FDI_TX_CTL(pipe);
2765 temp = I915_READ(reg);
2766 temp &= ~FDI_LINK_TRAIN_NONE;
2767 temp |= FDI_LINK_TRAIN_PATTERN_1;
2768 I915_WRITE(reg, temp);
2769
2770 reg = FDI_RX_CTL(pipe);
2771 temp = I915_READ(reg);
2772 if (HAS_PCH_CPT(dev)) {
2773 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2774 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2775 } else {
2776 temp &= ~FDI_LINK_TRAIN_NONE;
2777 temp |= FDI_LINK_TRAIN_PATTERN_1;
2778 }
2779 /* BPC in FDI rx is consistent with that in PIPECONF */
2780 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002781 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002782 I915_WRITE(reg, temp);
2783
2784 POSTING_READ(reg);
2785 udelay(100);
2786}
2787
Chris Wilson5bb61642012-09-27 21:25:58 +01002788static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2789{
2790 struct drm_device *dev = crtc->dev;
2791 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002792 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002793 unsigned long flags;
2794 bool pending;
2795
Ville Syrjälä10d83732013-01-29 18:13:34 +02002796 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2797 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002798 return false;
2799
2800 spin_lock_irqsave(&dev->event_lock, flags);
2801 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2802 spin_unlock_irqrestore(&dev->event_lock, flags);
2803
2804 return pending;
2805}
2806
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002807static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2808{
Chris Wilson0f911282012-04-17 10:05:38 +01002809 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002810 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002811
2812 if (crtc->fb == NULL)
2813 return;
2814
Daniel Vetter2c10d572012-12-20 21:24:07 +01002815 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2816
Chris Wilson5bb61642012-09-27 21:25:58 +01002817 wait_event(dev_priv->pending_flip_queue,
2818 !intel_crtc_has_pending_flip(crtc));
2819
Chris Wilson0f911282012-04-17 10:05:38 +01002820 mutex_lock(&dev->struct_mutex);
2821 intel_finish_fb(crtc->fb);
2822 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002823}
2824
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002825/* Program iCLKIP clock to the desired frequency */
2826static void lpt_program_iclkip(struct drm_crtc *crtc)
2827{
2828 struct drm_device *dev = crtc->dev;
2829 struct drm_i915_private *dev_priv = dev->dev_private;
2830 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2831 u32 temp;
2832
Daniel Vetter09153002012-12-12 14:06:44 +01002833 mutex_lock(&dev_priv->dpio_lock);
2834
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002835 /* It is necessary to ungate the pixclk gate prior to programming
2836 * the divisors, and gate it back when it is done.
2837 */
2838 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2839
2840 /* Disable SSCCTL */
2841 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002842 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2843 SBI_SSCCTL_DISABLE,
2844 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002845
2846 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2847 if (crtc->mode.clock == 20000) {
2848 auxdiv = 1;
2849 divsel = 0x41;
2850 phaseinc = 0x20;
2851 } else {
2852 /* The iCLK virtual clock root frequency is in MHz,
2853 * but the crtc->mode.clock in in KHz. To get the divisors,
2854 * it is necessary to divide one by another, so we
2855 * convert the virtual clock precision to KHz here for higher
2856 * precision.
2857 */
2858 u32 iclk_virtual_root_freq = 172800 * 1000;
2859 u32 iclk_pi_range = 64;
2860 u32 desired_divisor, msb_divisor_value, pi_value;
2861
2862 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2863 msb_divisor_value = desired_divisor / iclk_pi_range;
2864 pi_value = desired_divisor % iclk_pi_range;
2865
2866 auxdiv = 0;
2867 divsel = msb_divisor_value - 2;
2868 phaseinc = pi_value;
2869 }
2870
2871 /* This should not happen with any sane values */
2872 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2873 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2874 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2875 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2876
2877 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2878 crtc->mode.clock,
2879 auxdiv,
2880 divsel,
2881 phasedir,
2882 phaseinc);
2883
2884 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002885 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002886 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2887 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2888 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2889 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2890 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2891 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002892 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002893
2894 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002895 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002896 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2897 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002898 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002899
2900 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002901 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002902 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002903 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002904
2905 /* Wait for initialization time */
2906 udelay(24);
2907
2908 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002909
2910 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002911}
2912
Daniel Vetter275f01b22013-05-03 11:49:47 +02002913static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
2914 enum pipe pch_transcoder)
2915{
2916 struct drm_device *dev = crtc->base.dev;
2917 struct drm_i915_private *dev_priv = dev->dev_private;
2918 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2919
2920 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
2921 I915_READ(HTOTAL(cpu_transcoder)));
2922 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
2923 I915_READ(HBLANK(cpu_transcoder)));
2924 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
2925 I915_READ(HSYNC(cpu_transcoder)));
2926
2927 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
2928 I915_READ(VTOTAL(cpu_transcoder)));
2929 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
2930 I915_READ(VBLANK(cpu_transcoder)));
2931 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
2932 I915_READ(VSYNC(cpu_transcoder)));
2933 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
2934 I915_READ(VSYNCSHIFT(cpu_transcoder)));
2935}
2936
Jesse Barnesf67a5592011-01-05 10:31:48 -08002937/*
2938 * Enable PCH resources required for PCH ports:
2939 * - PCH PLLs
2940 * - FDI training & RX/TX
2941 * - update transcoder timings
2942 * - DP transcoding bits
2943 * - transcoder
2944 */
2945static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002946{
2947 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002948 struct drm_i915_private *dev_priv = dev->dev_private;
2949 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2950 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002951 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002952
Daniel Vetterab9412b2013-05-03 11:49:46 +02002953 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01002954
Daniel Vettercd986ab2012-10-26 10:58:12 +02002955 /* Write the TU size bits before fdi link training, so that error
2956 * detection works. */
2957 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2958 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
2959
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002960 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002961 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002962
Daniel Vetter572deb32012-10-27 18:46:14 +02002963 /* XXX: pch pll's can be enabled any time before we enable the PCH
2964 * transcoder, and we actually should do this to not upset any PCH
2965 * transcoder that already use the clock when we share it.
2966 *
Daniel Vettere72f9fb2013-06-05 13:34:06 +02002967 * Note that enable_shared_dpll tries to do the right thing, but
2968 * get_shared_dpll unconditionally resets the pll - we need that to have
2969 * the right LVDS enable sequence. */
2970 ironlake_enable_shared_dpll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01002971
Paulo Zanoni303b81e2012-10-31 18:12:23 -02002972 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002973 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002974
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002975 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02002976 temp |= TRANS_DPLL_ENABLE(pipe);
2977 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02002978 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002979 temp |= sel;
2980 else
2981 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002982 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002983 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002984
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002985 /* set transcoder timing, panel must allow it */
2986 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02002987 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002988
Paulo Zanoni303b81e2012-10-31 18:12:23 -02002989 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002990
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002991 /* For PCH DP, enable TRANS_DP_CTL */
2992 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07002993 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
2994 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002995 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01002996 reg = TRANS_DP_CTL(pipe);
2997 temp = I915_READ(reg);
2998 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002999 TRANS_DP_SYNC_MASK |
3000 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003001 temp |= (TRANS_DP_OUTPUT_ENABLE |
3002 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003003 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003004
3005 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003006 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003007 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003008 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003009
3010 switch (intel_trans_dp_port_sel(crtc)) {
3011 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003012 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003013 break;
3014 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003015 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003016 break;
3017 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003018 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003019 break;
3020 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003021 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003022 }
3023
Chris Wilson5eddb702010-09-11 13:48:45 +01003024 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003025 }
3026
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003027 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003028}
3029
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003030static void lpt_pch_enable(struct drm_crtc *crtc)
3031{
3032 struct drm_device *dev = crtc->dev;
3033 struct drm_i915_private *dev_priv = dev->dev_private;
3034 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003035 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003036
Daniel Vetterab9412b2013-05-03 11:49:46 +02003037 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003038
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003039 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003040
Paulo Zanoni0540e482012-10-31 18:12:40 -02003041 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003042 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003043
Paulo Zanoni937bb612012-10-31 18:12:47 -02003044 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003045}
3046
Daniel Vettere2b78262013-06-07 23:10:03 +02003047static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003048{
Daniel Vettere2b78262013-06-07 23:10:03 +02003049 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003050
3051 if (pll == NULL)
3052 return;
3053
3054 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003055 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003056 return;
3057 }
3058
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003059 if (--pll->refcount == 0) {
3060 WARN_ON(pll->on);
3061 WARN_ON(pll->active);
3062 }
3063
Daniel Vettera43f6e02013-06-07 23:10:32 +02003064 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003065}
3066
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003067static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003068{
Daniel Vettere2b78262013-06-07 23:10:03 +02003069 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3070 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3071 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003072
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003073 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003074 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3075 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003076 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003077 }
3078
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003079 if (HAS_PCH_IBX(dev_priv->dev)) {
3080 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vettere2b78262013-06-07 23:10:03 +02003081 i = crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003082 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003083
Daniel Vetter46edb022013-06-05 13:34:12 +02003084 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3085 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003086
3087 goto found;
3088 }
3089
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003090 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3091 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003092
3093 /* Only want to check enabled timings first */
3094 if (pll->refcount == 0)
3095 continue;
3096
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003097 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3098 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003099 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003100 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003101 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003102
3103 goto found;
3104 }
3105 }
3106
3107 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003108 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3109 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003110 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003111 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3112 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003113 goto found;
3114 }
3115 }
3116
3117 return NULL;
3118
3119found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003120 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003121 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3122 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003123
Daniel Vettercdbd2312013-06-05 13:34:03 +02003124 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003125 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3126 sizeof(pll->hw_state));
3127
Daniel Vetter46edb022013-06-05 13:34:12 +02003128 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003129 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003130 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003131
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003132 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003133 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003134 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003135
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003136 return pll;
3137}
3138
Daniel Vettera1520312013-05-03 11:49:50 +02003139static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003140{
3141 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003142 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003143 u32 temp;
3144
3145 temp = I915_READ(dslreg);
3146 udelay(500);
3147 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003148 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003149 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003150 }
3151}
3152
Jesse Barnesb074cec2013-04-25 12:55:02 -07003153static void ironlake_pfit_enable(struct intel_crtc *crtc)
3154{
3155 struct drm_device *dev = crtc->base.dev;
3156 struct drm_i915_private *dev_priv = dev->dev_private;
3157 int pipe = crtc->pipe;
3158
Jesse Barnes0ef37f32013-05-03 13:26:37 -07003159 if (crtc->config.pch_pfit.size) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003160 /* Force use of hard-coded filter coefficients
3161 * as some pre-programmed values are broken,
3162 * e.g. x201.
3163 */
3164 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3165 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3166 PF_PIPE_SEL_IVB(pipe));
3167 else
3168 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3169 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3170 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003171 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003172}
3173
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003174static void intel_enable_planes(struct drm_crtc *crtc)
3175{
3176 struct drm_device *dev = crtc->dev;
3177 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3178 struct intel_plane *intel_plane;
3179
3180 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3181 if (intel_plane->pipe == pipe)
3182 intel_plane_restore(&intel_plane->base);
3183}
3184
3185static void intel_disable_planes(struct drm_crtc *crtc)
3186{
3187 struct drm_device *dev = crtc->dev;
3188 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3189 struct intel_plane *intel_plane;
3190
3191 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3192 if (intel_plane->pipe == pipe)
3193 intel_plane_disable(&intel_plane->base);
3194}
3195
Jesse Barnesf67a5592011-01-05 10:31:48 -08003196static void ironlake_crtc_enable(struct drm_crtc *crtc)
3197{
3198 struct drm_device *dev = crtc->dev;
3199 struct drm_i915_private *dev_priv = dev->dev_private;
3200 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003201 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003202 int pipe = intel_crtc->pipe;
3203 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003204
Daniel Vetter08a48462012-07-02 11:43:47 +02003205 WARN_ON(!crtc->enabled);
3206
Jesse Barnesf67a5592011-01-05 10:31:48 -08003207 if (intel_crtc->active)
3208 return;
3209
3210 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003211
3212 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3213 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3214
Jesse Barnesf67a5592011-01-05 10:31:48 -08003215 intel_update_watermarks(dev);
3216
Daniel Vetter952735e2013-06-05 13:34:27 +02003217 for_each_encoder_on_crtc(dev, crtc, encoder) {
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003218 if (encoder->pre_pll_enable)
3219 encoder->pre_pll_enable(encoder);
Daniel Vetter952735e2013-06-05 13:34:27 +02003220 if (encoder->pre_enable)
3221 encoder->pre_enable(encoder);
3222 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003223
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003224 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003225 /* Note: FDI PLL enabling _must_ be done before we enable the
3226 * cpu pipes, hence this is separate from all the other fdi/pch
3227 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003228 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003229 } else {
3230 assert_fdi_tx_disabled(dev_priv, pipe);
3231 assert_fdi_rx_disabled(dev_priv, pipe);
3232 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003233
Jesse Barnesb074cec2013-04-25 12:55:02 -07003234 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003235
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003236 /*
3237 * On ILK+ LUT must be loaded before the pipe is running but with
3238 * clocks enabled
3239 */
3240 intel_crtc_load_lut(crtc);
3241
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003242 intel_enable_pipe(dev_priv, pipe,
3243 intel_crtc->config.has_pch_encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003244 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003245 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003246 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003247
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003248 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003249 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003250
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003251 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003252 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003253 mutex_unlock(&dev->struct_mutex);
3254
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003255 for_each_encoder_on_crtc(dev, crtc, encoder)
3256 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003257
3258 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003259 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003260
3261 /*
3262 * There seems to be a race in PCH platform hw (at least on some
3263 * outputs) where an enabled pipe still completes any pageflip right
3264 * away (as if the pipe is off) instead of waiting for vblank. As soon
3265 * as the first vblank happend, everything works as expected. Hence just
3266 * wait for one vblank before returning to avoid strange things
3267 * happening.
3268 */
3269 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003270}
3271
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003272/* IPS only exists on ULT machines and is tied to pipe A. */
3273static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3274{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003275 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003276}
3277
3278static void hsw_enable_ips(struct intel_crtc *crtc)
3279{
3280 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3281
3282 if (!crtc->config.ips_enabled)
3283 return;
3284
3285 /* We can only enable IPS after we enable a plane and wait for a vblank.
3286 * We guarantee that the plane is enabled by calling intel_enable_ips
3287 * only after intel_enable_plane. And intel_enable_plane already waits
3288 * for a vblank, so all we need to do here is to enable the IPS bit. */
3289 assert_plane_enabled(dev_priv, crtc->plane);
3290 I915_WRITE(IPS_CTL, IPS_ENABLE);
3291}
3292
3293static void hsw_disable_ips(struct intel_crtc *crtc)
3294{
3295 struct drm_device *dev = crtc->base.dev;
3296 struct drm_i915_private *dev_priv = dev->dev_private;
3297
3298 if (!crtc->config.ips_enabled)
3299 return;
3300
3301 assert_plane_enabled(dev_priv, crtc->plane);
3302 I915_WRITE(IPS_CTL, 0);
3303
3304 /* We need to wait for a vblank before we can disable the plane. */
3305 intel_wait_for_vblank(dev, crtc->pipe);
3306}
3307
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003308static void haswell_crtc_enable(struct drm_crtc *crtc)
3309{
3310 struct drm_device *dev = crtc->dev;
3311 struct drm_i915_private *dev_priv = dev->dev_private;
3312 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3313 struct intel_encoder *encoder;
3314 int pipe = intel_crtc->pipe;
3315 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003316
3317 WARN_ON(!crtc->enabled);
3318
3319 if (intel_crtc->active)
3320 return;
3321
3322 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003323
3324 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3325 if (intel_crtc->config.has_pch_encoder)
3326 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3327
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003328 intel_update_watermarks(dev);
3329
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003330 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003331 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003332
3333 for_each_encoder_on_crtc(dev, crtc, encoder)
3334 if (encoder->pre_enable)
3335 encoder->pre_enable(encoder);
3336
Paulo Zanoni1f544382012-10-24 11:32:00 -02003337 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003338
Jesse Barnesb074cec2013-04-25 12:55:02 -07003339 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003340
3341 /*
3342 * On ILK+ LUT must be loaded before the pipe is running but with
3343 * clocks enabled
3344 */
3345 intel_crtc_load_lut(crtc);
3346
Paulo Zanoni1f544382012-10-24 11:32:00 -02003347 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003348 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003349
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003350 intel_enable_pipe(dev_priv, pipe,
3351 intel_crtc->config.has_pch_encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003352 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003353 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003354 intel_crtc_update_cursor(crtc, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003355
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003356 hsw_enable_ips(intel_crtc);
3357
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003358 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003359 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003360
3361 mutex_lock(&dev->struct_mutex);
3362 intel_update_fbc(dev);
3363 mutex_unlock(&dev->struct_mutex);
3364
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003365 for_each_encoder_on_crtc(dev, crtc, encoder)
3366 encoder->enable(encoder);
3367
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003368 /*
3369 * There seems to be a race in PCH platform hw (at least on some
3370 * outputs) where an enabled pipe still completes any pageflip right
3371 * away (as if the pipe is off) instead of waiting for vblank. As soon
3372 * as the first vblank happend, everything works as expected. Hence just
3373 * wait for one vblank before returning to avoid strange things
3374 * happening.
3375 */
3376 intel_wait_for_vblank(dev, intel_crtc->pipe);
3377}
3378
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003379static void ironlake_pfit_disable(struct intel_crtc *crtc)
3380{
3381 struct drm_device *dev = crtc->base.dev;
3382 struct drm_i915_private *dev_priv = dev->dev_private;
3383 int pipe = crtc->pipe;
3384
3385 /* To avoid upsetting the power well on haswell only disable the pfit if
3386 * it's in use. The hw state code will make sure we get this right. */
3387 if (crtc->config.pch_pfit.size) {
3388 I915_WRITE(PF_CTL(pipe), 0);
3389 I915_WRITE(PF_WIN_POS(pipe), 0);
3390 I915_WRITE(PF_WIN_SZ(pipe), 0);
3391 }
3392}
3393
Jesse Barnes6be4a602010-09-10 10:26:01 -07003394static void ironlake_crtc_disable(struct drm_crtc *crtc)
3395{
3396 struct drm_device *dev = crtc->dev;
3397 struct drm_i915_private *dev_priv = dev->dev_private;
3398 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003399 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003400 int pipe = intel_crtc->pipe;
3401 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003402 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003403
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003404
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003405 if (!intel_crtc->active)
3406 return;
3407
Daniel Vetterea9d7582012-07-10 10:42:52 +02003408 for_each_encoder_on_crtc(dev, crtc, encoder)
3409 encoder->disable(encoder);
3410
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003411 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003412 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003413
Chris Wilson973d04f2011-07-08 12:22:37 +01003414 if (dev_priv->cfb_plane == plane)
3415 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003416
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003417 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003418 intel_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003419 intel_disable_plane(dev_priv, plane, pipe);
3420
Daniel Vetterd925c592013-06-05 13:34:04 +02003421 if (intel_crtc->config.has_pch_encoder)
3422 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3423
Jesse Barnesb24e7172011-01-04 15:09:30 -08003424 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003425
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003426 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003427
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003428 for_each_encoder_on_crtc(dev, crtc, encoder)
3429 if (encoder->post_disable)
3430 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003431
Daniel Vetterd925c592013-06-05 13:34:04 +02003432 if (intel_crtc->config.has_pch_encoder) {
3433 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003434
Daniel Vetterd925c592013-06-05 13:34:04 +02003435 ironlake_disable_pch_transcoder(dev_priv, pipe);
3436 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003437
Daniel Vetterd925c592013-06-05 13:34:04 +02003438 if (HAS_PCH_CPT(dev)) {
3439 /* disable TRANS_DP_CTL */
3440 reg = TRANS_DP_CTL(pipe);
3441 temp = I915_READ(reg);
3442 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3443 TRANS_DP_PORT_SEL_MASK);
3444 temp |= TRANS_DP_PORT_SEL_NONE;
3445 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003446
Daniel Vetterd925c592013-06-05 13:34:04 +02003447 /* disable DPLL_SEL */
3448 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003449 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003450 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003451 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003452
3453 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003454 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003455
3456 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003457 }
3458
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003459 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003460 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003461
3462 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003463 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003464 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003465}
3466
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003467static void haswell_crtc_disable(struct drm_crtc *crtc)
3468{
3469 struct drm_device *dev = crtc->dev;
3470 struct drm_i915_private *dev_priv = dev->dev_private;
3471 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3472 struct intel_encoder *encoder;
3473 int pipe = intel_crtc->pipe;
3474 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003475 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003476
3477 if (!intel_crtc->active)
3478 return;
3479
3480 for_each_encoder_on_crtc(dev, crtc, encoder)
3481 encoder->disable(encoder);
3482
3483 intel_crtc_wait_for_pending_flips(crtc);
3484 drm_vblank_off(dev, pipe);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003485
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003486 /* FBC must be disabled before disabling the plane on HSW. */
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003487 if (dev_priv->cfb_plane == plane)
3488 intel_disable_fbc(dev);
3489
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003490 hsw_disable_ips(intel_crtc);
3491
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003492 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003493 intel_disable_planes(crtc);
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003494 intel_disable_plane(dev_priv, plane, pipe);
3495
Paulo Zanoni86642812013-04-12 17:57:57 -03003496 if (intel_crtc->config.has_pch_encoder)
3497 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003498 intel_disable_pipe(dev_priv, pipe);
3499
Paulo Zanoniad80a812012-10-24 16:06:19 -02003500 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003501
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003502 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003503
Paulo Zanoni1f544382012-10-24 11:32:00 -02003504 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003505
3506 for_each_encoder_on_crtc(dev, crtc, encoder)
3507 if (encoder->post_disable)
3508 encoder->post_disable(encoder);
3509
Daniel Vetter88adfff2013-03-28 10:42:01 +01003510 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003511 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003512 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003513 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003514 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003515
3516 intel_crtc->active = false;
3517 intel_update_watermarks(dev);
3518
3519 mutex_lock(&dev->struct_mutex);
3520 intel_update_fbc(dev);
3521 mutex_unlock(&dev->struct_mutex);
3522}
3523
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003524static void ironlake_crtc_off(struct drm_crtc *crtc)
3525{
3526 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003527 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003528}
3529
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003530static void haswell_crtc_off(struct drm_crtc *crtc)
3531{
3532 intel_ddi_put_crtc_pll(crtc);
3533}
3534
Daniel Vetter02e792f2009-09-15 22:57:34 +02003535static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3536{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003537 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003538 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003539 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003540
Chris Wilson23f09ce2010-08-12 13:53:37 +01003541 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003542 dev_priv->mm.interruptible = false;
3543 (void) intel_overlay_switch_off(intel_crtc->overlay);
3544 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003545 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003546 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003547
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003548 /* Let userspace switch the overlay on again. In most cases userspace
3549 * has to recompute where to put it anyway.
3550 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003551}
3552
Egbert Eich61bc95c2013-03-04 09:24:38 -05003553/**
3554 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3555 * cursor plane briefly if not already running after enabling the display
3556 * plane.
3557 * This workaround avoids occasional blank screens when self refresh is
3558 * enabled.
3559 */
3560static void
3561g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3562{
3563 u32 cntl = I915_READ(CURCNTR(pipe));
3564
3565 if ((cntl & CURSOR_MODE) == 0) {
3566 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3567
3568 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3569 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3570 intel_wait_for_vblank(dev_priv->dev, pipe);
3571 I915_WRITE(CURCNTR(pipe), cntl);
3572 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3573 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3574 }
3575}
3576
Jesse Barnes2dd24552013-04-25 12:55:01 -07003577static void i9xx_pfit_enable(struct intel_crtc *crtc)
3578{
3579 struct drm_device *dev = crtc->base.dev;
3580 struct drm_i915_private *dev_priv = dev->dev_private;
3581 struct intel_crtc_config *pipe_config = &crtc->config;
3582
Daniel Vetter328d8e82013-05-08 10:36:31 +02003583 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003584 return;
3585
Daniel Vetterc0b03412013-05-28 12:05:54 +02003586 /*
3587 * The panel fitter should only be adjusted whilst the pipe is disabled,
3588 * according to register description and PRM.
3589 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003590 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3591 assert_pipe_disabled(dev_priv, crtc->pipe);
3592
Jesse Barnesb074cec2013-04-25 12:55:02 -07003593 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3594 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003595
3596 /* Border color in case we don't scale up to the full screen. Black by
3597 * default, change to something else for debugging. */
3598 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003599}
3600
Jesse Barnes89b667f2013-04-18 14:51:36 -07003601static void valleyview_crtc_enable(struct drm_crtc *crtc)
3602{
3603 struct drm_device *dev = crtc->dev;
3604 struct drm_i915_private *dev_priv = dev->dev_private;
3605 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3606 struct intel_encoder *encoder;
3607 int pipe = intel_crtc->pipe;
3608 int plane = intel_crtc->plane;
3609
3610 WARN_ON(!crtc->enabled);
3611
3612 if (intel_crtc->active)
3613 return;
3614
3615 intel_crtc->active = true;
3616 intel_update_watermarks(dev);
3617
3618 mutex_lock(&dev_priv->dpio_lock);
3619
3620 for_each_encoder_on_crtc(dev, crtc, encoder)
3621 if (encoder->pre_pll_enable)
3622 encoder->pre_pll_enable(encoder);
3623
Daniel Vetter87442f72013-06-06 00:52:17 +02003624 vlv_enable_pll(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003625
3626 for_each_encoder_on_crtc(dev, crtc, encoder)
3627 if (encoder->pre_enable)
3628 encoder->pre_enable(encoder);
3629
3630 /* VLV wants encoder enabling _before_ the pipe is up. */
3631 for_each_encoder_on_crtc(dev, crtc, encoder)
3632 encoder->enable(encoder);
3633
Jesse Barnes2dd24552013-04-25 12:55:01 -07003634 i9xx_pfit_enable(intel_crtc);
3635
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003636 intel_crtc_load_lut(crtc);
3637
Jesse Barnes89b667f2013-04-18 14:51:36 -07003638 intel_enable_pipe(dev_priv, pipe, false);
3639 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003640 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003641 intel_crtc_update_cursor(crtc, true);
3642
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003643 intel_update_fbc(dev);
3644
Jesse Barnes89b667f2013-04-18 14:51:36 -07003645 mutex_unlock(&dev_priv->dpio_lock);
3646}
3647
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003648static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003649{
3650 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003651 struct drm_i915_private *dev_priv = dev->dev_private;
3652 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003653 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003654 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003655 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003656
Daniel Vetter08a48462012-07-02 11:43:47 +02003657 WARN_ON(!crtc->enabled);
3658
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003659 if (intel_crtc->active)
3660 return;
3661
3662 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003663 intel_update_watermarks(dev);
3664
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02003665 for_each_encoder_on_crtc(dev, crtc, encoder)
3666 if (encoder->pre_pll_enable)
3667 encoder->pre_pll_enable(encoder);
3668
3669 i9xx_enable_pll(intel_crtc);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003670
3671 for_each_encoder_on_crtc(dev, crtc, encoder)
3672 if (encoder->pre_enable)
3673 encoder->pre_enable(encoder);
3674
Jesse Barnes2dd24552013-04-25 12:55:01 -07003675 i9xx_pfit_enable(intel_crtc);
3676
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003677 intel_crtc_load_lut(crtc);
3678
Jesse Barnes040484a2011-01-03 12:14:26 -08003679 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003680 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003681 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003682 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05003683 if (IS_G4X(dev))
3684 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003685 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003686
3687 /* Give the overlay scaler a chance to enable if it's on this pipe */
3688 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003689
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003690 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003691
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003692 for_each_encoder_on_crtc(dev, crtc, encoder)
3693 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003694}
3695
Daniel Vetter87476d62013-04-11 16:29:06 +02003696static void i9xx_pfit_disable(struct intel_crtc *crtc)
3697{
3698 struct drm_device *dev = crtc->base.dev;
3699 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003700
3701 if (!crtc->config.gmch_pfit.control)
3702 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003703
3704 assert_pipe_disabled(dev_priv, crtc->pipe);
3705
Daniel Vetter328d8e82013-05-08 10:36:31 +02003706 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3707 I915_READ(PFIT_CONTROL));
3708 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003709}
3710
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003711static void i9xx_crtc_disable(struct drm_crtc *crtc)
3712{
3713 struct drm_device *dev = crtc->dev;
3714 struct drm_i915_private *dev_priv = dev->dev_private;
3715 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003716 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003717 int pipe = intel_crtc->pipe;
3718 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003719
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003720 if (!intel_crtc->active)
3721 return;
3722
Daniel Vetterea9d7582012-07-10 10:42:52 +02003723 for_each_encoder_on_crtc(dev, crtc, encoder)
3724 encoder->disable(encoder);
3725
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003726 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003727 intel_crtc_wait_for_pending_flips(crtc);
3728 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003729
Chris Wilson973d04f2011-07-08 12:22:37 +01003730 if (dev_priv->cfb_plane == plane)
3731 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003732
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003733 intel_crtc_dpms_overlay(intel_crtc, false);
3734 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003735 intel_disable_planes(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003736 intel_disable_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003737
Jesse Barnesb24e7172011-01-04 15:09:30 -08003738 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003739
Daniel Vetter87476d62013-04-11 16:29:06 +02003740 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003741
Jesse Barnes89b667f2013-04-18 14:51:36 -07003742 for_each_encoder_on_crtc(dev, crtc, encoder)
3743 if (encoder->post_disable)
3744 encoder->post_disable(encoder);
3745
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003746 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003747
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003748 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003749 intel_update_fbc(dev);
3750 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003751}
3752
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003753static void i9xx_crtc_off(struct drm_crtc *crtc)
3754{
3755}
3756
Daniel Vetter976f8a22012-07-08 22:34:21 +02003757static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3758 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003759{
3760 struct drm_device *dev = crtc->dev;
3761 struct drm_i915_master_private *master_priv;
3762 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3763 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003764
3765 if (!dev->primary->master)
3766 return;
3767
3768 master_priv = dev->primary->master->driver_priv;
3769 if (!master_priv->sarea_priv)
3770 return;
3771
Jesse Barnes79e53942008-11-07 14:24:08 -08003772 switch (pipe) {
3773 case 0:
3774 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3775 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3776 break;
3777 case 1:
3778 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3779 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3780 break;
3781 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003782 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003783 break;
3784 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003785}
3786
Daniel Vetter976f8a22012-07-08 22:34:21 +02003787/**
3788 * Sets the power management mode of the pipe and plane.
3789 */
3790void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003791{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003792 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003793 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003794 struct intel_encoder *intel_encoder;
3795 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003796
Daniel Vetter976f8a22012-07-08 22:34:21 +02003797 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3798 enable |= intel_encoder->connectors_active;
3799
3800 if (enable)
3801 dev_priv->display.crtc_enable(crtc);
3802 else
3803 dev_priv->display.crtc_disable(crtc);
3804
3805 intel_crtc_update_sarea(crtc, enable);
3806}
3807
Daniel Vetter976f8a22012-07-08 22:34:21 +02003808static void intel_crtc_disable(struct drm_crtc *crtc)
3809{
3810 struct drm_device *dev = crtc->dev;
3811 struct drm_connector *connector;
3812 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003813 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003814
3815 /* crtc should still be enabled when we disable it. */
3816 WARN_ON(!crtc->enabled);
3817
3818 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03003819 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003820 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003821 dev_priv->display.off(crtc);
3822
Chris Wilson931872f2012-01-16 23:01:13 +00003823 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3824 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003825
3826 if (crtc->fb) {
3827 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003828 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003829 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003830 crtc->fb = NULL;
3831 }
3832
3833 /* Update computed state. */
3834 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3835 if (!connector->encoder || !connector->encoder->crtc)
3836 continue;
3837
3838 if (connector->encoder->crtc != crtc)
3839 continue;
3840
3841 connector->dpms = DRM_MODE_DPMS_OFF;
3842 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003843 }
3844}
3845
Daniel Vettera261b242012-07-26 19:21:47 +02003846void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003847{
Daniel Vettera261b242012-07-26 19:21:47 +02003848 struct drm_crtc *crtc;
3849
3850 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3851 if (crtc->enabled)
3852 intel_crtc_disable(crtc);
3853 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003854}
3855
Chris Wilsonea5b2132010-08-04 13:50:23 +01003856void intel_encoder_destroy(struct drm_encoder *encoder)
3857{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003858 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003859
Chris Wilsonea5b2132010-08-04 13:50:23 +01003860 drm_encoder_cleanup(encoder);
3861 kfree(intel_encoder);
3862}
3863
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003864/* Simple dpms helper for encodres with just one connector, no cloning and only
3865 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3866 * state of the entire output pipe. */
3867void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3868{
3869 if (mode == DRM_MODE_DPMS_ON) {
3870 encoder->connectors_active = true;
3871
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003872 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003873 } else {
3874 encoder->connectors_active = false;
3875
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003876 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003877 }
3878}
3879
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003880/* Cross check the actual hw state with our own modeset state tracking (and it's
3881 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003882static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003883{
3884 if (connector->get_hw_state(connector)) {
3885 struct intel_encoder *encoder = connector->encoder;
3886 struct drm_crtc *crtc;
3887 bool encoder_enabled;
3888 enum pipe pipe;
3889
3890 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3891 connector->base.base.id,
3892 drm_get_connector_name(&connector->base));
3893
3894 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3895 "wrong connector dpms state\n");
3896 WARN(connector->base.encoder != &encoder->base,
3897 "active connector not linked to encoder\n");
3898 WARN(!encoder->connectors_active,
3899 "encoder->connectors_active not set\n");
3900
3901 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3902 WARN(!encoder_enabled, "encoder not enabled\n");
3903 if (WARN_ON(!encoder->base.crtc))
3904 return;
3905
3906 crtc = encoder->base.crtc;
3907
3908 WARN(!crtc->enabled, "crtc not enabled\n");
3909 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3910 WARN(pipe != to_intel_crtc(crtc)->pipe,
3911 "encoder active on the wrong pipe\n");
3912 }
3913}
3914
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003915/* Even simpler default implementation, if there's really no special case to
3916 * consider. */
3917void intel_connector_dpms(struct drm_connector *connector, int mode)
3918{
3919 struct intel_encoder *encoder = intel_attached_encoder(connector);
3920
3921 /* All the simple cases only support two dpms states. */
3922 if (mode != DRM_MODE_DPMS_ON)
3923 mode = DRM_MODE_DPMS_OFF;
3924
3925 if (mode == connector->dpms)
3926 return;
3927
3928 connector->dpms = mode;
3929
3930 /* Only need to change hw state when actually enabled */
3931 if (encoder->base.crtc)
3932 intel_encoder_dpms(encoder, mode);
3933 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003934 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003935
Daniel Vetterb9805142012-08-31 17:37:33 +02003936 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003937}
3938
Daniel Vetterf0947c32012-07-02 13:10:34 +02003939/* Simple connector->get_hw_state implementation for encoders that support only
3940 * one connector and no cloning and hence the encoder state determines the state
3941 * of the connector. */
3942bool intel_connector_get_hw_state(struct intel_connector *connector)
3943{
Daniel Vetter24929352012-07-02 20:28:59 +02003944 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003945 struct intel_encoder *encoder = connector->encoder;
3946
3947 return encoder->get_hw_state(encoder, &pipe);
3948}
3949
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003950static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
3951 struct intel_crtc_config *pipe_config)
3952{
3953 struct drm_i915_private *dev_priv = dev->dev_private;
3954 struct intel_crtc *pipe_B_crtc =
3955 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3956
3957 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
3958 pipe_name(pipe), pipe_config->fdi_lanes);
3959 if (pipe_config->fdi_lanes > 4) {
3960 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
3961 pipe_name(pipe), pipe_config->fdi_lanes);
3962 return false;
3963 }
3964
3965 if (IS_HASWELL(dev)) {
3966 if (pipe_config->fdi_lanes > 2) {
3967 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
3968 pipe_config->fdi_lanes);
3969 return false;
3970 } else {
3971 return true;
3972 }
3973 }
3974
3975 if (INTEL_INFO(dev)->num_pipes == 2)
3976 return true;
3977
3978 /* Ivybridge 3 pipe is really complicated */
3979 switch (pipe) {
3980 case PIPE_A:
3981 return true;
3982 case PIPE_B:
3983 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
3984 pipe_config->fdi_lanes > 2) {
3985 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
3986 pipe_name(pipe), pipe_config->fdi_lanes);
3987 return false;
3988 }
3989 return true;
3990 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01003991 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003992 pipe_B_crtc->config.fdi_lanes <= 2) {
3993 if (pipe_config->fdi_lanes > 2) {
3994 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
3995 pipe_name(pipe), pipe_config->fdi_lanes);
3996 return false;
3997 }
3998 } else {
3999 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4000 return false;
4001 }
4002 return true;
4003 default:
4004 BUG();
4005 }
4006}
4007
Daniel Vettere29c22c2013-02-21 00:00:16 +01004008#define RETRY 1
4009static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4010 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004011{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004012 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004013 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004014 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004015 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004016
Daniel Vettere29c22c2013-02-21 00:00:16 +01004017retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004018 /* FDI is a binary signal running at ~2.7GHz, encoding
4019 * each output octet as 10 bits. The actual frequency
4020 * is stored as a divider into a 100MHz clock, and the
4021 * mode pixel clock is stored in units of 1KHz.
4022 * Hence the bw of each lane in terms of the mode signal
4023 * is:
4024 */
4025 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4026
Daniel Vetterff9a6752013-06-01 17:16:21 +02004027 fdi_dotclock = adjusted_mode->clock;
Daniel Vetteref1b4602013-06-01 17:17:04 +02004028 fdi_dotclock /= pipe_config->pixel_multiplier;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004029
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004030 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004031 pipe_config->pipe_bpp);
4032
4033 pipe_config->fdi_lanes = lane;
4034
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004035 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004036 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004037
Daniel Vettere29c22c2013-02-21 00:00:16 +01004038 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4039 intel_crtc->pipe, pipe_config);
4040 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4041 pipe_config->pipe_bpp -= 2*3;
4042 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4043 pipe_config->pipe_bpp);
4044 needs_recompute = true;
4045 pipe_config->bw_constrained = true;
4046
4047 goto retry;
4048 }
4049
4050 if (needs_recompute)
4051 return RETRY;
4052
4053 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004054}
4055
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004056static void hsw_compute_ips_config(struct intel_crtc *crtc,
4057 struct intel_crtc_config *pipe_config)
4058{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004059 pipe_config->ips_enabled = i915_enable_ips &&
4060 hsw_crtc_supports_ips(crtc) &&
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004061 pipe_config->pipe_bpp == 24;
4062}
4063
Daniel Vettera43f6e02013-06-07 23:10:32 +02004064static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004065 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004066{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004067 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004068 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004069
Eric Anholtbad720f2009-10-22 16:11:14 -07004070 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004071 /* FDI link clock is fixed at 2.7G */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004072 if (pipe_config->requested_mode.clock * 3
4073 > IRONLAKE_FDI_FREQ * 4)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004074 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004075 }
Chris Wilson89749352010-09-12 18:25:19 +01004076
Daniel Vetterf9bef082012-04-15 19:53:19 +02004077 /* All interlaced capable intel hw wants timings in frames. Note though
4078 * that intel_lvds_mode_fixup does some funny tricks with the crtc
4079 * timings, so we need to be careful not to clobber these.*/
Daniel Vetter7ae89232013-03-27 00:44:52 +01004080 if (!pipe_config->timings_set)
Daniel Vetterf9bef082012-04-15 19:53:19 +02004081 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01004082
Damien Lespiau8693a822013-05-03 18:48:11 +01004083 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4084 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004085 */
4086 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4087 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004088 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004089
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004090 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004091 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004092 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004093 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4094 * for lvds. */
4095 pipe_config->pipe_bpp = 8*3;
4096 }
4097
Damien Lespiauf5adf942013-06-24 18:29:34 +01004098 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004099 hsw_compute_ips_config(crtc, pipe_config);
4100
4101 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4102 * clock survives for now. */
4103 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4104 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004105
Daniel Vetter877d48d2013-04-19 11:24:43 +02004106 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004107 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004108
Daniel Vettere29c22c2013-02-21 00:00:16 +01004109 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004110}
4111
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004112static int valleyview_get_display_clock_speed(struct drm_device *dev)
4113{
4114 return 400000; /* FIXME */
4115}
4116
Jesse Barnese70236a2009-09-21 10:42:27 -07004117static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004118{
Jesse Barnese70236a2009-09-21 10:42:27 -07004119 return 400000;
4120}
Jesse Barnes79e53942008-11-07 14:24:08 -08004121
Jesse Barnese70236a2009-09-21 10:42:27 -07004122static int i915_get_display_clock_speed(struct drm_device *dev)
4123{
4124 return 333000;
4125}
Jesse Barnes79e53942008-11-07 14:24:08 -08004126
Jesse Barnese70236a2009-09-21 10:42:27 -07004127static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4128{
4129 return 200000;
4130}
Jesse Barnes79e53942008-11-07 14:24:08 -08004131
Jesse Barnese70236a2009-09-21 10:42:27 -07004132static int i915gm_get_display_clock_speed(struct drm_device *dev)
4133{
4134 u16 gcfgc = 0;
4135
4136 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4137
4138 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004139 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004140 else {
4141 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4142 case GC_DISPLAY_CLOCK_333_MHZ:
4143 return 333000;
4144 default:
4145 case GC_DISPLAY_CLOCK_190_200_MHZ:
4146 return 190000;
4147 }
4148 }
4149}
Jesse Barnes79e53942008-11-07 14:24:08 -08004150
Jesse Barnese70236a2009-09-21 10:42:27 -07004151static int i865_get_display_clock_speed(struct drm_device *dev)
4152{
4153 return 266000;
4154}
4155
4156static int i855_get_display_clock_speed(struct drm_device *dev)
4157{
4158 u16 hpllcc = 0;
4159 /* Assume that the hardware is in the high speed state. This
4160 * should be the default.
4161 */
4162 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4163 case GC_CLOCK_133_200:
4164 case GC_CLOCK_100_200:
4165 return 200000;
4166 case GC_CLOCK_166_250:
4167 return 250000;
4168 case GC_CLOCK_100_133:
4169 return 133000;
4170 }
4171
4172 /* Shouldn't happen */
4173 return 0;
4174}
4175
4176static int i830_get_display_clock_speed(struct drm_device *dev)
4177{
4178 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004179}
4180
Zhenyu Wang2c072452009-06-05 15:38:42 +08004181static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004182intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004183{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004184 while (*num > DATA_LINK_M_N_MASK ||
4185 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004186 *num >>= 1;
4187 *den >>= 1;
4188 }
4189}
4190
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004191static void compute_m_n(unsigned int m, unsigned int n,
4192 uint32_t *ret_m, uint32_t *ret_n)
4193{
4194 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4195 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4196 intel_reduce_m_n_ratio(ret_m, ret_n);
4197}
4198
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004199void
4200intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4201 int pixel_clock, int link_clock,
4202 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004203{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004204 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004205
4206 compute_m_n(bits_per_pixel * pixel_clock,
4207 link_clock * nlanes * 8,
4208 &m_n->gmch_m, &m_n->gmch_n);
4209
4210 compute_m_n(pixel_clock, link_clock,
4211 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004212}
4213
Chris Wilsona7615032011-01-12 17:04:08 +00004214static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4215{
Keith Packard72bbe582011-09-26 16:09:45 -07004216 if (i915_panel_use_ssc >= 0)
4217 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004218 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004219 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004220}
4221
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004222static int vlv_get_refclk(struct drm_crtc *crtc)
4223{
4224 struct drm_device *dev = crtc->dev;
4225 struct drm_i915_private *dev_priv = dev->dev_private;
4226 int refclk = 27000; /* for DP & HDMI */
4227
4228 return 100000; /* only one validated so far */
4229
4230 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4231 refclk = 96000;
4232 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4233 if (intel_panel_use_ssc(dev_priv))
4234 refclk = 100000;
4235 else
4236 refclk = 96000;
4237 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4238 refclk = 100000;
4239 }
4240
4241 return refclk;
4242}
4243
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004244static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4245{
4246 struct drm_device *dev = crtc->dev;
4247 struct drm_i915_private *dev_priv = dev->dev_private;
4248 int refclk;
4249
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004250 if (IS_VALLEYVIEW(dev)) {
4251 refclk = vlv_get_refclk(crtc);
4252 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004253 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004254 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004255 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4256 refclk / 1000);
4257 } else if (!IS_GEN2(dev)) {
4258 refclk = 96000;
4259 } else {
4260 refclk = 48000;
4261 }
4262
4263 return refclk;
4264}
4265
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004266static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004267{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004268 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004269}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004270
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004271static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4272{
4273 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004274}
4275
Daniel Vetterf47709a2013-03-28 10:42:02 +01004276static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004277 intel_clock_t *reduced_clock)
4278{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004279 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004280 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004281 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004282 u32 fp, fp2 = 0;
4283
4284 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004285 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004286 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004287 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004288 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004289 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004290 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004291 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004292 }
4293
4294 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004295 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004296
Daniel Vetterf47709a2013-03-28 10:42:02 +01004297 crtc->lowfreq_avail = false;
4298 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004299 reduced_clock && i915_powersave) {
4300 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004301 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004302 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004303 } else {
4304 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004305 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004306 }
4307}
4308
Jesse Barnes89b667f2013-04-18 14:51:36 -07004309static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
4310{
4311 u32 reg_val;
4312
4313 /*
4314 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4315 * and set it to a reasonable value instead.
4316 */
Jani Nikulaae992582013-05-22 15:36:19 +03004317 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004318 reg_val &= 0xffffff00;
4319 reg_val |= 0x00000030;
Jani Nikulaae992582013-05-22 15:36:19 +03004320 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004321
Jani Nikulaae992582013-05-22 15:36:19 +03004322 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004323 reg_val &= 0x8cffffff;
4324 reg_val = 0x8c000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004325 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004326
Jani Nikulaae992582013-05-22 15:36:19 +03004327 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004328 reg_val &= 0xffffff00;
Jani Nikulaae992582013-05-22 15:36:19 +03004329 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004330
Jani Nikulaae992582013-05-22 15:36:19 +03004331 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004332 reg_val &= 0x00ffffff;
4333 reg_val |= 0xb0000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004334 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004335}
4336
Daniel Vetterb5518422013-05-03 11:49:48 +02004337static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4338 struct intel_link_m_n *m_n)
4339{
4340 struct drm_device *dev = crtc->base.dev;
4341 struct drm_i915_private *dev_priv = dev->dev_private;
4342 int pipe = crtc->pipe;
4343
Daniel Vettere3b95f12013-05-03 11:49:49 +02004344 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4345 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4346 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4347 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004348}
4349
4350static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4351 struct intel_link_m_n *m_n)
4352{
4353 struct drm_device *dev = crtc->base.dev;
4354 struct drm_i915_private *dev_priv = dev->dev_private;
4355 int pipe = crtc->pipe;
4356 enum transcoder transcoder = crtc->config.cpu_transcoder;
4357
4358 if (INTEL_INFO(dev)->gen >= 5) {
4359 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4360 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4361 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4362 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4363 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004364 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4365 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4366 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4367 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004368 }
4369}
4370
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004371static void intel_dp_set_m_n(struct intel_crtc *crtc)
4372{
4373 if (crtc->config.has_pch_encoder)
4374 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4375 else
4376 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4377}
4378
Daniel Vetterf47709a2013-03-28 10:42:02 +01004379static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004380{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004381 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004382 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004383 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004384 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004385 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004386 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004387 bool is_hdmi;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004388 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004389
Daniel Vetter09153002012-12-12 14:06:44 +01004390 mutex_lock(&dev_priv->dpio_lock);
4391
Jesse Barnes89b667f2013-04-18 14:51:36 -07004392 is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004393
Daniel Vetterf47709a2013-03-28 10:42:02 +01004394 bestn = crtc->config.dpll.n;
4395 bestm1 = crtc->config.dpll.m1;
4396 bestm2 = crtc->config.dpll.m2;
4397 bestp1 = crtc->config.dpll.p1;
4398 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004399
Jesse Barnes89b667f2013-04-18 14:51:36 -07004400 /* See eDP HDMI DPIO driver vbios notes doc */
4401
4402 /* PLL B needs special handling */
4403 if (pipe)
4404 vlv_pllb_recal_opamp(dev_priv);
4405
4406 /* Set up Tx target for periodic Rcomp update */
Jani Nikulaae992582013-05-22 15:36:19 +03004407 vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004408
4409 /* Disable target IRef on PLL */
Jani Nikulaae992582013-05-22 15:36:19 +03004410 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004411 reg_val &= 0x00ffffff;
Jani Nikulaae992582013-05-22 15:36:19 +03004412 vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004413
4414 /* Disable fast lock */
Jani Nikulaae992582013-05-22 15:36:19 +03004415 vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004416
4417 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004418 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4419 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4420 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004421 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004422
4423 /*
4424 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4425 * but we don't support that).
4426 * Note: don't use the DAC post divider as it seems unstable.
4427 */
4428 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Jani Nikulaae992582013-05-22 15:36:19 +03004429 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004430
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004431 mdiv |= DPIO_ENABLE_CALIBRATION;
Jani Nikulaae992582013-05-22 15:36:19 +03004432 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004433
Jesse Barnes89b667f2013-04-18 14:51:36 -07004434 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004435 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004436 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004437 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Ville Syrjälä4abb2c32013-06-14 14:02:53 +03004438 vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004439 0x005f0021);
4440 else
Ville Syrjälä4abb2c32013-06-14 14:02:53 +03004441 vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004442 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004443
Jesse Barnes89b667f2013-04-18 14:51:36 -07004444 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4445 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4446 /* Use SSC source */
4447 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004448 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004449 0x0df40000);
4450 else
Jani Nikulaae992582013-05-22 15:36:19 +03004451 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004452 0x0df70000);
4453 } else { /* HDMI or VGA */
4454 /* Use bend source */
4455 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004456 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004457 0x0df70000);
4458 else
Jani Nikulaae992582013-05-22 15:36:19 +03004459 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004460 0x0df40000);
4461 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004462
Jani Nikulaae992582013-05-22 15:36:19 +03004463 coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004464 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4465 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4466 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4467 coreclk |= 0x01000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004468 vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004469
Jani Nikulaae992582013-05-22 15:36:19 +03004470 vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004471
4472 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4473 if (encoder->pre_pll_enable)
4474 encoder->pre_pll_enable(encoder);
4475
4476 /* Enable DPIO clock input */
4477 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4478 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4479 if (pipe)
4480 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004481
4482 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004483 crtc->config.dpll_hw_state.dpll = dpll;
4484
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004485 I915_WRITE(DPLL(pipe), dpll);
4486 POSTING_READ(DPLL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004487 udelay(150);
4488
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004489 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4490 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4491
Daniel Vetteref1b4602013-06-01 17:17:04 +02004492 dpll_md = (crtc->config.pixel_multiplier - 1)
4493 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004494 crtc->config.dpll_hw_state.dpll_md = dpll_md;
4495
Daniel Vetter198a037f2013-04-19 11:14:37 +02004496 I915_WRITE(DPLL_MD(pipe), dpll_md);
4497 POSTING_READ(DPLL_MD(pipe));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004498
Daniel Vetterf47709a2013-03-28 10:42:02 +01004499 if (crtc->config.has_dp_encoder)
4500 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304501
Daniel Vetter09153002012-12-12 14:06:44 +01004502 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004503}
4504
Daniel Vetterf47709a2013-03-28 10:42:02 +01004505static void i9xx_update_pll(struct intel_crtc *crtc,
4506 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004507 int num_connectors)
4508{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004509 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004510 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004511 u32 dpll;
4512 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004513 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004514
Daniel Vetterf47709a2013-03-28 10:42:02 +01004515 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304516
Daniel Vetterf47709a2013-03-28 10:42:02 +01004517 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4518 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004519
4520 dpll = DPLL_VGA_MODE_DIS;
4521
Daniel Vetterf47709a2013-03-28 10:42:02 +01004522 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004523 dpll |= DPLLB_MODE_LVDS;
4524 else
4525 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004526
Daniel Vetteref1b4602013-06-01 17:17:04 +02004527 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004528 dpll |= (crtc->config.pixel_multiplier - 1)
4529 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004530 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004531
4532 if (is_sdvo)
4533 dpll |= DPLL_DVO_HIGH_SPEED;
4534
Daniel Vetterf47709a2013-03-28 10:42:02 +01004535 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004536 dpll |= DPLL_DVO_HIGH_SPEED;
4537
4538 /* compute bitmask from p1 value */
4539 if (IS_PINEVIEW(dev))
4540 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4541 else {
4542 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4543 if (IS_G4X(dev) && reduced_clock)
4544 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4545 }
4546 switch (clock->p2) {
4547 case 5:
4548 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4549 break;
4550 case 7:
4551 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4552 break;
4553 case 10:
4554 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4555 break;
4556 case 14:
4557 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4558 break;
4559 }
4560 if (INTEL_INFO(dev)->gen >= 4)
4561 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4562
Daniel Vetter09ede542013-04-30 14:01:45 +02004563 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004564 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004565 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004566 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4567 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4568 else
4569 dpll |= PLL_REF_INPUT_DREFCLK;
4570
4571 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004572 crtc->config.dpll_hw_state.dpll = dpll;
4573
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004574 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004575 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4576 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004577 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004578 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004579
4580 if (crtc->config.has_dp_encoder)
4581 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004582}
4583
Daniel Vetterf47709a2013-03-28 10:42:02 +01004584static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004585 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004586 int num_connectors)
4587{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004588 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004589 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004590 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004591 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004592
Daniel Vetterf47709a2013-03-28 10:42:02 +01004593 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304594
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004595 dpll = DPLL_VGA_MODE_DIS;
4596
Daniel Vetterf47709a2013-03-28 10:42:02 +01004597 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004598 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4599 } else {
4600 if (clock->p1 == 2)
4601 dpll |= PLL_P1_DIVIDE_BY_TWO;
4602 else
4603 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4604 if (clock->p2 == 4)
4605 dpll |= PLL_P2_DIVIDE_BY_4;
4606 }
4607
Daniel Vetterf47709a2013-03-28 10:42:02 +01004608 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004609 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4610 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4611 else
4612 dpll |= PLL_REF_INPUT_DREFCLK;
4613
4614 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004615 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004616}
4617
Daniel Vetter8a654f32013-06-01 17:16:22 +02004618static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004619{
4620 struct drm_device *dev = intel_crtc->base.dev;
4621 struct drm_i915_private *dev_priv = dev->dev_private;
4622 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004623 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004624 struct drm_display_mode *adjusted_mode =
4625 &intel_crtc->config.adjusted_mode;
4626 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004627 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4628
4629 /* We need to be careful not to changed the adjusted mode, for otherwise
4630 * the hw state checker will get angry at the mismatch. */
4631 crtc_vtotal = adjusted_mode->crtc_vtotal;
4632 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004633
4634 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4635 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004636 crtc_vtotal -= 1;
4637 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004638 vsyncshift = adjusted_mode->crtc_hsync_start
4639 - adjusted_mode->crtc_htotal / 2;
4640 } else {
4641 vsyncshift = 0;
4642 }
4643
4644 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004645 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004646
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004647 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004648 (adjusted_mode->crtc_hdisplay - 1) |
4649 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004650 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004651 (adjusted_mode->crtc_hblank_start - 1) |
4652 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004653 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004654 (adjusted_mode->crtc_hsync_start - 1) |
4655 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4656
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004657 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004658 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004659 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004660 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004661 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004662 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004663 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004664 (adjusted_mode->crtc_vsync_start - 1) |
4665 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4666
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004667 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4668 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4669 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4670 * bits. */
4671 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4672 (pipe == PIPE_B || pipe == PIPE_C))
4673 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4674
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004675 /* pipesrc controls the size that is scaled from, which should
4676 * always be the user's requested size.
4677 */
4678 I915_WRITE(PIPESRC(pipe),
4679 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4680}
4681
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004682static void intel_get_pipe_timings(struct intel_crtc *crtc,
4683 struct intel_crtc_config *pipe_config)
4684{
4685 struct drm_device *dev = crtc->base.dev;
4686 struct drm_i915_private *dev_priv = dev->dev_private;
4687 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4688 uint32_t tmp;
4689
4690 tmp = I915_READ(HTOTAL(cpu_transcoder));
4691 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4692 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4693 tmp = I915_READ(HBLANK(cpu_transcoder));
4694 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4695 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4696 tmp = I915_READ(HSYNC(cpu_transcoder));
4697 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4698 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4699
4700 tmp = I915_READ(VTOTAL(cpu_transcoder));
4701 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4702 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4703 tmp = I915_READ(VBLANK(cpu_transcoder));
4704 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4705 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4706 tmp = I915_READ(VSYNC(cpu_transcoder));
4707 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4708 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4709
4710 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4711 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4712 pipe_config->adjusted_mode.crtc_vtotal += 1;
4713 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4714 }
4715
4716 tmp = I915_READ(PIPESRC(crtc->pipe));
4717 pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
4718 pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
4719}
4720
Daniel Vetter84b046f2013-02-19 18:48:54 +01004721static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4722{
4723 struct drm_device *dev = intel_crtc->base.dev;
4724 struct drm_i915_private *dev_priv = dev->dev_private;
4725 uint32_t pipeconf;
4726
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004727 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004728
4729 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4730 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4731 * core speed.
4732 *
4733 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4734 * pipe == 0 check?
4735 */
4736 if (intel_crtc->config.requested_mode.clock >
4737 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4738 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004739 }
4740
Daniel Vetterff9ce462013-04-24 14:57:17 +02004741 /* only g4x and later have fancy bpc/dither controls */
4742 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02004743 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4744 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4745 pipeconf |= PIPECONF_DITHER_EN |
4746 PIPECONF_DITHER_TYPE_SP;
4747
4748 switch (intel_crtc->config.pipe_bpp) {
4749 case 18:
4750 pipeconf |= PIPECONF_6BPC;
4751 break;
4752 case 24:
4753 pipeconf |= PIPECONF_8BPC;
4754 break;
4755 case 30:
4756 pipeconf |= PIPECONF_10BPC;
4757 break;
4758 default:
4759 /* Case prevented by intel_choose_pipe_bpp_dither. */
4760 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004761 }
4762 }
4763
4764 if (HAS_PIPE_CXSR(dev)) {
4765 if (intel_crtc->lowfreq_avail) {
4766 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4767 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4768 } else {
4769 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01004770 }
4771 }
4772
Daniel Vetter84b046f2013-02-19 18:48:54 +01004773 if (!IS_GEN2(dev) &&
4774 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4775 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4776 else
4777 pipeconf |= PIPECONF_PROGRESSIVE;
4778
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004779 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
4780 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004781
Daniel Vetter84b046f2013-02-19 18:48:54 +01004782 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4783 POSTING_READ(PIPECONF(intel_crtc->pipe));
4784}
4785
Eric Anholtf564048e2011-03-30 13:01:02 -07004786static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004787 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004788 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004789{
4790 struct drm_device *dev = crtc->dev;
4791 struct drm_i915_private *dev_priv = dev->dev_private;
4792 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004793 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004794 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004795 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004796 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004797 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004798 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02004799 bool ok, has_reduced_clock = false;
4800 bool is_lvds = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004801 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004802 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004803 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004804
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004805 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004806 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004807 case INTEL_OUTPUT_LVDS:
4808 is_lvds = true;
4809 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004810 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004811
Eric Anholtc751ce42010-03-25 11:48:48 -07004812 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004813 }
4814
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004815 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004816
Ma Lingd4906092009-03-18 20:13:27 +08004817 /*
4818 * Returns a set of divisors for the desired target clock with the given
4819 * refclk, or FALSE. The returned values represent the clock equation:
4820 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4821 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004822 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02004823 ok = dev_priv->display.find_dpll(limit, crtc,
4824 intel_crtc->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004825 refclk, NULL, &clock);
4826 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004827 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004828 return -EINVAL;
4829 }
4830
4831 /* Ensure that the cursor is valid for the new mode before changing... */
4832 intel_crtc_update_cursor(crtc, true);
4833
4834 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004835 /*
4836 * Ensure we match the reduced clock's P to the target clock.
4837 * If the clocks don't match, we can't switch the display clock
4838 * by using the FP0/FP1. In such case we will disable the LVDS
4839 * downclock feature.
4840 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02004841 has_reduced_clock =
4842 dev_priv->display.find_dpll(limit, crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004843 dev_priv->lvds_downclock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004844 refclk, &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004845 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004846 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004847 /* Compat-code for transition, will disappear. */
4848 if (!intel_crtc->config.clock_set) {
4849 intel_crtc->config.dpll.n = clock.n;
4850 intel_crtc->config.dpll.m1 = clock.m1;
4851 intel_crtc->config.dpll.m2 = clock.m2;
4852 intel_crtc->config.dpll.p1 = clock.p1;
4853 intel_crtc->config.dpll.p2 = clock.p2;
4854 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004855
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004856 if (IS_GEN2(dev))
Daniel Vetter8a654f32013-06-01 17:16:22 +02004857 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304858 has_reduced_clock ? &reduced_clock : NULL,
4859 num_connectors);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004860 else if (IS_VALLEYVIEW(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004861 vlv_update_pll(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004862 else
Daniel Vetterf47709a2013-03-28 10:42:02 +01004863 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004864 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004865 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004866
Eric Anholtf564048e2011-03-30 13:01:02 -07004867 /* Set up the display plane register */
4868 dspcntr = DISPPLANE_GAMMA_ENABLE;
4869
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004870 if (!IS_VALLEYVIEW(dev)) {
4871 if (pipe == 0)
4872 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4873 else
4874 dspcntr |= DISPPLANE_SEL_PIPE_B;
4875 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004876
Daniel Vetter8a654f32013-06-01 17:16:22 +02004877 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004878
4879 /* pipesrc and dspsize control the size that is scaled from,
4880 * which should always be the user's requested size.
4881 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004882 I915_WRITE(DSPSIZE(plane),
4883 ((mode->vdisplay - 1) << 16) |
4884 (mode->hdisplay - 1));
4885 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004886
Daniel Vetter84b046f2013-02-19 18:48:54 +01004887 i9xx_set_pipeconf(intel_crtc);
4888
Eric Anholtf564048e2011-03-30 13:01:02 -07004889 I915_WRITE(DSPCNTR(plane), dspcntr);
4890 POSTING_READ(DSPCNTR(plane));
4891
Daniel Vetter94352cf2012-07-05 22:51:56 +02004892 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004893
4894 intel_update_watermarks(dev);
4895
Eric Anholtf564048e2011-03-30 13:01:02 -07004896 return ret;
4897}
4898
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004899static void i9xx_get_pfit_config(struct intel_crtc *crtc,
4900 struct intel_crtc_config *pipe_config)
4901{
4902 struct drm_device *dev = crtc->base.dev;
4903 struct drm_i915_private *dev_priv = dev->dev_private;
4904 uint32_t tmp;
4905
4906 tmp = I915_READ(PFIT_CONTROL);
4907
4908 if (INTEL_INFO(dev)->gen < 4) {
4909 if (crtc->pipe != PIPE_B)
4910 return;
4911
4912 /* gen2/3 store dither state in pfit control, needs to match */
4913 pipe_config->gmch_pfit.control = tmp & PANEL_8TO6_DITHER_ENABLE;
4914 } else {
4915 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
4916 return;
4917 }
4918
4919 if (!(tmp & PFIT_ENABLE))
4920 return;
4921
4922 pipe_config->gmch_pfit.control = I915_READ(PFIT_CONTROL);
4923 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
4924 if (INTEL_INFO(dev)->gen < 5)
4925 pipe_config->gmch_pfit.lvds_border_bits =
4926 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
4927}
4928
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004929static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
4930 struct intel_crtc_config *pipe_config)
4931{
4932 struct drm_device *dev = crtc->base.dev;
4933 struct drm_i915_private *dev_priv = dev->dev_private;
4934 uint32_t tmp;
4935
Daniel Vettereccb1402013-05-22 00:50:22 +02004936 pipe_config->cpu_transcoder = crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02004937 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02004938
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004939 tmp = I915_READ(PIPECONF(crtc->pipe));
4940 if (!(tmp & PIPECONF_ENABLE))
4941 return false;
4942
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004943 intel_get_pipe_timings(crtc, pipe_config);
4944
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004945 i9xx_get_pfit_config(crtc, pipe_config);
4946
Daniel Vetter6c49f242013-06-06 12:45:25 +02004947 if (INTEL_INFO(dev)->gen >= 4) {
4948 tmp = I915_READ(DPLL_MD(crtc->pipe));
4949 pipe_config->pixel_multiplier =
4950 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
4951 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004952 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02004953 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
4954 tmp = I915_READ(DPLL(crtc->pipe));
4955 pipe_config->pixel_multiplier =
4956 ((tmp & SDVO_MULTIPLIER_MASK)
4957 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
4958 } else {
4959 /* Note that on i915G/GM the pixel multiplier is in the sdvo
4960 * port and will be fixed up in the encoder->get_config
4961 * function. */
4962 pipe_config->pixel_multiplier = 1;
4963 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004964 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
4965 if (!IS_VALLEYVIEW(dev)) {
4966 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
4967 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
4968 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02004969
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004970 return true;
4971}
4972
Paulo Zanonidde86e22012-12-01 12:04:25 -02004973static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004974{
4975 struct drm_i915_private *dev_priv = dev->dev_private;
4976 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004977 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004978 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004979 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004980 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004981 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004982 bool has_ck505 = false;
4983 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004984
4985 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004986 list_for_each_entry(encoder, &mode_config->encoder_list,
4987 base.head) {
4988 switch (encoder->type) {
4989 case INTEL_OUTPUT_LVDS:
4990 has_panel = true;
4991 has_lvds = true;
4992 break;
4993 case INTEL_OUTPUT_EDP:
4994 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03004995 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07004996 has_cpu_edp = true;
4997 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004998 }
4999 }
5000
Keith Packard99eb6a02011-09-26 14:29:12 -07005001 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005002 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005003 can_ssc = has_ck505;
5004 } else {
5005 has_ck505 = false;
5006 can_ssc = true;
5007 }
5008
Imre Deak2de69052013-05-08 13:14:04 +03005009 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5010 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005011
5012 /* Ironlake: try to setup display ref clock before DPLL
5013 * enabling. This is only under driver's control after
5014 * PCH B stepping, previous chipset stepping should be
5015 * ignoring this setting.
5016 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005017 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005018
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005019 /* As we must carefully and slowly disable/enable each source in turn,
5020 * compute the final state we want first and check if we need to
5021 * make any changes at all.
5022 */
5023 final = val;
5024 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005025 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005026 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005027 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005028 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5029
5030 final &= ~DREF_SSC_SOURCE_MASK;
5031 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5032 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005033
Keith Packard199e5d72011-09-22 12:01:57 -07005034 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005035 final |= DREF_SSC_SOURCE_ENABLE;
5036
5037 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5038 final |= DREF_SSC1_ENABLE;
5039
5040 if (has_cpu_edp) {
5041 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5042 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5043 else
5044 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5045 } else
5046 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5047 } else {
5048 final |= DREF_SSC_SOURCE_DISABLE;
5049 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5050 }
5051
5052 if (final == val)
5053 return;
5054
5055 /* Always enable nonspread source */
5056 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5057
5058 if (has_ck505)
5059 val |= DREF_NONSPREAD_CK505_ENABLE;
5060 else
5061 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5062
5063 if (has_panel) {
5064 val &= ~DREF_SSC_SOURCE_MASK;
5065 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005066
Keith Packard199e5d72011-09-22 12:01:57 -07005067 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005068 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005069 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005070 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005071 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005072 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005073
5074 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005075 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005076 POSTING_READ(PCH_DREF_CONTROL);
5077 udelay(200);
5078
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005079 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005080
5081 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005082 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005083 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005084 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005085 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005086 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005087 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005088 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005089 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005090 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005091
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005092 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005093 POSTING_READ(PCH_DREF_CONTROL);
5094 udelay(200);
5095 } else {
5096 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5097
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005098 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005099
5100 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005101 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005102
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005103 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005104 POSTING_READ(PCH_DREF_CONTROL);
5105 udelay(200);
5106
5107 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005108 val &= ~DREF_SSC_SOURCE_MASK;
5109 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005110
5111 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005112 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005113
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005114 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005115 POSTING_READ(PCH_DREF_CONTROL);
5116 udelay(200);
5117 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005118
5119 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005120}
5121
Paulo Zanonidde86e22012-12-01 12:04:25 -02005122/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
5123static void lpt_init_pch_refclk(struct drm_device *dev)
5124{
5125 struct drm_i915_private *dev_priv = dev->dev_private;
5126 struct drm_mode_config *mode_config = &dev->mode_config;
5127 struct intel_encoder *encoder;
5128 bool has_vga = false;
5129 bool is_sdv = false;
5130 u32 tmp;
5131
5132 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5133 switch (encoder->type) {
5134 case INTEL_OUTPUT_ANALOG:
5135 has_vga = true;
5136 break;
5137 }
5138 }
5139
5140 if (!has_vga)
5141 return;
5142
Daniel Vetterc00db242013-01-22 15:33:27 +01005143 mutex_lock(&dev_priv->dpio_lock);
5144
Paulo Zanonidde86e22012-12-01 12:04:25 -02005145 /* XXX: Rip out SDV support once Haswell ships for real. */
5146 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
5147 is_sdv = true;
5148
5149 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5150 tmp &= ~SBI_SSCCTL_DISABLE;
5151 tmp |= SBI_SSCCTL_PATHALT;
5152 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5153
5154 udelay(24);
5155
5156 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5157 tmp &= ~SBI_SSCCTL_PATHALT;
5158 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5159
5160 if (!is_sdv) {
5161 tmp = I915_READ(SOUTH_CHICKEN2);
5162 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5163 I915_WRITE(SOUTH_CHICKEN2, tmp);
5164
5165 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5166 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5167 DRM_ERROR("FDI mPHY reset assert timeout\n");
5168
5169 tmp = I915_READ(SOUTH_CHICKEN2);
5170 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5171 I915_WRITE(SOUTH_CHICKEN2, tmp);
5172
5173 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5174 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
5175 100))
5176 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5177 }
5178
5179 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5180 tmp &= ~(0xFF << 24);
5181 tmp |= (0x12 << 24);
5182 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5183
Paulo Zanonidde86e22012-12-01 12:04:25 -02005184 if (is_sdv) {
5185 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
5186 tmp |= 0x7FFF;
5187 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
5188 }
5189
5190 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5191 tmp |= (1 << 11);
5192 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5193
5194 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5195 tmp |= (1 << 11);
5196 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5197
5198 if (is_sdv) {
5199 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
5200 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5201 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
5202
5203 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
5204 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5205 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
5206
5207 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
5208 tmp |= (0x3F << 8);
5209 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
5210
5211 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
5212 tmp |= (0x3F << 8);
5213 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
5214 }
5215
5216 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5217 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5218 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5219
5220 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5221 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5222 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5223
5224 if (!is_sdv) {
5225 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5226 tmp &= ~(7 << 13);
5227 tmp |= (5 << 13);
5228 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
5229
5230 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5231 tmp &= ~(7 << 13);
5232 tmp |= (5 << 13);
5233 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
5234 }
5235
5236 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5237 tmp &= ~0xFF;
5238 tmp |= 0x1C;
5239 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5240
5241 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5242 tmp &= ~0xFF;
5243 tmp |= 0x1C;
5244 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5245
5246 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5247 tmp &= ~(0xFF << 16);
5248 tmp |= (0x1C << 16);
5249 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5250
5251 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5252 tmp &= ~(0xFF << 16);
5253 tmp |= (0x1C << 16);
5254 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5255
5256 if (!is_sdv) {
5257 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5258 tmp |= (1 << 27);
5259 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5260
5261 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5262 tmp |= (1 << 27);
5263 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5264
5265 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5266 tmp &= ~(0xF << 28);
5267 tmp |= (4 << 28);
5268 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5269
5270 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5271 tmp &= ~(0xF << 28);
5272 tmp |= (4 << 28);
5273 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5274 }
5275
5276 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5277 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5278 tmp |= SBI_DBUFF0_ENABLE;
5279 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005280
5281 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005282}
5283
5284/*
5285 * Initialize reference clocks when the driver loads
5286 */
5287void intel_init_pch_refclk(struct drm_device *dev)
5288{
5289 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5290 ironlake_init_pch_refclk(dev);
5291 else if (HAS_PCH_LPT(dev))
5292 lpt_init_pch_refclk(dev);
5293}
5294
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005295static int ironlake_get_refclk(struct drm_crtc *crtc)
5296{
5297 struct drm_device *dev = crtc->dev;
5298 struct drm_i915_private *dev_priv = dev->dev_private;
5299 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005300 int num_connectors = 0;
5301 bool is_lvds = false;
5302
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005303 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005304 switch (encoder->type) {
5305 case INTEL_OUTPUT_LVDS:
5306 is_lvds = true;
5307 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005308 }
5309 num_connectors++;
5310 }
5311
5312 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5313 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005314 dev_priv->vbt.lvds_ssc_freq);
5315 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005316 }
5317
5318 return 120000;
5319}
5320
Daniel Vetter6ff93602013-04-19 11:24:36 +02005321static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005322{
5323 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5324 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5325 int pipe = intel_crtc->pipe;
5326 uint32_t val;
5327
Daniel Vetter78114072013-06-13 00:54:57 +02005328 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005329
Daniel Vetter965e0c42013-03-27 00:44:57 +01005330 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005331 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005332 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005333 break;
5334 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005335 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005336 break;
5337 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005338 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005339 break;
5340 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005341 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005342 break;
5343 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005344 /* Case prevented by intel_choose_pipe_bpp_dither. */
5345 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005346 }
5347
Daniel Vetterd8b32242013-04-25 17:54:44 +02005348 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005349 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5350
Daniel Vetter6ff93602013-04-19 11:24:36 +02005351 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005352 val |= PIPECONF_INTERLACED_ILK;
5353 else
5354 val |= PIPECONF_PROGRESSIVE;
5355
Daniel Vetter50f3b012013-03-27 00:44:56 +01005356 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005357 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005358
Paulo Zanonic8203562012-09-12 10:06:29 -03005359 I915_WRITE(PIPECONF(pipe), val);
5360 POSTING_READ(PIPECONF(pipe));
5361}
5362
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005363/*
5364 * Set up the pipe CSC unit.
5365 *
5366 * Currently only full range RGB to limited range RGB conversion
5367 * is supported, but eventually this should handle various
5368 * RGB<->YCbCr scenarios as well.
5369 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005370static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005371{
5372 struct drm_device *dev = crtc->dev;
5373 struct drm_i915_private *dev_priv = dev->dev_private;
5374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5375 int pipe = intel_crtc->pipe;
5376 uint16_t coeff = 0x7800; /* 1.0 */
5377
5378 /*
5379 * TODO: Check what kind of values actually come out of the pipe
5380 * with these coeff/postoff values and adjust to get the best
5381 * accuracy. Perhaps we even need to take the bpc value into
5382 * consideration.
5383 */
5384
Daniel Vetter50f3b012013-03-27 00:44:56 +01005385 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005386 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5387
5388 /*
5389 * GY/GU and RY/RU should be the other way around according
5390 * to BSpec, but reality doesn't agree. Just set them up in
5391 * a way that results in the correct picture.
5392 */
5393 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5394 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5395
5396 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5397 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5398
5399 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5400 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5401
5402 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5403 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5404 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5405
5406 if (INTEL_INFO(dev)->gen > 6) {
5407 uint16_t postoff = 0;
5408
Daniel Vetter50f3b012013-03-27 00:44:56 +01005409 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005410 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5411
5412 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5413 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5414 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5415
5416 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5417 } else {
5418 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5419
Daniel Vetter50f3b012013-03-27 00:44:56 +01005420 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005421 mode |= CSC_BLACK_SCREEN_OFFSET;
5422
5423 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5424 }
5425}
5426
Daniel Vetter6ff93602013-04-19 11:24:36 +02005427static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005428{
5429 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5430 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005431 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005432 uint32_t val;
5433
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005434 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005435
Daniel Vetterd8b32242013-04-25 17:54:44 +02005436 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005437 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5438
Daniel Vetter6ff93602013-04-19 11:24:36 +02005439 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005440 val |= PIPECONF_INTERLACED_ILK;
5441 else
5442 val |= PIPECONF_PROGRESSIVE;
5443
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005444 I915_WRITE(PIPECONF(cpu_transcoder), val);
5445 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005446
5447 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
5448 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005449}
5450
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005451static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005452 intel_clock_t *clock,
5453 bool *has_reduced_clock,
5454 intel_clock_t *reduced_clock)
5455{
5456 struct drm_device *dev = crtc->dev;
5457 struct drm_i915_private *dev_priv = dev->dev_private;
5458 struct intel_encoder *intel_encoder;
5459 int refclk;
5460 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02005461 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005462
5463 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5464 switch (intel_encoder->type) {
5465 case INTEL_OUTPUT_LVDS:
5466 is_lvds = true;
5467 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005468 }
5469 }
5470
5471 refclk = ironlake_get_refclk(crtc);
5472
5473 /*
5474 * Returns a set of divisors for the desired target clock with the given
5475 * refclk, or FALSE. The returned values represent the clock equation:
5476 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5477 */
5478 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005479 ret = dev_priv->display.find_dpll(limit, crtc,
5480 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005481 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005482 if (!ret)
5483 return false;
5484
5485 if (is_lvds && dev_priv->lvds_downclock_avail) {
5486 /*
5487 * Ensure we match the reduced clock's P to the target clock.
5488 * If the clocks don't match, we can't switch the display clock
5489 * by using the FP0/FP1. In such case we will disable the LVDS
5490 * downclock feature.
5491 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005492 *has_reduced_clock =
5493 dev_priv->display.find_dpll(limit, crtc,
5494 dev_priv->lvds_downclock,
5495 refclk, clock,
5496 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005497 }
5498
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005499 return true;
5500}
5501
Daniel Vetter01a415f2012-10-27 15:58:40 +02005502static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5503{
5504 struct drm_i915_private *dev_priv = dev->dev_private;
5505 uint32_t temp;
5506
5507 temp = I915_READ(SOUTH_CHICKEN1);
5508 if (temp & FDI_BC_BIFURCATION_SELECT)
5509 return;
5510
5511 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5512 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5513
5514 temp |= FDI_BC_BIFURCATION_SELECT;
5515 DRM_DEBUG_KMS("enabling fdi C rx\n");
5516 I915_WRITE(SOUTH_CHICKEN1, temp);
5517 POSTING_READ(SOUTH_CHICKEN1);
5518}
5519
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005520static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005521{
5522 struct drm_device *dev = intel_crtc->base.dev;
5523 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005524
5525 switch (intel_crtc->pipe) {
5526 case PIPE_A:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005527 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005528 case PIPE_B:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005529 if (intel_crtc->config.fdi_lanes > 2)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005530 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5531 else
5532 cpt_enable_fdi_bc_bifurcation(dev);
5533
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005534 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005535 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005536 cpt_enable_fdi_bc_bifurcation(dev);
5537
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005538 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005539 default:
5540 BUG();
5541 }
5542}
5543
Paulo Zanonid4b19312012-11-29 11:29:32 -02005544int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5545{
5546 /*
5547 * Account for spread spectrum to avoid
5548 * oversubscribing the link. Max center spread
5549 * is 2.5%; use 5% for safety's sake.
5550 */
5551 u32 bps = target_clock * bpp * 21 / 20;
5552 return bps / (link_bw * 8) + 1;
5553}
5554
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005555static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005556{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005557 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005558}
5559
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005560static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005561 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005562 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005563{
5564 struct drm_crtc *crtc = &intel_crtc->base;
5565 struct drm_device *dev = crtc->dev;
5566 struct drm_i915_private *dev_priv = dev->dev_private;
5567 struct intel_encoder *intel_encoder;
5568 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005569 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005570 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005571
5572 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5573 switch (intel_encoder->type) {
5574 case INTEL_OUTPUT_LVDS:
5575 is_lvds = true;
5576 break;
5577 case INTEL_OUTPUT_SDVO:
5578 case INTEL_OUTPUT_HDMI:
5579 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005580 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005581 }
5582
5583 num_connectors++;
5584 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005585
Chris Wilsonc1858122010-12-03 21:35:48 +00005586 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005587 factor = 21;
5588 if (is_lvds) {
5589 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005590 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005591 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005592 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005593 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005594 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005595
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005596 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005597 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005598
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005599 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5600 *fp2 |= FP_CB_TUNE;
5601
Chris Wilson5eddb702010-09-11 13:48:45 +01005602 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005603
Eric Anholta07d6782011-03-30 13:01:08 -07005604 if (is_lvds)
5605 dpll |= DPLLB_MODE_LVDS;
5606 else
5607 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005608
Daniel Vetteref1b4602013-06-01 17:17:04 +02005609 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5610 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005611
5612 if (is_sdvo)
5613 dpll |= DPLL_DVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005614 if (intel_crtc->config.has_dp_encoder)
Eric Anholta07d6782011-03-30 13:01:08 -07005615 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005616
Eric Anholta07d6782011-03-30 13:01:08 -07005617 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005618 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005619 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005620 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005621
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005622 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005623 case 5:
5624 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5625 break;
5626 case 7:
5627 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5628 break;
5629 case 10:
5630 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5631 break;
5632 case 14:
5633 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5634 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005635 }
5636
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005637 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005638 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005639 else
5640 dpll |= PLL_REF_INPUT_DREFCLK;
5641
Daniel Vetter959e16d2013-06-05 13:34:21 +02005642 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005643}
5644
Jesse Barnes79e53942008-11-07 14:24:08 -08005645static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005646 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005647 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005648{
5649 struct drm_device *dev = crtc->dev;
5650 struct drm_i915_private *dev_priv = dev->dev_private;
5651 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5652 int pipe = intel_crtc->pipe;
5653 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005654 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005655 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005656 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005657 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005658 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005659 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02005660 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005661 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005662
5663 for_each_encoder_on_crtc(dev, crtc, encoder) {
5664 switch (encoder->type) {
5665 case INTEL_OUTPUT_LVDS:
5666 is_lvds = true;
5667 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005668 }
5669
5670 num_connectors++;
5671 }
5672
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005673 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5674 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5675
Daniel Vetterff9a6752013-06-01 17:16:21 +02005676 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005677 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02005678 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005679 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5680 return -EINVAL;
5681 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005682 /* Compat-code for transition, will disappear. */
5683 if (!intel_crtc->config.clock_set) {
5684 intel_crtc->config.dpll.n = clock.n;
5685 intel_crtc->config.dpll.m1 = clock.m1;
5686 intel_crtc->config.dpll.m2 = clock.m2;
5687 intel_crtc->config.dpll.p1 = clock.p1;
5688 intel_crtc->config.dpll.p2 = clock.p2;
5689 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005690
5691 /* Ensure that the cursor is valid for the new mode before changing... */
5692 intel_crtc_update_cursor(crtc, true);
5693
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005694 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005695 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005696 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005697 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005698 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005699
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005700 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005701 &fp, &reduced_clock,
5702 has_reduced_clock ? &fp2 : NULL);
5703
Daniel Vetter959e16d2013-06-05 13:34:21 +02005704 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02005705 intel_crtc->config.dpll_hw_state.fp0 = fp;
5706 if (has_reduced_clock)
5707 intel_crtc->config.dpll_hw_state.fp1 = fp2;
5708 else
5709 intel_crtc->config.dpll_hw_state.fp1 = fp;
5710
Daniel Vetterb89a1d32013-06-05 13:34:24 +02005711 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005712 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005713 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5714 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005715 return -EINVAL;
5716 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005717 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005718 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005719
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005720 if (intel_crtc->config.has_dp_encoder)
5721 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005722
Daniel Vetterbcd644e2013-06-05 13:34:22 +02005723 if (is_lvds && has_reduced_clock && i915_powersave)
5724 intel_crtc->lowfreq_avail = true;
5725 else
5726 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02005727
5728 if (intel_crtc->config.has_pch_encoder) {
5729 pll = intel_crtc_to_shared_dpll(intel_crtc);
5730
Jesse Barnes79e53942008-11-07 14:24:08 -08005731 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005732
Daniel Vetter8a654f32013-06-01 17:16:22 +02005733 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005734
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005735 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005736 intel_cpu_transcoder_set_m_n(intel_crtc,
5737 &intel_crtc->config.fdi_m_n);
5738 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005739
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005740 if (IS_IVYBRIDGE(dev))
5741 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005742
Daniel Vetter6ff93602013-04-19 11:24:36 +02005743 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005744
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005745 /* Set up the display plane register */
5746 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005747 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005748
Daniel Vetter94352cf2012-07-05 22:51:56 +02005749 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005750
5751 intel_update_watermarks(dev);
5752
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005753 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005754}
5755
Daniel Vetter72419202013-04-04 13:28:53 +02005756static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5757 struct intel_crtc_config *pipe_config)
5758{
5759 struct drm_device *dev = crtc->base.dev;
5760 struct drm_i915_private *dev_priv = dev->dev_private;
5761 enum transcoder transcoder = pipe_config->cpu_transcoder;
5762
5763 pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
5764 pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
5765 pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
5766 & ~TU_SIZE_MASK;
5767 pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
5768 pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
5769 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5770}
5771
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005772static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5773 struct intel_crtc_config *pipe_config)
5774{
5775 struct drm_device *dev = crtc->base.dev;
5776 struct drm_i915_private *dev_priv = dev->dev_private;
5777 uint32_t tmp;
5778
5779 tmp = I915_READ(PF_CTL(crtc->pipe));
5780
5781 if (tmp & PF_ENABLE) {
5782 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
5783 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02005784
5785 /* We currently do not free assignements of panel fitters on
5786 * ivb/hsw (since we don't use the higher upscaling modes which
5787 * differentiates them) so just WARN about this case for now. */
5788 if (IS_GEN7(dev)) {
5789 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
5790 PF_PIPE_SEL_IVB(crtc->pipe));
5791 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005792 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005793}
5794
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005795static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5796 struct intel_crtc_config *pipe_config)
5797{
5798 struct drm_device *dev = crtc->base.dev;
5799 struct drm_i915_private *dev_priv = dev->dev_private;
5800 uint32_t tmp;
5801
Daniel Vettereccb1402013-05-22 00:50:22 +02005802 pipe_config->cpu_transcoder = crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005803 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005804
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005805 tmp = I915_READ(PIPECONF(crtc->pipe));
5806 if (!(tmp & PIPECONF_ENABLE))
5807 return false;
5808
Daniel Vetterab9412b2013-05-03 11:49:46 +02005809 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02005810 struct intel_shared_dpll *pll;
5811
Daniel Vetter88adfff2013-03-28 10:42:01 +01005812 pipe_config->has_pch_encoder = true;
5813
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005814 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
5815 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5816 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005817
5818 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02005819
5820 /* XXX: Can't properly read out the pch dpll pixel multiplier
5821 * since we don't have state tracking for pch clocks yet. */
5822 pipe_config->pixel_multiplier = 1;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005823
5824 if (HAS_PCH_IBX(dev_priv->dev)) {
5825 pipe_config->shared_dpll = crtc->pipe;
5826 } else {
5827 tmp = I915_READ(PCH_DPLL_SEL);
5828 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
5829 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
5830 else
5831 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
5832 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02005833
5834 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
5835
5836 WARN_ON(!pll->get_hw_state(dev_priv, pll,
5837 &pipe_config->dpll_hw_state));
Daniel Vetter6c49f242013-06-06 12:45:25 +02005838 } else {
5839 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005840 }
5841
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005842 intel_get_pipe_timings(crtc, pipe_config);
5843
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005844 ironlake_get_pfit_config(crtc, pipe_config);
5845
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005846 return true;
5847}
5848
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005849static void haswell_modeset_global_resources(struct drm_device *dev)
5850{
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005851 bool enable = false;
5852 struct intel_crtc *crtc;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005853
5854 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Daniel Vettere7a639c2013-05-31 17:49:17 +02005855 if (!crtc->base.enabled)
5856 continue;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005857
Daniel Vettere7a639c2013-05-31 17:49:17 +02005858 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
5859 crtc->config.cpu_transcoder != TRANSCODER_EDP)
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005860 enable = true;
5861 }
5862
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005863 intel_set_power_well(dev, enable);
5864}
5865
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005866static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005867 int x, int y,
5868 struct drm_framebuffer *fb)
5869{
5870 struct drm_device *dev = crtc->dev;
5871 struct drm_i915_private *dev_priv = dev->dev_private;
5872 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005873 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005874 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005875
Daniel Vetterff9a6752013-06-01 17:16:21 +02005876 if (!intel_ddi_pll_mode_set(crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005877 return -EINVAL;
5878
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005879 /* Ensure that the cursor is valid for the new mode before changing... */
5880 intel_crtc_update_cursor(crtc, true);
5881
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005882 if (intel_crtc->config.has_dp_encoder)
5883 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005884
5885 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005886
Daniel Vetter8a654f32013-06-01 17:16:22 +02005887 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005888
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005889 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005890 intel_cpu_transcoder_set_m_n(intel_crtc,
5891 &intel_crtc->config.fdi_m_n);
5892 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005893
Daniel Vetter6ff93602013-04-19 11:24:36 +02005894 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005895
Daniel Vetter50f3b012013-03-27 00:44:56 +01005896 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005897
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005898 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005899 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005900 POSTING_READ(DSPCNTR(plane));
5901
5902 ret = intel_pipe_set_base(crtc, x, y, fb);
5903
5904 intel_update_watermarks(dev);
5905
Jesse Barnes79e53942008-11-07 14:24:08 -08005906 return ret;
5907}
5908
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005909static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5910 struct intel_crtc_config *pipe_config)
5911{
5912 struct drm_device *dev = crtc->base.dev;
5913 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005914 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005915 uint32_t tmp;
5916
Daniel Vettereccb1402013-05-22 00:50:22 +02005917 pipe_config->cpu_transcoder = crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005918 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
5919
Daniel Vettereccb1402013-05-22 00:50:22 +02005920 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
5921 if (tmp & TRANS_DDI_FUNC_ENABLE) {
5922 enum pipe trans_edp_pipe;
5923 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
5924 default:
5925 WARN(1, "unknown pipe linked to edp transcoder\n");
5926 case TRANS_DDI_EDP_INPUT_A_ONOFF:
5927 case TRANS_DDI_EDP_INPUT_A_ON:
5928 trans_edp_pipe = PIPE_A;
5929 break;
5930 case TRANS_DDI_EDP_INPUT_B_ONOFF:
5931 trans_edp_pipe = PIPE_B;
5932 break;
5933 case TRANS_DDI_EDP_INPUT_C_ONOFF:
5934 trans_edp_pipe = PIPE_C;
5935 break;
5936 }
5937
5938 if (trans_edp_pipe == crtc->pipe)
5939 pipe_config->cpu_transcoder = TRANSCODER_EDP;
5940 }
5941
Paulo Zanonib97186f2013-05-03 12:15:36 -03005942 if (!intel_display_power_enabled(dev,
Daniel Vettereccb1402013-05-22 00:50:22 +02005943 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03005944 return false;
5945
Daniel Vettereccb1402013-05-22 00:50:22 +02005946 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005947 if (!(tmp & PIPECONF_ENABLE))
5948 return false;
5949
Daniel Vetter88adfff2013-03-28 10:42:01 +01005950 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03005951 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01005952 * DDI E. So just check whether this pipe is wired to DDI E and whether
5953 * the PCH transcoder is on.
5954 */
Daniel Vettereccb1402013-05-22 00:50:22 +02005955 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01005956 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02005957 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01005958 pipe_config->has_pch_encoder = true;
5959
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005960 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
5961 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5962 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005963
5964 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005965 }
5966
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005967 intel_get_pipe_timings(crtc, pipe_config);
5968
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005969 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
5970 if (intel_display_power_enabled(dev, pfit_domain))
5971 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01005972
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005973 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
5974 (I915_READ(IPS_CTL) & IPS_ENABLE);
5975
Daniel Vetter6c49f242013-06-06 12:45:25 +02005976 pipe_config->pixel_multiplier = 1;
5977
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005978 return true;
5979}
5980
Eric Anholtf564048e2011-03-30 13:01:02 -07005981static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005982 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005983 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07005984{
5985 struct drm_device *dev = crtc->dev;
5986 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01005987 struct drm_encoder_helper_funcs *encoder_funcs;
5988 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07005989 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005990 struct drm_display_mode *adjusted_mode =
5991 &intel_crtc->config.adjusted_mode;
5992 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07005993 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005994 int ret;
5995
Eric Anholt0b701d22011-03-30 13:01:03 -07005996 drm_vblank_pre_modeset(dev, pipe);
5997
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005998 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
5999
Jesse Barnes79e53942008-11-07 14:24:08 -08006000 drm_vblank_post_modeset(dev, pipe);
6001
Daniel Vetter9256aa12012-10-31 19:26:13 +01006002 if (ret != 0)
6003 return ret;
6004
6005 for_each_encoder_on_crtc(dev, crtc, encoder) {
6006 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6007 encoder->base.base.id,
6008 drm_get_encoder_name(&encoder->base),
6009 mode->base.id, mode->name);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006010 if (encoder->mode_set) {
6011 encoder->mode_set(encoder);
6012 } else {
6013 encoder_funcs = encoder->base.helper_private;
6014 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
6015 }
Daniel Vetter9256aa12012-10-31 19:26:13 +01006016 }
6017
6018 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006019}
6020
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006021static bool intel_eld_uptodate(struct drm_connector *connector,
6022 int reg_eldv, uint32_t bits_eldv,
6023 int reg_elda, uint32_t bits_elda,
6024 int reg_edid)
6025{
6026 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6027 uint8_t *eld = connector->eld;
6028 uint32_t i;
6029
6030 i = I915_READ(reg_eldv);
6031 i &= bits_eldv;
6032
6033 if (!eld[0])
6034 return !i;
6035
6036 if (!i)
6037 return false;
6038
6039 i = I915_READ(reg_elda);
6040 i &= ~bits_elda;
6041 I915_WRITE(reg_elda, i);
6042
6043 for (i = 0; i < eld[2]; i++)
6044 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6045 return false;
6046
6047 return true;
6048}
6049
Wu Fengguange0dac652011-09-05 14:25:34 +08006050static void g4x_write_eld(struct drm_connector *connector,
6051 struct drm_crtc *crtc)
6052{
6053 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6054 uint8_t *eld = connector->eld;
6055 uint32_t eldv;
6056 uint32_t len;
6057 uint32_t i;
6058
6059 i = I915_READ(G4X_AUD_VID_DID);
6060
6061 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6062 eldv = G4X_ELDV_DEVCL_DEVBLC;
6063 else
6064 eldv = G4X_ELDV_DEVCTG;
6065
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006066 if (intel_eld_uptodate(connector,
6067 G4X_AUD_CNTL_ST, eldv,
6068 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6069 G4X_HDMIW_HDMIEDID))
6070 return;
6071
Wu Fengguange0dac652011-09-05 14:25:34 +08006072 i = I915_READ(G4X_AUD_CNTL_ST);
6073 i &= ~(eldv | G4X_ELD_ADDR);
6074 len = (i >> 9) & 0x1f; /* ELD buffer size */
6075 I915_WRITE(G4X_AUD_CNTL_ST, i);
6076
6077 if (!eld[0])
6078 return;
6079
6080 len = min_t(uint8_t, eld[2], len);
6081 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6082 for (i = 0; i < len; i++)
6083 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6084
6085 i = I915_READ(G4X_AUD_CNTL_ST);
6086 i |= eldv;
6087 I915_WRITE(G4X_AUD_CNTL_ST, i);
6088}
6089
Wang Xingchao83358c852012-08-16 22:43:37 +08006090static void haswell_write_eld(struct drm_connector *connector,
6091 struct drm_crtc *crtc)
6092{
6093 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6094 uint8_t *eld = connector->eld;
6095 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006096 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006097 uint32_t eldv;
6098 uint32_t i;
6099 int len;
6100 int pipe = to_intel_crtc(crtc)->pipe;
6101 int tmp;
6102
6103 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6104 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6105 int aud_config = HSW_AUD_CFG(pipe);
6106 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6107
6108
6109 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6110
6111 /* Audio output enable */
6112 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6113 tmp = I915_READ(aud_cntrl_st2);
6114 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6115 I915_WRITE(aud_cntrl_st2, tmp);
6116
6117 /* Wait for 1 vertical blank */
6118 intel_wait_for_vblank(dev, pipe);
6119
6120 /* Set ELD valid state */
6121 tmp = I915_READ(aud_cntrl_st2);
6122 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6123 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6124 I915_WRITE(aud_cntrl_st2, tmp);
6125 tmp = I915_READ(aud_cntrl_st2);
6126 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6127
6128 /* Enable HDMI mode */
6129 tmp = I915_READ(aud_config);
6130 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6131 /* clear N_programing_enable and N_value_index */
6132 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6133 I915_WRITE(aud_config, tmp);
6134
6135 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6136
6137 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006138 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006139
6140 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6141 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6142 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6143 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6144 } else
6145 I915_WRITE(aud_config, 0);
6146
6147 if (intel_eld_uptodate(connector,
6148 aud_cntrl_st2, eldv,
6149 aud_cntl_st, IBX_ELD_ADDRESS,
6150 hdmiw_hdmiedid))
6151 return;
6152
6153 i = I915_READ(aud_cntrl_st2);
6154 i &= ~eldv;
6155 I915_WRITE(aud_cntrl_st2, i);
6156
6157 if (!eld[0])
6158 return;
6159
6160 i = I915_READ(aud_cntl_st);
6161 i &= ~IBX_ELD_ADDRESS;
6162 I915_WRITE(aud_cntl_st, i);
6163 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6164 DRM_DEBUG_DRIVER("port num:%d\n", i);
6165
6166 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6167 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6168 for (i = 0; i < len; i++)
6169 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6170
6171 i = I915_READ(aud_cntrl_st2);
6172 i |= eldv;
6173 I915_WRITE(aud_cntrl_st2, i);
6174
6175}
6176
Wu Fengguange0dac652011-09-05 14:25:34 +08006177static void ironlake_write_eld(struct drm_connector *connector,
6178 struct drm_crtc *crtc)
6179{
6180 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6181 uint8_t *eld = connector->eld;
6182 uint32_t eldv;
6183 uint32_t i;
6184 int len;
6185 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006186 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006187 int aud_cntl_st;
6188 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006189 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006190
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006191 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006192 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6193 aud_config = IBX_AUD_CFG(pipe);
6194 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006195 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006196 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006197 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6198 aud_config = CPT_AUD_CFG(pipe);
6199 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006200 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006201 }
6202
Wang Xingchao9b138a82012-08-09 16:52:18 +08006203 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006204
6205 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006206 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006207 if (!i) {
6208 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6209 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006210 eldv = IBX_ELD_VALIDB;
6211 eldv |= IBX_ELD_VALIDB << 4;
6212 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006213 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006214 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006215 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006216 }
6217
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006218 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6219 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6220 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006221 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6222 } else
6223 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006224
6225 if (intel_eld_uptodate(connector,
6226 aud_cntrl_st2, eldv,
6227 aud_cntl_st, IBX_ELD_ADDRESS,
6228 hdmiw_hdmiedid))
6229 return;
6230
Wu Fengguange0dac652011-09-05 14:25:34 +08006231 i = I915_READ(aud_cntrl_st2);
6232 i &= ~eldv;
6233 I915_WRITE(aud_cntrl_st2, i);
6234
6235 if (!eld[0])
6236 return;
6237
Wu Fengguange0dac652011-09-05 14:25:34 +08006238 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006239 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006240 I915_WRITE(aud_cntl_st, i);
6241
6242 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6243 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6244 for (i = 0; i < len; i++)
6245 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6246
6247 i = I915_READ(aud_cntrl_st2);
6248 i |= eldv;
6249 I915_WRITE(aud_cntrl_st2, i);
6250}
6251
6252void intel_write_eld(struct drm_encoder *encoder,
6253 struct drm_display_mode *mode)
6254{
6255 struct drm_crtc *crtc = encoder->crtc;
6256 struct drm_connector *connector;
6257 struct drm_device *dev = encoder->dev;
6258 struct drm_i915_private *dev_priv = dev->dev_private;
6259
6260 connector = drm_select_eld(encoder, mode);
6261 if (!connector)
6262 return;
6263
6264 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6265 connector->base.id,
6266 drm_get_connector_name(connector),
6267 connector->encoder->base.id,
6268 drm_get_encoder_name(connector->encoder));
6269
6270 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6271
6272 if (dev_priv->display.write_eld)
6273 dev_priv->display.write_eld(connector, crtc);
6274}
6275
Jesse Barnes79e53942008-11-07 14:24:08 -08006276/** Loads the palette/gamma unit for the CRTC with the prepared values */
6277void intel_crtc_load_lut(struct drm_crtc *crtc)
6278{
6279 struct drm_device *dev = crtc->dev;
6280 struct drm_i915_private *dev_priv = dev->dev_private;
6281 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006282 enum pipe pipe = intel_crtc->pipe;
6283 int palreg = PALETTE(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006284 int i;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006285 bool reenable_ips = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006286
6287 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006288 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006289 return;
6290
Ville Syrjälä14420bd2013-06-04 13:49:07 +03006291 if (!HAS_PCH_SPLIT(dev_priv->dev))
6292 assert_pll_enabled(dev_priv, pipe);
6293
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006294 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006295 if (HAS_PCH_SPLIT(dev))
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006296 palreg = LGC_PALETTE(pipe);
6297
6298 /* Workaround : Do not read or write the pipe palette/gamma data while
6299 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
6300 */
6301 if (intel_crtc->config.ips_enabled &&
6302 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
6303 GAMMA_MODE_MODE_SPLIT)) {
6304 hsw_disable_ips(intel_crtc);
6305 reenable_ips = true;
6306 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006307
Jesse Barnes79e53942008-11-07 14:24:08 -08006308 for (i = 0; i < 256; i++) {
6309 I915_WRITE(palreg + 4 * i,
6310 (intel_crtc->lut_r[i] << 16) |
6311 (intel_crtc->lut_g[i] << 8) |
6312 intel_crtc->lut_b[i]);
6313 }
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006314
6315 if (reenable_ips)
6316 hsw_enable_ips(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006317}
6318
Chris Wilson560b85b2010-08-07 11:01:38 +01006319static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6320{
6321 struct drm_device *dev = crtc->dev;
6322 struct drm_i915_private *dev_priv = dev->dev_private;
6323 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6324 bool visible = base != 0;
6325 u32 cntl;
6326
6327 if (intel_crtc->cursor_visible == visible)
6328 return;
6329
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006330 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006331 if (visible) {
6332 /* On these chipsets we can only modify the base whilst
6333 * the cursor is disabled.
6334 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006335 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006336
6337 cntl &= ~(CURSOR_FORMAT_MASK);
6338 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6339 cntl |= CURSOR_ENABLE |
6340 CURSOR_GAMMA_ENABLE |
6341 CURSOR_FORMAT_ARGB;
6342 } else
6343 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006344 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006345
6346 intel_crtc->cursor_visible = visible;
6347}
6348
6349static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6350{
6351 struct drm_device *dev = crtc->dev;
6352 struct drm_i915_private *dev_priv = dev->dev_private;
6353 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6354 int pipe = intel_crtc->pipe;
6355 bool visible = base != 0;
6356
6357 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006358 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006359 if (base) {
6360 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6361 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6362 cntl |= pipe << 28; /* Connect to correct pipe */
6363 } else {
6364 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6365 cntl |= CURSOR_MODE_DISABLE;
6366 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006367 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006368
6369 intel_crtc->cursor_visible = visible;
6370 }
6371 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006372 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006373}
6374
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006375static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6376{
6377 struct drm_device *dev = crtc->dev;
6378 struct drm_i915_private *dev_priv = dev->dev_private;
6379 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6380 int pipe = intel_crtc->pipe;
6381 bool visible = base != 0;
6382
6383 if (intel_crtc->cursor_visible != visible) {
6384 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6385 if (base) {
6386 cntl &= ~CURSOR_MODE;
6387 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6388 } else {
6389 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6390 cntl |= CURSOR_MODE_DISABLE;
6391 }
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006392 if (IS_HASWELL(dev))
6393 cntl |= CURSOR_PIPE_CSC_ENABLE;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006394 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6395
6396 intel_crtc->cursor_visible = visible;
6397 }
6398 /* and commit changes on next vblank */
6399 I915_WRITE(CURBASE_IVB(pipe), base);
6400}
6401
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006402/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006403static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6404 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006405{
6406 struct drm_device *dev = crtc->dev;
6407 struct drm_i915_private *dev_priv = dev->dev_private;
6408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6409 int pipe = intel_crtc->pipe;
6410 int x = intel_crtc->cursor_x;
6411 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006412 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006413 bool visible;
6414
6415 pos = 0;
6416
Chris Wilson6b383a72010-09-13 13:54:26 +01006417 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006418 base = intel_crtc->cursor_addr;
6419 if (x > (int) crtc->fb->width)
6420 base = 0;
6421
6422 if (y > (int) crtc->fb->height)
6423 base = 0;
6424 } else
6425 base = 0;
6426
6427 if (x < 0) {
6428 if (x + intel_crtc->cursor_width < 0)
6429 base = 0;
6430
6431 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6432 x = -x;
6433 }
6434 pos |= x << CURSOR_X_SHIFT;
6435
6436 if (y < 0) {
6437 if (y + intel_crtc->cursor_height < 0)
6438 base = 0;
6439
6440 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6441 y = -y;
6442 }
6443 pos |= y << CURSOR_Y_SHIFT;
6444
6445 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006446 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006447 return;
6448
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006449 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006450 I915_WRITE(CURPOS_IVB(pipe), pos);
6451 ivb_update_cursor(crtc, base);
6452 } else {
6453 I915_WRITE(CURPOS(pipe), pos);
6454 if (IS_845G(dev) || IS_I865G(dev))
6455 i845_update_cursor(crtc, base);
6456 else
6457 i9xx_update_cursor(crtc, base);
6458 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006459}
6460
Jesse Barnes79e53942008-11-07 14:24:08 -08006461static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006462 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006463 uint32_t handle,
6464 uint32_t width, uint32_t height)
6465{
6466 struct drm_device *dev = crtc->dev;
6467 struct drm_i915_private *dev_priv = dev->dev_private;
6468 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006469 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006470 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006471 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006472
Jesse Barnes79e53942008-11-07 14:24:08 -08006473 /* if we want to turn off the cursor ignore width and height */
6474 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006475 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006476 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006477 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006478 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006479 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006480 }
6481
6482 /* Currently we only support 64x64 cursors */
6483 if (width != 64 || height != 64) {
6484 DRM_ERROR("we currently only support 64x64 cursors\n");
6485 return -EINVAL;
6486 }
6487
Chris Wilson05394f32010-11-08 19:18:58 +00006488 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006489 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006490 return -ENOENT;
6491
Chris Wilson05394f32010-11-08 19:18:58 +00006492 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006493 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006494 ret = -ENOMEM;
6495 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006496 }
6497
Dave Airlie71acb5e2008-12-30 20:31:46 +10006498 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006499 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006500 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006501 unsigned alignment;
6502
Chris Wilsond9e86c02010-11-10 16:40:20 +00006503 if (obj->tiling_mode) {
6504 DRM_ERROR("cursor cannot be tiled\n");
6505 ret = -EINVAL;
6506 goto fail_locked;
6507 }
6508
Chris Wilson693db182013-03-05 14:52:39 +00006509 /* Note that the w/a also requires 2 PTE of padding following
6510 * the bo. We currently fill all unused PTE with the shadow
6511 * page and so we should always have valid PTE following the
6512 * cursor preventing the VT-d warning.
6513 */
6514 alignment = 0;
6515 if (need_vtd_wa(dev))
6516 alignment = 64*1024;
6517
6518 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006519 if (ret) {
6520 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006521 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006522 }
6523
Chris Wilsond9e86c02010-11-10 16:40:20 +00006524 ret = i915_gem_object_put_fence(obj);
6525 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006526 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006527 goto fail_unpin;
6528 }
6529
Chris Wilson05394f32010-11-08 19:18:58 +00006530 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006531 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006532 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006533 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006534 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6535 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006536 if (ret) {
6537 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006538 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006539 }
Chris Wilson05394f32010-11-08 19:18:58 +00006540 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006541 }
6542
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006543 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04006544 I915_WRITE(CURSIZE, (height << 12) | width);
6545
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006546 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006547 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006548 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006549 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006550 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6551 } else
6552 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006553 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006554 }
Jesse Barnes80824002009-09-10 15:28:06 -07006555
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006556 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006557
6558 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006559 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006560 intel_crtc->cursor_width = width;
6561 intel_crtc->cursor_height = height;
6562
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006563 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006564
Jesse Barnes79e53942008-11-07 14:24:08 -08006565 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006566fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006567 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006568fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006569 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006570fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006571 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006572 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006573}
6574
6575static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6576{
Jesse Barnes79e53942008-11-07 14:24:08 -08006577 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006578
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006579 intel_crtc->cursor_x = x;
6580 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006581
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006582 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08006583
6584 return 0;
6585}
6586
6587/** Sets the color ramps on behalf of RandR */
6588void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6589 u16 blue, int regno)
6590{
6591 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6592
6593 intel_crtc->lut_r[regno] = red >> 8;
6594 intel_crtc->lut_g[regno] = green >> 8;
6595 intel_crtc->lut_b[regno] = blue >> 8;
6596}
6597
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006598void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6599 u16 *blue, int regno)
6600{
6601 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6602
6603 *red = intel_crtc->lut_r[regno] << 8;
6604 *green = intel_crtc->lut_g[regno] << 8;
6605 *blue = intel_crtc->lut_b[regno] << 8;
6606}
6607
Jesse Barnes79e53942008-11-07 14:24:08 -08006608static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006609 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006610{
James Simmons72034252010-08-03 01:33:19 +01006611 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006612 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006613
James Simmons72034252010-08-03 01:33:19 +01006614 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006615 intel_crtc->lut_r[i] = red[i] >> 8;
6616 intel_crtc->lut_g[i] = green[i] >> 8;
6617 intel_crtc->lut_b[i] = blue[i] >> 8;
6618 }
6619
6620 intel_crtc_load_lut(crtc);
6621}
6622
Jesse Barnes79e53942008-11-07 14:24:08 -08006623/* VESA 640x480x72Hz mode to set on the pipe */
6624static struct drm_display_mode load_detect_mode = {
6625 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6626 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6627};
6628
Chris Wilsond2dff872011-04-19 08:36:26 +01006629static struct drm_framebuffer *
6630intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006631 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006632 struct drm_i915_gem_object *obj)
6633{
6634 struct intel_framebuffer *intel_fb;
6635 int ret;
6636
6637 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6638 if (!intel_fb) {
6639 drm_gem_object_unreference_unlocked(&obj->base);
6640 return ERR_PTR(-ENOMEM);
6641 }
6642
6643 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6644 if (ret) {
6645 drm_gem_object_unreference_unlocked(&obj->base);
6646 kfree(intel_fb);
6647 return ERR_PTR(ret);
6648 }
6649
6650 return &intel_fb->base;
6651}
6652
6653static u32
6654intel_framebuffer_pitch_for_width(int width, int bpp)
6655{
6656 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6657 return ALIGN(pitch, 64);
6658}
6659
6660static u32
6661intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6662{
6663 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6664 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6665}
6666
6667static struct drm_framebuffer *
6668intel_framebuffer_create_for_mode(struct drm_device *dev,
6669 struct drm_display_mode *mode,
6670 int depth, int bpp)
6671{
6672 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006673 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006674
6675 obj = i915_gem_alloc_object(dev,
6676 intel_framebuffer_size_for_mode(mode, bpp));
6677 if (obj == NULL)
6678 return ERR_PTR(-ENOMEM);
6679
6680 mode_cmd.width = mode->hdisplay;
6681 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006682 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6683 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006684 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006685
6686 return intel_framebuffer_create(dev, &mode_cmd, obj);
6687}
6688
6689static struct drm_framebuffer *
6690mode_fits_in_fbdev(struct drm_device *dev,
6691 struct drm_display_mode *mode)
6692{
6693 struct drm_i915_private *dev_priv = dev->dev_private;
6694 struct drm_i915_gem_object *obj;
6695 struct drm_framebuffer *fb;
6696
6697 if (dev_priv->fbdev == NULL)
6698 return NULL;
6699
6700 obj = dev_priv->fbdev->ifb.obj;
6701 if (obj == NULL)
6702 return NULL;
6703
6704 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006705 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6706 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006707 return NULL;
6708
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006709 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006710 return NULL;
6711
6712 return fb;
6713}
6714
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006715bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006716 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006717 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006718{
6719 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006720 struct intel_encoder *intel_encoder =
6721 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006722 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006723 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006724 struct drm_crtc *crtc = NULL;
6725 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006726 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006727 int i = -1;
6728
Chris Wilsond2dff872011-04-19 08:36:26 +01006729 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6730 connector->base.id, drm_get_connector_name(connector),
6731 encoder->base.id, drm_get_encoder_name(encoder));
6732
Jesse Barnes79e53942008-11-07 14:24:08 -08006733 /*
6734 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006735 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006736 * - if the connector already has an assigned crtc, use it (but make
6737 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006738 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006739 * - try to find the first unused crtc that can drive this connector,
6740 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006741 */
6742
6743 /* See if we already have a CRTC for this connector */
6744 if (encoder->crtc) {
6745 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006746
Daniel Vetter7b240562012-12-12 00:35:33 +01006747 mutex_lock(&crtc->mutex);
6748
Daniel Vetter24218aa2012-08-12 19:27:11 +02006749 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006750 old->load_detect_temp = false;
6751
6752 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006753 if (connector->dpms != DRM_MODE_DPMS_ON)
6754 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006755
Chris Wilson71731882011-04-19 23:10:58 +01006756 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006757 }
6758
6759 /* Find an unused one (if possible) */
6760 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6761 i++;
6762 if (!(encoder->possible_crtcs & (1 << i)))
6763 continue;
6764 if (!possible_crtc->enabled) {
6765 crtc = possible_crtc;
6766 break;
6767 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006768 }
6769
6770 /*
6771 * If we didn't find an unused CRTC, don't use any.
6772 */
6773 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006774 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6775 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006776 }
6777
Daniel Vetter7b240562012-12-12 00:35:33 +01006778 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006779 intel_encoder->new_crtc = to_intel_crtc(crtc);
6780 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006781
6782 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006783 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006784 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006785 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006786
Chris Wilson64927112011-04-20 07:25:26 +01006787 if (!mode)
6788 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006789
Chris Wilsond2dff872011-04-19 08:36:26 +01006790 /* We need a framebuffer large enough to accommodate all accesses
6791 * that the plane may generate whilst we perform load detection.
6792 * We can not rely on the fbcon either being present (we get called
6793 * during its initialisation to detect all boot displays, or it may
6794 * not even exist) or that it is large enough to satisfy the
6795 * requested mode.
6796 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006797 fb = mode_fits_in_fbdev(dev, mode);
6798 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006799 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006800 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6801 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006802 } else
6803 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006804 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006805 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01006806 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006807 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006808 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006809
Chris Wilsonc0c36b942012-12-19 16:08:43 +00006810 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006811 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006812 if (old->release_fb)
6813 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01006814 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006815 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006816 }
Chris Wilson71731882011-04-19 23:10:58 +01006817
Jesse Barnes79e53942008-11-07 14:24:08 -08006818 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006819 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006820 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006821}
6822
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006823void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006824 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006825{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006826 struct intel_encoder *intel_encoder =
6827 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006828 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01006829 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08006830
Chris Wilsond2dff872011-04-19 08:36:26 +01006831 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6832 connector->base.id, drm_get_connector_name(connector),
6833 encoder->base.id, drm_get_encoder_name(encoder));
6834
Chris Wilson8261b192011-04-19 23:18:09 +01006835 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006836 to_intel_connector(connector)->new_encoder = NULL;
6837 intel_encoder->new_crtc = NULL;
6838 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006839
Daniel Vetter36206362012-12-10 20:42:17 +01006840 if (old->release_fb) {
6841 drm_framebuffer_unregister_private(old->release_fb);
6842 drm_framebuffer_unreference(old->release_fb);
6843 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006844
Daniel Vetter67c96402013-01-23 16:25:09 +00006845 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01006846 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006847 }
6848
Eric Anholtc751ce42010-03-25 11:48:48 -07006849 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006850 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6851 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01006852
6853 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08006854}
6855
6856/* Returns the clock of the currently programmed mode of the given pipe. */
6857static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6858{
6859 struct drm_i915_private *dev_priv = dev->dev_private;
6860 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6861 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006862 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006863 u32 fp;
6864 intel_clock_t clock;
6865
6866 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006867 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006868 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006869 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006870
6871 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006872 if (IS_PINEVIEW(dev)) {
6873 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6874 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006875 } else {
6876 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6877 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6878 }
6879
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006880 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006881 if (IS_PINEVIEW(dev))
6882 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6883 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006884 else
6885 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006886 DPLL_FPA01_P1_POST_DIV_SHIFT);
6887
6888 switch (dpll & DPLL_MODE_MASK) {
6889 case DPLLB_MODE_DAC_SERIAL:
6890 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6891 5 : 10;
6892 break;
6893 case DPLLB_MODE_LVDS:
6894 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6895 7 : 14;
6896 break;
6897 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006898 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006899 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6900 return 0;
6901 }
6902
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006903 if (IS_PINEVIEW(dev))
6904 pineview_clock(96000, &clock);
6905 else
6906 i9xx_clock(96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006907 } else {
6908 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6909
6910 if (is_lvds) {
6911 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6912 DPLL_FPA01_P1_POST_DIV_SHIFT);
6913 clock.p2 = 14;
6914
6915 if ((dpll & PLL_REF_INPUT_MASK) ==
6916 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6917 /* XXX: might not be 66MHz */
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006918 i9xx_clock(66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006919 } else
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006920 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006921 } else {
6922 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6923 clock.p1 = 2;
6924 else {
6925 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6926 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6927 }
6928 if (dpll & PLL_P2_DIVIDE_BY_4)
6929 clock.p2 = 4;
6930 else
6931 clock.p2 = 2;
6932
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006933 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006934 }
6935 }
6936
6937 /* XXX: It would be nice to validate the clocks, but we can't reuse
6938 * i830PllIsValid() because it relies on the xf86_config connector
6939 * configuration being accurate, which it isn't necessarily.
6940 */
6941
6942 return clock.dot;
6943}
6944
6945/** Returns the currently programmed mode of the given pipe. */
6946struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6947 struct drm_crtc *crtc)
6948{
Jesse Barnes548f2452011-02-17 10:40:53 -08006949 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006950 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02006951 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006952 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006953 int htot = I915_READ(HTOTAL(cpu_transcoder));
6954 int hsync = I915_READ(HSYNC(cpu_transcoder));
6955 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6956 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006957
6958 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6959 if (!mode)
6960 return NULL;
6961
6962 mode->clock = intel_crtc_clock_get(dev, crtc);
6963 mode->hdisplay = (htot & 0xffff) + 1;
6964 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6965 mode->hsync_start = (hsync & 0xffff) + 1;
6966 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6967 mode->vdisplay = (vtot & 0xffff) + 1;
6968 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6969 mode->vsync_start = (vsync & 0xffff) + 1;
6970 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6971
6972 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006973
6974 return mode;
6975}
6976
Daniel Vetter3dec0092010-08-20 21:40:52 +02006977static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006978{
6979 struct drm_device *dev = crtc->dev;
6980 drm_i915_private_t *dev_priv = dev->dev_private;
6981 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6982 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006983 int dpll_reg = DPLL(pipe);
6984 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006985
Eric Anholtbad720f2009-10-22 16:11:14 -07006986 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006987 return;
6988
6989 if (!dev_priv->lvds_downclock_avail)
6990 return;
6991
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006992 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006993 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006994 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006995
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006996 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006997
6998 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6999 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007000 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007001
Jesse Barnes652c3932009-08-17 13:31:43 -07007002 dpll = I915_READ(dpll_reg);
7003 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007004 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007005 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007006}
7007
7008static void intel_decrease_pllclock(struct drm_crtc *crtc)
7009{
7010 struct drm_device *dev = crtc->dev;
7011 drm_i915_private_t *dev_priv = dev->dev_private;
7012 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007013
Eric Anholtbad720f2009-10-22 16:11:14 -07007014 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007015 return;
7016
7017 if (!dev_priv->lvds_downclock_avail)
7018 return;
7019
7020 /*
7021 * Since this is called by a timer, we should never get here in
7022 * the manual case.
7023 */
7024 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007025 int pipe = intel_crtc->pipe;
7026 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007027 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007028
Zhao Yakui44d98a62009-10-09 11:39:40 +08007029 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007030
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007031 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007032
Chris Wilson074b5e12012-05-02 12:07:06 +01007033 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007034 dpll |= DISPLAY_RATE_SELECT_FPA1;
7035 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007036 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007037 dpll = I915_READ(dpll_reg);
7038 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007039 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007040 }
7041
7042}
7043
Chris Wilsonf047e392012-07-21 12:31:41 +01007044void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007045{
Chris Wilsonf047e392012-07-21 12:31:41 +01007046 i915_update_gfx_val(dev->dev_private);
7047}
7048
7049void intel_mark_idle(struct drm_device *dev)
7050{
Chris Wilson725a5b52013-01-08 11:02:57 +00007051 struct drm_crtc *crtc;
7052
7053 if (!i915_powersave)
7054 return;
7055
7056 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7057 if (!crtc->fb)
7058 continue;
7059
7060 intel_decrease_pllclock(crtc);
7061 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007062}
7063
Chris Wilsonc65355b2013-06-06 16:53:41 -03007064void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
7065 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01007066{
7067 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007068 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007069
7070 if (!i915_powersave)
7071 return;
7072
Jesse Barnes652c3932009-08-17 13:31:43 -07007073 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007074 if (!crtc->fb)
7075 continue;
7076
Chris Wilsonc65355b2013-06-06 16:53:41 -03007077 if (to_intel_framebuffer(crtc->fb)->obj != obj)
7078 continue;
7079
7080 intel_increase_pllclock(crtc);
7081 if (ring && intel_fbc_enabled(dev))
7082 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07007083 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007084}
7085
Jesse Barnes79e53942008-11-07 14:24:08 -08007086static void intel_crtc_destroy(struct drm_crtc *crtc)
7087{
7088 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007089 struct drm_device *dev = crtc->dev;
7090 struct intel_unpin_work *work;
7091 unsigned long flags;
7092
7093 spin_lock_irqsave(&dev->event_lock, flags);
7094 work = intel_crtc->unpin_work;
7095 intel_crtc->unpin_work = NULL;
7096 spin_unlock_irqrestore(&dev->event_lock, flags);
7097
7098 if (work) {
7099 cancel_work_sync(&work->work);
7100 kfree(work);
7101 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007102
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007103 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7104
Jesse Barnes79e53942008-11-07 14:24:08 -08007105 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007106
Jesse Barnes79e53942008-11-07 14:24:08 -08007107 kfree(intel_crtc);
7108}
7109
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007110static void intel_unpin_work_fn(struct work_struct *__work)
7111{
7112 struct intel_unpin_work *work =
7113 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007114 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007115
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007116 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007117 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007118 drm_gem_object_unreference(&work->pending_flip_obj->base);
7119 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007120
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007121 intel_update_fbc(dev);
7122 mutex_unlock(&dev->struct_mutex);
7123
7124 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7125 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7126
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007127 kfree(work);
7128}
7129
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007130static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007131 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007132{
7133 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7135 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007136 unsigned long flags;
7137
7138 /* Ignore early vblank irqs */
7139 if (intel_crtc == NULL)
7140 return;
7141
7142 spin_lock_irqsave(&dev->event_lock, flags);
7143 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007144
7145 /* Ensure we don't miss a work->pending update ... */
7146 smp_rmb();
7147
7148 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007149 spin_unlock_irqrestore(&dev->event_lock, flags);
7150 return;
7151 }
7152
Chris Wilsone7d841c2012-12-03 11:36:30 +00007153 /* and that the unpin work is consistent wrt ->pending. */
7154 smp_rmb();
7155
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007156 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007157
Rob Clark45a066e2012-10-08 14:50:40 -05007158 if (work->event)
7159 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007160
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007161 drm_vblank_put(dev, intel_crtc->pipe);
7162
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007163 spin_unlock_irqrestore(&dev->event_lock, flags);
7164
Daniel Vetter2c10d572012-12-20 21:24:07 +01007165 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007166
7167 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007168
7169 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007170}
7171
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007172void intel_finish_page_flip(struct drm_device *dev, int pipe)
7173{
7174 drm_i915_private_t *dev_priv = dev->dev_private;
7175 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7176
Mario Kleiner49b14a52010-12-09 07:00:07 +01007177 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007178}
7179
7180void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7181{
7182 drm_i915_private_t *dev_priv = dev->dev_private;
7183 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7184
Mario Kleiner49b14a52010-12-09 07:00:07 +01007185 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007186}
7187
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007188void intel_prepare_page_flip(struct drm_device *dev, int plane)
7189{
7190 drm_i915_private_t *dev_priv = dev->dev_private;
7191 struct intel_crtc *intel_crtc =
7192 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7193 unsigned long flags;
7194
Chris Wilsone7d841c2012-12-03 11:36:30 +00007195 /* NB: An MMIO update of the plane base pointer will also
7196 * generate a page-flip completion irq, i.e. every modeset
7197 * is also accompanied by a spurious intel_prepare_page_flip().
7198 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007199 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007200 if (intel_crtc->unpin_work)
7201 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007202 spin_unlock_irqrestore(&dev->event_lock, flags);
7203}
7204
Chris Wilsone7d841c2012-12-03 11:36:30 +00007205inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7206{
7207 /* Ensure that the work item is consistent when activating it ... */
7208 smp_wmb();
7209 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7210 /* and that it is marked active as soon as the irq could fire. */
7211 smp_wmb();
7212}
7213
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007214static int intel_gen2_queue_flip(struct drm_device *dev,
7215 struct drm_crtc *crtc,
7216 struct drm_framebuffer *fb,
7217 struct drm_i915_gem_object *obj)
7218{
7219 struct drm_i915_private *dev_priv = dev->dev_private;
7220 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007221 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007222 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007223 int ret;
7224
Daniel Vetter6d90c952012-04-26 23:28:05 +02007225 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007226 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007227 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007228
Daniel Vetter6d90c952012-04-26 23:28:05 +02007229 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007230 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007231 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007232
7233 /* Can't queue multiple flips, so wait for the previous
7234 * one to finish before executing the next.
7235 */
7236 if (intel_crtc->plane)
7237 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7238 else
7239 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007240 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7241 intel_ring_emit(ring, MI_NOOP);
7242 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7243 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7244 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007245 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007246 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007247
7248 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007249 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007250 return 0;
7251
7252err_unpin:
7253 intel_unpin_fb_obj(obj);
7254err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007255 return ret;
7256}
7257
7258static int intel_gen3_queue_flip(struct drm_device *dev,
7259 struct drm_crtc *crtc,
7260 struct drm_framebuffer *fb,
7261 struct drm_i915_gem_object *obj)
7262{
7263 struct drm_i915_private *dev_priv = dev->dev_private;
7264 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007265 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007266 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007267 int ret;
7268
Daniel Vetter6d90c952012-04-26 23:28:05 +02007269 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007270 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007271 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007272
Daniel Vetter6d90c952012-04-26 23:28:05 +02007273 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007274 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007275 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007276
7277 if (intel_crtc->plane)
7278 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7279 else
7280 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007281 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7282 intel_ring_emit(ring, MI_NOOP);
7283 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7284 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7285 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007286 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007287 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007288
Chris Wilsone7d841c2012-12-03 11:36:30 +00007289 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007290 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007291 return 0;
7292
7293err_unpin:
7294 intel_unpin_fb_obj(obj);
7295err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007296 return ret;
7297}
7298
7299static int intel_gen4_queue_flip(struct drm_device *dev,
7300 struct drm_crtc *crtc,
7301 struct drm_framebuffer *fb,
7302 struct drm_i915_gem_object *obj)
7303{
7304 struct drm_i915_private *dev_priv = dev->dev_private;
7305 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7306 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007307 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007308 int ret;
7309
Daniel Vetter6d90c952012-04-26 23:28:05 +02007310 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007311 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007312 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007313
Daniel Vetter6d90c952012-04-26 23:28:05 +02007314 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007315 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007316 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007317
7318 /* i965+ uses the linear or tiled offsets from the
7319 * Display Registers (which do not change across a page-flip)
7320 * so we need only reprogram the base address.
7321 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007322 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7323 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7324 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007325 intel_ring_emit(ring,
7326 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7327 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007328
7329 /* XXX Enabling the panel-fitter across page-flip is so far
7330 * untested on non-native modes, so ignore it for now.
7331 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7332 */
7333 pf = 0;
7334 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007335 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007336
7337 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007338 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007339 return 0;
7340
7341err_unpin:
7342 intel_unpin_fb_obj(obj);
7343err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007344 return ret;
7345}
7346
7347static int intel_gen6_queue_flip(struct drm_device *dev,
7348 struct drm_crtc *crtc,
7349 struct drm_framebuffer *fb,
7350 struct drm_i915_gem_object *obj)
7351{
7352 struct drm_i915_private *dev_priv = dev->dev_private;
7353 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007354 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007355 uint32_t pf, pipesrc;
7356 int ret;
7357
Daniel Vetter6d90c952012-04-26 23:28:05 +02007358 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007359 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007360 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007361
Daniel Vetter6d90c952012-04-26 23:28:05 +02007362 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007363 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007364 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007365
Daniel Vetter6d90c952012-04-26 23:28:05 +02007366 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7367 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7368 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007369 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007370
Chris Wilson99d9acd2012-04-17 20:37:00 +01007371 /* Contrary to the suggestions in the documentation,
7372 * "Enable Panel Fitter" does not seem to be required when page
7373 * flipping with a non-native mode, and worse causes a normal
7374 * modeset to fail.
7375 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7376 */
7377 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007378 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007379 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007380
7381 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007382 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007383 return 0;
7384
7385err_unpin:
7386 intel_unpin_fb_obj(obj);
7387err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007388 return ret;
7389}
7390
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007391/*
7392 * On gen7 we currently use the blit ring because (in early silicon at least)
7393 * the render ring doesn't give us interrpts for page flip completion, which
7394 * means clients will hang after the first flip is queued. Fortunately the
7395 * blit ring generates interrupts properly, so use it instead.
7396 */
7397static int intel_gen7_queue_flip(struct drm_device *dev,
7398 struct drm_crtc *crtc,
7399 struct drm_framebuffer *fb,
7400 struct drm_i915_gem_object *obj)
7401{
7402 struct drm_i915_private *dev_priv = dev->dev_private;
7403 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7404 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007405 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007406 int ret;
7407
7408 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7409 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007410 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007411
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007412 switch(intel_crtc->plane) {
7413 case PLANE_A:
7414 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7415 break;
7416 case PLANE_B:
7417 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7418 break;
7419 case PLANE_C:
7420 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7421 break;
7422 default:
7423 WARN_ONCE(1, "unknown plane in flip command\n");
7424 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007425 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007426 }
7427
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007428 ret = intel_ring_begin(ring, 4);
7429 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007430 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007431
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007432 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007433 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007434 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007435 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007436
7437 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007438 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007439 return 0;
7440
7441err_unpin:
7442 intel_unpin_fb_obj(obj);
7443err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007444 return ret;
7445}
7446
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007447static int intel_default_queue_flip(struct drm_device *dev,
7448 struct drm_crtc *crtc,
7449 struct drm_framebuffer *fb,
7450 struct drm_i915_gem_object *obj)
7451{
7452 return -ENODEV;
7453}
7454
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007455static int intel_crtc_page_flip(struct drm_crtc *crtc,
7456 struct drm_framebuffer *fb,
7457 struct drm_pending_vblank_event *event)
7458{
7459 struct drm_device *dev = crtc->dev;
7460 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007461 struct drm_framebuffer *old_fb = crtc->fb;
7462 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007463 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7464 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007465 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007466 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007467
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007468 /* Can't change pixel format via MI display flips. */
7469 if (fb->pixel_format != crtc->fb->pixel_format)
7470 return -EINVAL;
7471
7472 /*
7473 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7474 * Note that pitch changes could also affect these register.
7475 */
7476 if (INTEL_INFO(dev)->gen > 3 &&
7477 (fb->offsets[0] != crtc->fb->offsets[0] ||
7478 fb->pitches[0] != crtc->fb->pitches[0]))
7479 return -EINVAL;
7480
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007481 work = kzalloc(sizeof *work, GFP_KERNEL);
7482 if (work == NULL)
7483 return -ENOMEM;
7484
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007485 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007486 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007487 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007488 INIT_WORK(&work->work, intel_unpin_work_fn);
7489
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007490 ret = drm_vblank_get(dev, intel_crtc->pipe);
7491 if (ret)
7492 goto free_work;
7493
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007494 /* We borrow the event spin lock for protecting unpin_work */
7495 spin_lock_irqsave(&dev->event_lock, flags);
7496 if (intel_crtc->unpin_work) {
7497 spin_unlock_irqrestore(&dev->event_lock, flags);
7498 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007499 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007500
7501 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007502 return -EBUSY;
7503 }
7504 intel_crtc->unpin_work = work;
7505 spin_unlock_irqrestore(&dev->event_lock, flags);
7506
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007507 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7508 flush_workqueue(dev_priv->wq);
7509
Chris Wilson79158102012-05-23 11:13:58 +01007510 ret = i915_mutex_lock_interruptible(dev);
7511 if (ret)
7512 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007513
Jesse Barnes75dfca82010-02-10 15:09:44 -08007514 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007515 drm_gem_object_reference(&work->old_fb_obj->base);
7516 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007517
7518 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007519
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007520 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007521
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007522 work->enable_stall_check = true;
7523
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007524 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02007525 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007526
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007527 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7528 if (ret)
7529 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007530
Chris Wilson7782de32011-07-08 12:22:41 +01007531 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03007532 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007533 mutex_unlock(&dev->struct_mutex);
7534
Jesse Barnese5510fa2010-07-01 16:48:37 -07007535 trace_i915_flip_request(intel_crtc->plane, obj);
7536
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007537 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007538
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007539cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007540 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007541 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007542 drm_gem_object_unreference(&work->old_fb_obj->base);
7543 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007544 mutex_unlock(&dev->struct_mutex);
7545
Chris Wilson79158102012-05-23 11:13:58 +01007546cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007547 spin_lock_irqsave(&dev->event_lock, flags);
7548 intel_crtc->unpin_work = NULL;
7549 spin_unlock_irqrestore(&dev->event_lock, flags);
7550
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007551 drm_vblank_put(dev, intel_crtc->pipe);
7552free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007553 kfree(work);
7554
7555 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007556}
7557
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007558static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007559 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7560 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007561};
7562
Daniel Vetter50f56112012-07-02 09:35:43 +02007563static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7564 struct drm_crtc *crtc)
7565{
7566 struct drm_device *dev;
7567 struct drm_crtc *tmp;
7568 int crtc_mask = 1;
7569
7570 WARN(!crtc, "checking null crtc?\n");
7571
7572 dev = crtc->dev;
7573
7574 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7575 if (tmp == crtc)
7576 break;
7577 crtc_mask <<= 1;
7578 }
7579
7580 if (encoder->possible_crtcs & crtc_mask)
7581 return true;
7582 return false;
7583}
7584
Daniel Vetter9a935852012-07-05 22:34:27 +02007585/**
7586 * intel_modeset_update_staged_output_state
7587 *
7588 * Updates the staged output configuration state, e.g. after we've read out the
7589 * current hw state.
7590 */
7591static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7592{
7593 struct intel_encoder *encoder;
7594 struct intel_connector *connector;
7595
7596 list_for_each_entry(connector, &dev->mode_config.connector_list,
7597 base.head) {
7598 connector->new_encoder =
7599 to_intel_encoder(connector->base.encoder);
7600 }
7601
7602 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7603 base.head) {
7604 encoder->new_crtc =
7605 to_intel_crtc(encoder->base.crtc);
7606 }
7607}
7608
7609/**
7610 * intel_modeset_commit_output_state
7611 *
7612 * This function copies the stage display pipe configuration to the real one.
7613 */
7614static void intel_modeset_commit_output_state(struct drm_device *dev)
7615{
7616 struct intel_encoder *encoder;
7617 struct intel_connector *connector;
7618
7619 list_for_each_entry(connector, &dev->mode_config.connector_list,
7620 base.head) {
7621 connector->base.encoder = &connector->new_encoder->base;
7622 }
7623
7624 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7625 base.head) {
7626 encoder->base.crtc = &encoder->new_crtc->base;
7627 }
7628}
7629
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007630static void
7631connected_sink_compute_bpp(struct intel_connector * connector,
7632 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007633{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007634 int bpp = pipe_config->pipe_bpp;
7635
7636 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
7637 connector->base.base.id,
7638 drm_get_connector_name(&connector->base));
7639
7640 /* Don't use an invalid EDID bpc value */
7641 if (connector->base.display_info.bpc &&
7642 connector->base.display_info.bpc * 3 < bpp) {
7643 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
7644 bpp, connector->base.display_info.bpc*3);
7645 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
7646 }
7647
7648 /* Clamp bpp to 8 on screens without EDID 1.4 */
7649 if (connector->base.display_info.bpc == 0 && bpp > 24) {
7650 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
7651 bpp);
7652 pipe_config->pipe_bpp = 24;
7653 }
7654}
7655
7656static int
7657compute_baseline_pipe_bpp(struct intel_crtc *crtc,
7658 struct drm_framebuffer *fb,
7659 struct intel_crtc_config *pipe_config)
7660{
7661 struct drm_device *dev = crtc->base.dev;
7662 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007663 int bpp;
7664
Daniel Vetterd42264b2013-03-28 16:38:08 +01007665 switch (fb->pixel_format) {
7666 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007667 bpp = 8*3; /* since we go through a colormap */
7668 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007669 case DRM_FORMAT_XRGB1555:
7670 case DRM_FORMAT_ARGB1555:
7671 /* checked in intel_framebuffer_init already */
7672 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
7673 return -EINVAL;
7674 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007675 bpp = 6*3; /* min is 18bpp */
7676 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007677 case DRM_FORMAT_XBGR8888:
7678 case DRM_FORMAT_ABGR8888:
7679 /* checked in intel_framebuffer_init already */
7680 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7681 return -EINVAL;
7682 case DRM_FORMAT_XRGB8888:
7683 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007684 bpp = 8*3;
7685 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007686 case DRM_FORMAT_XRGB2101010:
7687 case DRM_FORMAT_ARGB2101010:
7688 case DRM_FORMAT_XBGR2101010:
7689 case DRM_FORMAT_ABGR2101010:
7690 /* checked in intel_framebuffer_init already */
7691 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01007692 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007693 bpp = 10*3;
7694 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01007695 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007696 default:
7697 DRM_DEBUG_KMS("unsupported depth\n");
7698 return -EINVAL;
7699 }
7700
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007701 pipe_config->pipe_bpp = bpp;
7702
7703 /* Clamp display bpp to EDID value */
7704 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007705 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02007706 if (!connector->new_encoder ||
7707 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007708 continue;
7709
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007710 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007711 }
7712
7713 return bpp;
7714}
7715
Daniel Vetterc0b03412013-05-28 12:05:54 +02007716static void intel_dump_pipe_config(struct intel_crtc *crtc,
7717 struct intel_crtc_config *pipe_config,
7718 const char *context)
7719{
7720 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
7721 context, pipe_name(crtc->pipe));
7722
7723 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
7724 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
7725 pipe_config->pipe_bpp, pipe_config->dither);
7726 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
7727 pipe_config->has_pch_encoder,
7728 pipe_config->fdi_lanes,
7729 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
7730 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
7731 pipe_config->fdi_m_n.tu);
7732 DRM_DEBUG_KMS("requested mode:\n");
7733 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
7734 DRM_DEBUG_KMS("adjusted mode:\n");
7735 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
7736 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
7737 pipe_config->gmch_pfit.control,
7738 pipe_config->gmch_pfit.pgm_ratios,
7739 pipe_config->gmch_pfit.lvds_border_bits);
7740 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
7741 pipe_config->pch_pfit.pos,
7742 pipe_config->pch_pfit.size);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007743 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Daniel Vetterc0b03412013-05-28 12:05:54 +02007744}
7745
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02007746static bool check_encoder_cloning(struct drm_crtc *crtc)
7747{
7748 int num_encoders = 0;
7749 bool uncloneable_encoders = false;
7750 struct intel_encoder *encoder;
7751
7752 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
7753 base.head) {
7754 if (&encoder->new_crtc->base != crtc)
7755 continue;
7756
7757 num_encoders++;
7758 if (!encoder->cloneable)
7759 uncloneable_encoders = true;
7760 }
7761
7762 return !(num_encoders > 1 && uncloneable_encoders);
7763}
7764
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007765static struct intel_crtc_config *
7766intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007767 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007768 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02007769{
7770 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02007771 struct drm_encoder_helper_funcs *encoder_funcs;
7772 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007773 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01007774 int plane_bpp, ret = -EINVAL;
7775 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02007776
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02007777 if (!check_encoder_cloning(crtc)) {
7778 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
7779 return ERR_PTR(-EINVAL);
7780 }
7781
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007782 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7783 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02007784 return ERR_PTR(-ENOMEM);
7785
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007786 drm_mode_copy(&pipe_config->adjusted_mode, mode);
7787 drm_mode_copy(&pipe_config->requested_mode, mode);
Daniel Vettereccb1402013-05-22 00:50:22 +02007788 pipe_config->cpu_transcoder = to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007789 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007790
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007791 /* Compute a starting value for pipe_config->pipe_bpp taking the source
7792 * plane pixel format and any sink constraints into account. Returns the
7793 * source plane bpp so that dithering can be selected on mismatches
7794 * after encoders and crtc also have had their say. */
7795 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
7796 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007797 if (plane_bpp < 0)
7798 goto fail;
7799
Daniel Vettere29c22c2013-02-21 00:00:16 +01007800encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02007801 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02007802 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02007803 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02007804
Daniel Vetter7758a112012-07-08 19:40:39 +02007805 /* Pass our mode to the connectors and the CRTC to give them a chance to
7806 * adjust it according to limitations or connector properties, and also
7807 * a chance to reject the mode entirely.
7808 */
7809 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7810 base.head) {
7811
7812 if (&encoder->new_crtc->base != crtc)
7813 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01007814
7815 if (encoder->compute_config) {
7816 if (!(encoder->compute_config(encoder, pipe_config))) {
7817 DRM_DEBUG_KMS("Encoder config failure\n");
7818 goto fail;
7819 }
7820
7821 continue;
7822 }
7823
Daniel Vetter7758a112012-07-08 19:40:39 +02007824 encoder_funcs = encoder->base.helper_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007825 if (!(encoder_funcs->mode_fixup(&encoder->base,
7826 &pipe_config->requested_mode,
7827 &pipe_config->adjusted_mode))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007828 DRM_DEBUG_KMS("Encoder fixup failed\n");
7829 goto fail;
7830 }
7831 }
7832
Daniel Vetterff9a6752013-06-01 17:16:21 +02007833 /* Set default port clock if not overwritten by the encoder. Needs to be
7834 * done afterwards in case the encoder adjusts the mode. */
7835 if (!pipe_config->port_clock)
7836 pipe_config->port_clock = pipe_config->adjusted_mode.clock;
7837
Daniel Vettera43f6e02013-06-07 23:10:32 +02007838 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01007839 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007840 DRM_DEBUG_KMS("CRTC fixup failed\n");
7841 goto fail;
7842 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01007843
7844 if (ret == RETRY) {
7845 if (WARN(!retry, "loop in pipe configuration computation\n")) {
7846 ret = -EINVAL;
7847 goto fail;
7848 }
7849
7850 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
7851 retry = false;
7852 goto encoder_retry;
7853 }
7854
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007855 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
7856 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
7857 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
7858
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007859 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02007860fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007861 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01007862 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02007863}
7864
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007865/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7866 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7867static void
7868intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7869 unsigned *prepare_pipes, unsigned *disable_pipes)
7870{
7871 struct intel_crtc *intel_crtc;
7872 struct drm_device *dev = crtc->dev;
7873 struct intel_encoder *encoder;
7874 struct intel_connector *connector;
7875 struct drm_crtc *tmp_crtc;
7876
7877 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7878
7879 /* Check which crtcs have changed outputs connected to them, these need
7880 * to be part of the prepare_pipes mask. We don't (yet) support global
7881 * modeset across multiple crtcs, so modeset_pipes will only have one
7882 * bit set at most. */
7883 list_for_each_entry(connector, &dev->mode_config.connector_list,
7884 base.head) {
7885 if (connector->base.encoder == &connector->new_encoder->base)
7886 continue;
7887
7888 if (connector->base.encoder) {
7889 tmp_crtc = connector->base.encoder->crtc;
7890
7891 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7892 }
7893
7894 if (connector->new_encoder)
7895 *prepare_pipes |=
7896 1 << connector->new_encoder->new_crtc->pipe;
7897 }
7898
7899 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7900 base.head) {
7901 if (encoder->base.crtc == &encoder->new_crtc->base)
7902 continue;
7903
7904 if (encoder->base.crtc) {
7905 tmp_crtc = encoder->base.crtc;
7906
7907 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7908 }
7909
7910 if (encoder->new_crtc)
7911 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7912 }
7913
7914 /* Check for any pipes that will be fully disabled ... */
7915 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7916 base.head) {
7917 bool used = false;
7918
7919 /* Don't try to disable disabled crtcs. */
7920 if (!intel_crtc->base.enabled)
7921 continue;
7922
7923 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7924 base.head) {
7925 if (encoder->new_crtc == intel_crtc)
7926 used = true;
7927 }
7928
7929 if (!used)
7930 *disable_pipes |= 1 << intel_crtc->pipe;
7931 }
7932
7933
7934 /* set_mode is also used to update properties on life display pipes. */
7935 intel_crtc = to_intel_crtc(crtc);
7936 if (crtc->enabled)
7937 *prepare_pipes |= 1 << intel_crtc->pipe;
7938
Daniel Vetterb6c51642013-04-12 18:48:43 +02007939 /*
7940 * For simplicity do a full modeset on any pipe where the output routing
7941 * changed. We could be more clever, but that would require us to be
7942 * more careful with calling the relevant encoder->mode_set functions.
7943 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007944 if (*prepare_pipes)
7945 *modeset_pipes = *prepare_pipes;
7946
7947 /* ... and mask these out. */
7948 *modeset_pipes &= ~(*disable_pipes);
7949 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02007950
7951 /*
7952 * HACK: We don't (yet) fully support global modesets. intel_set_config
7953 * obies this rule, but the modeset restore mode of
7954 * intel_modeset_setup_hw_state does not.
7955 */
7956 *modeset_pipes &= 1 << intel_crtc->pipe;
7957 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02007958
7959 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7960 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007961}
7962
Daniel Vetterea9d7582012-07-10 10:42:52 +02007963static bool intel_crtc_in_use(struct drm_crtc *crtc)
7964{
7965 struct drm_encoder *encoder;
7966 struct drm_device *dev = crtc->dev;
7967
7968 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7969 if (encoder->crtc == crtc)
7970 return true;
7971
7972 return false;
7973}
7974
7975static void
7976intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7977{
7978 struct intel_encoder *intel_encoder;
7979 struct intel_crtc *intel_crtc;
7980 struct drm_connector *connector;
7981
7982 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7983 base.head) {
7984 if (!intel_encoder->base.crtc)
7985 continue;
7986
7987 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7988
7989 if (prepare_pipes & (1 << intel_crtc->pipe))
7990 intel_encoder->connectors_active = false;
7991 }
7992
7993 intel_modeset_commit_output_state(dev);
7994
7995 /* Update computed state. */
7996 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7997 base.head) {
7998 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
7999 }
8000
8001 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8002 if (!connector->encoder || !connector->encoder->crtc)
8003 continue;
8004
8005 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8006
8007 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008008 struct drm_property *dpms_property =
8009 dev->mode_config.dpms_property;
8010
Daniel Vetterea9d7582012-07-10 10:42:52 +02008011 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008012 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008013 dpms_property,
8014 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008015
8016 intel_encoder = to_intel_encoder(connector->encoder);
8017 intel_encoder->connectors_active = true;
8018 }
8019 }
8020
8021}
8022
Daniel Vetter25c5b262012-07-08 22:08:04 +02008023#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8024 list_for_each_entry((intel_crtc), \
8025 &(dev)->mode_config.crtc_list, \
8026 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008027 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008028
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008029static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008030intel_pipe_config_compare(struct drm_device *dev,
8031 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008032 struct intel_crtc_config *pipe_config)
8033{
Daniel Vetter66e985c2013-06-05 13:34:20 +02008034#define PIPE_CONF_CHECK_X(name) \
8035 if (current_config->name != pipe_config->name) { \
8036 DRM_ERROR("mismatch in " #name " " \
8037 "(expected 0x%08x, found 0x%08x)\n", \
8038 current_config->name, \
8039 pipe_config->name); \
8040 return false; \
8041 }
8042
Daniel Vetter08a24032013-04-19 11:25:34 +02008043#define PIPE_CONF_CHECK_I(name) \
8044 if (current_config->name != pipe_config->name) { \
8045 DRM_ERROR("mismatch in " #name " " \
8046 "(expected %i, found %i)\n", \
8047 current_config->name, \
8048 pipe_config->name); \
8049 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008050 }
8051
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008052#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8053 if ((current_config->name ^ pipe_config->name) & (mask)) { \
8054 DRM_ERROR("mismatch in " #name " " \
8055 "(expected %i, found %i)\n", \
8056 current_config->name & (mask), \
8057 pipe_config->name & (mask)); \
8058 return false; \
8059 }
8060
Daniel Vetterbb760062013-06-06 14:55:52 +02008061#define PIPE_CONF_QUIRK(quirk) \
8062 ((current_config->quirks | pipe_config->quirks) & (quirk))
8063
Daniel Vettereccb1402013-05-22 00:50:22 +02008064 PIPE_CONF_CHECK_I(cpu_transcoder);
8065
Daniel Vetter08a24032013-04-19 11:25:34 +02008066 PIPE_CONF_CHECK_I(has_pch_encoder);
8067 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008068 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8069 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8070 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8071 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8072 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008073
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008074 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8075 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8076 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8077 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8078 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8079 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8080
8081 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8082 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8083 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8084 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8085 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8086 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8087
Daniel Vetter6c49f242013-06-06 12:45:25 +02008088 if (!HAS_PCH_SPLIT(dev))
8089 PIPE_CONF_CHECK_I(pixel_multiplier);
8090
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008091 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8092 DRM_MODE_FLAG_INTERLACE);
8093
Daniel Vetterbb760062013-06-06 14:55:52 +02008094 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
8095 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8096 DRM_MODE_FLAG_PHSYNC);
8097 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8098 DRM_MODE_FLAG_NHSYNC);
8099 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8100 DRM_MODE_FLAG_PVSYNC);
8101 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8102 DRM_MODE_FLAG_NVSYNC);
8103 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008104
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008105 PIPE_CONF_CHECK_I(requested_mode.hdisplay);
8106 PIPE_CONF_CHECK_I(requested_mode.vdisplay);
8107
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008108 PIPE_CONF_CHECK_I(gmch_pfit.control);
8109 /* pfit ratios are autocomputed by the hw on gen4+ */
8110 if (INTEL_INFO(dev)->gen < 4)
8111 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8112 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
8113 PIPE_CONF_CHECK_I(pch_pfit.pos);
8114 PIPE_CONF_CHECK_I(pch_pfit.size);
8115
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008116 PIPE_CONF_CHECK_I(ips_enabled);
8117
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008118 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008119 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008120 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008121 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
8122 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008123
Daniel Vetter66e985c2013-06-05 13:34:20 +02008124#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02008125#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008126#undef PIPE_CONF_CHECK_FLAGS
Daniel Vetterbb760062013-06-06 14:55:52 +02008127#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008128
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008129 return true;
8130}
8131
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008132static void
8133check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008134{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008135 struct intel_connector *connector;
8136
8137 list_for_each_entry(connector, &dev->mode_config.connector_list,
8138 base.head) {
8139 /* This also checks the encoder/connector hw state with the
8140 * ->get_hw_state callbacks. */
8141 intel_connector_check_state(connector);
8142
8143 WARN(&connector->new_encoder->base != connector->base.encoder,
8144 "connector's staged encoder doesn't match current encoder\n");
8145 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008146}
8147
8148static void
8149check_encoder_state(struct drm_device *dev)
8150{
8151 struct intel_encoder *encoder;
8152 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008153
8154 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8155 base.head) {
8156 bool enabled = false;
8157 bool active = false;
8158 enum pipe pipe, tracked_pipe;
8159
8160 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8161 encoder->base.base.id,
8162 drm_get_encoder_name(&encoder->base));
8163
8164 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8165 "encoder's stage crtc doesn't match current crtc\n");
8166 WARN(encoder->connectors_active && !encoder->base.crtc,
8167 "encoder's active_connectors set, but no crtc\n");
8168
8169 list_for_each_entry(connector, &dev->mode_config.connector_list,
8170 base.head) {
8171 if (connector->base.encoder != &encoder->base)
8172 continue;
8173 enabled = true;
8174 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8175 active = true;
8176 }
8177 WARN(!!encoder->base.crtc != enabled,
8178 "encoder's enabled state mismatch "
8179 "(expected %i, found %i)\n",
8180 !!encoder->base.crtc, enabled);
8181 WARN(active && !encoder->base.crtc,
8182 "active encoder with no crtc\n");
8183
8184 WARN(encoder->connectors_active != active,
8185 "encoder's computed active state doesn't match tracked active state "
8186 "(expected %i, found %i)\n", active, encoder->connectors_active);
8187
8188 active = encoder->get_hw_state(encoder, &pipe);
8189 WARN(active != encoder->connectors_active,
8190 "encoder's hw state doesn't match sw tracking "
8191 "(expected %i, found %i)\n",
8192 encoder->connectors_active, active);
8193
8194 if (!encoder->base.crtc)
8195 continue;
8196
8197 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8198 WARN(active && pipe != tracked_pipe,
8199 "active encoder's pipe doesn't match"
8200 "(expected %i, found %i)\n",
8201 tracked_pipe, pipe);
8202
8203 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008204}
8205
8206static void
8207check_crtc_state(struct drm_device *dev)
8208{
8209 drm_i915_private_t *dev_priv = dev->dev_private;
8210 struct intel_crtc *crtc;
8211 struct intel_encoder *encoder;
8212 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008213
8214 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8215 base.head) {
8216 bool enabled = false;
8217 bool active = false;
8218
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008219 memset(&pipe_config, 0, sizeof(pipe_config));
8220
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008221 DRM_DEBUG_KMS("[CRTC:%d]\n",
8222 crtc->base.base.id);
8223
8224 WARN(crtc->active && !crtc->base.enabled,
8225 "active crtc, but not enabled in sw tracking\n");
8226
8227 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8228 base.head) {
8229 if (encoder->base.crtc != &crtc->base)
8230 continue;
8231 enabled = true;
8232 if (encoder->connectors_active)
8233 active = true;
8234 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008235
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008236 WARN(active != crtc->active,
8237 "crtc's computed active state doesn't match tracked active state "
8238 "(expected %i, found %i)\n", active, crtc->active);
8239 WARN(enabled != crtc->base.enabled,
8240 "crtc's computed enabled state doesn't match tracked enabled state "
8241 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8242
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008243 active = dev_priv->display.get_pipe_config(crtc,
8244 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02008245
8246 /* hw state is inconsistent with the pipe A quirk */
8247 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
8248 active = crtc->active;
8249
Daniel Vetter6c49f242013-06-06 12:45:25 +02008250 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8251 base.head) {
8252 if (encoder->base.crtc != &crtc->base)
8253 continue;
8254 if (encoder->get_config)
8255 encoder->get_config(encoder, &pipe_config);
8256 }
8257
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008258 WARN(crtc->active != active,
8259 "crtc active state doesn't match with hw state "
8260 "(expected %i, found %i)\n", crtc->active, active);
8261
Daniel Vetterc0b03412013-05-28 12:05:54 +02008262 if (active &&
8263 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
8264 WARN(1, "pipe state doesn't match!\n");
8265 intel_dump_pipe_config(crtc, &pipe_config,
8266 "[hw state]");
8267 intel_dump_pipe_config(crtc, &crtc->config,
8268 "[sw state]");
8269 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008270 }
8271}
8272
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008273static void
8274check_shared_dpll_state(struct drm_device *dev)
8275{
8276 drm_i915_private_t *dev_priv = dev->dev_private;
8277 struct intel_crtc *crtc;
8278 struct intel_dpll_hw_state dpll_hw_state;
8279 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02008280
8281 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8282 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
8283 int enabled_crtcs = 0, active_crtcs = 0;
8284 bool active;
8285
8286 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
8287
8288 DRM_DEBUG_KMS("%s\n", pll->name);
8289
8290 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
8291
8292 WARN(pll->active > pll->refcount,
8293 "more active pll users than references: %i vs %i\n",
8294 pll->active, pll->refcount);
8295 WARN(pll->active && !pll->on,
8296 "pll in active use but not on in sw tracking\n");
8297 WARN(pll->on != active,
8298 "pll on state mismatch (expected %i, found %i)\n",
8299 pll->on, active);
8300
8301 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8302 base.head) {
8303 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
8304 enabled_crtcs++;
8305 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
8306 active_crtcs++;
8307 }
8308 WARN(pll->active != active_crtcs,
8309 "pll active crtcs mismatch (expected %i, found %i)\n",
8310 pll->active, active_crtcs);
8311 WARN(pll->refcount != enabled_crtcs,
8312 "pll enabled crtcs mismatch (expected %i, found %i)\n",
8313 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008314
8315 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
8316 sizeof(dpll_hw_state)),
8317 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02008318 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008319}
8320
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008321void
8322intel_modeset_check_state(struct drm_device *dev)
8323{
8324 check_connector_state(dev);
8325 check_encoder_state(dev);
8326 check_crtc_state(dev);
8327 check_shared_dpll_state(dev);
8328}
8329
Daniel Vetterf30da182013-04-11 20:22:50 +02008330static int __intel_set_mode(struct drm_crtc *crtc,
8331 struct drm_display_mode *mode,
8332 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02008333{
8334 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02008335 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008336 struct drm_display_mode *saved_mode, *saved_hwmode;
8337 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008338 struct intel_crtc *intel_crtc;
8339 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008340 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02008341
Tim Gardner3ac18232012-12-07 07:54:26 -07008342 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008343 if (!saved_mode)
8344 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07008345 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02008346
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008347 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02008348 &prepare_pipes, &disable_pipes);
8349
Tim Gardner3ac18232012-12-07 07:54:26 -07008350 *saved_hwmode = crtc->hwmode;
8351 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008352
Daniel Vetter25c5b262012-07-08 22:08:04 +02008353 /* Hack: Because we don't (yet) support global modeset on multiple
8354 * crtcs, we don't keep track of the new mode for more than one crtc.
8355 * Hence simply check whether any bit is set in modeset_pipes in all the
8356 * pieces of code that are not yet converted to deal with mutliple crtcs
8357 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008358 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008359 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008360 if (IS_ERR(pipe_config)) {
8361 ret = PTR_ERR(pipe_config);
8362 pipe_config = NULL;
8363
Tim Gardner3ac18232012-12-07 07:54:26 -07008364 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008365 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02008366 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
8367 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02008368 }
8369
Daniel Vetter460da9162013-03-27 00:44:51 +01008370 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
8371 intel_crtc_disable(&intel_crtc->base);
8372
Daniel Vetterea9d7582012-07-10 10:42:52 +02008373 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
8374 if (intel_crtc->base.enabled)
8375 dev_priv->display.crtc_disable(&intel_crtc->base);
8376 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008377
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02008378 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
8379 * to set it here already despite that we pass it down the callchain.
8380 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008381 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02008382 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008383 /* mode_set/enable/disable functions rely on a correct pipe
8384 * config. */
8385 to_intel_crtc(crtc)->config = *pipe_config;
8386 }
Daniel Vetter7758a112012-07-08 19:40:39 +02008387
Daniel Vetterea9d7582012-07-10 10:42:52 +02008388 /* Only after disabling all output pipelines that will be changed can we
8389 * update the the output configuration. */
8390 intel_modeset_update_state(dev, prepare_pipes);
8391
Daniel Vetter47fab732012-10-26 10:58:18 +02008392 if (dev_priv->display.modeset_global_resources)
8393 dev_priv->display.modeset_global_resources(dev);
8394
Daniel Vettera6778b32012-07-02 09:56:42 +02008395 /* Set up the DPLL and any encoders state that needs to adjust or depend
8396 * on the DPLL.
8397 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008398 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008399 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008400 x, y, fb);
8401 if (ret)
8402 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02008403 }
8404
8405 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008406 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
8407 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02008408
Daniel Vetter25c5b262012-07-08 22:08:04 +02008409 if (modeset_pipes) {
8410 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008411 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008412
Daniel Vetter25c5b262012-07-08 22:08:04 +02008413 /* Calculate and store various constants which
8414 * are later needed by vblank and swap-completion
8415 * timestamping. They are derived from true hwmode.
8416 */
8417 drm_calc_timestamping_constants(crtc);
8418 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008419
8420 /* FIXME: add subpixel order */
8421done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008422 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07008423 crtc->hwmode = *saved_hwmode;
8424 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008425 }
8426
Tim Gardner3ac18232012-12-07 07:54:26 -07008427out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008428 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07008429 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02008430 return ret;
8431}
8432
Daniel Vetterf30da182013-04-11 20:22:50 +02008433int intel_set_mode(struct drm_crtc *crtc,
8434 struct drm_display_mode *mode,
8435 int x, int y, struct drm_framebuffer *fb)
8436{
8437 int ret;
8438
8439 ret = __intel_set_mode(crtc, mode, x, y, fb);
8440
8441 if (ret == 0)
8442 intel_modeset_check_state(crtc->dev);
8443
8444 return ret;
8445}
8446
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008447void intel_crtc_restore_mode(struct drm_crtc *crtc)
8448{
8449 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
8450}
8451
Daniel Vetter25c5b262012-07-08 22:08:04 +02008452#undef for_each_intel_crtc_masked
8453
Daniel Vetterd9e55602012-07-04 22:16:09 +02008454static void intel_set_config_free(struct intel_set_config *config)
8455{
8456 if (!config)
8457 return;
8458
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008459 kfree(config->save_connector_encoders);
8460 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02008461 kfree(config);
8462}
8463
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008464static int intel_set_config_save_state(struct drm_device *dev,
8465 struct intel_set_config *config)
8466{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008467 struct drm_encoder *encoder;
8468 struct drm_connector *connector;
8469 int count;
8470
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008471 config->save_encoder_crtcs =
8472 kcalloc(dev->mode_config.num_encoder,
8473 sizeof(struct drm_crtc *), GFP_KERNEL);
8474 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008475 return -ENOMEM;
8476
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008477 config->save_connector_encoders =
8478 kcalloc(dev->mode_config.num_connector,
8479 sizeof(struct drm_encoder *), GFP_KERNEL);
8480 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008481 return -ENOMEM;
8482
8483 /* Copy data. Note that driver private data is not affected.
8484 * Should anything bad happen only the expected state is
8485 * restored, not the drivers personal bookkeeping.
8486 */
8487 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008488 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008489 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008490 }
8491
8492 count = 0;
8493 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008494 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008495 }
8496
8497 return 0;
8498}
8499
8500static void intel_set_config_restore_state(struct drm_device *dev,
8501 struct intel_set_config *config)
8502{
Daniel Vetter9a935852012-07-05 22:34:27 +02008503 struct intel_encoder *encoder;
8504 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008505 int count;
8506
8507 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008508 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8509 encoder->new_crtc =
8510 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008511 }
8512
8513 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008514 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
8515 connector->new_encoder =
8516 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008517 }
8518}
8519
Imre Deake3de42b2013-05-03 19:44:07 +02008520static bool
8521is_crtc_connector_off(struct drm_crtc *crtc, struct drm_connector *connectors,
8522 int num_connectors)
8523{
8524 int i;
8525
8526 for (i = 0; i < num_connectors; i++)
8527 if (connectors[i].encoder &&
8528 connectors[i].encoder->crtc == crtc &&
8529 connectors[i].dpms != DRM_MODE_DPMS_ON)
8530 return true;
8531
8532 return false;
8533}
8534
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008535static void
8536intel_set_config_compute_mode_changes(struct drm_mode_set *set,
8537 struct intel_set_config *config)
8538{
8539
8540 /* We should be able to check here if the fb has the same properties
8541 * and then just flip_or_move it */
Imre Deake3de42b2013-05-03 19:44:07 +02008542 if (set->connectors != NULL &&
8543 is_crtc_connector_off(set->crtc, *set->connectors,
8544 set->num_connectors)) {
8545 config->mode_changed = true;
8546 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008547 /* If we have no fb then treat it as a full mode set */
8548 if (set->crtc->fb == NULL) {
8549 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
8550 config->mode_changed = true;
8551 } else if (set->fb == NULL) {
8552 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01008553 } else if (set->fb->pixel_format !=
8554 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008555 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02008556 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008557 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02008558 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008559 }
8560
Daniel Vetter835c5872012-07-10 18:11:08 +02008561 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008562 config->fb_changed = true;
8563
8564 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
8565 DRM_DEBUG_KMS("modes are different, full mode set\n");
8566 drm_mode_debug_printmodeline(&set->crtc->mode);
8567 drm_mode_debug_printmodeline(set->mode);
8568 config->mode_changed = true;
8569 }
8570}
8571
Daniel Vetter2e431052012-07-04 22:42:15 +02008572static int
Daniel Vetter9a935852012-07-05 22:34:27 +02008573intel_modeset_stage_output_state(struct drm_device *dev,
8574 struct drm_mode_set *set,
8575 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02008576{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008577 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008578 struct intel_connector *connector;
8579 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02008580 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02008581
Damien Lespiau9abdda72013-02-13 13:29:23 +00008582 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02008583 * of connectors. For paranoia, double-check this. */
8584 WARN_ON(!set->fb && (set->num_connectors != 0));
8585 WARN_ON(set->fb && (set->num_connectors == 0));
8586
Daniel Vetter50f56112012-07-02 09:35:43 +02008587 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008588 list_for_each_entry(connector, &dev->mode_config.connector_list,
8589 base.head) {
8590 /* Otherwise traverse passed in connector list and get encoders
8591 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008592 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008593 if (set->connectors[ro] == &connector->base) {
8594 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02008595 break;
8596 }
8597 }
8598
Daniel Vetter9a935852012-07-05 22:34:27 +02008599 /* If we disable the crtc, disable all its connectors. Also, if
8600 * the connector is on the changing crtc but not on the new
8601 * connector list, disable it. */
8602 if ((!set->fb || ro == set->num_connectors) &&
8603 connector->base.encoder &&
8604 connector->base.encoder->crtc == set->crtc) {
8605 connector->new_encoder = NULL;
8606
8607 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8608 connector->base.base.id,
8609 drm_get_connector_name(&connector->base));
8610 }
8611
8612
8613 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008614 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008615 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008616 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008617 }
8618 /* connector->new_encoder is now updated for all connectors. */
8619
8620 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008621 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008622 list_for_each_entry(connector, &dev->mode_config.connector_list,
8623 base.head) {
8624 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008625 continue;
8626
Daniel Vetter9a935852012-07-05 22:34:27 +02008627 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008628
8629 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008630 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008631 new_crtc = set->crtc;
8632 }
8633
8634 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008635 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8636 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008637 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008638 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008639 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8640
8641 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8642 connector->base.base.id,
8643 drm_get_connector_name(&connector->base),
8644 new_crtc->base.id);
8645 }
8646
8647 /* Check for any encoders that needs to be disabled. */
8648 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8649 base.head) {
8650 list_for_each_entry(connector,
8651 &dev->mode_config.connector_list,
8652 base.head) {
8653 if (connector->new_encoder == encoder) {
8654 WARN_ON(!connector->new_encoder->new_crtc);
8655
8656 goto next_encoder;
8657 }
8658 }
8659 encoder->new_crtc = NULL;
8660next_encoder:
8661 /* Only now check for crtc changes so we don't miss encoders
8662 * that will be disabled. */
8663 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008664 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008665 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008666 }
8667 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008668 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008669
Daniel Vetter2e431052012-07-04 22:42:15 +02008670 return 0;
8671}
8672
8673static int intel_crtc_set_config(struct drm_mode_set *set)
8674{
8675 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008676 struct drm_mode_set save_set;
8677 struct intel_set_config *config;
8678 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008679
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008680 BUG_ON(!set);
8681 BUG_ON(!set->crtc);
8682 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008683
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01008684 /* Enforce sane interface api - has been abused by the fb helper. */
8685 BUG_ON(!set->mode && set->fb);
8686 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02008687
Daniel Vetter2e431052012-07-04 22:42:15 +02008688 if (set->fb) {
8689 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8690 set->crtc->base.id, set->fb->base.id,
8691 (int)set->num_connectors, set->x, set->y);
8692 } else {
8693 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008694 }
8695
8696 dev = set->crtc->dev;
8697
8698 ret = -ENOMEM;
8699 config = kzalloc(sizeof(*config), GFP_KERNEL);
8700 if (!config)
8701 goto out_config;
8702
8703 ret = intel_set_config_save_state(dev, config);
8704 if (ret)
8705 goto out_config;
8706
8707 save_set.crtc = set->crtc;
8708 save_set.mode = &set->crtc->mode;
8709 save_set.x = set->crtc->x;
8710 save_set.y = set->crtc->y;
8711 save_set.fb = set->crtc->fb;
8712
8713 /* Compute whether we need a full modeset, only an fb base update or no
8714 * change at all. In the future we might also check whether only the
8715 * mode changed, e.g. for LVDS where we only change the panel fitter in
8716 * such cases. */
8717 intel_set_config_compute_mode_changes(set, config);
8718
Daniel Vetter9a935852012-07-05 22:34:27 +02008719 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008720 if (ret)
8721 goto fail;
8722
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008723 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008724 ret = intel_set_mode(set->crtc, set->mode,
8725 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008726 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02008727 intel_crtc_wait_for_pending_flips(set->crtc);
8728
Daniel Vetter4f660f42012-07-02 09:47:37 +02008729 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008730 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008731 }
8732
Chris Wilson2d05eae2013-05-03 17:36:25 +01008733 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +02008734 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
8735 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +02008736fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +01008737 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008738
Chris Wilson2d05eae2013-05-03 17:36:25 +01008739 /* Try to restore the config */
8740 if (config->mode_changed &&
8741 intel_set_mode(save_set.crtc, save_set.mode,
8742 save_set.x, save_set.y, save_set.fb))
8743 DRM_ERROR("failed to restore config after modeset failure\n");
8744 }
Daniel Vetter50f56112012-07-02 09:35:43 +02008745
Daniel Vetterd9e55602012-07-04 22:16:09 +02008746out_config:
8747 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008748 return ret;
8749}
8750
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008751static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008752 .cursor_set = intel_crtc_cursor_set,
8753 .cursor_move = intel_crtc_cursor_move,
8754 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008755 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008756 .destroy = intel_crtc_destroy,
8757 .page_flip = intel_crtc_page_flip,
8758};
8759
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008760static void intel_cpu_pll_init(struct drm_device *dev)
8761{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008762 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008763 intel_ddi_pll_init(dev);
8764}
8765
Daniel Vetter53589012013-06-05 13:34:16 +02008766static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
8767 struct intel_shared_dpll *pll,
8768 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008769{
Daniel Vetter53589012013-06-05 13:34:16 +02008770 uint32_t val;
8771
8772 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +02008773 hw_state->dpll = val;
8774 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
8775 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +02008776
8777 return val & DPLL_VCO_ENABLE;
8778}
8779
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02008780static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
8781 struct intel_shared_dpll *pll)
8782{
8783 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
8784 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
8785}
8786
Daniel Vettere7b903d2013-06-05 13:34:14 +02008787static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
8788 struct intel_shared_dpll *pll)
8789{
Daniel Vettere7b903d2013-06-05 13:34:14 +02008790 /* PCH refclock must be enabled first */
8791 assert_pch_refclk_enabled(dev_priv);
8792
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02008793 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
8794
8795 /* Wait for the clocks to stabilize. */
8796 POSTING_READ(PCH_DPLL(pll->id));
8797 udelay(150);
8798
8799 /* The pixel multiplier can only be updated once the
8800 * DPLL is enabled and the clocks are stable.
8801 *
8802 * So write it again.
8803 */
8804 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
8805 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02008806 udelay(200);
8807}
8808
8809static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
8810 struct intel_shared_dpll *pll)
8811{
8812 struct drm_device *dev = dev_priv->dev;
8813 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +02008814
8815 /* Make sure no transcoder isn't still depending on us. */
8816 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
8817 if (intel_crtc_to_shared_dpll(crtc) == pll)
8818 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
8819 }
8820
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02008821 I915_WRITE(PCH_DPLL(pll->id), 0);
8822 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02008823 udelay(200);
8824}
8825
Daniel Vetter46edb022013-06-05 13:34:12 +02008826static char *ibx_pch_dpll_names[] = {
8827 "PCH DPLL A",
8828 "PCH DPLL B",
8829};
8830
Daniel Vetter7c74ade2013-06-05 13:34:11 +02008831static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008832{
Daniel Vettere7b903d2013-06-05 13:34:14 +02008833 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008834 int i;
8835
Daniel Vetter7c74ade2013-06-05 13:34:11 +02008836 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008837
Daniel Vettere72f9fb2013-06-05 13:34:06 +02008838 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +02008839 dev_priv->shared_dplls[i].id = i;
8840 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02008841 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +02008842 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
8843 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +02008844 dev_priv->shared_dplls[i].get_hw_state =
8845 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008846 }
8847}
8848
Daniel Vetter7c74ade2013-06-05 13:34:11 +02008849static void intel_shared_dpll_init(struct drm_device *dev)
8850{
Daniel Vettere7b903d2013-06-05 13:34:14 +02008851 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +02008852
8853 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8854 ibx_pch_dpll_init(dev);
8855 else
8856 dev_priv->num_shared_dpll = 0;
8857
8858 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
8859 DRM_DEBUG_KMS("%i shared PLLs initialized\n",
8860 dev_priv->num_shared_dpll);
8861}
8862
Hannes Ederb358d0a2008-12-18 21:18:47 +01008863static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008864{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008865 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008866 struct intel_crtc *intel_crtc;
8867 int i;
8868
8869 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8870 if (intel_crtc == NULL)
8871 return;
8872
8873 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8874
8875 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008876 for (i = 0; i < 256; i++) {
8877 intel_crtc->lut_r[i] = i;
8878 intel_crtc->lut_g[i] = i;
8879 intel_crtc->lut_b[i] = i;
8880 }
8881
Jesse Barnes80824002009-09-10 15:28:06 -07008882 /* Swap pipes & planes for FBC on pre-965 */
8883 intel_crtc->pipe = pipe;
8884 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008885 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008886 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008887 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008888 }
8889
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008890 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8891 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8892 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8893 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8894
Jesse Barnes79e53942008-11-07 14:24:08 -08008895 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008896}
8897
Carl Worth08d7b3d2009-04-29 14:43:54 -07008898int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008899 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008900{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008901 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008902 struct drm_mode_object *drmmode_obj;
8903 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008904
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008905 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8906 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008907
Daniel Vetterc05422d2009-08-11 16:05:30 +02008908 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8909 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008910
Daniel Vetterc05422d2009-08-11 16:05:30 +02008911 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008912 DRM_ERROR("no such CRTC id\n");
8913 return -EINVAL;
8914 }
8915
Daniel Vetterc05422d2009-08-11 16:05:30 +02008916 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8917 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008918
Daniel Vetterc05422d2009-08-11 16:05:30 +02008919 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008920}
8921
Daniel Vetter66a92782012-07-12 20:08:18 +02008922static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008923{
Daniel Vetter66a92782012-07-12 20:08:18 +02008924 struct drm_device *dev = encoder->base.dev;
8925 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008926 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008927 int entry = 0;
8928
Daniel Vetter66a92782012-07-12 20:08:18 +02008929 list_for_each_entry(source_encoder,
8930 &dev->mode_config.encoder_list, base.head) {
8931
8932 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008933 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008934
8935 /* Intel hw has only one MUX where enocoders could be cloned. */
8936 if (encoder->cloneable && source_encoder->cloneable)
8937 index_mask |= (1 << entry);
8938
Jesse Barnes79e53942008-11-07 14:24:08 -08008939 entry++;
8940 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008941
Jesse Barnes79e53942008-11-07 14:24:08 -08008942 return index_mask;
8943}
8944
Chris Wilson4d302442010-12-14 19:21:29 +00008945static bool has_edp_a(struct drm_device *dev)
8946{
8947 struct drm_i915_private *dev_priv = dev->dev_private;
8948
8949 if (!IS_MOBILE(dev))
8950 return false;
8951
8952 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8953 return false;
8954
8955 if (IS_GEN5(dev) &&
8956 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8957 return false;
8958
8959 return true;
8960}
8961
Jesse Barnes79e53942008-11-07 14:24:08 -08008962static void intel_setup_outputs(struct drm_device *dev)
8963{
Eric Anholt725e30a2009-01-22 13:01:02 -08008964 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008965 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008966 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008967
Daniel Vetterc9093352013-06-06 22:22:47 +02008968 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008969
Paulo Zanonic40c0f52013-04-12 18:16:53 -03008970 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008971 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008972
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008973 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008974 int found;
8975
8976 /* Haswell uses DDI functions to detect digital outputs */
8977 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8978 /* DDI A only supports eDP */
8979 if (found)
8980 intel_ddi_init(dev, PORT_A);
8981
8982 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8983 * register */
8984 found = I915_READ(SFUSE_STRAP);
8985
8986 if (found & SFUSE_STRAP_DDIB_DETECTED)
8987 intel_ddi_init(dev, PORT_B);
8988 if (found & SFUSE_STRAP_DDIC_DETECTED)
8989 intel_ddi_init(dev, PORT_C);
8990 if (found & SFUSE_STRAP_DDID_DETECTED)
8991 intel_ddi_init(dev, PORT_D);
8992 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008993 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02008994 dpd_is_edp = intel_dpd_is_edp(dev);
8995
8996 if (has_edp_a(dev))
8997 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008998
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008999 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08009000 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01009001 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009002 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009003 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009004 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009005 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009006 }
9007
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009008 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009009 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009010
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009011 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009012 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009013
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009014 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009015 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009016
Daniel Vetter270b3042012-10-27 15:52:05 +02009017 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009018 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009019 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05309020 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02009021 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
9022 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05309023
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009024 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03009025 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
9026 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02009027 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
9028 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009029 }
Zhenyu Wang103a1962009-11-27 11:44:36 +08009030 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009031 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08009032
Paulo Zanonie2debe92013-02-18 19:00:27 -03009033 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009034 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009035 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009036 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
9037 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009038 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009039 }
Ma Ling27185ae2009-08-24 13:50:23 +08009040
Imre Deake7281ea2013-05-08 13:14:08 +03009041 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009042 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08009043 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009044
9045 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009046
Paulo Zanonie2debe92013-02-18 19:00:27 -03009047 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009048 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009049 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009050 }
Ma Ling27185ae2009-08-24 13:50:23 +08009051
Paulo Zanonie2debe92013-02-18 19:00:27 -03009052 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009053
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009054 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
9055 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009056 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009057 }
Imre Deake7281ea2013-05-08 13:14:08 +03009058 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009059 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08009060 }
Ma Ling27185ae2009-08-24 13:50:23 +08009061
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009062 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03009063 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009064 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07009065 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009066 intel_dvo_init(dev);
9067
Zhenyu Wang103a1962009-11-27 11:44:36 +08009068 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009069 intel_tv_init(dev);
9070
Chris Wilson4ef69c72010-09-09 15:14:28 +01009071 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9072 encoder->base.possible_crtcs = encoder->crtc_mask;
9073 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02009074 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08009075 }
Chris Wilson47356eb2011-01-11 17:06:04 +00009076
Paulo Zanonidde86e22012-12-01 12:04:25 -02009077 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02009078
9079 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009080}
9081
9082static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
9083{
9084 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009085
9086 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009087 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009088
9089 kfree(intel_fb);
9090}
9091
9092static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00009093 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08009094 unsigned int *handle)
9095{
9096 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009097 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009098
Chris Wilson05394f32010-11-08 19:18:58 +00009099 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08009100}
9101
9102static const struct drm_framebuffer_funcs intel_fb_funcs = {
9103 .destroy = intel_user_framebuffer_destroy,
9104 .create_handle = intel_user_framebuffer_create_handle,
9105};
9106
Dave Airlie38651672010-03-30 05:34:13 +00009107int intel_framebuffer_init(struct drm_device *dev,
9108 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009109 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00009110 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08009111{
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009112 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08009113 int ret;
9114
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009115 if (obj->tiling_mode == I915_TILING_Y) {
9116 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01009117 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009118 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009119
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009120 if (mode_cmd->pitches[0] & 63) {
9121 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
9122 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01009123 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009124 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009125
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009126 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
9127 pitch_limit = 32*1024;
9128 } else if (INTEL_INFO(dev)->gen >= 4) {
9129 if (obj->tiling_mode)
9130 pitch_limit = 16*1024;
9131 else
9132 pitch_limit = 32*1024;
9133 } else if (INTEL_INFO(dev)->gen >= 3) {
9134 if (obj->tiling_mode)
9135 pitch_limit = 8*1024;
9136 else
9137 pitch_limit = 16*1024;
9138 } else
9139 /* XXX DSPC is limited to 4k tiled */
9140 pitch_limit = 8*1024;
9141
9142 if (mode_cmd->pitches[0] > pitch_limit) {
9143 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
9144 obj->tiling_mode ? "tiled" : "linear",
9145 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009146 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009147 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009148
9149 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009150 mode_cmd->pitches[0] != obj->stride) {
9151 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
9152 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009153 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009154 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009155
Ville Syrjälä57779d02012-10-31 17:50:14 +02009156 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009157 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02009158 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009159 case DRM_FORMAT_RGB565:
9160 case DRM_FORMAT_XRGB8888:
9161 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009162 break;
9163 case DRM_FORMAT_XRGB1555:
9164 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009165 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009166 DRM_DEBUG("unsupported pixel format: %s\n",
9167 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009168 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009169 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02009170 break;
9171 case DRM_FORMAT_XBGR8888:
9172 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009173 case DRM_FORMAT_XRGB2101010:
9174 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009175 case DRM_FORMAT_XBGR2101010:
9176 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009177 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009178 DRM_DEBUG("unsupported pixel format: %s\n",
9179 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009180 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009181 }
Jesse Barnesb5626742011-06-24 12:19:27 -07009182 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02009183 case DRM_FORMAT_YUYV:
9184 case DRM_FORMAT_UYVY:
9185 case DRM_FORMAT_YVYU:
9186 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009187 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009188 DRM_DEBUG("unsupported pixel format: %s\n",
9189 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009190 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009191 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009192 break;
9193 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009194 DRM_DEBUG("unsupported pixel format: %s\n",
9195 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +01009196 return -EINVAL;
9197 }
9198
Ville Syrjälä90f9a332012-10-31 17:50:19 +02009199 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
9200 if (mode_cmd->offsets[0] != 0)
9201 return -EINVAL;
9202
Daniel Vetterc7d73f62012-12-13 23:38:38 +01009203 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
9204 intel_fb->obj = obj;
9205
Jesse Barnes79e53942008-11-07 14:24:08 -08009206 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
9207 if (ret) {
9208 DRM_ERROR("framebuffer init failed %d\n", ret);
9209 return ret;
9210 }
9211
Jesse Barnes79e53942008-11-07 14:24:08 -08009212 return 0;
9213}
9214
Jesse Barnes79e53942008-11-07 14:24:08 -08009215static struct drm_framebuffer *
9216intel_user_framebuffer_create(struct drm_device *dev,
9217 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009218 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08009219{
Chris Wilson05394f32010-11-08 19:18:58 +00009220 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009221
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009222 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
9223 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00009224 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01009225 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08009226
Chris Wilsond2dff872011-04-19 08:36:26 +01009227 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08009228}
9229
Jesse Barnes79e53942008-11-07 14:24:08 -08009230static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009231 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00009232 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08009233};
9234
Jesse Barnese70236a2009-09-21 10:42:27 -07009235/* Set up chip specific display functions */
9236static void intel_init_display(struct drm_device *dev)
9237{
9238 struct drm_i915_private *dev_priv = dev->dev_private;
9239
Daniel Vetteree9300b2013-06-03 22:40:22 +02009240 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
9241 dev_priv->display.find_dpll = g4x_find_best_dpll;
9242 else if (IS_VALLEYVIEW(dev))
9243 dev_priv->display.find_dpll = vlv_find_best_dpll;
9244 else if (IS_PINEVIEW(dev))
9245 dev_priv->display.find_dpll = pnv_find_best_dpll;
9246 else
9247 dev_priv->display.find_dpll = i9xx_find_best_dpll;
9248
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009249 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009250 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009251 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02009252 dev_priv->display.crtc_enable = haswell_crtc_enable;
9253 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009254 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009255 dev_priv->display.update_plane = ironlake_update_plane;
9256 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009257 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009258 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009259 dev_priv->display.crtc_enable = ironlake_crtc_enable;
9260 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009261 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009262 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009263 } else if (IS_VALLEYVIEW(dev)) {
9264 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
9265 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9266 dev_priv->display.crtc_enable = valleyview_crtc_enable;
9267 dev_priv->display.crtc_disable = i9xx_crtc_disable;
9268 dev_priv->display.off = i9xx_crtc_off;
9269 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009270 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009271 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009272 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009273 dev_priv->display.crtc_enable = i9xx_crtc_enable;
9274 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009275 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009276 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009277 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009278
Jesse Barnese70236a2009-09-21 10:42:27 -07009279 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07009280 if (IS_VALLEYVIEW(dev))
9281 dev_priv->display.get_display_clock_speed =
9282 valleyview_get_display_clock_speed;
9283 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07009284 dev_priv->display.get_display_clock_speed =
9285 i945_get_display_clock_speed;
9286 else if (IS_I915G(dev))
9287 dev_priv->display.get_display_clock_speed =
9288 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009289 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009290 dev_priv->display.get_display_clock_speed =
9291 i9xx_misc_get_display_clock_speed;
9292 else if (IS_I915GM(dev))
9293 dev_priv->display.get_display_clock_speed =
9294 i915gm_get_display_clock_speed;
9295 else if (IS_I865G(dev))
9296 dev_priv->display.get_display_clock_speed =
9297 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02009298 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009299 dev_priv->display.get_display_clock_speed =
9300 i855_get_display_clock_speed;
9301 else /* 852, 830 */
9302 dev_priv->display.get_display_clock_speed =
9303 i830_get_display_clock_speed;
9304
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009305 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01009306 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009307 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009308 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08009309 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009310 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009311 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07009312 } else if (IS_IVYBRIDGE(dev)) {
9313 /* FIXME: detect B0+ stepping and use auto training */
9314 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009315 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02009316 dev_priv->display.modeset_global_resources =
9317 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03009318 } else if (IS_HASWELL(dev)) {
9319 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08009320 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02009321 dev_priv->display.modeset_global_resources =
9322 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02009323 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07009324 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08009325 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07009326 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009327
9328 /* Default just returns -ENODEV to indicate unsupported */
9329 dev_priv->display.queue_flip = intel_default_queue_flip;
9330
9331 switch (INTEL_INFO(dev)->gen) {
9332 case 2:
9333 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9334 break;
9335
9336 case 3:
9337 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9338 break;
9339
9340 case 4:
9341 case 5:
9342 dev_priv->display.queue_flip = intel_gen4_queue_flip;
9343 break;
9344
9345 case 6:
9346 dev_priv->display.queue_flip = intel_gen6_queue_flip;
9347 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009348 case 7:
9349 dev_priv->display.queue_flip = intel_gen7_queue_flip;
9350 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009351 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009352}
9353
Jesse Barnesb690e962010-07-19 13:53:12 -07009354/*
9355 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9356 * resume, or other times. This quirk makes sure that's the case for
9357 * affected systems.
9358 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009359static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009360{
9361 struct drm_i915_private *dev_priv = dev->dev_private;
9362
9363 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009364 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009365}
9366
Keith Packard435793d2011-07-12 14:56:22 -07009367/*
9368 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9369 */
9370static void quirk_ssc_force_disable(struct drm_device *dev)
9371{
9372 struct drm_i915_private *dev_priv = dev->dev_private;
9373 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009374 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07009375}
9376
Carsten Emde4dca20e2012-03-15 15:56:26 +01009377/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01009378 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
9379 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01009380 */
9381static void quirk_invert_brightness(struct drm_device *dev)
9382{
9383 struct drm_i915_private *dev_priv = dev->dev_private;
9384 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009385 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009386}
9387
9388struct intel_quirk {
9389 int device;
9390 int subsystem_vendor;
9391 int subsystem_device;
9392 void (*hook)(struct drm_device *dev);
9393};
9394
Egbert Eich5f85f172012-10-14 15:46:38 +02009395/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
9396struct intel_dmi_quirk {
9397 void (*hook)(struct drm_device *dev);
9398 const struct dmi_system_id (*dmi_id_list)[];
9399};
9400
9401static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
9402{
9403 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
9404 return 1;
9405}
9406
9407static const struct intel_dmi_quirk intel_dmi_quirks[] = {
9408 {
9409 .dmi_id_list = &(const struct dmi_system_id[]) {
9410 {
9411 .callback = intel_dmi_reverse_brightness,
9412 .ident = "NCR Corporation",
9413 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
9414 DMI_MATCH(DMI_PRODUCT_NAME, ""),
9415 },
9416 },
9417 { } /* terminating entry */
9418 },
9419 .hook = quirk_invert_brightness,
9420 },
9421};
9422
Ben Widawskyc43b5632012-04-16 14:07:40 -07009423static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07009424 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009425 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009426
Jesse Barnesb690e962010-07-19 13:53:12 -07009427 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9428 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9429
Jesse Barnesb690e962010-07-19 13:53:12 -07009430 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9431 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
9432
Daniel Vetterccd0d362012-10-10 23:13:59 +02009433 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07009434 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02009435 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07009436
9437 /* Lenovo U160 cannot use SSC on LVDS */
9438 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02009439
9440 /* Sony Vaio Y cannot use SSC on LVDS */
9441 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01009442
9443 /* Acer Aspire 5734Z must invert backlight brightness */
9444 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02009445
9446 /* Acer/eMachines G725 */
9447 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02009448
9449 /* Acer/eMachines e725 */
9450 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02009451
9452 /* Acer/Packard Bell NCL20 */
9453 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +01009454
9455 /* Acer Aspire 4736Z */
9456 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07009457};
9458
9459static void intel_init_quirks(struct drm_device *dev)
9460{
9461 struct pci_dev *d = dev->pdev;
9462 int i;
9463
9464 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
9465 struct intel_quirk *q = &intel_quirks[i];
9466
9467 if (d->device == q->device &&
9468 (d->subsystem_vendor == q->subsystem_vendor ||
9469 q->subsystem_vendor == PCI_ANY_ID) &&
9470 (d->subsystem_device == q->subsystem_device ||
9471 q->subsystem_device == PCI_ANY_ID))
9472 q->hook(dev);
9473 }
Egbert Eich5f85f172012-10-14 15:46:38 +02009474 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
9475 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
9476 intel_dmi_quirks[i].hook(dev);
9477 }
Jesse Barnesb690e962010-07-19 13:53:12 -07009478}
9479
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009480/* Disable the VGA plane that we never use */
9481static void i915_disable_vga(struct drm_device *dev)
9482{
9483 struct drm_i915_private *dev_priv = dev->dev_private;
9484 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009485 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009486
9487 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07009488 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009489 sr1 = inb(VGA_SR_DATA);
9490 outb(sr1 | 1<<5, VGA_SR_DATA);
9491 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9492 udelay(300);
9493
9494 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9495 POSTING_READ(vga_reg);
9496}
9497
Daniel Vetterf8175862012-04-10 15:50:11 +02009498void intel_modeset_init_hw(struct drm_device *dev)
9499{
Paulo Zanonifa42e232013-01-25 16:59:11 -02009500 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03009501
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03009502 intel_prepare_ddi(dev);
9503
Daniel Vetterf8175862012-04-10 15:50:11 +02009504 intel_init_clock_gating(dev);
9505
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009506 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009507 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009508 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02009509}
9510
Imre Deak7d708ee2013-04-17 14:04:50 +03009511void intel_modeset_suspend_hw(struct drm_device *dev)
9512{
9513 intel_suspend_hw(dev);
9514}
9515
Jesse Barnes79e53942008-11-07 14:24:08 -08009516void intel_modeset_init(struct drm_device *dev)
9517{
Jesse Barnes652c3932009-08-17 13:31:43 -07009518 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009519 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009520
9521 drm_mode_config_init(dev);
9522
9523 dev->mode_config.min_width = 0;
9524 dev->mode_config.min_height = 0;
9525
Dave Airlie019d96c2011-09-29 16:20:42 +01009526 dev->mode_config.preferred_depth = 24;
9527 dev->mode_config.prefer_shadow = 1;
9528
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02009529 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08009530
Jesse Barnesb690e962010-07-19 13:53:12 -07009531 intel_init_quirks(dev);
9532
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009533 intel_init_pm(dev);
9534
Ben Widawskye3c74752013-04-05 13:12:39 -07009535 if (INTEL_INFO(dev)->num_pipes == 0)
9536 return;
9537
Jesse Barnese70236a2009-09-21 10:42:27 -07009538 intel_init_display(dev);
9539
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009540 if (IS_GEN2(dev)) {
9541 dev->mode_config.max_width = 2048;
9542 dev->mode_config.max_height = 2048;
9543 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009544 dev->mode_config.max_width = 4096;
9545 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009546 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009547 dev->mode_config.max_width = 8192;
9548 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009549 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08009550 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009551
Zhao Yakui28c97732009-10-09 11:39:41 +08009552 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009553 INTEL_INFO(dev)->num_pipes,
9554 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009555
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009556 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009557 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009558 for (j = 0; j < dev_priv->num_plane; j++) {
9559 ret = intel_plane_init(dev, i, j);
9560 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +03009561 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
9562 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009563 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009564 }
9565
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009566 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02009567 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009568
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009569 /* Just disable it once at startup */
9570 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009571 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00009572
9573 /* Just in case the BIOS is doing something questionable. */
9574 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009575}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009576
Daniel Vetter24929352012-07-02 20:28:59 +02009577static void
9578intel_connector_break_all_links(struct intel_connector *connector)
9579{
9580 connector->base.dpms = DRM_MODE_DPMS_OFF;
9581 connector->base.encoder = NULL;
9582 connector->encoder->connectors_active = false;
9583 connector->encoder->base.crtc = NULL;
9584}
9585
Daniel Vetter7fad7982012-07-04 17:51:47 +02009586static void intel_enable_pipe_a(struct drm_device *dev)
9587{
9588 struct intel_connector *connector;
9589 struct drm_connector *crt = NULL;
9590 struct intel_load_detect_pipe load_detect_temp;
9591
9592 /* We can't just switch on the pipe A, we need to set things up with a
9593 * proper mode and output configuration. As a gross hack, enable pipe A
9594 * by enabling the load detect pipe once. */
9595 list_for_each_entry(connector,
9596 &dev->mode_config.connector_list,
9597 base.head) {
9598 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
9599 crt = &connector->base;
9600 break;
9601 }
9602 }
9603
9604 if (!crt)
9605 return;
9606
9607 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
9608 intel_release_load_detect_pipe(crt, &load_detect_temp);
9609
9610
9611}
9612
Daniel Vetterfa555832012-10-10 23:14:00 +02009613static bool
9614intel_check_plane_mapping(struct intel_crtc *crtc)
9615{
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009616 struct drm_device *dev = crtc->base.dev;
9617 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009618 u32 reg, val;
9619
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009620 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +02009621 return true;
9622
9623 reg = DSPCNTR(!crtc->plane);
9624 val = I915_READ(reg);
9625
9626 if ((val & DISPLAY_PLANE_ENABLE) &&
9627 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
9628 return false;
9629
9630 return true;
9631}
9632
Daniel Vetter24929352012-07-02 20:28:59 +02009633static void intel_sanitize_crtc(struct intel_crtc *crtc)
9634{
9635 struct drm_device *dev = crtc->base.dev;
9636 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009637 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02009638
Daniel Vetter24929352012-07-02 20:28:59 +02009639 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +02009640 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02009641 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
9642
9643 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02009644 * disable the crtc (and hence change the state) if it is wrong. Note
9645 * that gen4+ has a fixed plane -> pipe mapping. */
9646 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02009647 struct intel_connector *connector;
9648 bool plane;
9649
Daniel Vetter24929352012-07-02 20:28:59 +02009650 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
9651 crtc->base.base.id);
9652
9653 /* Pipe has the wrong plane attached and the plane is active.
9654 * Temporarily change the plane mapping and disable everything
9655 * ... */
9656 plane = crtc->plane;
9657 crtc->plane = !plane;
9658 dev_priv->display.crtc_disable(&crtc->base);
9659 crtc->plane = plane;
9660
9661 /* ... and break all links. */
9662 list_for_each_entry(connector, &dev->mode_config.connector_list,
9663 base.head) {
9664 if (connector->encoder->base.crtc != &crtc->base)
9665 continue;
9666
9667 intel_connector_break_all_links(connector);
9668 }
9669
9670 WARN_ON(crtc->active);
9671 crtc->base.enabled = false;
9672 }
Daniel Vetter24929352012-07-02 20:28:59 +02009673
Daniel Vetter7fad7982012-07-04 17:51:47 +02009674 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
9675 crtc->pipe == PIPE_A && !crtc->active) {
9676 /* BIOS forgot to enable pipe A, this mostly happens after
9677 * resume. Force-enable the pipe to fix this, the update_dpms
9678 * call below we restore the pipe to the right state, but leave
9679 * the required bits on. */
9680 intel_enable_pipe_a(dev);
9681 }
9682
Daniel Vetter24929352012-07-02 20:28:59 +02009683 /* Adjust the state of the output pipe according to whether we
9684 * have active connectors/encoders. */
9685 intel_crtc_update_dpms(&crtc->base);
9686
9687 if (crtc->active != crtc->base.enabled) {
9688 struct intel_encoder *encoder;
9689
9690 /* This can happen either due to bugs in the get_hw_state
9691 * functions or because the pipe is force-enabled due to the
9692 * pipe A quirk. */
9693 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
9694 crtc->base.base.id,
9695 crtc->base.enabled ? "enabled" : "disabled",
9696 crtc->active ? "enabled" : "disabled");
9697
9698 crtc->base.enabled = crtc->active;
9699
9700 /* Because we only establish the connector -> encoder ->
9701 * crtc links if something is active, this means the
9702 * crtc is now deactivated. Break the links. connector
9703 * -> encoder links are only establish when things are
9704 * actually up, hence no need to break them. */
9705 WARN_ON(crtc->active);
9706
9707 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
9708 WARN_ON(encoder->connectors_active);
9709 encoder->base.crtc = NULL;
9710 }
9711 }
9712}
9713
9714static void intel_sanitize_encoder(struct intel_encoder *encoder)
9715{
9716 struct intel_connector *connector;
9717 struct drm_device *dev = encoder->base.dev;
9718
9719 /* We need to check both for a crtc link (meaning that the
9720 * encoder is active and trying to read from a pipe) and the
9721 * pipe itself being active. */
9722 bool has_active_crtc = encoder->base.crtc &&
9723 to_intel_crtc(encoder->base.crtc)->active;
9724
9725 if (encoder->connectors_active && !has_active_crtc) {
9726 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
9727 encoder->base.base.id,
9728 drm_get_encoder_name(&encoder->base));
9729
9730 /* Connector is active, but has no active pipe. This is
9731 * fallout from our resume register restoring. Disable
9732 * the encoder manually again. */
9733 if (encoder->base.crtc) {
9734 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
9735 encoder->base.base.id,
9736 drm_get_encoder_name(&encoder->base));
9737 encoder->disable(encoder);
9738 }
9739
9740 /* Inconsistent output/port/pipe state happens presumably due to
9741 * a bug in one of the get_hw_state functions. Or someplace else
9742 * in our code, like the register restore mess on resume. Clamp
9743 * things to off as a safer default. */
9744 list_for_each_entry(connector,
9745 &dev->mode_config.connector_list,
9746 base.head) {
9747 if (connector->encoder != encoder)
9748 continue;
9749
9750 intel_connector_break_all_links(connector);
9751 }
9752 }
9753 /* Enabled encoders without active connectors will be fixed in
9754 * the crtc fixup. */
9755}
9756
Daniel Vetter44cec742013-01-25 17:53:21 +01009757void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009758{
9759 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009760 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009761
9762 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
9763 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +02009764 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009765 }
9766}
9767
Daniel Vetter30e984d2013-06-05 13:34:17 +02009768static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +02009769{
9770 struct drm_i915_private *dev_priv = dev->dev_private;
9771 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +02009772 struct intel_crtc *crtc;
9773 struct intel_encoder *encoder;
9774 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +02009775 int i;
Daniel Vetter24929352012-07-02 20:28:59 +02009776
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009777 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9778 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01009779 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +02009780
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009781 crtc->active = dev_priv->display.get_pipe_config(crtc,
9782 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009783
9784 crtc->base.enabled = crtc->active;
9785
9786 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9787 crtc->base.base.id,
9788 crtc->active ? "enabled" : "disabled");
9789 }
9790
Daniel Vetter53589012013-06-05 13:34:16 +02009791 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009792 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009793 intel_ddi_setup_hw_pll_state(dev);
9794
Daniel Vetter53589012013-06-05 13:34:16 +02009795 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9796 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9797
9798 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
9799 pll->active = 0;
9800 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9801 base.head) {
9802 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9803 pll->active++;
9804 }
9805 pll->refcount = pll->active;
9806
9807 DRM_DEBUG_KMS("%s hw state readout: refcount %i\n",
9808 pll->name, pll->refcount);
9809 }
9810
Daniel Vetter24929352012-07-02 20:28:59 +02009811 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9812 base.head) {
9813 pipe = 0;
9814
9815 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009816 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9817 encoder->base.crtc = &crtc->base;
9818 if (encoder->get_config)
9819 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009820 } else {
9821 encoder->base.crtc = NULL;
9822 }
9823
9824 encoder->connectors_active = false;
9825 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9826 encoder->base.base.id,
9827 drm_get_encoder_name(&encoder->base),
9828 encoder->base.crtc ? "enabled" : "disabled",
9829 pipe);
9830 }
9831
9832 list_for_each_entry(connector, &dev->mode_config.connector_list,
9833 base.head) {
9834 if (connector->get_hw_state(connector)) {
9835 connector->base.dpms = DRM_MODE_DPMS_ON;
9836 connector->encoder->connectors_active = true;
9837 connector->base.encoder = &connector->encoder->base;
9838 } else {
9839 connector->base.dpms = DRM_MODE_DPMS_OFF;
9840 connector->base.encoder = NULL;
9841 }
9842 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9843 connector->base.base.id,
9844 drm_get_connector_name(&connector->base),
9845 connector->base.encoder ? "enabled" : "disabled");
9846 }
Daniel Vetter30e984d2013-06-05 13:34:17 +02009847}
9848
9849/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9850 * and i915 state tracking structures. */
9851void intel_modeset_setup_hw_state(struct drm_device *dev,
9852 bool force_restore)
9853{
9854 struct drm_i915_private *dev_priv = dev->dev_private;
9855 enum pipe pipe;
9856 struct drm_plane *plane;
9857 struct intel_crtc *crtc;
9858 struct intel_encoder *encoder;
9859
9860 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009861
9862 /* HW state is read out, now we need to sanitize this mess. */
9863 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9864 base.head) {
9865 intel_sanitize_encoder(encoder);
9866 }
9867
9868 for_each_pipe(pipe) {
9869 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9870 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009871 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +02009872 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009873
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009874 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +02009875 /*
9876 * We need to use raw interfaces for restoring state to avoid
9877 * checking (bogus) intermediate states.
9878 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009879 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -07009880 struct drm_crtc *crtc =
9881 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +02009882
9883 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
9884 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009885 }
Jesse Barnesb5644d02013-03-26 13:25:27 -07009886 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
9887 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009888
9889 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009890 } else {
9891 intel_modeset_update_staged_output_state(dev);
9892 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009893
9894 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009895
9896 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009897}
9898
9899void intel_modeset_gem_init(struct drm_device *dev)
9900{
Chris Wilson1833b132012-05-09 11:56:28 +01009901 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009902
9903 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009904
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009905 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009906}
9907
9908void intel_modeset_cleanup(struct drm_device *dev)
9909{
Jesse Barnes652c3932009-08-17 13:31:43 -07009910 struct drm_i915_private *dev_priv = dev->dev_private;
9911 struct drm_crtc *crtc;
9912 struct intel_crtc *intel_crtc;
9913
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009914 /*
9915 * Interrupts and polling as the first thing to avoid creating havoc.
9916 * Too much stuff here (turning of rps, connectors, ...) would
9917 * experience fancy races otherwise.
9918 */
9919 drm_irq_uninstall(dev);
9920 cancel_work_sync(&dev_priv->hotplug_work);
9921 /*
9922 * Due to the hpd irq storm handling the hotplug work can re-arm the
9923 * poll handlers. Hence disable polling after hpd handling is shut down.
9924 */
Keith Packardf87ea762010-10-03 19:36:26 -07009925 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009926
Jesse Barnes652c3932009-08-17 13:31:43 -07009927 mutex_lock(&dev->struct_mutex);
9928
Jesse Barnes723bfd72010-10-07 16:01:13 -07009929 intel_unregister_dsm_handler();
9930
Jesse Barnes652c3932009-08-17 13:31:43 -07009931 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9932 /* Skip inactive CRTCs */
9933 if (!crtc->fb)
9934 continue;
9935
9936 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009937 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009938 }
9939
Chris Wilson973d04f2011-07-08 12:22:37 +01009940 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009941
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009942 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009943
Daniel Vetter930ebb42012-06-29 23:32:16 +02009944 ironlake_teardown_rc6(dev);
9945
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009946 mutex_unlock(&dev->struct_mutex);
9947
Chris Wilson1630fe72011-07-08 12:22:42 +01009948 /* flush any delayed tasks or pending work */
9949 flush_scheduled_work();
9950
Jani Nikuladc652f92013-04-12 15:18:38 +03009951 /* destroy backlight, if any, before the connectors */
9952 intel_panel_destroy_backlight(dev);
9953
Jesse Barnes79e53942008-11-07 14:24:08 -08009954 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +01009955
9956 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009957}
9958
Dave Airlie28d52042009-09-21 14:33:58 +10009959/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009960 * Return which encoder is currently attached for connector.
9961 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009962struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009963{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009964 return &intel_attached_encoder(connector)->base;
9965}
Jesse Barnes79e53942008-11-07 14:24:08 -08009966
Chris Wilsondf0e9242010-09-09 16:20:55 +01009967void intel_connector_attach_encoder(struct intel_connector *connector,
9968 struct intel_encoder *encoder)
9969{
9970 connector->encoder = encoder;
9971 drm_mode_connector_attach_encoder(&connector->base,
9972 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009973}
Dave Airlie28d52042009-09-21 14:33:58 +10009974
9975/*
9976 * set vga decode state - true == enable VGA decode
9977 */
9978int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9979{
9980 struct drm_i915_private *dev_priv = dev->dev_private;
9981 u16 gmch_ctrl;
9982
9983 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9984 if (state)
9985 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9986 else
9987 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9988 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9989 return 0;
9990}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009991
9992#ifdef CONFIG_DEBUG_FS
9993#include <linux/seq_file.h>
9994
9995struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009996
9997 u32 power_well_driver;
9998
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009999 struct intel_cursor_error_state {
10000 u32 control;
10001 u32 position;
10002 u32 base;
10003 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010010004 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010005
10006 struct intel_pipe_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010007 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010008 u32 conf;
10009 u32 source;
10010
10011 u32 htotal;
10012 u32 hblank;
10013 u32 hsync;
10014 u32 vtotal;
10015 u32 vblank;
10016 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +010010017 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010018
10019 struct intel_plane_error_state {
10020 u32 control;
10021 u32 stride;
10022 u32 size;
10023 u32 pos;
10024 u32 addr;
10025 u32 surface;
10026 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010010027 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010028};
10029
10030struct intel_display_error_state *
10031intel_display_capture_error_state(struct drm_device *dev)
10032{
Akshay Joshi0206e352011-08-16 15:34:10 -040010033 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010034 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -020010035 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010036 int i;
10037
10038 error = kmalloc(sizeof(*error), GFP_ATOMIC);
10039 if (error == NULL)
10040 return NULL;
10041
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010042 if (HAS_POWER_WELL(dev))
10043 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
10044
Damien Lespiau52331302012-08-15 19:23:25 +010010045 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -020010046 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010047 error->pipe[i].cpu_transcoder = cpu_transcoder;
Paulo Zanoni702e7a52012-10-23 18:29:59 -020010048
Paulo Zanonia18c4c32013-03-06 20:03:12 -030010049 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
10050 error->cursor[i].control = I915_READ(CURCNTR(i));
10051 error->cursor[i].position = I915_READ(CURPOS(i));
10052 error->cursor[i].base = I915_READ(CURBASE(i));
10053 } else {
10054 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
10055 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
10056 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
10057 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010058
10059 error->plane[i].control = I915_READ(DSPCNTR(i));
10060 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010061 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030010062 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010063 error->plane[i].pos = I915_READ(DSPPOS(i));
10064 }
Paulo Zanonica291362013-03-06 20:03:14 -030010065 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
10066 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010067 if (INTEL_INFO(dev)->gen >= 4) {
10068 error->plane[i].surface = I915_READ(DSPSURF(i));
10069 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
10070 }
10071
Paulo Zanoni702e7a52012-10-23 18:29:59 -020010072 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010073 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010074 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
10075 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
10076 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
10077 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
10078 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
10079 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010080 }
10081
Paulo Zanoni12d217c2013-05-03 12:15:38 -030010082 /* In the code above we read the registers without checking if the power
10083 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
10084 * prevent the next I915_WRITE from detecting it and printing an error
10085 * message. */
10086 if (HAS_POWER_WELL(dev))
10087 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
10088
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010089 return error;
10090}
10091
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010092#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
10093
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010094void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010095intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010096 struct drm_device *dev,
10097 struct intel_display_error_state *error)
10098{
10099 int i;
10100
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010101 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010102 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010103 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010104 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010010105 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010106 err_printf(m, "Pipe [%d]:\n", i);
10107 err_printf(m, " CPU transcoder: %c\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010108 transcoder_name(error->pipe[i].cpu_transcoder));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010109 err_printf(m, " CONF: %08x\n", error->pipe[i].conf);
10110 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
10111 err_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
10112 err_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
10113 err_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
10114 err_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
10115 err_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
10116 err_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010117
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010118 err_printf(m, "Plane [%d]:\n", i);
10119 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
10120 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010121 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010122 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
10123 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010124 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030010125 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010126 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010127 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010128 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
10129 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010130 }
10131
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010132 err_printf(m, "Cursor [%d]:\n", i);
10133 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
10134 err_printf(m, " POS: %08x\n", error->cursor[i].position);
10135 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010136 }
10137}
10138#endif