blob: 601c23be826418e210b957e1c49c22531fcec6aa [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000040#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Matt Roper465c1202014-05-29 08:06:54 -070052/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010053static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010054 DRM_FORMAT_C8,
55 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070056 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010057 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070058};
59
60/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010061static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_C8,
63 DRM_FORMAT_RGB565,
64 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070065 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010066 DRM_FORMAT_XRGB2101010,
67 DRM_FORMAT_XBGR2101010,
68};
69
Ben Widawsky714244e2017-08-01 09:58:16 -070070static const uint64_t i9xx_format_modifiers[] = {
71 I915_FORMAT_MOD_X_TILED,
72 DRM_FORMAT_MOD_LINEAR,
73 DRM_FORMAT_MOD_INVALID
74};
75
Damien Lespiau6c0fd452015-05-19 12:29:16 +010076static const uint32_t skl_primary_formats[] = {
77 DRM_FORMAT_C8,
78 DRM_FORMAT_RGB565,
79 DRM_FORMAT_XRGB8888,
80 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010081 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_ABGR8888,
83 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070084 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053085 DRM_FORMAT_YUYV,
86 DRM_FORMAT_YVYU,
87 DRM_FORMAT_UYVY,
88 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070089};
90
Ben Widawsky714244e2017-08-01 09:58:16 -070091static const uint64_t skl_format_modifiers_noccs[] = {
92 I915_FORMAT_MOD_Yf_TILED,
93 I915_FORMAT_MOD_Y_TILED,
94 I915_FORMAT_MOD_X_TILED,
95 DRM_FORMAT_MOD_LINEAR,
96 DRM_FORMAT_MOD_INVALID
97};
98
99static const uint64_t skl_format_modifiers_ccs[] = {
100 I915_FORMAT_MOD_Yf_TILED_CCS,
101 I915_FORMAT_MOD_Y_TILED_CCS,
102 I915_FORMAT_MOD_Yf_TILED,
103 I915_FORMAT_MOD_Y_TILED,
104 I915_FORMAT_MOD_X_TILED,
105 DRM_FORMAT_MOD_LINEAR,
106 DRM_FORMAT_MOD_INVALID
107};
108
Matt Roper3d7d6512014-06-10 08:28:13 -0700109/* Cursor formats */
110static const uint32_t intel_cursor_formats[] = {
111 DRM_FORMAT_ARGB8888,
112};
113
Ben Widawsky714244e2017-08-01 09:58:16 -0700114static const uint64_t cursor_format_modifiers[] = {
115 DRM_FORMAT_MOD_LINEAR,
116 DRM_FORMAT_MOD_INVALID
117};
118
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300119static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200120 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300121static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200122 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300123
Chris Wilson24dbf512017-02-15 10:59:18 +0000124static int intel_framebuffer_init(struct intel_framebuffer *ifb,
125 struct drm_i915_gem_object *obj,
126 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200127static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
128static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200129static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200130static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700131 struct intel_link_m_n *m_n,
132 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200133static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200134static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200135static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200136static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200137 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200138static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200139 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200140static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
141static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530142static void intel_crtc_init_scalers(struct intel_crtc *crtc,
143 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200144static void skylake_pfit_enable(struct intel_crtc *crtc);
145static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
146static void ironlake_pfit_enable(struct intel_crtc *crtc);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +0300147static void intel_modeset_setup_hw_state(struct drm_device *dev,
148 struct drm_modeset_acquire_ctx *ctx);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200149static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100150
Ma Lingd4906092009-03-18 20:13:27 +0800151struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300152 struct {
153 int min, max;
154 } dot, vco, n, m, m1, m2, p, p1;
155
156 struct {
157 int dot_limit;
158 int p2_slow, p2_fast;
159 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800160};
Jesse Barnes79e53942008-11-07 14:24:08 -0800161
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300162/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200163int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300164{
165 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
166
167 /* Obtain SKU information */
168 mutex_lock(&dev_priv->sb_lock);
169 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
170 CCK_FUSE_HPLL_FREQ_MASK;
171 mutex_unlock(&dev_priv->sb_lock);
172
173 return vco_freq[hpll_freq] * 1000;
174}
175
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200176int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
177 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300178{
179 u32 val;
180 int divider;
181
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300182 mutex_lock(&dev_priv->sb_lock);
183 val = vlv_cck_read(dev_priv, reg);
184 mutex_unlock(&dev_priv->sb_lock);
185
186 divider = val & CCK_FREQUENCY_VALUES;
187
188 WARN((val & CCK_FREQUENCY_STATUS) !=
189 (divider << CCK_FREQUENCY_STATUS_SHIFT),
190 "%s change in progress\n", name);
191
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200192 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
193}
194
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200195int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
196 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200197{
198 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200199 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200200
201 return vlv_get_cck_clock(dev_priv, name, reg,
202 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300203}
204
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300205static void intel_update_czclk(struct drm_i915_private *dev_priv)
206{
Wayne Boyer666a4532015-12-09 12:29:35 -0800207 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300208 return;
209
210 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
211 CCK_CZ_CLOCK_CONTROL);
212
213 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
214}
215
Chris Wilson021357a2010-09-07 20:54:59 +0100216static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200217intel_fdi_link_freq(struct drm_i915_private *dev_priv,
218 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100219{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200220 if (HAS_DDI(dev_priv))
221 return pipe_config->port_clock; /* SPLL */
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200222 else
Chris Wilson58ecd9d2017-11-05 13:49:05 +0000223 return dev_priv->fdi_pll_freq;
Chris Wilson021357a2010-09-07 20:54:59 +0100224}
225
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300226static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400227 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200228 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200229 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .m = { .min = 96, .max = 140 },
231 .m1 = { .min = 18, .max = 26 },
232 .m2 = { .min = 6, .max = 16 },
233 .p = { .min = 4, .max = 128 },
234 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700235 .p2 = { .dot_limit = 165000,
236 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700237};
238
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300239static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200240 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200241 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200242 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200243 .m = { .min = 96, .max = 140 },
244 .m1 = { .min = 18, .max = 26 },
245 .m2 = { .min = 6, .max = 16 },
246 .p = { .min = 4, .max = 128 },
247 .p1 = { .min = 2, .max = 33 },
248 .p2 = { .dot_limit = 165000,
249 .p2_slow = 4, .p2_fast = 4 },
250};
251
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300252static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400253 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200254 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200255 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .m = { .min = 96, .max = 140 },
257 .m1 = { .min = 18, .max = 26 },
258 .m2 = { .min = 6, .max = 16 },
259 .p = { .min = 4, .max = 128 },
260 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 .p2 = { .dot_limit = 165000,
262 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700263};
Eric Anholt273e27c2011-03-30 13:01:10 -0700264
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300265static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400266 .dot = { .min = 20000, .max = 400000 },
267 .vco = { .min = 1400000, .max = 2800000 },
268 .n = { .min = 1, .max = 6 },
269 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100270 .m1 = { .min = 8, .max = 18 },
271 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .p = { .min = 5, .max = 80 },
273 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 .p2 = { .dot_limit = 200000,
275 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700276};
277
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300278static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400279 .dot = { .min = 20000, .max = 400000 },
280 .vco = { .min = 1400000, .max = 2800000 },
281 .n = { .min = 1, .max = 6 },
282 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100283 .m1 = { .min = 8, .max = 18 },
284 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .p = { .min = 7, .max = 98 },
286 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .p2 = { .dot_limit = 112000,
288 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700289};
290
Eric Anholt273e27c2011-03-30 13:01:10 -0700291
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300292static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .dot = { .min = 25000, .max = 270000 },
294 .vco = { .min = 1750000, .max = 3500000},
295 .n = { .min = 1, .max = 4 },
296 .m = { .min = 104, .max = 138 },
297 .m1 = { .min = 17, .max = 23 },
298 .m2 = { .min = 5, .max = 11 },
299 .p = { .min = 10, .max = 30 },
300 .p1 = { .min = 1, .max = 3},
301 .p2 = { .dot_limit = 270000,
302 .p2_slow = 10,
303 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800304 },
Keith Packarde4b36692009-06-05 19:22:17 -0700305};
306
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300307static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .dot = { .min = 22000, .max = 400000 },
309 .vco = { .min = 1750000, .max = 3500000},
310 .n = { .min = 1, .max = 4 },
311 .m = { .min = 104, .max = 138 },
312 .m1 = { .min = 16, .max = 23 },
313 .m2 = { .min = 5, .max = 11 },
314 .p = { .min = 5, .max = 80 },
315 .p1 = { .min = 1, .max = 8},
316 .p2 = { .dot_limit = 165000,
317 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700318};
319
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300320static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 20000, .max = 115000 },
322 .vco = { .min = 1750000, .max = 3500000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 104, .max = 138 },
325 .m1 = { .min = 17, .max = 23 },
326 .m2 = { .min = 5, .max = 11 },
327 .p = { .min = 28, .max = 112 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 0,
330 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800331 },
Keith Packarde4b36692009-06-05 19:22:17 -0700332};
333
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300334static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700335 .dot = { .min = 80000, .max = 224000 },
336 .vco = { .min = 1750000, .max = 3500000 },
337 .n = { .min = 1, .max = 3 },
338 .m = { .min = 104, .max = 138 },
339 .m1 = { .min = 17, .max = 23 },
340 .m2 = { .min = 5, .max = 11 },
341 .p = { .min = 14, .max = 42 },
342 .p1 = { .min = 2, .max = 6 },
343 .p2 = { .dot_limit = 0,
344 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800345 },
Keith Packarde4b36692009-06-05 19:22:17 -0700346};
347
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300348static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400349 .dot = { .min = 20000, .max = 400000},
350 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700351 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400352 .n = { .min = 3, .max = 6 },
353 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700354 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400355 .m1 = { .min = 0, .max = 0 },
356 .m2 = { .min = 0, .max = 254 },
357 .p = { .min = 5, .max = 80 },
358 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .p2 = { .dot_limit = 200000,
360 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700361};
362
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300363static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .dot = { .min = 20000, .max = 400000 },
365 .vco = { .min = 1700000, .max = 3500000 },
366 .n = { .min = 3, .max = 6 },
367 .m = { .min = 2, .max = 256 },
368 .m1 = { .min = 0, .max = 0 },
369 .m2 = { .min = 0, .max = 254 },
370 .p = { .min = 7, .max = 112 },
371 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .p2 = { .dot_limit = 112000,
373 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700374};
375
Eric Anholt273e27c2011-03-30 13:01:10 -0700376/* Ironlake / Sandybridge
377 *
378 * We calculate clock using (register_value + 2) for N/M1/M2, so here
379 * the range value for them is (actual_value - 2).
380 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300381static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700382 .dot = { .min = 25000, .max = 350000 },
383 .vco = { .min = 1760000, .max = 3510000 },
384 .n = { .min = 1, .max = 5 },
385 .m = { .min = 79, .max = 127 },
386 .m1 = { .min = 12, .max = 22 },
387 .m2 = { .min = 5, .max = 9 },
388 .p = { .min = 5, .max = 80 },
389 .p1 = { .min = 1, .max = 8 },
390 .p2 = { .dot_limit = 225000,
391 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700392};
393
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300394static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700395 .dot = { .min = 25000, .max = 350000 },
396 .vco = { .min = 1760000, .max = 3510000 },
397 .n = { .min = 1, .max = 3 },
398 .m = { .min = 79, .max = 118 },
399 .m1 = { .min = 12, .max = 22 },
400 .m2 = { .min = 5, .max = 9 },
401 .p = { .min = 28, .max = 112 },
402 .p1 = { .min = 2, .max = 8 },
403 .p2 = { .dot_limit = 225000,
404 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800405};
406
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300407static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700408 .dot = { .min = 25000, .max = 350000 },
409 .vco = { .min = 1760000, .max = 3510000 },
410 .n = { .min = 1, .max = 3 },
411 .m = { .min = 79, .max = 127 },
412 .m1 = { .min = 12, .max = 22 },
413 .m2 = { .min = 5, .max = 9 },
414 .p = { .min = 14, .max = 56 },
415 .p1 = { .min = 2, .max = 8 },
416 .p2 = { .dot_limit = 225000,
417 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800418};
419
Eric Anholt273e27c2011-03-30 13:01:10 -0700420/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300421static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700422 .dot = { .min = 25000, .max = 350000 },
423 .vco = { .min = 1760000, .max = 3510000 },
424 .n = { .min = 1, .max = 2 },
425 .m = { .min = 79, .max = 126 },
426 .m1 = { .min = 12, .max = 22 },
427 .m2 = { .min = 5, .max = 9 },
428 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400429 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700430 .p2 = { .dot_limit = 225000,
431 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800432};
433
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300434static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700435 .dot = { .min = 25000, .max = 350000 },
436 .vco = { .min = 1760000, .max = 3510000 },
437 .n = { .min = 1, .max = 3 },
438 .m = { .min = 79, .max = 126 },
439 .m1 = { .min = 12, .max = 22 },
440 .m2 = { .min = 5, .max = 9 },
441 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400442 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700443 .p2 = { .dot_limit = 225000,
444 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800445};
446
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300447static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300448 /*
449 * These are the data rate limits (measured in fast clocks)
450 * since those are the strictest limits we have. The fast
451 * clock and actual rate limits are more relaxed, so checking
452 * them would make no difference.
453 */
454 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200455 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700456 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700457 .m1 = { .min = 2, .max = 3 },
458 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300459 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300460 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700461};
462
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300463static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300464 /*
465 * These are the data rate limits (measured in fast clocks)
466 * since those are the strictest limits we have. The fast
467 * clock and actual rate limits are more relaxed, so checking
468 * them would make no difference.
469 */
470 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200471 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300472 .n = { .min = 1, .max = 1 },
473 .m1 = { .min = 2, .max = 2 },
474 .m2 = { .min = 24 << 22, .max = 175 << 22 },
475 .p1 = { .min = 2, .max = 4 },
476 .p2 = { .p2_slow = 1, .p2_fast = 14 },
477};
478
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300479static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200480 /* FIXME: find real dot limits */
481 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530482 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200483 .n = { .min = 1, .max = 1 },
484 .m1 = { .min = 2, .max = 2 },
485 /* FIXME: find real m2 limits */
486 .m2 = { .min = 2 << 22, .max = 255 << 22 },
487 .p1 = { .min = 2, .max = 4 },
488 .p2 = { .p2_slow = 1, .p2_fast = 20 },
489};
490
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200491static bool
Maarten Lankhorst24f28452017-11-22 19:39:01 +0100492needs_modeset(const struct drm_crtc_state *state)
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200493{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200494 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200495}
496
Imre Deakdccbea32015-06-22 23:35:51 +0300497/*
498 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
499 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
500 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
501 * The helpers' return value is the rate of the clock that is fed to the
502 * display engine's pipe which can be the above fast dot clock rate or a
503 * divided-down version of it.
504 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500505/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300506static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800507{
Shaohua Li21778322009-02-23 15:19:16 +0800508 clock->m = clock->m2 + 2;
509 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200510 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300511 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300512 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
513 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300514
515 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800516}
517
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200518static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
519{
520 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
521}
522
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300523static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800524{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200525 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800526 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200527 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300528 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300529 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
530 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300531
532 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800533}
534
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300535static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300536{
537 clock->m = clock->m1 * clock->m2;
538 clock->p = clock->p1 * clock->p2;
539 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300540 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300541 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
542 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300543
544 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300545}
546
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300547int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300548{
549 clock->m = clock->m1 * clock->m2;
550 clock->p = clock->p1 * clock->p2;
551 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300552 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300553 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
554 clock->n << 22);
555 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300556
557 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300558}
559
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800560#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800561/**
562 * Returns whether the given set of divisors are valid for a given refclk with
563 * the given connectors.
564 */
565
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100566static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300567 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300568 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800569{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300570 if (clock->n < limit->n.min || limit->n.max < clock->n)
571 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800572 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400573 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400577 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300578
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100579 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200580 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300581 if (clock->m1 <= clock->m2)
582 INTELPllInvalid("m1 <= m2\n");
583
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100584 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200585 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300586 if (clock->p < limit->p.min || limit->p.max < clock->p)
587 INTELPllInvalid("p out of range\n");
588 if (clock->m < limit->m.min || limit->m.max < clock->m)
589 INTELPllInvalid("m out of range\n");
590 }
591
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400593 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
595 * connector, etc., rather than just a single range.
596 */
597 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400598 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800599
600 return true;
601}
602
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300603static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300604i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300605 const struct intel_crtc_state *crtc_state,
606 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800607{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300608 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800609
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300610 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100612 * For LVDS just rely on its current settings for dual-channel.
613 * We haven't figured out how to reliably set up different
614 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100616 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300617 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800618 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300619 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800620 } else {
621 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300622 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800623 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300624 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300626}
627
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200628/*
629 * Returns a set of divisors for the desired target clock with the given
630 * refclk, or FALSE. The returned values represent the clock equation:
631 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
632 *
633 * Target and reference clocks are specified in kHz.
634 *
635 * If match_clock is provided, then best_clock P divider must match the P
636 * divider from @match_clock used for LVDS downclocking.
637 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300638static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300639i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300640 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300641 int target, int refclk, struct dpll *match_clock,
642 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300643{
644 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300645 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300646 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800647
Akshay Joshi0206e352011-08-16 15:34:10 -0400648 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300650 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
651
Zhao Yakui42158662009-11-20 11:24:18 +0800652 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
653 clock.m1++) {
654 for (clock.m2 = limit->m2.min;
655 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200656 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800657 break;
658 for (clock.n = limit->n.min;
659 clock.n <= limit->n.max; clock.n++) {
660 for (clock.p1 = limit->p1.min;
661 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 int this_err;
663
Imre Deakdccbea32015-06-22 23:35:51 +0300664 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100665 if (!intel_PLL_is_valid(to_i915(dev),
666 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000667 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800668 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800669 if (match_clock &&
670 clock.p != match_clock->p)
671 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672
673 this_err = abs(clock.dot - target);
674 if (this_err < err) {
675 *best_clock = clock;
676 err = this_err;
677 }
678 }
679 }
680 }
681 }
682
683 return (err != target);
684}
685
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200686/*
687 * Returns a set of divisors for the desired target clock with the given
688 * refclk, or FALSE. The returned values represent the clock equation:
689 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
690 *
691 * Target and reference clocks are specified in kHz.
692 *
693 * If match_clock is provided, then best_clock P divider must match the P
694 * divider from @match_clock used for LVDS downclocking.
695 */
Ma Lingd4906092009-03-18 20:13:27 +0800696static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300697pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200698 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300699 int target, int refclk, struct dpll *match_clock,
700 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200701{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300702 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300703 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200704 int err = target;
705
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200706 memset(best_clock, 0, sizeof(*best_clock));
707
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300708 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
709
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200710 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
711 clock.m1++) {
712 for (clock.m2 = limit->m2.min;
713 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200714 for (clock.n = limit->n.min;
715 clock.n <= limit->n.max; clock.n++) {
716 for (clock.p1 = limit->p1.min;
717 clock.p1 <= limit->p1.max; clock.p1++) {
718 int this_err;
719
Imre Deakdccbea32015-06-22 23:35:51 +0300720 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100721 if (!intel_PLL_is_valid(to_i915(dev),
722 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800723 &clock))
724 continue;
725 if (match_clock &&
726 clock.p != match_clock->p)
727 continue;
728
729 this_err = abs(clock.dot - target);
730 if (this_err < err) {
731 *best_clock = clock;
732 err = this_err;
733 }
734 }
735 }
736 }
737 }
738
739 return (err != target);
740}
741
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200742/*
743 * Returns a set of divisors for the desired target clock with the given
744 * refclk, or FALSE. The returned values represent the clock equation:
745 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200746 *
747 * Target and reference clocks are specified in kHz.
748 *
749 * If match_clock is provided, then best_clock P divider must match the P
750 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200751 */
Ma Lingd4906092009-03-18 20:13:27 +0800752static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300753g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200754 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300755 int target, int refclk, struct dpll *match_clock,
756 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800757{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300758 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300759 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800760 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300761 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400762 /* approximately equals target * 0.00585 */
763 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800764
765 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300766
767 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
768
Ma Lingd4906092009-03-18 20:13:27 +0800769 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200770 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800771 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200772 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800773 for (clock.m1 = limit->m1.max;
774 clock.m1 >= limit->m1.min; clock.m1--) {
775 for (clock.m2 = limit->m2.max;
776 clock.m2 >= limit->m2.min; clock.m2--) {
777 for (clock.p1 = limit->p1.max;
778 clock.p1 >= limit->p1.min; clock.p1--) {
779 int this_err;
780
Imre Deakdccbea32015-06-22 23:35:51 +0300781 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100782 if (!intel_PLL_is_valid(to_i915(dev),
783 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000784 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800785 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000786
787 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800788 if (this_err < err_most) {
789 *best_clock = clock;
790 err_most = this_err;
791 max_n = clock.n;
792 found = true;
793 }
794 }
795 }
796 }
797 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800798 return found;
799}
Ma Lingd4906092009-03-18 20:13:27 +0800800
Imre Deakd5dd62b2015-03-17 11:40:03 +0200801/*
802 * Check if the calculated PLL configuration is more optimal compared to the
803 * best configuration and error found so far. Return the calculated error.
804 */
805static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300806 const struct dpll *calculated_clock,
807 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200808 unsigned int best_error_ppm,
809 unsigned int *error_ppm)
810{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200811 /*
812 * For CHV ignore the error and consider only the P value.
813 * Prefer a bigger P value based on HW requirements.
814 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100815 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200816 *error_ppm = 0;
817
818 return calculated_clock->p > best_clock->p;
819 }
820
Imre Deak24be4e42015-03-17 11:40:04 +0200821 if (WARN_ON_ONCE(!target_freq))
822 return false;
823
Imre Deakd5dd62b2015-03-17 11:40:03 +0200824 *error_ppm = div_u64(1000000ULL *
825 abs(target_freq - calculated_clock->dot),
826 target_freq);
827 /*
828 * Prefer a better P value over a better (smaller) error if the error
829 * is small. Ensure this preference for future configurations too by
830 * setting the error to 0.
831 */
832 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
833 *error_ppm = 0;
834
835 return true;
836 }
837
838 return *error_ppm + 10 < best_error_ppm;
839}
840
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200841/*
842 * Returns a set of divisors for the desired target clock with the given
843 * refclk, or FALSE. The returned values represent the clock equation:
844 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
845 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800846static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300847vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200848 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300849 int target, int refclk, struct dpll *match_clock,
850 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700851{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200852 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300853 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300854 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300855 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300856 /* min update 19.2 MHz */
857 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300858 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700859
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300860 target *= 5; /* fast clock */
861
862 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700863
864 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300865 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300866 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300867 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300868 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300869 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300871 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200872 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300873
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300874 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
875 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300876
Imre Deakdccbea32015-06-22 23:35:51 +0300877 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300878
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100879 if (!intel_PLL_is_valid(to_i915(dev),
880 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300881 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300882 continue;
883
Imre Deakd5dd62b2015-03-17 11:40:03 +0200884 if (!vlv_PLL_is_optimal(dev, target,
885 &clock,
886 best_clock,
887 bestppm, &ppm))
888 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300889
Imre Deakd5dd62b2015-03-17 11:40:03 +0200890 *best_clock = clock;
891 bestppm = ppm;
892 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700893 }
894 }
895 }
896 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700897
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300898 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700899}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700900
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200901/*
902 * Returns a set of divisors for the desired target clock with the given
903 * refclk, or FALSE. The returned values represent the clock equation:
904 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
905 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300906static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300907chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200908 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300909 int target, int refclk, struct dpll *match_clock,
910 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300911{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200912 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300913 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200914 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300915 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300916 uint64_t m2;
917 int found = false;
918
919 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200920 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300921
922 /*
923 * Based on hardware doc, the n always set to 1, and m1 always
924 * set to 2. If requires to support 200Mhz refclk, we need to
925 * revisit this because n may not 1 anymore.
926 */
927 clock.n = 1, clock.m1 = 2;
928 target *= 5; /* fast clock */
929
930 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
931 for (clock.p2 = limit->p2.p2_fast;
932 clock.p2 >= limit->p2.p2_slow;
933 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200934 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300935
936 clock.p = clock.p1 * clock.p2;
937
938 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
939 clock.n) << 22, refclk * clock.m1);
940
941 if (m2 > INT_MAX/clock.m1)
942 continue;
943
944 clock.m2 = m2;
945
Imre Deakdccbea32015-06-22 23:35:51 +0300946 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300947
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100948 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300949 continue;
950
Imre Deak9ca3ba02015-03-17 11:40:05 +0200951 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
952 best_error_ppm, &error_ppm))
953 continue;
954
955 *best_clock = clock;
956 best_error_ppm = error_ppm;
957 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300958 }
959 }
960
961 return found;
962}
963
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200964bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300965 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200966{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200967 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300968 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200969
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200970 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200971 target_clock, refclk, NULL, best_clock);
972}
973
Ville Syrjälä525b9312016-10-31 22:37:02 +0200974bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300975{
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300976 /* Be paranoid as we can arrive here with only partial
977 * state retrieved from the hardware during setup.
978 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100979 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300980 * as Haswell has gained clock readout/fastboot support.
981 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000982 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300983 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700984 *
985 * FIXME: The intel_crtc->active here should be switched to
986 * crtc->state->active once we have proper CRTC states wired up
987 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300988 */
Ville Syrjälä525b9312016-10-31 22:37:02 +0200989 return crtc->active && crtc->base.primary->state->fb &&
990 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300991}
992
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200993enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
994 enum pipe pipe)
995{
Ville Syrjälä98187832016-10-31 22:37:10 +0200996 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200997
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200998 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200999}
1000
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001001static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001002{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001003 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001004 u32 line1, line2;
1005 u32 line_mask;
1006
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001007 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001008 line_mask = DSL_LINEMASK_GEN2;
1009 else
1010 line_mask = DSL_LINEMASK_GEN3;
1011
1012 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001013 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001014 line2 = I915_READ(reg) & line_mask;
1015
1016 return line1 == line2;
1017}
1018
Keith Packardab7ad7f2010-10-03 00:33:06 -07001019/*
1020 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001021 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001022 *
1023 * After disabling a pipe, we can't wait for vblank in the usual way,
1024 * spinning on the vblank interrupt status bit, since we won't actually
1025 * see an interrupt when the pipe is disabled.
1026 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027 * On Gen4 and above:
1028 * wait for the pipe register state bit to turn off
1029 *
1030 * Otherwise:
1031 * wait for the display line value to settle (it usually
1032 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001033 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001034 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001035static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001036{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001037 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001038 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001039 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001040
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001041 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001042 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001043
Keith Packardab7ad7f2010-10-03 00:33:06 -07001044 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001045 if (intel_wait_for_register(dev_priv,
1046 reg, I965_PIPECONF_ACTIVE, 0,
1047 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001048 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001049 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001050 /* Wait for the display line to settle */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001051 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001052 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001053 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001054}
1055
Jesse Barnesb24e7172011-01-04 15:09:30 -08001056/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001057void assert_pll(struct drm_i915_private *dev_priv,
1058 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001059{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001060 u32 val;
1061 bool cur_state;
1062
Ville Syrjälä649636e2015-09-22 19:50:01 +03001063 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001064 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001065 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001066 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001067 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001068}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001069
Jani Nikula23538ef2013-08-27 15:12:22 +03001070/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001071void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001072{
1073 u32 val;
1074 bool cur_state;
1075
Ville Syrjäläa5805162015-05-26 20:42:30 +03001076 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001077 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001078 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001079
1080 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001081 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001082 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001083 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001084}
Jani Nikula23538ef2013-08-27 15:12:22 +03001085
Jesse Barnes040484a2011-01-03 12:14:26 -08001086static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1087 enum pipe pipe, bool state)
1088{
Jesse Barnes040484a2011-01-03 12:14:26 -08001089 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001090 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1091 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001092
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001093 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001094 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001095 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001096 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001097 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001098 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001099 cur_state = !!(val & FDI_TX_ENABLE);
1100 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001101 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001102 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001103 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001104}
1105#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1106#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1107
1108static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1109 enum pipe pipe, bool state)
1110{
Jesse Barnes040484a2011-01-03 12:14:26 -08001111 u32 val;
1112 bool cur_state;
1113
Ville Syrjälä649636e2015-09-22 19:50:01 +03001114 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001115 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001116 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001117 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001118 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001119}
1120#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1121#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1122
1123static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1124 enum pipe pipe)
1125{
Jesse Barnes040484a2011-01-03 12:14:26 -08001126 u32 val;
1127
1128 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001129 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001130 return;
1131
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001132 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001133 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 return;
1135
Ville Syrjälä649636e2015-09-22 19:50:01 +03001136 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001137 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001138}
1139
Daniel Vetter55607e82013-06-16 21:42:39 +02001140void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1141 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001142{
Jesse Barnes040484a2011-01-03 12:14:26 -08001143 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001144 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001145
Ville Syrjälä649636e2015-09-22 19:50:01 +03001146 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001147 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001148 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001149 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001150 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001151}
1152
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001153void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001154{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001155 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001156 u32 val;
1157 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001158 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001159
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001160 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001161 return;
1162
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001163 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001164 u32 port_sel;
1165
Imre Deak44cb7342016-08-10 14:07:29 +03001166 pp_reg = PP_CONTROL(0);
1167 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001168
1169 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1170 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1171 panel_pipe = PIPE_B;
1172 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001173 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001174 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001175 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001176 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001177 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001178 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001179 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1180 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001181 }
1182
1183 val = I915_READ(pp_reg);
1184 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001185 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001186 locked = false;
1187
Rob Clarke2c719b2014-12-15 13:56:32 -05001188 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001189 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001190 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001191}
1192
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001193void assert_pipe(struct drm_i915_private *dev_priv,
1194 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001195{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001196 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001197 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1198 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001199 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001200
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001201 /* we keep both pipes enabled on 830 */
1202 if (IS_I830(dev_priv))
Daniel Vetter8e636782012-01-22 01:36:48 +01001203 state = true;
1204
Imre Deak4feed0e2016-02-12 18:55:14 +02001205 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1206 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001207 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001208 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001209
1210 intel_display_power_put(dev_priv, power_domain);
1211 } else {
1212 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001213 }
1214
Rob Clarke2c719b2014-12-15 13:56:32 -05001215 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001216 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001217 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001218}
1219
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001220static void assert_plane(struct intel_plane *plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001221{
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001222 bool cur_state = plane->get_hw_state(plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001223
Rob Clarke2c719b2014-12-15 13:56:32 -05001224 I915_STATE_WARN(cur_state != state,
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001225 "%s assertion failure (expected %s, current %s)\n",
1226 plane->base.name, onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001227}
1228
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001229#define assert_plane_enabled(p) assert_plane(p, true)
1230#define assert_plane_disabled(p) assert_plane(p, false)
Chris Wilson931872f2012-01-16 23:01:13 +00001231
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001232static void assert_planes_disabled(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001233{
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001234 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1235 struct intel_plane *plane;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001236
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001237 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane)
1238 assert_plane_disabled(plane);
Jesse Barnes19332d72013-03-28 09:55:38 -07001239}
1240
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001241static void assert_vblank_disabled(struct drm_crtc *crtc)
1242{
Rob Clarke2c719b2014-12-15 13:56:32 -05001243 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001244 drm_crtc_vblank_put(crtc);
1245}
1246
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001247void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1248 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001249{
Jesse Barnes92f25842011-01-04 15:09:34 -08001250 u32 val;
1251 bool enabled;
1252
Ville Syrjälä649636e2015-09-22 19:50:01 +03001253 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001254 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001255 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001256 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1257 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001258}
1259
Keith Packard4e634382011-08-06 10:39:45 -07001260static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1261 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001262{
1263 if ((val & DP_PORT_EN) == 0)
1264 return false;
1265
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001266 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001267 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001268 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1269 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001270 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001271 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1272 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001273 } else {
1274 if ((val & DP_PIPE_MASK) != (pipe << 30))
1275 return false;
1276 }
1277 return true;
1278}
1279
Keith Packard1519b992011-08-06 10:35:34 -07001280static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1281 enum pipe pipe, u32 val)
1282{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001283 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001284 return false;
1285
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001286 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001287 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001288 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001289 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001290 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1291 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001292 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001293 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001294 return false;
1295 }
1296 return true;
1297}
1298
1299static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1300 enum pipe pipe, u32 val)
1301{
1302 if ((val & LVDS_PORT_EN) == 0)
1303 return false;
1304
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001305 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001306 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1307 return false;
1308 } else {
1309 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1310 return false;
1311 }
1312 return true;
1313}
1314
1315static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1316 enum pipe pipe, u32 val)
1317{
1318 if ((val & ADPA_DAC_ENABLE) == 0)
1319 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001320 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001321 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1322 return false;
1323 } else {
1324 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1325 return false;
1326 }
1327 return true;
1328}
1329
Jesse Barnes291906f2011-02-02 12:28:03 -08001330static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001331 enum pipe pipe, i915_reg_t reg,
1332 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001333{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001334 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001335 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001336 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001337 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001338
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001339 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001340 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001341 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001342}
1343
1344static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001345 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001346{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001347 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001348 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001349 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001350 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001351
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001352 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001353 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001354 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001355}
1356
1357static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1358 enum pipe pipe)
1359{
Jesse Barnes291906f2011-02-02 12:28:03 -08001360 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001361
Keith Packardf0575e92011-07-25 22:12:43 -07001362 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1363 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1364 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001365
Ville Syrjälä649636e2015-09-22 19:50:01 +03001366 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001367 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001368 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001369 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001370
Ville Syrjälä649636e2015-09-22 19:50:01 +03001371 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001372 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001373 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001374 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001375
Paulo Zanonie2debe92013-02-18 19:00:27 -03001376 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1377 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1378 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001379}
1380
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001381static void _vlv_enable_pll(struct intel_crtc *crtc,
1382 const struct intel_crtc_state *pipe_config)
1383{
1384 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1385 enum pipe pipe = crtc->pipe;
1386
1387 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1388 POSTING_READ(DPLL(pipe));
1389 udelay(150);
1390
Chris Wilson2c30b432016-06-30 15:32:54 +01001391 if (intel_wait_for_register(dev_priv,
1392 DPLL(pipe),
1393 DPLL_LOCK_VLV,
1394 DPLL_LOCK_VLV,
1395 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001396 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1397}
1398
Ville Syrjäläd288f652014-10-28 13:20:22 +02001399static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001400 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001401{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001402 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001403 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001404
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001405 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001406
Daniel Vetter87442f72013-06-06 00:52:17 +02001407 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001408 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001409
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001410 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1411 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001412
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001413 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1414 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001415}
1416
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001417
1418static void _chv_enable_pll(struct intel_crtc *crtc,
1419 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001420{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001421 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001422 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001423 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001424 u32 tmp;
1425
Ville Syrjäläa5805162015-05-26 20:42:30 +03001426 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001427
1428 /* Enable back the 10bit clock to display controller */
1429 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1430 tmp |= DPIO_DCLKP_EN;
1431 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1432
Ville Syrjälä54433e92015-05-26 20:42:31 +03001433 mutex_unlock(&dev_priv->sb_lock);
1434
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001435 /*
1436 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1437 */
1438 udelay(1);
1439
1440 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001441 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001442
1443 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001444 if (intel_wait_for_register(dev_priv,
1445 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1446 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001447 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001448}
1449
1450static void chv_enable_pll(struct intel_crtc *crtc,
1451 const struct intel_crtc_state *pipe_config)
1452{
1453 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1454 enum pipe pipe = crtc->pipe;
1455
1456 assert_pipe_disabled(dev_priv, pipe);
1457
1458 /* PLL is protected by panel, make sure we can write it */
1459 assert_panel_unlocked(dev_priv, pipe);
1460
1461 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1462 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001463
Ville Syrjäläc2317752016-03-15 16:39:56 +02001464 if (pipe != PIPE_A) {
1465 /*
1466 * WaPixelRepeatModeFixForC0:chv
1467 *
1468 * DPLLCMD is AWOL. Use chicken bits to propagate
1469 * the value from DPLLBMD to either pipe B or C.
1470 */
Ville Syrjälädfa311f2017-09-13 17:08:54 +03001471 I915_WRITE(CBR4_VLV, CBR_DPLLBMD_PIPE(pipe));
Ville Syrjäläc2317752016-03-15 16:39:56 +02001472 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1473 I915_WRITE(CBR4_VLV, 0);
1474 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1475
1476 /*
1477 * DPLLB VGA mode also seems to cause problems.
1478 * We should always have it disabled.
1479 */
1480 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1481 } else {
1482 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1483 POSTING_READ(DPLL_MD(pipe));
1484 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001485}
1486
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001487static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001488{
1489 struct intel_crtc *crtc;
1490 int count = 0;
1491
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001492 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001493 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001494 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1495 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001496
1497 return count;
1498}
1499
Ville Syrjälä939994d2017-09-13 17:08:56 +03001500static void i9xx_enable_pll(struct intel_crtc *crtc,
1501 const struct intel_crtc_state *crtc_state)
Daniel Vetter87442f72013-06-06 00:52:17 +02001502{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001503 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001504 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjälä939994d2017-09-13 17:08:56 +03001505 u32 dpll = crtc_state->dpll_hw_state.dpll;
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001506 int i;
Daniel Vetter87442f72013-06-06 00:52:17 +02001507
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001508 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001509
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001510 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001511 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001512 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001513
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001514 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001515 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001516 /*
1517 * It appears to be important that we don't enable this
1518 * for the current pipe before otherwise configuring the
1519 * PLL. No idea how this should be handled if multiple
1520 * DVO outputs are enabled simultaneosly.
1521 */
1522 dpll |= DPLL_DVO_2X_MODE;
1523 I915_WRITE(DPLL(!crtc->pipe),
1524 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1525 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001526
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001527 /*
1528 * Apparently we need to have VGA mode enabled prior to changing
1529 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1530 * dividers, even though the register value does change.
1531 */
1532 I915_WRITE(reg, 0);
1533
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001534 I915_WRITE(reg, dpll);
1535
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001536 /* Wait for the clocks to stabilize. */
1537 POSTING_READ(reg);
1538 udelay(150);
1539
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001540 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001541 I915_WRITE(DPLL_MD(crtc->pipe),
Ville Syrjälä939994d2017-09-13 17:08:56 +03001542 crtc_state->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001543 } else {
1544 /* The pixel multiplier can only be updated once the
1545 * DPLL is enabled and the clocks are stable.
1546 *
1547 * So write it again.
1548 */
1549 I915_WRITE(reg, dpll);
1550 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001551
1552 /* We do this three times for luck */
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001553 for (i = 0; i < 3; i++) {
1554 I915_WRITE(reg, dpll);
1555 POSTING_READ(reg);
1556 udelay(150); /* wait for warmup */
1557 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001558}
1559
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001560static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001561{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001562 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001563 enum pipe pipe = crtc->pipe;
1564
1565 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001566 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001567 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001568 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001569 I915_WRITE(DPLL(PIPE_B),
1570 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1571 I915_WRITE(DPLL(PIPE_A),
1572 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1573 }
1574
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001575 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001576 if (IS_I830(dev_priv))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001577 return;
1578
1579 /* Make sure the pipe isn't still relying on us */
1580 assert_pipe_disabled(dev_priv, pipe);
1581
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001582 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001583 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001584}
1585
Jesse Barnesf6071162013-10-01 10:41:38 -07001586static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1587{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001588 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001589
1590 /* Make sure the pipe isn't still relying on us */
1591 assert_pipe_disabled(dev_priv, pipe);
1592
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001593 val = DPLL_INTEGRATED_REF_CLK_VLV |
1594 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1595 if (pipe != PIPE_A)
1596 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1597
Jesse Barnesf6071162013-10-01 10:41:38 -07001598 I915_WRITE(DPLL(pipe), val);
1599 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001600}
1601
1602static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1603{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001604 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001605 u32 val;
1606
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001607 /* Make sure the pipe isn't still relying on us */
1608 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001609
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001610 val = DPLL_SSC_REF_CLK_CHV |
1611 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001612 if (pipe != PIPE_A)
1613 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001614
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001615 I915_WRITE(DPLL(pipe), val);
1616 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001617
Ville Syrjäläa5805162015-05-26 20:42:30 +03001618 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001619
1620 /* Disable 10bit clock to display controller */
1621 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1622 val &= ~DPIO_DCLKP_EN;
1623 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1624
Ville Syrjäläa5805162015-05-26 20:42:30 +03001625 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001626}
1627
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001628void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001629 struct intel_digital_port *dport,
1630 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001631{
1632 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001633 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001634
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001635 switch (dport->base.port) {
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001636 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001637 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001638 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001639 break;
1640 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001641 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001642 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001643 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001644 break;
1645 case PORT_D:
1646 port_mask = DPLL_PORTD_READY_MASK;
1647 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001648 break;
1649 default:
1650 BUG();
1651 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001652
Chris Wilson370004d2016-06-30 15:32:56 +01001653 if (intel_wait_for_register(dev_priv,
1654 dpll_reg, port_mask, expected_mask,
1655 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001656 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001657 port_name(dport->base.port),
1658 I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001659}
1660
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001661static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1662 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001663{
Ville Syrjälä98187832016-10-31 22:37:10 +02001664 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1665 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001666 i915_reg_t reg;
1667 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001668
Jesse Barnes040484a2011-01-03 12:14:26 -08001669 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001670 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001671
1672 /* FDI must be feeding us bits for PCH ports */
1673 assert_fdi_tx_enabled(dev_priv, pipe);
1674 assert_fdi_rx_enabled(dev_priv, pipe);
1675
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001676 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001677 /* Workaround: Set the timing override bit before enabling the
1678 * pch transcoder. */
1679 reg = TRANS_CHICKEN2(pipe);
1680 val = I915_READ(reg);
1681 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1682 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001683 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001684
Daniel Vetterab9412b2013-05-03 11:49:46 +02001685 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001686 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001687 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001688
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001689 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001690 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001691 * Make the BPC in transcoder be consistent with
1692 * that in pipeconf reg. For HDMI we must use 8bpc
1693 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001694 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001695 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001696 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001697 val |= PIPECONF_8BPC;
1698 else
1699 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001700 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001701
1702 val &= ~TRANS_INTERLACE_MASK;
1703 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001704 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001705 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001706 val |= TRANS_LEGACY_INTERLACED_ILK;
1707 else
1708 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001709 else
1710 val |= TRANS_PROGRESSIVE;
1711
Jesse Barnes040484a2011-01-03 12:14:26 -08001712 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001713 if (intel_wait_for_register(dev_priv,
1714 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1715 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001716 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001717}
1718
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001719static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001720 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001721{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001722 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001723
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001724 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001725 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001726 assert_fdi_rx_enabled(dev_priv, PIPE_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001727
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001728 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001729 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001730 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001731 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001732
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001733 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001734 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001735
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001736 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1737 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001738 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001739 else
1740 val |= TRANS_PROGRESSIVE;
1741
Daniel Vetterab9412b2013-05-03 11:49:46 +02001742 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001743 if (intel_wait_for_register(dev_priv,
1744 LPT_TRANSCONF,
1745 TRANS_STATE_ENABLE,
1746 TRANS_STATE_ENABLE,
1747 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001748 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001749}
1750
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001751static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1752 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001753{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001754 i915_reg_t reg;
1755 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001756
1757 /* FDI relies on the transcoder */
1758 assert_fdi_tx_disabled(dev_priv, pipe);
1759 assert_fdi_rx_disabled(dev_priv, pipe);
1760
Jesse Barnes291906f2011-02-02 12:28:03 -08001761 /* Ports must be off as well */
1762 assert_pch_ports_disabled(dev_priv, pipe);
1763
Daniel Vetterab9412b2013-05-03 11:49:46 +02001764 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001765 val = I915_READ(reg);
1766 val &= ~TRANS_ENABLE;
1767 I915_WRITE(reg, val);
1768 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001769 if (intel_wait_for_register(dev_priv,
1770 reg, TRANS_STATE_ENABLE, 0,
1771 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001772 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001773
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001774 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001775 /* Workaround: Clear the timing override chicken bit again. */
1776 reg = TRANS_CHICKEN2(pipe);
1777 val = I915_READ(reg);
1778 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1779 I915_WRITE(reg, val);
1780 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001781}
1782
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001783void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001784{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001785 u32 val;
1786
Daniel Vetterab9412b2013-05-03 11:49:46 +02001787 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001788 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001789 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001790 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001791 if (intel_wait_for_register(dev_priv,
1792 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1793 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001794 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001795
1796 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001797 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001798 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001799 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001800}
1801
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001802enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc)
Ville Syrjälä65f21302016-10-14 20:02:53 +03001803{
1804 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1805
Ville Syrjälä65f21302016-10-14 20:02:53 +03001806 if (HAS_PCH_LPT(dev_priv))
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001807 return PIPE_A;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001808 else
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001809 return crtc->pipe;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001810}
1811
Jesse Barnes92f25842011-01-04 15:09:34 -08001812/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001813 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001814 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001815 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001816 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001817 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001818 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001819static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001820{
Paulo Zanoni03722642014-01-17 13:51:09 -02001821 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001822 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001823 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001824 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001825 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001826 u32 val;
1827
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001828 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1829
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001830 assert_planes_disabled(crtc);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001831
Jesse Barnesb24e7172011-01-04 15:09:30 -08001832 /*
1833 * A pipe without a PLL won't actually be able to drive bits from
1834 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1835 * need the check.
1836 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001837 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001838 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001839 assert_dsi_pll_enabled(dev_priv);
1840 else
1841 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001842 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001843 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001844 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001845 assert_fdi_rx_pll_enabled(dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001846 intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001847 assert_fdi_tx_pll_enabled(dev_priv,
1848 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001849 }
1850 /* FIXME: assert CPU port conditions for SNB+ */
1851 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001852
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001853 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001854 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001855 if (val & PIPECONF_ENABLE) {
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001856 /* we keep both pipes enabled on 830 */
1857 WARN_ON(!IS_I830(dev_priv));
Chris Wilson00d70b12011-03-17 07:18:29 +00001858 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001859 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001860
1861 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001862 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001863
1864 /*
1865 * Until the pipe starts DSL will read as 0, which would cause
1866 * an apparent vblank timestamp jump, which messes up also the
1867 * frame count when it's derived from the timestamps. So let's
1868 * wait for the pipe to start properly before we call
1869 * drm_crtc_vblank_on()
1870 */
1871 if (dev->max_vblank_count == 0 &&
1872 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1873 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001874}
1875
1876/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001877 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001878 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08001879 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001880 * Disable the pipe of @crtc, making sure that various hardware
1881 * specific requirements are met, if applicable, e.g. plane
1882 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001883 *
1884 * Will wait until the pipe has shut down before returning.
1885 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001886static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001887{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001888 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001889 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001890 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001891 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001892 u32 val;
1893
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001894 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1895
Jesse Barnesb24e7172011-01-04 15:09:30 -08001896 /*
1897 * Make sure planes won't keep trying to pump pixels to us,
1898 * or we might hang the display.
1899 */
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001900 assert_planes_disabled(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001901
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001902 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001903 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001904 if ((val & PIPECONF_ENABLE) == 0)
1905 return;
1906
Ville Syrjälä67adc642014-08-15 01:21:57 +03001907 /*
1908 * Double wide has implications for planes
1909 * so best keep it disabled when not needed.
1910 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001911 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001912 val &= ~PIPECONF_DOUBLE_WIDE;
1913
1914 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001915 if (!IS_I830(dev_priv))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001916 val &= ~PIPECONF_ENABLE;
1917
1918 I915_WRITE(reg, val);
1919 if ((val & PIPECONF_ENABLE) == 0)
1920 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001921}
1922
Ville Syrjälä832be822016-01-12 21:08:33 +02001923static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1924{
1925 return IS_GEN2(dev_priv) ? 2048 : 4096;
1926}
1927
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001928static unsigned int
1929intel_tile_width_bytes(const struct drm_framebuffer *fb, int plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001930{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001931 struct drm_i915_private *dev_priv = to_i915(fb->dev);
1932 unsigned int cpp = fb->format->cpp[plane];
1933
1934 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07001935 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001936 return cpp;
1937 case I915_FORMAT_MOD_X_TILED:
1938 if (IS_GEN2(dev_priv))
1939 return 128;
1940 else
1941 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001942 case I915_FORMAT_MOD_Y_TILED_CCS:
1943 if (plane == 1)
1944 return 128;
1945 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001946 case I915_FORMAT_MOD_Y_TILED:
1947 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
1948 return 128;
1949 else
1950 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001951 case I915_FORMAT_MOD_Yf_TILED_CCS:
1952 if (plane == 1)
1953 return 128;
1954 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001955 case I915_FORMAT_MOD_Yf_TILED:
1956 switch (cpp) {
1957 case 1:
1958 return 64;
1959 case 2:
1960 case 4:
1961 return 128;
1962 case 8:
1963 case 16:
1964 return 256;
1965 default:
1966 MISSING_CASE(cpp);
1967 return cpp;
1968 }
1969 break;
1970 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001971 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001972 return cpp;
1973 }
1974}
1975
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001976static unsigned int
1977intel_tile_height(const struct drm_framebuffer *fb, int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001978{
Ben Widawsky2f075562017-03-24 14:29:48 -07001979 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä832be822016-01-12 21:08:33 +02001980 return 1;
1981 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001982 return intel_tile_size(to_i915(fb->dev)) /
1983 intel_tile_width_bytes(fb, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001984}
1985
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001986/* Return the tile dimensions in pixel units */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001987static void intel_tile_dims(const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001988 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001989 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001990{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001991 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, plane);
1992 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001993
1994 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001995 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001996}
1997
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001998unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001999intel_fb_align_height(const struct drm_framebuffer *fb,
2000 int plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002001{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002002 unsigned int tile_height = intel_tile_height(fb, plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02002003
2004 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002005}
2006
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002007unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2008{
2009 unsigned int size = 0;
2010 int i;
2011
2012 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2013 size += rot_info->plane[i].width * rot_info->plane[i].height;
2014
2015 return size;
2016}
2017
Daniel Vetter75c82a52015-10-14 16:51:04 +02002018static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002019intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2020 const struct drm_framebuffer *fb,
2021 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002022{
Chris Wilson7b92c042017-01-14 00:28:26 +00002023 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002024 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002025 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002026 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002027 }
2028}
2029
Ville Syrjäläfabac482017-03-27 21:55:43 +03002030static unsigned int intel_cursor_alignment(const struct drm_i915_private *dev_priv)
2031{
2032 if (IS_I830(dev_priv))
2033 return 16 * 1024;
2034 else if (IS_I85X(dev_priv))
2035 return 256;
Ville Syrjäläd9e15512017-03-27 21:55:45 +03002036 else if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
2037 return 32;
Ville Syrjäläfabac482017-03-27 21:55:43 +03002038 else
2039 return 4 * 1024;
2040}
2041
Ville Syrjälä603525d2016-01-12 21:08:37 +02002042static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002043{
2044 if (INTEL_INFO(dev_priv)->gen >= 9)
2045 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002046 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002047 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002048 return 128 * 1024;
2049 else if (INTEL_INFO(dev_priv)->gen >= 4)
2050 return 4 * 1024;
2051 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002052 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002053}
2054
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002055static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
2056 int plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002057{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002058 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2059
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002060 /* AUX_DIST needs only 4K alignment */
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002061 if (plane == 1)
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002062 return 4096;
2063
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002064 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002065 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002066 return intel_linear_alignment(dev_priv);
2067 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002068 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002069 return 256 * 1024;
2070 return 0;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002071 case I915_FORMAT_MOD_Y_TILED_CCS:
2072 case I915_FORMAT_MOD_Yf_TILED_CCS:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002073 case I915_FORMAT_MOD_Y_TILED:
2074 case I915_FORMAT_MOD_Yf_TILED:
2075 return 1 * 1024 * 1024;
2076 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002077 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002078 return 0;
2079 }
2080}
2081
Chris Wilson058d88c2016-08-15 10:49:06 +01002082struct i915_vma *
2083intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002084{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002085 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002086 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002087 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002088 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002089 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002090 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002091
Matt Roperebcdd392014-07-09 16:22:11 -07002092 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2093
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002094 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002095
Ville Syrjälä3465c582016-02-15 22:54:43 +02002096 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002097
Chris Wilson693db182013-03-05 14:52:39 +00002098 /* Note that the w/a also requires 64 PTE of padding following the
2099 * bo. We currently fill all unused PTE with the shadow page and so
2100 * we should always have valid PTE following the scanout preventing
2101 * the VT-d warning.
2102 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002103 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002104 alignment = 256 * 1024;
2105
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002106 /*
2107 * Global gtt pte registers are special registers which actually forward
2108 * writes to a chunk of system memory. Which means that there is no risk
2109 * that the register values disappear as soon as we call
2110 * intel_runtime_pm_put(), so it is correct to wrap only the
2111 * pin/unpin/fence and not more.
2112 */
2113 intel_runtime_pm_get(dev_priv);
2114
Daniel Vetter9db529a2017-08-08 10:08:28 +02002115 atomic_inc(&dev_priv->gpu_error.pending_fb_pin);
2116
Chris Wilson058d88c2016-08-15 10:49:06 +01002117 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002118 if (IS_ERR(vma))
2119 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002120
Chris Wilson05a20d02016-08-18 17:16:55 +01002121 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002122 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2123 * fence, whereas 965+ only requires a fence if using
2124 * framebuffer compression. For simplicity, we always, when
2125 * possible, install a fence as the cost is not that onerous.
2126 *
2127 * If we fail to fence the tiled scanout, then either the
2128 * modeset will reject the change (which is highly unlikely as
2129 * the affected systems, all but one, do not have unmappable
2130 * space) or we will not be able to enable full powersaving
2131 * techniques (also likely not to apply due to various limits
2132 * FBC and the like impose on the size of the buffer, which
2133 * presumably we violated anyway with this unmappable buffer).
2134 * Anyway, it is presumably better to stumble onwards with
2135 * something and try to run the system in a "less than optimal"
2136 * mode that matches the user configuration.
2137 */
Chris Wilson3bd40732017-10-09 09:43:56 +01002138 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002139 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002140
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002141 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002142err:
Daniel Vetter9db529a2017-08-08 10:08:28 +02002143 atomic_dec(&dev_priv->gpu_error.pending_fb_pin);
2144
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002145 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002146 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002147}
2148
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002149void intel_unpin_fb_vma(struct i915_vma *vma)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002150{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002151 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002152
Chris Wilson49ef5292016-08-18 17:17:00 +01002153 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002154 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002155 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002156}
2157
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002158static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2159 unsigned int rotation)
2160{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002161 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002162 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2163 else
2164 return fb->pitches[plane];
2165}
2166
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002167/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002168 * Convert the x/y offsets into a linear offset.
2169 * Only valid with 0/180 degree rotation, which is fine since linear
2170 * offset is only used with linear buffers on pre-hsw and tiled buffers
2171 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2172 */
2173u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002174 const struct intel_plane_state *state,
2175 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002176{
Ville Syrjälä29490562016-01-20 18:02:50 +02002177 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002178 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002179 unsigned int pitch = fb->pitches[plane];
2180
2181 return y * pitch + x * cpp;
2182}
2183
2184/*
2185 * Add the x/y offsets derived from fb->offsets[] to the user
2186 * specified plane src x/y offsets. The resulting x/y offsets
2187 * specify the start of scanout from the beginning of the gtt mapping.
2188 */
2189void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002190 const struct intel_plane_state *state,
2191 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002192
2193{
Ville Syrjälä29490562016-01-20 18:02:50 +02002194 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2195 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002196
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002197 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002198 *x += intel_fb->rotated[plane].x;
2199 *y += intel_fb->rotated[plane].y;
2200 } else {
2201 *x += intel_fb->normal[plane].x;
2202 *y += intel_fb->normal[plane].y;
2203 }
2204}
2205
Ville Syrjälä303ba692017-08-24 22:10:49 +03002206static u32 __intel_adjust_tile_offset(int *x, int *y,
2207 unsigned int tile_width,
2208 unsigned int tile_height,
2209 unsigned int tile_size,
2210 unsigned int pitch_tiles,
2211 u32 old_offset,
2212 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002213{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002214 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002215 unsigned int tiles;
2216
2217 WARN_ON(old_offset & (tile_size - 1));
2218 WARN_ON(new_offset & (tile_size - 1));
2219 WARN_ON(new_offset > old_offset);
2220
2221 tiles = (old_offset - new_offset) / tile_size;
2222
2223 *y += tiles / pitch_tiles * tile_height;
2224 *x += tiles % pitch_tiles * tile_width;
2225
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002226 /* minimize x in case it got needlessly big */
2227 *y += *x / pitch_pixels * tile_height;
2228 *x %= pitch_pixels;
2229
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002230 return new_offset;
2231}
2232
Ville Syrjälä303ba692017-08-24 22:10:49 +03002233static u32 _intel_adjust_tile_offset(int *x, int *y,
2234 const struct drm_framebuffer *fb, int plane,
2235 unsigned int rotation,
2236 u32 old_offset, u32 new_offset)
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002237{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002238 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä353c8592016-12-14 23:30:57 +02002239 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002240 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2241
2242 WARN_ON(new_offset > old_offset);
2243
Ben Widawsky2f075562017-03-24 14:29:48 -07002244 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002245 unsigned int tile_size, tile_width, tile_height;
2246 unsigned int pitch_tiles;
2247
2248 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002249 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002250
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002251 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002252 pitch_tiles = pitch / tile_height;
2253 swap(tile_width, tile_height);
2254 } else {
2255 pitch_tiles = pitch / (tile_width * cpp);
2256 }
2257
Ville Syrjälä303ba692017-08-24 22:10:49 +03002258 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2259 tile_size, pitch_tiles,
2260 old_offset, new_offset);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002261 } else {
2262 old_offset += *y * pitch + *x * cpp;
2263
2264 *y = (old_offset - new_offset) / pitch;
2265 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2266 }
2267
2268 return new_offset;
2269}
2270
2271/*
Ville Syrjälä303ba692017-08-24 22:10:49 +03002272 * Adjust the tile offset by moving the difference into
2273 * the x/y offsets.
2274 */
2275static u32 intel_adjust_tile_offset(int *x, int *y,
2276 const struct intel_plane_state *state, int plane,
2277 u32 old_offset, u32 new_offset)
2278{
2279 return _intel_adjust_tile_offset(x, y, state->base.fb, plane,
2280 state->base.rotation,
2281 old_offset, new_offset);
2282}
2283
2284/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002285 * Computes the linear offset to the base tile and adjusts
2286 * x, y. bytes per pixel is assumed to be a power-of-two.
2287 *
2288 * In the 90/270 rotated case, x and y are assumed
2289 * to be already rotated to match the rotated GTT view, and
2290 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002291 *
2292 * This function is used when computing the derived information
2293 * under intel_framebuffer, so using any of that information
2294 * here is not allowed. Anything under drm_framebuffer can be
2295 * used. This is why the user has to pass in the pitch since it
2296 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002297 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002298static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2299 int *x, int *y,
2300 const struct drm_framebuffer *fb, int plane,
2301 unsigned int pitch,
2302 unsigned int rotation,
2303 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002304{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002305 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002306 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002307 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002308
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002309 if (alignment)
2310 alignment--;
2311
Ben Widawsky2f075562017-03-24 14:29:48 -07002312 if (fb_modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002313 unsigned int tile_size, tile_width, tile_height;
2314 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002315
Ville Syrjäläd8433102016-01-12 21:08:35 +02002316 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002317 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002318
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002319 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002320 pitch_tiles = pitch / tile_height;
2321 swap(tile_width, tile_height);
2322 } else {
2323 pitch_tiles = pitch / (tile_width * cpp);
2324 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002325
Ville Syrjäläd8433102016-01-12 21:08:35 +02002326 tile_rows = *y / tile_height;
2327 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002328
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002329 tiles = *x / tile_width;
2330 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002331
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002332 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2333 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002334
Ville Syrjälä303ba692017-08-24 22:10:49 +03002335 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2336 tile_size, pitch_tiles,
2337 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002338 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002339 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002340 offset_aligned = offset & ~alignment;
2341
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002342 *y = (offset & alignment) / pitch;
2343 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002344 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002345
2346 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002347}
2348
Ville Syrjälä6687c902015-09-15 13:16:41 +03002349u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002350 const struct intel_plane_state *state,
2351 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002352{
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002353 struct intel_plane *intel_plane = to_intel_plane(state->base.plane);
2354 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä29490562016-01-20 18:02:50 +02002355 const struct drm_framebuffer *fb = state->base.fb;
2356 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002357 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002358 u32 alignment;
2359
2360 if (intel_plane->id == PLANE_CURSOR)
2361 alignment = intel_cursor_alignment(dev_priv);
2362 else
2363 alignment = intel_surf_alignment(fb, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002364
2365 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2366 rotation, alignment);
2367}
2368
Ville Syrjälä303ba692017-08-24 22:10:49 +03002369/* Convert the fb->offset[] into x/y offsets */
2370static int intel_fb_offset_to_xy(int *x, int *y,
2371 const struct drm_framebuffer *fb, int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002372{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002373 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002374
Ville Syrjälä303ba692017-08-24 22:10:49 +03002375 if (fb->modifier != DRM_FORMAT_MOD_LINEAR &&
2376 fb->offsets[plane] % intel_tile_size(dev_priv))
2377 return -EINVAL;
2378
2379 *x = 0;
2380 *y = 0;
2381
2382 _intel_adjust_tile_offset(x, y,
2383 fb, plane, DRM_MODE_ROTATE_0,
2384 fb->offsets[plane], 0);
2385
2386 return 0;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002387}
2388
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002389static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2390{
2391 switch (fb_modifier) {
2392 case I915_FORMAT_MOD_X_TILED:
2393 return I915_TILING_X;
2394 case I915_FORMAT_MOD_Y_TILED:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002395 case I915_FORMAT_MOD_Y_TILED_CCS:
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002396 return I915_TILING_Y;
2397 default:
2398 return I915_TILING_NONE;
2399 }
2400}
2401
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -07002402static const struct drm_format_info ccs_formats[] = {
2403 { .format = DRM_FORMAT_XRGB8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2404 { .format = DRM_FORMAT_XBGR8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2405 { .format = DRM_FORMAT_ARGB8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2406 { .format = DRM_FORMAT_ABGR8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2407};
2408
2409static const struct drm_format_info *
2410lookup_format_info(const struct drm_format_info formats[],
2411 int num_formats, u32 format)
2412{
2413 int i;
2414
2415 for (i = 0; i < num_formats; i++) {
2416 if (formats[i].format == format)
2417 return &formats[i];
2418 }
2419
2420 return NULL;
2421}
2422
2423static const struct drm_format_info *
2424intel_get_format_info(const struct drm_mode_fb_cmd2 *cmd)
2425{
2426 switch (cmd->modifier[0]) {
2427 case I915_FORMAT_MOD_Y_TILED_CCS:
2428 case I915_FORMAT_MOD_Yf_TILED_CCS:
2429 return lookup_format_info(ccs_formats,
2430 ARRAY_SIZE(ccs_formats),
2431 cmd->pixel_format);
2432 default:
2433 return NULL;
2434 }
2435}
2436
Ville Syrjälä6687c902015-09-15 13:16:41 +03002437static int
2438intel_fill_fb_info(struct drm_i915_private *dev_priv,
2439 struct drm_framebuffer *fb)
2440{
2441 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2442 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2443 u32 gtt_offset_rotated = 0;
2444 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002445 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002446 unsigned int tile_size = intel_tile_size(dev_priv);
2447
2448 for (i = 0; i < num_planes; i++) {
2449 unsigned int width, height;
2450 unsigned int cpp, size;
2451 u32 offset;
2452 int x, y;
Ville Syrjälä303ba692017-08-24 22:10:49 +03002453 int ret;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002454
Ville Syrjälä353c8592016-12-14 23:30:57 +02002455 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002456 width = drm_framebuffer_plane_width(fb->width, fb, i);
2457 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002458
Ville Syrjälä303ba692017-08-24 22:10:49 +03002459 ret = intel_fb_offset_to_xy(&x, &y, fb, i);
2460 if (ret) {
2461 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2462 i, fb->offsets[i]);
2463 return ret;
2464 }
Ville Syrjälä6687c902015-09-15 13:16:41 +03002465
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002466 if ((fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
2467 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) && i == 1) {
2468 int hsub = fb->format->hsub;
2469 int vsub = fb->format->vsub;
2470 int tile_width, tile_height;
2471 int main_x, main_y;
2472 int ccs_x, ccs_y;
2473
2474 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä303ba692017-08-24 22:10:49 +03002475 tile_width *= hsub;
2476 tile_height *= vsub;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002477
Ville Syrjälä303ba692017-08-24 22:10:49 +03002478 ccs_x = (x * hsub) % tile_width;
2479 ccs_y = (y * vsub) % tile_height;
2480 main_x = intel_fb->normal[0].x % tile_width;
2481 main_y = intel_fb->normal[0].y % tile_height;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002482
2483 /*
2484 * CCS doesn't have its own x/y offset register, so the intra CCS tile
2485 * x/y offsets must match between CCS and the main surface.
2486 */
2487 if (main_x != ccs_x || main_y != ccs_y) {
2488 DRM_DEBUG_KMS("Bad CCS x/y (main %d,%d ccs %d,%d) full (main %d,%d ccs %d,%d)\n",
2489 main_x, main_y,
2490 ccs_x, ccs_y,
2491 intel_fb->normal[0].x,
2492 intel_fb->normal[0].y,
2493 x, y);
2494 return -EINVAL;
2495 }
2496 }
2497
Ville Syrjälä6687c902015-09-15 13:16:41 +03002498 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002499 * The fence (if used) is aligned to the start of the object
2500 * so having the framebuffer wrap around across the edge of the
2501 * fenced region doesn't really work. We have no API to configure
2502 * the fence start offset within the object (nor could we probably
2503 * on gen2/3). So it's just easier if we just require that the
2504 * fb layout agrees with the fence layout. We already check that the
2505 * fb stride matches the fence stride elsewhere.
2506 */
Ville Syrjälä2ec4cf42017-08-24 22:10:50 +03002507 if (i == 0 && i915_gem_object_is_tiled(intel_fb->obj) &&
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002508 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002509 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2510 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002511 return -EINVAL;
2512 }
2513
2514 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002515 * First pixel of the framebuffer from
2516 * the start of the normal gtt mapping.
2517 */
2518 intel_fb->normal[i].x = x;
2519 intel_fb->normal[i].y = y;
2520
2521 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjälä3ca46c02017-03-07 21:42:09 +02002522 fb, i, fb->pitches[i],
Robert Fossc2c446a2017-05-19 16:50:17 -04002523 DRM_MODE_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002524 offset /= tile_size;
2525
Ben Widawsky2f075562017-03-24 14:29:48 -07002526 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002527 unsigned int tile_width, tile_height;
2528 unsigned int pitch_tiles;
2529 struct drm_rect r;
2530
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002531 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002532
2533 rot_info->plane[i].offset = offset;
2534 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2535 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2536 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2537
2538 intel_fb->rotated[i].pitch =
2539 rot_info->plane[i].height * tile_height;
2540
2541 /* how many tiles does this plane need */
2542 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2543 /*
2544 * If the plane isn't horizontally tile aligned,
2545 * we need one more tile.
2546 */
2547 if (x != 0)
2548 size++;
2549
2550 /* rotate the x/y offsets to match the GTT view */
2551 r.x1 = x;
2552 r.y1 = y;
2553 r.x2 = x + width;
2554 r.y2 = y + height;
2555 drm_rect_rotate(&r,
2556 rot_info->plane[i].width * tile_width,
2557 rot_info->plane[i].height * tile_height,
Robert Fossc2c446a2017-05-19 16:50:17 -04002558 DRM_MODE_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002559 x = r.x1;
2560 y = r.y1;
2561
2562 /* rotate the tile dimensions to match the GTT view */
2563 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2564 swap(tile_width, tile_height);
2565
2566 /*
2567 * We only keep the x/y offsets, so push all of the
2568 * gtt offset into the x/y offsets.
2569 */
Ville Syrjälä303ba692017-08-24 22:10:49 +03002570 __intel_adjust_tile_offset(&x, &y,
2571 tile_width, tile_height,
2572 tile_size, pitch_tiles,
2573 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002574
2575 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2576
2577 /*
2578 * First pixel of the framebuffer from
2579 * the start of the rotated gtt mapping.
2580 */
2581 intel_fb->rotated[i].x = x;
2582 intel_fb->rotated[i].y = y;
2583 } else {
2584 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2585 x * cpp, tile_size);
2586 }
2587
2588 /* how many tiles in total needed in the bo */
2589 max_size = max(max_size, offset + size);
2590 }
2591
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002592 if (max_size * tile_size > intel_fb->obj->base.size) {
2593 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
2594 max_size * tile_size, intel_fb->obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002595 return -EINVAL;
2596 }
2597
2598 return 0;
2599}
2600
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002601static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002602{
2603 switch (format) {
2604 case DISPPLANE_8BPP:
2605 return DRM_FORMAT_C8;
2606 case DISPPLANE_BGRX555:
2607 return DRM_FORMAT_XRGB1555;
2608 case DISPPLANE_BGRX565:
2609 return DRM_FORMAT_RGB565;
2610 default:
2611 case DISPPLANE_BGRX888:
2612 return DRM_FORMAT_XRGB8888;
2613 case DISPPLANE_RGBX888:
2614 return DRM_FORMAT_XBGR8888;
2615 case DISPPLANE_BGRX101010:
2616 return DRM_FORMAT_XRGB2101010;
2617 case DISPPLANE_RGBX101010:
2618 return DRM_FORMAT_XBGR2101010;
2619 }
2620}
2621
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002622static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2623{
2624 switch (format) {
2625 case PLANE_CTL_FORMAT_RGB_565:
2626 return DRM_FORMAT_RGB565;
2627 default:
2628 case PLANE_CTL_FORMAT_XRGB_8888:
2629 if (rgb_order) {
2630 if (alpha)
2631 return DRM_FORMAT_ABGR8888;
2632 else
2633 return DRM_FORMAT_XBGR8888;
2634 } else {
2635 if (alpha)
2636 return DRM_FORMAT_ARGB8888;
2637 else
2638 return DRM_FORMAT_XRGB8888;
2639 }
2640 case PLANE_CTL_FORMAT_XRGB_2101010:
2641 if (rgb_order)
2642 return DRM_FORMAT_XBGR2101010;
2643 else
2644 return DRM_FORMAT_XRGB2101010;
2645 }
2646}
2647
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002648static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002649intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2650 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002651{
2652 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002653 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002654 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002655 struct drm_i915_gem_object *obj = NULL;
2656 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002657 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002658 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2659 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2660 PAGE_SIZE);
2661
2662 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002663
Chris Wilsonff2652e2014-03-10 08:07:02 +00002664 if (plane_config->size == 0)
2665 return false;
2666
Paulo Zanoni3badb492015-09-23 12:52:23 -03002667 /* If the FB is too big, just don't use it since fbdev is not very
2668 * important and we should probably use that space with FBC or other
2669 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002670 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002671 return false;
2672
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002673 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002674 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002675 base_aligned,
2676 base_aligned,
2677 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002678 mutex_unlock(&dev->struct_mutex);
2679 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002680 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002681
Chris Wilson3e510a82016-08-05 10:14:23 +01002682 if (plane_config->tiling == I915_TILING_X)
2683 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002684
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002685 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002686 mode_cmd.width = fb->width;
2687 mode_cmd.height = fb->height;
2688 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002689 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002690 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002691
Chris Wilson24dbf512017-02-15 10:59:18 +00002692 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002693 DRM_DEBUG_KMS("intel fb init failed\n");
2694 goto out_unref_obj;
2695 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002696
Jesse Barnes484b41d2014-03-07 08:57:55 -08002697
Daniel Vetterf6936e22015-03-26 12:17:05 +01002698 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002699 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002700
2701out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002702 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002703 return false;
2704}
2705
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002706static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002707intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2708 struct intel_plane_state *plane_state,
2709 bool visible)
2710{
2711 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2712
2713 plane_state->base.visible = visible;
2714
2715 /* FIXME pre-g4x don't work like this */
2716 if (visible) {
2717 crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base));
2718 crtc_state->active_planes |= BIT(plane->id);
2719 } else {
2720 crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base));
2721 crtc_state->active_planes &= ~BIT(plane->id);
2722 }
2723
2724 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2725 crtc_state->base.crtc->name,
2726 crtc_state->active_planes);
2727}
2728
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002729static void intel_plane_disable_noatomic(struct intel_crtc *crtc,
2730 struct intel_plane *plane)
2731{
2732 struct intel_crtc_state *crtc_state =
2733 to_intel_crtc_state(crtc->base.state);
2734 struct intel_plane_state *plane_state =
2735 to_intel_plane_state(plane->base.state);
2736
2737 intel_set_plane_visible(crtc_state, plane_state, false);
2738
2739 if (plane->id == PLANE_PRIMARY)
2740 intel_pre_disable_primary_noatomic(&crtc->base);
2741
2742 trace_intel_disable_plane(&plane->base, crtc);
2743 plane->disable_plane(plane, crtc);
2744}
2745
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002746static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002747intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2748 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002749{
2750 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002751 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002752 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002753 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002754 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002755 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002756 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2757 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002758 struct intel_plane_state *intel_state =
2759 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002760 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002761
Damien Lespiau2d140302015-02-05 17:22:18 +00002762 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002763 return;
2764
Daniel Vetterf6936e22015-03-26 12:17:05 +01002765 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002766 fb = &plane_config->fb->base;
2767 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002768 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002769
Damien Lespiau2d140302015-02-05 17:22:18 +00002770 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002771
2772 /*
2773 * Failed to alloc the obj, check to see if we should share
2774 * an fb with another CRTC instead
2775 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002776 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002777 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002778
2779 if (c == &intel_crtc->base)
2780 continue;
2781
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002782 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002783 continue;
2784
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002785 state = to_intel_plane_state(c->primary->state);
2786 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002787 continue;
2788
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002789 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2790 fb = c->primary->fb;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302791 drm_framebuffer_get(fb);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002792 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002793 }
2794 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002795
Matt Roper200757f2015-12-03 11:37:36 -08002796 /*
2797 * We've failed to reconstruct the BIOS FB. Current display state
2798 * indicates that the primary plane is visible, but has a NULL FB,
2799 * which will lead to problems later if we don't fix it up. The
2800 * simplest solution is to just disable the primary plane now and
2801 * pretend the BIOS never had it enabled.
2802 */
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002803 intel_plane_disable_noatomic(intel_crtc, intel_plane);
Matt Roper200757f2015-12-03 11:37:36 -08002804
Daniel Vetter88595ac2015-03-26 12:42:24 +01002805 return;
2806
2807valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002808 mutex_lock(&dev->struct_mutex);
2809 intel_state->vma =
2810 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2811 mutex_unlock(&dev->struct_mutex);
2812 if (IS_ERR(intel_state->vma)) {
2813 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2814 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2815
2816 intel_state->vma = NULL;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302817 drm_framebuffer_put(fb);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002818 return;
2819 }
2820
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002821 plane_state->src_x = 0;
2822 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002823 plane_state->src_w = fb->width << 16;
2824 plane_state->src_h = fb->height << 16;
2825
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002826 plane_state->crtc_x = 0;
2827 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002828 plane_state->crtc_w = fb->width;
2829 plane_state->crtc_h = fb->height;
2830
Rob Clark1638d302016-11-05 11:08:08 -04002831 intel_state->base.src = drm_plane_state_src(plane_state);
2832 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002833
Daniel Vetter88595ac2015-03-26 12:42:24 +01002834 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002835 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002836 dev_priv->preserve_bios_swizzle = true;
2837
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302838 drm_framebuffer_get(fb);
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002839 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002840 primary->crtc = primary->state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002841
2842 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2843 to_intel_plane_state(plane_state),
2844 true);
2845
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002846 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2847 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002848}
2849
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002850static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2851 unsigned int rotation)
2852{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002853 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002854
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002855 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002856 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002857 case I915_FORMAT_MOD_X_TILED:
2858 switch (cpp) {
2859 case 8:
2860 return 4096;
2861 case 4:
2862 case 2:
2863 case 1:
2864 return 8192;
2865 default:
2866 MISSING_CASE(cpp);
2867 break;
2868 }
2869 break;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002870 case I915_FORMAT_MOD_Y_TILED_CCS:
2871 case I915_FORMAT_MOD_Yf_TILED_CCS:
2872 /* FIXME AUX plane? */
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002873 case I915_FORMAT_MOD_Y_TILED:
2874 case I915_FORMAT_MOD_Yf_TILED:
2875 switch (cpp) {
2876 case 8:
2877 return 2048;
2878 case 4:
2879 return 4096;
2880 case 2:
2881 case 1:
2882 return 8192;
2883 default:
2884 MISSING_CASE(cpp);
2885 break;
2886 }
2887 break;
2888 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002889 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002890 }
2891
2892 return 2048;
2893}
2894
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002895static bool skl_check_main_ccs_coordinates(struct intel_plane_state *plane_state,
2896 int main_x, int main_y, u32 main_offset)
2897{
2898 const struct drm_framebuffer *fb = plane_state->base.fb;
2899 int hsub = fb->format->hsub;
2900 int vsub = fb->format->vsub;
2901 int aux_x = plane_state->aux.x;
2902 int aux_y = plane_state->aux.y;
2903 u32 aux_offset = plane_state->aux.offset;
2904 u32 alignment = intel_surf_alignment(fb, 1);
2905
2906 while (aux_offset >= main_offset && aux_y <= main_y) {
2907 int x, y;
2908
2909 if (aux_x == main_x && aux_y == main_y)
2910 break;
2911
2912 if (aux_offset == 0)
2913 break;
2914
2915 x = aux_x / hsub;
2916 y = aux_y / vsub;
2917 aux_offset = intel_adjust_tile_offset(&x, &y, plane_state, 1,
2918 aux_offset, aux_offset - alignment);
2919 aux_x = x * hsub + aux_x % hsub;
2920 aux_y = y * vsub + aux_y % vsub;
2921 }
2922
2923 if (aux_x != main_x || aux_y != main_y)
2924 return false;
2925
2926 plane_state->aux.offset = aux_offset;
2927 plane_state->aux.x = aux_x;
2928 plane_state->aux.y = aux_y;
2929
2930 return true;
2931}
2932
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002933static int skl_check_main_surface(struct intel_plane_state *plane_state)
2934{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002935 const struct drm_framebuffer *fb = plane_state->base.fb;
2936 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002937 int x = plane_state->base.src.x1 >> 16;
2938 int y = plane_state->base.src.y1 >> 16;
2939 int w = drm_rect_width(&plane_state->base.src) >> 16;
2940 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002941 int max_width = skl_max_plane_width(fb, 0, rotation);
2942 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002943 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002944
2945 if (w > max_width || h > max_height) {
2946 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2947 w, h, max_width, max_height);
2948 return -EINVAL;
2949 }
2950
2951 intel_add_fb_offsets(&x, &y, plane_state, 0);
2952 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002953 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002954
2955 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002956 * AUX surface offset is specified as the distance from the
2957 * main surface offset, and it must be non-negative. Make
2958 * sure that is what we will get.
2959 */
2960 if (offset > aux_offset)
2961 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2962 offset, aux_offset & ~(alignment - 1));
2963
2964 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002965 * When using an X-tiled surface, the plane blows up
2966 * if the x offset + width exceed the stride.
2967 *
2968 * TODO: linear and Y-tiled seem fine, Yf untested,
2969 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002970 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02002971 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002972
2973 while ((x + w) * cpp > fb->pitches[0]) {
2974 if (offset == 0) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002975 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to X-tiling\n");
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002976 return -EINVAL;
2977 }
2978
2979 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2980 offset, offset - alignment);
2981 }
2982 }
2983
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002984 /*
2985 * CCS AUX surface doesn't have its own x/y offsets, we must make sure
2986 * they match with the main surface x/y offsets.
2987 */
2988 if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
2989 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
2990 while (!skl_check_main_ccs_coordinates(plane_state, x, y, offset)) {
2991 if (offset == 0)
2992 break;
2993
2994 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2995 offset, offset - alignment);
2996 }
2997
2998 if (x != plane_state->aux.x || y != plane_state->aux.y) {
2999 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to CCS\n");
3000 return -EINVAL;
3001 }
3002 }
3003
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003004 plane_state->main.offset = offset;
3005 plane_state->main.x = x;
3006 plane_state->main.y = y;
3007
3008 return 0;
3009}
3010
Ville Syrjälä8d970652016-01-28 16:30:28 +02003011static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
3012{
3013 const struct drm_framebuffer *fb = plane_state->base.fb;
3014 unsigned int rotation = plane_state->base.rotation;
3015 int max_width = skl_max_plane_width(fb, 1, rotation);
3016 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02003017 int x = plane_state->base.src.x1 >> 17;
3018 int y = plane_state->base.src.y1 >> 17;
3019 int w = drm_rect_width(&plane_state->base.src) >> 17;
3020 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003021 u32 offset;
3022
3023 intel_add_fb_offsets(&x, &y, plane_state, 1);
3024 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3025
3026 /* FIXME not quite sure how/if these apply to the chroma plane */
3027 if (w > max_width || h > max_height) {
3028 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
3029 w, h, max_width, max_height);
3030 return -EINVAL;
3031 }
3032
3033 plane_state->aux.offset = offset;
3034 plane_state->aux.x = x;
3035 plane_state->aux.y = y;
3036
3037 return 0;
3038}
3039
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003040static int skl_check_ccs_aux_surface(struct intel_plane_state *plane_state)
3041{
3042 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
3043 struct intel_crtc *crtc = to_intel_crtc(plane_state->base.crtc);
3044 const struct drm_framebuffer *fb = plane_state->base.fb;
3045 int src_x = plane_state->base.src.x1 >> 16;
3046 int src_y = plane_state->base.src.y1 >> 16;
3047 int hsub = fb->format->hsub;
3048 int vsub = fb->format->vsub;
3049 int x = src_x / hsub;
3050 int y = src_y / vsub;
3051 u32 offset;
3052
3053 switch (plane->id) {
3054 case PLANE_PRIMARY:
3055 case PLANE_SPRITE0:
3056 break;
3057 default:
3058 DRM_DEBUG_KMS("RC support only on plane 1 and 2\n");
3059 return -EINVAL;
3060 }
3061
3062 if (crtc->pipe == PIPE_C) {
3063 DRM_DEBUG_KMS("No RC support on pipe C\n");
3064 return -EINVAL;
3065 }
3066
3067 if (plane_state->base.rotation & ~(DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180)) {
3068 DRM_DEBUG_KMS("RC support only with 0/180 degree rotation %x\n",
3069 plane_state->base.rotation);
3070 return -EINVAL;
3071 }
3072
3073 intel_add_fb_offsets(&x, &y, plane_state, 1);
3074 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3075
3076 plane_state->aux.offset = offset;
3077 plane_state->aux.x = x * hsub + src_x % hsub;
3078 plane_state->aux.y = y * vsub + src_y % vsub;
3079
3080 return 0;
3081}
3082
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003083int skl_check_plane_surface(struct intel_plane_state *plane_state)
3084{
3085 const struct drm_framebuffer *fb = plane_state->base.fb;
3086 unsigned int rotation = plane_state->base.rotation;
3087 int ret;
3088
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02003089 if (!plane_state->base.visible)
3090 return 0;
3091
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003092 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003093 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02003094 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03003095 fb->width << 16, fb->height << 16,
Robert Fossc2c446a2017-05-19 16:50:17 -04003096 DRM_MODE_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003097
Ville Syrjälä8d970652016-01-28 16:30:28 +02003098 /*
3099 * Handle the AUX surface first since
3100 * the main surface setup depends on it.
3101 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003102 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02003103 ret = skl_check_nv12_aux_surface(plane_state);
3104 if (ret)
3105 return ret;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003106 } else if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3107 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3108 ret = skl_check_ccs_aux_surface(plane_state);
3109 if (ret)
3110 return ret;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003111 } else {
3112 plane_state->aux.offset = ~0xfff;
3113 plane_state->aux.x = 0;
3114 plane_state->aux.y = 0;
3115 }
3116
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003117 ret = skl_check_main_surface(plane_state);
3118 if (ret)
3119 return ret;
3120
3121 return 0;
3122}
3123
Ville Syrjälä7145f602017-03-23 21:27:07 +02003124static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
3125 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003126{
Ville Syrjälä7145f602017-03-23 21:27:07 +02003127 struct drm_i915_private *dev_priv =
3128 to_i915(plane_state->base.plane->dev);
3129 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3130 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003131 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003132 u32 dspcntr;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003133
Ville Syrjälä7145f602017-03-23 21:27:07 +02003134 dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003135
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003136 if (IS_G4X(dev_priv) || IS_GEN5(dev_priv) ||
3137 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Ville Syrjälä7145f602017-03-23 21:27:07 +02003138 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003139
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003140 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
3141 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003142
Ville Syrjäläd509e282017-03-27 21:55:32 +03003143 if (INTEL_GEN(dev_priv) < 4)
3144 dspcntr |= DISPPLANE_SEL_PIPE(crtc->pipe);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003145
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003146 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003147 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003148 dspcntr |= DISPPLANE_8BPP;
3149 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003150 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003151 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003152 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003153 case DRM_FORMAT_RGB565:
3154 dspcntr |= DISPPLANE_BGRX565;
3155 break;
3156 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003157 dspcntr |= DISPPLANE_BGRX888;
3158 break;
3159 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003160 dspcntr |= DISPPLANE_RGBX888;
3161 break;
3162 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003163 dspcntr |= DISPPLANE_BGRX101010;
3164 break;
3165 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003166 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003167 break;
3168 default:
Ville Syrjälä7145f602017-03-23 21:27:07 +02003169 MISSING_CASE(fb->format->format);
3170 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003171 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003172
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003173 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003174 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003175 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003176
Robert Fossc2c446a2017-05-19 16:50:17 -04003177 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003178 dspcntr |= DISPPLANE_ROTATE_180;
3179
Robert Fossc2c446a2017-05-19 16:50:17 -04003180 if (rotation & DRM_MODE_REFLECT_X)
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003181 dspcntr |= DISPPLANE_MIRROR;
3182
Ville Syrjälä7145f602017-03-23 21:27:07 +02003183 return dspcntr;
3184}
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003185
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02003186int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003187{
3188 struct drm_i915_private *dev_priv =
3189 to_i915(plane_state->base.plane->dev);
3190 int src_x = plane_state->base.src.x1 >> 16;
3191 int src_y = plane_state->base.src.y1 >> 16;
3192 u32 offset;
3193
3194 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003195
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003196 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003197 offset = intel_compute_tile_offset(&src_x, &src_y,
3198 plane_state, 0);
3199 else
3200 offset = 0;
Daniel Vettere506a0c2012-07-05 12:17:29 +02003201
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003202 /* HSW/BDW do this automagically in hardware */
3203 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
3204 unsigned int rotation = plane_state->base.rotation;
3205 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3206 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3207
Robert Fossc2c446a2017-05-19 16:50:17 -04003208 if (rotation & DRM_MODE_ROTATE_180) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003209 src_x += src_w - 1;
3210 src_y += src_h - 1;
Robert Fossc2c446a2017-05-19 16:50:17 -04003211 } else if (rotation & DRM_MODE_REFLECT_X) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003212 src_x += src_w - 1;
3213 }
Sonika Jindal48404c12014-08-22 14:06:04 +05303214 }
3215
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003216 plane_state->main.offset = offset;
3217 plane_state->main.x = src_x;
3218 plane_state->main.y = src_y;
3219
3220 return 0;
3221}
3222
Ville Syrjäläed150302017-11-17 21:19:10 +02003223static void i9xx_update_plane(struct intel_plane *plane,
3224 const struct intel_crtc_state *crtc_state,
3225 const struct intel_plane_state *plane_state)
Ville Syrjälä7145f602017-03-23 21:27:07 +02003226{
Ville Syrjäläed150302017-11-17 21:19:10 +02003227 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003228 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjäläed150302017-11-17 21:19:10 +02003229 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003230 u32 linear_offset;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003231 u32 dspcntr = plane_state->ctl;
Ville Syrjäläed150302017-11-17 21:19:10 +02003232 i915_reg_t reg = DSPCNTR(i9xx_plane);
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003233 int x = plane_state->main.x;
3234 int y = plane_state->main.y;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003235 unsigned long irqflags;
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003236 u32 dspaddr_offset;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003237
Ville Syrjälä29490562016-01-20 18:02:50 +02003238 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003239
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003240 if (INTEL_GEN(dev_priv) >= 4)
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003241 dspaddr_offset = plane_state->main.offset;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003242 else
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003243 dspaddr_offset = linear_offset;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003244
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003245 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3246
Ville Syrjälä78587de2017-03-09 17:44:32 +02003247 if (INTEL_GEN(dev_priv) < 4) {
3248 /* pipesrc and dspsize control the size that is scaled from,
3249 * which should always be the user's requested size.
3250 */
Ville Syrjäläed150302017-11-17 21:19:10 +02003251 I915_WRITE_FW(DSPSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003252 ((crtc_state->pipe_src_h - 1) << 16) |
3253 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003254 I915_WRITE_FW(DSPPOS(i9xx_plane), 0);
3255 } else if (IS_CHERRYVIEW(dev_priv) && i9xx_plane == PLANE_B) {
3256 I915_WRITE_FW(PRIMSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003257 ((crtc_state->pipe_src_h - 1) << 16) |
3258 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003259 I915_WRITE_FW(PRIMPOS(i9xx_plane), 0);
3260 I915_WRITE_FW(PRIMCNSTALPHA(i9xx_plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003261 }
3262
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003263 I915_WRITE_FW(reg, dspcntr);
Sonika Jindal48404c12014-08-22 14:06:04 +05303264
Ville Syrjäläed150302017-11-17 21:19:10 +02003265 I915_WRITE_FW(DSPSTRIDE(i9xx_plane), fb->pitches[0]);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003266 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläed150302017-11-17 21:19:10 +02003267 I915_WRITE_FW(DSPSURF(i9xx_plane),
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003268 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003269 dspaddr_offset);
Ville Syrjäläed150302017-11-17 21:19:10 +02003270 I915_WRITE_FW(DSPOFFSET(i9xx_plane), (y << 16) | x);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003271 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläed150302017-11-17 21:19:10 +02003272 I915_WRITE_FW(DSPSURF(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003273 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003274 dspaddr_offset);
Ville Syrjäläed150302017-11-17 21:19:10 +02003275 I915_WRITE_FW(DSPTILEOFF(i9xx_plane), (y << 16) | x);
3276 I915_WRITE_FW(DSPLINOFF(i9xx_plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003277 } else {
Ville Syrjäläed150302017-11-17 21:19:10 +02003278 I915_WRITE_FW(DSPADDR(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003279 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003280 dspaddr_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003281 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003282 POSTING_READ_FW(reg);
3283
3284 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003285}
3286
Ville Syrjäläed150302017-11-17 21:19:10 +02003287static void i9xx_disable_plane(struct intel_plane *plane,
3288 struct intel_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003289{
Ville Syrjäläed150302017-11-17 21:19:10 +02003290 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
3291 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003292 unsigned long irqflags;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003293
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003294 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3295
Ville Syrjäläed150302017-11-17 21:19:10 +02003296 I915_WRITE_FW(DSPCNTR(i9xx_plane), 0);
3297 if (INTEL_GEN(dev_priv) >= 4)
3298 I915_WRITE_FW(DSPSURF(i9xx_plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003299 else
Ville Syrjäläed150302017-11-17 21:19:10 +02003300 I915_WRITE_FW(DSPADDR(i9xx_plane), 0);
3301 POSTING_READ_FW(DSPCNTR(i9xx_plane));
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003302
3303 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003304}
3305
Ville Syrjäläed150302017-11-17 21:19:10 +02003306static bool i9xx_plane_get_hw_state(struct intel_plane *plane)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003307{
Ville Syrjäläed150302017-11-17 21:19:10 +02003308 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003309 enum intel_display_power_domain power_domain;
Ville Syrjäläed150302017-11-17 21:19:10 +02003310 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
3311 enum pipe pipe = plane->pipe;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003312 bool ret;
3313
3314 /*
3315 * Not 100% correct for planes that can move between pipes,
3316 * but that's only the case for gen2-4 which don't have any
3317 * display power wells.
3318 */
3319 power_domain = POWER_DOMAIN_PIPE(pipe);
3320 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
3321 return false;
3322
Ville Syrjäläed150302017-11-17 21:19:10 +02003323 ret = I915_READ(DSPCNTR(i9xx_plane)) & DISPLAY_PLANE_ENABLE;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003324
3325 intel_display_power_put(dev_priv, power_domain);
3326
3327 return ret;
3328}
3329
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003330static u32
3331intel_fb_stride_alignment(const struct drm_framebuffer *fb, int plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003332{
Ben Widawsky2f075562017-03-24 14:29:48 -07003333 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003334 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003335 else
3336 return intel_tile_width_bytes(fb, plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003337}
3338
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003339static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3340{
3341 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003342 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003343
3344 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3345 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3346 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003347}
3348
Chandra Kondurua1b22782015-04-07 15:28:45 -07003349/*
3350 * This function detaches (aka. unbinds) unused scalers in hardware
3351 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003352static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003353{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003354 struct intel_crtc_scaler_state *scaler_state;
3355 int i;
3356
Chandra Kondurua1b22782015-04-07 15:28:45 -07003357 scaler_state = &intel_crtc->config->scaler_state;
3358
3359 /* loop through and disable scalers that aren't in use */
3360 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003361 if (!scaler_state->scalers[i].in_use)
3362 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003363 }
3364}
3365
Ville Syrjäläd2196772016-01-28 18:33:11 +02003366u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3367 unsigned int rotation)
3368{
Ville Syrjälä1b500532017-03-07 21:42:08 +02003369 u32 stride;
3370
3371 if (plane >= fb->format->num_planes)
3372 return 0;
3373
3374 stride = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003375
3376 /*
3377 * The stride is either expressed as a multiple of 64 bytes chunks for
3378 * linear buffers or in number of tiles for tiled buffers.
3379 */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003380 if (drm_rotation_90_or_270(rotation))
3381 stride /= intel_tile_height(fb, plane);
3382 else
3383 stride /= intel_fb_stride_alignment(fb, plane);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003384
3385 return stride;
3386}
3387
Ville Syrjälä2e881262017-03-17 23:17:56 +02003388static u32 skl_plane_ctl_format(uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -07003389{
Chandra Konduru6156a452015-04-27 13:48:39 -07003390 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003391 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003392 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003393 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003394 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003395 case DRM_FORMAT_XBGR8888:
James Ausmus4036c782017-11-13 10:11:28 -08003396 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003397 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003398 case DRM_FORMAT_XRGB8888:
Chandra Konduru6156a452015-04-27 13:48:39 -07003399 case DRM_FORMAT_ARGB8888:
James Ausmus4036c782017-11-13 10:11:28 -08003400 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003401 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003402 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003403 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003404 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003405 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003406 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003407 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003408 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003409 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003410 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003411 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003412 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003413 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003414 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003415 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003416
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003417 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003418}
3419
James Ausmus4036c782017-11-13 10:11:28 -08003420/*
3421 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3422 * to be already pre-multiplied. We need to add a knob (or a different
3423 * DRM_FORMAT) for user-space to configure that.
3424 */
3425static u32 skl_plane_ctl_alpha(uint32_t pixel_format)
3426{
3427 switch (pixel_format) {
3428 case DRM_FORMAT_ABGR8888:
3429 case DRM_FORMAT_ARGB8888:
3430 return PLANE_CTL_ALPHA_SW_PREMULTIPLY;
3431 default:
3432 return PLANE_CTL_ALPHA_DISABLE;
3433 }
3434}
3435
3436static u32 glk_plane_color_ctl_alpha(uint32_t pixel_format)
3437{
3438 switch (pixel_format) {
3439 case DRM_FORMAT_ABGR8888:
3440 case DRM_FORMAT_ARGB8888:
3441 return PLANE_COLOR_ALPHA_SW_PREMULTIPLY;
3442 default:
3443 return PLANE_COLOR_ALPHA_DISABLE;
3444 }
3445}
3446
Ville Syrjälä2e881262017-03-17 23:17:56 +02003447static u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
Chandra Konduru6156a452015-04-27 13:48:39 -07003448{
Chandra Konduru6156a452015-04-27 13:48:39 -07003449 switch (fb_modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07003450 case DRM_FORMAT_MOD_LINEAR:
Chandra Konduru6156a452015-04-27 13:48:39 -07003451 break;
3452 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003453 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003454 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003455 return PLANE_CTL_TILED_Y;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003456 case I915_FORMAT_MOD_Y_TILED_CCS:
3457 return PLANE_CTL_TILED_Y | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003458 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003459 return PLANE_CTL_TILED_YF;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003460 case I915_FORMAT_MOD_Yf_TILED_CCS:
3461 return PLANE_CTL_TILED_YF | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003462 default:
3463 MISSING_CASE(fb_modifier);
3464 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003465
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003466 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003467}
3468
Ville Syrjälä2e881262017-03-17 23:17:56 +02003469static u32 skl_plane_ctl_rotation(unsigned int rotation)
Chandra Konduru6156a452015-04-27 13:48:39 -07003470{
Chandra Konduru6156a452015-04-27 13:48:39 -07003471 switch (rotation) {
Robert Fossc2c446a2017-05-19 16:50:17 -04003472 case DRM_MODE_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003473 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303474 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04003475 * DRM_MODE_ROTATE_ is counter clockwise to stay compatible with Xrandr
Sonika Jindal1e8df162015-05-20 13:40:48 +05303476 * while i915 HW rotation is clockwise, thats why this swapping.
3477 */
Robert Fossc2c446a2017-05-19 16:50:17 -04003478 case DRM_MODE_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303479 return PLANE_CTL_ROTATE_270;
Robert Fossc2c446a2017-05-19 16:50:17 -04003480 case DRM_MODE_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003481 return PLANE_CTL_ROTATE_180;
Robert Fossc2c446a2017-05-19 16:50:17 -04003482 case DRM_MODE_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303483 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003484 default:
3485 MISSING_CASE(rotation);
3486 }
3487
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003488 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003489}
3490
Ville Syrjälä2e881262017-03-17 23:17:56 +02003491u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3492 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003493{
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003494 struct drm_i915_private *dev_priv =
3495 to_i915(plane_state->base.plane->dev);
3496 const struct drm_framebuffer *fb = plane_state->base.fb;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003497 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä2e881262017-03-17 23:17:56 +02003498 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003499 u32 plane_ctl;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003500
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003501 plane_ctl = PLANE_CTL_ENABLE;
3502
James Ausmus4036c782017-11-13 10:11:28 -08003503 if (INTEL_GEN(dev_priv) < 10 && !IS_GEMINILAKE(dev_priv)) {
3504 plane_ctl |= skl_plane_ctl_alpha(fb->format->format);
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003505 plane_ctl |=
3506 PLANE_CTL_PIPE_GAMMA_ENABLE |
3507 PLANE_CTL_PIPE_CSC_ENABLE |
3508 PLANE_CTL_PLANE_GAMMA_DISABLE;
3509 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003510
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003511 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003512 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Chandra Konduru6156a452015-04-27 13:48:39 -07003513 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003514
Ville Syrjälä2e881262017-03-17 23:17:56 +02003515 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3516 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3517 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3518 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3519
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003520 return plane_ctl;
3521}
3522
James Ausmus4036c782017-11-13 10:11:28 -08003523u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
3524 const struct intel_plane_state *plane_state)
3525{
3526 const struct drm_framebuffer *fb = plane_state->base.fb;
3527 u32 plane_color_ctl = 0;
3528
3529 plane_color_ctl |= PLANE_COLOR_PIPE_GAMMA_ENABLE;
3530 plane_color_ctl |= PLANE_COLOR_PIPE_CSC_ENABLE;
3531 plane_color_ctl |= PLANE_COLOR_PLANE_GAMMA_DISABLE;
3532 plane_color_ctl |= glk_plane_color_ctl_alpha(fb->format->format);
3533
3534 return plane_color_ctl;
3535}
3536
Maarten Lankhorst73974892016-08-05 23:28:27 +03003537static int
3538__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003539 struct drm_atomic_state *state,
3540 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003541{
3542 struct drm_crtc_state *crtc_state;
3543 struct drm_crtc *crtc;
3544 int i, ret;
3545
Ville Syrjäläaecd36b2017-06-01 17:36:13 +03003546 intel_modeset_setup_hw_state(dev, ctx);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003547 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003548
3549 if (!state)
3550 return 0;
3551
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003552 /*
3553 * We've duplicated the state, pointers to the old state are invalid.
3554 *
3555 * Don't attempt to use the old state until we commit the duplicated state.
3556 */
3557 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003558 /*
3559 * Force recalculation even if we restore
3560 * current state. With fast modeset this may not result
3561 * in a modeset when the state is compatible.
3562 */
3563 crtc_state->mode_changed = true;
3564 }
3565
3566 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003567 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3568 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003569
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003570 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003571
3572 WARN_ON(ret == -EDEADLK);
3573 return ret;
3574}
3575
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003576static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3577{
Ville Syrjäläae981042016-08-05 23:28:30 +03003578 return intel_has_gpu_reset(dev_priv) &&
3579 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003580}
3581
Chris Wilsonc0336662016-05-06 15:40:21 +01003582void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003583{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003584 struct drm_device *dev = &dev_priv->drm;
3585 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3586 struct drm_atomic_state *state;
3587 int ret;
3588
Daniel Vetterce87ea12017-07-19 14:54:55 +02003589
3590 /* reset doesn't touch the display */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003591 if (!i915_modparams.force_reset_modeset_test &&
Daniel Vetterce87ea12017-07-19 14:54:55 +02003592 !gpu_reset_clobbers_display(dev_priv))
3593 return;
3594
Daniel Vetter9db529a2017-08-08 10:08:28 +02003595 /* We have a modeset vs reset deadlock, defensively unbreak it. */
3596 set_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
3597 wake_up_all(&dev_priv->gpu_error.wait_queue);
3598
3599 if (atomic_read(&dev_priv->gpu_error.pending_fb_pin)) {
3600 DRM_DEBUG_KMS("Modeset potentially stuck, unbreaking through wedging\n");
3601 i915_gem_set_wedged(dev_priv);
3602 }
Daniel Vetter97154ec2017-08-08 10:08:26 +02003603
Maarten Lankhorst73974892016-08-05 23:28:27 +03003604 /*
3605 * Need mode_config.mutex so that we don't
3606 * trample ongoing ->detect() and whatnot.
3607 */
3608 mutex_lock(&dev->mode_config.mutex);
3609 drm_modeset_acquire_init(ctx, 0);
3610 while (1) {
3611 ret = drm_modeset_lock_all_ctx(dev, ctx);
3612 if (ret != -EDEADLK)
3613 break;
3614
3615 drm_modeset_backoff(ctx);
3616 }
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003617 /*
3618 * Disabling the crtcs gracefully seems nicer. Also the
3619 * g33 docs say we should at least disable all the planes.
3620 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003621 state = drm_atomic_helper_duplicate_state(dev, ctx);
3622 if (IS_ERR(state)) {
3623 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003624 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003625 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003626 }
3627
3628 ret = drm_atomic_helper_disable_all(dev, ctx);
3629 if (ret) {
3630 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003631 drm_atomic_state_put(state);
3632 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003633 }
3634
3635 dev_priv->modeset_restore_state = state;
3636 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003637}
3638
Chris Wilsonc0336662016-05-06 15:40:21 +01003639void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003640{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003641 struct drm_device *dev = &dev_priv->drm;
3642 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3643 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3644 int ret;
3645
Daniel Vetterce87ea12017-07-19 14:54:55 +02003646 /* reset doesn't touch the display */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003647 if (!i915_modparams.force_reset_modeset_test &&
Daniel Vetterce87ea12017-07-19 14:54:55 +02003648 !gpu_reset_clobbers_display(dev_priv))
3649 return;
3650
3651 if (!state)
3652 goto unlock;
3653
Maarten Lankhorst73974892016-08-05 23:28:27 +03003654 dev_priv->modeset_restore_state = NULL;
3655
Ville Syrjälä75147472014-11-24 18:28:11 +02003656 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003657 if (!gpu_reset_clobbers_display(dev_priv)) {
Daniel Vetterce87ea12017-07-19 14:54:55 +02003658 /* for testing only restore the display */
3659 ret = __intel_display_resume(dev, state, ctx);
Chris Wilson942d5d02017-08-28 11:46:04 +01003660 if (ret)
3661 DRM_ERROR("Restoring old state failed with %i\n", ret);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003662 } else {
3663 /*
3664 * The display has been reset as well,
3665 * so need a full re-initialization.
3666 */
3667 intel_runtime_pm_disable_interrupts(dev_priv);
3668 intel_runtime_pm_enable_interrupts(dev_priv);
3669
Imre Deak51f59202016-09-14 13:04:13 +03003670 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003671 intel_modeset_init_hw(dev);
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02003672 intel_init_clock_gating(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003673
3674 spin_lock_irq(&dev_priv->irq_lock);
3675 if (dev_priv->display.hpd_irq_setup)
3676 dev_priv->display.hpd_irq_setup(dev_priv);
3677 spin_unlock_irq(&dev_priv->irq_lock);
3678
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003679 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003680 if (ret)
3681 DRM_ERROR("Restoring old state failed with %i\n", ret);
3682
3683 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003684 }
3685
Daniel Vetterce87ea12017-07-19 14:54:55 +02003686 drm_atomic_state_put(state);
3687unlock:
Maarten Lankhorst73974892016-08-05 23:28:27 +03003688 drm_modeset_drop_locks(ctx);
3689 drm_modeset_acquire_fini(ctx);
3690 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter9db529a2017-08-08 10:08:28 +02003691
3692 clear_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
Ville Syrjälä75147472014-11-24 18:28:11 +02003693}
3694
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003695static void intel_update_pipe_config(const struct intel_crtc_state *old_crtc_state,
3696 const struct intel_crtc_state *new_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003697{
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003698 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003699 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003700
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003701 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003702 crtc->base.mode = new_crtc_state->base.mode;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003703
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003704 /*
3705 * Update pipe size and adjust fitter if needed: the reason for this is
3706 * that in compute_mode_changes we check the native mode (not the pfit
3707 * mode) to see if we can flip rather than do a full mode set. In the
3708 * fastboot case, we'll flip, but if we don't update the pipesrc and
3709 * pfit state, we'll end up with a big fb scanned out into the wrong
3710 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003711 */
3712
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003713 I915_WRITE(PIPESRC(crtc->pipe),
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003714 ((new_crtc_state->pipe_src_w - 1) << 16) |
3715 (new_crtc_state->pipe_src_h - 1));
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003716
3717 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003718 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003719 skl_detach_scalers(crtc);
3720
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003721 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003722 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003723 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003724 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003725 ironlake_pfit_enable(crtc);
3726 else if (old_crtc_state->pch_pfit.enabled)
3727 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003728 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003729}
3730
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003731static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003732{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003733 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003734 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003735 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003736 i915_reg_t reg;
3737 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003738
3739 /* enable normal train */
3740 reg = FDI_TX_CTL(pipe);
3741 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003742 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003743 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3744 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003745 } else {
3746 temp &= ~FDI_LINK_TRAIN_NONE;
3747 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003748 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003749 I915_WRITE(reg, temp);
3750
3751 reg = FDI_RX_CTL(pipe);
3752 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003753 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003754 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3755 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3756 } else {
3757 temp &= ~FDI_LINK_TRAIN_NONE;
3758 temp |= FDI_LINK_TRAIN_NONE;
3759 }
3760 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3761
3762 /* wait one idle pattern time */
3763 POSTING_READ(reg);
3764 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003765
3766 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003767 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003768 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3769 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003770}
3771
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003772/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003773static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3774 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003775{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003776 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003777 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003778 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003779 i915_reg_t reg;
3780 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003781
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003782 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003783 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003784
Adam Jacksone1a44742010-06-25 15:32:14 -04003785 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3786 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003787 reg = FDI_RX_IMR(pipe);
3788 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003789 temp &= ~FDI_RX_SYMBOL_LOCK;
3790 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003791 I915_WRITE(reg, temp);
3792 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003793 udelay(150);
3794
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003795 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003796 reg = FDI_TX_CTL(pipe);
3797 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003798 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003799 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003800 temp &= ~FDI_LINK_TRAIN_NONE;
3801 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003802 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003803
Chris Wilson5eddb702010-09-11 13:48:45 +01003804 reg = FDI_RX_CTL(pipe);
3805 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003806 temp &= ~FDI_LINK_TRAIN_NONE;
3807 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003808 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3809
3810 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003811 udelay(150);
3812
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003813 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003814 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3815 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3816 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003817
Chris Wilson5eddb702010-09-11 13:48:45 +01003818 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003819 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003820 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003821 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3822
3823 if ((temp & FDI_RX_BIT_LOCK)) {
3824 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003825 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003826 break;
3827 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003828 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003829 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003830 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003831
3832 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003833 reg = FDI_TX_CTL(pipe);
3834 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003835 temp &= ~FDI_LINK_TRAIN_NONE;
3836 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003837 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003838
Chris Wilson5eddb702010-09-11 13:48:45 +01003839 reg = FDI_RX_CTL(pipe);
3840 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003841 temp &= ~FDI_LINK_TRAIN_NONE;
3842 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003843 I915_WRITE(reg, temp);
3844
3845 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003846 udelay(150);
3847
Chris Wilson5eddb702010-09-11 13:48:45 +01003848 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003849 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003850 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003851 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3852
3853 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003854 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003855 DRM_DEBUG_KMS("FDI train 2 done.\n");
3856 break;
3857 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003858 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003859 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003860 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003861
3862 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003863
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003864}
3865
Akshay Joshi0206e352011-08-16 15:34:10 -04003866static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003867 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3868 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3869 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3870 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3871};
3872
3873/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003874static void gen6_fdi_link_train(struct intel_crtc *crtc,
3875 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003876{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003877 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003878 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003879 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003880 i915_reg_t reg;
3881 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003882
Adam Jacksone1a44742010-06-25 15:32:14 -04003883 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3884 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003885 reg = FDI_RX_IMR(pipe);
3886 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003887 temp &= ~FDI_RX_SYMBOL_LOCK;
3888 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003889 I915_WRITE(reg, temp);
3890
3891 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003892 udelay(150);
3893
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003894 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003895 reg = FDI_TX_CTL(pipe);
3896 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003897 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003898 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003899 temp &= ~FDI_LINK_TRAIN_NONE;
3900 temp |= FDI_LINK_TRAIN_PATTERN_1;
3901 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3902 /* SNB-B */
3903 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003904 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003905
Daniel Vetterd74cf322012-10-26 10:58:13 +02003906 I915_WRITE(FDI_RX_MISC(pipe),
3907 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3908
Chris Wilson5eddb702010-09-11 13:48:45 +01003909 reg = FDI_RX_CTL(pipe);
3910 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003911 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003912 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3913 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3914 } else {
3915 temp &= ~FDI_LINK_TRAIN_NONE;
3916 temp |= FDI_LINK_TRAIN_PATTERN_1;
3917 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003918 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3919
3920 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003921 udelay(150);
3922
Akshay Joshi0206e352011-08-16 15:34:10 -04003923 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003924 reg = FDI_TX_CTL(pipe);
3925 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003926 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3927 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003928 I915_WRITE(reg, temp);
3929
3930 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003931 udelay(500);
3932
Sean Paulfa37d392012-03-02 12:53:39 -05003933 for (retry = 0; retry < 5; retry++) {
3934 reg = FDI_RX_IIR(pipe);
3935 temp = I915_READ(reg);
3936 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3937 if (temp & FDI_RX_BIT_LOCK) {
3938 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3939 DRM_DEBUG_KMS("FDI train 1 done.\n");
3940 break;
3941 }
3942 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003943 }
Sean Paulfa37d392012-03-02 12:53:39 -05003944 if (retry < 5)
3945 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003946 }
3947 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003948 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003949
3950 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003951 reg = FDI_TX_CTL(pipe);
3952 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003953 temp &= ~FDI_LINK_TRAIN_NONE;
3954 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003955 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003956 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3957 /* SNB-B */
3958 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3959 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003960 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003961
Chris Wilson5eddb702010-09-11 13:48:45 +01003962 reg = FDI_RX_CTL(pipe);
3963 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003964 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003965 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3966 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3967 } else {
3968 temp &= ~FDI_LINK_TRAIN_NONE;
3969 temp |= FDI_LINK_TRAIN_PATTERN_2;
3970 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003971 I915_WRITE(reg, temp);
3972
3973 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003974 udelay(150);
3975
Akshay Joshi0206e352011-08-16 15:34:10 -04003976 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003977 reg = FDI_TX_CTL(pipe);
3978 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003979 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3980 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003981 I915_WRITE(reg, temp);
3982
3983 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003984 udelay(500);
3985
Sean Paulfa37d392012-03-02 12:53:39 -05003986 for (retry = 0; retry < 5; retry++) {
3987 reg = FDI_RX_IIR(pipe);
3988 temp = I915_READ(reg);
3989 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3990 if (temp & FDI_RX_SYMBOL_LOCK) {
3991 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3992 DRM_DEBUG_KMS("FDI train 2 done.\n");
3993 break;
3994 }
3995 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003996 }
Sean Paulfa37d392012-03-02 12:53:39 -05003997 if (retry < 5)
3998 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003999 }
4000 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004001 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004002
4003 DRM_DEBUG_KMS("FDI train done.\n");
4004}
4005
Jesse Barnes357555c2011-04-28 15:09:55 -07004006/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004007static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
4008 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07004009{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004010 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004011 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004012 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004013 i915_reg_t reg;
4014 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004015
4016 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4017 for train result */
4018 reg = FDI_RX_IMR(pipe);
4019 temp = I915_READ(reg);
4020 temp &= ~FDI_RX_SYMBOL_LOCK;
4021 temp &= ~FDI_RX_BIT_LOCK;
4022 I915_WRITE(reg, temp);
4023
4024 POSTING_READ(reg);
4025 udelay(150);
4026
Daniel Vetter01a415f2012-10-27 15:58:40 +02004027 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4028 I915_READ(FDI_RX_IIR(pipe)));
4029
Jesse Barnes139ccd32013-08-19 11:04:55 -07004030 /* Try each vswing and preemphasis setting twice before moving on */
4031 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4032 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004033 reg = FDI_TX_CTL(pipe);
4034 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004035 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4036 temp &= ~FDI_TX_ENABLE;
4037 I915_WRITE(reg, temp);
4038
4039 reg = FDI_RX_CTL(pipe);
4040 temp = I915_READ(reg);
4041 temp &= ~FDI_LINK_TRAIN_AUTO;
4042 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4043 temp &= ~FDI_RX_ENABLE;
4044 I915_WRITE(reg, temp);
4045
4046 /* enable CPU FDI TX and PCH FDI RX */
4047 reg = FDI_TX_CTL(pipe);
4048 temp = I915_READ(reg);
4049 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004050 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004051 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004052 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004053 temp |= snb_b_fdi_train_param[j/2];
4054 temp |= FDI_COMPOSITE_SYNC;
4055 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4056
4057 I915_WRITE(FDI_RX_MISC(pipe),
4058 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4059
4060 reg = FDI_RX_CTL(pipe);
4061 temp = I915_READ(reg);
4062 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4063 temp |= FDI_COMPOSITE_SYNC;
4064 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4065
4066 POSTING_READ(reg);
4067 udelay(1); /* should be 0.5us */
4068
4069 for (i = 0; i < 4; i++) {
4070 reg = FDI_RX_IIR(pipe);
4071 temp = I915_READ(reg);
4072 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4073
4074 if (temp & FDI_RX_BIT_LOCK ||
4075 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4076 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4077 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4078 i);
4079 break;
4080 }
4081 udelay(1); /* should be 0.5us */
4082 }
4083 if (i == 4) {
4084 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4085 continue;
4086 }
4087
4088 /* Train 2 */
4089 reg = FDI_TX_CTL(pipe);
4090 temp = I915_READ(reg);
4091 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4092 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4093 I915_WRITE(reg, temp);
4094
4095 reg = FDI_RX_CTL(pipe);
4096 temp = I915_READ(reg);
4097 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4098 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004099 I915_WRITE(reg, temp);
4100
4101 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004102 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004103
Jesse Barnes139ccd32013-08-19 11:04:55 -07004104 for (i = 0; i < 4; i++) {
4105 reg = FDI_RX_IIR(pipe);
4106 temp = I915_READ(reg);
4107 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004108
Jesse Barnes139ccd32013-08-19 11:04:55 -07004109 if (temp & FDI_RX_SYMBOL_LOCK ||
4110 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4111 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4112 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4113 i);
4114 goto train_done;
4115 }
4116 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004117 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004118 if (i == 4)
4119 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004120 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004121
Jesse Barnes139ccd32013-08-19 11:04:55 -07004122train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004123 DRM_DEBUG_KMS("FDI train done.\n");
4124}
4125
Daniel Vetter88cefb62012-08-12 19:27:14 +02004126static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004127{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004128 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004129 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004130 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004131 i915_reg_t reg;
4132 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004133
Jesse Barnes0e23b992010-09-10 11:10:00 -07004134 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004135 reg = FDI_RX_CTL(pipe);
4136 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004137 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004138 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004139 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004140 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4141
4142 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004143 udelay(200);
4144
4145 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004146 temp = I915_READ(reg);
4147 I915_WRITE(reg, temp | FDI_PCDCLK);
4148
4149 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004150 udelay(200);
4151
Paulo Zanoni20749732012-11-23 15:30:38 -02004152 /* Enable CPU FDI TX PLL, always on for Ironlake */
4153 reg = FDI_TX_CTL(pipe);
4154 temp = I915_READ(reg);
4155 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4156 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004157
Paulo Zanoni20749732012-11-23 15:30:38 -02004158 POSTING_READ(reg);
4159 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004160 }
4161}
4162
Daniel Vetter88cefb62012-08-12 19:27:14 +02004163static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4164{
4165 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004166 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004167 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004168 i915_reg_t reg;
4169 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004170
4171 /* Switch from PCDclk to Rawclk */
4172 reg = FDI_RX_CTL(pipe);
4173 temp = I915_READ(reg);
4174 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4175
4176 /* Disable CPU FDI TX PLL */
4177 reg = FDI_TX_CTL(pipe);
4178 temp = I915_READ(reg);
4179 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4180
4181 POSTING_READ(reg);
4182 udelay(100);
4183
4184 reg = FDI_RX_CTL(pipe);
4185 temp = I915_READ(reg);
4186 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4187
4188 /* Wait for the clocks to turn off. */
4189 POSTING_READ(reg);
4190 udelay(100);
4191}
4192
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004193static void ironlake_fdi_disable(struct drm_crtc *crtc)
4194{
4195 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004196 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004197 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4198 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004199 i915_reg_t reg;
4200 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004201
4202 /* disable CPU FDI tx and PCH FDI rx */
4203 reg = FDI_TX_CTL(pipe);
4204 temp = I915_READ(reg);
4205 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4206 POSTING_READ(reg);
4207
4208 reg = FDI_RX_CTL(pipe);
4209 temp = I915_READ(reg);
4210 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004211 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004212 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4213
4214 POSTING_READ(reg);
4215 udelay(100);
4216
4217 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004218 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004219 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004220
4221 /* still set train pattern 1 */
4222 reg = FDI_TX_CTL(pipe);
4223 temp = I915_READ(reg);
4224 temp &= ~FDI_LINK_TRAIN_NONE;
4225 temp |= FDI_LINK_TRAIN_PATTERN_1;
4226 I915_WRITE(reg, temp);
4227
4228 reg = FDI_RX_CTL(pipe);
4229 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004230 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004231 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4232 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4233 } else {
4234 temp &= ~FDI_LINK_TRAIN_NONE;
4235 temp |= FDI_LINK_TRAIN_PATTERN_1;
4236 }
4237 /* BPC in FDI rx is consistent with that in PIPECONF */
4238 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004239 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004240 I915_WRITE(reg, temp);
4241
4242 POSTING_READ(reg);
4243 udelay(100);
4244}
4245
Chris Wilson49d73912016-11-29 09:50:08 +00004246bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004247{
Daniel Vetterfa058872017-07-20 19:57:52 +02004248 struct drm_crtc *crtc;
4249 bool cleanup_done;
Chris Wilson5dce5b932014-01-20 10:17:36 +00004250
Daniel Vetterfa058872017-07-20 19:57:52 +02004251 drm_for_each_crtc(crtc, &dev_priv->drm) {
4252 struct drm_crtc_commit *commit;
4253 spin_lock(&crtc->commit_lock);
4254 commit = list_first_entry_or_null(&crtc->commit_list,
4255 struct drm_crtc_commit, commit_entry);
4256 cleanup_done = commit ?
4257 try_wait_for_completion(&commit->cleanup_done) : true;
4258 spin_unlock(&crtc->commit_lock);
4259
4260 if (cleanup_done)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004261 continue;
4262
Daniel Vetterfa058872017-07-20 19:57:52 +02004263 drm_crtc_wait_one_vblank(crtc);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004264
4265 return true;
4266 }
4267
4268 return false;
4269}
4270
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004271void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004272{
4273 u32 temp;
4274
4275 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4276
4277 mutex_lock(&dev_priv->sb_lock);
4278
4279 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4280 temp |= SBI_SSCCTL_DISABLE;
4281 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4282
4283 mutex_unlock(&dev_priv->sb_lock);
4284}
4285
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004286/* Program iCLKIP clock to the desired frequency */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004287static void lpt_program_iclkip(struct intel_crtc *crtc)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004288{
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004289 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4290 int clock = crtc->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004291 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4292 u32 temp;
4293
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004294 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004295
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004296 /* The iCLK virtual clock root frequency is in MHz,
4297 * but the adjusted_mode->crtc_clock in in KHz. To get the
4298 * divisors, it is necessary to divide one by another, so we
4299 * convert the virtual clock precision to KHz here for higher
4300 * precision.
4301 */
4302 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004303 u32 iclk_virtual_root_freq = 172800 * 1000;
4304 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004305 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004306
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004307 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4308 clock << auxdiv);
4309 divsel = (desired_divisor / iclk_pi_range) - 2;
4310 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004311
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004312 /*
4313 * Near 20MHz is a corner case which is
4314 * out of range for the 7-bit divisor
4315 */
4316 if (divsel <= 0x7f)
4317 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004318 }
4319
4320 /* This should not happen with any sane values */
4321 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4322 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4323 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4324 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4325
4326 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004327 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004328 auxdiv,
4329 divsel,
4330 phasedir,
4331 phaseinc);
4332
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004333 mutex_lock(&dev_priv->sb_lock);
4334
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004335 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004336 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004337 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4338 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4339 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4340 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4341 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4342 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004343 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004344
4345 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004346 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004347 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4348 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004349 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004350
4351 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004352 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004353 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004354 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004355
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004356 mutex_unlock(&dev_priv->sb_lock);
4357
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004358 /* Wait for initialization time */
4359 udelay(24);
4360
4361 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4362}
4363
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004364int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4365{
4366 u32 divsel, phaseinc, auxdiv;
4367 u32 iclk_virtual_root_freq = 172800 * 1000;
4368 u32 iclk_pi_range = 64;
4369 u32 desired_divisor;
4370 u32 temp;
4371
4372 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4373 return 0;
4374
4375 mutex_lock(&dev_priv->sb_lock);
4376
4377 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4378 if (temp & SBI_SSCCTL_DISABLE) {
4379 mutex_unlock(&dev_priv->sb_lock);
4380 return 0;
4381 }
4382
4383 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4384 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4385 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4386 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4387 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4388
4389 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4390 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4391 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4392
4393 mutex_unlock(&dev_priv->sb_lock);
4394
4395 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4396
4397 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4398 desired_divisor << auxdiv);
4399}
4400
Daniel Vetter275f01b22013-05-03 11:49:47 +02004401static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4402 enum pipe pch_transcoder)
4403{
4404 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004405 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004406 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004407
4408 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4409 I915_READ(HTOTAL(cpu_transcoder)));
4410 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4411 I915_READ(HBLANK(cpu_transcoder)));
4412 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4413 I915_READ(HSYNC(cpu_transcoder)));
4414
4415 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4416 I915_READ(VTOTAL(cpu_transcoder)));
4417 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4418 I915_READ(VBLANK(cpu_transcoder)));
4419 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4420 I915_READ(VSYNC(cpu_transcoder)));
4421 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4422 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4423}
4424
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004425static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004426{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004427 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004428 uint32_t temp;
4429
4430 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004431 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004432 return;
4433
4434 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4435 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4436
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004437 temp &= ~FDI_BC_BIFURCATION_SELECT;
4438 if (enable)
4439 temp |= FDI_BC_BIFURCATION_SELECT;
4440
4441 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004442 I915_WRITE(SOUTH_CHICKEN1, temp);
4443 POSTING_READ(SOUTH_CHICKEN1);
4444}
4445
4446static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4447{
4448 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004449
4450 switch (intel_crtc->pipe) {
4451 case PIPE_A:
4452 break;
4453 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004454 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004455 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004456 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004457 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004458
4459 break;
4460 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004461 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004462
4463 break;
4464 default:
4465 BUG();
4466 }
4467}
4468
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004469/* Return which DP Port should be selected for Transcoder DP control */
4470static enum port
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004471intel_trans_dp_port_sel(struct intel_crtc *crtc)
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004472{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004473 struct drm_device *dev = crtc->base.dev;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004474 struct intel_encoder *encoder;
4475
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004476 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004477 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004478 encoder->type == INTEL_OUTPUT_EDP)
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004479 return encoder->port;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004480 }
4481
4482 return -1;
4483}
4484
Jesse Barnesf67a5592011-01-05 10:31:48 -08004485/*
4486 * Enable PCH resources required for PCH ports:
4487 * - PCH PLLs
4488 * - FDI training & RX/TX
4489 * - update transcoder timings
4490 * - DP transcoding bits
4491 * - transcoder
4492 */
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004493static void ironlake_pch_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004494{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004495 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004496 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004497 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004498 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004499 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004500
Daniel Vetterab9412b2013-05-03 11:49:46 +02004501 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004502
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004503 if (IS_IVYBRIDGE(dev_priv))
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004504 ivybridge_update_fdi_bc_bifurcation(crtc);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004505
Daniel Vettercd986ab2012-10-26 10:58:12 +02004506 /* Write the TU size bits before fdi link training, so that error
4507 * detection works. */
4508 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4509 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4510
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004511 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004512 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004513
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004514 /* We need to program the right clock selection before writing the pixel
4515 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004516 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004517 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004518
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004519 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004520 temp |= TRANS_DPLL_ENABLE(pipe);
4521 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004522 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004523 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004524 temp |= sel;
4525 else
4526 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004527 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004528 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004529
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004530 /* XXX: pch pll's can be enabled any time before we enable the PCH
4531 * transcoder, and we actually should do this to not upset any PCH
4532 * transcoder that already use the clock when we share it.
4533 *
4534 * Note that enable_shared_dpll tries to do the right thing, but
4535 * get_shared_dpll unconditionally resets the pll - we need that to have
4536 * the right LVDS enable sequence. */
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004537 intel_enable_shared_dpll(crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004538
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004539 /* set transcoder timing, panel must allow it */
4540 assert_panel_unlocked(dev_priv, pipe);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004541 ironlake_pch_transcoder_set_timings(crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004542
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004543 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004544
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004545 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004546 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004547 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004548 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004549 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004550 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004551 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004552 temp = I915_READ(reg);
4553 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004554 TRANS_DP_SYNC_MASK |
4555 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004556 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004557 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004558
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004559 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004560 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004561 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004562 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004563
4564 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004565 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004566 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004567 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004568 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004569 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004570 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004571 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004572 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004573 break;
4574 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004575 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004576 }
4577
Chris Wilson5eddb702010-09-11 13:48:45 +01004578 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004579 }
4580
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004581 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004582}
4583
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004584static void lpt_pch_enable(const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004585{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004586 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004587 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004588 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004589
Matthias Kaehlckea2196032017-07-17 11:14:03 -07004590 assert_pch_transcoder_disabled(dev_priv, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004591
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004592 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004593
Paulo Zanoni0540e482012-10-31 18:12:40 -02004594 /* Set transcoder timing. */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004595 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004596
Paulo Zanoni937bb612012-10-31 18:12:47 -02004597 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004598}
4599
Daniel Vettera1520312013-05-03 11:49:50 +02004600static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004601{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004602 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004603 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004604 u32 temp;
4605
4606 temp = I915_READ(dslreg);
4607 udelay(500);
4608 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004609 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004610 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004611 }
4612}
4613
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004614static int
4615skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004616 unsigned int scaler_user, int *scaler_id,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004617 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004618{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004619 struct intel_crtc_scaler_state *scaler_state =
4620 &crtc_state->scaler_state;
4621 struct intel_crtc *intel_crtc =
4622 to_intel_crtc(crtc_state->base.crtc);
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304623 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
4624 const struct drm_display_mode *adjusted_mode =
4625 &crtc_state->base.adjusted_mode;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004626 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004627
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004628 /*
4629 * Src coordinates are already rotated by 270 degrees for
4630 * the 90/270 degree plane rotation cases (to match the
4631 * GTT mapping), hence no need to account for rotation here.
4632 */
4633 need_scaling = src_w != dst_w || src_h != dst_h;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004634
Shashank Sharmae5c05932017-07-21 20:55:05 +05304635 if (crtc_state->ycbcr420 && scaler_user == SKL_CRTC_INDEX)
4636 need_scaling = true;
4637
Chandra Kondurua1b22782015-04-07 15:28:45 -07004638 /*
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304639 * Scaling/fitting not supported in IF-ID mode in GEN9+
4640 * TODO: Interlace fetch mode doesn't support YUV420 planar formats.
4641 * Once NV12 is enabled, handle it here while allocating scaler
4642 * for NV12.
4643 */
4644 if (INTEL_GEN(dev_priv) >= 9 && crtc_state->base.enable &&
4645 need_scaling && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4646 DRM_DEBUG_KMS("Pipe/Plane scaling not supported with IF-ID mode\n");
4647 return -EINVAL;
4648 }
4649
4650 /*
Chandra Kondurua1b22782015-04-07 15:28:45 -07004651 * if plane is being disabled or scaler is no more required or force detach
4652 * - free scaler binded to this plane/crtc
4653 * - in order to do this, update crtc->scaler_usage
4654 *
4655 * Here scaler state in crtc_state is set free so that
4656 * scaler can be assigned to other user. Actual register
4657 * update to free the scaler is done in plane/panel-fit programming.
4658 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4659 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004660 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004661 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004662 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004663 scaler_state->scalers[*scaler_id].in_use = 0;
4664
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004665 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4666 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4667 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004668 scaler_state->scaler_users);
4669 *scaler_id = -1;
4670 }
4671 return 0;
4672 }
4673
4674 /* range checks */
4675 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4676 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4677
4678 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4679 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004680 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004681 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004682 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004683 return -EINVAL;
4684 }
4685
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004686 /* mark this plane as a scaler user in crtc_state */
4687 scaler_state->scaler_users |= (1 << scaler_user);
4688 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4689 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4690 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4691 scaler_state->scaler_users);
4692
4693 return 0;
4694}
4695
4696/**
4697 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4698 *
4699 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004700 *
4701 * Return
4702 * 0 - scaler_usage updated successfully
4703 * error - requested scaling cannot be supported or other error condition
4704 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004705int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004706{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004707 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004708
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004709 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004710 &state->scaler_state.scaler_id,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004711 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004712 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004713}
4714
4715/**
4716 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4717 *
4718 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004719 * @plane_state: atomic plane state to update
4720 *
4721 * Return
4722 * 0 - scaler_usage updated successfully
4723 * error - requested scaling cannot be supported or other error condition
4724 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004725static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4726 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004727{
4728
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004729 struct intel_plane *intel_plane =
4730 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004731 struct drm_framebuffer *fb = plane_state->base.fb;
4732 int ret;
4733
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004734 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004735
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004736 ret = skl_update_scaler(crtc_state, force_detach,
4737 drm_plane_index(&intel_plane->base),
4738 &plane_state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004739 drm_rect_width(&plane_state->base.src) >> 16,
4740 drm_rect_height(&plane_state->base.src) >> 16,
4741 drm_rect_width(&plane_state->base.dst),
4742 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004743
4744 if (ret || plane_state->scaler_id < 0)
4745 return ret;
4746
Chandra Kondurua1b22782015-04-07 15:28:45 -07004747 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004748 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004749 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4750 intel_plane->base.base.id,
4751 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004752 return -EINVAL;
4753 }
4754
4755 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004756 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004757 case DRM_FORMAT_RGB565:
4758 case DRM_FORMAT_XBGR8888:
4759 case DRM_FORMAT_XRGB8888:
4760 case DRM_FORMAT_ABGR8888:
4761 case DRM_FORMAT_ARGB8888:
4762 case DRM_FORMAT_XRGB2101010:
4763 case DRM_FORMAT_XBGR2101010:
4764 case DRM_FORMAT_YUYV:
4765 case DRM_FORMAT_YVYU:
4766 case DRM_FORMAT_UYVY:
4767 case DRM_FORMAT_VYUY:
4768 break;
4769 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004770 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4771 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004772 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004773 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004774 }
4775
Chandra Kondurua1b22782015-04-07 15:28:45 -07004776 return 0;
4777}
4778
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004779static void skylake_scaler_disable(struct intel_crtc *crtc)
4780{
4781 int i;
4782
4783 for (i = 0; i < crtc->num_scalers; i++)
4784 skl_detach_scaler(crtc, i);
4785}
4786
4787static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004788{
4789 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004790 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004791 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004792 struct intel_crtc_scaler_state *scaler_state =
4793 &crtc->config->scaler_state;
4794
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004795 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004796 int id;
4797
Ville Syrjäläc3f8ad52017-03-07 22:54:19 +02004798 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07004799 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004800
4801 id = scaler_state->scaler_id;
4802 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4803 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4804 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4805 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004806 }
4807}
4808
Jesse Barnesb074cec2013-04-25 12:55:02 -07004809static void ironlake_pfit_enable(struct intel_crtc *crtc)
4810{
4811 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004812 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004813 int pipe = crtc->pipe;
4814
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004815 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004816 /* Force use of hard-coded filter coefficients
4817 * as some pre-programmed values are broken,
4818 * e.g. x201.
4819 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004820 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004821 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4822 PF_PIPE_SEL_IVB(pipe));
4823 else
4824 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004825 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4826 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004827 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004828}
4829
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004830void hsw_enable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004831{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004832 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004833 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004834 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004835
Maarten Lankhorst24f28452017-11-22 19:39:01 +01004836 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004837 return;
4838
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004839 /*
4840 * We can only enable IPS after we enable a plane and wait for a vblank
4841 * This function is called from post_plane_update, which is run after
4842 * a vblank wait.
4843 */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01004844 WARN_ON(!(crtc_state->active_planes & ~BIT(PLANE_CURSOR)));
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02004845
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004846 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004847 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä61843f02017-09-12 18:34:11 +03004848 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL,
4849 IPS_ENABLE | IPS_PCODE_CONTROL));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004850 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004851 /* Quoting Art Runyan: "its not safe to expect any particular
4852 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004853 * mailbox." Moreover, the mailbox may return a bogus state,
4854 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004855 */
4856 } else {
4857 I915_WRITE(IPS_CTL, IPS_ENABLE);
4858 /* The bit only becomes 1 in the next vblank, so this wait here
4859 * is essentially intel_wait_for_vblank. If we don't have this
4860 * and don't wait for vblanks until the end of crtc_enable, then
4861 * the HW state readout code will complain that the expected
4862 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004863 if (intel_wait_for_register(dev_priv,
4864 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4865 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004866 DRM_ERROR("Timed out waiting for IPS enable\n");
4867 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004868}
4869
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004870void hsw_disable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004871{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004872 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004873 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004874 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004875
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004876 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004877 return;
4878
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004879 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004880 mutex_lock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004881 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004882 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004883 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004884 if (intel_wait_for_register(dev_priv,
4885 IPS_CTL, IPS_ENABLE, 0,
4886 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004887 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004888 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004889 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004890 POSTING_READ(IPS_CTL);
4891 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004892
4893 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004894 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004895}
4896
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004897static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004898{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004899 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004900 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004901
4902 mutex_lock(&dev->struct_mutex);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004903 (void) intel_overlay_switch_off(intel_crtc->overlay);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004904 mutex_unlock(&dev->struct_mutex);
4905 }
4906
4907 /* Let userspace switch the overlay on again. In most cases userspace
4908 * has to recompute where to put it anyway.
4909 */
4910}
4911
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004912/**
4913 * intel_post_enable_primary - Perform operations after enabling primary plane
4914 * @crtc: the CRTC whose primary plane was just enabled
4915 *
4916 * Performs potentially sleeping operations that must be done after the primary
4917 * plane is enabled, such as updating FBC and IPS. Note that this may be
4918 * called due to an explicit primary plane update, or due to an implicit
4919 * re-enable that is caused when a sprite plane is updated to no longer
4920 * completely hide the primary plane.
4921 */
4922static void
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004923intel_post_enable_primary(struct drm_crtc *crtc,
4924 const struct intel_crtc_state *new_crtc_state)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004925{
4926 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004927 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004928 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4929 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004930
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004931 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004932 * Gen2 reports pipe underruns whenever all planes are disabled.
4933 * So don't enable underrun reporting before at least some planes
4934 * are enabled.
4935 * FIXME: Need to fix the logic to work when we turn off all planes
4936 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004937 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004938 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004939 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4940
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004941 /* Underruns don't always raise interrupts, so check manually. */
4942 intel_check_cpu_fifo_underruns(dev_priv);
4943 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004944}
4945
Ville Syrjälä2622a082016-03-09 19:07:26 +02004946/* FIXME get rid of this and use pre_plane_update */
4947static void
4948intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4949{
4950 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004951 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004952 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4953 int pipe = intel_crtc->pipe;
4954
Maarten Lankhorst24f28452017-11-22 19:39:01 +01004955 /*
4956 * Gen2 reports pipe underruns whenever all planes are disabled.
4957 * So disable underrun reporting before all the planes get disabled.
4958 */
4959 if (IS_GEN2(dev_priv))
4960 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4961
4962 hsw_disable_ips(to_intel_crtc_state(crtc->state));
Ville Syrjälä2622a082016-03-09 19:07:26 +02004963
4964 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004965 * Vblank time updates from the shadow to live plane control register
4966 * are blocked if the memory self-refresh mode is active at that
4967 * moment. So to make sure the plane gets truly disabled, disable
4968 * first the self-refresh mode. The self-refresh enable bit in turn
4969 * will be checked/applied by the HW only at the next frame start
4970 * event which is after the vblank start event, so we need to have a
4971 * wait-for-vblank between disabling the plane and the pipe.
4972 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02004973 if (HAS_GMCH_DISPLAY(dev_priv) &&
4974 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004975 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004976}
4977
Maarten Lankhorst24f28452017-11-22 19:39:01 +01004978static bool hsw_pre_update_disable_ips(const struct intel_crtc_state *old_crtc_state,
4979 const struct intel_crtc_state *new_crtc_state)
4980{
4981 if (!old_crtc_state->ips_enabled)
4982 return false;
4983
4984 if (needs_modeset(&new_crtc_state->base))
4985 return true;
4986
4987 return !new_crtc_state->ips_enabled;
4988}
4989
4990static bool hsw_post_update_enable_ips(const struct intel_crtc_state *old_crtc_state,
4991 const struct intel_crtc_state *new_crtc_state)
4992{
4993 if (!new_crtc_state->ips_enabled)
4994 return false;
4995
4996 if (needs_modeset(&new_crtc_state->base))
4997 return true;
4998
4999 /*
5000 * We can't read out IPS on broadwell, assume the worst and
5001 * forcibly enable IPS on the first fastset.
5002 */
5003 if (new_crtc_state->update_pipe &&
5004 old_crtc_state->base.adjusted_mode.private_flags & I915_MODE_FLAG_INHERITED)
5005 return true;
5006
5007 return !old_crtc_state->ips_enabled;
5008}
5009
Daniel Vetter5a21b662016-05-24 17:13:53 +02005010static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5011{
5012 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5013 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5014 struct intel_crtc_state *pipe_config =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005015 intel_atomic_get_new_crtc_state(to_intel_atomic_state(old_state),
5016 crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005017 struct drm_plane *primary = crtc->base.primary;
5018 struct drm_plane_state *old_pri_state =
5019 drm_atomic_get_existing_plane_state(old_state, primary);
5020
Chris Wilson5748b6a2016-08-04 16:32:38 +01005021 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005022
Daniel Vetter5a21b662016-05-24 17:13:53 +02005023 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005024 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005025
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005026 if (hsw_post_update_enable_ips(old_crtc_state, pipe_config))
5027 hsw_enable_ips(pipe_config);
5028
Daniel Vetter5a21b662016-05-24 17:13:53 +02005029 if (old_pri_state) {
5030 struct intel_plane_state *primary_state =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005031 intel_atomic_get_new_plane_state(to_intel_atomic_state(old_state),
5032 to_intel_plane(primary));
Daniel Vetter5a21b662016-05-24 17:13:53 +02005033 struct intel_plane_state *old_primary_state =
5034 to_intel_plane_state(old_pri_state);
5035
5036 intel_fbc_post_update(crtc);
5037
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005038 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005039 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005040 !old_primary_state->base.visible))
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005041 intel_post_enable_primary(&crtc->base, pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005042 }
5043}
5044
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005045static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5046 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005047{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005048 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005049 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005050 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005051 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5052 struct drm_plane *primary = crtc->base.primary;
5053 struct drm_plane_state *old_pri_state =
5054 drm_atomic_get_existing_plane_state(old_state, primary);
5055 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005056 struct intel_atomic_state *old_intel_state =
5057 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005058
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005059 if (hsw_pre_update_disable_ips(old_crtc_state, pipe_config))
5060 hsw_disable_ips(old_crtc_state);
5061
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005062 if (old_pri_state) {
5063 struct intel_plane_state *primary_state =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005064 intel_atomic_get_new_plane_state(old_intel_state,
5065 to_intel_plane(primary));
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005066 struct intel_plane_state *old_primary_state =
5067 to_intel_plane_state(old_pri_state);
5068
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005069 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005070 /*
5071 * Gen2 reports pipe underruns whenever all planes are disabled.
5072 * So disable underrun reporting before all the planes get disabled.
5073 */
5074 if (IS_GEN2(dev_priv) && old_primary_state->base.visible &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005075 (modeset || !primary_state->base.visible))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005076 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005077 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005078
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005079 /*
5080 * Vblank time updates from the shadow to live plane control register
5081 * are blocked if the memory self-refresh mode is active at that
5082 * moment. So to make sure the plane gets truly disabled, disable
5083 * first the self-refresh mode. The self-refresh enable bit in turn
5084 * will be checked/applied by the HW only at the next frame start
5085 * event which is after the vblank start event, so we need to have a
5086 * wait-for-vblank between disabling the plane and the pipe.
5087 */
5088 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5089 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5090 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005091
Matt Ropered4a6a72016-02-23 17:20:13 -08005092 /*
5093 * IVB workaround: must disable low power watermarks for at least
5094 * one frame before enabling scaling. LP watermarks can be re-enabled
5095 * when scaling is disabled.
5096 *
5097 * WaCxSRDisabledForSpriteScaling:ivb
5098 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005099 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005100 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005101
5102 /*
5103 * If we're doing a modeset, we're done. No need to do any pre-vblank
5104 * watermark programming here.
5105 */
5106 if (needs_modeset(&pipe_config->base))
5107 return;
5108
5109 /*
5110 * For platforms that support atomic watermarks, program the
5111 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5112 * will be the intermediate values that are safe for both pre- and
5113 * post- vblank; when vblank happens, the 'active' values will be set
5114 * to the final 'target' values and we'll do this again to get the
5115 * optimal watermarks. For gen9+ platforms, the values we program here
5116 * will be the final target values which will get automatically latched
5117 * at vblank time; no further programming will be necessary.
5118 *
5119 * If a platform hasn't been transitioned to atomic watermarks yet,
5120 * we'll continue to update watermarks the old way, if flags tell
5121 * us to.
5122 */
5123 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005124 dev_priv->display.initial_watermarks(old_intel_state,
5125 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005126 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005127 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005128}
5129
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005130static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005131{
5132 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005134 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005135 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005136
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005137 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005138
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005139 drm_for_each_plane_mask(p, dev, plane_mask)
Ville Syrjälä282dbf92017-03-27 21:55:33 +03005140 to_intel_plane(p)->disable_plane(to_intel_plane(p), intel_crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005141
Daniel Vetterf99d7062014-06-19 16:01:59 +02005142 /*
5143 * FIXME: Once we grow proper nuclear flip support out of this we need
5144 * to compute the mask of flip planes precisely. For the time being
5145 * consider this a flip to a NULL plane.
5146 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005147 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005148}
5149
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005150static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005151 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005152 struct drm_atomic_state *old_state)
5153{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005154 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005155 struct drm_connector *conn;
5156 int i;
5157
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005158 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005159 struct intel_encoder *encoder =
5160 to_intel_encoder(conn_state->best_encoder);
5161
5162 if (conn_state->crtc != crtc)
5163 continue;
5164
5165 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005166 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005167 }
5168}
5169
5170static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005171 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005172 struct drm_atomic_state *old_state)
5173{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005174 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005175 struct drm_connector *conn;
5176 int i;
5177
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005178 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005179 struct intel_encoder *encoder =
5180 to_intel_encoder(conn_state->best_encoder);
5181
5182 if (conn_state->crtc != crtc)
5183 continue;
5184
5185 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005186 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005187 }
5188}
5189
5190static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005191 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005192 struct drm_atomic_state *old_state)
5193{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005194 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005195 struct drm_connector *conn;
5196 int i;
5197
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005198 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005199 struct intel_encoder *encoder =
5200 to_intel_encoder(conn_state->best_encoder);
5201
5202 if (conn_state->crtc != crtc)
5203 continue;
5204
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005205 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005206 intel_opregion_notify_encoder(encoder, true);
5207 }
5208}
5209
5210static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005211 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005212 struct drm_atomic_state *old_state)
5213{
5214 struct drm_connector_state *old_conn_state;
5215 struct drm_connector *conn;
5216 int i;
5217
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005218 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005219 struct intel_encoder *encoder =
5220 to_intel_encoder(old_conn_state->best_encoder);
5221
5222 if (old_conn_state->crtc != crtc)
5223 continue;
5224
5225 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005226 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005227 }
5228}
5229
5230static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005231 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005232 struct drm_atomic_state *old_state)
5233{
5234 struct drm_connector_state *old_conn_state;
5235 struct drm_connector *conn;
5236 int i;
5237
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005238 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005239 struct intel_encoder *encoder =
5240 to_intel_encoder(old_conn_state->best_encoder);
5241
5242 if (old_conn_state->crtc != crtc)
5243 continue;
5244
5245 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005246 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005247 }
5248}
5249
5250static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005251 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005252 struct drm_atomic_state *old_state)
5253{
5254 struct drm_connector_state *old_conn_state;
5255 struct drm_connector *conn;
5256 int i;
5257
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005258 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005259 struct intel_encoder *encoder =
5260 to_intel_encoder(old_conn_state->best_encoder);
5261
5262 if (old_conn_state->crtc != crtc)
5263 continue;
5264
5265 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005266 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005267 }
5268}
5269
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005270static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5271 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005272{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005273 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005274 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005275 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005276 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5277 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005278 struct intel_atomic_state *old_intel_state =
5279 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005280
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005281 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005282 return;
5283
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005284 /*
5285 * Sometimes spurious CPU pipe underruns happen during FDI
5286 * training, at least with VGA+HDMI cloning. Suppress them.
5287 *
5288 * On ILK we get an occasional spurious CPU pipe underruns
5289 * between eDP port A enable and vdd enable. Also PCH port
5290 * enable seems to result in the occasional CPU pipe underrun.
5291 *
5292 * Spurious PCH underruns also occur during PCH enabling.
5293 */
5294 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5295 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005296 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005297 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5298
5299 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005300 intel_prepare_shared_dpll(intel_crtc);
5301
Ville Syrjälä37a56502016-06-22 21:57:04 +03005302 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305303 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005304
5305 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005306 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005307
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005308 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005309 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005310 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005311 }
5312
5313 ironlake_set_pipeconf(crtc);
5314
Jesse Barnesf67a5592011-01-05 10:31:48 -08005315 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005316
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005317 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005318
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005319 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005320 /* Note: FDI PLL enabling _must_ be done before we enable the
5321 * cpu pipes, hence this is separate from all the other fdi/pch
5322 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005323 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005324 } else {
5325 assert_fdi_tx_disabled(dev_priv, pipe);
5326 assert_fdi_rx_disabled(dev_priv, pipe);
5327 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005328
Jesse Barnesb074cec2013-04-25 12:55:02 -07005329 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005330
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005331 /*
5332 * On ILK+ LUT must be loaded before the pipe is running but with
5333 * clocks enabled
5334 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005335 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005336
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005337 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005338 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005339 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005340
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005341 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005342 ironlake_pch_enable(pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005343
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005344 assert_vblank_disabled(crtc);
5345 drm_crtc_vblank_on(crtc);
5346
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005347 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005348
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005349 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005350 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005351
5352 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5353 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005354 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005355 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005356 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005357}
5358
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005359/* IPS only exists on ULT machines and is tied to pipe A. */
5360static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5361{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005362 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005363}
5364
Imre Deaked69cd42017-10-02 10:55:57 +03005365static void glk_pipe_scaler_clock_gating_wa(struct drm_i915_private *dev_priv,
5366 enum pipe pipe, bool apply)
5367{
5368 u32 val = I915_READ(CLKGATE_DIS_PSL(pipe));
5369 u32 mask = DPF_GATING_DIS | DPF_RAM_GATING_DIS | DPFR_GATING_DIS;
5370
5371 if (apply)
5372 val |= mask;
5373 else
5374 val &= ~mask;
5375
5376 I915_WRITE(CLKGATE_DIS_PSL(pipe), val);
5377}
5378
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005379static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5380 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005381{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005382 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005383 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005384 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005385 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005386 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005387 struct intel_atomic_state *old_intel_state =
5388 to_intel_atomic_state(old_state);
Imre Deaked69cd42017-10-02 10:55:57 +03005389 bool psl_clkgate_wa;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005390
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005391 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005392 return;
5393
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005394 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005395
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005396 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005397 intel_enable_shared_dpll(intel_crtc);
5398
Ville Syrjälä37a56502016-06-22 21:57:04 +03005399 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305400 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005401
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005402 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005403 intel_set_pipe_timings(intel_crtc);
5404
Jani Nikulabc58be62016-03-18 17:05:39 +02005405 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005406
Jani Nikula4d1de972016-03-18 17:05:42 +02005407 if (cpu_transcoder != TRANSCODER_EDP &&
5408 !transcoder_is_dsi(cpu_transcoder)) {
5409 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005410 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005411 }
5412
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005413 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005414 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005415 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005416 }
5417
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005418 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005419 haswell_set_pipeconf(crtc);
5420
Jani Nikula391bf042016-03-18 17:05:40 +02005421 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005422
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005423 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005424
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005425 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005426
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005427 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005428
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005429 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005430 intel_ddi_enable_pipe_clock(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005431
Imre Deaked69cd42017-10-02 10:55:57 +03005432 /* Display WA #1180: WaDisableScalarClockGating: glk, cnl */
5433 psl_clkgate_wa = (IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) &&
5434 intel_crtc->config->pch_pfit.enabled;
5435 if (psl_clkgate_wa)
5436 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, true);
5437
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005438 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005439 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005440 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005441 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005442
5443 /*
5444 * On ILK+ LUT must be loaded before the pipe is running but with
5445 * clocks enabled
5446 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005447 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005448
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005449 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005450 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005451 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005452
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005453 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005454 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005455
5456 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005457 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005458 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005459
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005460 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005461 lpt_pch_enable(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005462
Ville Syrjälä00370712016-11-14 19:44:06 +02005463 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005464 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005465
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005466 assert_vblank_disabled(crtc);
5467 drm_crtc_vblank_on(crtc);
5468
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005469 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005470
Imre Deaked69cd42017-10-02 10:55:57 +03005471 if (psl_clkgate_wa) {
5472 intel_wait_for_vblank(dev_priv, pipe);
5473 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, false);
5474 }
5475
Paulo Zanonie4916942013-09-20 16:21:19 -03005476 /* If we change the relative order between pipe/planes enabling, we need
5477 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005478 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005479 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005480 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5481 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005482 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005483}
5484
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005485static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005486{
5487 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005488 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005489 int pipe = crtc->pipe;
5490
5491 /* To avoid upsetting the power well on haswell only disable the pfit if
5492 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005493 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005494 I915_WRITE(PF_CTL(pipe), 0);
5495 I915_WRITE(PF_WIN_POS(pipe), 0);
5496 I915_WRITE(PF_WIN_SZ(pipe), 0);
5497 }
5498}
5499
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005500static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5501 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005502{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005503 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005504 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005505 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5507 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005508
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005509 /*
5510 * Sometimes spurious CPU pipe underruns happen when the
5511 * pipe is already disabled, but FDI RX/TX is still enabled.
5512 * Happens at least with VGA+HDMI cloning. Suppress them.
5513 */
5514 if (intel_crtc->config->has_pch_encoder) {
5515 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005516 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005517 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005518
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005519 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005520
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005521 drm_crtc_vblank_off(crtc);
5522 assert_vblank_disabled(crtc);
5523
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005524 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005525
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005526 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005527
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005528 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005529 ironlake_fdi_disable(crtc);
5530
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005531 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005532
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005533 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005534 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005535
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005536 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005537 i915_reg_t reg;
5538 u32 temp;
5539
Daniel Vetterd925c592013-06-05 13:34:04 +02005540 /* disable TRANS_DP_CTL */
5541 reg = TRANS_DP_CTL(pipe);
5542 temp = I915_READ(reg);
5543 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5544 TRANS_DP_PORT_SEL_MASK);
5545 temp |= TRANS_DP_PORT_SEL_NONE;
5546 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005547
Daniel Vetterd925c592013-06-05 13:34:04 +02005548 /* disable DPLL_SEL */
5549 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005550 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005551 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005552 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005553
Daniel Vetterd925c592013-06-05 13:34:04 +02005554 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005555 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005556
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005557 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005558 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005559}
5560
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005561static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5562 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005563{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005564 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005565 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005566 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005567 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005568
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005569 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005570
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005571 drm_crtc_vblank_off(crtc);
5572 assert_vblank_disabled(crtc);
5573
Jani Nikula4d1de972016-03-18 17:05:42 +02005574 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005575 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005576 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005577
Ville Syrjälä00370712016-11-14 19:44:06 +02005578 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005579 intel_ddi_set_vc_payload_alloc(intel_crtc->config, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005580
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005581 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305582 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005583
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005584 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005585 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005586 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005587 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005588
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005589 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005590 intel_ddi_disable_pipe_clock(intel_crtc->config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005591
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005592 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005593}
5594
Jesse Barnes2dd24552013-04-25 12:55:01 -07005595static void i9xx_pfit_enable(struct intel_crtc *crtc)
5596{
5597 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005598 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005599 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005600
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005601 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005602 return;
5603
Daniel Vetterc0b03412013-05-28 12:05:54 +02005604 /*
5605 * The panel fitter should only be adjusted whilst the pipe is disabled,
5606 * according to register description and PRM.
5607 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005608 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5609 assert_pipe_disabled(dev_priv, crtc->pipe);
5610
Jesse Barnesb074cec2013-04-25 12:55:02 -07005611 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5612 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005613
5614 /* Border color in case we don't scale up to the full screen. Black by
5615 * default, change to something else for debugging. */
5616 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005617}
5618
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005619enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005620{
5621 switch (port) {
5622 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005623 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005624 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005625 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005626 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005627 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005628 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005629 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005630 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005631 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005632 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005633 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005634 return POWER_DOMAIN_PORT_OTHER;
5635 }
5636}
5637
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005638static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5639 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005640{
5641 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005642 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005643 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005644 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5645 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005646 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005647 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005648
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005649 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005650 return 0;
5651
Imre Deak77d22dc2014-03-05 16:20:52 +02005652 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5653 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005654 if (crtc_state->pch_pfit.enabled ||
5655 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005656 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005657
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005658 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5659 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5660
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005661 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005662 }
Imre Deak319be8a2014-03-04 19:22:57 +02005663
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005664 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
5665 mask |= BIT(POWER_DOMAIN_AUDIO);
5666
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005667 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005668 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005669
Imre Deak77d22dc2014-03-05 16:20:52 +02005670 return mask;
5671}
5672
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005673static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005674modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5675 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005676{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005677 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005678 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5679 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005680 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005681
5682 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005683 intel_crtc->enabled_power_domains = new_domains =
5684 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005685
Daniel Vetter5a21b662016-05-24 17:13:53 +02005686 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005687
5688 for_each_power_domain(domain, domains)
5689 intel_display_power_get(dev_priv, domain);
5690
Daniel Vetter5a21b662016-05-24 17:13:53 +02005691 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005692}
5693
5694static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005695 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005696{
5697 enum intel_display_power_domain domain;
5698
5699 for_each_power_domain(domain, domains)
5700 intel_display_power_put(dev_priv, domain);
5701}
5702
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005703static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5704 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005705{
Ville Syrjäläff32c542017-03-02 19:14:57 +02005706 struct intel_atomic_state *old_intel_state =
5707 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005708 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005709 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005710 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005711 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005712 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005713
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005714 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005715 return;
5716
Ville Syrjälä37a56502016-06-22 21:57:04 +03005717 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305718 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005719
5720 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005721 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005722
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005723 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01005724 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005725
5726 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5727 I915_WRITE(CHV_CANVAS(pipe), 0);
5728 }
5729
Daniel Vetter5b18e572014-04-24 23:55:06 +02005730 i9xx_set_pipeconf(intel_crtc);
5731
Jesse Barnes89b667f2013-04-18 14:51:36 -07005732 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005733
Daniel Vettera72e4c92014-09-30 10:56:47 +02005734 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005735
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005736 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005737
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005738 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005739 chv_prepare_pll(intel_crtc, intel_crtc->config);
5740 chv_enable_pll(intel_crtc, intel_crtc->config);
5741 } else {
5742 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5743 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005744 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005745
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005746 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005747
Jesse Barnes2dd24552013-04-25 12:55:01 -07005748 i9xx_pfit_enable(intel_crtc);
5749
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005750 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005751
Ville Syrjäläff32c542017-03-02 19:14:57 +02005752 dev_priv->display.initial_watermarks(old_intel_state,
5753 pipe_config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005754 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005755
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005756 assert_vblank_disabled(crtc);
5757 drm_crtc_vblank_on(crtc);
5758
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005759 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005760}
5761
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005762static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5763{
5764 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005765 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005766
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005767 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5768 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005769}
5770
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005771static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5772 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005773{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005774 struct intel_atomic_state *old_intel_state =
5775 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005776 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005777 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005778 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005779 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005780 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005781
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005782 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005783 return;
5784
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005785 i9xx_set_pll_dividers(intel_crtc);
5786
Ville Syrjälä37a56502016-06-22 21:57:04 +03005787 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305788 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005789
5790 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005791 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005792
Daniel Vetter5b18e572014-04-24 23:55:06 +02005793 i9xx_set_pipeconf(intel_crtc);
5794
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005795 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005796
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005797 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005798 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005799
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005800 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005801
Ville Syrjälä939994d2017-09-13 17:08:56 +03005802 i9xx_enable_pll(intel_crtc, pipe_config);
Daniel Vetterf6736a12013-06-05 13:34:30 +02005803
Jesse Barnes2dd24552013-04-25 12:55:01 -07005804 i9xx_pfit_enable(intel_crtc);
5805
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005806 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005807
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005808 if (dev_priv->display.initial_watermarks != NULL)
5809 dev_priv->display.initial_watermarks(old_intel_state,
5810 intel_crtc->config);
5811 else
5812 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005813 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005814
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005815 assert_vblank_disabled(crtc);
5816 drm_crtc_vblank_on(crtc);
5817
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005818 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005819}
5820
Daniel Vetter87476d62013-04-11 16:29:06 +02005821static void i9xx_pfit_disable(struct intel_crtc *crtc)
5822{
5823 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005824 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02005825
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005826 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005827 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005828
5829 assert_pipe_disabled(dev_priv, crtc->pipe);
5830
Daniel Vetter328d8e82013-05-08 10:36:31 +02005831 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5832 I915_READ(PFIT_CONTROL));
5833 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005834}
5835
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005836static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5837 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005838{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005839 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005840 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005841 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5843 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005844
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005845 /*
5846 * On gen2 planes are double buffered but the pipe isn't, so we must
5847 * wait for planes to fully turn off before disabling the pipe.
5848 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005849 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005850 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005851
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005852 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005853
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005854 drm_crtc_vblank_off(crtc);
5855 assert_vblank_disabled(crtc);
5856
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005857 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005858
Daniel Vetter87476d62013-04-11 16:29:06 +02005859 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005860
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005861 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005862
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005863 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005864 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005865 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005866 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005867 vlv_disable_pll(dev_priv, pipe);
5868 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005869 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005870 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005871
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005872 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005873
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005874 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005875 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005876
5877 if (!dev_priv->display.initial_watermarks)
5878 intel_update_watermarks(intel_crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03005879
5880 /* clock the pipe down to 640x480@60 to potentially save power */
5881 if (IS_I830(dev_priv))
5882 i830_enable_pipe(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005883}
5884
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03005885static void intel_crtc_disable_noatomic(struct drm_crtc *crtc,
5886 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005887{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005888 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005890 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005891 enum intel_display_power_domain domain;
Ville Syrjäläb1e01592017-11-17 21:19:09 +02005892 struct intel_plane *plane;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005893 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005894 struct drm_atomic_state *state;
5895 struct intel_crtc_state *crtc_state;
5896 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005897
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005898 if (!intel_crtc->active)
5899 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005900
Ville Syrjäläb1e01592017-11-17 21:19:09 +02005901 for_each_intel_plane_on_crtc(&dev_priv->drm, intel_crtc, plane) {
5902 const struct intel_plane_state *plane_state =
5903 to_intel_plane_state(plane->base.state);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01005904
Ville Syrjäläb1e01592017-11-17 21:19:09 +02005905 if (plane_state->base.visible)
5906 intel_plane_disable_noatomic(intel_crtc, plane);
Maarten Lankhorsta5392052015-06-15 12:33:52 +02005907 }
5908
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005909 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02005910 if (!state) {
5911 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
5912 crtc->base.id, crtc->name);
5913 return;
5914 }
5915
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03005916 state->acquire_ctx = ctx;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005917
5918 /* Everything's already locked, -EDEADLK can't happen. */
5919 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
5920 ret = drm_atomic_add_affected_connectors(state, crtc);
5921
5922 WARN_ON(IS_ERR(crtc_state) || ret);
5923
5924 dev_priv->display.crtc_disable(crtc_state, state);
5925
Chris Wilson08536952016-10-14 13:18:18 +01005926 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005927
Ville Syrjälä78108b72016-05-27 20:59:19 +03005928 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
5929 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005930
5931 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
5932 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07005933 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005934 crtc->enabled = false;
5935 crtc->state->connector_mask = 0;
5936 crtc->state->encoder_mask = 0;
5937
5938 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
5939 encoder->base.crtc = NULL;
5940
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02005941 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005942 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02005943 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005944
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005945 domains = intel_crtc->enabled_power_domains;
5946 for_each_power_domain(domain, domains)
5947 intel_display_power_put(dev_priv, domain);
5948 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005949
5950 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
Ville Syrjäläd305e062017-08-30 21:57:03 +03005951 dev_priv->min_cdclk[intel_crtc->pipe] = 0;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03005952 dev_priv->min_voltage_level[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005953}
5954
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005955/*
5956 * turn all crtc's off, but do not adjust state
5957 * This has to be paired with a call to intel_modeset_setup_hw_state.
5958 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005959int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005960{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005961 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005962 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005963 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005964
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005965 state = drm_atomic_helper_suspend(dev);
5966 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005967 if (ret)
5968 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005969 else
5970 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005971 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005972}
5973
Chris Wilsonea5b2132010-08-04 13:50:23 +01005974void intel_encoder_destroy(struct drm_encoder *encoder)
5975{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005976 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005977
Chris Wilsonea5b2132010-08-04 13:50:23 +01005978 drm_encoder_cleanup(encoder);
5979 kfree(intel_encoder);
5980}
5981
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005982/* Cross check the actual hw state with our own modeset state tracking (and it's
5983 * internal consistency). */
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02005984static void intel_connector_verify_state(struct drm_crtc_state *crtc_state,
5985 struct drm_connector_state *conn_state)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005986{
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02005987 struct intel_connector *connector = to_intel_connector(conn_state->connector);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005988
5989 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5990 connector->base.base.id,
5991 connector->base.name);
5992
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005993 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005994 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005995
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02005996 I915_STATE_WARN(!crtc_state,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005997 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005998
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02005999 if (!crtc_state)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006000 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006001
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006002 I915_STATE_WARN(!crtc_state->active,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006003 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006004
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006005 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006006 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006007
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006008 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006009 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006010
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006011 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006012 "attached encoder crtc differs from connector crtc\n");
6013 } else {
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006014 I915_STATE_WARN(crtc_state && crtc_state->active,
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006015 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006016 I915_STATE_WARN(!crtc_state && conn_state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006017 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006018 }
6019}
6020
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006021int intel_connector_init(struct intel_connector *connector)
6022{
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006023 struct intel_digital_connector_state *conn_state;
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006024
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006025 /*
6026 * Allocate enough memory to hold intel_digital_connector_state,
6027 * This might be a few bytes too many, but for connectors that don't
6028 * need it we'll free the state and allocate a smaller one on the first
6029 * succesful commit anyway.
6030 */
6031 conn_state = kzalloc(sizeof(*conn_state), GFP_KERNEL);
6032 if (!conn_state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006033 return -ENOMEM;
6034
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006035 __drm_atomic_helper_connector_reset(&connector->base,
6036 &conn_state->base);
6037
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006038 return 0;
6039}
6040
6041struct intel_connector *intel_connector_alloc(void)
6042{
6043 struct intel_connector *connector;
6044
6045 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6046 if (!connector)
6047 return NULL;
6048
6049 if (intel_connector_init(connector) < 0) {
6050 kfree(connector);
6051 return NULL;
6052 }
6053
6054 return connector;
6055}
6056
James Ausmus091a4f92017-10-13 11:01:44 -07006057/*
6058 * Free the bits allocated by intel_connector_alloc.
6059 * This should only be used after intel_connector_alloc has returned
6060 * successfully, and before drm_connector_init returns successfully.
6061 * Otherwise the destroy callbacks for the connector and the state should
6062 * take care of proper cleanup/free
6063 */
6064void intel_connector_free(struct intel_connector *connector)
6065{
6066 kfree(to_intel_digital_connector_state(connector->base.state));
6067 kfree(connector);
6068}
6069
Daniel Vetterf0947c32012-07-02 13:10:34 +02006070/* Simple connector->get_hw_state implementation for encoders that support only
6071 * one connector and no cloning and hence the encoder state determines the state
6072 * of the connector. */
6073bool intel_connector_get_hw_state(struct intel_connector *connector)
6074{
Daniel Vetter24929352012-07-02 20:28:59 +02006075 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006076 struct intel_encoder *encoder = connector->encoder;
6077
6078 return encoder->get_hw_state(encoder, &pipe);
6079}
6080
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006081static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006082{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006083 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6084 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006085
6086 return 0;
6087}
6088
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006089static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006090 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006091{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006092 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006093 struct drm_atomic_state *state = pipe_config->base.state;
6094 struct intel_crtc *other_crtc;
6095 struct intel_crtc_state *other_crtc_state;
6096
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006097 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6098 pipe_name(pipe), pipe_config->fdi_lanes);
6099 if (pipe_config->fdi_lanes > 4) {
6100 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6101 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006102 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006103 }
6104
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006105 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006106 if (pipe_config->fdi_lanes > 2) {
6107 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6108 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006109 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006110 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006111 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006112 }
6113 }
6114
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006115 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006116 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006117
6118 /* Ivybridge 3 pipe is really complicated */
6119 switch (pipe) {
6120 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006121 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006122 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006123 if (pipe_config->fdi_lanes <= 2)
6124 return 0;
6125
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006126 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006127 other_crtc_state =
6128 intel_atomic_get_crtc_state(state, other_crtc);
6129 if (IS_ERR(other_crtc_state))
6130 return PTR_ERR(other_crtc_state);
6131
6132 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006133 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6134 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006135 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006136 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006137 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006138 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006139 if (pipe_config->fdi_lanes > 2) {
6140 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6141 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006142 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006143 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006144
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006145 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006146 other_crtc_state =
6147 intel_atomic_get_crtc_state(state, other_crtc);
6148 if (IS_ERR(other_crtc_state))
6149 return PTR_ERR(other_crtc_state);
6150
6151 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006152 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006153 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006154 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006155 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006156 default:
6157 BUG();
6158 }
6159}
6160
Daniel Vettere29c22c2013-02-21 00:00:16 +01006161#define RETRY 1
6162static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006163 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006164{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006165 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006166 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006167 int lane, link_bw, fdi_dotclock, ret;
6168 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006169
Daniel Vettere29c22c2013-02-21 00:00:16 +01006170retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006171 /* FDI is a binary signal running at ~2.7GHz, encoding
6172 * each output octet as 10 bits. The actual frequency
6173 * is stored as a divider into a 100MHz clock, and the
6174 * mode pixel clock is stored in units of 1KHz.
6175 * Hence the bw of each lane in terms of the mode signal
6176 * is:
6177 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006178 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006179
Damien Lespiau241bfc32013-09-25 16:45:37 +01006180 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006181
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006182 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006183 pipe_config->pipe_bpp);
6184
6185 pipe_config->fdi_lanes = lane;
6186
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006187 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006188 link_bw, &pipe_config->fdi_m_n, false);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006189
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006190 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006191 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006192 pipe_config->pipe_bpp -= 2*3;
6193 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6194 pipe_config->pipe_bpp);
6195 needs_recompute = true;
6196 pipe_config->bw_constrained = true;
6197
6198 goto retry;
6199 }
6200
6201 if (needs_recompute)
6202 return RETRY;
6203
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006204 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006205}
6206
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006207bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state)
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006208{
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006209 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
6210 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6211
6212 /* IPS only exists on ULT machines and is tied to pipe A. */
6213 if (!hsw_crtc_supports_ips(crtc))
Ville Syrjälä6e644622017-08-17 17:55:09 +03006214 return false;
6215
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006216 if (!i915_modparams.enable_ips)
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006217 return false;
6218
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006219 if (crtc_state->pipe_bpp > 24)
6220 return false;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006221
6222 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006223 * We compare against max which means we must take
6224 * the increased cdclk requirement into account when
6225 * calculating the new cdclk.
6226 *
6227 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006228 */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006229 if (IS_BROADWELL(dev_priv) &&
6230 crtc_state->pixel_rate > dev_priv->max_cdclk_freq * 95 / 100)
6231 return false;
6232
6233 return true;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006234}
6235
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006236static bool hsw_compute_ips_config(struct intel_crtc_state *crtc_state)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006237{
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006238 struct drm_i915_private *dev_priv =
6239 to_i915(crtc_state->base.crtc->dev);
6240 struct intel_atomic_state *intel_state =
6241 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006242
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006243 if (!hsw_crtc_state_ips_capable(crtc_state))
6244 return false;
6245
6246 if (crtc_state->ips_force_disable)
6247 return false;
6248
Maarten Lankhorstadbe5c52017-11-22 19:39:06 +01006249 /* IPS should be fine as long as at least one plane is enabled. */
6250 if (!(crtc_state->active_planes & ~BIT(PLANE_CURSOR)))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006251 return false;
6252
6253 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
6254 if (IS_BROADWELL(dev_priv) &&
6255 crtc_state->pixel_rate > intel_state->cdclk.logical.cdclk * 95 / 100)
6256 return false;
6257
6258 return true;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006259}
6260
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006261static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6262{
6263 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6264
6265 /* GDG double wide on either pipe, otherwise pipe A only */
6266 return INTEL_INFO(dev_priv)->gen < 4 &&
6267 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6268}
6269
Ville Syrjäläceb99322017-01-20 20:22:05 +02006270static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6271{
6272 uint32_t pixel_rate;
6273
6274 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6275
6276 /*
6277 * We only use IF-ID interlacing. If we ever use
6278 * PF-ID we'll need to adjust the pixel_rate here.
6279 */
6280
6281 if (pipe_config->pch_pfit.enabled) {
6282 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6283 uint32_t pfit_size = pipe_config->pch_pfit.size;
6284
6285 pipe_w = pipe_config->pipe_src_w;
6286 pipe_h = pipe_config->pipe_src_h;
6287
6288 pfit_w = (pfit_size >> 16) & 0xFFFF;
6289 pfit_h = pfit_size & 0xFFFF;
6290 if (pipe_w < pfit_w)
6291 pipe_w = pfit_w;
6292 if (pipe_h < pfit_h)
6293 pipe_h = pfit_h;
6294
6295 if (WARN_ON(!pfit_w || !pfit_h))
6296 return pixel_rate;
6297
6298 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6299 pfit_w * pfit_h);
6300 }
6301
6302 return pixel_rate;
6303}
6304
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006305static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6306{
6307 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6308
6309 if (HAS_GMCH_DISPLAY(dev_priv))
6310 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6311 crtc_state->pixel_rate =
6312 crtc_state->base.adjusted_mode.crtc_clock;
6313 else
6314 crtc_state->pixel_rate =
6315 ilk_pipe_pixel_rate(crtc_state);
6316}
6317
Daniel Vettera43f6e02013-06-07 23:10:32 +02006318static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006319 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006320{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006321 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006322 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006323 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006324 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006325
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006326 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006327 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006328
6329 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006330 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006331 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006332 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006333 if (intel_crtc_supports_double_wide(crtc) &&
6334 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006335 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006336 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006337 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006338 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006339
Ville Syrjäläf3261152016-05-24 21:34:18 +03006340 if (adjusted_mode->crtc_clock > clock_limit) {
6341 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6342 adjusted_mode->crtc_clock, clock_limit,
6343 yesno(pipe_config->double_wide));
6344 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006345 }
Chris Wilson89749352010-09-12 18:25:19 +01006346
Shashank Sharma25edf912017-07-21 20:55:07 +05306347 if (pipe_config->ycbcr420 && pipe_config->base.ctm) {
6348 /*
6349 * There is only one pipe CSC unit per pipe, and we need that
6350 * for output conversion from RGB->YCBCR. So if CTM is already
6351 * applied we can't support YCBCR420 output.
6352 */
6353 DRM_DEBUG_KMS("YCBCR420 and CTM together are not possible\n");
6354 return -EINVAL;
6355 }
6356
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006357 /*
6358 * Pipe horizontal size must be even in:
6359 * - DVO ganged mode
6360 * - LVDS dual channel mode
6361 * - Double wide pipe
6362 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006363 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006364 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6365 pipe_config->pipe_src_w &= ~1;
6366
Damien Lespiau8693a822013-05-03 18:48:11 +01006367 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6368 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006369 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006370 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006371 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006372 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006373
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006374 intel_crtc_compute_pixel_rate(pipe_config);
6375
Daniel Vetter877d48d2013-04-19 11:24:43 +02006376 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006377 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006378
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006379 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006380}
6381
Zhenyu Wang2c072452009-06-05 15:38:42 +08006382static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006383intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006384{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006385 while (*num > DATA_LINK_M_N_MASK ||
6386 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006387 *num >>= 1;
6388 *den >>= 1;
6389 }
6390}
6391
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006392static void compute_m_n(unsigned int m, unsigned int n,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006393 uint32_t *ret_m, uint32_t *ret_n,
6394 bool reduce_m_n)
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006395{
Jani Nikula9a86cda2017-03-27 14:33:25 +03006396 /*
6397 * Reduce M/N as much as possible without loss in precision. Several DP
6398 * dongles in particular seem to be fussy about too large *link* M/N
6399 * values. The passed in values are more likely to have the least
6400 * significant bits zero than M after rounding below, so do this first.
6401 */
Jani Nikulab31e85e2017-05-18 14:10:25 +03006402 if (reduce_m_n) {
6403 while ((m & 1) == 0 && (n & 1) == 0) {
6404 m >>= 1;
6405 n >>= 1;
6406 }
Jani Nikula9a86cda2017-03-27 14:33:25 +03006407 }
6408
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006409 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6410 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6411 intel_reduce_m_n_ratio(ret_m, ret_n);
6412}
6413
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006414void
6415intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6416 int pixel_clock, int link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006417 struct intel_link_m_n *m_n,
6418 bool reduce_m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006419{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006420 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006421
6422 compute_m_n(bits_per_pixel * pixel_clock,
6423 link_clock * nlanes * 8,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006424 &m_n->gmch_m, &m_n->gmch_n,
6425 reduce_m_n);
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006426
6427 compute_m_n(pixel_clock, link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006428 &m_n->link_m, &m_n->link_n,
6429 reduce_m_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006430}
6431
Chris Wilsona7615032011-01-12 17:04:08 +00006432static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6433{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00006434 if (i915_modparams.panel_use_ssc >= 0)
6435 return i915_modparams.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006436 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006437 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006438}
6439
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006440static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006441{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006442 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006443}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006444
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006445static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6446{
6447 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006448}
6449
Daniel Vetterf47709a2013-03-28 10:42:02 +01006450static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006451 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006452 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006453{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006454 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006455 u32 fp, fp2 = 0;
6456
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006457 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006458 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006459 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006460 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006461 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006462 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006463 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006464 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006465 }
6466
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006467 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006468
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006469 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006470 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006471 crtc_state->dpll_hw_state.fp1 = fp2;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006472 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006473 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006474 }
6475}
6476
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006477static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6478 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006479{
6480 u32 reg_val;
6481
6482 /*
6483 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6484 * and set it to a reasonable value instead.
6485 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006486 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006487 reg_val &= 0xffffff00;
6488 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006489 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006490
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006491 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Imre Deaked585702017-05-10 12:21:47 +03006492 reg_val &= 0x00ffffff;
6493 reg_val |= 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006494 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006495
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006496 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006497 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006498 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006499
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006500 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006501 reg_val &= 0x00ffffff;
6502 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006503 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006504}
6505
Daniel Vetterb5518422013-05-03 11:49:48 +02006506static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6507 struct intel_link_m_n *m_n)
6508{
6509 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006510 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006511 int pipe = crtc->pipe;
6512
Daniel Vettere3b95f12013-05-03 11:49:49 +02006513 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6514 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6515 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6516 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006517}
6518
6519static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006520 struct intel_link_m_n *m_n,
6521 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006522{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006523 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006524 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006525 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006526
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006527 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006528 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6529 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6530 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6531 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006532 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6533 * for gen < 8) and if DRRS is supported (to make sure the
6534 * registers are not unnecessarily accessed).
6535 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006536 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6537 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006538 I915_WRITE(PIPE_DATA_M2(transcoder),
6539 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6540 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6541 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6542 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6543 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006544 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006545 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6546 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6547 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6548 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006549 }
6550}
6551
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306552void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006553{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306554 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6555
6556 if (m_n == M1_N1) {
6557 dp_m_n = &crtc->config->dp_m_n;
6558 dp_m2_n2 = &crtc->config->dp_m2_n2;
6559 } else if (m_n == M2_N2) {
6560
6561 /*
6562 * M2_N2 registers are not supported. Hence m2_n2 divider value
6563 * needs to be programmed into M1_N1.
6564 */
6565 dp_m_n = &crtc->config->dp_m2_n2;
6566 } else {
6567 DRM_ERROR("Unsupported divider value\n");
6568 return;
6569 }
6570
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006571 if (crtc->config->has_pch_encoder)
6572 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006573 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306574 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006575}
6576
Daniel Vetter251ac862015-06-18 10:30:24 +02006577static void vlv_compute_dpll(struct intel_crtc *crtc,
6578 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006579{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006580 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006581 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006582 if (crtc->pipe != PIPE_A)
6583 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006584
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006585 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006586 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006587 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6588 DPLL_EXT_BUFFER_ENABLE_VLV;
6589
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006590 pipe_config->dpll_hw_state.dpll_md =
6591 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6592}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006593
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006594static void chv_compute_dpll(struct intel_crtc *crtc,
6595 struct intel_crtc_state *pipe_config)
6596{
6597 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006598 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006599 if (crtc->pipe != PIPE_A)
6600 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6601
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006602 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006603 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006604 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6605
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006606 pipe_config->dpll_hw_state.dpll_md =
6607 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006608}
6609
Ville Syrjäläd288f652014-10-28 13:20:22 +02006610static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006611 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006612{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006613 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006614 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006615 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006616 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006617 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006618 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006619
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006620 /* Enable Refclk */
6621 I915_WRITE(DPLL(pipe),
6622 pipe_config->dpll_hw_state.dpll &
6623 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6624
6625 /* No need to actually set up the DPLL with DSI */
6626 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6627 return;
6628
Ville Syrjäläa5805162015-05-26 20:42:30 +03006629 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006630
Ville Syrjäläd288f652014-10-28 13:20:22 +02006631 bestn = pipe_config->dpll.n;
6632 bestm1 = pipe_config->dpll.m1;
6633 bestm2 = pipe_config->dpll.m2;
6634 bestp1 = pipe_config->dpll.p1;
6635 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006636
Jesse Barnes89b667f2013-04-18 14:51:36 -07006637 /* See eDP HDMI DPIO driver vbios notes doc */
6638
6639 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006640 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006641 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006642
6643 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006644 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006645
6646 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006647 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006648 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006649 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006650
6651 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006652 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006653
6654 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006655 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6656 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6657 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006658 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006659
6660 /*
6661 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6662 * but we don't support that).
6663 * Note: don't use the DAC post divider as it seems unstable.
6664 */
6665 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006666 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006667
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006668 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006669 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006670
Jesse Barnes89b667f2013-04-18 14:51:36 -07006671 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006672 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006673 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6674 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006675 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03006676 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006677 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006678 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006679 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006680
Ville Syrjälä37a56502016-06-22 21:57:04 +03006681 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006682 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006683 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006684 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006685 0x0df40000);
6686 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006687 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006688 0x0df70000);
6689 } else { /* HDMI or VGA */
6690 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006691 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006692 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006693 0x0df70000);
6694 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006695 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006696 0x0df40000);
6697 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006698
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006699 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006700 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03006701 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006702 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006703 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006704
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006705 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006706 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006707}
6708
Ville Syrjäläd288f652014-10-28 13:20:22 +02006709static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006710 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006711{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006712 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006713 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006714 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006715 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306716 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006717 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306718 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306719 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006720
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006721 /* Enable Refclk and SSC */
6722 I915_WRITE(DPLL(pipe),
6723 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6724
6725 /* No need to actually set up the DPLL with DSI */
6726 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6727 return;
6728
Ville Syrjäläd288f652014-10-28 13:20:22 +02006729 bestn = pipe_config->dpll.n;
6730 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6731 bestm1 = pipe_config->dpll.m1;
6732 bestm2 = pipe_config->dpll.m2 >> 22;
6733 bestp1 = pipe_config->dpll.p1;
6734 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306735 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306736 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306737 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006738
Ville Syrjäläa5805162015-05-26 20:42:30 +03006739 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006740
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006741 /* p1 and p2 divider */
6742 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6743 5 << DPIO_CHV_S1_DIV_SHIFT |
6744 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6745 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6746 1 << DPIO_CHV_K_DIV_SHIFT);
6747
6748 /* Feedback post-divider - m2 */
6749 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6750
6751 /* Feedback refclk divider - n and m1 */
6752 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6753 DPIO_CHV_M1_DIV_BY_2 |
6754 1 << DPIO_CHV_N_DIV_SHIFT);
6755
6756 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03006757 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006758
6759 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306760 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6761 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6762 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6763 if (bestm2_frac)
6764 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6765 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006766
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306767 /* Program digital lock detect threshold */
6768 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6769 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6770 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6771 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6772 if (!bestm2_frac)
6773 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6774 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6775
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006776 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306777 if (vco == 5400000) {
6778 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6779 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6780 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6781 tribuf_calcntr = 0x9;
6782 } else if (vco <= 6200000) {
6783 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6784 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6785 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6786 tribuf_calcntr = 0x9;
6787 } else if (vco <= 6480000) {
6788 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6789 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6790 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6791 tribuf_calcntr = 0x8;
6792 } else {
6793 /* Not supported. Apply the same limits as in the max case */
6794 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6795 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6796 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6797 tribuf_calcntr = 0;
6798 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006799 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6800
Ville Syrjälä968040b2015-03-11 22:52:08 +02006801 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306802 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6803 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6804 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6805
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006806 /* AFC Recal */
6807 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6808 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6809 DPIO_AFC_RECAL);
6810
Ville Syrjäläa5805162015-05-26 20:42:30 +03006811 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006812}
6813
Ville Syrjäläd288f652014-10-28 13:20:22 +02006814/**
6815 * vlv_force_pll_on - forcibly enable just the PLL
6816 * @dev_priv: i915 private structure
6817 * @pipe: pipe PLL to enable
6818 * @dpll: PLL configuration
6819 *
6820 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6821 * in cases where we need the PLL enabled even when @pipe is not going to
6822 * be enabled.
6823 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006824int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006825 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006826{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006827 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006828 struct intel_crtc_state *pipe_config;
6829
6830 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6831 if (!pipe_config)
6832 return -ENOMEM;
6833
6834 pipe_config->base.crtc = &crtc->base;
6835 pipe_config->pixel_multiplier = 1;
6836 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006837
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006838 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006839 chv_compute_dpll(crtc, pipe_config);
6840 chv_prepare_pll(crtc, pipe_config);
6841 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006842 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006843 vlv_compute_dpll(crtc, pipe_config);
6844 vlv_prepare_pll(crtc, pipe_config);
6845 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006846 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006847
6848 kfree(pipe_config);
6849
6850 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006851}
6852
6853/**
6854 * vlv_force_pll_off - forcibly disable just the PLL
6855 * @dev_priv: i915 private structure
6856 * @pipe: pipe PLL to disable
6857 *
6858 * Disable the PLL for @pipe. To be used in cases where we need
6859 * the PLL enabled even when @pipe is not going to be enabled.
6860 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006861void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006862{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006863 if (IS_CHERRYVIEW(dev_priv))
6864 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006865 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006866 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006867}
6868
Daniel Vetter251ac862015-06-18 10:30:24 +02006869static void i9xx_compute_dpll(struct intel_crtc *crtc,
6870 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006871 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006872{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006873 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006874 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006875 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006876
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006877 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306878
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006879 dpll = DPLL_VGA_MODE_DIS;
6880
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006881 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006882 dpll |= DPLLB_MODE_LVDS;
6883 else
6884 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006885
Jani Nikula73f67aa2016-12-07 22:48:09 +02006886 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
6887 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006888 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006889 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006890 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006891
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03006892 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6893 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006894 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006895
Ville Syrjälä37a56502016-06-22 21:57:04 +03006896 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006897 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006898
6899 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006900 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006901 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6902 else {
6903 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006904 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006905 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6906 }
6907 switch (clock->p2) {
6908 case 5:
6909 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6910 break;
6911 case 7:
6912 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6913 break;
6914 case 10:
6915 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6916 break;
6917 case 14:
6918 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6919 break;
6920 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006921 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006922 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6923
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006924 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006925 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006926 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006927 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006928 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6929 else
6930 dpll |= PLL_REF_INPUT_DREFCLK;
6931
6932 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006933 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006934
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006935 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006936 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006937 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006938 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006939 }
6940}
6941
Daniel Vetter251ac862015-06-18 10:30:24 +02006942static void i8xx_compute_dpll(struct intel_crtc *crtc,
6943 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006944 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006945{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006946 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006947 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006948 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006949 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006950
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006951 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306952
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006953 dpll = DPLL_VGA_MODE_DIS;
6954
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006955 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006956 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6957 } else {
6958 if (clock->p1 == 2)
6959 dpll |= PLL_P1_DIVIDE_BY_TWO;
6960 else
6961 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6962 if (clock->p2 == 4)
6963 dpll |= PLL_P2_DIVIDE_BY_4;
6964 }
6965
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006966 if (!IS_I830(dev_priv) &&
6967 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006968 dpll |= DPLL_DVO_2X_MODE;
6969
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006970 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006971 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006972 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6973 else
6974 dpll |= PLL_REF_INPUT_DREFCLK;
6975
6976 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006977 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006978}
6979
Daniel Vetter8a654f32013-06-01 17:16:22 +02006980static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006981{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006982 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006983 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006984 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006985 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006986 uint32_t crtc_vtotal, crtc_vblank_end;
6987 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006988
6989 /* We need to be careful not to changed the adjusted mode, for otherwise
6990 * the hw state checker will get angry at the mismatch. */
6991 crtc_vtotal = adjusted_mode->crtc_vtotal;
6992 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006993
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006994 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006995 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006996 crtc_vtotal -= 1;
6997 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006998
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006999 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007000 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7001 else
7002 vsyncshift = adjusted_mode->crtc_hsync_start -
7003 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007004 if (vsyncshift < 0)
7005 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007006 }
7007
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007008 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007009 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007010
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007011 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007012 (adjusted_mode->crtc_hdisplay - 1) |
7013 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007014 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007015 (adjusted_mode->crtc_hblank_start - 1) |
7016 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007017 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007018 (adjusted_mode->crtc_hsync_start - 1) |
7019 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7020
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007021 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007022 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007023 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007024 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007025 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007026 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007027 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007028 (adjusted_mode->crtc_vsync_start - 1) |
7029 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7030
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007031 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7032 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7033 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7034 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01007035 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007036 (pipe == PIPE_B || pipe == PIPE_C))
7037 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7038
Jani Nikulabc58be62016-03-18 17:05:39 +02007039}
7040
7041static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7042{
7043 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007044 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007045 enum pipe pipe = intel_crtc->pipe;
7046
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007047 /* pipesrc controls the size that is scaled from, which should
7048 * always be the user's requested size.
7049 */
7050 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007051 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7052 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007053}
7054
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007055static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007056 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007057{
7058 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007059 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007060 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7061 uint32_t tmp;
7062
7063 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007064 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7065 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007066 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007067 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7068 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007069 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007070 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7071 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007072
7073 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007074 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7075 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007076 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007077 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7078 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007079 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007080 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7081 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007082
7083 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007084 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7085 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7086 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007087 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007088}
7089
7090static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7091 struct intel_crtc_state *pipe_config)
7092{
7093 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007094 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007095 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007096
7097 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007098 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7099 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7100
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007101 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7102 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007103}
7104
Daniel Vetterf6a83282014-02-11 15:28:57 -08007105void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007106 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007107{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007108 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7109 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7110 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7111 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007112
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007113 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7114 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7115 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7116 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007117
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007118 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007119 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007120
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007121 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007122
7123 mode->hsync = drm_mode_hsync(mode);
7124 mode->vrefresh = drm_mode_vrefresh(mode);
7125 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007126}
7127
Daniel Vetter84b046f2013-02-19 18:48:54 +01007128static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7129{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007130 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007131 uint32_t pipeconf;
7132
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007133 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007134
Ville Syrjäläe56134b2017-06-01 17:36:19 +03007135 /* we keep both pipes enabled on 830 */
7136 if (IS_I830(dev_priv))
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007137 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007138
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007139 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007140 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007141
Daniel Vetterff9ce462013-04-24 14:57:17 +02007142 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007143 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7144 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007145 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007146 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007147 pipeconf |= PIPECONF_DITHER_EN |
7148 PIPECONF_DITHER_TYPE_SP;
7149
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007150 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007151 case 18:
7152 pipeconf |= PIPECONF_6BPC;
7153 break;
7154 case 24:
7155 pipeconf |= PIPECONF_8BPC;
7156 break;
7157 case 30:
7158 pipeconf |= PIPECONF_10BPC;
7159 break;
7160 default:
7161 /* Case prevented by intel_choose_pipe_bpp_dither. */
7162 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007163 }
7164 }
7165
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007166 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007167 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007168 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007169 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7170 else
7171 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7172 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007173 pipeconf |= PIPECONF_PROGRESSIVE;
7174
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007175 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007176 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007177 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007178
Daniel Vetter84b046f2013-02-19 18:48:54 +01007179 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7180 POSTING_READ(PIPECONF(intel_crtc->pipe));
7181}
7182
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007183static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7184 struct intel_crtc_state *crtc_state)
7185{
7186 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007187 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007188 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007189 int refclk = 48000;
7190
7191 memset(&crtc_state->dpll_hw_state, 0,
7192 sizeof(crtc_state->dpll_hw_state));
7193
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007194 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007195 if (intel_panel_use_ssc(dev_priv)) {
7196 refclk = dev_priv->vbt.lvds_ssc_freq;
7197 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7198 }
7199
7200 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007201 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007202 limit = &intel_limits_i8xx_dvo;
7203 } else {
7204 limit = &intel_limits_i8xx_dac;
7205 }
7206
7207 if (!crtc_state->clock_set &&
7208 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7209 refclk, NULL, &crtc_state->dpll)) {
7210 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7211 return -EINVAL;
7212 }
7213
7214 i8xx_compute_dpll(crtc, crtc_state, NULL);
7215
7216 return 0;
7217}
7218
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007219static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7220 struct intel_crtc_state *crtc_state)
7221{
7222 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007223 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007224 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007225 int refclk = 96000;
7226
7227 memset(&crtc_state->dpll_hw_state, 0,
7228 sizeof(crtc_state->dpll_hw_state));
7229
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007230 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007231 if (intel_panel_use_ssc(dev_priv)) {
7232 refclk = dev_priv->vbt.lvds_ssc_freq;
7233 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7234 }
7235
7236 if (intel_is_dual_link_lvds(dev))
7237 limit = &intel_limits_g4x_dual_channel_lvds;
7238 else
7239 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007240 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7241 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007242 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007243 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007244 limit = &intel_limits_g4x_sdvo;
7245 } else {
7246 /* The option is for other outputs */
7247 limit = &intel_limits_i9xx_sdvo;
7248 }
7249
7250 if (!crtc_state->clock_set &&
7251 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7252 refclk, NULL, &crtc_state->dpll)) {
7253 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7254 return -EINVAL;
7255 }
7256
7257 i9xx_compute_dpll(crtc, crtc_state, NULL);
7258
7259 return 0;
7260}
7261
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007262static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7263 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007264{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007265 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007266 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007267 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007268 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007269
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007270 memset(&crtc_state->dpll_hw_state, 0,
7271 sizeof(crtc_state->dpll_hw_state));
7272
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007273 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007274 if (intel_panel_use_ssc(dev_priv)) {
7275 refclk = dev_priv->vbt.lvds_ssc_freq;
7276 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7277 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007278
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007279 limit = &intel_limits_pineview_lvds;
7280 } else {
7281 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007282 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007283
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007284 if (!crtc_state->clock_set &&
7285 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7286 refclk, NULL, &crtc_state->dpll)) {
7287 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7288 return -EINVAL;
7289 }
7290
7291 i9xx_compute_dpll(crtc, crtc_state, NULL);
7292
7293 return 0;
7294}
7295
7296static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7297 struct intel_crtc_state *crtc_state)
7298{
7299 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007300 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007301 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007302 int refclk = 96000;
7303
7304 memset(&crtc_state->dpll_hw_state, 0,
7305 sizeof(crtc_state->dpll_hw_state));
7306
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007307 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007308 if (intel_panel_use_ssc(dev_priv)) {
7309 refclk = dev_priv->vbt.lvds_ssc_freq;
7310 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007311 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007312
7313 limit = &intel_limits_i9xx_lvds;
7314 } else {
7315 limit = &intel_limits_i9xx_sdvo;
7316 }
7317
7318 if (!crtc_state->clock_set &&
7319 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7320 refclk, NULL, &crtc_state->dpll)) {
7321 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7322 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007323 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007324
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007325 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007326
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007327 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007328}
7329
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007330static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7331 struct intel_crtc_state *crtc_state)
7332{
7333 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007334 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007335
7336 memset(&crtc_state->dpll_hw_state, 0,
7337 sizeof(crtc_state->dpll_hw_state));
7338
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007339 if (!crtc_state->clock_set &&
7340 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7341 refclk, NULL, &crtc_state->dpll)) {
7342 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7343 return -EINVAL;
7344 }
7345
7346 chv_compute_dpll(crtc, crtc_state);
7347
7348 return 0;
7349}
7350
7351static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7352 struct intel_crtc_state *crtc_state)
7353{
7354 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007355 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007356
7357 memset(&crtc_state->dpll_hw_state, 0,
7358 sizeof(crtc_state->dpll_hw_state));
7359
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007360 if (!crtc_state->clock_set &&
7361 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7362 refclk, NULL, &crtc_state->dpll)) {
7363 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7364 return -EINVAL;
7365 }
7366
7367 vlv_compute_dpll(crtc, crtc_state);
7368
7369 return 0;
7370}
7371
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007372static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007373 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007374{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007375 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007376 uint32_t tmp;
7377
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007378 if (INTEL_GEN(dev_priv) <= 3 &&
7379 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007380 return;
7381
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007382 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007383 if (!(tmp & PFIT_ENABLE))
7384 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007385
Daniel Vetter06922822013-07-11 13:35:40 +02007386 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007387 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007388 if (crtc->pipe != PIPE_B)
7389 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007390 } else {
7391 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7392 return;
7393 }
7394
Daniel Vetter06922822013-07-11 13:35:40 +02007395 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007396 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007397}
7398
Jesse Barnesacbec812013-09-20 11:29:32 -07007399static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007400 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007401{
7402 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007403 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007404 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007405 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007406 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007407 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007408
Ville Syrjäläb5219732016-03-15 16:40:01 +02007409 /* In case of DSI, DPLL will not be used */
7410 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307411 return;
7412
Ville Syrjäläa5805162015-05-26 20:42:30 +03007413 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007414 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007415 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007416
7417 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7418 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7419 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7420 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7421 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7422
Imre Deakdccbea32015-06-22 23:35:51 +03007423 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007424}
7425
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007426static void
7427i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7428 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007429{
7430 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007431 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007432 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
7433 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
7434 enum pipe pipe = crtc->pipe;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007435 u32 val, base, offset;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007436 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007437 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007438 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007439 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007440
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02007441 if (!plane->get_hw_state(plane))
Damien Lespiau42a7b082015-02-05 19:35:13 +00007442 return;
7443
Damien Lespiaud9806c92015-01-21 14:07:19 +00007444 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007445 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007446 DRM_DEBUG_KMS("failed to alloc fb\n");
7447 return;
7448 }
7449
Damien Lespiau1b842c82015-01-21 13:50:54 +00007450 fb = &intel_fb->base;
7451
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007452 fb->dev = dev;
7453
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02007454 val = I915_READ(DSPCNTR(i9xx_plane));
7455
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007456 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007457 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007458 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007459 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007460 }
7461 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007462
7463 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007464 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007465 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007466
Ville Syrjälä81894b22017-11-17 21:19:13 +02007467 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
7468 offset = I915_READ(DSPOFFSET(i9xx_plane));
7469 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
7470 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007471 if (plane_config->tiling)
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007472 offset = I915_READ(DSPTILEOFF(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007473 else
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007474 offset = I915_READ(DSPLINOFF(i9xx_plane));
7475 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007476 } else {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007477 base = I915_READ(DSPADDR(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007478 }
7479 plane_config->base = base;
7480
7481 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007482 fb->width = ((val >> 16) & 0xfff) + 1;
7483 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007484
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007485 val = I915_READ(DSPSTRIDE(i9xx_plane));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007486 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007487
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007488 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007489
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007490 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007491
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007492 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7493 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007494 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007495 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007496
Damien Lespiau2d140302015-02-05 17:22:18 +00007497 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007498}
7499
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007500static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007501 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007502{
7503 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007504 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007505 int pipe = pipe_config->cpu_transcoder;
7506 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007507 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007508 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007509 int refclk = 100000;
7510
Ville Syrjäläb5219732016-03-15 16:40:01 +02007511 /* In case of DSI, DPLL will not be used */
7512 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7513 return;
7514
Ville Syrjäläa5805162015-05-26 20:42:30 +03007515 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007516 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7517 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7518 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7519 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007520 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007521 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007522
7523 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007524 clock.m2 = (pll_dw0 & 0xff) << 22;
7525 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7526 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007527 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7528 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7529 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7530
Imre Deakdccbea32015-06-22 23:35:51 +03007531 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007532}
7533
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007534static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007535 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007536{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007537 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007538 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007539 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007540 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007541
Imre Deak17290502016-02-12 18:55:11 +02007542 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7543 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007544 return false;
7545
Daniel Vettere143a212013-07-04 12:01:15 +02007546 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007547 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007548
Imre Deak17290502016-02-12 18:55:11 +02007549 ret = false;
7550
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007551 tmp = I915_READ(PIPECONF(crtc->pipe));
7552 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007553 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007554
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007555 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7556 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007557 switch (tmp & PIPECONF_BPC_MASK) {
7558 case PIPECONF_6BPC:
7559 pipe_config->pipe_bpp = 18;
7560 break;
7561 case PIPECONF_8BPC:
7562 pipe_config->pipe_bpp = 24;
7563 break;
7564 case PIPECONF_10BPC:
7565 pipe_config->pipe_bpp = 30;
7566 break;
7567 default:
7568 break;
7569 }
7570 }
7571
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007572 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007573 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007574 pipe_config->limited_color_range = true;
7575
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007576 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007577 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7578
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007579 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007580 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007581
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007582 i9xx_get_pfit_config(crtc, pipe_config);
7583
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007584 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007585 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007586 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007587 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7588 else
7589 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007590 pipe_config->pixel_multiplier =
7591 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7592 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007593 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007594 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007595 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007596 tmp = I915_READ(DPLL(crtc->pipe));
7597 pipe_config->pixel_multiplier =
7598 ((tmp & SDVO_MULTIPLIER_MASK)
7599 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7600 } else {
7601 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7602 * port and will be fixed up in the encoder->get_config
7603 * function. */
7604 pipe_config->pixel_multiplier = 1;
7605 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007606 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007607 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007608 /*
7609 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7610 * on 830. Filter it out here so that we don't
7611 * report errors due to that.
7612 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007613 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007614 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7615
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007616 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7617 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007618 } else {
7619 /* Mask out read-only status bits. */
7620 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7621 DPLL_PORTC_READY_MASK |
7622 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007623 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007624
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007625 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007626 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007627 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007628 vlv_crtc_clock_get(crtc, pipe_config);
7629 else
7630 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007631
Ville Syrjälä0f646142015-08-26 19:39:18 +03007632 /*
7633 * Normally the dotclock is filled in by the encoder .get_config()
7634 * but in case the pipe is enabled w/o any ports we need a sane
7635 * default.
7636 */
7637 pipe_config->base.adjusted_mode.crtc_clock =
7638 pipe_config->port_clock / pipe_config->pixel_multiplier;
7639
Imre Deak17290502016-02-12 18:55:11 +02007640 ret = true;
7641
7642out:
7643 intel_display_power_put(dev_priv, power_domain);
7644
7645 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007646}
7647
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007648static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007649{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007650 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007651 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007652 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007653 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007654 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007655 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007656 bool has_ck505 = false;
7657 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007658 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007659
7660 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007661 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007662 switch (encoder->type) {
7663 case INTEL_OUTPUT_LVDS:
7664 has_panel = true;
7665 has_lvds = true;
7666 break;
7667 case INTEL_OUTPUT_EDP:
7668 has_panel = true;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02007669 if (encoder->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007670 has_cpu_edp = true;
7671 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007672 default:
7673 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007674 }
7675 }
7676
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007677 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007678 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007679 can_ssc = has_ck505;
7680 } else {
7681 has_ck505 = false;
7682 can_ssc = true;
7683 }
7684
Lyude1c1a24d2016-06-14 11:04:09 -04007685 /* Check if any DPLLs are using the SSC source */
7686 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7687 u32 temp = I915_READ(PCH_DPLL(i));
7688
7689 if (!(temp & DPLL_VCO_ENABLE))
7690 continue;
7691
7692 if ((temp & PLL_REF_INPUT_MASK) ==
7693 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7694 using_ssc_source = true;
7695 break;
7696 }
7697 }
7698
7699 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7700 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007701
7702 /* Ironlake: try to setup display ref clock before DPLL
7703 * enabling. This is only under driver's control after
7704 * PCH B stepping, previous chipset stepping should be
7705 * ignoring this setting.
7706 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007707 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007708
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007709 /* As we must carefully and slowly disable/enable each source in turn,
7710 * compute the final state we want first and check if we need to
7711 * make any changes at all.
7712 */
7713 final = val;
7714 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007715 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007716 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007717 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007718 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7719
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007720 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007721 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007722 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007723
Keith Packard199e5d72011-09-22 12:01:57 -07007724 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007725 final |= DREF_SSC_SOURCE_ENABLE;
7726
7727 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7728 final |= DREF_SSC1_ENABLE;
7729
7730 if (has_cpu_edp) {
7731 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7732 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7733 else
7734 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7735 } else
7736 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04007737 } else if (using_ssc_source) {
7738 final |= DREF_SSC_SOURCE_ENABLE;
7739 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007740 }
7741
7742 if (final == val)
7743 return;
7744
7745 /* Always enable nonspread source */
7746 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7747
7748 if (has_ck505)
7749 val |= DREF_NONSPREAD_CK505_ENABLE;
7750 else
7751 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7752
7753 if (has_panel) {
7754 val &= ~DREF_SSC_SOURCE_MASK;
7755 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007756
Keith Packard199e5d72011-09-22 12:01:57 -07007757 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007758 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007759 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007760 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007761 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007762 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007763
7764 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007765 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007766 POSTING_READ(PCH_DREF_CONTROL);
7767 udelay(200);
7768
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007769 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007770
7771 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007772 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007773 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007774 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007775 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007776 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007777 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007778 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007779 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007780
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007781 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007782 POSTING_READ(PCH_DREF_CONTROL);
7783 udelay(200);
7784 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04007785 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007786
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007787 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007788
7789 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007790 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007791
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007792 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007793 POSTING_READ(PCH_DREF_CONTROL);
7794 udelay(200);
7795
Lyude1c1a24d2016-06-14 11:04:09 -04007796 if (!using_ssc_source) {
7797 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007798
Lyude1c1a24d2016-06-14 11:04:09 -04007799 /* Turn off the SSC source */
7800 val &= ~DREF_SSC_SOURCE_MASK;
7801 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007802
Lyude1c1a24d2016-06-14 11:04:09 -04007803 /* Turn off SSC1 */
7804 val &= ~DREF_SSC1_ENABLE;
7805
7806 I915_WRITE(PCH_DREF_CONTROL, val);
7807 POSTING_READ(PCH_DREF_CONTROL);
7808 udelay(200);
7809 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07007810 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007811
7812 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007813}
7814
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007815static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007816{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007817 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007818
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007819 tmp = I915_READ(SOUTH_CHICKEN2);
7820 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7821 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007822
Imre Deakcf3598c2016-06-28 13:37:31 +03007823 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7824 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007825 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007826
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007827 tmp = I915_READ(SOUTH_CHICKEN2);
7828 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7829 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007830
Imre Deakcf3598c2016-06-28 13:37:31 +03007831 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7832 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007833 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007834}
7835
7836/* WaMPhyProgramming:hsw */
7837static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7838{
7839 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007840
7841 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7842 tmp &= ~(0xFF << 24);
7843 tmp |= (0x12 << 24);
7844 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7845
Paulo Zanonidde86e22012-12-01 12:04:25 -02007846 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7847 tmp |= (1 << 11);
7848 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7849
7850 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7851 tmp |= (1 << 11);
7852 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7853
Paulo Zanonidde86e22012-12-01 12:04:25 -02007854 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7855 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7856 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7857
7858 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7859 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7860 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7861
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007862 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7863 tmp &= ~(7 << 13);
7864 tmp |= (5 << 13);
7865 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007866
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007867 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7868 tmp &= ~(7 << 13);
7869 tmp |= (5 << 13);
7870 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007871
7872 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7873 tmp &= ~0xFF;
7874 tmp |= 0x1C;
7875 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7876
7877 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7878 tmp &= ~0xFF;
7879 tmp |= 0x1C;
7880 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7881
7882 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7883 tmp &= ~(0xFF << 16);
7884 tmp |= (0x1C << 16);
7885 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7886
7887 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7888 tmp &= ~(0xFF << 16);
7889 tmp |= (0x1C << 16);
7890 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7891
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007892 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7893 tmp |= (1 << 27);
7894 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007895
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007896 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7897 tmp |= (1 << 27);
7898 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007899
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007900 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7901 tmp &= ~(0xF << 28);
7902 tmp |= (4 << 28);
7903 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007904
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007905 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7906 tmp &= ~(0xF << 28);
7907 tmp |= (4 << 28);
7908 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007909}
7910
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007911/* Implements 3 different sequences from BSpec chapter "Display iCLK
7912 * Programming" based on the parameters passed:
7913 * - Sequence to enable CLKOUT_DP
7914 * - Sequence to enable CLKOUT_DP without spread
7915 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7916 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007917static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
7918 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007919{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007920 uint32_t reg, tmp;
7921
7922 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7923 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007924 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
7925 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007926 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007927
Ville Syrjäläa5805162015-05-26 20:42:30 +03007928 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007929
7930 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7931 tmp &= ~SBI_SSCCTL_DISABLE;
7932 tmp |= SBI_SSCCTL_PATHALT;
7933 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7934
7935 udelay(24);
7936
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007937 if (with_spread) {
7938 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7939 tmp &= ~SBI_SSCCTL_PATHALT;
7940 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007941
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007942 if (with_fdi) {
7943 lpt_reset_fdi_mphy(dev_priv);
7944 lpt_program_fdi_mphy(dev_priv);
7945 }
7946 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007947
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007948 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007949 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7950 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7951 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007952
Ville Syrjäläa5805162015-05-26 20:42:30 +03007953 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007954}
7955
Paulo Zanoni47701c32013-07-23 11:19:25 -03007956/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007957static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03007958{
Paulo Zanoni47701c32013-07-23 11:19:25 -03007959 uint32_t reg, tmp;
7960
Ville Syrjäläa5805162015-05-26 20:42:30 +03007961 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007962
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007963 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03007964 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7965 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7966 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7967
7968 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7969 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7970 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7971 tmp |= SBI_SSCCTL_PATHALT;
7972 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7973 udelay(32);
7974 }
7975 tmp |= SBI_SSCCTL_DISABLE;
7976 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7977 }
7978
Ville Syrjäläa5805162015-05-26 20:42:30 +03007979 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007980}
7981
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007982#define BEND_IDX(steps) ((50 + (steps)) / 5)
7983
7984static const uint16_t sscdivintphase[] = {
7985 [BEND_IDX( 50)] = 0x3B23,
7986 [BEND_IDX( 45)] = 0x3B23,
7987 [BEND_IDX( 40)] = 0x3C23,
7988 [BEND_IDX( 35)] = 0x3C23,
7989 [BEND_IDX( 30)] = 0x3D23,
7990 [BEND_IDX( 25)] = 0x3D23,
7991 [BEND_IDX( 20)] = 0x3E23,
7992 [BEND_IDX( 15)] = 0x3E23,
7993 [BEND_IDX( 10)] = 0x3F23,
7994 [BEND_IDX( 5)] = 0x3F23,
7995 [BEND_IDX( 0)] = 0x0025,
7996 [BEND_IDX( -5)] = 0x0025,
7997 [BEND_IDX(-10)] = 0x0125,
7998 [BEND_IDX(-15)] = 0x0125,
7999 [BEND_IDX(-20)] = 0x0225,
8000 [BEND_IDX(-25)] = 0x0225,
8001 [BEND_IDX(-30)] = 0x0325,
8002 [BEND_IDX(-35)] = 0x0325,
8003 [BEND_IDX(-40)] = 0x0425,
8004 [BEND_IDX(-45)] = 0x0425,
8005 [BEND_IDX(-50)] = 0x0525,
8006};
8007
8008/*
8009 * Bend CLKOUT_DP
8010 * steps -50 to 50 inclusive, in steps of 5
8011 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8012 * change in clock period = -(steps / 10) * 5.787 ps
8013 */
8014static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8015{
8016 uint32_t tmp;
8017 int idx = BEND_IDX(steps);
8018
8019 if (WARN_ON(steps % 5 != 0))
8020 return;
8021
8022 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8023 return;
8024
8025 mutex_lock(&dev_priv->sb_lock);
8026
8027 if (steps % 10 != 0)
8028 tmp = 0xAAAAAAAB;
8029 else
8030 tmp = 0x00000000;
8031 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8032
8033 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8034 tmp &= 0xffff0000;
8035 tmp |= sscdivintphase[idx];
8036 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8037
8038 mutex_unlock(&dev_priv->sb_lock);
8039}
8040
8041#undef BEND_IDX
8042
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008043static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008044{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008045 struct intel_encoder *encoder;
8046 bool has_vga = false;
8047
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008048 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008049 switch (encoder->type) {
8050 case INTEL_OUTPUT_ANALOG:
8051 has_vga = true;
8052 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008053 default:
8054 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008055 }
8056 }
8057
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008058 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008059 lpt_bend_clkout_dp(dev_priv, 0);
8060 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008061 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008062 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008063 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008064}
8065
Paulo Zanonidde86e22012-12-01 12:04:25 -02008066/*
8067 * Initialize reference clocks when the driver loads
8068 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008069void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008070{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008071 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008072 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008073 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008074 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008075}
8076
Daniel Vetter6ff93602013-04-19 11:24:36 +02008077static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008078{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008079 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03008080 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8081 int pipe = intel_crtc->pipe;
8082 uint32_t val;
8083
Daniel Vetter78114072013-06-13 00:54:57 +02008084 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008085
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008086 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008087 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008088 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008089 break;
8090 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008091 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008092 break;
8093 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008094 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008095 break;
8096 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008097 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008098 break;
8099 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008100 /* Case prevented by intel_choose_pipe_bpp_dither. */
8101 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008102 }
8103
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008104 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008105 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8106
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008107 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008108 val |= PIPECONF_INTERLACED_ILK;
8109 else
8110 val |= PIPECONF_PROGRESSIVE;
8111
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008112 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008113 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008114
Paulo Zanonic8203562012-09-12 10:06:29 -03008115 I915_WRITE(PIPECONF(pipe), val);
8116 POSTING_READ(PIPECONF(pipe));
8117}
8118
Daniel Vetter6ff93602013-04-19 11:24:36 +02008119static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008120{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008121 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008122 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008123 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008124 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008125
Jani Nikula391bf042016-03-18 17:05:40 +02008126 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008127 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8128
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008129 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008130 val |= PIPECONF_INTERLACED_ILK;
8131 else
8132 val |= PIPECONF_PROGRESSIVE;
8133
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008134 I915_WRITE(PIPECONF(cpu_transcoder), val);
8135 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008136}
8137
Jani Nikula391bf042016-03-18 17:05:40 +02008138static void haswell_set_pipemisc(struct drm_crtc *crtc)
8139{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008140 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008141 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Shashank Sharmab22ca992017-07-24 19:19:32 +05308142 struct intel_crtc_state *config = intel_crtc->config;
Jani Nikula391bf042016-03-18 17:05:40 +02008143
8144 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8145 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008146
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008147 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008148 case 18:
8149 val |= PIPEMISC_DITHER_6_BPC;
8150 break;
8151 case 24:
8152 val |= PIPEMISC_DITHER_8_BPC;
8153 break;
8154 case 30:
8155 val |= PIPEMISC_DITHER_10_BPC;
8156 break;
8157 case 36:
8158 val |= PIPEMISC_DITHER_12_BPC;
8159 break;
8160 default:
8161 /* Case prevented by pipe_config_set_bpp. */
8162 BUG();
8163 }
8164
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008165 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008166 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8167
Shashank Sharmab22ca992017-07-24 19:19:32 +05308168 if (config->ycbcr420) {
8169 val |= PIPEMISC_OUTPUT_COLORSPACE_YUV |
8170 PIPEMISC_YUV420_ENABLE |
8171 PIPEMISC_YUV420_MODE_FULL_BLEND;
8172 }
8173
Jani Nikula391bf042016-03-18 17:05:40 +02008174 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008175 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008176}
8177
Paulo Zanonid4b19312012-11-29 11:29:32 -02008178int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8179{
8180 /*
8181 * Account for spread spectrum to avoid
8182 * oversubscribing the link. Max center spread
8183 * is 2.5%; use 5% for safety's sake.
8184 */
8185 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008186 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008187}
8188
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008189static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008190{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008191 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008192}
8193
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008194static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8195 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008196 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008197{
8198 struct drm_crtc *crtc = &intel_crtc->base;
8199 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008200 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008201 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008202 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008203
Chris Wilsonc1858122010-12-03 21:35:48 +00008204 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008205 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008206 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008207 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008208 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008209 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008210 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008211 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008212 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008213
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008214 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008215
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008216 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8217 fp |= FP_CB_TUNE;
8218
8219 if (reduced_clock) {
8220 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8221
8222 if (reduced_clock->m < factor * reduced_clock->n)
8223 fp2 |= FP_CB_TUNE;
8224 } else {
8225 fp2 = fp;
8226 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008227
Chris Wilson5eddb702010-09-11 13:48:45 +01008228 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008229
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008230 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008231 dpll |= DPLLB_MODE_LVDS;
8232 else
8233 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008234
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008235 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008236 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008237
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008238 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8239 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008240 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008241
Ville Syrjälä37a56502016-06-22 21:57:04 +03008242 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008243 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008244
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008245 /*
8246 * The high speed IO clock is only really required for
8247 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8248 * possible to share the DPLL between CRT and HDMI. Enabling
8249 * the clock needlessly does no real harm, except use up a
8250 * bit of power potentially.
8251 *
8252 * We'll limit this to IVB with 3 pipes, since it has only two
8253 * DPLLs and so DPLL sharing is the only way to get three pipes
8254 * driving PCH ports at the same time. On SNB we could do this,
8255 * and potentially avoid enabling the second DPLL, but it's not
8256 * clear if it''s a win or loss power wise. No point in doing
8257 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8258 */
8259 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8260 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8261 dpll |= DPLL_SDVO_HIGH_SPEED;
8262
Eric Anholta07d6782011-03-30 13:01:08 -07008263 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008264 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008265 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008266 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008267
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008268 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008269 case 5:
8270 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8271 break;
8272 case 7:
8273 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8274 break;
8275 case 10:
8276 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8277 break;
8278 case 14:
8279 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8280 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008281 }
8282
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008283 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8284 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008285 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008286 else
8287 dpll |= PLL_REF_INPUT_DREFCLK;
8288
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008289 dpll |= DPLL_VCO_ENABLE;
8290
8291 crtc_state->dpll_hw_state.dpll = dpll;
8292 crtc_state->dpll_hw_state.fp0 = fp;
8293 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008294}
8295
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008296static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8297 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008298{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008299 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008300 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008301 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008302 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008303
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008304 memset(&crtc_state->dpll_hw_state, 0,
8305 sizeof(crtc_state->dpll_hw_state));
8306
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008307 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8308 if (!crtc_state->has_pch_encoder)
8309 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008310
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008311 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008312 if (intel_panel_use_ssc(dev_priv)) {
8313 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8314 dev_priv->vbt.lvds_ssc_freq);
8315 refclk = dev_priv->vbt.lvds_ssc_freq;
8316 }
8317
8318 if (intel_is_dual_link_lvds(dev)) {
8319 if (refclk == 100000)
8320 limit = &intel_limits_ironlake_dual_lvds_100m;
8321 else
8322 limit = &intel_limits_ironlake_dual_lvds;
8323 } else {
8324 if (refclk == 100000)
8325 limit = &intel_limits_ironlake_single_lvds_100m;
8326 else
8327 limit = &intel_limits_ironlake_single_lvds;
8328 }
8329 } else {
8330 limit = &intel_limits_ironlake_dac;
8331 }
8332
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008333 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008334 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8335 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008336 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8337 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008338 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008339
Gustavo A. R. Silvacbaa3312017-05-15 16:56:05 -05008340 ironlake_compute_dpll(crtc, crtc_state, NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008341
Gustavo A. R. Silvaefd38b62017-05-15 17:00:28 -05008342 if (!intel_get_shared_dpll(crtc, crtc_state, NULL)) {
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008343 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8344 pipe_name(crtc->pipe));
8345 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008346 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008347
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008348 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008349}
8350
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008351static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8352 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008353{
8354 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008355 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008356 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008357
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008358 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8359 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8360 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8361 & ~TU_SIZE_MASK;
8362 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8363 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8364 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8365}
8366
8367static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8368 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008369 struct intel_link_m_n *m_n,
8370 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008371{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008372 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008373 enum pipe pipe = crtc->pipe;
8374
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008375 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008376 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8377 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8378 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8379 & ~TU_SIZE_MASK;
8380 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8381 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8382 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008383 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8384 * gen < 8) and if DRRS is supported (to make sure the
8385 * registers are not unnecessarily read).
8386 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008387 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008388 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008389 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8390 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8391 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8392 & ~TU_SIZE_MASK;
8393 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8394 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8395 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8396 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008397 } else {
8398 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8399 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8400 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8401 & ~TU_SIZE_MASK;
8402 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8403 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8404 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8405 }
8406}
8407
8408void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008409 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008410{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008411 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008412 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8413 else
8414 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008415 &pipe_config->dp_m_n,
8416 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008417}
8418
Daniel Vetter72419202013-04-04 13:28:53 +02008419static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008420 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008421{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008422 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008423 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008424}
8425
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008426static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008427 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008428{
8429 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008430 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008431 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8432 uint32_t ps_ctrl = 0;
8433 int id = -1;
8434 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008435
Chandra Kondurua1b22782015-04-07 15:28:45 -07008436 /* find scaler attached to this pipe */
8437 for (i = 0; i < crtc->num_scalers; i++) {
8438 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8439 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8440 id = i;
8441 pipe_config->pch_pfit.enabled = true;
8442 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8443 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8444 break;
8445 }
8446 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008447
Chandra Kondurua1b22782015-04-07 15:28:45 -07008448 scaler_state->scaler_id = id;
8449 if (id >= 0) {
8450 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8451 } else {
8452 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008453 }
8454}
8455
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008456static void
8457skylake_get_initial_plane_config(struct intel_crtc *crtc,
8458 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008459{
8460 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008461 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008462 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
8463 enum plane_id plane_id = plane->id;
8464 enum pipe pipe = crtc->pipe;
James Ausmus4036c782017-11-13 10:11:28 -08008465 u32 val, base, offset, stride_mult, tiling, alpha;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008466 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008467 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008468 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008469 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008470
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02008471 if (!plane->get_hw_state(plane))
8472 return;
8473
Damien Lespiaud9806c92015-01-21 14:07:19 +00008474 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008475 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008476 DRM_DEBUG_KMS("failed to alloc fb\n");
8477 return;
8478 }
8479
Damien Lespiau1b842c82015-01-21 13:50:54 +00008480 fb = &intel_fb->base;
8481
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008482 fb->dev = dev;
8483
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008484 val = I915_READ(PLANE_CTL(pipe, plane_id));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008485
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008486 pixel_format = val & PLANE_CTL_FORMAT_MASK;
James Ausmus4036c782017-11-13 10:11:28 -08008487
8488 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008489 alpha = I915_READ(PLANE_COLOR_CTL(pipe, plane_id));
James Ausmus4036c782017-11-13 10:11:28 -08008490 alpha &= PLANE_COLOR_ALPHA_MASK;
8491 } else {
8492 alpha = val & PLANE_CTL_ALPHA_MASK;
8493 }
8494
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008495 fourcc = skl_format_to_fourcc(pixel_format,
James Ausmus4036c782017-11-13 10:11:28 -08008496 val & PLANE_CTL_ORDER_RGBX, alpha);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008497 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008498
Damien Lespiau40f46282015-02-27 11:15:21 +00008499 tiling = val & PLANE_CTL_TILED_MASK;
8500 switch (tiling) {
8501 case PLANE_CTL_TILED_LINEAR:
Ben Widawsky2f075562017-03-24 14:29:48 -07008502 fb->modifier = DRM_FORMAT_MOD_LINEAR;
Damien Lespiau40f46282015-02-27 11:15:21 +00008503 break;
8504 case PLANE_CTL_TILED_X:
8505 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008506 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008507 break;
8508 case PLANE_CTL_TILED_Y:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008509 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8510 fb->modifier = I915_FORMAT_MOD_Y_TILED_CCS;
8511 else
8512 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008513 break;
8514 case PLANE_CTL_TILED_YF:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008515 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8516 fb->modifier = I915_FORMAT_MOD_Yf_TILED_CCS;
8517 else
8518 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008519 break;
8520 default:
8521 MISSING_CASE(tiling);
8522 goto error;
8523 }
8524
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008525 base = I915_READ(PLANE_SURF(pipe, plane_id)) & 0xfffff000;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008526 plane_config->base = base;
8527
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008528 offset = I915_READ(PLANE_OFFSET(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008529
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008530 val = I915_READ(PLANE_SIZE(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008531 fb->height = ((val >> 16) & 0xfff) + 1;
8532 fb->width = ((val >> 0) & 0x1fff) + 1;
8533
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008534 val = I915_READ(PLANE_STRIDE(pipe, plane_id));
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008535 stride_mult = intel_fb_stride_alignment(fb, 0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008536 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8537
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008538 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008539
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008540 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008541
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008542 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8543 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008544 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008545 plane_config->size);
8546
Damien Lespiau2d140302015-02-05 17:22:18 +00008547 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008548 return;
8549
8550error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008551 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008552}
8553
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008554static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008555 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008556{
8557 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008558 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008559 uint32_t tmp;
8560
8561 tmp = I915_READ(PF_CTL(crtc->pipe));
8562
8563 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008564 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008565 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8566 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008567
8568 /* We currently do not free assignements of panel fitters on
8569 * ivb/hsw (since we don't use the higher upscaling modes which
8570 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008571 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008572 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8573 PF_PIPE_SEL_IVB(crtc->pipe));
8574 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008575 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008576}
8577
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008578static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008579 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008580{
8581 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008582 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008583 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008584 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008585 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008586
Imre Deak17290502016-02-12 18:55:11 +02008587 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8588 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008589 return false;
8590
Daniel Vettere143a212013-07-04 12:01:15 +02008591 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008592 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008593
Imre Deak17290502016-02-12 18:55:11 +02008594 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008595 tmp = I915_READ(PIPECONF(crtc->pipe));
8596 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008597 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008598
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008599 switch (tmp & PIPECONF_BPC_MASK) {
8600 case PIPECONF_6BPC:
8601 pipe_config->pipe_bpp = 18;
8602 break;
8603 case PIPECONF_8BPC:
8604 pipe_config->pipe_bpp = 24;
8605 break;
8606 case PIPECONF_10BPC:
8607 pipe_config->pipe_bpp = 30;
8608 break;
8609 case PIPECONF_12BPC:
8610 pipe_config->pipe_bpp = 36;
8611 break;
8612 default:
8613 break;
8614 }
8615
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008616 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8617 pipe_config->limited_color_range = true;
8618
Daniel Vetterab9412b2013-05-03 11:49:46 +02008619 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008620 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008621 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008622
Daniel Vetter88adfff2013-03-28 10:42:01 +01008623 pipe_config->has_pch_encoder = true;
8624
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008625 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8626 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8627 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008628
8629 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008630
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008631 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008632 /*
8633 * The pipe->pch transcoder and pch transcoder->pll
8634 * mapping is fixed.
8635 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008636 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008637 } else {
8638 tmp = I915_READ(PCH_DPLL_SEL);
8639 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008640 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008641 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008642 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008643 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008644
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008645 pipe_config->shared_dpll =
8646 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8647 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008648
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02008649 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8650 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008651
8652 tmp = pipe_config->dpll_hw_state.dpll;
8653 pipe_config->pixel_multiplier =
8654 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8655 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008656
8657 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008658 } else {
8659 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008660 }
8661
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008662 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008663 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008664
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008665 ironlake_get_pfit_config(crtc, pipe_config);
8666
Imre Deak17290502016-02-12 18:55:11 +02008667 ret = true;
8668
8669out:
8670 intel_display_power_put(dev_priv, power_domain);
8671
8672 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008673}
8674
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008675static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8676{
Chris Wilson91c8a322016-07-05 10:40:23 +01008677 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008678 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008679
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008680 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008681 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008682 pipe_name(crtc->pipe));
8683
Imre Deak9c3a16c2017-08-14 18:15:30 +03008684 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL)),
8685 "Display power well on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008686 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03008687 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8688 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03008689 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008690 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008691 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008692 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05008693 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008694 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008695 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008696 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008697 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008698 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008699 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008700
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008701 /*
8702 * In theory we can still leave IRQs enabled, as long as only the HPD
8703 * interrupts remain enabled. We used to check for that, but since it's
8704 * gen-specific and since we only disable LCPLL after we fully disable
8705 * the interrupts, the check below should be enough.
8706 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008707 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008708}
8709
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008710static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8711{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008712 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008713 return I915_READ(D_COMP_HSW);
8714 else
8715 return I915_READ(D_COMP_BDW);
8716}
8717
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008718static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8719{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008720 if (IS_HASWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008721 mutex_lock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008722 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8723 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01008724 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008725 mutex_unlock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008726 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008727 I915_WRITE(D_COMP_BDW, val);
8728 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008729 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008730}
8731
8732/*
8733 * This function implements pieces of two sequences from BSpec:
8734 * - Sequence for display software to disable LCPLL
8735 * - Sequence for display software to allow package C8+
8736 * The steps implemented here are just the steps that actually touch the LCPLL
8737 * register. Callers should take care of disabling all the display engine
8738 * functions, doing the mode unset, fixing interrupts, etc.
8739 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008740static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8741 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008742{
8743 uint32_t val;
8744
8745 assert_can_disable_lcpll(dev_priv);
8746
8747 val = I915_READ(LCPLL_CTL);
8748
8749 if (switch_to_fclk) {
8750 val |= LCPLL_CD_SOURCE_FCLK;
8751 I915_WRITE(LCPLL_CTL, val);
8752
Imre Deakf53dd632016-06-28 13:37:32 +03008753 if (wait_for_us(I915_READ(LCPLL_CTL) &
8754 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008755 DRM_ERROR("Switching to FCLK failed\n");
8756
8757 val = I915_READ(LCPLL_CTL);
8758 }
8759
8760 val |= LCPLL_PLL_DISABLE;
8761 I915_WRITE(LCPLL_CTL, val);
8762 POSTING_READ(LCPLL_CTL);
8763
Chris Wilson24d84412016-06-30 15:33:07 +01008764 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008765 DRM_ERROR("LCPLL still locked\n");
8766
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008767 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008768 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008769 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008770 ndelay(100);
8771
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008772 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8773 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008774 DRM_ERROR("D_COMP RCOMP still in progress\n");
8775
8776 if (allow_power_down) {
8777 val = I915_READ(LCPLL_CTL);
8778 val |= LCPLL_POWER_DOWN_ALLOW;
8779 I915_WRITE(LCPLL_CTL, val);
8780 POSTING_READ(LCPLL_CTL);
8781 }
8782}
8783
8784/*
8785 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8786 * source.
8787 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008788static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008789{
8790 uint32_t val;
8791
8792 val = I915_READ(LCPLL_CTL);
8793
8794 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8795 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8796 return;
8797
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008798 /*
8799 * Make sure we're not on PC8 state before disabling PC8, otherwise
8800 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008801 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008802 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008803
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008804 if (val & LCPLL_POWER_DOWN_ALLOW) {
8805 val &= ~LCPLL_POWER_DOWN_ALLOW;
8806 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008807 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008808 }
8809
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008810 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008811 val |= D_COMP_COMP_FORCE;
8812 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008813 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008814
8815 val = I915_READ(LCPLL_CTL);
8816 val &= ~LCPLL_PLL_DISABLE;
8817 I915_WRITE(LCPLL_CTL, val);
8818
Chris Wilson93220c02016-06-30 15:33:08 +01008819 if (intel_wait_for_register(dev_priv,
8820 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8821 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008822 DRM_ERROR("LCPLL not locked yet\n");
8823
8824 if (val & LCPLL_CD_SOURCE_FCLK) {
8825 val = I915_READ(LCPLL_CTL);
8826 val &= ~LCPLL_CD_SOURCE_FCLK;
8827 I915_WRITE(LCPLL_CTL, val);
8828
Imre Deakf53dd632016-06-28 13:37:32 +03008829 if (wait_for_us((I915_READ(LCPLL_CTL) &
8830 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008831 DRM_ERROR("Switching back to LCPLL failed\n");
8832 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008833
Mika Kuoppala59bad942015-01-16 11:34:40 +02008834 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03008835
Ville Syrjälä4c75b942016-10-31 22:37:12 +02008836 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03008837 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008838}
8839
Paulo Zanoni765dab672014-03-07 20:08:18 -03008840/*
8841 * Package states C8 and deeper are really deep PC states that can only be
8842 * reached when all the devices on the system allow it, so even if the graphics
8843 * device allows PC8+, it doesn't mean the system will actually get to these
8844 * states. Our driver only allows PC8+ when going into runtime PM.
8845 *
8846 * The requirements for PC8+ are that all the outputs are disabled, the power
8847 * well is disabled and most interrupts are disabled, and these are also
8848 * requirements for runtime PM. When these conditions are met, we manually do
8849 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8850 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8851 * hang the machine.
8852 *
8853 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8854 * the state of some registers, so when we come back from PC8+ we need to
8855 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8856 * need to take care of the registers kept by RC6. Notice that this happens even
8857 * if we don't put the device in PCI D3 state (which is what currently happens
8858 * because of the runtime PM support).
8859 *
8860 * For more, read "Display Sequences for Package C8" on the hardware
8861 * documentation.
8862 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008863void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008864{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008865 uint32_t val;
8866
Paulo Zanonic67a4702013-08-19 13:18:09 -03008867 DRM_DEBUG_KMS("Enabling package C8+\n");
8868
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008869 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008870 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8871 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8872 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8873 }
8874
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008875 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008876 hsw_disable_lcpll(dev_priv, true, true);
8877}
8878
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008879void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008880{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008881 uint32_t val;
8882
Paulo Zanonic67a4702013-08-19 13:18:09 -03008883 DRM_DEBUG_KMS("Disabling package C8+\n");
8884
8885 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008886 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008887
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008888 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008889 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8890 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8891 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8892 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03008893}
8894
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008895static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8896 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008897{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03008898 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008899 struct intel_encoder *encoder =
8900 intel_ddi_get_crtc_new_encoder(crtc_state);
8901
8902 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
8903 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8904 pipe_name(crtc->pipe));
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008905 return -EINVAL;
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008906 }
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008907 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03008908
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008909 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008910}
8911
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07008912static void cannonlake_get_ddi_pll(struct drm_i915_private *dev_priv,
8913 enum port port,
8914 struct intel_crtc_state *pipe_config)
8915{
8916 enum intel_dpll_id id;
8917 u32 temp;
8918
8919 temp = I915_READ(DPCLKA_CFGCR0) & DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
Paulo Zanonidfbd4502017-08-25 16:40:04 -03008920 id = temp >> DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port);
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07008921
8922 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL2))
8923 return;
8924
8925 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
8926}
8927
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308928static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
8929 enum port port,
8930 struct intel_crtc_state *pipe_config)
8931{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008932 enum intel_dpll_id id;
8933
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308934 switch (port) {
8935 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02008936 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308937 break;
8938 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02008939 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308940 break;
8941 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02008942 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308943 break;
8944 default:
8945 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008946 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308947 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008948
8949 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308950}
8951
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008952static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8953 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008954 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008955{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008956 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02008957 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008958
8959 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008960 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008961
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008962 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008963 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008964
8965 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008966}
8967
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008968static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8969 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008970 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008971{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008972 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008973 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008974
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008975 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008976 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008977 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008978 break;
8979 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008980 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008981 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01008982 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008983 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02008984 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02008985 case PORT_CLK_SEL_LCPLL_810:
8986 id = DPLL_ID_LCPLL_810;
8987 break;
8988 case PORT_CLK_SEL_LCPLL_1350:
8989 id = DPLL_ID_LCPLL_1350;
8990 break;
8991 case PORT_CLK_SEL_LCPLL_2700:
8992 id = DPLL_ID_LCPLL_2700;
8993 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008994 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008995 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008996 /* fall through */
8997 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008998 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008999 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009000
9001 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009002}
9003
Jani Nikulacf304292016-03-18 17:05:41 +02009004static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9005 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009006 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02009007{
9008 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009009 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02009010 enum intel_display_power_domain power_domain;
9011 u32 tmp;
9012
Imre Deakd9a7bc62016-05-12 16:18:50 +03009013 /*
9014 * The pipe->transcoder mapping is fixed with the exception of the eDP
9015 * transcoder handled below.
9016 */
Jani Nikulacf304292016-03-18 17:05:41 +02009017 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9018
9019 /*
9020 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9021 * consistency and less surprising code; it's in always on power).
9022 */
9023 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9024 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9025 enum pipe trans_edp_pipe;
9026 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9027 default:
9028 WARN(1, "unknown pipe linked to edp transcoder\n");
9029 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9030 case TRANS_DDI_EDP_INPUT_A_ON:
9031 trans_edp_pipe = PIPE_A;
9032 break;
9033 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9034 trans_edp_pipe = PIPE_B;
9035 break;
9036 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9037 trans_edp_pipe = PIPE_C;
9038 break;
9039 }
9040
9041 if (trans_edp_pipe == crtc->pipe)
9042 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9043 }
9044
9045 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9046 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9047 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009048 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02009049
9050 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9051
9052 return tmp & PIPECONF_ENABLE;
9053}
9054
Jani Nikula4d1de972016-03-18 17:05:42 +02009055static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9056 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009057 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02009058{
9059 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009060 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02009061 enum intel_display_power_domain power_domain;
9062 enum port port;
9063 enum transcoder cpu_transcoder;
9064 u32 tmp;
9065
Jani Nikula4d1de972016-03-18 17:05:42 +02009066 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9067 if (port == PORT_A)
9068 cpu_transcoder = TRANSCODER_DSI_A;
9069 else
9070 cpu_transcoder = TRANSCODER_DSI_C;
9071
9072 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9073 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9074 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009075 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009076
Imre Deakdb18b6a2016-03-24 12:41:40 +02009077 /*
9078 * The PLL needs to be enabled with a valid divider
9079 * configuration, otherwise accessing DSI registers will hang
9080 * the machine. See BSpec North Display Engine
9081 * registers/MIPI[BXT]. We can break out here early, since we
9082 * need the same DSI PLL to be enabled for both DSI ports.
9083 */
9084 if (!intel_dsi_pll_is_enabled(dev_priv))
9085 break;
9086
Jani Nikula4d1de972016-03-18 17:05:42 +02009087 /* XXX: this works for video mode only */
9088 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9089 if (!(tmp & DPI_ENABLE))
9090 continue;
9091
9092 tmp = I915_READ(MIPI_CTRL(port));
9093 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9094 continue;
9095
9096 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009097 break;
9098 }
9099
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009100 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009101}
9102
Daniel Vetter26804af2014-06-25 22:01:55 +03009103static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009104 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009105{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009106 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009107 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009108 enum port port;
9109 uint32_t tmp;
9110
9111 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9112
9113 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9114
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009115 if (IS_CANNONLAKE(dev_priv))
9116 cannonlake_get_ddi_pll(dev_priv, port, pipe_config);
9117 else if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009118 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009119 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309120 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009121 else
9122 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009123
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009124 pll = pipe_config->shared_dpll;
9125 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009126 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9127 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009128 }
9129
Daniel Vetter26804af2014-06-25 22:01:55 +03009130 /*
9131 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9132 * DDI E. So just check whether this pipe is wired to DDI E and whether
9133 * the PCH transcoder is on.
9134 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009135 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009136 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009137 pipe_config->has_pch_encoder = true;
9138
9139 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9140 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9141 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9142
9143 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9144 }
9145}
9146
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009147static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009148 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009149{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009150 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009151 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009152 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009153 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009154
Imre Deake79dfb52017-07-20 01:50:57 +03009155 intel_crtc_init_scalers(crtc, pipe_config);
Imre Deak5fb9dad2017-07-20 14:28:20 +03009156
Imre Deak17290502016-02-12 18:55:11 +02009157 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9158 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009159 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009160 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009161
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009162 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009163
Jani Nikulacf304292016-03-18 17:05:41 +02009164 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009165
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009166 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009167 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9168 WARN_ON(active);
9169 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009170 }
9171
Jani Nikulacf304292016-03-18 17:05:41 +02009172 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009173 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009174
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009175 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009176 haswell_get_ddi_port_state(crtc, pipe_config);
9177 intel_get_pipe_timings(crtc, pipe_config);
9178 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009179
Jani Nikulabc58be62016-03-18 17:05:39 +02009180 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009181
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009182 pipe_config->gamma_mode =
9183 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9184
Rodrigo Vivibd30ca22017-09-26 14:13:46 -07009185 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
Shashank Sharmab22ca992017-07-24 19:19:32 +05309186 u32 tmp = I915_READ(PIPEMISC(crtc->pipe));
9187 bool clrspace_yuv = tmp & PIPEMISC_OUTPUT_COLORSPACE_YUV;
9188
Rodrigo Vivibd30ca22017-09-26 14:13:46 -07009189 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Shashank Sharmab22ca992017-07-24 19:19:32 +05309190 bool blend_mode_420 = tmp &
9191 PIPEMISC_YUV420_MODE_FULL_BLEND;
9192
9193 pipe_config->ycbcr420 = tmp & PIPEMISC_YUV420_ENABLE;
9194 if (pipe_config->ycbcr420 != clrspace_yuv ||
9195 pipe_config->ycbcr420 != blend_mode_420)
9196 DRM_DEBUG_KMS("Bad 4:2:0 mode (%08x)\n", tmp);
9197 } else if (clrspace_yuv) {
9198 DRM_DEBUG_KMS("YCbCr 4:2:0 Unsupported\n");
9199 }
9200 }
9201
Imre Deak17290502016-02-12 18:55:11 +02009202 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9203 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009204 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009205 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009206 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009207 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009208 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009209 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009210
Maarten Lankhorst24f28452017-11-22 19:39:01 +01009211 if (hsw_crtc_supports_ips(crtc)) {
9212 if (IS_HASWELL(dev_priv))
9213 pipe_config->ips_enabled = I915_READ(IPS_CTL) & IPS_ENABLE;
9214 else {
9215 /*
9216 * We cannot readout IPS state on broadwell, set to
9217 * true so we can set it to a defined state on first
9218 * commit.
9219 */
9220 pipe_config->ips_enabled = true;
9221 }
9222 }
9223
Jani Nikula4d1de972016-03-18 17:05:42 +02009224 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9225 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009226 pipe_config->pixel_multiplier =
9227 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9228 } else {
9229 pipe_config->pixel_multiplier = 1;
9230 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009231
Imre Deak17290502016-02-12 18:55:11 +02009232out:
9233 for_each_power_domain(power_domain, power_domain_mask)
9234 intel_display_power_put(dev_priv, power_domain);
9235
Jani Nikulacf304292016-03-18 17:05:41 +02009236 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009237}
9238
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009239static u32 intel_cursor_base(const struct intel_plane_state *plane_state)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009240{
9241 struct drm_i915_private *dev_priv =
9242 to_i915(plane_state->base.plane->dev);
9243 const struct drm_framebuffer *fb = plane_state->base.fb;
9244 const struct drm_i915_gem_object *obj = intel_fb_obj(fb);
9245 u32 base;
9246
9247 if (INTEL_INFO(dev_priv)->cursor_needs_physical)
9248 base = obj->phys_handle->busaddr;
9249 else
9250 base = intel_plane_ggtt_offset(plane_state);
9251
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009252 base += plane_state->main.offset;
9253
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009254 /* ILK+ do this automagically */
9255 if (HAS_GMCH_DISPLAY(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009256 plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009257 base += (plane_state->base.crtc_h *
9258 plane_state->base.crtc_w - 1) * fb->format->cpp[0];
9259
9260 return base;
9261}
9262
Ville Syrjäläed270222017-03-27 21:55:36 +03009263static u32 intel_cursor_position(const struct intel_plane_state *plane_state)
9264{
9265 int x = plane_state->base.crtc_x;
9266 int y = plane_state->base.crtc_y;
9267 u32 pos = 0;
9268
9269 if (x < 0) {
9270 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9271 x = -x;
9272 }
9273 pos |= x << CURSOR_X_SHIFT;
9274
9275 if (y < 0) {
9276 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9277 y = -y;
9278 }
9279 pos |= y << CURSOR_Y_SHIFT;
9280
9281 return pos;
9282}
9283
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009284static bool intel_cursor_size_ok(const struct intel_plane_state *plane_state)
9285{
9286 const struct drm_mode_config *config =
9287 &plane_state->base.plane->dev->mode_config;
9288 int width = plane_state->base.crtc_w;
9289 int height = plane_state->base.crtc_h;
9290
9291 return width > 0 && width <= config->cursor_width &&
9292 height > 0 && height <= config->cursor_height;
9293}
9294
Ville Syrjälä659056f2017-03-27 21:55:39 +03009295static int intel_check_cursor(struct intel_crtc_state *crtc_state,
9296 struct intel_plane_state *plane_state)
9297{
9298 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009299 int src_x, src_y;
9300 u32 offset;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009301 int ret;
9302
9303 ret = drm_plane_helper_check_state(&plane_state->base,
9304 &plane_state->clip,
9305 DRM_PLANE_HELPER_NO_SCALING,
9306 DRM_PLANE_HELPER_NO_SCALING,
9307 true, true);
9308 if (ret)
9309 return ret;
9310
9311 if (!fb)
9312 return 0;
9313
9314 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
9315 DRM_DEBUG_KMS("cursor cannot be tiled\n");
9316 return -EINVAL;
9317 }
9318
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009319 src_x = plane_state->base.src_x >> 16;
9320 src_y = plane_state->base.src_y >> 16;
9321
9322 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
9323 offset = intel_compute_tile_offset(&src_x, &src_y, plane_state, 0);
9324
9325 if (src_x != 0 || src_y != 0) {
9326 DRM_DEBUG_KMS("Arbitrary cursor panning not supported\n");
9327 return -EINVAL;
9328 }
9329
9330 plane_state->main.offset = offset;
9331
Ville Syrjälä659056f2017-03-27 21:55:39 +03009332 return 0;
9333}
9334
Ville Syrjälä292889e2017-03-17 23:18:01 +02009335static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9336 const struct intel_plane_state *plane_state)
9337{
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009338 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009339
Ville Syrjälä292889e2017-03-17 23:18:01 +02009340 return CURSOR_ENABLE |
9341 CURSOR_GAMMA_ENABLE |
9342 CURSOR_FORMAT_ARGB |
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009343 CURSOR_STRIDE(fb->pitches[0]);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009344}
9345
Ville Syrjälä659056f2017-03-27 21:55:39 +03009346static bool i845_cursor_size_ok(const struct intel_plane_state *plane_state)
9347{
Ville Syrjälä659056f2017-03-27 21:55:39 +03009348 int width = plane_state->base.crtc_w;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009349
9350 /*
9351 * 845g/865g are only limited by the width of their cursors,
9352 * the height is arbitrary up to the precision of the register.
9353 */
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009354 return intel_cursor_size_ok(plane_state) && IS_ALIGNED(width, 64);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009355}
9356
9357static int i845_check_cursor(struct intel_plane *plane,
9358 struct intel_crtc_state *crtc_state,
9359 struct intel_plane_state *plane_state)
9360{
9361 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009362 int ret;
9363
9364 ret = intel_check_cursor(crtc_state, plane_state);
9365 if (ret)
9366 return ret;
9367
9368 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009369 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009370 return 0;
9371
9372 /* Check for which cursor types we support */
9373 if (!i845_cursor_size_ok(plane_state)) {
9374 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9375 plane_state->base.crtc_w,
9376 plane_state->base.crtc_h);
9377 return -EINVAL;
9378 }
9379
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009380 switch (fb->pitches[0]) {
Chris Wilson560b85b2010-08-07 11:01:38 +01009381 case 256:
9382 case 512:
9383 case 1024:
9384 case 2048:
Ville Syrjälädc41c152014-08-13 11:57:05 +03009385 break;
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009386 default:
9387 DRM_DEBUG_KMS("Invalid cursor stride (%u)\n",
9388 fb->pitches[0]);
9389 return -EINVAL;
Chris Wilson560b85b2010-08-07 11:01:38 +01009390 }
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009391
Ville Syrjälä659056f2017-03-27 21:55:39 +03009392 plane_state->ctl = i845_cursor_ctl(crtc_state, plane_state);
9393
9394 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009395}
9396
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009397static void i845_update_cursor(struct intel_plane *plane,
9398 const struct intel_crtc_state *crtc_state,
Chris Wilson560b85b2010-08-07 11:01:38 +01009399 const struct intel_plane_state *plane_state)
9400{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009401 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009402 u32 cntl = 0, base = 0, pos = 0, size = 0;
9403 unsigned long irqflags;
Chris Wilson560b85b2010-08-07 11:01:38 +01009404
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009405 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009406 unsigned int width = plane_state->base.crtc_w;
9407 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009408
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009409 cntl = plane_state->ctl;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009410 size = (height << 12) | width;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009411
9412 base = intel_cursor_base(plane_state);
9413 pos = intel_cursor_position(plane_state);
Chris Wilson4b0e3332014-05-30 16:35:26 +03009414 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009415
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009416 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9417
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009418 /* On these chipsets we can only modify the base/size/stride
9419 * whilst the cursor is disabled.
9420 */
9421 if (plane->cursor.base != base ||
9422 plane->cursor.size != size ||
9423 plane->cursor.cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009424 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009425 I915_WRITE_FW(CURBASE(PIPE_A), base);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009426 I915_WRITE_FW(CURSIZE, size);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009427 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009428 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009429
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009430 plane->cursor.base = base;
9431 plane->cursor.size = size;
9432 plane->cursor.cntl = cntl;
9433 } else {
9434 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009435 }
9436
Ville Syrjälä75343a42017-03-27 21:55:38 +03009437 POSTING_READ_FW(CURCNTR(PIPE_A));
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009438
9439 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
9440}
9441
9442static void i845_disable_cursor(struct intel_plane *plane,
9443 struct intel_crtc *crtc)
9444{
9445 i845_update_cursor(plane, NULL, NULL);
Chris Wilson560b85b2010-08-07 11:01:38 +01009446}
9447
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009448static bool i845_cursor_get_hw_state(struct intel_plane *plane)
9449{
9450 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9451 enum intel_display_power_domain power_domain;
9452 bool ret;
9453
9454 power_domain = POWER_DOMAIN_PIPE(PIPE_A);
9455 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9456 return false;
9457
9458 ret = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
9459
9460 intel_display_power_put(dev_priv, power_domain);
9461
9462 return ret;
9463}
9464
Ville Syrjälä292889e2017-03-17 23:18:01 +02009465static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
9466 const struct intel_plane_state *plane_state)
9467{
9468 struct drm_i915_private *dev_priv =
9469 to_i915(plane_state->base.plane->dev);
9470 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009471 u32 cntl;
9472
9473 cntl = MCURSOR_GAMMA_ENABLE;
9474
9475 if (HAS_DDI(dev_priv))
9476 cntl |= CURSOR_PIPE_CSC_ENABLE;
9477
Ville Syrjäläd509e282017-03-27 21:55:32 +03009478 cntl |= MCURSOR_PIPE_SELECT(crtc->pipe);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009479
9480 switch (plane_state->base.crtc_w) {
9481 case 64:
9482 cntl |= CURSOR_MODE_64_ARGB_AX;
9483 break;
9484 case 128:
9485 cntl |= CURSOR_MODE_128_ARGB_AX;
9486 break;
9487 case 256:
9488 cntl |= CURSOR_MODE_256_ARGB_AX;
9489 break;
9490 default:
9491 MISSING_CASE(plane_state->base.crtc_w);
9492 return 0;
9493 }
9494
Robert Fossc2c446a2017-05-19 16:50:17 -04009495 if (plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä292889e2017-03-17 23:18:01 +02009496 cntl |= CURSOR_ROTATE_180;
9497
9498 return cntl;
9499}
9500
Ville Syrjälä659056f2017-03-27 21:55:39 +03009501static bool i9xx_cursor_size_ok(const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009502{
Ville Syrjälä024faac2017-03-27 21:55:42 +03009503 struct drm_i915_private *dev_priv =
9504 to_i915(plane_state->base.plane->dev);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009505 int width = plane_state->base.crtc_w;
9506 int height = plane_state->base.crtc_h;
Chris Wilson560b85b2010-08-07 11:01:38 +01009507
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009508 if (!intel_cursor_size_ok(plane_state))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009509 return false;
9510
Ville Syrjälä024faac2017-03-27 21:55:42 +03009511 /* Cursor width is limited to a few power-of-two sizes */
9512 switch (width) {
Ville Syrjälä659056f2017-03-27 21:55:39 +03009513 case 256:
9514 case 128:
Ville Syrjälä659056f2017-03-27 21:55:39 +03009515 case 64:
9516 break;
9517 default:
9518 return false;
9519 }
9520
Ville Syrjälädc41c152014-08-13 11:57:05 +03009521 /*
Ville Syrjälä024faac2017-03-27 21:55:42 +03009522 * IVB+ have CUR_FBC_CTL which allows an arbitrary cursor
9523 * height from 8 lines up to the cursor width, when the
9524 * cursor is not rotated. Everything else requires square
9525 * cursors.
Ville Syrjälädc41c152014-08-13 11:57:05 +03009526 */
Ville Syrjälä024faac2017-03-27 21:55:42 +03009527 if (HAS_CUR_FBC(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009528 plane_state->base.rotation & DRM_MODE_ROTATE_0) {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009529 if (height < 8 || height > width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009530 return false;
9531 } else {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009532 if (height != width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009533 return false;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009534 }
9535
9536 return true;
9537}
9538
Ville Syrjälä659056f2017-03-27 21:55:39 +03009539static int i9xx_check_cursor(struct intel_plane *plane,
9540 struct intel_crtc_state *crtc_state,
9541 struct intel_plane_state *plane_state)
9542{
9543 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9544 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009545 enum pipe pipe = plane->pipe;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009546 int ret;
9547
9548 ret = intel_check_cursor(crtc_state, plane_state);
9549 if (ret)
9550 return ret;
9551
9552 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009553 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009554 return 0;
9555
9556 /* Check for which cursor types we support */
9557 if (!i9xx_cursor_size_ok(plane_state)) {
9558 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9559 plane_state->base.crtc_w,
9560 plane_state->base.crtc_h);
9561 return -EINVAL;
9562 }
9563
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009564 if (fb->pitches[0] != plane_state->base.crtc_w * fb->format->cpp[0]) {
9565 DRM_DEBUG_KMS("Invalid cursor stride (%u) (cursor width %d)\n",
9566 fb->pitches[0], plane_state->base.crtc_w);
9567 return -EINVAL;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009568 }
9569
9570 /*
9571 * There's something wrong with the cursor on CHV pipe C.
9572 * If it straddles the left edge of the screen then
9573 * moving it away from the edge or disabling it often
9574 * results in a pipe underrun, and often that can lead to
9575 * dead pipe (constant underrun reported, and it scans
9576 * out just a solid color). To recover from that, the
9577 * display power well must be turned off and on again.
9578 * Refuse the put the cursor into that compromised position.
9579 */
9580 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
9581 plane_state->base.visible && plane_state->base.crtc_x < 0) {
9582 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
9583 return -EINVAL;
9584 }
9585
9586 plane_state->ctl = i9xx_cursor_ctl(crtc_state, plane_state);
9587
9588 return 0;
9589}
9590
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009591static void i9xx_update_cursor(struct intel_plane *plane,
9592 const struct intel_crtc_state *crtc_state,
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309593 const struct intel_plane_state *plane_state)
9594{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009595 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9596 enum pipe pipe = plane->pipe;
Ville Syrjälä024faac2017-03-27 21:55:42 +03009597 u32 cntl = 0, base = 0, pos = 0, fbc_ctl = 0;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009598 unsigned long irqflags;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309599
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009600 if (plane_state && plane_state->base.visible) {
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009601 cntl = plane_state->ctl;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009602
Ville Syrjälä024faac2017-03-27 21:55:42 +03009603 if (plane_state->base.crtc_h != plane_state->base.crtc_w)
9604 fbc_ctl = CUR_FBC_CTL_EN | (plane_state->base.crtc_h - 1);
9605
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009606 base = intel_cursor_base(plane_state);
9607 pos = intel_cursor_position(plane_state);
9608 }
9609
9610 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9611
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009612 /*
9613 * On some platforms writing CURCNTR first will also
9614 * cause CURPOS to be armed by the CURBASE write.
9615 * Without the CURCNTR write the CURPOS write would
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009616 * arm itself. Thus we always start the full update
9617 * with a CURCNTR write.
9618 *
9619 * On other platforms CURPOS always requires the
9620 * CURBASE write to arm the update. Additonally
9621 * a write to any of the cursor register will cancel
9622 * an already armed cursor update. Thus leaving out
9623 * the CURBASE write after CURPOS could lead to a
9624 * cursor that doesn't appear to move, or even change
9625 * shape. Thus we always write CURBASE.
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009626 *
9627 * CURCNTR and CUR_FBC_CTL are always
9628 * armed by the CURBASE write only.
9629 */
9630 if (plane->cursor.base != base ||
Ville Syrjälä024faac2017-03-27 21:55:42 +03009631 plane->cursor.size != fbc_ctl ||
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009632 plane->cursor.cntl != cntl) {
9633 I915_WRITE_FW(CURCNTR(pipe), cntl);
9634 if (HAS_CUR_FBC(dev_priv))
9635 I915_WRITE_FW(CUR_FBC_CTL(pipe), fbc_ctl);
9636 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009637 I915_WRITE_FW(CURBASE(pipe), base);
9638
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009639 plane->cursor.base = base;
9640 plane->cursor.size = fbc_ctl;
9641 plane->cursor.cntl = cntl;
9642 } else {
9643 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009644 I915_WRITE_FW(CURBASE(pipe), base);
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009645 }
9646
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309647 POSTING_READ_FW(CURBASE(pipe));
9648
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009649 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009650}
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009651
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009652static void i9xx_disable_cursor(struct intel_plane *plane,
9653 struct intel_crtc *crtc)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009654{
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009655 i9xx_update_cursor(plane, NULL, NULL);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009656}
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009657
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009658static bool i9xx_cursor_get_hw_state(struct intel_plane *plane)
9659{
9660 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9661 enum intel_display_power_domain power_domain;
9662 enum pipe pipe = plane->pipe;
9663 bool ret;
9664
9665 /*
9666 * Not 100% correct for planes that can move between pipes,
9667 * but that's only the case for gen2-3 which don't have any
9668 * display power wells.
9669 */
9670 power_domain = POWER_DOMAIN_PIPE(pipe);
9671 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9672 return false;
9673
9674 ret = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
9675
9676 intel_display_power_put(dev_priv, power_domain);
9677
9678 return ret;
9679}
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009680
Jesse Barnes79e53942008-11-07 14:24:08 -08009681/* VESA 640x480x72Hz mode to set on the pipe */
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009682static const struct drm_display_mode load_detect_mode = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009683 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9684 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9685};
9686
Daniel Vettera8bb6812014-02-10 18:00:39 +01009687struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00009688intel_framebuffer_create(struct drm_i915_gem_object *obj,
9689 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +01009690{
9691 struct intel_framebuffer *intel_fb;
9692 int ret;
9693
9694 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009695 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009696 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +01009697
Chris Wilson24dbf512017-02-15 10:59:18 +00009698 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009699 if (ret)
9700 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009701
9702 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009703
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009704err:
9705 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009706 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009707}
9708
9709static u32
9710intel_framebuffer_pitch_for_width(int width, int bpp)
9711{
9712 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9713 return ALIGN(pitch, 64);
9714}
9715
9716static u32
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009717intel_framebuffer_size_for_mode(const struct drm_display_mode *mode, int bpp)
Chris Wilsond2dff872011-04-19 08:36:26 +01009718{
9719 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02009720 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01009721}
9722
9723static struct drm_framebuffer *
9724intel_framebuffer_create_for_mode(struct drm_device *dev,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009725 const struct drm_display_mode *mode,
Chris Wilsond2dff872011-04-19 08:36:26 +01009726 int depth, int bpp)
9727{
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009728 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009729 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00009730 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01009731
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00009732 obj = i915_gem_object_create(to_i915(dev),
Chris Wilsond2dff872011-04-19 08:36:26 +01009733 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +01009734 if (IS_ERR(obj))
9735 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009736
9737 mode_cmd.width = mode->hdisplay;
9738 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009739 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9740 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00009741 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01009742
Chris Wilson24dbf512017-02-15 10:59:18 +00009743 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009744 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +01009745 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009746
9747 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009748}
9749
9750static struct drm_framebuffer *
9751mode_fits_in_fbdev(struct drm_device *dev,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009752 const struct drm_display_mode *mode)
Chris Wilsond2dff872011-04-19 08:36:26 +01009753{
Daniel Vetter06957262015-08-10 13:34:08 +02009754#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +01009755 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01009756 struct drm_i915_gem_object *obj;
9757 struct drm_framebuffer *fb;
9758
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009759 if (!dev_priv->fbdev)
9760 return NULL;
9761
9762 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009763 return NULL;
9764
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009765 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009766 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009767
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009768 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009769 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009770 fb->format->cpp[0] * 8))
Chris Wilsond2dff872011-04-19 08:36:26 +01009771 return NULL;
9772
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009773 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01009774 return NULL;
9775
Harsha Sharmac3ed1102017-10-09 17:36:43 +05309776 drm_framebuffer_get(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +01009777 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02009778#else
9779 return NULL;
9780#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01009781}
9782
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009783static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9784 struct drm_crtc *crtc,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009785 const struct drm_display_mode *mode,
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009786 struct drm_framebuffer *fb,
9787 int x, int y)
9788{
9789 struct drm_plane_state *plane_state;
9790 int hdisplay, vdisplay;
9791 int ret;
9792
9793 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9794 if (IS_ERR(plane_state))
9795 return PTR_ERR(plane_state);
9796
9797 if (mode)
Daniel Vetter196cd5d2017-01-25 07:26:56 +01009798 drm_mode_get_hv_timing(mode, &hdisplay, &vdisplay);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009799 else
9800 hdisplay = vdisplay = 0;
9801
9802 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9803 if (ret)
9804 return ret;
9805 drm_atomic_set_fb_for_plane(plane_state, fb);
9806 plane_state->crtc_x = 0;
9807 plane_state->crtc_y = 0;
9808 plane_state->crtc_w = hdisplay;
9809 plane_state->crtc_h = vdisplay;
9810 plane_state->src_x = x << 16;
9811 plane_state->src_y = y << 16;
9812 plane_state->src_w = hdisplay << 16;
9813 plane_state->src_h = vdisplay << 16;
9814
9815 return 0;
9816}
9817
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009818int intel_get_load_detect_pipe(struct drm_connector *connector,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009819 const struct drm_display_mode *mode,
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009820 struct intel_load_detect_pipe *old,
9821 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009822{
9823 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009824 struct intel_encoder *intel_encoder =
9825 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009826 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009827 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009828 struct drm_crtc *crtc = NULL;
9829 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009830 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94352cf2012-07-05 22:51:56 +02009831 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05009832 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009833 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009834 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009835 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009836 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009837
Chris Wilsond2dff872011-04-19 08:36:26 +01009838 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009839 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009840 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009841
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009842 old->restore_state = NULL;
9843
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009844 WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009845
Jesse Barnes79e53942008-11-07 14:24:08 -08009846 /*
9847 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009848 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009849 * - if the connector already has an assigned crtc, use it (but make
9850 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009851 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009852 * - try to find the first unused crtc that can drive this connector,
9853 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009854 */
9855
9856 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009857 if (connector->state->crtc) {
9858 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009859
Rob Clark51fd3712013-11-19 12:10:12 -05009860 ret = drm_modeset_lock(&crtc->mutex, ctx);
9861 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009862 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +01009863
9864 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009865 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -08009866 }
9867
9868 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009869 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009870 i++;
9871 if (!(encoder->possible_crtcs & (1 << i)))
9872 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009873
9874 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9875 if (ret)
9876 goto fail;
9877
9878 if (possible_crtc->state->enable) {
9879 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +03009880 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009881 }
Ville Syrjäläa4592492014-08-11 13:15:36 +03009882
9883 crtc = possible_crtc;
9884 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009885 }
9886
9887 /*
9888 * If we didn't find an unused CRTC, don't use any.
9889 */
9890 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009891 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +03009892 ret = -ENODEV;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009893 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009894 }
9895
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009896found:
9897 intel_crtc = to_intel_crtc(crtc);
9898
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009899 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9900 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009901 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009902
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009903 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009904 restore_state = drm_atomic_state_alloc(dev);
9905 if (!state || !restore_state) {
9906 ret = -ENOMEM;
9907 goto fail;
9908 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009909
9910 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009911 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009912
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009913 connector_state = drm_atomic_get_connector_state(state, connector);
9914 if (IS_ERR(connector_state)) {
9915 ret = PTR_ERR(connector_state);
9916 goto fail;
9917 }
9918
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009919 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
9920 if (ret)
9921 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009922
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009923 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9924 if (IS_ERR(crtc_state)) {
9925 ret = PTR_ERR(crtc_state);
9926 goto fail;
9927 }
9928
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009929 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009930
Chris Wilson64927112011-04-20 07:25:26 +01009931 if (!mode)
9932 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08009933
Chris Wilsond2dff872011-04-19 08:36:26 +01009934 /* We need a framebuffer large enough to accommodate all accesses
9935 * that the plane may generate whilst we perform load detection.
9936 * We can not rely on the fbcon either being present (we get called
9937 * during its initialisation to detect all boot displays, or it may
9938 * not even exist) or that it is large enough to satisfy the
9939 * requested mode.
9940 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02009941 fb = mode_fits_in_fbdev(dev, mode);
9942 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009943 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009944 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +01009945 } else
9946 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009947 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009948 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +03009949 ret = PTR_ERR(fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009950 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009951 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009952
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009953 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
9954 if (ret)
9955 goto fail;
9956
Harsha Sharmac3ed1102017-10-09 17:36:43 +05309957 drm_framebuffer_put(fb);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009958
9959 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
9960 if (ret)
9961 goto fail;
9962
9963 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
9964 if (!ret)
9965 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
9966 if (!ret)
9967 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
9968 if (ret) {
9969 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
9970 goto fail;
9971 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +03009972
Maarten Lankhorst3ba86072016-02-29 09:18:57 +01009973 ret = drm_atomic_commit(state);
9974 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +01009975 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009976 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009977 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009978
9979 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +00009980 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +01009981
Jesse Barnes79e53942008-11-07 14:24:08 -08009982 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009983 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009984 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009985
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009986fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +01009987 if (state) {
9988 drm_atomic_state_put(state);
9989 state = NULL;
9990 }
9991 if (restore_state) {
9992 drm_atomic_state_put(restore_state);
9993 restore_state = NULL;
9994 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009995
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009996 if (ret == -EDEADLK)
9997 return ret;
Rob Clark51fd3712013-11-19 12:10:12 -05009998
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009999 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010000}
10001
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010002void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010003 struct intel_load_detect_pipe *old,
10004 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010005{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010006 struct intel_encoder *intel_encoder =
10007 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010008 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010009 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010010 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010011
Chris Wilsond2dff872011-04-19 08:36:26 +010010012 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010013 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010014 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010015
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010016 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010017 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010018
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010010019 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +010010020 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010021 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010010022 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010023}
10024
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010025static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010026 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010027{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010028 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010029 u32 dpll = pipe_config->dpll_hw_state.dpll;
10030
10031 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010032 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010010033 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010034 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010035 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010036 return 96000;
10037 else
10038 return 48000;
10039}
10040
Jesse Barnes79e53942008-11-07 14:24:08 -080010041/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010042static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010043 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010044{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010045 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010046 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010047 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010048 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010049 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030010050 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010051 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010052 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010053
10054 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010055 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010056 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010057 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010058
10059 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010060 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010061 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10062 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010063 } else {
10064 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10065 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10066 }
10067
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010068 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010069 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010070 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10071 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010072 else
10073 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010074 DPLL_FPA01_P1_POST_DIV_SHIFT);
10075
10076 switch (dpll & DPLL_MODE_MASK) {
10077 case DPLLB_MODE_DAC_SERIAL:
10078 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10079 5 : 10;
10080 break;
10081 case DPLLB_MODE_LVDS:
10082 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10083 7 : 14;
10084 break;
10085 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010086 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010087 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010088 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010089 }
10090
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010091 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +030010092 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010093 else
Imre Deakdccbea32015-06-22 23:35:51 +030010094 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010095 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010096 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010097 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010098
10099 if (is_lvds) {
10100 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10101 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010102
10103 if (lvds & LVDS_CLKB_POWER_UP)
10104 clock.p2 = 7;
10105 else
10106 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010107 } else {
10108 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10109 clock.p1 = 2;
10110 else {
10111 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10112 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10113 }
10114 if (dpll & PLL_P2_DIVIDE_BY_4)
10115 clock.p2 = 4;
10116 else
10117 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010118 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010119
Imre Deakdccbea32015-06-22 23:35:51 +030010120 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010121 }
10122
Ville Syrjälä18442d02013-09-13 16:00:08 +030010123 /*
10124 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010125 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010126 * encoder's get_config() function.
10127 */
Imre Deakdccbea32015-06-22 23:35:51 +030010128 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010129}
10130
Ville Syrjälä6878da02013-09-13 15:59:11 +030010131int intel_dotclock_calculate(int link_freq,
10132 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010133{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010134 /*
10135 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010136 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010137 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010138 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010139 *
10140 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010141 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010142 */
10143
Ville Syrjälä6878da02013-09-13 15:59:11 +030010144 if (!m_n->link_n)
10145 return 0;
10146
Chris Wilson31236982017-09-13 11:51:53 +010010147 return div_u64(mul_u32_u32(m_n->link_m, link_freq), m_n->link_n);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010148}
10149
Ville Syrjälä18442d02013-09-13 16:00:08 +030010150static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010151 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010152{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010153 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010154
10155 /* read out port_clock from the DPLL */
10156 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010157
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010158 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010159 * In case there is an active pipe without active ports,
10160 * we may need some idea for the dotclock anyway.
10161 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010162 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010163 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010164 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010165 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010166}
10167
Ville Syrjäläde330812017-10-09 19:19:50 +030010168/* Returns the currently programmed mode of the given encoder. */
10169struct drm_display_mode *
10170intel_encoder_current_mode(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010171{
Ville Syrjäläde330812017-10-09 19:19:50 +030010172 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
10173 struct intel_crtc_state *crtc_state;
Jesse Barnes79e53942008-11-07 14:24:08 -080010174 struct drm_display_mode *mode;
Ville Syrjäläde330812017-10-09 19:19:50 +030010175 struct intel_crtc *crtc;
10176 enum pipe pipe;
10177
10178 if (!encoder->get_hw_state(encoder, &pipe))
10179 return NULL;
10180
10181 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -080010182
10183 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10184 if (!mode)
10185 return NULL;
10186
Ville Syrjäläde330812017-10-09 19:19:50 +030010187 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
10188 if (!crtc_state) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010189 kfree(mode);
10190 return NULL;
10191 }
10192
Ville Syrjäläde330812017-10-09 19:19:50 +030010193 crtc_state->base.crtc = &crtc->base;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010194
Ville Syrjäläde330812017-10-09 19:19:50 +030010195 if (!dev_priv->display.get_pipe_config(crtc, crtc_state)) {
10196 kfree(crtc_state);
10197 kfree(mode);
10198 return NULL;
10199 }
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010200
Ville Syrjäläde330812017-10-09 19:19:50 +030010201 encoder->get_config(encoder, crtc_state);
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010202
Ville Syrjäläde330812017-10-09 19:19:50 +030010203 intel_mode_from_pipe_config(mode, crtc_state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010204
Ville Syrjäläde330812017-10-09 19:19:50 +030010205 kfree(crtc_state);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010206
Jesse Barnes79e53942008-11-07 14:24:08 -080010207 return mode;
10208}
10209
10210static void intel_crtc_destroy(struct drm_crtc *crtc)
10211{
10212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10213
10214 drm_crtc_cleanup(crtc);
10215 kfree(intel_crtc);
10216}
10217
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010218/**
10219 * intel_wm_need_update - Check whether watermarks need updating
10220 * @plane: drm plane
10221 * @state: new plane state
10222 *
10223 * Check current plane state versus the new one to determine whether
10224 * watermarks need to be recalculated.
10225 *
10226 * Returns true or false.
10227 */
10228static bool intel_wm_need_update(struct drm_plane *plane,
10229 struct drm_plane_state *state)
10230{
Matt Roperd21fbe82015-09-24 15:53:12 -070010231 struct intel_plane_state *new = to_intel_plane_state(state);
10232 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10233
10234 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010235 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010236 return true;
10237
10238 if (!cur->base.fb || !new->base.fb)
10239 return false;
10240
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010241 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010242 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010243 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10244 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10245 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10246 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010247 return true;
10248
10249 return false;
10250}
10251
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010252static bool needs_scaling(const struct intel_plane_state *state)
Matt Roperd21fbe82015-09-24 15:53:12 -070010253{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010254 int src_w = drm_rect_width(&state->base.src) >> 16;
10255 int src_h = drm_rect_height(&state->base.src) >> 16;
10256 int dst_w = drm_rect_width(&state->base.dst);
10257 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010258
10259 return (src_w != dst_w || src_h != dst_h);
10260}
10261
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010262int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
10263 struct drm_crtc_state *crtc_state,
10264 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010265 struct drm_plane_state *plane_state)
10266{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010267 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010268 struct drm_crtc *crtc = crtc_state->crtc;
10269 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010270 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010271 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010272 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010273 bool mode_changed = needs_modeset(crtc_state);
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010274 bool was_crtc_enabled = old_crtc_state->base.active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010275 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010276 bool turn_off, turn_on, visible, was_visible;
10277 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010278 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010279
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010280 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010281 ret = skl_update_scaler_plane(
10282 to_intel_crtc_state(crtc_state),
10283 to_intel_plane_state(plane_state));
10284 if (ret)
10285 return ret;
10286 }
10287
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010288 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010289 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010290
10291 if (!was_crtc_enabled && WARN_ON(was_visible))
10292 was_visible = false;
10293
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010294 /*
10295 * Visibility is calculated as if the crtc was on, but
10296 * after scaler setup everything depends on it being off
10297 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010298 *
10299 * FIXME this is wrong for watermarks. Watermarks should also
10300 * be computed as if the pipe would be active. Perhaps move
10301 * per-plane wm computation to the .check_plane() hook, and
10302 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010303 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010304 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010305 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010306 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10307 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010308
10309 if (!was_visible && !visible)
10310 return 0;
10311
Maarten Lankhorste8861672016-02-24 11:24:26 +010010312 if (fb != old_plane_state->base.fb)
10313 pipe_config->fb_changed = true;
10314
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010315 turn_off = was_visible && (!visible || mode_changed);
10316 turn_on = visible && (!was_visible || mode_changed);
10317
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010318 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010319 intel_crtc->base.base.id, intel_crtc->base.name,
10320 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010321 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010322
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010323 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010324 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010325 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010326 turn_off, turn_on, mode_changed);
10327
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010328 if (turn_on) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010329 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010330 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010331
10332 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010333 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010334 pipe_config->disable_cxsr = true;
10335 } else if (turn_off) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010336 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010337 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010338
Ville Syrjälä852eb002015-06-24 22:00:07 +030010339 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010340 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010341 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010342 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010343 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010344 /* FIXME bollocks */
10345 pipe_config->update_wm_pre = true;
10346 pipe_config->update_wm_post = true;
10347 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030010348 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010349
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010350 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010351 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010352
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010353 /*
10354 * WaCxSRDisabledForSpriteScaling:ivb
10355 *
10356 * cstate->update_wm was already set above, so this flag will
10357 * take effect when we commit and program watermarks.
10358 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010359 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010360 needs_scaling(to_intel_plane_state(plane_state)) &&
10361 !needs_scaling(old_plane_state))
10362 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010363
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010364 return 0;
10365}
10366
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010367static bool encoders_cloneable(const struct intel_encoder *a,
10368 const struct intel_encoder *b)
10369{
10370 /* masks could be asymmetric, so check both ways */
10371 return a == b || (a->cloneable & (1 << b->type) &&
10372 b->cloneable & (1 << a->type));
10373}
10374
10375static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10376 struct intel_crtc *crtc,
10377 struct intel_encoder *encoder)
10378{
10379 struct intel_encoder *source_encoder;
10380 struct drm_connector *connector;
10381 struct drm_connector_state *connector_state;
10382 int i;
10383
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010384 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010385 if (connector_state->crtc != &crtc->base)
10386 continue;
10387
10388 source_encoder =
10389 to_intel_encoder(connector_state->best_encoder);
10390 if (!encoders_cloneable(encoder, source_encoder))
10391 return false;
10392 }
10393
10394 return true;
10395}
10396
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010397static int intel_crtc_atomic_check(struct drm_crtc *crtc,
10398 struct drm_crtc_state *crtc_state)
10399{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010400 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010401 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010402 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010403 struct intel_crtc_state *pipe_config =
10404 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010405 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020010406 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010407 bool mode_changed = needs_modeset(crtc_state);
10408
Ville Syrjälä852eb002015-06-24 22:00:07 +030010409 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010410 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020010411
Maarten Lankhorstad421372015-06-15 12:33:42 +020010412 if (mode_changed && crtc_state->enable &&
10413 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010414 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020010415 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10416 pipe_config);
10417 if (ret)
10418 return ret;
10419 }
10420
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010421 if (crtc_state->color_mgmt_changed) {
10422 ret = intel_color_check(crtc, crtc_state);
10423 if (ret)
10424 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010010425
10426 /*
10427 * Changing color management on Intel hardware is
10428 * handled as part of planes update.
10429 */
10430 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010431 }
10432
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010433 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010434 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010010435 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080010436 if (ret) {
10437 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070010438 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080010439 }
10440 }
10441
10442 if (dev_priv->display.compute_intermediate_wm &&
10443 !to_intel_atomic_state(state)->skip_intermediate_wm) {
10444 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
10445 return 0;
10446
10447 /*
10448 * Calculate 'intermediate' watermarks that satisfy both the
10449 * old state and the new state. We can program these
10450 * immediately.
10451 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010452 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080010453 intel_crtc,
10454 pipe_config);
10455 if (ret) {
10456 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
10457 return ret;
10458 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070010459 } else if (dev_priv->display.compute_intermediate_wm) {
10460 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
10461 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010462 }
10463
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010464 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010465 if (mode_changed)
10466 ret = skl_update_scaler_crtc(pipe_config);
10467
10468 if (!ret)
Mahesh Kumar73b0ca82017-05-26 20:45:46 +053010469 ret = skl_check_pipe_max_pixel_rate(intel_crtc,
10470 pipe_config);
10471 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020010472 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010473 pipe_config);
10474 }
10475
Maarten Lankhorst24f28452017-11-22 19:39:01 +010010476 if (HAS_IPS(dev_priv))
10477 pipe_config->ips_enabled = hsw_compute_ips_config(pipe_config);
10478
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010479 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010480}
10481
Jani Nikula65b38e02015-04-13 11:26:56 +030010482static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010483 .atomic_begin = intel_begin_crtc_commit,
10484 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010485 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010486};
10487
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010488static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
10489{
10490 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010491 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010492
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010493 drm_connector_list_iter_begin(dev, &conn_iter);
10494 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020010495 if (connector->base.state->crtc)
10496 drm_connector_unreference(&connector->base);
10497
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010498 if (connector->base.encoder) {
10499 connector->base.state->best_encoder =
10500 connector->base.encoder;
10501 connector->base.state->crtc =
10502 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020010503
10504 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010505 } else {
10506 connector->base.state->best_encoder = NULL;
10507 connector->base.state->crtc = NULL;
10508 }
10509 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010510 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010511}
10512
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010513static void
Robin Schroereba905b2014-05-18 02:24:50 +020010514connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010515 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010516{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010517 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010518 int bpp = pipe_config->pipe_bpp;
10519
10520 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010521 connector->base.base.id,
10522 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010523
10524 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010525 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010526 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010527 bpp, info->bpc * 3);
10528 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010529 }
10530
Mario Kleiner196f9542016-07-06 12:05:45 +020010531 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010532 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020010533 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10534 bpp);
10535 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010536 }
10537}
10538
10539static int
10540compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010541 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010542{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010543 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010544 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010545 struct drm_connector *connector;
10546 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010547 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010548
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010549 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
10550 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010551 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010552 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010553 bpp = 12*3;
10554 else
10555 bpp = 8*3;
10556
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010557
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010558 pipe_config->pipe_bpp = bpp;
10559
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010560 state = pipe_config->base.state;
10561
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010562 /* Clamp display bpp to EDID value */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010563 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010564 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010565 continue;
10566
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010567 connected_sink_compute_bpp(to_intel_connector(connector),
10568 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010569 }
10570
10571 return bpp;
10572}
10573
Daniel Vetter644db712013-09-19 14:53:58 +020010574static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10575{
10576 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10577 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010578 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010579 mode->crtc_hdisplay, mode->crtc_hsync_start,
10580 mode->crtc_hsync_end, mode->crtc_htotal,
10581 mode->crtc_vdisplay, mode->crtc_vsync_start,
10582 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10583}
10584
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010585static inline void
10586intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010587 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010588{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010589 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10590 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010591 m_n->gmch_m, m_n->gmch_n,
10592 m_n->link_m, m_n->link_n, m_n->tu);
10593}
10594
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010595#define OUTPUT_TYPE(x) [INTEL_OUTPUT_ ## x] = #x
10596
10597static const char * const output_type_str[] = {
10598 OUTPUT_TYPE(UNUSED),
10599 OUTPUT_TYPE(ANALOG),
10600 OUTPUT_TYPE(DVO),
10601 OUTPUT_TYPE(SDVO),
10602 OUTPUT_TYPE(LVDS),
10603 OUTPUT_TYPE(TVOUT),
10604 OUTPUT_TYPE(HDMI),
10605 OUTPUT_TYPE(DP),
10606 OUTPUT_TYPE(EDP),
10607 OUTPUT_TYPE(DSI),
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010608 OUTPUT_TYPE(DDI),
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010609 OUTPUT_TYPE(DP_MST),
10610};
10611
10612#undef OUTPUT_TYPE
10613
10614static void snprintf_output_types(char *buf, size_t len,
10615 unsigned int output_types)
10616{
10617 char *str = buf;
10618 int i;
10619
10620 str[0] = '\0';
10621
10622 for (i = 0; i < ARRAY_SIZE(output_type_str); i++) {
10623 int r;
10624
10625 if ((output_types & BIT(i)) == 0)
10626 continue;
10627
10628 r = snprintf(str, len, "%s%s",
10629 str != buf ? "," : "", output_type_str[i]);
10630 if (r >= len)
10631 break;
10632 str += r;
10633 len -= r;
10634
10635 output_types &= ~BIT(i);
10636 }
10637
10638 WARN_ON_ONCE(output_types != 0);
10639}
10640
Daniel Vetterc0b03412013-05-28 12:05:54 +020010641static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010642 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010643 const char *context)
10644{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010645 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010646 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010647 struct drm_plane *plane;
10648 struct intel_plane *intel_plane;
10649 struct intel_plane_state *state;
10650 struct drm_framebuffer *fb;
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010651 char buf[64];
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010652
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000010653 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
10654 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010655
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010656 snprintf_output_types(buf, sizeof(buf), pipe_config->output_types);
10657 DRM_DEBUG_KMS("output_types: %s (0x%x)\n",
10658 buf, pipe_config->output_types);
10659
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010660 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
10661 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020010662 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010663
10664 if (pipe_config->has_pch_encoder)
10665 intel_dump_m_n_config(pipe_config, "fdi",
10666 pipe_config->fdi_lanes,
10667 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010668
Shashank Sharmab22ca992017-07-24 19:19:32 +053010669 if (pipe_config->ycbcr420)
10670 DRM_DEBUG_KMS("YCbCr 4:2:0 output enabled\n");
10671
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010672 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010673 intel_dump_m_n_config(pipe_config, "dp m_n",
10674 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000010675 if (pipe_config->has_drrs)
10676 intel_dump_m_n_config(pipe_config, "dp m2_n2",
10677 pipe_config->lane_count,
10678 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010679 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010680
Daniel Vetter55072d12014-11-20 16:10:28 +010010681 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010682 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010010683
Daniel Vetterc0b03412013-05-28 12:05:54 +020010684 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010685 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010686 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010687 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10688 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010689 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010690 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010691 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
10692 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010693
10694 if (INTEL_GEN(dev_priv) >= 9)
10695 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
10696 crtc->num_scalers,
10697 pipe_config->scaler_state.scaler_users,
10698 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010699
10700 if (HAS_GMCH_DISPLAY(dev_priv))
10701 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10702 pipe_config->gmch_pfit.control,
10703 pipe_config->gmch_pfit.pgm_ratios,
10704 pipe_config->gmch_pfit.lvds_border_bits);
10705 else
10706 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
10707 pipe_config->pch_pfit.pos,
10708 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000010709 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010710
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010711 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
10712 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010713
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020010714 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010010715
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010716 DRM_DEBUG_KMS("planes on this crtc\n");
10717 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010718 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010719 intel_plane = to_intel_plane(plane);
10720 if (intel_plane->pipe != crtc->pipe)
10721 continue;
10722
10723 state = to_intel_plane_state(plane->state);
10724 fb = state->base.fb;
10725 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030010726 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
10727 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010728 continue;
10729 }
10730
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010731 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
10732 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010733 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020010734 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010735 if (INTEL_GEN(dev_priv) >= 9)
10736 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
10737 state->scaler_id,
10738 state->base.src.x1 >> 16,
10739 state->base.src.y1 >> 16,
10740 drm_rect_width(&state->base.src) >> 16,
10741 drm_rect_height(&state->base.src) >> 16,
10742 state->base.dst.x1, state->base.dst.y1,
10743 drm_rect_width(&state->base.dst),
10744 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010745 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010746}
10747
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010748static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010749{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010750 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010751 struct drm_connector *connector;
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010752 struct drm_connector_list_iter conn_iter;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010753 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010754 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010755
10756 /*
10757 * Walk the connector list instead of the encoder
10758 * list to detect the problem on ddi platforms
10759 * where there's just one encoder per digital port.
10760 */
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010761 drm_connector_list_iter_begin(dev, &conn_iter);
10762 drm_for_each_connector_iter(connector, &conn_iter) {
Ville Syrjälä0bff4852015-12-10 18:22:31 +020010763 struct drm_connector_state *connector_state;
10764 struct intel_encoder *encoder;
10765
10766 connector_state = drm_atomic_get_existing_connector_state(state, connector);
10767 if (!connector_state)
10768 connector_state = connector->state;
10769
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010770 if (!connector_state->best_encoder)
10771 continue;
10772
10773 encoder = to_intel_encoder(connector_state->best_encoder);
10774
10775 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010776
10777 switch (encoder->type) {
10778 unsigned int port_mask;
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010779 case INTEL_OUTPUT_DDI:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010780 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010781 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030010782 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010783 case INTEL_OUTPUT_HDMI:
10784 case INTEL_OUTPUT_EDP:
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020010785 port_mask = 1 << encoder->port;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010786
10787 /* the same port mustn't appear more than once */
10788 if (used_ports & port_mask)
10789 return false;
10790
10791 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010792 break;
10793 case INTEL_OUTPUT_DP_MST:
10794 used_mst_ports |=
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020010795 1 << encoder->port;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010796 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010797 default:
10798 break;
10799 }
10800 }
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010801 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010802
Ville Syrjälä477321e2016-07-28 17:50:40 +030010803 /* can't mix MST and SST/HDMI on the same port */
10804 if (used_ports & used_mst_ports)
10805 return false;
10806
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010807 return true;
10808}
10809
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010810static void
10811clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
10812{
Ville Syrjäläff32c542017-03-02 19:14:57 +020010813 struct drm_i915_private *dev_priv =
10814 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070010815 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010816 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010817 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020010818 struct intel_crtc_wm_state wm_state;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010819 bool force_thru, ips_force_disable;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010820
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030010821 /* FIXME: before the switch to atomic started, a new pipe_config was
10822 * kzalloc'd. Code that depends on any field being zero should be
10823 * fixed, so that the crtc_state can be safely duplicated. For now,
10824 * only fields that are know to not cause problems are preserved. */
10825
Chandra Konduru663a3642015-04-07 15:28:41 -070010826 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010827 shared_dpll = crtc_state->shared_dpll;
10828 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020010829 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010830 ips_force_disable = crtc_state->ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010831 if (IS_G4X(dev_priv) ||
10832 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020010833 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010834
Chris Wilsond2fa80a2017-03-03 15:46:44 +000010835 /* Keep base drm_crtc_state intact, only clear our extended struct */
10836 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
10837 memset(&crtc_state->base + 1, 0,
10838 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010839
Chandra Konduru663a3642015-04-07 15:28:41 -070010840 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010841 crtc_state->shared_dpll = shared_dpll;
10842 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020010843 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010844 crtc_state->ips_force_disable = ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010845 if (IS_G4X(dev_priv) ||
10846 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020010847 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010848}
10849
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030010850static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010851intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020010852 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010853{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020010854 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020010855 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010856 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010857 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010858 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010859 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010860 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010861
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010862 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020010863
Daniel Vettere143a212013-07-04 12:01:15 +020010864 pipe_config->cpu_transcoder =
10865 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010866
Imre Deak2960bc92013-07-30 13:36:32 +030010867 /*
10868 * Sanitize sync polarity flags based on requested ones. If neither
10869 * positive or negative polarity is requested, treat this as meaning
10870 * negative polarity.
10871 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010872 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010873 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010874 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010875
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010876 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010877 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010878 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010879
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010880 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10881 pipe_config);
10882 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010883 goto fail;
10884
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010885 /*
10886 * Determine the real pipe dimensions. Note that stereo modes can
10887 * increase the actual pipe size due to the frame doubling and
10888 * insertion of additional space for blanks between the frame. This
10889 * is stored in the crtc timings. We use the requested mode to do this
10890 * computation to clearly distinguish it from the adjusted mode, which
10891 * can be changed by the connectors in the below retry loop.
10892 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010010893 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010894 &pipe_config->pipe_src_w,
10895 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010896
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010897 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010898 if (connector_state->crtc != crtc)
10899 continue;
10900
10901 encoder = to_intel_encoder(connector_state->best_encoder);
10902
Ville Syrjäläe25148d2016-06-22 21:57:09 +030010903 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
10904 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10905 goto fail;
10906 }
10907
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010908 /*
10909 * Determine output_types before calling the .compute_config()
10910 * hooks so that the hooks can use this information safely.
10911 */
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010912 if (encoder->compute_output_type)
10913 pipe_config->output_types |=
10914 BIT(encoder->compute_output_type(encoder, pipe_config,
10915 connector_state));
10916 else
10917 pipe_config->output_types |= BIT(encoder->type);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010918 }
10919
Daniel Vettere29c22c2013-02-21 00:00:16 +010010920encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010921 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010922 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010923 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010924
Daniel Vetter135c81b2013-07-21 21:37:09 +020010925 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010926 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10927 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010928
Daniel Vetter7758a112012-07-08 19:40:39 +020010929 /* Pass our mode to the connectors and the CRTC to give them a chance to
10930 * adjust it according to limitations or connector properties, and also
10931 * a chance to reject the mode entirely.
10932 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010933 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010934 if (connector_state->crtc != crtc)
10935 continue;
10936
10937 encoder = to_intel_encoder(connector_state->best_encoder);
10938
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020010939 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020010940 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010941 goto fail;
10942 }
10943 }
10944
Daniel Vetterff9a6752013-06-01 17:16:21 +020010945 /* Set default port clock if not overwritten by the encoder. Needs to be
10946 * done afterwards in case the encoder adjusts the mode. */
10947 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010948 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010949 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010950
Daniel Vettera43f6e02013-06-07 23:10:32 +020010951 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010952 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010953 DRM_DEBUG_KMS("CRTC fixup failed\n");
10954 goto fail;
10955 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010956
10957 if (ret == RETRY) {
10958 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10959 ret = -EINVAL;
10960 goto fail;
10961 }
10962
10963 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10964 retry = false;
10965 goto encoder_retry;
10966 }
10967
Daniel Vettere8fa4272015-08-12 11:43:34 +020010968 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080010969 * only enable it on 6bpc panels and when its not a compliance
10970 * test requesting 6bpc video pattern.
10971 */
10972 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
10973 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020010974 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010975 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010976
Daniel Vetter7758a112012-07-08 19:40:39 +020010977fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030010978 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020010979}
10980
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030010981static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020010982intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030010983{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030010984 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010985 struct drm_crtc_state *new_crtc_state;
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020010986 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010987
Ville Syrjälä76688512014-01-10 11:28:06 +020010988 /* Double check state. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010989 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
10990 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020010991
Maarten Lankhorst61067a52015-09-23 16:29:36 +020010992 /*
10993 * Update legacy state to satisfy fbc code. This can
10994 * be removed when fbc uses the atomic state.
10995 */
10996 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
10997 struct drm_plane_state *plane_state = crtc->primary->state;
10998
10999 crtc->primary->fb = plane_state->fb;
11000 crtc->x = plane_state->src_x >> 16;
11001 crtc->y = plane_state->src_y >> 16;
11002 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011003 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011004}
11005
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011006static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011007{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011008 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011009
11010 if (clock1 == clock2)
11011 return true;
11012
11013 if (!clock1 || !clock2)
11014 return false;
11015
11016 diff = abs(clock1 - clock2);
11017
11018 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11019 return true;
11020
11021 return false;
11022}
11023
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011024static bool
11025intel_compare_m_n(unsigned int m, unsigned int n,
11026 unsigned int m2, unsigned int n2,
11027 bool exact)
11028{
11029 if (m == m2 && n == n2)
11030 return true;
11031
11032 if (exact || !m || !n || !m2 || !n2)
11033 return false;
11034
11035 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11036
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011037 if (n > n2) {
11038 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011039 m2 <<= 1;
11040 n2 <<= 1;
11041 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011042 } else if (n < n2) {
11043 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011044 m <<= 1;
11045 n <<= 1;
11046 }
11047 }
11048
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011049 if (n != n2)
11050 return false;
11051
11052 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011053}
11054
11055static bool
11056intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11057 struct intel_link_m_n *m2_n2,
11058 bool adjust)
11059{
11060 if (m_n->tu == m2_n2->tu &&
11061 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11062 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11063 intel_compare_m_n(m_n->link_m, m_n->link_n,
11064 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11065 if (adjust)
11066 *m2_n2 = *m_n;
11067
11068 return true;
11069 }
11070
11071 return false;
11072}
11073
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011074static void __printf(3, 4)
11075pipe_config_err(bool adjust, const char *name, const char *format, ...)
11076{
11077 char *level;
11078 unsigned int category;
11079 struct va_format vaf;
11080 va_list args;
11081
11082 if (adjust) {
11083 level = KERN_DEBUG;
11084 category = DRM_UT_KMS;
11085 } else {
11086 level = KERN_ERR;
11087 category = DRM_UT_NONE;
11088 }
11089
11090 va_start(args, format);
11091 vaf.fmt = format;
11092 vaf.va = &args;
11093
11094 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
11095
11096 va_end(args);
11097}
11098
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011099static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011100intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011101 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011102 struct intel_crtc_state *pipe_config,
11103 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011104{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011105 bool ret = true;
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011106 bool fixup_inherited = adjust &&
11107 (current_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED) &&
11108 !(pipe_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011109
Daniel Vetter66e985c2013-06-05 13:34:20 +020011110#define PIPE_CONF_CHECK_X(name) \
11111 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011112 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011113 "(expected 0x%08x, found 0x%08x)\n", \
11114 current_config->name, \
11115 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011116 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011117 }
11118
Daniel Vetter08a24032013-04-19 11:25:34 +020011119#define PIPE_CONF_CHECK_I(name) \
11120 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011121 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011122 "(expected %i, found %i)\n", \
11123 current_config->name, \
11124 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011125 ret = false; \
11126 }
11127
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011128#define PIPE_CONF_CHECK_BOOL(name) \
11129 if (current_config->name != pipe_config->name) { \
11130 pipe_config_err(adjust, __stringify(name), \
11131 "(expected %s, found %s)\n", \
11132 yesno(current_config->name), \
11133 yesno(pipe_config->name)); \
11134 ret = false; \
11135 }
11136
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011137/*
11138 * Checks state where we only read out the enabling, but not the entire
11139 * state itself (like full infoframes or ELD for audio). These states
11140 * require a full modeset on bootup to fix up.
11141 */
11142#define PIPE_CONF_CHECK_BOOL_INCOMPLETE(name) \
11143 if (!fixup_inherited || (!current_config->name && !pipe_config->name)) { \
11144 PIPE_CONF_CHECK_BOOL(name); \
11145 } else { \
11146 pipe_config_err(adjust, __stringify(name), \
11147 "unable to verify whether state matches exactly, forcing modeset (expected %s, found %s)\n", \
11148 yesno(current_config->name), \
11149 yesno(pipe_config->name)); \
11150 ret = false; \
11151 }
11152
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011153#define PIPE_CONF_CHECK_P(name) \
11154 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011155 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011156 "(expected %p, found %p)\n", \
11157 current_config->name, \
11158 pipe_config->name); \
11159 ret = false; \
11160 }
11161
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011162#define PIPE_CONF_CHECK_M_N(name) \
11163 if (!intel_compare_link_m_n(&current_config->name, \
11164 &pipe_config->name,\
11165 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011166 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011167 "(expected tu %i gmch %i/%i link %i/%i, " \
11168 "found tu %i, gmch %i/%i link %i/%i)\n", \
11169 current_config->name.tu, \
11170 current_config->name.gmch_m, \
11171 current_config->name.gmch_n, \
11172 current_config->name.link_m, \
11173 current_config->name.link_n, \
11174 pipe_config->name.tu, \
11175 pipe_config->name.gmch_m, \
11176 pipe_config->name.gmch_n, \
11177 pipe_config->name.link_m, \
11178 pipe_config->name.link_n); \
11179 ret = false; \
11180 }
11181
Daniel Vetter55c561a2016-03-30 11:34:36 +020011182/* This is required for BDW+ where there is only one set of registers for
11183 * switching between high and low RR.
11184 * This macro can be used whenever a comparison has to be made between one
11185 * hw state and multiple sw state variables.
11186 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011187#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11188 if (!intel_compare_link_m_n(&current_config->name, \
11189 &pipe_config->name, adjust) && \
11190 !intel_compare_link_m_n(&current_config->alt_name, \
11191 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011192 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011193 "(expected tu %i gmch %i/%i link %i/%i, " \
11194 "or tu %i gmch %i/%i link %i/%i, " \
11195 "found tu %i, gmch %i/%i link %i/%i)\n", \
11196 current_config->name.tu, \
11197 current_config->name.gmch_m, \
11198 current_config->name.gmch_n, \
11199 current_config->name.link_m, \
11200 current_config->name.link_n, \
11201 current_config->alt_name.tu, \
11202 current_config->alt_name.gmch_m, \
11203 current_config->alt_name.gmch_n, \
11204 current_config->alt_name.link_m, \
11205 current_config->alt_name.link_n, \
11206 pipe_config->name.tu, \
11207 pipe_config->name.gmch_m, \
11208 pipe_config->name.gmch_n, \
11209 pipe_config->name.link_m, \
11210 pipe_config->name.link_n); \
11211 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011212 }
11213
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011214#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11215 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011216 pipe_config_err(adjust, __stringify(name), \
11217 "(%x) (expected %i, found %i)\n", \
11218 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011219 current_config->name & (mask), \
11220 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011221 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011222 }
11223
Ville Syrjälä5e550652013-09-06 23:29:07 +030011224#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11225 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011226 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011227 "(expected %i, found %i)\n", \
11228 current_config->name, \
11229 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011230 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011231 }
11232
Daniel Vetterbb760062013-06-06 14:55:52 +020011233#define PIPE_CONF_QUIRK(quirk) \
11234 ((current_config->quirks | pipe_config->quirks) & (quirk))
11235
Daniel Vettereccb1402013-05-22 00:50:22 +020011236 PIPE_CONF_CHECK_I(cpu_transcoder);
11237
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011238 PIPE_CONF_CHECK_BOOL(has_pch_encoder);
Daniel Vetter08a24032013-04-19 11:25:34 +020011239 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011240 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011241
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011242 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011243 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011244
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011245 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011246 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011247
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011248 if (current_config->has_drrs)
11249 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11250 } else
11251 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011252
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011253 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011254
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011255 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11256 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11257 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11258 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11259 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11260 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011261
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011262 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11263 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11264 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11265 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11266 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11267 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011268
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011269 PIPE_CONF_CHECK_I(pixel_multiplier);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011270 PIPE_CONF_CHECK_BOOL(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011271 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011272 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011273 PIPE_CONF_CHECK_BOOL(limited_color_range);
Shashank Sharma15953632017-03-13 16:54:03 +053011274
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011275 PIPE_CONF_CHECK_BOOL(hdmi_scrambling);
11276 PIPE_CONF_CHECK_BOOL(hdmi_high_tmds_clock_ratio);
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011277 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_infoframe);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011278 PIPE_CONF_CHECK_BOOL(ycbcr420);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011279
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011280 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_audio);
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011281
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011282 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011283 DRM_MODE_FLAG_INTERLACE);
11284
Daniel Vetterbb760062013-06-06 14:55:52 +020011285 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011286 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011287 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011288 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011289 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011290 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011291 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011292 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011293 DRM_MODE_FLAG_NVSYNC);
11294 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011295
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011296 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011297 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011298 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011299 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011300 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011301
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011302 if (!adjust) {
11303 PIPE_CONF_CHECK_I(pipe_src_w);
11304 PIPE_CONF_CHECK_I(pipe_src_h);
11305
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011306 PIPE_CONF_CHECK_BOOL(pch_pfit.enabled);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011307 if (current_config->pch_pfit.enabled) {
11308 PIPE_CONF_CHECK_X(pch_pfit.pos);
11309 PIPE_CONF_CHECK_X(pch_pfit.size);
11310 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011311
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011312 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011313 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011314 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011315
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011316 PIPE_CONF_CHECK_BOOL(double_wide);
Ville Syrjälä282740f2013-09-04 18:30:03 +030011317
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011318 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011319 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011320 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011321 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11322 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011323 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011324 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011325 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11326 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11327 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Paulo Zanoni2de38132017-09-22 17:53:42 -030011328 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr0);
11329 PIPE_CONF_CHECK_X(dpll_hw_state.ebb0);
11330 PIPE_CONF_CHECK_X(dpll_hw_state.ebb4);
11331 PIPE_CONF_CHECK_X(dpll_hw_state.pll0);
11332 PIPE_CONF_CHECK_X(dpll_hw_state.pll1);
11333 PIPE_CONF_CHECK_X(dpll_hw_state.pll2);
11334 PIPE_CONF_CHECK_X(dpll_hw_state.pll3);
11335 PIPE_CONF_CHECK_X(dpll_hw_state.pll6);
11336 PIPE_CONF_CHECK_X(dpll_hw_state.pll8);
11337 PIPE_CONF_CHECK_X(dpll_hw_state.pll9);
11338 PIPE_CONF_CHECK_X(dpll_hw_state.pll10);
11339 PIPE_CONF_CHECK_X(dpll_hw_state.pcsdw12);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011340
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011341 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11342 PIPE_CONF_CHECK_X(dsi_pll.div);
11343
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011344 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011345 PIPE_CONF_CHECK_I(pipe_bpp);
11346
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011347 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011348 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011349
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030011350 PIPE_CONF_CHECK_I(min_voltage_level);
11351
Daniel Vetter66e985c2013-06-05 13:34:20 +020011352#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011353#undef PIPE_CONF_CHECK_I
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011354#undef PIPE_CONF_CHECK_BOOL
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011355#undef PIPE_CONF_CHECK_BOOL_INCOMPLETE
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011356#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011357#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011358#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011359#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011360
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011361 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011362}
11363
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011364static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11365 const struct intel_crtc_state *pipe_config)
11366{
11367 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011368 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011369 &pipe_config->fdi_m_n);
11370 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11371
11372 /*
11373 * FDI already provided one idea for the dotclock.
11374 * Yell if the encoder disagrees.
11375 */
11376 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11377 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11378 fdi_dotclock, dotclock);
11379 }
11380}
11381
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011382static void verify_wm_state(struct drm_crtc *crtc,
11383 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011384{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011385 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011386 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011387 struct skl_pipe_wm hw_wm, *sw_wm;
11388 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11389 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011390 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11391 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011392 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000011393
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011394 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000011395 return;
11396
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011397 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020011398 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011399
Damien Lespiau08db6652014-11-04 17:06:52 +000011400 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11401 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11402
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011403 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070011404 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011405 hw_plane_wm = &hw_wm.planes[plane];
11406 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000011407
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011408 /* Watermarks */
11409 for (level = 0; level <= max_level; level++) {
11410 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11411 &sw_plane_wm->wm[level]))
11412 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000011413
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011414 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11415 pipe_name(pipe), plane + 1, level,
11416 sw_plane_wm->wm[level].plane_en,
11417 sw_plane_wm->wm[level].plane_res_b,
11418 sw_plane_wm->wm[level].plane_res_l,
11419 hw_plane_wm->wm[level].plane_en,
11420 hw_plane_wm->wm[level].plane_res_b,
11421 hw_plane_wm->wm[level].plane_res_l);
11422 }
11423
11424 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11425 &sw_plane_wm->trans_wm)) {
11426 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11427 pipe_name(pipe), plane + 1,
11428 sw_plane_wm->trans_wm.plane_en,
11429 sw_plane_wm->trans_wm.plane_res_b,
11430 sw_plane_wm->trans_wm.plane_res_l,
11431 hw_plane_wm->trans_wm.plane_en,
11432 hw_plane_wm->trans_wm.plane_res_b,
11433 hw_plane_wm->trans_wm.plane_res_l);
11434 }
11435
11436 /* DDB */
11437 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11438 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11439
11440 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011441 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011442 pipe_name(pipe), plane + 1,
11443 sw_ddb_entry->start, sw_ddb_entry->end,
11444 hw_ddb_entry->start, hw_ddb_entry->end);
11445 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011446 }
11447
Lyude27082492016-08-24 07:48:10 +020011448 /*
11449 * cursor
11450 * If the cursor plane isn't active, we may not have updated it's ddb
11451 * allocation. In that case since the ddb allocation will be updated
11452 * once the plane becomes visible, we can skip this check
11453 */
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030011454 if (1) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011455 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11456 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011457
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011458 /* Watermarks */
11459 for (level = 0; level <= max_level; level++) {
11460 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11461 &sw_plane_wm->wm[level]))
11462 continue;
11463
11464 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11465 pipe_name(pipe), level,
11466 sw_plane_wm->wm[level].plane_en,
11467 sw_plane_wm->wm[level].plane_res_b,
11468 sw_plane_wm->wm[level].plane_res_l,
11469 hw_plane_wm->wm[level].plane_en,
11470 hw_plane_wm->wm[level].plane_res_b,
11471 hw_plane_wm->wm[level].plane_res_l);
11472 }
11473
11474 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11475 &sw_plane_wm->trans_wm)) {
11476 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11477 pipe_name(pipe),
11478 sw_plane_wm->trans_wm.plane_en,
11479 sw_plane_wm->trans_wm.plane_res_b,
11480 sw_plane_wm->trans_wm.plane_res_l,
11481 hw_plane_wm->trans_wm.plane_en,
11482 hw_plane_wm->trans_wm.plane_res_b,
11483 hw_plane_wm->trans_wm.plane_res_l);
11484 }
11485
11486 /* DDB */
11487 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11488 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
11489
11490 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011491 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020011492 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011493 sw_ddb_entry->start, sw_ddb_entry->end,
11494 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020011495 }
Damien Lespiau08db6652014-11-04 17:06:52 +000011496 }
11497}
11498
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011499static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011500verify_connector_state(struct drm_device *dev,
11501 struct drm_atomic_state *state,
11502 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011503{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011504 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011505 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011506 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011507
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011508 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011509 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011510 struct drm_crtc_state *crtc_state = NULL;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011511
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011512 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011513 continue;
11514
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011515 if (crtc)
11516 crtc_state = drm_atomic_get_new_crtc_state(state, new_conn_state->crtc);
11517
11518 intel_connector_verify_state(crtc_state, new_conn_state);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011519
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011520 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011521 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011522 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011523}
11524
11525static void
Daniel Vetter86b04262017-03-01 10:52:26 +010011526verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011527{
11528 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010011529 struct drm_connector *connector;
11530 struct drm_connector_state *old_conn_state, *new_conn_state;
11531 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011532
Damien Lespiaub2784e12014-08-05 11:29:37 +010011533 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010011534 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011535 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011536
11537 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11538 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011539 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011540
Daniel Vetter86b04262017-03-01 10:52:26 +010011541 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
11542 new_conn_state, i) {
11543 if (old_conn_state->best_encoder == &encoder->base)
11544 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011545
Daniel Vetter86b04262017-03-01 10:52:26 +010011546 if (new_conn_state->best_encoder != &encoder->base)
11547 continue;
11548 found = enabled = true;
11549
11550 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011551 encoder->base.crtc,
11552 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011553 }
Daniel Vetter86b04262017-03-01 10:52:26 +010011554
11555 if (!found)
11556 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100011557
Rob Clarke2c719b2014-12-15 13:56:32 -050011558 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011559 "encoder's enabled state mismatch "
11560 "(expected %i, found %i)\n",
11561 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011562
11563 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011564 bool active;
11565
11566 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011567 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011568 "encoder detached but still enabled on pipe %c.\n",
11569 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011570 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011571 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011572}
11573
11574static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011575verify_crtc_state(struct drm_crtc *crtc,
11576 struct drm_crtc_state *old_crtc_state,
11577 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011578{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011579 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011580 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011581 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011582 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11583 struct intel_crtc_state *pipe_config, *sw_config;
11584 struct drm_atomic_state *old_state;
11585 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011586
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011587 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020011588 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011589 pipe_config = to_intel_crtc_state(old_crtc_state);
11590 memset(pipe_config, 0, sizeof(*pipe_config));
11591 pipe_config->base.crtc = crtc;
11592 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011593
Ville Syrjälä78108b72016-05-27 20:59:19 +030011594 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011595
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011596 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011597
Ville Syrjäläe56134b2017-06-01 17:36:19 +030011598 /* we keep both pipes enabled on 830 */
11599 if (IS_I830(dev_priv))
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011600 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011601
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011602 I915_STATE_WARN(new_crtc_state->active != active,
11603 "crtc active state doesn't match with hw state "
11604 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011605
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011606 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
11607 "transitional active state does not match atomic hw state "
11608 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011609
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011610 for_each_encoder_on_crtc(dev, crtc, encoder) {
11611 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011612
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011613 active = encoder->get_hw_state(encoder, &pipe);
11614 I915_STATE_WARN(active != new_crtc_state->active,
11615 "[ENCODER:%i] active %i with crtc active %i\n",
11616 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011617
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011618 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
11619 "Encoder connected to wrong pipe %c\n",
11620 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011621
Ville Syrjäläe1214b92017-10-27 22:31:23 +030011622 if (active)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011623 encoder->get_config(encoder, pipe_config);
11624 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011625
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011626 intel_crtc_compute_pixel_rate(pipe_config);
11627
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011628 if (!new_crtc_state->active)
11629 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011630
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011631 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011632
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011633 sw_config = to_intel_crtc_state(new_crtc_state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011634 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011635 pipe_config, false)) {
11636 I915_STATE_WARN(1, "pipe state doesn't match!\n");
11637 intel_dump_pipe_config(intel_crtc, pipe_config,
11638 "[hw state]");
11639 intel_dump_pipe_config(intel_crtc, sw_config,
11640 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011641 }
11642}
11643
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011644static void
Ville Syrjäläcff109f2017-11-17 21:19:17 +020011645intel_verify_planes(struct intel_atomic_state *state)
11646{
11647 struct intel_plane *plane;
11648 const struct intel_plane_state *plane_state;
11649 int i;
11650
11651 for_each_new_intel_plane_in_state(state, plane,
11652 plane_state, i)
11653 assert_plane(plane, plane_state->base.visible);
11654}
11655
11656static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011657verify_single_dpll_state(struct drm_i915_private *dev_priv,
11658 struct intel_shared_dpll *pll,
11659 struct drm_crtc *crtc,
11660 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011661{
11662 struct intel_dpll_hw_state dpll_hw_state;
11663 unsigned crtc_mask;
11664 bool active;
11665
11666 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
11667
11668 DRM_DEBUG_KMS("%s\n", pll->name);
11669
11670 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
11671
11672 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
11673 I915_STATE_WARN(!pll->on && pll->active_mask,
11674 "pll in active use but not on in sw tracking\n");
11675 I915_STATE_WARN(pll->on && !pll->active_mask,
11676 "pll is on but not used by any active crtc\n");
11677 I915_STATE_WARN(pll->on != active,
11678 "pll on state mismatch (expected %i, found %i)\n",
11679 pll->on, active);
11680 }
11681
11682 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011683 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011684 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011685 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011686
11687 return;
11688 }
11689
11690 crtc_mask = 1 << drm_crtc_index(crtc);
11691
11692 if (new_state->active)
11693 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
11694 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
11695 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11696 else
11697 I915_STATE_WARN(pll->active_mask & crtc_mask,
11698 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
11699 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11700
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011701 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011702 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011703 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011704
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011705 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011706 &dpll_hw_state,
11707 sizeof(dpll_hw_state)),
11708 "pll hw state mismatch\n");
11709}
11710
11711static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011712verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
11713 struct drm_crtc_state *old_crtc_state,
11714 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011715{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011716 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011717 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
11718 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
11719
11720 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011721 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011722
11723 if (old_state->shared_dpll &&
11724 old_state->shared_dpll != new_state->shared_dpll) {
11725 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
11726 struct intel_shared_dpll *pll = old_state->shared_dpll;
11727
11728 I915_STATE_WARN(pll->active_mask & crtc_mask,
11729 "pll active mismatch (didn't expect pipe %c in active mask)\n",
11730 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011731 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011732 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
11733 pipe_name(drm_crtc_index(crtc)));
11734 }
11735}
11736
11737static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011738intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011739 struct drm_atomic_state *state,
11740 struct drm_crtc_state *old_state,
11741 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011742{
Daniel Vetter5a21b662016-05-24 17:13:53 +020011743 if (!needs_modeset(new_state) &&
11744 !to_intel_crtc_state(new_state)->update_pipe)
11745 return;
11746
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011747 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011748 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011749 verify_crtc_state(crtc, old_state, new_state);
11750 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011751}
11752
11753static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011754verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011755{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011756 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011757 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020011758
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011759 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011760 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011761}
Daniel Vetter53589012013-06-05 13:34:16 +020011762
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011763static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011764intel_modeset_verify_disabled(struct drm_device *dev,
11765 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011766{
Daniel Vetter86b04262017-03-01 10:52:26 +010011767 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011768 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011769 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020011770}
11771
Ville Syrjälä80715b22014-05-15 20:23:23 +030011772static void update_scanline_offset(struct intel_crtc *crtc)
11773{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011774 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011775
11776 /*
11777 * The scanline counter increments at the leading edge of hsync.
11778 *
11779 * On most platforms it starts counting from vtotal-1 on the
11780 * first active line. That means the scanline counter value is
11781 * always one less than what we would expect. Ie. just after
11782 * start of vblank, which also occurs at start of hsync (on the
11783 * last active line), the scanline counter will read vblank_start-1.
11784 *
11785 * On gen2 the scanline counter starts counting from 1 instead
11786 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11787 * to keep the value positive), instead of adding one.
11788 *
11789 * On HSW+ the behaviour of the scanline counter depends on the output
11790 * type. For DP ports it behaves like most other platforms, but on HDMI
11791 * there's an extra 1 line difference. So we need to add two instead of
11792 * one to the value.
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020011793 *
11794 * On VLV/CHV DSI the scanline counter would appear to increment
11795 * approx. 1/3 of a scanline before start of vblank. Unfortunately
11796 * that means we can't tell whether we're in vblank or not while
11797 * we're on that particular line. We must still set scanline_offset
11798 * to 1 so that the vblank timestamps come out correct when we query
11799 * the scanline counter from within the vblank interrupt handler.
11800 * However if queried just before the start of vblank we'll get an
11801 * answer that's slightly in the future.
Ville Syrjälä80715b22014-05-15 20:23:23 +030011802 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011803 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030011804 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030011805 int vtotal;
11806
Ville Syrjälä124abe02015-09-08 13:40:45 +030011807 vtotal = adjusted_mode->crtc_vtotal;
11808 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030011809 vtotal /= 2;
11810
11811 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011812 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030011813 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030011814 crtc->scanline_offset = 2;
11815 } else
11816 crtc->scanline_offset = 1;
11817}
11818
Maarten Lankhorstad421372015-06-15 12:33:42 +020011819static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011820{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011821 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011822 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011823 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011824 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011825 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011826
11827 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020011828 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011829
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011830 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011831 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011832 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011833 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011834
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011835 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011836 continue;
11837
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011838 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011839
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011840 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011841 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011842
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020011843 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011844 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011845}
11846
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011847/*
11848 * This implements the workaround described in the "notes" section of the mode
11849 * set sequence documentation. When going from no pipes or single pipe to
11850 * multiple pipes, and planes are enabled after the pipe, we need to wait at
11851 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
11852 */
11853static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
11854{
11855 struct drm_crtc_state *crtc_state;
11856 struct intel_crtc *intel_crtc;
11857 struct drm_crtc *crtc;
11858 struct intel_crtc_state *first_crtc_state = NULL;
11859 struct intel_crtc_state *other_crtc_state = NULL;
11860 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
11861 int i;
11862
11863 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011864 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011865 intel_crtc = to_intel_crtc(crtc);
11866
11867 if (!crtc_state->active || !needs_modeset(crtc_state))
11868 continue;
11869
11870 if (first_crtc_state) {
11871 other_crtc_state = to_intel_crtc_state(crtc_state);
11872 break;
11873 } else {
11874 first_crtc_state = to_intel_crtc_state(crtc_state);
11875 first_pipe = intel_crtc->pipe;
11876 }
11877 }
11878
11879 /* No workaround needed? */
11880 if (!first_crtc_state)
11881 return 0;
11882
11883 /* w/a possibly needed, check how many crtc's are already enabled. */
11884 for_each_intel_crtc(state->dev, intel_crtc) {
11885 struct intel_crtc_state *pipe_config;
11886
11887 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
11888 if (IS_ERR(pipe_config))
11889 return PTR_ERR(pipe_config);
11890
11891 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
11892
11893 if (!pipe_config->base.active ||
11894 needs_modeset(&pipe_config->base))
11895 continue;
11896
11897 /* 2 or more enabled crtcs means no need for w/a */
11898 if (enabled_pipe != INVALID_PIPE)
11899 return 0;
11900
11901 enabled_pipe = intel_crtc->pipe;
11902 }
11903
11904 if (enabled_pipe != INVALID_PIPE)
11905 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
11906 else if (other_crtc_state)
11907 other_crtc_state->hsw_workaround_pipe = first_pipe;
11908
11909 return 0;
11910}
11911
Ville Syrjälä8d965612016-11-14 18:35:10 +020011912static int intel_lock_all_pipes(struct drm_atomic_state *state)
11913{
11914 struct drm_crtc *crtc;
11915
11916 /* Add all pipes to the state */
11917 for_each_crtc(state->dev, crtc) {
11918 struct drm_crtc_state *crtc_state;
11919
11920 crtc_state = drm_atomic_get_crtc_state(state, crtc);
11921 if (IS_ERR(crtc_state))
11922 return PTR_ERR(crtc_state);
11923 }
11924
11925 return 0;
11926}
11927
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011928static int intel_modeset_all_pipes(struct drm_atomic_state *state)
11929{
11930 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011931
Ville Syrjälä8d965612016-11-14 18:35:10 +020011932 /*
11933 * Add all pipes to the state, and force
11934 * a modeset on all the active ones.
11935 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011936 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011937 struct drm_crtc_state *crtc_state;
11938 int ret;
11939
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011940 crtc_state = drm_atomic_get_crtc_state(state, crtc);
11941 if (IS_ERR(crtc_state))
11942 return PTR_ERR(crtc_state);
11943
11944 if (!crtc_state->active || needs_modeset(crtc_state))
11945 continue;
11946
11947 crtc_state->mode_changed = true;
11948
11949 ret = drm_atomic_add_affected_connectors(state, crtc);
11950 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011951 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011952
11953 ret = drm_atomic_add_affected_planes(state, crtc);
11954 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011955 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011956 }
11957
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011958 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011959}
11960
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020011961static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011962{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011963 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010011964 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011965 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011966 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011967 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011968
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011969 if (!check_digital_port_conflicts(state)) {
11970 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
11971 return -EINVAL;
11972 }
11973
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011974 intel_state->modeset = true;
11975 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011976 intel_state->cdclk.logical = dev_priv->cdclk.logical;
11977 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011978
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011979 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
11980 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011981 intel_state->active_crtcs |= 1 << i;
11982 else
11983 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070011984
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011985 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070011986 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011987 }
11988
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011989 /*
11990 * See if the config requires any additional preparation, e.g.
11991 * to adjust global state with pipes off. We need to do this
11992 * here so we can get the modeset_pipe updated config for the new
11993 * mode set on this crtc. For other crtcs we need to use the
11994 * adjusted_mode bits in the crtc directly.
11995 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011996 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030011997 ret = dev_priv->display.modeset_calc_cdclk(state);
11998 if (ret < 0)
11999 return ret;
12000
Ville Syrjälä8d965612016-11-14 18:35:10 +020012001 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012002 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020012003 * holding all the crtc locks, even if we don't end up
12004 * touching the hardware
12005 */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030012006 if (intel_cdclk_changed(&dev_priv->cdclk.logical,
12007 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012008 ret = intel_lock_all_pipes(state);
12009 if (ret < 0)
12010 return ret;
12011 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012012
Ville Syrjälä8d965612016-11-14 18:35:10 +020012013 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030012014 if (intel_cdclk_needs_modeset(&dev_priv->cdclk.actual,
12015 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012016 ret = intel_modeset_all_pipes(state);
12017 if (ret < 0)
12018 return ret;
12019 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010012020
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012021 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
12022 intel_state->cdclk.logical.cdclk,
12023 intel_state->cdclk.actual.cdclk);
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030012024 DRM_DEBUG_KMS("New voltage level calculated to be logical %u, actual %u\n",
12025 intel_state->cdclk.logical.voltage_level,
12026 intel_state->cdclk.actual.voltage_level);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012027 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012028 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012029 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012030
Maarten Lankhorstad421372015-06-15 12:33:42 +020012031 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012032
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012033 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012034 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012035
Maarten Lankhorstad421372015-06-15 12:33:42 +020012036 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012037}
12038
Matt Roperaa363132015-09-24 15:53:18 -070012039/*
12040 * Handle calculation of various watermark data at the end of the atomic check
12041 * phase. The code here should be run after the per-crtc and per-plane 'check'
12042 * handlers to ensure that all derived state has been updated.
12043 */
Matt Roper55994c22016-05-12 07:06:08 -070012044static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012045{
12046 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070012047 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012048
12049 /* Is there platform-specific watermark information to calculate? */
12050 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012051 return dev_priv->display.compute_global_watermarks(state);
12052
12053 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012054}
12055
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012056/**
12057 * intel_atomic_check - validate state object
12058 * @dev: drm device
12059 * @state: state to validate
12060 */
12061static int intel_atomic_check(struct drm_device *dev,
12062 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012063{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012064 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012065 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012066 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012067 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012068 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012069 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012070
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012071 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012072 if (ret)
12073 return ret;
12074
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012075 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012076 struct intel_crtc_state *pipe_config =
12077 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012078
12079 /* Catch I915_MODE_FLAG_INHERITED */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012080 if (crtc_state->mode.private_flags != old_crtc_state->mode.private_flags)
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012081 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012082
Daniel Vetter26495482015-07-15 14:15:52 +020012083 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012084 continue;
12085
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012086 if (!crtc_state->enable) {
12087 any_ms = true;
12088 continue;
12089 }
12090
Daniel Vetter26495482015-07-15 14:15:52 +020012091 /* FIXME: For only active_changed we shouldn't need to do any
12092 * state recomputation at all. */
12093
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012094 ret = drm_atomic_add_affected_connectors(state, crtc);
12095 if (ret)
12096 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012097
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012098 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012099 if (ret) {
12100 intel_dump_pipe_config(to_intel_crtc(crtc),
12101 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012102 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012103 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012104
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000012105 if (i915_modparams.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012106 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012107 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012108 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012109 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012110 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012111 }
12112
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012113 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012114 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012115
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012116 ret = drm_atomic_add_affected_planes(state, crtc);
12117 if (ret)
12118 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012119
Daniel Vetter26495482015-07-15 14:15:52 +020012120 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12121 needs_modeset(crtc_state) ?
12122 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012123 }
12124
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012125 if (any_ms) {
12126 ret = intel_modeset_checks(state);
12127
12128 if (ret)
12129 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012130 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012131 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012132 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012133
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012134 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012135 if (ret)
12136 return ret;
12137
Ville Syrjälädd576022017-11-17 21:19:14 +020012138 intel_fbc_choose_crtc(dev_priv, intel_state);
Matt Roper55994c22016-05-12 07:06:08 -070012139 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012140}
12141
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012142static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012143 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012144{
Chris Wilsonfd700752017-07-26 17:00:36 +010012145 return drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012146}
12147
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012148u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12149{
12150 struct drm_device *dev = crtc->base.dev;
12151
12152 if (!dev->max_vblank_count)
Daniel Vetterca814b22017-05-24 16:51:47 +020012153 return drm_crtc_accurate_vblank_count(&crtc->base);
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012154
12155 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12156}
12157
Lyude896e5bb2016-08-24 07:48:09 +020012158static void intel_update_crtc(struct drm_crtc *crtc,
12159 struct drm_atomic_state *state,
12160 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012161 struct drm_crtc_state *new_crtc_state)
Lyude896e5bb2016-08-24 07:48:09 +020012162{
12163 struct drm_device *dev = crtc->dev;
12164 struct drm_i915_private *dev_priv = to_i915(dev);
12165 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012166 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12167 bool modeset = needs_modeset(new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012168
12169 if (modeset) {
12170 update_scanline_offset(intel_crtc);
12171 dev_priv->display.crtc_enable(pipe_config, state);
12172 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012173 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12174 pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012175 }
12176
12177 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12178 intel_fbc_enable(
12179 intel_crtc, pipe_config,
12180 to_intel_plane_state(crtc->primary->state));
12181 }
12182
12183 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012184}
12185
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012186static void intel_update_crtcs(struct drm_atomic_state *state)
Lyude896e5bb2016-08-24 07:48:09 +020012187{
12188 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012189 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012190 int i;
12191
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012192 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12193 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012194 continue;
12195
12196 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012197 new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012198 }
12199}
12200
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012201static void skl_update_crtcs(struct drm_atomic_state *state)
Lyude27082492016-08-24 07:48:10 +020012202{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012203 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012204 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12205 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012206 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012207 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012208 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012209 unsigned int updated = 0;
12210 bool progress;
12211 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012212 int i;
12213
12214 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12215
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012216 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012217 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012218 if (new_crtc_state->active)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012219 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012220
12221 /*
12222 * Whenever the number of active pipes changes, we need to make sure we
12223 * update the pipes in the right order so that their ddb allocations
12224 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12225 * cause pipe underruns and other bad stuff.
12226 */
12227 do {
Lyude27082492016-08-24 07:48:10 +020012228 progress = false;
12229
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012230 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020012231 bool vbl_wait = false;
12232 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012233
12234 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä21794812017-08-23 18:22:26 +030012235 cstate = to_intel_crtc_state(new_crtc_state);
Lyudece0ba282016-09-15 10:46:35 -040012236 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012237
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012238 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012239 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012240
Mika Kahola2b685042017-10-10 13:17:03 +030012241 if (skl_ddb_allocation_overlaps(dev_priv,
12242 entries,
12243 &cstate->wm.skl.ddb,
12244 i))
Lyude27082492016-08-24 07:48:10 +020012245 continue;
12246
12247 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012248 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012249
12250 /*
12251 * If this is an already active pipe, it's DDB changed,
12252 * and this isn't the last pipe that needs updating
12253 * then we need to wait for a vblank to pass for the
12254 * new ddb allocation to take effect.
12255 */
Lyudece0ba282016-09-15 10:46:35 -040012256 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012257 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012258 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020012259 intel_state->wm_results.dirty_pipes != updated)
12260 vbl_wait = true;
12261
12262 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012263 new_crtc_state);
Lyude27082492016-08-24 07:48:10 +020012264
12265 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012266 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012267
12268 progress = true;
12269 }
12270 } while (progress);
12271}
12272
Chris Wilsonba318c62017-02-02 20:47:41 +000012273static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12274{
12275 struct intel_atomic_state *state, *next;
12276 struct llist_node *freed;
12277
12278 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12279 llist_for_each_entry_safe(state, next, freed, freed)
12280 drm_atomic_state_put(&state->base);
12281}
12282
12283static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12284{
12285 struct drm_i915_private *dev_priv =
12286 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12287
12288 intel_atomic_helper_free_state(dev_priv);
12289}
12290
Daniel Vetter9db529a2017-08-08 10:08:28 +020012291static void intel_atomic_commit_fence_wait(struct intel_atomic_state *intel_state)
12292{
12293 struct wait_queue_entry wait_fence, wait_reset;
12294 struct drm_i915_private *dev_priv = to_i915(intel_state->base.dev);
12295
12296 init_wait_entry(&wait_fence, 0);
12297 init_wait_entry(&wait_reset, 0);
12298 for (;;) {
12299 prepare_to_wait(&intel_state->commit_ready.wait,
12300 &wait_fence, TASK_UNINTERRUPTIBLE);
12301 prepare_to_wait(&dev_priv->gpu_error.wait_queue,
12302 &wait_reset, TASK_UNINTERRUPTIBLE);
12303
12304
12305 if (i915_sw_fence_done(&intel_state->commit_ready)
12306 || test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
12307 break;
12308
12309 schedule();
12310 }
12311 finish_wait(&intel_state->commit_ready.wait, &wait_fence);
12312 finish_wait(&dev_priv->gpu_error.wait_queue, &wait_reset);
12313}
12314
Daniel Vetter94f05022016-06-14 18:01:00 +020012315static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012316{
Daniel Vetter94f05022016-06-14 18:01:00 +020012317 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012318 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012319 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012320 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012321 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012322 struct intel_crtc_state *intel_cstate;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012323 u64 put_domains[I915_MAX_PIPES] = {};
Chris Wilsone95433c2016-10-28 13:58:27 +010012324 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012325
Daniel Vetter9db529a2017-08-08 10:08:28 +020012326 intel_atomic_commit_fence_wait(intel_state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012327
Daniel Vetterea0000f2016-06-13 16:13:46 +020012328 drm_atomic_helper_wait_for_dependencies(state);
12329
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012330 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012331 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012332
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012333 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012334 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12335
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012336 if (needs_modeset(new_crtc_state) ||
12337 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012338
12339 put_domains[to_intel_crtc(crtc)->pipe] =
12340 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012341 to_intel_crtc_state(new_crtc_state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012342 }
12343
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012344 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012345 continue;
12346
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012347 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12348 to_intel_crtc_state(new_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010012349
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012350 if (old_crtc_state->active) {
12351 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020012352 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012353 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012354 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012355 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012356
12357 /*
12358 * Underruns don't always raise
12359 * interrupts, so check manually.
12360 */
12361 intel_check_cpu_fifo_underruns(dev_priv);
12362 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012363
Ville Syrjälä21794812017-08-23 18:22:26 +030012364 if (!new_crtc_state->active) {
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012365 /*
12366 * Make sure we don't call initial_watermarks
12367 * for ILK-style watermark updates.
Ville Syrjäläff32c542017-03-02 19:14:57 +020012368 *
12369 * No clue what this is supposed to achieve.
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012370 */
Ville Syrjäläff32c542017-03-02 19:14:57 +020012371 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012372 dev_priv->display.initial_watermarks(intel_state,
Ville Syrjälä21794812017-08-23 18:22:26 +030012373 to_intel_crtc_state(new_crtc_state));
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012374 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012375 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012376 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012377
Daniel Vetterea9d7582012-07-10 10:42:52 +020012378 /* Only after disabling all output pipelines that will be changed can we
12379 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012380 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012381
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012382 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012383 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010012384
Ville Syrjäläb0587e42017-01-26 21:52:01 +020012385 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010012386
Lyude656d1b82016-08-17 15:55:54 -040012387 /*
12388 * SKL workaround: bspec recommends we disable the SAGV when we
12389 * have more then one pipe enabled
12390 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030012391 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012392 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012393
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012394 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012395 }
Daniel Vetter47fab732012-10-26 10:58:18 +020012396
Lyude896e5bb2016-08-24 07:48:09 +020012397 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012398 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12399 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012400
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012401 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012402 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012403 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012404 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012405 spin_unlock_irq(&dev->event_lock);
12406
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012407 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012408 }
Matt Ropered4a6a72016-02-23 17:20:13 -080012409 }
12410
Lyude896e5bb2016-08-24 07:48:09 +020012411 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012412 dev_priv->display.update_crtcs(state);
Lyude896e5bb2016-08-24 07:48:09 +020012413
Daniel Vetter94f05022016-06-14 18:01:00 +020012414 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12415 * already, but still need the state for the delayed optimization. To
12416 * fix this:
12417 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12418 * - schedule that vblank worker _before_ calling hw_done
12419 * - at the start of commit_tail, cancel it _synchrously
12420 * - switch over to the vblank wait helper in the core after that since
12421 * we don't need out special handling any more.
12422 */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012423 drm_atomic_helper_wait_for_flip_done(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012424
12425 /*
12426 * Now that the vblank has passed, we can go ahead and program the
12427 * optimal watermarks on platforms that need two-step watermark
12428 * programming.
12429 *
12430 * TODO: Move this (and other cleanup) to an async worker eventually.
12431 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012432 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12433 intel_cstate = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012434
12435 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012436 dev_priv->display.optimize_watermarks(intel_state,
12437 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012438 }
12439
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012440 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012441 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12442
12443 if (put_domains[i])
12444 modeset_put_power_domains(dev_priv, put_domains[i]);
12445
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012446 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012447 }
12448
Ville Syrjäläcff109f2017-11-17 21:19:17 +020012449 if (intel_state->modeset)
12450 intel_verify_planes(intel_state);
12451
Paulo Zanoni56feca92016-09-22 18:00:28 -030012452 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012453 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012454
Daniel Vetter94f05022016-06-14 18:01:00 +020012455 drm_atomic_helper_commit_hw_done(state);
12456
Chris Wilsond5553c02017-05-04 12:55:08 +010012457 if (intel_state->modeset) {
12458 /* As one of the primary mmio accessors, KMS has a high
12459 * likelihood of triggering bugs in unclaimed access. After we
12460 * finish modesetting, see if an error has been flagged, and if
12461 * so enable debugging for the next modeset - and hope we catch
12462 * the culprit.
12463 */
12464 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012465 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Chris Wilsond5553c02017-05-04 12:55:08 +010012466 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012467
Daniel Vetter5a21b662016-05-24 17:13:53 +020012468 drm_atomic_helper_cleanup_planes(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012469
Daniel Vetterea0000f2016-06-13 16:13:46 +020012470 drm_atomic_helper_commit_cleanup_done(state);
12471
Chris Wilson08536952016-10-14 13:18:18 +010012472 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012473
Chris Wilsonba318c62017-02-02 20:47:41 +000012474 intel_atomic_helper_free_state(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020012475}
12476
12477static void intel_atomic_commit_work(struct work_struct *work)
12478{
Chris Wilsonc004a902016-10-28 13:58:45 +010012479 struct drm_atomic_state *state =
12480 container_of(work, struct drm_atomic_state, commit_work);
12481
Daniel Vetter94f05022016-06-14 18:01:00 +020012482 intel_atomic_commit_tail(state);
12483}
12484
Chris Wilsonc004a902016-10-28 13:58:45 +010012485static int __i915_sw_fence_call
12486intel_atomic_commit_ready(struct i915_sw_fence *fence,
12487 enum i915_sw_fence_notify notify)
12488{
12489 struct intel_atomic_state *state =
12490 container_of(fence, struct intel_atomic_state, commit_ready);
12491
12492 switch (notify) {
12493 case FENCE_COMPLETE:
Daniel Vetter42b062b2017-08-08 10:08:27 +020012494 /* we do blocking waits in the worker, nothing to do here */
Chris Wilsonc004a902016-10-28 13:58:45 +010012495 break;
Chris Wilsonc004a902016-10-28 13:58:45 +010012496 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000012497 {
12498 struct intel_atomic_helper *helper =
12499 &to_i915(state->base.dev)->atomic_helper;
12500
12501 if (llist_add(&state->freed, &helper->free_list))
12502 schedule_work(&helper->free_work);
12503 break;
12504 }
Chris Wilsonc004a902016-10-28 13:58:45 +010012505 }
12506
12507 return NOTIFY_DONE;
12508}
12509
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012510static void intel_atomic_track_fbs(struct drm_atomic_state *state)
12511{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012512 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012513 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012514 int i;
12515
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012516 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012517 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012518 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012519 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012520}
12521
Daniel Vetter94f05022016-06-14 18:01:00 +020012522/**
12523 * intel_atomic_commit - commit validated state object
12524 * @dev: DRM device
12525 * @state: the top-level driver state object
12526 * @nonblock: nonblocking commit
12527 *
12528 * This function commits a top-level state object that has been validated
12529 * with drm_atomic_helper_check().
12530 *
Daniel Vetter94f05022016-06-14 18:01:00 +020012531 * RETURNS
12532 * Zero for success or -errno.
12533 */
12534static int intel_atomic_commit(struct drm_device *dev,
12535 struct drm_atomic_state *state,
12536 bool nonblock)
12537{
12538 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012539 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020012540 int ret = 0;
12541
Chris Wilsonc004a902016-10-28 13:58:45 +010012542 drm_atomic_state_get(state);
12543 i915_sw_fence_init(&intel_state->commit_ready,
12544 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020012545
Ville Syrjälä440df932017-03-29 17:21:23 +030012546 /*
12547 * The intel_legacy_cursor_update() fast path takes care
12548 * of avoiding the vblank waits for simple cursor
12549 * movement and flips. For cursor on/off and size changes,
12550 * we want to perform the vblank waits so that watermark
12551 * updates happen during the correct frames. Gen9+ have
12552 * double buffered watermarks and so shouldn't need this.
12553 *
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020012554 * Unset state->legacy_cursor_update before the call to
12555 * drm_atomic_helper_setup_commit() because otherwise
12556 * drm_atomic_helper_wait_for_flip_done() is a noop and
12557 * we get FIFO underruns because we didn't wait
12558 * for vblank.
Ville Syrjälä440df932017-03-29 17:21:23 +030012559 *
12560 * FIXME doing watermarks and fb cleanup from a vblank worker
12561 * (assuming we had any) would solve these problems.
12562 */
Maarten Lankhorst213f1bd2017-09-19 14:14:19 +020012563 if (INTEL_GEN(dev_priv) < 9 && state->legacy_cursor_update) {
12564 struct intel_crtc_state *new_crtc_state;
12565 struct intel_crtc *crtc;
12566 int i;
12567
12568 for_each_new_intel_crtc_in_state(intel_state, crtc, new_crtc_state, i)
12569 if (new_crtc_state->wm.need_postvbl_update ||
12570 new_crtc_state->update_wm_post)
12571 state->legacy_cursor_update = false;
12572 }
Ville Syrjälä440df932017-03-29 17:21:23 +030012573
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020012574 ret = intel_atomic_prepare_commit(dev, state);
12575 if (ret) {
12576 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
12577 i915_sw_fence_commit(&intel_state->commit_ready);
12578 return ret;
12579 }
12580
12581 ret = drm_atomic_helper_setup_commit(state, nonblock);
12582 if (!ret)
12583 ret = drm_atomic_helper_swap_state(state, true);
12584
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012585 if (ret) {
12586 i915_sw_fence_commit(&intel_state->commit_ready);
12587
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012588 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012589 return ret;
12590 }
Daniel Vetter94f05022016-06-14 18:01:00 +020012591 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020012592 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012593 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020012594
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012595 if (intel_state->modeset) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030012596 memcpy(dev_priv->min_cdclk, intel_state->min_cdclk,
12597 sizeof(intel_state->min_cdclk));
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030012598 memcpy(dev_priv->min_voltage_level,
12599 intel_state->min_voltage_level,
12600 sizeof(intel_state->min_voltage_level));
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012601 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012602 dev_priv->cdclk.logical = intel_state->cdclk.logical;
12603 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012604 }
12605
Chris Wilson08536952016-10-14 13:18:18 +010012606 drm_atomic_state_get(state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012607 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
Chris Wilsonc004a902016-10-28 13:58:45 +010012608
12609 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012610 if (nonblock)
12611 queue_work(system_unbound_wq, &state->commit_work);
12612 else
Daniel Vetter94f05022016-06-14 18:01:00 +020012613 intel_atomic_commit_tail(state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012614
Mika Kuoppala75714942015-12-16 09:26:48 +020012615
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012616 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020012617}
12618
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012619static const struct drm_crtc_funcs intel_crtc_funcs = {
Daniel Vetter3fab2f02017-04-03 10:32:57 +020012620 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012621 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012622 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010012623 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080012624 .atomic_duplicate_state = intel_crtc_duplicate_state,
12625 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010012626 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012627};
12628
Chris Wilson74d290f2017-08-17 13:37:06 +010012629struct wait_rps_boost {
12630 struct wait_queue_entry wait;
12631
12632 struct drm_crtc *crtc;
12633 struct drm_i915_gem_request *request;
12634};
12635
12636static int do_rps_boost(struct wait_queue_entry *_wait,
12637 unsigned mode, int sync, void *key)
12638{
12639 struct wait_rps_boost *wait = container_of(_wait, typeof(*wait), wait);
12640 struct drm_i915_gem_request *rq = wait->request;
12641
12642 gen6_rps_boost(rq, NULL);
12643 i915_gem_request_put(rq);
12644
12645 drm_crtc_vblank_put(wait->crtc);
12646
12647 list_del(&wait->wait.entry);
12648 kfree(wait);
12649 return 1;
12650}
12651
12652static void add_rps_boost_after_vblank(struct drm_crtc *crtc,
12653 struct dma_fence *fence)
12654{
12655 struct wait_rps_boost *wait;
12656
12657 if (!dma_fence_is_i915(fence))
12658 return;
12659
12660 if (INTEL_GEN(to_i915(crtc->dev)) < 6)
12661 return;
12662
12663 if (drm_crtc_vblank_get(crtc))
12664 return;
12665
12666 wait = kmalloc(sizeof(*wait), GFP_KERNEL);
12667 if (!wait) {
12668 drm_crtc_vblank_put(crtc);
12669 return;
12670 }
12671
12672 wait->request = to_request(dma_fence_get(fence));
12673 wait->crtc = crtc;
12674
12675 wait->wait.func = do_rps_boost;
12676 wait->wait.flags = 0;
12677
12678 add_wait_queue(drm_crtc_vblank_waitqueue(crtc), &wait->wait);
12679}
12680
Matt Roper6beb8c232014-12-01 15:40:14 -080012681/**
12682 * intel_prepare_plane_fb - Prepare fb for usage on plane
12683 * @plane: drm plane to prepare for
12684 * @fb: framebuffer to prepare for presentation
12685 *
12686 * Prepares a framebuffer for usage on a display plane. Generally this
12687 * involves pinning the underlying object and updating the frontbuffer tracking
12688 * bits. Some older platforms need special physical address handling for
12689 * cursor planes.
12690 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012691 * Must be called with struct_mutex held.
12692 *
Matt Roper6beb8c232014-12-01 15:40:14 -080012693 * Returns 0 on success, negative error code on failure.
12694 */
12695int
12696intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010012697 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070012698{
Chris Wilsonc004a902016-10-28 13:58:45 +010012699 struct intel_atomic_state *intel_state =
12700 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000012701 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020012702 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080012703 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020012704 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010012705 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070012706
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012707 if (old_obj) {
12708 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010012709 drm_atomic_get_existing_crtc_state(new_state->state,
12710 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012711
12712 /* Big Hammer, we also need to ensure that any pending
12713 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
12714 * current scanout is retired before unpinning the old
12715 * framebuffer. Note that we rely on userspace rendering
12716 * into the buffer attached to the pipe they are waiting
12717 * on. If not, userspace generates a GPU hang with IPEHR
12718 * point to the MI_WAIT_FOR_EVENT.
12719 *
12720 * This should only fail upon a hung GPU, in which case we
12721 * can safely continue.
12722 */
Chris Wilsonc004a902016-10-28 13:58:45 +010012723 if (needs_modeset(crtc_state)) {
12724 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12725 old_obj->resv, NULL,
12726 false, 0,
12727 GFP_KERNEL);
12728 if (ret < 0)
12729 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010012730 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012731 }
12732
Chris Wilsonc004a902016-10-28 13:58:45 +010012733 if (new_state->fence) { /* explicit fencing */
12734 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
12735 new_state->fence,
12736 I915_FENCE_TIMEOUT,
12737 GFP_KERNEL);
12738 if (ret < 0)
12739 return ret;
12740 }
12741
Chris Wilsonc37efb92016-06-17 08:28:47 +010012742 if (!obj)
12743 return 0;
12744
Chris Wilson4d3088c2017-07-26 17:00:38 +010012745 ret = i915_gem_object_pin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010012746 if (ret)
12747 return ret;
12748
Chris Wilson4d3088c2017-07-26 17:00:38 +010012749 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
12750 if (ret) {
12751 i915_gem_object_unpin_pages(obj);
12752 return ret;
12753 }
12754
Chris Wilsonfd700752017-07-26 17:00:36 +010012755 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
12756 INTEL_INFO(dev_priv)->cursor_needs_physical) {
12757 const int align = intel_cursor_alignment(dev_priv);
12758
12759 ret = i915_gem_object_attach_phys(obj, align);
12760 } else {
12761 struct i915_vma *vma;
12762
12763 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
12764 if (!IS_ERR(vma))
12765 to_intel_plane_state(new_state)->vma = vma;
12766 else
12767 ret = PTR_ERR(vma);
12768 }
12769
12770 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
12771
12772 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson4d3088c2017-07-26 17:00:38 +010012773 i915_gem_object_unpin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010012774 if (ret)
12775 return ret;
12776
Chris Wilsonc004a902016-10-28 13:58:45 +010012777 if (!new_state->fence) { /* implicit fencing */
Chris Wilson74d290f2017-08-17 13:37:06 +010012778 struct dma_fence *fence;
12779
Chris Wilsonc004a902016-10-28 13:58:45 +010012780 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12781 obj->resv, NULL,
12782 false, I915_FENCE_TIMEOUT,
12783 GFP_KERNEL);
12784 if (ret < 0)
12785 return ret;
Chris Wilson74d290f2017-08-17 13:37:06 +010012786
12787 fence = reservation_object_get_excl_rcu(obj->resv);
12788 if (fence) {
12789 add_rps_boost_after_vblank(new_state->crtc, fence);
12790 dma_fence_put(fence);
12791 }
12792 } else {
12793 add_rps_boost_after_vblank(new_state->crtc, new_state->fence);
Chris Wilsonc004a902016-10-28 13:58:45 +010012794 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012795
Chris Wilsond07f0e52016-10-28 13:58:44 +010012796 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080012797}
12798
Matt Roper38f3ce32014-12-02 07:45:25 -080012799/**
12800 * intel_cleanup_plane_fb - Cleans up an fb after plane use
12801 * @plane: drm plane to clean up for
12802 * @fb: old framebuffer that was on plane
12803 *
12804 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012805 *
12806 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080012807 */
12808void
12809intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010012810 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080012811{
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012812 struct i915_vma *vma;
Matt Roper38f3ce32014-12-02 07:45:25 -080012813
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012814 /* Should only be called after a successful intel_prepare_plane_fb()! */
12815 vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010012816 if (vma) {
12817 mutex_lock(&plane->dev->struct_mutex);
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012818 intel_unpin_fb_vma(vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010012819 mutex_unlock(&plane->dev->struct_mutex);
12820 }
Matt Roper465c1202014-05-29 08:06:54 -070012821}
12822
Chandra Konduru6156a452015-04-27 13:48:39 -070012823int
12824skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
12825{
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012826 struct drm_i915_private *dev_priv;
Chandra Konduru6156a452015-04-27 13:48:39 -070012827 int max_scale;
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012828 int crtc_clock, max_dotclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070012829
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010012830 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070012831 return DRM_PLANE_HELPER_NO_SCALING;
12832
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012833 dev_priv = to_i915(intel_crtc->base.dev);
Chandra Konduru6156a452015-04-27 13:48:39 -070012834
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012835 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
12836 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
12837
Rodrigo Vivi43037c82017-10-03 15:31:42 -070012838 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012839 max_dotclk *= 2;
12840
12841 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070012842 return DRM_PLANE_HELPER_NO_SCALING;
12843
12844 /*
12845 * skl max scale is lower of:
12846 * close to 3 but not 3, -1 is for that purpose
12847 * or
12848 * cdclk/crtc_clock
12849 */
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012850 max_scale = min((1 << 16) * 3 - 1,
12851 (1 << 8) * ((max_dotclk << 8) / crtc_clock));
Chandra Konduru6156a452015-04-27 13:48:39 -070012852
12853 return max_scale;
12854}
12855
Matt Roper465c1202014-05-29 08:06:54 -070012856static int
Ville Syrjälä282dbf92017-03-27 21:55:33 +030012857intel_check_primary_plane(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020012858 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012859 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070012860{
Ville Syrjälä282dbf92017-03-27 21:55:33 +030012861 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Matt Roper2b875c22014-12-01 15:40:13 -080012862 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070012863 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020012864 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
12865 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012866 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012867
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012868 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020012869 /* use scaler when colorkey is not required */
12870 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
12871 min_scale = 1;
12872 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
12873 }
Sonika Jindald8106362015-04-10 14:37:28 +053012874 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070012875 }
Sonika Jindald8106362015-04-10 14:37:28 +053012876
Daniel Vettercc926382016-08-15 10:41:47 +020012877 ret = drm_plane_helper_check_state(&state->base,
12878 &state->clip,
12879 min_scale, max_scale,
12880 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012881 if (ret)
12882 return ret;
12883
Daniel Vettercc926382016-08-15 10:41:47 +020012884 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012885 return 0;
12886
12887 if (INTEL_GEN(dev_priv) >= 9) {
12888 ret = skl_check_plane_surface(state);
12889 if (ret)
12890 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020012891
12892 state->ctl = skl_plane_ctl(crtc_state, state);
12893 } else {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +020012894 ret = i9xx_check_plane_surface(state);
12895 if (ret)
12896 return ret;
12897
Ville Syrjäläa0864d52017-03-23 21:27:09 +020012898 state->ctl = i9xx_plane_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012899 }
12900
James Ausmus4036c782017-11-13 10:11:28 -080012901 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
12902 state->color_ctl = glk_plane_color_ctl(crtc_state, state);
12903
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012904 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070012905}
12906
Daniel Vetter5a21b662016-05-24 17:13:53 +020012907static void intel_begin_crtc_commit(struct drm_crtc *crtc,
12908 struct drm_crtc_state *old_crtc_state)
12909{
12910 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040012911 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012912 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012913 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020012914 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012915 struct intel_atomic_state *old_intel_state =
12916 to_intel_atomic_state(old_crtc_state->state);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012917 struct intel_crtc_state *intel_cstate =
12918 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
12919 bool modeset = needs_modeset(&intel_cstate->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012920
Maarten Lankhorst567f0792017-02-28 15:28:47 +010012921 if (!modeset &&
12922 (intel_cstate->base.color_mgmt_changed ||
12923 intel_cstate->update_pipe)) {
Ville Syrjälä5c857e62017-08-23 18:22:20 +030012924 intel_color_set_csc(&intel_cstate->base);
12925 intel_color_load_luts(&intel_cstate->base);
Maarten Lankhorst567f0792017-02-28 15:28:47 +010012926 }
12927
Daniel Vetter5a21b662016-05-24 17:13:53 +020012928 /* Perform vblank evasion around commit operation */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012929 intel_pipe_update_start(intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012930
12931 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012932 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012933
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012934 if (intel_cstate->update_pipe)
Ville Syrjälä1a15b772017-08-23 18:22:25 +030012935 intel_update_pipe_config(old_intel_cstate, intel_cstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012936 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012937 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040012938
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012939out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012940 if (dev_priv->display.atomic_update_watermarks)
12941 dev_priv->display.atomic_update_watermarks(old_intel_state,
12942 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012943}
12944
12945static void intel_finish_crtc_commit(struct drm_crtc *crtc,
12946 struct drm_crtc_state *old_crtc_state)
12947{
Maarten Lankhorst33a49862017-11-13 15:40:43 +010012948 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012949 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012950 struct intel_atomic_state *old_intel_state =
12951 to_intel_atomic_state(old_crtc_state->state);
12952 struct intel_crtc_state *new_crtc_state =
12953 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012954
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012955 intel_pipe_update_end(new_crtc_state);
Maarten Lankhorst33a49862017-11-13 15:40:43 +010012956
12957 if (new_crtc_state->update_pipe &&
12958 !needs_modeset(&new_crtc_state->base) &&
12959 old_crtc_state->mode.private_flags & I915_MODE_FLAG_INHERITED) {
12960 if (!IS_GEN2(dev_priv))
12961 intel_set_cpu_fifo_underrun_reporting(dev_priv, intel_crtc->pipe, true);
12962
12963 if (new_crtc_state->has_pch_encoder) {
12964 enum pipe pch_transcoder =
12965 intel_crtc_pch_transcoder(intel_crtc);
12966
12967 intel_set_pch_fifo_underrun_reporting(dev_priv, pch_transcoder, true);
12968 }
12969 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012970}
12971
Matt Ropercf4c7c12014-12-04 10:27:42 -080012972/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012973 * intel_plane_destroy - destroy a plane
12974 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012975 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012976 * Common destruction function for all types of planes (primary, cursor,
12977 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012978 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012979void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012980{
Matt Roper465c1202014-05-29 08:06:54 -070012981 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030012982 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070012983}
12984
Ben Widawsky714244e2017-08-01 09:58:16 -070012985static bool i8xx_mod_supported(uint32_t format, uint64_t modifier)
12986{
12987 switch (format) {
12988 case DRM_FORMAT_C8:
12989 case DRM_FORMAT_RGB565:
12990 case DRM_FORMAT_XRGB1555:
12991 case DRM_FORMAT_XRGB8888:
12992 return modifier == DRM_FORMAT_MOD_LINEAR ||
12993 modifier == I915_FORMAT_MOD_X_TILED;
12994 default:
12995 return false;
12996 }
12997}
12998
12999static bool i965_mod_supported(uint32_t format, uint64_t modifier)
13000{
13001 switch (format) {
13002 case DRM_FORMAT_C8:
13003 case DRM_FORMAT_RGB565:
13004 case DRM_FORMAT_XRGB8888:
13005 case DRM_FORMAT_XBGR8888:
13006 case DRM_FORMAT_XRGB2101010:
13007 case DRM_FORMAT_XBGR2101010:
13008 return modifier == DRM_FORMAT_MOD_LINEAR ||
13009 modifier == I915_FORMAT_MOD_X_TILED;
13010 default:
13011 return false;
13012 }
13013}
13014
13015static bool skl_mod_supported(uint32_t format, uint64_t modifier)
13016{
13017 switch (format) {
13018 case DRM_FORMAT_XRGB8888:
13019 case DRM_FORMAT_XBGR8888:
13020 case DRM_FORMAT_ARGB8888:
13021 case DRM_FORMAT_ABGR8888:
13022 if (modifier == I915_FORMAT_MOD_Yf_TILED_CCS ||
13023 modifier == I915_FORMAT_MOD_Y_TILED_CCS)
13024 return true;
13025 /* fall through */
13026 case DRM_FORMAT_RGB565:
13027 case DRM_FORMAT_XRGB2101010:
13028 case DRM_FORMAT_XBGR2101010:
13029 case DRM_FORMAT_YUYV:
13030 case DRM_FORMAT_YVYU:
13031 case DRM_FORMAT_UYVY:
13032 case DRM_FORMAT_VYUY:
13033 if (modifier == I915_FORMAT_MOD_Yf_TILED)
13034 return true;
13035 /* fall through */
13036 case DRM_FORMAT_C8:
13037 if (modifier == DRM_FORMAT_MOD_LINEAR ||
13038 modifier == I915_FORMAT_MOD_X_TILED ||
13039 modifier == I915_FORMAT_MOD_Y_TILED)
13040 return true;
13041 /* fall through */
13042 default:
13043 return false;
13044 }
13045}
13046
13047static bool intel_primary_plane_format_mod_supported(struct drm_plane *plane,
13048 uint32_t format,
13049 uint64_t modifier)
13050{
13051 struct drm_i915_private *dev_priv = to_i915(plane->dev);
13052
13053 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
13054 return false;
13055
13056 if ((modifier >> 56) != DRM_FORMAT_MOD_VENDOR_INTEL &&
13057 modifier != DRM_FORMAT_MOD_LINEAR)
13058 return false;
13059
13060 if (INTEL_GEN(dev_priv) >= 9)
13061 return skl_mod_supported(format, modifier);
13062 else if (INTEL_GEN(dev_priv) >= 4)
13063 return i965_mod_supported(format, modifier);
13064 else
13065 return i8xx_mod_supported(format, modifier);
13066
13067 unreachable();
13068}
13069
13070static bool intel_cursor_plane_format_mod_supported(struct drm_plane *plane,
13071 uint32_t format,
13072 uint64_t modifier)
13073{
13074 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
13075 return false;
13076
13077 return modifier == DRM_FORMAT_MOD_LINEAR && format == DRM_FORMAT_ARGB8888;
13078}
13079
13080static struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013081 .update_plane = drm_atomic_helper_update_plane,
13082 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013083 .destroy = intel_plane_destroy,
Matt Ropera98b3432015-01-21 16:35:43 -080013084 .atomic_get_property = intel_plane_atomic_get_property,
13085 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013086 .atomic_duplicate_state = intel_plane_duplicate_state,
13087 .atomic_destroy_state = intel_plane_destroy_state,
Ben Widawsky714244e2017-08-01 09:58:16 -070013088 .format_mod_supported = intel_primary_plane_format_mod_supported,
Matt Roper465c1202014-05-29 08:06:54 -070013089};
13090
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013091static int
13092intel_legacy_cursor_update(struct drm_plane *plane,
13093 struct drm_crtc *crtc,
13094 struct drm_framebuffer *fb,
13095 int crtc_x, int crtc_y,
13096 unsigned int crtc_w, unsigned int crtc_h,
13097 uint32_t src_x, uint32_t src_y,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013098 uint32_t src_w, uint32_t src_h,
13099 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013100{
13101 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13102 int ret;
13103 struct drm_plane_state *old_plane_state, *new_plane_state;
13104 struct intel_plane *intel_plane = to_intel_plane(plane);
13105 struct drm_framebuffer *old_fb;
13106 struct drm_crtc_state *crtc_state = crtc->state;
Chris Wilsonfd700752017-07-26 17:00:36 +010013107 struct i915_vma *old_vma, *vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013108
13109 /*
13110 * When crtc is inactive or there is a modeset pending,
13111 * wait for it to complete in the slowpath
13112 */
13113 if (!crtc_state->active || needs_modeset(crtc_state) ||
13114 to_intel_crtc_state(crtc_state)->update_pipe)
13115 goto slow;
13116
13117 old_plane_state = plane->state;
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013118 /*
13119 * Don't do an async update if there is an outstanding commit modifying
13120 * the plane. This prevents our async update's changes from getting
13121 * overridden by a previous synchronous update's state.
13122 */
13123 if (old_plane_state->commit &&
13124 !try_wait_for_completion(&old_plane_state->commit->hw_done))
13125 goto slow;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013126
13127 /*
13128 * If any parameters change that may affect watermarks,
13129 * take the slowpath. Only changing fb or position should be
13130 * in the fastpath.
13131 */
13132 if (old_plane_state->crtc != crtc ||
13133 old_plane_state->src_w != src_w ||
13134 old_plane_state->src_h != src_h ||
13135 old_plane_state->crtc_w != crtc_w ||
13136 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013137 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013138 goto slow;
13139
13140 new_plane_state = intel_plane_duplicate_state(plane);
13141 if (!new_plane_state)
13142 return -ENOMEM;
13143
13144 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13145
13146 new_plane_state->src_x = src_x;
13147 new_plane_state->src_y = src_y;
13148 new_plane_state->src_w = src_w;
13149 new_plane_state->src_h = src_h;
13150 new_plane_state->crtc_x = crtc_x;
13151 new_plane_state->crtc_y = crtc_y;
13152 new_plane_state->crtc_w = crtc_w;
13153 new_plane_state->crtc_h = crtc_h;
13154
13155 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
Ville Syrjäläb2b55502017-08-23 18:22:23 +030013156 to_intel_crtc_state(crtc->state), /* FIXME need a new crtc state? */
13157 to_intel_plane_state(plane->state),
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013158 to_intel_plane_state(new_plane_state));
13159 if (ret)
13160 goto out_free;
13161
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013162 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13163 if (ret)
13164 goto out_free;
13165
13166 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
Ville Syrjäläfabac482017-03-27 21:55:43 +030013167 int align = intel_cursor_alignment(dev_priv);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013168
13169 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
13170 if (ret) {
13171 DRM_DEBUG_KMS("failed to attach phys object\n");
13172 goto out_unlock;
13173 }
13174 } else {
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013175 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
13176 if (IS_ERR(vma)) {
13177 DRM_DEBUG_KMS("failed to pin object\n");
13178
13179 ret = PTR_ERR(vma);
13180 goto out_unlock;
13181 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013182
13183 to_intel_plane_state(new_plane_state)->vma = vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013184 }
13185
13186 old_fb = old_plane_state->fb;
13187
13188 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13189 intel_plane->frontbuffer_bit);
13190
13191 /* Swap plane state */
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013192 plane->state = new_plane_state;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013193
Ville Syrjälä72259532017-03-02 19:15:05 +020013194 if (plane->state->visible) {
13195 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013196 intel_plane->update_plane(intel_plane,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013197 to_intel_crtc_state(crtc->state),
13198 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013199 } else {
13200 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013201 intel_plane->disable_plane(intel_plane, to_intel_crtc(crtc));
Ville Syrjälä72259532017-03-02 19:15:05 +020013202 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013203
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013204 old_vma = fetch_and_zero(&to_intel_plane_state(old_plane_state)->vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010013205 if (old_vma)
13206 intel_unpin_fb_vma(old_vma);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013207
13208out_unlock:
13209 mutex_unlock(&dev_priv->drm.struct_mutex);
13210out_free:
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013211 if (ret)
13212 intel_plane_destroy_state(plane, new_plane_state);
13213 else
13214 intel_plane_destroy_state(plane, old_plane_state);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013215 return ret;
13216
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013217slow:
13218 return drm_atomic_helper_update_plane(plane, crtc, fb,
13219 crtc_x, crtc_y, crtc_w, crtc_h,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013220 src_x, src_y, src_w, src_h, ctx);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013221}
13222
13223static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13224 .update_plane = intel_legacy_cursor_update,
13225 .disable_plane = drm_atomic_helper_disable_plane,
13226 .destroy = intel_plane_destroy,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013227 .atomic_get_property = intel_plane_atomic_get_property,
13228 .atomic_set_property = intel_plane_atomic_set_property,
13229 .atomic_duplicate_state = intel_plane_duplicate_state,
13230 .atomic_destroy_state = intel_plane_destroy_state,
Ben Widawsky714244e2017-08-01 09:58:16 -070013231 .format_mod_supported = intel_cursor_plane_format_mod_supported,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013232};
13233
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013234static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013235intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013236{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013237 struct intel_plane *primary = NULL;
13238 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013239 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013240 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013241 unsigned int num_formats;
Ben Widawsky714244e2017-08-01 09:58:16 -070013242 const uint64_t *modifiers;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013243 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013244
13245 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013246 if (!primary) {
13247 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013248 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013249 }
Matt Roper465c1202014-05-29 08:06:54 -070013250
Matt Roper8e7d6882015-01-21 16:35:41 -080013251 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013252 if (!state) {
13253 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013254 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013255 }
13256
Matt Roper8e7d6882015-01-21 16:35:41 -080013257 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013258
Matt Roper465c1202014-05-29 08:06:54 -070013259 primary->can_scale = false;
13260 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013261 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070013262 primary->can_scale = true;
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013263 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013264 }
Matt Roper465c1202014-05-29 08:06:54 -070013265 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013266 /*
13267 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13268 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13269 */
13270 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
Ville Syrjäläed150302017-11-17 21:19:10 +020013271 primary->i9xx_plane = (enum i9xx_plane_id) !pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013272 else
Ville Syrjäläed150302017-11-17 21:19:10 +020013273 primary->i9xx_plane = (enum i9xx_plane_id) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013274 primary->id = PLANE_PRIMARY;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013275 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013276 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013277
Ben Widawsky714244e2017-08-01 09:58:16 -070013278 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013279 intel_primary_formats = skl_primary_formats;
13280 num_formats = ARRAY_SIZE(skl_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013281 modifiers = skl_format_modifiers_ccs;
13282
Juha-Pekka Heikkila9a8cc572017-10-17 23:08:09 +030013283 primary->update_plane = skl_update_plane;
Juha-Pekka Heikkila779d4d82017-10-17 23:08:10 +030013284 primary->disable_plane = skl_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013285 primary->get_hw_state = skl_plane_get_hw_state;
Ben Widawsky714244e2017-08-01 09:58:16 -070013286 } else if (INTEL_GEN(dev_priv) >= 9) {
13287 intel_primary_formats = skl_primary_formats;
13288 num_formats = ARRAY_SIZE(skl_primary_formats);
13289 if (pipe < PIPE_C)
13290 modifiers = skl_format_modifiers_ccs;
13291 else
13292 modifiers = skl_format_modifiers_noccs;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013293
Juha-Pekka Heikkila9a8cc572017-10-17 23:08:09 +030013294 primary->update_plane = skl_update_plane;
Juha-Pekka Heikkila779d4d82017-10-17 23:08:10 +030013295 primary->disable_plane = skl_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013296 primary->get_hw_state = skl_plane_get_hw_state;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013297 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013298 intel_primary_formats = i965_primary_formats;
13299 num_formats = ARRAY_SIZE(i965_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013300 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013301
Ville Syrjäläed150302017-11-17 21:19:10 +020013302 primary->update_plane = i9xx_update_plane;
13303 primary->disable_plane = i9xx_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013304 primary->get_hw_state = i9xx_plane_get_hw_state;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013305 } else {
13306 intel_primary_formats = i8xx_primary_formats;
13307 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013308 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013309
Ville Syrjäläed150302017-11-17 21:19:10 +020013310 primary->update_plane = i9xx_update_plane;
13311 primary->disable_plane = i9xx_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013312 primary->get_hw_state = i9xx_plane_get_hw_state;
Matt Roper465c1202014-05-29 08:06:54 -070013313 }
13314
Ville Syrjälä580503c2016-10-31 22:37:00 +020013315 if (INTEL_GEN(dev_priv) >= 9)
13316 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13317 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013318 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013319 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013320 DRM_PLANE_TYPE_PRIMARY,
13321 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013322 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013323 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13324 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013325 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013326 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013327 DRM_PLANE_TYPE_PRIMARY,
13328 "primary %c", pipe_name(pipe));
13329 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013330 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13331 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013332 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013333 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013334 DRM_PLANE_TYPE_PRIMARY,
Ville Syrjäläed150302017-11-17 21:19:10 +020013335 "plane %c",
13336 plane_name(primary->i9xx_plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013337 if (ret)
13338 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013339
Dave Airlie5481e272016-10-25 16:36:13 +100013340 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013341 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013342 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13343 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013344 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13345 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013346 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
13347 DRM_MODE_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013348 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013349 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013350 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013351 } else {
Robert Fossc2c446a2017-05-19 16:50:17 -040013352 supported_rotations = DRM_MODE_ROTATE_0;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013353 }
13354
Dave Airlie5481e272016-10-25 16:36:13 +100013355 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013356 drm_plane_create_rotation_property(&primary->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013357 DRM_MODE_ROTATE_0,
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013358 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013359
Matt Roperea2c67b2014-12-23 10:41:52 -080013360 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13361
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013362 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013363
13364fail:
13365 kfree(state);
13366 kfree(primary);
13367
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013368 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013369}
13370
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013371static struct intel_plane *
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013372intel_cursor_plane_create(struct drm_i915_private *dev_priv,
13373 enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013374{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013375 struct intel_plane *cursor = NULL;
13376 struct intel_plane_state *state = NULL;
13377 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013378
13379 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013380 if (!cursor) {
13381 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013382 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013383 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013384
Matt Roper8e7d6882015-01-21 16:35:41 -080013385 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013386 if (!state) {
13387 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013388 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013389 }
13390
Matt Roper8e7d6882015-01-21 16:35:41 -080013391 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013392
Matt Roper3d7d6512014-06-10 08:28:13 -070013393 cursor->can_scale = false;
13394 cursor->max_downscale = 1;
13395 cursor->pipe = pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +020013396 cursor->i9xx_plane = (enum i9xx_plane_id) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013397 cursor->id = PLANE_CURSOR;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013398 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013399
13400 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
13401 cursor->update_plane = i845_update_cursor;
13402 cursor->disable_plane = i845_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013403 cursor->get_hw_state = i845_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013404 cursor->check_plane = i845_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013405 } else {
13406 cursor->update_plane = i9xx_update_cursor;
13407 cursor->disable_plane = i9xx_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013408 cursor->get_hw_state = i9xx_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013409 cursor->check_plane = i9xx_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013410 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013411
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030013412 cursor->cursor.base = ~0;
13413 cursor->cursor.cntl = ~0;
Ville Syrjälä024faac2017-03-27 21:55:42 +030013414
13415 if (IS_I845G(dev_priv) || IS_I865G(dev_priv) || HAS_CUR_FBC(dev_priv))
13416 cursor->cursor.size = ~0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013417
Ville Syrjälä580503c2016-10-31 22:37:00 +020013418 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013419 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013420 intel_cursor_formats,
13421 ARRAY_SIZE(intel_cursor_formats),
Ben Widawsky714244e2017-08-01 09:58:16 -070013422 cursor_format_modifiers,
13423 DRM_PLANE_TYPE_CURSOR,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013424 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013425 if (ret)
13426 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013427
Dave Airlie5481e272016-10-25 16:36:13 +100013428 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013429 drm_plane_create_rotation_property(&cursor->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013430 DRM_MODE_ROTATE_0,
13431 DRM_MODE_ROTATE_0 |
13432 DRM_MODE_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013433
Ville Syrjälä580503c2016-10-31 22:37:00 +020013434 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013435 state->scaler_id = -1;
13436
Matt Roperea2c67b2014-12-23 10:41:52 -080013437 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13438
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013439 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013440
13441fail:
13442 kfree(state);
13443 kfree(cursor);
13444
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013445 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013446}
13447
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013448static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13449 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013450{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013451 struct intel_crtc_scaler_state *scaler_state =
13452 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013453 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013454 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013455
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013456 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13457 if (!crtc->num_scalers)
13458 return;
13459
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013460 for (i = 0; i < crtc->num_scalers; i++) {
13461 struct intel_scaler *scaler = &scaler_state->scalers[i];
13462
13463 scaler->in_use = 0;
13464 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013465 }
13466
13467 scaler_state->scaler_id = -1;
13468}
13469
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013470static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013471{
13472 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013473 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013474 struct intel_plane *primary = NULL;
13475 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013476 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013477
Daniel Vetter955382f2013-09-19 14:05:45 +020013478 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013479 if (!intel_crtc)
13480 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013481
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013482 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013483 if (!crtc_state) {
13484 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013485 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013486 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013487 intel_crtc->config = crtc_state;
13488 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013489 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013490
Ville Syrjälä580503c2016-10-31 22:37:00 +020013491 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013492 if (IS_ERR(primary)) {
13493 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013494 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013495 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013496 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013497
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013498 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013499 struct intel_plane *plane;
13500
Ville Syrjälä580503c2016-10-31 22:37:00 +020013501 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013502 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013503 ret = PTR_ERR(plane);
13504 goto fail;
13505 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013506 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013507 }
13508
Ville Syrjälä580503c2016-10-31 22:37:00 +020013509 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013510 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013511 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070013512 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013513 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013514 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013515
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013516 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013517 &primary->base, &cursor->base,
13518 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030013519 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070013520 if (ret)
13521 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013522
Jesse Barnes80824002009-09-10 15:28:06 -070013523 intel_crtc->pipe = pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013524
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013525 /* initialize shared scalers */
13526 intel_crtc_init_scalers(intel_crtc, crtc_state);
13527
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013528 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
Ville Syrjäläb1558c72017-11-17 21:19:15 +020013529 dev_priv->plane_to_crtc_mapping[primary->i9xx_plane] != NULL);
13530 dev_priv->plane_to_crtc_mapping[primary->i9xx_plane] = intel_crtc;
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020013531 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013532
Jesse Barnes79e53942008-11-07 14:24:08 -080013533 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013534
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013535 intel_color_init(&intel_crtc->base);
13536
Daniel Vetter87b6b102014-05-15 15:33:46 +020013537 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013538
13539 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013540
13541fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013542 /*
13543 * drm_mode_config_cleanup() will free up any
13544 * crtcs/planes already initialized.
13545 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013546 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013547 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013548
13549 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013550}
13551
Jesse Barnes752aa882013-10-31 18:55:49 +020013552enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13553{
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013554 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013555
Rob Clark51fd3712013-11-19 12:10:12 -050013556 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013557
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013558 if (!connector->base.state->crtc)
Jesse Barnes752aa882013-10-31 18:55:49 +020013559 return INVALID_PIPE;
13560
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013561 return to_intel_crtc(connector->base.state->crtc)->pipe;
Jesse Barnes752aa882013-10-31 18:55:49 +020013562}
13563
Carl Worth08d7b3d2009-04-29 14:43:54 -070013564int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013565 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013566{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013567 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013568 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013569 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013570
Keith Packard418da172017-03-14 23:25:07 -070013571 drmmode_crtc = drm_crtc_find(dev, file, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010013572 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013573 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013574
Rob Clark7707e652014-07-17 23:30:04 -040013575 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013576 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013577
Daniel Vetterc05422d2009-08-11 16:05:30 +020013578 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013579}
13580
Daniel Vetter66a92782012-07-12 20:08:18 +020013581static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013582{
Daniel Vetter66a92782012-07-12 20:08:18 +020013583 struct drm_device *dev = encoder->base.dev;
13584 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013585 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013586 int entry = 0;
13587
Damien Lespiaub2784e12014-08-05 11:29:37 +010013588 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013589 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013590 index_mask |= (1 << entry);
13591
Jesse Barnes79e53942008-11-07 14:24:08 -080013592 entry++;
13593 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013594
Jesse Barnes79e53942008-11-07 14:24:08 -080013595 return index_mask;
13596}
13597
Ville Syrjälä646d5772016-10-31 22:37:14 +020013598static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000013599{
Ville Syrjälä646d5772016-10-31 22:37:14 +020013600 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000013601 return false;
13602
13603 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13604 return false;
13605
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013606 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013607 return false;
13608
13609 return true;
13610}
13611
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013612static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013613{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013614 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000013615 return false;
13616
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013617 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013618 return false;
13619
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013620 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013621 return false;
13622
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013623 if (HAS_PCH_LPT_H(dev_priv) &&
13624 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020013625 return false;
13626
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013627 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013628 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013629 return false;
13630
Ville Syrjäläe4abb732015-12-01 23:31:33 +020013631 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013632 return false;
13633
13634 return true;
13635}
13636
Imre Deak8090ba82016-08-10 14:07:33 +030013637void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
13638{
13639 int pps_num;
13640 int pps_idx;
13641
13642 if (HAS_DDI(dev_priv))
13643 return;
13644 /*
13645 * This w/a is needed at least on CPT/PPT, but to be sure apply it
13646 * everywhere where registers can be write protected.
13647 */
13648 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13649 pps_num = 2;
13650 else
13651 pps_num = 1;
13652
13653 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
13654 u32 val = I915_READ(PP_CONTROL(pps_idx));
13655
13656 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
13657 I915_WRITE(PP_CONTROL(pps_idx), val);
13658 }
13659}
13660
Imre Deak44cb7342016-08-10 14:07:29 +030013661static void intel_pps_init(struct drm_i915_private *dev_priv)
13662{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020013663 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030013664 dev_priv->pps_mmio_base = PCH_PPS_BASE;
13665 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13666 dev_priv->pps_mmio_base = VLV_PPS_BASE;
13667 else
13668 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030013669
13670 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030013671}
13672
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013673static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080013674{
Chris Wilson4ef69c72010-09-09 15:14:28 +010013675 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013676 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013677
Imre Deak44cb7342016-08-10 14:07:29 +030013678 intel_pps_init(dev_priv);
13679
Imre Deak97a824e12016-06-21 11:51:47 +030013680 /*
13681 * intel_edp_init_connector() depends on this completing first, to
13682 * prevent the registeration of both eDP and LVDS and the incorrect
13683 * sharing of the PPS.
13684 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013685 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013686
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013687 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013688 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013689
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020013690 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053013691 /*
13692 * FIXME: Broxton doesn't support port detection via the
13693 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13694 * detect the ports.
13695 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013696 intel_ddi_init(dev_priv, PORT_A);
13697 intel_ddi_init(dev_priv, PORT_B);
13698 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020013699
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013700 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013701 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013702 int found;
13703
Jesse Barnesde31fac2015-03-06 15:53:32 -080013704 /*
13705 * Haswell uses DDI functions to detect digital outputs.
13706 * On SKL pre-D0 the strap isn't connected, so we assume
13707 * it's there.
13708 */
Ville Syrjälä77179402015-09-18 20:03:35 +030013709 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013710 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080013711 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013712 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013713
13714 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13715 * register */
13716 found = I915_READ(SFUSE_STRAP);
13717
13718 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013719 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013720 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013721 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013722 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013723 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013724 /*
13725 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
13726 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080013727 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013728 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
13729 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
13730 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013731 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013732
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010013733 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013734 int found;
Jani Nikula7b91bf72017-08-18 12:30:19 +030013735 dpd_is_edp = intel_dp_is_port_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020013736
Ville Syrjälä646d5772016-10-31 22:37:14 +020013737 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013738 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013739
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013740 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080013741 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013742 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013743 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013744 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013745 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013746 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013747 }
13748
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013749 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013750 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013751
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013752 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013753 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013754
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013755 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013756 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013757
Daniel Vetter270b3042012-10-27 15:52:05 +020013758 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013759 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013760 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030013761 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010013762
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013763 /*
13764 * The DP_DETECTED bit is the latched state of the DDC
13765 * SDA pin at boot. However since eDP doesn't require DDC
13766 * (no way to plug in a DP->HDMI dongle) the DDC pins for
13767 * eDP ports may have been muxed to an alternate function.
13768 * Thus we can't rely on the DP_DETECTED bit alone to detect
13769 * eDP ports. Consult the VBT as well as DP_DETECTED to
13770 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030013771 *
13772 * Sadly the straps seem to be missing sometimes even for HDMI
13773 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
13774 * and VBT for the presence of the port. Additionally we can't
13775 * trust the port type the VBT declares as we've seen at least
13776 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013777 */
Jani Nikula7b91bf72017-08-18 12:30:19 +030013778 has_edp = intel_dp_is_port_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013779 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
13780 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013781 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013782 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013783 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030013784
Jani Nikula7b91bf72017-08-18 12:30:19 +030013785 has_edp = intel_dp_is_port_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013786 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
13787 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013788 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013789 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013790 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053013791
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013792 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030013793 /*
13794 * eDP not supported on port D,
13795 * so no need to worry about it
13796 */
13797 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
13798 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013799 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013800 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013801 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030013802 }
13803
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013804 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013805 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013806 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080013807
Paulo Zanonie2debe92013-02-18 19:00:27 -030013808 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013809 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013810 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013811 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013812 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013813 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013814 }
Ma Ling27185ae2009-08-24 13:50:23 +080013815
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013816 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013817 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080013818 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013819
13820 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013821
Paulo Zanonie2debe92013-02-18 19:00:27 -030013822 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013823 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013824 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013825 }
Ma Ling27185ae2009-08-24 13:50:23 +080013826
Paulo Zanonie2debe92013-02-18 19:00:27 -030013827 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013828
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013829 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013830 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013831 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013832 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013833 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013834 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080013835 }
Ma Ling27185ae2009-08-24 13:50:23 +080013836
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013837 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013838 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013839 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013840 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013841
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000013842 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013843 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013844
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013845 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070013846
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013847 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010013848 encoder->base.possible_crtcs = encoder->crtc_mask;
13849 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020013850 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080013851 }
Chris Wilson47356eb2011-01-11 17:06:04 +000013852
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013853 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020013854
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013855 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080013856}
13857
13858static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
13859{
13860 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080013861
Daniel Vetteref2d6332014-02-10 18:00:38 +010013862 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000013863
Chris Wilsondd689282017-03-01 15:41:28 +000013864 i915_gem_object_lock(intel_fb->obj);
13865 WARN_ON(!intel_fb->obj->framebuffer_references--);
13866 i915_gem_object_unlock(intel_fb->obj);
13867
Chris Wilsonf8c417c2016-07-20 13:31:53 +010013868 i915_gem_object_put(intel_fb->obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000013869
Jesse Barnes79e53942008-11-07 14:24:08 -080013870 kfree(intel_fb);
13871}
13872
13873static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000013874 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080013875 unsigned int *handle)
13876{
13877 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000013878 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080013879
Chris Wilsoncc917ab2015-10-13 14:22:26 +010013880 if (obj->userptr.mm) {
13881 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
13882 return -EINVAL;
13883 }
13884
Chris Wilson05394f32010-11-08 19:18:58 +000013885 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080013886}
13887
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013888static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
13889 struct drm_file *file,
13890 unsigned flags, unsigned color,
13891 struct drm_clip_rect *clips,
13892 unsigned num_clips)
13893{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000013894 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013895
Chris Wilson5a97bcc2017-02-22 11:40:46 +000013896 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000013897 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013898
13899 return 0;
13900}
13901
Jesse Barnes79e53942008-11-07 14:24:08 -080013902static const struct drm_framebuffer_funcs intel_fb_funcs = {
13903 .destroy = intel_user_framebuffer_destroy,
13904 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013905 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080013906};
13907
Damien Lespiaub3218032015-02-27 11:15:18 +000013908static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013909u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
13910 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000013911{
Chris Wilson24dbf512017-02-15 10:59:18 +000013912 u32 gen = INTEL_GEN(dev_priv);
Damien Lespiaub3218032015-02-27 11:15:18 +000013913
13914 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020013915 int cpp = drm_format_plane_cpp(pixel_format, 0);
13916
Damien Lespiaub3218032015-02-27 11:15:18 +000013917 /* "The stride in bytes must not exceed the of the size of 8K
13918 * pixels and 32K bytes."
13919 */
Ville Syrjäläac484962016-01-20 21:05:26 +020013920 return min(8192 * cpp, 32768);
Ville Syrjälä6401c372017-02-08 19:53:28 +020013921 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000013922 return 32*1024;
13923 } else if (gen >= 4) {
13924 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13925 return 16*1024;
13926 else
13927 return 32*1024;
13928 } else if (gen >= 3) {
13929 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13930 return 8*1024;
13931 else
13932 return 16*1024;
13933 } else {
13934 /* XXX DSPC is limited to 4k tiled */
13935 return 8*1024;
13936 }
13937}
13938
Chris Wilson24dbf512017-02-15 10:59:18 +000013939static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
13940 struct drm_i915_gem_object *obj,
13941 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080013942{
Chris Wilson24dbf512017-02-15 10:59:18 +000013943 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013944 struct drm_framebuffer *fb = &intel_fb->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +000013945 struct drm_format_name_buf format_name;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013946 u32 pitch_limit;
Chris Wilsondd689282017-03-01 15:41:28 +000013947 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000013948 int ret = -EINVAL;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013949 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -080013950
Chris Wilsondd689282017-03-01 15:41:28 +000013951 i915_gem_object_lock(obj);
13952 obj->framebuffer_references++;
13953 tiling = i915_gem_object_get_tiling(obj);
13954 stride = i915_gem_object_get_stride(obj);
13955 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020013956
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013957 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013958 /*
13959 * If there's a fence, enforce that
13960 * the fb modifier and tiling mode match.
13961 */
13962 if (tiling != I915_TILING_NONE &&
13963 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013964 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000013965 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013966 }
13967 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013968 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013969 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013970 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013971 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000013972 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013973 }
13974 }
13975
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013976 /* Passed in modifier sanity checking. */
13977 switch (mode_cmd->modifier[0]) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013978 case I915_FORMAT_MOD_Y_TILED_CCS:
13979 case I915_FORMAT_MOD_Yf_TILED_CCS:
13980 switch (mode_cmd->pixel_format) {
13981 case DRM_FORMAT_XBGR8888:
13982 case DRM_FORMAT_ABGR8888:
13983 case DRM_FORMAT_XRGB8888:
13984 case DRM_FORMAT_ARGB8888:
13985 break;
13986 default:
13987 DRM_DEBUG_KMS("RC supported only with RGB8888 formats\n");
13988 goto err;
13989 }
13990 /* fall through */
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013991 case I915_FORMAT_MOD_Y_TILED:
13992 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013993 if (INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013994 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
13995 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000013996 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013997 }
Ben Widawsky2f075562017-03-24 14:29:48 -070013998 case DRM_FORMAT_MOD_LINEAR:
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013999 case I915_FORMAT_MOD_X_TILED:
14000 break;
14001 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014002 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
14003 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014004 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014005 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014006
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014007 /*
14008 * gen2/3 display engine uses the fence if present,
14009 * so the tiling mode must match the fb modifier exactly.
14010 */
14011 if (INTEL_INFO(dev_priv)->gen < 4 &&
14012 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014013 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014014 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014015 }
14016
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014017 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014018 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014019 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014020 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
Ben Widawsky2f075562017-03-24 14:29:48 -070014021 mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014022 "tiled" : "linear",
14023 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000014024 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014025 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014026
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014027 /*
14028 * If there's a fence, enforce that
14029 * the fb pitch and fence stride match.
14030 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014031 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
14032 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
14033 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000014034 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014035 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014036
Ville Syrjälä57779d02012-10-31 17:50:14 +020014037 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014038 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014039 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014040 case DRM_FORMAT_RGB565:
14041 case DRM_FORMAT_XRGB8888:
14042 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014043 break;
14044 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014045 if (INTEL_GEN(dev_priv) > 3) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014046 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14047 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014048 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014049 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014050 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014051 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014052 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014053 INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014054 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14055 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014056 goto err;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014057 }
14058 break;
14059 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014060 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014061 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014062 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014063 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14064 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014065 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014066 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014067 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014068 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014069 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014070 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14071 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014072 goto err;
Damien Lespiau75312082015-05-15 19:06:01 +010014073 }
14074 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014075 case DRM_FORMAT_YUYV:
14076 case DRM_FORMAT_UYVY:
14077 case DRM_FORMAT_YVYU:
14078 case DRM_FORMAT_VYUY:
Ville Syrjäläab330812017-04-21 21:14:32 +030014079 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014080 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14081 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014082 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014083 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014084 break;
14085 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014086 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14087 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014088 goto err;
Chris Wilson57cd6502010-08-08 12:34:44 +010014089 }
14090
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014091 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14092 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014093 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014094
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014095 drm_helper_mode_fill_fb_struct(&dev_priv->drm, fb, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014096
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014097 for (i = 0; i < fb->format->num_planes; i++) {
14098 u32 stride_alignment;
14099
14100 if (mode_cmd->handles[i] != mode_cmd->handles[0]) {
14101 DRM_DEBUG_KMS("bad plane %d handle\n", i);
Christophe JAILLET37875d62017-09-10 10:56:42 +020014102 goto err;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014103 }
14104
14105 stride_alignment = intel_fb_stride_alignment(fb, i);
14106
14107 /*
14108 * Display WA #0531: skl,bxt,kbl,glk
14109 *
14110 * Render decompression and plane width > 3840
14111 * combined with horizontal panning requires the
14112 * plane stride to be a multiple of 4. We'll just
14113 * require the entire fb to accommodate that to avoid
14114 * potential runtime errors at plane configuration time.
14115 */
14116 if (IS_GEN9(dev_priv) && i == 0 && fb->width > 3840 &&
14117 (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
14118 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS))
14119 stride_alignment *= 4;
14120
14121 if (fb->pitches[i] & (stride_alignment - 1)) {
14122 DRM_DEBUG_KMS("plane %d pitch (%d) must be at least %u byte aligned\n",
14123 i, fb->pitches[i], stride_alignment);
14124 goto err;
14125 }
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014126 }
14127
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014128 intel_fb->obj = obj;
14129
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014130 ret = intel_fill_fb_info(dev_priv, fb);
Ville Syrjälä6687c902015-09-15 13:16:41 +030014131 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014132 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014133
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014134 ret = drm_framebuffer_init(&dev_priv->drm, fb, &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014135 if (ret) {
14136 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014137 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014138 }
14139
Jesse Barnes79e53942008-11-07 14:24:08 -080014140 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014141
14142err:
Chris Wilsondd689282017-03-01 15:41:28 +000014143 i915_gem_object_lock(obj);
14144 obj->framebuffer_references--;
14145 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014146 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014147}
14148
Jesse Barnes79e53942008-11-07 14:24:08 -080014149static struct drm_framebuffer *
14150intel_user_framebuffer_create(struct drm_device *dev,
14151 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014152 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014153{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014154 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014155 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014156 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014157
Chris Wilson03ac0642016-07-20 13:31:51 +010014158 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14159 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014160 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014161
Chris Wilson24dbf512017-02-15 10:59:18 +000014162 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014163 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014164 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014165
14166 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014167}
14168
Chris Wilson778e23a2016-12-05 14:29:39 +000014169static void intel_atomic_state_free(struct drm_atomic_state *state)
14170{
14171 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14172
14173 drm_atomic_state_default_release(state);
14174
14175 i915_sw_fence_fini(&intel_state->commit_ready);
14176
14177 kfree(state);
14178}
14179
Jesse Barnes79e53942008-11-07 14:24:08 -080014180static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014181 .fb_create = intel_user_framebuffer_create,
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -070014182 .get_format_info = intel_get_format_info,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014183 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014184 .atomic_check = intel_atomic_check,
14185 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014186 .atomic_state_alloc = intel_atomic_state_alloc,
14187 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014188 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014189};
14190
Imre Deak88212942016-03-16 13:38:53 +020014191/**
14192 * intel_init_display_hooks - initialize the display modesetting hooks
14193 * @dev_priv: device private
14194 */
14195void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014196{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014197 intel_init_cdclk_hooks(dev_priv);
14198
Imre Deak88212942016-03-16 13:38:53 +020014199 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014200 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014201 dev_priv->display.get_initial_plane_config =
14202 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014203 dev_priv->display.crtc_compute_clock =
14204 haswell_crtc_compute_clock;
14205 dev_priv->display.crtc_enable = haswell_crtc_enable;
14206 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014207 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014208 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014209 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020014210 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014211 dev_priv->display.crtc_compute_clock =
14212 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014213 dev_priv->display.crtc_enable = haswell_crtc_enable;
14214 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014215 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014216 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014217 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020014218 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014219 dev_priv->display.crtc_compute_clock =
14220 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014221 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14222 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014223 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014224 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014225 dev_priv->display.get_initial_plane_config =
14226 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014227 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14228 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14229 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14230 } else if (IS_VALLEYVIEW(dev_priv)) {
14231 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14232 dev_priv->display.get_initial_plane_config =
14233 i9xx_get_initial_plane_config;
14234 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014235 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14236 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014237 } else if (IS_G4X(dev_priv)) {
14238 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14239 dev_priv->display.get_initial_plane_config =
14240 i9xx_get_initial_plane_config;
14241 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14242 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14243 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014244 } else if (IS_PINEVIEW(dev_priv)) {
14245 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14246 dev_priv->display.get_initial_plane_config =
14247 i9xx_get_initial_plane_config;
14248 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14249 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14250 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014251 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014252 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014253 dev_priv->display.get_initial_plane_config =
14254 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014255 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014256 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14257 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014258 } else {
14259 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14260 dev_priv->display.get_initial_plane_config =
14261 i9xx_get_initial_plane_config;
14262 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14263 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14264 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014265 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014266
Imre Deak88212942016-03-16 13:38:53 +020014267 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014268 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014269 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014270 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014271 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014272 /* FIXME: detect B0+ stepping and use auto training */
14273 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014274 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014275 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014276 }
14277
Rodrigo Vivibd30ca22017-09-26 14:13:46 -070014278 if (INTEL_GEN(dev_priv) >= 9)
Lyude27082492016-08-24 07:48:10 +020014279 dev_priv->display.update_crtcs = skl_update_crtcs;
14280 else
14281 dev_priv->display.update_crtcs = intel_update_crtcs;
Jesse Barnese70236a2009-09-21 10:42:27 -070014282}
14283
Jesse Barnesb690e962010-07-19 13:53:12 -070014284/*
Keith Packard435793d2011-07-12 14:56:22 -070014285 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14286 */
14287static void quirk_ssc_force_disable(struct drm_device *dev)
14288{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014289 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014290 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014291 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014292}
14293
Carsten Emde4dca20e2012-03-15 15:56:26 +010014294/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014295 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14296 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014297 */
14298static void quirk_invert_brightness(struct drm_device *dev)
14299{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014300 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014301 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014302 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014303}
14304
Scot Doyle9c72cc62014-07-03 23:27:50 +000014305/* Some VBT's incorrectly indicate no backlight is present */
14306static void quirk_backlight_present(struct drm_device *dev)
14307{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014308 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014309 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14310 DRM_INFO("applying backlight present quirk\n");
14311}
14312
Manasi Navarec99a2592017-06-30 09:33:48 -070014313/* Toshiba Satellite P50-C-18C requires T12 delay to be min 800ms
14314 * which is 300 ms greater than eDP spec T12 min.
14315 */
14316static void quirk_increase_t12_delay(struct drm_device *dev)
14317{
14318 struct drm_i915_private *dev_priv = to_i915(dev);
14319
14320 dev_priv->quirks |= QUIRK_INCREASE_T12_DELAY;
14321 DRM_INFO("Applying T12 delay quirk\n");
14322}
14323
Jesse Barnesb690e962010-07-19 13:53:12 -070014324struct intel_quirk {
14325 int device;
14326 int subsystem_vendor;
14327 int subsystem_device;
14328 void (*hook)(struct drm_device *dev);
14329};
14330
Egbert Eich5f85f172012-10-14 15:46:38 +020014331/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14332struct intel_dmi_quirk {
14333 void (*hook)(struct drm_device *dev);
14334 const struct dmi_system_id (*dmi_id_list)[];
14335};
14336
14337static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14338{
14339 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14340 return 1;
14341}
14342
14343static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14344 {
14345 .dmi_id_list = &(const struct dmi_system_id[]) {
14346 {
14347 .callback = intel_dmi_reverse_brightness,
14348 .ident = "NCR Corporation",
14349 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14350 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14351 },
14352 },
14353 { } /* terminating entry */
14354 },
14355 .hook = quirk_invert_brightness,
14356 },
14357};
14358
Ben Widawskyc43b5632012-04-16 14:07:40 -070014359static struct intel_quirk intel_quirks[] = {
Keith Packard435793d2011-07-12 14:56:22 -070014360 /* Lenovo U160 cannot use SSC on LVDS */
14361 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014362
14363 /* Sony Vaio Y cannot use SSC on LVDS */
14364 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014365
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014366 /* Acer Aspire 5734Z must invert backlight brightness */
14367 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14368
14369 /* Acer/eMachines G725 */
14370 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14371
14372 /* Acer/eMachines e725 */
14373 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14374
14375 /* Acer/Packard Bell NCL20 */
14376 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14377
14378 /* Acer Aspire 4736Z */
14379 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014380
14381 /* Acer Aspire 5336 */
14382 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014383
14384 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14385 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014386
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014387 /* Acer C720 Chromebook (Core i3 4005U) */
14388 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14389
jens steinb2a96012014-10-28 20:25:53 +010014390 /* Apple Macbook 2,1 (Core 2 T7400) */
14391 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14392
Jani Nikula1b9448b2015-11-05 11:49:59 +020014393 /* Apple Macbook 4,1 */
14394 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14395
Scot Doyled4967d82014-07-03 23:27:52 +000014396 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14397 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014398
14399 /* HP Chromebook 14 (Celeron 2955U) */
14400 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014401
14402 /* Dell Chromebook 11 */
14403 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014404
14405 /* Dell Chromebook 11 (2015 version) */
14406 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Manasi Navarec99a2592017-06-30 09:33:48 -070014407
14408 /* Toshiba Satellite P50-C-18C */
14409 { 0x191B, 0x1179, 0xF840, quirk_increase_t12_delay },
Jesse Barnesb690e962010-07-19 13:53:12 -070014410};
14411
14412static void intel_init_quirks(struct drm_device *dev)
14413{
14414 struct pci_dev *d = dev->pdev;
14415 int i;
14416
14417 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14418 struct intel_quirk *q = &intel_quirks[i];
14419
14420 if (d->device == q->device &&
14421 (d->subsystem_vendor == q->subsystem_vendor ||
14422 q->subsystem_vendor == PCI_ANY_ID) &&
14423 (d->subsystem_device == q->subsystem_device ||
14424 q->subsystem_device == PCI_ANY_ID))
14425 q->hook(dev);
14426 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014427 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14428 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14429 intel_dmi_quirks[i].hook(dev);
14430 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014431}
14432
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014433/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014434static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014435{
David Weinehall52a05c32016-08-22 13:32:44 +030014436 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014437 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014438 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014439
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014440 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014441 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014442 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014443 sr1 = inb(VGA_SR_DATA);
14444 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014445 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014446 udelay(300);
14447
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014448 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014449 POSTING_READ(vga_reg);
14450}
14451
Daniel Vetterf8175862012-04-10 15:50:11 +020014452void intel_modeset_init_hw(struct drm_device *dev)
14453{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014454 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014455
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014456 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +030014457 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014458 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Daniel Vetterf8175862012-04-10 15:50:11 +020014459}
14460
Matt Roperd93c0372015-12-03 11:37:41 -080014461/*
14462 * Calculate what we think the watermarks should be for the state we've read
14463 * out of the hardware and then immediately program those watermarks so that
14464 * we ensure the hardware settings match our internal state.
14465 *
14466 * We can calculate what we think WM's should be by creating a duplicate of the
14467 * current state (which was constructed during hardware readout) and running it
14468 * through the atomic check code to calculate new watermark values in the
14469 * state object.
14470 */
14471static void sanitize_watermarks(struct drm_device *dev)
14472{
14473 struct drm_i915_private *dev_priv = to_i915(dev);
14474 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014475 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014476 struct drm_crtc *crtc;
14477 struct drm_crtc_state *cstate;
14478 struct drm_modeset_acquire_ctx ctx;
14479 int ret;
14480 int i;
14481
14482 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014483 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014484 return;
14485
14486 /*
14487 * We need to hold connection_mutex before calling duplicate_state so
14488 * that the connector loop is protected.
14489 */
14490 drm_modeset_acquire_init(&ctx, 0);
14491retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014492 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014493 if (ret == -EDEADLK) {
14494 drm_modeset_backoff(&ctx);
14495 goto retry;
14496 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014497 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014498 }
14499
14500 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14501 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014502 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014503
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014504 intel_state = to_intel_atomic_state(state);
14505
Matt Ropered4a6a72016-02-23 17:20:13 -080014506 /*
14507 * Hardware readout is the only time we don't want to calculate
14508 * intermediate watermarks (since we don't trust the current
14509 * watermarks).
14510 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014511 if (!HAS_GMCH_DISPLAY(dev_priv))
14512 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080014513
Matt Roperd93c0372015-12-03 11:37:41 -080014514 ret = intel_atomic_check(dev, state);
14515 if (ret) {
14516 /*
14517 * If we fail here, it means that the hardware appears to be
14518 * programmed in a way that shouldn't be possible, given our
14519 * understanding of watermark requirements. This might mean a
14520 * mistake in the hardware readout code or a mistake in the
14521 * watermark calculations for a given platform. Raise a WARN
14522 * so that this is noticeable.
14523 *
14524 * If this actually happens, we'll have to just leave the
14525 * BIOS-programmed watermarks untouched and hope for the best.
14526 */
14527 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014528 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014529 }
14530
14531 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010014532 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080014533 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14534
Matt Ropered4a6a72016-02-23 17:20:13 -080014535 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014536 dev_priv->display.optimize_watermarks(intel_state, cs);
Maarten Lankhorst556fe362017-11-10 12:34:53 +010014537
14538 to_intel_crtc_state(crtc->state)->wm = cs->wm;
Matt Roperd93c0372015-12-03 11:37:41 -080014539 }
14540
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014541put_state:
Chris Wilson08536952016-10-14 13:18:18 +010014542 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014543fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014544 drm_modeset_drop_locks(&ctx);
14545 drm_modeset_acquire_fini(&ctx);
14546}
14547
Chris Wilson58ecd9d2017-11-05 13:49:05 +000014548static void intel_update_fdi_pll_freq(struct drm_i915_private *dev_priv)
14549{
14550 if (IS_GEN5(dev_priv)) {
14551 u32 fdi_pll_clk =
14552 I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK;
14553
14554 dev_priv->fdi_pll_freq = (fdi_pll_clk + 2) * 10000;
14555 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
14556 dev_priv->fdi_pll_freq = 270000;
14557 } else {
14558 return;
14559 }
14560
14561 DRM_DEBUG_DRIVER("FDI PLL freq=%d\n", dev_priv->fdi_pll_freq);
14562}
14563
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014564int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080014565{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014566 struct drm_i915_private *dev_priv = to_i915(dev);
14567 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014568 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014569 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014570
14571 drm_mode_config_init(dev);
14572
14573 dev->mode_config.min_width = 0;
14574 dev->mode_config.min_height = 0;
14575
Dave Airlie019d96c2011-09-29 16:20:42 +010014576 dev->mode_config.preferred_depth = 24;
14577 dev->mode_config.prefer_shadow = 1;
14578
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014579 dev->mode_config.allow_fb_modifiers = true;
14580
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014581 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014582
Andrea Arcangeli400c19d2017-04-07 01:23:45 +020014583 init_llist_head(&dev_priv->atomic_helper.free_list);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014584 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000014585 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014586
Jesse Barnesb690e962010-07-19 13:53:12 -070014587 intel_init_quirks(dev);
14588
Ville Syrjälä62d75df2016-10-31 22:37:25 +020014589 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014590
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014591 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014592 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070014593
Lukas Wunner69f92f62015-07-15 13:57:35 +020014594 /*
14595 * There may be no VBT; and if the BIOS enabled SSC we can
14596 * just keep using it to avoid unnecessary flicker. Whereas if the
14597 * BIOS isn't using it, don't assume it will work even if the VBT
14598 * indicates as much.
14599 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014600 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020014601 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14602 DREF_SSC1_ENABLE);
14603
14604 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14605 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14606 bios_lvds_use_ssc ? "en" : "dis",
14607 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14608 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14609 }
14610 }
14611
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014612 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014613 dev->mode_config.max_width = 2048;
14614 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014615 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014616 dev->mode_config.max_width = 4096;
14617 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014618 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014619 dev->mode_config.max_width = 8192;
14620 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014621 }
Damien Lespiau068be562014-03-28 14:17:49 +000014622
Jani Nikula2a307c22016-11-30 17:43:04 +020014623 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
14624 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014625 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014626 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014627 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14628 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14629 } else {
14630 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14631 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14632 }
14633
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014634 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014635
Zhao Yakui28c97732009-10-09 11:39:41 +080014636 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014637 INTEL_INFO(dev_priv)->num_pipes,
14638 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014639
Damien Lespiau055e3932014-08-18 13:49:10 +010014640 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014641 int ret;
14642
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020014643 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014644 if (ret) {
14645 drm_mode_config_cleanup(dev);
14646 return ret;
14647 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014648 }
14649
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014650 intel_shared_dpll_init(dev);
Chris Wilson58ecd9d2017-11-05 13:49:05 +000014651 intel_update_fdi_pll_freq(dev_priv);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014652
Ville Syrjälä5be6e332017-02-20 16:04:43 +020014653 intel_update_czclk(dev_priv);
14654 intel_modeset_init_hw(dev);
14655
Ville Syrjäläb2045352016-05-13 23:41:27 +030014656 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014657 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030014658
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014659 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014660 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014661 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000014662
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014663 drm_modeset_lock_all(dev);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030014664 intel_modeset_setup_hw_state(dev, dev->mode_config.acquire_ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014665 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014666
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014667 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014668 struct intel_initial_plane_config plane_config = {};
14669
Jesse Barnes46f297f2014-03-07 08:57:48 -080014670 if (!crtc->active)
14671 continue;
14672
Jesse Barnes46f297f2014-03-07 08:57:48 -080014673 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014674 * Note that reserving the BIOS fb up front prevents us
14675 * from stuffing other stolen allocations like the ring
14676 * on top. This prevents some ugliness at boot time, and
14677 * can even allow for smooth boot transitions if the BIOS
14678 * fb is large enough for the active pipe configuration.
14679 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014680 dev_priv->display.get_initial_plane_config(crtc,
14681 &plane_config);
14682
14683 /*
14684 * If the fb is shared between multiple heads, we'll
14685 * just get the first one.
14686 */
14687 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014688 }
Matt Roperd93c0372015-12-03 11:37:41 -080014689
14690 /*
14691 * Make sure hardware watermarks really match the state we read out.
14692 * Note that we need to do this after reconstructing the BIOS fb's
14693 * since the watermark calculation done here will use pstate->fb.
14694 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014695 if (!HAS_GMCH_DISPLAY(dev_priv))
14696 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014697
14698 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010014699}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014700
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014701void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14702{
14703 /* 640x480@60Hz, ~25175 kHz */
14704 struct dpll clock = {
14705 .m1 = 18,
14706 .m2 = 7,
14707 .p1 = 13,
14708 .p2 = 4,
14709 .n = 2,
14710 };
14711 u32 dpll, fp;
14712 int i;
14713
14714 WARN_ON(i9xx_calc_dpll_params(48000, &clock) != 25154);
14715
14716 DRM_DEBUG_KMS("enabling pipe %c due to force quirk (vco=%d dot=%d)\n",
14717 pipe_name(pipe), clock.vco, clock.dot);
14718
14719 fp = i9xx_dpll_compute_fp(&clock);
14720 dpll = (I915_READ(DPLL(pipe)) & DPLL_DVO_2X_MODE) |
14721 DPLL_VGA_MODE_DIS |
14722 ((clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT) |
14723 PLL_P2_DIVIDE_BY_4 |
14724 PLL_REF_INPUT_DREFCLK |
14725 DPLL_VCO_ENABLE;
14726
14727 I915_WRITE(FP0(pipe), fp);
14728 I915_WRITE(FP1(pipe), fp);
14729
14730 I915_WRITE(HTOTAL(pipe), (640 - 1) | ((800 - 1) << 16));
14731 I915_WRITE(HBLANK(pipe), (640 - 1) | ((800 - 1) << 16));
14732 I915_WRITE(HSYNC(pipe), (656 - 1) | ((752 - 1) << 16));
14733 I915_WRITE(VTOTAL(pipe), (480 - 1) | ((525 - 1) << 16));
14734 I915_WRITE(VBLANK(pipe), (480 - 1) | ((525 - 1) << 16));
14735 I915_WRITE(VSYNC(pipe), (490 - 1) | ((492 - 1) << 16));
14736 I915_WRITE(PIPESRC(pipe), ((640 - 1) << 16) | (480 - 1));
14737
14738 /*
14739 * Apparently we need to have VGA mode enabled prior to changing
14740 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
14741 * dividers, even though the register value does change.
14742 */
14743 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VGA_MODE_DIS);
14744 I915_WRITE(DPLL(pipe), dpll);
14745
14746 /* Wait for the clocks to stabilize. */
14747 POSTING_READ(DPLL(pipe));
14748 udelay(150);
14749
14750 /* The pixel multiplier can only be updated once the
14751 * DPLL is enabled and the clocks are stable.
14752 *
14753 * So write it again.
14754 */
14755 I915_WRITE(DPLL(pipe), dpll);
14756
14757 /* We do this three times for luck */
14758 for (i = 0; i < 3 ; i++) {
14759 I915_WRITE(DPLL(pipe), dpll);
14760 POSTING_READ(DPLL(pipe));
14761 udelay(150); /* wait for warmup */
14762 }
14763
14764 I915_WRITE(PIPECONF(pipe), PIPECONF_ENABLE | PIPECONF_PROGRESSIVE);
14765 POSTING_READ(PIPECONF(pipe));
14766}
14767
14768void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14769{
14770 DRM_DEBUG_KMS("disabling pipe %c due to force quirk\n",
14771 pipe_name(pipe));
14772
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020014773 assert_planes_disabled(intel_get_crtc_for_pipe(dev_priv, PIPE_A));
14774 assert_planes_disabled(intel_get_crtc_for_pipe(dev_priv, PIPE_B));
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014775
14776 I915_WRITE(PIPECONF(pipe), 0);
14777 POSTING_READ(PIPECONF(pipe));
14778
14779 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
14780 DRM_ERROR("pipe %c off wait timed out\n", pipe_name(pipe));
14781
14782 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
14783 POSTING_READ(DPLL(pipe));
14784}
14785
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014786static bool intel_plane_mapping_ok(struct intel_crtc *crtc,
Ville Syrjäläed150302017-11-17 21:19:10 +020014787 struct intel_plane *plane)
Daniel Vetterfa555832012-10-10 23:14:00 +020014788{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014789 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläed150302017-11-17 21:19:10 +020014790 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
14791 u32 val = I915_READ(DSPCNTR(i9xx_plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020014792
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014793 return (val & DISPLAY_PLANE_ENABLE) == 0 ||
14794 (val & DISPPLANE_SEL_PIPE_MASK) == DISPPLANE_SEL_PIPE(crtc->pipe);
14795}
Daniel Vetterfa555832012-10-10 23:14:00 +020014796
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014797static void
14798intel_sanitize_plane_mapping(struct drm_i915_private *dev_priv)
14799{
14800 struct intel_crtc *crtc;
Daniel Vetterfa555832012-10-10 23:14:00 +020014801
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014802 if (INTEL_GEN(dev_priv) >= 4)
14803 return;
Daniel Vetterfa555832012-10-10 23:14:00 +020014804
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014805 for_each_intel_crtc(&dev_priv->drm, crtc) {
14806 struct intel_plane *plane =
14807 to_intel_plane(crtc->base.primary);
14808
14809 if (intel_plane_mapping_ok(crtc, plane))
14810 continue;
14811
14812 DRM_DEBUG_KMS("%s attached to the wrong pipe, disabling plane\n",
14813 plane->base.name);
14814 intel_plane_disable_noatomic(crtc, plane);
14815 }
Daniel Vetterfa555832012-10-10 23:14:00 +020014816}
14817
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014818static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14819{
14820 struct drm_device *dev = crtc->base.dev;
14821 struct intel_encoder *encoder;
14822
14823 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14824 return true;
14825
14826 return false;
14827}
14828
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020014829static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
14830{
14831 struct drm_device *dev = encoder->base.dev;
14832 struct intel_connector *connector;
14833
14834 for_each_connector_on_encoder(dev, &encoder->base, connector)
14835 return connector;
14836
14837 return NULL;
14838}
14839
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014840static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
Ville Syrjäläecf837d92017-10-10 15:55:56 +030014841 enum pipe pch_transcoder)
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014842{
14843 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
Ville Syrjäläecf837d92017-10-10 15:55:56 +030014844 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == PIPE_A);
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014845}
14846
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030014847static void intel_sanitize_crtc(struct intel_crtc *crtc,
14848 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter24929352012-07-02 20:28:59 +020014849{
14850 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010014851 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020014852 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020014853
Daniel Vetter24929352012-07-02 20:28:59 +020014854 /* Clear any frame start delays used for debugging left by the BIOS */
Ville Syrjälä738a8142017-11-15 22:04:42 +020014855 if (crtc->active && !transcoder_is_dsi(cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020014856 i915_reg_t reg = PIPECONF(cpu_transcoder);
14857
14858 I915_WRITE(reg,
14859 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14860 }
Daniel Vetter24929352012-07-02 20:28:59 +020014861
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014862 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014863 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014864 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014865 struct intel_plane *plane;
14866
Daniel Vetter96256042015-02-13 21:03:42 +010014867 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014868
14869 /* Disable everything but the primary plane */
14870 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014871 const struct intel_plane_state *plane_state =
14872 to_intel_plane_state(plane->base.state);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014873
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014874 if (plane_state->base.visible &&
14875 plane->base.type != DRM_PLANE_TYPE_PRIMARY)
14876 intel_plane_disable_noatomic(crtc, plane);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014877 }
Daniel Vetter96256042015-02-13 21:03:42 +010014878 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014879
Daniel Vetter24929352012-07-02 20:28:59 +020014880 /* Adjust the state of the output pipe according to whether we
14881 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010014882 if (crtc->active && !intel_crtc_has_encoders(crtc))
Ville Syrjäläda1d0e22017-06-01 17:36:14 +030014883 intel_crtc_disable_noatomic(&crtc->base, ctx);
Daniel Vetter24929352012-07-02 20:28:59 +020014884
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010014885 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010014886 /*
14887 * We start out with underrun reporting disabled to avoid races.
14888 * For correct bookkeeping mark this on active crtcs.
14889 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014890 * Also on gmch platforms we dont have any hardware bits to
14891 * disable the underrun reporting. Which means we need to start
14892 * out with underrun reporting disabled also on inactive pipes,
14893 * since otherwise we'll complain about the garbage we read when
14894 * e.g. coming up after runtime pm.
14895 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010014896 * No protection against concurrent access is required - at
14897 * worst a fifo underrun happens which also sets this to false.
14898 */
14899 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014900 /*
14901 * We track the PCH trancoder underrun reporting state
14902 * within the crtc. With crtc for pipe A housing the underrun
14903 * reporting state for PCH transcoder A, crtc for pipe B housing
14904 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
14905 * and marking underrun reporting as disabled for the non-existing
14906 * PCH transcoders B and C would prevent enabling the south
14907 * error interrupt (see cpt_can_enable_serr_int()).
14908 */
Ville Syrjäläecf837d92017-10-10 15:55:56 +030014909 if (has_pch_trancoder(dev_priv, crtc->pipe))
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014910 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010014911 }
Daniel Vetter24929352012-07-02 20:28:59 +020014912}
14913
14914static void intel_sanitize_encoder(struct intel_encoder *encoder)
14915{
14916 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020014917
14918 /* We need to check both for a crtc link (meaning that the
14919 * encoder is active and trying to read from a pipe) and the
14920 * pipe itself being active. */
14921 bool has_active_crtc = encoder->base.crtc &&
14922 to_intel_crtc(encoder->base.crtc)->active;
14923
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020014924 connector = intel_encoder_find_connector(encoder);
14925 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020014926 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
14927 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014928 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014929
14930 /* Connector is active, but has no active pipe. This is
14931 * fallout from our resume register restoring. Disable
14932 * the encoder manually again. */
14933 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014934 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
14935
Daniel Vetter24929352012-07-02 20:28:59 +020014936 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
14937 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014938 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014939 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030014940 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014941 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020014942 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020014943 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014944
14945 /* Inconsistent output/port/pipe state happens presumably due to
14946 * a bug in one of the get_hw_state functions. Or someplace else
14947 * in our code, like the register restore mess on resume. Clamp
14948 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014949
14950 connector->base.dpms = DRM_MODE_DPMS_OFF;
14951 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014952 }
Daniel Vetter24929352012-07-02 20:28:59 +020014953}
14954
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014955void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014956{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014957 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014958
Imre Deak04098752014-02-18 00:02:16 +020014959 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
14960 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014961 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020014962 }
14963}
14964
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014965void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020014966{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014967 /* This function can be called both from intel_modeset_setup_hw_state or
14968 * at a very early point in our resume sequence, where the power well
14969 * structures are not yet restored. Since this function is at a very
14970 * paranoid "someone might have enabled VGA while we were not looking"
14971 * level, just check if the power well is enabled instead of trying to
14972 * follow the "don't touch the power well if we don't need it" policy
14973 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020014974 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014975 return;
14976
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014977 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020014978
14979 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014980}
14981
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014982/* FIXME read out full plane state for all planes */
14983static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020014984{
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014985 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
14986 struct intel_crtc_state *crtc_state =
14987 to_intel_crtc_state(crtc->base.state);
14988 struct intel_plane *plane;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020014989
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014990 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
14991 struct intel_plane_state *plane_state =
14992 to_intel_plane_state(plane->base.state);
14993 bool visible = plane->get_hw_state(plane);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020014994
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014995 intel_set_plane_visible(crtc_state, plane_state, visible);
14996 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014997}
14998
Daniel Vetter30e984d2013-06-05 13:34:17 +020014999static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015000{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015001 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015002 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015003 struct intel_crtc *crtc;
15004 struct intel_encoder *encoder;
15005 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015006 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020015007 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015008
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015009 dev_priv->active_crtcs = 0;
15010
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015011 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015012 struct intel_crtc_state *crtc_state =
15013 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020015014
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020015015 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015016 memset(crtc_state, 0, sizeof(*crtc_state));
15017 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015018
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015019 crtc_state->base.active = crtc_state->base.enable =
15020 dev_priv->display.get_pipe_config(crtc, crtc_state);
15021
15022 crtc->base.enabled = crtc_state->base.enable;
15023 crtc->active = crtc_state->base.active;
15024
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015025 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015026 dev_priv->active_crtcs |= 1 << crtc->pipe;
15027
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015028 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015029
Ville Syrjälä78108b72016-05-27 20:59:19 +030015030 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15031 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015032 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020015033 }
15034
Daniel Vetter53589012013-06-05 13:34:16 +020015035 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15036 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15037
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015038 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015039 &pll->state.hw_state);
15040 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015041 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015042 struct intel_crtc_state *crtc_state =
15043 to_intel_crtc_state(crtc->base.state);
15044
15045 if (crtc_state->base.active &&
15046 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015047 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015048 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015049 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015050
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015051 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015052 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015053 }
15054
Damien Lespiaub2784e12014-08-05 11:29:37 +010015055 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015056 pipe = 0;
15057
15058 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015059 struct intel_crtc_state *crtc_state;
15060
Ville Syrjälä98187832016-10-31 22:37:10 +020015061 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015062 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015063
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015064 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015065 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015066 } else {
15067 encoder->base.crtc = NULL;
15068 }
15069
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015070 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015071 encoder->base.base.id, encoder->base.name,
15072 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015073 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015074 }
15075
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015076 drm_connector_list_iter_begin(dev, &conn_iter);
15077 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020015078 if (connector->get_hw_state(connector)) {
15079 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015080
15081 encoder = connector->encoder;
15082 connector->base.encoder = &encoder->base;
15083
15084 if (encoder->base.crtc &&
15085 encoder->base.crtc->state->active) {
15086 /*
15087 * This has to be done during hardware readout
15088 * because anything calling .crtc_disable may
15089 * rely on the connector_mask being accurate.
15090 */
15091 encoder->base.crtc->state->connector_mask |=
15092 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015093 encoder->base.crtc->state->encoder_mask |=
15094 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015095 }
15096
Daniel Vetter24929352012-07-02 20:28:59 +020015097 } else {
15098 connector->base.dpms = DRM_MODE_DPMS_OFF;
15099 connector->base.encoder = NULL;
15100 }
15101 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015102 connector->base.base.id, connector->base.name,
15103 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015104 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015105 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015106
15107 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015108 struct intel_crtc_state *crtc_state =
15109 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläd305e062017-08-30 21:57:03 +030015110 int min_cdclk = 0;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015111
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015112 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015113 if (crtc_state->base.active) {
15114 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
15115 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015116 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15117
15118 /*
15119 * The initial mode needs to be set in order to keep
15120 * the atomic core happy. It wants a valid mode if the
15121 * crtc's enabled, so we do the above call.
15122 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015123 * But we don't set all the derived state fully, hence
15124 * set a flag to indicate that a full recalculation is
15125 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015126 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015127 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015128
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015129 intel_crtc_compute_pixel_rate(crtc_state);
15130
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015131 if (dev_priv->display.modeset_calc_cdclk) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030015132 min_cdclk = intel_crtc_compute_min_cdclk(crtc_state);
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015133 if (WARN_ON(min_cdclk < 0))
15134 min_cdclk = 0;
15135 }
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015136
Daniel Vetter5caa0fe2017-05-09 16:03:29 +020015137 drm_calc_timestamping_constants(&crtc->base,
15138 &crtc_state->base.adjusted_mode);
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015139 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015140 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015141
Ville Syrjäläd305e062017-08-30 21:57:03 +030015142 dev_priv->min_cdclk[crtc->pipe] = min_cdclk;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030015143 dev_priv->min_voltage_level[crtc->pipe] =
15144 crtc_state->min_voltage_level;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015145
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015146 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015147 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015148}
15149
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015150static void
15151get_encoder_power_domains(struct drm_i915_private *dev_priv)
15152{
15153 struct intel_encoder *encoder;
15154
15155 for_each_intel_encoder(&dev_priv->drm, encoder) {
15156 u64 get_domains;
15157 enum intel_display_power_domain domain;
15158
15159 if (!encoder->get_power_domains)
15160 continue;
15161
15162 get_domains = encoder->get_power_domains(encoder);
15163 for_each_power_domain(domain, get_domains)
15164 intel_display_power_get(dev_priv, domain);
15165 }
15166}
15167
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015168static void intel_early_display_was(struct drm_i915_private *dev_priv)
15169{
15170 /* Display WA #1185 WaDisableDARBFClkGating:cnl,glk */
15171 if (IS_CANNONLAKE(dev_priv) || IS_GEMINILAKE(dev_priv))
15172 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
15173 DARBF_GATING_DIS);
15174
15175 if (IS_HASWELL(dev_priv)) {
15176 /*
15177 * WaRsPkgCStateDisplayPMReq:hsw
15178 * System hang if this isn't done before disabling all planes!
15179 */
15180 I915_WRITE(CHICKEN_PAR1_1,
15181 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
15182 }
15183}
15184
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015185/* Scan out the current hw modeset state,
15186 * and sanitizes it to the current state
15187 */
15188static void
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015189intel_modeset_setup_hw_state(struct drm_device *dev,
15190 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015191{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015192 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015193 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015194 struct intel_crtc *crtc;
15195 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015196 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015197
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015198 intel_early_display_was(dev_priv);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015199 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015200
15201 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015202 get_encoder_power_domains(dev_priv);
15203
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015204 intel_sanitize_plane_mapping(dev_priv);
15205
Damien Lespiaub2784e12014-08-05 11:29:37 +010015206 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015207 intel_sanitize_encoder(encoder);
15208 }
15209
Damien Lespiau055e3932014-08-18 13:49:10 +010015210 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015211 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015212
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015213 intel_sanitize_crtc(crtc, ctx);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015214 intel_dump_pipe_config(crtc, crtc->config,
15215 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015216 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015217
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015218 intel_modeset_update_connector_atomic_state(dev);
15219
Daniel Vetter35c95372013-07-17 06:55:04 +020015220 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15221 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15222
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015223 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015224 continue;
15225
15226 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15227
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015228 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015229 pll->on = false;
15230 }
15231
Ville Syrjälä04548cb2017-04-21 21:14:29 +030015232 if (IS_G4X(dev_priv)) {
15233 g4x_wm_get_hw_state(dev);
15234 g4x_wm_sanitize(dev_priv);
15235 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015236 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015237 vlv_wm_sanitize(dev_priv);
Rodrigo Vivia029fa42017-08-09 13:52:48 -070015238 } else if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015239 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015240 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015241 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015242 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015243
15244 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015245 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015246
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015247 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015248 if (WARN_ON(put_domains))
15249 modeset_put_power_domains(dev_priv, put_domains);
15250 }
15251 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015252
Imre Deak8d8c3862017-02-17 17:39:46 +020015253 intel_power_domains_verify_state(dev_priv);
15254
Paulo Zanoni010cf732016-01-19 11:35:48 -020015255 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015256}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015257
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015258void intel_display_resume(struct drm_device *dev)
15259{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015260 struct drm_i915_private *dev_priv = to_i915(dev);
15261 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15262 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015263 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015264
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015265 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015266 if (state)
15267 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015268
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015269 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015270
Maarten Lankhorst73974892016-08-05 23:28:27 +030015271 while (1) {
15272 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15273 if (ret != -EDEADLK)
15274 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015275
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015276 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015277 }
15278
Maarten Lankhorst73974892016-08-05 23:28:27 +030015279 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010015280 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030015281
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +053015282 intel_enable_ipc(dev_priv);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015283 drm_modeset_drop_locks(&ctx);
15284 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015285
Chris Wilson08536952016-10-14 13:18:18 +010015286 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015287 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015288 if (state)
15289 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015290}
15291
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015292int intel_connector_register(struct drm_connector *connector)
15293{
15294 struct intel_connector *intel_connector = to_intel_connector(connector);
15295 int ret;
15296
15297 ret = intel_backlight_device_register(intel_connector);
15298 if (ret)
15299 goto err;
15300
15301 return 0;
15302
15303err:
15304 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015305}
15306
Chris Wilsonc191eca2016-06-17 11:40:33 +010015307void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020015308{
Chris Wilsone63d87c2016-06-17 11:40:34 +010015309 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015310
Chris Wilsone63d87c2016-06-17 11:40:34 +010015311 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015312 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015313}
15314
Manasi Navare886c6b82017-10-26 14:52:00 -070015315static void intel_hpd_poll_fini(struct drm_device *dev)
15316{
15317 struct intel_connector *connector;
15318 struct drm_connector_list_iter conn_iter;
15319
Chris Wilson448aa912017-11-28 11:01:47 +000015320 /* Kill all the work that may have been queued by hpd. */
Manasi Navare886c6b82017-10-26 14:52:00 -070015321 drm_connector_list_iter_begin(dev, &conn_iter);
15322 for_each_intel_connector_iter(connector, &conn_iter) {
15323 if (connector->modeset_retry_work.func)
15324 cancel_work_sync(&connector->modeset_retry_work);
15325 }
15326 drm_connector_list_iter_end(&conn_iter);
15327}
15328
Jesse Barnes79e53942008-11-07 14:24:08 -080015329void intel_modeset_cleanup(struct drm_device *dev)
15330{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015331 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015332
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015333 flush_work(&dev_priv->atomic_helper.free_work);
15334 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15335
Chris Wilsondc979972016-05-10 14:10:04 +010015336 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015337
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015338 /*
15339 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015340 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015341 * experience fancy races otherwise.
15342 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015343 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015344
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015345 /*
15346 * Due to the hpd irq storm handling the hotplug work can re-arm the
15347 * poll handlers. Hence disable polling after hpd handling is shut down.
15348 */
Manasi Navare886c6b82017-10-26 14:52:00 -070015349 intel_hpd_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015350
Daniel Vetter4f256d82017-07-15 00:46:55 +020015351 /* poll work can call into fbdev, hence clean that up afterwards */
15352 intel_fbdev_fini(dev_priv);
15353
Jesse Barnes723bfd72010-10-07 16:01:13 -070015354 intel_unregister_dsm_handler();
15355
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015356 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015357
Chris Wilson1630fe72011-07-08 12:22:42 +010015358 /* flush any delayed tasks or pending work */
15359 flush_scheduled_work();
15360
Jesse Barnes79e53942008-11-07 14:24:08 -080015361 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015362
Chris Wilson1ee8da62016-05-12 12:43:23 +010015363 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015364
Chris Wilsondc979972016-05-10 14:10:04 +010015365 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015366
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015367 intel_teardown_gmbus(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015368}
15369
Chris Wilsondf0e9242010-09-09 16:20:55 +010015370void intel_connector_attach_encoder(struct intel_connector *connector,
15371 struct intel_encoder *encoder)
15372{
15373 connector->encoder = encoder;
15374 drm_mode_connector_attach_encoder(&connector->base,
15375 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015376}
Dave Airlie28d52042009-09-21 14:33:58 +100015377
15378/*
15379 * set vga decode state - true == enable VGA decode
15380 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015381int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015382{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015383 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015384 u16 gmch_ctrl;
15385
Chris Wilson75fa0412014-02-07 18:37:02 -020015386 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15387 DRM_ERROR("failed to read control word\n");
15388 return -EIO;
15389 }
15390
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015391 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15392 return 0;
15393
Dave Airlie28d52042009-09-21 14:33:58 +100015394 if (state)
15395 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15396 else
15397 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015398
15399 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15400 DRM_ERROR("failed to write control word\n");
15401 return -EIO;
15402 }
15403
Dave Airlie28d52042009-09-21 14:33:58 +100015404 return 0;
15405}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015406
Chris Wilson98a2f412016-10-12 10:05:18 +010015407#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15408
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015409struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015410
15411 u32 power_well_driver;
15412
Chris Wilson63b66e52013-08-08 15:12:06 +020015413 int num_transcoders;
15414
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015415 struct intel_cursor_error_state {
15416 u32 control;
15417 u32 position;
15418 u32 base;
15419 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015420 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015421
15422 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015423 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015424 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015425 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015426 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015427
15428 struct intel_plane_error_state {
15429 u32 control;
15430 u32 stride;
15431 u32 size;
15432 u32 pos;
15433 u32 addr;
15434 u32 surface;
15435 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015436 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015437
15438 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015439 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015440 enum transcoder cpu_transcoder;
15441
15442 u32 conf;
15443
15444 u32 htotal;
15445 u32 hblank;
15446 u32 hsync;
15447 u32 vtotal;
15448 u32 vblank;
15449 u32 vsync;
15450 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015451};
15452
15453struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015454intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015455{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015456 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015457 int transcoders[] = {
15458 TRANSCODER_A,
15459 TRANSCODER_B,
15460 TRANSCODER_C,
15461 TRANSCODER_EDP,
15462 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015463 int i;
15464
Chris Wilsonc0336662016-05-06 15:40:21 +010015465 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015466 return NULL;
15467
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015468 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015469 if (error == NULL)
15470 return NULL;
15471
Chris Wilsonc0336662016-05-06 15:40:21 +010015472 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak9c3a16c2017-08-14 18:15:30 +030015473 error->power_well_driver =
15474 I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL));
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015475
Damien Lespiau055e3932014-08-18 13:49:10 +010015476 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015477 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015478 __intel_display_power_is_enabled(dev_priv,
15479 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015480 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015481 continue;
15482
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015483 error->cursor[i].control = I915_READ(CURCNTR(i));
15484 error->cursor[i].position = I915_READ(CURPOS(i));
15485 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015486
15487 error->plane[i].control = I915_READ(DSPCNTR(i));
15488 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015489 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015490 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015491 error->plane[i].pos = I915_READ(DSPPOS(i));
15492 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015493 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015494 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015495 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015496 error->plane[i].surface = I915_READ(DSPSURF(i));
15497 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15498 }
15499
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015500 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015501
Chris Wilsonc0336662016-05-06 15:40:21 +010015502 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e2014-04-18 15:55:04 +030015503 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015504 }
15505
Jani Nikula4d1de972016-03-18 17:05:42 +020015506 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015507 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015508 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015509 error->num_transcoders++; /* Account for eDP. */
15510
15511 for (i = 0; i < error->num_transcoders; i++) {
15512 enum transcoder cpu_transcoder = transcoders[i];
15513
Imre Deakddf9c532013-11-27 22:02:02 +020015514 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015515 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015516 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015517 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015518 continue;
15519
Chris Wilson63b66e52013-08-08 15:12:06 +020015520 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15521
15522 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15523 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15524 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15525 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15526 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15527 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15528 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015529 }
15530
15531 return error;
15532}
15533
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015534#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15535
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015536void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015537intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015538 struct intel_display_error_state *error)
15539{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000015540 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015541 int i;
15542
Chris Wilson63b66e52013-08-08 15:12:06 +020015543 if (!error)
15544 return;
15545
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015546 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010015547 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015548 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015549 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015550 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015551 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015552 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015553 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015554 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015555 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015556
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015557 err_printf(m, "Plane [%d]:\n", i);
15558 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15559 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015560 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015561 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15562 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015563 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010015564 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015565 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015566 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015567 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15568 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015569 }
15570
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015571 err_printf(m, "Cursor [%d]:\n", i);
15572 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15573 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15574 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015575 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015576
15577 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015578 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015579 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015580 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015581 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015582 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15583 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15584 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15585 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15586 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15587 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15588 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15589 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015590}
Chris Wilson98a2f412016-10-12 10:05:18 +010015591
15592#endif