blob: 36ecc864e711f602d8bfcfd0bd3a8930f76a19d9 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020040#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070041#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080042#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080043#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drm_dp_helper.h>
45#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070046#include <drm/drm_plane_helper.h>
47#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080048#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080049#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080050
Daniel Vetter5a21b662016-05-24 17:13:53 +020051static bool is_mmio_work(struct intel_flip_work *work)
52{
53 return work->mmio_work.func;
54}
55
Matt Roper465c1202014-05-29 08:06:54 -070056/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070060 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010061 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070062};
63
64/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010065static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010066 DRM_FORMAT_C8,
67 DRM_FORMAT_RGB565,
68 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070069 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010070 DRM_FORMAT_XRGB2101010,
71 DRM_FORMAT_XBGR2101010,
72};
73
74static const uint32_t skl_primary_formats[] = {
75 DRM_FORMAT_C8,
76 DRM_FORMAT_RGB565,
77 DRM_FORMAT_XRGB8888,
78 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010079 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070080 DRM_FORMAT_ABGR8888,
81 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053083 DRM_FORMAT_YUYV,
84 DRM_FORMAT_YVYU,
85 DRM_FORMAT_UYVY,
86 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070087};
88
Matt Roper3d7d6512014-06-10 08:28:13 -070089/* Cursor formats */
90static const uint32_t intel_cursor_formats[] = {
91 DRM_FORMAT_ARGB8888,
92};
93
Jesse Barnesf1f644d2013-06-27 00:39:25 +030094static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020095 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030096static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020097 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030098
Jesse Barneseb1bfe82014-02-12 12:26:25 -080099static int intel_framebuffer_init(struct drm_device *dev,
100 struct intel_framebuffer *ifb,
101 struct drm_mode_fb_cmd2 *mode_cmd,
102 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200110static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200111static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200112static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200113 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200114static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200115 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530118static void intel_crtc_init_scalers(struct intel_crtc *crtc,
119 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200120static void skylake_pfit_enable(struct intel_crtc *crtc);
121static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
122static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200123static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200124static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Ville Syrjälä4e5ca602016-05-11 22:44:44 +0300125static int ilk_max_pixel_rate(struct drm_atomic_state *state);
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +0200126static int glk_calc_cdclk(int max_pixclk);
Imre Deak324513c2016-06-13 16:44:36 +0300127static int bxt_calc_cdclk(int max_pixclk);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100128
Ma Lingd4906092009-03-18 20:13:27 +0800129struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300130 struct {
131 int min, max;
132 } dot, vco, n, m, m1, m2, p, p1;
133
134 struct {
135 int dot_limit;
136 int p2_slow, p2_fast;
137 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800138};
Jesse Barnes79e53942008-11-07 14:24:08 -0800139
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300140/* returns HPLL frequency in kHz */
141static int valleyview_get_vco(struct drm_i915_private *dev_priv)
142{
143 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
144
145 /* Obtain SKU information */
146 mutex_lock(&dev_priv->sb_lock);
147 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
148 CCK_FUSE_HPLL_FREQ_MASK;
149 mutex_unlock(&dev_priv->sb_lock);
150
151 return vco_freq[hpll_freq] * 1000;
152}
153
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200154int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
155 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300156{
157 u32 val;
158 int divider;
159
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300160 mutex_lock(&dev_priv->sb_lock);
161 val = vlv_cck_read(dev_priv, reg);
162 mutex_unlock(&dev_priv->sb_lock);
163
164 divider = val & CCK_FREQUENCY_VALUES;
165
166 WARN((val & CCK_FREQUENCY_STATUS) !=
167 (divider << CCK_FREQUENCY_STATUS_SHIFT),
168 "%s change in progress\n", name);
169
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200170 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
171}
172
173static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
174 const char *name, u32 reg)
175{
176 if (dev_priv->hpll_freq == 0)
177 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
178
179 return vlv_get_cck_clock(dev_priv, name, reg,
180 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300181}
182
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200183static int
184intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200185{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200186 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200187}
188
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200189static int
190intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300191{
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300192 /* RAWCLK_FREQ_VLV register updated from power well code */
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200193 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
194 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200195}
196
197static int
198intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
199{
Jani Nikula79e50a42015-08-26 10:58:20 +0300200 uint32_t clkcfg;
201
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200202 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300203 clkcfg = I915_READ(CLKCFG);
204 switch (clkcfg & CLKCFG_FSB_MASK) {
205 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200206 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300207 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200208 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300209 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200210 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300211 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200212 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300213 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200214 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300215 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200216 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300217 /* these two are just a guess; one of them might be right */
218 case CLKCFG_FSB_1600:
219 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200220 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300221 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200222 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300223 }
224}
225
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300226void intel_update_rawclk(struct drm_i915_private *dev_priv)
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200227{
228 if (HAS_PCH_SPLIT(dev_priv))
229 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
230 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
231 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
232 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
233 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
234 else
235 return; /* no rawclk on other platforms, or no need to know it */
236
237 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
238}
239
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300240static void intel_update_czclk(struct drm_i915_private *dev_priv)
241{
Wayne Boyer666a4532015-12-09 12:29:35 -0800242 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300243 return;
244
245 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
246 CCK_CZ_CLOCK_CONTROL);
247
248 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
249}
250
Chris Wilson021357a2010-09-07 20:54:59 +0100251static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200252intel_fdi_link_freq(struct drm_i915_private *dev_priv,
253 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100254{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200255 if (HAS_DDI(dev_priv))
256 return pipe_config->port_clock; /* SPLL */
257 else if (IS_GEN5(dev_priv))
258 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200259 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200260 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100261}
262
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300263static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200265 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200266 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400267 .m = { .min = 96, .max = 140 },
268 .m1 = { .min = 18, .max = 26 },
269 .m2 = { .min = 6, .max = 16 },
270 .p = { .min = 4, .max = 128 },
271 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 165000,
273 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
275
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300276static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200277 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200278 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200279 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200280 .m = { .min = 96, .max = 140 },
281 .m1 = { .min = 18, .max = 26 },
282 .m2 = { .min = 6, .max = 16 },
283 .p = { .min = 4, .max = 128 },
284 .p1 = { .min = 2, .max = 33 },
285 .p2 = { .dot_limit = 165000,
286 .p2_slow = 4, .p2_fast = 4 },
287};
288
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300289static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200291 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200292 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400293 .m = { .min = 96, .max = 140 },
294 .m1 = { .min = 18, .max = 26 },
295 .m2 = { .min = 6, .max = 16 },
296 .p = { .min = 4, .max = 128 },
297 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 165000,
299 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700300};
Eric Anholt273e27c2011-03-30 13:01:10 -0700301
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300302static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400303 .dot = { .min = 20000, .max = 400000 },
304 .vco = { .min = 1400000, .max = 2800000 },
305 .n = { .min = 1, .max = 6 },
306 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100307 .m1 = { .min = 8, .max = 18 },
308 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .p2 = { .dot_limit = 200000,
312 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700313};
314
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300315static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400316 .dot = { .min = 20000, .max = 400000 },
317 .vco = { .min = 1400000, .max = 2800000 },
318 .n = { .min = 1, .max = 6 },
319 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100320 .m1 = { .min = 8, .max = 18 },
321 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400322 .p = { .min = 7, .max = 98 },
323 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700324 .p2 = { .dot_limit = 112000,
325 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700326};
327
Eric Anholt273e27c2011-03-30 13:01:10 -0700328
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300329static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 270000 },
331 .vco = { .min = 1750000, .max = 3500000},
332 .n = { .min = 1, .max = 4 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 10, .max = 30 },
337 .p1 = { .min = 1, .max = 3},
338 .p2 = { .dot_limit = 270000,
339 .p2_slow = 10,
340 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800341 },
Keith Packarde4b36692009-06-05 19:22:17 -0700342};
343
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300344static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 22000, .max = 400000 },
346 .vco = { .min = 1750000, .max = 3500000},
347 .n = { .min = 1, .max = 4 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 16, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 5, .max = 80 },
352 .p1 = { .min = 1, .max = 8},
353 .p2 = { .dot_limit = 165000,
354 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700355};
356
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300357static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .dot = { .min = 20000, .max = 115000 },
359 .vco = { .min = 1750000, .max = 3500000 },
360 .n = { .min = 1, .max = 3 },
361 .m = { .min = 104, .max = 138 },
362 .m1 = { .min = 17, .max = 23 },
363 .m2 = { .min = 5, .max = 11 },
364 .p = { .min = 28, .max = 112 },
365 .p1 = { .min = 2, .max = 8 },
366 .p2 = { .dot_limit = 0,
367 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800368 },
Keith Packarde4b36692009-06-05 19:22:17 -0700369};
370
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300371static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .dot = { .min = 80000, .max = 224000 },
373 .vco = { .min = 1750000, .max = 3500000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 104, .max = 138 },
376 .m1 = { .min = 17, .max = 23 },
377 .m2 = { .min = 5, .max = 11 },
378 .p = { .min = 14, .max = 42 },
379 .p1 = { .min = 2, .max = 6 },
380 .p2 = { .dot_limit = 0,
381 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800382 },
Keith Packarde4b36692009-06-05 19:22:17 -0700383};
384
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300385static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400386 .dot = { .min = 20000, .max = 400000},
387 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700388 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400389 .n = { .min = 3, .max = 6 },
390 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400392 .m1 = { .min = 0, .max = 0 },
393 .m2 = { .min = 0, .max = 254 },
394 .p = { .min = 5, .max = 80 },
395 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700396 .p2 = { .dot_limit = 200000,
397 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700398};
399
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300400static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400401 .dot = { .min = 20000, .max = 400000 },
402 .vco = { .min = 1700000, .max = 3500000 },
403 .n = { .min = 3, .max = 6 },
404 .m = { .min = 2, .max = 256 },
405 .m1 = { .min = 0, .max = 0 },
406 .m2 = { .min = 0, .max = 254 },
407 .p = { .min = 7, .max = 112 },
408 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700409 .p2 = { .dot_limit = 112000,
410 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700411};
412
Eric Anholt273e27c2011-03-30 13:01:10 -0700413/* Ironlake / Sandybridge
414 *
415 * We calculate clock using (register_value + 2) for N/M1/M2, so here
416 * the range value for them is (actual_value - 2).
417 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300418static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700419 .dot = { .min = 25000, .max = 350000 },
420 .vco = { .min = 1760000, .max = 3510000 },
421 .n = { .min = 1, .max = 5 },
422 .m = { .min = 79, .max = 127 },
423 .m1 = { .min = 12, .max = 22 },
424 .m2 = { .min = 5, .max = 9 },
425 .p = { .min = 5, .max = 80 },
426 .p1 = { .min = 1, .max = 8 },
427 .p2 = { .dot_limit = 225000,
428 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700429};
430
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300431static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 3 },
435 .m = { .min = 79, .max = 118 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
439 .p1 = { .min = 2, .max = 8 },
440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800442};
443
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300444static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 127 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 56 },
452 .p1 = { .min = 2, .max = 8 },
453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800455};
456
Eric Anholt273e27c2011-03-30 13:01:10 -0700457/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300458static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700459 .dot = { .min = 25000, .max = 350000 },
460 .vco = { .min = 1760000, .max = 3510000 },
461 .n = { .min = 1, .max = 2 },
462 .m = { .min = 79, .max = 126 },
463 .m1 = { .min = 12, .max = 22 },
464 .m2 = { .min = 5, .max = 9 },
465 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700467 .p2 = { .dot_limit = 225000,
468 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800469};
470
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300471static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700472 .dot = { .min = 25000, .max = 350000 },
473 .vco = { .min = 1760000, .max = 3510000 },
474 .n = { .min = 1, .max = 3 },
475 .m = { .min = 79, .max = 126 },
476 .m1 = { .min = 12, .max = 22 },
477 .m2 = { .min = 5, .max = 9 },
478 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400479 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700480 .p2 = { .dot_limit = 225000,
481 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800482};
483
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300484static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300485 /*
486 * These are the data rate limits (measured in fast clocks)
487 * since those are the strictest limits we have. The fast
488 * clock and actual rate limits are more relaxed, so checking
489 * them would make no difference.
490 */
491 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200492 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700493 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700494 .m1 = { .min = 2, .max = 3 },
495 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300496 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300497 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700498};
499
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300500static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300501 /*
502 * These are the data rate limits (measured in fast clocks)
503 * since those are the strictest limits we have. The fast
504 * clock and actual rate limits are more relaxed, so checking
505 * them would make no difference.
506 */
507 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200508 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300509 .n = { .min = 1, .max = 1 },
510 .m1 = { .min = 2, .max = 2 },
511 .m2 = { .min = 24 << 22, .max = 175 << 22 },
512 .p1 = { .min = 2, .max = 4 },
513 .p2 = { .p2_slow = 1, .p2_fast = 14 },
514};
515
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300516static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200517 /* FIXME: find real dot limits */
518 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530519 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200520 .n = { .min = 1, .max = 1 },
521 .m1 = { .min = 2, .max = 2 },
522 /* FIXME: find real m2 limits */
523 .m2 = { .min = 2 << 22, .max = 255 << 22 },
524 .p1 = { .min = 2, .max = 4 },
525 .p2 = { .p2_slow = 1, .p2_fast = 20 },
526};
527
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200528static bool
529needs_modeset(struct drm_crtc_state *state)
530{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200531 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200532}
533
Imre Deakdccbea32015-06-22 23:35:51 +0300534/*
535 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
536 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
537 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
538 * The helpers' return value is the rate of the clock that is fed to the
539 * display engine's pipe which can be the above fast dot clock rate or a
540 * divided-down version of it.
541 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500542/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300543static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800544{
Shaohua Li21778322009-02-23 15:19:16 +0800545 clock->m = clock->m2 + 2;
546 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200547 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300548 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300549 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
550 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300551
552 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800553}
554
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200555static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
556{
557 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
558}
559
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300560static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800561{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200562 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200564 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300565 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300566 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
567 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300568
569 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800570}
571
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300572static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300573{
574 clock->m = clock->m1 * clock->m2;
575 clock->p = clock->p1 * clock->p2;
576 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300577 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300578 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
579 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300580
581 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300582}
583
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300584int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300585{
586 clock->m = clock->m1 * clock->m2;
587 clock->p = clock->p1 * clock->p2;
588 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300589 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300590 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
591 clock->n << 22);
592 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300593
594 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300595}
596
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800597#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800598/**
599 * Returns whether the given set of divisors are valid for a given refclk with
600 * the given connectors.
601 */
602
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100603static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300604 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300605 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800606{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300607 if (clock->n < limit->n.min || limit->n.max < clock->n)
608 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400610 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400612 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800613 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400614 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300615
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100616 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200617 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300618 if (clock->m1 <= clock->m2)
619 INTELPllInvalid("m1 <= m2\n");
620
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100621 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200622 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300623 if (clock->p < limit->p.min || limit->p.max < clock->p)
624 INTELPllInvalid("p out of range\n");
625 if (clock->m < limit->m.min || limit->m.max < clock->m)
626 INTELPllInvalid("m out of range\n");
627 }
628
Jesse Barnes79e53942008-11-07 14:24:08 -0800629 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400630 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
632 * connector, etc., rather than just a single range.
633 */
634 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400635 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800636
637 return true;
638}
639
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300640static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300641i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300642 const struct intel_crtc_state *crtc_state,
643 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800644{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300645 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800646
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300647 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800648 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100649 * For LVDS just rely on its current settings for dual-channel.
650 * We haven't figured out how to reliably set up different
651 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800652 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100653 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300654 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800655 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300656 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800657 } else {
658 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300659 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800660 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300661 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300663}
664
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200665/*
666 * Returns a set of divisors for the desired target clock with the given
667 * refclk, or FALSE. The returned values represent the clock equation:
668 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
669 *
670 * Target and reference clocks are specified in kHz.
671 *
672 * If match_clock is provided, then best_clock P divider must match the P
673 * divider from @match_clock used for LVDS downclocking.
674 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300675static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300676i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300677 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300678 int target, int refclk, struct dpll *match_clock,
679 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300680{
681 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300682 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300683 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800684
Akshay Joshi0206e352011-08-16 15:34:10 -0400685 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800686
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300687 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
688
Zhao Yakui42158662009-11-20 11:24:18 +0800689 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
690 clock.m1++) {
691 for (clock.m2 = limit->m2.min;
692 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200693 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800694 break;
695 for (clock.n = limit->n.min;
696 clock.n <= limit->n.max; clock.n++) {
697 for (clock.p1 = limit->p1.min;
698 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800699 int this_err;
700
Imre Deakdccbea32015-06-22 23:35:51 +0300701 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100702 if (!intel_PLL_is_valid(to_i915(dev),
703 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000704 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800705 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800706 if (match_clock &&
707 clock.p != match_clock->p)
708 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800709
710 this_err = abs(clock.dot - target);
711 if (this_err < err) {
712 *best_clock = clock;
713 err = this_err;
714 }
715 }
716 }
717 }
718 }
719
720 return (err != target);
721}
722
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200723/*
724 * Returns a set of divisors for the desired target clock with the given
725 * refclk, or FALSE. The returned values represent the clock equation:
726 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
727 *
728 * Target and reference clocks are specified in kHz.
729 *
730 * If match_clock is provided, then best_clock P divider must match the P
731 * divider from @match_clock used for LVDS downclocking.
732 */
Ma Lingd4906092009-03-18 20:13:27 +0800733static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300734pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200735 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300736 int target, int refclk, struct dpll *match_clock,
737 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200738{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300739 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300740 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200741 int err = target;
742
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200743 memset(best_clock, 0, sizeof(*best_clock));
744
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300745 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
746
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200747 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
748 clock.m1++) {
749 for (clock.m2 = limit->m2.min;
750 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200751 for (clock.n = limit->n.min;
752 clock.n <= limit->n.max; clock.n++) {
753 for (clock.p1 = limit->p1.min;
754 clock.p1 <= limit->p1.max; clock.p1++) {
755 int this_err;
756
Imre Deakdccbea32015-06-22 23:35:51 +0300757 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100758 if (!intel_PLL_is_valid(to_i915(dev),
759 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800760 &clock))
761 continue;
762 if (match_clock &&
763 clock.p != match_clock->p)
764 continue;
765
766 this_err = abs(clock.dot - target);
767 if (this_err < err) {
768 *best_clock = clock;
769 err = this_err;
770 }
771 }
772 }
773 }
774 }
775
776 return (err != target);
777}
778
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200779/*
780 * Returns a set of divisors for the desired target clock with the given
781 * refclk, or FALSE. The returned values represent the clock equation:
782 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200783 *
784 * Target and reference clocks are specified in kHz.
785 *
786 * If match_clock is provided, then best_clock P divider must match the P
787 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200788 */
Ma Lingd4906092009-03-18 20:13:27 +0800789static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300790g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200791 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300792 int target, int refclk, struct dpll *match_clock,
793 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800794{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300795 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300796 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800797 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300798 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400799 /* approximately equals target * 0.00585 */
800 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800801
802 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300803
804 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
805
Ma Lingd4906092009-03-18 20:13:27 +0800806 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200807 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800808 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200809 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800810 for (clock.m1 = limit->m1.max;
811 clock.m1 >= limit->m1.min; clock.m1--) {
812 for (clock.m2 = limit->m2.max;
813 clock.m2 >= limit->m2.min; clock.m2--) {
814 for (clock.p1 = limit->p1.max;
815 clock.p1 >= limit->p1.min; clock.p1--) {
816 int this_err;
817
Imre Deakdccbea32015-06-22 23:35:51 +0300818 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100819 if (!intel_PLL_is_valid(to_i915(dev),
820 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000821 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800822 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000823
824 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800825 if (this_err < err_most) {
826 *best_clock = clock;
827 err_most = this_err;
828 max_n = clock.n;
829 found = true;
830 }
831 }
832 }
833 }
834 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800835 return found;
836}
Ma Lingd4906092009-03-18 20:13:27 +0800837
Imre Deakd5dd62b2015-03-17 11:40:03 +0200838/*
839 * Check if the calculated PLL configuration is more optimal compared to the
840 * best configuration and error found so far. Return the calculated error.
841 */
842static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300843 const struct dpll *calculated_clock,
844 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200845 unsigned int best_error_ppm,
846 unsigned int *error_ppm)
847{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200848 /*
849 * For CHV ignore the error and consider only the P value.
850 * Prefer a bigger P value based on HW requirements.
851 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100852 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200853 *error_ppm = 0;
854
855 return calculated_clock->p > best_clock->p;
856 }
857
Imre Deak24be4e42015-03-17 11:40:04 +0200858 if (WARN_ON_ONCE(!target_freq))
859 return false;
860
Imre Deakd5dd62b2015-03-17 11:40:03 +0200861 *error_ppm = div_u64(1000000ULL *
862 abs(target_freq - calculated_clock->dot),
863 target_freq);
864 /*
865 * Prefer a better P value over a better (smaller) error if the error
866 * is small. Ensure this preference for future configurations too by
867 * setting the error to 0.
868 */
869 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
870 *error_ppm = 0;
871
872 return true;
873 }
874
875 return *error_ppm + 10 < best_error_ppm;
876}
877
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200878/*
879 * Returns a set of divisors for the desired target clock with the given
880 * refclk, or FALSE. The returned values represent the clock equation:
881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800883static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300884vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200885 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300886 int target, int refclk, struct dpll *match_clock,
887 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700888{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200889 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300890 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300891 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300892 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300893 /* min update 19.2 MHz */
894 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300895 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700896
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300897 target *= 5; /* fast clock */
898
899 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700900
901 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300902 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300903 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300904 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300905 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300906 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700907 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300908 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200909 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300910
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300911 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
912 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300913
Imre Deakdccbea32015-06-22 23:35:51 +0300914 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300915
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100916 if (!intel_PLL_is_valid(to_i915(dev),
917 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300918 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300919 continue;
920
Imre Deakd5dd62b2015-03-17 11:40:03 +0200921 if (!vlv_PLL_is_optimal(dev, target,
922 &clock,
923 best_clock,
924 bestppm, &ppm))
925 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300926
Imre Deakd5dd62b2015-03-17 11:40:03 +0200927 *best_clock = clock;
928 bestppm = ppm;
929 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700930 }
931 }
932 }
933 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700934
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300935 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700936}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700937
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200938/*
939 * Returns a set of divisors for the desired target clock with the given
940 * refclk, or FALSE. The returned values represent the clock equation:
941 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
942 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300943static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300944chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200945 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300946 int target, int refclk, struct dpll *match_clock,
947 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300948{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200949 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300950 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200951 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300952 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300953 uint64_t m2;
954 int found = false;
955
956 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200957 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300958
959 /*
960 * Based on hardware doc, the n always set to 1, and m1 always
961 * set to 2. If requires to support 200Mhz refclk, we need to
962 * revisit this because n may not 1 anymore.
963 */
964 clock.n = 1, clock.m1 = 2;
965 target *= 5; /* fast clock */
966
967 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
968 for (clock.p2 = limit->p2.p2_fast;
969 clock.p2 >= limit->p2.p2_slow;
970 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200971 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300972
973 clock.p = clock.p1 * clock.p2;
974
975 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
976 clock.n) << 22, refclk * clock.m1);
977
978 if (m2 > INT_MAX/clock.m1)
979 continue;
980
981 clock.m2 = m2;
982
Imre Deakdccbea32015-06-22 23:35:51 +0300983 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300984
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100985 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300986 continue;
987
Imre Deak9ca3ba02015-03-17 11:40:05 +0200988 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
989 best_error_ppm, &error_ppm))
990 continue;
991
992 *best_clock = clock;
993 best_error_ppm = error_ppm;
994 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300995 }
996 }
997
998 return found;
999}
1000
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001001bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001002 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001003{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001004 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03001005 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001006
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001007 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001008 target_clock, refclk, NULL, best_clock);
1009}
1010
Ville Syrjälä525b9312016-10-31 22:37:02 +02001011bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001012{
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001013 /* Be paranoid as we can arrive here with only partial
1014 * state retrieved from the hardware during setup.
1015 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001016 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001017 * as Haswell has gained clock readout/fastboot support.
1018 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001019 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001020 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001021 *
1022 * FIXME: The intel_crtc->active here should be switched to
1023 * crtc->state->active once we have proper CRTC states wired up
1024 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001025 */
Ville Syrjälä525b9312016-10-31 22:37:02 +02001026 return crtc->active && crtc->base.primary->state->fb &&
1027 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001028}
1029
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001030enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1031 enum pipe pipe)
1032{
Ville Syrjälä98187832016-10-31 22:37:10 +02001033 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001034
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001035 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001036}
1037
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001038static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001039{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001040 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001041 u32 line1, line2;
1042 u32 line_mask;
1043
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001044 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001045 line_mask = DSL_LINEMASK_GEN2;
1046 else
1047 line_mask = DSL_LINEMASK_GEN3;
1048
1049 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001050 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001051 line2 = I915_READ(reg) & line_mask;
1052
1053 return line1 == line2;
1054}
1055
Keith Packardab7ad7f2010-10-03 00:33:06 -07001056/*
1057 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001058 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001059 *
1060 * After disabling a pipe, we can't wait for vblank in the usual way,
1061 * spinning on the vblank interrupt status bit, since we won't actually
1062 * see an interrupt when the pipe is disabled.
1063 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001064 * On Gen4 and above:
1065 * wait for the pipe register state bit to turn off
1066 *
1067 * Otherwise:
1068 * wait for the display line value to settle (it usually
1069 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001070 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001071 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001072static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001073{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001074 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001075 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001076 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001077
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001078 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001079 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001080
Keith Packardab7ad7f2010-10-03 00:33:06 -07001081 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001082 if (intel_wait_for_register(dev_priv,
1083 reg, I965_PIPECONF_ACTIVE, 0,
1084 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001085 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001086 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001087 /* Wait for the display line to settle */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001088 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001089 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001090 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001091}
1092
Jesse Barnesb24e7172011-01-04 15:09:30 -08001093/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001094void assert_pll(struct drm_i915_private *dev_priv,
1095 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001096{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001097 u32 val;
1098 bool cur_state;
1099
Ville Syrjälä649636e2015-09-22 19:50:01 +03001100 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001101 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001102 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001103 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001104 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001105}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001106
Jani Nikula23538ef2013-08-27 15:12:22 +03001107/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001108void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001109{
1110 u32 val;
1111 bool cur_state;
1112
Ville Syrjäläa5805162015-05-26 20:42:30 +03001113 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001114 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001115 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001116
1117 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001118 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001119 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001120 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001121}
Jani Nikula23538ef2013-08-27 15:12:22 +03001122
Jesse Barnes040484a2011-01-03 12:14:26 -08001123static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1124 enum pipe pipe, bool state)
1125{
Jesse Barnes040484a2011-01-03 12:14:26 -08001126 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001127 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1128 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001129
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001130 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001131 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001132 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001133 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001135 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001136 cur_state = !!(val & FDI_TX_ENABLE);
1137 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001138 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001139 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001140 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001141}
1142#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1143#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1144
1145static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1146 enum pipe pipe, bool state)
1147{
Jesse Barnes040484a2011-01-03 12:14:26 -08001148 u32 val;
1149 bool cur_state;
1150
Ville Syrjälä649636e2015-09-22 19:50:01 +03001151 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001152 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001153 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001154 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001155 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001156}
1157#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1158#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1159
1160static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1161 enum pipe pipe)
1162{
Jesse Barnes040484a2011-01-03 12:14:26 -08001163 u32 val;
1164
1165 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001166 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001167 return;
1168
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001169 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001170 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001171 return;
1172
Ville Syrjälä649636e2015-09-22 19:50:01 +03001173 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001174 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001175}
1176
Daniel Vetter55607e82013-06-16 21:42:39 +02001177void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1178 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001179{
Jesse Barnes040484a2011-01-03 12:14:26 -08001180 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001181 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001182
Ville Syrjälä649636e2015-09-22 19:50:01 +03001183 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001184 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001185 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001186 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001187 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001188}
1189
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001190void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001191{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001192 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001193 u32 val;
1194 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001195 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001197 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001198 return;
1199
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001200 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001201 u32 port_sel;
1202
Imre Deak44cb7342016-08-10 14:07:29 +03001203 pp_reg = PP_CONTROL(0);
1204 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001205
1206 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1207 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1208 panel_pipe = PIPE_B;
1209 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001210 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001211 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001212 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001213 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001214 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001215 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001216 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1217 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001218 }
1219
1220 val = I915_READ(pp_reg);
1221 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001222 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001223 locked = false;
1224
Rob Clarke2c719b2014-12-15 13:56:32 -05001225 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001226 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001227 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001228}
1229
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001230static void assert_cursor(struct drm_i915_private *dev_priv,
1231 enum pipe pipe, bool state)
1232{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001233 bool cur_state;
1234
Jani Nikula2a307c22016-11-30 17:43:04 +02001235 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001236 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001237 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001238 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001239
Rob Clarke2c719b2014-12-15 13:56:32 -05001240 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001241 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001242 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001243}
1244#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1245#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1246
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001247void assert_pipe(struct drm_i915_private *dev_priv,
1248 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001250 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001251 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1252 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001253 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001254
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001255 /* if we need the pipe quirk it must be always on */
1256 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1257 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001258 state = true;
1259
Imre Deak4feed0e2016-02-12 18:55:14 +02001260 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1261 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001262 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001263 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001264
1265 intel_display_power_put(dev_priv, power_domain);
1266 } else {
1267 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001268 }
1269
Rob Clarke2c719b2014-12-15 13:56:32 -05001270 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001271 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001272 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001273}
1274
Chris Wilson931872f2012-01-16 23:01:13 +00001275static void assert_plane(struct drm_i915_private *dev_priv,
1276 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001277{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001278 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001279 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001280
Ville Syrjälä649636e2015-09-22 19:50:01 +03001281 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001282 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001283 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001284 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001285 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001286}
1287
Chris Wilson931872f2012-01-16 23:01:13 +00001288#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1289#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1290
Jesse Barnesb24e7172011-01-04 15:09:30 -08001291static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1292 enum pipe pipe)
1293{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001294 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001295
Ville Syrjälä653e1022013-06-04 13:49:05 +03001296 /* Primary planes are fixed to pipes on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001297 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001298 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001299 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001300 "plane %c assertion failure, should be disabled but not\n",
1301 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001302 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001303 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001304
Jesse Barnesb24e7172011-01-04 15:09:30 -08001305 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001306 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001307 u32 val = I915_READ(DSPCNTR(i));
1308 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001309 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001310 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001311 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1312 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001313 }
1314}
1315
Jesse Barnes19332d72013-03-28 09:55:38 -07001316static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1317 enum pipe pipe)
1318{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001319 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001320
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001321 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001322 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001323 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001324 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001325 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1326 sprite, pipe_name(pipe));
1327 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001328 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001329 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä83c04a62016-11-22 18:02:00 +02001330 u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001331 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001332 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001333 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001334 }
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001335 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001336 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001337 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001338 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001339 plane_name(pipe), pipe_name(pipe));
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001340 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001341 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001342 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001343 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1344 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001345 }
1346}
1347
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001348static void assert_vblank_disabled(struct drm_crtc *crtc)
1349{
Rob Clarke2c719b2014-12-15 13:56:32 -05001350 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001351 drm_crtc_vblank_put(crtc);
1352}
1353
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001354void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1355 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001356{
Jesse Barnes92f25842011-01-04 15:09:34 -08001357 u32 val;
1358 bool enabled;
1359
Ville Syrjälä649636e2015-09-22 19:50:01 +03001360 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001361 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001362 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001363 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1364 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001365}
1366
Keith Packard4e634382011-08-06 10:39:45 -07001367static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1368 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001369{
1370 if ((val & DP_PORT_EN) == 0)
1371 return false;
1372
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001373 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001374 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001375 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1376 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001377 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001378 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1379 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001380 } else {
1381 if ((val & DP_PIPE_MASK) != (pipe << 30))
1382 return false;
1383 }
1384 return true;
1385}
1386
Keith Packard1519b992011-08-06 10:35:34 -07001387static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1388 enum pipe pipe, u32 val)
1389{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001390 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001391 return false;
1392
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001393 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001394 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001395 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001396 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001397 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1398 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001399 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001400 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001401 return false;
1402 }
1403 return true;
1404}
1405
1406static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1407 enum pipe pipe, u32 val)
1408{
1409 if ((val & LVDS_PORT_EN) == 0)
1410 return false;
1411
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001412 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001413 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1414 return false;
1415 } else {
1416 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1417 return false;
1418 }
1419 return true;
1420}
1421
1422static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1423 enum pipe pipe, u32 val)
1424{
1425 if ((val & ADPA_DAC_ENABLE) == 0)
1426 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001427 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001428 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1429 return false;
1430 } else {
1431 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1432 return false;
1433 }
1434 return true;
1435}
1436
Jesse Barnes291906f2011-02-02 12:28:03 -08001437static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001438 enum pipe pipe, i915_reg_t reg,
1439 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001440{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001441 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001442 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001443 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001444 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001445
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001446 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001447 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001448 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001449}
1450
1451static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001452 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001453{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001454 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001455 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001456 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001457 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001458
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001459 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001460 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001461 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001462}
1463
1464static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1465 enum pipe pipe)
1466{
Jesse Barnes291906f2011-02-02 12:28:03 -08001467 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001468
Keith Packardf0575e92011-07-25 22:12:43 -07001469 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1470 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1471 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001472
Ville Syrjälä649636e2015-09-22 19:50:01 +03001473 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001474 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001475 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001476 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001477
Ville Syrjälä649636e2015-09-22 19:50:01 +03001478 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001479 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001480 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001481 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001482
Paulo Zanonie2debe92013-02-18 19:00:27 -03001483 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1485 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001486}
1487
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001488static void _vlv_enable_pll(struct intel_crtc *crtc,
1489 const struct intel_crtc_state *pipe_config)
1490{
1491 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1492 enum pipe pipe = crtc->pipe;
1493
1494 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1495 POSTING_READ(DPLL(pipe));
1496 udelay(150);
1497
Chris Wilson2c30b432016-06-30 15:32:54 +01001498 if (intel_wait_for_register(dev_priv,
1499 DPLL(pipe),
1500 DPLL_LOCK_VLV,
1501 DPLL_LOCK_VLV,
1502 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001503 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1504}
1505
Ville Syrjäläd288f652014-10-28 13:20:22 +02001506static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001507 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001508{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001509 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001510 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001511
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001512 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001513
Daniel Vetter87442f72013-06-06 00:52:17 +02001514 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001515 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001516
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001517 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1518 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001519
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001520 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1521 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001522}
1523
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001524
1525static void _chv_enable_pll(struct intel_crtc *crtc,
1526 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001527{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001528 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001529 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001530 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001531 u32 tmp;
1532
Ville Syrjäläa5805162015-05-26 20:42:30 +03001533 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001534
1535 /* Enable back the 10bit clock to display controller */
1536 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1537 tmp |= DPIO_DCLKP_EN;
1538 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1539
Ville Syrjälä54433e92015-05-26 20:42:31 +03001540 mutex_unlock(&dev_priv->sb_lock);
1541
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001542 /*
1543 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1544 */
1545 udelay(1);
1546
1547 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001548 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001549
1550 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001551 if (intel_wait_for_register(dev_priv,
1552 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1553 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001554 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001555}
1556
1557static void chv_enable_pll(struct intel_crtc *crtc,
1558 const struct intel_crtc_state *pipe_config)
1559{
1560 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1561 enum pipe pipe = crtc->pipe;
1562
1563 assert_pipe_disabled(dev_priv, pipe);
1564
1565 /* PLL is protected by panel, make sure we can write it */
1566 assert_panel_unlocked(dev_priv, pipe);
1567
1568 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1569 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001570
Ville Syrjäläc2317752016-03-15 16:39:56 +02001571 if (pipe != PIPE_A) {
1572 /*
1573 * WaPixelRepeatModeFixForC0:chv
1574 *
1575 * DPLLCMD is AWOL. Use chicken bits to propagate
1576 * the value from DPLLBMD to either pipe B or C.
1577 */
1578 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1579 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1580 I915_WRITE(CBR4_VLV, 0);
1581 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1582
1583 /*
1584 * DPLLB VGA mode also seems to cause problems.
1585 * We should always have it disabled.
1586 */
1587 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1588 } else {
1589 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1590 POSTING_READ(DPLL_MD(pipe));
1591 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001592}
1593
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001594static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001595{
1596 struct intel_crtc *crtc;
1597 int count = 0;
1598
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001599 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001600 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001601 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1602 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001603
1604 return count;
1605}
1606
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001607static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001608{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001609 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001610 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001611 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001612
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001613 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001614
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001615 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001616 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001617 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001618
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001619 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001620 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001621 /*
1622 * It appears to be important that we don't enable this
1623 * for the current pipe before otherwise configuring the
1624 * PLL. No idea how this should be handled if multiple
1625 * DVO outputs are enabled simultaneosly.
1626 */
1627 dpll |= DPLL_DVO_2X_MODE;
1628 I915_WRITE(DPLL(!crtc->pipe),
1629 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1630 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001631
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001632 /*
1633 * Apparently we need to have VGA mode enabled prior to changing
1634 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1635 * dividers, even though the register value does change.
1636 */
1637 I915_WRITE(reg, 0);
1638
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001639 I915_WRITE(reg, dpll);
1640
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001641 /* Wait for the clocks to stabilize. */
1642 POSTING_READ(reg);
1643 udelay(150);
1644
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001645 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001647 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001648 } else {
1649 /* The pixel multiplier can only be updated once the
1650 * DPLL is enabled and the clocks are stable.
1651 *
1652 * So write it again.
1653 */
1654 I915_WRITE(reg, dpll);
1655 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001656
1657 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001658 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001659 POSTING_READ(reg);
1660 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001661 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001662 POSTING_READ(reg);
1663 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001664 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001665 POSTING_READ(reg);
1666 udelay(150); /* wait for warmup */
1667}
1668
1669/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001670 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001671 * @dev_priv: i915 private structure
1672 * @pipe: pipe PLL to disable
1673 *
1674 * Disable the PLL for @pipe, making sure the pipe is off first.
1675 *
1676 * Note! This is for pre-ILK only.
1677 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001678static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001679{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001680 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001681 enum pipe pipe = crtc->pipe;
1682
1683 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001684 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001685 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001686 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001687 I915_WRITE(DPLL(PIPE_B),
1688 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1689 I915_WRITE(DPLL(PIPE_A),
1690 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1691 }
1692
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001693 /* Don't disable pipe or pipe PLLs if needed */
1694 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1695 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001696 return;
1697
1698 /* Make sure the pipe isn't still relying on us */
1699 assert_pipe_disabled(dev_priv, pipe);
1700
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001701 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001702 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001703}
1704
Jesse Barnesf6071162013-10-01 10:41:38 -07001705static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1706{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001707 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001708
1709 /* Make sure the pipe isn't still relying on us */
1710 assert_pipe_disabled(dev_priv, pipe);
1711
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001712 val = DPLL_INTEGRATED_REF_CLK_VLV |
1713 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1714 if (pipe != PIPE_A)
1715 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1716
Jesse Barnesf6071162013-10-01 10:41:38 -07001717 I915_WRITE(DPLL(pipe), val);
1718 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001719}
1720
1721static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1722{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001723 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001724 u32 val;
1725
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001726 /* Make sure the pipe isn't still relying on us */
1727 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001728
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001729 val = DPLL_SSC_REF_CLK_CHV |
1730 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001731 if (pipe != PIPE_A)
1732 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001733
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001734 I915_WRITE(DPLL(pipe), val);
1735 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001736
Ville Syrjäläa5805162015-05-26 20:42:30 +03001737 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001738
1739 /* Disable 10bit clock to display controller */
1740 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1741 val &= ~DPIO_DCLKP_EN;
1742 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1743
Ville Syrjäläa5805162015-05-26 20:42:30 +03001744 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001745}
1746
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001747void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001748 struct intel_digital_port *dport,
1749 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001750{
1751 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001752 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001753
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001754 switch (dport->port) {
1755 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001756 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001757 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001758 break;
1759 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001760 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001761 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001762 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001763 break;
1764 case PORT_D:
1765 port_mask = DPLL_PORTD_READY_MASK;
1766 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001767 break;
1768 default:
1769 BUG();
1770 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001771
Chris Wilson370004d2016-06-30 15:32:56 +01001772 if (intel_wait_for_register(dev_priv,
1773 dpll_reg, port_mask, expected_mask,
1774 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001775 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1776 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001777}
1778
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001779static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1780 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001781{
Ville Syrjälä98187832016-10-31 22:37:10 +02001782 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1783 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001784 i915_reg_t reg;
1785 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001786
Jesse Barnes040484a2011-01-03 12:14:26 -08001787 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001788 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001789
1790 /* FDI must be feeding us bits for PCH ports */
1791 assert_fdi_tx_enabled(dev_priv, pipe);
1792 assert_fdi_rx_enabled(dev_priv, pipe);
1793
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001794 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001795 /* Workaround: Set the timing override bit before enabling the
1796 * pch transcoder. */
1797 reg = TRANS_CHICKEN2(pipe);
1798 val = I915_READ(reg);
1799 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1800 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001801 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001802
Daniel Vetterab9412b2013-05-03 11:49:46 +02001803 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001804 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001805 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001806
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001807 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001808 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001809 * Make the BPC in transcoder be consistent with
1810 * that in pipeconf reg. For HDMI we must use 8bpc
1811 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001812 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001813 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001814 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001815 val |= PIPECONF_8BPC;
1816 else
1817 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001818 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001819
1820 val &= ~TRANS_INTERLACE_MASK;
1821 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001822 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001823 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001824 val |= TRANS_LEGACY_INTERLACED_ILK;
1825 else
1826 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001827 else
1828 val |= TRANS_PROGRESSIVE;
1829
Jesse Barnes040484a2011-01-03 12:14:26 -08001830 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001831 if (intel_wait_for_register(dev_priv,
1832 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1833 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001834 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001835}
1836
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001837static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001838 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001839{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001840 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001841
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001842 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001843 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001844 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001845
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001846 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001847 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001848 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001849 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001850
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001851 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001852 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001853
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001854 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1855 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001856 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001857 else
1858 val |= TRANS_PROGRESSIVE;
1859
Daniel Vetterab9412b2013-05-03 11:49:46 +02001860 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001861 if (intel_wait_for_register(dev_priv,
1862 LPT_TRANSCONF,
1863 TRANS_STATE_ENABLE,
1864 TRANS_STATE_ENABLE,
1865 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001866 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001867}
1868
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001869static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1870 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001871{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001872 i915_reg_t reg;
1873 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001874
1875 /* FDI relies on the transcoder */
1876 assert_fdi_tx_disabled(dev_priv, pipe);
1877 assert_fdi_rx_disabled(dev_priv, pipe);
1878
Jesse Barnes291906f2011-02-02 12:28:03 -08001879 /* Ports must be off as well */
1880 assert_pch_ports_disabled(dev_priv, pipe);
1881
Daniel Vetterab9412b2013-05-03 11:49:46 +02001882 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001883 val = I915_READ(reg);
1884 val &= ~TRANS_ENABLE;
1885 I915_WRITE(reg, val);
1886 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001887 if (intel_wait_for_register(dev_priv,
1888 reg, TRANS_STATE_ENABLE, 0,
1889 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001890 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001891
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001892 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001893 /* Workaround: Clear the timing override chicken bit again. */
1894 reg = TRANS_CHICKEN2(pipe);
1895 val = I915_READ(reg);
1896 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1897 I915_WRITE(reg, val);
1898 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001899}
1900
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001901void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001902{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001903 u32 val;
1904
Daniel Vetterab9412b2013-05-03 11:49:46 +02001905 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001906 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001907 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001908 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001909 if (intel_wait_for_register(dev_priv,
1910 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1911 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001912 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001913
1914 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001915 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001916 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001917 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001918}
1919
Ville Syrjälä65f21302016-10-14 20:02:53 +03001920enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1921{
1922 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1923
1924 WARN_ON(!crtc->config->has_pch_encoder);
1925
1926 if (HAS_PCH_LPT(dev_priv))
1927 return TRANSCODER_A;
1928 else
1929 return (enum transcoder) crtc->pipe;
1930}
1931
Jesse Barnes92f25842011-01-04 15:09:34 -08001932/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001933 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001934 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001935 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001936 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001937 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001938 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001939static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001940{
Paulo Zanoni03722642014-01-17 13:51:09 -02001941 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001942 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001943 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001944 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001945 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001946 u32 val;
1947
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001948 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1949
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001950 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001951 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001952 assert_sprites_disabled(dev_priv, pipe);
1953
Jesse Barnesb24e7172011-01-04 15:09:30 -08001954 /*
1955 * A pipe without a PLL won't actually be able to drive bits from
1956 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1957 * need the check.
1958 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001959 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001960 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001961 assert_dsi_pll_enabled(dev_priv);
1962 else
1963 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001964 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001965 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001966 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001967 assert_fdi_rx_pll_enabled(dev_priv,
1968 (enum pipe) intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001969 assert_fdi_tx_pll_enabled(dev_priv,
1970 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001971 }
1972 /* FIXME: assert CPU port conditions for SNB+ */
1973 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001974
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001975 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001976 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001977 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001978 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1979 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001980 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001981 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001982
1983 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001984 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001985
1986 /*
1987 * Until the pipe starts DSL will read as 0, which would cause
1988 * an apparent vblank timestamp jump, which messes up also the
1989 * frame count when it's derived from the timestamps. So let's
1990 * wait for the pipe to start properly before we call
1991 * drm_crtc_vblank_on()
1992 */
1993 if (dev->max_vblank_count == 0 &&
1994 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1995 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001996}
1997
1998/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001999 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002000 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002001 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002002 * Disable the pipe of @crtc, making sure that various hardware
2003 * specific requirements are met, if applicable, e.g. plane
2004 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002005 *
2006 * Will wait until the pipe has shut down before returning.
2007 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002008static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002009{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002010 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002011 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002012 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002013 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002014 u32 val;
2015
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002016 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2017
Jesse Barnesb24e7172011-01-04 15:09:30 -08002018 /*
2019 * Make sure planes won't keep trying to pump pixels to us,
2020 * or we might hang the display.
2021 */
2022 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002023 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002024 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002025
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002026 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002027 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002028 if ((val & PIPECONF_ENABLE) == 0)
2029 return;
2030
Ville Syrjälä67adc642014-08-15 01:21:57 +03002031 /*
2032 * Double wide has implications for planes
2033 * so best keep it disabled when not needed.
2034 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002035 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002036 val &= ~PIPECONF_DOUBLE_WIDE;
2037
2038 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002039 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2040 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002041 val &= ~PIPECONF_ENABLE;
2042
2043 I915_WRITE(reg, val);
2044 if ((val & PIPECONF_ENABLE) == 0)
2045 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002046}
2047
Ville Syrjälä832be822016-01-12 21:08:33 +02002048static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2049{
2050 return IS_GEN2(dev_priv) ? 2048 : 4096;
2051}
2052
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002053static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2054 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002055{
2056 switch (fb_modifier) {
2057 case DRM_FORMAT_MOD_NONE:
2058 return cpp;
2059 case I915_FORMAT_MOD_X_TILED:
2060 if (IS_GEN2(dev_priv))
2061 return 128;
2062 else
2063 return 512;
2064 case I915_FORMAT_MOD_Y_TILED:
2065 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2066 return 128;
2067 else
2068 return 512;
2069 case I915_FORMAT_MOD_Yf_TILED:
2070 switch (cpp) {
2071 case 1:
2072 return 64;
2073 case 2:
2074 case 4:
2075 return 128;
2076 case 8:
2077 case 16:
2078 return 256;
2079 default:
2080 MISSING_CASE(cpp);
2081 return cpp;
2082 }
2083 break;
2084 default:
2085 MISSING_CASE(fb_modifier);
2086 return cpp;
2087 }
2088}
2089
Ville Syrjälä832be822016-01-12 21:08:33 +02002090unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2091 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002092{
Ville Syrjälä832be822016-01-12 21:08:33 +02002093 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2094 return 1;
2095 else
2096 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002097 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002098}
2099
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002100/* Return the tile dimensions in pixel units */
2101static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2102 unsigned int *tile_width,
2103 unsigned int *tile_height,
2104 uint64_t fb_modifier,
2105 unsigned int cpp)
2106{
2107 unsigned int tile_width_bytes =
2108 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2109
2110 *tile_width = tile_width_bytes / cpp;
2111 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2112}
2113
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002114unsigned int
2115intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002116 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002117{
Ville Syrjälä832be822016-01-12 21:08:33 +02002118 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2119 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2120
2121 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002122}
2123
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002124unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2125{
2126 unsigned int size = 0;
2127 int i;
2128
2129 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2130 size += rot_info->plane[i].width * rot_info->plane[i].height;
2131
2132 return size;
2133}
2134
Daniel Vetter75c82a52015-10-14 16:51:04 +02002135static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002136intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2137 const struct drm_framebuffer *fb,
2138 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002139{
Chris Wilson7b92c042017-01-14 00:28:26 +00002140 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002141 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002142 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002143 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002144 }
2145}
2146
Ville Syrjälä603525d2016-01-12 21:08:37 +02002147static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002148{
2149 if (INTEL_INFO(dev_priv)->gen >= 9)
2150 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002151 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002152 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002153 return 128 * 1024;
2154 else if (INTEL_INFO(dev_priv)->gen >= 4)
2155 return 4 * 1024;
2156 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002157 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002158}
2159
Ville Syrjälä603525d2016-01-12 21:08:37 +02002160static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2161 uint64_t fb_modifier)
2162{
2163 switch (fb_modifier) {
2164 case DRM_FORMAT_MOD_NONE:
2165 return intel_linear_alignment(dev_priv);
2166 case I915_FORMAT_MOD_X_TILED:
2167 if (INTEL_INFO(dev_priv)->gen >= 9)
2168 return 256 * 1024;
2169 return 0;
2170 case I915_FORMAT_MOD_Y_TILED:
2171 case I915_FORMAT_MOD_Yf_TILED:
2172 return 1 * 1024 * 1024;
2173 default:
2174 MISSING_CASE(fb_modifier);
2175 return 0;
2176 }
2177}
2178
Chris Wilson058d88c2016-08-15 10:49:06 +01002179struct i915_vma *
2180intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002181{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002182 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002183 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002184 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002185 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002186 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002187 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002188
Matt Roperebcdd392014-07-09 16:22:11 -07002189 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2190
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002191 alignment = intel_surf_alignment(dev_priv, fb->modifier);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002192
Ville Syrjälä3465c582016-02-15 22:54:43 +02002193 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002194
Chris Wilson693db182013-03-05 14:52:39 +00002195 /* Note that the w/a also requires 64 PTE of padding following the
2196 * bo. We currently fill all unused PTE with the shadow page and so
2197 * we should always have valid PTE following the scanout preventing
2198 * the VT-d warning.
2199 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002200 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002201 alignment = 256 * 1024;
2202
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002203 /*
2204 * Global gtt pte registers are special registers which actually forward
2205 * writes to a chunk of system memory. Which means that there is no risk
2206 * that the register values disappear as soon as we call
2207 * intel_runtime_pm_put(), so it is correct to wrap only the
2208 * pin/unpin/fence and not more.
2209 */
2210 intel_runtime_pm_get(dev_priv);
2211
Chris Wilson058d88c2016-08-15 10:49:06 +01002212 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002213 if (IS_ERR(vma))
2214 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002215
Chris Wilson05a20d02016-08-18 17:16:55 +01002216 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002217 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2218 * fence, whereas 965+ only requires a fence if using
2219 * framebuffer compression. For simplicity, we always, when
2220 * possible, install a fence as the cost is not that onerous.
2221 *
2222 * If we fail to fence the tiled scanout, then either the
2223 * modeset will reject the change (which is highly unlikely as
2224 * the affected systems, all but one, do not have unmappable
2225 * space) or we will not be able to enable full powersaving
2226 * techniques (also likely not to apply due to various limits
2227 * FBC and the like impose on the size of the buffer, which
2228 * presumably we violated anyway with this unmappable buffer).
2229 * Anyway, it is presumably better to stumble onwards with
2230 * something and try to run the system in a "less than optimal"
2231 * mode that matches the user configuration.
2232 */
2233 if (i915_vma_get_fence(vma) == 0)
2234 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002235 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002236
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002237 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002238err:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002239 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002240 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002241}
2242
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002243void intel_unpin_fb_vma(struct i915_vma *vma)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002244{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002245 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002246
Chris Wilson49ef5292016-08-18 17:17:00 +01002247 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002248 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002249 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002250}
2251
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002252static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2253 unsigned int rotation)
2254{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002255 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002256 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2257 else
2258 return fb->pitches[plane];
2259}
2260
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002261/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002262 * Convert the x/y offsets into a linear offset.
2263 * Only valid with 0/180 degree rotation, which is fine since linear
2264 * offset is only used with linear buffers on pre-hsw and tiled buffers
2265 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2266 */
2267u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002268 const struct intel_plane_state *state,
2269 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002270{
Ville Syrjälä29490562016-01-20 18:02:50 +02002271 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002272 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002273 unsigned int pitch = fb->pitches[plane];
2274
2275 return y * pitch + x * cpp;
2276}
2277
2278/*
2279 * Add the x/y offsets derived from fb->offsets[] to the user
2280 * specified plane src x/y offsets. The resulting x/y offsets
2281 * specify the start of scanout from the beginning of the gtt mapping.
2282 */
2283void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002284 const struct intel_plane_state *state,
2285 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002286
2287{
Ville Syrjälä29490562016-01-20 18:02:50 +02002288 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2289 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002290
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002291 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002292 *x += intel_fb->rotated[plane].x;
2293 *y += intel_fb->rotated[plane].y;
2294 } else {
2295 *x += intel_fb->normal[plane].x;
2296 *y += intel_fb->normal[plane].y;
2297 }
2298}
2299
2300/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002301 * Input tile dimensions and pitch must already be
2302 * rotated to match x and y, and in pixel units.
2303 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002304static u32 _intel_adjust_tile_offset(int *x, int *y,
2305 unsigned int tile_width,
2306 unsigned int tile_height,
2307 unsigned int tile_size,
2308 unsigned int pitch_tiles,
2309 u32 old_offset,
2310 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002311{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002312 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002313 unsigned int tiles;
2314
2315 WARN_ON(old_offset & (tile_size - 1));
2316 WARN_ON(new_offset & (tile_size - 1));
2317 WARN_ON(new_offset > old_offset);
2318
2319 tiles = (old_offset - new_offset) / tile_size;
2320
2321 *y += tiles / pitch_tiles * tile_height;
2322 *x += tiles % pitch_tiles * tile_width;
2323
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002324 /* minimize x in case it got needlessly big */
2325 *y += *x / pitch_pixels * tile_height;
2326 *x %= pitch_pixels;
2327
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002328 return new_offset;
2329}
2330
2331/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002332 * Adjust the tile offset by moving the difference into
2333 * the x/y offsets.
2334 */
2335static u32 intel_adjust_tile_offset(int *x, int *y,
2336 const struct intel_plane_state *state, int plane,
2337 u32 old_offset, u32 new_offset)
2338{
2339 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2340 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002341 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002342 unsigned int rotation = state->base.rotation;
2343 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2344
2345 WARN_ON(new_offset > old_offset);
2346
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002347 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002348 unsigned int tile_size, tile_width, tile_height;
2349 unsigned int pitch_tiles;
2350
2351 tile_size = intel_tile_size(dev_priv);
2352 intel_tile_dims(dev_priv, &tile_width, &tile_height,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002353 fb->modifier, cpp);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002354
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002355 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002356 pitch_tiles = pitch / tile_height;
2357 swap(tile_width, tile_height);
2358 } else {
2359 pitch_tiles = pitch / (tile_width * cpp);
2360 }
2361
2362 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2363 tile_size, pitch_tiles,
2364 old_offset, new_offset);
2365 } else {
2366 old_offset += *y * pitch + *x * cpp;
2367
2368 *y = (old_offset - new_offset) / pitch;
2369 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2370 }
2371
2372 return new_offset;
2373}
2374
2375/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002376 * Computes the linear offset to the base tile and adjusts
2377 * x, y. bytes per pixel is assumed to be a power-of-two.
2378 *
2379 * In the 90/270 rotated case, x and y are assumed
2380 * to be already rotated to match the rotated GTT view, and
2381 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002382 *
2383 * This function is used when computing the derived information
2384 * under intel_framebuffer, so using any of that information
2385 * here is not allowed. Anything under drm_framebuffer can be
2386 * used. This is why the user has to pass in the pitch since it
2387 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002388 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002389static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2390 int *x, int *y,
2391 const struct drm_framebuffer *fb, int plane,
2392 unsigned int pitch,
2393 unsigned int rotation,
2394 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002395{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002396 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002397 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002398 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002399
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002400 if (alignment)
2401 alignment--;
2402
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002403 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002404 unsigned int tile_size, tile_width, tile_height;
2405 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002406
Ville Syrjäläd8433102016-01-12 21:08:35 +02002407 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002408 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2409 fb_modifier, cpp);
2410
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002411 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002412 pitch_tiles = pitch / tile_height;
2413 swap(tile_width, tile_height);
2414 } else {
2415 pitch_tiles = pitch / (tile_width * cpp);
2416 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002417
Ville Syrjäläd8433102016-01-12 21:08:35 +02002418 tile_rows = *y / tile_height;
2419 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002420
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002421 tiles = *x / tile_width;
2422 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002423
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002424 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2425 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002426
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002427 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2428 tile_size, pitch_tiles,
2429 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002430 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002431 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002432 offset_aligned = offset & ~alignment;
2433
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002434 *y = (offset & alignment) / pitch;
2435 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002436 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002437
2438 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002439}
2440
Ville Syrjälä6687c902015-09-15 13:16:41 +03002441u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002442 const struct intel_plane_state *state,
2443 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002444{
Ville Syrjälä29490562016-01-20 18:02:50 +02002445 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2446 const struct drm_framebuffer *fb = state->base.fb;
2447 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002448 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä8d970652016-01-28 16:30:28 +02002449 u32 alignment;
2450
2451 /* AUX_DIST needs only 4K alignment */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002452 if (fb->format->format == DRM_FORMAT_NV12 && plane == 1)
Ville Syrjälä8d970652016-01-28 16:30:28 +02002453 alignment = 4096;
2454 else
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002455 alignment = intel_surf_alignment(dev_priv, fb->modifier);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002456
2457 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2458 rotation, alignment);
2459}
2460
2461/* Convert the fb->offset[] linear offset into x/y offsets */
2462static void intel_fb_offset_to_xy(int *x, int *y,
2463 const struct drm_framebuffer *fb, int plane)
2464{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002465 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002466 unsigned int pitch = fb->pitches[plane];
2467 u32 linear_offset = fb->offsets[plane];
2468
2469 *y = linear_offset / pitch;
2470 *x = linear_offset % pitch / cpp;
2471}
2472
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002473static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2474{
2475 switch (fb_modifier) {
2476 case I915_FORMAT_MOD_X_TILED:
2477 return I915_TILING_X;
2478 case I915_FORMAT_MOD_Y_TILED:
2479 return I915_TILING_Y;
2480 default:
2481 return I915_TILING_NONE;
2482 }
2483}
2484
Ville Syrjälä6687c902015-09-15 13:16:41 +03002485static int
2486intel_fill_fb_info(struct drm_i915_private *dev_priv,
2487 struct drm_framebuffer *fb)
2488{
2489 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2490 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2491 u32 gtt_offset_rotated = 0;
2492 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002493 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002494 unsigned int tile_size = intel_tile_size(dev_priv);
2495
2496 for (i = 0; i < num_planes; i++) {
2497 unsigned int width, height;
2498 unsigned int cpp, size;
2499 u32 offset;
2500 int x, y;
2501
Ville Syrjälä353c8592016-12-14 23:30:57 +02002502 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002503 width = drm_framebuffer_plane_width(fb->width, fb, i);
2504 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002505
2506 intel_fb_offset_to_xy(&x, &y, fb, i);
2507
2508 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002509 * The fence (if used) is aligned to the start of the object
2510 * so having the framebuffer wrap around across the edge of the
2511 * fenced region doesn't really work. We have no API to configure
2512 * the fence start offset within the object (nor could we probably
2513 * on gen2/3). So it's just easier if we just require that the
2514 * fb layout agrees with the fence layout. We already check that the
2515 * fb stride matches the fence stride elsewhere.
2516 */
2517 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2518 (x + width) * cpp > fb->pitches[i]) {
2519 DRM_DEBUG("bad fb plane %d offset: 0x%x\n",
2520 i, fb->offsets[i]);
2521 return -EINVAL;
2522 }
2523
2524 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002525 * First pixel of the framebuffer from
2526 * the start of the normal gtt mapping.
2527 */
2528 intel_fb->normal[i].x = x;
2529 intel_fb->normal[i].y = y;
2530
2531 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
2532 fb, 0, fb->pitches[i],
Daniel Vettercc926382016-08-15 10:41:47 +02002533 DRM_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002534 offset /= tile_size;
2535
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002536 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002537 unsigned int tile_width, tile_height;
2538 unsigned int pitch_tiles;
2539 struct drm_rect r;
2540
2541 intel_tile_dims(dev_priv, &tile_width, &tile_height,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002542 fb->modifier, cpp);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002543
2544 rot_info->plane[i].offset = offset;
2545 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2546 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2547 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2548
2549 intel_fb->rotated[i].pitch =
2550 rot_info->plane[i].height * tile_height;
2551
2552 /* how many tiles does this plane need */
2553 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2554 /*
2555 * If the plane isn't horizontally tile aligned,
2556 * we need one more tile.
2557 */
2558 if (x != 0)
2559 size++;
2560
2561 /* rotate the x/y offsets to match the GTT view */
2562 r.x1 = x;
2563 r.y1 = y;
2564 r.x2 = x + width;
2565 r.y2 = y + height;
2566 drm_rect_rotate(&r,
2567 rot_info->plane[i].width * tile_width,
2568 rot_info->plane[i].height * tile_height,
Daniel Vettercc926382016-08-15 10:41:47 +02002569 DRM_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002570 x = r.x1;
2571 y = r.y1;
2572
2573 /* rotate the tile dimensions to match the GTT view */
2574 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2575 swap(tile_width, tile_height);
2576
2577 /*
2578 * We only keep the x/y offsets, so push all of the
2579 * gtt offset into the x/y offsets.
2580 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002581 _intel_adjust_tile_offset(&x, &y, tile_size,
2582 tile_width, tile_height, pitch_tiles,
2583 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002584
2585 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2586
2587 /*
2588 * First pixel of the framebuffer from
2589 * the start of the rotated gtt mapping.
2590 */
2591 intel_fb->rotated[i].x = x;
2592 intel_fb->rotated[i].y = y;
2593 } else {
2594 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2595 x * cpp, tile_size);
2596 }
2597
2598 /* how many tiles in total needed in the bo */
2599 max_size = max(max_size, offset + size);
2600 }
2601
2602 if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) {
2603 DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n",
2604 max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size);
2605 return -EINVAL;
2606 }
2607
2608 return 0;
2609}
2610
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002611static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002612{
2613 switch (format) {
2614 case DISPPLANE_8BPP:
2615 return DRM_FORMAT_C8;
2616 case DISPPLANE_BGRX555:
2617 return DRM_FORMAT_XRGB1555;
2618 case DISPPLANE_BGRX565:
2619 return DRM_FORMAT_RGB565;
2620 default:
2621 case DISPPLANE_BGRX888:
2622 return DRM_FORMAT_XRGB8888;
2623 case DISPPLANE_RGBX888:
2624 return DRM_FORMAT_XBGR8888;
2625 case DISPPLANE_BGRX101010:
2626 return DRM_FORMAT_XRGB2101010;
2627 case DISPPLANE_RGBX101010:
2628 return DRM_FORMAT_XBGR2101010;
2629 }
2630}
2631
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002632static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2633{
2634 switch (format) {
2635 case PLANE_CTL_FORMAT_RGB_565:
2636 return DRM_FORMAT_RGB565;
2637 default:
2638 case PLANE_CTL_FORMAT_XRGB_8888:
2639 if (rgb_order) {
2640 if (alpha)
2641 return DRM_FORMAT_ABGR8888;
2642 else
2643 return DRM_FORMAT_XBGR8888;
2644 } else {
2645 if (alpha)
2646 return DRM_FORMAT_ARGB8888;
2647 else
2648 return DRM_FORMAT_XRGB8888;
2649 }
2650 case PLANE_CTL_FORMAT_XRGB_2101010:
2651 if (rgb_order)
2652 return DRM_FORMAT_XBGR2101010;
2653 else
2654 return DRM_FORMAT_XRGB2101010;
2655 }
2656}
2657
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002658static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002659intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2660 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002661{
2662 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002663 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002664 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002665 struct drm_i915_gem_object *obj = NULL;
2666 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002667 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002668 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2669 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2670 PAGE_SIZE);
2671
2672 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002673
Chris Wilsonff2652e2014-03-10 08:07:02 +00002674 if (plane_config->size == 0)
2675 return false;
2676
Paulo Zanoni3badb492015-09-23 12:52:23 -03002677 /* If the FB is too big, just don't use it since fbdev is not very
2678 * important and we should probably use that space with FBC or other
2679 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002680 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002681 return false;
2682
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002683 mutex_lock(&dev->struct_mutex);
2684
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002685 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002686 base_aligned,
2687 base_aligned,
2688 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002689 if (!obj) {
2690 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002691 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002692 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002693
Chris Wilson3e510a82016-08-05 10:14:23 +01002694 if (plane_config->tiling == I915_TILING_X)
2695 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002696
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002697 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002698 mode_cmd.width = fb->width;
2699 mode_cmd.height = fb->height;
2700 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002701 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002702 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002703
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002704 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002705 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002706 DRM_DEBUG_KMS("intel fb init failed\n");
2707 goto out_unref_obj;
2708 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002709
Jesse Barnes46f297f2014-03-07 08:57:48 -08002710 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002711
Daniel Vetterf6936e22015-03-26 12:17:05 +01002712 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002713 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002714
2715out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002716 i915_gem_object_put(obj);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002717 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002718 return false;
2719}
2720
Daniel Vetter5a21b662016-05-24 17:13:53 +02002721/* Update plane->state->fb to match plane->fb after driver-internal updates */
2722static void
2723update_state_fb(struct drm_plane *plane)
2724{
2725 if (plane->fb == plane->state->fb)
2726 return;
2727
2728 if (plane->state->fb)
2729 drm_framebuffer_unreference(plane->state->fb);
2730 plane->state->fb = plane->fb;
2731 if (plane->state->fb)
2732 drm_framebuffer_reference(plane->state->fb);
2733}
2734
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002735static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002736intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2737 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002738{
2739 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002740 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002741 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002742 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002743 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002744 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002745 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2746 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002747 struct intel_plane_state *intel_state =
2748 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002749 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002750
Damien Lespiau2d140302015-02-05 17:22:18 +00002751 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002752 return;
2753
Daniel Vetterf6936e22015-03-26 12:17:05 +01002754 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002755 fb = &plane_config->fb->base;
2756 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002757 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002758
Damien Lespiau2d140302015-02-05 17:22:18 +00002759 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002760
2761 /*
2762 * Failed to alloc the obj, check to see if we should share
2763 * an fb with another CRTC instead
2764 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002765 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002766 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002767
2768 if (c == &intel_crtc->base)
2769 continue;
2770
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002771 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002772 continue;
2773
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002774 state = to_intel_plane_state(c->primary->state);
2775 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002776 continue;
2777
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002778 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2779 fb = c->primary->fb;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002780 drm_framebuffer_reference(fb);
2781 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002782 }
2783 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002784
Matt Roper200757f2015-12-03 11:37:36 -08002785 /*
2786 * We've failed to reconstruct the BIOS FB. Current display state
2787 * indicates that the primary plane is visible, but has a NULL FB,
2788 * which will lead to problems later if we don't fix it up. The
2789 * simplest solution is to just disable the primary plane now and
2790 * pretend the BIOS never had it enabled.
2791 */
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01002792 plane_state->visible = false;
Matt Roper200757f2015-12-03 11:37:36 -08002793 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002794 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002795 intel_plane->disable_plane(primary, &intel_crtc->base);
2796
Daniel Vetter88595ac2015-03-26 12:42:24 +01002797 return;
2798
2799valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002800 mutex_lock(&dev->struct_mutex);
2801 intel_state->vma =
2802 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2803 mutex_unlock(&dev->struct_mutex);
2804 if (IS_ERR(intel_state->vma)) {
2805 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2806 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2807
2808 intel_state->vma = NULL;
2809 drm_framebuffer_unreference(fb);
2810 return;
2811 }
2812
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002813 plane_state->src_x = 0;
2814 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002815 plane_state->src_w = fb->width << 16;
2816 plane_state->src_h = fb->height << 16;
2817
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002818 plane_state->crtc_x = 0;
2819 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002820 plane_state->crtc_w = fb->width;
2821 plane_state->crtc_h = fb->height;
2822
Rob Clark1638d302016-11-05 11:08:08 -04002823 intel_state->base.src = drm_plane_state_src(plane_state);
2824 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002825
Daniel Vetter88595ac2015-03-26 12:42:24 +01002826 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002827 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002828 dev_priv->preserve_bios_swizzle = true;
2829
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002830 drm_framebuffer_reference(fb);
2831 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002832 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002833 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002834 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2835 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002836}
2837
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002838static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2839 unsigned int rotation)
2840{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002841 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002842
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002843 switch (fb->modifier) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002844 case DRM_FORMAT_MOD_NONE:
2845 case I915_FORMAT_MOD_X_TILED:
2846 switch (cpp) {
2847 case 8:
2848 return 4096;
2849 case 4:
2850 case 2:
2851 case 1:
2852 return 8192;
2853 default:
2854 MISSING_CASE(cpp);
2855 break;
2856 }
2857 break;
2858 case I915_FORMAT_MOD_Y_TILED:
2859 case I915_FORMAT_MOD_Yf_TILED:
2860 switch (cpp) {
2861 case 8:
2862 return 2048;
2863 case 4:
2864 return 4096;
2865 case 2:
2866 case 1:
2867 return 8192;
2868 default:
2869 MISSING_CASE(cpp);
2870 break;
2871 }
2872 break;
2873 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002874 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002875 }
2876
2877 return 2048;
2878}
2879
2880static int skl_check_main_surface(struct intel_plane_state *plane_state)
2881{
2882 const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev);
2883 const struct drm_framebuffer *fb = plane_state->base.fb;
2884 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002885 int x = plane_state->base.src.x1 >> 16;
2886 int y = plane_state->base.src.y1 >> 16;
2887 int w = drm_rect_width(&plane_state->base.src) >> 16;
2888 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002889 int max_width = skl_max_plane_width(fb, 0, rotation);
2890 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002891 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002892
2893 if (w > max_width || h > max_height) {
2894 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2895 w, h, max_width, max_height);
2896 return -EINVAL;
2897 }
2898
2899 intel_add_fb_offsets(&x, &y, plane_state, 0);
2900 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
2901
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002902 alignment = intel_surf_alignment(dev_priv, fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002903
2904 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002905 * AUX surface offset is specified as the distance from the
2906 * main surface offset, and it must be non-negative. Make
2907 * sure that is what we will get.
2908 */
2909 if (offset > aux_offset)
2910 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2911 offset, aux_offset & ~(alignment - 1));
2912
2913 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002914 * When using an X-tiled surface, the plane blows up
2915 * if the x offset + width exceed the stride.
2916 *
2917 * TODO: linear and Y-tiled seem fine, Yf untested,
2918 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002919 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02002920 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002921
2922 while ((x + w) * cpp > fb->pitches[0]) {
2923 if (offset == 0) {
2924 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2925 return -EINVAL;
2926 }
2927
2928 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2929 offset, offset - alignment);
2930 }
2931 }
2932
2933 plane_state->main.offset = offset;
2934 plane_state->main.x = x;
2935 plane_state->main.y = y;
2936
2937 return 0;
2938}
2939
Ville Syrjälä8d970652016-01-28 16:30:28 +02002940static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2941{
2942 const struct drm_framebuffer *fb = plane_state->base.fb;
2943 unsigned int rotation = plane_state->base.rotation;
2944 int max_width = skl_max_plane_width(fb, 1, rotation);
2945 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02002946 int x = plane_state->base.src.x1 >> 17;
2947 int y = plane_state->base.src.y1 >> 17;
2948 int w = drm_rect_width(&plane_state->base.src) >> 17;
2949 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002950 u32 offset;
2951
2952 intel_add_fb_offsets(&x, &y, plane_state, 1);
2953 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2954
2955 /* FIXME not quite sure how/if these apply to the chroma plane */
2956 if (w > max_width || h > max_height) {
2957 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2958 w, h, max_width, max_height);
2959 return -EINVAL;
2960 }
2961
2962 plane_state->aux.offset = offset;
2963 plane_state->aux.x = x;
2964 plane_state->aux.y = y;
2965
2966 return 0;
2967}
2968
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002969int skl_check_plane_surface(struct intel_plane_state *plane_state)
2970{
2971 const struct drm_framebuffer *fb = plane_state->base.fb;
2972 unsigned int rotation = plane_state->base.rotation;
2973 int ret;
2974
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02002975 if (!plane_state->base.visible)
2976 return 0;
2977
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002978 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002979 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02002980 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03002981 fb->width << 16, fb->height << 16,
2982 DRM_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002983
Ville Syrjälä8d970652016-01-28 16:30:28 +02002984 /*
2985 * Handle the AUX surface first since
2986 * the main surface setup depends on it.
2987 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002988 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02002989 ret = skl_check_nv12_aux_surface(plane_state);
2990 if (ret)
2991 return ret;
2992 } else {
2993 plane_state->aux.offset = ~0xfff;
2994 plane_state->aux.x = 0;
2995 plane_state->aux.y = 0;
2996 }
2997
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002998 ret = skl_check_main_surface(plane_state);
2999 if (ret)
3000 return ret;
3001
3002 return 0;
3003}
3004
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003005static void i9xx_update_primary_plane(struct drm_plane *primary,
3006 const struct intel_crtc_state *crtc_state,
3007 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003008{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003009 struct drm_i915_private *dev_priv = to_i915(primary->dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3011 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes81255562010-08-02 12:07:50 -07003012 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003013 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07003014 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003015 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003016 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003017 int x = plane_state->base.src.x1 >> 16;
3018 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003019
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003020 dspcntr = DISPPLANE_GAMMA_ENABLE;
3021
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003022 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003023
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003024 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003025 if (intel_crtc->pipe == PIPE_B)
3026 dspcntr |= DISPPLANE_SEL_PIPE_B;
3027
3028 /* pipesrc and dspsize control the size that is scaled from,
3029 * which should always be the user's requested size.
3030 */
3031 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003032 ((crtc_state->pipe_src_h - 1) << 16) |
3033 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003034 I915_WRITE(DSPPOS(plane), 0);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003035 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003036 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003037 ((crtc_state->pipe_src_h - 1) << 16) |
3038 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003039 I915_WRITE(PRIMPOS(plane), 0);
3040 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003041 }
3042
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003043 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003044 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003045 dspcntr |= DISPPLANE_8BPP;
3046 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003047 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003048 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003049 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003050 case DRM_FORMAT_RGB565:
3051 dspcntr |= DISPPLANE_BGRX565;
3052 break;
3053 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003054 dspcntr |= DISPPLANE_BGRX888;
3055 break;
3056 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003057 dspcntr |= DISPPLANE_RGBX888;
3058 break;
3059 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003060 dspcntr |= DISPPLANE_BGRX101010;
3061 break;
3062 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003063 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003064 break;
3065 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003066 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07003067 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003068
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003069 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003070 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003071 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003072
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003073 if (rotation & DRM_ROTATE_180)
3074 dspcntr |= DISPPLANE_ROTATE_180;
3075
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003076 if (rotation & DRM_REFLECT_X)
3077 dspcntr |= DISPPLANE_MIRROR;
3078
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01003079 if (IS_G4X(dev_priv))
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003080 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3081
Ville Syrjälä29490562016-01-20 18:02:50 +02003082 intel_add_fb_offsets(&x, &y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003083
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003084 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetterc2c75132012-07-05 12:17:30 +02003085 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003086 intel_compute_tile_offset(&x, &y, plane_state, 0);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003087
Ville Syrjäläf22aa142016-11-14 18:53:58 +02003088 if (rotation & DRM_ROTATE_180) {
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003089 x += crtc_state->pipe_src_w - 1;
3090 y += crtc_state->pipe_src_h - 1;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003091 } else if (rotation & DRM_REFLECT_X) {
3092 x += crtc_state->pipe_src_w - 1;
Sonika Jindal48404c12014-08-22 14:06:04 +05303093 }
3094
Ville Syrjälä29490562016-01-20 18:02:50 +02003095 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003096
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003097 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä6687c902015-09-15 13:16:41 +03003098 intel_crtc->dspaddr_offset = linear_offset;
3099
Paulo Zanoni2db33662015-09-14 15:20:03 -03003100 intel_crtc->adjusted_x = x;
3101 intel_crtc->adjusted_y = y;
3102
Sonika Jindal48404c12014-08-22 14:06:04 +05303103 I915_WRITE(reg, dspcntr);
3104
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003105 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003106 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003107 I915_WRITE(DSPSURF(plane),
Chris Wilsonbe1e3412017-01-16 15:21:27 +00003108 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä6687c902015-09-15 13:16:41 +03003109 intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003110 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003111 I915_WRITE(DSPLINOFF(plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003112 } else {
3113 I915_WRITE(DSPADDR(plane),
Chris Wilsonbe1e3412017-01-16 15:21:27 +00003114 intel_plane_ggtt_offset(plane_state) +
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003115 intel_crtc->dspaddr_offset);
3116 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003117 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003118}
3119
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003120static void i9xx_disable_primary_plane(struct drm_plane *primary,
3121 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003122{
3123 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003124 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003125 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003126 int plane = intel_crtc->plane;
3127
3128 I915_WRITE(DSPCNTR(plane), 0);
3129 if (INTEL_INFO(dev_priv)->gen >= 4)
3130 I915_WRITE(DSPSURF(plane), 0);
3131 else
3132 I915_WRITE(DSPADDR(plane), 0);
3133 POSTING_READ(DSPCNTR(plane));
3134}
3135
3136static void ironlake_update_primary_plane(struct drm_plane *primary,
3137 const struct intel_crtc_state *crtc_state,
3138 const struct intel_plane_state *plane_state)
3139{
3140 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003141 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003142 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3143 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003144 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003145 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003146 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003147 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003148 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003149 int x = plane_state->base.src.x1 >> 16;
3150 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003151
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003152 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003153 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003154
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003155 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003156 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
3157
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003158 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003159 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07003160 dspcntr |= DISPPLANE_8BPP;
3161 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003162 case DRM_FORMAT_RGB565:
3163 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003164 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003165 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003166 dspcntr |= DISPPLANE_BGRX888;
3167 break;
3168 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003169 dspcntr |= DISPPLANE_RGBX888;
3170 break;
3171 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003172 dspcntr |= DISPPLANE_BGRX101010;
3173 break;
3174 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003175 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003176 break;
3177 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003178 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07003179 }
3180
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003181 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003182 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003183
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003184 if (rotation & DRM_ROTATE_180)
3185 dspcntr |= DISPPLANE_ROTATE_180;
3186
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003187 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003188 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003189
Ville Syrjälä29490562016-01-20 18:02:50 +02003190 intel_add_fb_offsets(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003191
Daniel Vetterc2c75132012-07-05 12:17:30 +02003192 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003193 intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003194
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003195 /* HSW+ does this automagically in hardware */
3196 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
3197 rotation & DRM_ROTATE_180) {
3198 x += crtc_state->pipe_src_w - 1;
3199 y += crtc_state->pipe_src_h - 1;
Sonika Jindal48404c12014-08-22 14:06:04 +05303200 }
3201
Ville Syrjälä29490562016-01-20 18:02:50 +02003202 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003203
Paulo Zanoni2db33662015-09-14 15:20:03 -03003204 intel_crtc->adjusted_x = x;
3205 intel_crtc->adjusted_y = y;
3206
Sonika Jindal48404c12014-08-22 14:06:04 +05303207 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003208
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003209 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003210 I915_WRITE(DSPSURF(plane),
Chris Wilsonbe1e3412017-01-16 15:21:27 +00003211 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä6687c902015-09-15 13:16:41 +03003212 intel_crtc->dspaddr_offset);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003213 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003214 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3215 } else {
3216 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3217 I915_WRITE(DSPLINOFF(plane), linear_offset);
3218 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07003219 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003220}
3221
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003222u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
3223 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00003224{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003225 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
3226 return 64;
3227 } else {
3228 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00003229
Ville Syrjälä27ba3912016-02-15 22:54:40 +02003230 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00003231 }
3232}
3233
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003234static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3235{
3236 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003237 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003238
3239 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3240 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3241 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003242}
3243
Chandra Kondurua1b22782015-04-07 15:28:45 -07003244/*
3245 * This function detaches (aka. unbinds) unused scalers in hardware
3246 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003247static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003248{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003249 struct intel_crtc_scaler_state *scaler_state;
3250 int i;
3251
Chandra Kondurua1b22782015-04-07 15:28:45 -07003252 scaler_state = &intel_crtc->config->scaler_state;
3253
3254 /* loop through and disable scalers that aren't in use */
3255 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003256 if (!scaler_state->scalers[i].in_use)
3257 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003258 }
3259}
3260
Ville Syrjäläd2196772016-01-28 18:33:11 +02003261u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3262 unsigned int rotation)
3263{
3264 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
3265 u32 stride = intel_fb_pitch(fb, plane, rotation);
3266
3267 /*
3268 * The stride is either expressed as a multiple of 64 bytes chunks for
3269 * linear buffers or in number of tiles for tiled buffers.
3270 */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003271 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02003272 int cpp = fb->format->cpp[plane];
Ville Syrjäläd2196772016-01-28 18:33:11 +02003273
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003274 stride /= intel_tile_height(dev_priv, fb->modifier, cpp);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003275 } else {
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003276 stride /= intel_fb_stride_alignment(dev_priv, fb->modifier,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003277 fb->format->format);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003278 }
3279
3280 return stride;
3281}
3282
Chandra Konduru6156a452015-04-27 13:48:39 -07003283u32 skl_plane_ctl_format(uint32_t pixel_format)
3284{
Chandra Konduru6156a452015-04-27 13:48:39 -07003285 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003286 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003287 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003288 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003289 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003290 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003291 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003292 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003293 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003294 /*
3295 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3296 * to be already pre-multiplied. We need to add a knob (or a different
3297 * DRM_FORMAT) for user-space to configure that.
3298 */
3299 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003300 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003301 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003302 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003303 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003304 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003305 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003306 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003307 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003308 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003309 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003310 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003311 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003312 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003313 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003314 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003315 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003316 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003317 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003318 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003319 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003320
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003321 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003322}
3323
3324u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3325{
Chandra Konduru6156a452015-04-27 13:48:39 -07003326 switch (fb_modifier) {
3327 case DRM_FORMAT_MOD_NONE:
3328 break;
3329 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003330 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003331 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003332 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003333 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003334 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003335 default:
3336 MISSING_CASE(fb_modifier);
3337 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003338
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003339 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003340}
3341
3342u32 skl_plane_ctl_rotation(unsigned int rotation)
3343{
Chandra Konduru6156a452015-04-27 13:48:39 -07003344 switch (rotation) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003345 case DRM_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003346 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303347 /*
3348 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3349 * while i915 HW rotation is clockwise, thats why this swapping.
3350 */
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003351 case DRM_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303352 return PLANE_CTL_ROTATE_270;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003353 case DRM_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003354 return PLANE_CTL_ROTATE_180;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003355 case DRM_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303356 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003357 default:
3358 MISSING_CASE(rotation);
3359 }
3360
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003361 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003362}
3363
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003364static void skylake_update_primary_plane(struct drm_plane *plane,
3365 const struct intel_crtc_state *crtc_state,
3366 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003367{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003368 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003369 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003370 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3371 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003372 enum plane_id plane_id = to_intel_plane(plane)->id;
3373 enum pipe pipe = to_intel_plane(plane)->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003374 u32 plane_ctl;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003375 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003376 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003377 u32 surf_addr = plane_state->main.offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003378 int scaler_id = plane_state->scaler_id;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003379 int src_x = plane_state->main.x;
3380 int src_y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003381 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3382 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3383 int dst_x = plane_state->base.dst.x1;
3384 int dst_y = plane_state->base.dst.y1;
3385 int dst_w = drm_rect_width(&plane_state->base.dst);
3386 int dst_h = drm_rect_height(&plane_state->base.dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003387
3388 plane_ctl = PLANE_CTL_ENABLE |
3389 PLANE_CTL_PIPE_GAMMA_ENABLE |
3390 PLANE_CTL_PIPE_CSC_ENABLE;
3391
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003392 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003393 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003394 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003395 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003396
Ville Syrjälä6687c902015-09-15 13:16:41 +03003397 /* Sizes are 0 based */
3398 src_w--;
3399 src_h--;
3400 dst_w--;
3401 dst_h--;
3402
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003403 intel_crtc->dspaddr_offset = surf_addr;
3404
Ville Syrjälä6687c902015-09-15 13:16:41 +03003405 intel_crtc->adjusted_x = src_x;
3406 intel_crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003407
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003408 I915_WRITE(PLANE_CTL(pipe, plane_id), plane_ctl);
3409 I915_WRITE(PLANE_OFFSET(pipe, plane_id), (src_y << 16) | src_x);
3410 I915_WRITE(PLANE_STRIDE(pipe, plane_id), stride);
3411 I915_WRITE(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003412
3413 if (scaler_id >= 0) {
3414 uint32_t ps_ctrl = 0;
3415
3416 WARN_ON(!dst_w || !dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003417 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane_id) |
Chandra Konduru6156a452015-04-27 13:48:39 -07003418 crtc_state->scaler_state.scalers[scaler_id].mode;
3419 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3420 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3421 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3422 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003423 I915_WRITE(PLANE_POS(pipe, plane_id), 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003424 } else {
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003425 I915_WRITE(PLANE_POS(pipe, plane_id), (dst_y << 16) | dst_x);
Chandra Konduru6156a452015-04-27 13:48:39 -07003426 }
3427
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003428 I915_WRITE(PLANE_SURF(pipe, plane_id),
Chris Wilsonbe1e3412017-01-16 15:21:27 +00003429 intel_plane_ggtt_offset(plane_state) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003430
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003431 POSTING_READ(PLANE_SURF(pipe, plane_id));
Damien Lespiau70d21f02013-07-03 21:06:04 +01003432}
3433
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003434static void skylake_disable_primary_plane(struct drm_plane *primary,
3435 struct drm_crtc *crtc)
3436{
3437 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003438 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003439 enum plane_id plane_id = to_intel_plane(primary)->id;
3440 enum pipe pipe = to_intel_plane(primary)->pipe;
Lyude62e0fb82016-08-22 12:50:08 -04003441
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003442 I915_WRITE(PLANE_CTL(pipe, plane_id), 0);
3443 I915_WRITE(PLANE_SURF(pipe, plane_id), 0);
3444 POSTING_READ(PLANE_SURF(pipe, plane_id));
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003445}
3446
Jesse Barnes17638cd2011-06-24 12:19:23 -07003447/* Assume fb object is pinned & idle & fenced and just update base pointers */
3448static int
3449intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3450 int x, int y, enum mode_set_atomic state)
3451{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003452 /* Support for kgdboc is disabled, this needs a major rework. */
3453 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003454
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003455 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003456}
3457
Daniel Vetter5a21b662016-05-24 17:13:53 +02003458static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3459{
3460 struct intel_crtc *crtc;
3461
Chris Wilson91c8a322016-07-05 10:40:23 +01003462 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003463 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3464}
3465
Ville Syrjälä75147472014-11-24 18:28:11 +02003466static void intel_update_primary_planes(struct drm_device *dev)
3467{
Ville Syrjälä75147472014-11-24 18:28:11 +02003468 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003469
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003470 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003471 struct intel_plane *plane = to_intel_plane(crtc->primary);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003472 struct intel_plane_state *plane_state =
3473 to_intel_plane_state(plane->base.state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003474
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003475 if (plane_state->base.visible)
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003476 plane->update_plane(&plane->base,
3477 to_intel_crtc_state(crtc->state),
3478 plane_state);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003479 }
3480}
3481
Maarten Lankhorst73974892016-08-05 23:28:27 +03003482static int
3483__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003484 struct drm_atomic_state *state,
3485 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003486{
3487 struct drm_crtc_state *crtc_state;
3488 struct drm_crtc *crtc;
3489 int i, ret;
3490
3491 intel_modeset_setup_hw_state(dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003492 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003493
3494 if (!state)
3495 return 0;
3496
3497 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3498 /*
3499 * Force recalculation even if we restore
3500 * current state. With fast modeset this may not result
3501 * in a modeset when the state is compatible.
3502 */
3503 crtc_state->mode_changed = true;
3504 }
3505
3506 /* ignore any reset values/BIOS leftovers in the WM registers */
3507 to_intel_atomic_state(state)->skip_intermediate_wm = true;
3508
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003509 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003510
3511 WARN_ON(ret == -EDEADLK);
3512 return ret;
3513}
3514
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003515static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3516{
Ville Syrjäläae981042016-08-05 23:28:30 +03003517 return intel_has_gpu_reset(dev_priv) &&
3518 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003519}
3520
Chris Wilsonc0336662016-05-06 15:40:21 +01003521void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003522{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003523 struct drm_device *dev = &dev_priv->drm;
3524 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3525 struct drm_atomic_state *state;
3526 int ret;
3527
Maarten Lankhorst73974892016-08-05 23:28:27 +03003528 /*
3529 * Need mode_config.mutex so that we don't
3530 * trample ongoing ->detect() and whatnot.
3531 */
3532 mutex_lock(&dev->mode_config.mutex);
3533 drm_modeset_acquire_init(ctx, 0);
3534 while (1) {
3535 ret = drm_modeset_lock_all_ctx(dev, ctx);
3536 if (ret != -EDEADLK)
3537 break;
3538
3539 drm_modeset_backoff(ctx);
3540 }
3541
3542 /* reset doesn't touch the display, but flips might get nuked anyway, */
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003543 if (!i915.force_reset_modeset_test &&
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003544 !gpu_reset_clobbers_display(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003545 return;
3546
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003547 /*
3548 * Disabling the crtcs gracefully seems nicer. Also the
3549 * g33 docs say we should at least disable all the planes.
3550 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003551 state = drm_atomic_helper_duplicate_state(dev, ctx);
3552 if (IS_ERR(state)) {
3553 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003554 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003555 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003556 }
3557
3558 ret = drm_atomic_helper_disable_all(dev, ctx);
3559 if (ret) {
3560 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003561 drm_atomic_state_put(state);
3562 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003563 }
3564
3565 dev_priv->modeset_restore_state = state;
3566 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003567}
3568
Chris Wilsonc0336662016-05-06 15:40:21 +01003569void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003570{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003571 struct drm_device *dev = &dev_priv->drm;
3572 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3573 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3574 int ret;
3575
Daniel Vetter5a21b662016-05-24 17:13:53 +02003576 /*
3577 * Flips in the rings will be nuked by the reset,
3578 * so complete all pending flips so that user space
3579 * will get its events and not get stuck.
3580 */
3581 intel_complete_page_flips(dev_priv);
3582
Maarten Lankhorst73974892016-08-05 23:28:27 +03003583 dev_priv->modeset_restore_state = NULL;
3584
Ville Syrjälä75147472014-11-24 18:28:11 +02003585 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003586 if (!gpu_reset_clobbers_display(dev_priv)) {
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003587 if (!state) {
3588 /*
3589 * Flips in the rings have been nuked by the reset,
3590 * so update the base address of all primary
3591 * planes to the the last fb to make sure we're
3592 * showing the correct fb after a reset.
3593 *
3594 * FIXME: Atomic will make this obsolete since we won't schedule
3595 * CS-based flips (which might get lost in gpu resets) any more.
3596 */
3597 intel_update_primary_planes(dev);
3598 } else {
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003599 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003600 if (ret)
3601 DRM_ERROR("Restoring old state failed with %i\n", ret);
3602 }
Maarten Lankhorst73974892016-08-05 23:28:27 +03003603 } else {
3604 /*
3605 * The display has been reset as well,
3606 * so need a full re-initialization.
3607 */
3608 intel_runtime_pm_disable_interrupts(dev_priv);
3609 intel_runtime_pm_enable_interrupts(dev_priv);
3610
Imre Deak51f59202016-09-14 13:04:13 +03003611 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003612 intel_modeset_init_hw(dev);
3613
3614 spin_lock_irq(&dev_priv->irq_lock);
3615 if (dev_priv->display.hpd_irq_setup)
3616 dev_priv->display.hpd_irq_setup(dev_priv);
3617 spin_unlock_irq(&dev_priv->irq_lock);
3618
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003619 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003620 if (ret)
3621 DRM_ERROR("Restoring old state failed with %i\n", ret);
3622
3623 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003624 }
3625
Chris Wilson08536952016-10-14 13:18:18 +01003626 if (state)
3627 drm_atomic_state_put(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003628 drm_modeset_drop_locks(ctx);
3629 drm_modeset_acquire_fini(ctx);
3630 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003631}
3632
Chris Wilson8af29b02016-09-09 14:11:47 +01003633static bool abort_flip_on_reset(struct intel_crtc *crtc)
3634{
3635 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3636
3637 if (i915_reset_in_progress(error))
3638 return true;
3639
3640 if (crtc->reset_count != i915_reset_count(error))
3641 return true;
3642
3643 return false;
3644}
3645
Chris Wilson7d5e3792014-03-04 13:15:08 +00003646static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3647{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003648 struct drm_device *dev = crtc->dev;
3649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003650 bool pending;
3651
Chris Wilson8af29b02016-09-09 14:11:47 +01003652 if (abort_flip_on_reset(intel_crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02003653 return false;
3654
3655 spin_lock_irq(&dev->event_lock);
3656 pending = to_intel_crtc(crtc)->flip_work != NULL;
3657 spin_unlock_irq(&dev->event_lock);
3658
3659 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003660}
3661
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003662static void intel_update_pipe_config(struct intel_crtc *crtc,
3663 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003664{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003665 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003666 struct intel_crtc_state *pipe_config =
3667 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003668
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003669 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3670 crtc->base.mode = crtc->base.state->mode;
3671
3672 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3673 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3674 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003675
3676 /*
3677 * Update pipe size and adjust fitter if needed: the reason for this is
3678 * that in compute_mode_changes we check the native mode (not the pfit
3679 * mode) to see if we can flip rather than do a full mode set. In the
3680 * fastboot case, we'll flip, but if we don't update the pipesrc and
3681 * pfit state, we'll end up with a big fb scanned out into the wrong
3682 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003683 */
3684
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003685 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003686 ((pipe_config->pipe_src_w - 1) << 16) |
3687 (pipe_config->pipe_src_h - 1));
3688
3689 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003690 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003691 skl_detach_scalers(crtc);
3692
3693 if (pipe_config->pch_pfit.enabled)
3694 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003695 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003696 if (pipe_config->pch_pfit.enabled)
3697 ironlake_pfit_enable(crtc);
3698 else if (old_crtc_state->pch_pfit.enabled)
3699 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003700 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003701}
3702
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003703static void intel_fdi_normal_train(struct drm_crtc *crtc)
3704{
3705 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003706 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003707 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3708 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003709 i915_reg_t reg;
3710 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003711
3712 /* enable normal train */
3713 reg = FDI_TX_CTL(pipe);
3714 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003715 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003716 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3717 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003718 } else {
3719 temp &= ~FDI_LINK_TRAIN_NONE;
3720 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003721 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003722 I915_WRITE(reg, temp);
3723
3724 reg = FDI_RX_CTL(pipe);
3725 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003726 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003727 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3728 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3729 } else {
3730 temp &= ~FDI_LINK_TRAIN_NONE;
3731 temp |= FDI_LINK_TRAIN_NONE;
3732 }
3733 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3734
3735 /* wait one idle pattern time */
3736 POSTING_READ(reg);
3737 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003738
3739 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003740 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003741 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3742 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003743}
3744
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003745/* The FDI link training functions for ILK/Ibexpeak. */
3746static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3747{
3748 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003749 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003750 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3751 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003752 i915_reg_t reg;
3753 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003754
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003755 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003756 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003757
Adam Jacksone1a44742010-06-25 15:32:14 -04003758 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3759 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003760 reg = FDI_RX_IMR(pipe);
3761 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003762 temp &= ~FDI_RX_SYMBOL_LOCK;
3763 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003764 I915_WRITE(reg, temp);
3765 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003766 udelay(150);
3767
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003768 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003769 reg = FDI_TX_CTL(pipe);
3770 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003771 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003772 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003773 temp &= ~FDI_LINK_TRAIN_NONE;
3774 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003775 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003776
Chris Wilson5eddb702010-09-11 13:48:45 +01003777 reg = FDI_RX_CTL(pipe);
3778 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003779 temp &= ~FDI_LINK_TRAIN_NONE;
3780 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003781 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3782
3783 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003784 udelay(150);
3785
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003786 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003787 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3788 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3789 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003790
Chris Wilson5eddb702010-09-11 13:48:45 +01003791 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003792 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003793 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003794 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3795
3796 if ((temp & FDI_RX_BIT_LOCK)) {
3797 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003798 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003799 break;
3800 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003801 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003802 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003803 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003804
3805 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003806 reg = FDI_TX_CTL(pipe);
3807 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003808 temp &= ~FDI_LINK_TRAIN_NONE;
3809 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003810 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003811
Chris Wilson5eddb702010-09-11 13:48:45 +01003812 reg = FDI_RX_CTL(pipe);
3813 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003814 temp &= ~FDI_LINK_TRAIN_NONE;
3815 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003816 I915_WRITE(reg, temp);
3817
3818 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003819 udelay(150);
3820
Chris Wilson5eddb702010-09-11 13:48:45 +01003821 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003822 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003823 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003824 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3825
3826 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003827 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003828 DRM_DEBUG_KMS("FDI train 2 done.\n");
3829 break;
3830 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003831 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003832 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003833 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003834
3835 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003836
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003837}
3838
Akshay Joshi0206e352011-08-16 15:34:10 -04003839static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003840 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3841 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3842 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3843 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3844};
3845
3846/* The FDI link training functions for SNB/Cougarpoint. */
3847static void gen6_fdi_link_train(struct drm_crtc *crtc)
3848{
3849 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003850 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003851 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3852 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003853 i915_reg_t reg;
3854 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003855
Adam Jacksone1a44742010-06-25 15:32:14 -04003856 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3857 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003858 reg = FDI_RX_IMR(pipe);
3859 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003860 temp &= ~FDI_RX_SYMBOL_LOCK;
3861 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003862 I915_WRITE(reg, temp);
3863
3864 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003865 udelay(150);
3866
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003867 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003868 reg = FDI_TX_CTL(pipe);
3869 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003870 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003871 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003872 temp &= ~FDI_LINK_TRAIN_NONE;
3873 temp |= FDI_LINK_TRAIN_PATTERN_1;
3874 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3875 /* SNB-B */
3876 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003877 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003878
Daniel Vetterd74cf322012-10-26 10:58:13 +02003879 I915_WRITE(FDI_RX_MISC(pipe),
3880 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3881
Chris Wilson5eddb702010-09-11 13:48:45 +01003882 reg = FDI_RX_CTL(pipe);
3883 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003884 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003885 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3886 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3887 } else {
3888 temp &= ~FDI_LINK_TRAIN_NONE;
3889 temp |= FDI_LINK_TRAIN_PATTERN_1;
3890 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003891 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3892
3893 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003894 udelay(150);
3895
Akshay Joshi0206e352011-08-16 15:34:10 -04003896 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003897 reg = FDI_TX_CTL(pipe);
3898 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003899 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3900 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003901 I915_WRITE(reg, temp);
3902
3903 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003904 udelay(500);
3905
Sean Paulfa37d392012-03-02 12:53:39 -05003906 for (retry = 0; retry < 5; retry++) {
3907 reg = FDI_RX_IIR(pipe);
3908 temp = I915_READ(reg);
3909 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3910 if (temp & FDI_RX_BIT_LOCK) {
3911 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3912 DRM_DEBUG_KMS("FDI train 1 done.\n");
3913 break;
3914 }
3915 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003916 }
Sean Paulfa37d392012-03-02 12:53:39 -05003917 if (retry < 5)
3918 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003919 }
3920 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003921 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003922
3923 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003924 reg = FDI_TX_CTL(pipe);
3925 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003926 temp &= ~FDI_LINK_TRAIN_NONE;
3927 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003928 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003929 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3930 /* SNB-B */
3931 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3932 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003933 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003934
Chris Wilson5eddb702010-09-11 13:48:45 +01003935 reg = FDI_RX_CTL(pipe);
3936 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003937 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003938 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3939 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3940 } else {
3941 temp &= ~FDI_LINK_TRAIN_NONE;
3942 temp |= FDI_LINK_TRAIN_PATTERN_2;
3943 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003944 I915_WRITE(reg, temp);
3945
3946 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003947 udelay(150);
3948
Akshay Joshi0206e352011-08-16 15:34:10 -04003949 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003950 reg = FDI_TX_CTL(pipe);
3951 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003952 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3953 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003954 I915_WRITE(reg, temp);
3955
3956 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003957 udelay(500);
3958
Sean Paulfa37d392012-03-02 12:53:39 -05003959 for (retry = 0; retry < 5; retry++) {
3960 reg = FDI_RX_IIR(pipe);
3961 temp = I915_READ(reg);
3962 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3963 if (temp & FDI_RX_SYMBOL_LOCK) {
3964 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3965 DRM_DEBUG_KMS("FDI train 2 done.\n");
3966 break;
3967 }
3968 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003969 }
Sean Paulfa37d392012-03-02 12:53:39 -05003970 if (retry < 5)
3971 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003972 }
3973 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003974 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003975
3976 DRM_DEBUG_KMS("FDI train done.\n");
3977}
3978
Jesse Barnes357555c2011-04-28 15:09:55 -07003979/* Manual link training for Ivy Bridge A0 parts */
3980static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3981{
3982 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003983 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes357555c2011-04-28 15:09:55 -07003984 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3985 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003986 i915_reg_t reg;
3987 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003988
3989 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3990 for train result */
3991 reg = FDI_RX_IMR(pipe);
3992 temp = I915_READ(reg);
3993 temp &= ~FDI_RX_SYMBOL_LOCK;
3994 temp &= ~FDI_RX_BIT_LOCK;
3995 I915_WRITE(reg, temp);
3996
3997 POSTING_READ(reg);
3998 udelay(150);
3999
Daniel Vetter01a415f2012-10-27 15:58:40 +02004000 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4001 I915_READ(FDI_RX_IIR(pipe)));
4002
Jesse Barnes139ccd32013-08-19 11:04:55 -07004003 /* Try each vswing and preemphasis setting twice before moving on */
4004 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4005 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004006 reg = FDI_TX_CTL(pipe);
4007 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004008 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4009 temp &= ~FDI_TX_ENABLE;
4010 I915_WRITE(reg, temp);
4011
4012 reg = FDI_RX_CTL(pipe);
4013 temp = I915_READ(reg);
4014 temp &= ~FDI_LINK_TRAIN_AUTO;
4015 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4016 temp &= ~FDI_RX_ENABLE;
4017 I915_WRITE(reg, temp);
4018
4019 /* enable CPU FDI TX and PCH FDI RX */
4020 reg = FDI_TX_CTL(pipe);
4021 temp = I915_READ(reg);
4022 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004023 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004024 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004025 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004026 temp |= snb_b_fdi_train_param[j/2];
4027 temp |= FDI_COMPOSITE_SYNC;
4028 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4029
4030 I915_WRITE(FDI_RX_MISC(pipe),
4031 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4032
4033 reg = FDI_RX_CTL(pipe);
4034 temp = I915_READ(reg);
4035 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4036 temp |= FDI_COMPOSITE_SYNC;
4037 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4038
4039 POSTING_READ(reg);
4040 udelay(1); /* should be 0.5us */
4041
4042 for (i = 0; i < 4; i++) {
4043 reg = FDI_RX_IIR(pipe);
4044 temp = I915_READ(reg);
4045 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4046
4047 if (temp & FDI_RX_BIT_LOCK ||
4048 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4049 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4050 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4051 i);
4052 break;
4053 }
4054 udelay(1); /* should be 0.5us */
4055 }
4056 if (i == 4) {
4057 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4058 continue;
4059 }
4060
4061 /* Train 2 */
4062 reg = FDI_TX_CTL(pipe);
4063 temp = I915_READ(reg);
4064 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4065 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4066 I915_WRITE(reg, temp);
4067
4068 reg = FDI_RX_CTL(pipe);
4069 temp = I915_READ(reg);
4070 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4071 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004072 I915_WRITE(reg, temp);
4073
4074 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004075 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004076
Jesse Barnes139ccd32013-08-19 11:04:55 -07004077 for (i = 0; i < 4; i++) {
4078 reg = FDI_RX_IIR(pipe);
4079 temp = I915_READ(reg);
4080 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004081
Jesse Barnes139ccd32013-08-19 11:04:55 -07004082 if (temp & FDI_RX_SYMBOL_LOCK ||
4083 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4084 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4085 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4086 i);
4087 goto train_done;
4088 }
4089 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004090 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004091 if (i == 4)
4092 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004093 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004094
Jesse Barnes139ccd32013-08-19 11:04:55 -07004095train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004096 DRM_DEBUG_KMS("FDI train done.\n");
4097}
4098
Daniel Vetter88cefb62012-08-12 19:27:14 +02004099static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004100{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004101 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004102 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004103 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004104 i915_reg_t reg;
4105 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004106
Jesse Barnes0e23b992010-09-10 11:10:00 -07004107 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004108 reg = FDI_RX_CTL(pipe);
4109 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004110 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004111 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004112 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004113 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4114
4115 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004116 udelay(200);
4117
4118 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004119 temp = I915_READ(reg);
4120 I915_WRITE(reg, temp | FDI_PCDCLK);
4121
4122 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004123 udelay(200);
4124
Paulo Zanoni20749732012-11-23 15:30:38 -02004125 /* Enable CPU FDI TX PLL, always on for Ironlake */
4126 reg = FDI_TX_CTL(pipe);
4127 temp = I915_READ(reg);
4128 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4129 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004130
Paulo Zanoni20749732012-11-23 15:30:38 -02004131 POSTING_READ(reg);
4132 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004133 }
4134}
4135
Daniel Vetter88cefb62012-08-12 19:27:14 +02004136static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4137{
4138 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004139 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004140 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004141 i915_reg_t reg;
4142 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004143
4144 /* Switch from PCDclk to Rawclk */
4145 reg = FDI_RX_CTL(pipe);
4146 temp = I915_READ(reg);
4147 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4148
4149 /* Disable CPU FDI TX PLL */
4150 reg = FDI_TX_CTL(pipe);
4151 temp = I915_READ(reg);
4152 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4153
4154 POSTING_READ(reg);
4155 udelay(100);
4156
4157 reg = FDI_RX_CTL(pipe);
4158 temp = I915_READ(reg);
4159 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4160
4161 /* Wait for the clocks to turn off. */
4162 POSTING_READ(reg);
4163 udelay(100);
4164}
4165
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004166static void ironlake_fdi_disable(struct drm_crtc *crtc)
4167{
4168 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004169 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004170 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4171 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004172 i915_reg_t reg;
4173 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004174
4175 /* disable CPU FDI tx and PCH FDI rx */
4176 reg = FDI_TX_CTL(pipe);
4177 temp = I915_READ(reg);
4178 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4179 POSTING_READ(reg);
4180
4181 reg = FDI_RX_CTL(pipe);
4182 temp = I915_READ(reg);
4183 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004184 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004185 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4186
4187 POSTING_READ(reg);
4188 udelay(100);
4189
4190 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004191 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004192 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004193
4194 /* still set train pattern 1 */
4195 reg = FDI_TX_CTL(pipe);
4196 temp = I915_READ(reg);
4197 temp &= ~FDI_LINK_TRAIN_NONE;
4198 temp |= FDI_LINK_TRAIN_PATTERN_1;
4199 I915_WRITE(reg, temp);
4200
4201 reg = FDI_RX_CTL(pipe);
4202 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004203 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004204 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4205 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4206 } else {
4207 temp &= ~FDI_LINK_TRAIN_NONE;
4208 temp |= FDI_LINK_TRAIN_PATTERN_1;
4209 }
4210 /* BPC in FDI rx is consistent with that in PIPECONF */
4211 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004212 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004213 I915_WRITE(reg, temp);
4214
4215 POSTING_READ(reg);
4216 udelay(100);
4217}
4218
Chris Wilson49d73912016-11-29 09:50:08 +00004219bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004220{
4221 struct intel_crtc *crtc;
4222
4223 /* Note that we don't need to be called with mode_config.lock here
4224 * as our list of CRTC objects is static for the lifetime of the
4225 * device and so cannot disappear as we iterate. Similarly, we can
4226 * happily treat the predicates as racy, atomic checks as userspace
4227 * cannot claim and pin a new fb without at least acquring the
4228 * struct_mutex and so serialising with us.
4229 */
Chris Wilson49d73912016-11-29 09:50:08 +00004230 for_each_intel_crtc(&dev_priv->drm, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004231 if (atomic_read(&crtc->unpin_work_count) == 0)
4232 continue;
4233
Daniel Vetter5a21b662016-05-24 17:13:53 +02004234 if (crtc->flip_work)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004235 intel_wait_for_vblank(dev_priv, crtc->pipe);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004236
4237 return true;
4238 }
4239
4240 return false;
4241}
4242
Daniel Vetter5a21b662016-05-24 17:13:53 +02004243static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004244{
4245 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004246 struct intel_flip_work *work = intel_crtc->flip_work;
4247
4248 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004249
4250 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004251 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004252
4253 drm_crtc_vblank_put(&intel_crtc->base);
4254
Daniel Vetter5a21b662016-05-24 17:13:53 +02004255 wake_up_all(&dev_priv->pending_flip_queue);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02004256 queue_work(dev_priv->wq, &work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004257
4258 trace_i915_flip_complete(intel_crtc->plane,
4259 work->pending_flip_obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004260}
4261
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004262static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004263{
Chris Wilson0f911282012-04-17 10:05:38 +01004264 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004265 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004266 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004267
Daniel Vetter2c10d572012-12-20 21:24:07 +01004268 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004269
4270 ret = wait_event_interruptible_timeout(
4271 dev_priv->pending_flip_queue,
4272 !intel_crtc_has_pending_flip(crtc),
4273 60*HZ);
4274
4275 if (ret < 0)
4276 return ret;
4277
Daniel Vetter5a21b662016-05-24 17:13:53 +02004278 if (ret == 0) {
4279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4280 struct intel_flip_work *work;
4281
4282 spin_lock_irq(&dev->event_lock);
4283 work = intel_crtc->flip_work;
4284 if (work && !is_mmio_work(work)) {
4285 WARN_ONCE(1, "Removing stuck page flip\n");
4286 page_flip_completed(intel_crtc);
4287 }
4288 spin_unlock_irq(&dev->event_lock);
4289 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004290
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004291 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004292}
4293
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004294void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004295{
4296 u32 temp;
4297
4298 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4299
4300 mutex_lock(&dev_priv->sb_lock);
4301
4302 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4303 temp |= SBI_SSCCTL_DISABLE;
4304 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4305
4306 mutex_unlock(&dev_priv->sb_lock);
4307}
4308
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004309/* Program iCLKIP clock to the desired frequency */
4310static void lpt_program_iclkip(struct drm_crtc *crtc)
4311{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004312 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004313 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004314 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4315 u32 temp;
4316
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004317 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004318
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004319 /* The iCLK virtual clock root frequency is in MHz,
4320 * but the adjusted_mode->crtc_clock in in KHz. To get the
4321 * divisors, it is necessary to divide one by another, so we
4322 * convert the virtual clock precision to KHz here for higher
4323 * precision.
4324 */
4325 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004326 u32 iclk_virtual_root_freq = 172800 * 1000;
4327 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004328 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004329
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004330 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4331 clock << auxdiv);
4332 divsel = (desired_divisor / iclk_pi_range) - 2;
4333 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004334
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004335 /*
4336 * Near 20MHz is a corner case which is
4337 * out of range for the 7-bit divisor
4338 */
4339 if (divsel <= 0x7f)
4340 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004341 }
4342
4343 /* This should not happen with any sane values */
4344 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4345 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4346 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4347 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4348
4349 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004350 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004351 auxdiv,
4352 divsel,
4353 phasedir,
4354 phaseinc);
4355
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004356 mutex_lock(&dev_priv->sb_lock);
4357
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004358 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004359 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004360 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4361 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4362 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4363 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4364 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4365 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004366 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004367
4368 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004369 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004370 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4371 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004372 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004373
4374 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004375 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004376 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004377 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004378
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004379 mutex_unlock(&dev_priv->sb_lock);
4380
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004381 /* Wait for initialization time */
4382 udelay(24);
4383
4384 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4385}
4386
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004387int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4388{
4389 u32 divsel, phaseinc, auxdiv;
4390 u32 iclk_virtual_root_freq = 172800 * 1000;
4391 u32 iclk_pi_range = 64;
4392 u32 desired_divisor;
4393 u32 temp;
4394
4395 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4396 return 0;
4397
4398 mutex_lock(&dev_priv->sb_lock);
4399
4400 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4401 if (temp & SBI_SSCCTL_DISABLE) {
4402 mutex_unlock(&dev_priv->sb_lock);
4403 return 0;
4404 }
4405
4406 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4407 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4408 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4409 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4410 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4411
4412 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4413 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4414 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4415
4416 mutex_unlock(&dev_priv->sb_lock);
4417
4418 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4419
4420 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4421 desired_divisor << auxdiv);
4422}
4423
Daniel Vetter275f01b22013-05-03 11:49:47 +02004424static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4425 enum pipe pch_transcoder)
4426{
4427 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004428 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004429 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004430
4431 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4432 I915_READ(HTOTAL(cpu_transcoder)));
4433 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4434 I915_READ(HBLANK(cpu_transcoder)));
4435 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4436 I915_READ(HSYNC(cpu_transcoder)));
4437
4438 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4439 I915_READ(VTOTAL(cpu_transcoder)));
4440 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4441 I915_READ(VBLANK(cpu_transcoder)));
4442 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4443 I915_READ(VSYNC(cpu_transcoder)));
4444 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4445 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4446}
4447
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004448static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004449{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004450 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004451 uint32_t temp;
4452
4453 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004454 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004455 return;
4456
4457 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4458 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4459
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004460 temp &= ~FDI_BC_BIFURCATION_SELECT;
4461 if (enable)
4462 temp |= FDI_BC_BIFURCATION_SELECT;
4463
4464 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004465 I915_WRITE(SOUTH_CHICKEN1, temp);
4466 POSTING_READ(SOUTH_CHICKEN1);
4467}
4468
4469static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4470{
4471 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004472
4473 switch (intel_crtc->pipe) {
4474 case PIPE_A:
4475 break;
4476 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004477 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004478 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004479 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004480 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004481
4482 break;
4483 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004484 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004485
4486 break;
4487 default:
4488 BUG();
4489 }
4490}
4491
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004492/* Return which DP Port should be selected for Transcoder DP control */
4493static enum port
4494intel_trans_dp_port_sel(struct drm_crtc *crtc)
4495{
4496 struct drm_device *dev = crtc->dev;
4497 struct intel_encoder *encoder;
4498
4499 for_each_encoder_on_crtc(dev, crtc, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004500 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004501 encoder->type == INTEL_OUTPUT_EDP)
4502 return enc_to_dig_port(&encoder->base)->port;
4503 }
4504
4505 return -1;
4506}
4507
Jesse Barnesf67a5592011-01-05 10:31:48 -08004508/*
4509 * Enable PCH resources required for PCH ports:
4510 * - PCH PLLs
4511 * - FDI training & RX/TX
4512 * - update transcoder timings
4513 * - DP transcoding bits
4514 * - transcoder
4515 */
4516static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004517{
4518 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004519 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004520 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4521 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004522 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004523
Daniel Vetterab9412b2013-05-03 11:49:46 +02004524 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004525
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004526 if (IS_IVYBRIDGE(dev_priv))
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004527 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4528
Daniel Vettercd986ab2012-10-26 10:58:12 +02004529 /* Write the TU size bits before fdi link training, so that error
4530 * detection works. */
4531 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4532 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4533
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004534 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004535 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004536
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004537 /* We need to program the right clock selection before writing the pixel
4538 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004539 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004540 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004541
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004542 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004543 temp |= TRANS_DPLL_ENABLE(pipe);
4544 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004545 if (intel_crtc->config->shared_dpll ==
4546 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004547 temp |= sel;
4548 else
4549 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004550 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004551 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004552
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004553 /* XXX: pch pll's can be enabled any time before we enable the PCH
4554 * transcoder, and we actually should do this to not upset any PCH
4555 * transcoder that already use the clock when we share it.
4556 *
4557 * Note that enable_shared_dpll tries to do the right thing, but
4558 * get_shared_dpll unconditionally resets the pll - we need that to have
4559 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004560 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004561
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004562 /* set transcoder timing, panel must allow it */
4563 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004564 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004565
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004566 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004567
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004568 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004569 if (HAS_PCH_CPT(dev_priv) &&
4570 intel_crtc_has_dp_encoder(intel_crtc->config)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004571 const struct drm_display_mode *adjusted_mode =
4572 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004573 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004574 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004575 temp = I915_READ(reg);
4576 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004577 TRANS_DP_SYNC_MASK |
4578 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004579 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004580 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004581
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004582 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004583 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004584 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004585 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004586
4587 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004588 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004589 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004590 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004591 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004592 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004593 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004594 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004595 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004596 break;
4597 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004598 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004599 }
4600
Chris Wilson5eddb702010-09-11 13:48:45 +01004601 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004602 }
4603
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004604 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004605}
4606
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004607static void lpt_pch_enable(struct drm_crtc *crtc)
4608{
4609 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004610 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004611 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004612 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004613
Daniel Vetterab9412b2013-05-03 11:49:46 +02004614 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004615
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004616 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004617
Paulo Zanoni0540e482012-10-31 18:12:40 -02004618 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004619 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004620
Paulo Zanoni937bb612012-10-31 18:12:47 -02004621 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004622}
4623
Daniel Vettera1520312013-05-03 11:49:50 +02004624static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004625{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004626 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004627 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004628 u32 temp;
4629
4630 temp = I915_READ(dslreg);
4631 udelay(500);
4632 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004633 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004634 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004635 }
4636}
4637
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004638static int
4639skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4640 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4641 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004642{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004643 struct intel_crtc_scaler_state *scaler_state =
4644 &crtc_state->scaler_state;
4645 struct intel_crtc *intel_crtc =
4646 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004647 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004648
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004649 need_scaling = drm_rotation_90_or_270(rotation) ?
Chandra Konduru6156a452015-04-27 13:48:39 -07004650 (src_h != dst_w || src_w != dst_h):
4651 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004652
4653 /*
4654 * if plane is being disabled or scaler is no more required or force detach
4655 * - free scaler binded to this plane/crtc
4656 * - in order to do this, update crtc->scaler_usage
4657 *
4658 * Here scaler state in crtc_state is set free so that
4659 * scaler can be assigned to other user. Actual register
4660 * update to free the scaler is done in plane/panel-fit programming.
4661 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4662 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004663 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004664 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004665 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004666 scaler_state->scalers[*scaler_id].in_use = 0;
4667
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004668 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4669 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4670 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004671 scaler_state->scaler_users);
4672 *scaler_id = -1;
4673 }
4674 return 0;
4675 }
4676
4677 /* range checks */
4678 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4679 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4680
4681 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4682 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004683 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004684 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004685 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004686 return -EINVAL;
4687 }
4688
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004689 /* mark this plane as a scaler user in crtc_state */
4690 scaler_state->scaler_users |= (1 << scaler_user);
4691 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4692 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4693 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4694 scaler_state->scaler_users);
4695
4696 return 0;
4697}
4698
4699/**
4700 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4701 *
4702 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004703 *
4704 * Return
4705 * 0 - scaler_usage updated successfully
4706 * error - requested scaling cannot be supported or other error condition
4707 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004708int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004709{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004710 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004711
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004712 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03004713 &state->scaler_state.scaler_id, DRM_ROTATE_0,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004714 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004715 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004716}
4717
4718/**
4719 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4720 *
4721 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004722 * @plane_state: atomic plane state to update
4723 *
4724 * Return
4725 * 0 - scaler_usage updated successfully
4726 * error - requested scaling cannot be supported or other error condition
4727 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004728static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4729 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004730{
4731
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004732 struct intel_plane *intel_plane =
4733 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004734 struct drm_framebuffer *fb = plane_state->base.fb;
4735 int ret;
4736
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004737 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004738
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004739 ret = skl_update_scaler(crtc_state, force_detach,
4740 drm_plane_index(&intel_plane->base),
4741 &plane_state->scaler_id,
4742 plane_state->base.rotation,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004743 drm_rect_width(&plane_state->base.src) >> 16,
4744 drm_rect_height(&plane_state->base.src) >> 16,
4745 drm_rect_width(&plane_state->base.dst),
4746 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004747
4748 if (ret || plane_state->scaler_id < 0)
4749 return ret;
4750
Chandra Kondurua1b22782015-04-07 15:28:45 -07004751 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004752 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004753 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4754 intel_plane->base.base.id,
4755 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004756 return -EINVAL;
4757 }
4758
4759 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004760 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004761 case DRM_FORMAT_RGB565:
4762 case DRM_FORMAT_XBGR8888:
4763 case DRM_FORMAT_XRGB8888:
4764 case DRM_FORMAT_ABGR8888:
4765 case DRM_FORMAT_ARGB8888:
4766 case DRM_FORMAT_XRGB2101010:
4767 case DRM_FORMAT_XBGR2101010:
4768 case DRM_FORMAT_YUYV:
4769 case DRM_FORMAT_YVYU:
4770 case DRM_FORMAT_UYVY:
4771 case DRM_FORMAT_VYUY:
4772 break;
4773 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004774 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4775 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004776 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004777 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004778 }
4779
Chandra Kondurua1b22782015-04-07 15:28:45 -07004780 return 0;
4781}
4782
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004783static void skylake_scaler_disable(struct intel_crtc *crtc)
4784{
4785 int i;
4786
4787 for (i = 0; i < crtc->num_scalers; i++)
4788 skl_detach_scaler(crtc, i);
4789}
4790
4791static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004792{
4793 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004794 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004795 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004796 struct intel_crtc_scaler_state *scaler_state =
4797 &crtc->config->scaler_state;
4798
4799 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4800
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004801 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004802 int id;
4803
4804 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4805 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4806 return;
4807 }
4808
4809 id = scaler_state->scaler_id;
4810 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4811 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4812 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4813 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4814
4815 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004816 }
4817}
4818
Jesse Barnesb074cec2013-04-25 12:55:02 -07004819static void ironlake_pfit_enable(struct intel_crtc *crtc)
4820{
4821 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004822 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004823 int pipe = crtc->pipe;
4824
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004825 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004826 /* Force use of hard-coded filter coefficients
4827 * as some pre-programmed values are broken,
4828 * e.g. x201.
4829 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004830 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004831 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4832 PF_PIPE_SEL_IVB(pipe));
4833 else
4834 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004835 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4836 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004837 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004838}
4839
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004840void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004841{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004842 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004843 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004844
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004845 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004846 return;
4847
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004848 /*
4849 * We can only enable IPS after we enable a plane and wait for a vblank
4850 * This function is called from post_plane_update, which is run after
4851 * a vblank wait.
4852 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004853
Paulo Zanonid77e4532013-09-24 13:52:55 -03004854 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004855 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004856 mutex_lock(&dev_priv->rps.hw_lock);
4857 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4858 mutex_unlock(&dev_priv->rps.hw_lock);
4859 /* Quoting Art Runyan: "its not safe to expect any particular
4860 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004861 * mailbox." Moreover, the mailbox may return a bogus state,
4862 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004863 */
4864 } else {
4865 I915_WRITE(IPS_CTL, IPS_ENABLE);
4866 /* The bit only becomes 1 in the next vblank, so this wait here
4867 * is essentially intel_wait_for_vblank. If we don't have this
4868 * and don't wait for vblanks until the end of crtc_enable, then
4869 * the HW state readout code will complain that the expected
4870 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004871 if (intel_wait_for_register(dev_priv,
4872 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4873 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004874 DRM_ERROR("Timed out waiting for IPS enable\n");
4875 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004876}
4877
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004878void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004879{
4880 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004881 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004882
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004883 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004884 return;
4885
4886 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004887 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004888 mutex_lock(&dev_priv->rps.hw_lock);
4889 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4890 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004891 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004892 if (intel_wait_for_register(dev_priv,
4893 IPS_CTL, IPS_ENABLE, 0,
4894 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004895 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004896 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004897 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004898 POSTING_READ(IPS_CTL);
4899 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004900
4901 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004902 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004903}
4904
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004905static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004906{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004907 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004908 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004909 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004910
4911 mutex_lock(&dev->struct_mutex);
4912 dev_priv->mm.interruptible = false;
4913 (void) intel_overlay_switch_off(intel_crtc->overlay);
4914 dev_priv->mm.interruptible = true;
4915 mutex_unlock(&dev->struct_mutex);
4916 }
4917
4918 /* Let userspace switch the overlay on again. In most cases userspace
4919 * has to recompute where to put it anyway.
4920 */
4921}
4922
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004923/**
4924 * intel_post_enable_primary - Perform operations after enabling primary plane
4925 * @crtc: the CRTC whose primary plane was just enabled
4926 *
4927 * Performs potentially sleeping operations that must be done after the primary
4928 * plane is enabled, such as updating FBC and IPS. Note that this may be
4929 * called due to an explicit primary plane update, or due to an implicit
4930 * re-enable that is caused when a sprite plane is updated to no longer
4931 * completely hide the primary plane.
4932 */
4933static void
4934intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004935{
4936 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004937 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004938 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4939 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004940
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004941 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004942 * FIXME IPS should be fine as long as one plane is
4943 * enabled, but in practice it seems to have problems
4944 * when going from primary only to sprite only and vice
4945 * versa.
4946 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004947 hsw_enable_ips(intel_crtc);
4948
Daniel Vetterf99d7062014-06-19 16:01:59 +02004949 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004950 * Gen2 reports pipe underruns whenever all planes are disabled.
4951 * So don't enable underrun reporting before at least some planes
4952 * are enabled.
4953 * FIXME: Need to fix the logic to work when we turn off all planes
4954 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004955 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004956 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004957 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4958
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004959 /* Underruns don't always raise interrupts, so check manually. */
4960 intel_check_cpu_fifo_underruns(dev_priv);
4961 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004962}
4963
Ville Syrjälä2622a082016-03-09 19:07:26 +02004964/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004965static void
4966intel_pre_disable_primary(struct drm_crtc *crtc)
4967{
4968 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004969 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4971 int pipe = intel_crtc->pipe;
4972
4973 /*
4974 * Gen2 reports pipe underruns whenever all planes are disabled.
4975 * So diasble underrun reporting before all the planes get disabled.
4976 * FIXME: Need to fix the logic to work when we turn off all planes
4977 * but leave the pipe running.
4978 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004979 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004980 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4981
4982 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004983 * FIXME IPS should be fine as long as one plane is
4984 * enabled, but in practice it seems to have problems
4985 * when going from primary only to sprite only and vice
4986 * versa.
4987 */
4988 hsw_disable_ips(intel_crtc);
4989}
4990
4991/* FIXME get rid of this and use pre_plane_update */
4992static void
4993intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4994{
4995 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004996 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004997 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4998 int pipe = intel_crtc->pipe;
4999
5000 intel_pre_disable_primary(crtc);
5001
5002 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005003 * Vblank time updates from the shadow to live plane control register
5004 * are blocked if the memory self-refresh mode is active at that
5005 * moment. So to make sure the plane gets truly disabled, disable
5006 * first the self-refresh mode. The self-refresh enable bit in turn
5007 * will be checked/applied by the HW only at the next frame start
5008 * event which is after the vblank start event, so we need to have a
5009 * wait-for-vblank between disabling the plane and the pipe.
5010 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005011 if (HAS_GMCH_DISPLAY(dev_priv) &&
5012 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005013 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005014}
5015
Daniel Vetter5a21b662016-05-24 17:13:53 +02005016static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5017{
5018 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5019 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5020 struct intel_crtc_state *pipe_config =
5021 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005022 struct drm_plane *primary = crtc->base.primary;
5023 struct drm_plane_state *old_pri_state =
5024 drm_atomic_get_existing_plane_state(old_state, primary);
5025
Chris Wilson5748b6a2016-08-04 16:32:38 +01005026 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005027
5028 crtc->wm.cxsr_allowed = true;
5029
5030 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005031 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005032
5033 if (old_pri_state) {
5034 struct intel_plane_state *primary_state =
5035 to_intel_plane_state(primary->state);
5036 struct intel_plane_state *old_primary_state =
5037 to_intel_plane_state(old_pri_state);
5038
5039 intel_fbc_post_update(crtc);
5040
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005041 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005042 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005043 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02005044 intel_post_enable_primary(&crtc->base);
5045 }
5046}
5047
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005048static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005049{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005050 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005051 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005052 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01005053 struct intel_crtc_state *pipe_config =
5054 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005055 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5056 struct drm_plane *primary = crtc->base.primary;
5057 struct drm_plane_state *old_pri_state =
5058 drm_atomic_get_existing_plane_state(old_state, primary);
5059 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005060 struct intel_atomic_state *old_intel_state =
5061 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005062
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005063 if (old_pri_state) {
5064 struct intel_plane_state *primary_state =
5065 to_intel_plane_state(primary->state);
5066 struct intel_plane_state *old_primary_state =
5067 to_intel_plane_state(old_pri_state);
5068
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005069 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005070
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005071 if (old_primary_state->base.visible &&
5072 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005073 intel_pre_disable_primary(&crtc->base);
5074 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005075
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01005076 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03005077 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01005078
Ville Syrjälä2622a082016-03-09 19:07:26 +02005079 /*
5080 * Vblank time updates from the shadow to live plane control register
5081 * are blocked if the memory self-refresh mode is active at that
5082 * moment. So to make sure the plane gets truly disabled, disable
5083 * first the self-refresh mode. The self-refresh enable bit in turn
5084 * will be checked/applied by the HW only at the next frame start
5085 * event which is after the vblank start event, so we need to have a
5086 * wait-for-vblank between disabling the plane and the pipe.
5087 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005088 if (old_crtc_state->base.active &&
5089 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005090 intel_wait_for_vblank(dev_priv, crtc->pipe);
Ville Syrjälä852eb002015-06-24 22:00:07 +03005091 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005092
Matt Ropered4a6a72016-02-23 17:20:13 -08005093 /*
5094 * IVB workaround: must disable low power watermarks for at least
5095 * one frame before enabling scaling. LP watermarks can be re-enabled
5096 * when scaling is disabled.
5097 *
5098 * WaCxSRDisabledForSpriteScaling:ivb
5099 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005100 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005101 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005102
5103 /*
5104 * If we're doing a modeset, we're done. No need to do any pre-vblank
5105 * watermark programming here.
5106 */
5107 if (needs_modeset(&pipe_config->base))
5108 return;
5109
5110 /*
5111 * For platforms that support atomic watermarks, program the
5112 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5113 * will be the intermediate values that are safe for both pre- and
5114 * post- vblank; when vblank happens, the 'active' values will be set
5115 * to the final 'target' values and we'll do this again to get the
5116 * optimal watermarks. For gen9+ platforms, the values we program here
5117 * will be the final target values which will get automatically latched
5118 * at vblank time; no further programming will be necessary.
5119 *
5120 * If a platform hasn't been transitioned to atomic watermarks yet,
5121 * we'll continue to update watermarks the old way, if flags tell
5122 * us to.
5123 */
5124 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005125 dev_priv->display.initial_watermarks(old_intel_state,
5126 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005127 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005128 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005129}
5130
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005131static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005132{
5133 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005135 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005136 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005137
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005138 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005139
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005140 drm_for_each_plane_mask(p, dev, plane_mask)
5141 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005142
Daniel Vetterf99d7062014-06-19 16:01:59 +02005143 /*
5144 * FIXME: Once we grow proper nuclear flip support out of this we need
5145 * to compute the mask of flip planes precisely. For the time being
5146 * consider this a flip to a NULL plane.
5147 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005148 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005149}
5150
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005151static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005152 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005153 struct drm_atomic_state *old_state)
5154{
5155 struct drm_connector_state *old_conn_state;
5156 struct drm_connector *conn;
5157 int i;
5158
5159 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5160 struct drm_connector_state *conn_state = conn->state;
5161 struct intel_encoder *encoder =
5162 to_intel_encoder(conn_state->best_encoder);
5163
5164 if (conn_state->crtc != crtc)
5165 continue;
5166
5167 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005168 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005169 }
5170}
5171
5172static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005173 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005174 struct drm_atomic_state *old_state)
5175{
5176 struct drm_connector_state *old_conn_state;
5177 struct drm_connector *conn;
5178 int i;
5179
5180 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5181 struct drm_connector_state *conn_state = conn->state;
5182 struct intel_encoder *encoder =
5183 to_intel_encoder(conn_state->best_encoder);
5184
5185 if (conn_state->crtc != crtc)
5186 continue;
5187
5188 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005189 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005190 }
5191}
5192
5193static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005194 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005195 struct drm_atomic_state *old_state)
5196{
5197 struct drm_connector_state *old_conn_state;
5198 struct drm_connector *conn;
5199 int i;
5200
5201 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5202 struct drm_connector_state *conn_state = conn->state;
5203 struct intel_encoder *encoder =
5204 to_intel_encoder(conn_state->best_encoder);
5205
5206 if (conn_state->crtc != crtc)
5207 continue;
5208
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005209 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005210 intel_opregion_notify_encoder(encoder, true);
5211 }
5212}
5213
5214static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005215 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005216 struct drm_atomic_state *old_state)
5217{
5218 struct drm_connector_state *old_conn_state;
5219 struct drm_connector *conn;
5220 int i;
5221
5222 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5223 struct intel_encoder *encoder =
5224 to_intel_encoder(old_conn_state->best_encoder);
5225
5226 if (old_conn_state->crtc != crtc)
5227 continue;
5228
5229 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005230 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005231 }
5232}
5233
5234static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005235 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005236 struct drm_atomic_state *old_state)
5237{
5238 struct drm_connector_state *old_conn_state;
5239 struct drm_connector *conn;
5240 int i;
5241
5242 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5243 struct intel_encoder *encoder =
5244 to_intel_encoder(old_conn_state->best_encoder);
5245
5246 if (old_conn_state->crtc != crtc)
5247 continue;
5248
5249 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005250 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005251 }
5252}
5253
5254static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005255 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005256 struct drm_atomic_state *old_state)
5257{
5258 struct drm_connector_state *old_conn_state;
5259 struct drm_connector *conn;
5260 int i;
5261
5262 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5263 struct intel_encoder *encoder =
5264 to_intel_encoder(old_conn_state->best_encoder);
5265
5266 if (old_conn_state->crtc != crtc)
5267 continue;
5268
5269 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005270 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005271 }
5272}
5273
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005274static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5275 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005276{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005277 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005278 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005279 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005280 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5281 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005282 struct intel_atomic_state *old_intel_state =
5283 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005284
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005285 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005286 return;
5287
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005288 /*
5289 * Sometimes spurious CPU pipe underruns happen during FDI
5290 * training, at least with VGA+HDMI cloning. Suppress them.
5291 *
5292 * On ILK we get an occasional spurious CPU pipe underruns
5293 * between eDP port A enable and vdd enable. Also PCH port
5294 * enable seems to result in the occasional CPU pipe underrun.
5295 *
5296 * Spurious PCH underruns also occur during PCH enabling.
5297 */
5298 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5299 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005300 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005301 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5302
5303 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005304 intel_prepare_shared_dpll(intel_crtc);
5305
Ville Syrjälä37a56502016-06-22 21:57:04 +03005306 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305307 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005308
5309 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005310 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005311
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005312 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005313 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005314 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005315 }
5316
5317 ironlake_set_pipeconf(crtc);
5318
Jesse Barnesf67a5592011-01-05 10:31:48 -08005319 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005320
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005321 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005322
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005323 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005324 /* Note: FDI PLL enabling _must_ be done before we enable the
5325 * cpu pipes, hence this is separate from all the other fdi/pch
5326 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005327 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005328 } else {
5329 assert_fdi_tx_disabled(dev_priv, pipe);
5330 assert_fdi_rx_disabled(dev_priv, pipe);
5331 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005332
Jesse Barnesb074cec2013-04-25 12:55:02 -07005333 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005334
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005335 /*
5336 * On ILK+ LUT must be loaded before the pipe is running but with
5337 * clocks enabled
5338 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005339 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005340
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005341 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005342 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005343 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005344
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005345 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005346 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005347
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005348 assert_vblank_disabled(crtc);
5349 drm_crtc_vblank_on(crtc);
5350
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005351 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005352
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005353 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005354 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005355
5356 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5357 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005358 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005359 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005360 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005361}
5362
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005363/* IPS only exists on ULT machines and is tied to pipe A. */
5364static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5365{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005366 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005367}
5368
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005369static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5370 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005371{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005372 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005373 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005375 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005376 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005377 struct intel_atomic_state *old_intel_state =
5378 to_intel_atomic_state(old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005379
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005380 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005381 return;
5382
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005383 if (intel_crtc->config->has_pch_encoder)
5384 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5385 false);
5386
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005387 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005388
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005389 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005390 intel_enable_shared_dpll(intel_crtc);
5391
Ville Syrjälä37a56502016-06-22 21:57:04 +03005392 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305393 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005394
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005395 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005396 intel_set_pipe_timings(intel_crtc);
5397
Jani Nikulabc58be62016-03-18 17:05:39 +02005398 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005399
Jani Nikula4d1de972016-03-18 17:05:42 +02005400 if (cpu_transcoder != TRANSCODER_EDP &&
5401 !transcoder_is_dsi(cpu_transcoder)) {
5402 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005403 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005404 }
5405
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005406 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005407 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005408 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005409 }
5410
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005411 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005412 haswell_set_pipeconf(crtc);
5413
Jani Nikula391bf042016-03-18 17:05:40 +02005414 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005415
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005416 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005417
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005418 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005419
Daniel Vetter6b698512015-11-28 11:05:39 +01005420 if (intel_crtc->config->has_pch_encoder)
5421 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5422 else
5423 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5424
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005425 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005426
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005427 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03005428 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03005429
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005430 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305431 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005432
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005433 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005434 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005435 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005436 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005437
5438 /*
5439 * On ILK+ LUT must be loaded before the pipe is running but with
5440 * clocks enabled
5441 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005442 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005443
Paulo Zanoni1f544382012-10-24 11:32:00 -02005444 intel_ddi_set_pipe_settings(crtc);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005445 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305446 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005447
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005448 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005449 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005450
5451 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005452 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005453 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005454
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005455 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005456 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005457
Ville Syrjälä00370712016-11-14 19:44:06 +02005458 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Dave Airlie0e32b392014-05-02 14:02:48 +10005459 intel_ddi_set_vc_payload_alloc(crtc, true);
5460
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005461 assert_vblank_disabled(crtc);
5462 drm_crtc_vblank_on(crtc);
5463
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005464 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005465
Daniel Vetter6b698512015-11-28 11:05:39 +01005466 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005467 intel_wait_for_vblank(dev_priv, pipe);
5468 intel_wait_for_vblank(dev_priv, pipe);
Daniel Vetter6b698512015-11-28 11:05:39 +01005469 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005470 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5471 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005472 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005473
Paulo Zanonie4916942013-09-20 16:21:19 -03005474 /* If we change the relative order between pipe/planes enabling, we need
5475 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005476 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005477 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005478 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5479 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005480 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005481}
5482
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005483static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005484{
5485 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005486 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005487 int pipe = crtc->pipe;
5488
5489 /* To avoid upsetting the power well on haswell only disable the pfit if
5490 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005491 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005492 I915_WRITE(PF_CTL(pipe), 0);
5493 I915_WRITE(PF_WIN_POS(pipe), 0);
5494 I915_WRITE(PF_WIN_SZ(pipe), 0);
5495 }
5496}
5497
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005498static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5499 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005500{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005501 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005502 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005503 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005504 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5505 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005506
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005507 /*
5508 * Sometimes spurious CPU pipe underruns happen when the
5509 * pipe is already disabled, but FDI RX/TX is still enabled.
5510 * Happens at least with VGA+HDMI cloning. Suppress them.
5511 */
5512 if (intel_crtc->config->has_pch_encoder) {
5513 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005514 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005515 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005516
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005517 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005518
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005519 drm_crtc_vblank_off(crtc);
5520 assert_vblank_disabled(crtc);
5521
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005522 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005523
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005524 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005525
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005526 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005527 ironlake_fdi_disable(crtc);
5528
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005529 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005530
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005531 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005532 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005533
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005534 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005535 i915_reg_t reg;
5536 u32 temp;
5537
Daniel Vetterd925c592013-06-05 13:34:04 +02005538 /* disable TRANS_DP_CTL */
5539 reg = TRANS_DP_CTL(pipe);
5540 temp = I915_READ(reg);
5541 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5542 TRANS_DP_PORT_SEL_MASK);
5543 temp |= TRANS_DP_PORT_SEL_NONE;
5544 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005545
Daniel Vetterd925c592013-06-05 13:34:04 +02005546 /* disable DPLL_SEL */
5547 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005548 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005549 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005550 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005551
Daniel Vetterd925c592013-06-05 13:34:04 +02005552 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005553 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005554
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005555 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005556 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005557}
5558
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005559static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5560 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005561{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005562 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005563 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005564 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005565 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005566
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005567 if (intel_crtc->config->has_pch_encoder)
5568 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5569 false);
5570
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005571 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005572
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005573 drm_crtc_vblank_off(crtc);
5574 assert_vblank_disabled(crtc);
5575
Jani Nikula4d1de972016-03-18 17:05:42 +02005576 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005577 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005578 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005579
Ville Syrjälä00370712016-11-14 19:44:06 +02005580 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005581 intel_ddi_set_vc_payload_alloc(crtc, false);
5582
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005583 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305584 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005585
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005586 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005587 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005588 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005589 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005590
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005591 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305592 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005593
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005594 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005595
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005596 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005597 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5598 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005599}
5600
Jesse Barnes2dd24552013-04-25 12:55:01 -07005601static void i9xx_pfit_enable(struct intel_crtc *crtc)
5602{
5603 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005604 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005605 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005606
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005607 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005608 return;
5609
Daniel Vetterc0b03412013-05-28 12:05:54 +02005610 /*
5611 * The panel fitter should only be adjusted whilst the pipe is disabled,
5612 * according to register description and PRM.
5613 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005614 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5615 assert_pipe_disabled(dev_priv, crtc->pipe);
5616
Jesse Barnesb074cec2013-04-25 12:55:02 -07005617 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5618 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005619
5620 /* Border color in case we don't scale up to the full screen. Black by
5621 * default, change to something else for debugging. */
5622 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005623}
5624
Dave Airlied05410f2014-06-05 13:22:59 +10005625static enum intel_display_power_domain port_to_power_domain(enum port port)
5626{
5627 switch (port) {
5628 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005629 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005630 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005631 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005632 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005633 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005634 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005635 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005636 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005637 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005638 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005639 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005640 return POWER_DOMAIN_PORT_OTHER;
5641 }
5642}
5643
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005644static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5645{
5646 switch (port) {
5647 case PORT_A:
5648 return POWER_DOMAIN_AUX_A;
5649 case PORT_B:
5650 return POWER_DOMAIN_AUX_B;
5651 case PORT_C:
5652 return POWER_DOMAIN_AUX_C;
5653 case PORT_D:
5654 return POWER_DOMAIN_AUX_D;
5655 case PORT_E:
5656 /* FIXME: Check VBT for actual wiring of PORT E */
5657 return POWER_DOMAIN_AUX_D;
5658 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005659 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005660 return POWER_DOMAIN_AUX_A;
5661 }
5662}
5663
Imre Deak319be8a2014-03-04 19:22:57 +02005664enum intel_display_power_domain
5665intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005666{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005667 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Imre Deak319be8a2014-03-04 19:22:57 +02005668 struct intel_digital_port *intel_dig_port;
5669
5670 switch (intel_encoder->type) {
5671 case INTEL_OUTPUT_UNKNOWN:
5672 /* Only DDI platforms should ever use this output type */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005673 WARN_ON_ONCE(!HAS_DDI(dev_priv));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005674 case INTEL_OUTPUT_DP:
Imre Deak319be8a2014-03-04 19:22:57 +02005675 case INTEL_OUTPUT_HDMI:
5676 case INTEL_OUTPUT_EDP:
5677 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005678 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005679 case INTEL_OUTPUT_DP_MST:
5680 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5681 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005682 case INTEL_OUTPUT_ANALOG:
5683 return POWER_DOMAIN_PORT_CRT;
5684 case INTEL_OUTPUT_DSI:
5685 return POWER_DOMAIN_PORT_DSI;
5686 default:
5687 return POWER_DOMAIN_PORT_OTHER;
5688 }
5689}
5690
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005691enum intel_display_power_domain
5692intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5693{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005694 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005695 struct intel_digital_port *intel_dig_port;
5696
5697 switch (intel_encoder->type) {
5698 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005699 case INTEL_OUTPUT_HDMI:
5700 /*
5701 * Only DDI platforms should ever use these output types.
5702 * We can get here after the HDMI detect code has already set
5703 * the type of the shared encoder. Since we can't be sure
5704 * what's the status of the given connectors, play safe and
5705 * run the DP detection too.
5706 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005707 WARN_ON_ONCE(!HAS_DDI(dev_priv));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005708 case INTEL_OUTPUT_DP:
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005709 case INTEL_OUTPUT_EDP:
5710 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5711 return port_to_aux_power_domain(intel_dig_port->port);
5712 case INTEL_OUTPUT_DP_MST:
5713 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5714 return port_to_aux_power_domain(intel_dig_port->port);
5715 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005716 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005717 return POWER_DOMAIN_AUX_A;
5718 }
5719}
5720
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005721static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5722 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005723{
5724 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005725 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005726 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5727 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005728 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005729 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005730
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005731 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005732 return 0;
5733
Imre Deak77d22dc2014-03-05 16:20:52 +02005734 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5735 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005736 if (crtc_state->pch_pfit.enabled ||
5737 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005738 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5739
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005740 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5741 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5742
Imre Deak319be8a2014-03-04 19:22:57 +02005743 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005744 }
Imre Deak319be8a2014-03-04 19:22:57 +02005745
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005746 if (crtc_state->shared_dpll)
5747 mask |= BIT(POWER_DOMAIN_PLLS);
5748
Imre Deak77d22dc2014-03-05 16:20:52 +02005749 return mask;
5750}
5751
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005752static unsigned long
5753modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5754 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005755{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005756 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005757 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5758 enum intel_display_power_domain domain;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005759 unsigned long domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005760
5761 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005762 intel_crtc->enabled_power_domains = new_domains =
5763 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005764
Daniel Vetter5a21b662016-05-24 17:13:53 +02005765 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005766
5767 for_each_power_domain(domain, domains)
5768 intel_display_power_get(dev_priv, domain);
5769
Daniel Vetter5a21b662016-05-24 17:13:53 +02005770 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005771}
5772
5773static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5774 unsigned long domains)
5775{
5776 enum intel_display_power_domain domain;
5777
5778 for_each_power_domain(domain, domains)
5779 intel_display_power_put(dev_priv, domain);
5780}
5781
Mika Kaholaadafdc62015-08-18 14:36:59 +03005782static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5783{
5784 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5785
Ander Conselvan de Oliveira09d09382016-12-02 10:23:55 +02005786 if (IS_GEMINILAKE(dev_priv))
5787 return 2 * max_cdclk_freq;
5788 else if (INTEL_INFO(dev_priv)->gen >= 9 ||
5789 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kaholaadafdc62015-08-18 14:36:59 +03005790 return max_cdclk_freq;
5791 else if (IS_CHERRYVIEW(dev_priv))
5792 return max_cdclk_freq*95/100;
5793 else if (INTEL_INFO(dev_priv)->gen < 4)
5794 return 2*max_cdclk_freq*90/100;
5795 else
5796 return max_cdclk_freq*90/100;
5797}
5798
Ville Syrjäläb2045352016-05-13 23:41:27 +03005799static int skl_calc_cdclk(int max_pixclk, int vco);
5800
Ville Syrjälä4c75b942016-10-31 22:37:12 +02005801static void intel_update_max_cdclk(struct drm_i915_private *dev_priv)
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005802{
Tvrtko Ursulin08537232016-10-13 11:03:02 +01005803 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005804 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005805 int max_cdclk, vco;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005806
Ville Syrjäläb2045352016-05-13 23:41:27 +03005807 vco = dev_priv->skl_preferred_vco_freq;
Ville Syrjälä63911d72016-05-13 23:41:32 +03005808 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03005809
5810 /*
5811 * Use the lower (vco 8640) cdclk values as a
5812 * first guess. skl_calc_cdclk() will correct it
5813 * if the preferred vco is 8100 instead.
5814 */
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005815 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005816 max_cdclk = 617143;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005817 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005818 max_cdclk = 540000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005819 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005820 max_cdclk = 432000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005821 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005822 max_cdclk = 308571;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005823
5824 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02005825 } else if (IS_GEMINILAKE(dev_priv)) {
5826 dev_priv->max_cdclk_freq = 316800;
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01005827 } else if (IS_BROXTON(dev_priv)) {
Matt Roper281c1142016-04-05 14:37:19 -07005828 dev_priv->max_cdclk_freq = 624000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005829 } else if (IS_BROADWELL(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005830 /*
5831 * FIXME with extra cooling we can allow
5832 * 540 MHz for ULX and 675 Mhz for ULT.
5833 * How can we know if extra cooling is
5834 * available? PCI ID, VTB, something else?
5835 */
5836 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5837 dev_priv->max_cdclk_freq = 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005838 else if (IS_BDW_ULX(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005839 dev_priv->max_cdclk_freq = 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005840 else if (IS_BDW_ULT(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005841 dev_priv->max_cdclk_freq = 540000;
5842 else
5843 dev_priv->max_cdclk_freq = 675000;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005844 } else if (IS_CHERRYVIEW(dev_priv)) {
Mika Kahola0904dea2015-06-12 10:11:32 +03005845 dev_priv->max_cdclk_freq = 320000;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005846 } else if (IS_VALLEYVIEW(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005847 dev_priv->max_cdclk_freq = 400000;
5848 } else {
5849 /* otherwise assume cdclk is fixed */
5850 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5851 }
5852
Mika Kaholaadafdc62015-08-18 14:36:59 +03005853 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5854
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005855 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5856 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005857
5858 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5859 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005860}
5861
Ville Syrjälä4c75b942016-10-31 22:37:12 +02005862static void intel_update_cdclk(struct drm_i915_private *dev_priv)
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005863{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02005864 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev_priv);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005865
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005866 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005867 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5868 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5869 dev_priv->cdclk_pll.ref);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005870 else
5871 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5872 dev_priv->cdclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005873
5874 /*
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005875 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5876 * Programmng [sic] note: bit[9:2] should be programmed to the number
5877 * of cdclk that generates 4MHz reference clock freq which is used to
5878 * generate GMBus clock. This will vary with the cdclk freq.
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005879 */
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005880 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005881 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005882}
5883
Ville Syrjälä92891e42016-05-11 22:44:45 +03005884/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5885static int skl_cdclk_decimal(int cdclk)
5886{
5887 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5888}
5889
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005890static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5891{
5892 int ratio;
5893
5894 if (cdclk == dev_priv->cdclk_pll.ref)
5895 return 0;
5896
5897 switch (cdclk) {
5898 default:
5899 MISSING_CASE(cdclk);
5900 case 144000:
5901 case 288000:
5902 case 384000:
5903 case 576000:
5904 ratio = 60;
5905 break;
5906 case 624000:
5907 ratio = 65;
5908 break;
5909 }
5910
5911 return dev_priv->cdclk_pll.ref * ratio;
5912}
5913
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02005914static int glk_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5915{
5916 int ratio;
5917
5918 if (cdclk == dev_priv->cdclk_pll.ref)
5919 return 0;
5920
5921 switch (cdclk) {
5922 default:
5923 MISSING_CASE(cdclk);
5924 case 79200:
5925 case 158400:
5926 case 316800:
5927 ratio = 33;
5928 break;
5929 }
5930
5931 return dev_priv->cdclk_pll.ref * ratio;
5932}
5933
Ville Syrjälä2b730012016-05-13 23:41:34 +03005934static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5935{
5936 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5937
5938 /* Timeout 200us */
Chris Wilson95cac282016-06-30 15:33:03 +01005939 if (intel_wait_for_register(dev_priv,
5940 BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
5941 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005942 DRM_ERROR("timeout waiting for DE PLL unlock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005943
5944 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005945}
5946
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005947static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03005948{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005949 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005950 u32 val;
5951
5952 val = I915_READ(BXT_DE_PLL_CTL);
5953 val &= ~BXT_DE_PLL_RATIO_MASK;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005954 val |= BXT_DE_PLL_RATIO(ratio);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005955 I915_WRITE(BXT_DE_PLL_CTL, val);
5956
5957 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5958
5959 /* Timeout 200us */
Chris Wilsone084e1b2016-06-30 15:33:04 +01005960 if (intel_wait_for_register(dev_priv,
5961 BXT_DE_PLL_ENABLE,
5962 BXT_DE_PLL_LOCK,
5963 BXT_DE_PLL_LOCK,
5964 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005965 DRM_ERROR("timeout waiting for DE PLL lock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005966
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005967 dev_priv->cdclk_pll.vco = vco;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005968}
5969
Imre Deak324513c2016-06-13 16:44:36 +03005970static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305971{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005972 u32 val, divider;
5973 int vco, ret;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305974
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02005975 if (IS_GEMINILAKE(dev_priv))
5976 vco = glk_de_pll_vco(dev_priv, cdclk);
5977 else
5978 vco = bxt_de_pll_vco(dev_priv, cdclk);
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005979
5980 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5981
5982 /* cdclk = vco / 2 / div{1,1.5,2,4} */
5983 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
5984 case 8:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305985 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305986 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005987 case 4:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305988 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305989 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005990 case 3:
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02005991 WARN(IS_GEMINILAKE(dev_priv), "Unsupported divider\n");
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305992 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305993 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005994 case 2:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305995 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305996 break;
5997 default:
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005998 WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
5999 WARN_ON(vco != 0);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306000
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006001 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
6002 break;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306003 }
6004
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306005 /* Inform power controller of upcoming frequency change */
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006006 mutex_lock(&dev_priv->rps.hw_lock);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306007 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
6008 0x80000000);
6009 mutex_unlock(&dev_priv->rps.hw_lock);
6010
6011 if (ret) {
6012 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006013 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306014 return;
6015 }
6016
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006017 if (dev_priv->cdclk_pll.vco != 0 &&
6018 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03006019 bxt_de_pll_disable(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306020
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006021 if (dev_priv->cdclk_pll.vco != vco)
6022 bxt_de_pll_enable(dev_priv, vco);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306023
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006024 val = divider | skl_cdclk_decimal(cdclk);
6025 /*
6026 * FIXME if only the cd2x divider needs changing, it could be done
6027 * without shutting off the pipe (if only one pipe is active).
6028 */
6029 val |= BXT_CDCLK_CD2X_PIPE_NONE;
6030 /*
6031 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6032 * enable otherwise.
6033 */
6034 if (cdclk >= 500000)
6035 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6036 I915_WRITE(CDCLK_CTL, val);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306037
6038 mutex_lock(&dev_priv->rps.hw_lock);
6039 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006040 DIV_ROUND_UP(cdclk, 25000));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306041 mutex_unlock(&dev_priv->rps.hw_lock);
6042
6043 if (ret) {
6044 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006045 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306046 return;
6047 }
6048
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006049 intel_update_cdclk(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306050}
6051
Imre Deakd66a2192016-05-24 15:38:33 +03006052static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306053{
Imre Deakd66a2192016-05-24 15:38:33 +03006054 u32 cdctl, expected;
6055
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006056 intel_update_cdclk(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306057
Imre Deakd66a2192016-05-24 15:38:33 +03006058 if (dev_priv->cdclk_pll.vco == 0 ||
6059 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6060 goto sanitize;
6061
6062 /* DPLL okay; verify the cdclock
6063 *
6064 * Some BIOS versions leave an incorrect decimal frequency value and
6065 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
6066 * so sanitize this register.
6067 */
6068 cdctl = I915_READ(CDCLK_CTL);
6069 /*
6070 * Let's ignore the pipe field, since BIOS could have configured the
6071 * dividers both synching to an active pipe, or asynchronously
6072 * (PIPE_NONE).
6073 */
6074 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
6075
6076 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
6077 skl_cdclk_decimal(dev_priv->cdclk_freq);
6078 /*
6079 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6080 * enable otherwise.
6081 */
6082 if (dev_priv->cdclk_freq >= 500000)
6083 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6084
6085 if (cdctl == expected)
6086 /* All well; nothing to sanitize */
6087 return;
6088
6089sanitize:
6090 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
6091
6092 /* force cdclk programming */
6093 dev_priv->cdclk_freq = 0;
6094
6095 /* force full PLL disable + enable */
6096 dev_priv->cdclk_pll.vco = -1;
6097}
6098
Imre Deak324513c2016-06-13 16:44:36 +03006099void bxt_init_cdclk(struct drm_i915_private *dev_priv)
Imre Deakd66a2192016-05-24 15:38:33 +03006100{
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006101 int cdclk;
6102
Imre Deakd66a2192016-05-24 15:38:33 +03006103 bxt_sanitize_cdclk(dev_priv);
6104
6105 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
Ville Syrjälä089c6fd2016-05-13 23:41:36 +03006106 return;
Imre Deakc2e001e2016-04-01 16:02:43 +03006107
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306108 /*
6109 * FIXME:
6110 * - The initial CDCLK needs to be read from VBT.
6111 * Need to make this change after VBT has changes for BXT.
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306112 */
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006113 if (IS_GEMINILAKE(dev_priv))
6114 cdclk = glk_calc_cdclk(0);
6115 else
6116 cdclk = bxt_calc_cdclk(0);
6117
6118 bxt_set_cdclk(dev_priv, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306119}
6120
Imre Deak324513c2016-06-13 16:44:36 +03006121void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306122{
Imre Deak324513c2016-06-13 16:44:36 +03006123 bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306124}
6125
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006126static int skl_calc_cdclk(int max_pixclk, int vco)
6127{
Ville Syrjälä63911d72016-05-13 23:41:32 +03006128 if (vco == 8640000) {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006129 if (max_pixclk > 540000)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006130 return 617143;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006131 else if (max_pixclk > 432000)
6132 return 540000;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006133 else if (max_pixclk > 308571)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006134 return 432000;
6135 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006136 return 308571;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006137 } else {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006138 if (max_pixclk > 540000)
6139 return 675000;
6140 else if (max_pixclk > 450000)
6141 return 540000;
6142 else if (max_pixclk > 337500)
6143 return 450000;
6144 else
6145 return 337500;
6146 }
6147}
6148
Ville Syrjäläea617912016-05-13 23:41:24 +03006149static void
6150skl_dpll0_update(struct drm_i915_private *dev_priv)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006151{
Ville Syrjäläea617912016-05-13 23:41:24 +03006152 u32 val;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006153
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006154 dev_priv->cdclk_pll.ref = 24000;
Imre Deak1c3f7702016-05-24 15:38:32 +03006155 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006156
Ville Syrjäläea617912016-05-13 23:41:24 +03006157 val = I915_READ(LCPLL1_CTL);
Imre Deak1c3f7702016-05-24 15:38:32 +03006158 if ((val & LCPLL_PLL_ENABLE) == 0)
Ville Syrjäläea617912016-05-13 23:41:24 +03006159 return;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006160
Imre Deak1c3f7702016-05-24 15:38:32 +03006161 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
6162 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006163
Ville Syrjäläea617912016-05-13 23:41:24 +03006164 val = I915_READ(DPLL_CTRL1);
6165
Imre Deak1c3f7702016-05-24 15:38:32 +03006166 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
6167 DPLL_CTRL1_SSC(SKL_DPLL0) |
6168 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
6169 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
6170 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006171
Ville Syrjäläea617912016-05-13 23:41:24 +03006172 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
6173 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
6174 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
6175 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
6176 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006177 dev_priv->cdclk_pll.vco = 8100000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006178 break;
6179 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
6180 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006181 dev_priv->cdclk_pll.vco = 8640000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006182 break;
6183 default:
6184 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
Ville Syrjäläea617912016-05-13 23:41:24 +03006185 break;
6186 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006187}
6188
Ville Syrjäläb2045352016-05-13 23:41:27 +03006189void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
6190{
6191 bool changed = dev_priv->skl_preferred_vco_freq != vco;
6192
6193 dev_priv->skl_preferred_vco_freq = vco;
6194
6195 if (changed)
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006196 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006197}
6198
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006199static void
Ville Syrjälä3861fc62016-05-11 22:44:50 +03006200skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006201{
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006202 int min_cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006203 u32 val;
6204
Ville Syrjälä63911d72016-05-13 23:41:32 +03006205 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006206
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006207 /* select the minimum CDCLK before enabling DPLL 0 */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006208 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006209 I915_WRITE(CDCLK_CTL, val);
6210 POSTING_READ(CDCLK_CTL);
6211
6212 /*
6213 * We always enable DPLL0 with the lowest link rate possible, but still
6214 * taking into account the VCO required to operate the eDP panel at the
6215 * desired frequency. The usual DP link rates operate with a VCO of
6216 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
6217 * The modeset code is responsible for the selection of the exact link
6218 * rate later on, with the constraint of choosing a frequency that
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006219 * works with vco.
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006220 */
6221 val = I915_READ(DPLL_CTRL1);
6222
6223 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
6224 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
6225 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä63911d72016-05-13 23:41:32 +03006226 if (vco == 8640000)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006227 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
6228 SKL_DPLL0);
6229 else
6230 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
6231 SKL_DPLL0);
6232
6233 I915_WRITE(DPLL_CTRL1, val);
6234 POSTING_READ(DPLL_CTRL1);
6235
6236 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
6237
Chris Wilsone24ca052016-06-30 15:33:05 +01006238 if (intel_wait_for_register(dev_priv,
6239 LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
6240 5))
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006241 DRM_ERROR("DPLL0 not locked\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006242
Ville Syrjälä63911d72016-05-13 23:41:32 +03006243 dev_priv->cdclk_pll.vco = vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +03006244
6245 /* We'll want to keep using the current vco from now on. */
6246 skl_set_preferred_cdclk_vco(dev_priv, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006247}
6248
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006249static void
6250skl_dpll0_disable(struct drm_i915_private *dev_priv)
6251{
6252 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
Chris Wilson8ad32a052016-06-30 15:33:06 +01006253 if (intel_wait_for_register(dev_priv,
6254 LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
6255 1))
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006256 DRM_ERROR("Couldn't disable DPLL0\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006257
Ville Syrjälä63911d72016-05-13 23:41:32 +03006258 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006259}
6260
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006261static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006262{
6263 u32 freq_select, pcu_ack;
Imre Deaka0b8a1f2016-12-05 18:27:37 +02006264 int ret;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006265
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006266 WARN_ON((cdclk == 24000) != (vco == 0));
6267
Ville Syrjälä63911d72016-05-13 23:41:32 +03006268 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006269
Imre Deaka0b8a1f2016-12-05 18:27:37 +02006270 mutex_lock(&dev_priv->rps.hw_lock);
6271 ret = skl_pcode_request(dev_priv, SKL_PCODE_CDCLK_CONTROL,
6272 SKL_CDCLK_PREPARE_FOR_CHANGE,
6273 SKL_CDCLK_READY_FOR_CHANGE,
6274 SKL_CDCLK_READY_FOR_CHANGE, 3);
6275 mutex_unlock(&dev_priv->rps.hw_lock);
6276 if (ret) {
6277 DRM_ERROR("Failed to inform PCU about cdclk change (%d)\n",
6278 ret);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006279 return;
6280 }
6281
6282 /* set CDCLK_CTL */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006283 switch (cdclk) {
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006284 case 450000:
6285 case 432000:
6286 freq_select = CDCLK_FREQ_450_432;
6287 pcu_ack = 1;
6288 break;
6289 case 540000:
6290 freq_select = CDCLK_FREQ_540;
6291 pcu_ack = 2;
6292 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006293 case 308571:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006294 case 337500:
6295 default:
6296 freq_select = CDCLK_FREQ_337_308;
6297 pcu_ack = 0;
6298 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006299 case 617143:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006300 case 675000:
6301 freq_select = CDCLK_FREQ_675_617;
6302 pcu_ack = 3;
6303 break;
6304 }
6305
Ville Syrjälä63911d72016-05-13 23:41:32 +03006306 if (dev_priv->cdclk_pll.vco != 0 &&
6307 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006308 skl_dpll0_disable(dev_priv);
6309
Ville Syrjälä63911d72016-05-13 23:41:32 +03006310 if (dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006311 skl_dpll0_enable(dev_priv, vco);
6312
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006313 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006314 POSTING_READ(CDCLK_CTL);
6315
6316 /* inform PCU of the change */
6317 mutex_lock(&dev_priv->rps.hw_lock);
6318 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
6319 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01006320
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006321 intel_update_cdclk(dev_priv);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006322}
6323
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006324static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
6325
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006326void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
6327{
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006328 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006329}
6330
6331void skl_init_cdclk(struct drm_i915_private *dev_priv)
6332{
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006333 int cdclk, vco;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006334
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006335 skl_sanitize_cdclk(dev_priv);
6336
Ville Syrjälä63911d72016-05-13 23:41:32 +03006337 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006338 /*
6339 * Use the current vco as our initial
6340 * guess as to what the preferred vco is.
6341 */
6342 if (dev_priv->skl_preferred_vco_freq == 0)
6343 skl_set_preferred_cdclk_vco(dev_priv,
Ville Syrjälä63911d72016-05-13 23:41:32 +03006344 dev_priv->cdclk_pll.vco);
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006345 return;
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006346 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006347
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006348 vco = dev_priv->skl_preferred_vco_freq;
6349 if (vco == 0)
Ville Syrjälä63911d72016-05-13 23:41:32 +03006350 vco = 8100000;
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006351 cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006352
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006353 skl_set_cdclk(dev_priv, cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006354}
6355
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006356static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306357{
Ville Syrjälä09492492016-05-13 23:41:28 +03006358 uint32_t cdctl, expected;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306359
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05306360 /*
6361 * check if the pre-os intialized the display
6362 * There is SWF18 scratchpad register defined which is set by the
6363 * pre-os which can be used by the OS drivers to check the status
6364 */
6365 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
6366 goto sanitize;
6367
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006368 intel_update_cdclk(dev_priv);
Imre Deak1c3f7702016-05-24 15:38:32 +03006369 /* Is PLL enabled and locked ? */
6370 if (dev_priv->cdclk_pll.vco == 0 ||
6371 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6372 goto sanitize;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006373
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306374 /* DPLL okay; verify the cdclock
6375 *
6376 * Noticed in some instances that the freq selection is correct but
6377 * decimal part is programmed wrong from BIOS where pre-os does not
6378 * enable display. Verify the same as well.
6379 */
Ville Syrjälä09492492016-05-13 23:41:28 +03006380 cdctl = I915_READ(CDCLK_CTL);
6381 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
6382 skl_cdclk_decimal(dev_priv->cdclk_freq);
6383 if (cdctl == expected)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306384 /* All well; nothing to sanitize */
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006385 return;
6386
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306387sanitize:
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006388 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
Clint Taylorc89e39f2016-05-13 23:41:21 +03006389
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006390 /* force cdclk programming */
6391 dev_priv->cdclk_freq = 0;
6392 /* force full PLL disable + enable */
Ville Syrjälä63911d72016-05-13 23:41:32 +03006393 dev_priv->cdclk_pll.vco = -1;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306394}
6395
Jesse Barnes30a970c2013-11-04 13:48:12 -08006396/* Adjust CDclk dividers to allow high res or save power if possible */
6397static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
6398{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006399 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006400 u32 val, cmd;
6401
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02006402 WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
Vandana Kannan164dfd22014-11-24 13:37:41 +05306403 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02006404
Ville Syrjälädfcab172014-06-13 13:37:47 +03006405 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08006406 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03006407 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006408 cmd = 1;
6409 else
6410 cmd = 0;
6411
6412 mutex_lock(&dev_priv->rps.hw_lock);
6413 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6414 val &= ~DSPFREQGUAR_MASK;
6415 val |= (cmd << DSPFREQGUAR_SHIFT);
6416 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6417 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6418 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
6419 50)) {
6420 DRM_ERROR("timed out waiting for CDclk change\n");
6421 }
6422 mutex_unlock(&dev_priv->rps.hw_lock);
6423
Ville Syrjälä54433e92015-05-26 20:42:31 +03006424 mutex_lock(&dev_priv->sb_lock);
6425
Ville Syrjälädfcab172014-06-13 13:37:47 +03006426 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006427 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006428
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006429 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006430
Jesse Barnes30a970c2013-11-04 13:48:12 -08006431 /* adjust cdclk divider */
6432 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03006433 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006434 val |= divider;
6435 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03006436
6437 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03006438 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03006439 50))
6440 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08006441 }
6442
Jesse Barnes30a970c2013-11-04 13:48:12 -08006443 /* adjust self-refresh exit latency value */
6444 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
6445 val &= ~0x7f;
6446
6447 /*
6448 * For high bandwidth configs, we set a higher latency in the bunit
6449 * so that the core display fetch happens in time to avoid underruns.
6450 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03006451 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006452 val |= 4500 / 250; /* 4.5 usec */
6453 else
6454 val |= 3000 / 250; /* 3.0 usec */
6455 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03006456
Ville Syrjäläa5805162015-05-26 20:42:30 +03006457 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006458
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006459 intel_update_cdclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006460}
6461
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006462static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6463{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006464 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006465 u32 val, cmd;
6466
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02006467 WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
Vandana Kannan164dfd22014-11-24 13:37:41 +05306468 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006469
6470 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006471 case 333333:
6472 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006473 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006474 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006475 break;
6476 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01006477 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006478 return;
6479 }
6480
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02006481 /*
6482 * Specs are full of misinformation, but testing on actual
6483 * hardware has shown that we just need to write the desired
6484 * CCK divider into the Punit register.
6485 */
6486 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6487
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006488 mutex_lock(&dev_priv->rps.hw_lock);
6489 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6490 val &= ~DSPFREQGUAR_MASK_CHV;
6491 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6492 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6493 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6494 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6495 50)) {
6496 DRM_ERROR("timed out waiting for CDclk change\n");
6497 }
6498 mutex_unlock(&dev_priv->rps.hw_lock);
6499
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006500 intel_update_cdclk(dev_priv);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006501}
6502
Jesse Barnes30a970c2013-11-04 13:48:12 -08006503static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6504 int max_pixclk)
6505{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006506 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006507 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006508
Jesse Barnes30a970c2013-11-04 13:48:12 -08006509 /*
6510 * Really only a few cases to deal with, as only 4 CDclks are supported:
6511 * 200MHz
6512 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006513 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006514 * 400MHz (VLV only)
6515 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6516 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006517 *
6518 * We seem to get an unstable or solid color picture at 200MHz.
6519 * Not sure what's wrong. For now use 200MHz only when all pipes
6520 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006521 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006522 if (!IS_CHERRYVIEW(dev_priv) &&
6523 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006524 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006525 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006526 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006527 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006528 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006529 else
6530 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006531}
6532
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006533static int glk_calc_cdclk(int max_pixclk)
6534{
Ander Conselvan de Oliveira09d09382016-12-02 10:23:55 +02006535 if (max_pixclk > 2 * 158400)
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006536 return 316800;
Ander Conselvan de Oliveira09d09382016-12-02 10:23:55 +02006537 else if (max_pixclk > 2 * 79200)
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006538 return 158400;
6539 else
6540 return 79200;
6541}
6542
Imre Deak324513c2016-06-13 16:44:36 +03006543static int bxt_calc_cdclk(int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006544{
Ville Syrjälä760e1472016-05-11 22:44:46 +03006545 if (max_pixclk > 576000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306546 return 624000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006547 else if (max_pixclk > 384000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306548 return 576000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006549 else if (max_pixclk > 288000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306550 return 384000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006551 else if (max_pixclk > 144000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306552 return 288000;
6553 else
6554 return 144000;
6555}
6556
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01006557/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006558static int intel_mode_max_pixclk(struct drm_device *dev,
6559 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006560{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006561 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +01006562 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006563 struct drm_crtc *crtc;
6564 struct drm_crtc_state *crtc_state;
6565 unsigned max_pixclk = 0, i;
6566 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006567
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006568 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6569 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006570
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006571 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6572 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006573
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006574 if (crtc_state->enable)
6575 pixclk = crtc_state->adjusted_mode.crtc_clock;
6576
6577 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006578 }
6579
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006580 for_each_pipe(dev_priv, pipe)
6581 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6582
Jesse Barnes30a970c2013-11-04 13:48:12 -08006583 return max_pixclk;
6584}
6585
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006586static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006587{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006588 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006589 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006590 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006591 struct intel_atomic_state *intel_state =
6592 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006593
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006594 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006595 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306596
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006597 if (!intel_state->active_crtcs)
6598 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6599
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006600 return 0;
6601}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006602
Imre Deak324513c2016-06-13 16:44:36 +03006603static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006604{
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006605 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ville Syrjälä4e5ca602016-05-11 22:44:44 +03006606 int max_pixclk = ilk_max_pixel_rate(state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006607 struct intel_atomic_state *intel_state =
6608 to_intel_atomic_state(state);
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006609 int cdclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006610
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006611 if (IS_GEMINILAKE(dev_priv))
6612 cdclk = glk_calc_cdclk(max_pixclk);
6613 else
6614 cdclk = bxt_calc_cdclk(max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006615
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006616 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
6617
6618 if (!intel_state->active_crtcs) {
6619 if (IS_GEMINILAKE(dev_priv))
6620 cdclk = glk_calc_cdclk(0);
6621 else
6622 cdclk = bxt_calc_cdclk(0);
6623
6624 intel_state->dev_cdclk = cdclk;
6625 }
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006626
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006627 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006628}
6629
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006630static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6631{
6632 unsigned int credits, default_credits;
6633
6634 if (IS_CHERRYVIEW(dev_priv))
6635 default_credits = PFI_CREDIT(12);
6636 else
6637 default_credits = PFI_CREDIT(8);
6638
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006639 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006640 /* CHV suggested value is 31 or 63 */
6641 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006642 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006643 else
6644 credits = PFI_CREDIT(15);
6645 } else {
6646 credits = default_credits;
6647 }
6648
6649 /*
6650 * WA - write default credits before re-programming
6651 * FIXME: should we also set the resend bit here?
6652 */
6653 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6654 default_credits);
6655
6656 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6657 credits | PFI_CREDIT_RESEND);
6658
6659 /*
6660 * FIXME is this guaranteed to clear
6661 * immediately or should we poll for it?
6662 */
6663 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6664}
6665
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006666static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006667{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006668 struct drm_device *dev = old_state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006669 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006670 struct intel_atomic_state *old_intel_state =
6671 to_intel_atomic_state(old_state);
6672 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006673
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006674 /*
6675 * FIXME: We can end up here with all power domains off, yet
6676 * with a CDCLK frequency other than the minimum. To account
6677 * for this take the PIPE-A power domain, which covers the HW
6678 * blocks needed for the following programming. This can be
6679 * removed once it's guaranteed that we get here either with
6680 * the minimum CDCLK set, or the required power domains
6681 * enabled.
6682 */
6683 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006684
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006685 if (IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006686 cherryview_set_cdclk(dev, req_cdclk);
6687 else
6688 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006689
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006690 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006691
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006692 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006693}
6694
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006695static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
6696 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006697{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006698 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006699 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006700 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006701 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006702 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006703
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006704 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006705 return;
6706
Ville Syrjälä37a56502016-06-22 21:57:04 +03006707 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306708 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006709
6710 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006711 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006712
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006713 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01006714 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006715
6716 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6717 I915_WRITE(CHV_CANVAS(pipe), 0);
6718 }
6719
Daniel Vetter5b18e572014-04-24 23:55:06 +02006720 i9xx_set_pipeconf(intel_crtc);
6721
Jesse Barnes89b667f2013-04-18 14:51:36 -07006722 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006723
Daniel Vettera72e4c92014-09-30 10:56:47 +02006724 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006725
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006726 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006727
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006728 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006729 chv_prepare_pll(intel_crtc, intel_crtc->config);
6730 chv_enable_pll(intel_crtc, intel_crtc->config);
6731 } else {
6732 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6733 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006734 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006735
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006736 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006737
Jesse Barnes2dd24552013-04-25 12:55:01 -07006738 i9xx_pfit_enable(intel_crtc);
6739
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006740 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006741
Ville Syrjälä432081b2016-10-31 22:37:03 +02006742 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006743 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006744
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006745 assert_vblank_disabled(crtc);
6746 drm_crtc_vblank_on(crtc);
6747
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006748 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006749}
6750
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006751static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6752{
6753 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006754 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006755
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006756 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6757 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006758}
6759
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006760static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
6761 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006762{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006763 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006764 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006765 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006766 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006767 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006768
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006769 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006770 return;
6771
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006772 i9xx_set_pll_dividers(intel_crtc);
6773
Ville Syrjälä37a56502016-06-22 21:57:04 +03006774 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306775 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006776
6777 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006778 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006779
Daniel Vetter5b18e572014-04-24 23:55:06 +02006780 i9xx_set_pipeconf(intel_crtc);
6781
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006782 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006783
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006784 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006785 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006786
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006787 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006788
Daniel Vetterf6736a12013-06-05 13:34:30 +02006789 i9xx_enable_pll(intel_crtc);
6790
Jesse Barnes2dd24552013-04-25 12:55:01 -07006791 i9xx_pfit_enable(intel_crtc);
6792
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006793 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006794
Ville Syrjälä432081b2016-10-31 22:37:03 +02006795 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006796 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006797
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006798 assert_vblank_disabled(crtc);
6799 drm_crtc_vblank_on(crtc);
6800
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006801 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006802}
6803
Daniel Vetter87476d62013-04-11 16:29:06 +02006804static void i9xx_pfit_disable(struct intel_crtc *crtc)
6805{
6806 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006807 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02006808
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006809 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006810 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006811
6812 assert_pipe_disabled(dev_priv, crtc->pipe);
6813
Daniel Vetter328d8e82013-05-08 10:36:31 +02006814 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6815 I915_READ(PFIT_CONTROL));
6816 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006817}
6818
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006819static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6820 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006821{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006822 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006823 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006824 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006825 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6826 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006827
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006828 /*
6829 * On gen2 planes are double buffered but the pipe isn't, so we must
6830 * wait for planes to fully turn off before disabling the pipe.
6831 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006832 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02006833 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006834
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006835 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006836
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006837 drm_crtc_vblank_off(crtc);
6838 assert_vblank_disabled(crtc);
6839
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006840 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006841
Daniel Vetter87476d62013-04-11 16:29:06 +02006842 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006843
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006844 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006845
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006846 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006847 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006848 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006849 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006850 vlv_disable_pll(dev_priv, pipe);
6851 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006852 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006853 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006854
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006855 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006856
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006857 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006858 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006859}
6860
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006861static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006862{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006863 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006864 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006865 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006866 enum intel_display_power_domain domain;
6867 unsigned long domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006868 struct drm_atomic_state *state;
6869 struct intel_crtc_state *crtc_state;
6870 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006871
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006872 if (!intel_crtc->active)
6873 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006874
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01006875 if (crtc->primary->state->visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02006876 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006877
Ville Syrjälä2622a082016-03-09 19:07:26 +02006878 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006879
6880 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01006881 crtc->primary->state->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006882 }
6883
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006884 state = drm_atomic_state_alloc(crtc->dev);
6885 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
6886
6887 /* Everything's already locked, -EDEADLK can't happen. */
6888 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6889 ret = drm_atomic_add_affected_connectors(state, crtc);
6890
6891 WARN_ON(IS_ERR(crtc_state) || ret);
6892
6893 dev_priv->display.crtc_disable(crtc_state, state);
6894
Chris Wilson08536952016-10-14 13:18:18 +01006895 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006896
Ville Syrjälä78108b72016-05-27 20:59:19 +03006897 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6898 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006899
6900 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6901 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006902 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006903 crtc->enabled = false;
6904 crtc->state->connector_mask = 0;
6905 crtc->state->encoder_mask = 0;
6906
6907 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6908 encoder->base.crtc = NULL;
6909
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006910 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02006911 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006912 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006913
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006914 domains = intel_crtc->enabled_power_domains;
6915 for_each_power_domain(domain, domains)
6916 intel_display_power_put(dev_priv, domain);
6917 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006918
6919 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6920 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006921}
6922
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006923/*
6924 * turn all crtc's off, but do not adjust state
6925 * This has to be paired with a call to intel_modeset_setup_hw_state.
6926 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006927int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006928{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006929 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006930 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006931 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006932
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006933 state = drm_atomic_helper_suspend(dev);
6934 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006935 if (ret)
6936 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006937 else
6938 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006939 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006940}
6941
Chris Wilsonea5b2132010-08-04 13:50:23 +01006942void intel_encoder_destroy(struct drm_encoder *encoder)
6943{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006944 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006945
Chris Wilsonea5b2132010-08-04 13:50:23 +01006946 drm_encoder_cleanup(encoder);
6947 kfree(intel_encoder);
6948}
6949
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006950/* Cross check the actual hw state with our own modeset state tracking (and it's
6951 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02006952static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006953{
Daniel Vetter5a21b662016-05-24 17:13:53 +02006954 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006955
6956 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6957 connector->base.base.id,
6958 connector->base.name);
6959
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006960 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006961 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02006962 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006963
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006964 I915_STATE_WARN(!crtc,
6965 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006966
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006967 if (!crtc)
6968 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006969
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006970 I915_STATE_WARN(!crtc->state->active,
6971 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006972
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006973 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006974 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006975
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006976 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006977 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006978
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006979 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006980 "attached encoder crtc differs from connector crtc\n");
6981 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006982 I915_STATE_WARN(crtc && crtc->state->active,
6983 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02006984 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006985 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006986 }
6987}
6988
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006989int intel_connector_init(struct intel_connector *connector)
6990{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006991 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006992
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006993 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006994 return -ENOMEM;
6995
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006996 return 0;
6997}
6998
6999struct intel_connector *intel_connector_alloc(void)
7000{
7001 struct intel_connector *connector;
7002
7003 connector = kzalloc(sizeof *connector, GFP_KERNEL);
7004 if (!connector)
7005 return NULL;
7006
7007 if (intel_connector_init(connector) < 0) {
7008 kfree(connector);
7009 return NULL;
7010 }
7011
7012 return connector;
7013}
7014
Daniel Vetterf0947c32012-07-02 13:10:34 +02007015/* Simple connector->get_hw_state implementation for encoders that support only
7016 * one connector and no cloning and hence the encoder state determines the state
7017 * of the connector. */
7018bool intel_connector_get_hw_state(struct intel_connector *connector)
7019{
Daniel Vetter24929352012-07-02 20:28:59 +02007020 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02007021 struct intel_encoder *encoder = connector->encoder;
7022
7023 return encoder->get_hw_state(encoder, &pipe);
7024}
7025
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007026static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007027{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007028 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
7029 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007030
7031 return 0;
7032}
7033
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007034static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007035 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007036{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01007037 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007038 struct drm_atomic_state *state = pipe_config->base.state;
7039 struct intel_crtc *other_crtc;
7040 struct intel_crtc_state *other_crtc_state;
7041
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007042 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
7043 pipe_name(pipe), pipe_config->fdi_lanes);
7044 if (pipe_config->fdi_lanes > 4) {
7045 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
7046 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007047 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007048 }
7049
Tvrtko Ursulin86527442016-10-13 11:03:00 +01007050 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007051 if (pipe_config->fdi_lanes > 2) {
7052 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
7053 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007054 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007055 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007056 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007057 }
7058 }
7059
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00007060 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007061 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007062
7063 /* Ivybridge 3 pipe is really complicated */
7064 switch (pipe) {
7065 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007066 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007067 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007068 if (pipe_config->fdi_lanes <= 2)
7069 return 0;
7070
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02007071 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007072 other_crtc_state =
7073 intel_atomic_get_crtc_state(state, other_crtc);
7074 if (IS_ERR(other_crtc_state))
7075 return PTR_ERR(other_crtc_state);
7076
7077 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007078 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
7079 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007080 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007081 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007082 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007083 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02007084 if (pipe_config->fdi_lanes > 2) {
7085 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
7086 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007087 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02007088 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007089
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02007090 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007091 other_crtc_state =
7092 intel_atomic_get_crtc_state(state, other_crtc);
7093 if (IS_ERR(other_crtc_state))
7094 return PTR_ERR(other_crtc_state);
7095
7096 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007097 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007098 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007099 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007100 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007101 default:
7102 BUG();
7103 }
7104}
7105
Daniel Vettere29c22c2013-02-21 00:00:16 +01007106#define RETRY 1
7107static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007108 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02007109{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007110 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007111 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007112 int lane, link_bw, fdi_dotclock, ret;
7113 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007114
Daniel Vettere29c22c2013-02-21 00:00:16 +01007115retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02007116 /* FDI is a binary signal running at ~2.7GHz, encoding
7117 * each output octet as 10 bits. The actual frequency
7118 * is stored as a divider into a 100MHz clock, and the
7119 * mode pixel clock is stored in units of 1KHz.
7120 * Hence the bw of each lane in terms of the mode signal
7121 * is:
7122 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02007123 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007124
Damien Lespiau241bfc32013-09-25 16:45:37 +01007125 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007126
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007127 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007128 pipe_config->pipe_bpp);
7129
7130 pipe_config->fdi_lanes = lane;
7131
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007132 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007133 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007134
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02007135 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007136 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01007137 pipe_config->pipe_bpp -= 2*3;
7138 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
7139 pipe_config->pipe_bpp);
7140 needs_recompute = true;
7141 pipe_config->bw_constrained = true;
7142
7143 goto retry;
7144 }
7145
7146 if (needs_recompute)
7147 return RETRY;
7148
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007149 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007150}
7151
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007152static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
7153 struct intel_crtc_state *pipe_config)
7154{
7155 if (pipe_config->pipe_bpp > 24)
7156 return false;
7157
7158 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007159 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007160 return true;
7161
7162 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007163 * We compare against max which means we must take
7164 * the increased cdclk requirement into account when
7165 * calculating the new cdclk.
7166 *
7167 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007168 */
7169 return ilk_pipe_pixel_rate(pipe_config) <=
7170 dev_priv->max_cdclk_freq * 95 / 100;
7171}
7172
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007173static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007174 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007175{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007176 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007177 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007178
Jani Nikulad330a952014-01-21 11:24:25 +02007179 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007180 hsw_crtc_supports_ips(crtc) &&
7181 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007182}
7183
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007184static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
7185{
7186 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7187
7188 /* GDG double wide on either pipe, otherwise pipe A only */
7189 return INTEL_INFO(dev_priv)->gen < 4 &&
7190 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
7191}
7192
Daniel Vettera43f6e02013-06-07 23:10:32 +02007193static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007194 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007195{
Daniel Vettera43f6e02013-06-07 23:10:32 +02007196 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007197 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007198 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03007199 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01007200
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007201 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007202 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007203
7204 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007205 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007206 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007207 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007208 if (intel_crtc_supports_double_wide(crtc) &&
7209 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007210 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007211 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007212 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03007213 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007214
Ville Syrjäläf3261152016-05-24 21:34:18 +03007215 if (adjusted_mode->crtc_clock > clock_limit) {
7216 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
7217 adjusted_mode->crtc_clock, clock_limit,
7218 yesno(pipe_config->double_wide));
7219 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007220 }
Chris Wilson89749352010-09-12 18:25:19 +01007221
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007222 /*
7223 * Pipe horizontal size must be even in:
7224 * - DVO ganged mode
7225 * - LVDS dual channel mode
7226 * - Double wide pipe
7227 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007228 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007229 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
7230 pipe_config->pipe_src_w &= ~1;
7231
Damien Lespiau8693a822013-05-03 18:48:11 +01007232 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
7233 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03007234 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007235 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03007236 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01007237 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03007238
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007239 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02007240 hsw_compute_ips_config(crtc, pipe_config);
7241
Daniel Vetter877d48d2013-04-19 11:24:43 +02007242 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02007243 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007244
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02007245 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007246}
7247
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007248static int skylake_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä1652d192015-03-31 14:12:01 +03007249{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007250 u32 cdctl;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007251
Ville Syrjäläea617912016-05-13 23:41:24 +03007252 skl_dpll0_update(dev_priv);
7253
Ville Syrjälä63911d72016-05-13 23:41:32 +03007254 if (dev_priv->cdclk_pll.vco == 0)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007255 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007256
Ville Syrjäläea617912016-05-13 23:41:24 +03007257 cdctl = I915_READ(CDCLK_CTL);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007258
Ville Syrjälä63911d72016-05-13 23:41:32 +03007259 if (dev_priv->cdclk_pll.vco == 8640000) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007260 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7261 case CDCLK_FREQ_450_432:
7262 return 432000;
7263 case CDCLK_FREQ_337_308:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007264 return 308571;
Ville Syrjäläea617912016-05-13 23:41:24 +03007265 case CDCLK_FREQ_540:
7266 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007267 case CDCLK_FREQ_675_617:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007268 return 617143;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007269 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007270 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007271 }
7272 } else {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007273 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7274 case CDCLK_FREQ_450_432:
7275 return 450000;
7276 case CDCLK_FREQ_337_308:
7277 return 337500;
Ville Syrjäläea617912016-05-13 23:41:24 +03007278 case CDCLK_FREQ_540:
7279 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007280 case CDCLK_FREQ_675_617:
7281 return 675000;
7282 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007283 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007284 }
7285 }
7286
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007287 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007288}
7289
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007290static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
7291{
7292 u32 val;
7293
7294 dev_priv->cdclk_pll.ref = 19200;
Imre Deak1c3f7702016-05-24 15:38:32 +03007295 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007296
7297 val = I915_READ(BXT_DE_PLL_ENABLE);
Imre Deak1c3f7702016-05-24 15:38:32 +03007298 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007299 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007300
Imre Deak1c3f7702016-05-24 15:38:32 +03007301 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
7302 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007303
7304 val = I915_READ(BXT_DE_PLL_CTL);
7305 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
7306 dev_priv->cdclk_pll.ref;
7307}
7308
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007309static int broxton_get_display_clock_speed(struct drm_i915_private *dev_priv)
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007310{
Ville Syrjäläf5986242016-05-13 23:41:37 +03007311 u32 divider;
7312 int div, vco;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007313
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007314 bxt_de_pll_update(dev_priv);
7315
Ville Syrjäläf5986242016-05-13 23:41:37 +03007316 vco = dev_priv->cdclk_pll.vco;
7317 if (vco == 0)
7318 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007319
Ville Syrjäläf5986242016-05-13 23:41:37 +03007320 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007321
Ville Syrjäläf5986242016-05-13 23:41:37 +03007322 switch (divider) {
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007323 case BXT_CDCLK_CD2X_DIV_SEL_1:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007324 div = 2;
7325 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007326 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02007327 WARN(IS_GEMINILAKE(dev_priv), "Unsupported divider\n");
Ville Syrjäläf5986242016-05-13 23:41:37 +03007328 div = 3;
7329 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007330 case BXT_CDCLK_CD2X_DIV_SEL_2:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007331 div = 4;
7332 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007333 case BXT_CDCLK_CD2X_DIV_SEL_4:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007334 div = 8;
7335 break;
7336 default:
7337 MISSING_CASE(divider);
7338 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007339 }
7340
Ville Syrjäläf5986242016-05-13 23:41:37 +03007341 return DIV_ROUND_CLOSEST(vco, div);
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007342}
7343
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007344static int broadwell_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä1652d192015-03-31 14:12:01 +03007345{
Ville Syrjälä1652d192015-03-31 14:12:01 +03007346 uint32_t lcpll = I915_READ(LCPLL_CTL);
7347 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7348
7349 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7350 return 800000;
7351 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7352 return 450000;
7353 else if (freq == LCPLL_CLK_FREQ_450)
7354 return 450000;
7355 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
7356 return 540000;
7357 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
7358 return 337500;
7359 else
7360 return 675000;
7361}
7362
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007363static int haswell_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä1652d192015-03-31 14:12:01 +03007364{
Ville Syrjälä1652d192015-03-31 14:12:01 +03007365 uint32_t lcpll = I915_READ(LCPLL_CTL);
7366 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7367
7368 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7369 return 800000;
7370 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7371 return 450000;
7372 else if (freq == LCPLL_CLK_FREQ_450)
7373 return 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007374 else if (IS_HSW_ULT(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +03007375 return 337500;
7376 else
7377 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007378}
7379
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007380static int valleyview_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007381{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007382 return vlv_get_cck_clock_hpll(dev_priv, "cdclk",
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007383 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007384}
7385
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007386static int ilk_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjäläb37a6432015-03-31 14:11:54 +03007387{
7388 return 450000;
7389}
7390
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007391static int i945_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -08007392{
Jesse Barnese70236a2009-09-21 10:42:27 -07007393 return 400000;
7394}
Jesse Barnes79e53942008-11-07 14:24:08 -08007395
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007396static int i915_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007397{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007398 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007399}
Jesse Barnes79e53942008-11-07 14:24:08 -08007400
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007401static int i9xx_misc_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007402{
7403 return 200000;
7404}
Jesse Barnes79e53942008-11-07 14:24:08 -08007405
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007406static int pnv_get_display_clock_speed(struct drm_i915_private *dev_priv)
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007407{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007408 struct pci_dev *pdev = dev_priv->drm.pdev;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007409 u16 gcfgc = 0;
7410
David Weinehall52a05c32016-08-22 13:32:44 +03007411 pci_read_config_word(pdev, GCFGC, &gcfgc);
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007412
7413 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7414 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007415 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007416 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007417 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007418 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007419 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007420 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
7421 return 200000;
7422 default:
7423 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
7424 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007425 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007426 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007427 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007428 }
7429}
7430
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007431static int i915gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007432{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007433 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007434 u16 gcfgc = 0;
7435
David Weinehall52a05c32016-08-22 13:32:44 +03007436 pci_read_config_word(pdev, GCFGC, &gcfgc);
Jesse Barnese70236a2009-09-21 10:42:27 -07007437
7438 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03007439 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007440 else {
7441 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7442 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007443 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007444 default:
7445 case GC_DISPLAY_CLOCK_190_200_MHZ:
7446 return 190000;
7447 }
7448 }
7449}
Jesse Barnes79e53942008-11-07 14:24:08 -08007450
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007451static int i865_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007452{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007453 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007454}
7455
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007456static int i85x_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007457{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007458 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007459 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007460
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007461 /*
7462 * 852GM/852GMV only supports 133 MHz and the HPLLCC
7463 * encoding is different :(
7464 * FIXME is this the right way to detect 852GM/852GMV?
7465 */
David Weinehall52a05c32016-08-22 13:32:44 +03007466 if (pdev->revision == 0x1)
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007467 return 133333;
7468
David Weinehall52a05c32016-08-22 13:32:44 +03007469 pci_bus_read_config_word(pdev->bus,
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007470 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7471
Jesse Barnese70236a2009-09-21 10:42:27 -07007472 /* Assume that the hardware is in the high speed state. This
7473 * should be the default.
7474 */
7475 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7476 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007477 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07007478 case GC_CLOCK_100_200:
7479 return 200000;
7480 case GC_CLOCK_166_250:
7481 return 250000;
7482 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007483 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007484 case GC_CLOCK_133_266:
7485 case GC_CLOCK_133_266_2:
7486 case GC_CLOCK_166_266:
7487 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007488 }
7489
7490 /* Shouldn't happen */
7491 return 0;
7492}
7493
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007494static int i830_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007495{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007496 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08007497}
7498
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007499static unsigned int intel_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007500{
Ville Syrjälä34edce22015-05-22 11:22:33 +03007501 static const unsigned int blb_vco[8] = {
7502 [0] = 3200000,
7503 [1] = 4000000,
7504 [2] = 5333333,
7505 [3] = 4800000,
7506 [4] = 6400000,
7507 };
7508 static const unsigned int pnv_vco[8] = {
7509 [0] = 3200000,
7510 [1] = 4000000,
7511 [2] = 5333333,
7512 [3] = 4800000,
7513 [4] = 2666667,
7514 };
7515 static const unsigned int cl_vco[8] = {
7516 [0] = 3200000,
7517 [1] = 4000000,
7518 [2] = 5333333,
7519 [3] = 6400000,
7520 [4] = 3333333,
7521 [5] = 3566667,
7522 [6] = 4266667,
7523 };
7524 static const unsigned int elk_vco[8] = {
7525 [0] = 3200000,
7526 [1] = 4000000,
7527 [2] = 5333333,
7528 [3] = 4800000,
7529 };
7530 static const unsigned int ctg_vco[8] = {
7531 [0] = 3200000,
7532 [1] = 4000000,
7533 [2] = 5333333,
7534 [3] = 6400000,
7535 [4] = 2666667,
7536 [5] = 4266667,
7537 };
7538 const unsigned int *vco_table;
7539 unsigned int vco;
7540 uint8_t tmp = 0;
7541
7542 /* FIXME other chipsets? */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007543 if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007544 vco_table = ctg_vco;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007545 else if (IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007546 vco_table = elk_vco;
Jani Nikulac0f86832016-12-07 12:13:04 +02007547 else if (IS_I965GM(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007548 vco_table = cl_vco;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007549 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007550 vco_table = pnv_vco;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007551 else if (IS_G33(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007552 vco_table = blb_vco;
7553 else
7554 return 0;
7555
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007556 tmp = I915_READ(IS_MOBILE(dev_priv) ? HPLLVCO_MOBILE : HPLLVCO);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007557
7558 vco = vco_table[tmp & 0x7];
7559 if (vco == 0)
7560 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7561 else
7562 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7563
7564 return vco;
7565}
7566
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007567static int gm45_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007568{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007569 struct pci_dev *pdev = dev_priv->drm.pdev;
7570 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007571 uint16_t tmp = 0;
7572
David Weinehall52a05c32016-08-22 13:32:44 +03007573 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007574
7575 cdclk_sel = (tmp >> 12) & 0x1;
7576
7577 switch (vco) {
7578 case 2666667:
7579 case 4000000:
7580 case 5333333:
7581 return cdclk_sel ? 333333 : 222222;
7582 case 3200000:
7583 return cdclk_sel ? 320000 : 228571;
7584 default:
7585 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7586 return 222222;
7587 }
7588}
7589
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007590static int i965gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007591{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007592 struct pci_dev *pdev = dev_priv->drm.pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007593 static const uint8_t div_3200[] = { 16, 10, 8 };
7594 static const uint8_t div_4000[] = { 20, 12, 10 };
7595 static const uint8_t div_5333[] = { 24, 16, 14 };
7596 const uint8_t *div_table;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007597 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007598 uint16_t tmp = 0;
7599
David Weinehall52a05c32016-08-22 13:32:44 +03007600 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007601
7602 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7603
7604 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7605 goto fail;
7606
7607 switch (vco) {
7608 case 3200000:
7609 div_table = div_3200;
7610 break;
7611 case 4000000:
7612 div_table = div_4000;
7613 break;
7614 case 5333333:
7615 div_table = div_5333;
7616 break;
7617 default:
7618 goto fail;
7619 }
7620
7621 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7622
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007623fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007624 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7625 return 200000;
7626}
7627
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007628static int g33_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007629{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007630 struct pci_dev *pdev = dev_priv->drm.pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007631 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7632 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7633 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7634 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7635 const uint8_t *div_table;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007636 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007637 uint16_t tmp = 0;
7638
David Weinehall52a05c32016-08-22 13:32:44 +03007639 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007640
7641 cdclk_sel = (tmp >> 4) & 0x7;
7642
7643 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7644 goto fail;
7645
7646 switch (vco) {
7647 case 3200000:
7648 div_table = div_3200;
7649 break;
7650 case 4000000:
7651 div_table = div_4000;
7652 break;
7653 case 4800000:
7654 div_table = div_4800;
7655 break;
7656 case 5333333:
7657 div_table = div_5333;
7658 break;
7659 default:
7660 goto fail;
7661 }
7662
7663 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7664
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007665fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007666 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7667 return 190476;
7668}
7669
Zhenyu Wang2c072452009-06-05 15:38:42 +08007670static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007671intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007672{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007673 while (*num > DATA_LINK_M_N_MASK ||
7674 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007675 *num >>= 1;
7676 *den >>= 1;
7677 }
7678}
7679
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007680static void compute_m_n(unsigned int m, unsigned int n,
7681 uint32_t *ret_m, uint32_t *ret_n)
7682{
7683 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7684 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7685 intel_reduce_m_n_ratio(ret_m, ret_n);
7686}
7687
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007688void
7689intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7690 int pixel_clock, int link_clock,
7691 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007692{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007693 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007694
7695 compute_m_n(bits_per_pixel * pixel_clock,
7696 link_clock * nlanes * 8,
7697 &m_n->gmch_m, &m_n->gmch_n);
7698
7699 compute_m_n(pixel_clock, link_clock,
7700 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007701}
7702
Chris Wilsona7615032011-01-12 17:04:08 +00007703static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7704{
Jani Nikulad330a952014-01-21 11:24:25 +02007705 if (i915.panel_use_ssc >= 0)
7706 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007707 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007708 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007709}
7710
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007711static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007712{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007713 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007714}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007715
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007716static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7717{
7718 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007719}
7720
Daniel Vetterf47709a2013-03-28 10:42:02 +01007721static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007722 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007723 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08007724{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007725 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007726 u32 fp, fp2 = 0;
7727
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007728 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007729 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007730 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007731 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007732 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007733 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007734 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007735 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007736 }
7737
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007738 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007739
Daniel Vetterf47709a2013-03-28 10:42:02 +01007740 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007741 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007742 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007743 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007744 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007745 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007746 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007747 }
7748}
7749
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007750static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7751 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007752{
7753 u32 reg_val;
7754
7755 /*
7756 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7757 * and set it to a reasonable value instead.
7758 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007759 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007760 reg_val &= 0xffffff00;
7761 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007762 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007763
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007764 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007765 reg_val &= 0x8cffffff;
7766 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007767 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007768
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007769 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007770 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007771 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007772
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007773 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007774 reg_val &= 0x00ffffff;
7775 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007776 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007777}
7778
Daniel Vetterb5518422013-05-03 11:49:48 +02007779static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7780 struct intel_link_m_n *m_n)
7781{
7782 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007783 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007784 int pipe = crtc->pipe;
7785
Daniel Vettere3b95f12013-05-03 11:49:49 +02007786 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7787 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7788 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7789 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007790}
7791
7792static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007793 struct intel_link_m_n *m_n,
7794 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007795{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007796 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007797 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007798 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007799
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007800 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02007801 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7802 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7803 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7804 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007805 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7806 * for gen < 8) and if DRRS is supported (to make sure the
7807 * registers are not unnecessarily accessed).
7808 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007809 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
7810 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007811 I915_WRITE(PIPE_DATA_M2(transcoder),
7812 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7813 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7814 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7815 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7816 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007817 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007818 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7819 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7820 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7821 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007822 }
7823}
7824
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307825void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007826{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307827 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7828
7829 if (m_n == M1_N1) {
7830 dp_m_n = &crtc->config->dp_m_n;
7831 dp_m2_n2 = &crtc->config->dp_m2_n2;
7832 } else if (m_n == M2_N2) {
7833
7834 /*
7835 * M2_N2 registers are not supported. Hence m2_n2 divider value
7836 * needs to be programmed into M1_N1.
7837 */
7838 dp_m_n = &crtc->config->dp_m2_n2;
7839 } else {
7840 DRM_ERROR("Unsupported divider value\n");
7841 return;
7842 }
7843
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007844 if (crtc->config->has_pch_encoder)
7845 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007846 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307847 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007848}
7849
Daniel Vetter251ac862015-06-18 10:30:24 +02007850static void vlv_compute_dpll(struct intel_crtc *crtc,
7851 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007852{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007853 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007854 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007855 if (crtc->pipe != PIPE_A)
7856 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007857
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007858 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007859 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007860 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7861 DPLL_EXT_BUFFER_ENABLE_VLV;
7862
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007863 pipe_config->dpll_hw_state.dpll_md =
7864 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7865}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007866
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007867static void chv_compute_dpll(struct intel_crtc *crtc,
7868 struct intel_crtc_state *pipe_config)
7869{
7870 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007871 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007872 if (crtc->pipe != PIPE_A)
7873 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7874
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007875 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007876 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007877 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7878
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007879 pipe_config->dpll_hw_state.dpll_md =
7880 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007881}
7882
Ville Syrjäläd288f652014-10-28 13:20:22 +02007883static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007884 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007885{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007886 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007887 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007888 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007889 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007890 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007891 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007892
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007893 /* Enable Refclk */
7894 I915_WRITE(DPLL(pipe),
7895 pipe_config->dpll_hw_state.dpll &
7896 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7897
7898 /* No need to actually set up the DPLL with DSI */
7899 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7900 return;
7901
Ville Syrjäläa5805162015-05-26 20:42:30 +03007902 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007903
Ville Syrjäläd288f652014-10-28 13:20:22 +02007904 bestn = pipe_config->dpll.n;
7905 bestm1 = pipe_config->dpll.m1;
7906 bestm2 = pipe_config->dpll.m2;
7907 bestp1 = pipe_config->dpll.p1;
7908 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007909
Jesse Barnes89b667f2013-04-18 14:51:36 -07007910 /* See eDP HDMI DPIO driver vbios notes doc */
7911
7912 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007913 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007914 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007915
7916 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007917 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007918
7919 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007920 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007921 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007922 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007923
7924 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007925 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007926
7927 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007928 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7929 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7930 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007931 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007932
7933 /*
7934 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7935 * but we don't support that).
7936 * Note: don't use the DAC post divider as it seems unstable.
7937 */
7938 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007939 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007940
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007941 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007942 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007943
Jesse Barnes89b667f2013-04-18 14:51:36 -07007944 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007945 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007946 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
7947 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007948 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007949 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007950 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007951 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007952 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007953
Ville Syrjälä37a56502016-06-22 21:57:04 +03007954 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007955 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007956 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007957 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007958 0x0df40000);
7959 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007960 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007961 0x0df70000);
7962 } else { /* HDMI or VGA */
7963 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007964 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007965 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007966 0x0df70000);
7967 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007968 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007969 0x0df40000);
7970 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007971
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007972 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007973 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03007974 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007975 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007976 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007977
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007978 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007979 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007980}
7981
Ville Syrjäläd288f652014-10-28 13:20:22 +02007982static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007983 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007984{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007985 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007986 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007987 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007988 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307989 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007990 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307991 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307992 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007993
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007994 /* Enable Refclk and SSC */
7995 I915_WRITE(DPLL(pipe),
7996 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7997
7998 /* No need to actually set up the DPLL with DSI */
7999 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8000 return;
8001
Ville Syrjäläd288f652014-10-28 13:20:22 +02008002 bestn = pipe_config->dpll.n;
8003 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
8004 bestm1 = pipe_config->dpll.m1;
8005 bestm2 = pipe_config->dpll.m2 >> 22;
8006 bestp1 = pipe_config->dpll.p1;
8007 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308008 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308009 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308010 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008011
Ville Syrjäläa5805162015-05-26 20:42:30 +03008012 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008013
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008014 /* p1 and p2 divider */
8015 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
8016 5 << DPIO_CHV_S1_DIV_SHIFT |
8017 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
8018 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
8019 1 << DPIO_CHV_K_DIV_SHIFT);
8020
8021 /* Feedback post-divider - m2 */
8022 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
8023
8024 /* Feedback refclk divider - n and m1 */
8025 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
8026 DPIO_CHV_M1_DIV_BY_2 |
8027 1 << DPIO_CHV_N_DIV_SHIFT);
8028
8029 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03008030 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008031
8032 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308033 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
8034 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
8035 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
8036 if (bestm2_frac)
8037 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
8038 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008039
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05308040 /* Program digital lock detect threshold */
8041 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
8042 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
8043 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
8044 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
8045 if (!bestm2_frac)
8046 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
8047 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
8048
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008049 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308050 if (vco == 5400000) {
8051 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
8052 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
8053 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
8054 tribuf_calcntr = 0x9;
8055 } else if (vco <= 6200000) {
8056 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
8057 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
8058 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8059 tribuf_calcntr = 0x9;
8060 } else if (vco <= 6480000) {
8061 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8062 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8063 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8064 tribuf_calcntr = 0x8;
8065 } else {
8066 /* Not supported. Apply the same limits as in the max case */
8067 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8068 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8069 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8070 tribuf_calcntr = 0;
8071 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008072 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
8073
Ville Syrjälä968040b2015-03-11 22:52:08 +02008074 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308075 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
8076 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
8077 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
8078
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008079 /* AFC Recal */
8080 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
8081 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
8082 DPIO_AFC_RECAL);
8083
Ville Syrjäläa5805162015-05-26 20:42:30 +03008084 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008085}
8086
Ville Syrjäläd288f652014-10-28 13:20:22 +02008087/**
8088 * vlv_force_pll_on - forcibly enable just the PLL
8089 * @dev_priv: i915 private structure
8090 * @pipe: pipe PLL to enable
8091 * @dpll: PLL configuration
8092 *
8093 * Enable the PLL for @pipe using the supplied @dpll config. To be used
8094 * in cases where we need the PLL enabled even when @pipe is not going to
8095 * be enabled.
8096 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008097int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008098 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02008099{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02008100 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008101 struct intel_crtc_state *pipe_config;
8102
8103 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8104 if (!pipe_config)
8105 return -ENOMEM;
8106
8107 pipe_config->base.crtc = &crtc->base;
8108 pipe_config->pixel_multiplier = 1;
8109 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008110
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008111 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008112 chv_compute_dpll(crtc, pipe_config);
8113 chv_prepare_pll(crtc, pipe_config);
8114 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008115 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008116 vlv_compute_dpll(crtc, pipe_config);
8117 vlv_prepare_pll(crtc, pipe_config);
8118 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008119 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008120
8121 kfree(pipe_config);
8122
8123 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008124}
8125
8126/**
8127 * vlv_force_pll_off - forcibly disable just the PLL
8128 * @dev_priv: i915 private structure
8129 * @pipe: pipe PLL to disable
8130 *
8131 * Disable the PLL for @pipe. To be used in cases where we need
8132 * the PLL enabled even when @pipe is not going to be enabled.
8133 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008134void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02008135{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008136 if (IS_CHERRYVIEW(dev_priv))
8137 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008138 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008139 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008140}
8141
Daniel Vetter251ac862015-06-18 10:30:24 +02008142static void i9xx_compute_dpll(struct intel_crtc *crtc,
8143 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008144 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008145{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008146 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008147 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008148 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008149
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008150 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308151
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008152 dpll = DPLL_VGA_MODE_DIS;
8153
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008154 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008155 dpll |= DPLLB_MODE_LVDS;
8156 else
8157 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01008158
Jani Nikula73f67aa2016-12-07 22:48:09 +02008159 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
8160 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008161 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02008162 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008163 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02008164
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008165 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8166 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008167 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008168
Ville Syrjälä37a56502016-06-22 21:57:04 +03008169 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008170 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008171
8172 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008173 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008174 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
8175 else {
8176 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008177 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008178 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
8179 }
8180 switch (clock->p2) {
8181 case 5:
8182 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8183 break;
8184 case 7:
8185 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8186 break;
8187 case 10:
8188 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8189 break;
8190 case 14:
8191 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8192 break;
8193 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008194 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008195 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
8196
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008197 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008198 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008199 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008200 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008201 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8202 else
8203 dpll |= PLL_REF_INPUT_DREFCLK;
8204
8205 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008206 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008207
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008208 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008209 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008210 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008211 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008212 }
8213}
8214
Daniel Vetter251ac862015-06-18 10:30:24 +02008215static void i8xx_compute_dpll(struct intel_crtc *crtc,
8216 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008217 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008218{
Daniel Vetterf47709a2013-03-28 10:42:02 +01008219 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008220 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008221 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008222 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008223
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008224 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308225
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008226 dpll = DPLL_VGA_MODE_DIS;
8227
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008228 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008229 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8230 } else {
8231 if (clock->p1 == 2)
8232 dpll |= PLL_P1_DIVIDE_BY_TWO;
8233 else
8234 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8235 if (clock->p2 == 4)
8236 dpll |= PLL_P2_DIVIDE_BY_4;
8237 }
8238
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008239 if (!IS_I830(dev_priv) &&
8240 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008241 dpll |= DPLL_DVO_2X_MODE;
8242
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008243 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008244 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008245 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8246 else
8247 dpll |= PLL_REF_INPUT_DREFCLK;
8248
8249 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008250 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008251}
8252
Daniel Vetter8a654f32013-06-01 17:16:22 +02008253static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008254{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008255 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008256 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008257 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03008258 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008259 uint32_t crtc_vtotal, crtc_vblank_end;
8260 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008261
8262 /* We need to be careful not to changed the adjusted mode, for otherwise
8263 * the hw state checker will get angry at the mismatch. */
8264 crtc_vtotal = adjusted_mode->crtc_vtotal;
8265 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008266
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008267 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008268 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008269 crtc_vtotal -= 1;
8270 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008271
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008272 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008273 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
8274 else
8275 vsyncshift = adjusted_mode->crtc_hsync_start -
8276 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008277 if (vsyncshift < 0)
8278 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008279 }
8280
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008281 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008282 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008283
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008284 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008285 (adjusted_mode->crtc_hdisplay - 1) |
8286 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008287 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008288 (adjusted_mode->crtc_hblank_start - 1) |
8289 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008290 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008291 (adjusted_mode->crtc_hsync_start - 1) |
8292 ((adjusted_mode->crtc_hsync_end - 1) << 16));
8293
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008294 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008295 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008296 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008297 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008298 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008299 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008300 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008301 (adjusted_mode->crtc_vsync_start - 1) |
8302 ((adjusted_mode->crtc_vsync_end - 1) << 16));
8303
Paulo Zanonib5e508d2012-10-24 11:34:43 -02008304 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
8305 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
8306 * documented on the DDI_FUNC_CTL register description, EDP Input Select
8307 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008308 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02008309 (pipe == PIPE_B || pipe == PIPE_C))
8310 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
8311
Jani Nikulabc58be62016-03-18 17:05:39 +02008312}
8313
8314static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
8315{
8316 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008317 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008318 enum pipe pipe = intel_crtc->pipe;
8319
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008320 /* pipesrc controls the size that is scaled from, which should
8321 * always be the user's requested size.
8322 */
8323 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008324 ((intel_crtc->config->pipe_src_w - 1) << 16) |
8325 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008326}
8327
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008328static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008329 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008330{
8331 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008332 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008333 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
8334 uint32_t tmp;
8335
8336 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008337 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
8338 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008339 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008340 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
8341 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008342 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008343 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
8344 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008345
8346 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008347 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
8348 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008349 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008350 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
8351 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008352 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008353 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
8354 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008355
8356 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008357 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
8358 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
8359 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008360 }
Jani Nikulabc58be62016-03-18 17:05:39 +02008361}
8362
8363static void intel_get_pipe_src_size(struct intel_crtc *crtc,
8364 struct intel_crtc_state *pipe_config)
8365{
8366 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008367 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008368 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008369
8370 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008371 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
8372 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
8373
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008374 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
8375 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008376}
8377
Daniel Vetterf6a83282014-02-11 15:28:57 -08008378void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008379 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03008380{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008381 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
8382 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
8383 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
8384 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008385
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008386 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
8387 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
8388 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
8389 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008390
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008391 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008392 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03008393
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008394 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008395
8396 mode->hsync = drm_mode_hsync(mode);
8397 mode->vrefresh = drm_mode_vrefresh(mode);
8398 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03008399}
8400
Daniel Vetter84b046f2013-02-19 18:48:54 +01008401static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
8402{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008403 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01008404 uint32_t pipeconf;
8405
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008406 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008407
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03008408 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
8409 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8410 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02008411
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008412 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008413 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008414
Daniel Vetterff9ce462013-04-24 14:57:17 +02008415 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008416 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8417 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008418 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008419 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02008420 pipeconf |= PIPECONF_DITHER_EN |
8421 PIPECONF_DITHER_TYPE_SP;
8422
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008423 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008424 case 18:
8425 pipeconf |= PIPECONF_6BPC;
8426 break;
8427 case 24:
8428 pipeconf |= PIPECONF_8BPC;
8429 break;
8430 case 30:
8431 pipeconf |= PIPECONF_10BPC;
8432 break;
8433 default:
8434 /* Case prevented by intel_choose_pipe_bpp_dither. */
8435 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01008436 }
8437 }
8438
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00008439 if (HAS_PIPE_CXSR(dev_priv)) {
Daniel Vetter84b046f2013-02-19 18:48:54 +01008440 if (intel_crtc->lowfreq_avail) {
8441 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
8442 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
8443 } else {
8444 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01008445 }
8446 }
8447
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008448 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008449 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008450 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02008451 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
8452 else
8453 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
8454 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01008455 pipeconf |= PIPECONF_PROGRESSIVE;
8456
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008457 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08008458 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008459 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03008460
Daniel Vetter84b046f2013-02-19 18:48:54 +01008461 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
8462 POSTING_READ(PIPECONF(intel_crtc->pipe));
8463}
8464
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008465static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
8466 struct intel_crtc_state *crtc_state)
8467{
8468 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008469 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008470 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008471 int refclk = 48000;
8472
8473 memset(&crtc_state->dpll_hw_state, 0,
8474 sizeof(crtc_state->dpll_hw_state));
8475
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008476 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008477 if (intel_panel_use_ssc(dev_priv)) {
8478 refclk = dev_priv->vbt.lvds_ssc_freq;
8479 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8480 }
8481
8482 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008483 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008484 limit = &intel_limits_i8xx_dvo;
8485 } else {
8486 limit = &intel_limits_i8xx_dac;
8487 }
8488
8489 if (!crtc_state->clock_set &&
8490 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8491 refclk, NULL, &crtc_state->dpll)) {
8492 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8493 return -EINVAL;
8494 }
8495
8496 i8xx_compute_dpll(crtc, crtc_state, NULL);
8497
8498 return 0;
8499}
8500
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008501static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
8502 struct intel_crtc_state *crtc_state)
8503{
8504 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008505 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008506 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008507 int refclk = 96000;
8508
8509 memset(&crtc_state->dpll_hw_state, 0,
8510 sizeof(crtc_state->dpll_hw_state));
8511
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008512 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008513 if (intel_panel_use_ssc(dev_priv)) {
8514 refclk = dev_priv->vbt.lvds_ssc_freq;
8515 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8516 }
8517
8518 if (intel_is_dual_link_lvds(dev))
8519 limit = &intel_limits_g4x_dual_channel_lvds;
8520 else
8521 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008522 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
8523 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008524 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008525 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008526 limit = &intel_limits_g4x_sdvo;
8527 } else {
8528 /* The option is for other outputs */
8529 limit = &intel_limits_i9xx_sdvo;
8530 }
8531
8532 if (!crtc_state->clock_set &&
8533 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8534 refclk, NULL, &crtc_state->dpll)) {
8535 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8536 return -EINVAL;
8537 }
8538
8539 i9xx_compute_dpll(crtc, crtc_state, NULL);
8540
8541 return 0;
8542}
8543
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008544static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
8545 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008546{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008547 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008548 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008549 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008550 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008551
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008552 memset(&crtc_state->dpll_hw_state, 0,
8553 sizeof(crtc_state->dpll_hw_state));
8554
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008555 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008556 if (intel_panel_use_ssc(dev_priv)) {
8557 refclk = dev_priv->vbt.lvds_ssc_freq;
8558 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8559 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008560
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008561 limit = &intel_limits_pineview_lvds;
8562 } else {
8563 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008564 }
Jani Nikulaf2335332013-09-13 11:03:09 +03008565
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008566 if (!crtc_state->clock_set &&
8567 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8568 refclk, NULL, &crtc_state->dpll)) {
8569 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8570 return -EINVAL;
8571 }
8572
8573 i9xx_compute_dpll(crtc, crtc_state, NULL);
8574
8575 return 0;
8576}
8577
8578static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8579 struct intel_crtc_state *crtc_state)
8580{
8581 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008582 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008583 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008584 int refclk = 96000;
8585
8586 memset(&crtc_state->dpll_hw_state, 0,
8587 sizeof(crtc_state->dpll_hw_state));
8588
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008589 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008590 if (intel_panel_use_ssc(dev_priv)) {
8591 refclk = dev_priv->vbt.lvds_ssc_freq;
8592 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008593 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008594
8595 limit = &intel_limits_i9xx_lvds;
8596 } else {
8597 limit = &intel_limits_i9xx_sdvo;
8598 }
8599
8600 if (!crtc_state->clock_set &&
8601 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8602 refclk, NULL, &crtc_state->dpll)) {
8603 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8604 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008605 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008606
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008607 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07008608
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008609 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008610}
8611
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008612static int chv_crtc_compute_clock(struct intel_crtc *crtc,
8613 struct intel_crtc_state *crtc_state)
8614{
8615 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008616 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008617
8618 memset(&crtc_state->dpll_hw_state, 0,
8619 sizeof(crtc_state->dpll_hw_state));
8620
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008621 if (!crtc_state->clock_set &&
8622 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8623 refclk, NULL, &crtc_state->dpll)) {
8624 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8625 return -EINVAL;
8626 }
8627
8628 chv_compute_dpll(crtc, crtc_state);
8629
8630 return 0;
8631}
8632
8633static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
8634 struct intel_crtc_state *crtc_state)
8635{
8636 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008637 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008638
8639 memset(&crtc_state->dpll_hw_state, 0,
8640 sizeof(crtc_state->dpll_hw_state));
8641
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008642 if (!crtc_state->clock_set &&
8643 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8644 refclk, NULL, &crtc_state->dpll)) {
8645 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8646 return -EINVAL;
8647 }
8648
8649 vlv_compute_dpll(crtc, crtc_state);
8650
8651 return 0;
8652}
8653
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008654static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008655 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008656{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008657 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008658 uint32_t tmp;
8659
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008660 if (INTEL_GEN(dev_priv) <= 3 &&
8661 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008662 return;
8663
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008664 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008665 if (!(tmp & PFIT_ENABLE))
8666 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008667
Daniel Vetter06922822013-07-11 13:35:40 +02008668 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008669 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008670 if (crtc->pipe != PIPE_B)
8671 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008672 } else {
8673 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8674 return;
8675 }
8676
Daniel Vetter06922822013-07-11 13:35:40 +02008677 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008678 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008679}
8680
Jesse Barnesacbec812013-09-20 11:29:32 -07008681static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008682 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008683{
8684 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008685 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07008686 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008687 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07008688 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008689 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008690
Ville Syrjäläb5219732016-03-15 16:40:01 +02008691 /* In case of DSI, DPLL will not be used */
8692 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05308693 return;
8694
Ville Syrjäläa5805162015-05-26 20:42:30 +03008695 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008696 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008697 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008698
8699 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8700 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8701 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8702 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8703 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8704
Imre Deakdccbea32015-06-22 23:35:51 +03008705 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008706}
8707
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008708static void
8709i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8710 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008711{
8712 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008713 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008714 u32 val, base, offset;
8715 int pipe = crtc->pipe, plane = crtc->plane;
8716 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008717 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008718 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008719 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008720
Damien Lespiau42a7b082015-02-05 19:35:13 +00008721 val = I915_READ(DSPCNTR(plane));
8722 if (!(val & DISPLAY_PLANE_ENABLE))
8723 return;
8724
Damien Lespiaud9806c92015-01-21 14:07:19 +00008725 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008726 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008727 DRM_DEBUG_KMS("failed to alloc fb\n");
8728 return;
8729 }
8730
Damien Lespiau1b842c82015-01-21 13:50:54 +00008731 fb = &intel_fb->base;
8732
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008733 fb->dev = dev;
8734
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008735 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00008736 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008737 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008738 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00008739 }
8740 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008741
8742 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008743 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008744 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008745
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008746 if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008747 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008748 offset = I915_READ(DSPTILEOFF(plane));
8749 else
8750 offset = I915_READ(DSPLINOFF(plane));
8751 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8752 } else {
8753 base = I915_READ(DSPADDR(plane));
8754 }
8755 plane_config->base = base;
8756
8757 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008758 fb->width = ((val >> 16) & 0xfff) + 1;
8759 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008760
8761 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008762 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008763
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008764 aligned_height = intel_fb_align_height(dev, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02008765 fb->format->format,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008766 fb->modifier);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008767
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008768 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008769
Damien Lespiau2844a922015-01-20 12:51:48 +00008770 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8771 pipe_name(pipe), plane, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008772 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00008773 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008774
Damien Lespiau2d140302015-02-05 17:22:18 +00008775 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008776}
8777
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008778static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008779 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008780{
8781 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008782 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008783 int pipe = pipe_config->cpu_transcoder;
8784 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008785 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008786 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008787 int refclk = 100000;
8788
Ville Syrjäläb5219732016-03-15 16:40:01 +02008789 /* In case of DSI, DPLL will not be used */
8790 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8791 return;
8792
Ville Syrjäläa5805162015-05-26 20:42:30 +03008793 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008794 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8795 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8796 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8797 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008798 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008799 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008800
8801 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008802 clock.m2 = (pll_dw0 & 0xff) << 22;
8803 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8804 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008805 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8806 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8807 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8808
Imre Deakdccbea32015-06-22 23:35:51 +03008809 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008810}
8811
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008812static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008813 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008814{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008815 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02008816 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008817 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008818 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008819
Imre Deak17290502016-02-12 18:55:11 +02008820 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8821 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008822 return false;
8823
Daniel Vettere143a212013-07-04 12:01:15 +02008824 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008825 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008826
Imre Deak17290502016-02-12 18:55:11 +02008827 ret = false;
8828
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008829 tmp = I915_READ(PIPECONF(crtc->pipe));
8830 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008831 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008832
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008833 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8834 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008835 switch (tmp & PIPECONF_BPC_MASK) {
8836 case PIPECONF_6BPC:
8837 pipe_config->pipe_bpp = 18;
8838 break;
8839 case PIPECONF_8BPC:
8840 pipe_config->pipe_bpp = 24;
8841 break;
8842 case PIPECONF_10BPC:
8843 pipe_config->pipe_bpp = 30;
8844 break;
8845 default:
8846 break;
8847 }
8848 }
8849
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008850 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08008851 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008852 pipe_config->limited_color_range = true;
8853
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008854 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03008855 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8856
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008857 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008858 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008859
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008860 i9xx_get_pfit_config(crtc, pipe_config);
8861
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008862 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008863 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008864 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02008865 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8866 else
8867 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008868 pipe_config->pixel_multiplier =
8869 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8870 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008871 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008872 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02008873 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02008874 tmp = I915_READ(DPLL(crtc->pipe));
8875 pipe_config->pixel_multiplier =
8876 ((tmp & SDVO_MULTIPLIER_MASK)
8877 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8878 } else {
8879 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8880 * port and will be fixed up in the encoder->get_config
8881 * function. */
8882 pipe_config->pixel_multiplier = 1;
8883 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008884 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008885 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008886 /*
8887 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8888 * on 830. Filter it out here so that we don't
8889 * report errors due to that.
8890 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008891 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008892 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8893
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008894 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8895 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008896 } else {
8897 /* Mask out read-only status bits. */
8898 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8899 DPLL_PORTC_READY_MASK |
8900 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008901 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008902
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008903 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008904 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01008905 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07008906 vlv_crtc_clock_get(crtc, pipe_config);
8907 else
8908 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008909
Ville Syrjälä0f646142015-08-26 19:39:18 +03008910 /*
8911 * Normally the dotclock is filled in by the encoder .get_config()
8912 * but in case the pipe is enabled w/o any ports we need a sane
8913 * default.
8914 */
8915 pipe_config->base.adjusted_mode.crtc_clock =
8916 pipe_config->port_clock / pipe_config->pixel_multiplier;
8917
Imre Deak17290502016-02-12 18:55:11 +02008918 ret = true;
8919
8920out:
8921 intel_display_power_put(dev_priv, power_domain);
8922
8923 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008924}
8925
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008926static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008927{
Jesse Barnes13d83a62011-08-03 12:59:20 -07008928 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04008929 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008930 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008931 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008932 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008933 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008934 bool has_ck505 = false;
8935 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04008936 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008937
8938 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008939 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008940 switch (encoder->type) {
8941 case INTEL_OUTPUT_LVDS:
8942 has_panel = true;
8943 has_lvds = true;
8944 break;
8945 case INTEL_OUTPUT_EDP:
8946 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008947 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008948 has_cpu_edp = true;
8949 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008950 default:
8951 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008952 }
8953 }
8954
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008955 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008956 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008957 can_ssc = has_ck505;
8958 } else {
8959 has_ck505 = false;
8960 can_ssc = true;
8961 }
8962
Lyude1c1a24d2016-06-14 11:04:09 -04008963 /* Check if any DPLLs are using the SSC source */
8964 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8965 u32 temp = I915_READ(PCH_DPLL(i));
8966
8967 if (!(temp & DPLL_VCO_ENABLE))
8968 continue;
8969
8970 if ((temp & PLL_REF_INPUT_MASK) ==
8971 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8972 using_ssc_source = true;
8973 break;
8974 }
8975 }
8976
8977 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8978 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008979
8980 /* Ironlake: try to setup display ref clock before DPLL
8981 * enabling. This is only under driver's control after
8982 * PCH B stepping, previous chipset stepping should be
8983 * ignoring this setting.
8984 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008985 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008986
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008987 /* As we must carefully and slowly disable/enable each source in turn,
8988 * compute the final state we want first and check if we need to
8989 * make any changes at all.
8990 */
8991 final = val;
8992 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008993 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008994 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008995 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008996 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8997
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008998 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008999 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02009000 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009001
Keith Packard199e5d72011-09-22 12:01:57 -07009002 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009003 final |= DREF_SSC_SOURCE_ENABLE;
9004
9005 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9006 final |= DREF_SSC1_ENABLE;
9007
9008 if (has_cpu_edp) {
9009 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9010 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
9011 else
9012 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
9013 } else
9014 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04009015 } else if (using_ssc_source) {
9016 final |= DREF_SSC_SOURCE_ENABLE;
9017 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009018 }
9019
9020 if (final == val)
9021 return;
9022
9023 /* Always enable nonspread source */
9024 val &= ~DREF_NONSPREAD_SOURCE_MASK;
9025
9026 if (has_ck505)
9027 val |= DREF_NONSPREAD_CK505_ENABLE;
9028 else
9029 val |= DREF_NONSPREAD_SOURCE_ENABLE;
9030
9031 if (has_panel) {
9032 val &= ~DREF_SSC_SOURCE_MASK;
9033 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009034
Keith Packard199e5d72011-09-22 12:01:57 -07009035 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07009036 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009037 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009038 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02009039 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009040 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009041
9042 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009043 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009044 POSTING_READ(PCH_DREF_CONTROL);
9045 udelay(200);
9046
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009047 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009048
9049 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07009050 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07009051 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009052 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009053 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02009054 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009055 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07009056 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009057 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009058
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009059 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009060 POSTING_READ(PCH_DREF_CONTROL);
9061 udelay(200);
9062 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04009063 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009064
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009065 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07009066
9067 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009068 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009069
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009070 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009071 POSTING_READ(PCH_DREF_CONTROL);
9072 udelay(200);
9073
Lyude1c1a24d2016-06-14 11:04:09 -04009074 if (!using_ssc_source) {
9075 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009076
Lyude1c1a24d2016-06-14 11:04:09 -04009077 /* Turn off the SSC source */
9078 val &= ~DREF_SSC_SOURCE_MASK;
9079 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009080
Lyude1c1a24d2016-06-14 11:04:09 -04009081 /* Turn off SSC1 */
9082 val &= ~DREF_SSC1_ENABLE;
9083
9084 I915_WRITE(PCH_DREF_CONTROL, val);
9085 POSTING_READ(PCH_DREF_CONTROL);
9086 udelay(200);
9087 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07009088 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009089
9090 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07009091}
9092
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009093static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02009094{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009095 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009096
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009097 tmp = I915_READ(SOUTH_CHICKEN2);
9098 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
9099 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009100
Imre Deakcf3598c2016-06-28 13:37:31 +03009101 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
9102 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009103 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02009104
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009105 tmp = I915_READ(SOUTH_CHICKEN2);
9106 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
9107 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009108
Imre Deakcf3598c2016-06-28 13:37:31 +03009109 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
9110 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009111 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009112}
9113
9114/* WaMPhyProgramming:hsw */
9115static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
9116{
9117 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009118
9119 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
9120 tmp &= ~(0xFF << 24);
9121 tmp |= (0x12 << 24);
9122 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
9123
Paulo Zanonidde86e22012-12-01 12:04:25 -02009124 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
9125 tmp |= (1 << 11);
9126 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
9127
9128 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
9129 tmp |= (1 << 11);
9130 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
9131
Paulo Zanonidde86e22012-12-01 12:04:25 -02009132 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
9133 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9134 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
9135
9136 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
9137 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9138 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
9139
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009140 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
9141 tmp &= ~(7 << 13);
9142 tmp |= (5 << 13);
9143 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009144
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009145 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
9146 tmp &= ~(7 << 13);
9147 tmp |= (5 << 13);
9148 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009149
9150 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
9151 tmp &= ~0xFF;
9152 tmp |= 0x1C;
9153 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
9154
9155 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
9156 tmp &= ~0xFF;
9157 tmp |= 0x1C;
9158 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
9159
9160 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
9161 tmp &= ~(0xFF << 16);
9162 tmp |= (0x1C << 16);
9163 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
9164
9165 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
9166 tmp &= ~(0xFF << 16);
9167 tmp |= (0x1C << 16);
9168 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
9169
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009170 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
9171 tmp |= (1 << 27);
9172 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009173
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009174 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
9175 tmp |= (1 << 27);
9176 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009177
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009178 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
9179 tmp &= ~(0xF << 28);
9180 tmp |= (4 << 28);
9181 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009182
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009183 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
9184 tmp &= ~(0xF << 28);
9185 tmp |= (4 << 28);
9186 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009187}
9188
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009189/* Implements 3 different sequences from BSpec chapter "Display iCLK
9190 * Programming" based on the parameters passed:
9191 * - Sequence to enable CLKOUT_DP
9192 * - Sequence to enable CLKOUT_DP without spread
9193 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
9194 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009195static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
9196 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009197{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009198 uint32_t reg, tmp;
9199
9200 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
9201 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009202 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
9203 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009204 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009205
Ville Syrjäläa5805162015-05-26 20:42:30 +03009206 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009207
9208 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9209 tmp &= ~SBI_SSCCTL_DISABLE;
9210 tmp |= SBI_SSCCTL_PATHALT;
9211 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9212
9213 udelay(24);
9214
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009215 if (with_spread) {
9216 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9217 tmp &= ~SBI_SSCCTL_PATHALT;
9218 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009219
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009220 if (with_fdi) {
9221 lpt_reset_fdi_mphy(dev_priv);
9222 lpt_program_fdi_mphy(dev_priv);
9223 }
9224 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02009225
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009226 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009227 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9228 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9229 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01009230
Ville Syrjäläa5805162015-05-26 20:42:30 +03009231 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009232}
9233
Paulo Zanoni47701c32013-07-23 11:19:25 -03009234/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009235static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03009236{
Paulo Zanoni47701c32013-07-23 11:19:25 -03009237 uint32_t reg, tmp;
9238
Ville Syrjäläa5805162015-05-26 20:42:30 +03009239 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009240
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009241 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03009242 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9243 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9244 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
9245
9246 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9247 if (!(tmp & SBI_SSCCTL_DISABLE)) {
9248 if (!(tmp & SBI_SSCCTL_PATHALT)) {
9249 tmp |= SBI_SSCCTL_PATHALT;
9250 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9251 udelay(32);
9252 }
9253 tmp |= SBI_SSCCTL_DISABLE;
9254 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9255 }
9256
Ville Syrjäläa5805162015-05-26 20:42:30 +03009257 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009258}
9259
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009260#define BEND_IDX(steps) ((50 + (steps)) / 5)
9261
9262static const uint16_t sscdivintphase[] = {
9263 [BEND_IDX( 50)] = 0x3B23,
9264 [BEND_IDX( 45)] = 0x3B23,
9265 [BEND_IDX( 40)] = 0x3C23,
9266 [BEND_IDX( 35)] = 0x3C23,
9267 [BEND_IDX( 30)] = 0x3D23,
9268 [BEND_IDX( 25)] = 0x3D23,
9269 [BEND_IDX( 20)] = 0x3E23,
9270 [BEND_IDX( 15)] = 0x3E23,
9271 [BEND_IDX( 10)] = 0x3F23,
9272 [BEND_IDX( 5)] = 0x3F23,
9273 [BEND_IDX( 0)] = 0x0025,
9274 [BEND_IDX( -5)] = 0x0025,
9275 [BEND_IDX(-10)] = 0x0125,
9276 [BEND_IDX(-15)] = 0x0125,
9277 [BEND_IDX(-20)] = 0x0225,
9278 [BEND_IDX(-25)] = 0x0225,
9279 [BEND_IDX(-30)] = 0x0325,
9280 [BEND_IDX(-35)] = 0x0325,
9281 [BEND_IDX(-40)] = 0x0425,
9282 [BEND_IDX(-45)] = 0x0425,
9283 [BEND_IDX(-50)] = 0x0525,
9284};
9285
9286/*
9287 * Bend CLKOUT_DP
9288 * steps -50 to 50 inclusive, in steps of 5
9289 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
9290 * change in clock period = -(steps / 10) * 5.787 ps
9291 */
9292static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
9293{
9294 uint32_t tmp;
9295 int idx = BEND_IDX(steps);
9296
9297 if (WARN_ON(steps % 5 != 0))
9298 return;
9299
9300 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
9301 return;
9302
9303 mutex_lock(&dev_priv->sb_lock);
9304
9305 if (steps % 10 != 0)
9306 tmp = 0xAAAAAAAB;
9307 else
9308 tmp = 0x00000000;
9309 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
9310
9311 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
9312 tmp &= 0xffff0000;
9313 tmp |= sscdivintphase[idx];
9314 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
9315
9316 mutex_unlock(&dev_priv->sb_lock);
9317}
9318
9319#undef BEND_IDX
9320
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009321static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009322{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009323 struct intel_encoder *encoder;
9324 bool has_vga = false;
9325
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009326 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009327 switch (encoder->type) {
9328 case INTEL_OUTPUT_ANALOG:
9329 has_vga = true;
9330 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02009331 default:
9332 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009333 }
9334 }
9335
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009336 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009337 lpt_bend_clkout_dp(dev_priv, 0);
9338 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009339 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009340 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009341 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009342}
9343
Paulo Zanonidde86e22012-12-01 12:04:25 -02009344/*
9345 * Initialize reference clocks when the driver loads
9346 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009347void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02009348{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009349 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009350 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009351 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009352 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009353}
9354
Daniel Vetter6ff93602013-04-19 11:24:36 +02009355static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03009356{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009357 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03009358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9359 int pipe = intel_crtc->pipe;
9360 uint32_t val;
9361
Daniel Vetter78114072013-06-13 00:54:57 +02009362 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03009363
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009364 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03009365 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009366 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009367 break;
9368 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009369 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009370 break;
9371 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009372 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009373 break;
9374 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009375 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009376 break;
9377 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03009378 /* Case prevented by intel_choose_pipe_bpp_dither. */
9379 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03009380 }
9381
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009382 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03009383 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9384
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009385 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03009386 val |= PIPECONF_INTERLACED_ILK;
9387 else
9388 val |= PIPECONF_PROGRESSIVE;
9389
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009390 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009391 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009392
Paulo Zanonic8203562012-09-12 10:06:29 -03009393 I915_WRITE(PIPECONF(pipe), val);
9394 POSTING_READ(PIPECONF(pipe));
9395}
9396
Daniel Vetter6ff93602013-04-19 11:24:36 +02009397static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009398{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009399 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009400 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009401 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02009402 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009403
Jani Nikula391bf042016-03-18 17:05:40 +02009404 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009405 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9406
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009407 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009408 val |= PIPECONF_INTERLACED_ILK;
9409 else
9410 val |= PIPECONF_PROGRESSIVE;
9411
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009412 I915_WRITE(PIPECONF(cpu_transcoder), val);
9413 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02009414}
9415
Jani Nikula391bf042016-03-18 17:05:40 +02009416static void haswell_set_pipemisc(struct drm_crtc *crtc)
9417{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009418 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02009419 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9420
9421 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
9422 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009423
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009424 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009425 case 18:
9426 val |= PIPEMISC_DITHER_6_BPC;
9427 break;
9428 case 24:
9429 val |= PIPEMISC_DITHER_8_BPC;
9430 break;
9431 case 30:
9432 val |= PIPEMISC_DITHER_10_BPC;
9433 break;
9434 case 36:
9435 val |= PIPEMISC_DITHER_12_BPC;
9436 break;
9437 default:
9438 /* Case prevented by pipe_config_set_bpp. */
9439 BUG();
9440 }
9441
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009442 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009443 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
9444
Jani Nikula391bf042016-03-18 17:05:40 +02009445 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009446 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009447}
9448
Paulo Zanonid4b19312012-11-29 11:29:32 -02009449int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
9450{
9451 /*
9452 * Account for spread spectrum to avoid
9453 * oversubscribing the link. Max center spread
9454 * is 2.5%; use 5% for safety's sake.
9455 */
9456 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02009457 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02009458}
9459
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009460static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02009461{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009462 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03009463}
9464
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009465static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
9466 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009467 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009468{
9469 struct drm_crtc *crtc = &intel_crtc->base;
9470 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009471 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009472 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009473 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08009474
Chris Wilsonc1858122010-12-03 21:35:48 +00009475 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07009476 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009477 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07009478 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009479 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009480 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07009481 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009482 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07009483 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00009484
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009485 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00009486
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009487 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
9488 fp |= FP_CB_TUNE;
9489
9490 if (reduced_clock) {
9491 fp2 = i9xx_dpll_compute_fp(reduced_clock);
9492
9493 if (reduced_clock->m < factor * reduced_clock->n)
9494 fp2 |= FP_CB_TUNE;
9495 } else {
9496 fp2 = fp;
9497 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02009498
Chris Wilson5eddb702010-09-11 13:48:45 +01009499 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08009500
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009501 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07009502 dpll |= DPLLB_MODE_LVDS;
9503 else
9504 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009505
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009506 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02009507 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009508
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009509 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
9510 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009511 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009512
Ville Syrjälä37a56502016-06-22 21:57:04 +03009513 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009514 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08009515
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03009516 /*
9517 * The high speed IO clock is only really required for
9518 * SDVO/HDMI/DP, but we also enable it for CRT to make it
9519 * possible to share the DPLL between CRT and HDMI. Enabling
9520 * the clock needlessly does no real harm, except use up a
9521 * bit of power potentially.
9522 *
9523 * We'll limit this to IVB with 3 pipes, since it has only two
9524 * DPLLs and so DPLL sharing is the only way to get three pipes
9525 * driving PCH ports at the same time. On SNB we could do this,
9526 * and potentially avoid enabling the second DPLL, but it's not
9527 * clear if it''s a win or loss power wise. No point in doing
9528 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
9529 */
9530 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
9531 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
9532 dpll |= DPLL_SDVO_HIGH_SPEED;
9533
Eric Anholta07d6782011-03-30 13:01:08 -07009534 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009535 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009536 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009537 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009538
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009539 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07009540 case 5:
9541 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9542 break;
9543 case 7:
9544 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9545 break;
9546 case 10:
9547 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9548 break;
9549 case 14:
9550 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9551 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009552 }
9553
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009554 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
9555 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05009556 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08009557 else
9558 dpll |= PLL_REF_INPUT_DREFCLK;
9559
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009560 dpll |= DPLL_VCO_ENABLE;
9561
9562 crtc_state->dpll_hw_state.dpll = dpll;
9563 crtc_state->dpll_hw_state.fp0 = fp;
9564 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009565}
9566
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009567static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9568 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009569{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009570 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009571 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009572 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02009573 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009574 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03009575 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009576 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08009577
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009578 memset(&crtc_state->dpll_hw_state, 0,
9579 sizeof(crtc_state->dpll_hw_state));
9580
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009581 crtc->lowfreq_avail = false;
9582
9583 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
9584 if (!crtc_state->has_pch_encoder)
9585 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009586
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009587 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009588 if (intel_panel_use_ssc(dev_priv)) {
9589 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
9590 dev_priv->vbt.lvds_ssc_freq);
9591 refclk = dev_priv->vbt.lvds_ssc_freq;
9592 }
9593
9594 if (intel_is_dual_link_lvds(dev)) {
9595 if (refclk == 100000)
9596 limit = &intel_limits_ironlake_dual_lvds_100m;
9597 else
9598 limit = &intel_limits_ironlake_dual_lvds;
9599 } else {
9600 if (refclk == 100000)
9601 limit = &intel_limits_ironlake_single_lvds_100m;
9602 else
9603 limit = &intel_limits_ironlake_single_lvds;
9604 }
9605 } else {
9606 limit = &intel_limits_ironlake_dac;
9607 }
9608
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009609 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009610 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
9611 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009612 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9613 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009614 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009615
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009616 ironlake_compute_dpll(crtc, crtc_state,
9617 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009618
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009619 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
9620 if (pll == NULL) {
9621 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9622 pipe_name(crtc->pipe));
9623 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009624 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009625
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009626 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009627 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009628 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02009629
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009630 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009631}
9632
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009633static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9634 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009635{
9636 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009637 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009638 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009639
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009640 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9641 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9642 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9643 & ~TU_SIZE_MASK;
9644 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9645 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9646 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9647}
9648
9649static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9650 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009651 struct intel_link_m_n *m_n,
9652 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009653{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009654 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009655 enum pipe pipe = crtc->pipe;
9656
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009657 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009658 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9659 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9660 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9661 & ~TU_SIZE_MASK;
9662 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9663 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9664 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009665 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9666 * gen < 8) and if DRRS is supported (to make sure the
9667 * registers are not unnecessarily read).
9668 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009669 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009670 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009671 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9672 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9673 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9674 & ~TU_SIZE_MASK;
9675 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9676 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9677 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9678 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009679 } else {
9680 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9681 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9682 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9683 & ~TU_SIZE_MASK;
9684 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9685 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9686 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9687 }
9688}
9689
9690void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009691 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009692{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009693 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009694 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9695 else
9696 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009697 &pipe_config->dp_m_n,
9698 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009699}
9700
Daniel Vetter72419202013-04-04 13:28:53 +02009701static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009702 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009703{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009704 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009705 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009706}
9707
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009708static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009709 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009710{
9711 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009712 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07009713 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9714 uint32_t ps_ctrl = 0;
9715 int id = -1;
9716 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009717
Chandra Kondurua1b22782015-04-07 15:28:45 -07009718 /* find scaler attached to this pipe */
9719 for (i = 0; i < crtc->num_scalers; i++) {
9720 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9721 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9722 id = i;
9723 pipe_config->pch_pfit.enabled = true;
9724 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9725 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9726 break;
9727 }
9728 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009729
Chandra Kondurua1b22782015-04-07 15:28:45 -07009730 scaler_state->scaler_id = id;
9731 if (id >= 0) {
9732 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9733 } else {
9734 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009735 }
9736}
9737
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009738static void
9739skylake_get_initial_plane_config(struct intel_crtc *crtc,
9740 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009741{
9742 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009743 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00009744 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009745 int pipe = crtc->pipe;
9746 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009747 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009748 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009749 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009750
Damien Lespiaud9806c92015-01-21 14:07:19 +00009751 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009752 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009753 DRM_DEBUG_KMS("failed to alloc fb\n");
9754 return;
9755 }
9756
Damien Lespiau1b842c82015-01-21 13:50:54 +00009757 fb = &intel_fb->base;
9758
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02009759 fb->dev = dev;
9760
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009761 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009762 if (!(val & PLANE_CTL_ENABLE))
9763 goto error;
9764
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009765 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9766 fourcc = skl_format_to_fourcc(pixel_format,
9767 val & PLANE_CTL_ORDER_RGBX,
9768 val & PLANE_CTL_ALPHA_MASK);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02009769 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009770
Damien Lespiau40f46282015-02-27 11:15:21 +00009771 tiling = val & PLANE_CTL_TILED_MASK;
9772 switch (tiling) {
9773 case PLANE_CTL_TILED_LINEAR:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009774 fb->modifier = DRM_FORMAT_MOD_NONE;
Damien Lespiau40f46282015-02-27 11:15:21 +00009775 break;
9776 case PLANE_CTL_TILED_X:
9777 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009778 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00009779 break;
9780 case PLANE_CTL_TILED_Y:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009781 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00009782 break;
9783 case PLANE_CTL_TILED_YF:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009784 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00009785 break;
9786 default:
9787 MISSING_CASE(tiling);
9788 goto error;
9789 }
9790
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009791 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9792 plane_config->base = base;
9793
9794 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9795
9796 val = I915_READ(PLANE_SIZE(pipe, 0));
9797 fb->height = ((val >> 16) & 0xfff) + 1;
9798 fb->width = ((val >> 0) & 0x1fff) + 1;
9799
9800 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009801 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02009802 fb->format->format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009803 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9804
9805 aligned_height = intel_fb_align_height(dev, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02009806 fb->format->format,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009807 fb->modifier);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009808
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009809 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009810
9811 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9812 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009813 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009814 plane_config->size);
9815
Damien Lespiau2d140302015-02-05 17:22:18 +00009816 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009817 return;
9818
9819error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01009820 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009821}
9822
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009823static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009824 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009825{
9826 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009827 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009828 uint32_t tmp;
9829
9830 tmp = I915_READ(PF_CTL(crtc->pipe));
9831
9832 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009833 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009834 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9835 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009836
9837 /* We currently do not free assignements of panel fitters on
9838 * ivb/hsw (since we don't use the higher upscaling modes which
9839 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009840 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009841 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9842 PF_PIPE_SEL_IVB(crtc->pipe));
9843 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009844 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009845}
9846
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009847static void
9848ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9849 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009850{
9851 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009852 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009853 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009854 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009855 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009856 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009857 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009858 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009859
Damien Lespiau42a7b082015-02-05 19:35:13 +00009860 val = I915_READ(DSPCNTR(pipe));
9861 if (!(val & DISPLAY_PLANE_ENABLE))
9862 return;
9863
Damien Lespiaud9806c92015-01-21 14:07:19 +00009864 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009865 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009866 DRM_DEBUG_KMS("failed to alloc fb\n");
9867 return;
9868 }
9869
Damien Lespiau1b842c82015-01-21 13:50:54 +00009870 fb = &intel_fb->base;
9871
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02009872 fb->dev = dev;
9873
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009874 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00009875 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009876 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009877 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00009878 }
9879 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009880
9881 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009882 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02009883 fb->format = drm_format_info(fourcc);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009884
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009885 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01009886 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009887 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009888 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009889 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009890 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009891 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009892 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009893 }
9894 plane_config->base = base;
9895
9896 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009897 fb->width = ((val >> 16) & 0xfff) + 1;
9898 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009899
9900 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009901 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009902
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009903 aligned_height = intel_fb_align_height(dev, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02009904 fb->format->format,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009905 fb->modifier);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009906
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009907 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009908
Damien Lespiau2844a922015-01-20 12:51:48 +00009909 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9910 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009911 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00009912 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009913
Damien Lespiau2d140302015-02-05 17:22:18 +00009914 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009915}
9916
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009917static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009918 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009919{
9920 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009921 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02009922 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009923 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009924 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009925
Imre Deak17290502016-02-12 18:55:11 +02009926 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9927 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009928 return false;
9929
Daniel Vettere143a212013-07-04 12:01:15 +02009930 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009931 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009932
Imre Deak17290502016-02-12 18:55:11 +02009933 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009934 tmp = I915_READ(PIPECONF(crtc->pipe));
9935 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009936 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009937
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009938 switch (tmp & PIPECONF_BPC_MASK) {
9939 case PIPECONF_6BPC:
9940 pipe_config->pipe_bpp = 18;
9941 break;
9942 case PIPECONF_8BPC:
9943 pipe_config->pipe_bpp = 24;
9944 break;
9945 case PIPECONF_10BPC:
9946 pipe_config->pipe_bpp = 30;
9947 break;
9948 case PIPECONF_12BPC:
9949 pipe_config->pipe_bpp = 36;
9950 break;
9951 default:
9952 break;
9953 }
9954
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009955 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9956 pipe_config->limited_color_range = true;
9957
Daniel Vetterab9412b2013-05-03 11:49:46 +02009958 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009959 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009960 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009961
Daniel Vetter88adfff2013-03-28 10:42:01 +01009962 pipe_config->has_pch_encoder = true;
9963
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009964 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9965 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9966 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009967
9968 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009969
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009970 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03009971 /*
9972 * The pipe->pch transcoder and pch transcoder->pll
9973 * mapping is fixed.
9974 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009975 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009976 } else {
9977 tmp = I915_READ(PCH_DPLL_SEL);
9978 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009979 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009980 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009981 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009982 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009983
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009984 pipe_config->shared_dpll =
9985 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9986 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009987
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009988 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9989 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009990
9991 tmp = pipe_config->dpll_hw_state.dpll;
9992 pipe_config->pixel_multiplier =
9993 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9994 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009995
9996 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009997 } else {
9998 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009999 }
10000
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010001 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +020010002 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010003
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010004 ironlake_get_pfit_config(crtc, pipe_config);
10005
Imre Deak17290502016-02-12 18:55:11 +020010006 ret = true;
10007
10008out:
10009 intel_display_power_put(dev_priv, power_domain);
10010
10011 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010012}
10013
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010014static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
10015{
Chris Wilson91c8a322016-07-05 10:40:23 +010010016 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010017 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010018
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010019 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -050010020 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010021 pipe_name(crtc->pipe));
10022
Rob Clarke2c719b2014-12-15 13:56:32 -050010023 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
10024 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +030010025 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
10026 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +030010027 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010028 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010029 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010030 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -050010031 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -030010032 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010033 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010034 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010035 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010036 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010037 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010038
Paulo Zanoni9926ada2014-04-01 19:39:47 -030010039 /*
10040 * In theory we can still leave IRQs enabled, as long as only the HPD
10041 * interrupts remain enabled. We used to check for that, but since it's
10042 * gen-specific and since we only disable LCPLL after we fully disable
10043 * the interrupts, the check below should be enough.
10044 */
Rob Clarke2c719b2014-12-15 13:56:32 -050010045 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010046}
10047
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010048static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
10049{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010050 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010051 return I915_READ(D_COMP_HSW);
10052 else
10053 return I915_READ(D_COMP_BDW);
10054}
10055
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010056static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
10057{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010058 if (IS_HASWELL(dev_priv)) {
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010059 mutex_lock(&dev_priv->rps.hw_lock);
10060 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
10061 val))
Chris Wilson79cf2192016-08-24 11:16:07 +010010062 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010063 mutex_unlock(&dev_priv->rps.hw_lock);
10064 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010065 I915_WRITE(D_COMP_BDW, val);
10066 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010067 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010068}
10069
10070/*
10071 * This function implements pieces of two sequences from BSpec:
10072 * - Sequence for display software to disable LCPLL
10073 * - Sequence for display software to allow package C8+
10074 * The steps implemented here are just the steps that actually touch the LCPLL
10075 * register. Callers should take care of disabling all the display engine
10076 * functions, doing the mode unset, fixing interrupts, etc.
10077 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010078static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
10079 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010080{
10081 uint32_t val;
10082
10083 assert_can_disable_lcpll(dev_priv);
10084
10085 val = I915_READ(LCPLL_CTL);
10086
10087 if (switch_to_fclk) {
10088 val |= LCPLL_CD_SOURCE_FCLK;
10089 I915_WRITE(LCPLL_CTL, val);
10090
Imre Deakf53dd632016-06-28 13:37:32 +030010091 if (wait_for_us(I915_READ(LCPLL_CTL) &
10092 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010093 DRM_ERROR("Switching to FCLK failed\n");
10094
10095 val = I915_READ(LCPLL_CTL);
10096 }
10097
10098 val |= LCPLL_PLL_DISABLE;
10099 I915_WRITE(LCPLL_CTL, val);
10100 POSTING_READ(LCPLL_CTL);
10101
Chris Wilson24d84412016-06-30 15:33:07 +010010102 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010103 DRM_ERROR("LCPLL still locked\n");
10104
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010105 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010106 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010107 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010108 ndelay(100);
10109
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010110 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
10111 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010112 DRM_ERROR("D_COMP RCOMP still in progress\n");
10113
10114 if (allow_power_down) {
10115 val = I915_READ(LCPLL_CTL);
10116 val |= LCPLL_POWER_DOWN_ALLOW;
10117 I915_WRITE(LCPLL_CTL, val);
10118 POSTING_READ(LCPLL_CTL);
10119 }
10120}
10121
10122/*
10123 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
10124 * source.
10125 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010126static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010127{
10128 uint32_t val;
10129
10130 val = I915_READ(LCPLL_CTL);
10131
10132 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
10133 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
10134 return;
10135
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010136 /*
10137 * Make sure we're not on PC8 state before disabling PC8, otherwise
10138 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010139 */
Mika Kuoppala59bad942015-01-16 11:34:40 +020010140 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -030010141
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010142 if (val & LCPLL_POWER_DOWN_ALLOW) {
10143 val &= ~LCPLL_POWER_DOWN_ALLOW;
10144 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +020010145 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010146 }
10147
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010148 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010149 val |= D_COMP_COMP_FORCE;
10150 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010151 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010152
10153 val = I915_READ(LCPLL_CTL);
10154 val &= ~LCPLL_PLL_DISABLE;
10155 I915_WRITE(LCPLL_CTL, val);
10156
Chris Wilson93220c02016-06-30 15:33:08 +010010157 if (intel_wait_for_register(dev_priv,
10158 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
10159 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010160 DRM_ERROR("LCPLL not locked yet\n");
10161
10162 if (val & LCPLL_CD_SOURCE_FCLK) {
10163 val = I915_READ(LCPLL_CTL);
10164 val &= ~LCPLL_CD_SOURCE_FCLK;
10165 I915_WRITE(LCPLL_CTL, val);
10166
Imre Deakf53dd632016-06-28 13:37:32 +030010167 if (wait_for_us((I915_READ(LCPLL_CTL) &
10168 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010169 DRM_ERROR("Switching back to LCPLL failed\n");
10170 }
Paulo Zanoni215733f2013-08-19 13:18:07 -030010171
Mika Kuoppala59bad942015-01-16 11:34:40 +020010172 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjälä4c75b942016-10-31 22:37:12 +020010173 intel_update_cdclk(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010174}
10175
Paulo Zanoni765dab672014-03-07 20:08:18 -030010176/*
10177 * Package states C8 and deeper are really deep PC states that can only be
10178 * reached when all the devices on the system allow it, so even if the graphics
10179 * device allows PC8+, it doesn't mean the system will actually get to these
10180 * states. Our driver only allows PC8+ when going into runtime PM.
10181 *
10182 * The requirements for PC8+ are that all the outputs are disabled, the power
10183 * well is disabled and most interrupts are disabled, and these are also
10184 * requirements for runtime PM. When these conditions are met, we manually do
10185 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
10186 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
10187 * hang the machine.
10188 *
10189 * When we really reach PC8 or deeper states (not just when we allow it) we lose
10190 * the state of some registers, so when we come back from PC8+ we need to
10191 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
10192 * need to take care of the registers kept by RC6. Notice that this happens even
10193 * if we don't put the device in PCI D3 state (which is what currently happens
10194 * because of the runtime PM support).
10195 *
10196 * For more, read "Display Sequences for Package C8" on the hardware
10197 * documentation.
10198 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010199void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010200{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010201 uint32_t val;
10202
Paulo Zanonic67a4702013-08-19 13:18:09 -030010203 DRM_DEBUG_KMS("Enabling package C8+\n");
10204
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010205 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010206 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10207 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
10208 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10209 }
10210
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020010211 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010212 hsw_disable_lcpll(dev_priv, true, true);
10213}
10214
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010215void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010216{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010217 uint32_t val;
10218
Paulo Zanonic67a4702013-08-19 13:18:09 -030010219 DRM_DEBUG_KMS("Disabling package C8+\n");
10220
10221 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020010222 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010223
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010224 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010225 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10226 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
10227 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10228 }
Paulo Zanonic67a4702013-08-19 13:18:09 -030010229}
10230
Imre Deak324513c2016-06-13 16:44:36 +030010231static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010232{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030010233 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010234 struct intel_atomic_state *old_intel_state =
10235 to_intel_atomic_state(old_state);
10236 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010237
Imre Deak324513c2016-06-13 16:44:36 +030010238 bxt_set_cdclk(to_i915(dev), req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010239}
10240
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010241static int bdw_adjust_min_pipe_pixel_rate(struct intel_crtc_state *crtc_state,
10242 int pixel_rate)
10243{
Dhinakaran Pandiyan9c754022016-11-02 13:13:21 -070010244 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
10245
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010246 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Dhinakaran Pandiyan9c754022016-11-02 13:13:21 -070010247 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010248 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
10249
10250 /* BSpec says "Do not use DisplayPort with CDCLK less than
10251 * 432 MHz, audio enabled, port width x4, and link rate
10252 * HBR2 (5.4 GHz), or else there may be audio corruption or
10253 * screen corruption."
10254 */
10255 if (intel_crtc_has_dp_encoder(crtc_state) &&
10256 crtc_state->has_audio &&
10257 crtc_state->port_clock >= 540000 &&
10258 crtc_state->lane_count == 4)
10259 pixel_rate = max(432000, pixel_rate);
10260
10261 return pixel_rate;
10262}
10263
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010264/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010265static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010266{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010267 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010010268 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010269 struct drm_crtc *crtc;
10270 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010271 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010272 unsigned max_pixel_rate = 0, i;
10273 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010274
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010275 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
10276 sizeof(intel_state->min_pixclk));
10277
10278 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010279 int pixel_rate;
10280
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010281 crtc_state = to_intel_crtc_state(cstate);
10282 if (!crtc_state->base.enable) {
10283 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010284 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010285 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010286
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010287 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010288
Dhinakaran Pandiyan9c754022016-11-02 13:13:21 -070010289 if (IS_BROADWELL(dev_priv) || IS_GEN9(dev_priv))
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010290 pixel_rate = bdw_adjust_min_pipe_pixel_rate(crtc_state,
10291 pixel_rate);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010292
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010293 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010294 }
10295
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010296 for_each_pipe(dev_priv, pipe)
10297 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
10298
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010299 return max_pixel_rate;
10300}
10301
10302static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
10303{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010304 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010305 uint32_t val, data;
10306 int ret;
10307
10308 if (WARN((I915_READ(LCPLL_CTL) &
10309 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
10310 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
10311 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
10312 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
10313 "trying to change cdclk frequency with cdclk not enabled\n"))
10314 return;
10315
10316 mutex_lock(&dev_priv->rps.hw_lock);
10317 ret = sandybridge_pcode_write(dev_priv,
10318 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
10319 mutex_unlock(&dev_priv->rps.hw_lock);
10320 if (ret) {
10321 DRM_ERROR("failed to inform pcode about cdclk change\n");
10322 return;
10323 }
10324
10325 val = I915_READ(LCPLL_CTL);
10326 val |= LCPLL_CD_SOURCE_FCLK;
10327 I915_WRITE(LCPLL_CTL, val);
10328
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010329 if (wait_for_us(I915_READ(LCPLL_CTL) &
10330 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010331 DRM_ERROR("Switching to FCLK failed\n");
10332
10333 val = I915_READ(LCPLL_CTL);
10334 val &= ~LCPLL_CLK_FREQ_MASK;
10335
10336 switch (cdclk) {
10337 case 450000:
10338 val |= LCPLL_CLK_FREQ_450;
10339 data = 0;
10340 break;
10341 case 540000:
10342 val |= LCPLL_CLK_FREQ_54O_BDW;
10343 data = 1;
10344 break;
10345 case 337500:
10346 val |= LCPLL_CLK_FREQ_337_5_BDW;
10347 data = 2;
10348 break;
10349 case 675000:
10350 val |= LCPLL_CLK_FREQ_675_BDW;
10351 data = 3;
10352 break;
10353 default:
10354 WARN(1, "invalid cdclk frequency\n");
10355 return;
10356 }
10357
10358 I915_WRITE(LCPLL_CTL, val);
10359
10360 val = I915_READ(LCPLL_CTL);
10361 val &= ~LCPLL_CD_SOURCE_FCLK;
10362 I915_WRITE(LCPLL_CTL, val);
10363
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010364 if (wait_for_us((I915_READ(LCPLL_CTL) &
10365 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010366 DRM_ERROR("Switching back to LCPLL failed\n");
10367
10368 mutex_lock(&dev_priv->rps.hw_lock);
10369 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
10370 mutex_unlock(&dev_priv->rps.hw_lock);
10371
Ville Syrjälä7f1052a2016-04-26 19:46:32 +030010372 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
10373
Ville Syrjälä4c75b942016-10-31 22:37:12 +020010374 intel_update_cdclk(dev_priv);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010375
10376 WARN(cdclk != dev_priv->cdclk_freq,
10377 "cdclk requested %d kHz but got %d kHz\n",
10378 cdclk, dev_priv->cdclk_freq);
10379}
10380
Ville Syrjälä587c7912016-05-11 22:44:41 +030010381static int broadwell_calc_cdclk(int max_pixclk)
10382{
10383 if (max_pixclk > 540000)
10384 return 675000;
10385 else if (max_pixclk > 450000)
10386 return 540000;
10387 else if (max_pixclk > 337500)
10388 return 450000;
10389 else
10390 return 337500;
10391}
10392
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010393static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010394{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010395 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010396 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010397 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010398 int cdclk;
10399
10400 /*
10401 * FIXME should also account for plane ratio
10402 * once 64bpp pixel formats are supported.
10403 */
Ville Syrjälä587c7912016-05-11 22:44:41 +030010404 cdclk = broadwell_calc_cdclk(max_pixclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010405
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010406 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +010010407 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10408 cdclk, dev_priv->max_cdclk_freq);
10409 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010410 }
10411
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010412 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10413 if (!intel_state->active_crtcs)
Ville Syrjälä587c7912016-05-11 22:44:41 +030010414 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010415
10416 return 0;
10417}
10418
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010419static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010420{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010421 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010422 struct intel_atomic_state *old_intel_state =
10423 to_intel_atomic_state(old_state);
10424 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010425
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010426 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010427}
10428
Clint Taylorc89e39f2016-05-13 23:41:21 +030010429static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
10430{
10431 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
10432 struct drm_i915_private *dev_priv = to_i915(state->dev);
10433 const int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010434 int vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010435 int cdclk;
10436
10437 /*
10438 * FIXME should also account for plane ratio
10439 * once 64bpp pixel formats are supported.
10440 */
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010441 cdclk = skl_calc_cdclk(max_pixclk, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010442
10443 /*
10444 * FIXME move the cdclk caclulation to
10445 * compute_config() so we can fail gracegully.
10446 */
10447 if (cdclk > dev_priv->max_cdclk_freq) {
10448 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10449 cdclk, dev_priv->max_cdclk_freq);
10450 cdclk = dev_priv->max_cdclk_freq;
10451 }
10452
10453 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10454 if (!intel_state->active_crtcs)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010455 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010456
10457 return 0;
10458}
10459
10460static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
10461{
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010462 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
10463 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
10464 unsigned int req_cdclk = intel_state->dev_cdclk;
10465 unsigned int req_vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010466
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010467 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010468}
10469
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +020010470static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
10471 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010472{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010473 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Mika Kaholaaf3997b2016-02-05 13:29:28 +020010474 if (!intel_ddi_pll_select(crtc, crtc_state))
10475 return -EINVAL;
10476 }
Daniel Vetter716c2e52014-06-25 22:02:02 +030010477
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +030010478 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +020010479
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +020010480 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010481}
10482
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010483static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
10484 enum port port,
10485 struct intel_crtc_state *pipe_config)
10486{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010487 enum intel_dpll_id id;
10488
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010489 switch (port) {
10490 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +020010491 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010492 break;
10493 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +020010494 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010495 break;
10496 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +020010497 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010498 break;
10499 default:
10500 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010501 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010502 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010503
10504 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010505}
10506
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010507static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
10508 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010509 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010510{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010511 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +020010512 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010513
10514 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010515 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010516
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010517 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010518 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010519
10520 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010521}
10522
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010523static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
10524 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010525 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010526{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010527 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010528 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010529
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010530 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010531 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010532 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010533 break;
10534 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010535 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010536 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +010010537 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010538 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +020010539 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +020010540 case PORT_CLK_SEL_LCPLL_810:
10541 id = DPLL_ID_LCPLL_810;
10542 break;
10543 case PORT_CLK_SEL_LCPLL_1350:
10544 id = DPLL_ID_LCPLL_1350;
10545 break;
10546 case PORT_CLK_SEL_LCPLL_2700:
10547 id = DPLL_ID_LCPLL_2700;
10548 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010549 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010550 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010551 /* fall through */
10552 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010553 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010554 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010555
10556 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010557}
10558
Jani Nikulacf304292016-03-18 17:05:41 +020010559static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
10560 struct intel_crtc_state *pipe_config,
10561 unsigned long *power_domain_mask)
10562{
10563 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010564 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +020010565 enum intel_display_power_domain power_domain;
10566 u32 tmp;
10567
Imre Deakd9a7bc62016-05-12 16:18:50 +030010568 /*
10569 * The pipe->transcoder mapping is fixed with the exception of the eDP
10570 * transcoder handled below.
10571 */
Jani Nikulacf304292016-03-18 17:05:41 +020010572 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
10573
10574 /*
10575 * XXX: Do intel_display_power_get_if_enabled before reading this (for
10576 * consistency and less surprising code; it's in always on power).
10577 */
10578 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10579 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10580 enum pipe trans_edp_pipe;
10581 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10582 default:
10583 WARN(1, "unknown pipe linked to edp transcoder\n");
10584 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10585 case TRANS_DDI_EDP_INPUT_A_ON:
10586 trans_edp_pipe = PIPE_A;
10587 break;
10588 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10589 trans_edp_pipe = PIPE_B;
10590 break;
10591 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10592 trans_edp_pipe = PIPE_C;
10593 break;
10594 }
10595
10596 if (trans_edp_pipe == crtc->pipe)
10597 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10598 }
10599
10600 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10601 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10602 return false;
10603 *power_domain_mask |= BIT(power_domain);
10604
10605 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
10606
10607 return tmp & PIPECONF_ENABLE;
10608}
10609
Jani Nikula4d1de972016-03-18 17:05:42 +020010610static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
10611 struct intel_crtc_state *pipe_config,
10612 unsigned long *power_domain_mask)
10613{
10614 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010615 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020010616 enum intel_display_power_domain power_domain;
10617 enum port port;
10618 enum transcoder cpu_transcoder;
10619 u32 tmp;
10620
Jani Nikula4d1de972016-03-18 17:05:42 +020010621 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
10622 if (port == PORT_A)
10623 cpu_transcoder = TRANSCODER_DSI_A;
10624 else
10625 cpu_transcoder = TRANSCODER_DSI_C;
10626
10627 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
10628 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10629 continue;
10630 *power_domain_mask |= BIT(power_domain);
10631
Imre Deakdb18b6a2016-03-24 12:41:40 +020010632 /*
10633 * The PLL needs to be enabled with a valid divider
10634 * configuration, otherwise accessing DSI registers will hang
10635 * the machine. See BSpec North Display Engine
10636 * registers/MIPI[BXT]. We can break out here early, since we
10637 * need the same DSI PLL to be enabled for both DSI ports.
10638 */
10639 if (!intel_dsi_pll_is_enabled(dev_priv))
10640 break;
10641
Jani Nikula4d1de972016-03-18 17:05:42 +020010642 /* XXX: this works for video mode only */
10643 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
10644 if (!(tmp & DPI_ENABLE))
10645 continue;
10646
10647 tmp = I915_READ(MIPI_CTRL(port));
10648 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
10649 continue;
10650
10651 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +020010652 break;
10653 }
10654
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010655 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +020010656}
10657
Daniel Vetter26804af2014-06-25 22:01:55 +030010658static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010659 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +030010660{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010661 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010662 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +030010663 enum port port;
10664 uint32_t tmp;
10665
10666 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10667
10668 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10669
Tvrtko Ursulin08537232016-10-13 11:03:02 +010010670 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010671 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020010672 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010673 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010674 else
10675 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +030010676
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010677 pll = pipe_config->shared_dpll;
10678 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020010679 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10680 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010681 }
10682
Daniel Vetter26804af2014-06-25 22:01:55 +030010683 /*
10684 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10685 * DDI E. So just check whether this pipe is wired to DDI E and whether
10686 * the PCH transcoder is on.
10687 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010688 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +000010689 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +030010690 pipe_config->has_pch_encoder = true;
10691
10692 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10693 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10694 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10695
10696 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10697 }
10698}
10699
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010700static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010701 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010702{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010703 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +020010704 enum intel_display_power_domain power_domain;
10705 unsigned long power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +020010706 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010707
Imre Deak17290502016-02-12 18:55:11 +020010708 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10709 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +020010710 return false;
Imre Deak17290502016-02-12 18:55:11 +020010711 power_domain_mask = BIT(power_domain);
10712
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010713 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010714
Jani Nikulacf304292016-03-18 17:05:41 +020010715 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +020010716
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020010717 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010718 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
10719 WARN_ON(active);
10720 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +020010721 }
10722
Jani Nikulacf304292016-03-18 17:05:41 +020010723 if (!active)
Imre Deak17290502016-02-12 18:55:11 +020010724 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010725
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010726 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020010727 haswell_get_ddi_port_state(crtc, pipe_config);
10728 intel_get_pipe_timings(crtc, pipe_config);
10729 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010730
Jani Nikulabc58be62016-03-18 17:05:39 +020010731 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010732
Lionel Landwerlin05dc6982016-03-16 10:57:15 +000010733 pipe_config->gamma_mode =
10734 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10735
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010736 if (INTEL_GEN(dev_priv) >= 9) {
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053010737 intel_crtc_init_scalers(crtc, pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -070010738
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070010739 pipe_config->scaler_state.scaler_id = -1;
10740 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10741 }
10742
Imre Deak17290502016-02-12 18:55:11 +020010743 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10744 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10745 power_domain_mask |= BIT(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010746 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010747 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010748 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010749 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010750 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010751
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010752 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080010753 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10754 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010755
Jani Nikula4d1de972016-03-18 17:05:42 +020010756 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10757 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -070010758 pipe_config->pixel_multiplier =
10759 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10760 } else {
10761 pipe_config->pixel_multiplier = 1;
10762 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010763
Imre Deak17290502016-02-12 18:55:11 +020010764out:
10765 for_each_power_domain(power_domain, power_domain_mask)
10766 intel_display_power_put(dev_priv, power_domain);
10767
Jani Nikulacf304292016-03-18 17:05:41 +020010768 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010769}
10770
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010771static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10772 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010773{
10774 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010775 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010777 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010778
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010779 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010780 unsigned int width = plane_state->base.crtc_w;
10781 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010782 unsigned int stride = roundup_pow_of_two(width) * 4;
10783
10784 switch (stride) {
10785 default:
10786 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10787 width, stride);
10788 stride = 256;
10789 /* fallthrough */
10790 case 256:
10791 case 512:
10792 case 1024:
10793 case 2048:
10794 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010795 }
10796
Ville Syrjälädc41c152014-08-13 11:57:05 +030010797 cntl |= CURSOR_ENABLE |
10798 CURSOR_GAMMA_ENABLE |
10799 CURSOR_FORMAT_ARGB |
10800 CURSOR_STRIDE(stride);
10801
10802 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010803 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010804
Ville Syrjälädc41c152014-08-13 11:57:05 +030010805 if (intel_crtc->cursor_cntl != 0 &&
10806 (intel_crtc->cursor_base != base ||
10807 intel_crtc->cursor_size != size ||
10808 intel_crtc->cursor_cntl != cntl)) {
10809 /* On these chipsets we can only modify the base/size/stride
10810 * whilst the cursor is disabled.
10811 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010812 I915_WRITE(CURCNTR(PIPE_A), 0);
10813 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010814 intel_crtc->cursor_cntl = 0;
10815 }
10816
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010817 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010818 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010819 intel_crtc->cursor_base = base;
10820 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010821
10822 if (intel_crtc->cursor_size != size) {
10823 I915_WRITE(CURSIZE, size);
10824 intel_crtc->cursor_size = size;
10825 }
10826
Chris Wilson4b0e3332014-05-30 16:35:26 +030010827 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010828 I915_WRITE(CURCNTR(PIPE_A), cntl);
10829 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010830 intel_crtc->cursor_cntl = cntl;
10831 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010832}
10833
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010834static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10835 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010836{
10837 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010838 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010839 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10840 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010841 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010842
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010843 if (plane_state && plane_state->base.visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010844 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010845 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010846 case 64:
10847 cntl |= CURSOR_MODE_64_ARGB_AX;
10848 break;
10849 case 128:
10850 cntl |= CURSOR_MODE_128_ARGB_AX;
10851 break;
10852 case 256:
10853 cntl |= CURSOR_MODE_256_ARGB_AX;
10854 break;
10855 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010856 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010857 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010858 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010859 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010860
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010861 if (HAS_DDI(dev_priv))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010862 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010863
Ville Syrjäläf22aa142016-11-14 18:53:58 +020010864 if (plane_state->base.rotation & DRM_ROTATE_180)
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010865 cntl |= CURSOR_ROTATE_180;
10866 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010867
Chris Wilson4b0e3332014-05-30 16:35:26 +030010868 if (intel_crtc->cursor_cntl != cntl) {
10869 I915_WRITE(CURCNTR(pipe), cntl);
10870 POSTING_READ(CURCNTR(pipe));
10871 intel_crtc->cursor_cntl = cntl;
10872 }
10873
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010874 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010875 I915_WRITE(CURBASE(pipe), base);
10876 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010877
10878 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010879}
10880
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010881/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010882static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010883 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010884{
10885 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010886 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010887 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10888 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010889 u32 base = intel_crtc->cursor_addr;
10890 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010891
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010892 if (plane_state) {
10893 int x = plane_state->base.crtc_x;
10894 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010895
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010896 if (x < 0) {
10897 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10898 x = -x;
10899 }
10900 pos |= x << CURSOR_X_SHIFT;
10901
10902 if (y < 0) {
10903 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10904 y = -y;
10905 }
10906 pos |= y << CURSOR_Y_SHIFT;
10907
10908 /* ILK+ do this automagically */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010010909 if (HAS_GMCH_DISPLAY(dev_priv) &&
Ville Syrjäläf22aa142016-11-14 18:53:58 +020010910 plane_state->base.rotation & DRM_ROTATE_180) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010911 base += (plane_state->base.crtc_h *
10912 plane_state->base.crtc_w - 1) * 4;
10913 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010914 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010915
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010916 I915_WRITE(CURPOS(pipe), pos);
10917
Jani Nikula2a307c22016-11-30 17:43:04 +020010918 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010919 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010920 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010921 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010922}
10923
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010924static bool cursor_size_ok(struct drm_i915_private *dev_priv,
Ville Syrjälädc41c152014-08-13 11:57:05 +030010925 uint32_t width, uint32_t height)
10926{
10927 if (width == 0 || height == 0)
10928 return false;
10929
10930 /*
10931 * 845g/865g are special in that they are only limited by
10932 * the width of their cursors, the height is arbitrary up to
10933 * the precision of the register. Everything else requires
10934 * square cursors, limited to a few power-of-two sizes.
10935 */
Jani Nikula2a307c22016-11-30 17:43:04 +020010936 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
Ville Syrjälädc41c152014-08-13 11:57:05 +030010937 if ((width & 63) != 0)
10938 return false;
10939
Jani Nikula2a307c22016-11-30 17:43:04 +020010940 if (width > (IS_I845G(dev_priv) ? 64 : 512))
Ville Syrjälädc41c152014-08-13 11:57:05 +030010941 return false;
10942
10943 if (height > 1023)
10944 return false;
10945 } else {
10946 switch (width | height) {
10947 case 256:
10948 case 128:
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010949 if (IS_GEN2(dev_priv))
Ville Syrjälädc41c152014-08-13 11:57:05 +030010950 return false;
10951 case 64:
10952 break;
10953 default:
10954 return false;
10955 }
10956 }
10957
10958 return true;
10959}
10960
Jesse Barnes79e53942008-11-07 14:24:08 -080010961/* VESA 640x480x72Hz mode to set on the pipe */
10962static struct drm_display_mode load_detect_mode = {
10963 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10964 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10965};
10966
Daniel Vettera8bb6812014-02-10 18:00:39 +010010967struct drm_framebuffer *
10968__intel_framebuffer_create(struct drm_device *dev,
10969 struct drm_mode_fb_cmd2 *mode_cmd,
10970 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010971{
10972 struct intel_framebuffer *intel_fb;
10973 int ret;
10974
10975 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010976 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010977 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010978
10979 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010980 if (ret)
10981 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010982
10983 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010984
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010985err:
10986 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010987 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010988}
10989
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010990static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010991intel_framebuffer_create(struct drm_device *dev,
10992 struct drm_mode_fb_cmd2 *mode_cmd,
10993 struct drm_i915_gem_object *obj)
10994{
10995 struct drm_framebuffer *fb;
10996 int ret;
10997
10998 ret = i915_mutex_lock_interruptible(dev);
10999 if (ret)
11000 return ERR_PTR(ret);
11001 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
11002 mutex_unlock(&dev->struct_mutex);
11003
11004 return fb;
11005}
11006
Chris Wilsond2dff872011-04-19 08:36:26 +010011007static u32
11008intel_framebuffer_pitch_for_width(int width, int bpp)
11009{
11010 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
11011 return ALIGN(pitch, 64);
11012}
11013
11014static u32
11015intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
11016{
11017 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020011018 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010011019}
11020
11021static struct drm_framebuffer *
11022intel_framebuffer_create_for_mode(struct drm_device *dev,
11023 struct drm_display_mode *mode,
11024 int depth, int bpp)
11025{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011026 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011027 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000011028 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010011029
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +000011030 obj = i915_gem_object_create(to_i915(dev),
Chris Wilsond2dff872011-04-19 08:36:26 +010011031 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +010011032 if (IS_ERR(obj))
11033 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011034
11035 mode_cmd.width = mode->hdisplay;
11036 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011037 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
11038 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000011039 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010011040
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011041 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
11042 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010011043 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011044
11045 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011046}
11047
11048static struct drm_framebuffer *
11049mode_fits_in_fbdev(struct drm_device *dev,
11050 struct drm_display_mode *mode)
11051{
Daniel Vetter06957262015-08-10 13:34:08 +020011052#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +010011053 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +010011054 struct drm_i915_gem_object *obj;
11055 struct drm_framebuffer *fb;
11056
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011057 if (!dev_priv->fbdev)
11058 return NULL;
11059
11060 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010011061 return NULL;
11062
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011063 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011064 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011065
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011066 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011067 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
Ville Syrjälä272725c2016-12-14 23:32:20 +020011068 fb->format->cpp[0] * 8))
Chris Wilsond2dff872011-04-19 08:36:26 +010011069 return NULL;
11070
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011071 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010011072 return NULL;
11073
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011074 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010011075 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020011076#else
11077 return NULL;
11078#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010011079}
11080
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011081static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
11082 struct drm_crtc *crtc,
11083 struct drm_display_mode *mode,
11084 struct drm_framebuffer *fb,
11085 int x, int y)
11086{
11087 struct drm_plane_state *plane_state;
11088 int hdisplay, vdisplay;
11089 int ret;
11090
11091 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
11092 if (IS_ERR(plane_state))
11093 return PTR_ERR(plane_state);
11094
11095 if (mode)
Daniel Vetter196cd5d2017-01-25 07:26:56 +010011096 drm_mode_get_hv_timing(mode, &hdisplay, &vdisplay);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011097 else
11098 hdisplay = vdisplay = 0;
11099
11100 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
11101 if (ret)
11102 return ret;
11103 drm_atomic_set_fb_for_plane(plane_state, fb);
11104 plane_state->crtc_x = 0;
11105 plane_state->crtc_y = 0;
11106 plane_state->crtc_w = hdisplay;
11107 plane_state->crtc_h = vdisplay;
11108 plane_state->src_x = x << 16;
11109 plane_state->src_y = y << 16;
11110 plane_state->src_w = hdisplay << 16;
11111 plane_state->src_h = vdisplay << 16;
11112
11113 return 0;
11114}
11115
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011116bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010011117 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050011118 struct intel_load_detect_pipe *old,
11119 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011120{
11121 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011122 struct intel_encoder *intel_encoder =
11123 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080011124 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010011125 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011126 struct drm_crtc *crtc = NULL;
11127 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020011128 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94352cf2012-07-05 22:51:56 +020011129 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050011130 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011131 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011132 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011133 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050011134 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011135
Chris Wilsond2dff872011-04-19 08:36:26 +010011136 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011137 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011138 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011139
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011140 old->restore_state = NULL;
11141
Rob Clark51fd3712013-11-19 12:10:12 -050011142retry:
11143 ret = drm_modeset_lock(&config->connection_mutex, ctx);
11144 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011145 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011146
Jesse Barnes79e53942008-11-07 14:24:08 -080011147 /*
11148 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010011149 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011150 * - if the connector already has an assigned crtc, use it (but make
11151 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010011152 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011153 * - try to find the first unused crtc that can drive this connector,
11154 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080011155 */
11156
11157 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011158 if (connector->state->crtc) {
11159 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010011160
Rob Clark51fd3712013-11-19 12:10:12 -050011161 ret = drm_modeset_lock(&crtc->mutex, ctx);
11162 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011163 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010011164
11165 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011166 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080011167 }
11168
11169 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011170 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080011171 i++;
11172 if (!(encoder->possible_crtcs & (1 << i)))
11173 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011174
11175 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
11176 if (ret)
11177 goto fail;
11178
11179 if (possible_crtc->state->enable) {
11180 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030011181 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011182 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030011183
11184 crtc = possible_crtc;
11185 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080011186 }
11187
11188 /*
11189 * If we didn't find an unused CRTC, don't use any.
11190 */
11191 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010011192 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011193 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011194 }
11195
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011196found:
11197 intel_crtc = to_intel_crtc(crtc);
11198
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010011199 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
11200 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011201 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011202
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011203 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011204 restore_state = drm_atomic_state_alloc(dev);
11205 if (!state || !restore_state) {
11206 ret = -ENOMEM;
11207 goto fail;
11208 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011209
11210 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011211 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011212
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011213 connector_state = drm_atomic_get_connector_state(state, connector);
11214 if (IS_ERR(connector_state)) {
11215 ret = PTR_ERR(connector_state);
11216 goto fail;
11217 }
11218
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011219 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
11220 if (ret)
11221 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011222
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011223 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
11224 if (IS_ERR(crtc_state)) {
11225 ret = PTR_ERR(crtc_state);
11226 goto fail;
11227 }
11228
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020011229 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011230
Chris Wilson64927112011-04-20 07:25:26 +010011231 if (!mode)
11232 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080011233
Chris Wilsond2dff872011-04-19 08:36:26 +010011234 /* We need a framebuffer large enough to accommodate all accesses
11235 * that the plane may generate whilst we perform load detection.
11236 * We can not rely on the fbcon either being present (we get called
11237 * during its initialisation to detect all boot displays, or it may
11238 * not even exist) or that it is large enough to satisfy the
11239 * requested mode.
11240 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020011241 fb = mode_fits_in_fbdev(dev, mode);
11242 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011243 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011244 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010011245 } else
11246 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011247 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011248 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011249 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011250 }
Chris Wilsond2dff872011-04-19 08:36:26 +010011251
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011252 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
11253 if (ret)
11254 goto fail;
11255
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011256 drm_framebuffer_unreference(fb);
11257
11258 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
11259 if (ret)
11260 goto fail;
11261
11262 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
11263 if (!ret)
11264 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
11265 if (!ret)
11266 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
11267 if (ret) {
11268 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
11269 goto fail;
11270 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030011271
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010011272 ret = drm_atomic_commit(state);
11273 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010011274 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011275 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011276 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011277
11278 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +000011279 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +010011280
Jesse Barnes79e53942008-11-07 14:24:08 -080011281 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020011282 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010011283 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011284
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011285fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +010011286 if (state) {
11287 drm_atomic_state_put(state);
11288 state = NULL;
11289 }
11290 if (restore_state) {
11291 drm_atomic_state_put(restore_state);
11292 restore_state = NULL;
11293 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011294
Rob Clark51fd3712013-11-19 12:10:12 -050011295 if (ret == -EDEADLK) {
11296 drm_modeset_backoff(ctx);
11297 goto retry;
11298 }
11299
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011300 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080011301}
11302
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011303void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020011304 struct intel_load_detect_pipe *old,
11305 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011306{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011307 struct intel_encoder *intel_encoder =
11308 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010011309 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011310 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011311 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011312
Chris Wilsond2dff872011-04-19 08:36:26 +010011313 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011314 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011315 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011316
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011317 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010011318 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011319
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010011320 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +010011321 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011322 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010011323 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080011324}
11325
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011326static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011327 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011328{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011329 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011330 u32 dpll = pipe_config->dpll_hw_state.dpll;
11331
11332 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020011333 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010011334 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011335 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011336 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011337 return 96000;
11338 else
11339 return 48000;
11340}
11341
Jesse Barnes79e53942008-11-07 14:24:08 -080011342/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011343static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011344 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080011345{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011346 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011347 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011348 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030011349 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080011350 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030011351 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030011352 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011353 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080011354
11355 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030011356 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011357 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030011358 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011359
11360 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020011361 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011362 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
11363 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080011364 } else {
11365 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
11366 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
11367 }
11368
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011369 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020011370 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011371 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
11372 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080011373 else
11374 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080011375 DPLL_FPA01_P1_POST_DIV_SHIFT);
11376
11377 switch (dpll & DPLL_MODE_MASK) {
11378 case DPLLB_MODE_DAC_SERIAL:
11379 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
11380 5 : 10;
11381 break;
11382 case DPLLB_MODE_LVDS:
11383 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
11384 7 : 14;
11385 break;
11386 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080011387 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080011388 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011389 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080011390 }
11391
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020011392 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +030011393 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020011394 else
Imre Deakdccbea32015-06-22 23:35:51 +030011395 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011396 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010011397 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011398 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080011399
11400 if (is_lvds) {
11401 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
11402 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011403
11404 if (lvds & LVDS_CLKB_POWER_UP)
11405 clock.p2 = 7;
11406 else
11407 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080011408 } else {
11409 if (dpll & PLL_P1_DIVIDE_BY_TWO)
11410 clock.p1 = 2;
11411 else {
11412 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
11413 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
11414 }
11415 if (dpll & PLL_P2_DIVIDE_BY_4)
11416 clock.p2 = 4;
11417 else
11418 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080011419 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011420
Imre Deakdccbea32015-06-22 23:35:51 +030011421 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011422 }
11423
Ville Syrjälä18442d02013-09-13 16:00:08 +030011424 /*
11425 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010011426 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030011427 * encoder's get_config() function.
11428 */
Imre Deakdccbea32015-06-22 23:35:51 +030011429 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011430}
11431
Ville Syrjälä6878da02013-09-13 15:59:11 +030011432int intel_dotclock_calculate(int link_freq,
11433 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011434{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011435 /*
11436 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011437 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011438 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011439 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011440 *
11441 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011442 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080011443 */
11444
Ville Syrjälä6878da02013-09-13 15:59:11 +030011445 if (!m_n->link_n)
11446 return 0;
11447
11448 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
11449}
11450
Ville Syrjälä18442d02013-09-13 16:00:08 +030011451static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011452 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030011453{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011454 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011455
11456 /* read out port_clock from the DPLL */
11457 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030011458
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011459 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011460 * In case there is an active pipe without active ports,
11461 * we may need some idea for the dotclock anyway.
11462 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011463 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011464 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011465 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011466 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080011467}
11468
11469/** Returns the currently programmed mode of the given pipe. */
11470struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
11471 struct drm_crtc *crtc)
11472{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011473 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011474 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011475 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011476 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011477 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020011478 int htot = I915_READ(HTOTAL(cpu_transcoder));
11479 int hsync = I915_READ(HSYNC(cpu_transcoder));
11480 int vtot = I915_READ(VTOTAL(cpu_transcoder));
11481 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030011482 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080011483
11484 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
11485 if (!mode)
11486 return NULL;
11487
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011488 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
11489 if (!pipe_config) {
11490 kfree(mode);
11491 return NULL;
11492 }
11493
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011494 /*
11495 * Construct a pipe_config sufficient for getting the clock info
11496 * back out of crtc_clock_get.
11497 *
11498 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
11499 * to use a real value here instead.
11500 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011501 pipe_config->cpu_transcoder = (enum transcoder) pipe;
11502 pipe_config->pixel_multiplier = 1;
11503 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
11504 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
11505 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
11506 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011507
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011508 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080011509 mode->hdisplay = (htot & 0xffff) + 1;
11510 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
11511 mode->hsync_start = (hsync & 0xffff) + 1;
11512 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
11513 mode->vdisplay = (vtot & 0xffff) + 1;
11514 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
11515 mode->vsync_start = (vsync & 0xffff) + 1;
11516 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
11517
11518 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080011519
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011520 kfree(pipe_config);
11521
Jesse Barnes79e53942008-11-07 14:24:08 -080011522 return mode;
11523}
11524
11525static void intel_crtc_destroy(struct drm_crtc *crtc)
11526{
11527 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011528 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011529 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020011530
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011531 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011532 work = intel_crtc->flip_work;
11533 intel_crtc->flip_work = NULL;
11534 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011535
Daniel Vetter5a21b662016-05-24 17:13:53 +020011536 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011537 cancel_work_sync(&work->mmio_work);
11538 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011539 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011540 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011541
11542 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011543
Jesse Barnes79e53942008-11-07 14:24:08 -080011544 kfree(intel_crtc);
11545}
11546
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011547static void intel_unpin_work_fn(struct work_struct *__work)
11548{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011549 struct intel_flip_work *work =
11550 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011551 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11552 struct drm_device *dev = crtc->base.dev;
11553 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011554
Daniel Vetter5a21b662016-05-24 17:13:53 +020011555 if (is_mmio_work(work))
11556 flush_work(&work->mmio_work);
11557
11558 mutex_lock(&dev->struct_mutex);
Chris Wilsonbe1e3412017-01-16 15:21:27 +000011559 intel_unpin_fb_vma(work->old_vma);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010011560 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011561 mutex_unlock(&dev->struct_mutex);
11562
Chris Wilsone8a261e2016-07-20 13:31:49 +010011563 i915_gem_request_put(work->flip_queued_req);
11564
Chris Wilson5748b6a2016-08-04 16:32:38 +010011565 intel_frontbuffer_flip_complete(to_i915(dev),
11566 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011567 intel_fbc_post_update(crtc);
11568 drm_framebuffer_unreference(work->old_fb);
11569
11570 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11571 atomic_dec(&crtc->unpin_work_count);
11572
11573 kfree(work);
11574}
11575
11576/* Is 'a' after or equal to 'b'? */
11577static bool g4x_flip_count_after_eq(u32 a, u32 b)
11578{
11579 return !((a - b) & 0x80000000);
11580}
11581
11582static bool __pageflip_finished_cs(struct intel_crtc *crtc,
11583 struct intel_flip_work *work)
11584{
11585 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011586 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011587
Chris Wilson8af29b02016-09-09 14:11:47 +010011588 if (abort_flip_on_reset(crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011589 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011590
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011591 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011592 * The relevant registers doen't exist on pre-ctg.
11593 * As the flip done interrupt doesn't trigger for mmio
11594 * flips on gmch platforms, a flip count check isn't
11595 * really needed there. But since ctg has the registers,
11596 * include it in the check anyway.
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011597 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011598 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011599 return true;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011600
Daniel Vetter5a21b662016-05-24 17:13:53 +020011601 /*
11602 * BDW signals flip done immediately if the plane
11603 * is disabled, even if the plane enable is already
11604 * armed to occur at the next vblank :(
11605 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020011606
Daniel Vetter5a21b662016-05-24 17:13:53 +020011607 /*
11608 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11609 * used the same base address. In that case the mmio flip might
11610 * have completed, but the CS hasn't even executed the flip yet.
11611 *
11612 * A flip count check isn't enough as the CS might have updated
11613 * the base address just after start of vblank, but before we
11614 * managed to process the interrupt. This means we'd complete the
11615 * CS flip too soon.
11616 *
11617 * Combining both checks should get us a good enough result. It may
11618 * still happen that the CS flip has been executed, but has not
11619 * yet actually completed. But in case the base address is the same
11620 * anyway, we don't really care.
11621 */
11622 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11623 crtc->flip_work->gtt_offset &&
11624 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
11625 crtc->flip_work->flip_count);
11626}
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011627
Daniel Vetter5a21b662016-05-24 17:13:53 +020011628static bool
11629__pageflip_finished_mmio(struct intel_crtc *crtc,
11630 struct intel_flip_work *work)
11631{
11632 /*
11633 * MMIO work completes when vblank is different from
11634 * flip_queued_vblank.
11635 *
11636 * Reset counter value doesn't matter, this is handled by
11637 * i915_wait_request finishing early, so no need to handle
11638 * reset here.
11639 */
11640 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011641}
11642
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011643
11644static bool pageflip_finished(struct intel_crtc *crtc,
11645 struct intel_flip_work *work)
11646{
11647 if (!atomic_read(&work->pending))
11648 return false;
11649
11650 smp_rmb();
11651
Daniel Vetter5a21b662016-05-24 17:13:53 +020011652 if (is_mmio_work(work))
11653 return __pageflip_finished_mmio(crtc, work);
11654 else
11655 return __pageflip_finished_cs(crtc, work);
11656}
11657
11658void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
11659{
Chris Wilson91c8a322016-07-05 10:40:23 +010011660 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020011661 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011662 struct intel_flip_work *work;
11663 unsigned long flags;
11664
11665 /* Ignore early vblank irqs */
11666 if (!crtc)
11667 return;
11668
Daniel Vetterf3260382014-09-15 14:55:23 +020011669 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011670 * This is called both by irq handlers and the reset code (to complete
11671 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000011672 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011673 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011674 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011675
11676 if (work != NULL &&
11677 !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011678 pageflip_finished(crtc, work))
11679 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011680
11681 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011682}
11683
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011684void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011685{
Chris Wilson91c8a322016-07-05 10:40:23 +010011686 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020011687 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011688 struct intel_flip_work *work;
11689 unsigned long flags;
11690
11691 /* Ignore early vblank irqs */
11692 if (!crtc)
11693 return;
11694
11695 /*
11696 * This is called both by irq handlers and the reset code (to complete
11697 * lost pageflips) so needs the full irqsave spinlocks.
11698 */
11699 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011700 work = crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011701
Daniel Vetter5a21b662016-05-24 17:13:53 +020011702 if (work != NULL &&
11703 is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011704 pageflip_finished(crtc, work))
11705 page_flip_completed(crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020011706
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011707 spin_unlock_irqrestore(&dev->event_lock, flags);
11708}
11709
Daniel Vetter5a21b662016-05-24 17:13:53 +020011710static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
11711 struct intel_flip_work *work)
11712{
11713 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
11714
11715 /* Ensure that the work item is consistent when activating it ... */
11716 smp_mb__before_atomic();
11717 atomic_set(&work->pending, 1);
11718}
11719
11720static int intel_gen2_queue_flip(struct drm_device *dev,
11721 struct drm_crtc *crtc,
11722 struct drm_framebuffer *fb,
11723 struct drm_i915_gem_object *obj,
11724 struct drm_i915_gem_request *req,
11725 uint32_t flags)
11726{
Chris Wilson7e37f882016-08-02 22:50:21 +010011727 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011728 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11729 u32 flip_mask;
11730 int ret;
11731
11732 ret = intel_ring_begin(req, 6);
11733 if (ret)
11734 return ret;
11735
11736 /* Can't queue multiple flips, so wait for the previous
11737 * one to finish before executing the next.
11738 */
11739 if (intel_crtc->plane)
11740 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11741 else
11742 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011743 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11744 intel_ring_emit(ring, MI_NOOP);
11745 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011746 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011747 intel_ring_emit(ring, fb->pitches[0]);
11748 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11749 intel_ring_emit(ring, 0); /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011750
11751 return 0;
11752}
11753
11754static int intel_gen3_queue_flip(struct drm_device *dev,
11755 struct drm_crtc *crtc,
11756 struct drm_framebuffer *fb,
11757 struct drm_i915_gem_object *obj,
11758 struct drm_i915_gem_request *req,
11759 uint32_t flags)
11760{
Chris Wilson7e37f882016-08-02 22:50:21 +010011761 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011762 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11763 u32 flip_mask;
11764 int ret;
11765
11766 ret = intel_ring_begin(req, 6);
11767 if (ret)
11768 return ret;
11769
11770 if (intel_crtc->plane)
11771 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11772 else
11773 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011774 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11775 intel_ring_emit(ring, MI_NOOP);
11776 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011777 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011778 intel_ring_emit(ring, fb->pitches[0]);
11779 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11780 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011781
11782 return 0;
11783}
11784
11785static int intel_gen4_queue_flip(struct drm_device *dev,
11786 struct drm_crtc *crtc,
11787 struct drm_framebuffer *fb,
11788 struct drm_i915_gem_object *obj,
11789 struct drm_i915_gem_request *req,
11790 uint32_t flags)
11791{
Chris Wilson7e37f882016-08-02 22:50:21 +010011792 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011793 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011794 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11795 uint32_t pf, pipesrc;
11796 int ret;
11797
11798 ret = intel_ring_begin(req, 4);
11799 if (ret)
11800 return ret;
11801
11802 /* i965+ uses the linear or tiled offsets from the
11803 * Display Registers (which do not change across a page-flip)
11804 * so we need only reprogram the base address.
11805 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011806 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011807 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011808 intel_ring_emit(ring, fb->pitches[0]);
11809 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset |
Ville Syrjäläbae781b2016-11-16 13:33:16 +020011810 intel_fb_modifier_to_tiling(fb->modifier));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011811
11812 /* XXX Enabling the panel-fitter across page-flip is so far
11813 * untested on non-native modes, so ignore it for now.
11814 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11815 */
11816 pf = 0;
11817 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011818 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011819
11820 return 0;
11821}
11822
11823static int intel_gen6_queue_flip(struct drm_device *dev,
11824 struct drm_crtc *crtc,
11825 struct drm_framebuffer *fb,
11826 struct drm_i915_gem_object *obj,
11827 struct drm_i915_gem_request *req,
11828 uint32_t flags)
11829{
Chris Wilson7e37f882016-08-02 22:50:21 +010011830 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011831 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011832 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11833 uint32_t pf, pipesrc;
11834 int ret;
11835
11836 ret = intel_ring_begin(req, 4);
11837 if (ret)
11838 return ret;
11839
Chris Wilsonb5321f32016-08-02 22:50:18 +010011840 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011841 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011842 intel_ring_emit(ring, fb->pitches[0] |
Ville Syrjäläbae781b2016-11-16 13:33:16 +020011843 intel_fb_modifier_to_tiling(fb->modifier));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011844 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011845
11846 /* Contrary to the suggestions in the documentation,
11847 * "Enable Panel Fitter" does not seem to be required when page
11848 * flipping with a non-native mode, and worse causes a normal
11849 * modeset to fail.
11850 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11851 */
11852 pf = 0;
11853 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011854 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011855
11856 return 0;
11857}
11858
11859static int intel_gen7_queue_flip(struct drm_device *dev,
11860 struct drm_crtc *crtc,
11861 struct drm_framebuffer *fb,
11862 struct drm_i915_gem_object *obj,
11863 struct drm_i915_gem_request *req,
11864 uint32_t flags)
11865{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011866 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson7e37f882016-08-02 22:50:21 +010011867 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011868 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11869 uint32_t plane_bit = 0;
11870 int len, ret;
11871
11872 switch (intel_crtc->plane) {
11873 case PLANE_A:
11874 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11875 break;
11876 case PLANE_B:
11877 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11878 break;
11879 case PLANE_C:
11880 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11881 break;
11882 default:
11883 WARN_ONCE(1, "unknown plane in flip command\n");
11884 return -ENODEV;
11885 }
11886
11887 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011888 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020011889 len += 6;
11890 /*
11891 * On Gen 8, SRM is now taking an extra dword to accommodate
11892 * 48bits addresses, and we need a NOOP for the batch size to
11893 * stay even.
11894 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011895 if (IS_GEN8(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011896 len += 2;
11897 }
11898
11899 /*
11900 * BSpec MI_DISPLAY_FLIP for IVB:
11901 * "The full packet must be contained within the same cache line."
11902 *
11903 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11904 * cacheline, if we ever start emitting more commands before
11905 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11906 * then do the cacheline alignment, and finally emit the
11907 * MI_DISPLAY_FLIP.
11908 */
11909 ret = intel_ring_cacheline_align(req);
11910 if (ret)
11911 return ret;
11912
11913 ret = intel_ring_begin(req, len);
11914 if (ret)
11915 return ret;
11916
11917 /* Unmask the flip-done completion message. Note that the bspec says that
11918 * we should do this for both the BCS and RCS, and that we must not unmask
11919 * more than one flip event at any time (or ensure that one flip message
11920 * can be sent by waiting for flip-done prior to queueing new flips).
11921 * Experimentation says that BCS works despite DERRMR masking all
11922 * flip-done completion events and that unmasking all planes at once
11923 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11924 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11925 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011926 if (req->engine->id == RCS) {
11927 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11928 intel_ring_emit_reg(ring, DERRMR);
11929 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011930 DERRMR_PIPEB_PRI_FLIP_DONE |
11931 DERRMR_PIPEC_PRI_FLIP_DONE));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011932 if (IS_GEN8(dev_priv))
Chris Wilsonb5321f32016-08-02 22:50:18 +010011933 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011934 MI_SRM_LRM_GLOBAL_GTT);
11935 else
Chris Wilsonb5321f32016-08-02 22:50:18 +010011936 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011937 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonb5321f32016-08-02 22:50:18 +010011938 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonbde13eb2016-08-15 10:49:07 +010011939 intel_ring_emit(ring,
11940 i915_ggtt_offset(req->engine->scratch) + 256);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011941 if (IS_GEN8(dev_priv)) {
Chris Wilsonb5321f32016-08-02 22:50:18 +010011942 intel_ring_emit(ring, 0);
11943 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011944 }
11945 }
11946
Chris Wilsonb5321f32016-08-02 22:50:18 +010011947 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011948 intel_ring_emit(ring, fb->pitches[0] |
Ville Syrjäläbae781b2016-11-16 13:33:16 +020011949 intel_fb_modifier_to_tiling(fb->modifier));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011950 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11951 intel_ring_emit(ring, (MI_NOOP));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011952
11953 return 0;
11954}
11955
11956static bool use_mmio_flip(struct intel_engine_cs *engine,
11957 struct drm_i915_gem_object *obj)
11958{
11959 /*
11960 * This is not being used for older platforms, because
11961 * non-availability of flip done interrupt forces us to use
11962 * CS flips. Older platforms derive flip done using some clever
11963 * tricks involving the flip_pending status bits and vblank irqs.
11964 * So using MMIO flips there would disrupt this mechanism.
11965 */
11966
11967 if (engine == NULL)
11968 return true;
11969
11970 if (INTEL_GEN(engine->i915) < 5)
11971 return false;
11972
11973 if (i915.use_mmio_flip < 0)
11974 return false;
11975 else if (i915.use_mmio_flip > 0)
11976 return true;
11977 else if (i915.enable_execlists)
11978 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011979
Chris Wilsond07f0e52016-10-28 13:58:44 +010011980 return engine != i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011981}
11982
11983static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11984 unsigned int rotation,
11985 struct intel_flip_work *work)
11986{
11987 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011988 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011989 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
11990 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020011991 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011992
11993 ctl = I915_READ(PLANE_CTL(pipe, 0));
11994 ctl &= ~PLANE_CTL_TILED_MASK;
Ville Syrjäläbae781b2016-11-16 13:33:16 +020011995 switch (fb->modifier) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020011996 case DRM_FORMAT_MOD_NONE:
11997 break;
11998 case I915_FORMAT_MOD_X_TILED:
11999 ctl |= PLANE_CTL_TILED_X;
12000 break;
12001 case I915_FORMAT_MOD_Y_TILED:
12002 ctl |= PLANE_CTL_TILED_Y;
12003 break;
12004 case I915_FORMAT_MOD_Yf_TILED:
12005 ctl |= PLANE_CTL_TILED_YF;
12006 break;
12007 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012008 MISSING_CASE(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012009 }
12010
12011 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020012012 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
12013 * PLANE_SURF updates, the update is then guaranteed to be atomic.
12014 */
12015 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
12016 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
12017
12018 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
12019 POSTING_READ(PLANE_SURF(pipe, 0));
12020}
12021
12022static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
12023 struct intel_flip_work *work)
12024{
12025 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012026 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012027 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012028 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
12029 u32 dspcntr;
12030
12031 dspcntr = I915_READ(reg);
12032
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012033 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012034 dspcntr |= DISPPLANE_TILED;
12035 else
12036 dspcntr &= ~DISPPLANE_TILED;
12037
12038 I915_WRITE(reg, dspcntr);
12039
12040 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
12041 POSTING_READ(DSPSURF(intel_crtc->plane));
12042}
12043
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012044static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000012045{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012046 struct intel_flip_work *work =
12047 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012048 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
12049 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
12050 struct intel_framebuffer *intel_fb =
12051 to_intel_framebuffer(crtc->base.primary->fb);
12052 struct drm_i915_gem_object *obj = intel_fb->obj;
12053
Chris Wilsond07f0e52016-10-28 13:58:44 +010012054 WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012055
12056 intel_pipe_update_start(crtc);
12057
12058 if (INTEL_GEN(dev_priv) >= 9)
12059 skl_do_mmio_flip(crtc, work->rotation, work);
12060 else
12061 /* use_mmio_flip() retricts MMIO flips to ilk+ */
12062 ilk_do_mmio_flip(crtc, work);
12063
12064 intel_pipe_update_end(crtc, work);
12065}
12066
12067static int intel_default_queue_flip(struct drm_device *dev,
12068 struct drm_crtc *crtc,
12069 struct drm_framebuffer *fb,
12070 struct drm_i915_gem_object *obj,
12071 struct drm_i915_gem_request *req,
12072 uint32_t flags)
12073{
12074 return -ENODEV;
12075}
12076
12077static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
12078 struct intel_crtc *intel_crtc,
12079 struct intel_flip_work *work)
12080{
12081 u32 addr, vblank;
12082
12083 if (!atomic_read(&work->pending))
12084 return false;
12085
12086 smp_rmb();
12087
12088 vblank = intel_crtc_get_vblank_counter(intel_crtc);
12089 if (work->flip_ready_vblank == 0) {
12090 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010012091 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020012092 return false;
12093
12094 work->flip_ready_vblank = vblank;
12095 }
12096
12097 if (vblank - work->flip_ready_vblank < 3)
12098 return false;
12099
12100 /* Potential stall - if we see that the flip has happened,
12101 * assume a missed interrupt. */
12102 if (INTEL_GEN(dev_priv) >= 4)
12103 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
12104 else
12105 addr = I915_READ(DSPADDR(intel_crtc->plane));
12106
12107 /* There is a potential issue here with a false positive after a flip
12108 * to the same address. We could address this by checking for a
12109 * non-incrementing frame counter.
12110 */
12111 return addr == work->gtt_offset;
12112}
12113
12114void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
12115{
Chris Wilson91c8a322016-07-05 10:40:23 +010012116 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020012117 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012118 struct intel_flip_work *work;
12119
12120 WARN_ON(!in_interrupt());
12121
12122 if (crtc == NULL)
12123 return;
12124
12125 spin_lock(&dev->event_lock);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012126 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012127
12128 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012129 __pageflip_stall_check_cs(dev_priv, crtc, work)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012130 WARN_ONCE(1,
12131 "Kicking stuck page flip: queued at %d, now %d\n",
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012132 work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
12133 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012134 work = NULL;
12135 }
12136
12137 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012138 intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012139 intel_queue_rps_boost_for_request(work->flip_queued_req);
12140 spin_unlock(&dev->event_lock);
12141}
12142
12143static int intel_crtc_page_flip(struct drm_crtc *crtc,
12144 struct drm_framebuffer *fb,
12145 struct drm_pending_vblank_event *event,
12146 uint32_t page_flip_flags)
12147{
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012148 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012149 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012150 struct drm_framebuffer *old_fb = crtc->primary->fb;
12151 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12153 struct drm_plane *primary = crtc->primary;
12154 enum pipe pipe = intel_crtc->pipe;
12155 struct intel_flip_work *work;
12156 struct intel_engine_cs *engine;
12157 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010012158 struct drm_i915_gem_request *request;
Chris Wilson058d88c2016-08-15 10:49:06 +010012159 struct i915_vma *vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012160 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053012161
Daniel Vetter5a21b662016-05-24 17:13:53 +020012162 /*
12163 * drm_mode_page_flip_ioctl() should already catch this, but double
12164 * check to be safe. In the future we may enable pageflipping from
12165 * a disabled primary plane.
12166 */
12167 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
12168 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012169
Daniel Vetter5a21b662016-05-24 17:13:53 +020012170 /* Can't change pixel format via MI display flips. */
Ville Syrjälädbd4d572016-11-18 21:53:10 +020012171 if (fb->format != crtc->primary->fb->format)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012172 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012173
Daniel Vetter5a21b662016-05-24 17:13:53 +020012174 /*
12175 * TILEOFF/LINOFF registers can't be changed via MI display flips.
12176 * Note that pitch changes could also affect these register.
12177 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012178 if (INTEL_GEN(dev_priv) > 3 &&
Daniel Vetter5a21b662016-05-24 17:13:53 +020012179 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
12180 fb->pitches[0] != crtc->primary->fb->pitches[0]))
12181 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012182
Daniel Vetter5a21b662016-05-24 17:13:53 +020012183 if (i915_terminally_wedged(&dev_priv->gpu_error))
12184 goto out_hang;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012185
Daniel Vetter5a21b662016-05-24 17:13:53 +020012186 work = kzalloc(sizeof(*work), GFP_KERNEL);
12187 if (work == NULL)
12188 return -ENOMEM;
12189
12190 work->event = event;
12191 work->crtc = crtc;
12192 work->old_fb = old_fb;
12193 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053012194
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012195 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012196 if (ret)
12197 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012198
Daniel Vetter5a21b662016-05-24 17:13:53 +020012199 /* We borrow the event spin lock for protecting flip_work */
12200 spin_lock_irq(&dev->event_lock);
12201 if (intel_crtc->flip_work) {
12202 /* Before declaring the flip queue wedged, check if
12203 * the hardware completed the operation behind our backs.
12204 */
12205 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
12206 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
12207 page_flip_completed(intel_crtc);
12208 } else {
12209 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
12210 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012211
Daniel Vetter5a21b662016-05-24 17:13:53 +020012212 drm_crtc_vblank_put(crtc);
12213 kfree(work);
12214 return -EBUSY;
12215 }
12216 }
12217 intel_crtc->flip_work = work;
12218 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080012219
Daniel Vetter5a21b662016-05-24 17:13:53 +020012220 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
12221 flush_workqueue(dev_priv->wq);
12222
12223 /* Reference the objects for the scheduled work. */
12224 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012225
12226 crtc->primary->fb = fb;
12227 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020012228
Chris Wilson25dc5562016-07-20 13:31:52 +010012229 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012230
12231 ret = i915_mutex_lock_interruptible(dev);
12232 if (ret)
12233 goto cleanup;
12234
Chris Wilson8af29b02016-09-09 14:11:47 +010012235 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
12236 if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012237 ret = -EIO;
Matthew Auldddbb2712016-11-28 10:36:48 +000012238 goto unlock;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012239 }
12240
12241 atomic_inc(&intel_crtc->unpin_work_count);
12242
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012243 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020012244 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
12245
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010012246 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053012247 engine = dev_priv->engine[BCS];
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012248 if (fb->modifier != old_fb->modifier)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012249 /* vlv: DISPLAY_FLIP fails to change tiling */
12250 engine = NULL;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010012251 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053012252 engine = dev_priv->engine[BCS];
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012253 } else if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsond07f0e52016-10-28 13:58:44 +010012254 engine = i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012255 if (engine == NULL || engine->id != RCS)
Akash Goel3b3f1652016-10-13 22:44:48 +053012256 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012257 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +053012258 engine = dev_priv->engine[RCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012259 }
12260
12261 mmio_flip = use_mmio_flip(engine, obj);
12262
Chris Wilson058d88c2016-08-15 10:49:06 +010012263 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
12264 if (IS_ERR(vma)) {
12265 ret = PTR_ERR(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012266 goto cleanup_pending;
Chris Wilson058d88c2016-08-15 10:49:06 +010012267 }
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012268
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012269 work->old_vma = to_intel_plane_state(primary->state)->vma;
12270 to_intel_plane_state(primary->state)->vma = vma;
12271
12272 work->gtt_offset = i915_ggtt_offset(vma) + intel_crtc->dspaddr_offset;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012273 work->rotation = crtc->primary->state->rotation;
12274
Paulo Zanoni1f0613162016-08-17 16:41:44 -030012275 /*
12276 * There's the potential that the next frame will not be compatible with
12277 * FBC, so we want to call pre_update() before the actual page flip.
12278 * The problem is that pre_update() caches some information about the fb
12279 * object, so we want to do this only after the object is pinned. Let's
12280 * be on the safe side and do this immediately before scheduling the
12281 * flip.
12282 */
12283 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
12284 to_intel_plane_state(primary->state));
12285
Daniel Vetter5a21b662016-05-24 17:13:53 +020012286 if (mmio_flip) {
12287 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
Imre Deak6277c8d2016-09-20 14:58:19 +030012288 queue_work(system_unbound_wq, &work->mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012289 } else {
Chris Wilsone8a9c582016-12-18 15:37:20 +000012290 request = i915_gem_request_alloc(engine,
12291 dev_priv->kernel_context);
Chris Wilson8e637172016-08-02 22:50:26 +010012292 if (IS_ERR(request)) {
12293 ret = PTR_ERR(request);
12294 goto cleanup_unpin;
12295 }
12296
Chris Wilsona2bc4692016-09-09 14:11:56 +010012297 ret = i915_gem_request_await_object(request, obj, false);
Chris Wilson8e637172016-08-02 22:50:26 +010012298 if (ret)
12299 goto cleanup_request;
12300
Daniel Vetter5a21b662016-05-24 17:13:53 +020012301 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
12302 page_flip_flags);
12303 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010012304 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012305
12306 intel_mark_page_flip_active(intel_crtc, work);
12307
Chris Wilson8e637172016-08-02 22:50:26 +010012308 work->flip_queued_req = i915_gem_request_get(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012309 i915_add_request_no_flush(request);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012310 }
12311
Chris Wilson92117f02016-11-28 14:36:48 +000012312 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012313 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
12314 to_intel_plane(primary)->frontbuffer_bit);
12315 mutex_unlock(&dev->struct_mutex);
12316
Chris Wilson5748b6a2016-08-04 16:32:38 +010012317 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012318 to_intel_plane(primary)->frontbuffer_bit);
12319
12320 trace_i915_flip_request(intel_crtc->plane, obj);
12321
12322 return 0;
12323
Chris Wilson8e637172016-08-02 22:50:26 +010012324cleanup_request:
12325 i915_add_request_no_flush(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012326cleanup_unpin:
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012327 to_intel_plane_state(primary->state)->vma = work->old_vma;
12328 intel_unpin_fb_vma(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012329cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020012330 atomic_dec(&intel_crtc->unpin_work_count);
Matthew Auldddbb2712016-11-28 10:36:48 +000012331unlock:
Daniel Vetter5a21b662016-05-24 17:13:53 +020012332 mutex_unlock(&dev->struct_mutex);
12333cleanup:
12334 crtc->primary->fb = old_fb;
12335 update_state_fb(crtc->primary);
12336
Chris Wilsonf0cd5182016-10-28 13:58:43 +010012337 i915_gem_object_put(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012338 drm_framebuffer_unreference(work->old_fb);
12339
12340 spin_lock_irq(&dev->event_lock);
12341 intel_crtc->flip_work = NULL;
12342 spin_unlock_irq(&dev->event_lock);
12343
12344 drm_crtc_vblank_put(crtc);
12345free_work:
12346 kfree(work);
12347
12348 if (ret == -EIO) {
12349 struct drm_atomic_state *state;
12350 struct drm_plane_state *plane_state;
12351
12352out_hang:
12353 state = drm_atomic_state_alloc(dev);
12354 if (!state)
12355 return -ENOMEM;
12356 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
12357
12358retry:
12359 plane_state = drm_atomic_get_plane_state(state, primary);
12360 ret = PTR_ERR_OR_ZERO(plane_state);
12361 if (!ret) {
12362 drm_atomic_set_fb_for_plane(plane_state, fb);
12363
12364 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
12365 if (!ret)
12366 ret = drm_atomic_commit(state);
12367 }
12368
12369 if (ret == -EDEADLK) {
12370 drm_modeset_backoff(state->acquire_ctx);
12371 drm_atomic_state_clear(state);
12372 goto retry;
12373 }
12374
Chris Wilson08536952016-10-14 13:18:18 +010012375 drm_atomic_state_put(state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012376
12377 if (ret == 0 && event) {
12378 spin_lock_irq(&dev->event_lock);
12379 drm_crtc_send_vblank_event(crtc, event);
12380 spin_unlock_irq(&dev->event_lock);
12381 }
12382 }
12383 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012384}
12385
Daniel Vetter5a21b662016-05-24 17:13:53 +020012386
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012387/**
12388 * intel_wm_need_update - Check whether watermarks need updating
12389 * @plane: drm plane
12390 * @state: new plane state
12391 *
12392 * Check current plane state versus the new one to determine whether
12393 * watermarks need to be recalculated.
12394 *
12395 * Returns true or false.
12396 */
12397static bool intel_wm_need_update(struct drm_plane *plane,
12398 struct drm_plane_state *state)
12399{
Matt Roperd21fbe82015-09-24 15:53:12 -070012400 struct intel_plane_state *new = to_intel_plane_state(state);
12401 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
12402
12403 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012404 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012405 return true;
12406
12407 if (!cur->base.fb || !new->base.fb)
12408 return false;
12409
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012410 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012411 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012412 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
12413 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
12414 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
12415 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012416 return true;
12417
12418 return false;
12419}
12420
Matt Roperd21fbe82015-09-24 15:53:12 -070012421static bool needs_scaling(struct intel_plane_state *state)
12422{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012423 int src_w = drm_rect_width(&state->base.src) >> 16;
12424 int src_h = drm_rect_height(&state->base.src) >> 16;
12425 int dst_w = drm_rect_width(&state->base.dst);
12426 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070012427
12428 return (src_w != dst_w || src_h != dst_h);
12429}
12430
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012431int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
12432 struct drm_plane_state *plane_state)
12433{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012434 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012435 struct drm_crtc *crtc = crtc_state->crtc;
12436 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12437 struct drm_plane *plane = plane_state->plane;
12438 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080012439 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012440 struct intel_plane_state *old_plane_state =
12441 to_intel_plane_state(plane->state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012442 bool mode_changed = needs_modeset(crtc_state);
12443 bool was_crtc_enabled = crtc->state->active;
12444 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012445 bool turn_off, turn_on, visible, was_visible;
12446 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030012447 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012448
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +010012449 if (INTEL_GEN(dev_priv) >= 9 && plane->type != DRM_PLANE_TYPE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012450 ret = skl_update_scaler_plane(
12451 to_intel_crtc_state(crtc_state),
12452 to_intel_plane_state(plane_state));
12453 if (ret)
12454 return ret;
12455 }
12456
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012457 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010012458 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012459
12460 if (!was_crtc_enabled && WARN_ON(was_visible))
12461 was_visible = false;
12462
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012463 /*
12464 * Visibility is calculated as if the crtc was on, but
12465 * after scaler setup everything depends on it being off
12466 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030012467 *
12468 * FIXME this is wrong for watermarks. Watermarks should also
12469 * be computed as if the pipe would be active. Perhaps move
12470 * per-plane wm computation to the .check_plane() hook, and
12471 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012472 */
12473 if (!is_crtc_enabled)
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010012474 plane_state->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012475
12476 if (!was_visible && !visible)
12477 return 0;
12478
Maarten Lankhorste8861672016-02-24 11:24:26 +010012479 if (fb != old_plane_state->base.fb)
12480 pipe_config->fb_changed = true;
12481
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012482 turn_off = was_visible && (!visible || mode_changed);
12483 turn_on = visible && (!was_visible || mode_changed);
12484
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012485 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjälä78108b72016-05-27 20:59:19 +030012486 intel_crtc->base.base.id,
12487 intel_crtc->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012488 plane->base.id, plane->name,
12489 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012490
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012491 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
12492 plane->base.id, plane->name,
12493 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012494 turn_off, turn_on, mode_changed);
12495
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012496 if (turn_on) {
12497 pipe_config->update_wm_pre = true;
12498
12499 /* must disable cxsr around plane enable/disable */
12500 if (plane->type != DRM_PLANE_TYPE_CURSOR)
12501 pipe_config->disable_cxsr = true;
12502 } else if (turn_off) {
12503 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012504
Ville Syrjälä852eb002015-06-24 22:00:07 +030012505 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010012506 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012507 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012508 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012509 /* FIXME bollocks */
12510 pipe_config->update_wm_pre = true;
12511 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012512 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012513
Matt Ropered4a6a72016-02-23 17:20:13 -080012514 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012515 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012516 INTEL_GEN(dev_priv) < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080012517 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
12518
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070012519 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010012520 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030012521
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012522 /*
12523 * WaCxSRDisabledForSpriteScaling:ivb
12524 *
12525 * cstate->update_wm was already set above, so this flag will
12526 * take effect when we commit and program watermarks.
12527 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010012528 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012529 needs_scaling(to_intel_plane_state(plane_state)) &&
12530 !needs_scaling(old_plane_state))
12531 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012532
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012533 return 0;
12534}
12535
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012536static bool encoders_cloneable(const struct intel_encoder *a,
12537 const struct intel_encoder *b)
12538{
12539 /* masks could be asymmetric, so check both ways */
12540 return a == b || (a->cloneable & (1 << b->type) &&
12541 b->cloneable & (1 << a->type));
12542}
12543
12544static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12545 struct intel_crtc *crtc,
12546 struct intel_encoder *encoder)
12547{
12548 struct intel_encoder *source_encoder;
12549 struct drm_connector *connector;
12550 struct drm_connector_state *connector_state;
12551 int i;
12552
12553 for_each_connector_in_state(state, connector, connector_state, i) {
12554 if (connector_state->crtc != &crtc->base)
12555 continue;
12556
12557 source_encoder =
12558 to_intel_encoder(connector_state->best_encoder);
12559 if (!encoders_cloneable(encoder, source_encoder))
12560 return false;
12561 }
12562
12563 return true;
12564}
12565
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012566static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12567 struct drm_crtc_state *crtc_state)
12568{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012569 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012570 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012571 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012572 struct intel_crtc_state *pipe_config =
12573 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012574 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012575 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012576 bool mode_changed = needs_modeset(crtc_state);
12577
Ville Syrjälä852eb002015-06-24 22:00:07 +030012578 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012579 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012580
Maarten Lankhorstad421372015-06-15 12:33:42 +020012581 if (mode_changed && crtc_state->enable &&
12582 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012583 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012584 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12585 pipe_config);
12586 if (ret)
12587 return ret;
12588 }
12589
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012590 if (crtc_state->color_mgmt_changed) {
12591 ret = intel_color_check(crtc, crtc_state);
12592 if (ret)
12593 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010012594
12595 /*
12596 * Changing color management on Intel hardware is
12597 * handled as part of planes update.
12598 */
12599 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012600 }
12601
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012602 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012603 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010012604 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080012605 if (ret) {
12606 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070012607 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080012608 }
12609 }
12610
12611 if (dev_priv->display.compute_intermediate_wm &&
12612 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12613 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12614 return 0;
12615
12616 /*
12617 * Calculate 'intermediate' watermarks that satisfy both the
12618 * old state and the new state. We can program these
12619 * immediately.
12620 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012621 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080012622 intel_crtc,
12623 pipe_config);
12624 if (ret) {
12625 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
12626 return ret;
12627 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070012628 } else if (dev_priv->display.compute_intermediate_wm) {
12629 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
12630 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012631 }
12632
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012633 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012634 if (mode_changed)
12635 ret = skl_update_scaler_crtc(pipe_config);
12636
12637 if (!ret)
12638 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12639 pipe_config);
12640 }
12641
12642 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012643}
12644
Jani Nikula65b38e02015-04-13 11:26:56 +030012645static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012646 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Daniel Vetter5a21b662016-05-24 17:13:53 +020012647 .atomic_begin = intel_begin_crtc_commit,
12648 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012649 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012650};
12651
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012652static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12653{
12654 struct intel_connector *connector;
12655
12656 for_each_intel_connector(dev, connector) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020012657 if (connector->base.state->crtc)
12658 drm_connector_unreference(&connector->base);
12659
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012660 if (connector->base.encoder) {
12661 connector->base.state->best_encoder =
12662 connector->base.encoder;
12663 connector->base.state->crtc =
12664 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020012665
12666 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012667 } else {
12668 connector->base.state->best_encoder = NULL;
12669 connector->base.state->crtc = NULL;
12670 }
12671 }
12672}
12673
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012674static void
Robin Schroereba905b2014-05-18 02:24:50 +020012675connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012676 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012677{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012678 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012679 int bpp = pipe_config->pipe_bpp;
12680
12681 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012682 connector->base.base.id,
12683 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012684
12685 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012686 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012687 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012688 bpp, info->bpc * 3);
12689 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012690 }
12691
Mario Kleiner196f9542016-07-06 12:05:45 +020012692 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012693 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020012694 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12695 bpp);
12696 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012697 }
12698}
12699
12700static int
12701compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012702 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012703{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012704 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012705 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012706 struct drm_connector *connector;
12707 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012708 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012709
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012710 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
12711 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012712 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012713 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012714 bpp = 12*3;
12715 else
12716 bpp = 8*3;
12717
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012718
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012719 pipe_config->pipe_bpp = bpp;
12720
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012721 state = pipe_config->base.state;
12722
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012723 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012724 for_each_connector_in_state(state, connector, connector_state, i) {
12725 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012726 continue;
12727
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012728 connected_sink_compute_bpp(to_intel_connector(connector),
12729 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012730 }
12731
12732 return bpp;
12733}
12734
Daniel Vetter644db712013-09-19 14:53:58 +020012735static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12736{
12737 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12738 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012739 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012740 mode->crtc_hdisplay, mode->crtc_hsync_start,
12741 mode->crtc_hsync_end, mode->crtc_htotal,
12742 mode->crtc_vdisplay, mode->crtc_vsync_start,
12743 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12744}
12745
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012746static inline void
12747intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000012748 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012749{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000012750 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12751 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012752 m_n->gmch_m, m_n->gmch_n,
12753 m_n->link_m, m_n->link_n, m_n->tu);
12754}
12755
Daniel Vetterc0b03412013-05-28 12:05:54 +020012756static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012757 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012758 const char *context)
12759{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012760 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012761 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012762 struct drm_plane *plane;
12763 struct intel_plane *intel_plane;
12764 struct intel_plane_state *state;
12765 struct drm_framebuffer *fb;
12766
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000012767 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
12768 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012769
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000012770 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
12771 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020012772 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000012773
12774 if (pipe_config->has_pch_encoder)
12775 intel_dump_m_n_config(pipe_config, "fdi",
12776 pipe_config->fdi_lanes,
12777 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012778
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012779 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000012780 intel_dump_m_n_config(pipe_config, "dp m_n",
12781 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000012782 if (pipe_config->has_drrs)
12783 intel_dump_m_n_config(pipe_config, "dp m2_n2",
12784 pipe_config->lane_count,
12785 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012786 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012787
Daniel Vetter55072d12014-11-20 16:10:28 +010012788 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000012789 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010012790
Daniel Vetterc0b03412013-05-28 12:05:54 +020012791 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012792 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012793 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012794 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12795 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000012796 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d\n",
12797 pipe_config->port_clock,
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012798 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000012799
12800 if (INTEL_GEN(dev_priv) >= 9)
12801 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12802 crtc->num_scalers,
12803 pipe_config->scaler_state.scaler_users,
12804 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000012805
12806 if (HAS_GMCH_DISPLAY(dev_priv))
12807 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12808 pipe_config->gmch_pfit.control,
12809 pipe_config->gmch_pfit.pgm_ratios,
12810 pipe_config->gmch_pfit.lvds_border_bits);
12811 else
12812 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
12813 pipe_config->pch_pfit.pos,
12814 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000012815 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000012816
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000012817 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
12818 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012819
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020012820 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012821
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012822 DRM_DEBUG_KMS("planes on this crtc\n");
12823 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000012824 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012825 intel_plane = to_intel_plane(plane);
12826 if (intel_plane->pipe != crtc->pipe)
12827 continue;
12828
12829 state = to_intel_plane_state(plane->state);
12830 fb = state->base.fb;
12831 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012832 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
12833 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012834 continue;
12835 }
12836
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000012837 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
12838 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000012839 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020012840 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000012841 if (INTEL_GEN(dev_priv) >= 9)
12842 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
12843 state->scaler_id,
12844 state->base.src.x1 >> 16,
12845 state->base.src.y1 >> 16,
12846 drm_rect_width(&state->base.src) >> 16,
12847 drm_rect_height(&state->base.src) >> 16,
12848 state->base.dst.x1, state->base.dst.y1,
12849 drm_rect_width(&state->base.dst),
12850 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012851 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012852}
12853
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012854static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012855{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012856 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012857 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012858 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012859 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012860
12861 /*
12862 * Walk the connector list instead of the encoder
12863 * list to detect the problem on ddi platforms
12864 * where there's just one encoder per digital port.
12865 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012866 drm_for_each_connector(connector, dev) {
12867 struct drm_connector_state *connector_state;
12868 struct intel_encoder *encoder;
12869
12870 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12871 if (!connector_state)
12872 connector_state = connector->state;
12873
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012874 if (!connector_state->best_encoder)
12875 continue;
12876
12877 encoder = to_intel_encoder(connector_state->best_encoder);
12878
12879 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012880
12881 switch (encoder->type) {
12882 unsigned int port_mask;
12883 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012884 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012885 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030012886 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012887 case INTEL_OUTPUT_HDMI:
12888 case INTEL_OUTPUT_EDP:
12889 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12890
12891 /* the same port mustn't appear more than once */
12892 if (used_ports & port_mask)
12893 return false;
12894
12895 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012896 break;
12897 case INTEL_OUTPUT_DP_MST:
12898 used_mst_ports |=
12899 1 << enc_to_mst(&encoder->base)->primary->port;
12900 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012901 default:
12902 break;
12903 }
12904 }
12905
Ville Syrjälä477321e2016-07-28 17:50:40 +030012906 /* can't mix MST and SST/HDMI on the same port */
12907 if (used_ports & used_mst_ports)
12908 return false;
12909
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012910 return true;
12911}
12912
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012913static void
12914clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12915{
12916 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012917 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012918 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012919 struct intel_shared_dpll *shared_dpll;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012920 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012921
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012922 /* FIXME: before the switch to atomic started, a new pipe_config was
12923 * kzalloc'd. Code that depends on any field being zero should be
12924 * fixed, so that the crtc_state can be safely duplicated. For now,
12925 * only fields that are know to not cause problems are preserved. */
12926
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012927 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012928 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012929 shared_dpll = crtc_state->shared_dpll;
12930 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012931 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012932
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012933 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012934
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012935 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012936 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012937 crtc_state->shared_dpll = shared_dpll;
12938 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012939 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012940}
12941
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012942static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012943intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012944 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012945{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012946 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012947 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012948 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012949 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012950 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012951 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012952 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012953
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012954 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012955
Daniel Vettere143a212013-07-04 12:01:15 +020012956 pipe_config->cpu_transcoder =
12957 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012958
Imre Deak2960bc92013-07-30 13:36:32 +030012959 /*
12960 * Sanitize sync polarity flags based on requested ones. If neither
12961 * positive or negative polarity is requested, treat this as meaning
12962 * negative polarity.
12963 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012964 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012965 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012966 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012967
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012968 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012969 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012970 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012971
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012972 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12973 pipe_config);
12974 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012975 goto fail;
12976
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012977 /*
12978 * Determine the real pipe dimensions. Note that stereo modes can
12979 * increase the actual pipe size due to the frame doubling and
12980 * insertion of additional space for blanks between the frame. This
12981 * is stored in the crtc timings. We use the requested mode to do this
12982 * computation to clearly distinguish it from the adjusted mode, which
12983 * can be changed by the connectors in the below retry loop.
12984 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010012985 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012986 &pipe_config->pipe_src_w,
12987 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012988
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012989 for_each_connector_in_state(state, connector, connector_state, i) {
12990 if (connector_state->crtc != crtc)
12991 continue;
12992
12993 encoder = to_intel_encoder(connector_state->best_encoder);
12994
Ville Syrjäläe25148d2016-06-22 21:57:09 +030012995 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
12996 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
12997 goto fail;
12998 }
12999
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013000 /*
13001 * Determine output_types before calling the .compute_config()
13002 * hooks so that the hooks can use this information safely.
13003 */
13004 pipe_config->output_types |= 1 << encoder->type;
13005 }
13006
Daniel Vettere29c22c2013-02-21 00:00:16 +010013007encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020013008 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020013009 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020013010 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013011
Daniel Vetter135c81b2013-07-21 21:37:09 +020013012 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013013 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
13014 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020013015
Daniel Vetter7758a112012-07-08 19:40:39 +020013016 /* Pass our mode to the connectors and the CRTC to give them a chance to
13017 * adjust it according to limitations or connector properties, and also
13018 * a chance to reject the mode entirely.
13019 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030013020 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020013021 if (connector_state->crtc != crtc)
13022 continue;
13023
13024 encoder = to_intel_encoder(connector_state->best_encoder);
13025
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020013026 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020013027 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020013028 goto fail;
13029 }
13030 }
13031
Daniel Vetterff9a6752013-06-01 17:16:21 +020013032 /* Set default port clock if not overwritten by the encoder. Needs to be
13033 * done afterwards in case the encoder adjusts the mode. */
13034 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013035 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010013036 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013037
Daniel Vettera43f6e02013-06-07 23:10:32 +020013038 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010013039 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020013040 DRM_DEBUG_KMS("CRTC fixup failed\n");
13041 goto fail;
13042 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010013043
13044 if (ret == RETRY) {
13045 if (WARN(!retry, "loop in pipe configuration computation\n")) {
13046 ret = -EINVAL;
13047 goto fail;
13048 }
13049
13050 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
13051 retry = false;
13052 goto encoder_retry;
13053 }
13054
Daniel Vettere8fa4272015-08-12 11:43:34 +020013055 /* Dithering seems to not pass-through bits correctly when it should, so
13056 * only enable it on 6bpc panels. */
13057 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020013058 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020013059 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010013060
Daniel Vetter7758a112012-07-08 19:40:39 +020013061fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030013062 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020013063}
13064
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013065static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013066intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013067{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013068 struct drm_crtc *crtc;
13069 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020013070 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020013071
Ville Syrjälä76688512014-01-10 11:28:06 +020013072 /* Double check state. */
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020013073 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020013074 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020013075
13076 /* Update hwmode for vblank functions */
13077 if (crtc->state->active)
13078 crtc->hwmode = crtc->state->adjusted_mode;
13079 else
13080 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020013081
13082 /*
13083 * Update legacy state to satisfy fbc code. This can
13084 * be removed when fbc uses the atomic state.
13085 */
13086 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
13087 struct drm_plane_state *plane_state = crtc->primary->state;
13088
13089 crtc->primary->fb = plane_state->fb;
13090 crtc->x = plane_state->src_x >> 16;
13091 crtc->y = plane_state->src_y >> 16;
13092 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013093 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013094}
13095
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013096static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013097{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013098 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013099
13100 if (clock1 == clock2)
13101 return true;
13102
13103 if (!clock1 || !clock2)
13104 return false;
13105
13106 diff = abs(clock1 - clock2);
13107
13108 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
13109 return true;
13110
13111 return false;
13112}
13113
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013114static bool
13115intel_compare_m_n(unsigned int m, unsigned int n,
13116 unsigned int m2, unsigned int n2,
13117 bool exact)
13118{
13119 if (m == m2 && n == n2)
13120 return true;
13121
13122 if (exact || !m || !n || !m2 || !n2)
13123 return false;
13124
13125 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
13126
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013127 if (n > n2) {
13128 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013129 m2 <<= 1;
13130 n2 <<= 1;
13131 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013132 } else if (n < n2) {
13133 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013134 m <<= 1;
13135 n <<= 1;
13136 }
13137 }
13138
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013139 if (n != n2)
13140 return false;
13141
13142 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013143}
13144
13145static bool
13146intel_compare_link_m_n(const struct intel_link_m_n *m_n,
13147 struct intel_link_m_n *m2_n2,
13148 bool adjust)
13149{
13150 if (m_n->tu == m2_n2->tu &&
13151 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
13152 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
13153 intel_compare_m_n(m_n->link_m, m_n->link_n,
13154 m2_n2->link_m, m2_n2->link_n, !adjust)) {
13155 if (adjust)
13156 *m2_n2 = *m_n;
13157
13158 return true;
13159 }
13160
13161 return false;
13162}
13163
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013164static void __printf(3, 4)
13165pipe_config_err(bool adjust, const char *name, const char *format, ...)
13166{
13167 char *level;
13168 unsigned int category;
13169 struct va_format vaf;
13170 va_list args;
13171
13172 if (adjust) {
13173 level = KERN_DEBUG;
13174 category = DRM_UT_KMS;
13175 } else {
13176 level = KERN_ERR;
13177 category = DRM_UT_NONE;
13178 }
13179
13180 va_start(args, format);
13181 vaf.fmt = format;
13182 vaf.va = &args;
13183
13184 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
13185
13186 va_end(args);
13187}
13188
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013189static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013190intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013191 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013192 struct intel_crtc_state *pipe_config,
13193 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013194{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013195 bool ret = true;
13196
Daniel Vetter66e985c2013-06-05 13:34:20 +020013197#define PIPE_CONF_CHECK_X(name) \
13198 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013199 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013200 "(expected 0x%08x, found 0x%08x)\n", \
13201 current_config->name, \
13202 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013203 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013204 }
13205
Daniel Vetter08a24032013-04-19 11:25:34 +020013206#define PIPE_CONF_CHECK_I(name) \
13207 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013208 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020013209 "(expected %i, found %i)\n", \
13210 current_config->name, \
13211 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013212 ret = false; \
13213 }
13214
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013215#define PIPE_CONF_CHECK_P(name) \
13216 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013217 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013218 "(expected %p, found %p)\n", \
13219 current_config->name, \
13220 pipe_config->name); \
13221 ret = false; \
13222 }
13223
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013224#define PIPE_CONF_CHECK_M_N(name) \
13225 if (!intel_compare_link_m_n(&current_config->name, \
13226 &pipe_config->name,\
13227 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013228 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013229 "(expected tu %i gmch %i/%i link %i/%i, " \
13230 "found tu %i, gmch %i/%i link %i/%i)\n", \
13231 current_config->name.tu, \
13232 current_config->name.gmch_m, \
13233 current_config->name.gmch_n, \
13234 current_config->name.link_m, \
13235 current_config->name.link_n, \
13236 pipe_config->name.tu, \
13237 pipe_config->name.gmch_m, \
13238 pipe_config->name.gmch_n, \
13239 pipe_config->name.link_m, \
13240 pipe_config->name.link_n); \
13241 ret = false; \
13242 }
13243
Daniel Vetter55c561a2016-03-30 11:34:36 +020013244/* This is required for BDW+ where there is only one set of registers for
13245 * switching between high and low RR.
13246 * This macro can be used whenever a comparison has to be made between one
13247 * hw state and multiple sw state variables.
13248 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013249#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
13250 if (!intel_compare_link_m_n(&current_config->name, \
13251 &pipe_config->name, adjust) && \
13252 !intel_compare_link_m_n(&current_config->alt_name, \
13253 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013254 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013255 "(expected tu %i gmch %i/%i link %i/%i, " \
13256 "or tu %i gmch %i/%i link %i/%i, " \
13257 "found tu %i, gmch %i/%i link %i/%i)\n", \
13258 current_config->name.tu, \
13259 current_config->name.gmch_m, \
13260 current_config->name.gmch_n, \
13261 current_config->name.link_m, \
13262 current_config->name.link_n, \
13263 current_config->alt_name.tu, \
13264 current_config->alt_name.gmch_m, \
13265 current_config->alt_name.gmch_n, \
13266 current_config->alt_name.link_m, \
13267 current_config->alt_name.link_n, \
13268 pipe_config->name.tu, \
13269 pipe_config->name.gmch_m, \
13270 pipe_config->name.gmch_n, \
13271 pipe_config->name.link_m, \
13272 pipe_config->name.link_n); \
13273 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010013274 }
13275
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013276#define PIPE_CONF_CHECK_FLAGS(name, mask) \
13277 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013278 pipe_config_err(adjust, __stringify(name), \
13279 "(%x) (expected %i, found %i)\n", \
13280 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013281 current_config->name & (mask), \
13282 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013283 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013284 }
13285
Ville Syrjälä5e550652013-09-06 23:29:07 +030013286#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
13287 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013288 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013289 "(expected %i, found %i)\n", \
13290 current_config->name, \
13291 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013292 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013293 }
13294
Daniel Vetterbb760062013-06-06 14:55:52 +020013295#define PIPE_CONF_QUIRK(quirk) \
13296 ((current_config->quirks | pipe_config->quirks) & (quirk))
13297
Daniel Vettereccb1402013-05-22 00:50:22 +020013298 PIPE_CONF_CHECK_I(cpu_transcoder);
13299
Daniel Vetter08a24032013-04-19 11:25:34 +020013300 PIPE_CONF_CHECK_I(has_pch_encoder);
13301 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013302 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020013303
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030013304 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030013305 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013306
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013307 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013308 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013309
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013310 if (current_config->has_drrs)
13311 PIPE_CONF_CHECK_M_N(dp_m2_n2);
13312 } else
13313 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030013314
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013315 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020013316
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013317 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
13318 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
13319 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
13320 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
13321 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
13322 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013323
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013324 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
13325 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
13326 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
13327 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
13328 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
13329 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013330
Daniel Vetterc93f54c2013-06-27 19:47:19 +020013331 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020013332 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013333 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013334 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020013335 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080013336 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020013337
Daniel Vetter9ed109a2014-04-24 23:54:52 +020013338 PIPE_CONF_CHECK_I(has_audio);
13339
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013340 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013341 DRM_MODE_FLAG_INTERLACE);
13342
Daniel Vetterbb760062013-06-06 14:55:52 +020013343 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013344 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013345 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013346 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013347 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013348 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013349 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013350 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013351 DRM_MODE_FLAG_NVSYNC);
13352 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013353
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013354 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020013355 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013356 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020013357 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013358 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020013359
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013360 if (!adjust) {
13361 PIPE_CONF_CHECK_I(pipe_src_w);
13362 PIPE_CONF_CHECK_I(pipe_src_h);
13363
13364 PIPE_CONF_CHECK_I(pch_pfit.enabled);
13365 if (current_config->pch_pfit.enabled) {
13366 PIPE_CONF_CHECK_X(pch_pfit.pos);
13367 PIPE_CONF_CHECK_X(pch_pfit.size);
13368 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020013369
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020013370 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
13371 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070013372
Jesse Barnese59150d2014-01-07 13:30:45 -080013373 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013374 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080013375 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030013376
Ville Syrjälä282740f2013-09-04 18:30:03 +030013377 PIPE_CONF_CHECK_I(double_wide);
13378
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013379 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013380 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020013381 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013382 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
13383 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030013384 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010013385 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000013386 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
13387 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
13388 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020013389
Ville Syrjälä47eacba2016-04-12 22:14:35 +030013390 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
13391 PIPE_CONF_CHECK_X(dsi_pll.div);
13392
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013393 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030013394 PIPE_CONF_CHECK_I(pipe_bpp);
13395
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013396 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080013397 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030013398
Daniel Vetter66e985c2013-06-05 13:34:20 +020013399#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020013400#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013401#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013402#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030013403#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020013404#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020013405
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013406 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013407}
13408
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013409static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
13410 const struct intel_crtc_state *pipe_config)
13411{
13412 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020013413 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013414 &pipe_config->fdi_m_n);
13415 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
13416
13417 /*
13418 * FDI already provided one idea for the dotclock.
13419 * Yell if the encoder disagrees.
13420 */
13421 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
13422 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
13423 fdi_dotclock, dotclock);
13424 }
13425}
13426
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013427static void verify_wm_state(struct drm_crtc *crtc,
13428 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000013429{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013430 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000013431 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013432 struct skl_pipe_wm hw_wm, *sw_wm;
13433 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
13434 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013435 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13436 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013437 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000013438
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013439 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000013440 return;
13441
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013442 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020013443 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013444
Damien Lespiau08db6652014-11-04 17:06:52 +000013445 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
13446 sw_ddb = &dev_priv->wm.skl_hw.ddb;
13447
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013448 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070013449 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013450 hw_plane_wm = &hw_wm.planes[plane];
13451 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000013452
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013453 /* Watermarks */
13454 for (level = 0; level <= max_level; level++) {
13455 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13456 &sw_plane_wm->wm[level]))
13457 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000013458
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013459 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13460 pipe_name(pipe), plane + 1, level,
13461 sw_plane_wm->wm[level].plane_en,
13462 sw_plane_wm->wm[level].plane_res_b,
13463 sw_plane_wm->wm[level].plane_res_l,
13464 hw_plane_wm->wm[level].plane_en,
13465 hw_plane_wm->wm[level].plane_res_b,
13466 hw_plane_wm->wm[level].plane_res_l);
13467 }
13468
13469 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13470 &sw_plane_wm->trans_wm)) {
13471 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13472 pipe_name(pipe), plane + 1,
13473 sw_plane_wm->trans_wm.plane_en,
13474 sw_plane_wm->trans_wm.plane_res_b,
13475 sw_plane_wm->trans_wm.plane_res_l,
13476 hw_plane_wm->trans_wm.plane_en,
13477 hw_plane_wm->trans_wm.plane_res_b,
13478 hw_plane_wm->trans_wm.plane_res_l);
13479 }
13480
13481 /* DDB */
13482 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
13483 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
13484
13485 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040013486 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013487 pipe_name(pipe), plane + 1,
13488 sw_ddb_entry->start, sw_ddb_entry->end,
13489 hw_ddb_entry->start, hw_ddb_entry->end);
13490 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013491 }
13492
Lyude27082492016-08-24 07:48:10 +020013493 /*
13494 * cursor
13495 * If the cursor plane isn't active, we may not have updated it's ddb
13496 * allocation. In that case since the ddb allocation will be updated
13497 * once the plane becomes visible, we can skip this check
13498 */
13499 if (intel_crtc->cursor_addr) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013500 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
13501 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013502
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013503 /* Watermarks */
13504 for (level = 0; level <= max_level; level++) {
13505 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13506 &sw_plane_wm->wm[level]))
13507 continue;
13508
13509 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13510 pipe_name(pipe), level,
13511 sw_plane_wm->wm[level].plane_en,
13512 sw_plane_wm->wm[level].plane_res_b,
13513 sw_plane_wm->wm[level].plane_res_l,
13514 hw_plane_wm->wm[level].plane_en,
13515 hw_plane_wm->wm[level].plane_res_b,
13516 hw_plane_wm->wm[level].plane_res_l);
13517 }
13518
13519 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13520 &sw_plane_wm->trans_wm)) {
13521 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13522 pipe_name(pipe),
13523 sw_plane_wm->trans_wm.plane_en,
13524 sw_plane_wm->trans_wm.plane_res_b,
13525 sw_plane_wm->trans_wm.plane_res_l,
13526 hw_plane_wm->trans_wm.plane_en,
13527 hw_plane_wm->trans_wm.plane_res_b,
13528 hw_plane_wm->trans_wm.plane_res_l);
13529 }
13530
13531 /* DDB */
13532 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
13533 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
13534
13535 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040013536 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020013537 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013538 sw_ddb_entry->start, sw_ddb_entry->end,
13539 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020013540 }
Damien Lespiau08db6652014-11-04 17:06:52 +000013541 }
13542}
13543
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013544static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013545verify_connector_state(struct drm_device *dev,
13546 struct drm_atomic_state *state,
13547 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013548{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013549 struct drm_connector *connector;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013550 struct drm_connector_state *old_conn_state;
13551 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013552
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013553 for_each_connector_in_state(state, connector, old_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013554 struct drm_encoder *encoder = connector->encoder;
13555 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013556
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013557 if (state->crtc != crtc)
13558 continue;
13559
Daniel Vetter5a21b662016-05-24 17:13:53 +020013560 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013561
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013562 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013563 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013564 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013565}
13566
13567static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013568verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013569{
13570 struct intel_encoder *encoder;
13571 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013572
Damien Lespiaub2784e12014-08-05 11:29:37 +010013573 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013574 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013575 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013576
13577 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
13578 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013579 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013580
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013581 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013582 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013583 continue;
13584 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013585
13586 I915_STATE_WARN(connector->base.state->crtc !=
13587 encoder->base.crtc,
13588 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013589 }
Dave Airlie0e32b392014-05-02 14:02:48 +100013590
Rob Clarke2c719b2014-12-15 13:56:32 -050013591 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013592 "encoder's enabled state mismatch "
13593 "(expected %i, found %i)\n",
13594 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013595
13596 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013597 bool active;
13598
13599 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013600 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013601 "encoder detached but still enabled on pipe %c.\n",
13602 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013603 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013604 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013605}
13606
13607static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013608verify_crtc_state(struct drm_crtc *crtc,
13609 struct drm_crtc_state *old_crtc_state,
13610 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013611{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013612 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010013613 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013614 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013615 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13616 struct intel_crtc_state *pipe_config, *sw_config;
13617 struct drm_atomic_state *old_state;
13618 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013619
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013620 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020013621 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013622 pipe_config = to_intel_crtc_state(old_crtc_state);
13623 memset(pipe_config, 0, sizeof(*pipe_config));
13624 pipe_config->base.crtc = crtc;
13625 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013626
Ville Syrjälä78108b72016-05-27 20:59:19 +030013627 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013628
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013629 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013630
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013631 /* hw state is inconsistent with the pipe quirk */
13632 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13633 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13634 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013635
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013636 I915_STATE_WARN(new_crtc_state->active != active,
13637 "crtc active state doesn't match with hw state "
13638 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013639
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013640 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
13641 "transitional active state does not match atomic hw state "
13642 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013643
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013644 for_each_encoder_on_crtc(dev, crtc, encoder) {
13645 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013646
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013647 active = encoder->get_hw_state(encoder, &pipe);
13648 I915_STATE_WARN(active != new_crtc_state->active,
13649 "[ENCODER:%i] active %i with crtc active %i\n",
13650 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013651
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013652 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13653 "Encoder connected to wrong pipe %c\n",
13654 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013655
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013656 if (active) {
13657 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013658 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013659 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013660 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013661
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013662 if (!new_crtc_state->active)
13663 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013664
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013665 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013666
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013667 sw_config = to_intel_crtc_state(crtc->state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013668 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013669 pipe_config, false)) {
13670 I915_STATE_WARN(1, "pipe state doesn't match!\n");
13671 intel_dump_pipe_config(intel_crtc, pipe_config,
13672 "[hw state]");
13673 intel_dump_pipe_config(intel_crtc, sw_config,
13674 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013675 }
13676}
13677
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013678static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013679verify_single_dpll_state(struct drm_i915_private *dev_priv,
13680 struct intel_shared_dpll *pll,
13681 struct drm_crtc *crtc,
13682 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013683{
13684 struct intel_dpll_hw_state dpll_hw_state;
13685 unsigned crtc_mask;
13686 bool active;
13687
13688 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13689
13690 DRM_DEBUG_KMS("%s\n", pll->name);
13691
13692 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
13693
13694 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
13695 I915_STATE_WARN(!pll->on && pll->active_mask,
13696 "pll in active use but not on in sw tracking\n");
13697 I915_STATE_WARN(pll->on && !pll->active_mask,
13698 "pll is on but not used by any active crtc\n");
13699 I915_STATE_WARN(pll->on != active,
13700 "pll on state mismatch (expected %i, found %i)\n",
13701 pll->on, active);
13702 }
13703
13704 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020013705 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013706 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020013707 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013708
13709 return;
13710 }
13711
13712 crtc_mask = 1 << drm_crtc_index(crtc);
13713
13714 if (new_state->active)
13715 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13716 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13717 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13718 else
13719 I915_STATE_WARN(pll->active_mask & crtc_mask,
13720 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13721 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13722
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020013723 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013724 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020013725 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013726
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020013727 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013728 &dpll_hw_state,
13729 sizeof(dpll_hw_state)),
13730 "pll hw state mismatch\n");
13731}
13732
13733static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013734verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13735 struct drm_crtc_state *old_crtc_state,
13736 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013737{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013738 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013739 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13740 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13741
13742 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013743 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013744
13745 if (old_state->shared_dpll &&
13746 old_state->shared_dpll != new_state->shared_dpll) {
13747 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13748 struct intel_shared_dpll *pll = old_state->shared_dpll;
13749
13750 I915_STATE_WARN(pll->active_mask & crtc_mask,
13751 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13752 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020013753 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013754 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13755 pipe_name(drm_crtc_index(crtc)));
13756 }
13757}
13758
13759static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013760intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013761 struct drm_atomic_state *state,
13762 struct drm_crtc_state *old_state,
13763 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013764{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013765 if (!needs_modeset(new_state) &&
13766 !to_intel_crtc_state(new_state)->update_pipe)
13767 return;
13768
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013769 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013770 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013771 verify_crtc_state(crtc, old_state, new_state);
13772 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013773}
13774
13775static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013776verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013777{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013778 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013779 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013780
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013781 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013782 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013783}
Daniel Vetter53589012013-06-05 13:34:16 +020013784
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013785static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013786intel_modeset_verify_disabled(struct drm_device *dev,
13787 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013788{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013789 verify_encoder_state(dev);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013790 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013791 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020013792}
13793
Ville Syrjälä80715b22014-05-15 20:23:23 +030013794static void update_scanline_offset(struct intel_crtc *crtc)
13795{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013796 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013797
13798 /*
13799 * The scanline counter increments at the leading edge of hsync.
13800 *
13801 * On most platforms it starts counting from vtotal-1 on the
13802 * first active line. That means the scanline counter value is
13803 * always one less than what we would expect. Ie. just after
13804 * start of vblank, which also occurs at start of hsync (on the
13805 * last active line), the scanline counter will read vblank_start-1.
13806 *
13807 * On gen2 the scanline counter starts counting from 1 instead
13808 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13809 * to keep the value positive), instead of adding one.
13810 *
13811 * On HSW+ the behaviour of the scanline counter depends on the output
13812 * type. For DP ports it behaves like most other platforms, but on HDMI
13813 * there's an extra 1 line difference. So we need to add two instead of
13814 * one to the value.
13815 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013816 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013817 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013818 int vtotal;
13819
Ville Syrjälä124abe02015-09-08 13:40:45 +030013820 vtotal = adjusted_mode->crtc_vtotal;
13821 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013822 vtotal /= 2;
13823
13824 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013825 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030013826 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013827 crtc->scanline_offset = 2;
13828 } else
13829 crtc->scanline_offset = 1;
13830}
13831
Maarten Lankhorstad421372015-06-15 12:33:42 +020013832static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013833{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013834 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013835 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013836 struct drm_crtc *crtc;
13837 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013838 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013839
13840 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013841 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013842
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013843 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013844 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013845 struct intel_shared_dpll *old_dpll =
13846 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013847
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013848 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013849 continue;
13850
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013851 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013852
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013853 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013854 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013855
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020013856 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013857 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013858}
13859
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013860/*
13861 * This implements the workaround described in the "notes" section of the mode
13862 * set sequence documentation. When going from no pipes or single pipe to
13863 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13864 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13865 */
13866static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13867{
13868 struct drm_crtc_state *crtc_state;
13869 struct intel_crtc *intel_crtc;
13870 struct drm_crtc *crtc;
13871 struct intel_crtc_state *first_crtc_state = NULL;
13872 struct intel_crtc_state *other_crtc_state = NULL;
13873 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13874 int i;
13875
13876 /* look at all crtc's that are going to be enabled in during modeset */
13877 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13878 intel_crtc = to_intel_crtc(crtc);
13879
13880 if (!crtc_state->active || !needs_modeset(crtc_state))
13881 continue;
13882
13883 if (first_crtc_state) {
13884 other_crtc_state = to_intel_crtc_state(crtc_state);
13885 break;
13886 } else {
13887 first_crtc_state = to_intel_crtc_state(crtc_state);
13888 first_pipe = intel_crtc->pipe;
13889 }
13890 }
13891
13892 /* No workaround needed? */
13893 if (!first_crtc_state)
13894 return 0;
13895
13896 /* w/a possibly needed, check how many crtc's are already enabled. */
13897 for_each_intel_crtc(state->dev, intel_crtc) {
13898 struct intel_crtc_state *pipe_config;
13899
13900 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13901 if (IS_ERR(pipe_config))
13902 return PTR_ERR(pipe_config);
13903
13904 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13905
13906 if (!pipe_config->base.active ||
13907 needs_modeset(&pipe_config->base))
13908 continue;
13909
13910 /* 2 or more enabled crtcs means no need for w/a */
13911 if (enabled_pipe != INVALID_PIPE)
13912 return 0;
13913
13914 enabled_pipe = intel_crtc->pipe;
13915 }
13916
13917 if (enabled_pipe != INVALID_PIPE)
13918 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13919 else if (other_crtc_state)
13920 other_crtc_state->hsw_workaround_pipe = first_pipe;
13921
13922 return 0;
13923}
13924
Ville Syrjälä8d965612016-11-14 18:35:10 +020013925static int intel_lock_all_pipes(struct drm_atomic_state *state)
13926{
13927 struct drm_crtc *crtc;
13928
13929 /* Add all pipes to the state */
13930 for_each_crtc(state->dev, crtc) {
13931 struct drm_crtc_state *crtc_state;
13932
13933 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13934 if (IS_ERR(crtc_state))
13935 return PTR_ERR(crtc_state);
13936 }
13937
13938 return 0;
13939}
13940
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013941static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13942{
13943 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013944
Ville Syrjälä8d965612016-11-14 18:35:10 +020013945 /*
13946 * Add all pipes to the state, and force
13947 * a modeset on all the active ones.
13948 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013949 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020013950 struct drm_crtc_state *crtc_state;
13951 int ret;
13952
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013953 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13954 if (IS_ERR(crtc_state))
13955 return PTR_ERR(crtc_state);
13956
13957 if (!crtc_state->active || needs_modeset(crtc_state))
13958 continue;
13959
13960 crtc_state->mode_changed = true;
13961
13962 ret = drm_atomic_add_affected_connectors(state, crtc);
13963 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020013964 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013965
13966 ret = drm_atomic_add_affected_planes(state, crtc);
13967 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020013968 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013969 }
13970
Ville Syrjälä9780aad2016-11-14 18:35:11 +020013971 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013972}
13973
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013974static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013975{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013976 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013977 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013978 struct drm_crtc *crtc;
13979 struct drm_crtc_state *crtc_state;
13980 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013981
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013982 if (!check_digital_port_conflicts(state)) {
13983 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13984 return -EINVAL;
13985 }
13986
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013987 intel_state->modeset = true;
13988 intel_state->active_crtcs = dev_priv->active_crtcs;
13989
13990 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13991 if (crtc_state->active)
13992 intel_state->active_crtcs |= 1 << i;
13993 else
13994 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070013995
13996 if (crtc_state->active != crtc->state->active)
13997 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013998 }
13999
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014000 /*
14001 * See if the config requires any additional preparation, e.g.
14002 * to adjust global state with pipes off. We need to do this
14003 * here so we can get the modeset_pipe updated config for the new
14004 * mode set on this crtc. For other crtcs we need to use the
14005 * adjusted_mode bits in the crtc directly.
14006 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014007 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030014008 if (!intel_state->cdclk_pll_vco)
Ville Syrjälä63911d72016-05-13 23:41:32 +030014009 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +030014010 if (!intel_state->cdclk_pll_vco)
14011 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014012
Clint Taylorc89e39f2016-05-13 23:41:21 +030014013 ret = dev_priv->display.modeset_calc_cdclk(state);
14014 if (ret < 0)
14015 return ret;
14016
Ville Syrjälä8d965612016-11-14 18:35:10 +020014017 /*
14018 * Writes to dev_priv->atomic_cdclk_freq must protected by
14019 * holding all the crtc locks, even if we don't end up
14020 * touching the hardware
14021 */
14022 if (intel_state->cdclk != dev_priv->atomic_cdclk_freq) {
14023 ret = intel_lock_all_pipes(state);
14024 if (ret < 0)
14025 return ret;
14026 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014027
Ville Syrjälä8d965612016-11-14 18:35:10 +020014028 /* All pipes must be switched off while we change the cdclk. */
14029 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
14030 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco) {
14031 ret = intel_modeset_all_pipes(state);
14032 if (ret < 0)
14033 return ret;
14034 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010014035
14036 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
14037 intel_state->cdclk, intel_state->dev_cdclk);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020014038 } else {
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014039 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020014040 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014041
Maarten Lankhorstad421372015-06-15 12:33:42 +020014042 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014043
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014044 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020014045 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020014046
Maarten Lankhorstad421372015-06-15 12:33:42 +020014047 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014048}
14049
Matt Roperaa363132015-09-24 15:53:18 -070014050/*
14051 * Handle calculation of various watermark data at the end of the atomic check
14052 * phase. The code here should be run after the per-crtc and per-plane 'check'
14053 * handlers to ensure that all derived state has been updated.
14054 */
Matt Roper55994c22016-05-12 07:06:08 -070014055static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070014056{
14057 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070014058 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070014059
14060 /* Is there platform-specific watermark information to calculate? */
14061 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070014062 return dev_priv->display.compute_global_watermarks(state);
14063
14064 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070014065}
14066
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014067/**
14068 * intel_atomic_check - validate state object
14069 * @dev: drm device
14070 * @state: state to validate
14071 */
14072static int intel_atomic_check(struct drm_device *dev,
14073 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020014074{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014075 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070014076 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014077 struct drm_crtc *crtc;
14078 struct drm_crtc_state *crtc_state;
14079 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014080 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014081
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014082 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020014083 if (ret)
14084 return ret;
14085
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014086 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014087 struct intel_crtc_state *pipe_config =
14088 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014089
14090 /* Catch I915_MODE_FLAG_INHERITED */
14091 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
14092 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014093
Daniel Vetter26495482015-07-15 14:15:52 +020014094 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014095 continue;
14096
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014097 if (!crtc_state->enable) {
14098 any_ms = true;
14099 continue;
14100 }
14101
Daniel Vetter26495482015-07-15 14:15:52 +020014102 /* FIXME: For only active_changed we shouldn't need to do any
14103 * state recomputation at all. */
14104
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014105 ret = drm_atomic_add_affected_connectors(state, crtc);
14106 if (ret)
14107 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020014108
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014109 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020014110 if (ret) {
14111 intel_dump_pipe_config(to_intel_crtc(crtc),
14112 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014113 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020014114 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014115
Jani Nikula73831232015-11-19 10:26:30 +020014116 if (i915.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014117 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014118 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014119 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020014120 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020014121 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020014122 }
14123
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014124 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020014125 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014126
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014127 ret = drm_atomic_add_affected_planes(state, crtc);
14128 if (ret)
14129 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014130
Daniel Vetter26495482015-07-15 14:15:52 +020014131 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
14132 needs_modeset(crtc_state) ?
14133 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014134 }
14135
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014136 if (any_ms) {
14137 ret = intel_modeset_checks(state);
14138
14139 if (ret)
14140 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020014141 } else {
14142 intel_state->cdclk = dev_priv->atomic_cdclk_freq;
14143 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014144
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014145 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070014146 if (ret)
14147 return ret;
14148
Paulo Zanonif51be2e2016-01-19 11:35:50 -020014149 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070014150 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020014151}
14152
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014153static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010014154 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014155{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014156 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014157 struct drm_crtc_state *crtc_state;
14158 struct drm_crtc *crtc;
14159 int i, ret;
14160
Daniel Vetter5a21b662016-05-24 17:13:53 +020014161 for_each_crtc_in_state(state, crtc, crtc_state, i) {
14162 if (state->legacy_cursor_update)
14163 continue;
14164
14165 ret = intel_crtc_wait_for_pending_flips(crtc);
14166 if (ret)
14167 return ret;
14168
14169 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
14170 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014171 }
14172
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014173 ret = mutex_lock_interruptible(&dev->struct_mutex);
14174 if (ret)
14175 return ret;
14176
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014177 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010014178 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014179
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014180 return ret;
14181}
14182
Maarten Lankhorsta2991412016-05-17 15:07:48 +020014183u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
14184{
14185 struct drm_device *dev = crtc->base.dev;
14186
14187 if (!dev->max_vblank_count)
14188 return drm_accurate_vblank_count(&crtc->base);
14189
14190 return dev->driver->get_vblank_counter(dev, crtc->pipe);
14191}
14192
Daniel Vetter5a21b662016-05-24 17:13:53 +020014193static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
14194 struct drm_i915_private *dev_priv,
14195 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010014196{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014197 unsigned last_vblank_count[I915_MAX_PIPES];
14198 enum pipe pipe;
14199 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014200
Daniel Vetter5a21b662016-05-24 17:13:53 +020014201 if (!crtc_mask)
14202 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014203
Daniel Vetter5a21b662016-05-24 17:13:53 +020014204 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020014205 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
14206 pipe);
Maarten Lankhorste8861672016-02-24 11:24:26 +010014207
Daniel Vetter5a21b662016-05-24 17:13:53 +020014208 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010014209 continue;
14210
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014211 ret = drm_crtc_vblank_get(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014212 if (WARN_ON(ret != 0)) {
14213 crtc_mask &= ~(1 << pipe);
14214 continue;
14215 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014216
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014217 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014218 }
14219
14220 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020014221 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
14222 pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014223 long lret;
14224
14225 if (!((1 << pipe) & crtc_mask))
14226 continue;
14227
14228 lret = wait_event_timeout(dev->vblank[pipe].queue,
14229 last_vblank_count[pipe] !=
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014230 drm_crtc_vblank_count(&crtc->base),
Daniel Vetter5a21b662016-05-24 17:13:53 +020014231 msecs_to_jiffies(50));
14232
14233 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
14234
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014235 drm_crtc_vblank_put(&crtc->base);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014236 }
14237}
14238
Daniel Vetter5a21b662016-05-24 17:13:53 +020014239static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014240{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014241 /* fb updated, need to unpin old fb */
14242 if (crtc_state->fb_changed)
14243 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014244
Daniel Vetter5a21b662016-05-24 17:13:53 +020014245 /* wm changes, need vblank before final wm's */
14246 if (crtc_state->update_wm_post)
14247 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014248
Daniel Vetter5a21b662016-05-24 17:13:53 +020014249 /*
14250 * cxsr is re-enabled after vblank.
14251 * This is already handled by crtc_state->update_wm_post,
14252 * but added for clarity.
14253 */
14254 if (crtc_state->disable_cxsr)
14255 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014256
Daniel Vetter5a21b662016-05-24 17:13:53 +020014257 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014258}
14259
Lyude896e5bb2016-08-24 07:48:09 +020014260static void intel_update_crtc(struct drm_crtc *crtc,
14261 struct drm_atomic_state *state,
14262 struct drm_crtc_state *old_crtc_state,
14263 unsigned int *crtc_vblank_mask)
14264{
14265 struct drm_device *dev = crtc->dev;
14266 struct drm_i915_private *dev_priv = to_i915(dev);
14267 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14268 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state);
14269 bool modeset = needs_modeset(crtc->state);
14270
14271 if (modeset) {
14272 update_scanline_offset(intel_crtc);
14273 dev_priv->display.crtc_enable(pipe_config, state);
14274 } else {
14275 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
14276 }
14277
14278 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
14279 intel_fbc_enable(
14280 intel_crtc, pipe_config,
14281 to_intel_plane_state(crtc->primary->state));
14282 }
14283
14284 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
14285
14286 if (needs_vblank_wait(pipe_config))
14287 *crtc_vblank_mask |= drm_crtc_mask(crtc);
14288}
14289
14290static void intel_update_crtcs(struct drm_atomic_state *state,
14291 unsigned int *crtc_vblank_mask)
14292{
14293 struct drm_crtc *crtc;
14294 struct drm_crtc_state *old_crtc_state;
14295 int i;
14296
14297 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14298 if (!crtc->state->active)
14299 continue;
14300
14301 intel_update_crtc(crtc, state, old_crtc_state,
14302 crtc_vblank_mask);
14303 }
14304}
14305
Lyude27082492016-08-24 07:48:10 +020014306static void skl_update_crtcs(struct drm_atomic_state *state,
14307 unsigned int *crtc_vblank_mask)
14308{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020014309 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020014310 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14311 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040014312 struct intel_crtc *intel_crtc;
Lyude27082492016-08-24 07:48:10 +020014313 struct drm_crtc_state *old_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040014314 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020014315 unsigned int updated = 0;
14316 bool progress;
14317 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014318 int i;
14319
14320 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
14321
14322 for_each_crtc_in_state(state, crtc, old_crtc_state, i)
14323 /* ignore allocations for crtc's that have been turned off. */
14324 if (crtc->state->active)
14325 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020014326
14327 /*
14328 * Whenever the number of active pipes changes, we need to make sure we
14329 * update the pipes in the right order so that their ddb allocations
14330 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
14331 * cause pipe underruns and other bad stuff.
14332 */
14333 do {
Lyude27082492016-08-24 07:48:10 +020014334 progress = false;
14335
14336 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14337 bool vbl_wait = false;
14338 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040014339
14340 intel_crtc = to_intel_crtc(crtc);
14341 cstate = to_intel_crtc_state(crtc->state);
14342 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020014343
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014344 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020014345 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014346
14347 if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
Lyude27082492016-08-24 07:48:10 +020014348 continue;
14349
14350 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014351 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020014352
14353 /*
14354 * If this is an already active pipe, it's DDB changed,
14355 * and this isn't the last pipe that needs updating
14356 * then we need to wait for a vblank to pass for the
14357 * new ddb allocation to take effect.
14358 */
Lyudece0ba282016-09-15 10:46:35 -040014359 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010014360 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Lyude27082492016-08-24 07:48:10 +020014361 !crtc->state->active_changed &&
14362 intel_state->wm_results.dirty_pipes != updated)
14363 vbl_wait = true;
14364
14365 intel_update_crtc(crtc, state, old_crtc_state,
14366 crtc_vblank_mask);
14367
14368 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020014369 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020014370
14371 progress = true;
14372 }
14373 } while (progress);
14374}
14375
Daniel Vetter94f05022016-06-14 18:01:00 +020014376static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020014377{
Daniel Vetter94f05022016-06-14 18:01:00 +020014378 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014379 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014380 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014381 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014382 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014383 struct intel_crtc_state *intel_cstate;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014384 bool hw_check = intel_state->modeset;
14385 unsigned long put_domains[I915_MAX_PIPES] = {};
14386 unsigned crtc_vblank_mask = 0;
Chris Wilsone95433c2016-10-28 13:58:27 +010014387 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020014388
Daniel Vetterea0000f2016-06-13 16:13:46 +020014389 drm_atomic_helper_wait_for_dependencies(state);
14390
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010014391 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020014392 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014393
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014394 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014395 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14396
Daniel Vetter5a21b662016-05-24 17:13:53 +020014397 if (needs_modeset(crtc->state) ||
14398 to_intel_crtc_state(crtc->state)->update_pipe) {
14399 hw_check = true;
14400
14401 put_domains[to_intel_crtc(crtc)->pipe] =
14402 modeset_get_crtc_power_domains(crtc,
14403 to_intel_crtc_state(crtc->state));
14404 }
14405
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014406 if (!needs_modeset(crtc->state))
14407 continue;
14408
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014409 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010014410
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014411 if (old_crtc_state->active) {
14412 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020014413 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014414 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020014415 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014416 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020014417
14418 /*
14419 * Underruns don't always raise
14420 * interrupts, so check manually.
14421 */
14422 intel_check_cpu_fifo_underruns(dev_priv);
14423 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010014424
Maarten Lankhorste62929b2016-11-08 13:55:33 +010014425 if (!crtc->state->active) {
14426 /*
14427 * Make sure we don't call initial_watermarks
14428 * for ILK-style watermark updates.
14429 */
14430 if (dev_priv->display.atomic_update_watermarks)
14431 dev_priv->display.initial_watermarks(intel_state,
14432 to_intel_crtc_state(crtc->state));
14433 else
14434 intel_update_watermarks(intel_crtc);
14435 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014436 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010014437 }
Daniel Vetter7758a112012-07-08 19:40:39 +020014438
Daniel Vetterea9d7582012-07-10 10:42:52 +020014439 /* Only after disabling all output pipelines that will be changed can we
14440 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014441 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020014442
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014443 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014444 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014445
14446 if (dev_priv->display.modeset_commit_cdclk &&
Clint Taylorc89e39f2016-05-13 23:41:21 +030014447 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030014448 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014449 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010014450
Lyude656d1b82016-08-17 15:55:54 -040014451 /*
14452 * SKL workaround: bspec recommends we disable the SAGV when we
14453 * have more then one pipe enabled
14454 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030014455 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030014456 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040014457
Maarten Lankhorst677100c2016-11-08 13:55:41 +010014458 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014459 }
Daniel Vetter47fab732012-10-26 10:58:18 +020014460
Lyude896e5bb2016-08-24 07:48:09 +020014461 /* Complete the events for pipes that have now been disabled */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014462 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020014463 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014464
Daniel Vetter1f7528c2016-06-13 16:13:45 +020014465 /* Complete events for now disable pipes here. */
14466 if (modeset && !crtc->state->active && crtc->state->event) {
14467 spin_lock_irq(&dev->event_lock);
14468 drm_crtc_send_vblank_event(crtc, crtc->state->event);
14469 spin_unlock_irq(&dev->event_lock);
14470
14471 crtc->state->event = NULL;
14472 }
Matt Ropered4a6a72016-02-23 17:20:13 -080014473 }
14474
Lyude896e5bb2016-08-24 07:48:09 +020014475 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
14476 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
14477
Daniel Vetter94f05022016-06-14 18:01:00 +020014478 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
14479 * already, but still need the state for the delayed optimization. To
14480 * fix this:
14481 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
14482 * - schedule that vblank worker _before_ calling hw_done
14483 * - at the start of commit_tail, cancel it _synchrously
14484 * - switch over to the vblank wait helper in the core after that since
14485 * we don't need out special handling any more.
14486 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020014487 if (!state->legacy_cursor_update)
14488 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
14489
14490 /*
14491 * Now that the vblank has passed, we can go ahead and program the
14492 * optimal watermarks on platforms that need two-step watermark
14493 * programming.
14494 *
14495 * TODO: Move this (and other cleanup) to an async worker eventually.
14496 */
14497 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14498 intel_cstate = to_intel_crtc_state(crtc->state);
14499
14500 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014501 dev_priv->display.optimize_watermarks(intel_state,
14502 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014503 }
14504
14505 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14506 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
14507
14508 if (put_domains[i])
14509 modeset_put_power_domains(dev_priv, put_domains[i]);
14510
Maarten Lankhorst677100c2016-11-08 13:55:41 +010014511 intel_modeset_verify_crtc(crtc, state, old_crtc_state, crtc->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014512 }
14513
Paulo Zanoni56feca92016-09-22 18:00:28 -030014514 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030014515 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040014516
Daniel Vetter94f05022016-06-14 18:01:00 +020014517 drm_atomic_helper_commit_hw_done(state);
14518
Daniel Vetter5a21b662016-05-24 17:13:53 +020014519 if (intel_state->modeset)
14520 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
14521
14522 mutex_lock(&dev->struct_mutex);
14523 drm_atomic_helper_cleanup_planes(dev, state);
14524 mutex_unlock(&dev->struct_mutex);
14525
Daniel Vetterea0000f2016-06-13 16:13:46 +020014526 drm_atomic_helper_commit_cleanup_done(state);
14527
Chris Wilson08536952016-10-14 13:18:18 +010014528 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080014529
Mika Kuoppala75714942015-12-16 09:26:48 +020014530 /* As one of the primary mmio accessors, KMS has a high likelihood
14531 * of triggering bugs in unclaimed access. After we finish
14532 * modesetting, see if an error has been flagged, and if so
14533 * enable debugging for the next modeset - and hope we catch
14534 * the culprit.
14535 *
14536 * XXX note that we assume display power is on at this point.
14537 * This might hold true now but we need to add pm helper to check
14538 * unclaimed only when the hardware is on, as atomic commits
14539 * can happen also when the device is completely off.
14540 */
14541 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020014542}
14543
14544static void intel_atomic_commit_work(struct work_struct *work)
14545{
Chris Wilsonc004a902016-10-28 13:58:45 +010014546 struct drm_atomic_state *state =
14547 container_of(work, struct drm_atomic_state, commit_work);
14548
Daniel Vetter94f05022016-06-14 18:01:00 +020014549 intel_atomic_commit_tail(state);
14550}
14551
Chris Wilsonc004a902016-10-28 13:58:45 +010014552static int __i915_sw_fence_call
14553intel_atomic_commit_ready(struct i915_sw_fence *fence,
14554 enum i915_sw_fence_notify notify)
14555{
14556 struct intel_atomic_state *state =
14557 container_of(fence, struct intel_atomic_state, commit_ready);
14558
14559 switch (notify) {
14560 case FENCE_COMPLETE:
14561 if (state->base.commit_work.func)
14562 queue_work(system_unbound_wq, &state->base.commit_work);
14563 break;
14564
14565 case FENCE_FREE:
14566 drm_atomic_state_put(&state->base);
14567 break;
14568 }
14569
14570 return NOTIFY_DONE;
14571}
14572
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014573static void intel_atomic_track_fbs(struct drm_atomic_state *state)
14574{
14575 struct drm_plane_state *old_plane_state;
14576 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014577 int i;
14578
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010014579 for_each_plane_in_state(state, plane, old_plane_state, i)
14580 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
14581 intel_fb_obj(plane->state->fb),
14582 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014583}
14584
Daniel Vetter94f05022016-06-14 18:01:00 +020014585/**
14586 * intel_atomic_commit - commit validated state object
14587 * @dev: DRM device
14588 * @state: the top-level driver state object
14589 * @nonblock: nonblocking commit
14590 *
14591 * This function commits a top-level state object that has been validated
14592 * with drm_atomic_helper_check().
14593 *
Daniel Vetter94f05022016-06-14 18:01:00 +020014594 * RETURNS
14595 * Zero for success or -errno.
14596 */
14597static int intel_atomic_commit(struct drm_device *dev,
14598 struct drm_atomic_state *state,
14599 bool nonblock)
14600{
14601 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014602 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020014603 int ret = 0;
14604
Daniel Vetter94f05022016-06-14 18:01:00 +020014605 ret = drm_atomic_helper_setup_commit(state, nonblock);
14606 if (ret)
14607 return ret;
14608
Chris Wilsonc004a902016-10-28 13:58:45 +010014609 drm_atomic_state_get(state);
14610 i915_sw_fence_init(&intel_state->commit_ready,
14611 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020014612
Chris Wilsond07f0e52016-10-28 13:58:44 +010014613 ret = intel_atomic_prepare_commit(dev, state);
Daniel Vetter94f05022016-06-14 18:01:00 +020014614 if (ret) {
14615 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Chris Wilsonc004a902016-10-28 13:58:45 +010014616 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020014617 return ret;
14618 }
14619
14620 drm_atomic_helper_swap_state(state, true);
14621 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020014622 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014623 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020014624
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010014625 if (intel_state->modeset) {
14626 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
14627 sizeof(intel_state->min_pixclk));
14628 dev_priv->active_crtcs = intel_state->active_crtcs;
14629 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
14630 }
14631
Chris Wilson08536952016-10-14 13:18:18 +010014632 drm_atomic_state_get(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010014633 INIT_WORK(&state->commit_work,
14634 nonblock ? intel_atomic_commit_work : NULL);
14635
14636 i915_sw_fence_commit(&intel_state->commit_ready);
14637 if (!nonblock) {
14638 i915_sw_fence_wait(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020014639 intel_atomic_commit_tail(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010014640 }
Mika Kuoppala75714942015-12-16 09:26:48 +020014641
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014642 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020014643}
14644
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014645void intel_crtc_restore_mode(struct drm_crtc *crtc)
14646{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014647 struct drm_device *dev = crtc->dev;
14648 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014649 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014650 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014651
14652 state = drm_atomic_state_alloc(dev);
14653 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030014654 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
14655 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014656 return;
14657 }
14658
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014659 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014660
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014661retry:
14662 crtc_state = drm_atomic_get_crtc_state(state, crtc);
14663 ret = PTR_ERR_OR_ZERO(crtc_state);
14664 if (!ret) {
14665 if (!crtc_state->active)
14666 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014667
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014668 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014669 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014670 }
14671
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014672 if (ret == -EDEADLK) {
14673 drm_atomic_state_clear(state);
14674 drm_modeset_backoff(state->acquire_ctx);
14675 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030014676 }
14677
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014678out:
Chris Wilson08536952016-10-14 13:18:18 +010014679 drm_atomic_state_put(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014680}
14681
Bob Paauwea8784872016-07-15 14:59:02 +010014682/*
14683 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
14684 * drm_atomic_helper_legacy_gamma_set() directly.
14685 */
14686static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
14687 u16 *red, u16 *green, u16 *blue,
14688 uint32_t size)
14689{
14690 struct drm_device *dev = crtc->dev;
14691 struct drm_mode_config *config = &dev->mode_config;
14692 struct drm_crtc_state *state;
14693 int ret;
14694
14695 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
14696 if (ret)
14697 return ret;
14698
14699 /*
14700 * Make sure we update the legacy properties so this works when
14701 * atomic is not enabled.
14702 */
14703
14704 state = crtc->state;
14705
14706 drm_object_property_set_value(&crtc->base,
14707 config->degamma_lut_property,
14708 (state->degamma_lut) ?
14709 state->degamma_lut->base.id : 0);
14710
14711 drm_object_property_set_value(&crtc->base,
14712 config->ctm_property,
14713 (state->ctm) ?
14714 state->ctm->base.id : 0);
14715
14716 drm_object_property_set_value(&crtc->base,
14717 config->gamma_lut_property,
14718 (state->gamma_lut) ?
14719 state->gamma_lut->base.id : 0);
14720
14721 return 0;
14722}
14723
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014724static const struct drm_crtc_funcs intel_crtc_funcs = {
Bob Paauwea8784872016-07-15 14:59:02 +010014725 .gamma_set = intel_atomic_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014726 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000014727 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014728 .destroy = intel_crtc_destroy,
Chris Wilson527b6ab2016-06-24 13:44:03 +010014729 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080014730 .atomic_duplicate_state = intel_crtc_duplicate_state,
14731 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010014732 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014733};
14734
Matt Roper6beb8c232014-12-01 15:40:14 -080014735/**
14736 * intel_prepare_plane_fb - Prepare fb for usage on plane
14737 * @plane: drm plane to prepare for
14738 * @fb: framebuffer to prepare for presentation
14739 *
14740 * Prepares a framebuffer for usage on a display plane. Generally this
14741 * involves pinning the underlying object and updating the frontbuffer tracking
14742 * bits. Some older platforms need special physical address handling for
14743 * cursor planes.
14744 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014745 * Must be called with struct_mutex held.
14746 *
Matt Roper6beb8c232014-12-01 15:40:14 -080014747 * Returns 0 on success, negative error code on failure.
14748 */
14749int
14750intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010014751 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070014752{
Chris Wilsonc004a902016-10-28 13:58:45 +010014753 struct intel_atomic_state *intel_state =
14754 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014755 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020014756 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080014757 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014758 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010014759 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070014760
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014761 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070014762 return 0;
14763
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014764 if (old_obj) {
14765 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010014766 drm_atomic_get_existing_crtc_state(new_state->state,
14767 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014768
14769 /* Big Hammer, we also need to ensure that any pending
14770 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
14771 * current scanout is retired before unpinning the old
14772 * framebuffer. Note that we rely on userspace rendering
14773 * into the buffer attached to the pipe they are waiting
14774 * on. If not, userspace generates a GPU hang with IPEHR
14775 * point to the MI_WAIT_FOR_EVENT.
14776 *
14777 * This should only fail upon a hung GPU, in which case we
14778 * can safely continue.
14779 */
Chris Wilsonc004a902016-10-28 13:58:45 +010014780 if (needs_modeset(crtc_state)) {
14781 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
14782 old_obj->resv, NULL,
14783 false, 0,
14784 GFP_KERNEL);
14785 if (ret < 0)
14786 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014787 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014788 }
14789
Chris Wilsonc004a902016-10-28 13:58:45 +010014790 if (new_state->fence) { /* explicit fencing */
14791 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
14792 new_state->fence,
14793 I915_FENCE_TIMEOUT,
14794 GFP_KERNEL);
14795 if (ret < 0)
14796 return ret;
14797 }
14798
Chris Wilsonc37efb92016-06-17 08:28:47 +010014799 if (!obj)
14800 return 0;
14801
Chris Wilsonc004a902016-10-28 13:58:45 +010014802 if (!new_state->fence) { /* implicit fencing */
14803 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
14804 obj->resv, NULL,
14805 false, I915_FENCE_TIMEOUT,
14806 GFP_KERNEL);
14807 if (ret < 0)
14808 return ret;
Chris Wilson6b5e90f2016-11-14 20:41:05 +000014809
14810 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Chris Wilsonc004a902016-10-28 13:58:45 +010014811 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020014812
Chris Wilsonc37efb92016-06-17 08:28:47 +010014813 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014814 INTEL_INFO(dev_priv)->cursor_needs_physical) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014815 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
Matt Roper6beb8c232014-12-01 15:40:14 -080014816 ret = i915_gem_object_attach_phys(obj, align);
Chris Wilsond07f0e52016-10-28 13:58:44 +010014817 if (ret) {
Matt Roper6beb8c232014-12-01 15:40:14 -080014818 DRM_DEBUG_KMS("failed to attach phys object\n");
Chris Wilsond07f0e52016-10-28 13:58:44 +010014819 return ret;
14820 }
Matt Roper6beb8c232014-12-01 15:40:14 -080014821 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +010014822 struct i915_vma *vma;
14823
14824 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
Chris Wilsond07f0e52016-10-28 13:58:44 +010014825 if (IS_ERR(vma)) {
14826 DRM_DEBUG_KMS("failed to pin object\n");
14827 return PTR_ERR(vma);
14828 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000014829
14830 to_intel_plane_state(new_state)->vma = vma;
Matt Roper6beb8c232014-12-01 15:40:14 -080014831 }
14832
Chris Wilsond07f0e52016-10-28 13:58:44 +010014833 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080014834}
14835
Matt Roper38f3ce32014-12-02 07:45:25 -080014836/**
14837 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14838 * @plane: drm plane to clean up for
14839 * @fb: old framebuffer that was on plane
14840 *
14841 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014842 *
14843 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080014844 */
14845void
14846intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010014847 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080014848{
Chris Wilsonbe1e3412017-01-16 15:21:27 +000014849 struct i915_vma *vma;
Matt Roper38f3ce32014-12-02 07:45:25 -080014850
Chris Wilsonbe1e3412017-01-16 15:21:27 +000014851 /* Should only be called after a successful intel_prepare_plane_fb()! */
14852 vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
14853 if (vma)
14854 intel_unpin_fb_vma(vma);
Matt Roper465c1202014-05-29 08:06:54 -070014855}
14856
Chandra Konduru6156a452015-04-27 13:48:39 -070014857int
14858skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14859{
14860 int max_scale;
Chandra Konduru6156a452015-04-27 13:48:39 -070014861 int crtc_clock, cdclk;
14862
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010014863 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070014864 return DRM_PLANE_HELPER_NO_SCALING;
14865
Chandra Konduru6156a452015-04-27 13:48:39 -070014866 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014867 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070014868
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010014869 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070014870 return DRM_PLANE_HELPER_NO_SCALING;
14871
14872 /*
14873 * skl max scale is lower of:
14874 * close to 3 but not 3, -1 is for that purpose
14875 * or
14876 * cdclk/crtc_clock
14877 */
14878 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14879
14880 return max_scale;
14881}
14882
Matt Roper465c1202014-05-29 08:06:54 -070014883static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014884intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014885 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014886 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070014887{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014888 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080014889 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070014890 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014891 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14892 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014893 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014894
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014895 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020014896 /* use scaler when colorkey is not required */
14897 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14898 min_scale = 1;
14899 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14900 }
Sonika Jindald8106362015-04-10 14:37:28 +053014901 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070014902 }
Sonika Jindald8106362015-04-10 14:37:28 +053014903
Daniel Vettercc926382016-08-15 10:41:47 +020014904 ret = drm_plane_helper_check_state(&state->base,
14905 &state->clip,
14906 min_scale, max_scale,
14907 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014908 if (ret)
14909 return ret;
14910
Daniel Vettercc926382016-08-15 10:41:47 +020014911 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014912 return 0;
14913
14914 if (INTEL_GEN(dev_priv) >= 9) {
14915 ret = skl_check_plane_surface(state);
14916 if (ret)
14917 return ret;
14918 }
14919
14920 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070014921}
14922
Daniel Vetter5a21b662016-05-24 17:13:53 +020014923static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14924 struct drm_crtc_state *old_crtc_state)
14925{
14926 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040014927 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014928 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudeb707aa52016-09-15 10:56:06 -040014929 struct intel_crtc_state *intel_cstate =
14930 to_intel_crtc_state(crtc->state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014931 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020014932 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014933 struct intel_atomic_state *old_intel_state =
14934 to_intel_atomic_state(old_crtc_state->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014935 bool modeset = needs_modeset(crtc->state);
14936
14937 /* Perform vblank evasion around commit operation */
14938 intel_pipe_update_start(intel_crtc);
14939
14940 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010014941 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014942
14943 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
14944 intel_color_set_csc(crtc->state);
14945 intel_color_load_luts(crtc->state);
14946 }
14947
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014948 if (intel_cstate->update_pipe)
14949 intel_update_pipe_config(intel_crtc, old_intel_cstate);
14950 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020014951 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040014952
Maarten Lankhorste62929b2016-11-08 13:55:33 +010014953out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014954 if (dev_priv->display.atomic_update_watermarks)
14955 dev_priv->display.atomic_update_watermarks(old_intel_state,
14956 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014957}
14958
14959static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14960 struct drm_crtc_state *old_crtc_state)
14961{
14962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14963
14964 intel_pipe_update_end(intel_crtc, NULL);
14965}
14966
Matt Ropercf4c7c12014-12-04 10:27:42 -080014967/**
Matt Roper4a3b8762014-12-23 10:41:51 -080014968 * intel_plane_destroy - destroy a plane
14969 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080014970 *
Matt Roper4a3b8762014-12-23 10:41:51 -080014971 * Common destruction function for all types of planes (primary, cursor,
14972 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080014973 */
Matt Roper4a3b8762014-12-23 10:41:51 -080014974void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070014975{
Matt Roper465c1202014-05-29 08:06:54 -070014976 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014977 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070014978}
14979
Matt Roper65a3fea2015-01-21 16:35:42 -080014980const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014981 .update_plane = drm_atomic_helper_update_plane,
14982 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014983 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014984 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014985 .atomic_get_property = intel_plane_atomic_get_property,
14986 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014987 .atomic_duplicate_state = intel_plane_duplicate_state,
14988 .atomic_destroy_state = intel_plane_destroy_state,
Matt Roper465c1202014-05-29 08:06:54 -070014989};
14990
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010014991static int
14992intel_legacy_cursor_update(struct drm_plane *plane,
14993 struct drm_crtc *crtc,
14994 struct drm_framebuffer *fb,
14995 int crtc_x, int crtc_y,
14996 unsigned int crtc_w, unsigned int crtc_h,
14997 uint32_t src_x, uint32_t src_y,
14998 uint32_t src_w, uint32_t src_h)
14999{
15000 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
15001 int ret;
15002 struct drm_plane_state *old_plane_state, *new_plane_state;
15003 struct intel_plane *intel_plane = to_intel_plane(plane);
15004 struct drm_framebuffer *old_fb;
15005 struct drm_crtc_state *crtc_state = crtc->state;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000015006 struct i915_vma *old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010015007
15008 /*
15009 * When crtc is inactive or there is a modeset pending,
15010 * wait for it to complete in the slowpath
15011 */
15012 if (!crtc_state->active || needs_modeset(crtc_state) ||
15013 to_intel_crtc_state(crtc_state)->update_pipe)
15014 goto slow;
15015
15016 old_plane_state = plane->state;
15017
15018 /*
15019 * If any parameters change that may affect watermarks,
15020 * take the slowpath. Only changing fb or position should be
15021 * in the fastpath.
15022 */
15023 if (old_plane_state->crtc != crtc ||
15024 old_plane_state->src_w != src_w ||
15025 old_plane_state->src_h != src_h ||
15026 old_plane_state->crtc_w != crtc_w ||
15027 old_plane_state->crtc_h != crtc_h ||
15028 !old_plane_state->visible ||
15029 old_plane_state->fb->modifier != fb->modifier)
15030 goto slow;
15031
15032 new_plane_state = intel_plane_duplicate_state(plane);
15033 if (!new_plane_state)
15034 return -ENOMEM;
15035
15036 drm_atomic_set_fb_for_plane(new_plane_state, fb);
15037
15038 new_plane_state->src_x = src_x;
15039 new_plane_state->src_y = src_y;
15040 new_plane_state->src_w = src_w;
15041 new_plane_state->src_h = src_h;
15042 new_plane_state->crtc_x = crtc_x;
15043 new_plane_state->crtc_y = crtc_y;
15044 new_plane_state->crtc_w = crtc_w;
15045 new_plane_state->crtc_h = crtc_h;
15046
15047 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
15048 to_intel_plane_state(new_plane_state));
15049 if (ret)
15050 goto out_free;
15051
15052 /* Visibility changed, must take slowpath. */
15053 if (!new_plane_state->visible)
15054 goto slow_free;
15055
15056 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
15057 if (ret)
15058 goto out_free;
15059
15060 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
15061 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
15062
15063 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
15064 if (ret) {
15065 DRM_DEBUG_KMS("failed to attach phys object\n");
15066 goto out_unlock;
15067 }
15068 } else {
15069 struct i915_vma *vma;
15070
15071 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
15072 if (IS_ERR(vma)) {
15073 DRM_DEBUG_KMS("failed to pin object\n");
15074
15075 ret = PTR_ERR(vma);
15076 goto out_unlock;
15077 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000015078
15079 to_intel_plane_state(new_plane_state)->vma = vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010015080 }
15081
15082 old_fb = old_plane_state->fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000015083 old_vma = to_intel_plane_state(old_plane_state)->vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010015084
15085 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
15086 intel_plane->frontbuffer_bit);
15087
15088 /* Swap plane state */
15089 new_plane_state->fence = old_plane_state->fence;
15090 *to_intel_plane_state(old_plane_state) = *to_intel_plane_state(new_plane_state);
15091 new_plane_state->fence = NULL;
15092 new_plane_state->fb = old_fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000015093 to_intel_plane_state(new_plane_state)->vma = old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010015094
15095 intel_plane->update_plane(plane,
15096 to_intel_crtc_state(crtc->state),
15097 to_intel_plane_state(plane->state));
15098
15099 intel_cleanup_plane_fb(plane, new_plane_state);
15100
15101out_unlock:
15102 mutex_unlock(&dev_priv->drm.struct_mutex);
15103out_free:
15104 intel_plane_destroy_state(plane, new_plane_state);
15105 return ret;
15106
15107slow_free:
15108 intel_plane_destroy_state(plane, new_plane_state);
15109slow:
15110 return drm_atomic_helper_update_plane(plane, crtc, fb,
15111 crtc_x, crtc_y, crtc_w, crtc_h,
15112 src_x, src_y, src_w, src_h);
15113}
15114
15115static const struct drm_plane_funcs intel_cursor_plane_funcs = {
15116 .update_plane = intel_legacy_cursor_update,
15117 .disable_plane = drm_atomic_helper_disable_plane,
15118 .destroy = intel_plane_destroy,
15119 .set_property = drm_atomic_helper_plane_set_property,
15120 .atomic_get_property = intel_plane_atomic_get_property,
15121 .atomic_set_property = intel_plane_atomic_set_property,
15122 .atomic_duplicate_state = intel_plane_duplicate_state,
15123 .atomic_destroy_state = intel_plane_destroy_state,
15124};
15125
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015126static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020015127intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070015128{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015129 struct intel_plane *primary = NULL;
15130 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070015131 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015132 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020015133 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015134 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070015135
15136 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015137 if (!primary) {
15138 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015139 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015140 }
Matt Roper465c1202014-05-29 08:06:54 -070015141
Matt Roper8e7d6882015-01-21 16:35:41 -080015142 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015143 if (!state) {
15144 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015145 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015146 }
15147
Matt Roper8e7d6882015-01-21 16:35:41 -080015148 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080015149
Matt Roper465c1202014-05-29 08:06:54 -070015150 primary->can_scale = false;
15151 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020015152 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070015153 primary->can_scale = true;
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070015154 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070015155 }
Matt Roper465c1202014-05-29 08:06:54 -070015156 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020015157 /*
15158 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
15159 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
15160 */
15161 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
15162 primary->plane = (enum plane) !pipe;
15163 else
15164 primary->plane = (enum plane) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020015165 primary->id = PLANE_PRIMARY;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030015166 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080015167 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070015168
Ville Syrjälä580503c2016-10-31 22:37:00 +020015169 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015170 intel_primary_formats = skl_primary_formats;
15171 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015172
15173 primary->update_plane = skylake_update_primary_plane;
15174 primary->disable_plane = skylake_disable_primary_plane;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015175 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015176 intel_primary_formats = i965_primary_formats;
15177 num_formats = ARRAY_SIZE(i965_primary_formats);
15178
15179 primary->update_plane = ironlake_update_primary_plane;
15180 primary->disable_plane = i9xx_disable_primary_plane;
Ville Syrjälä580503c2016-10-31 22:37:00 +020015181 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010015182 intel_primary_formats = i965_primary_formats;
15183 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015184
15185 primary->update_plane = i9xx_update_primary_plane;
15186 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015187 } else {
15188 intel_primary_formats = i8xx_primary_formats;
15189 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015190
15191 primary->update_plane = i9xx_update_primary_plane;
15192 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070015193 }
15194
Ville Syrjälä580503c2016-10-31 22:37:00 +020015195 if (INTEL_GEN(dev_priv) >= 9)
15196 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15197 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015198 intel_primary_formats, num_formats,
15199 DRM_PLANE_TYPE_PRIMARY,
15200 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015201 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020015202 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15203 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015204 intel_primary_formats, num_formats,
15205 DRM_PLANE_TYPE_PRIMARY,
15206 "primary %c", pipe_name(pipe));
15207 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020015208 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15209 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015210 intel_primary_formats, num_formats,
15211 DRM_PLANE_TYPE_PRIMARY,
15212 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015213 if (ret)
15214 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053015215
Dave Airlie5481e272016-10-25 16:36:13 +100015216 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015217 supported_rotations =
15218 DRM_ROTATE_0 | DRM_ROTATE_90 |
15219 DRM_ROTATE_180 | DRM_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020015220 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
15221 supported_rotations =
15222 DRM_ROTATE_0 | DRM_ROTATE_180 |
15223 DRM_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100015224 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015225 supported_rotations =
15226 DRM_ROTATE_0 | DRM_ROTATE_180;
15227 } else {
15228 supported_rotations = DRM_ROTATE_0;
15229 }
15230
Dave Airlie5481e272016-10-25 16:36:13 +100015231 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015232 drm_plane_create_rotation_property(&primary->base,
15233 DRM_ROTATE_0,
15234 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053015235
Matt Roperea2c67b2014-12-23 10:41:52 -080015236 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
15237
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015238 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015239
15240fail:
15241 kfree(state);
15242 kfree(primary);
15243
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015244 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070015245}
15246
Matt Roper3d7d6512014-06-10 08:28:13 -070015247static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030015248intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020015249 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030015250 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070015251{
Matt Roper2b875c22014-12-01 15:40:13 -080015252 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015253 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015254 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015255 unsigned stride;
15256 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015257
Ville Syrjäläf8856a42016-07-26 19:07:00 +030015258 ret = drm_plane_helper_check_state(&state->base,
15259 &state->clip,
15260 DRM_PLANE_HELPER_NO_SCALING,
15261 DRM_PLANE_HELPER_NO_SCALING,
15262 true, true);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015263 if (ret)
15264 return ret;
15265
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015266 /* if we want to turn off the cursor ignore width and height */
15267 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015268 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015269
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015270 /* Check for which cursor types we support */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010015271 if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w,
15272 state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080015273 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
15274 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015275 return -EINVAL;
15276 }
15277
Matt Roperea2c67b2014-12-23 10:41:52 -080015278 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
15279 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015280 DRM_DEBUG_KMS("buffer is too small\n");
15281 return -ENOMEM;
15282 }
15283
Ville Syrjäläbae781b2016-11-16 13:33:16 +020015284 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015285 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015286 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015287 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015288
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015289 /*
15290 * There's something wrong with the cursor on CHV pipe C.
15291 * If it straddles the left edge of the screen then
15292 * moving it away from the edge or disabling it often
15293 * results in a pipe underrun, and often that can lead to
15294 * dead pipe (constant underrun reported, and it scans
15295 * out just a solid color). To recover from that, the
15296 * display power well must be turned off and on again.
15297 * Refuse the put the cursor into that compromised position.
15298 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015299 if (IS_CHERRYVIEW(to_i915(plane->dev)) && pipe == PIPE_C &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +030015300 state->base.visible && state->base.crtc_x < 0) {
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015301 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
15302 return -EINVAL;
15303 }
15304
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015305 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015306}
15307
Matt Roperf4a2cf22014-12-01 15:40:12 -080015308static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015309intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020015310 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015311{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010015312 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
15313
15314 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015315 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015316}
15317
15318static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015319intel_update_cursor_plane(struct drm_plane *plane,
15320 const struct intel_crtc_state *crtc_state,
15321 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030015322{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015323 struct drm_crtc *crtc = crtc_state->base.crtc;
15324 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015325 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080015326 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080015327 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070015328
Matt Roperf4a2cf22014-12-01 15:40:12 -080015329 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080015330 addr = 0;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015331 else if (!INTEL_INFO(dev_priv)->cursor_needs_physical)
Chris Wilsonbe1e3412017-01-16 15:21:27 +000015332 addr = intel_plane_ggtt_offset(state);
Matt Roperf4a2cf22014-12-01 15:40:12 -080015333 else
Gustavo Padovana912f122014-12-01 15:40:10 -080015334 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080015335
Gustavo Padovana912f122014-12-01 15:40:10 -080015336 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015337 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015338}
Gustavo Padovan852e7872014-09-05 17:22:31 -030015339
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015340static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020015341intel_cursor_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070015342{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015343 struct intel_plane *cursor = NULL;
15344 struct intel_plane_state *state = NULL;
15345 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070015346
15347 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015348 if (!cursor) {
15349 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015350 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015351 }
Matt Roper3d7d6512014-06-10 08:28:13 -070015352
Matt Roper8e7d6882015-01-21 16:35:41 -080015353 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015354 if (!state) {
15355 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015356 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015357 }
15358
Matt Roper8e7d6882015-01-21 16:35:41 -080015359 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080015360
Matt Roper3d7d6512014-06-10 08:28:13 -070015361 cursor->can_scale = false;
15362 cursor->max_downscale = 1;
15363 cursor->pipe = pipe;
15364 cursor->plane = pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020015365 cursor->id = PLANE_CURSOR;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030015366 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080015367 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015368 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015369 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070015370
Ville Syrjälä580503c2016-10-31 22:37:00 +020015371 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010015372 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015373 intel_cursor_formats,
15374 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015375 DRM_PLANE_TYPE_CURSOR,
15376 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015377 if (ret)
15378 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015379
Dave Airlie5481e272016-10-25 16:36:13 +100015380 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015381 drm_plane_create_rotation_property(&cursor->base,
15382 DRM_ROTATE_0,
15383 DRM_ROTATE_0 |
15384 DRM_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015385
Ville Syrjälä580503c2016-10-31 22:37:00 +020015386 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070015387 state->scaler_id = -1;
15388
Matt Roperea2c67b2014-12-23 10:41:52 -080015389 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
15390
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015391 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015392
15393fail:
15394 kfree(state);
15395 kfree(cursor);
15396
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015397 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070015398}
15399
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053015400static void intel_crtc_init_scalers(struct intel_crtc *crtc,
15401 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015402{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020015403 struct intel_crtc_scaler_state *scaler_state =
15404 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053015405 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015406 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015407
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053015408 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
15409 if (!crtc->num_scalers)
15410 return;
15411
Ville Syrjälä65edccc2016-10-31 22:37:01 +020015412 for (i = 0; i < crtc->num_scalers; i++) {
15413 struct intel_scaler *scaler = &scaler_state->scalers[i];
15414
15415 scaler->in_use = 0;
15416 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015417 }
15418
15419 scaler_state->scaler_id = -1;
15420}
15421
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015422static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080015423{
15424 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015425 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015426 struct intel_plane *primary = NULL;
15427 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030015428 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015429
Daniel Vetter955382f2013-09-19 14:05:45 +020015430 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015431 if (!intel_crtc)
15432 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080015433
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015434 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015435 if (!crtc_state) {
15436 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015437 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015438 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030015439 intel_crtc->config = crtc_state;
15440 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080015441 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015442
Ville Syrjälä580503c2016-10-31 22:37:00 +020015443 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015444 if (IS_ERR(primary)) {
15445 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070015446 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015447 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020015448 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070015449
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030015450 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015451 struct intel_plane *plane;
15452
Ville Syrjälä580503c2016-10-31 22:37:00 +020015453 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020015454 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015455 ret = PTR_ERR(plane);
15456 goto fail;
15457 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020015458 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030015459 }
15460
Ville Syrjälä580503c2016-10-31 22:37:00 +020015461 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020015462 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015463 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070015464 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015465 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020015466 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070015467
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015468 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015469 &primary->base, &cursor->base,
15470 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030015471 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070015472 if (ret)
15473 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080015474
Jesse Barnes80824002009-09-10 15:28:06 -070015475 intel_crtc->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020015476 intel_crtc->plane = primary->plane;
Jesse Barnes80824002009-09-10 15:28:06 -070015477
Chris Wilson4b0e3332014-05-30 16:35:26 +030015478 intel_crtc->cursor_base = ~0;
15479 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015480 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030015481
Ville Syrjälä852eb002015-06-24 22:00:07 +030015482 intel_crtc->wm.cxsr_allowed = true;
15483
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053015484 /* initialize shared scalers */
15485 intel_crtc_init_scalers(intel_crtc, crtc_state);
15486
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080015487 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
15488 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015489 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
15490 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080015491
Jesse Barnes79e53942008-11-07 14:24:08 -080015492 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020015493
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000015494 intel_color_init(&intel_crtc->base);
15495
Daniel Vetter87b6b102014-05-15 15:33:46 +020015496 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015497
15498 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070015499
15500fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015501 /*
15502 * drm_mode_config_cleanup() will free up any
15503 * crtcs/planes already initialized.
15504 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015505 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015506 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015507
15508 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015509}
15510
Jesse Barnes752aa882013-10-31 18:55:49 +020015511enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
15512{
15513 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015514 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020015515
Rob Clark51fd3712013-11-19 12:10:12 -050015516 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020015517
Ville Syrjäläd3babd32014-11-07 11:16:01 +020015518 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020015519 return INVALID_PIPE;
15520
15521 return to_intel_crtc(encoder->crtc)->pipe;
15522}
15523
Carl Worth08d7b3d2009-04-29 14:43:54 -070015524int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000015525 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070015526{
Carl Worth08d7b3d2009-04-29 14:43:54 -070015527 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040015528 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020015529 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015530
Rob Clark7707e652014-07-17 23:30:04 -040015531 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010015532 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030015533 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015534
Rob Clark7707e652014-07-17 23:30:04 -040015535 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020015536 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015537
Daniel Vetterc05422d2009-08-11 16:05:30 +020015538 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015539}
15540
Daniel Vetter66a92782012-07-12 20:08:18 +020015541static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080015542{
Daniel Vetter66a92782012-07-12 20:08:18 +020015543 struct drm_device *dev = encoder->base.dev;
15544 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080015545 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080015546 int entry = 0;
15547
Damien Lespiaub2784e12014-08-05 11:29:37 +010015548 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020015549 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020015550 index_mask |= (1 << entry);
15551
Jesse Barnes79e53942008-11-07 14:24:08 -080015552 entry++;
15553 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010015554
Jesse Barnes79e53942008-11-07 14:24:08 -080015555 return index_mask;
15556}
15557
Ville Syrjälä646d5772016-10-31 22:37:14 +020015558static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000015559{
Ville Syrjälä646d5772016-10-31 22:37:14 +020015560 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000015561 return false;
15562
15563 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
15564 return false;
15565
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015566 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000015567 return false;
15568
15569 return true;
15570}
15571
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015572static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070015573{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015574 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000015575 return false;
15576
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010015577 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070015578 return false;
15579
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015580 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070015581 return false;
15582
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015583 if (HAS_PCH_LPT_H(dev_priv) &&
15584 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020015585 return false;
15586
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020015587 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015588 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020015589 return false;
15590
Ville Syrjäläe4abb732015-12-01 23:31:33 +020015591 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070015592 return false;
15593
15594 return true;
15595}
15596
Imre Deak8090ba82016-08-10 14:07:33 +030015597void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
15598{
15599 int pps_num;
15600 int pps_idx;
15601
15602 if (HAS_DDI(dev_priv))
15603 return;
15604 /*
15605 * This w/a is needed at least on CPT/PPT, but to be sure apply it
15606 * everywhere where registers can be write protected.
15607 */
15608 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15609 pps_num = 2;
15610 else
15611 pps_num = 1;
15612
15613 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
15614 u32 val = I915_READ(PP_CONTROL(pps_idx));
15615
15616 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
15617 I915_WRITE(PP_CONTROL(pps_idx), val);
15618 }
15619}
15620
Imre Deak44cb7342016-08-10 14:07:29 +030015621static void intel_pps_init(struct drm_i915_private *dev_priv)
15622{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020015623 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030015624 dev_priv->pps_mmio_base = PCH_PPS_BASE;
15625 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15626 dev_priv->pps_mmio_base = VLV_PPS_BASE;
15627 else
15628 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030015629
15630 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030015631}
15632
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015633static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080015634{
Chris Wilson4ef69c72010-09-09 15:14:28 +010015635 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015636 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080015637
Imre Deak44cb7342016-08-10 14:07:29 +030015638 intel_pps_init(dev_priv);
15639
Imre Deak97a824e12016-06-21 11:51:47 +030015640 /*
15641 * intel_edp_init_connector() depends on this completing first, to
15642 * prevent the registeration of both eDP and LVDS and the incorrect
15643 * sharing of the PPS.
15644 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015645 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015646
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015647 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015648 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015649
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020015650 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053015651 /*
15652 * FIXME: Broxton doesn't support port detection via the
15653 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
15654 * detect the ports.
15655 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015656 intel_ddi_init(dev_priv, PORT_A);
15657 intel_ddi_init(dev_priv, PORT_B);
15658 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020015659
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015660 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015661 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015662 int found;
15663
Jesse Barnesde31fac2015-03-06 15:53:32 -080015664 /*
15665 * Haswell uses DDI functions to detect digital outputs.
15666 * On SKL pre-D0 the strap isn't connected, so we assume
15667 * it's there.
15668 */
Ville Syrjälä77179402015-09-18 20:03:35 +030015669 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080015670 /* WaIgnoreDDIAStrap: skl */
Tvrtko Ursulin08537232016-10-13 11:03:02 +010015671 if (found || IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015672 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015673
15674 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
15675 * register */
15676 found = I915_READ(SFUSE_STRAP);
15677
15678 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015679 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015680 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015681 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015682 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015683 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015684 /*
15685 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
15686 */
Tvrtko Ursulin08537232016-10-13 11:03:02 +010015687 if ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015688 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
15689 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
15690 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015691 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015692
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015693 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015694 int found;
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000015695 dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020015696
Ville Syrjälä646d5772016-10-31 22:37:14 +020015697 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015698 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015699
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015700 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080015701 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015702 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015703 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015704 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015705 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015706 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015707 }
15708
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015709 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015710 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015711
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015712 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015713 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015714
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015715 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015716 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015717
Daniel Vetter270b3042012-10-27 15:52:05 +020015718 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015719 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015720 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015721 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010015722
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015723 /*
15724 * The DP_DETECTED bit is the latched state of the DDC
15725 * SDA pin at boot. However since eDP doesn't require DDC
15726 * (no way to plug in a DP->HDMI dongle) the DDC pins for
15727 * eDP ports may have been muxed to an alternate function.
15728 * Thus we can't rely on the DP_DETECTED bit alone to detect
15729 * eDP ports. Consult the VBT as well as DP_DETECTED to
15730 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030015731 *
15732 * Sadly the straps seem to be missing sometimes even for HDMI
15733 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
15734 * and VBT for the presence of the port. Additionally we can't
15735 * trust the port type the VBT declares as we've seen at least
15736 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015737 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000015738 has_edp = intel_dp_is_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015739 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
15740 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015741 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015742 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015743 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030015744
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000015745 has_edp = intel_dp_is_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015746 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
15747 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015748 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015749 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015750 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053015751
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015752 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015753 /*
15754 * eDP not supported on port D,
15755 * so no need to worry about it
15756 */
15757 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
15758 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015759 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015760 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015761 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030015762 }
15763
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015764 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015765 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015766 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080015767
Paulo Zanonie2debe92013-02-18 19:00:27 -030015768 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015769 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015770 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015771 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015772 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015773 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015774 }
Ma Ling27185ae2009-08-24 13:50:23 +080015775
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015776 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015777 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080015778 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015779
15780 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015781
Paulo Zanonie2debe92013-02-18 19:00:27 -030015782 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015783 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015784 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015785 }
Ma Ling27185ae2009-08-24 13:50:23 +080015786
Paulo Zanonie2debe92013-02-18 19:00:27 -030015787 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015788
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015789 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015790 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015791 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015792 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015793 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015794 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080015795 }
Ma Ling27185ae2009-08-24 13:50:23 +080015796
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015797 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015798 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015799 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015800 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015801
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000015802 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015803 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015804
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015805 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070015806
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015807 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010015808 encoder->base.possible_crtcs = encoder->crtc_mask;
15809 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020015810 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080015811 }
Chris Wilson47356eb2011-01-11 17:06:04 +000015812
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015813 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020015814
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015815 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080015816}
15817
15818static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
15819{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015820 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080015821 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080015822
Daniel Vetteref2d6332014-02-10 18:00:38 +010015823 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015824 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010015825 WARN_ON(!intel_fb->obj->framebuffer_references--);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010015826 i915_gem_object_put(intel_fb->obj);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015827 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015828 kfree(intel_fb);
15829}
15830
15831static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000015832 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080015833 unsigned int *handle)
15834{
15835 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000015836 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080015837
Chris Wilsoncc917ab2015-10-13 14:22:26 +010015838 if (obj->userptr.mm) {
15839 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
15840 return -EINVAL;
15841 }
15842
Chris Wilson05394f32010-11-08 19:18:58 +000015843 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080015844}
15845
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015846static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
15847 struct drm_file *file,
15848 unsigned flags, unsigned color,
15849 struct drm_clip_rect *clips,
15850 unsigned num_clips)
15851{
15852 struct drm_device *dev = fb->dev;
15853 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
15854 struct drm_i915_gem_object *obj = intel_fb->obj;
15855
15856 mutex_lock(&dev->struct_mutex);
Chris Wilsona6a7cc42016-11-18 21:17:46 +000015857 if (obj->pin_display && obj->cache_dirty)
15858 i915_gem_clflush_object(obj, true);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030015859 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015860 mutex_unlock(&dev->struct_mutex);
15861
15862 return 0;
15863}
15864
Jesse Barnes79e53942008-11-07 14:24:08 -080015865static const struct drm_framebuffer_funcs intel_fb_funcs = {
15866 .destroy = intel_user_framebuffer_destroy,
15867 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015868 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080015869};
15870
Damien Lespiaub3218032015-02-27 11:15:18 +000015871static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015872u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
15873 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000015874{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015875 u32 gen = INTEL_INFO(dev_priv)->gen;
Damien Lespiaub3218032015-02-27 11:15:18 +000015876
15877 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020015878 int cpp = drm_format_plane_cpp(pixel_format, 0);
15879
Damien Lespiaub3218032015-02-27 11:15:18 +000015880 /* "The stride in bytes must not exceed the of the size of 8K
15881 * pixels and 32K bytes."
15882 */
Ville Syrjäläac484962016-01-20 21:05:26 +020015883 return min(8192 * cpp, 32768);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015884 } else if (gen >= 5 && !IS_VALLEYVIEW(dev_priv) &&
15885 !IS_CHERRYVIEW(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015886 return 32*1024;
15887 } else if (gen >= 4) {
15888 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15889 return 16*1024;
15890 else
15891 return 32*1024;
15892 } else if (gen >= 3) {
15893 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15894 return 8*1024;
15895 else
15896 return 16*1024;
15897 } else {
15898 /* XXX DSPC is limited to 4k tiled */
15899 return 8*1024;
15900 }
15901}
15902
Daniel Vetterb5ea6422014-03-02 21:18:00 +010015903static int intel_framebuffer_init(struct drm_device *dev,
15904 struct intel_framebuffer *intel_fb,
15905 struct drm_mode_fb_cmd2 *mode_cmd,
15906 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080015907{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015908 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015909 unsigned int tiling = i915_gem_object_get_tiling(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080015910 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000015911 u32 pitch_limit, stride_alignment;
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015912 struct drm_format_name_buf format_name;
Jesse Barnes79e53942008-11-07 14:24:08 -080015913
Daniel Vetterdd4916c2013-10-09 21:23:51 +020015914 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
15915
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015916 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015917 /*
15918 * If there's a fence, enforce that
15919 * the fb modifier and tiling mode match.
15920 */
15921 if (tiling != I915_TILING_NONE &&
15922 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015923 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
15924 return -EINVAL;
15925 }
15926 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015927 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015928 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015929 } else if (tiling == I915_TILING_Y) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015930 DRM_DEBUG("No Y tiling for legacy addfb\n");
15931 return -EINVAL;
15932 }
15933 }
15934
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000015935 /* Passed in modifier sanity checking. */
15936 switch (mode_cmd->modifier[0]) {
15937 case I915_FORMAT_MOD_Y_TILED:
15938 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015939 if (INTEL_GEN(dev_priv) < 9) {
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000015940 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
15941 mode_cmd->modifier[0]);
15942 return -EINVAL;
15943 }
15944 case DRM_FORMAT_MOD_NONE:
15945 case I915_FORMAT_MOD_X_TILED:
15946 break;
15947 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070015948 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
15949 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010015950 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015951 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015952
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015953 /*
15954 * gen2/3 display engine uses the fence if present,
15955 * so the tiling mode must match the fb modifier exactly.
15956 */
15957 if (INTEL_INFO(dev_priv)->gen < 4 &&
15958 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
15959 DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n");
15960 return -EINVAL;
15961 }
15962
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015963 stride_alignment = intel_fb_stride_alignment(dev_priv,
15964 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015965 mode_cmd->pixel_format);
15966 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
15967 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
15968 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010015969 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015970 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015971
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015972 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015973 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015974 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015975 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
15976 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015977 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015978 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015979 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015980 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015981
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015982 /*
15983 * If there's a fence, enforce that
15984 * the fb pitch and fence stride match.
15985 */
15986 if (tiling != I915_TILING_NONE &&
Chris Wilson3e510a82016-08-05 10:14:23 +010015987 mode_cmd->pitches[0] != i915_gem_object_get_stride(obj)) {
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015988 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
Chris Wilson3e510a82016-08-05 10:14:23 +010015989 mode_cmd->pitches[0],
15990 i915_gem_object_get_stride(obj));
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015991 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015992 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015993
Ville Syrjälä57779d02012-10-31 17:50:14 +020015994 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080015995 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020015996 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015997 case DRM_FORMAT_RGB565:
15998 case DRM_FORMAT_XRGB8888:
15999 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020016000 break;
16001 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016002 if (INTEL_GEN(dev_priv) > 3) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000016003 DRM_DEBUG("unsupported pixel format: %s\n",
16004 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Ville Syrjälä57779d02012-10-31 17:50:14 +020016005 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000016006 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020016007 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020016008 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016009 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016010 INTEL_GEN(dev_priv) < 9) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000016011 DRM_DEBUG("unsupported pixel format: %s\n",
16012 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Damien Lespiau6c0fd452015-05-19 12:29:16 +010016013 return -EINVAL;
16014 }
16015 break;
16016 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020016017 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020016018 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016019 if (INTEL_GEN(dev_priv) < 4) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000016020 DRM_DEBUG("unsupported pixel format: %s\n",
16021 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Ville Syrjälä57779d02012-10-31 17:50:14 +020016022 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000016023 }
Jesse Barnesb5626742011-06-24 12:19:27 -070016024 break;
Damien Lespiau75312082015-05-15 19:06:01 +010016025 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016026 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000016027 DRM_DEBUG("unsupported pixel format: %s\n",
16028 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Damien Lespiau75312082015-05-15 19:06:01 +010016029 return -EINVAL;
16030 }
16031 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020016032 case DRM_FORMAT_YUYV:
16033 case DRM_FORMAT_UYVY:
16034 case DRM_FORMAT_YVYU:
16035 case DRM_FORMAT_VYUY:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016036 if (INTEL_GEN(dev_priv) < 5) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000016037 DRM_DEBUG("unsupported pixel format: %s\n",
16038 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Ville Syrjälä57779d02012-10-31 17:50:14 +020016039 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000016040 }
Chris Wilson57cd6502010-08-08 12:34:44 +010016041 break;
16042 default:
Eric Engestromb3c11ac2016-11-12 01:12:56 +000016043 DRM_DEBUG("unsupported pixel format: %s\n",
16044 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson57cd6502010-08-08 12:34:44 +010016045 return -EINVAL;
16046 }
16047
Ville Syrjälä90f9a332012-10-31 17:50:19 +020016048 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
16049 if (mode_cmd->offsets[0] != 0)
16050 return -EINVAL;
16051
Ville Syrjäläa3f913c2016-12-14 22:48:59 +020016052 drm_helper_mode_fill_fb_struct(dev, &intel_fb->base, mode_cmd);
Daniel Vetterc7d73f62012-12-13 23:38:38 +010016053 intel_fb->obj = obj;
16054
Ville Syrjälä6687c902015-09-15 13:16:41 +030016055 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
16056 if (ret)
16057 return ret;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020016058
Jesse Barnes79e53942008-11-07 14:24:08 -080016059 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
16060 if (ret) {
16061 DRM_ERROR("framebuffer init failed %d\n", ret);
16062 return ret;
16063 }
16064
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020016065 intel_fb->obj->framebuffer_references++;
16066
Jesse Barnes79e53942008-11-07 14:24:08 -080016067 return 0;
16068}
16069
Jesse Barnes79e53942008-11-07 14:24:08 -080016070static struct drm_framebuffer *
16071intel_user_framebuffer_create(struct drm_device *dev,
16072 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020016073 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080016074{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020016075 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000016076 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020016077 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080016078
Chris Wilson03ac0642016-07-20 13:31:51 +010016079 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
16080 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010016081 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080016082
Daniel Vetter92907cb2015-11-23 09:04:05 +010016083 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020016084 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010016085 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020016086
16087 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080016088}
16089
Chris Wilson778e23a2016-12-05 14:29:39 +000016090static void intel_atomic_state_free(struct drm_atomic_state *state)
16091{
16092 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
16093
16094 drm_atomic_state_default_release(state);
16095
16096 i915_sw_fence_fini(&intel_state->commit_ready);
16097
16098 kfree(state);
16099}
16100
Jesse Barnes79e53942008-11-07 14:24:08 -080016101static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080016102 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020016103 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080016104 .atomic_check = intel_atomic_check,
16105 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020016106 .atomic_state_alloc = intel_atomic_state_alloc,
16107 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000016108 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080016109};
16110
Imre Deak88212942016-03-16 13:38:53 +020016111/**
16112 * intel_init_display_hooks - initialize the display modesetting hooks
16113 * @dev_priv: device private
16114 */
16115void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070016116{
Imre Deak88212942016-03-16 13:38:53 +020016117 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000016118 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016119 dev_priv->display.get_initial_plane_config =
16120 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000016121 dev_priv->display.crtc_compute_clock =
16122 haswell_crtc_compute_clock;
16123 dev_priv->display.crtc_enable = haswell_crtc_enable;
16124 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020016125 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010016126 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016127 dev_priv->display.get_initial_plane_config =
16128 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020016129 dev_priv->display.crtc_compute_clock =
16130 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020016131 dev_priv->display.crtc_enable = haswell_crtc_enable;
16132 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020016133 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010016134 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016135 dev_priv->display.get_initial_plane_config =
16136 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020016137 dev_priv->display.crtc_compute_clock =
16138 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020016139 dev_priv->display.crtc_enable = ironlake_crtc_enable;
16140 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020016141 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070016142 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016143 dev_priv->display.get_initial_plane_config =
16144 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020016145 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
16146 dev_priv->display.crtc_enable = valleyview_crtc_enable;
16147 dev_priv->display.crtc_disable = i9xx_crtc_disable;
16148 } else if (IS_VALLEYVIEW(dev_priv)) {
16149 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16150 dev_priv->display.get_initial_plane_config =
16151 i9xx_get_initial_plane_config;
16152 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070016153 dev_priv->display.crtc_enable = valleyview_crtc_enable;
16154 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020016155 } else if (IS_G4X(dev_priv)) {
16156 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16157 dev_priv->display.get_initial_plane_config =
16158 i9xx_get_initial_plane_config;
16159 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
16160 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16161 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020016162 } else if (IS_PINEVIEW(dev_priv)) {
16163 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16164 dev_priv->display.get_initial_plane_config =
16165 i9xx_get_initial_plane_config;
16166 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
16167 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16168 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020016169 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010016170 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016171 dev_priv->display.get_initial_plane_config =
16172 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020016173 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020016174 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16175 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020016176 } else {
16177 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16178 dev_priv->display.get_initial_plane_config =
16179 i9xx_get_initial_plane_config;
16180 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
16181 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16182 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070016183 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016184
Jesse Barnese70236a2009-09-21 10:42:27 -070016185 /* Returns the core display clock speed */
Imre Deak88212942016-03-16 13:38:53 +020016186 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016187 dev_priv->display.get_display_clock_speed =
16188 skylake_get_display_clock_speed;
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +020016189 else if (IS_GEN9_LP(dev_priv))
Bob Paauweacd3f3d2015-06-23 14:14:26 -070016190 dev_priv->display.get_display_clock_speed =
16191 broxton_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016192 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016193 dev_priv->display.get_display_clock_speed =
16194 broadwell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016195 else if (IS_HASWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016196 dev_priv->display.get_display_clock_speed =
16197 haswell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016198 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070016199 dev_priv->display.get_display_clock_speed =
16200 valleyview_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016201 else if (IS_GEN5(dev_priv))
Ville Syrjäläb37a6432015-03-31 14:11:54 +030016202 dev_priv->display.get_display_clock_speed =
16203 ilk_get_display_clock_speed;
Jani Nikulac0f86832016-12-07 12:13:04 +020016204 else if (IS_I945G(dev_priv) || IS_I965G(dev_priv) ||
Imre Deak88212942016-03-16 13:38:53 +020016205 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016206 dev_priv->display.get_display_clock_speed =
16207 i945_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016208 else if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016209 dev_priv->display.get_display_clock_speed =
16210 gm45_get_display_clock_speed;
Jani Nikulac0f86832016-12-07 12:13:04 +020016211 else if (IS_I965GM(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016212 dev_priv->display.get_display_clock_speed =
16213 i965gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016214 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016215 dev_priv->display.get_display_clock_speed =
16216 pnv_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016217 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016218 dev_priv->display.get_display_clock_speed =
16219 g33_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016220 else if (IS_I915G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016221 dev_priv->display.get_display_clock_speed =
16222 i915_get_display_clock_speed;
Jani Nikula2a307c22016-11-30 17:43:04 +020016223 else if (IS_I945GM(dev_priv) || IS_I845G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016224 dev_priv->display.get_display_clock_speed =
16225 i9xx_misc_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016226 else if (IS_I915GM(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016227 dev_priv->display.get_display_clock_speed =
16228 i915gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016229 else if (IS_I865G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016230 dev_priv->display.get_display_clock_speed =
16231 i865_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016232 else if (IS_I85X(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016233 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030016234 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030016235 else { /* 830 */
Imre Deak88212942016-03-16 13:38:53 +020016236 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070016237 dev_priv->display.get_display_clock_speed =
16238 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030016239 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016240
Imre Deak88212942016-03-16 13:38:53 +020016241 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016242 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016243 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016244 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016245 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016246 /* FIXME: detect B0+ stepping and use auto training */
16247 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016248 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016249 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030016250 }
16251
16252 if (IS_BROADWELL(dev_priv)) {
16253 dev_priv->display.modeset_commit_cdclk =
16254 broadwell_modeset_commit_cdclk;
16255 dev_priv->display.modeset_calc_cdclk =
16256 broadwell_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020016257 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016258 dev_priv->display.modeset_commit_cdclk =
16259 valleyview_modeset_commit_cdclk;
16260 dev_priv->display.modeset_calc_cdclk =
16261 valleyview_modeset_calc_cdclk;
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +020016262 } else if (IS_GEN9_LP(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016263 dev_priv->display.modeset_commit_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030016264 bxt_modeset_commit_cdclk;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016265 dev_priv->display.modeset_calc_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030016266 bxt_modeset_calc_cdclk;
Clint Taylorc89e39f2016-05-13 23:41:21 +030016267 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
16268 dev_priv->display.modeset_commit_cdclk =
16269 skl_modeset_commit_cdclk;
16270 dev_priv->display.modeset_calc_cdclk =
16271 skl_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070016272 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020016273
Lyude27082492016-08-24 07:48:10 +020016274 if (dev_priv->info.gen >= 9)
16275 dev_priv->display.update_crtcs = skl_update_crtcs;
16276 else
16277 dev_priv->display.update_crtcs = intel_update_crtcs;
16278
Daniel Vetter5a21b662016-05-24 17:13:53 +020016279 switch (INTEL_INFO(dev_priv)->gen) {
16280 case 2:
16281 dev_priv->display.queue_flip = intel_gen2_queue_flip;
16282 break;
16283
16284 case 3:
16285 dev_priv->display.queue_flip = intel_gen3_queue_flip;
16286 break;
16287
16288 case 4:
16289 case 5:
16290 dev_priv->display.queue_flip = intel_gen4_queue_flip;
16291 break;
16292
16293 case 6:
16294 dev_priv->display.queue_flip = intel_gen6_queue_flip;
16295 break;
16296 case 7:
16297 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
16298 dev_priv->display.queue_flip = intel_gen7_queue_flip;
16299 break;
16300 case 9:
16301 /* Drop through - unsupported since execlist only. */
16302 default:
16303 /* Default just returns -ENODEV to indicate unsupported */
16304 dev_priv->display.queue_flip = intel_default_queue_flip;
16305 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016306}
16307
Jesse Barnesb690e962010-07-19 13:53:12 -070016308/*
16309 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
16310 * resume, or other times. This quirk makes sure that's the case for
16311 * affected systems.
16312 */
Akshay Joshi0206e352011-08-16 15:34:10 -040016313static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070016314{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016315 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb690e962010-07-19 13:53:12 -070016316
16317 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016318 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016319}
16320
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016321static void quirk_pipeb_force(struct drm_device *dev)
16322{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016323 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016324
16325 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
16326 DRM_INFO("applying pipe b force quirk\n");
16327}
16328
Keith Packard435793d2011-07-12 14:56:22 -070016329/*
16330 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
16331 */
16332static void quirk_ssc_force_disable(struct drm_device *dev)
16333{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016334 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070016335 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016336 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070016337}
16338
Carsten Emde4dca20e2012-03-15 15:56:26 +010016339/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010016340 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
16341 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010016342 */
16343static void quirk_invert_brightness(struct drm_device *dev)
16344{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016345 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010016346 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016347 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016348}
16349
Scot Doyle9c72cc62014-07-03 23:27:50 +000016350/* Some VBT's incorrectly indicate no backlight is present */
16351static void quirk_backlight_present(struct drm_device *dev)
16352{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016353 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000016354 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
16355 DRM_INFO("applying backlight present quirk\n");
16356}
16357
Jesse Barnesb690e962010-07-19 13:53:12 -070016358struct intel_quirk {
16359 int device;
16360 int subsystem_vendor;
16361 int subsystem_device;
16362 void (*hook)(struct drm_device *dev);
16363};
16364
Egbert Eich5f85f172012-10-14 15:46:38 +020016365/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
16366struct intel_dmi_quirk {
16367 void (*hook)(struct drm_device *dev);
16368 const struct dmi_system_id (*dmi_id_list)[];
16369};
16370
16371static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
16372{
16373 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
16374 return 1;
16375}
16376
16377static const struct intel_dmi_quirk intel_dmi_quirks[] = {
16378 {
16379 .dmi_id_list = &(const struct dmi_system_id[]) {
16380 {
16381 .callback = intel_dmi_reverse_brightness,
16382 .ident = "NCR Corporation",
16383 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
16384 DMI_MATCH(DMI_PRODUCT_NAME, ""),
16385 },
16386 },
16387 { } /* terminating entry */
16388 },
16389 .hook = quirk_invert_brightness,
16390 },
16391};
16392
Ben Widawskyc43b5632012-04-16 14:07:40 -070016393static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070016394 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
16395 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
16396
Jesse Barnesb690e962010-07-19 13:53:12 -070016397 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
16398 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
16399
Ville Syrjälä5f080c02014-08-15 01:22:06 +030016400 /* 830 needs to leave pipe A & dpll A up */
16401 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
16402
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016403 /* 830 needs to leave pipe B & dpll B up */
16404 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
16405
Keith Packard435793d2011-07-12 14:56:22 -070016406 /* Lenovo U160 cannot use SSC on LVDS */
16407 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020016408
16409 /* Sony Vaio Y cannot use SSC on LVDS */
16410 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010016411
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010016412 /* Acer Aspire 5734Z must invert backlight brightness */
16413 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
16414
16415 /* Acer/eMachines G725 */
16416 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
16417
16418 /* Acer/eMachines e725 */
16419 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
16420
16421 /* Acer/Packard Bell NCL20 */
16422 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
16423
16424 /* Acer Aspire 4736Z */
16425 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020016426
16427 /* Acer Aspire 5336 */
16428 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000016429
16430 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
16431 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000016432
Scot Doyledfb3d47b2014-08-21 16:08:02 +000016433 /* Acer C720 Chromebook (Core i3 4005U) */
16434 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
16435
jens steinb2a96012014-10-28 20:25:53 +010016436 /* Apple Macbook 2,1 (Core 2 T7400) */
16437 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
16438
Jani Nikula1b9448b2015-11-05 11:49:59 +020016439 /* Apple Macbook 4,1 */
16440 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
16441
Scot Doyled4967d82014-07-03 23:27:52 +000016442 /* Toshiba CB35 Chromebook (Celeron 2955U) */
16443 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000016444
16445 /* HP Chromebook 14 (Celeron 2955U) */
16446 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020016447
16448 /* Dell Chromebook 11 */
16449 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020016450
16451 /* Dell Chromebook 11 (2015 version) */
16452 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070016453};
16454
16455static void intel_init_quirks(struct drm_device *dev)
16456{
16457 struct pci_dev *d = dev->pdev;
16458 int i;
16459
16460 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
16461 struct intel_quirk *q = &intel_quirks[i];
16462
16463 if (d->device == q->device &&
16464 (d->subsystem_vendor == q->subsystem_vendor ||
16465 q->subsystem_vendor == PCI_ANY_ID) &&
16466 (d->subsystem_device == q->subsystem_device ||
16467 q->subsystem_device == PCI_ANY_ID))
16468 q->hook(dev);
16469 }
Egbert Eich5f85f172012-10-14 15:46:38 +020016470 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
16471 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
16472 intel_dmi_quirks[i].hook(dev);
16473 }
Jesse Barnesb690e962010-07-19 13:53:12 -070016474}
16475
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016476/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016477static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016478{
David Weinehall52a05c32016-08-22 13:32:44 +030016479 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016480 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016481 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016482
Ville Syrjälä2b37c612014-01-22 21:32:38 +020016483 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030016484 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070016485 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016486 sr1 = inb(VGA_SR_DATA);
16487 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030016488 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016489 udelay(300);
16490
Ville Syrjälä01f5a622014-12-16 18:38:37 +020016491 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016492 POSTING_READ(vga_reg);
16493}
16494
Daniel Vetterf8175862012-04-10 15:50:11 +020016495void intel_modeset_init_hw(struct drm_device *dev)
16496{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016497 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016498
Ville Syrjälä4c75b942016-10-31 22:37:12 +020016499 intel_update_cdclk(dev_priv);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016500
16501 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
16502
Ville Syrjälä46f16e62016-10-31 22:37:22 +020016503 intel_init_clock_gating(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020016504}
16505
Matt Roperd93c0372015-12-03 11:37:41 -080016506/*
16507 * Calculate what we think the watermarks should be for the state we've read
16508 * out of the hardware and then immediately program those watermarks so that
16509 * we ensure the hardware settings match our internal state.
16510 *
16511 * We can calculate what we think WM's should be by creating a duplicate of the
16512 * current state (which was constructed during hardware readout) and running it
16513 * through the atomic check code to calculate new watermark values in the
16514 * state object.
16515 */
16516static void sanitize_watermarks(struct drm_device *dev)
16517{
16518 struct drm_i915_private *dev_priv = to_i915(dev);
16519 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016520 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080016521 struct drm_crtc *crtc;
16522 struct drm_crtc_state *cstate;
16523 struct drm_modeset_acquire_ctx ctx;
16524 int ret;
16525 int i;
16526
16527 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080016528 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080016529 return;
16530
16531 /*
16532 * We need to hold connection_mutex before calling duplicate_state so
16533 * that the connector loop is protected.
16534 */
16535 drm_modeset_acquire_init(&ctx, 0);
16536retry:
Matt Roper0cd12622016-01-12 07:13:37 -080016537 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080016538 if (ret == -EDEADLK) {
16539 drm_modeset_backoff(&ctx);
16540 goto retry;
16541 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080016542 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016543 }
16544
16545 state = drm_atomic_helper_duplicate_state(dev, &ctx);
16546 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080016547 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016548
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016549 intel_state = to_intel_atomic_state(state);
16550
Matt Ropered4a6a72016-02-23 17:20:13 -080016551 /*
16552 * Hardware readout is the only time we don't want to calculate
16553 * intermediate watermarks (since we don't trust the current
16554 * watermarks).
16555 */
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016556 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080016557
Matt Roperd93c0372015-12-03 11:37:41 -080016558 ret = intel_atomic_check(dev, state);
16559 if (ret) {
16560 /*
16561 * If we fail here, it means that the hardware appears to be
16562 * programmed in a way that shouldn't be possible, given our
16563 * understanding of watermark requirements. This might mean a
16564 * mistake in the hardware readout code or a mistake in the
16565 * watermark calculations for a given platform. Raise a WARN
16566 * so that this is noticeable.
16567 *
16568 * If this actually happens, we'll have to just leave the
16569 * BIOS-programmed watermarks untouched and hope for the best.
16570 */
16571 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020016572 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080016573 }
16574
16575 /* Write calculated watermark values back */
Matt Roperd93c0372015-12-03 11:37:41 -080016576 for_each_crtc_in_state(state, crtc, cstate, i) {
16577 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
16578
Matt Ropered4a6a72016-02-23 17:20:13 -080016579 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016580 dev_priv->display.optimize_watermarks(intel_state, cs);
Matt Roperd93c0372015-12-03 11:37:41 -080016581 }
16582
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020016583put_state:
Chris Wilson08536952016-10-14 13:18:18 +010016584 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080016585fail:
Matt Roperd93c0372015-12-03 11:37:41 -080016586 drm_modeset_drop_locks(&ctx);
16587 drm_modeset_acquire_fini(&ctx);
16588}
16589
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016590int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080016591{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016592 struct drm_i915_private *dev_priv = to_i915(dev);
16593 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000016594 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080016595 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080016596
16597 drm_mode_config_init(dev);
16598
16599 dev->mode_config.min_width = 0;
16600 dev->mode_config.min_height = 0;
16601
Dave Airlie019d96c2011-09-29 16:20:42 +010016602 dev->mode_config.preferred_depth = 24;
16603 dev->mode_config.prefer_shadow = 1;
16604
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000016605 dev->mode_config.allow_fb_modifiers = true;
16606
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020016607 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080016608
Jesse Barnesb690e962010-07-19 13:53:12 -070016609 intel_init_quirks(dev);
16610
Ville Syrjälä62d75df2016-10-31 22:37:25 +020016611 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030016612
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016613 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016614 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070016615
Lukas Wunner69f92f62015-07-15 13:57:35 +020016616 /*
16617 * There may be no VBT; and if the BIOS enabled SSC we can
16618 * just keep using it to avoid unnecessary flicker. Whereas if the
16619 * BIOS isn't using it, don't assume it will work even if the VBT
16620 * indicates as much.
16621 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010016622 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020016623 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
16624 DREF_SSC1_ENABLE);
16625
16626 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
16627 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
16628 bios_lvds_use_ssc ? "en" : "dis",
16629 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
16630 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
16631 }
16632 }
16633
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016634 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016635 dev->mode_config.max_width = 2048;
16636 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016637 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070016638 dev->mode_config.max_width = 4096;
16639 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080016640 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016641 dev->mode_config.max_width = 8192;
16642 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080016643 }
Damien Lespiau068be562014-03-28 14:17:49 +000016644
Jani Nikula2a307c22016-11-30 17:43:04 +020016645 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
16646 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030016647 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016648 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000016649 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
16650 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
16651 } else {
16652 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
16653 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
16654 }
16655
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016656 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080016657
Zhao Yakui28c97732009-10-09 11:39:41 +080016658 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016659 INTEL_INFO(dev_priv)->num_pipes,
16660 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080016661
Damien Lespiau055e3932014-08-18 13:49:10 +010016662 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016663 int ret;
16664
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020016665 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016666 if (ret) {
16667 drm_mode_config_cleanup(dev);
16668 return ret;
16669 }
Jesse Barnes79e53942008-11-07 14:24:08 -080016670 }
16671
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030016672 intel_update_czclk(dev_priv);
Ville Syrjälä4c75b942016-10-31 22:37:12 +020016673 intel_update_cdclk(dev_priv);
Ville Syrjälä6a259b12016-11-29 16:13:57 +020016674 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030016675
Daniel Vettere72f9fb2013-06-05 13:34:06 +020016676 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010016677
Ville Syrjäläb2045352016-05-13 23:41:27 +030016678 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020016679 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030016680
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016681 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016682 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020016683 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000016684
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016685 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016686 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016687 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016688
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016689 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016690 struct intel_initial_plane_config plane_config = {};
16691
Jesse Barnes46f297f2014-03-07 08:57:48 -080016692 if (!crtc->active)
16693 continue;
16694
Jesse Barnes46f297f2014-03-07 08:57:48 -080016695 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080016696 * Note that reserving the BIOS fb up front prevents us
16697 * from stuffing other stolen allocations like the ring
16698 * on top. This prevents some ugliness at boot time, and
16699 * can even allow for smooth boot transitions if the BIOS
16700 * fb is large enough for the active pipe configuration.
16701 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016702 dev_priv->display.get_initial_plane_config(crtc,
16703 &plane_config);
16704
16705 /*
16706 * If the fb is shared between multiple heads, we'll
16707 * just get the first one.
16708 */
16709 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016710 }
Matt Roperd93c0372015-12-03 11:37:41 -080016711
16712 /*
16713 * Make sure hardware watermarks really match the state we read out.
16714 * Note that we need to do this after reconstructing the BIOS fb's
16715 * since the watermark calculation done here will use pstate->fb.
16716 */
16717 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016718
16719 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010016720}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080016721
Daniel Vetter7fad7982012-07-04 17:51:47 +020016722static void intel_enable_pipe_a(struct drm_device *dev)
16723{
16724 struct intel_connector *connector;
16725 struct drm_connector *crt = NULL;
16726 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016727 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020016728
16729 /* We can't just switch on the pipe A, we need to set things up with a
16730 * proper mode and output configuration. As a gross hack, enable pipe A
16731 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016732 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020016733 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
16734 crt = &connector->base;
16735 break;
16736 }
16737 }
16738
16739 if (!crt)
16740 return;
16741
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016742 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020016743 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020016744}
16745
Daniel Vetterfa555832012-10-10 23:14:00 +020016746static bool
16747intel_check_plane_mapping(struct intel_crtc *crtc)
16748{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016749 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030016750 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020016751
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016752 if (INTEL_INFO(dev_priv)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020016753 return true;
16754
Ville Syrjälä649636e2015-09-22 19:50:01 +030016755 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020016756
16757 if ((val & DISPLAY_PLANE_ENABLE) &&
16758 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
16759 return false;
16760
16761 return true;
16762}
16763
Ville Syrjälä02e93c32015-08-26 19:39:19 +030016764static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
16765{
16766 struct drm_device *dev = crtc->base.dev;
16767 struct intel_encoder *encoder;
16768
16769 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
16770 return true;
16771
16772 return false;
16773}
16774
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016775static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
16776{
16777 struct drm_device *dev = encoder->base.dev;
16778 struct intel_connector *connector;
16779
16780 for_each_connector_on_encoder(dev, &encoder->base, connector)
16781 return connector;
16782
16783 return NULL;
16784}
16785
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016786static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
16787 enum transcoder pch_transcoder)
16788{
16789 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
16790 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
16791}
16792
Daniel Vetter24929352012-07-02 20:28:59 +020016793static void intel_sanitize_crtc(struct intel_crtc *crtc)
16794{
16795 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010016796 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020016797 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020016798
Daniel Vetter24929352012-07-02 20:28:59 +020016799 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020016800 if (!transcoder_is_dsi(cpu_transcoder)) {
16801 i915_reg_t reg = PIPECONF(cpu_transcoder);
16802
16803 I915_WRITE(reg,
16804 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
16805 }
Daniel Vetter24929352012-07-02 20:28:59 +020016806
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016807 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010016808 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030016809 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016810 struct intel_plane *plane;
16811
Daniel Vetter96256042015-02-13 21:03:42 +010016812 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016813
16814 /* Disable everything but the primary plane */
16815 for_each_intel_plane_on_crtc(dev, crtc, plane) {
16816 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
16817 continue;
16818
16819 plane->disable_plane(&plane->base, &crtc->base);
16820 }
Daniel Vetter96256042015-02-13 21:03:42 +010016821 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016822
Daniel Vetter24929352012-07-02 20:28:59 +020016823 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020016824 * disable the crtc (and hence change the state) if it is wrong. Note
16825 * that gen4+ has a fixed plane -> pipe mapping. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016826 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020016827 bool plane;
16828
Ville Syrjälä78108b72016-05-27 20:59:19 +030016829 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
16830 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016831
16832 /* Pipe has the wrong plane attached and the plane is active.
16833 * Temporarily change the plane mapping and disable everything
16834 * ... */
16835 plane = crtc->plane;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010016836 crtc->base.primary->state->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020016837 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016838 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016839 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020016840 }
Daniel Vetter24929352012-07-02 20:28:59 +020016841
Daniel Vetter7fad7982012-07-04 17:51:47 +020016842 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
16843 crtc->pipe == PIPE_A && !crtc->active) {
16844 /* BIOS forgot to enable pipe A, this mostly happens after
16845 * resume. Force-enable the pipe to fix this, the update_dpms
16846 * call below we restore the pipe to the right state, but leave
16847 * the required bits on. */
16848 intel_enable_pipe_a(dev);
16849 }
16850
Daniel Vetter24929352012-07-02 20:28:59 +020016851 /* Adjust the state of the output pipe according to whether we
16852 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010016853 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016854 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016855
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010016856 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010016857 /*
16858 * We start out with underrun reporting disabled to avoid races.
16859 * For correct bookkeeping mark this on active crtcs.
16860 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020016861 * Also on gmch platforms we dont have any hardware bits to
16862 * disable the underrun reporting. Which means we need to start
16863 * out with underrun reporting disabled also on inactive pipes,
16864 * since otherwise we'll complain about the garbage we read when
16865 * e.g. coming up after runtime pm.
16866 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010016867 * No protection against concurrent access is required - at
16868 * worst a fifo underrun happens which also sets this to false.
16869 */
16870 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016871 /*
16872 * We track the PCH trancoder underrun reporting state
16873 * within the crtc. With crtc for pipe A housing the underrun
16874 * reporting state for PCH transcoder A, crtc for pipe B housing
16875 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
16876 * and marking underrun reporting as disabled for the non-existing
16877 * PCH transcoders B and C would prevent enabling the south
16878 * error interrupt (see cpt_can_enable_serr_int()).
16879 */
16880 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
16881 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010016882 }
Daniel Vetter24929352012-07-02 20:28:59 +020016883}
16884
16885static void intel_sanitize_encoder(struct intel_encoder *encoder)
16886{
16887 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020016888
16889 /* We need to check both for a crtc link (meaning that the
16890 * encoder is active and trying to read from a pipe) and the
16891 * pipe itself being active. */
16892 bool has_active_crtc = encoder->base.crtc &&
16893 to_intel_crtc(encoder->base.crtc)->active;
16894
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016895 connector = intel_encoder_find_connector(encoder);
16896 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020016897 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
16898 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016899 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016900
16901 /* Connector is active, but has no active pipe. This is
16902 * fallout from our resume register restoring. Disable
16903 * the encoder manually again. */
16904 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016905 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
16906
Daniel Vetter24929352012-07-02 20:28:59 +020016907 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
16908 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016909 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016910 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030016911 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016912 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020016913 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020016914 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016915
16916 /* Inconsistent output/port/pipe state happens presumably due to
16917 * a bug in one of the get_hw_state functions. Or someplace else
16918 * in our code, like the register restore mess on resume. Clamp
16919 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016920
16921 connector->base.dpms = DRM_MODE_DPMS_OFF;
16922 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016923 }
16924 /* Enabled encoders without active connectors will be fixed in
16925 * the crtc fixup. */
16926}
16927
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016928void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016929{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016930 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016931
Imre Deak04098752014-02-18 00:02:16 +020016932 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
16933 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016934 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020016935 }
16936}
16937
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016938void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020016939{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016940 /* This function can be called both from intel_modeset_setup_hw_state or
16941 * at a very early point in our resume sequence, where the power well
16942 * structures are not yet restored. Since this function is at a very
16943 * paranoid "someone might have enabled VGA while we were not looking"
16944 * level, just check if the power well is enabled instead of trying to
16945 * follow the "don't touch the power well if we don't need it" policy
16946 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020016947 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016948 return;
16949
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016950 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020016951
16952 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016953}
16954
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016955static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016956{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016957 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016958
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016959 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016960}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016961
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016962/* FIXME read out full plane state for all planes */
16963static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016964{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016965 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016966 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016967 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016968
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016969 plane_state->base.visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016970 primary_get_hw_state(to_intel_plane(primary));
16971
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016972 if (plane_state->base.visible)
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016973 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016974}
16975
Daniel Vetter30e984d2013-06-05 13:34:17 +020016976static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020016977{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016978 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016979 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020016980 struct intel_crtc *crtc;
16981 struct intel_encoder *encoder;
16982 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020016983 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020016984
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016985 dev_priv->active_crtcs = 0;
16986
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016987 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020016988 struct intel_crtc_state *crtc_state =
16989 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020016990
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020016991 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016992 memset(crtc_state, 0, sizeof(*crtc_state));
16993 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020016994
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016995 crtc_state->base.active = crtc_state->base.enable =
16996 dev_priv->display.get_pipe_config(crtc, crtc_state);
16997
16998 crtc->base.enabled = crtc_state->base.enable;
16999 crtc->active = crtc_state->base.active;
17000
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020017001 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010017002 dev_priv->active_crtcs |= 1 << crtc->pipe;
17003
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030017004 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020017005
Ville Syrjälä78108b72016-05-27 20:59:19 +030017006 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
17007 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020017008 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020017009 }
17010
Daniel Vetter53589012013-06-05 13:34:16 +020017011 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
17012 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
17013
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020017014 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020017015 &pll->state.hw_state);
17016 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010017017 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020017018 struct intel_crtc_state *crtc_state =
17019 to_intel_crtc_state(crtc->base.state);
17020
17021 if (crtc_state->base.active &&
17022 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020017023 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020017024 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020017025 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020017026
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020017027 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020017028 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020017029 }
17030
Damien Lespiaub2784e12014-08-05 11:29:37 +010017031 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020017032 pipe = 0;
17033
17034 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020017035 struct intel_crtc_state *crtc_state;
17036
Ville Syrjälä98187832016-10-31 22:37:10 +020017037 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020017038 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020017039
Jesse Barnes045ac3b2013-05-14 17:08:26 -070017040 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020017041 crtc_state->output_types |= 1 << encoder->type;
17042 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020017043 } else {
17044 encoder->base.crtc = NULL;
17045 }
17046
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010017047 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000017048 encoder->base.base.id, encoder->base.name,
17049 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010017050 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020017051 }
17052
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020017053 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020017054 if (connector->get_hw_state(connector)) {
17055 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010017056
17057 encoder = connector->encoder;
17058 connector->base.encoder = &encoder->base;
17059
17060 if (encoder->base.crtc &&
17061 encoder->base.crtc->state->active) {
17062 /*
17063 * This has to be done during hardware readout
17064 * because anything calling .crtc_disable may
17065 * rely on the connector_mask being accurate.
17066 */
17067 encoder->base.crtc->state->connector_mask |=
17068 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010017069 encoder->base.crtc->state->encoder_mask |=
17070 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010017071 }
17072
Daniel Vetter24929352012-07-02 20:28:59 +020017073 } else {
17074 connector->base.dpms = DRM_MODE_DPMS_OFF;
17075 connector->base.encoder = NULL;
17076 }
17077 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000017078 connector->base.base.id, connector->base.name,
17079 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020017080 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030017081
17082 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020017083 struct intel_crtc_state *crtc_state =
17084 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020017085 int pixclk = 0;
17086
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020017087 crtc->base.hwmode = crtc_state->base.adjusted_mode;
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030017088
17089 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020017090 if (crtc_state->base.active) {
17091 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
17092 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030017093 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
17094
17095 /*
17096 * The initial mode needs to be set in order to keep
17097 * the atomic core happy. It wants a valid mode if the
17098 * crtc's enabled, so we do the above call.
17099 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010017100 * But we don't set all the derived state fully, hence
17101 * set a flag to indicate that a full recalculation is
17102 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030017103 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020017104 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030017105
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020017106 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020017107 pixclk = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020017108 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020017109 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020017110 else
17111 WARN_ON(dev_priv->display.modeset_calc_cdclk);
17112
17113 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020017114 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020017115 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
17116
Ville Syrjälä9eca68322015-09-10 18:59:10 +030017117 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
17118 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030017119 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020017120
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020017121 dev_priv->min_pixclk[crtc->pipe] = pixclk;
17122
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020017123 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030017124 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020017125}
17126
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017127/* Scan out the current hw modeset state,
17128 * and sanitizes it to the current state
17129 */
17130static void
17131intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020017132{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017133 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020017134 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020017135 struct intel_crtc *crtc;
17136 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020017137 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020017138
17139 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020017140
17141 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010017142 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020017143 intel_sanitize_encoder(encoder);
17144 }
17145
Damien Lespiau055e3932014-08-18 13:49:10 +010017146 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020017147 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020017148
Daniel Vetter24929352012-07-02 20:28:59 +020017149 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020017150 intel_dump_pipe_config(crtc, crtc->config,
17151 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020017152 }
Daniel Vetter9a935852012-07-05 22:34:27 +020017153
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020017154 intel_modeset_update_connector_atomic_state(dev);
17155
Daniel Vetter35c95372013-07-17 06:55:04 +020017156 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
17157 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
17158
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010017159 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020017160 continue;
17161
17162 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
17163
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020017164 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020017165 pll->on = false;
17166 }
17167
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010017168 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030017169 vlv_wm_get_hw_state(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010017170 else if (IS_GEN9(dev_priv))
Pradeep Bhat30789992014-11-04 17:06:45 +000017171 skl_wm_get_hw_state(dev);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010017172 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030017173 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020017174
17175 for_each_intel_crtc(dev, crtc) {
17176 unsigned long put_domains;
17177
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010017178 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020017179 if (WARN_ON(put_domains))
17180 modeset_put_power_domains(dev_priv, put_domains);
17181 }
17182 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020017183
17184 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017185}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030017186
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017187void intel_display_resume(struct drm_device *dev)
17188{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017189 struct drm_i915_private *dev_priv = to_i915(dev);
17190 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
17191 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017192 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020017193
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017194 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030017195 if (state)
17196 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017197
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010017198 /*
17199 * This is a cludge because with real atomic modeset mode_config.mutex
17200 * won't be taken. Unfortunately some probed state like
17201 * audio_codec_enable is still protected by mode_config.mutex, so lock
17202 * it here for now.
17203 */
17204 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017205 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017206
Maarten Lankhorst73974892016-08-05 23:28:27 +030017207 while (1) {
17208 ret = drm_modeset_lock_all_ctx(dev, &ctx);
17209 if (ret != -EDEADLK)
17210 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017211
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017212 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017213 }
17214
Maarten Lankhorst73974892016-08-05 23:28:27 +030017215 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010017216 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030017217
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017218 drm_modeset_drop_locks(&ctx);
17219 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010017220 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017221
Chris Wilson08536952016-10-14 13:18:18 +010017222 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017223 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000017224 if (state)
17225 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010017226}
17227
17228void intel_modeset_gem_init(struct drm_device *dev)
17229{
Chris Wilsondc979972016-05-10 14:10:04 +010017230 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080017231
Chris Wilsondc979972016-05-10 14:10:04 +010017232 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030017233
Chris Wilson1833b132012-05-09 11:56:28 +010017234 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020017235
Chris Wilson1ee8da62016-05-12 12:43:23 +010017236 intel_setup_overlay(dev_priv);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010017237}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020017238
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010017239int intel_connector_register(struct drm_connector *connector)
17240{
17241 struct intel_connector *intel_connector = to_intel_connector(connector);
17242 int ret;
17243
17244 ret = intel_backlight_device_register(intel_connector);
17245 if (ret)
17246 goto err;
17247
17248 return 0;
17249
17250err:
17251 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080017252}
17253
Chris Wilsonc191eca2016-06-17 11:40:33 +010017254void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020017255{
Chris Wilsone63d87c2016-06-17 11:40:34 +010017256 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017257
Chris Wilsone63d87c2016-06-17 11:40:34 +010017258 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017259 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017260}
17261
Jesse Barnes79e53942008-11-07 14:24:08 -080017262void intel_modeset_cleanup(struct drm_device *dev)
17263{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017264 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070017265
Chris Wilsondc979972016-05-10 14:10:04 +010017266 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020017267
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017268 /*
17269 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020017270 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017271 * experience fancy races otherwise.
17272 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020017273 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070017274
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017275 /*
17276 * Due to the hpd irq storm handling the hotplug work can re-arm the
17277 * poll handlers. Hence disable polling after hpd handling is shut down.
17278 */
Keith Packardf87ea762010-10-03 19:36:26 -070017279 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017280
Jesse Barnes723bfd72010-10-07 16:01:13 -070017281 intel_unregister_dsm_handler();
17282
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020017283 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050017284
Chris Wilson1630fe72011-07-08 12:22:42 +010017285 /* flush any delayed tasks or pending work */
17286 flush_scheduled_work();
17287
Jesse Barnes79e53942008-11-07 14:24:08 -080017288 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010017289
Chris Wilson1ee8da62016-05-12 12:43:23 +010017290 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030017291
Chris Wilsondc979972016-05-10 14:10:04 +010017292 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010017293
Tvrtko Ursulin40196442016-12-01 14:16:42 +000017294 intel_teardown_gmbus(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080017295}
17296
Chris Wilsondf0e9242010-09-09 16:20:55 +010017297void intel_connector_attach_encoder(struct intel_connector *connector,
17298 struct intel_encoder *encoder)
17299{
17300 connector->encoder = encoder;
17301 drm_mode_connector_attach_encoder(&connector->base,
17302 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080017303}
Dave Airlie28d52042009-09-21 14:33:58 +100017304
17305/*
17306 * set vga decode state - true == enable VGA decode
17307 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000017308int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100017309{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000017310 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100017311 u16 gmch_ctrl;
17312
Chris Wilson75fa0412014-02-07 18:37:02 -020017313 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
17314 DRM_ERROR("failed to read control word\n");
17315 return -EIO;
17316 }
17317
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020017318 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
17319 return 0;
17320
Dave Airlie28d52042009-09-21 14:33:58 +100017321 if (state)
17322 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
17323 else
17324 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020017325
17326 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
17327 DRM_ERROR("failed to write control word\n");
17328 return -EIO;
17329 }
17330
Dave Airlie28d52042009-09-21 14:33:58 +100017331 return 0;
17332}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017333
Chris Wilson98a2f412016-10-12 10:05:18 +010017334#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
17335
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017336struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017337
17338 u32 power_well_driver;
17339
Chris Wilson63b66e52013-08-08 15:12:06 +020017340 int num_transcoders;
17341
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017342 struct intel_cursor_error_state {
17343 u32 control;
17344 u32 position;
17345 u32 base;
17346 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010017347 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017348
17349 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017350 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017351 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030017352 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010017353 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017354
17355 struct intel_plane_error_state {
17356 u32 control;
17357 u32 stride;
17358 u32 size;
17359 u32 pos;
17360 u32 addr;
17361 u32 surface;
17362 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010017363 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020017364
17365 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017366 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020017367 enum transcoder cpu_transcoder;
17368
17369 u32 conf;
17370
17371 u32 htotal;
17372 u32 hblank;
17373 u32 hsync;
17374 u32 vtotal;
17375 u32 vblank;
17376 u32 vsync;
17377 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017378};
17379
17380struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010017381intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017382{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017383 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020017384 int transcoders[] = {
17385 TRANSCODER_A,
17386 TRANSCODER_B,
17387 TRANSCODER_C,
17388 TRANSCODER_EDP,
17389 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017390 int i;
17391
Chris Wilsonc0336662016-05-06 15:40:21 +010017392 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020017393 return NULL;
17394
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017395 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017396 if (error == NULL)
17397 return NULL;
17398
Chris Wilsonc0336662016-05-06 15:40:21 +010017399 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017400 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
17401
Damien Lespiau055e3932014-08-18 13:49:10 +010017402 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020017403 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017404 __intel_display_power_is_enabled(dev_priv,
17405 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020017406 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017407 continue;
17408
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030017409 error->cursor[i].control = I915_READ(CURCNTR(i));
17410 error->cursor[i].position = I915_READ(CURPOS(i));
17411 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017412
17413 error->plane[i].control = I915_READ(DSPCNTR(i));
17414 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017415 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030017416 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017417 error->plane[i].pos = I915_READ(DSPPOS(i));
17418 }
Chris Wilsonc0336662016-05-06 15:40:21 +010017419 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030017420 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017421 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017422 error->plane[i].surface = I915_READ(DSPSURF(i));
17423 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
17424 }
17425
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017426 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030017427
Chris Wilsonc0336662016-05-06 15:40:21 +010017428 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e2014-04-18 15:55:04 +030017429 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020017430 }
17431
Jani Nikula4d1de972016-03-18 17:05:42 +020017432 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010017433 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030017434 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020017435 error->num_transcoders++; /* Account for eDP. */
17436
17437 for (i = 0; i < error->num_transcoders; i++) {
17438 enum transcoder cpu_transcoder = transcoders[i];
17439
Imre Deakddf9c532013-11-27 22:02:02 +020017440 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017441 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020017442 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017443 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017444 continue;
17445
Chris Wilson63b66e52013-08-08 15:12:06 +020017446 error->transcoder[i].cpu_transcoder = cpu_transcoder;
17447
17448 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
17449 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
17450 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
17451 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
17452 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
17453 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
17454 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017455 }
17456
17457 return error;
17458}
17459
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017460#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
17461
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017462void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017463intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000017464 struct drm_i915_private *dev_priv,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017465 struct intel_display_error_state *error)
17466{
17467 int i;
17468
Chris Wilson63b66e52013-08-08 15:12:06 +020017469 if (!error)
17470 return;
17471
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000017472 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010017473 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017474 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017475 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010017476 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017477 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020017478 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017479 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017480 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030017481 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017482
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017483 err_printf(m, "Plane [%d]:\n", i);
17484 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
17485 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000017486 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017487 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
17488 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017489 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010017490 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017491 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000017492 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017493 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
17494 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017495 }
17496
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017497 err_printf(m, "Cursor [%d]:\n", i);
17498 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
17499 err_printf(m, " POS: %08x\n", error->cursor[i].position);
17500 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017501 }
Chris Wilson63b66e52013-08-08 15:12:06 +020017502
17503 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020017504 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020017505 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017506 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017507 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020017508 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
17509 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
17510 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
17511 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
17512 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
17513 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
17514 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
17515 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017516}
Chris Wilson98a2f412016-10-12 10:05:18 +010017517
17518#endif