Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2006-2007 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 21 | * DEALINGS IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eric Anholt <eric@anholt.net> |
| 25 | */ |
| 26 | |
Daniel Vetter | 618563e | 2012-04-01 13:38:50 +0200 | [diff] [blame] | 27 | #include <linux/dmi.h> |
Jesse Barnes | c1c7af6 | 2009-09-10 15:28:03 -0700 | [diff] [blame] | 28 | #include <linux/module.h> |
| 29 | #include <linux/input.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 30 | #include <linux/i2c.h> |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 31 | #include <linux/kernel.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 32 | #include <linux/slab.h> |
Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 33 | #include <linux/vgaarb.h> |
Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 34 | #include <drm/drm_edid.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 35 | #include <drm/drmP.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 36 | #include "intel_drv.h" |
Chris Wilson | 5d723d7 | 2016-08-04 16:32:35 +0100 | [diff] [blame] | 37 | #include "intel_frontbuffer.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 38 | #include <drm/i915_drm.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 39 | #include "i915_drv.h" |
Chris Wilson | c37efb9 | 2016-06-17 08:28:47 +0100 | [diff] [blame] | 40 | #include "i915_gem_dmabuf.h" |
Imre Deak | db18b6a | 2016-03-24 12:41:40 +0200 | [diff] [blame] | 41 | #include "intel_dsi.h" |
Jesse Barnes | e5510fa | 2010-07-01 16:48:37 -0700 | [diff] [blame] | 42 | #include "i915_trace.h" |
Xi Ruoyao | 319c1d4 | 2015-03-12 20:16:32 +0800 | [diff] [blame] | 43 | #include <drm/drm_atomic.h> |
Matt Roper | c196e1d | 2015-01-21 16:35:48 -0800 | [diff] [blame] | 44 | #include <drm/drm_atomic_helper.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 45 | #include <drm/drm_dp_helper.h> |
| 46 | #include <drm/drm_crtc_helper.h> |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 47 | #include <drm/drm_plane_helper.h> |
| 48 | #include <drm/drm_rect.h> |
Keith Packard | c0f372b3 | 2011-11-16 22:24:52 -0800 | [diff] [blame] | 49 | #include <linux/dma_remapping.h> |
Alex Goins | fd8e058 | 2015-11-25 18:43:38 -0800 | [diff] [blame] | 50 | #include <linux/reservation.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 51 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 52 | static bool is_mmio_work(struct intel_flip_work *work) |
| 53 | { |
| 54 | return work->mmio_work.func; |
| 55 | } |
| 56 | |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 57 | /* Primary plane formats for gen <= 3 */ |
Damien Lespiau | 568db4f | 2015-05-12 16:13:18 +0100 | [diff] [blame] | 58 | static const uint32_t i8xx_primary_formats[] = { |
Damien Lespiau | 67fe7dc | 2015-05-15 19:06:00 +0100 | [diff] [blame] | 59 | DRM_FORMAT_C8, |
| 60 | DRM_FORMAT_RGB565, |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 61 | DRM_FORMAT_XRGB1555, |
Damien Lespiau | 67fe7dc | 2015-05-15 19:06:00 +0100 | [diff] [blame] | 62 | DRM_FORMAT_XRGB8888, |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 63 | }; |
| 64 | |
| 65 | /* Primary plane formats for gen >= 4 */ |
Damien Lespiau | 568db4f | 2015-05-12 16:13:18 +0100 | [diff] [blame] | 66 | static const uint32_t i965_primary_formats[] = { |
Damien Lespiau | 67fe7dc | 2015-05-15 19:06:00 +0100 | [diff] [blame] | 67 | DRM_FORMAT_C8, |
| 68 | DRM_FORMAT_RGB565, |
| 69 | DRM_FORMAT_XRGB8888, |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 70 | DRM_FORMAT_XBGR8888, |
Damien Lespiau | 6c0fd45 | 2015-05-19 12:29:16 +0100 | [diff] [blame] | 71 | DRM_FORMAT_XRGB2101010, |
| 72 | DRM_FORMAT_XBGR2101010, |
| 73 | }; |
| 74 | |
| 75 | static const uint32_t skl_primary_formats[] = { |
| 76 | DRM_FORMAT_C8, |
| 77 | DRM_FORMAT_RGB565, |
| 78 | DRM_FORMAT_XRGB8888, |
| 79 | DRM_FORMAT_XBGR8888, |
Damien Lespiau | 67fe7dc | 2015-05-15 19:06:00 +0100 | [diff] [blame] | 80 | DRM_FORMAT_ARGB8888, |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 81 | DRM_FORMAT_ABGR8888, |
| 82 | DRM_FORMAT_XRGB2101010, |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 83 | DRM_FORMAT_XBGR2101010, |
Kumar, Mahesh | ea916ea | 2015-09-03 16:17:09 +0530 | [diff] [blame] | 84 | DRM_FORMAT_YUYV, |
| 85 | DRM_FORMAT_YVYU, |
| 86 | DRM_FORMAT_UYVY, |
| 87 | DRM_FORMAT_VYUY, |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 88 | }; |
| 89 | |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 90 | /* Cursor formats */ |
| 91 | static const uint32_t intel_cursor_formats[] = { |
| 92 | DRM_FORMAT_ARGB8888, |
| 93 | }; |
| 94 | |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 95 | static void i9xx_crtc_clock_get(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 96 | struct intel_crtc_state *pipe_config); |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 97 | static void ironlake_pch_clock_get(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 98 | struct intel_crtc_state *pipe_config); |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 99 | |
Jesse Barnes | eb1bfe8 | 2014-02-12 12:26:25 -0800 | [diff] [blame] | 100 | static int intel_framebuffer_init(struct drm_device *dev, |
| 101 | struct intel_framebuffer *ifb, |
| 102 | struct drm_mode_fb_cmd2 *mode_cmd, |
| 103 | struct drm_i915_gem_object *obj); |
Daniel Vetter | 5b18e57 | 2014-04-24 23:55:06 +0200 | [diff] [blame] | 104 | static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc); |
| 105 | static void intel_set_pipe_timings(struct intel_crtc *intel_crtc); |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 106 | static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc); |
Daniel Vetter | 29407aa | 2014-04-24 23:55:08 +0200 | [diff] [blame] | 107 | static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc, |
Vandana Kannan | f769cd2 | 2014-08-05 07:51:22 -0700 | [diff] [blame] | 108 | struct intel_link_m_n *m_n, |
| 109 | struct intel_link_m_n *m2_n2); |
Daniel Vetter | 29407aa | 2014-04-24 23:55:08 +0200 | [diff] [blame] | 110 | static void ironlake_set_pipeconf(struct drm_crtc *crtc); |
Daniel Vetter | 229fca9 | 2014-04-24 23:55:09 +0200 | [diff] [blame] | 111 | static void haswell_set_pipeconf(struct drm_crtc *crtc); |
Jani Nikula | 391bf04 | 2016-03-18 17:05:40 +0200 | [diff] [blame] | 112 | static void haswell_set_pipemisc(struct drm_crtc *crtc); |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 113 | static void vlv_prepare_pll(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 114 | const struct intel_crtc_state *pipe_config); |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 115 | static void chv_prepare_pll(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 116 | const struct intel_crtc_state *pipe_config); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 117 | static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *); |
| 118 | static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *); |
Chandra Konduru | 549e2bf | 2015-04-07 15:28:38 -0700 | [diff] [blame] | 119 | static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc, |
| 120 | struct intel_crtc_state *crtc_state); |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 121 | static void skylake_pfit_enable(struct intel_crtc *crtc); |
| 122 | static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force); |
| 123 | static void ironlake_pfit_enable(struct intel_crtc *crtc); |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 124 | static void intel_modeset_setup_hw_state(struct drm_device *dev); |
Ville Syrjälä | 2622a08 | 2016-03-09 19:07:26 +0200 | [diff] [blame] | 125 | static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc); |
Ville Syrjälä | 4e5ca60 | 2016-05-11 22:44:44 +0300 | [diff] [blame] | 126 | static int ilk_max_pixel_rate(struct drm_atomic_state *state); |
Imre Deak | 324513c | 2016-06-13 16:44:36 +0300 | [diff] [blame] | 127 | static int bxt_calc_cdclk(int max_pixclk); |
Damien Lespiau | e7457a9 | 2013-08-08 22:28:59 +0100 | [diff] [blame] | 128 | |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 129 | struct intel_limit { |
Ander Conselvan de Oliveira | 4c5def9 | 2016-05-04 12:11:58 +0300 | [diff] [blame] | 130 | struct { |
| 131 | int min, max; |
| 132 | } dot, vco, n, m, m1, m2, p, p1; |
| 133 | |
| 134 | struct { |
| 135 | int dot_limit; |
| 136 | int p2_slow, p2_fast; |
| 137 | } p2; |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 138 | }; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 139 | |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 140 | /* returns HPLL frequency in kHz */ |
| 141 | static int valleyview_get_vco(struct drm_i915_private *dev_priv) |
| 142 | { |
| 143 | int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 }; |
| 144 | |
| 145 | /* Obtain SKU information */ |
| 146 | mutex_lock(&dev_priv->sb_lock); |
| 147 | hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) & |
| 148 | CCK_FUSE_HPLL_FREQ_MASK; |
| 149 | mutex_unlock(&dev_priv->sb_lock); |
| 150 | |
| 151 | return vco_freq[hpll_freq] * 1000; |
| 152 | } |
| 153 | |
Ville Syrjälä | c30fec6 | 2016-03-04 21:43:02 +0200 | [diff] [blame] | 154 | int vlv_get_cck_clock(struct drm_i915_private *dev_priv, |
| 155 | const char *name, u32 reg, int ref_freq) |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 156 | { |
| 157 | u32 val; |
| 158 | int divider; |
| 159 | |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 160 | mutex_lock(&dev_priv->sb_lock); |
| 161 | val = vlv_cck_read(dev_priv, reg); |
| 162 | mutex_unlock(&dev_priv->sb_lock); |
| 163 | |
| 164 | divider = val & CCK_FREQUENCY_VALUES; |
| 165 | |
| 166 | WARN((val & CCK_FREQUENCY_STATUS) != |
| 167 | (divider << CCK_FREQUENCY_STATUS_SHIFT), |
| 168 | "%s change in progress\n", name); |
| 169 | |
Ville Syrjälä | c30fec6 | 2016-03-04 21:43:02 +0200 | [diff] [blame] | 170 | return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1); |
| 171 | } |
| 172 | |
| 173 | static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv, |
| 174 | const char *name, u32 reg) |
| 175 | { |
| 176 | if (dev_priv->hpll_freq == 0) |
| 177 | dev_priv->hpll_freq = valleyview_get_vco(dev_priv); |
| 178 | |
| 179 | return vlv_get_cck_clock(dev_priv, name, reg, |
| 180 | dev_priv->hpll_freq); |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 181 | } |
| 182 | |
Ville Syrjälä | e7dc33f | 2016-03-02 17:22:13 +0200 | [diff] [blame] | 183 | static int |
| 184 | intel_pch_rawclk(struct drm_i915_private *dev_priv) |
Daniel Vetter | d2acd21 | 2012-10-20 20:57:43 +0200 | [diff] [blame] | 185 | { |
Ville Syrjälä | e7dc33f | 2016-03-02 17:22:13 +0200 | [diff] [blame] | 186 | return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000; |
Daniel Vetter | d2acd21 | 2012-10-20 20:57:43 +0200 | [diff] [blame] | 187 | } |
| 188 | |
Ville Syrjälä | e7dc33f | 2016-03-02 17:22:13 +0200 | [diff] [blame] | 189 | static int |
| 190 | intel_vlv_hrawclk(struct drm_i915_private *dev_priv) |
Jani Nikula | 79e50a4 | 2015-08-26 10:58:20 +0300 | [diff] [blame] | 191 | { |
Ville Syrjälä | 19ab4ed | 2016-04-27 17:43:22 +0300 | [diff] [blame] | 192 | /* RAWCLK_FREQ_VLV register updated from power well code */ |
Ville Syrjälä | 35d38d1 | 2016-03-02 17:22:16 +0200 | [diff] [blame] | 193 | return vlv_get_cck_clock_hpll(dev_priv, "hrawclk", |
| 194 | CCK_DISPLAY_REF_CLOCK_CONTROL); |
Ville Syrjälä | e7dc33f | 2016-03-02 17:22:13 +0200 | [diff] [blame] | 195 | } |
| 196 | |
| 197 | static int |
| 198 | intel_g4x_hrawclk(struct drm_i915_private *dev_priv) |
| 199 | { |
Jani Nikula | 79e50a4 | 2015-08-26 10:58:20 +0300 | [diff] [blame] | 200 | uint32_t clkcfg; |
| 201 | |
Ville Syrjälä | e7dc33f | 2016-03-02 17:22:13 +0200 | [diff] [blame] | 202 | /* hrawclock is 1/4 the FSB frequency */ |
Jani Nikula | 79e50a4 | 2015-08-26 10:58:20 +0300 | [diff] [blame] | 203 | clkcfg = I915_READ(CLKCFG); |
| 204 | switch (clkcfg & CLKCFG_FSB_MASK) { |
| 205 | case CLKCFG_FSB_400: |
Ville Syrjälä | e7dc33f | 2016-03-02 17:22:13 +0200 | [diff] [blame] | 206 | return 100000; |
Jani Nikula | 79e50a4 | 2015-08-26 10:58:20 +0300 | [diff] [blame] | 207 | case CLKCFG_FSB_533: |
Ville Syrjälä | e7dc33f | 2016-03-02 17:22:13 +0200 | [diff] [blame] | 208 | return 133333; |
Jani Nikula | 79e50a4 | 2015-08-26 10:58:20 +0300 | [diff] [blame] | 209 | case CLKCFG_FSB_667: |
Ville Syrjälä | e7dc33f | 2016-03-02 17:22:13 +0200 | [diff] [blame] | 210 | return 166667; |
Jani Nikula | 79e50a4 | 2015-08-26 10:58:20 +0300 | [diff] [blame] | 211 | case CLKCFG_FSB_800: |
Ville Syrjälä | e7dc33f | 2016-03-02 17:22:13 +0200 | [diff] [blame] | 212 | return 200000; |
Jani Nikula | 79e50a4 | 2015-08-26 10:58:20 +0300 | [diff] [blame] | 213 | case CLKCFG_FSB_1067: |
Ville Syrjälä | e7dc33f | 2016-03-02 17:22:13 +0200 | [diff] [blame] | 214 | return 266667; |
Jani Nikula | 79e50a4 | 2015-08-26 10:58:20 +0300 | [diff] [blame] | 215 | case CLKCFG_FSB_1333: |
Ville Syrjälä | e7dc33f | 2016-03-02 17:22:13 +0200 | [diff] [blame] | 216 | return 333333; |
Jani Nikula | 79e50a4 | 2015-08-26 10:58:20 +0300 | [diff] [blame] | 217 | /* these two are just a guess; one of them might be right */ |
| 218 | case CLKCFG_FSB_1600: |
| 219 | case CLKCFG_FSB_1600_ALT: |
Ville Syrjälä | e7dc33f | 2016-03-02 17:22:13 +0200 | [diff] [blame] | 220 | return 400000; |
Jani Nikula | 79e50a4 | 2015-08-26 10:58:20 +0300 | [diff] [blame] | 221 | default: |
Ville Syrjälä | e7dc33f | 2016-03-02 17:22:13 +0200 | [diff] [blame] | 222 | return 133333; |
Jani Nikula | 79e50a4 | 2015-08-26 10:58:20 +0300 | [diff] [blame] | 223 | } |
| 224 | } |
| 225 | |
Ville Syrjälä | 19ab4ed | 2016-04-27 17:43:22 +0300 | [diff] [blame] | 226 | void intel_update_rawclk(struct drm_i915_private *dev_priv) |
Ville Syrjälä | e7dc33f | 2016-03-02 17:22:13 +0200 | [diff] [blame] | 227 | { |
| 228 | if (HAS_PCH_SPLIT(dev_priv)) |
| 229 | dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv); |
| 230 | else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
| 231 | dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv); |
| 232 | else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv)) |
| 233 | dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv); |
| 234 | else |
| 235 | return; /* no rawclk on other platforms, or no need to know it */ |
| 236 | |
| 237 | DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq); |
| 238 | } |
| 239 | |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 240 | static void intel_update_czclk(struct drm_i915_private *dev_priv) |
| 241 | { |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 242 | if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))) |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 243 | return; |
| 244 | |
| 245 | dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk", |
| 246 | CCK_CZ_CLOCK_CONTROL); |
| 247 | |
| 248 | DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq); |
| 249 | } |
| 250 | |
Chris Wilson | 021357a | 2010-09-07 20:54:59 +0100 | [diff] [blame] | 251 | static inline u32 /* units of 100MHz */ |
Ville Syrjälä | 21a727b | 2016-02-17 21:41:10 +0200 | [diff] [blame] | 252 | intel_fdi_link_freq(struct drm_i915_private *dev_priv, |
| 253 | const struct intel_crtc_state *pipe_config) |
Chris Wilson | 021357a | 2010-09-07 20:54:59 +0100 | [diff] [blame] | 254 | { |
Ville Syrjälä | 21a727b | 2016-02-17 21:41:10 +0200 | [diff] [blame] | 255 | if (HAS_DDI(dev_priv)) |
| 256 | return pipe_config->port_clock; /* SPLL */ |
| 257 | else if (IS_GEN5(dev_priv)) |
| 258 | return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000; |
Ville Syrjälä | e3b247d | 2016-02-17 21:41:09 +0200 | [diff] [blame] | 259 | else |
Ville Syrjälä | 21a727b | 2016-02-17 21:41:10 +0200 | [diff] [blame] | 260 | return 270000; |
Chris Wilson | 021357a | 2010-09-07 20:54:59 +0100 | [diff] [blame] | 261 | } |
| 262 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 263 | static const struct intel_limit intel_limits_i8xx_dac = { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 264 | .dot = { .min = 25000, .max = 350000 }, |
Ville Syrjälä | 9c33371 | 2013-12-09 18:54:17 +0200 | [diff] [blame] | 265 | .vco = { .min = 908000, .max = 1512000 }, |
Ville Syrjälä | 91dbe5f | 2013-12-09 18:54:14 +0200 | [diff] [blame] | 266 | .n = { .min = 2, .max = 16 }, |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 267 | .m = { .min = 96, .max = 140 }, |
| 268 | .m1 = { .min = 18, .max = 26 }, |
| 269 | .m2 = { .min = 6, .max = 16 }, |
| 270 | .p = { .min = 4, .max = 128 }, |
| 271 | .p1 = { .min = 2, .max = 33 }, |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 272 | .p2 = { .dot_limit = 165000, |
| 273 | .p2_slow = 4, .p2_fast = 2 }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 274 | }; |
| 275 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 276 | static const struct intel_limit intel_limits_i8xx_dvo = { |
Daniel Vetter | 5d536e2 | 2013-07-06 12:52:06 +0200 | [diff] [blame] | 277 | .dot = { .min = 25000, .max = 350000 }, |
Ville Syrjälä | 9c33371 | 2013-12-09 18:54:17 +0200 | [diff] [blame] | 278 | .vco = { .min = 908000, .max = 1512000 }, |
Ville Syrjälä | 91dbe5f | 2013-12-09 18:54:14 +0200 | [diff] [blame] | 279 | .n = { .min = 2, .max = 16 }, |
Daniel Vetter | 5d536e2 | 2013-07-06 12:52:06 +0200 | [diff] [blame] | 280 | .m = { .min = 96, .max = 140 }, |
| 281 | .m1 = { .min = 18, .max = 26 }, |
| 282 | .m2 = { .min = 6, .max = 16 }, |
| 283 | .p = { .min = 4, .max = 128 }, |
| 284 | .p1 = { .min = 2, .max = 33 }, |
| 285 | .p2 = { .dot_limit = 165000, |
| 286 | .p2_slow = 4, .p2_fast = 4 }, |
| 287 | }; |
| 288 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 289 | static const struct intel_limit intel_limits_i8xx_lvds = { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 290 | .dot = { .min = 25000, .max = 350000 }, |
Ville Syrjälä | 9c33371 | 2013-12-09 18:54:17 +0200 | [diff] [blame] | 291 | .vco = { .min = 908000, .max = 1512000 }, |
Ville Syrjälä | 91dbe5f | 2013-12-09 18:54:14 +0200 | [diff] [blame] | 292 | .n = { .min = 2, .max = 16 }, |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 293 | .m = { .min = 96, .max = 140 }, |
| 294 | .m1 = { .min = 18, .max = 26 }, |
| 295 | .m2 = { .min = 6, .max = 16 }, |
| 296 | .p = { .min = 4, .max = 128 }, |
| 297 | .p1 = { .min = 1, .max = 6 }, |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 298 | .p2 = { .dot_limit = 165000, |
| 299 | .p2_slow = 14, .p2_fast = 7 }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 300 | }; |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 301 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 302 | static const struct intel_limit intel_limits_i9xx_sdvo = { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 303 | .dot = { .min = 20000, .max = 400000 }, |
| 304 | .vco = { .min = 1400000, .max = 2800000 }, |
| 305 | .n = { .min = 1, .max = 6 }, |
| 306 | .m = { .min = 70, .max = 120 }, |
Patrik Jakobsson | 4f7dfb6 | 2013-02-13 22:20:22 +0100 | [diff] [blame] | 307 | .m1 = { .min = 8, .max = 18 }, |
| 308 | .m2 = { .min = 3, .max = 7 }, |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 309 | .p = { .min = 5, .max = 80 }, |
| 310 | .p1 = { .min = 1, .max = 8 }, |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 311 | .p2 = { .dot_limit = 200000, |
| 312 | .p2_slow = 10, .p2_fast = 5 }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 313 | }; |
| 314 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 315 | static const struct intel_limit intel_limits_i9xx_lvds = { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 316 | .dot = { .min = 20000, .max = 400000 }, |
| 317 | .vco = { .min = 1400000, .max = 2800000 }, |
| 318 | .n = { .min = 1, .max = 6 }, |
| 319 | .m = { .min = 70, .max = 120 }, |
Patrik Jakobsson | 53a7d2d | 2013-02-13 22:20:21 +0100 | [diff] [blame] | 320 | .m1 = { .min = 8, .max = 18 }, |
| 321 | .m2 = { .min = 3, .max = 7 }, |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 322 | .p = { .min = 7, .max = 98 }, |
| 323 | .p1 = { .min = 1, .max = 8 }, |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 324 | .p2 = { .dot_limit = 112000, |
| 325 | .p2_slow = 14, .p2_fast = 7 }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 326 | }; |
| 327 | |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 328 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 329 | static const struct intel_limit intel_limits_g4x_sdvo = { |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 330 | .dot = { .min = 25000, .max = 270000 }, |
| 331 | .vco = { .min = 1750000, .max = 3500000}, |
| 332 | .n = { .min = 1, .max = 4 }, |
| 333 | .m = { .min = 104, .max = 138 }, |
| 334 | .m1 = { .min = 17, .max = 23 }, |
| 335 | .m2 = { .min = 5, .max = 11 }, |
| 336 | .p = { .min = 10, .max = 30 }, |
| 337 | .p1 = { .min = 1, .max = 3}, |
| 338 | .p2 = { .dot_limit = 270000, |
| 339 | .p2_slow = 10, |
| 340 | .p2_fast = 10 |
Ma Ling | 044c7c4 | 2009-03-18 20:13:23 +0800 | [diff] [blame] | 341 | }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 342 | }; |
| 343 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 344 | static const struct intel_limit intel_limits_g4x_hdmi = { |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 345 | .dot = { .min = 22000, .max = 400000 }, |
| 346 | .vco = { .min = 1750000, .max = 3500000}, |
| 347 | .n = { .min = 1, .max = 4 }, |
| 348 | .m = { .min = 104, .max = 138 }, |
| 349 | .m1 = { .min = 16, .max = 23 }, |
| 350 | .m2 = { .min = 5, .max = 11 }, |
| 351 | .p = { .min = 5, .max = 80 }, |
| 352 | .p1 = { .min = 1, .max = 8}, |
| 353 | .p2 = { .dot_limit = 165000, |
| 354 | .p2_slow = 10, .p2_fast = 5 }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 355 | }; |
| 356 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 357 | static const struct intel_limit intel_limits_g4x_single_channel_lvds = { |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 358 | .dot = { .min = 20000, .max = 115000 }, |
| 359 | .vco = { .min = 1750000, .max = 3500000 }, |
| 360 | .n = { .min = 1, .max = 3 }, |
| 361 | .m = { .min = 104, .max = 138 }, |
| 362 | .m1 = { .min = 17, .max = 23 }, |
| 363 | .m2 = { .min = 5, .max = 11 }, |
| 364 | .p = { .min = 28, .max = 112 }, |
| 365 | .p1 = { .min = 2, .max = 8 }, |
| 366 | .p2 = { .dot_limit = 0, |
| 367 | .p2_slow = 14, .p2_fast = 14 |
Ma Ling | 044c7c4 | 2009-03-18 20:13:23 +0800 | [diff] [blame] | 368 | }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 369 | }; |
| 370 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 371 | static const struct intel_limit intel_limits_g4x_dual_channel_lvds = { |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 372 | .dot = { .min = 80000, .max = 224000 }, |
| 373 | .vco = { .min = 1750000, .max = 3500000 }, |
| 374 | .n = { .min = 1, .max = 3 }, |
| 375 | .m = { .min = 104, .max = 138 }, |
| 376 | .m1 = { .min = 17, .max = 23 }, |
| 377 | .m2 = { .min = 5, .max = 11 }, |
| 378 | .p = { .min = 14, .max = 42 }, |
| 379 | .p1 = { .min = 2, .max = 6 }, |
| 380 | .p2 = { .dot_limit = 0, |
| 381 | .p2_slow = 7, .p2_fast = 7 |
Ma Ling | 044c7c4 | 2009-03-18 20:13:23 +0800 | [diff] [blame] | 382 | }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 383 | }; |
| 384 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 385 | static const struct intel_limit intel_limits_pineview_sdvo = { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 386 | .dot = { .min = 20000, .max = 400000}, |
| 387 | .vco = { .min = 1700000, .max = 3500000 }, |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 388 | /* Pineview's Ncounter is a ring counter */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 389 | .n = { .min = 3, .max = 6 }, |
| 390 | .m = { .min = 2, .max = 256 }, |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 391 | /* Pineview only has one combined m divider, which we treat as m2. */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 392 | .m1 = { .min = 0, .max = 0 }, |
| 393 | .m2 = { .min = 0, .max = 254 }, |
| 394 | .p = { .min = 5, .max = 80 }, |
| 395 | .p1 = { .min = 1, .max = 8 }, |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 396 | .p2 = { .dot_limit = 200000, |
| 397 | .p2_slow = 10, .p2_fast = 5 }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 398 | }; |
| 399 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 400 | static const struct intel_limit intel_limits_pineview_lvds = { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 401 | .dot = { .min = 20000, .max = 400000 }, |
| 402 | .vco = { .min = 1700000, .max = 3500000 }, |
| 403 | .n = { .min = 3, .max = 6 }, |
| 404 | .m = { .min = 2, .max = 256 }, |
| 405 | .m1 = { .min = 0, .max = 0 }, |
| 406 | .m2 = { .min = 0, .max = 254 }, |
| 407 | .p = { .min = 7, .max = 112 }, |
| 408 | .p1 = { .min = 1, .max = 8 }, |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 409 | .p2 = { .dot_limit = 112000, |
| 410 | .p2_slow = 14, .p2_fast = 14 }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 411 | }; |
| 412 | |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 413 | /* Ironlake / Sandybridge |
| 414 | * |
| 415 | * We calculate clock using (register_value + 2) for N/M1/M2, so here |
| 416 | * the range value for them is (actual_value - 2). |
| 417 | */ |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 418 | static const struct intel_limit intel_limits_ironlake_dac = { |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 419 | .dot = { .min = 25000, .max = 350000 }, |
| 420 | .vco = { .min = 1760000, .max = 3510000 }, |
| 421 | .n = { .min = 1, .max = 5 }, |
| 422 | .m = { .min = 79, .max = 127 }, |
| 423 | .m1 = { .min = 12, .max = 22 }, |
| 424 | .m2 = { .min = 5, .max = 9 }, |
| 425 | .p = { .min = 5, .max = 80 }, |
| 426 | .p1 = { .min = 1, .max = 8 }, |
| 427 | .p2 = { .dot_limit = 225000, |
| 428 | .p2_slow = 10, .p2_fast = 5 }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 429 | }; |
| 430 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 431 | static const struct intel_limit intel_limits_ironlake_single_lvds = { |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 432 | .dot = { .min = 25000, .max = 350000 }, |
| 433 | .vco = { .min = 1760000, .max = 3510000 }, |
| 434 | .n = { .min = 1, .max = 3 }, |
| 435 | .m = { .min = 79, .max = 118 }, |
| 436 | .m1 = { .min = 12, .max = 22 }, |
| 437 | .m2 = { .min = 5, .max = 9 }, |
| 438 | .p = { .min = 28, .max = 112 }, |
| 439 | .p1 = { .min = 2, .max = 8 }, |
| 440 | .p2 = { .dot_limit = 225000, |
| 441 | .p2_slow = 14, .p2_fast = 14 }, |
Zhenyu Wang | b91ad0e | 2010-02-05 09:14:17 +0800 | [diff] [blame] | 442 | }; |
| 443 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 444 | static const struct intel_limit intel_limits_ironlake_dual_lvds = { |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 445 | .dot = { .min = 25000, .max = 350000 }, |
| 446 | .vco = { .min = 1760000, .max = 3510000 }, |
| 447 | .n = { .min = 1, .max = 3 }, |
| 448 | .m = { .min = 79, .max = 127 }, |
| 449 | .m1 = { .min = 12, .max = 22 }, |
| 450 | .m2 = { .min = 5, .max = 9 }, |
| 451 | .p = { .min = 14, .max = 56 }, |
| 452 | .p1 = { .min = 2, .max = 8 }, |
| 453 | .p2 = { .dot_limit = 225000, |
| 454 | .p2_slow = 7, .p2_fast = 7 }, |
Zhenyu Wang | b91ad0e | 2010-02-05 09:14:17 +0800 | [diff] [blame] | 455 | }; |
| 456 | |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 457 | /* LVDS 100mhz refclk limits. */ |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 458 | static const struct intel_limit intel_limits_ironlake_single_lvds_100m = { |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 459 | .dot = { .min = 25000, .max = 350000 }, |
| 460 | .vco = { .min = 1760000, .max = 3510000 }, |
| 461 | .n = { .min = 1, .max = 2 }, |
| 462 | .m = { .min = 79, .max = 126 }, |
| 463 | .m1 = { .min = 12, .max = 22 }, |
| 464 | .m2 = { .min = 5, .max = 9 }, |
| 465 | .p = { .min = 28, .max = 112 }, |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 466 | .p1 = { .min = 2, .max = 8 }, |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 467 | .p2 = { .dot_limit = 225000, |
| 468 | .p2_slow = 14, .p2_fast = 14 }, |
Zhenyu Wang | b91ad0e | 2010-02-05 09:14:17 +0800 | [diff] [blame] | 469 | }; |
| 470 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 471 | static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = { |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 472 | .dot = { .min = 25000, .max = 350000 }, |
| 473 | .vco = { .min = 1760000, .max = 3510000 }, |
| 474 | .n = { .min = 1, .max = 3 }, |
| 475 | .m = { .min = 79, .max = 126 }, |
| 476 | .m1 = { .min = 12, .max = 22 }, |
| 477 | .m2 = { .min = 5, .max = 9 }, |
| 478 | .p = { .min = 14, .max = 42 }, |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 479 | .p1 = { .min = 2, .max = 6 }, |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 480 | .p2 = { .dot_limit = 225000, |
| 481 | .p2_slow = 7, .p2_fast = 7 }, |
Zhao Yakui | 4547668 | 2009-12-31 16:06:04 +0800 | [diff] [blame] | 482 | }; |
| 483 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 484 | static const struct intel_limit intel_limits_vlv = { |
Ville Syrjälä | f01b796 | 2013-09-27 16:55:49 +0300 | [diff] [blame] | 485 | /* |
| 486 | * These are the data rate limits (measured in fast clocks) |
| 487 | * since those are the strictest limits we have. The fast |
| 488 | * clock and actual rate limits are more relaxed, so checking |
| 489 | * them would make no difference. |
| 490 | */ |
| 491 | .dot = { .min = 25000 * 5, .max = 270000 * 5 }, |
Daniel Vetter | 75e5398 | 2013-04-18 21:10:43 +0200 | [diff] [blame] | 492 | .vco = { .min = 4000000, .max = 6000000 }, |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 493 | .n = { .min = 1, .max = 7 }, |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 494 | .m1 = { .min = 2, .max = 3 }, |
| 495 | .m2 = { .min = 11, .max = 156 }, |
Ville Syrjälä | b99ab66 | 2013-09-24 21:26:26 +0300 | [diff] [blame] | 496 | .p1 = { .min = 2, .max = 3 }, |
Ville Syrjälä | 5fdc9c49 | 2013-09-24 21:26:29 +0300 | [diff] [blame] | 497 | .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */ |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 498 | }; |
| 499 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 500 | static const struct intel_limit intel_limits_chv = { |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 501 | /* |
| 502 | * These are the data rate limits (measured in fast clocks) |
| 503 | * since those are the strictest limits we have. The fast |
| 504 | * clock and actual rate limits are more relaxed, so checking |
| 505 | * them would make no difference. |
| 506 | */ |
| 507 | .dot = { .min = 25000 * 5, .max = 540000 * 5}, |
Ville Syrjälä | 17fe102 | 2015-02-26 21:01:52 +0200 | [diff] [blame] | 508 | .vco = { .min = 4800000, .max = 6480000 }, |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 509 | .n = { .min = 1, .max = 1 }, |
| 510 | .m1 = { .min = 2, .max = 2 }, |
| 511 | .m2 = { .min = 24 << 22, .max = 175 << 22 }, |
| 512 | .p1 = { .min = 2, .max = 4 }, |
| 513 | .p2 = { .p2_slow = 1, .p2_fast = 14 }, |
| 514 | }; |
| 515 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 516 | static const struct intel_limit intel_limits_bxt = { |
Imre Deak | 5ab7b0b | 2015-03-06 03:29:25 +0200 | [diff] [blame] | 517 | /* FIXME: find real dot limits */ |
| 518 | .dot = { .min = 0, .max = INT_MAX }, |
Vandana Kannan | e629255 | 2015-07-01 17:02:57 +0530 | [diff] [blame] | 519 | .vco = { .min = 4800000, .max = 6700000 }, |
Imre Deak | 5ab7b0b | 2015-03-06 03:29:25 +0200 | [diff] [blame] | 520 | .n = { .min = 1, .max = 1 }, |
| 521 | .m1 = { .min = 2, .max = 2 }, |
| 522 | /* FIXME: find real m2 limits */ |
| 523 | .m2 = { .min = 2 << 22, .max = 255 << 22 }, |
| 524 | .p1 = { .min = 2, .max = 4 }, |
| 525 | .p2 = { .p2_slow = 1, .p2_fast = 20 }, |
| 526 | }; |
| 527 | |
Ander Conselvan de Oliveira | cdba954 | 2015-06-01 12:49:51 +0200 | [diff] [blame] | 528 | static bool |
| 529 | needs_modeset(struct drm_crtc_state *state) |
| 530 | { |
Maarten Lankhorst | fc59666 | 2015-07-21 13:28:57 +0200 | [diff] [blame] | 531 | return drm_atomic_crtc_needs_modeset(state); |
Ander Conselvan de Oliveira | cdba954 | 2015-06-01 12:49:51 +0200 | [diff] [blame] | 532 | } |
| 533 | |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 534 | /* |
| 535 | * Platform specific helpers to calculate the port PLL loopback- (clock.m), |
| 536 | * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast |
| 537 | * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic. |
| 538 | * The helpers' return value is the rate of the clock that is fed to the |
| 539 | * display engine's pipe which can be the above fast dot clock rate or a |
| 540 | * divided-down version of it. |
| 541 | */ |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 542 | /* m1 is reserved as 0 in Pineview, n is a ring counter */ |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 543 | static int pnv_calc_dpll_params(int refclk, struct dpll *clock) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 544 | { |
Shaohua Li | 2177832 | 2009-02-23 15:19:16 +0800 | [diff] [blame] | 545 | clock->m = clock->m2 + 2; |
| 546 | clock->p = clock->p1 * clock->p2; |
Ville Syrjälä | ed5ca77 | 2013-12-02 19:00:45 +0200 | [diff] [blame] | 547 | if (WARN_ON(clock->n == 0 || clock->p == 0)) |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 548 | return 0; |
Ville Syrjälä | fb03ac0 | 2013-10-14 14:50:30 +0300 | [diff] [blame] | 549 | clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n); |
| 550 | clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p); |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 551 | |
| 552 | return clock->dot; |
Shaohua Li | 2177832 | 2009-02-23 15:19:16 +0800 | [diff] [blame] | 553 | } |
| 554 | |
Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 555 | static uint32_t i9xx_dpll_compute_m(struct dpll *dpll) |
| 556 | { |
| 557 | return 5 * (dpll->m1 + 2) + (dpll->m2 + 2); |
| 558 | } |
| 559 | |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 560 | static int i9xx_calc_dpll_params(int refclk, struct dpll *clock) |
Shaohua Li | 2177832 | 2009-02-23 15:19:16 +0800 | [diff] [blame] | 561 | { |
Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 562 | clock->m = i9xx_dpll_compute_m(clock); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 563 | clock->p = clock->p1 * clock->p2; |
Ville Syrjälä | ed5ca77 | 2013-12-02 19:00:45 +0200 | [diff] [blame] | 564 | if (WARN_ON(clock->n + 2 == 0 || clock->p == 0)) |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 565 | return 0; |
Ville Syrjälä | fb03ac0 | 2013-10-14 14:50:30 +0300 | [diff] [blame] | 566 | clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2); |
| 567 | clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p); |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 568 | |
| 569 | return clock->dot; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 570 | } |
| 571 | |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 572 | static int vlv_calc_dpll_params(int refclk, struct dpll *clock) |
Imre Deak | 589eca6 | 2015-06-22 23:35:50 +0300 | [diff] [blame] | 573 | { |
| 574 | clock->m = clock->m1 * clock->m2; |
| 575 | clock->p = clock->p1 * clock->p2; |
| 576 | if (WARN_ON(clock->n == 0 || clock->p == 0)) |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 577 | return 0; |
Imre Deak | 589eca6 | 2015-06-22 23:35:50 +0300 | [diff] [blame] | 578 | clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n); |
| 579 | clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p); |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 580 | |
| 581 | return clock->dot / 5; |
Imre Deak | 589eca6 | 2015-06-22 23:35:50 +0300 | [diff] [blame] | 582 | } |
| 583 | |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 584 | int chv_calc_dpll_params(int refclk, struct dpll *clock) |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 585 | { |
| 586 | clock->m = clock->m1 * clock->m2; |
| 587 | clock->p = clock->p1 * clock->p2; |
| 588 | if (WARN_ON(clock->n == 0 || clock->p == 0)) |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 589 | return 0; |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 590 | clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m, |
| 591 | clock->n << 22); |
| 592 | clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p); |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 593 | |
| 594 | return clock->dot / 5; |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 595 | } |
| 596 | |
Jesse Barnes | 7c04d1d | 2009-02-23 15:36:40 -0800 | [diff] [blame] | 597 | #define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 598 | /** |
| 599 | * Returns whether the given set of divisors are valid for a given refclk with |
| 600 | * the given connectors. |
| 601 | */ |
| 602 | |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 603 | static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv, |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 604 | const struct intel_limit *limit, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 605 | const struct dpll *clock) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 606 | { |
Ville Syrjälä | f01b796 | 2013-09-27 16:55:49 +0300 | [diff] [blame] | 607 | if (clock->n < limit->n.min || limit->n.max < clock->n) |
| 608 | INTELPllInvalid("n out of range\n"); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 609 | if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1) |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 610 | INTELPllInvalid("p1 out of range\n"); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 611 | if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2) |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 612 | INTELPllInvalid("m2 out of range\n"); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 613 | if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1) |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 614 | INTELPllInvalid("m1 out of range\n"); |
Ville Syrjälä | f01b796 | 2013-09-27 16:55:49 +0300 | [diff] [blame] | 615 | |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 616 | if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) && |
| 617 | !IS_CHERRYVIEW(dev_priv) && !IS_BROXTON(dev_priv)) |
Ville Syrjälä | f01b796 | 2013-09-27 16:55:49 +0300 | [diff] [blame] | 618 | if (clock->m1 <= clock->m2) |
| 619 | INTELPllInvalid("m1 <= m2\n"); |
| 620 | |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 621 | if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) && |
| 622 | !IS_BROXTON(dev_priv)) { |
Ville Syrjälä | f01b796 | 2013-09-27 16:55:49 +0300 | [diff] [blame] | 623 | if (clock->p < limit->p.min || limit->p.max < clock->p) |
| 624 | INTELPllInvalid("p out of range\n"); |
| 625 | if (clock->m < limit->m.min || limit->m.max < clock->m) |
| 626 | INTELPllInvalid("m out of range\n"); |
| 627 | } |
| 628 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 629 | if (clock->vco < limit->vco.min || limit->vco.max < clock->vco) |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 630 | INTELPllInvalid("vco out of range\n"); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 631 | /* XXX: We may need to be checking "Dot clock" depending on the multiplier, |
| 632 | * connector, etc., rather than just a single range. |
| 633 | */ |
| 634 | if (clock->dot < limit->dot.min || limit->dot.max < clock->dot) |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 635 | INTELPllInvalid("dot out of range\n"); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 636 | |
| 637 | return true; |
| 638 | } |
| 639 | |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 640 | static int |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 641 | i9xx_select_p2_div(const struct intel_limit *limit, |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 642 | const struct intel_crtc_state *crtc_state, |
| 643 | int target) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 644 | { |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 645 | struct drm_device *dev = crtc_state->base.crtc->dev; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 646 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 647 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 648 | /* |
Daniel Vetter | a210b02 | 2012-11-26 17:22:08 +0100 | [diff] [blame] | 649 | * For LVDS just rely on its current settings for dual-channel. |
| 650 | * We haven't figured out how to reliably set up different |
| 651 | * single/dual channel state, if we even can. |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 652 | */ |
Daniel Vetter | 1974cad | 2012-11-26 17:22:09 +0100 | [diff] [blame] | 653 | if (intel_is_dual_link_lvds(dev)) |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 654 | return limit->p2.p2_fast; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 655 | else |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 656 | return limit->p2.p2_slow; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 657 | } else { |
| 658 | if (target < limit->p2.dot_limit) |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 659 | return limit->p2.p2_slow; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 660 | else |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 661 | return limit->p2.p2_fast; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 662 | } |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 663 | } |
| 664 | |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 665 | /* |
| 666 | * Returns a set of divisors for the desired target clock with the given |
| 667 | * refclk, or FALSE. The returned values represent the clock equation: |
| 668 | * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2. |
| 669 | * |
| 670 | * Target and reference clocks are specified in kHz. |
| 671 | * |
| 672 | * If match_clock is provided, then best_clock P divider must match the P |
| 673 | * divider from @match_clock used for LVDS downclocking. |
| 674 | */ |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 675 | static bool |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 676 | i9xx_find_best_dpll(const struct intel_limit *limit, |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 677 | struct intel_crtc_state *crtc_state, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 678 | int target, int refclk, struct dpll *match_clock, |
| 679 | struct dpll *best_clock) |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 680 | { |
| 681 | struct drm_device *dev = crtc_state->base.crtc->dev; |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 682 | struct dpll clock; |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 683 | int err = target; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 684 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 685 | memset(best_clock, 0, sizeof(*best_clock)); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 686 | |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 687 | clock.p2 = i9xx_select_p2_div(limit, crtc_state, target); |
| 688 | |
Zhao Yakui | 4215866 | 2009-11-20 11:24:18 +0800 | [diff] [blame] | 689 | for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; |
| 690 | clock.m1++) { |
| 691 | for (clock.m2 = limit->m2.min; |
| 692 | clock.m2 <= limit->m2.max; clock.m2++) { |
Daniel Vetter | c0efc38 | 2013-06-03 20:56:24 +0200 | [diff] [blame] | 693 | if (clock.m2 >= clock.m1) |
Zhao Yakui | 4215866 | 2009-11-20 11:24:18 +0800 | [diff] [blame] | 694 | break; |
| 695 | for (clock.n = limit->n.min; |
| 696 | clock.n <= limit->n.max; clock.n++) { |
| 697 | for (clock.p1 = limit->p1.min; |
| 698 | clock.p1 <= limit->p1.max; clock.p1++) { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 699 | int this_err; |
| 700 | |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 701 | i9xx_calc_dpll_params(refclk, &clock); |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 702 | if (!intel_PLL_is_valid(to_i915(dev), |
| 703 | limit, |
Chris Wilson | 1b894b5 | 2010-12-14 20:04:54 +0000 | [diff] [blame] | 704 | &clock)) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 705 | continue; |
Sean Paul | cec2f35 | 2012-01-10 15:09:36 -0800 | [diff] [blame] | 706 | if (match_clock && |
| 707 | clock.p != match_clock->p) |
| 708 | continue; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 709 | |
| 710 | this_err = abs(clock.dot - target); |
| 711 | if (this_err < err) { |
| 712 | *best_clock = clock; |
| 713 | err = this_err; |
| 714 | } |
| 715 | } |
| 716 | } |
| 717 | } |
| 718 | } |
| 719 | |
| 720 | return (err != target); |
| 721 | } |
| 722 | |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 723 | /* |
| 724 | * Returns a set of divisors for the desired target clock with the given |
| 725 | * refclk, or FALSE. The returned values represent the clock equation: |
| 726 | * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2. |
| 727 | * |
| 728 | * Target and reference clocks are specified in kHz. |
| 729 | * |
| 730 | * If match_clock is provided, then best_clock P divider must match the P |
| 731 | * divider from @match_clock used for LVDS downclocking. |
| 732 | */ |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 733 | static bool |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 734 | pnv_find_best_dpll(const struct intel_limit *limit, |
Ander Conselvan de Oliveira | a93e255 | 2015-03-20 16:18:17 +0200 | [diff] [blame] | 735 | struct intel_crtc_state *crtc_state, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 736 | int target, int refclk, struct dpll *match_clock, |
| 737 | struct dpll *best_clock) |
Daniel Vetter | ac58c3f | 2013-06-01 17:16:17 +0200 | [diff] [blame] | 738 | { |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 739 | struct drm_device *dev = crtc_state->base.crtc->dev; |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 740 | struct dpll clock; |
Daniel Vetter | ac58c3f | 2013-06-01 17:16:17 +0200 | [diff] [blame] | 741 | int err = target; |
| 742 | |
Daniel Vetter | ac58c3f | 2013-06-01 17:16:17 +0200 | [diff] [blame] | 743 | memset(best_clock, 0, sizeof(*best_clock)); |
| 744 | |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 745 | clock.p2 = i9xx_select_p2_div(limit, crtc_state, target); |
| 746 | |
Daniel Vetter | ac58c3f | 2013-06-01 17:16:17 +0200 | [diff] [blame] | 747 | for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; |
| 748 | clock.m1++) { |
| 749 | for (clock.m2 = limit->m2.min; |
| 750 | clock.m2 <= limit->m2.max; clock.m2++) { |
Daniel Vetter | ac58c3f | 2013-06-01 17:16:17 +0200 | [diff] [blame] | 751 | for (clock.n = limit->n.min; |
| 752 | clock.n <= limit->n.max; clock.n++) { |
| 753 | for (clock.p1 = limit->p1.min; |
| 754 | clock.p1 <= limit->p1.max; clock.p1++) { |
| 755 | int this_err; |
| 756 | |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 757 | pnv_calc_dpll_params(refclk, &clock); |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 758 | if (!intel_PLL_is_valid(to_i915(dev), |
| 759 | limit, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 760 | &clock)) |
| 761 | continue; |
| 762 | if (match_clock && |
| 763 | clock.p != match_clock->p) |
| 764 | continue; |
| 765 | |
| 766 | this_err = abs(clock.dot - target); |
| 767 | if (this_err < err) { |
| 768 | *best_clock = clock; |
| 769 | err = this_err; |
| 770 | } |
| 771 | } |
| 772 | } |
| 773 | } |
| 774 | } |
| 775 | |
| 776 | return (err != target); |
| 777 | } |
| 778 | |
Ander Conselvan de Oliveira | 997c030 | 2016-03-21 18:00:12 +0200 | [diff] [blame] | 779 | /* |
| 780 | * Returns a set of divisors for the desired target clock with the given |
| 781 | * refclk, or FALSE. The returned values represent the clock equation: |
| 782 | * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2. |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 783 | * |
| 784 | * Target and reference clocks are specified in kHz. |
| 785 | * |
| 786 | * If match_clock is provided, then best_clock P divider must match the P |
| 787 | * divider from @match_clock used for LVDS downclocking. |
Ander Conselvan de Oliveira | 997c030 | 2016-03-21 18:00:12 +0200 | [diff] [blame] | 788 | */ |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 789 | static bool |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 790 | g4x_find_best_dpll(const struct intel_limit *limit, |
Ander Conselvan de Oliveira | a93e255 | 2015-03-20 16:18:17 +0200 | [diff] [blame] | 791 | struct intel_crtc_state *crtc_state, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 792 | int target, int refclk, struct dpll *match_clock, |
| 793 | struct dpll *best_clock) |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 794 | { |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 795 | struct drm_device *dev = crtc_state->base.crtc->dev; |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 796 | struct dpll clock; |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 797 | int max_n; |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 798 | bool found = false; |
Adam Jackson | 6ba770d | 2010-07-02 16:43:30 -0400 | [diff] [blame] | 799 | /* approximately equals target * 0.00585 */ |
| 800 | int err_most = (target >> 8) + (target >> 9); |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 801 | |
| 802 | memset(best_clock, 0, sizeof(*best_clock)); |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 803 | |
| 804 | clock.p2 = i9xx_select_p2_div(limit, crtc_state, target); |
| 805 | |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 806 | max_n = limit->n.max; |
Gilles Espinasse | f77f13e | 2010-03-29 15:41:47 +0200 | [diff] [blame] | 807 | /* based on hardware requirement, prefer smaller n to precision */ |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 808 | for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) { |
Gilles Espinasse | f77f13e | 2010-03-29 15:41:47 +0200 | [diff] [blame] | 809 | /* based on hardware requirement, prefere larger m1,m2 */ |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 810 | for (clock.m1 = limit->m1.max; |
| 811 | clock.m1 >= limit->m1.min; clock.m1--) { |
| 812 | for (clock.m2 = limit->m2.max; |
| 813 | clock.m2 >= limit->m2.min; clock.m2--) { |
| 814 | for (clock.p1 = limit->p1.max; |
| 815 | clock.p1 >= limit->p1.min; clock.p1--) { |
| 816 | int this_err; |
| 817 | |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 818 | i9xx_calc_dpll_params(refclk, &clock); |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 819 | if (!intel_PLL_is_valid(to_i915(dev), |
| 820 | limit, |
Chris Wilson | 1b894b5 | 2010-12-14 20:04:54 +0000 | [diff] [blame] | 821 | &clock)) |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 822 | continue; |
Chris Wilson | 1b894b5 | 2010-12-14 20:04:54 +0000 | [diff] [blame] | 823 | |
| 824 | this_err = abs(clock.dot - target); |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 825 | if (this_err < err_most) { |
| 826 | *best_clock = clock; |
| 827 | err_most = this_err; |
| 828 | max_n = clock.n; |
| 829 | found = true; |
| 830 | } |
| 831 | } |
| 832 | } |
| 833 | } |
| 834 | } |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 835 | return found; |
| 836 | } |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 837 | |
Imre Deak | d5dd62b | 2015-03-17 11:40:03 +0200 | [diff] [blame] | 838 | /* |
| 839 | * Check if the calculated PLL configuration is more optimal compared to the |
| 840 | * best configuration and error found so far. Return the calculated error. |
| 841 | */ |
| 842 | static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 843 | const struct dpll *calculated_clock, |
| 844 | const struct dpll *best_clock, |
Imre Deak | d5dd62b | 2015-03-17 11:40:03 +0200 | [diff] [blame] | 845 | unsigned int best_error_ppm, |
| 846 | unsigned int *error_ppm) |
| 847 | { |
Imre Deak | 9ca3ba0 | 2015-03-17 11:40:05 +0200 | [diff] [blame] | 848 | /* |
| 849 | * For CHV ignore the error and consider only the P value. |
| 850 | * Prefer a bigger P value based on HW requirements. |
| 851 | */ |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 852 | if (IS_CHERRYVIEW(to_i915(dev))) { |
Imre Deak | 9ca3ba0 | 2015-03-17 11:40:05 +0200 | [diff] [blame] | 853 | *error_ppm = 0; |
| 854 | |
| 855 | return calculated_clock->p > best_clock->p; |
| 856 | } |
| 857 | |
Imre Deak | 24be4e4 | 2015-03-17 11:40:04 +0200 | [diff] [blame] | 858 | if (WARN_ON_ONCE(!target_freq)) |
| 859 | return false; |
| 860 | |
Imre Deak | d5dd62b | 2015-03-17 11:40:03 +0200 | [diff] [blame] | 861 | *error_ppm = div_u64(1000000ULL * |
| 862 | abs(target_freq - calculated_clock->dot), |
| 863 | target_freq); |
| 864 | /* |
| 865 | * Prefer a better P value over a better (smaller) error if the error |
| 866 | * is small. Ensure this preference for future configurations too by |
| 867 | * setting the error to 0. |
| 868 | */ |
| 869 | if (*error_ppm < 100 && calculated_clock->p > best_clock->p) { |
| 870 | *error_ppm = 0; |
| 871 | |
| 872 | return true; |
| 873 | } |
| 874 | |
| 875 | return *error_ppm + 10 < best_error_ppm; |
| 876 | } |
| 877 | |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 878 | /* |
| 879 | * Returns a set of divisors for the desired target clock with the given |
| 880 | * refclk, or FALSE. The returned values represent the clock equation: |
| 881 | * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2. |
| 882 | */ |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 883 | static bool |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 884 | vlv_find_best_dpll(const struct intel_limit *limit, |
Ander Conselvan de Oliveira | a93e255 | 2015-03-20 16:18:17 +0200 | [diff] [blame] | 885 | struct intel_crtc_state *crtc_state, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 886 | int target, int refclk, struct dpll *match_clock, |
| 887 | struct dpll *best_clock) |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 888 | { |
Ander Conselvan de Oliveira | a93e255 | 2015-03-20 16:18:17 +0200 | [diff] [blame] | 889 | struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc); |
Ander Conselvan de Oliveira | a919ff1 | 2014-10-20 13:46:43 +0300 | [diff] [blame] | 890 | struct drm_device *dev = crtc->base.dev; |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 891 | struct dpll clock; |
Ville Syrjälä | 69e4f900 | 2013-09-24 21:26:20 +0300 | [diff] [blame] | 892 | unsigned int bestppm = 1000000; |
Ville Syrjälä | 27e639b | 2013-09-24 21:26:24 +0300 | [diff] [blame] | 893 | /* min update 19.2 MHz */ |
| 894 | int max_n = min(limit->n.max, refclk / 19200); |
Ville Syrjälä | 49e497e | 2013-09-24 21:26:31 +0300 | [diff] [blame] | 895 | bool found = false; |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 896 | |
Ville Syrjälä | 6b4bf1c | 2013-09-27 16:54:19 +0300 | [diff] [blame] | 897 | target *= 5; /* fast clock */ |
| 898 | |
| 899 | memset(best_clock, 0, sizeof(*best_clock)); |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 900 | |
| 901 | /* based on hardware requirement, prefer smaller n to precision */ |
Ville Syrjälä | 27e639b | 2013-09-24 21:26:24 +0300 | [diff] [blame] | 902 | for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) { |
Ville Syrjälä | 811bbf0 | 2013-09-24 21:26:25 +0300 | [diff] [blame] | 903 | for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) { |
Ville Syrjälä | 889059d | 2013-09-24 21:26:27 +0300 | [diff] [blame] | 904 | for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow; |
Ville Syrjälä | c1a9ae4 | 2013-09-24 21:26:23 +0300 | [diff] [blame] | 905 | clock.p2 -= clock.p2 > 10 ? 2 : 1) { |
Ville Syrjälä | 6b4bf1c | 2013-09-27 16:54:19 +0300 | [diff] [blame] | 906 | clock.p = clock.p1 * clock.p2; |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 907 | /* based on hardware requirement, prefer bigger m1,m2 values */ |
Ville Syrjälä | 6b4bf1c | 2013-09-27 16:54:19 +0300 | [diff] [blame] | 908 | for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) { |
Imre Deak | d5dd62b | 2015-03-17 11:40:03 +0200 | [diff] [blame] | 909 | unsigned int ppm; |
Ville Syrjälä | 69e4f900 | 2013-09-24 21:26:20 +0300 | [diff] [blame] | 910 | |
Ville Syrjälä | 6b4bf1c | 2013-09-27 16:54:19 +0300 | [diff] [blame] | 911 | clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n, |
| 912 | refclk * clock.m1); |
Ville Syrjälä | 43b0ac5 | 2013-09-24 21:26:18 +0300 | [diff] [blame] | 913 | |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 914 | vlv_calc_dpll_params(refclk, &clock); |
Ville Syrjälä | 6b4bf1c | 2013-09-27 16:54:19 +0300 | [diff] [blame] | 915 | |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 916 | if (!intel_PLL_is_valid(to_i915(dev), |
| 917 | limit, |
Ville Syrjälä | f01b796 | 2013-09-27 16:55:49 +0300 | [diff] [blame] | 918 | &clock)) |
Ville Syrjälä | 43b0ac5 | 2013-09-24 21:26:18 +0300 | [diff] [blame] | 919 | continue; |
| 920 | |
Imre Deak | d5dd62b | 2015-03-17 11:40:03 +0200 | [diff] [blame] | 921 | if (!vlv_PLL_is_optimal(dev, target, |
| 922 | &clock, |
| 923 | best_clock, |
| 924 | bestppm, &ppm)) |
| 925 | continue; |
Ville Syrjälä | 6b4bf1c | 2013-09-27 16:54:19 +0300 | [diff] [blame] | 926 | |
Imre Deak | d5dd62b | 2015-03-17 11:40:03 +0200 | [diff] [blame] | 927 | *best_clock = clock; |
| 928 | bestppm = ppm; |
| 929 | found = true; |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 930 | } |
| 931 | } |
| 932 | } |
| 933 | } |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 934 | |
Ville Syrjälä | 49e497e | 2013-09-24 21:26:31 +0300 | [diff] [blame] | 935 | return found; |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 936 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 937 | |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 938 | /* |
| 939 | * Returns a set of divisors for the desired target clock with the given |
| 940 | * refclk, or FALSE. The returned values represent the clock equation: |
| 941 | * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2. |
| 942 | */ |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 943 | static bool |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 944 | chv_find_best_dpll(const struct intel_limit *limit, |
Ander Conselvan de Oliveira | a93e255 | 2015-03-20 16:18:17 +0200 | [diff] [blame] | 945 | struct intel_crtc_state *crtc_state, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 946 | int target, int refclk, struct dpll *match_clock, |
| 947 | struct dpll *best_clock) |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 948 | { |
Ander Conselvan de Oliveira | a93e255 | 2015-03-20 16:18:17 +0200 | [diff] [blame] | 949 | struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc); |
Ander Conselvan de Oliveira | a919ff1 | 2014-10-20 13:46:43 +0300 | [diff] [blame] | 950 | struct drm_device *dev = crtc->base.dev; |
Imre Deak | 9ca3ba0 | 2015-03-17 11:40:05 +0200 | [diff] [blame] | 951 | unsigned int best_error_ppm; |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 952 | struct dpll clock; |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 953 | uint64_t m2; |
| 954 | int found = false; |
| 955 | |
| 956 | memset(best_clock, 0, sizeof(*best_clock)); |
Imre Deak | 9ca3ba0 | 2015-03-17 11:40:05 +0200 | [diff] [blame] | 957 | best_error_ppm = 1000000; |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 958 | |
| 959 | /* |
| 960 | * Based on hardware doc, the n always set to 1, and m1 always |
| 961 | * set to 2. If requires to support 200Mhz refclk, we need to |
| 962 | * revisit this because n may not 1 anymore. |
| 963 | */ |
| 964 | clock.n = 1, clock.m1 = 2; |
| 965 | target *= 5; /* fast clock */ |
| 966 | |
| 967 | for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) { |
| 968 | for (clock.p2 = limit->p2.p2_fast; |
| 969 | clock.p2 >= limit->p2.p2_slow; |
| 970 | clock.p2 -= clock.p2 > 10 ? 2 : 1) { |
Imre Deak | 9ca3ba0 | 2015-03-17 11:40:05 +0200 | [diff] [blame] | 971 | unsigned int error_ppm; |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 972 | |
| 973 | clock.p = clock.p1 * clock.p2; |
| 974 | |
| 975 | m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p * |
| 976 | clock.n) << 22, refclk * clock.m1); |
| 977 | |
| 978 | if (m2 > INT_MAX/clock.m1) |
| 979 | continue; |
| 980 | |
| 981 | clock.m2 = m2; |
| 982 | |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 983 | chv_calc_dpll_params(refclk, &clock); |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 984 | |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 985 | if (!intel_PLL_is_valid(to_i915(dev), limit, &clock)) |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 986 | continue; |
| 987 | |
Imre Deak | 9ca3ba0 | 2015-03-17 11:40:05 +0200 | [diff] [blame] | 988 | if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock, |
| 989 | best_error_ppm, &error_ppm)) |
| 990 | continue; |
| 991 | |
| 992 | *best_clock = clock; |
| 993 | best_error_ppm = error_ppm; |
| 994 | found = true; |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 995 | } |
| 996 | } |
| 997 | |
| 998 | return found; |
| 999 | } |
| 1000 | |
Imre Deak | 5ab7b0b | 2015-03-06 03:29:25 +0200 | [diff] [blame] | 1001 | bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 1002 | struct dpll *best_clock) |
Imre Deak | 5ab7b0b | 2015-03-06 03:29:25 +0200 | [diff] [blame] | 1003 | { |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 1004 | int refclk = 100000; |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 1005 | const struct intel_limit *limit = &intel_limits_bxt; |
Imre Deak | 5ab7b0b | 2015-03-06 03:29:25 +0200 | [diff] [blame] | 1006 | |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 1007 | return chv_find_best_dpll(limit, crtc_state, |
Imre Deak | 5ab7b0b | 2015-03-06 03:29:25 +0200 | [diff] [blame] | 1008 | target_clock, refclk, NULL, best_clock); |
| 1009 | } |
| 1010 | |
Ville Syrjälä | 20ddf66 | 2013-09-04 18:25:25 +0300 | [diff] [blame] | 1011 | bool intel_crtc_active(struct drm_crtc *crtc) |
| 1012 | { |
| 1013 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 1014 | |
| 1015 | /* Be paranoid as we can arrive here with only partial |
| 1016 | * state retrieved from the hardware during setup. |
| 1017 | * |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1018 | * We can ditch the adjusted_mode.crtc_clock check as soon |
Ville Syrjälä | 20ddf66 | 2013-09-04 18:25:25 +0300 | [diff] [blame] | 1019 | * as Haswell has gained clock readout/fastboot support. |
| 1020 | * |
Dave Airlie | 66e514c | 2014-04-03 07:51:54 +1000 | [diff] [blame] | 1021 | * We can ditch the crtc->primary->fb check as soon as we can |
Ville Syrjälä | 20ddf66 | 2013-09-04 18:25:25 +0300 | [diff] [blame] | 1022 | * properly reconstruct framebuffers. |
Matt Roper | c3d1f43 | 2015-03-09 10:19:23 -0700 | [diff] [blame] | 1023 | * |
| 1024 | * FIXME: The intel_crtc->active here should be switched to |
| 1025 | * crtc->state->active once we have proper CRTC states wired up |
| 1026 | * for atomic. |
Ville Syrjälä | 20ddf66 | 2013-09-04 18:25:25 +0300 | [diff] [blame] | 1027 | */ |
Matt Roper | c3d1f43 | 2015-03-09 10:19:23 -0700 | [diff] [blame] | 1028 | return intel_crtc->active && crtc->primary->state->fb && |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1029 | intel_crtc->config->base.adjusted_mode.crtc_clock; |
Ville Syrjälä | 20ddf66 | 2013-09-04 18:25:25 +0300 | [diff] [blame] | 1030 | } |
| 1031 | |
Paulo Zanoni | a5c961d | 2012-10-24 15:59:34 -0200 | [diff] [blame] | 1032 | enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv, |
| 1033 | enum pipe pipe) |
| 1034 | { |
| 1035 | struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; |
| 1036 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 1037 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1038 | return intel_crtc->config->cpu_transcoder; |
Paulo Zanoni | a5c961d | 2012-10-24 15:59:34 -0200 | [diff] [blame] | 1039 | } |
| 1040 | |
Ville Syrjälä | fbf49ea | 2013-10-11 14:21:31 +0300 | [diff] [blame] | 1041 | static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe) |
| 1042 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1043 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1044 | i915_reg_t reg = PIPEDSL(pipe); |
Ville Syrjälä | fbf49ea | 2013-10-11 14:21:31 +0300 | [diff] [blame] | 1045 | u32 line1, line2; |
| 1046 | u32 line_mask; |
| 1047 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 1048 | if (IS_GEN2(dev_priv)) |
Ville Syrjälä | fbf49ea | 2013-10-11 14:21:31 +0300 | [diff] [blame] | 1049 | line_mask = DSL_LINEMASK_GEN2; |
| 1050 | else |
| 1051 | line_mask = DSL_LINEMASK_GEN3; |
| 1052 | |
| 1053 | line1 = I915_READ(reg) & line_mask; |
Daniel Vetter | 6adfb1e | 2015-07-07 09:10:40 +0200 | [diff] [blame] | 1054 | msleep(5); |
Ville Syrjälä | fbf49ea | 2013-10-11 14:21:31 +0300 | [diff] [blame] | 1055 | line2 = I915_READ(reg) & line_mask; |
| 1056 | |
| 1057 | return line1 == line2; |
| 1058 | } |
| 1059 | |
Keith Packard | ab7ad7f | 2010-10-03 00:33:06 -0700 | [diff] [blame] | 1060 | /* |
| 1061 | * intel_wait_for_pipe_off - wait for pipe to turn off |
Ville Syrjälä | 575f7ab | 2014-08-15 01:21:56 +0300 | [diff] [blame] | 1062 | * @crtc: crtc whose pipe to wait for |
Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 1063 | * |
| 1064 | * After disabling a pipe, we can't wait for vblank in the usual way, |
| 1065 | * spinning on the vblank interrupt status bit, since we won't actually |
| 1066 | * see an interrupt when the pipe is disabled. |
| 1067 | * |
Keith Packard | ab7ad7f | 2010-10-03 00:33:06 -0700 | [diff] [blame] | 1068 | * On Gen4 and above: |
| 1069 | * wait for the pipe register state bit to turn off |
| 1070 | * |
| 1071 | * Otherwise: |
| 1072 | * wait for the display line value to settle (it usually |
| 1073 | * ends up stopping at the start of the next frame). |
Chris Wilson | 58e10eb | 2010-10-03 10:56:11 +0100 | [diff] [blame] | 1074 | * |
Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 1075 | */ |
Ville Syrjälä | 575f7ab | 2014-08-15 01:21:56 +0300 | [diff] [blame] | 1076 | static void intel_wait_for_pipe_off(struct intel_crtc *crtc) |
Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 1077 | { |
Ville Syrjälä | 575f7ab | 2014-08-15 01:21:56 +0300 | [diff] [blame] | 1078 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1079 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1080 | enum transcoder cpu_transcoder = crtc->config->cpu_transcoder; |
Ville Syrjälä | 575f7ab | 2014-08-15 01:21:56 +0300 | [diff] [blame] | 1081 | enum pipe pipe = crtc->pipe; |
Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 1082 | |
Keith Packard | ab7ad7f | 2010-10-03 00:33:06 -0700 | [diff] [blame] | 1083 | if (INTEL_INFO(dev)->gen >= 4) { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1084 | i915_reg_t reg = PIPECONF(cpu_transcoder); |
Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 1085 | |
Keith Packard | ab7ad7f | 2010-10-03 00:33:06 -0700 | [diff] [blame] | 1086 | /* Wait for the Pipe State to go off */ |
Chris Wilson | b8511f5 | 2016-06-30 15:32:53 +0100 | [diff] [blame] | 1087 | if (intel_wait_for_register(dev_priv, |
| 1088 | reg, I965_PIPECONF_ACTIVE, 0, |
| 1089 | 100)) |
Daniel Vetter | 284637d | 2012-07-09 09:51:57 +0200 | [diff] [blame] | 1090 | WARN(1, "pipe_off wait timed out\n"); |
Keith Packard | ab7ad7f | 2010-10-03 00:33:06 -0700 | [diff] [blame] | 1091 | } else { |
Keith Packard | ab7ad7f | 2010-10-03 00:33:06 -0700 | [diff] [blame] | 1092 | /* Wait for the display line to settle */ |
Ville Syrjälä | fbf49ea | 2013-10-11 14:21:31 +0300 | [diff] [blame] | 1093 | if (wait_for(pipe_dsl_stopped(dev, pipe), 100)) |
Daniel Vetter | 284637d | 2012-07-09 09:51:57 +0200 | [diff] [blame] | 1094 | WARN(1, "pipe_off wait timed out\n"); |
Keith Packard | ab7ad7f | 2010-10-03 00:33:06 -0700 | [diff] [blame] | 1095 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1096 | } |
| 1097 | |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1098 | /* Only for pre-ILK configs */ |
Daniel Vetter | 55607e8 | 2013-06-16 21:42:39 +0200 | [diff] [blame] | 1099 | void assert_pll(struct drm_i915_private *dev_priv, |
| 1100 | enum pipe pipe, bool state) |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1101 | { |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1102 | u32 val; |
| 1103 | bool cur_state; |
| 1104 | |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1105 | val = I915_READ(DPLL(pipe)); |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1106 | cur_state = !!(val & DPLL_VCO_ENABLE); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1107 | I915_STATE_WARN(cur_state != state, |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1108 | "PLL state assertion failure (expected %s, current %s)\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 1109 | onoff(state), onoff(cur_state)); |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1110 | } |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1111 | |
Jani Nikula | 23538ef | 2013-08-27 15:12:22 +0300 | [diff] [blame] | 1112 | /* XXX: the dsi pll is shared between MIPI DSI ports */ |
Lionel Landwerlin | 8563b1e | 2016-03-16 10:57:14 +0000 | [diff] [blame] | 1113 | void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state) |
Jani Nikula | 23538ef | 2013-08-27 15:12:22 +0300 | [diff] [blame] | 1114 | { |
| 1115 | u32 val; |
| 1116 | bool cur_state; |
| 1117 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1118 | mutex_lock(&dev_priv->sb_lock); |
Jani Nikula | 23538ef | 2013-08-27 15:12:22 +0300 | [diff] [blame] | 1119 | val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL); |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1120 | mutex_unlock(&dev_priv->sb_lock); |
Jani Nikula | 23538ef | 2013-08-27 15:12:22 +0300 | [diff] [blame] | 1121 | |
| 1122 | cur_state = val & DSI_PLL_VCO_EN; |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1123 | I915_STATE_WARN(cur_state != state, |
Jani Nikula | 23538ef | 2013-08-27 15:12:22 +0300 | [diff] [blame] | 1124 | "DSI PLL state assertion failure (expected %s, current %s)\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 1125 | onoff(state), onoff(cur_state)); |
Jani Nikula | 23538ef | 2013-08-27 15:12:22 +0300 | [diff] [blame] | 1126 | } |
Jani Nikula | 23538ef | 2013-08-27 15:12:22 +0300 | [diff] [blame] | 1127 | |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1128 | static void assert_fdi_tx(struct drm_i915_private *dev_priv, |
| 1129 | enum pipe pipe, bool state) |
| 1130 | { |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1131 | bool cur_state; |
Paulo Zanoni | ad80a81 | 2012-10-24 16:06:19 -0200 | [diff] [blame] | 1132 | enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, |
| 1133 | pipe); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1134 | |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1135 | if (HAS_DDI(dev_priv)) { |
Paulo Zanoni | affa935 | 2012-11-23 15:30:39 -0200 | [diff] [blame] | 1136 | /* DDI does not have a specific FDI_TX register */ |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1137 | u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder)); |
Paulo Zanoni | ad80a81 | 2012-10-24 16:06:19 -0200 | [diff] [blame] | 1138 | cur_state = !!(val & TRANS_DDI_FUNC_ENABLE); |
Eugeni Dodonov | bf507ef | 2012-05-09 15:37:18 -0300 | [diff] [blame] | 1139 | } else { |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1140 | u32 val = I915_READ(FDI_TX_CTL(pipe)); |
Eugeni Dodonov | bf507ef | 2012-05-09 15:37:18 -0300 | [diff] [blame] | 1141 | cur_state = !!(val & FDI_TX_ENABLE); |
| 1142 | } |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1143 | I915_STATE_WARN(cur_state != state, |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1144 | "FDI TX state assertion failure (expected %s, current %s)\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 1145 | onoff(state), onoff(cur_state)); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1146 | } |
| 1147 | #define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true) |
| 1148 | #define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false) |
| 1149 | |
| 1150 | static void assert_fdi_rx(struct drm_i915_private *dev_priv, |
| 1151 | enum pipe pipe, bool state) |
| 1152 | { |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1153 | u32 val; |
| 1154 | bool cur_state; |
| 1155 | |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1156 | val = I915_READ(FDI_RX_CTL(pipe)); |
Paulo Zanoni | d63fa0d | 2012-11-20 13:27:35 -0200 | [diff] [blame] | 1157 | cur_state = !!(val & FDI_RX_ENABLE); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1158 | I915_STATE_WARN(cur_state != state, |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1159 | "FDI RX state assertion failure (expected %s, current %s)\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 1160 | onoff(state), onoff(cur_state)); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1161 | } |
| 1162 | #define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true) |
| 1163 | #define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false) |
| 1164 | |
| 1165 | static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv, |
| 1166 | enum pipe pipe) |
| 1167 | { |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1168 | u32 val; |
| 1169 | |
| 1170 | /* ILK FDI PLL is always enabled */ |
Tvrtko Ursulin | 7e22dbb | 2016-05-10 10:57:06 +0100 | [diff] [blame] | 1171 | if (IS_GEN5(dev_priv)) |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1172 | return; |
| 1173 | |
Eugeni Dodonov | bf507ef | 2012-05-09 15:37:18 -0300 | [diff] [blame] | 1174 | /* On Haswell, DDI ports are responsible for the FDI PLL setup */ |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1175 | if (HAS_DDI(dev_priv)) |
Eugeni Dodonov | bf507ef | 2012-05-09 15:37:18 -0300 | [diff] [blame] | 1176 | return; |
| 1177 | |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1178 | val = I915_READ(FDI_TX_CTL(pipe)); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1179 | I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n"); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1180 | } |
| 1181 | |
Daniel Vetter | 55607e8 | 2013-06-16 21:42:39 +0200 | [diff] [blame] | 1182 | void assert_fdi_rx_pll(struct drm_i915_private *dev_priv, |
| 1183 | enum pipe pipe, bool state) |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1184 | { |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1185 | u32 val; |
Daniel Vetter | 55607e8 | 2013-06-16 21:42:39 +0200 | [diff] [blame] | 1186 | bool cur_state; |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1187 | |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1188 | val = I915_READ(FDI_RX_CTL(pipe)); |
Daniel Vetter | 55607e8 | 2013-06-16 21:42:39 +0200 | [diff] [blame] | 1189 | cur_state = !!(val & FDI_RX_PLL_ENABLE); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1190 | I915_STATE_WARN(cur_state != state, |
Daniel Vetter | 55607e8 | 2013-06-16 21:42:39 +0200 | [diff] [blame] | 1191 | "FDI RX PLL assertion failure (expected %s, current %s)\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 1192 | onoff(state), onoff(cur_state)); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1193 | } |
| 1194 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 1195 | void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe) |
Jesse Barnes | ea0760c | 2011-01-04 15:09:32 -0800 | [diff] [blame] | 1196 | { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1197 | i915_reg_t pp_reg; |
Jesse Barnes | ea0760c | 2011-01-04 15:09:32 -0800 | [diff] [blame] | 1198 | u32 val; |
| 1199 | enum pipe panel_pipe = PIPE_A; |
Thomas Jarosch | 0de3b48 | 2011-08-25 15:37:45 +0200 | [diff] [blame] | 1200 | bool locked = true; |
Jesse Barnes | ea0760c | 2011-01-04 15:09:32 -0800 | [diff] [blame] | 1201 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 1202 | if (WARN_ON(HAS_DDI(dev_priv))) |
Jani Nikula | bedd4db | 2014-08-22 15:04:13 +0300 | [diff] [blame] | 1203 | return; |
| 1204 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 1205 | if (HAS_PCH_SPLIT(dev_priv)) { |
Jani Nikula | bedd4db | 2014-08-22 15:04:13 +0300 | [diff] [blame] | 1206 | u32 port_sel; |
| 1207 | |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 1208 | pp_reg = PP_CONTROL(0); |
| 1209 | port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK; |
Jani Nikula | bedd4db | 2014-08-22 15:04:13 +0300 | [diff] [blame] | 1210 | |
| 1211 | if (port_sel == PANEL_PORT_SELECT_LVDS && |
| 1212 | I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT) |
| 1213 | panel_pipe = PIPE_B; |
| 1214 | /* XXX: else fix for eDP */ |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 1215 | } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
Jani Nikula | bedd4db | 2014-08-22 15:04:13 +0300 | [diff] [blame] | 1216 | /* presumably write lock depends on pipe, not port select */ |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 1217 | pp_reg = PP_CONTROL(pipe); |
Jani Nikula | bedd4db | 2014-08-22 15:04:13 +0300 | [diff] [blame] | 1218 | panel_pipe = pipe; |
Jesse Barnes | ea0760c | 2011-01-04 15:09:32 -0800 | [diff] [blame] | 1219 | } else { |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 1220 | pp_reg = PP_CONTROL(0); |
Jani Nikula | bedd4db | 2014-08-22 15:04:13 +0300 | [diff] [blame] | 1221 | if (I915_READ(LVDS) & LVDS_PIPEB_SELECT) |
| 1222 | panel_pipe = PIPE_B; |
Jesse Barnes | ea0760c | 2011-01-04 15:09:32 -0800 | [diff] [blame] | 1223 | } |
| 1224 | |
| 1225 | val = I915_READ(pp_reg); |
| 1226 | if (!(val & PANEL_POWER_ON) || |
Jani Nikula | ec49ba2 | 2014-08-21 15:06:25 +0300 | [diff] [blame] | 1227 | ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS)) |
Jesse Barnes | ea0760c | 2011-01-04 15:09:32 -0800 | [diff] [blame] | 1228 | locked = false; |
| 1229 | |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1230 | I915_STATE_WARN(panel_pipe == pipe && locked, |
Jesse Barnes | ea0760c | 2011-01-04 15:09:32 -0800 | [diff] [blame] | 1231 | "panel assertion failure, pipe %c regs locked\n", |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1232 | pipe_name(pipe)); |
Jesse Barnes | ea0760c | 2011-01-04 15:09:32 -0800 | [diff] [blame] | 1233 | } |
| 1234 | |
Jani Nikula | 93ce0ba | 2013-09-13 11:03:08 +0300 | [diff] [blame] | 1235 | static void assert_cursor(struct drm_i915_private *dev_priv, |
| 1236 | enum pipe pipe, bool state) |
| 1237 | { |
Jani Nikula | 93ce0ba | 2013-09-13 11:03:08 +0300 | [diff] [blame] | 1238 | bool cur_state; |
| 1239 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 1240 | if (IS_845G(dev_priv) || IS_I865G(dev_priv)) |
Ville Syrjälä | 0b87c24 | 2015-09-22 19:47:51 +0300 | [diff] [blame] | 1241 | cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE; |
Paulo Zanoni | d9d8208 | 2014-02-27 16:30:56 -0300 | [diff] [blame] | 1242 | else |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 1243 | cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE; |
Jani Nikula | 93ce0ba | 2013-09-13 11:03:08 +0300 | [diff] [blame] | 1244 | |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1245 | I915_STATE_WARN(cur_state != state, |
Jani Nikula | 93ce0ba | 2013-09-13 11:03:08 +0300 | [diff] [blame] | 1246 | "cursor on pipe %c assertion failure (expected %s, current %s)\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 1247 | pipe_name(pipe), onoff(state), onoff(cur_state)); |
Jani Nikula | 93ce0ba | 2013-09-13 11:03:08 +0300 | [diff] [blame] | 1248 | } |
| 1249 | #define assert_cursor_enabled(d, p) assert_cursor(d, p, true) |
| 1250 | #define assert_cursor_disabled(d, p) assert_cursor(d, p, false) |
| 1251 | |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1252 | void assert_pipe(struct drm_i915_private *dev_priv, |
| 1253 | enum pipe pipe, bool state) |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1254 | { |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1255 | bool cur_state; |
Paulo Zanoni | 702e7a5 | 2012-10-23 18:29:59 -0200 | [diff] [blame] | 1256 | enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, |
| 1257 | pipe); |
Imre Deak | 4feed0e | 2016-02-12 18:55:14 +0200 | [diff] [blame] | 1258 | enum intel_display_power_domain power_domain; |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1259 | |
Ville Syrjälä | b6b5d04 | 2014-08-15 01:22:07 +0300 | [diff] [blame] | 1260 | /* if we need the pipe quirk it must be always on */ |
| 1261 | if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) || |
| 1262 | (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)) |
Daniel Vetter | 8e63678 | 2012-01-22 01:36:48 +0100 | [diff] [blame] | 1263 | state = true; |
| 1264 | |
Imre Deak | 4feed0e | 2016-02-12 18:55:14 +0200 | [diff] [blame] | 1265 | power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder); |
| 1266 | if (intel_display_power_get_if_enabled(dev_priv, power_domain)) { |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1267 | u32 val = I915_READ(PIPECONF(cpu_transcoder)); |
Paulo Zanoni | 6931016 | 2013-01-29 16:35:19 -0200 | [diff] [blame] | 1268 | cur_state = !!(val & PIPECONF_ENABLE); |
Imre Deak | 4feed0e | 2016-02-12 18:55:14 +0200 | [diff] [blame] | 1269 | |
| 1270 | intel_display_power_put(dev_priv, power_domain); |
| 1271 | } else { |
| 1272 | cur_state = false; |
Paulo Zanoni | 6931016 | 2013-01-29 16:35:19 -0200 | [diff] [blame] | 1273 | } |
| 1274 | |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1275 | I915_STATE_WARN(cur_state != state, |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1276 | "pipe %c assertion failure (expected %s, current %s)\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 1277 | pipe_name(pipe), onoff(state), onoff(cur_state)); |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1278 | } |
| 1279 | |
Chris Wilson | 931872f | 2012-01-16 23:01:13 +0000 | [diff] [blame] | 1280 | static void assert_plane(struct drm_i915_private *dev_priv, |
| 1281 | enum plane plane, bool state) |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1282 | { |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1283 | u32 val; |
Chris Wilson | 931872f | 2012-01-16 23:01:13 +0000 | [diff] [blame] | 1284 | bool cur_state; |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1285 | |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1286 | val = I915_READ(DSPCNTR(plane)); |
Chris Wilson | 931872f | 2012-01-16 23:01:13 +0000 | [diff] [blame] | 1287 | cur_state = !!(val & DISPLAY_PLANE_ENABLE); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1288 | I915_STATE_WARN(cur_state != state, |
Chris Wilson | 931872f | 2012-01-16 23:01:13 +0000 | [diff] [blame] | 1289 | "plane %c assertion failure (expected %s, current %s)\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 1290 | plane_name(plane), onoff(state), onoff(cur_state)); |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1291 | } |
| 1292 | |
Chris Wilson | 931872f | 2012-01-16 23:01:13 +0000 | [diff] [blame] | 1293 | #define assert_plane_enabled(d, p) assert_plane(d, p, true) |
| 1294 | #define assert_plane_disabled(d, p) assert_plane(d, p, false) |
| 1295 | |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1296 | static void assert_planes_disabled(struct drm_i915_private *dev_priv, |
| 1297 | enum pipe pipe) |
| 1298 | { |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 1299 | struct drm_device *dev = &dev_priv->drm; |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1300 | int i; |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1301 | |
Ville Syrjälä | 653e102 | 2013-06-04 13:49:05 +0300 | [diff] [blame] | 1302 | /* Primary planes are fixed to pipes on gen4+ */ |
| 1303 | if (INTEL_INFO(dev)->gen >= 4) { |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1304 | u32 val = I915_READ(DSPCNTR(pipe)); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1305 | I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE, |
Adam Jackson | 28c05794 | 2011-10-07 14:38:42 -0400 | [diff] [blame] | 1306 | "plane %c assertion failure, should be disabled but not\n", |
| 1307 | plane_name(pipe)); |
Jesse Barnes | 19ec135 | 2011-02-02 12:28:02 -0800 | [diff] [blame] | 1308 | return; |
Adam Jackson | 28c05794 | 2011-10-07 14:38:42 -0400 | [diff] [blame] | 1309 | } |
Jesse Barnes | 19ec135 | 2011-02-02 12:28:02 -0800 | [diff] [blame] | 1310 | |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1311 | /* Need to check both planes against the pipe */ |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 1312 | for_each_pipe(dev_priv, i) { |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1313 | u32 val = I915_READ(DSPCNTR(i)); |
| 1314 | enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >> |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1315 | DISPPLANE_SEL_PIPE_SHIFT; |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1316 | I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe, |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1317 | "plane %c assertion failure, should be off on pipe %c but is still active\n", |
| 1318 | plane_name(i), pipe_name(pipe)); |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1319 | } |
| 1320 | } |
| 1321 | |
Jesse Barnes | 19332d7 | 2013-03-28 09:55:38 -0700 | [diff] [blame] | 1322 | static void assert_sprites_disabled(struct drm_i915_private *dev_priv, |
| 1323 | enum pipe pipe) |
| 1324 | { |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 1325 | struct drm_device *dev = &dev_priv->drm; |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1326 | int sprite; |
Jesse Barnes | 19332d7 | 2013-03-28 09:55:38 -0700 | [diff] [blame] | 1327 | |
Damien Lespiau | 7feb8b8 | 2014-03-12 21:05:38 +0000 | [diff] [blame] | 1328 | if (INTEL_INFO(dev)->gen >= 9) { |
Damien Lespiau | 3bdcfc0 | 2015-02-28 14:54:09 +0000 | [diff] [blame] | 1329 | for_each_sprite(dev_priv, pipe, sprite) { |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1330 | u32 val = I915_READ(PLANE_CTL(pipe, sprite)); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1331 | I915_STATE_WARN(val & PLANE_CTL_ENABLE, |
Damien Lespiau | 7feb8b8 | 2014-03-12 21:05:38 +0000 | [diff] [blame] | 1332 | "plane %d assertion failure, should be off on pipe %c but is still active\n", |
| 1333 | sprite, pipe_name(pipe)); |
| 1334 | } |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 1335 | } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
Damien Lespiau | 3bdcfc0 | 2015-02-28 14:54:09 +0000 | [diff] [blame] | 1336 | for_each_sprite(dev_priv, pipe, sprite) { |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1337 | u32 val = I915_READ(SPCNTR(pipe, sprite)); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1338 | I915_STATE_WARN(val & SP_ENABLE, |
Ville Syrjälä | 20674ee | 2013-06-04 13:49:06 +0300 | [diff] [blame] | 1339 | "sprite %c assertion failure, should be off on pipe %c but is still active\n", |
Damien Lespiau | 1fe4778 | 2014-03-03 17:31:47 +0000 | [diff] [blame] | 1340 | sprite_name(pipe, sprite), pipe_name(pipe)); |
Ville Syrjälä | 20674ee | 2013-06-04 13:49:06 +0300 | [diff] [blame] | 1341 | } |
| 1342 | } else if (INTEL_INFO(dev)->gen >= 7) { |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1343 | u32 val = I915_READ(SPRCTL(pipe)); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1344 | I915_STATE_WARN(val & SPRITE_ENABLE, |
Ville Syrjälä | 06da8da | 2013-04-17 17:48:51 +0300 | [diff] [blame] | 1345 | "sprite %c assertion failure, should be off on pipe %c but is still active\n", |
Ville Syrjälä | 20674ee | 2013-06-04 13:49:06 +0300 | [diff] [blame] | 1346 | plane_name(pipe), pipe_name(pipe)); |
| 1347 | } else if (INTEL_INFO(dev)->gen >= 5) { |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1348 | u32 val = I915_READ(DVSCNTR(pipe)); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1349 | I915_STATE_WARN(val & DVS_ENABLE, |
Ville Syrjälä | 20674ee | 2013-06-04 13:49:06 +0300 | [diff] [blame] | 1350 | "sprite %c assertion failure, should be off on pipe %c but is still active\n", |
| 1351 | plane_name(pipe), pipe_name(pipe)); |
Jesse Barnes | 19332d7 | 2013-03-28 09:55:38 -0700 | [diff] [blame] | 1352 | } |
| 1353 | } |
| 1354 | |
Ville Syrjälä | 08c71e5 | 2014-08-06 14:49:45 +0300 | [diff] [blame] | 1355 | static void assert_vblank_disabled(struct drm_crtc *crtc) |
| 1356 | { |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1357 | if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0)) |
Ville Syrjälä | 08c71e5 | 2014-08-06 14:49:45 +0300 | [diff] [blame] | 1358 | drm_crtc_vblank_put(crtc); |
| 1359 | } |
| 1360 | |
Ander Conselvan de Oliveira | 7abd4b3 | 2016-03-08 17:46:15 +0200 | [diff] [blame] | 1361 | void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv, |
| 1362 | enum pipe pipe) |
Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1363 | { |
Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1364 | u32 val; |
| 1365 | bool enabled; |
| 1366 | |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1367 | val = I915_READ(PCH_TRANSCONF(pipe)); |
Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1368 | enabled = !!(val & TRANS_ENABLE); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1369 | I915_STATE_WARN(enabled, |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1370 | "transcoder assertion failed, should be off on pipe %c but is still active\n", |
| 1371 | pipe_name(pipe)); |
Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1372 | } |
| 1373 | |
Keith Packard | 4e63438 | 2011-08-06 10:39:45 -0700 | [diff] [blame] | 1374 | static bool dp_pipe_enabled(struct drm_i915_private *dev_priv, |
| 1375 | enum pipe pipe, u32 port_sel, u32 val) |
Keith Packard | f0575e9 | 2011-07-25 22:12:43 -0700 | [diff] [blame] | 1376 | { |
| 1377 | if ((val & DP_PORT_EN) == 0) |
| 1378 | return false; |
| 1379 | |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1380 | if (HAS_PCH_CPT(dev_priv)) { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1381 | u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe)); |
Keith Packard | f0575e9 | 2011-07-25 22:12:43 -0700 | [diff] [blame] | 1382 | if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel) |
| 1383 | return false; |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1384 | } else if (IS_CHERRYVIEW(dev_priv)) { |
Chon Ming Lee | 44f37d1 | 2014-04-09 13:28:21 +0300 | [diff] [blame] | 1385 | if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe)) |
| 1386 | return false; |
Keith Packard | f0575e9 | 2011-07-25 22:12:43 -0700 | [diff] [blame] | 1387 | } else { |
| 1388 | if ((val & DP_PIPE_MASK) != (pipe << 30)) |
| 1389 | return false; |
| 1390 | } |
| 1391 | return true; |
| 1392 | } |
| 1393 | |
Keith Packard | 1519b99 | 2011-08-06 10:35:34 -0700 | [diff] [blame] | 1394 | static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv, |
| 1395 | enum pipe pipe, u32 val) |
| 1396 | { |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 1397 | if ((val & SDVO_ENABLE) == 0) |
Keith Packard | 1519b99 | 2011-08-06 10:35:34 -0700 | [diff] [blame] | 1398 | return false; |
| 1399 | |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1400 | if (HAS_PCH_CPT(dev_priv)) { |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 1401 | if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe)) |
Keith Packard | 1519b99 | 2011-08-06 10:35:34 -0700 | [diff] [blame] | 1402 | return false; |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1403 | } else if (IS_CHERRYVIEW(dev_priv)) { |
Chon Ming Lee | 44f37d1 | 2014-04-09 13:28:21 +0300 | [diff] [blame] | 1404 | if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe)) |
| 1405 | return false; |
Keith Packard | 1519b99 | 2011-08-06 10:35:34 -0700 | [diff] [blame] | 1406 | } else { |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 1407 | if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe)) |
Keith Packard | 1519b99 | 2011-08-06 10:35:34 -0700 | [diff] [blame] | 1408 | return false; |
| 1409 | } |
| 1410 | return true; |
| 1411 | } |
| 1412 | |
| 1413 | static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv, |
| 1414 | enum pipe pipe, u32 val) |
| 1415 | { |
| 1416 | if ((val & LVDS_PORT_EN) == 0) |
| 1417 | return false; |
| 1418 | |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1419 | if (HAS_PCH_CPT(dev_priv)) { |
Keith Packard | 1519b99 | 2011-08-06 10:35:34 -0700 | [diff] [blame] | 1420 | if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe)) |
| 1421 | return false; |
| 1422 | } else { |
| 1423 | if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe)) |
| 1424 | return false; |
| 1425 | } |
| 1426 | return true; |
| 1427 | } |
| 1428 | |
| 1429 | static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv, |
| 1430 | enum pipe pipe, u32 val) |
| 1431 | { |
| 1432 | if ((val & ADPA_DAC_ENABLE) == 0) |
| 1433 | return false; |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1434 | if (HAS_PCH_CPT(dev_priv)) { |
Keith Packard | 1519b99 | 2011-08-06 10:35:34 -0700 | [diff] [blame] | 1435 | if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe)) |
| 1436 | return false; |
| 1437 | } else { |
| 1438 | if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe)) |
| 1439 | return false; |
| 1440 | } |
| 1441 | return true; |
| 1442 | } |
| 1443 | |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1444 | static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv, |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1445 | enum pipe pipe, i915_reg_t reg, |
| 1446 | u32 port_sel) |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1447 | { |
Jesse Barnes | 47a05ec | 2011-02-07 13:46:40 -0800 | [diff] [blame] | 1448 | u32 val = I915_READ(reg); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1449 | I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val), |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1450 | "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n", |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1451 | i915_mmio_reg_offset(reg), pipe_name(pipe)); |
Daniel Vetter | de9a35a | 2012-06-05 11:03:40 +0200 | [diff] [blame] | 1452 | |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1453 | I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0 |
Daniel Vetter | 75c5da2 | 2012-09-10 21:58:29 +0200 | [diff] [blame] | 1454 | && (val & DP_PIPEB_SELECT), |
Daniel Vetter | de9a35a | 2012-06-05 11:03:40 +0200 | [diff] [blame] | 1455 | "IBX PCH dp port still using transcoder B\n"); |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1456 | } |
| 1457 | |
| 1458 | static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv, |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1459 | enum pipe pipe, i915_reg_t reg) |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1460 | { |
Jesse Barnes | 47a05ec | 2011-02-07 13:46:40 -0800 | [diff] [blame] | 1461 | u32 val = I915_READ(reg); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1462 | I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val), |
Adam Jackson | 23c99e7 | 2011-10-07 14:38:43 -0400 | [diff] [blame] | 1463 | "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n", |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1464 | i915_mmio_reg_offset(reg), pipe_name(pipe)); |
Daniel Vetter | de9a35a | 2012-06-05 11:03:40 +0200 | [diff] [blame] | 1465 | |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1466 | I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0 |
Daniel Vetter | 75c5da2 | 2012-09-10 21:58:29 +0200 | [diff] [blame] | 1467 | && (val & SDVO_PIPE_B_SELECT), |
Daniel Vetter | de9a35a | 2012-06-05 11:03:40 +0200 | [diff] [blame] | 1468 | "IBX PCH hdmi port still using transcoder B\n"); |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1469 | } |
| 1470 | |
| 1471 | static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv, |
| 1472 | enum pipe pipe) |
| 1473 | { |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1474 | u32 val; |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1475 | |
Keith Packard | f0575e9 | 2011-07-25 22:12:43 -0700 | [diff] [blame] | 1476 | assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B); |
| 1477 | assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C); |
| 1478 | assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D); |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1479 | |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1480 | val = I915_READ(PCH_ADPA); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1481 | I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val), |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1482 | "PCH VGA enabled on transcoder %c, should be disabled\n", |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1483 | pipe_name(pipe)); |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1484 | |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1485 | val = I915_READ(PCH_LVDS); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1486 | I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val), |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1487 | "PCH LVDS enabled on transcoder %c, should be disabled\n", |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1488 | pipe_name(pipe)); |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1489 | |
Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 1490 | assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB); |
| 1491 | assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC); |
| 1492 | assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID); |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1493 | } |
| 1494 | |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 1495 | static void _vlv_enable_pll(struct intel_crtc *crtc, |
| 1496 | const struct intel_crtc_state *pipe_config) |
| 1497 | { |
| 1498 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
| 1499 | enum pipe pipe = crtc->pipe; |
| 1500 | |
| 1501 | I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll); |
| 1502 | POSTING_READ(DPLL(pipe)); |
| 1503 | udelay(150); |
| 1504 | |
Chris Wilson | 2c30b43 | 2016-06-30 15:32:54 +0100 | [diff] [blame] | 1505 | if (intel_wait_for_register(dev_priv, |
| 1506 | DPLL(pipe), |
| 1507 | DPLL_LOCK_VLV, |
| 1508 | DPLL_LOCK_VLV, |
| 1509 | 1)) |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 1510 | DRM_ERROR("DPLL %d failed to lock\n", pipe); |
| 1511 | } |
| 1512 | |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 1513 | static void vlv_enable_pll(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1514 | const struct intel_crtc_state *pipe_config) |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1515 | { |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 1516 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ville Syrjälä | 8bd3f30 | 2016-03-15 16:39:57 +0200 | [diff] [blame] | 1517 | enum pipe pipe = crtc->pipe; |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1518 | |
Ville Syrjälä | 8bd3f30 | 2016-03-15 16:39:57 +0200 | [diff] [blame] | 1519 | assert_pipe_disabled(dev_priv, pipe); |
Daniel Vetter | 58c6eaa | 2013-04-11 16:29:09 +0200 | [diff] [blame] | 1520 | |
Daniel Vetter | 87442f7 | 2013-06-06 00:52:17 +0200 | [diff] [blame] | 1521 | /* PLL is protected by panel, make sure we can write it */ |
Ville Syrjälä | 7d1a83c | 2016-03-15 16:39:58 +0200 | [diff] [blame] | 1522 | assert_panel_unlocked(dev_priv, pipe); |
Daniel Vetter | 87442f7 | 2013-06-06 00:52:17 +0200 | [diff] [blame] | 1523 | |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 1524 | if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) |
| 1525 | _vlv_enable_pll(crtc, pipe_config); |
Daniel Vetter | 426115c | 2013-07-11 22:13:42 +0200 | [diff] [blame] | 1526 | |
Ville Syrjälä | 8bd3f30 | 2016-03-15 16:39:57 +0200 | [diff] [blame] | 1527 | I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md); |
| 1528 | POSTING_READ(DPLL_MD(pipe)); |
Daniel Vetter | 87442f7 | 2013-06-06 00:52:17 +0200 | [diff] [blame] | 1529 | } |
| 1530 | |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 1531 | |
| 1532 | static void _chv_enable_pll(struct intel_crtc *crtc, |
| 1533 | const struct intel_crtc_state *pipe_config) |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1534 | { |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 1535 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ville Syrjälä | 8bd3f30 | 2016-03-15 16:39:57 +0200 | [diff] [blame] | 1536 | enum pipe pipe = crtc->pipe; |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1537 | enum dpio_channel port = vlv_pipe_to_channel(pipe); |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1538 | u32 tmp; |
| 1539 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1540 | mutex_lock(&dev_priv->sb_lock); |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1541 | |
| 1542 | /* Enable back the 10bit clock to display controller */ |
| 1543 | tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)); |
| 1544 | tmp |= DPIO_DCLKP_EN; |
| 1545 | vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp); |
| 1546 | |
Ville Syrjälä | 54433e9 | 2015-05-26 20:42:31 +0300 | [diff] [blame] | 1547 | mutex_unlock(&dev_priv->sb_lock); |
| 1548 | |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1549 | /* |
| 1550 | * Need to wait > 100ns between dclkp clock enable bit and PLL enable. |
| 1551 | */ |
| 1552 | udelay(1); |
| 1553 | |
| 1554 | /* Enable PLL */ |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 1555 | I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll); |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1556 | |
| 1557 | /* Check PLL is locked */ |
Chris Wilson | 6b18826 | 2016-06-30 15:32:55 +0100 | [diff] [blame] | 1558 | if (intel_wait_for_register(dev_priv, |
| 1559 | DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV, |
| 1560 | 1)) |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1561 | DRM_ERROR("PLL %d failed to lock\n", pipe); |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 1562 | } |
| 1563 | |
| 1564 | static void chv_enable_pll(struct intel_crtc *crtc, |
| 1565 | const struct intel_crtc_state *pipe_config) |
| 1566 | { |
| 1567 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
| 1568 | enum pipe pipe = crtc->pipe; |
| 1569 | |
| 1570 | assert_pipe_disabled(dev_priv, pipe); |
| 1571 | |
| 1572 | /* PLL is protected by panel, make sure we can write it */ |
| 1573 | assert_panel_unlocked(dev_priv, pipe); |
| 1574 | |
| 1575 | if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) |
| 1576 | _chv_enable_pll(crtc, pipe_config); |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1577 | |
Ville Syrjälä | c231775 | 2016-03-15 16:39:56 +0200 | [diff] [blame] | 1578 | if (pipe != PIPE_A) { |
| 1579 | /* |
| 1580 | * WaPixelRepeatModeFixForC0:chv |
| 1581 | * |
| 1582 | * DPLLCMD is AWOL. Use chicken bits to propagate |
| 1583 | * the value from DPLLBMD to either pipe B or C. |
| 1584 | */ |
| 1585 | I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C); |
| 1586 | I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md); |
| 1587 | I915_WRITE(CBR4_VLV, 0); |
| 1588 | dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md; |
| 1589 | |
| 1590 | /* |
| 1591 | * DPLLB VGA mode also seems to cause problems. |
| 1592 | * We should always have it disabled. |
| 1593 | */ |
| 1594 | WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0); |
| 1595 | } else { |
| 1596 | I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md); |
| 1597 | POSTING_READ(DPLL_MD(pipe)); |
| 1598 | } |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1599 | } |
| 1600 | |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 1601 | static int intel_num_dvo_pipes(struct drm_device *dev) |
| 1602 | { |
| 1603 | struct intel_crtc *crtc; |
| 1604 | int count = 0; |
| 1605 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 1606 | for_each_intel_crtc(dev, crtc) { |
Maarten Lankhorst | 3538b9d | 2015-06-01 12:50:10 +0200 | [diff] [blame] | 1607 | count += crtc->base.state->active && |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 1608 | intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO); |
| 1609 | } |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 1610 | |
| 1611 | return count; |
| 1612 | } |
| 1613 | |
Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1614 | static void i9xx_enable_pll(struct intel_crtc *crtc) |
Daniel Vetter | 87442f7 | 2013-06-06 00:52:17 +0200 | [diff] [blame] | 1615 | { |
Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1616 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1617 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1618 | i915_reg_t reg = DPLL(crtc->pipe); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1619 | u32 dpll = crtc->config->dpll_hw_state.dpll; |
Daniel Vetter | 87442f7 | 2013-06-06 00:52:17 +0200 | [diff] [blame] | 1620 | |
Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1621 | assert_pipe_disabled(dev_priv, crtc->pipe); |
Daniel Vetter | 87442f7 | 2013-06-06 00:52:17 +0200 | [diff] [blame] | 1622 | |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1623 | /* PLL is protected by panel, make sure we can write it */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 1624 | if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv)) |
Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1625 | assert_panel_unlocked(dev_priv, crtc->pipe); |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1626 | |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 1627 | /* Enable DVO 2x clock on both PLLs if necessary */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 1628 | if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev) > 0) { |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 1629 | /* |
| 1630 | * It appears to be important that we don't enable this |
| 1631 | * for the current pipe before otherwise configuring the |
| 1632 | * PLL. No idea how this should be handled if multiple |
| 1633 | * DVO outputs are enabled simultaneosly. |
| 1634 | */ |
| 1635 | dpll |= DPLL_DVO_2X_MODE; |
| 1636 | I915_WRITE(DPLL(!crtc->pipe), |
| 1637 | I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE); |
| 1638 | } |
Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1639 | |
Ville Syrjälä | c2b6337 | 2015-10-07 22:08:25 +0300 | [diff] [blame] | 1640 | /* |
| 1641 | * Apparently we need to have VGA mode enabled prior to changing |
| 1642 | * the P1/P2 dividers. Otherwise the DPLL will keep using the old |
| 1643 | * dividers, even though the register value does change. |
| 1644 | */ |
| 1645 | I915_WRITE(reg, 0); |
| 1646 | |
Ville Syrjälä | 8e7a65a | 2015-10-07 22:08:24 +0300 | [diff] [blame] | 1647 | I915_WRITE(reg, dpll); |
| 1648 | |
Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1649 | /* Wait for the clocks to stabilize. */ |
| 1650 | POSTING_READ(reg); |
| 1651 | udelay(150); |
| 1652 | |
| 1653 | if (INTEL_INFO(dev)->gen >= 4) { |
| 1654 | I915_WRITE(DPLL_MD(crtc->pipe), |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1655 | crtc->config->dpll_hw_state.dpll_md); |
Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1656 | } else { |
| 1657 | /* The pixel multiplier can only be updated once the |
| 1658 | * DPLL is enabled and the clocks are stable. |
| 1659 | * |
| 1660 | * So write it again. |
| 1661 | */ |
| 1662 | I915_WRITE(reg, dpll); |
| 1663 | } |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1664 | |
| 1665 | /* We do this three times for luck */ |
Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1666 | I915_WRITE(reg, dpll); |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1667 | POSTING_READ(reg); |
| 1668 | udelay(150); /* wait for warmup */ |
Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1669 | I915_WRITE(reg, dpll); |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1670 | POSTING_READ(reg); |
| 1671 | udelay(150); /* wait for warmup */ |
Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1672 | I915_WRITE(reg, dpll); |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1673 | POSTING_READ(reg); |
| 1674 | udelay(150); /* wait for warmup */ |
| 1675 | } |
| 1676 | |
| 1677 | /** |
Daniel Vetter | 50b44a4 | 2013-06-05 13:34:33 +0200 | [diff] [blame] | 1678 | * i9xx_disable_pll - disable a PLL |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1679 | * @dev_priv: i915 private structure |
| 1680 | * @pipe: pipe PLL to disable |
| 1681 | * |
| 1682 | * Disable the PLL for @pipe, making sure the pipe is off first. |
| 1683 | * |
| 1684 | * Note! This is for pre-ILK only. |
| 1685 | */ |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 1686 | static void i9xx_disable_pll(struct intel_crtc *crtc) |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1687 | { |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 1688 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1689 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 1690 | enum pipe pipe = crtc->pipe; |
| 1691 | |
| 1692 | /* Disable DVO 2x clock on both PLLs if necessary */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 1693 | if (IS_I830(dev_priv) && |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 1694 | intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) && |
Maarten Lankhorst | 3538b9d | 2015-06-01 12:50:10 +0200 | [diff] [blame] | 1695 | !intel_num_dvo_pipes(dev)) { |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 1696 | I915_WRITE(DPLL(PIPE_B), |
| 1697 | I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE); |
| 1698 | I915_WRITE(DPLL(PIPE_A), |
| 1699 | I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE); |
| 1700 | } |
| 1701 | |
Ville Syrjälä | b6b5d04 | 2014-08-15 01:22:07 +0300 | [diff] [blame] | 1702 | /* Don't disable pipe or pipe PLLs if needed */ |
| 1703 | if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) || |
| 1704 | (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)) |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1705 | return; |
| 1706 | |
| 1707 | /* Make sure the pipe isn't still relying on us */ |
| 1708 | assert_pipe_disabled(dev_priv, pipe); |
| 1709 | |
Ville Syrjälä | b8afb91 | 2015-06-29 15:25:48 +0300 | [diff] [blame] | 1710 | I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS); |
Daniel Vetter | 50b44a4 | 2013-06-05 13:34:33 +0200 | [diff] [blame] | 1711 | POSTING_READ(DPLL(pipe)); |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1712 | } |
| 1713 | |
Jesse Barnes | f607116 | 2013-10-01 10:41:38 -0700 | [diff] [blame] | 1714 | static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe) |
| 1715 | { |
Ville Syrjälä | b8afb91 | 2015-06-29 15:25:48 +0300 | [diff] [blame] | 1716 | u32 val; |
Jesse Barnes | f607116 | 2013-10-01 10:41:38 -0700 | [diff] [blame] | 1717 | |
| 1718 | /* Make sure the pipe isn't still relying on us */ |
| 1719 | assert_pipe_disabled(dev_priv, pipe); |
| 1720 | |
Ville Syrjälä | 03ed5cbf | 2016-03-15 16:39:55 +0200 | [diff] [blame] | 1721 | val = DPLL_INTEGRATED_REF_CLK_VLV | |
| 1722 | DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS; |
| 1723 | if (pipe != PIPE_A) |
| 1724 | val |= DPLL_INTEGRATED_CRI_CLK_VLV; |
| 1725 | |
Jesse Barnes | f607116 | 2013-10-01 10:41:38 -0700 | [diff] [blame] | 1726 | I915_WRITE(DPLL(pipe), val); |
| 1727 | POSTING_READ(DPLL(pipe)); |
Chon Ming Lee | 076ed3b | 2014-04-09 13:28:17 +0300 | [diff] [blame] | 1728 | } |
| 1729 | |
| 1730 | static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe) |
| 1731 | { |
Ville Syrjälä | d752048 | 2014-04-09 13:28:59 +0300 | [diff] [blame] | 1732 | enum dpio_channel port = vlv_pipe_to_channel(pipe); |
Chon Ming Lee | 076ed3b | 2014-04-09 13:28:17 +0300 | [diff] [blame] | 1733 | u32 val; |
| 1734 | |
Ville Syrjälä | a11b070 | 2014-04-09 13:28:57 +0300 | [diff] [blame] | 1735 | /* Make sure the pipe isn't still relying on us */ |
| 1736 | assert_pipe_disabled(dev_priv, pipe); |
Chon Ming Lee | 076ed3b | 2014-04-09 13:28:17 +0300 | [diff] [blame] | 1737 | |
Ville Syrjälä | 60bfe44 | 2015-06-29 15:25:49 +0300 | [diff] [blame] | 1738 | val = DPLL_SSC_REF_CLK_CHV | |
| 1739 | DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS; |
Ville Syrjälä | a11b070 | 2014-04-09 13:28:57 +0300 | [diff] [blame] | 1740 | if (pipe != PIPE_A) |
| 1741 | val |= DPLL_INTEGRATED_CRI_CLK_VLV; |
Ville Syrjälä | 03ed5cbf | 2016-03-15 16:39:55 +0200 | [diff] [blame] | 1742 | |
Ville Syrjälä | a11b070 | 2014-04-09 13:28:57 +0300 | [diff] [blame] | 1743 | I915_WRITE(DPLL(pipe), val); |
| 1744 | POSTING_READ(DPLL(pipe)); |
Ville Syrjälä | d752048 | 2014-04-09 13:28:59 +0300 | [diff] [blame] | 1745 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1746 | mutex_lock(&dev_priv->sb_lock); |
Ville Syrjälä | d752048 | 2014-04-09 13:28:59 +0300 | [diff] [blame] | 1747 | |
| 1748 | /* Disable 10bit clock to display controller */ |
| 1749 | val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)); |
| 1750 | val &= ~DPIO_DCLKP_EN; |
| 1751 | vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val); |
| 1752 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1753 | mutex_unlock(&dev_priv->sb_lock); |
Jesse Barnes | f607116 | 2013-10-01 10:41:38 -0700 | [diff] [blame] | 1754 | } |
| 1755 | |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1756 | void vlv_wait_port_ready(struct drm_i915_private *dev_priv, |
Ville Syrjälä | 9b6de0a | 2015-04-10 18:21:31 +0300 | [diff] [blame] | 1757 | struct intel_digital_port *dport, |
| 1758 | unsigned int expected_mask) |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1759 | { |
| 1760 | u32 port_mask; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1761 | i915_reg_t dpll_reg; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1762 | |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1763 | switch (dport->port) { |
| 1764 | case PORT_B: |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1765 | port_mask = DPLL_PORTB_READY_MASK; |
Chon Ming Lee | 00fc31b | 2014-04-09 13:28:15 +0300 | [diff] [blame] | 1766 | dpll_reg = DPLL(0); |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1767 | break; |
| 1768 | case PORT_C: |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1769 | port_mask = DPLL_PORTC_READY_MASK; |
Chon Ming Lee | 00fc31b | 2014-04-09 13:28:15 +0300 | [diff] [blame] | 1770 | dpll_reg = DPLL(0); |
Ville Syrjälä | 9b6de0a | 2015-04-10 18:21:31 +0300 | [diff] [blame] | 1771 | expected_mask <<= 4; |
Chon Ming Lee | 00fc31b | 2014-04-09 13:28:15 +0300 | [diff] [blame] | 1772 | break; |
| 1773 | case PORT_D: |
| 1774 | port_mask = DPLL_PORTD_READY_MASK; |
| 1775 | dpll_reg = DPIO_PHY_STATUS; |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1776 | break; |
| 1777 | default: |
| 1778 | BUG(); |
| 1779 | } |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1780 | |
Chris Wilson | 370004d | 2016-06-30 15:32:56 +0100 | [diff] [blame] | 1781 | if (intel_wait_for_register(dev_priv, |
| 1782 | dpll_reg, port_mask, expected_mask, |
| 1783 | 1000)) |
Ville Syrjälä | 9b6de0a | 2015-04-10 18:21:31 +0300 | [diff] [blame] | 1784 | WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n", |
| 1785 | port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1786 | } |
| 1787 | |
Paulo Zanoni | b8a4f40 | 2012-10-31 18:12:42 -0200 | [diff] [blame] | 1788 | static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv, |
| 1789 | enum pipe pipe) |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1790 | { |
Paulo Zanoni | 7c26e5c | 2012-02-14 17:07:09 -0200 | [diff] [blame] | 1791 | struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; |
Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 1792 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1793 | i915_reg_t reg; |
| 1794 | uint32_t val, pipeconf_val; |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1795 | |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1796 | /* Make sure PCH DPLL is enabled */ |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 1797 | assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1798 | |
| 1799 | /* FDI must be feeding us bits for PCH ports */ |
| 1800 | assert_fdi_tx_enabled(dev_priv, pipe); |
| 1801 | assert_fdi_rx_enabled(dev_priv, pipe); |
| 1802 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 1803 | if (HAS_PCH_CPT(dev_priv)) { |
Daniel Vetter | 23670b32 | 2012-11-01 09:15:30 +0100 | [diff] [blame] | 1804 | /* Workaround: Set the timing override bit before enabling the |
| 1805 | * pch transcoder. */ |
| 1806 | reg = TRANS_CHICKEN2(pipe); |
| 1807 | val = I915_READ(reg); |
| 1808 | val |= TRANS_CHICKEN2_TIMING_OVERRIDE; |
| 1809 | I915_WRITE(reg, val); |
Eugeni Dodonov | 59c859d | 2012-05-09 15:37:19 -0300 | [diff] [blame] | 1810 | } |
Daniel Vetter | 23670b32 | 2012-11-01 09:15:30 +0100 | [diff] [blame] | 1811 | |
Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 1812 | reg = PCH_TRANSCONF(pipe); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1813 | val = I915_READ(reg); |
Paulo Zanoni | 5f7f726 | 2012-02-03 17:47:15 -0200 | [diff] [blame] | 1814 | pipeconf_val = I915_READ(PIPECONF(pipe)); |
Jesse Barnes | e9bcff5 | 2011-06-24 12:19:20 -0700 | [diff] [blame] | 1815 | |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1816 | if (HAS_PCH_IBX(dev_priv)) { |
Jesse Barnes | e9bcff5 | 2011-06-24 12:19:20 -0700 | [diff] [blame] | 1817 | /* |
Ville Syrjälä | c5de7c6 | 2015-05-05 17:06:22 +0300 | [diff] [blame] | 1818 | * Make the BPC in transcoder be consistent with |
| 1819 | * that in pipeconf reg. For HDMI we must use 8bpc |
| 1820 | * here for both 8bpc and 12bpc. |
Jesse Barnes | e9bcff5 | 2011-06-24 12:19:20 -0700 | [diff] [blame] | 1821 | */ |
Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 1822 | val &= ~PIPECONF_BPC_MASK; |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 1823 | if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI)) |
Ville Syrjälä | c5de7c6 | 2015-05-05 17:06:22 +0300 | [diff] [blame] | 1824 | val |= PIPECONF_8BPC; |
| 1825 | else |
| 1826 | val |= pipeconf_val & PIPECONF_BPC_MASK; |
Jesse Barnes | e9bcff5 | 2011-06-24 12:19:20 -0700 | [diff] [blame] | 1827 | } |
Paulo Zanoni | 5f7f726 | 2012-02-03 17:47:15 -0200 | [diff] [blame] | 1828 | |
| 1829 | val &= ~TRANS_INTERLACE_MASK; |
| 1830 | if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK) |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1831 | if (HAS_PCH_IBX(dev_priv) && |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 1832 | intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO)) |
Paulo Zanoni | 7c26e5c | 2012-02-14 17:07:09 -0200 | [diff] [blame] | 1833 | val |= TRANS_LEGACY_INTERLACED_ILK; |
| 1834 | else |
| 1835 | val |= TRANS_INTERLACED; |
Paulo Zanoni | 5f7f726 | 2012-02-03 17:47:15 -0200 | [diff] [blame] | 1836 | else |
| 1837 | val |= TRANS_PROGRESSIVE; |
| 1838 | |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1839 | I915_WRITE(reg, val | TRANS_ENABLE); |
Chris Wilson | 650fbd8 | 2016-06-30 15:32:57 +0100 | [diff] [blame] | 1840 | if (intel_wait_for_register(dev_priv, |
| 1841 | reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE, |
| 1842 | 100)) |
Ville Syrjälä | 4bb6f1f | 2013-04-17 17:48:50 +0300 | [diff] [blame] | 1843 | DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe)); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1844 | } |
| 1845 | |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1846 | static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv, |
Paulo Zanoni | 937bb61 | 2012-10-31 18:12:47 -0200 | [diff] [blame] | 1847 | enum transcoder cpu_transcoder) |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1848 | { |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1849 | u32 val, pipeconf_val; |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1850 | |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1851 | /* FDI must be feeding us bits for PCH ports */ |
Daniel Vetter | 1a240d4 | 2012-11-29 22:18:51 +0100 | [diff] [blame] | 1852 | assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder); |
Paulo Zanoni | 937bb61 | 2012-10-31 18:12:47 -0200 | [diff] [blame] | 1853 | assert_fdi_rx_enabled(dev_priv, TRANSCODER_A); |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1854 | |
Paulo Zanoni | 223a6fd | 2012-10-31 18:12:52 -0200 | [diff] [blame] | 1855 | /* Workaround: set timing override bit. */ |
Ville Syrjälä | 36c0d0c | 2015-09-18 20:03:31 +0300 | [diff] [blame] | 1856 | val = I915_READ(TRANS_CHICKEN2(PIPE_A)); |
Daniel Vetter | 23670b32 | 2012-11-01 09:15:30 +0100 | [diff] [blame] | 1857 | val |= TRANS_CHICKEN2_TIMING_OVERRIDE; |
Ville Syrjälä | 36c0d0c | 2015-09-18 20:03:31 +0300 | [diff] [blame] | 1858 | I915_WRITE(TRANS_CHICKEN2(PIPE_A), val); |
Paulo Zanoni | 223a6fd | 2012-10-31 18:12:52 -0200 | [diff] [blame] | 1859 | |
Paulo Zanoni | 25f3ef1 | 2012-10-31 18:12:49 -0200 | [diff] [blame] | 1860 | val = TRANS_ENABLE; |
Paulo Zanoni | 937bb61 | 2012-10-31 18:12:47 -0200 | [diff] [blame] | 1861 | pipeconf_val = I915_READ(PIPECONF(cpu_transcoder)); |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1862 | |
Paulo Zanoni | 9a76b1c | 2012-10-31 18:12:48 -0200 | [diff] [blame] | 1863 | if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) == |
| 1864 | PIPECONF_INTERLACED_ILK) |
Paulo Zanoni | a35f267 | 2012-10-31 18:12:45 -0200 | [diff] [blame] | 1865 | val |= TRANS_INTERLACED; |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1866 | else |
| 1867 | val |= TRANS_PROGRESSIVE; |
| 1868 | |
Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 1869 | I915_WRITE(LPT_TRANSCONF, val); |
Chris Wilson | d9f9624 | 2016-06-30 15:32:58 +0100 | [diff] [blame] | 1870 | if (intel_wait_for_register(dev_priv, |
| 1871 | LPT_TRANSCONF, |
| 1872 | TRANS_STATE_ENABLE, |
| 1873 | TRANS_STATE_ENABLE, |
| 1874 | 100)) |
Paulo Zanoni | 937bb61 | 2012-10-31 18:12:47 -0200 | [diff] [blame] | 1875 | DRM_ERROR("Failed to enable PCH transcoder\n"); |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1876 | } |
| 1877 | |
Paulo Zanoni | b8a4f40 | 2012-10-31 18:12:42 -0200 | [diff] [blame] | 1878 | static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv, |
| 1879 | enum pipe pipe) |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1880 | { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1881 | i915_reg_t reg; |
| 1882 | uint32_t val; |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1883 | |
| 1884 | /* FDI relies on the transcoder */ |
| 1885 | assert_fdi_tx_disabled(dev_priv, pipe); |
| 1886 | assert_fdi_rx_disabled(dev_priv, pipe); |
| 1887 | |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1888 | /* Ports must be off as well */ |
| 1889 | assert_pch_ports_disabled(dev_priv, pipe); |
| 1890 | |
Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 1891 | reg = PCH_TRANSCONF(pipe); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1892 | val = I915_READ(reg); |
| 1893 | val &= ~TRANS_ENABLE; |
| 1894 | I915_WRITE(reg, val); |
| 1895 | /* wait for PCH transcoder off, transcoder state */ |
Chris Wilson | a7d0466 | 2016-06-30 15:32:59 +0100 | [diff] [blame] | 1896 | if (intel_wait_for_register(dev_priv, |
| 1897 | reg, TRANS_STATE_ENABLE, 0, |
| 1898 | 50)) |
Ville Syrjälä | 4bb6f1f | 2013-04-17 17:48:50 +0300 | [diff] [blame] | 1899 | DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe)); |
Daniel Vetter | 23670b32 | 2012-11-01 09:15:30 +0100 | [diff] [blame] | 1900 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 1901 | if (HAS_PCH_CPT(dev_priv)) { |
Daniel Vetter | 23670b32 | 2012-11-01 09:15:30 +0100 | [diff] [blame] | 1902 | /* Workaround: Clear the timing override chicken bit again. */ |
| 1903 | reg = TRANS_CHICKEN2(pipe); |
| 1904 | val = I915_READ(reg); |
| 1905 | val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE; |
| 1906 | I915_WRITE(reg, val); |
| 1907 | } |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1908 | } |
| 1909 | |
Maarten Lankhorst | b707654 | 2016-08-23 16:18:08 +0200 | [diff] [blame] | 1910 | void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv) |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1911 | { |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1912 | u32 val; |
| 1913 | |
Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 1914 | val = I915_READ(LPT_TRANSCONF); |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1915 | val &= ~TRANS_ENABLE; |
Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 1916 | I915_WRITE(LPT_TRANSCONF, val); |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1917 | /* wait for PCH transcoder off, transcoder state */ |
Chris Wilson | dfdb474 | 2016-06-30 15:33:00 +0100 | [diff] [blame] | 1918 | if (intel_wait_for_register(dev_priv, |
| 1919 | LPT_TRANSCONF, TRANS_STATE_ENABLE, 0, |
| 1920 | 50)) |
Paulo Zanoni | 8a52fd9 | 2012-10-31 18:12:51 -0200 | [diff] [blame] | 1921 | DRM_ERROR("Failed to disable PCH transcoder\n"); |
Paulo Zanoni | 223a6fd | 2012-10-31 18:12:52 -0200 | [diff] [blame] | 1922 | |
| 1923 | /* Workaround: clear timing override bit. */ |
Ville Syrjälä | 36c0d0c | 2015-09-18 20:03:31 +0300 | [diff] [blame] | 1924 | val = I915_READ(TRANS_CHICKEN2(PIPE_A)); |
Daniel Vetter | 23670b32 | 2012-11-01 09:15:30 +0100 | [diff] [blame] | 1925 | val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE; |
Ville Syrjälä | 36c0d0c | 2015-09-18 20:03:31 +0300 | [diff] [blame] | 1926 | I915_WRITE(TRANS_CHICKEN2(PIPE_A), val); |
Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1927 | } |
| 1928 | |
Ville Syrjälä | 65f2130 | 2016-10-14 20:02:53 +0300 | [diff] [blame] | 1929 | enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc) |
| 1930 | { |
| 1931 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
| 1932 | |
| 1933 | WARN_ON(!crtc->config->has_pch_encoder); |
| 1934 | |
| 1935 | if (HAS_PCH_LPT(dev_priv)) |
| 1936 | return TRANSCODER_A; |
| 1937 | else |
| 1938 | return (enum transcoder) crtc->pipe; |
| 1939 | } |
| 1940 | |
Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1941 | /** |
Chris Wilson | 309cfea | 2011-01-28 13:54:53 +0000 | [diff] [blame] | 1942 | * intel_enable_pipe - enable a pipe, asserting requirements |
Paulo Zanoni | 0372264 | 2014-01-17 13:51:09 -0200 | [diff] [blame] | 1943 | * @crtc: crtc responsible for the pipe |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1944 | * |
Paulo Zanoni | 0372264 | 2014-01-17 13:51:09 -0200 | [diff] [blame] | 1945 | * Enable @crtc's pipe, making sure that various hardware specific requirements |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1946 | * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc. |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1947 | */ |
Paulo Zanoni | e1fdc47 | 2014-01-17 13:51:12 -0200 | [diff] [blame] | 1948 | static void intel_enable_pipe(struct intel_crtc *crtc) |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1949 | { |
Paulo Zanoni | 0372264 | 2014-01-17 13:51:09 -0200 | [diff] [blame] | 1950 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1951 | struct drm_i915_private *dev_priv = to_i915(dev); |
Paulo Zanoni | 0372264 | 2014-01-17 13:51:09 -0200 | [diff] [blame] | 1952 | enum pipe pipe = crtc->pipe; |
Ville Syrjälä | 1a70a728 | 2015-10-29 21:25:50 +0200 | [diff] [blame] | 1953 | enum transcoder cpu_transcoder = crtc->config->cpu_transcoder; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1954 | i915_reg_t reg; |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1955 | u32 val; |
| 1956 | |
Ville Syrjälä | 9e2ee2d | 2015-06-24 21:59:35 +0300 | [diff] [blame] | 1957 | DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe)); |
| 1958 | |
Daniel Vetter | 58c6eaa | 2013-04-11 16:29:09 +0200 | [diff] [blame] | 1959 | assert_planes_disabled(dev_priv, pipe); |
Jani Nikula | 93ce0ba | 2013-09-13 11:03:08 +0300 | [diff] [blame] | 1960 | assert_cursor_disabled(dev_priv, pipe); |
Daniel Vetter | 58c6eaa | 2013-04-11 16:29:09 +0200 | [diff] [blame] | 1961 | assert_sprites_disabled(dev_priv, pipe); |
| 1962 | |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1963 | /* |
| 1964 | * A pipe without a PLL won't actually be able to drive bits from |
| 1965 | * a plane. On ILK+ the pipe PLLs are integrated, so we don't |
| 1966 | * need the check. |
| 1967 | */ |
Ville Syrjälä | 09fa8bb | 2016-08-05 20:41:34 +0300 | [diff] [blame] | 1968 | if (HAS_GMCH_DISPLAY(dev_priv)) { |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 1969 | if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI)) |
Jani Nikula | 23538ef | 2013-08-27 15:12:22 +0300 | [diff] [blame] | 1970 | assert_dsi_pll_enabled(dev_priv); |
| 1971 | else |
| 1972 | assert_pll_enabled(dev_priv, pipe); |
Ville Syrjälä | 09fa8bb | 2016-08-05 20:41:34 +0300 | [diff] [blame] | 1973 | } else { |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1974 | if (crtc->config->has_pch_encoder) { |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1975 | /* if driving the PCH, we need FDI enabled */ |
Ville Syrjälä | 65f2130 | 2016-10-14 20:02:53 +0300 | [diff] [blame] | 1976 | assert_fdi_rx_pll_enabled(dev_priv, |
| 1977 | (enum pipe) intel_crtc_pch_transcoder(crtc)); |
Daniel Vetter | 1a240d4 | 2012-11-29 22:18:51 +0100 | [diff] [blame] | 1978 | assert_fdi_tx_pll_enabled(dev_priv, |
| 1979 | (enum pipe) cpu_transcoder); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1980 | } |
| 1981 | /* FIXME: assert CPU port conditions for SNB+ */ |
| 1982 | } |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1983 | |
Paulo Zanoni | 702e7a5 | 2012-10-23 18:29:59 -0200 | [diff] [blame] | 1984 | reg = PIPECONF(cpu_transcoder); |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1985 | val = I915_READ(reg); |
Paulo Zanoni | 7ad25d4 | 2014-01-17 13:51:13 -0200 | [diff] [blame] | 1986 | if (val & PIPECONF_ENABLE) { |
Ville Syrjälä | b6b5d04 | 2014-08-15 01:22:07 +0300 | [diff] [blame] | 1987 | WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) || |
| 1988 | (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))); |
Chris Wilson | 00d70b1 | 2011-03-17 07:18:29 +0000 | [diff] [blame] | 1989 | return; |
Paulo Zanoni | 7ad25d4 | 2014-01-17 13:51:13 -0200 | [diff] [blame] | 1990 | } |
Chris Wilson | 00d70b1 | 2011-03-17 07:18:29 +0000 | [diff] [blame] | 1991 | |
| 1992 | I915_WRITE(reg, val | PIPECONF_ENABLE); |
Paulo Zanoni | 851855d | 2013-12-19 19:12:29 -0200 | [diff] [blame] | 1993 | POSTING_READ(reg); |
Ville Syrjälä | b7792d8 | 2015-12-14 18:23:43 +0200 | [diff] [blame] | 1994 | |
| 1995 | /* |
| 1996 | * Until the pipe starts DSL will read as 0, which would cause |
| 1997 | * an apparent vblank timestamp jump, which messes up also the |
| 1998 | * frame count when it's derived from the timestamps. So let's |
| 1999 | * wait for the pipe to start properly before we call |
| 2000 | * drm_crtc_vblank_on() |
| 2001 | */ |
| 2002 | if (dev->max_vblank_count == 0 && |
| 2003 | wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50)) |
| 2004 | DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe)); |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2005 | } |
| 2006 | |
| 2007 | /** |
Chris Wilson | 309cfea | 2011-01-28 13:54:53 +0000 | [diff] [blame] | 2008 | * intel_disable_pipe - disable a pipe, asserting requirements |
Ville Syrjälä | 575f7ab | 2014-08-15 01:21:56 +0300 | [diff] [blame] | 2009 | * @crtc: crtc whose pipes is to be disabled |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2010 | * |
Ville Syrjälä | 575f7ab | 2014-08-15 01:21:56 +0300 | [diff] [blame] | 2011 | * Disable the pipe of @crtc, making sure that various hardware |
| 2012 | * specific requirements are met, if applicable, e.g. plane |
| 2013 | * disabled, panel fitter off, etc. |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2014 | * |
| 2015 | * Will wait until the pipe has shut down before returning. |
| 2016 | */ |
Ville Syrjälä | 575f7ab | 2014-08-15 01:21:56 +0300 | [diff] [blame] | 2017 | static void intel_disable_pipe(struct intel_crtc *crtc) |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2018 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2019 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 2020 | enum transcoder cpu_transcoder = crtc->config->cpu_transcoder; |
Ville Syrjälä | 575f7ab | 2014-08-15 01:21:56 +0300 | [diff] [blame] | 2021 | enum pipe pipe = crtc->pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2022 | i915_reg_t reg; |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2023 | u32 val; |
| 2024 | |
Ville Syrjälä | 9e2ee2d | 2015-06-24 21:59:35 +0300 | [diff] [blame] | 2025 | DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe)); |
| 2026 | |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2027 | /* |
| 2028 | * Make sure planes won't keep trying to pump pixels to us, |
| 2029 | * or we might hang the display. |
| 2030 | */ |
| 2031 | assert_planes_disabled(dev_priv, pipe); |
Jani Nikula | 93ce0ba | 2013-09-13 11:03:08 +0300 | [diff] [blame] | 2032 | assert_cursor_disabled(dev_priv, pipe); |
Jesse Barnes | 19332d7 | 2013-03-28 09:55:38 -0700 | [diff] [blame] | 2033 | assert_sprites_disabled(dev_priv, pipe); |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2034 | |
Paulo Zanoni | 702e7a5 | 2012-10-23 18:29:59 -0200 | [diff] [blame] | 2035 | reg = PIPECONF(cpu_transcoder); |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2036 | val = I915_READ(reg); |
Chris Wilson | 00d70b1 | 2011-03-17 07:18:29 +0000 | [diff] [blame] | 2037 | if ((val & PIPECONF_ENABLE) == 0) |
| 2038 | return; |
| 2039 | |
Ville Syrjälä | 67adc64 | 2014-08-15 01:21:57 +0300 | [diff] [blame] | 2040 | /* |
| 2041 | * Double wide has implications for planes |
| 2042 | * so best keep it disabled when not needed. |
| 2043 | */ |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 2044 | if (crtc->config->double_wide) |
Ville Syrjälä | 67adc64 | 2014-08-15 01:21:57 +0300 | [diff] [blame] | 2045 | val &= ~PIPECONF_DOUBLE_WIDE; |
| 2046 | |
| 2047 | /* Don't disable pipe or pipe PLLs if needed */ |
Ville Syrjälä | b6b5d04 | 2014-08-15 01:22:07 +0300 | [diff] [blame] | 2048 | if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) && |
| 2049 | !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)) |
Ville Syrjälä | 67adc64 | 2014-08-15 01:21:57 +0300 | [diff] [blame] | 2050 | val &= ~PIPECONF_ENABLE; |
| 2051 | |
| 2052 | I915_WRITE(reg, val); |
| 2053 | if ((val & PIPECONF_ENABLE) == 0) |
| 2054 | intel_wait_for_pipe_off(crtc); |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2055 | } |
| 2056 | |
Ville Syrjälä | 832be82 | 2016-01-12 21:08:33 +0200 | [diff] [blame] | 2057 | static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv) |
| 2058 | { |
| 2059 | return IS_GEN2(dev_priv) ? 2048 : 4096; |
| 2060 | } |
| 2061 | |
Ville Syrjälä | 27ba391 | 2016-02-15 22:54:40 +0200 | [diff] [blame] | 2062 | static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv, |
| 2063 | uint64_t fb_modifier, unsigned int cpp) |
Ville Syrjälä | 7b49f94 | 2016-01-12 21:08:32 +0200 | [diff] [blame] | 2064 | { |
| 2065 | switch (fb_modifier) { |
| 2066 | case DRM_FORMAT_MOD_NONE: |
| 2067 | return cpp; |
| 2068 | case I915_FORMAT_MOD_X_TILED: |
| 2069 | if (IS_GEN2(dev_priv)) |
| 2070 | return 128; |
| 2071 | else |
| 2072 | return 512; |
| 2073 | case I915_FORMAT_MOD_Y_TILED: |
| 2074 | if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv)) |
| 2075 | return 128; |
| 2076 | else |
| 2077 | return 512; |
| 2078 | case I915_FORMAT_MOD_Yf_TILED: |
| 2079 | switch (cpp) { |
| 2080 | case 1: |
| 2081 | return 64; |
| 2082 | case 2: |
| 2083 | case 4: |
| 2084 | return 128; |
| 2085 | case 8: |
| 2086 | case 16: |
| 2087 | return 256; |
| 2088 | default: |
| 2089 | MISSING_CASE(cpp); |
| 2090 | return cpp; |
| 2091 | } |
| 2092 | break; |
| 2093 | default: |
| 2094 | MISSING_CASE(fb_modifier); |
| 2095 | return cpp; |
| 2096 | } |
| 2097 | } |
| 2098 | |
Ville Syrjälä | 832be82 | 2016-01-12 21:08:33 +0200 | [diff] [blame] | 2099 | unsigned int intel_tile_height(const struct drm_i915_private *dev_priv, |
| 2100 | uint64_t fb_modifier, unsigned int cpp) |
Jesse Barnes | a57ce0b | 2014-02-07 12:10:35 -0800 | [diff] [blame] | 2101 | { |
Ville Syrjälä | 832be82 | 2016-01-12 21:08:33 +0200 | [diff] [blame] | 2102 | if (fb_modifier == DRM_FORMAT_MOD_NONE) |
| 2103 | return 1; |
| 2104 | else |
| 2105 | return intel_tile_size(dev_priv) / |
Ville Syrjälä | 27ba391 | 2016-02-15 22:54:40 +0200 | [diff] [blame] | 2106 | intel_tile_width_bytes(dev_priv, fb_modifier, cpp); |
Tvrtko Ursulin | 6761dd3 | 2015-03-23 11:10:32 +0000 | [diff] [blame] | 2107 | } |
| 2108 | |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 2109 | /* Return the tile dimensions in pixel units */ |
| 2110 | static void intel_tile_dims(const struct drm_i915_private *dev_priv, |
| 2111 | unsigned int *tile_width, |
| 2112 | unsigned int *tile_height, |
| 2113 | uint64_t fb_modifier, |
| 2114 | unsigned int cpp) |
| 2115 | { |
| 2116 | unsigned int tile_width_bytes = |
| 2117 | intel_tile_width_bytes(dev_priv, fb_modifier, cpp); |
| 2118 | |
| 2119 | *tile_width = tile_width_bytes / cpp; |
| 2120 | *tile_height = intel_tile_size(dev_priv) / tile_width_bytes; |
| 2121 | } |
| 2122 | |
Tvrtko Ursulin | 6761dd3 | 2015-03-23 11:10:32 +0000 | [diff] [blame] | 2123 | unsigned int |
| 2124 | intel_fb_align_height(struct drm_device *dev, unsigned int height, |
Ville Syrjälä | 832be82 | 2016-01-12 21:08:33 +0200 | [diff] [blame] | 2125 | uint32_t pixel_format, uint64_t fb_modifier) |
Tvrtko Ursulin | 6761dd3 | 2015-03-23 11:10:32 +0000 | [diff] [blame] | 2126 | { |
Ville Syrjälä | 832be82 | 2016-01-12 21:08:33 +0200 | [diff] [blame] | 2127 | unsigned int cpp = drm_format_plane_cpp(pixel_format, 0); |
| 2128 | unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp); |
| 2129 | |
| 2130 | return ALIGN(height, tile_height); |
Jesse Barnes | a57ce0b | 2014-02-07 12:10:35 -0800 | [diff] [blame] | 2131 | } |
| 2132 | |
Ville Syrjälä | 1663b9d | 2016-02-15 22:54:45 +0200 | [diff] [blame] | 2133 | unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info) |
| 2134 | { |
| 2135 | unsigned int size = 0; |
| 2136 | int i; |
| 2137 | |
| 2138 | for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) |
| 2139 | size += rot_info->plane[i].width * rot_info->plane[i].height; |
| 2140 | |
| 2141 | return size; |
| 2142 | } |
| 2143 | |
Daniel Vetter | 75c82a5 | 2015-10-14 16:51:04 +0200 | [diff] [blame] | 2144 | static void |
Ville Syrjälä | 3465c58 | 2016-02-15 22:54:43 +0200 | [diff] [blame] | 2145 | intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, |
| 2146 | const struct drm_framebuffer *fb, |
| 2147 | unsigned int rotation) |
Tvrtko Ursulin | f64b98c | 2015-03-23 11:10:35 +0000 | [diff] [blame] | 2148 | { |
Ville Syrjälä | 2d7a215 | 2016-02-15 22:54:47 +0200 | [diff] [blame] | 2149 | if (intel_rotation_90_or_270(rotation)) { |
| 2150 | *view = i915_ggtt_view_rotated; |
| 2151 | view->params.rotated = to_intel_framebuffer(fb)->rot_info; |
| 2152 | } else { |
| 2153 | *view = i915_ggtt_view_normal; |
| 2154 | } |
| 2155 | } |
| 2156 | |
Ville Syrjälä | 603525d | 2016-01-12 21:08:37 +0200 | [diff] [blame] | 2157 | static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv) |
Ville Syrjälä | 4e9a86b | 2015-06-11 16:31:14 +0300 | [diff] [blame] | 2158 | { |
| 2159 | if (INTEL_INFO(dev_priv)->gen >= 9) |
| 2160 | return 256 * 1024; |
Ville Syrjälä | 985b8bb | 2015-06-11 16:31:15 +0300 | [diff] [blame] | 2161 | else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) || |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 2162 | IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
Ville Syrjälä | 4e9a86b | 2015-06-11 16:31:14 +0300 | [diff] [blame] | 2163 | return 128 * 1024; |
| 2164 | else if (INTEL_INFO(dev_priv)->gen >= 4) |
| 2165 | return 4 * 1024; |
| 2166 | else |
Ville Syrjälä | 44c5905 | 2015-06-11 16:31:16 +0300 | [diff] [blame] | 2167 | return 0; |
Ville Syrjälä | 4e9a86b | 2015-06-11 16:31:14 +0300 | [diff] [blame] | 2168 | } |
| 2169 | |
Ville Syrjälä | 603525d | 2016-01-12 21:08:37 +0200 | [diff] [blame] | 2170 | static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv, |
| 2171 | uint64_t fb_modifier) |
| 2172 | { |
| 2173 | switch (fb_modifier) { |
| 2174 | case DRM_FORMAT_MOD_NONE: |
| 2175 | return intel_linear_alignment(dev_priv); |
| 2176 | case I915_FORMAT_MOD_X_TILED: |
| 2177 | if (INTEL_INFO(dev_priv)->gen >= 9) |
| 2178 | return 256 * 1024; |
| 2179 | return 0; |
| 2180 | case I915_FORMAT_MOD_Y_TILED: |
| 2181 | case I915_FORMAT_MOD_Yf_TILED: |
| 2182 | return 1 * 1024 * 1024; |
| 2183 | default: |
| 2184 | MISSING_CASE(fb_modifier); |
| 2185 | return 0; |
| 2186 | } |
| 2187 | } |
| 2188 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 2189 | struct i915_vma * |
| 2190 | intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation) |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2191 | { |
Tvrtko Ursulin | 850c4cd | 2014-10-30 16:39:38 +0000 | [diff] [blame] | 2192 | struct drm_device *dev = fb->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2193 | struct drm_i915_private *dev_priv = to_i915(dev); |
Tvrtko Ursulin | 850c4cd | 2014-10-30 16:39:38 +0000 | [diff] [blame] | 2194 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); |
Tvrtko Ursulin | f64b98c | 2015-03-23 11:10:35 +0000 | [diff] [blame] | 2195 | struct i915_ggtt_view view; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 2196 | struct i915_vma *vma; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2197 | u32 alignment; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2198 | |
Matt Roper | ebcdd39 | 2014-07-09 16:22:11 -0700 | [diff] [blame] | 2199 | WARN_ON(!mutex_is_locked(&dev->struct_mutex)); |
| 2200 | |
Ville Syrjälä | 603525d | 2016-01-12 21:08:37 +0200 | [diff] [blame] | 2201 | alignment = intel_surf_alignment(dev_priv, fb->modifier[0]); |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2202 | |
Ville Syrjälä | 3465c58 | 2016-02-15 22:54:43 +0200 | [diff] [blame] | 2203 | intel_fill_fb_ggtt_view(&view, fb, rotation); |
Tvrtko Ursulin | f64b98c | 2015-03-23 11:10:35 +0000 | [diff] [blame] | 2204 | |
Chris Wilson | 693db18 | 2013-03-05 14:52:39 +0000 | [diff] [blame] | 2205 | /* Note that the w/a also requires 64 PTE of padding following the |
| 2206 | * bo. We currently fill all unused PTE with the shadow page and so |
| 2207 | * we should always have valid PTE following the scanout preventing |
| 2208 | * the VT-d warning. |
| 2209 | */ |
Chris Wilson | 48f112f | 2016-06-24 14:07:14 +0100 | [diff] [blame] | 2210 | if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024) |
Chris Wilson | 693db18 | 2013-03-05 14:52:39 +0000 | [diff] [blame] | 2211 | alignment = 256 * 1024; |
| 2212 | |
Paulo Zanoni | d6dd684 | 2014-08-15 15:59:32 -0300 | [diff] [blame] | 2213 | /* |
| 2214 | * Global gtt pte registers are special registers which actually forward |
| 2215 | * writes to a chunk of system memory. Which means that there is no risk |
| 2216 | * that the register values disappear as soon as we call |
| 2217 | * intel_runtime_pm_put(), so it is correct to wrap only the |
| 2218 | * pin/unpin/fence and not more. |
| 2219 | */ |
| 2220 | intel_runtime_pm_get(dev_priv); |
| 2221 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 2222 | vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view); |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 2223 | if (IS_ERR(vma)) |
| 2224 | goto err; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2225 | |
Chris Wilson | 05a20d0 | 2016-08-18 17:16:55 +0100 | [diff] [blame] | 2226 | if (i915_vma_is_map_and_fenceable(vma)) { |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 2227 | /* Install a fence for tiled scan-out. Pre-i965 always needs a |
| 2228 | * fence, whereas 965+ only requires a fence if using |
| 2229 | * framebuffer compression. For simplicity, we always, when |
| 2230 | * possible, install a fence as the cost is not that onerous. |
| 2231 | * |
| 2232 | * If we fail to fence the tiled scanout, then either the |
| 2233 | * modeset will reject the change (which is highly unlikely as |
| 2234 | * the affected systems, all but one, do not have unmappable |
| 2235 | * space) or we will not be able to enable full powersaving |
| 2236 | * techniques (also likely not to apply due to various limits |
| 2237 | * FBC and the like impose on the size of the buffer, which |
| 2238 | * presumably we violated anyway with this unmappable buffer). |
| 2239 | * Anyway, it is presumably better to stumble onwards with |
| 2240 | * something and try to run the system in a "less than optimal" |
| 2241 | * mode that matches the user configuration. |
| 2242 | */ |
| 2243 | if (i915_vma_get_fence(vma) == 0) |
| 2244 | i915_vma_pin_fence(vma); |
Vivek Kasireddy | 9807216 | 2015-10-29 18:54:38 -0700 | [diff] [blame] | 2245 | } |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2246 | |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 2247 | err: |
Paulo Zanoni | d6dd684 | 2014-08-15 15:59:32 -0300 | [diff] [blame] | 2248 | intel_runtime_pm_put(dev_priv); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 2249 | return vma; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2250 | } |
| 2251 | |
Chris Wilson | fb4b8ce | 2016-04-28 09:56:35 +0100 | [diff] [blame] | 2252 | void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation) |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 2253 | { |
Tvrtko Ursulin | 82bc3b2 | 2015-03-23 11:10:34 +0000 | [diff] [blame] | 2254 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); |
Tvrtko Ursulin | f64b98c | 2015-03-23 11:10:35 +0000 | [diff] [blame] | 2255 | struct i915_ggtt_view view; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 2256 | struct i915_vma *vma; |
Tvrtko Ursulin | 82bc3b2 | 2015-03-23 11:10:34 +0000 | [diff] [blame] | 2257 | |
Matt Roper | ebcdd39 | 2014-07-09 16:22:11 -0700 | [diff] [blame] | 2258 | WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex)); |
| 2259 | |
Ville Syrjälä | 3465c58 | 2016-02-15 22:54:43 +0200 | [diff] [blame] | 2260 | intel_fill_fb_ggtt_view(&view, fb, rotation); |
Chris Wilson | 05a20d0 | 2016-08-18 17:16:55 +0100 | [diff] [blame] | 2261 | vma = i915_gem_object_to_ggtt(obj, &view); |
Tvrtko Ursulin | f64b98c | 2015-03-23 11:10:35 +0000 | [diff] [blame] | 2262 | |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 2263 | i915_vma_unpin_fence(vma); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 2264 | i915_gem_object_unpin_from_display_plane(vma); |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 2265 | } |
| 2266 | |
Ville Syrjälä | ef78ec9 | 2015-10-13 22:48:39 +0300 | [diff] [blame] | 2267 | static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane, |
| 2268 | unsigned int rotation) |
| 2269 | { |
| 2270 | if (intel_rotation_90_or_270(rotation)) |
| 2271 | return to_intel_framebuffer(fb)->rotated[plane].pitch; |
| 2272 | else |
| 2273 | return fb->pitches[plane]; |
| 2274 | } |
| 2275 | |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 2276 | /* |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2277 | * Convert the x/y offsets into a linear offset. |
| 2278 | * Only valid with 0/180 degree rotation, which is fine since linear |
| 2279 | * offset is only used with linear buffers on pre-hsw and tiled buffers |
| 2280 | * with gen2/3, and 90/270 degree rotations isn't supported on any of them. |
| 2281 | */ |
| 2282 | u32 intel_fb_xy_to_linear(int x, int y, |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 2283 | const struct intel_plane_state *state, |
| 2284 | int plane) |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2285 | { |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 2286 | const struct drm_framebuffer *fb = state->base.fb; |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2287 | unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane); |
| 2288 | unsigned int pitch = fb->pitches[plane]; |
| 2289 | |
| 2290 | return y * pitch + x * cpp; |
| 2291 | } |
| 2292 | |
| 2293 | /* |
| 2294 | * Add the x/y offsets derived from fb->offsets[] to the user |
| 2295 | * specified plane src x/y offsets. The resulting x/y offsets |
| 2296 | * specify the start of scanout from the beginning of the gtt mapping. |
| 2297 | */ |
| 2298 | void intel_add_fb_offsets(int *x, int *y, |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 2299 | const struct intel_plane_state *state, |
| 2300 | int plane) |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2301 | |
| 2302 | { |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 2303 | const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb); |
| 2304 | unsigned int rotation = state->base.rotation; |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2305 | |
| 2306 | if (intel_rotation_90_or_270(rotation)) { |
| 2307 | *x += intel_fb->rotated[plane].x; |
| 2308 | *y += intel_fb->rotated[plane].y; |
| 2309 | } else { |
| 2310 | *x += intel_fb->normal[plane].x; |
| 2311 | *y += intel_fb->normal[plane].y; |
| 2312 | } |
| 2313 | } |
| 2314 | |
| 2315 | /* |
Ville Syrjälä | 29cf949 | 2016-02-15 22:54:42 +0200 | [diff] [blame] | 2316 | * Input tile dimensions and pitch must already be |
| 2317 | * rotated to match x and y, and in pixel units. |
| 2318 | */ |
Ville Syrjälä | 66a2d92 | 2016-02-05 18:44:05 +0200 | [diff] [blame] | 2319 | static u32 _intel_adjust_tile_offset(int *x, int *y, |
| 2320 | unsigned int tile_width, |
| 2321 | unsigned int tile_height, |
| 2322 | unsigned int tile_size, |
| 2323 | unsigned int pitch_tiles, |
| 2324 | u32 old_offset, |
| 2325 | u32 new_offset) |
Ville Syrjälä | 29cf949 | 2016-02-15 22:54:42 +0200 | [diff] [blame] | 2326 | { |
Ville Syrjälä | b9b2403 | 2016-02-08 18:28:00 +0200 | [diff] [blame] | 2327 | unsigned int pitch_pixels = pitch_tiles * tile_width; |
Ville Syrjälä | 29cf949 | 2016-02-15 22:54:42 +0200 | [diff] [blame] | 2328 | unsigned int tiles; |
| 2329 | |
| 2330 | WARN_ON(old_offset & (tile_size - 1)); |
| 2331 | WARN_ON(new_offset & (tile_size - 1)); |
| 2332 | WARN_ON(new_offset > old_offset); |
| 2333 | |
| 2334 | tiles = (old_offset - new_offset) / tile_size; |
| 2335 | |
| 2336 | *y += tiles / pitch_tiles * tile_height; |
| 2337 | *x += tiles % pitch_tiles * tile_width; |
| 2338 | |
Ville Syrjälä | b9b2403 | 2016-02-08 18:28:00 +0200 | [diff] [blame] | 2339 | /* minimize x in case it got needlessly big */ |
| 2340 | *y += *x / pitch_pixels * tile_height; |
| 2341 | *x %= pitch_pixels; |
| 2342 | |
Ville Syrjälä | 29cf949 | 2016-02-15 22:54:42 +0200 | [diff] [blame] | 2343 | return new_offset; |
| 2344 | } |
| 2345 | |
| 2346 | /* |
Ville Syrjälä | 66a2d92 | 2016-02-05 18:44:05 +0200 | [diff] [blame] | 2347 | * Adjust the tile offset by moving the difference into |
| 2348 | * the x/y offsets. |
| 2349 | */ |
| 2350 | static u32 intel_adjust_tile_offset(int *x, int *y, |
| 2351 | const struct intel_plane_state *state, int plane, |
| 2352 | u32 old_offset, u32 new_offset) |
| 2353 | { |
| 2354 | const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev); |
| 2355 | const struct drm_framebuffer *fb = state->base.fb; |
| 2356 | unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane); |
| 2357 | unsigned int rotation = state->base.rotation; |
| 2358 | unsigned int pitch = intel_fb_pitch(fb, plane, rotation); |
| 2359 | |
| 2360 | WARN_ON(new_offset > old_offset); |
| 2361 | |
| 2362 | if (fb->modifier[plane] != DRM_FORMAT_MOD_NONE) { |
| 2363 | unsigned int tile_size, tile_width, tile_height; |
| 2364 | unsigned int pitch_tiles; |
| 2365 | |
| 2366 | tile_size = intel_tile_size(dev_priv); |
| 2367 | intel_tile_dims(dev_priv, &tile_width, &tile_height, |
| 2368 | fb->modifier[plane], cpp); |
| 2369 | |
| 2370 | if (intel_rotation_90_or_270(rotation)) { |
| 2371 | pitch_tiles = pitch / tile_height; |
| 2372 | swap(tile_width, tile_height); |
| 2373 | } else { |
| 2374 | pitch_tiles = pitch / (tile_width * cpp); |
| 2375 | } |
| 2376 | |
| 2377 | _intel_adjust_tile_offset(x, y, tile_width, tile_height, |
| 2378 | tile_size, pitch_tiles, |
| 2379 | old_offset, new_offset); |
| 2380 | } else { |
| 2381 | old_offset += *y * pitch + *x * cpp; |
| 2382 | |
| 2383 | *y = (old_offset - new_offset) / pitch; |
| 2384 | *x = ((old_offset - new_offset) - *y * pitch) / cpp; |
| 2385 | } |
| 2386 | |
| 2387 | return new_offset; |
| 2388 | } |
| 2389 | |
| 2390 | /* |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 2391 | * Computes the linear offset to the base tile and adjusts |
| 2392 | * x, y. bytes per pixel is assumed to be a power-of-two. |
| 2393 | * |
| 2394 | * In the 90/270 rotated case, x and y are assumed |
| 2395 | * to be already rotated to match the rotated GTT view, and |
| 2396 | * pitch is the tile_height aligned framebuffer height. |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2397 | * |
| 2398 | * This function is used when computing the derived information |
| 2399 | * under intel_framebuffer, so using any of that information |
| 2400 | * here is not allowed. Anything under drm_framebuffer can be |
| 2401 | * used. This is why the user has to pass in the pitch since it |
| 2402 | * is specified in the rotated orientation. |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 2403 | */ |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2404 | static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv, |
| 2405 | int *x, int *y, |
| 2406 | const struct drm_framebuffer *fb, int plane, |
| 2407 | unsigned int pitch, |
| 2408 | unsigned int rotation, |
| 2409 | u32 alignment) |
Daniel Vetter | c2c7513 | 2012-07-05 12:17:30 +0200 | [diff] [blame] | 2410 | { |
Ville Syrjälä | 4f2d993 | 2016-02-15 22:54:44 +0200 | [diff] [blame] | 2411 | uint64_t fb_modifier = fb->modifier[plane]; |
| 2412 | unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2413 | u32 offset, offset_aligned; |
Ville Syrjälä | 29cf949 | 2016-02-15 22:54:42 +0200 | [diff] [blame] | 2414 | |
Ville Syrjälä | 29cf949 | 2016-02-15 22:54:42 +0200 | [diff] [blame] | 2415 | if (alignment) |
| 2416 | alignment--; |
| 2417 | |
Ville Syrjälä | b5c6533 | 2016-01-12 21:08:31 +0200 | [diff] [blame] | 2418 | if (fb_modifier != DRM_FORMAT_MOD_NONE) { |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 2419 | unsigned int tile_size, tile_width, tile_height; |
| 2420 | unsigned int tile_rows, tiles, pitch_tiles; |
Daniel Vetter | c2c7513 | 2012-07-05 12:17:30 +0200 | [diff] [blame] | 2421 | |
Ville Syrjälä | d843310 | 2016-01-12 21:08:35 +0200 | [diff] [blame] | 2422 | tile_size = intel_tile_size(dev_priv); |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 2423 | intel_tile_dims(dev_priv, &tile_width, &tile_height, |
| 2424 | fb_modifier, cpp); |
| 2425 | |
| 2426 | if (intel_rotation_90_or_270(rotation)) { |
| 2427 | pitch_tiles = pitch / tile_height; |
| 2428 | swap(tile_width, tile_height); |
| 2429 | } else { |
| 2430 | pitch_tiles = pitch / (tile_width * cpp); |
| 2431 | } |
Daniel Vetter | c2c7513 | 2012-07-05 12:17:30 +0200 | [diff] [blame] | 2432 | |
Ville Syrjälä | d843310 | 2016-01-12 21:08:35 +0200 | [diff] [blame] | 2433 | tile_rows = *y / tile_height; |
| 2434 | *y %= tile_height; |
Chris Wilson | bc75286 | 2013-02-21 20:04:31 +0000 | [diff] [blame] | 2435 | |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 2436 | tiles = *x / tile_width; |
| 2437 | *x %= tile_width; |
Ville Syrjälä | d843310 | 2016-01-12 21:08:35 +0200 | [diff] [blame] | 2438 | |
Ville Syrjälä | 29cf949 | 2016-02-15 22:54:42 +0200 | [diff] [blame] | 2439 | offset = (tile_rows * pitch_tiles + tiles) * tile_size; |
| 2440 | offset_aligned = offset & ~alignment; |
Chris Wilson | bc75286 | 2013-02-21 20:04:31 +0000 | [diff] [blame] | 2441 | |
Ville Syrjälä | 66a2d92 | 2016-02-05 18:44:05 +0200 | [diff] [blame] | 2442 | _intel_adjust_tile_offset(x, y, tile_width, tile_height, |
| 2443 | tile_size, pitch_tiles, |
| 2444 | offset, offset_aligned); |
Ville Syrjälä | 29cf949 | 2016-02-15 22:54:42 +0200 | [diff] [blame] | 2445 | } else { |
Chris Wilson | bc75286 | 2013-02-21 20:04:31 +0000 | [diff] [blame] | 2446 | offset = *y * pitch + *x * cpp; |
Ville Syrjälä | 29cf949 | 2016-02-15 22:54:42 +0200 | [diff] [blame] | 2447 | offset_aligned = offset & ~alignment; |
| 2448 | |
Ville Syrjälä | 4e9a86b | 2015-06-11 16:31:14 +0300 | [diff] [blame] | 2449 | *y = (offset & alignment) / pitch; |
| 2450 | *x = ((offset & alignment) - *y * pitch) / cpp; |
Chris Wilson | bc75286 | 2013-02-21 20:04:31 +0000 | [diff] [blame] | 2451 | } |
Ville Syrjälä | 29cf949 | 2016-02-15 22:54:42 +0200 | [diff] [blame] | 2452 | |
| 2453 | return offset_aligned; |
Daniel Vetter | c2c7513 | 2012-07-05 12:17:30 +0200 | [diff] [blame] | 2454 | } |
| 2455 | |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2456 | u32 intel_compute_tile_offset(int *x, int *y, |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 2457 | const struct intel_plane_state *state, |
| 2458 | int plane) |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2459 | { |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 2460 | const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev); |
| 2461 | const struct drm_framebuffer *fb = state->base.fb; |
| 2462 | unsigned int rotation = state->base.rotation; |
Ville Syrjälä | ef78ec9 | 2015-10-13 22:48:39 +0300 | [diff] [blame] | 2463 | int pitch = intel_fb_pitch(fb, plane, rotation); |
Ville Syrjälä | 8d97065 | 2016-01-28 16:30:28 +0200 | [diff] [blame] | 2464 | u32 alignment; |
| 2465 | |
| 2466 | /* AUX_DIST needs only 4K alignment */ |
| 2467 | if (fb->pixel_format == DRM_FORMAT_NV12 && plane == 1) |
| 2468 | alignment = 4096; |
| 2469 | else |
| 2470 | alignment = intel_surf_alignment(dev_priv, fb->modifier[plane]); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2471 | |
| 2472 | return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch, |
| 2473 | rotation, alignment); |
| 2474 | } |
| 2475 | |
| 2476 | /* Convert the fb->offset[] linear offset into x/y offsets */ |
| 2477 | static void intel_fb_offset_to_xy(int *x, int *y, |
| 2478 | const struct drm_framebuffer *fb, int plane) |
| 2479 | { |
| 2480 | unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane); |
| 2481 | unsigned int pitch = fb->pitches[plane]; |
| 2482 | u32 linear_offset = fb->offsets[plane]; |
| 2483 | |
| 2484 | *y = linear_offset / pitch; |
| 2485 | *x = linear_offset % pitch / cpp; |
| 2486 | } |
| 2487 | |
Ville Syrjälä | 72618eb | 2016-02-04 20:38:20 +0200 | [diff] [blame] | 2488 | static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier) |
| 2489 | { |
| 2490 | switch (fb_modifier) { |
| 2491 | case I915_FORMAT_MOD_X_TILED: |
| 2492 | return I915_TILING_X; |
| 2493 | case I915_FORMAT_MOD_Y_TILED: |
| 2494 | return I915_TILING_Y; |
| 2495 | default: |
| 2496 | return I915_TILING_NONE; |
| 2497 | } |
| 2498 | } |
| 2499 | |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2500 | static int |
| 2501 | intel_fill_fb_info(struct drm_i915_private *dev_priv, |
| 2502 | struct drm_framebuffer *fb) |
| 2503 | { |
| 2504 | struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb); |
| 2505 | struct intel_rotation_info *rot_info = &intel_fb->rot_info; |
| 2506 | u32 gtt_offset_rotated = 0; |
| 2507 | unsigned int max_size = 0; |
| 2508 | uint32_t format = fb->pixel_format; |
| 2509 | int i, num_planes = drm_format_num_planes(format); |
| 2510 | unsigned int tile_size = intel_tile_size(dev_priv); |
| 2511 | |
| 2512 | for (i = 0; i < num_planes; i++) { |
| 2513 | unsigned int width, height; |
| 2514 | unsigned int cpp, size; |
| 2515 | u32 offset; |
| 2516 | int x, y; |
| 2517 | |
| 2518 | cpp = drm_format_plane_cpp(format, i); |
| 2519 | width = drm_format_plane_width(fb->width, format, i); |
| 2520 | height = drm_format_plane_height(fb->height, format, i); |
| 2521 | |
| 2522 | intel_fb_offset_to_xy(&x, &y, fb, i); |
| 2523 | |
| 2524 | /* |
Ville Syrjälä | 60d5f2a | 2016-01-22 18:41:24 +0200 | [diff] [blame] | 2525 | * The fence (if used) is aligned to the start of the object |
| 2526 | * so having the framebuffer wrap around across the edge of the |
| 2527 | * fenced region doesn't really work. We have no API to configure |
| 2528 | * the fence start offset within the object (nor could we probably |
| 2529 | * on gen2/3). So it's just easier if we just require that the |
| 2530 | * fb layout agrees with the fence layout. We already check that the |
| 2531 | * fb stride matches the fence stride elsewhere. |
| 2532 | */ |
| 2533 | if (i915_gem_object_is_tiled(intel_fb->obj) && |
| 2534 | (x + width) * cpp > fb->pitches[i]) { |
| 2535 | DRM_DEBUG("bad fb plane %d offset: 0x%x\n", |
| 2536 | i, fb->offsets[i]); |
| 2537 | return -EINVAL; |
| 2538 | } |
| 2539 | |
| 2540 | /* |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2541 | * First pixel of the framebuffer from |
| 2542 | * the start of the normal gtt mapping. |
| 2543 | */ |
| 2544 | intel_fb->normal[i].x = x; |
| 2545 | intel_fb->normal[i].y = y; |
| 2546 | |
| 2547 | offset = _intel_compute_tile_offset(dev_priv, &x, &y, |
| 2548 | fb, 0, fb->pitches[i], |
Daniel Vetter | cc92638 | 2016-08-15 10:41:47 +0200 | [diff] [blame] | 2549 | DRM_ROTATE_0, tile_size); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2550 | offset /= tile_size; |
| 2551 | |
| 2552 | if (fb->modifier[i] != DRM_FORMAT_MOD_NONE) { |
| 2553 | unsigned int tile_width, tile_height; |
| 2554 | unsigned int pitch_tiles; |
| 2555 | struct drm_rect r; |
| 2556 | |
| 2557 | intel_tile_dims(dev_priv, &tile_width, &tile_height, |
| 2558 | fb->modifier[i], cpp); |
| 2559 | |
| 2560 | rot_info->plane[i].offset = offset; |
| 2561 | rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp); |
| 2562 | rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width); |
| 2563 | rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height); |
| 2564 | |
| 2565 | intel_fb->rotated[i].pitch = |
| 2566 | rot_info->plane[i].height * tile_height; |
| 2567 | |
| 2568 | /* how many tiles does this plane need */ |
| 2569 | size = rot_info->plane[i].stride * rot_info->plane[i].height; |
| 2570 | /* |
| 2571 | * If the plane isn't horizontally tile aligned, |
| 2572 | * we need one more tile. |
| 2573 | */ |
| 2574 | if (x != 0) |
| 2575 | size++; |
| 2576 | |
| 2577 | /* rotate the x/y offsets to match the GTT view */ |
| 2578 | r.x1 = x; |
| 2579 | r.y1 = y; |
| 2580 | r.x2 = x + width; |
| 2581 | r.y2 = y + height; |
| 2582 | drm_rect_rotate(&r, |
| 2583 | rot_info->plane[i].width * tile_width, |
| 2584 | rot_info->plane[i].height * tile_height, |
Daniel Vetter | cc92638 | 2016-08-15 10:41:47 +0200 | [diff] [blame] | 2585 | DRM_ROTATE_270); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2586 | x = r.x1; |
| 2587 | y = r.y1; |
| 2588 | |
| 2589 | /* rotate the tile dimensions to match the GTT view */ |
| 2590 | pitch_tiles = intel_fb->rotated[i].pitch / tile_height; |
| 2591 | swap(tile_width, tile_height); |
| 2592 | |
| 2593 | /* |
| 2594 | * We only keep the x/y offsets, so push all of the |
| 2595 | * gtt offset into the x/y offsets. |
| 2596 | */ |
Ville Syrjälä | 66a2d92 | 2016-02-05 18:44:05 +0200 | [diff] [blame] | 2597 | _intel_adjust_tile_offset(&x, &y, tile_size, |
| 2598 | tile_width, tile_height, pitch_tiles, |
| 2599 | gtt_offset_rotated * tile_size, 0); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2600 | |
| 2601 | gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height; |
| 2602 | |
| 2603 | /* |
| 2604 | * First pixel of the framebuffer from |
| 2605 | * the start of the rotated gtt mapping. |
| 2606 | */ |
| 2607 | intel_fb->rotated[i].x = x; |
| 2608 | intel_fb->rotated[i].y = y; |
| 2609 | } else { |
| 2610 | size = DIV_ROUND_UP((y + height) * fb->pitches[i] + |
| 2611 | x * cpp, tile_size); |
| 2612 | } |
| 2613 | |
| 2614 | /* how many tiles in total needed in the bo */ |
| 2615 | max_size = max(max_size, offset + size); |
| 2616 | } |
| 2617 | |
| 2618 | if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) { |
| 2619 | DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n", |
| 2620 | max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size); |
| 2621 | return -EINVAL; |
| 2622 | } |
| 2623 | |
| 2624 | return 0; |
| 2625 | } |
| 2626 | |
Damien Lespiau | b35d63f | 2015-01-20 12:51:50 +0000 | [diff] [blame] | 2627 | static int i9xx_format_to_fourcc(int format) |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2628 | { |
| 2629 | switch (format) { |
| 2630 | case DISPPLANE_8BPP: |
| 2631 | return DRM_FORMAT_C8; |
| 2632 | case DISPPLANE_BGRX555: |
| 2633 | return DRM_FORMAT_XRGB1555; |
| 2634 | case DISPPLANE_BGRX565: |
| 2635 | return DRM_FORMAT_RGB565; |
| 2636 | default: |
| 2637 | case DISPPLANE_BGRX888: |
| 2638 | return DRM_FORMAT_XRGB8888; |
| 2639 | case DISPPLANE_RGBX888: |
| 2640 | return DRM_FORMAT_XBGR8888; |
| 2641 | case DISPPLANE_BGRX101010: |
| 2642 | return DRM_FORMAT_XRGB2101010; |
| 2643 | case DISPPLANE_RGBX101010: |
| 2644 | return DRM_FORMAT_XBGR2101010; |
| 2645 | } |
| 2646 | } |
| 2647 | |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 2648 | static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha) |
| 2649 | { |
| 2650 | switch (format) { |
| 2651 | case PLANE_CTL_FORMAT_RGB_565: |
| 2652 | return DRM_FORMAT_RGB565; |
| 2653 | default: |
| 2654 | case PLANE_CTL_FORMAT_XRGB_8888: |
| 2655 | if (rgb_order) { |
| 2656 | if (alpha) |
| 2657 | return DRM_FORMAT_ABGR8888; |
| 2658 | else |
| 2659 | return DRM_FORMAT_XBGR8888; |
| 2660 | } else { |
| 2661 | if (alpha) |
| 2662 | return DRM_FORMAT_ARGB8888; |
| 2663 | else |
| 2664 | return DRM_FORMAT_XRGB8888; |
| 2665 | } |
| 2666 | case PLANE_CTL_FORMAT_XRGB_2101010: |
| 2667 | if (rgb_order) |
| 2668 | return DRM_FORMAT_XBGR2101010; |
| 2669 | else |
| 2670 | return DRM_FORMAT_XRGB2101010; |
| 2671 | } |
| 2672 | } |
| 2673 | |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 2674 | static bool |
Daniel Vetter | f6936e2 | 2015-03-26 12:17:05 +0100 | [diff] [blame] | 2675 | intel_alloc_initial_plane_obj(struct intel_crtc *crtc, |
| 2676 | struct intel_initial_plane_config *plane_config) |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2677 | { |
| 2678 | struct drm_device *dev = crtc->base.dev; |
Paulo Zanoni | 3badb49 | 2015-09-23 12:52:23 -0300 | [diff] [blame] | 2679 | struct drm_i915_private *dev_priv = to_i915(dev); |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 2680 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2681 | struct drm_i915_gem_object *obj = NULL; |
| 2682 | struct drm_mode_fb_cmd2 mode_cmd = { 0 }; |
Damien Lespiau | 2d14030 | 2015-02-05 17:22:18 +0000 | [diff] [blame] | 2683 | struct drm_framebuffer *fb = &plane_config->fb->base; |
Daniel Vetter | f37b5c2 | 2015-02-10 23:12:27 +0100 | [diff] [blame] | 2684 | u32 base_aligned = round_down(plane_config->base, PAGE_SIZE); |
| 2685 | u32 size_aligned = round_up(plane_config->base + plane_config->size, |
| 2686 | PAGE_SIZE); |
| 2687 | |
| 2688 | size_aligned -= base_aligned; |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2689 | |
Chris Wilson | ff2652e | 2014-03-10 08:07:02 +0000 | [diff] [blame] | 2690 | if (plane_config->size == 0) |
| 2691 | return false; |
| 2692 | |
Paulo Zanoni | 3badb49 | 2015-09-23 12:52:23 -0300 | [diff] [blame] | 2693 | /* If the FB is too big, just don't use it since fbdev is not very |
| 2694 | * important and we should probably use that space with FBC or other |
| 2695 | * features. */ |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 2696 | if (size_aligned * 2 > ggtt->stolen_usable_size) |
Paulo Zanoni | 3badb49 | 2015-09-23 12:52:23 -0300 | [diff] [blame] | 2697 | return false; |
| 2698 | |
Tvrtko Ursulin | 12c83d9 | 2016-02-11 10:27:29 +0000 | [diff] [blame] | 2699 | mutex_lock(&dev->struct_mutex); |
| 2700 | |
Daniel Vetter | f37b5c2 | 2015-02-10 23:12:27 +0100 | [diff] [blame] | 2701 | obj = i915_gem_object_create_stolen_for_preallocated(dev, |
| 2702 | base_aligned, |
| 2703 | base_aligned, |
| 2704 | size_aligned); |
Tvrtko Ursulin | 12c83d9 | 2016-02-11 10:27:29 +0000 | [diff] [blame] | 2705 | if (!obj) { |
| 2706 | mutex_unlock(&dev->struct_mutex); |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2707 | return false; |
Tvrtko Ursulin | 12c83d9 | 2016-02-11 10:27:29 +0000 | [diff] [blame] | 2708 | } |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2709 | |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 2710 | if (plane_config->tiling == I915_TILING_X) |
| 2711 | obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X; |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2712 | |
Damien Lespiau | 6bf129d | 2015-02-05 17:22:16 +0000 | [diff] [blame] | 2713 | mode_cmd.pixel_format = fb->pixel_format; |
| 2714 | mode_cmd.width = fb->width; |
| 2715 | mode_cmd.height = fb->height; |
| 2716 | mode_cmd.pitches[0] = fb->pitches[0]; |
Daniel Vetter | 18c5247 | 2015-02-10 17:16:09 +0000 | [diff] [blame] | 2717 | mode_cmd.modifier[0] = fb->modifier[0]; |
| 2718 | mode_cmd.flags = DRM_MODE_FB_MODIFIERS; |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2719 | |
Damien Lespiau | 6bf129d | 2015-02-05 17:22:16 +0000 | [diff] [blame] | 2720 | if (intel_framebuffer_init(dev, to_intel_framebuffer(fb), |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2721 | &mode_cmd, obj)) { |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2722 | DRM_DEBUG_KMS("intel fb init failed\n"); |
| 2723 | goto out_unref_obj; |
| 2724 | } |
Tvrtko Ursulin | 12c83d9 | 2016-02-11 10:27:29 +0000 | [diff] [blame] | 2725 | |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2726 | mutex_unlock(&dev->struct_mutex); |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2727 | |
Daniel Vetter | f6936e2 | 2015-03-26 12:17:05 +0100 | [diff] [blame] | 2728 | DRM_DEBUG_KMS("initial plane fb obj %p\n", obj); |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2729 | return true; |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2730 | |
| 2731 | out_unref_obj: |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 2732 | i915_gem_object_put(obj); |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2733 | mutex_unlock(&dev->struct_mutex); |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2734 | return false; |
| 2735 | } |
| 2736 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 2737 | /* Update plane->state->fb to match plane->fb after driver-internal updates */ |
| 2738 | static void |
| 2739 | update_state_fb(struct drm_plane *plane) |
| 2740 | { |
| 2741 | if (plane->fb == plane->state->fb) |
| 2742 | return; |
| 2743 | |
| 2744 | if (plane->state->fb) |
| 2745 | drm_framebuffer_unreference(plane->state->fb); |
| 2746 | plane->state->fb = plane->fb; |
| 2747 | if (plane->state->fb) |
| 2748 | drm_framebuffer_reference(plane->state->fb); |
| 2749 | } |
| 2750 | |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 2751 | static void |
Daniel Vetter | f6936e2 | 2015-03-26 12:17:05 +0100 | [diff] [blame] | 2752 | intel_find_initial_plane_obj(struct intel_crtc *intel_crtc, |
| 2753 | struct intel_initial_plane_config *plane_config) |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2754 | { |
| 2755 | struct drm_device *dev = intel_crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2756 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2757 | struct drm_crtc *c; |
| 2758 | struct intel_crtc *i; |
Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 2759 | struct drm_i915_gem_object *obj; |
Daniel Vetter | 88595ac | 2015-03-26 12:42:24 +0100 | [diff] [blame] | 2760 | struct drm_plane *primary = intel_crtc->base.primary; |
Maarten Lankhorst | be5651f | 2015-07-13 16:30:18 +0200 | [diff] [blame] | 2761 | struct drm_plane_state *plane_state = primary->state; |
Matt Roper | 200757f | 2015-12-03 11:37:36 -0800 | [diff] [blame] | 2762 | struct drm_crtc_state *crtc_state = intel_crtc->base.state; |
| 2763 | struct intel_plane *intel_plane = to_intel_plane(primary); |
Matt Roper | 0a8d8a8 | 2015-12-03 11:37:38 -0800 | [diff] [blame] | 2764 | struct intel_plane_state *intel_state = |
| 2765 | to_intel_plane_state(plane_state); |
Daniel Vetter | 88595ac | 2015-03-26 12:42:24 +0100 | [diff] [blame] | 2766 | struct drm_framebuffer *fb; |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2767 | |
Damien Lespiau | 2d14030 | 2015-02-05 17:22:18 +0000 | [diff] [blame] | 2768 | if (!plane_config->fb) |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2769 | return; |
| 2770 | |
Daniel Vetter | f6936e2 | 2015-03-26 12:17:05 +0100 | [diff] [blame] | 2771 | if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) { |
Daniel Vetter | 88595ac | 2015-03-26 12:42:24 +0100 | [diff] [blame] | 2772 | fb = &plane_config->fb->base; |
| 2773 | goto valid_fb; |
Damien Lespiau | f55548b | 2015-02-05 18:30:20 +0000 | [diff] [blame] | 2774 | } |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2775 | |
Damien Lespiau | 2d14030 | 2015-02-05 17:22:18 +0000 | [diff] [blame] | 2776 | kfree(plane_config->fb); |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2777 | |
| 2778 | /* |
| 2779 | * Failed to alloc the obj, check to see if we should share |
| 2780 | * an fb with another CRTC instead |
| 2781 | */ |
Damien Lespiau | 70e1e0e | 2014-05-13 23:32:24 +0100 | [diff] [blame] | 2782 | for_each_crtc(dev, c) { |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2783 | i = to_intel_crtc(c); |
| 2784 | |
| 2785 | if (c == &intel_crtc->base) |
| 2786 | continue; |
| 2787 | |
Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 2788 | if (!i->active) |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2789 | continue; |
| 2790 | |
Daniel Vetter | 88595ac | 2015-03-26 12:42:24 +0100 | [diff] [blame] | 2791 | fb = c->primary->fb; |
| 2792 | if (!fb) |
Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 2793 | continue; |
| 2794 | |
Daniel Vetter | 88595ac | 2015-03-26 12:42:24 +0100 | [diff] [blame] | 2795 | obj = intel_fb_obj(fb); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 2796 | if (i915_gem_object_ggtt_offset(obj, NULL) == plane_config->base) { |
Daniel Vetter | 88595ac | 2015-03-26 12:42:24 +0100 | [diff] [blame] | 2797 | drm_framebuffer_reference(fb); |
| 2798 | goto valid_fb; |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2799 | } |
| 2800 | } |
Daniel Vetter | 88595ac | 2015-03-26 12:42:24 +0100 | [diff] [blame] | 2801 | |
Matt Roper | 200757f | 2015-12-03 11:37:36 -0800 | [diff] [blame] | 2802 | /* |
| 2803 | * We've failed to reconstruct the BIOS FB. Current display state |
| 2804 | * indicates that the primary plane is visible, but has a NULL FB, |
| 2805 | * which will lead to problems later if we don't fix it up. The |
| 2806 | * simplest solution is to just disable the primary plane now and |
| 2807 | * pretend the BIOS never had it enabled. |
| 2808 | */ |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 2809 | to_intel_plane_state(plane_state)->base.visible = false; |
Matt Roper | 200757f | 2015-12-03 11:37:36 -0800 | [diff] [blame] | 2810 | crtc_state->plane_mask &= ~(1 << drm_plane_index(primary)); |
Ville Syrjälä | 2622a08 | 2016-03-09 19:07:26 +0200 | [diff] [blame] | 2811 | intel_pre_disable_primary_noatomic(&intel_crtc->base); |
Matt Roper | 200757f | 2015-12-03 11:37:36 -0800 | [diff] [blame] | 2812 | intel_plane->disable_plane(primary, &intel_crtc->base); |
| 2813 | |
Daniel Vetter | 88595ac | 2015-03-26 12:42:24 +0100 | [diff] [blame] | 2814 | return; |
| 2815 | |
| 2816 | valid_fb: |
Ville Syrjälä | f44e265 | 2015-11-13 19:16:13 +0200 | [diff] [blame] | 2817 | plane_state->src_x = 0; |
| 2818 | plane_state->src_y = 0; |
Maarten Lankhorst | be5651f | 2015-07-13 16:30:18 +0200 | [diff] [blame] | 2819 | plane_state->src_w = fb->width << 16; |
| 2820 | plane_state->src_h = fb->height << 16; |
| 2821 | |
Ville Syrjälä | f44e265 | 2015-11-13 19:16:13 +0200 | [diff] [blame] | 2822 | plane_state->crtc_x = 0; |
| 2823 | plane_state->crtc_y = 0; |
Maarten Lankhorst | be5651f | 2015-07-13 16:30:18 +0200 | [diff] [blame] | 2824 | plane_state->crtc_w = fb->width; |
| 2825 | plane_state->crtc_h = fb->height; |
| 2826 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 2827 | intel_state->base.src.x1 = plane_state->src_x; |
| 2828 | intel_state->base.src.y1 = plane_state->src_y; |
| 2829 | intel_state->base.src.x2 = plane_state->src_x + plane_state->src_w; |
| 2830 | intel_state->base.src.y2 = plane_state->src_y + plane_state->src_h; |
| 2831 | intel_state->base.dst.x1 = plane_state->crtc_x; |
| 2832 | intel_state->base.dst.y1 = plane_state->crtc_y; |
| 2833 | intel_state->base.dst.x2 = plane_state->crtc_x + plane_state->crtc_w; |
| 2834 | intel_state->base.dst.y2 = plane_state->crtc_y + plane_state->crtc_h; |
Matt Roper | 0a8d8a8 | 2015-12-03 11:37:38 -0800 | [diff] [blame] | 2835 | |
Daniel Vetter | 88595ac | 2015-03-26 12:42:24 +0100 | [diff] [blame] | 2836 | obj = intel_fb_obj(fb); |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 2837 | if (i915_gem_object_is_tiled(obj)) |
Daniel Vetter | 88595ac | 2015-03-26 12:42:24 +0100 | [diff] [blame] | 2838 | dev_priv->preserve_bios_swizzle = true; |
| 2839 | |
Maarten Lankhorst | be5651f | 2015-07-13 16:30:18 +0200 | [diff] [blame] | 2840 | drm_framebuffer_reference(fb); |
| 2841 | primary->fb = primary->state->fb = fb; |
Maarten Lankhorst | 36750f2 | 2015-06-01 12:49:54 +0200 | [diff] [blame] | 2842 | primary->crtc = primary->state->crtc = &intel_crtc->base; |
Maarten Lankhorst | 36750f2 | 2015-06-01 12:49:54 +0200 | [diff] [blame] | 2843 | intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary)); |
Chris Wilson | faf5bf0 | 2016-08-04 16:32:37 +0100 | [diff] [blame] | 2844 | atomic_or(to_intel_plane(primary)->frontbuffer_bit, |
| 2845 | &obj->frontbuffer_bits); |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2846 | } |
| 2847 | |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2848 | static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane, |
| 2849 | unsigned int rotation) |
| 2850 | { |
| 2851 | int cpp = drm_format_plane_cpp(fb->pixel_format, plane); |
| 2852 | |
| 2853 | switch (fb->modifier[plane]) { |
| 2854 | case DRM_FORMAT_MOD_NONE: |
| 2855 | case I915_FORMAT_MOD_X_TILED: |
| 2856 | switch (cpp) { |
| 2857 | case 8: |
| 2858 | return 4096; |
| 2859 | case 4: |
| 2860 | case 2: |
| 2861 | case 1: |
| 2862 | return 8192; |
| 2863 | default: |
| 2864 | MISSING_CASE(cpp); |
| 2865 | break; |
| 2866 | } |
| 2867 | break; |
| 2868 | case I915_FORMAT_MOD_Y_TILED: |
| 2869 | case I915_FORMAT_MOD_Yf_TILED: |
| 2870 | switch (cpp) { |
| 2871 | case 8: |
| 2872 | return 2048; |
| 2873 | case 4: |
| 2874 | return 4096; |
| 2875 | case 2: |
| 2876 | case 1: |
| 2877 | return 8192; |
| 2878 | default: |
| 2879 | MISSING_CASE(cpp); |
| 2880 | break; |
| 2881 | } |
| 2882 | break; |
| 2883 | default: |
| 2884 | MISSING_CASE(fb->modifier[plane]); |
| 2885 | } |
| 2886 | |
| 2887 | return 2048; |
| 2888 | } |
| 2889 | |
| 2890 | static int skl_check_main_surface(struct intel_plane_state *plane_state) |
| 2891 | { |
| 2892 | const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev); |
| 2893 | const struct drm_framebuffer *fb = plane_state->base.fb; |
| 2894 | unsigned int rotation = plane_state->base.rotation; |
Daniel Vetter | cc92638 | 2016-08-15 10:41:47 +0200 | [diff] [blame] | 2895 | int x = plane_state->base.src.x1 >> 16; |
| 2896 | int y = plane_state->base.src.y1 >> 16; |
| 2897 | int w = drm_rect_width(&plane_state->base.src) >> 16; |
| 2898 | int h = drm_rect_height(&plane_state->base.src) >> 16; |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2899 | int max_width = skl_max_plane_width(fb, 0, rotation); |
| 2900 | int max_height = 4096; |
Ville Syrjälä | 8d97065 | 2016-01-28 16:30:28 +0200 | [diff] [blame] | 2901 | u32 alignment, offset, aux_offset = plane_state->aux.offset; |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2902 | |
| 2903 | if (w > max_width || h > max_height) { |
| 2904 | DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n", |
| 2905 | w, h, max_width, max_height); |
| 2906 | return -EINVAL; |
| 2907 | } |
| 2908 | |
| 2909 | intel_add_fb_offsets(&x, &y, plane_state, 0); |
| 2910 | offset = intel_compute_tile_offset(&x, &y, plane_state, 0); |
| 2911 | |
| 2912 | alignment = intel_surf_alignment(dev_priv, fb->modifier[0]); |
| 2913 | |
| 2914 | /* |
Ville Syrjälä | 8d97065 | 2016-01-28 16:30:28 +0200 | [diff] [blame] | 2915 | * AUX surface offset is specified as the distance from the |
| 2916 | * main surface offset, and it must be non-negative. Make |
| 2917 | * sure that is what we will get. |
| 2918 | */ |
| 2919 | if (offset > aux_offset) |
| 2920 | offset = intel_adjust_tile_offset(&x, &y, plane_state, 0, |
| 2921 | offset, aux_offset & ~(alignment - 1)); |
| 2922 | |
| 2923 | /* |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2924 | * When using an X-tiled surface, the plane blows up |
| 2925 | * if the x offset + width exceed the stride. |
| 2926 | * |
| 2927 | * TODO: linear and Y-tiled seem fine, Yf untested, |
| 2928 | */ |
| 2929 | if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED) { |
| 2930 | int cpp = drm_format_plane_cpp(fb->pixel_format, 0); |
| 2931 | |
| 2932 | while ((x + w) * cpp > fb->pitches[0]) { |
| 2933 | if (offset == 0) { |
| 2934 | DRM_DEBUG_KMS("Unable to find suitable display surface offset\n"); |
| 2935 | return -EINVAL; |
| 2936 | } |
| 2937 | |
| 2938 | offset = intel_adjust_tile_offset(&x, &y, plane_state, 0, |
| 2939 | offset, offset - alignment); |
| 2940 | } |
| 2941 | } |
| 2942 | |
| 2943 | plane_state->main.offset = offset; |
| 2944 | plane_state->main.x = x; |
| 2945 | plane_state->main.y = y; |
| 2946 | |
| 2947 | return 0; |
| 2948 | } |
| 2949 | |
Ville Syrjälä | 8d97065 | 2016-01-28 16:30:28 +0200 | [diff] [blame] | 2950 | static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state) |
| 2951 | { |
| 2952 | const struct drm_framebuffer *fb = plane_state->base.fb; |
| 2953 | unsigned int rotation = plane_state->base.rotation; |
| 2954 | int max_width = skl_max_plane_width(fb, 1, rotation); |
| 2955 | int max_height = 4096; |
Daniel Vetter | cc92638 | 2016-08-15 10:41:47 +0200 | [diff] [blame] | 2956 | int x = plane_state->base.src.x1 >> 17; |
| 2957 | int y = plane_state->base.src.y1 >> 17; |
| 2958 | int w = drm_rect_width(&plane_state->base.src) >> 17; |
| 2959 | int h = drm_rect_height(&plane_state->base.src) >> 17; |
Ville Syrjälä | 8d97065 | 2016-01-28 16:30:28 +0200 | [diff] [blame] | 2960 | u32 offset; |
| 2961 | |
| 2962 | intel_add_fb_offsets(&x, &y, plane_state, 1); |
| 2963 | offset = intel_compute_tile_offset(&x, &y, plane_state, 1); |
| 2964 | |
| 2965 | /* FIXME not quite sure how/if these apply to the chroma plane */ |
| 2966 | if (w > max_width || h > max_height) { |
| 2967 | DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n", |
| 2968 | w, h, max_width, max_height); |
| 2969 | return -EINVAL; |
| 2970 | } |
| 2971 | |
| 2972 | plane_state->aux.offset = offset; |
| 2973 | plane_state->aux.x = x; |
| 2974 | plane_state->aux.y = y; |
| 2975 | |
| 2976 | return 0; |
| 2977 | } |
| 2978 | |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2979 | int skl_check_plane_surface(struct intel_plane_state *plane_state) |
| 2980 | { |
| 2981 | const struct drm_framebuffer *fb = plane_state->base.fb; |
| 2982 | unsigned int rotation = plane_state->base.rotation; |
| 2983 | int ret; |
| 2984 | |
| 2985 | /* Rotate src coordinates to match rotated GTT view */ |
| 2986 | if (intel_rotation_90_or_270(rotation)) |
Daniel Vetter | cc92638 | 2016-08-15 10:41:47 +0200 | [diff] [blame] | 2987 | drm_rect_rotate(&plane_state->base.src, |
| 2988 | fb->width, fb->height, DRM_ROTATE_270); |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2989 | |
Ville Syrjälä | 8d97065 | 2016-01-28 16:30:28 +0200 | [diff] [blame] | 2990 | /* |
| 2991 | * Handle the AUX surface first since |
| 2992 | * the main surface setup depends on it. |
| 2993 | */ |
| 2994 | if (fb->pixel_format == DRM_FORMAT_NV12) { |
| 2995 | ret = skl_check_nv12_aux_surface(plane_state); |
| 2996 | if (ret) |
| 2997 | return ret; |
| 2998 | } else { |
| 2999 | plane_state->aux.offset = ~0xfff; |
| 3000 | plane_state->aux.x = 0; |
| 3001 | plane_state->aux.y = 0; |
| 3002 | } |
| 3003 | |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 3004 | ret = skl_check_main_surface(plane_state); |
| 3005 | if (ret) |
| 3006 | return ret; |
| 3007 | |
| 3008 | return 0; |
| 3009 | } |
| 3010 | |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3011 | static void i9xx_update_primary_plane(struct drm_plane *primary, |
| 3012 | const struct intel_crtc_state *crtc_state, |
| 3013 | const struct intel_plane_state *plane_state) |
Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 3014 | { |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3015 | struct drm_device *dev = primary->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3016 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3017 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc); |
| 3018 | struct drm_framebuffer *fb = plane_state->base.fb; |
| 3019 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); |
Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 3020 | int plane = intel_crtc->plane; |
Ville Syrjälä | 54ea9da | 2016-01-20 21:05:25 +0200 | [diff] [blame] | 3021 | u32 linear_offset; |
Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 3022 | u32 dspcntr; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3023 | i915_reg_t reg = DSPCNTR(plane); |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 3024 | unsigned int rotation = plane_state->base.rotation; |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 3025 | int x = plane_state->base.src.x1 >> 16; |
| 3026 | int y = plane_state->base.src.y1 >> 16; |
Ville Syrjälä | c9ba6fa | 2014-08-27 17:48:41 +0300 | [diff] [blame] | 3027 | |
Ville Syrjälä | f45651b | 2014-08-08 21:51:10 +0300 | [diff] [blame] | 3028 | dspcntr = DISPPLANE_GAMMA_ENABLE; |
| 3029 | |
Ville Syrjälä | fdd508a6 | 2014-08-08 21:51:11 +0300 | [diff] [blame] | 3030 | dspcntr |= DISPLAY_PLANE_ENABLE; |
Ville Syrjälä | f45651b | 2014-08-08 21:51:10 +0300 | [diff] [blame] | 3031 | |
| 3032 | if (INTEL_INFO(dev)->gen < 4) { |
| 3033 | if (intel_crtc->pipe == PIPE_B) |
| 3034 | dspcntr |= DISPPLANE_SEL_PIPE_B; |
| 3035 | |
| 3036 | /* pipesrc and dspsize control the size that is scaled from, |
| 3037 | * which should always be the user's requested size. |
| 3038 | */ |
| 3039 | I915_WRITE(DSPSIZE(plane), |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3040 | ((crtc_state->pipe_src_h - 1) << 16) | |
| 3041 | (crtc_state->pipe_src_w - 1)); |
Ville Syrjälä | f45651b | 2014-08-08 21:51:10 +0300 | [diff] [blame] | 3042 | I915_WRITE(DSPPOS(plane), 0); |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 3043 | } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) { |
Ville Syrjälä | c14b048 | 2014-10-16 20:52:34 +0300 | [diff] [blame] | 3044 | I915_WRITE(PRIMSIZE(plane), |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3045 | ((crtc_state->pipe_src_h - 1) << 16) | |
| 3046 | (crtc_state->pipe_src_w - 1)); |
Ville Syrjälä | c14b048 | 2014-10-16 20:52:34 +0300 | [diff] [blame] | 3047 | I915_WRITE(PRIMPOS(plane), 0); |
| 3048 | I915_WRITE(PRIMCNSTALPHA(plane), 0); |
Ville Syrjälä | f45651b | 2014-08-08 21:51:10 +0300 | [diff] [blame] | 3049 | } |
| 3050 | |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3051 | switch (fb->pixel_format) { |
| 3052 | case DRM_FORMAT_C8: |
Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 3053 | dspcntr |= DISPPLANE_8BPP; |
| 3054 | break; |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3055 | case DRM_FORMAT_XRGB1555: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3056 | dspcntr |= DISPPLANE_BGRX555; |
Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 3057 | break; |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3058 | case DRM_FORMAT_RGB565: |
| 3059 | dspcntr |= DISPPLANE_BGRX565; |
| 3060 | break; |
| 3061 | case DRM_FORMAT_XRGB8888: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3062 | dspcntr |= DISPPLANE_BGRX888; |
| 3063 | break; |
| 3064 | case DRM_FORMAT_XBGR8888: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3065 | dspcntr |= DISPPLANE_RGBX888; |
| 3066 | break; |
| 3067 | case DRM_FORMAT_XRGB2101010: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3068 | dspcntr |= DISPPLANE_BGRX101010; |
| 3069 | break; |
| 3070 | case DRM_FORMAT_XBGR2101010: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3071 | dspcntr |= DISPPLANE_RGBX101010; |
Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 3072 | break; |
| 3073 | default: |
Daniel Vetter | baba133 | 2013-03-27 00:45:00 +0100 | [diff] [blame] | 3074 | BUG(); |
Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 3075 | } |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3076 | |
Ville Syrjälä | 72618eb | 2016-02-04 20:38:20 +0200 | [diff] [blame] | 3077 | if (INTEL_GEN(dev_priv) >= 4 && |
| 3078 | fb->modifier[0] == I915_FORMAT_MOD_X_TILED) |
Ville Syrjälä | f45651b | 2014-08-08 21:51:10 +0300 | [diff] [blame] | 3079 | dspcntr |= DISPPLANE_TILED; |
Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 3080 | |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 3081 | if (IS_G4X(dev_priv)) |
Ville Syrjälä | de1aa62 | 2013-06-07 10:47:01 +0300 | [diff] [blame] | 3082 | dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE; |
| 3083 | |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 3084 | intel_add_fb_offsets(&x, &y, plane_state, 0); |
Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 3085 | |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3086 | if (INTEL_INFO(dev)->gen >= 4) |
Daniel Vetter | c2c7513 | 2012-07-05 12:17:30 +0200 | [diff] [blame] | 3087 | intel_crtc->dspaddr_offset = |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 3088 | intel_compute_tile_offset(&x, &y, plane_state, 0); |
Daniel Vetter | e506a0c | 2012-07-05 12:17:29 +0200 | [diff] [blame] | 3089 | |
Joonas Lahtinen | 31ad61e | 2016-07-29 08:50:05 +0300 | [diff] [blame] | 3090 | if (rotation == DRM_ROTATE_180) { |
Sonika Jindal | 48404c1 | 2014-08-22 14:06:04 +0530 | [diff] [blame] | 3091 | dspcntr |= DISPPLANE_ROTATE_180; |
| 3092 | |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3093 | x += (crtc_state->pipe_src_w - 1); |
| 3094 | y += (crtc_state->pipe_src_h - 1); |
Sonika Jindal | 48404c1 | 2014-08-22 14:06:04 +0530 | [diff] [blame] | 3095 | } |
| 3096 | |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 3097 | linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3098 | |
| 3099 | if (INTEL_INFO(dev)->gen < 4) |
| 3100 | intel_crtc->dspaddr_offset = linear_offset; |
| 3101 | |
Paulo Zanoni | 2db3366 | 2015-09-14 15:20:03 -0300 | [diff] [blame] | 3102 | intel_crtc->adjusted_x = x; |
| 3103 | intel_crtc->adjusted_y = y; |
| 3104 | |
Sonika Jindal | 48404c1 | 2014-08-22 14:06:04 +0530 | [diff] [blame] | 3105 | I915_WRITE(reg, dspcntr); |
| 3106 | |
Ville Syrjälä | 01f2c77 | 2011-12-20 00:06:49 +0200 | [diff] [blame] | 3107 | I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]); |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 3108 | if (INTEL_INFO(dev)->gen >= 4) { |
Daniel Vetter | 85ba7b7 | 2014-01-24 10:31:44 +0100 | [diff] [blame] | 3109 | I915_WRITE(DSPSURF(plane), |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3110 | intel_fb_gtt_offset(fb, rotation) + |
| 3111 | intel_crtc->dspaddr_offset); |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3112 | I915_WRITE(DSPTILEOFF(plane), (y << 16) | x); |
Daniel Vetter | e506a0c | 2012-07-05 12:17:29 +0200 | [diff] [blame] | 3113 | I915_WRITE(DSPLINOFF(plane), linear_offset); |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3114 | } else |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3115 | I915_WRITE(DSPADDR(plane), i915_gem_object_ggtt_offset(obj, NULL) + linear_offset); |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3116 | POSTING_READ(reg); |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3117 | } |
| 3118 | |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3119 | static void i9xx_disable_primary_plane(struct drm_plane *primary, |
| 3120 | struct drm_crtc *crtc) |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3121 | { |
| 3122 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3123 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3124 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3125 | int plane = intel_crtc->plane; |
| 3126 | |
| 3127 | I915_WRITE(DSPCNTR(plane), 0); |
| 3128 | if (INTEL_INFO(dev_priv)->gen >= 4) |
| 3129 | I915_WRITE(DSPSURF(plane), 0); |
| 3130 | else |
| 3131 | I915_WRITE(DSPADDR(plane), 0); |
| 3132 | POSTING_READ(DSPCNTR(plane)); |
| 3133 | } |
| 3134 | |
| 3135 | static void ironlake_update_primary_plane(struct drm_plane *primary, |
| 3136 | const struct intel_crtc_state *crtc_state, |
| 3137 | const struct intel_plane_state *plane_state) |
| 3138 | { |
| 3139 | struct drm_device *dev = primary->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3140 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3141 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc); |
| 3142 | struct drm_framebuffer *fb = plane_state->base.fb; |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3143 | int plane = intel_crtc->plane; |
Ville Syrjälä | 54ea9da | 2016-01-20 21:05:25 +0200 | [diff] [blame] | 3144 | u32 linear_offset; |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3145 | u32 dspcntr; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3146 | i915_reg_t reg = DSPCNTR(plane); |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 3147 | unsigned int rotation = plane_state->base.rotation; |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 3148 | int x = plane_state->base.src.x1 >> 16; |
| 3149 | int y = plane_state->base.src.y1 >> 16; |
Ville Syrjälä | c9ba6fa | 2014-08-27 17:48:41 +0300 | [diff] [blame] | 3150 | |
Ville Syrjälä | f45651b | 2014-08-08 21:51:10 +0300 | [diff] [blame] | 3151 | dspcntr = DISPPLANE_GAMMA_ENABLE; |
Ville Syrjälä | fdd508a6 | 2014-08-08 21:51:11 +0300 | [diff] [blame] | 3152 | dspcntr |= DISPLAY_PLANE_ENABLE; |
Ville Syrjälä | f45651b | 2014-08-08 21:51:10 +0300 | [diff] [blame] | 3153 | |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 3154 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
Ville Syrjälä | f45651b | 2014-08-08 21:51:10 +0300 | [diff] [blame] | 3155 | dspcntr |= DISPPLANE_PIPE_CSC_ENABLE; |
| 3156 | |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3157 | switch (fb->pixel_format) { |
| 3158 | case DRM_FORMAT_C8: |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3159 | dspcntr |= DISPPLANE_8BPP; |
| 3160 | break; |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3161 | case DRM_FORMAT_RGB565: |
| 3162 | dspcntr |= DISPPLANE_BGRX565; |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3163 | break; |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3164 | case DRM_FORMAT_XRGB8888: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3165 | dspcntr |= DISPPLANE_BGRX888; |
| 3166 | break; |
| 3167 | case DRM_FORMAT_XBGR8888: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3168 | dspcntr |= DISPPLANE_RGBX888; |
| 3169 | break; |
| 3170 | case DRM_FORMAT_XRGB2101010: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3171 | dspcntr |= DISPPLANE_BGRX101010; |
| 3172 | break; |
| 3173 | case DRM_FORMAT_XBGR2101010: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3174 | dspcntr |= DISPPLANE_RGBX101010; |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3175 | break; |
| 3176 | default: |
Daniel Vetter | baba133 | 2013-03-27 00:45:00 +0100 | [diff] [blame] | 3177 | BUG(); |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3178 | } |
| 3179 | |
Ville Syrjälä | 72618eb | 2016-02-04 20:38:20 +0200 | [diff] [blame] | 3180 | if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED) |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3181 | dspcntr |= DISPPLANE_TILED; |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3182 | |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 3183 | if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) |
Paulo Zanoni | 1f5d76d | 2013-08-23 19:51:28 -0300 | [diff] [blame] | 3184 | dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE; |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3185 | |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 3186 | intel_add_fb_offsets(&x, &y, plane_state, 0); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3187 | |
Daniel Vetter | c2c7513 | 2012-07-05 12:17:30 +0200 | [diff] [blame] | 3188 | intel_crtc->dspaddr_offset = |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 3189 | intel_compute_tile_offset(&x, &y, plane_state, 0); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3190 | |
Joonas Lahtinen | 31ad61e | 2016-07-29 08:50:05 +0300 | [diff] [blame] | 3191 | if (rotation == DRM_ROTATE_180) { |
Sonika Jindal | 48404c1 | 2014-08-22 14:06:04 +0530 | [diff] [blame] | 3192 | dspcntr |= DISPPLANE_ROTATE_180; |
| 3193 | |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 3194 | if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) { |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3195 | x += (crtc_state->pipe_src_w - 1); |
| 3196 | y += (crtc_state->pipe_src_h - 1); |
Sonika Jindal | 48404c1 | 2014-08-22 14:06:04 +0530 | [diff] [blame] | 3197 | } |
| 3198 | } |
| 3199 | |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 3200 | linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3201 | |
Paulo Zanoni | 2db3366 | 2015-09-14 15:20:03 -0300 | [diff] [blame] | 3202 | intel_crtc->adjusted_x = x; |
| 3203 | intel_crtc->adjusted_y = y; |
| 3204 | |
Sonika Jindal | 48404c1 | 2014-08-22 14:06:04 +0530 | [diff] [blame] | 3205 | I915_WRITE(reg, dspcntr); |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3206 | |
Ville Syrjälä | 01f2c77 | 2011-12-20 00:06:49 +0200 | [diff] [blame] | 3207 | I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]); |
Daniel Vetter | 85ba7b7 | 2014-01-24 10:31:44 +0100 | [diff] [blame] | 3208 | I915_WRITE(DSPSURF(plane), |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3209 | intel_fb_gtt_offset(fb, rotation) + |
| 3210 | intel_crtc->dspaddr_offset); |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 3211 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) { |
Damien Lespiau | bc1c91e | 2012-10-29 12:14:21 +0000 | [diff] [blame] | 3212 | I915_WRITE(DSPOFFSET(plane), (y << 16) | x); |
| 3213 | } else { |
| 3214 | I915_WRITE(DSPTILEOFF(plane), (y << 16) | x); |
| 3215 | I915_WRITE(DSPLINOFF(plane), linear_offset); |
| 3216 | } |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3217 | POSTING_READ(reg); |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3218 | } |
| 3219 | |
Ville Syrjälä | 7b49f94 | 2016-01-12 21:08:32 +0200 | [diff] [blame] | 3220 | u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv, |
| 3221 | uint64_t fb_modifier, uint32_t pixel_format) |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 3222 | { |
Ville Syrjälä | 7b49f94 | 2016-01-12 21:08:32 +0200 | [diff] [blame] | 3223 | if (fb_modifier == DRM_FORMAT_MOD_NONE) { |
| 3224 | return 64; |
| 3225 | } else { |
| 3226 | int cpp = drm_format_plane_cpp(pixel_format, 0); |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 3227 | |
Ville Syrjälä | 27ba391 | 2016-02-15 22:54:40 +0200 | [diff] [blame] | 3228 | return intel_tile_width_bytes(dev_priv, fb_modifier, cpp); |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 3229 | } |
| 3230 | } |
| 3231 | |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3232 | u32 intel_fb_gtt_offset(struct drm_framebuffer *fb, |
| 3233 | unsigned int rotation) |
Tvrtko Ursulin | 121920f | 2015-03-23 11:10:37 +0000 | [diff] [blame] | 3234 | { |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3235 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); |
Daniel Vetter | ce7f172 | 2015-10-14 16:51:06 +0200 | [diff] [blame] | 3236 | struct i915_ggtt_view view; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3237 | struct i915_vma *vma; |
Tvrtko Ursulin | 121920f | 2015-03-23 11:10:37 +0000 | [diff] [blame] | 3238 | |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3239 | intel_fill_fb_ggtt_view(&view, fb, rotation); |
Tvrtko Ursulin | 121920f | 2015-03-23 11:10:37 +0000 | [diff] [blame] | 3240 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3241 | vma = i915_gem_object_to_ggtt(obj, &view); |
| 3242 | if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n", |
| 3243 | view.type)) |
| 3244 | return -1; |
| 3245 | |
Chris Wilson | bde13eb | 2016-08-15 10:49:07 +0100 | [diff] [blame] | 3246 | return i915_ggtt_offset(vma); |
Tvrtko Ursulin | 121920f | 2015-03-23 11:10:37 +0000 | [diff] [blame] | 3247 | } |
| 3248 | |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 3249 | static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id) |
| 3250 | { |
| 3251 | struct drm_device *dev = intel_crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3252 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 3253 | |
| 3254 | I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0); |
| 3255 | I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0); |
| 3256 | I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0); |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 3257 | } |
| 3258 | |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 3259 | /* |
| 3260 | * This function detaches (aka. unbinds) unused scalers in hardware |
| 3261 | */ |
Maarten Lankhorst | 0583236 | 2015-06-15 12:33:48 +0200 | [diff] [blame] | 3262 | static void skl_detach_scalers(struct intel_crtc *intel_crtc) |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 3263 | { |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 3264 | struct intel_crtc_scaler_state *scaler_state; |
| 3265 | int i; |
| 3266 | |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 3267 | scaler_state = &intel_crtc->config->scaler_state; |
| 3268 | |
| 3269 | /* loop through and disable scalers that aren't in use */ |
| 3270 | for (i = 0; i < intel_crtc->num_scalers; i++) { |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 3271 | if (!scaler_state->scalers[i].in_use) |
| 3272 | skl_detach_scaler(intel_crtc, i); |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 3273 | } |
| 3274 | } |
| 3275 | |
Ville Syrjälä | d219677 | 2016-01-28 18:33:11 +0200 | [diff] [blame] | 3276 | u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane, |
| 3277 | unsigned int rotation) |
| 3278 | { |
| 3279 | const struct drm_i915_private *dev_priv = to_i915(fb->dev); |
| 3280 | u32 stride = intel_fb_pitch(fb, plane, rotation); |
| 3281 | |
| 3282 | /* |
| 3283 | * The stride is either expressed as a multiple of 64 bytes chunks for |
| 3284 | * linear buffers or in number of tiles for tiled buffers. |
| 3285 | */ |
| 3286 | if (intel_rotation_90_or_270(rotation)) { |
| 3287 | int cpp = drm_format_plane_cpp(fb->pixel_format, plane); |
| 3288 | |
| 3289 | stride /= intel_tile_height(dev_priv, fb->modifier[0], cpp); |
| 3290 | } else { |
| 3291 | stride /= intel_fb_stride_alignment(dev_priv, fb->modifier[0], |
| 3292 | fb->pixel_format); |
| 3293 | } |
| 3294 | |
| 3295 | return stride; |
| 3296 | } |
| 3297 | |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3298 | u32 skl_plane_ctl_format(uint32_t pixel_format) |
| 3299 | { |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3300 | switch (pixel_format) { |
Damien Lespiau | d161cf7 | 2015-05-12 16:13:17 +0100 | [diff] [blame] | 3301 | case DRM_FORMAT_C8: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3302 | return PLANE_CTL_FORMAT_INDEXED; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3303 | case DRM_FORMAT_RGB565: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3304 | return PLANE_CTL_FORMAT_RGB_565; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3305 | case DRM_FORMAT_XBGR8888: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3306 | return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3307 | case DRM_FORMAT_XRGB8888: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3308 | return PLANE_CTL_FORMAT_XRGB_8888; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3309 | /* |
| 3310 | * XXX: For ARBG/ABGR formats we default to expecting scanout buffers |
| 3311 | * to be already pre-multiplied. We need to add a knob (or a different |
| 3312 | * DRM_FORMAT) for user-space to configure that. |
| 3313 | */ |
| 3314 | case DRM_FORMAT_ABGR8888: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3315 | return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX | |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3316 | PLANE_CTL_ALPHA_SW_PREMULTIPLY; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3317 | case DRM_FORMAT_ARGB8888: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3318 | return PLANE_CTL_FORMAT_XRGB_8888 | |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3319 | PLANE_CTL_ALPHA_SW_PREMULTIPLY; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3320 | case DRM_FORMAT_XRGB2101010: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3321 | return PLANE_CTL_FORMAT_XRGB_2101010; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3322 | case DRM_FORMAT_XBGR2101010: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3323 | return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3324 | case DRM_FORMAT_YUYV: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3325 | return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3326 | case DRM_FORMAT_YVYU: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3327 | return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3328 | case DRM_FORMAT_UYVY: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3329 | return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3330 | case DRM_FORMAT_VYUY: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3331 | return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3332 | default: |
Damien Lespiau | 4249eee | 2015-05-12 16:13:16 +0100 | [diff] [blame] | 3333 | MISSING_CASE(pixel_format); |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3334 | } |
Damien Lespiau | 8cfcba4 | 2015-05-12 16:13:14 +0100 | [diff] [blame] | 3335 | |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3336 | return 0; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3337 | } |
| 3338 | |
| 3339 | u32 skl_plane_ctl_tiling(uint64_t fb_modifier) |
| 3340 | { |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3341 | switch (fb_modifier) { |
| 3342 | case DRM_FORMAT_MOD_NONE: |
| 3343 | break; |
| 3344 | case I915_FORMAT_MOD_X_TILED: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3345 | return PLANE_CTL_TILED_X; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3346 | case I915_FORMAT_MOD_Y_TILED: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3347 | return PLANE_CTL_TILED_Y; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3348 | case I915_FORMAT_MOD_Yf_TILED: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3349 | return PLANE_CTL_TILED_YF; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3350 | default: |
| 3351 | MISSING_CASE(fb_modifier); |
| 3352 | } |
Damien Lespiau | 8cfcba4 | 2015-05-12 16:13:14 +0100 | [diff] [blame] | 3353 | |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3354 | return 0; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3355 | } |
| 3356 | |
| 3357 | u32 skl_plane_ctl_rotation(unsigned int rotation) |
| 3358 | { |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3359 | switch (rotation) { |
Joonas Lahtinen | 31ad61e | 2016-07-29 08:50:05 +0300 | [diff] [blame] | 3360 | case DRM_ROTATE_0: |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3361 | break; |
Sonika Jindal | 1e8df16 | 2015-05-20 13:40:48 +0530 | [diff] [blame] | 3362 | /* |
| 3363 | * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr |
| 3364 | * while i915 HW rotation is clockwise, thats why this swapping. |
| 3365 | */ |
Joonas Lahtinen | 31ad61e | 2016-07-29 08:50:05 +0300 | [diff] [blame] | 3366 | case DRM_ROTATE_90: |
Sonika Jindal | 1e8df16 | 2015-05-20 13:40:48 +0530 | [diff] [blame] | 3367 | return PLANE_CTL_ROTATE_270; |
Joonas Lahtinen | 31ad61e | 2016-07-29 08:50:05 +0300 | [diff] [blame] | 3368 | case DRM_ROTATE_180: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3369 | return PLANE_CTL_ROTATE_180; |
Joonas Lahtinen | 31ad61e | 2016-07-29 08:50:05 +0300 | [diff] [blame] | 3370 | case DRM_ROTATE_270: |
Sonika Jindal | 1e8df16 | 2015-05-20 13:40:48 +0530 | [diff] [blame] | 3371 | return PLANE_CTL_ROTATE_90; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3372 | default: |
| 3373 | MISSING_CASE(rotation); |
| 3374 | } |
| 3375 | |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3376 | return 0; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3377 | } |
| 3378 | |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3379 | static void skylake_update_primary_plane(struct drm_plane *plane, |
| 3380 | const struct intel_crtc_state *crtc_state, |
| 3381 | const struct intel_plane_state *plane_state) |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 3382 | { |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3383 | struct drm_device *dev = plane->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3384 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3385 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc); |
| 3386 | struct drm_framebuffer *fb = plane_state->base.fb; |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 3387 | const struct skl_wm_values *wm = &dev_priv->wm.skl_results; |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 3388 | const struct skl_plane_wm *p_wm = |
| 3389 | &crtc_state->wm.skl.optimal.planes[0]; |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 3390 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | d219677 | 2016-01-28 18:33:11 +0200 | [diff] [blame] | 3391 | u32 plane_ctl; |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3392 | unsigned int rotation = plane_state->base.rotation; |
Ville Syrjälä | d219677 | 2016-01-28 18:33:11 +0200 | [diff] [blame] | 3393 | u32 stride = skl_plane_stride(fb, 0, rotation); |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 3394 | u32 surf_addr = plane_state->main.offset; |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3395 | int scaler_id = plane_state->scaler_id; |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 3396 | int src_x = plane_state->main.x; |
| 3397 | int src_y = plane_state->main.y; |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 3398 | int src_w = drm_rect_width(&plane_state->base.src) >> 16; |
| 3399 | int src_h = drm_rect_height(&plane_state->base.src) >> 16; |
| 3400 | int dst_x = plane_state->base.dst.x1; |
| 3401 | int dst_y = plane_state->base.dst.y1; |
| 3402 | int dst_w = drm_rect_width(&plane_state->base.dst); |
| 3403 | int dst_h = drm_rect_height(&plane_state->base.dst); |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 3404 | |
| 3405 | plane_ctl = PLANE_CTL_ENABLE | |
| 3406 | PLANE_CTL_PIPE_GAMMA_ENABLE | |
| 3407 | PLANE_CTL_PIPE_CSC_ENABLE; |
| 3408 | |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3409 | plane_ctl |= skl_plane_ctl_format(fb->pixel_format); |
| 3410 | plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]); |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 3411 | plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3412 | plane_ctl |= skl_plane_ctl_rotation(rotation); |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 3413 | |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3414 | /* Sizes are 0 based */ |
| 3415 | src_w--; |
| 3416 | src_h--; |
| 3417 | dst_w--; |
| 3418 | dst_h--; |
| 3419 | |
Paulo Zanoni | 4c0b8a8 | 2016-08-19 19:03:23 -0300 | [diff] [blame] | 3420 | intel_crtc->dspaddr_offset = surf_addr; |
| 3421 | |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3422 | intel_crtc->adjusted_x = src_x; |
| 3423 | intel_crtc->adjusted_y = src_y; |
Paulo Zanoni | 2db3366 | 2015-09-14 15:20:03 -0300 | [diff] [blame] | 3424 | |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 3425 | if (wm->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 3426 | skl_write_plane_wm(intel_crtc, p_wm, &wm->ddb, 0); |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 3427 | |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 3428 | I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3429 | I915_WRITE(PLANE_OFFSET(pipe, 0), (src_y << 16) | src_x); |
Ville Syrjälä | ef78ec9 | 2015-10-13 22:48:39 +0300 | [diff] [blame] | 3430 | I915_WRITE(PLANE_STRIDE(pipe, 0), stride); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3431 | I915_WRITE(PLANE_SIZE(pipe, 0), (src_h << 16) | src_w); |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3432 | |
| 3433 | if (scaler_id >= 0) { |
| 3434 | uint32_t ps_ctrl = 0; |
| 3435 | |
| 3436 | WARN_ON(!dst_w || !dst_h); |
| 3437 | ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) | |
| 3438 | crtc_state->scaler_state.scalers[scaler_id].mode; |
| 3439 | I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl); |
| 3440 | I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0); |
| 3441 | I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y); |
| 3442 | I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h); |
| 3443 | I915_WRITE(PLANE_POS(pipe, 0), 0); |
| 3444 | } else { |
| 3445 | I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x); |
| 3446 | } |
| 3447 | |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3448 | I915_WRITE(PLANE_SURF(pipe, 0), |
| 3449 | intel_fb_gtt_offset(fb, rotation) + surf_addr); |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 3450 | |
| 3451 | POSTING_READ(PLANE_SURF(pipe, 0)); |
| 3452 | } |
| 3453 | |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3454 | static void skylake_disable_primary_plane(struct drm_plane *primary, |
| 3455 | struct drm_crtc *crtc) |
| 3456 | { |
| 3457 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3458 | struct drm_i915_private *dev_priv = to_i915(dev); |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 3459 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 3460 | struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state); |
| 3461 | const struct skl_plane_wm *p_wm = &cstate->wm.skl.optimal.planes[0]; |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 3462 | int pipe = intel_crtc->pipe; |
| 3463 | |
Lyude | ccebc23 | 2016-08-29 12:31:27 -0400 | [diff] [blame] | 3464 | /* |
| 3465 | * We only populate skl_results on watermark updates, and if the |
| 3466 | * plane's visiblity isn't actually changing neither is its watermarks. |
| 3467 | */ |
| 3468 | if (!crtc->primary->state->visible) |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 3469 | skl_write_plane_wm(intel_crtc, p_wm, |
| 3470 | &dev_priv->wm.skl_results.ddb, 0); |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3471 | |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3472 | I915_WRITE(PLANE_CTL(pipe, 0), 0); |
| 3473 | I915_WRITE(PLANE_SURF(pipe, 0), 0); |
| 3474 | POSTING_READ(PLANE_SURF(pipe, 0)); |
| 3475 | } |
| 3476 | |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3477 | /* Assume fb object is pinned & idle & fenced and just update base pointers */ |
| 3478 | static int |
| 3479 | intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb, |
| 3480 | int x, int y, enum mode_set_atomic state) |
| 3481 | { |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3482 | /* Support for kgdboc is disabled, this needs a major rework. */ |
| 3483 | DRM_ERROR("legacy panic handler not supported any more.\n"); |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3484 | |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3485 | return -ENODEV; |
Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 3486 | } |
| 3487 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 3488 | static void intel_complete_page_flips(struct drm_i915_private *dev_priv) |
| 3489 | { |
| 3490 | struct intel_crtc *crtc; |
| 3491 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 3492 | for_each_intel_crtc(&dev_priv->drm, crtc) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 3493 | intel_finish_page_flip_cs(dev_priv, crtc->pipe); |
| 3494 | } |
| 3495 | |
Ville Syrjälä | 7514747 | 2014-11-24 18:28:11 +0200 | [diff] [blame] | 3496 | static void intel_update_primary_planes(struct drm_device *dev) |
| 3497 | { |
Ville Syrjälä | 7514747 | 2014-11-24 18:28:11 +0200 | [diff] [blame] | 3498 | struct drm_crtc *crtc; |
Ville Syrjälä | 96a0291 | 2013-02-18 19:08:49 +0200 | [diff] [blame] | 3499 | |
Damien Lespiau | 70e1e0e | 2014-05-13 23:32:24 +0100 | [diff] [blame] | 3500 | for_each_crtc(dev, crtc) { |
Maarten Lankhorst | 11c22da | 2015-09-10 16:07:58 +0200 | [diff] [blame] | 3501 | struct intel_plane *plane = to_intel_plane(crtc->primary); |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3502 | struct intel_plane_state *plane_state = |
| 3503 | to_intel_plane_state(plane->base.state); |
Maarten Lankhorst | 11c22da | 2015-09-10 16:07:58 +0200 | [diff] [blame] | 3504 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 3505 | if (plane_state->base.visible) |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3506 | plane->update_plane(&plane->base, |
| 3507 | to_intel_crtc_state(crtc->state), |
| 3508 | plane_state); |
Ville Syrjälä | 96a0291 | 2013-02-18 19:08:49 +0200 | [diff] [blame] | 3509 | } |
| 3510 | } |
| 3511 | |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3512 | static int |
| 3513 | __intel_display_resume(struct drm_device *dev, |
| 3514 | struct drm_atomic_state *state) |
| 3515 | { |
| 3516 | struct drm_crtc_state *crtc_state; |
| 3517 | struct drm_crtc *crtc; |
| 3518 | int i, ret; |
| 3519 | |
| 3520 | intel_modeset_setup_hw_state(dev); |
| 3521 | i915_redisable_vga(dev); |
| 3522 | |
| 3523 | if (!state) |
| 3524 | return 0; |
| 3525 | |
| 3526 | for_each_crtc_in_state(state, crtc, crtc_state, i) { |
| 3527 | /* |
| 3528 | * Force recalculation even if we restore |
| 3529 | * current state. With fast modeset this may not result |
| 3530 | * in a modeset when the state is compatible. |
| 3531 | */ |
| 3532 | crtc_state->mode_changed = true; |
| 3533 | } |
| 3534 | |
| 3535 | /* ignore any reset values/BIOS leftovers in the WM registers */ |
| 3536 | to_intel_atomic_state(state)->skip_intermediate_wm = true; |
| 3537 | |
| 3538 | ret = drm_atomic_commit(state); |
| 3539 | |
| 3540 | WARN_ON(ret == -EDEADLK); |
| 3541 | return ret; |
| 3542 | } |
| 3543 | |
Ville Syrjälä | 4ac2ba2 | 2016-08-05 23:28:29 +0300 | [diff] [blame] | 3544 | static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv) |
| 3545 | { |
Ville Syrjälä | ae98104 | 2016-08-05 23:28:30 +0300 | [diff] [blame] | 3546 | return intel_has_gpu_reset(dev_priv) && |
| 3547 | INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv); |
Ville Syrjälä | 4ac2ba2 | 2016-08-05 23:28:29 +0300 | [diff] [blame] | 3548 | } |
| 3549 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 3550 | void intel_prepare_reset(struct drm_i915_private *dev_priv) |
Ville Syrjälä | 7514747 | 2014-11-24 18:28:11 +0200 | [diff] [blame] | 3551 | { |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3552 | struct drm_device *dev = &dev_priv->drm; |
| 3553 | struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx; |
| 3554 | struct drm_atomic_state *state; |
| 3555 | int ret; |
| 3556 | |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3557 | /* |
| 3558 | * Need mode_config.mutex so that we don't |
| 3559 | * trample ongoing ->detect() and whatnot. |
| 3560 | */ |
| 3561 | mutex_lock(&dev->mode_config.mutex); |
| 3562 | drm_modeset_acquire_init(ctx, 0); |
| 3563 | while (1) { |
| 3564 | ret = drm_modeset_lock_all_ctx(dev, ctx); |
| 3565 | if (ret != -EDEADLK) |
| 3566 | break; |
| 3567 | |
| 3568 | drm_modeset_backoff(ctx); |
| 3569 | } |
| 3570 | |
| 3571 | /* reset doesn't touch the display, but flips might get nuked anyway, */ |
Maarten Lankhorst | 522a63d | 2016-08-05 23:28:28 +0300 | [diff] [blame] | 3572 | if (!i915.force_reset_modeset_test && |
Ville Syrjälä | 4ac2ba2 | 2016-08-05 23:28:29 +0300 | [diff] [blame] | 3573 | !gpu_reset_clobbers_display(dev_priv)) |
Ville Syrjälä | 7514747 | 2014-11-24 18:28:11 +0200 | [diff] [blame] | 3574 | return; |
| 3575 | |
Ville Syrjälä | f98ce92 | 2014-11-21 21:54:30 +0200 | [diff] [blame] | 3576 | /* |
| 3577 | * Disabling the crtcs gracefully seems nicer. Also the |
| 3578 | * g33 docs say we should at least disable all the planes. |
| 3579 | */ |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3580 | state = drm_atomic_helper_duplicate_state(dev, ctx); |
| 3581 | if (IS_ERR(state)) { |
| 3582 | ret = PTR_ERR(state); |
| 3583 | state = NULL; |
| 3584 | DRM_ERROR("Duplicating state failed with %i\n", ret); |
| 3585 | goto err; |
| 3586 | } |
| 3587 | |
| 3588 | ret = drm_atomic_helper_disable_all(dev, ctx); |
| 3589 | if (ret) { |
| 3590 | DRM_ERROR("Suspending crtc's failed with %i\n", ret); |
| 3591 | goto err; |
| 3592 | } |
| 3593 | |
| 3594 | dev_priv->modeset_restore_state = state; |
| 3595 | state->acquire_ctx = ctx; |
| 3596 | return; |
| 3597 | |
| 3598 | err: |
| 3599 | drm_atomic_state_free(state); |
Ville Syrjälä | 7514747 | 2014-11-24 18:28:11 +0200 | [diff] [blame] | 3600 | } |
| 3601 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 3602 | void intel_finish_reset(struct drm_i915_private *dev_priv) |
Ville Syrjälä | 7514747 | 2014-11-24 18:28:11 +0200 | [diff] [blame] | 3603 | { |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3604 | struct drm_device *dev = &dev_priv->drm; |
| 3605 | struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx; |
| 3606 | struct drm_atomic_state *state = dev_priv->modeset_restore_state; |
| 3607 | int ret; |
| 3608 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 3609 | /* |
| 3610 | * Flips in the rings will be nuked by the reset, |
| 3611 | * so complete all pending flips so that user space |
| 3612 | * will get its events and not get stuck. |
| 3613 | */ |
| 3614 | intel_complete_page_flips(dev_priv); |
| 3615 | |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3616 | dev_priv->modeset_restore_state = NULL; |
| 3617 | |
Ville Syrjälä | 7514747 | 2014-11-24 18:28:11 +0200 | [diff] [blame] | 3618 | /* reset doesn't touch the display */ |
Ville Syrjälä | 4ac2ba2 | 2016-08-05 23:28:29 +0300 | [diff] [blame] | 3619 | if (!gpu_reset_clobbers_display(dev_priv)) { |
Maarten Lankhorst | 522a63d | 2016-08-05 23:28:28 +0300 | [diff] [blame] | 3620 | if (!state) { |
| 3621 | /* |
| 3622 | * Flips in the rings have been nuked by the reset, |
| 3623 | * so update the base address of all primary |
| 3624 | * planes to the the last fb to make sure we're |
| 3625 | * showing the correct fb after a reset. |
| 3626 | * |
| 3627 | * FIXME: Atomic will make this obsolete since we won't schedule |
| 3628 | * CS-based flips (which might get lost in gpu resets) any more. |
| 3629 | */ |
| 3630 | intel_update_primary_planes(dev); |
| 3631 | } else { |
| 3632 | ret = __intel_display_resume(dev, state); |
| 3633 | if (ret) |
| 3634 | DRM_ERROR("Restoring old state failed with %i\n", ret); |
| 3635 | } |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3636 | } else { |
| 3637 | /* |
| 3638 | * The display has been reset as well, |
| 3639 | * so need a full re-initialization. |
| 3640 | */ |
| 3641 | intel_runtime_pm_disable_interrupts(dev_priv); |
| 3642 | intel_runtime_pm_enable_interrupts(dev_priv); |
| 3643 | |
Imre Deak | 51f5920 | 2016-09-14 13:04:13 +0300 | [diff] [blame] | 3644 | intel_pps_unlock_regs_wa(dev_priv); |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3645 | intel_modeset_init_hw(dev); |
| 3646 | |
| 3647 | spin_lock_irq(&dev_priv->irq_lock); |
| 3648 | if (dev_priv->display.hpd_irq_setup) |
| 3649 | dev_priv->display.hpd_irq_setup(dev_priv); |
| 3650 | spin_unlock_irq(&dev_priv->irq_lock); |
| 3651 | |
| 3652 | ret = __intel_display_resume(dev, state); |
| 3653 | if (ret) |
| 3654 | DRM_ERROR("Restoring old state failed with %i\n", ret); |
| 3655 | |
| 3656 | intel_hpd_init(dev_priv); |
Ville Syrjälä | 7514747 | 2014-11-24 18:28:11 +0200 | [diff] [blame] | 3657 | } |
| 3658 | |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3659 | drm_modeset_drop_locks(ctx); |
| 3660 | drm_modeset_acquire_fini(ctx); |
| 3661 | mutex_unlock(&dev->mode_config.mutex); |
Ville Syrjälä | 7514747 | 2014-11-24 18:28:11 +0200 | [diff] [blame] | 3662 | } |
| 3663 | |
Chris Wilson | 8af29b0 | 2016-09-09 14:11:47 +0100 | [diff] [blame] | 3664 | static bool abort_flip_on_reset(struct intel_crtc *crtc) |
| 3665 | { |
| 3666 | struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error; |
| 3667 | |
| 3668 | if (i915_reset_in_progress(error)) |
| 3669 | return true; |
| 3670 | |
| 3671 | if (crtc->reset_count != i915_reset_count(error)) |
| 3672 | return true; |
| 3673 | |
| 3674 | return false; |
| 3675 | } |
| 3676 | |
Chris Wilson | 7d5e379 | 2014-03-04 13:15:08 +0000 | [diff] [blame] | 3677 | static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc) |
| 3678 | { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 3679 | struct drm_device *dev = crtc->dev; |
| 3680 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 3681 | bool pending; |
| 3682 | |
Chris Wilson | 8af29b0 | 2016-09-09 14:11:47 +0100 | [diff] [blame] | 3683 | if (abort_flip_on_reset(intel_crtc)) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 3684 | return false; |
| 3685 | |
| 3686 | spin_lock_irq(&dev->event_lock); |
| 3687 | pending = to_intel_crtc(crtc)->flip_work != NULL; |
| 3688 | spin_unlock_irq(&dev->event_lock); |
| 3689 | |
| 3690 | return pending; |
Chris Wilson | 7d5e379 | 2014-03-04 13:15:08 +0000 | [diff] [blame] | 3691 | } |
| 3692 | |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 3693 | static void intel_update_pipe_config(struct intel_crtc *crtc, |
| 3694 | struct intel_crtc_state *old_crtc_state) |
Gustavo Padovan | e30e8f7 | 2014-09-10 12:04:17 -0300 | [diff] [blame] | 3695 | { |
| 3696 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3697 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 3698 | struct intel_crtc_state *pipe_config = |
| 3699 | to_intel_crtc_state(crtc->base.state); |
Gustavo Padovan | e30e8f7 | 2014-09-10 12:04:17 -0300 | [diff] [blame] | 3700 | |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 3701 | /* drm_atomic_helper_update_legacy_modeset_state might not be called. */ |
| 3702 | crtc->base.mode = crtc->base.state->mode; |
| 3703 | |
| 3704 | DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n", |
| 3705 | old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h, |
| 3706 | pipe_config->pipe_src_w, pipe_config->pipe_src_h); |
Gustavo Padovan | e30e8f7 | 2014-09-10 12:04:17 -0300 | [diff] [blame] | 3707 | |
| 3708 | /* |
| 3709 | * Update pipe size and adjust fitter if needed: the reason for this is |
| 3710 | * that in compute_mode_changes we check the native mode (not the pfit |
| 3711 | * mode) to see if we can flip rather than do a full mode set. In the |
| 3712 | * fastboot case, we'll flip, but if we don't update the pipesrc and |
| 3713 | * pfit state, we'll end up with a big fb scanned out into the wrong |
| 3714 | * sized surface. |
Gustavo Padovan | e30e8f7 | 2014-09-10 12:04:17 -0300 | [diff] [blame] | 3715 | */ |
| 3716 | |
Gustavo Padovan | e30e8f7 | 2014-09-10 12:04:17 -0300 | [diff] [blame] | 3717 | I915_WRITE(PIPESRC(crtc->pipe), |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 3718 | ((pipe_config->pipe_src_w - 1) << 16) | |
| 3719 | (pipe_config->pipe_src_h - 1)); |
| 3720 | |
| 3721 | /* on skylake this is done by detaching scalers */ |
| 3722 | if (INTEL_INFO(dev)->gen >= 9) { |
| 3723 | skl_detach_scalers(crtc); |
| 3724 | |
| 3725 | if (pipe_config->pch_pfit.enabled) |
| 3726 | skylake_pfit_enable(crtc); |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 3727 | } else if (HAS_PCH_SPLIT(dev_priv)) { |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 3728 | if (pipe_config->pch_pfit.enabled) |
| 3729 | ironlake_pfit_enable(crtc); |
| 3730 | else if (old_crtc_state->pch_pfit.enabled) |
| 3731 | ironlake_pfit_disable(crtc, true); |
Gustavo Padovan | e30e8f7 | 2014-09-10 12:04:17 -0300 | [diff] [blame] | 3732 | } |
Gustavo Padovan | e30e8f7 | 2014-09-10 12:04:17 -0300 | [diff] [blame] | 3733 | } |
| 3734 | |
Zhenyu Wang | 5e84e1a | 2010-10-28 16:38:08 +0800 | [diff] [blame] | 3735 | static void intel_fdi_normal_train(struct drm_crtc *crtc) |
| 3736 | { |
| 3737 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3738 | struct drm_i915_private *dev_priv = to_i915(dev); |
Zhenyu Wang | 5e84e1a | 2010-10-28 16:38:08 +0800 | [diff] [blame] | 3739 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 3740 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3741 | i915_reg_t reg; |
| 3742 | u32 temp; |
Zhenyu Wang | 5e84e1a | 2010-10-28 16:38:08 +0800 | [diff] [blame] | 3743 | |
| 3744 | /* enable normal train */ |
| 3745 | reg = FDI_TX_CTL(pipe); |
| 3746 | temp = I915_READ(reg); |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 3747 | if (IS_IVYBRIDGE(dev_priv)) { |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3748 | temp &= ~FDI_LINK_TRAIN_NONE_IVB; |
| 3749 | temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE; |
Keith Packard | 61e499b | 2011-05-17 16:13:52 -0700 | [diff] [blame] | 3750 | } else { |
| 3751 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 3752 | temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE; |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3753 | } |
Zhenyu Wang | 5e84e1a | 2010-10-28 16:38:08 +0800 | [diff] [blame] | 3754 | I915_WRITE(reg, temp); |
| 3755 | |
| 3756 | reg = FDI_RX_CTL(pipe); |
| 3757 | temp = I915_READ(reg); |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 3758 | if (HAS_PCH_CPT(dev_priv)) { |
Zhenyu Wang | 5e84e1a | 2010-10-28 16:38:08 +0800 | [diff] [blame] | 3759 | temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT; |
| 3760 | temp |= FDI_LINK_TRAIN_NORMAL_CPT; |
| 3761 | } else { |
| 3762 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 3763 | temp |= FDI_LINK_TRAIN_NONE; |
| 3764 | } |
| 3765 | I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE); |
| 3766 | |
| 3767 | /* wait one idle pattern time */ |
| 3768 | POSTING_READ(reg); |
| 3769 | udelay(1000); |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3770 | |
| 3771 | /* IVB wants error correction enabled */ |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 3772 | if (IS_IVYBRIDGE(dev_priv)) |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3773 | I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE | |
| 3774 | FDI_FE_ERRC_ENABLE); |
Zhenyu Wang | 5e84e1a | 2010-10-28 16:38:08 +0800 | [diff] [blame] | 3775 | } |
| 3776 | |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3777 | /* The FDI link training functions for ILK/Ibexpeak. */ |
| 3778 | static void ironlake_fdi_link_train(struct drm_crtc *crtc) |
| 3779 | { |
| 3780 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3781 | struct drm_i915_private *dev_priv = to_i915(dev); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3782 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 3783 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3784 | i915_reg_t reg; |
| 3785 | u32 temp, tries; |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3786 | |
Ville Syrjälä | 1c8562f | 2014-04-25 22:12:07 +0300 | [diff] [blame] | 3787 | /* FDI needs bits from pipe first */ |
Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 3788 | assert_pipe_enabled(dev_priv, pipe); |
Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 3789 | |
Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 3790 | /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit |
| 3791 | for train result */ |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3792 | reg = FDI_RX_IMR(pipe); |
| 3793 | temp = I915_READ(reg); |
Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 3794 | temp &= ~FDI_RX_SYMBOL_LOCK; |
| 3795 | temp &= ~FDI_RX_BIT_LOCK; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3796 | I915_WRITE(reg, temp); |
| 3797 | I915_READ(reg); |
Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 3798 | udelay(150); |
| 3799 | |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3800 | /* enable CPU FDI TX and PCH FDI RX */ |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3801 | reg = FDI_TX_CTL(pipe); |
| 3802 | temp = I915_READ(reg); |
Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 3803 | temp &= ~FDI_DP_PORT_WIDTH_MASK; |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 3804 | temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3805 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 3806 | temp |= FDI_LINK_TRAIN_PATTERN_1; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3807 | I915_WRITE(reg, temp | FDI_TX_ENABLE); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3808 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3809 | reg = FDI_RX_CTL(pipe); |
| 3810 | temp = I915_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3811 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 3812 | temp |= FDI_LINK_TRAIN_PATTERN_1; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3813 | I915_WRITE(reg, temp | FDI_RX_ENABLE); |
| 3814 | |
| 3815 | POSTING_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3816 | udelay(150); |
| 3817 | |
Jesse Barnes | 5b2adf8 | 2010-10-07 16:01:15 -0700 | [diff] [blame] | 3818 | /* Ironlake workaround, enable clock pointer after FDI enable*/ |
Daniel Vetter | 8f5718a | 2012-10-31 22:52:28 +0100 | [diff] [blame] | 3819 | I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR); |
| 3820 | I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR | |
| 3821 | FDI_RX_PHASE_SYNC_POINTER_EN); |
Jesse Barnes | 5b2adf8 | 2010-10-07 16:01:15 -0700 | [diff] [blame] | 3822 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3823 | reg = FDI_RX_IIR(pipe); |
Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 3824 | for (tries = 0; tries < 5; tries++) { |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3825 | temp = I915_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3826 | DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp); |
| 3827 | |
| 3828 | if ((temp & FDI_RX_BIT_LOCK)) { |
| 3829 | DRM_DEBUG_KMS("FDI train 1 done.\n"); |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3830 | I915_WRITE(reg, temp | FDI_RX_BIT_LOCK); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3831 | break; |
| 3832 | } |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3833 | } |
Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 3834 | if (tries == 5) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3835 | DRM_ERROR("FDI train 1 fail!\n"); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3836 | |
| 3837 | /* Train 2 */ |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3838 | reg = FDI_TX_CTL(pipe); |
| 3839 | temp = I915_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3840 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 3841 | temp |= FDI_LINK_TRAIN_PATTERN_2; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3842 | I915_WRITE(reg, temp); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3843 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3844 | reg = FDI_RX_CTL(pipe); |
| 3845 | temp = I915_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3846 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 3847 | temp |= FDI_LINK_TRAIN_PATTERN_2; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3848 | I915_WRITE(reg, temp); |
| 3849 | |
| 3850 | POSTING_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3851 | udelay(150); |
| 3852 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3853 | reg = FDI_RX_IIR(pipe); |
Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 3854 | for (tries = 0; tries < 5; tries++) { |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3855 | temp = I915_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3856 | DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp); |
| 3857 | |
| 3858 | if (temp & FDI_RX_SYMBOL_LOCK) { |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3859 | I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3860 | DRM_DEBUG_KMS("FDI train 2 done.\n"); |
| 3861 | break; |
| 3862 | } |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3863 | } |
Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 3864 | if (tries == 5) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3865 | DRM_ERROR("FDI train 2 fail!\n"); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3866 | |
| 3867 | DRM_DEBUG_KMS("FDI train done\n"); |
Jesse Barnes | 5c5313c | 2010-10-07 16:01:11 -0700 | [diff] [blame] | 3868 | |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3869 | } |
| 3870 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 3871 | static const int snb_b_fdi_train_param[] = { |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3872 | FDI_LINK_TRAIN_400MV_0DB_SNB_B, |
| 3873 | FDI_LINK_TRAIN_400MV_6DB_SNB_B, |
| 3874 | FDI_LINK_TRAIN_600MV_3_5DB_SNB_B, |
| 3875 | FDI_LINK_TRAIN_800MV_0DB_SNB_B, |
| 3876 | }; |
| 3877 | |
| 3878 | /* The FDI link training functions for SNB/Cougarpoint. */ |
| 3879 | static void gen6_fdi_link_train(struct drm_crtc *crtc) |
| 3880 | { |
| 3881 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3882 | struct drm_i915_private *dev_priv = to_i915(dev); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3883 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 3884 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3885 | i915_reg_t reg; |
| 3886 | u32 temp, i, retry; |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3887 | |
Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 3888 | /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit |
| 3889 | for train result */ |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3890 | reg = FDI_RX_IMR(pipe); |
| 3891 | temp = I915_READ(reg); |
Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 3892 | temp &= ~FDI_RX_SYMBOL_LOCK; |
| 3893 | temp &= ~FDI_RX_BIT_LOCK; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3894 | I915_WRITE(reg, temp); |
| 3895 | |
| 3896 | POSTING_READ(reg); |
Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 3897 | udelay(150); |
| 3898 | |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3899 | /* enable CPU FDI TX and PCH FDI RX */ |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3900 | reg = FDI_TX_CTL(pipe); |
| 3901 | temp = I915_READ(reg); |
Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 3902 | temp &= ~FDI_DP_PORT_WIDTH_MASK; |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 3903 | temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3904 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 3905 | temp |= FDI_LINK_TRAIN_PATTERN_1; |
| 3906 | temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK; |
| 3907 | /* SNB-B */ |
| 3908 | temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3909 | I915_WRITE(reg, temp | FDI_TX_ENABLE); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3910 | |
Daniel Vetter | d74cf32 | 2012-10-26 10:58:13 +0200 | [diff] [blame] | 3911 | I915_WRITE(FDI_RX_MISC(pipe), |
| 3912 | FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90); |
| 3913 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3914 | reg = FDI_RX_CTL(pipe); |
| 3915 | temp = I915_READ(reg); |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 3916 | if (HAS_PCH_CPT(dev_priv)) { |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3917 | temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT; |
| 3918 | temp |= FDI_LINK_TRAIN_PATTERN_1_CPT; |
| 3919 | } else { |
| 3920 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 3921 | temp |= FDI_LINK_TRAIN_PATTERN_1; |
| 3922 | } |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3923 | I915_WRITE(reg, temp | FDI_RX_ENABLE); |
| 3924 | |
| 3925 | POSTING_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3926 | udelay(150); |
| 3927 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 3928 | for (i = 0; i < 4; i++) { |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3929 | reg = FDI_TX_CTL(pipe); |
| 3930 | temp = I915_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3931 | temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK; |
| 3932 | temp |= snb_b_fdi_train_param[i]; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3933 | I915_WRITE(reg, temp); |
| 3934 | |
| 3935 | POSTING_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3936 | udelay(500); |
| 3937 | |
Sean Paul | fa37d39 | 2012-03-02 12:53:39 -0500 | [diff] [blame] | 3938 | for (retry = 0; retry < 5; retry++) { |
| 3939 | reg = FDI_RX_IIR(pipe); |
| 3940 | temp = I915_READ(reg); |
| 3941 | DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp); |
| 3942 | if (temp & FDI_RX_BIT_LOCK) { |
| 3943 | I915_WRITE(reg, temp | FDI_RX_BIT_LOCK); |
| 3944 | DRM_DEBUG_KMS("FDI train 1 done.\n"); |
| 3945 | break; |
| 3946 | } |
| 3947 | udelay(50); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3948 | } |
Sean Paul | fa37d39 | 2012-03-02 12:53:39 -0500 | [diff] [blame] | 3949 | if (retry < 5) |
| 3950 | break; |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3951 | } |
| 3952 | if (i == 4) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3953 | DRM_ERROR("FDI train 1 fail!\n"); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3954 | |
| 3955 | /* Train 2 */ |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3956 | reg = FDI_TX_CTL(pipe); |
| 3957 | temp = I915_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3958 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 3959 | temp |= FDI_LINK_TRAIN_PATTERN_2; |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 3960 | if (IS_GEN6(dev_priv)) { |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3961 | temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK; |
| 3962 | /* SNB-B */ |
| 3963 | temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B; |
| 3964 | } |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3965 | I915_WRITE(reg, temp); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3966 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3967 | reg = FDI_RX_CTL(pipe); |
| 3968 | temp = I915_READ(reg); |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 3969 | if (HAS_PCH_CPT(dev_priv)) { |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3970 | temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT; |
| 3971 | temp |= FDI_LINK_TRAIN_PATTERN_2_CPT; |
| 3972 | } else { |
| 3973 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 3974 | temp |= FDI_LINK_TRAIN_PATTERN_2; |
| 3975 | } |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3976 | I915_WRITE(reg, temp); |
| 3977 | |
| 3978 | POSTING_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3979 | udelay(150); |
| 3980 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 3981 | for (i = 0; i < 4; i++) { |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3982 | reg = FDI_TX_CTL(pipe); |
| 3983 | temp = I915_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3984 | temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK; |
| 3985 | temp |= snb_b_fdi_train_param[i]; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3986 | I915_WRITE(reg, temp); |
| 3987 | |
| 3988 | POSTING_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3989 | udelay(500); |
| 3990 | |
Sean Paul | fa37d39 | 2012-03-02 12:53:39 -0500 | [diff] [blame] | 3991 | for (retry = 0; retry < 5; retry++) { |
| 3992 | reg = FDI_RX_IIR(pipe); |
| 3993 | temp = I915_READ(reg); |
| 3994 | DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp); |
| 3995 | if (temp & FDI_RX_SYMBOL_LOCK) { |
| 3996 | I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK); |
| 3997 | DRM_DEBUG_KMS("FDI train 2 done.\n"); |
| 3998 | break; |
| 3999 | } |
| 4000 | udelay(50); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 4001 | } |
Sean Paul | fa37d39 | 2012-03-02 12:53:39 -0500 | [diff] [blame] | 4002 | if (retry < 5) |
| 4003 | break; |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 4004 | } |
| 4005 | if (i == 4) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4006 | DRM_ERROR("FDI train 2 fail!\n"); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 4007 | |
| 4008 | DRM_DEBUG_KMS("FDI train done.\n"); |
| 4009 | } |
| 4010 | |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 4011 | /* Manual link training for Ivy Bridge A0 parts */ |
| 4012 | static void ivb_manual_fdi_link_train(struct drm_crtc *crtc) |
| 4013 | { |
| 4014 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4015 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 4016 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 4017 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4018 | i915_reg_t reg; |
| 4019 | u32 temp, i, j; |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 4020 | |
| 4021 | /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit |
| 4022 | for train result */ |
| 4023 | reg = FDI_RX_IMR(pipe); |
| 4024 | temp = I915_READ(reg); |
| 4025 | temp &= ~FDI_RX_SYMBOL_LOCK; |
| 4026 | temp &= ~FDI_RX_BIT_LOCK; |
| 4027 | I915_WRITE(reg, temp); |
| 4028 | |
| 4029 | POSTING_READ(reg); |
| 4030 | udelay(150); |
| 4031 | |
Daniel Vetter | 01a415f | 2012-10-27 15:58:40 +0200 | [diff] [blame] | 4032 | DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n", |
| 4033 | I915_READ(FDI_RX_IIR(pipe))); |
| 4034 | |
Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 4035 | /* Try each vswing and preemphasis setting twice before moving on */ |
| 4036 | for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) { |
| 4037 | /* disable first in case we need to retry */ |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 4038 | reg = FDI_TX_CTL(pipe); |
| 4039 | temp = I915_READ(reg); |
Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 4040 | temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB); |
| 4041 | temp &= ~FDI_TX_ENABLE; |
| 4042 | I915_WRITE(reg, temp); |
| 4043 | |
| 4044 | reg = FDI_RX_CTL(pipe); |
| 4045 | temp = I915_READ(reg); |
| 4046 | temp &= ~FDI_LINK_TRAIN_AUTO; |
| 4047 | temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT; |
| 4048 | temp &= ~FDI_RX_ENABLE; |
| 4049 | I915_WRITE(reg, temp); |
| 4050 | |
| 4051 | /* enable CPU FDI TX and PCH FDI RX */ |
| 4052 | reg = FDI_TX_CTL(pipe); |
| 4053 | temp = I915_READ(reg); |
| 4054 | temp &= ~FDI_DP_PORT_WIDTH_MASK; |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 4055 | temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes); |
Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 4056 | temp |= FDI_LINK_TRAIN_PATTERN_1_IVB; |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 4057 | temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK; |
Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 4058 | temp |= snb_b_fdi_train_param[j/2]; |
| 4059 | temp |= FDI_COMPOSITE_SYNC; |
| 4060 | I915_WRITE(reg, temp | FDI_TX_ENABLE); |
| 4061 | |
| 4062 | I915_WRITE(FDI_RX_MISC(pipe), |
| 4063 | FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90); |
| 4064 | |
| 4065 | reg = FDI_RX_CTL(pipe); |
| 4066 | temp = I915_READ(reg); |
| 4067 | temp |= FDI_LINK_TRAIN_PATTERN_1_CPT; |
| 4068 | temp |= FDI_COMPOSITE_SYNC; |
| 4069 | I915_WRITE(reg, temp | FDI_RX_ENABLE); |
| 4070 | |
| 4071 | POSTING_READ(reg); |
| 4072 | udelay(1); /* should be 0.5us */ |
| 4073 | |
| 4074 | for (i = 0; i < 4; i++) { |
| 4075 | reg = FDI_RX_IIR(pipe); |
| 4076 | temp = I915_READ(reg); |
| 4077 | DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp); |
| 4078 | |
| 4079 | if (temp & FDI_RX_BIT_LOCK || |
| 4080 | (I915_READ(reg) & FDI_RX_BIT_LOCK)) { |
| 4081 | I915_WRITE(reg, temp | FDI_RX_BIT_LOCK); |
| 4082 | DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", |
| 4083 | i); |
| 4084 | break; |
| 4085 | } |
| 4086 | udelay(1); /* should be 0.5us */ |
| 4087 | } |
| 4088 | if (i == 4) { |
| 4089 | DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2); |
| 4090 | continue; |
| 4091 | } |
| 4092 | |
| 4093 | /* Train 2 */ |
| 4094 | reg = FDI_TX_CTL(pipe); |
| 4095 | temp = I915_READ(reg); |
| 4096 | temp &= ~FDI_LINK_TRAIN_NONE_IVB; |
| 4097 | temp |= FDI_LINK_TRAIN_PATTERN_2_IVB; |
| 4098 | I915_WRITE(reg, temp); |
| 4099 | |
| 4100 | reg = FDI_RX_CTL(pipe); |
| 4101 | temp = I915_READ(reg); |
| 4102 | temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT; |
| 4103 | temp |= FDI_LINK_TRAIN_PATTERN_2_CPT; |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 4104 | I915_WRITE(reg, temp); |
| 4105 | |
| 4106 | POSTING_READ(reg); |
Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 4107 | udelay(2); /* should be 1.5us */ |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 4108 | |
Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 4109 | for (i = 0; i < 4; i++) { |
| 4110 | reg = FDI_RX_IIR(pipe); |
| 4111 | temp = I915_READ(reg); |
| 4112 | DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp); |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 4113 | |
Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 4114 | if (temp & FDI_RX_SYMBOL_LOCK || |
| 4115 | (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) { |
| 4116 | I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK); |
| 4117 | DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", |
| 4118 | i); |
| 4119 | goto train_done; |
| 4120 | } |
| 4121 | udelay(2); /* should be 1.5us */ |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 4122 | } |
Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 4123 | if (i == 4) |
| 4124 | DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2); |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 4125 | } |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 4126 | |
Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 4127 | train_done: |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 4128 | DRM_DEBUG_KMS("FDI train done.\n"); |
| 4129 | } |
| 4130 | |
Daniel Vetter | 88cefb6 | 2012-08-12 19:27:14 +0200 | [diff] [blame] | 4131 | static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc) |
Jesse Barnes | 0e23b99 | 2010-09-10 11:10:00 -0700 | [diff] [blame] | 4132 | { |
Daniel Vetter | 88cefb6 | 2012-08-12 19:27:14 +0200 | [diff] [blame] | 4133 | struct drm_device *dev = intel_crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4134 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 0e23b99 | 2010-09-10 11:10:00 -0700 | [diff] [blame] | 4135 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4136 | i915_reg_t reg; |
| 4137 | u32 temp; |
Jesse Barnes | c64e311 | 2010-09-10 11:27:03 -0700 | [diff] [blame] | 4138 | |
Jesse Barnes | 0e23b99 | 2010-09-10 11:10:00 -0700 | [diff] [blame] | 4139 | /* enable PCH FDI RX PLL, wait warmup plus DMI latency */ |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4140 | reg = FDI_RX_CTL(pipe); |
| 4141 | temp = I915_READ(reg); |
Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 4142 | temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16)); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 4143 | temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes); |
Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 4144 | temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4145 | I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE); |
| 4146 | |
| 4147 | POSTING_READ(reg); |
Jesse Barnes | 0e23b99 | 2010-09-10 11:10:00 -0700 | [diff] [blame] | 4148 | udelay(200); |
| 4149 | |
| 4150 | /* Switch from Rawclk to PCDclk */ |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4151 | temp = I915_READ(reg); |
| 4152 | I915_WRITE(reg, temp | FDI_PCDCLK); |
| 4153 | |
| 4154 | POSTING_READ(reg); |
Jesse Barnes | 0e23b99 | 2010-09-10 11:10:00 -0700 | [diff] [blame] | 4155 | udelay(200); |
| 4156 | |
Paulo Zanoni | 2074973 | 2012-11-23 15:30:38 -0200 | [diff] [blame] | 4157 | /* Enable CPU FDI TX PLL, always on for Ironlake */ |
| 4158 | reg = FDI_TX_CTL(pipe); |
| 4159 | temp = I915_READ(reg); |
| 4160 | if ((temp & FDI_TX_PLL_ENABLE) == 0) { |
| 4161 | I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE); |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4162 | |
Paulo Zanoni | 2074973 | 2012-11-23 15:30:38 -0200 | [diff] [blame] | 4163 | POSTING_READ(reg); |
| 4164 | udelay(100); |
Jesse Barnes | 0e23b99 | 2010-09-10 11:10:00 -0700 | [diff] [blame] | 4165 | } |
| 4166 | } |
| 4167 | |
Daniel Vetter | 88cefb6 | 2012-08-12 19:27:14 +0200 | [diff] [blame] | 4168 | static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc) |
| 4169 | { |
| 4170 | struct drm_device *dev = intel_crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4171 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 88cefb6 | 2012-08-12 19:27:14 +0200 | [diff] [blame] | 4172 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4173 | i915_reg_t reg; |
| 4174 | u32 temp; |
Daniel Vetter | 88cefb6 | 2012-08-12 19:27:14 +0200 | [diff] [blame] | 4175 | |
| 4176 | /* Switch from PCDclk to Rawclk */ |
| 4177 | reg = FDI_RX_CTL(pipe); |
| 4178 | temp = I915_READ(reg); |
| 4179 | I915_WRITE(reg, temp & ~FDI_PCDCLK); |
| 4180 | |
| 4181 | /* Disable CPU FDI TX PLL */ |
| 4182 | reg = FDI_TX_CTL(pipe); |
| 4183 | temp = I915_READ(reg); |
| 4184 | I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE); |
| 4185 | |
| 4186 | POSTING_READ(reg); |
| 4187 | udelay(100); |
| 4188 | |
| 4189 | reg = FDI_RX_CTL(pipe); |
| 4190 | temp = I915_READ(reg); |
| 4191 | I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE); |
| 4192 | |
| 4193 | /* Wait for the clocks to turn off. */ |
| 4194 | POSTING_READ(reg); |
| 4195 | udelay(100); |
| 4196 | } |
| 4197 | |
Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 4198 | static void ironlake_fdi_disable(struct drm_crtc *crtc) |
| 4199 | { |
| 4200 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4201 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 4202 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 4203 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4204 | i915_reg_t reg; |
| 4205 | u32 temp; |
Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 4206 | |
| 4207 | /* disable CPU FDI tx and PCH FDI rx */ |
| 4208 | reg = FDI_TX_CTL(pipe); |
| 4209 | temp = I915_READ(reg); |
| 4210 | I915_WRITE(reg, temp & ~FDI_TX_ENABLE); |
| 4211 | POSTING_READ(reg); |
| 4212 | |
| 4213 | reg = FDI_RX_CTL(pipe); |
| 4214 | temp = I915_READ(reg); |
| 4215 | temp &= ~(0x7 << 16); |
Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 4216 | temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11; |
Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 4217 | I915_WRITE(reg, temp & ~FDI_RX_ENABLE); |
| 4218 | |
| 4219 | POSTING_READ(reg); |
| 4220 | udelay(100); |
| 4221 | |
| 4222 | /* Ironlake workaround, disable clock pointer after downing FDI */ |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 4223 | if (HAS_PCH_IBX(dev_priv)) |
Jesse Barnes | 6f06ce1 | 2011-01-04 15:09:38 -0800 | [diff] [blame] | 4224 | I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR); |
Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 4225 | |
| 4226 | /* still set train pattern 1 */ |
| 4227 | reg = FDI_TX_CTL(pipe); |
| 4228 | temp = I915_READ(reg); |
| 4229 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 4230 | temp |= FDI_LINK_TRAIN_PATTERN_1; |
| 4231 | I915_WRITE(reg, temp); |
| 4232 | |
| 4233 | reg = FDI_RX_CTL(pipe); |
| 4234 | temp = I915_READ(reg); |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 4235 | if (HAS_PCH_CPT(dev_priv)) { |
Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 4236 | temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT; |
| 4237 | temp |= FDI_LINK_TRAIN_PATTERN_1_CPT; |
| 4238 | } else { |
| 4239 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 4240 | temp |= FDI_LINK_TRAIN_PATTERN_1; |
| 4241 | } |
| 4242 | /* BPC in FDI rx is consistent with that in PIPECONF */ |
| 4243 | temp &= ~(0x07 << 16); |
Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 4244 | temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11; |
Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 4245 | I915_WRITE(reg, temp); |
| 4246 | |
| 4247 | POSTING_READ(reg); |
| 4248 | udelay(100); |
| 4249 | } |
| 4250 | |
Chris Wilson | 5dce5b93 | 2014-01-20 10:17:36 +0000 | [diff] [blame] | 4251 | bool intel_has_pending_fb_unpin(struct drm_device *dev) |
| 4252 | { |
| 4253 | struct intel_crtc *crtc; |
| 4254 | |
| 4255 | /* Note that we don't need to be called with mode_config.lock here |
| 4256 | * as our list of CRTC objects is static for the lifetime of the |
| 4257 | * device and so cannot disappear as we iterate. Similarly, we can |
| 4258 | * happily treat the predicates as racy, atomic checks as userspace |
| 4259 | * cannot claim and pin a new fb without at least acquring the |
| 4260 | * struct_mutex and so serialising with us. |
| 4261 | */ |
Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 4262 | for_each_intel_crtc(dev, crtc) { |
Chris Wilson | 5dce5b93 | 2014-01-20 10:17:36 +0000 | [diff] [blame] | 4263 | if (atomic_read(&crtc->unpin_work_count) == 0) |
| 4264 | continue; |
| 4265 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 4266 | if (crtc->flip_work) |
Chris Wilson | 5dce5b93 | 2014-01-20 10:17:36 +0000 | [diff] [blame] | 4267 | intel_wait_for_vblank(dev, crtc->pipe); |
| 4268 | |
| 4269 | return true; |
| 4270 | } |
| 4271 | |
| 4272 | return false; |
| 4273 | } |
| 4274 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 4275 | static void page_flip_completed(struct intel_crtc *intel_crtc) |
Chris Wilson | d6bbafa | 2014-09-05 07:13:24 +0100 | [diff] [blame] | 4276 | { |
| 4277 | struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 4278 | struct intel_flip_work *work = intel_crtc->flip_work; |
| 4279 | |
| 4280 | intel_crtc->flip_work = NULL; |
Chris Wilson | d6bbafa | 2014-09-05 07:13:24 +0100 | [diff] [blame] | 4281 | |
| 4282 | if (work->event) |
Gustavo Padovan | 560ce1d | 2016-04-14 10:48:15 -0700 | [diff] [blame] | 4283 | drm_crtc_send_vblank_event(&intel_crtc->base, work->event); |
Chris Wilson | d6bbafa | 2014-09-05 07:13:24 +0100 | [diff] [blame] | 4284 | |
| 4285 | drm_crtc_vblank_put(&intel_crtc->base); |
| 4286 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 4287 | wake_up_all(&dev_priv->pending_flip_queue); |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 4288 | queue_work(dev_priv->wq, &work->unpin_work); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 4289 | |
| 4290 | trace_i915_flip_complete(intel_crtc->plane, |
| 4291 | work->pending_flip_obj); |
Chris Wilson | d6bbafa | 2014-09-05 07:13:24 +0100 | [diff] [blame] | 4292 | } |
| 4293 | |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 4294 | static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc) |
Chris Wilson | e6c3a2a | 2010-09-23 23:04:43 +0100 | [diff] [blame] | 4295 | { |
Chris Wilson | 0f91128 | 2012-04-17 10:05:38 +0100 | [diff] [blame] | 4296 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4297 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 4298 | long ret; |
Chris Wilson | e6c3a2a | 2010-09-23 23:04:43 +0100 | [diff] [blame] | 4299 | |
Daniel Vetter | 2c10d57 | 2012-12-20 21:24:07 +0100 | [diff] [blame] | 4300 | WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue)); |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 4301 | |
| 4302 | ret = wait_event_interruptible_timeout( |
| 4303 | dev_priv->pending_flip_queue, |
| 4304 | !intel_crtc_has_pending_flip(crtc), |
| 4305 | 60*HZ); |
| 4306 | |
| 4307 | if (ret < 0) |
| 4308 | return ret; |
| 4309 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 4310 | if (ret == 0) { |
| 4311 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 4312 | struct intel_flip_work *work; |
| 4313 | |
| 4314 | spin_lock_irq(&dev->event_lock); |
| 4315 | work = intel_crtc->flip_work; |
| 4316 | if (work && !is_mmio_work(work)) { |
| 4317 | WARN_ONCE(1, "Removing stuck page flip\n"); |
| 4318 | page_flip_completed(intel_crtc); |
| 4319 | } |
| 4320 | spin_unlock_irq(&dev->event_lock); |
| 4321 | } |
Chris Wilson | 5bb6164 | 2012-09-27 21:25:58 +0100 | [diff] [blame] | 4322 | |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 4323 | return 0; |
Chris Wilson | e6c3a2a | 2010-09-23 23:04:43 +0100 | [diff] [blame] | 4324 | } |
| 4325 | |
Maarten Lankhorst | b707654 | 2016-08-23 16:18:08 +0200 | [diff] [blame] | 4326 | void lpt_disable_iclkip(struct drm_i915_private *dev_priv) |
Ville Syrjälä | 060f02d | 2015-12-04 22:21:34 +0200 | [diff] [blame] | 4327 | { |
| 4328 | u32 temp; |
| 4329 | |
| 4330 | I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE); |
| 4331 | |
| 4332 | mutex_lock(&dev_priv->sb_lock); |
| 4333 | |
| 4334 | temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK); |
| 4335 | temp |= SBI_SSCCTL_DISABLE; |
| 4336 | intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK); |
| 4337 | |
| 4338 | mutex_unlock(&dev_priv->sb_lock); |
| 4339 | } |
| 4340 | |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4341 | /* Program iCLKIP clock to the desired frequency */ |
| 4342 | static void lpt_program_iclkip(struct drm_crtc *crtc) |
| 4343 | { |
Ville Syrjälä | 64b46a0 | 2016-02-17 21:41:11 +0200 | [diff] [blame] | 4344 | struct drm_i915_private *dev_priv = to_i915(crtc->dev); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 4345 | int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock; |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4346 | u32 divsel, phaseinc, auxdiv, phasedir = 0; |
| 4347 | u32 temp; |
| 4348 | |
Ville Syrjälä | 060f02d | 2015-12-04 22:21:34 +0200 | [diff] [blame] | 4349 | lpt_disable_iclkip(dev_priv); |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4350 | |
Ville Syrjälä | 64b46a0 | 2016-02-17 21:41:11 +0200 | [diff] [blame] | 4351 | /* The iCLK virtual clock root frequency is in MHz, |
| 4352 | * but the adjusted_mode->crtc_clock in in KHz. To get the |
| 4353 | * divisors, it is necessary to divide one by another, so we |
| 4354 | * convert the virtual clock precision to KHz here for higher |
| 4355 | * precision. |
| 4356 | */ |
| 4357 | for (auxdiv = 0; auxdiv < 2; auxdiv++) { |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4358 | u32 iclk_virtual_root_freq = 172800 * 1000; |
| 4359 | u32 iclk_pi_range = 64; |
Ville Syrjälä | 64b46a0 | 2016-02-17 21:41:11 +0200 | [diff] [blame] | 4360 | u32 desired_divisor; |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4361 | |
Ville Syrjälä | 64b46a0 | 2016-02-17 21:41:11 +0200 | [diff] [blame] | 4362 | desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq, |
| 4363 | clock << auxdiv); |
| 4364 | divsel = (desired_divisor / iclk_pi_range) - 2; |
| 4365 | phaseinc = desired_divisor % iclk_pi_range; |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4366 | |
Ville Syrjälä | 64b46a0 | 2016-02-17 21:41:11 +0200 | [diff] [blame] | 4367 | /* |
| 4368 | * Near 20MHz is a corner case which is |
| 4369 | * out of range for the 7-bit divisor |
| 4370 | */ |
| 4371 | if (divsel <= 0x7f) |
| 4372 | break; |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4373 | } |
| 4374 | |
| 4375 | /* This should not happen with any sane values */ |
| 4376 | WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) & |
| 4377 | ~SBI_SSCDIVINTPHASE_DIVSEL_MASK); |
| 4378 | WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) & |
| 4379 | ~SBI_SSCDIVINTPHASE_INCVAL_MASK); |
| 4380 | |
| 4381 | DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n", |
Ville Syrjälä | 12d7cee | 2013-09-04 18:25:19 +0300 | [diff] [blame] | 4382 | clock, |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4383 | auxdiv, |
| 4384 | divsel, |
| 4385 | phasedir, |
| 4386 | phaseinc); |
| 4387 | |
Ville Syrjälä | 060f02d | 2015-12-04 22:21:34 +0200 | [diff] [blame] | 4388 | mutex_lock(&dev_priv->sb_lock); |
| 4389 | |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4390 | /* Program SSCDIVINTPHASE6 */ |
Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 4391 | temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK); |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4392 | temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK; |
| 4393 | temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel); |
| 4394 | temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK; |
| 4395 | temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc); |
| 4396 | temp |= SBI_SSCDIVINTPHASE_DIR(phasedir); |
| 4397 | temp |= SBI_SSCDIVINTPHASE_PROPAGATE; |
Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 4398 | intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK); |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4399 | |
| 4400 | /* Program SSCAUXDIV */ |
Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 4401 | temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK); |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4402 | temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1); |
| 4403 | temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv); |
Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 4404 | intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK); |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4405 | |
| 4406 | /* Enable modulator and associated divider */ |
Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 4407 | temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK); |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4408 | temp &= ~SBI_SSCCTL_DISABLE; |
Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 4409 | intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK); |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4410 | |
Ville Syrjälä | 060f02d | 2015-12-04 22:21:34 +0200 | [diff] [blame] | 4411 | mutex_unlock(&dev_priv->sb_lock); |
| 4412 | |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4413 | /* Wait for initialization time */ |
| 4414 | udelay(24); |
| 4415 | |
| 4416 | I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE); |
| 4417 | } |
| 4418 | |
Ville Syrjälä | 8802e5b | 2016-02-17 21:41:12 +0200 | [diff] [blame] | 4419 | int lpt_get_iclkip(struct drm_i915_private *dev_priv) |
| 4420 | { |
| 4421 | u32 divsel, phaseinc, auxdiv; |
| 4422 | u32 iclk_virtual_root_freq = 172800 * 1000; |
| 4423 | u32 iclk_pi_range = 64; |
| 4424 | u32 desired_divisor; |
| 4425 | u32 temp; |
| 4426 | |
| 4427 | if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0) |
| 4428 | return 0; |
| 4429 | |
| 4430 | mutex_lock(&dev_priv->sb_lock); |
| 4431 | |
| 4432 | temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK); |
| 4433 | if (temp & SBI_SSCCTL_DISABLE) { |
| 4434 | mutex_unlock(&dev_priv->sb_lock); |
| 4435 | return 0; |
| 4436 | } |
| 4437 | |
| 4438 | temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK); |
| 4439 | divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >> |
| 4440 | SBI_SSCDIVINTPHASE_DIVSEL_SHIFT; |
| 4441 | phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >> |
| 4442 | SBI_SSCDIVINTPHASE_INCVAL_SHIFT; |
| 4443 | |
| 4444 | temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK); |
| 4445 | auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >> |
| 4446 | SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT; |
| 4447 | |
| 4448 | mutex_unlock(&dev_priv->sb_lock); |
| 4449 | |
| 4450 | desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc; |
| 4451 | |
| 4452 | return DIV_ROUND_CLOSEST(iclk_virtual_root_freq, |
| 4453 | desired_divisor << auxdiv); |
| 4454 | } |
| 4455 | |
Daniel Vetter | 275f01b2 | 2013-05-03 11:49:47 +0200 | [diff] [blame] | 4456 | static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc, |
| 4457 | enum pipe pch_transcoder) |
| 4458 | { |
| 4459 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4460 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 4461 | enum transcoder cpu_transcoder = crtc->config->cpu_transcoder; |
Daniel Vetter | 275f01b2 | 2013-05-03 11:49:47 +0200 | [diff] [blame] | 4462 | |
| 4463 | I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder), |
| 4464 | I915_READ(HTOTAL(cpu_transcoder))); |
| 4465 | I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder), |
| 4466 | I915_READ(HBLANK(cpu_transcoder))); |
| 4467 | I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder), |
| 4468 | I915_READ(HSYNC(cpu_transcoder))); |
| 4469 | |
| 4470 | I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder), |
| 4471 | I915_READ(VTOTAL(cpu_transcoder))); |
| 4472 | I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder), |
| 4473 | I915_READ(VBLANK(cpu_transcoder))); |
| 4474 | I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder), |
| 4475 | I915_READ(VSYNC(cpu_transcoder))); |
| 4476 | I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder), |
| 4477 | I915_READ(VSYNCSHIFT(cpu_transcoder))); |
| 4478 | } |
| 4479 | |
Ander Conselvan de Oliveira | 003632d | 2015-03-11 13:35:43 +0200 | [diff] [blame] | 4480 | static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable) |
Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 4481 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4482 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 4483 | uint32_t temp; |
| 4484 | |
| 4485 | temp = I915_READ(SOUTH_CHICKEN1); |
Ander Conselvan de Oliveira | 003632d | 2015-03-11 13:35:43 +0200 | [diff] [blame] | 4486 | if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable) |
Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 4487 | return; |
| 4488 | |
| 4489 | WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE); |
| 4490 | WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE); |
| 4491 | |
Ander Conselvan de Oliveira | 003632d | 2015-03-11 13:35:43 +0200 | [diff] [blame] | 4492 | temp &= ~FDI_BC_BIFURCATION_SELECT; |
| 4493 | if (enable) |
| 4494 | temp |= FDI_BC_BIFURCATION_SELECT; |
| 4495 | |
| 4496 | DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis"); |
Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 4497 | I915_WRITE(SOUTH_CHICKEN1, temp); |
| 4498 | POSTING_READ(SOUTH_CHICKEN1); |
| 4499 | } |
| 4500 | |
| 4501 | static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc) |
| 4502 | { |
| 4503 | struct drm_device *dev = intel_crtc->base.dev; |
Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 4504 | |
| 4505 | switch (intel_crtc->pipe) { |
| 4506 | case PIPE_A: |
| 4507 | break; |
| 4508 | case PIPE_B: |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 4509 | if (intel_crtc->config->fdi_lanes > 2) |
Ander Conselvan de Oliveira | 003632d | 2015-03-11 13:35:43 +0200 | [diff] [blame] | 4510 | cpt_set_fdi_bc_bifurcation(dev, false); |
Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 4511 | else |
Ander Conselvan de Oliveira | 003632d | 2015-03-11 13:35:43 +0200 | [diff] [blame] | 4512 | cpt_set_fdi_bc_bifurcation(dev, true); |
Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 4513 | |
| 4514 | break; |
| 4515 | case PIPE_C: |
Ander Conselvan de Oliveira | 003632d | 2015-03-11 13:35:43 +0200 | [diff] [blame] | 4516 | cpt_set_fdi_bc_bifurcation(dev, true); |
Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 4517 | |
| 4518 | break; |
| 4519 | default: |
| 4520 | BUG(); |
| 4521 | } |
| 4522 | } |
| 4523 | |
Ville Syrjälä | c48b530 | 2015-11-04 23:19:56 +0200 | [diff] [blame] | 4524 | /* Return which DP Port should be selected for Transcoder DP control */ |
| 4525 | static enum port |
| 4526 | intel_trans_dp_port_sel(struct drm_crtc *crtc) |
| 4527 | { |
| 4528 | struct drm_device *dev = crtc->dev; |
| 4529 | struct intel_encoder *encoder; |
| 4530 | |
| 4531 | for_each_encoder_on_crtc(dev, crtc, encoder) { |
Ville Syrjälä | cca0502 | 2016-06-22 21:57:06 +0300 | [diff] [blame] | 4532 | if (encoder->type == INTEL_OUTPUT_DP || |
Ville Syrjälä | c48b530 | 2015-11-04 23:19:56 +0200 | [diff] [blame] | 4533 | encoder->type == INTEL_OUTPUT_EDP) |
| 4534 | return enc_to_dig_port(&encoder->base)->port; |
| 4535 | } |
| 4536 | |
| 4537 | return -1; |
| 4538 | } |
| 4539 | |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 4540 | /* |
| 4541 | * Enable PCH resources required for PCH ports: |
| 4542 | * - PCH PLLs |
| 4543 | * - FDI training & RX/TX |
| 4544 | * - update transcoder timings |
| 4545 | * - DP transcoding bits |
| 4546 | * - transcoder |
| 4547 | */ |
| 4548 | static void ironlake_pch_enable(struct drm_crtc *crtc) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4549 | { |
| 4550 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4551 | struct drm_i915_private *dev_priv = to_i915(dev); |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 4552 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 4553 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4554 | u32 temp; |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 4555 | |
Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 4556 | assert_pch_transcoder_disabled(dev_priv, pipe); |
Chris Wilson | e7e164d | 2012-05-11 09:21:25 +0100 | [diff] [blame] | 4557 | |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 4558 | if (IS_IVYBRIDGE(dev_priv)) |
Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 4559 | ivybridge_update_fdi_bc_bifurcation(intel_crtc); |
| 4560 | |
Daniel Vetter | cd986ab | 2012-10-26 10:58:12 +0200 | [diff] [blame] | 4561 | /* Write the TU size bits before fdi link training, so that error |
| 4562 | * detection works. */ |
| 4563 | I915_WRITE(FDI_RX_TUSIZE1(pipe), |
| 4564 | I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK); |
| 4565 | |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4566 | /* For PCH output, training FDI link */ |
Jesse Barnes | 674cf96 | 2011-04-28 14:27:04 -0700 | [diff] [blame] | 4567 | dev_priv->display.fdi_link_train(crtc); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 4568 | |
Daniel Vetter | 3ad8a20 | 2013-06-05 13:34:32 +0200 | [diff] [blame] | 4569 | /* We need to program the right clock selection before writing the pixel |
| 4570 | * mutliplier into the DPLL. */ |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 4571 | if (HAS_PCH_CPT(dev_priv)) { |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 4572 | u32 sel; |
Jesse Barnes | 4b645f1 | 2011-10-12 09:51:31 -0700 | [diff] [blame] | 4573 | |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4574 | temp = I915_READ(PCH_DPLL_SEL); |
Daniel Vetter | 1188739 | 2013-06-05 13:34:09 +0200 | [diff] [blame] | 4575 | temp |= TRANS_DPLL_ENABLE(pipe); |
| 4576 | sel = TRANS_DPLLB_SEL(pipe); |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 4577 | if (intel_crtc->config->shared_dpll == |
| 4578 | intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B)) |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 4579 | temp |= sel; |
| 4580 | else |
| 4581 | temp &= ~sel; |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4582 | I915_WRITE(PCH_DPLL_SEL, temp); |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4583 | } |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4584 | |
Daniel Vetter | 3ad8a20 | 2013-06-05 13:34:32 +0200 | [diff] [blame] | 4585 | /* XXX: pch pll's can be enabled any time before we enable the PCH |
| 4586 | * transcoder, and we actually should do this to not upset any PCH |
| 4587 | * transcoder that already use the clock when we share it. |
| 4588 | * |
| 4589 | * Note that enable_shared_dpll tries to do the right thing, but |
| 4590 | * get_shared_dpll unconditionally resets the pll - we need that to have |
| 4591 | * the right LVDS enable sequence. */ |
Daniel Vetter | 85b3894 | 2014-04-24 23:55:14 +0200 | [diff] [blame] | 4592 | intel_enable_shared_dpll(intel_crtc); |
Daniel Vetter | 3ad8a20 | 2013-06-05 13:34:32 +0200 | [diff] [blame] | 4593 | |
Jesse Barnes | d9b6cb5 | 2011-01-04 15:09:35 -0800 | [diff] [blame] | 4594 | /* set transcoder timing, panel must allow it */ |
| 4595 | assert_panel_unlocked(dev_priv, pipe); |
Daniel Vetter | 275f01b2 | 2013-05-03 11:49:47 +0200 | [diff] [blame] | 4596 | ironlake_pch_transcoder_set_timings(intel_crtc, pipe); |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4597 | |
Paulo Zanoni | 303b81e | 2012-10-31 18:12:23 -0200 | [diff] [blame] | 4598 | intel_fdi_normal_train(crtc); |
Zhenyu Wang | 5e84e1a | 2010-10-28 16:38:08 +0800 | [diff] [blame] | 4599 | |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4600 | /* For PCH DP, enable TRANS_DP_CTL */ |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 4601 | if (HAS_PCH_CPT(dev_priv) && |
| 4602 | intel_crtc_has_dp_encoder(intel_crtc->config)) { |
Ville Syrjälä | 9c4edae | 2015-10-29 21:25:51 +0200 | [diff] [blame] | 4603 | const struct drm_display_mode *adjusted_mode = |
| 4604 | &intel_crtc->config->base.adjusted_mode; |
Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 4605 | u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4606 | i915_reg_t reg = TRANS_DP_CTL(pipe); |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4607 | temp = I915_READ(reg); |
| 4608 | temp &= ~(TRANS_DP_PORT_SEL_MASK | |
Eric Anholt | 220cad3 | 2010-11-18 09:32:58 +0800 | [diff] [blame] | 4609 | TRANS_DP_SYNC_MASK | |
| 4610 | TRANS_DP_BPC_MASK); |
Ville Syrjälä | e3ef447 | 2015-05-05 17:17:31 +0300 | [diff] [blame] | 4611 | temp |= TRANS_DP_OUTPUT_ENABLE; |
Jesse Barnes | 9325c9f | 2011-06-24 12:19:21 -0700 | [diff] [blame] | 4612 | temp |= bpc << 9; /* same format but at 11:9 */ |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4613 | |
Ville Syrjälä | 9c4edae | 2015-10-29 21:25:51 +0200 | [diff] [blame] | 4614 | if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4615 | temp |= TRANS_DP_HSYNC_ACTIVE_HIGH; |
Ville Syrjälä | 9c4edae | 2015-10-29 21:25:51 +0200 | [diff] [blame] | 4616 | if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4617 | temp |= TRANS_DP_VSYNC_ACTIVE_HIGH; |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4618 | |
| 4619 | switch (intel_trans_dp_port_sel(crtc)) { |
Ville Syrjälä | c48b530 | 2015-11-04 23:19:56 +0200 | [diff] [blame] | 4620 | case PORT_B: |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4621 | temp |= TRANS_DP_PORT_SEL_B; |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4622 | break; |
Ville Syrjälä | c48b530 | 2015-11-04 23:19:56 +0200 | [diff] [blame] | 4623 | case PORT_C: |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4624 | temp |= TRANS_DP_PORT_SEL_C; |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4625 | break; |
Ville Syrjälä | c48b530 | 2015-11-04 23:19:56 +0200 | [diff] [blame] | 4626 | case PORT_D: |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4627 | temp |= TRANS_DP_PORT_SEL_D; |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4628 | break; |
| 4629 | default: |
Daniel Vetter | e95d41e | 2012-10-26 10:58:16 +0200 | [diff] [blame] | 4630 | BUG(); |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4631 | } |
| 4632 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4633 | I915_WRITE(reg, temp); |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4634 | } |
| 4635 | |
Paulo Zanoni | b8a4f40 | 2012-10-31 18:12:42 -0200 | [diff] [blame] | 4636 | ironlake_enable_pch_transcoder(dev_priv, pipe); |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 4637 | } |
| 4638 | |
Paulo Zanoni | 1507e5b | 2012-10-31 18:12:22 -0200 | [diff] [blame] | 4639 | static void lpt_pch_enable(struct drm_crtc *crtc) |
| 4640 | { |
| 4641 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4642 | struct drm_i915_private *dev_priv = to_i915(dev); |
Paulo Zanoni | 1507e5b | 2012-10-31 18:12:22 -0200 | [diff] [blame] | 4643 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 4644 | enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder; |
Paulo Zanoni | 1507e5b | 2012-10-31 18:12:22 -0200 | [diff] [blame] | 4645 | |
Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 4646 | assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A); |
Paulo Zanoni | 1507e5b | 2012-10-31 18:12:22 -0200 | [diff] [blame] | 4647 | |
Paulo Zanoni | 8c52b5e | 2012-10-31 18:12:24 -0200 | [diff] [blame] | 4648 | lpt_program_iclkip(crtc); |
Paulo Zanoni | 1507e5b | 2012-10-31 18:12:22 -0200 | [diff] [blame] | 4649 | |
Paulo Zanoni | 0540e48 | 2012-10-31 18:12:40 -0200 | [diff] [blame] | 4650 | /* Set transcoder timing. */ |
Daniel Vetter | 275f01b2 | 2013-05-03 11:49:47 +0200 | [diff] [blame] | 4651 | ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A); |
Paulo Zanoni | 1507e5b | 2012-10-31 18:12:22 -0200 | [diff] [blame] | 4652 | |
Paulo Zanoni | 937bb61 | 2012-10-31 18:12:47 -0200 | [diff] [blame] | 4653 | lpt_enable_pch_transcoder(dev_priv, cpu_transcoder); |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 4654 | } |
| 4655 | |
Daniel Vetter | a152031 | 2013-05-03 11:49:50 +0200 | [diff] [blame] | 4656 | static void cpt_verify_modeset(struct drm_device *dev, int pipe) |
Jesse Barnes | d4270e5 | 2011-10-11 10:43:02 -0700 | [diff] [blame] | 4657 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4658 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4659 | i915_reg_t dslreg = PIPEDSL(pipe); |
Jesse Barnes | d4270e5 | 2011-10-11 10:43:02 -0700 | [diff] [blame] | 4660 | u32 temp; |
| 4661 | |
| 4662 | temp = I915_READ(dslreg); |
| 4663 | udelay(500); |
| 4664 | if (wait_for(I915_READ(dslreg) != temp, 5)) { |
Jesse Barnes | d4270e5 | 2011-10-11 10:43:02 -0700 | [diff] [blame] | 4665 | if (wait_for(I915_READ(dslreg) != temp, 5)) |
Ville Syrjälä | 84f44ce | 2013-04-17 17:48:49 +0300 | [diff] [blame] | 4666 | DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe)); |
Jesse Barnes | d4270e5 | 2011-10-11 10:43:02 -0700 | [diff] [blame] | 4667 | } |
| 4668 | } |
| 4669 | |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4670 | static int |
| 4671 | skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach, |
| 4672 | unsigned scaler_user, int *scaler_id, unsigned int rotation, |
| 4673 | int src_w, int src_h, int dst_w, int dst_h) |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4674 | { |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4675 | struct intel_crtc_scaler_state *scaler_state = |
| 4676 | &crtc_state->scaler_state; |
| 4677 | struct intel_crtc *intel_crtc = |
| 4678 | to_intel_crtc(crtc_state->base.crtc); |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4679 | int need_scaling; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 4680 | |
| 4681 | need_scaling = intel_rotation_90_or_270(rotation) ? |
| 4682 | (src_h != dst_w || src_w != dst_h): |
| 4683 | (src_w != dst_w || src_h != dst_h); |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4684 | |
| 4685 | /* |
| 4686 | * if plane is being disabled or scaler is no more required or force detach |
| 4687 | * - free scaler binded to this plane/crtc |
| 4688 | * - in order to do this, update crtc->scaler_usage |
| 4689 | * |
| 4690 | * Here scaler state in crtc_state is set free so that |
| 4691 | * scaler can be assigned to other user. Actual register |
| 4692 | * update to free the scaler is done in plane/panel-fit programming. |
| 4693 | * For this purpose crtc/plane_state->scaler_id isn't reset here. |
| 4694 | */ |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4695 | if (force_detach || !need_scaling) { |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4696 | if (*scaler_id >= 0) { |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4697 | scaler_state->scaler_users &= ~(1 << scaler_user); |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4698 | scaler_state->scalers[*scaler_id].in_use = 0; |
| 4699 | |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4700 | DRM_DEBUG_KMS("scaler_user index %u.%u: " |
| 4701 | "Staged freeing scaler id %d scaler_users = 0x%x\n", |
| 4702 | intel_crtc->pipe, scaler_user, *scaler_id, |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4703 | scaler_state->scaler_users); |
| 4704 | *scaler_id = -1; |
| 4705 | } |
| 4706 | return 0; |
| 4707 | } |
| 4708 | |
| 4709 | /* range checks */ |
| 4710 | if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H || |
| 4711 | dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H || |
| 4712 | |
| 4713 | src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H || |
| 4714 | dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) { |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4715 | DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u " |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4716 | "size is out of scaler range\n", |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4717 | intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h); |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4718 | return -EINVAL; |
| 4719 | } |
| 4720 | |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4721 | /* mark this plane as a scaler user in crtc_state */ |
| 4722 | scaler_state->scaler_users |= (1 << scaler_user); |
| 4723 | DRM_DEBUG_KMS("scaler_user index %u.%u: " |
| 4724 | "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n", |
| 4725 | intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h, |
| 4726 | scaler_state->scaler_users); |
| 4727 | |
| 4728 | return 0; |
| 4729 | } |
| 4730 | |
| 4731 | /** |
| 4732 | * skl_update_scaler_crtc - Stages update to scaler state for a given crtc. |
| 4733 | * |
| 4734 | * @state: crtc's scaler state |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4735 | * |
| 4736 | * Return |
| 4737 | * 0 - scaler_usage updated successfully |
| 4738 | * error - requested scaling cannot be supported or other error condition |
| 4739 | */ |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 4740 | int skl_update_scaler_crtc(struct intel_crtc_state *state) |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4741 | { |
| 4742 | struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc); |
Ville Syrjälä | 7c5f93b | 2015-09-08 13:40:49 +0300 | [diff] [blame] | 4743 | const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode; |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4744 | |
Ville Syrjälä | 78108b7 | 2016-05-27 20:59:19 +0300 | [diff] [blame] | 4745 | DRM_DEBUG_KMS("Updating scaler for [CRTC:%d:%s] scaler_user index %u.%u\n", |
| 4746 | intel_crtc->base.base.id, intel_crtc->base.name, |
| 4747 | intel_crtc->pipe, SKL_CRTC_INDEX); |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4748 | |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 4749 | return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX, |
Joonas Lahtinen | 31ad61e | 2016-07-29 08:50:05 +0300 | [diff] [blame] | 4750 | &state->scaler_state.scaler_id, DRM_ROTATE_0, |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4751 | state->pipe_src_w, state->pipe_src_h, |
Ville Syrjälä | aad941d | 2015-09-25 16:38:56 +0300 | [diff] [blame] | 4752 | adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay); |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4753 | } |
| 4754 | |
| 4755 | /** |
| 4756 | * skl_update_scaler_plane - Stages update to scaler state for a given plane. |
| 4757 | * |
| 4758 | * @state: crtc's scaler state |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4759 | * @plane_state: atomic plane state to update |
| 4760 | * |
| 4761 | * Return |
| 4762 | * 0 - scaler_usage updated successfully |
| 4763 | * error - requested scaling cannot be supported or other error condition |
| 4764 | */ |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 4765 | static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state, |
| 4766 | struct intel_plane_state *plane_state) |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4767 | { |
| 4768 | |
| 4769 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc); |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 4770 | struct intel_plane *intel_plane = |
| 4771 | to_intel_plane(plane_state->base.plane); |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4772 | struct drm_framebuffer *fb = plane_state->base.fb; |
| 4773 | int ret; |
| 4774 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 4775 | bool force_detach = !fb || !plane_state->base.visible; |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4776 | |
Ville Syrjälä | 72660ce | 2016-05-27 20:59:20 +0300 | [diff] [blame] | 4777 | DRM_DEBUG_KMS("Updating scaler for [PLANE:%d:%s] scaler_user index %u.%u\n", |
| 4778 | intel_plane->base.base.id, intel_plane->base.name, |
| 4779 | intel_crtc->pipe, drm_plane_index(&intel_plane->base)); |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4780 | |
| 4781 | ret = skl_update_scaler(crtc_state, force_detach, |
| 4782 | drm_plane_index(&intel_plane->base), |
| 4783 | &plane_state->scaler_id, |
| 4784 | plane_state->base.rotation, |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 4785 | drm_rect_width(&plane_state->base.src) >> 16, |
| 4786 | drm_rect_height(&plane_state->base.src) >> 16, |
| 4787 | drm_rect_width(&plane_state->base.dst), |
| 4788 | drm_rect_height(&plane_state->base.dst)); |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4789 | |
| 4790 | if (ret || plane_state->scaler_id < 0) |
| 4791 | return ret; |
| 4792 | |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4793 | /* check colorkey */ |
Maarten Lankhorst | 818ed96 | 2015-06-15 12:33:54 +0200 | [diff] [blame] | 4794 | if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) { |
Ville Syrjälä | 72660ce | 2016-05-27 20:59:20 +0300 | [diff] [blame] | 4795 | DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed", |
| 4796 | intel_plane->base.base.id, |
| 4797 | intel_plane->base.name); |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4798 | return -EINVAL; |
| 4799 | } |
| 4800 | |
| 4801 | /* Check src format */ |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4802 | switch (fb->pixel_format) { |
| 4803 | case DRM_FORMAT_RGB565: |
| 4804 | case DRM_FORMAT_XBGR8888: |
| 4805 | case DRM_FORMAT_XRGB8888: |
| 4806 | case DRM_FORMAT_ABGR8888: |
| 4807 | case DRM_FORMAT_ARGB8888: |
| 4808 | case DRM_FORMAT_XRGB2101010: |
| 4809 | case DRM_FORMAT_XBGR2101010: |
| 4810 | case DRM_FORMAT_YUYV: |
| 4811 | case DRM_FORMAT_YVYU: |
| 4812 | case DRM_FORMAT_UYVY: |
| 4813 | case DRM_FORMAT_VYUY: |
| 4814 | break; |
| 4815 | default: |
Ville Syrjälä | 72660ce | 2016-05-27 20:59:20 +0300 | [diff] [blame] | 4816 | DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n", |
| 4817 | intel_plane->base.base.id, intel_plane->base.name, |
| 4818 | fb->base.id, fb->pixel_format); |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4819 | return -EINVAL; |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4820 | } |
| 4821 | |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4822 | return 0; |
| 4823 | } |
| 4824 | |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 4825 | static void skylake_scaler_disable(struct intel_crtc *crtc) |
| 4826 | { |
| 4827 | int i; |
| 4828 | |
| 4829 | for (i = 0; i < crtc->num_scalers; i++) |
| 4830 | skl_detach_scaler(crtc, i); |
| 4831 | } |
| 4832 | |
| 4833 | static void skylake_pfit_enable(struct intel_crtc *crtc) |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 4834 | { |
| 4835 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4836 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 4837 | int pipe = crtc->pipe; |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4838 | struct intel_crtc_scaler_state *scaler_state = |
| 4839 | &crtc->config->scaler_state; |
| 4840 | |
| 4841 | DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config); |
| 4842 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 4843 | if (crtc->config->pch_pfit.enabled) { |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4844 | int id; |
| 4845 | |
| 4846 | if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) { |
| 4847 | DRM_ERROR("Requesting pfit without getting a scaler first\n"); |
| 4848 | return; |
| 4849 | } |
| 4850 | |
| 4851 | id = scaler_state->scaler_id; |
| 4852 | I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN | |
| 4853 | PS_FILTER_MEDIUM | scaler_state->scalers[id].mode); |
| 4854 | I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos); |
| 4855 | I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size); |
| 4856 | |
| 4857 | DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id); |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 4858 | } |
| 4859 | } |
| 4860 | |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 4861 | static void ironlake_pfit_enable(struct intel_crtc *crtc) |
| 4862 | { |
| 4863 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4864 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 4865 | int pipe = crtc->pipe; |
| 4866 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 4867 | if (crtc->config->pch_pfit.enabled) { |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 4868 | /* Force use of hard-coded filter coefficients |
| 4869 | * as some pre-programmed values are broken, |
| 4870 | * e.g. x201. |
| 4871 | */ |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 4872 | if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 4873 | I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 | |
| 4874 | PF_PIPE_SEL_IVB(pipe)); |
| 4875 | else |
| 4876 | I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 4877 | I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos); |
| 4878 | I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 4879 | } |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 4880 | } |
| 4881 | |
Ville Syrjälä | 20bc8673 | 2013-10-01 18:02:17 +0300 | [diff] [blame] | 4882 | void hsw_enable_ips(struct intel_crtc *crtc) |
Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 4883 | { |
Ville Syrjälä | cea165c | 2014-04-15 21:41:35 +0300 | [diff] [blame] | 4884 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4885 | struct drm_i915_private *dev_priv = to_i915(dev); |
Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 4886 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 4887 | if (!crtc->config->ips_enabled) |
Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 4888 | return; |
| 4889 | |
Maarten Lankhorst | 307e449 | 2016-03-23 14:33:28 +0100 | [diff] [blame] | 4890 | /* |
| 4891 | * We can only enable IPS after we enable a plane and wait for a vblank |
| 4892 | * This function is called from post_plane_update, which is run after |
| 4893 | * a vblank wait. |
| 4894 | */ |
Ville Syrjälä | cea165c | 2014-04-15 21:41:35 +0300 | [diff] [blame] | 4895 | |
Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 4896 | assert_plane_enabled(dev_priv, crtc->plane); |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 4897 | if (IS_BROADWELL(dev_priv)) { |
Ben Widawsky | 2a114cc | 2013-11-02 21:07:47 -0700 | [diff] [blame] | 4898 | mutex_lock(&dev_priv->rps.hw_lock); |
| 4899 | WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000)); |
| 4900 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 4901 | /* Quoting Art Runyan: "its not safe to expect any particular |
| 4902 | * value in IPS_CTL bit 31 after enabling IPS through the |
Jesse Barnes | e59150d | 2014-01-07 13:30:45 -0800 | [diff] [blame] | 4903 | * mailbox." Moreover, the mailbox may return a bogus state, |
| 4904 | * so we need to just enable it and continue on. |
Ben Widawsky | 2a114cc | 2013-11-02 21:07:47 -0700 | [diff] [blame] | 4905 | */ |
| 4906 | } else { |
| 4907 | I915_WRITE(IPS_CTL, IPS_ENABLE); |
| 4908 | /* The bit only becomes 1 in the next vblank, so this wait here |
| 4909 | * is essentially intel_wait_for_vblank. If we don't have this |
| 4910 | * and don't wait for vblanks until the end of crtc_enable, then |
| 4911 | * the HW state readout code will complain that the expected |
| 4912 | * IPS_CTL value is not the one we read. */ |
Chris Wilson | 2ec9ba3 | 2016-06-30 15:33:01 +0100 | [diff] [blame] | 4913 | if (intel_wait_for_register(dev_priv, |
| 4914 | IPS_CTL, IPS_ENABLE, IPS_ENABLE, |
| 4915 | 50)) |
Ben Widawsky | 2a114cc | 2013-11-02 21:07:47 -0700 | [diff] [blame] | 4916 | DRM_ERROR("Timed out waiting for IPS enable\n"); |
| 4917 | } |
Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 4918 | } |
| 4919 | |
Ville Syrjälä | 20bc8673 | 2013-10-01 18:02:17 +0300 | [diff] [blame] | 4920 | void hsw_disable_ips(struct intel_crtc *crtc) |
Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 4921 | { |
| 4922 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4923 | struct drm_i915_private *dev_priv = to_i915(dev); |
Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 4924 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 4925 | if (!crtc->config->ips_enabled) |
Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 4926 | return; |
| 4927 | |
| 4928 | assert_plane_enabled(dev_priv, crtc->plane); |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 4929 | if (IS_BROADWELL(dev_priv)) { |
Ben Widawsky | 2a114cc | 2013-11-02 21:07:47 -0700 | [diff] [blame] | 4930 | mutex_lock(&dev_priv->rps.hw_lock); |
| 4931 | WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0)); |
| 4932 | mutex_unlock(&dev_priv->rps.hw_lock); |
Ben Widawsky | 23d0b13 | 2014-04-10 14:32:41 -0700 | [diff] [blame] | 4933 | /* wait for pcode to finish disabling IPS, which may take up to 42ms */ |
Chris Wilson | b85c1ec | 2016-06-30 15:33:02 +0100 | [diff] [blame] | 4934 | if (intel_wait_for_register(dev_priv, |
| 4935 | IPS_CTL, IPS_ENABLE, 0, |
| 4936 | 42)) |
Ben Widawsky | 23d0b13 | 2014-04-10 14:32:41 -0700 | [diff] [blame] | 4937 | DRM_ERROR("Timed out waiting for IPS disable\n"); |
Jesse Barnes | e59150d | 2014-01-07 13:30:45 -0800 | [diff] [blame] | 4938 | } else { |
Ben Widawsky | 2a114cc | 2013-11-02 21:07:47 -0700 | [diff] [blame] | 4939 | I915_WRITE(IPS_CTL, 0); |
Jesse Barnes | e59150d | 2014-01-07 13:30:45 -0800 | [diff] [blame] | 4940 | POSTING_READ(IPS_CTL); |
| 4941 | } |
Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 4942 | |
| 4943 | /* We need to wait for a vblank before we can disable the plane. */ |
| 4944 | intel_wait_for_vblank(dev, crtc->pipe); |
| 4945 | } |
| 4946 | |
Maarten Lankhorst | 7cac945 | 2015-04-21 17:12:55 +0300 | [diff] [blame] | 4947 | static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc) |
Ville Syrjälä | d3eedb1 | 2014-05-08 19:23:13 +0300 | [diff] [blame] | 4948 | { |
Maarten Lankhorst | 7cac945 | 2015-04-21 17:12:55 +0300 | [diff] [blame] | 4949 | if (intel_crtc->overlay) { |
Ville Syrjälä | d3eedb1 | 2014-05-08 19:23:13 +0300 | [diff] [blame] | 4950 | struct drm_device *dev = intel_crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4951 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | d3eedb1 | 2014-05-08 19:23:13 +0300 | [diff] [blame] | 4952 | |
| 4953 | mutex_lock(&dev->struct_mutex); |
| 4954 | dev_priv->mm.interruptible = false; |
| 4955 | (void) intel_overlay_switch_off(intel_crtc->overlay); |
| 4956 | dev_priv->mm.interruptible = true; |
| 4957 | mutex_unlock(&dev->struct_mutex); |
| 4958 | } |
| 4959 | |
| 4960 | /* Let userspace switch the overlay on again. In most cases userspace |
| 4961 | * has to recompute where to put it anyway. |
| 4962 | */ |
| 4963 | } |
| 4964 | |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 4965 | /** |
| 4966 | * intel_post_enable_primary - Perform operations after enabling primary plane |
| 4967 | * @crtc: the CRTC whose primary plane was just enabled |
| 4968 | * |
| 4969 | * Performs potentially sleeping operations that must be done after the primary |
| 4970 | * plane is enabled, such as updating FBC and IPS. Note that this may be |
| 4971 | * called due to an explicit primary plane update, or due to an implicit |
| 4972 | * re-enable that is caused when a sprite plane is updated to no longer |
| 4973 | * completely hide the primary plane. |
| 4974 | */ |
| 4975 | static void |
| 4976 | intel_post_enable_primary(struct drm_crtc *crtc) |
Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 4977 | { |
| 4978 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4979 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 4980 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 4981 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 4982 | |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 4983 | /* |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 4984 | * FIXME IPS should be fine as long as one plane is |
| 4985 | * enabled, but in practice it seems to have problems |
| 4986 | * when going from primary only to sprite only and vice |
| 4987 | * versa. |
| 4988 | */ |
Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 4989 | hsw_enable_ips(intel_crtc); |
| 4990 | |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 4991 | /* |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 4992 | * Gen2 reports pipe underruns whenever all planes are disabled. |
| 4993 | * So don't enable underrun reporting before at least some planes |
| 4994 | * are enabled. |
| 4995 | * FIXME: Need to fix the logic to work when we turn off all planes |
| 4996 | * but leave the pipe running. |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 4997 | */ |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 4998 | if (IS_GEN2(dev_priv)) |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 4999 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true); |
| 5000 | |
Ville Syrjälä | aca7b68 | 2015-10-30 19:22:21 +0200 | [diff] [blame] | 5001 | /* Underruns don't always raise interrupts, so check manually. */ |
| 5002 | intel_check_cpu_fifo_underruns(dev_priv); |
| 5003 | intel_check_pch_fifo_underruns(dev_priv); |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 5004 | } |
| 5005 | |
Ville Syrjälä | 2622a08 | 2016-03-09 19:07:26 +0200 | [diff] [blame] | 5006 | /* FIXME move all this to pre_plane_update() with proper state tracking */ |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 5007 | static void |
| 5008 | intel_pre_disable_primary(struct drm_crtc *crtc) |
| 5009 | { |
| 5010 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5011 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 5012 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 5013 | int pipe = intel_crtc->pipe; |
| 5014 | |
| 5015 | /* |
| 5016 | * Gen2 reports pipe underruns whenever all planes are disabled. |
| 5017 | * So diasble underrun reporting before all the planes get disabled. |
| 5018 | * FIXME: Need to fix the logic to work when we turn off all planes |
| 5019 | * but leave the pipe running. |
| 5020 | */ |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 5021 | if (IS_GEN2(dev_priv)) |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 5022 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false); |
| 5023 | |
| 5024 | /* |
Ville Syrjälä | 2622a08 | 2016-03-09 19:07:26 +0200 | [diff] [blame] | 5025 | * FIXME IPS should be fine as long as one plane is |
| 5026 | * enabled, but in practice it seems to have problems |
| 5027 | * when going from primary only to sprite only and vice |
| 5028 | * versa. |
| 5029 | */ |
| 5030 | hsw_disable_ips(intel_crtc); |
| 5031 | } |
| 5032 | |
| 5033 | /* FIXME get rid of this and use pre_plane_update */ |
| 5034 | static void |
| 5035 | intel_pre_disable_primary_noatomic(struct drm_crtc *crtc) |
| 5036 | { |
| 5037 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5038 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 2622a08 | 2016-03-09 19:07:26 +0200 | [diff] [blame] | 5039 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 5040 | int pipe = intel_crtc->pipe; |
| 5041 | |
| 5042 | intel_pre_disable_primary(crtc); |
| 5043 | |
| 5044 | /* |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 5045 | * Vblank time updates from the shadow to live plane control register |
| 5046 | * are blocked if the memory self-refresh mode is active at that |
| 5047 | * moment. So to make sure the plane gets truly disabled, disable |
| 5048 | * first the self-refresh mode. The self-refresh enable bit in turn |
| 5049 | * will be checked/applied by the HW only at the next frame start |
| 5050 | * event which is after the vblank start event, so we need to have a |
| 5051 | * wait-for-vblank between disabling the plane and the pipe. |
| 5052 | */ |
Tvrtko Ursulin | 49cff96 | 2016-10-13 11:02:54 +0100 | [diff] [blame] | 5053 | if (HAS_GMCH_DISPLAY(dev_priv)) { |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 5054 | intel_set_memory_cxsr(dev_priv, false); |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 5055 | dev_priv->wm.vlv.cxsr = false; |
| 5056 | intel_wait_for_vblank(dev, pipe); |
| 5057 | } |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 5058 | } |
| 5059 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 5060 | static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state) |
| 5061 | { |
| 5062 | struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc); |
| 5063 | struct drm_atomic_state *old_state = old_crtc_state->base.state; |
| 5064 | struct intel_crtc_state *pipe_config = |
| 5065 | to_intel_crtc_state(crtc->base.state); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 5066 | struct drm_plane *primary = crtc->base.primary; |
| 5067 | struct drm_plane_state *old_pri_state = |
| 5068 | drm_atomic_get_existing_plane_state(old_state, primary); |
| 5069 | |
Chris Wilson | 5748b6a | 2016-08-04 16:32:38 +0100 | [diff] [blame] | 5070 | intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 5071 | |
| 5072 | crtc->wm.cxsr_allowed = true; |
| 5073 | |
| 5074 | if (pipe_config->update_wm_post && pipe_config->base.active) |
| 5075 | intel_update_watermarks(&crtc->base); |
| 5076 | |
| 5077 | if (old_pri_state) { |
| 5078 | struct intel_plane_state *primary_state = |
| 5079 | to_intel_plane_state(primary->state); |
| 5080 | struct intel_plane_state *old_primary_state = |
| 5081 | to_intel_plane_state(old_pri_state); |
| 5082 | |
| 5083 | intel_fbc_post_update(crtc); |
| 5084 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 5085 | if (primary_state->base.visible && |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 5086 | (needs_modeset(&pipe_config->base) || |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 5087 | !old_primary_state->base.visible)) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 5088 | intel_post_enable_primary(&crtc->base); |
| 5089 | } |
| 5090 | } |
| 5091 | |
Maarten Lankhorst | 5c74cd7 | 2016-02-03 16:53:24 +0100 | [diff] [blame] | 5092 | static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state) |
Maarten Lankhorst | ac21b22 | 2015-06-15 12:33:49 +0200 | [diff] [blame] | 5093 | { |
Maarten Lankhorst | 5c74cd7 | 2016-02-03 16:53:24 +0100 | [diff] [blame] | 5094 | struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc); |
Maarten Lankhorst | ac21b22 | 2015-06-15 12:33:49 +0200 | [diff] [blame] | 5095 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5096 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | ab1d3a0 | 2015-11-19 16:07:14 +0100 | [diff] [blame] | 5097 | struct intel_crtc_state *pipe_config = |
| 5098 | to_intel_crtc_state(crtc->base.state); |
Maarten Lankhorst | 5c74cd7 | 2016-02-03 16:53:24 +0100 | [diff] [blame] | 5099 | struct drm_atomic_state *old_state = old_crtc_state->base.state; |
| 5100 | struct drm_plane *primary = crtc->base.primary; |
| 5101 | struct drm_plane_state *old_pri_state = |
| 5102 | drm_atomic_get_existing_plane_state(old_state, primary); |
| 5103 | bool modeset = needs_modeset(&pipe_config->base); |
Maarten Lankhorst | ac21b22 | 2015-06-15 12:33:49 +0200 | [diff] [blame] | 5104 | |
Maarten Lankhorst | 5c74cd7 | 2016-02-03 16:53:24 +0100 | [diff] [blame] | 5105 | if (old_pri_state) { |
| 5106 | struct intel_plane_state *primary_state = |
| 5107 | to_intel_plane_state(primary->state); |
| 5108 | struct intel_plane_state *old_primary_state = |
| 5109 | to_intel_plane_state(old_pri_state); |
| 5110 | |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 5111 | intel_fbc_pre_update(crtc, pipe_config, primary_state); |
Maarten Lankhorst | 31ae71f | 2016-03-09 10:35:45 +0100 | [diff] [blame] | 5112 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 5113 | if (old_primary_state->base.visible && |
| 5114 | (modeset || !primary_state->base.visible)) |
Maarten Lankhorst | 5c74cd7 | 2016-02-03 16:53:24 +0100 | [diff] [blame] | 5115 | intel_pre_disable_primary(&crtc->base); |
| 5116 | } |
Ville Syrjälä | 852eb00 | 2015-06-24 22:00:07 +0300 | [diff] [blame] | 5117 | |
Tvrtko Ursulin | 49cff96 | 2016-10-13 11:02:54 +0100 | [diff] [blame] | 5118 | if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev_priv)) { |
Ville Syrjälä | 852eb00 | 2015-06-24 22:00:07 +0300 | [diff] [blame] | 5119 | crtc->wm.cxsr_allowed = false; |
Maarten Lankhorst | 2dfd178 | 2016-02-03 16:53:25 +0100 | [diff] [blame] | 5120 | |
Ville Syrjälä | 2622a08 | 2016-03-09 19:07:26 +0200 | [diff] [blame] | 5121 | /* |
| 5122 | * Vblank time updates from the shadow to live plane control register |
| 5123 | * are blocked if the memory self-refresh mode is active at that |
| 5124 | * moment. So to make sure the plane gets truly disabled, disable |
| 5125 | * first the self-refresh mode. The self-refresh enable bit in turn |
| 5126 | * will be checked/applied by the HW only at the next frame start |
| 5127 | * event which is after the vblank start event, so we need to have a |
| 5128 | * wait-for-vblank between disabling the plane and the pipe. |
| 5129 | */ |
| 5130 | if (old_crtc_state->base.active) { |
Maarten Lankhorst | 2dfd178 | 2016-02-03 16:53:25 +0100 | [diff] [blame] | 5131 | intel_set_memory_cxsr(dev_priv, false); |
Ville Syrjälä | 2622a08 | 2016-03-09 19:07:26 +0200 | [diff] [blame] | 5132 | dev_priv->wm.vlv.cxsr = false; |
| 5133 | intel_wait_for_vblank(dev, crtc->pipe); |
| 5134 | } |
Ville Syrjälä | 852eb00 | 2015-06-24 22:00:07 +0300 | [diff] [blame] | 5135 | } |
Maarten Lankhorst | 92826fc | 2015-12-03 13:49:13 +0100 | [diff] [blame] | 5136 | |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 5137 | /* |
| 5138 | * IVB workaround: must disable low power watermarks for at least |
| 5139 | * one frame before enabling scaling. LP watermarks can be re-enabled |
| 5140 | * when scaling is disabled. |
| 5141 | * |
| 5142 | * WaCxSRDisabledForSpriteScaling:ivb |
| 5143 | */ |
| 5144 | if (pipe_config->disable_lp_wm) { |
| 5145 | ilk_disable_lp_wm(dev); |
| 5146 | intel_wait_for_vblank(dev, crtc->pipe); |
| 5147 | } |
| 5148 | |
| 5149 | /* |
| 5150 | * If we're doing a modeset, we're done. No need to do any pre-vblank |
| 5151 | * watermark programming here. |
| 5152 | */ |
| 5153 | if (needs_modeset(&pipe_config->base)) |
| 5154 | return; |
| 5155 | |
| 5156 | /* |
| 5157 | * For platforms that support atomic watermarks, program the |
| 5158 | * 'intermediate' watermarks immediately. On pre-gen9 platforms, these |
| 5159 | * will be the intermediate values that are safe for both pre- and |
| 5160 | * post- vblank; when vblank happens, the 'active' values will be set |
| 5161 | * to the final 'target' values and we'll do this again to get the |
| 5162 | * optimal watermarks. For gen9+ platforms, the values we program here |
| 5163 | * will be the final target values which will get automatically latched |
| 5164 | * at vblank time; no further programming will be necessary. |
| 5165 | * |
| 5166 | * If a platform hasn't been transitioned to atomic watermarks yet, |
| 5167 | * we'll continue to update watermarks the old way, if flags tell |
| 5168 | * us to. |
| 5169 | */ |
| 5170 | if (dev_priv->display.initial_watermarks != NULL) |
| 5171 | dev_priv->display.initial_watermarks(pipe_config); |
Ville Syrjälä | caed361 | 2016-03-09 19:07:25 +0200 | [diff] [blame] | 5172 | else if (pipe_config->update_wm_pre) |
Maarten Lankhorst | 92826fc | 2015-12-03 13:49:13 +0100 | [diff] [blame] | 5173 | intel_update_watermarks(&crtc->base); |
Maarten Lankhorst | ac21b22 | 2015-06-15 12:33:49 +0200 | [diff] [blame] | 5174 | } |
| 5175 | |
Maarten Lankhorst | d032ffa | 2015-06-15 12:33:51 +0200 | [diff] [blame] | 5176 | static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask) |
Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 5177 | { |
| 5178 | struct drm_device *dev = crtc->dev; |
Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 5179 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Maarten Lankhorst | d032ffa | 2015-06-15 12:33:51 +0200 | [diff] [blame] | 5180 | struct drm_plane *p; |
Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 5181 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 5182 | |
Maarten Lankhorst | 7cac945 | 2015-04-21 17:12:55 +0300 | [diff] [blame] | 5183 | intel_crtc_dpms_overlay_disable(intel_crtc); |
Maarten Lankhorst | 27321ae | 2015-04-21 17:12:52 +0300 | [diff] [blame] | 5184 | |
Maarten Lankhorst | d032ffa | 2015-06-15 12:33:51 +0200 | [diff] [blame] | 5185 | drm_for_each_plane_mask(p, dev, plane_mask) |
| 5186 | to_intel_plane(p)->disable_plane(p, crtc); |
Ville Syrjälä | f98551a | 2014-05-22 17:48:06 +0300 | [diff] [blame] | 5187 | |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 5188 | /* |
| 5189 | * FIXME: Once we grow proper nuclear flip support out of this we need |
| 5190 | * to compute the mask of flip planes precisely. For the time being |
| 5191 | * consider this a flip to a NULL plane. |
| 5192 | */ |
Chris Wilson | 5748b6a | 2016-08-04 16:32:38 +0100 | [diff] [blame] | 5193 | intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe)); |
Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 5194 | } |
| 5195 | |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5196 | static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc, |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5197 | struct intel_crtc_state *crtc_state, |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5198 | struct drm_atomic_state *old_state) |
| 5199 | { |
| 5200 | struct drm_connector_state *old_conn_state; |
| 5201 | struct drm_connector *conn; |
| 5202 | int i; |
| 5203 | |
| 5204 | for_each_connector_in_state(old_state, conn, old_conn_state, i) { |
| 5205 | struct drm_connector_state *conn_state = conn->state; |
| 5206 | struct intel_encoder *encoder = |
| 5207 | to_intel_encoder(conn_state->best_encoder); |
| 5208 | |
| 5209 | if (conn_state->crtc != crtc) |
| 5210 | continue; |
| 5211 | |
| 5212 | if (encoder->pre_pll_enable) |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5213 | encoder->pre_pll_enable(encoder, crtc_state, conn_state); |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5214 | } |
| 5215 | } |
| 5216 | |
| 5217 | static void intel_encoders_pre_enable(struct drm_crtc *crtc, |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5218 | struct intel_crtc_state *crtc_state, |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5219 | struct drm_atomic_state *old_state) |
| 5220 | { |
| 5221 | struct drm_connector_state *old_conn_state; |
| 5222 | struct drm_connector *conn; |
| 5223 | int i; |
| 5224 | |
| 5225 | for_each_connector_in_state(old_state, conn, old_conn_state, i) { |
| 5226 | struct drm_connector_state *conn_state = conn->state; |
| 5227 | struct intel_encoder *encoder = |
| 5228 | to_intel_encoder(conn_state->best_encoder); |
| 5229 | |
| 5230 | if (conn_state->crtc != crtc) |
| 5231 | continue; |
| 5232 | |
| 5233 | if (encoder->pre_enable) |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5234 | encoder->pre_enable(encoder, crtc_state, conn_state); |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5235 | } |
| 5236 | } |
| 5237 | |
| 5238 | static void intel_encoders_enable(struct drm_crtc *crtc, |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5239 | struct intel_crtc_state *crtc_state, |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5240 | struct drm_atomic_state *old_state) |
| 5241 | { |
| 5242 | struct drm_connector_state *old_conn_state; |
| 5243 | struct drm_connector *conn; |
| 5244 | int i; |
| 5245 | |
| 5246 | for_each_connector_in_state(old_state, conn, old_conn_state, i) { |
| 5247 | struct drm_connector_state *conn_state = conn->state; |
| 5248 | struct intel_encoder *encoder = |
| 5249 | to_intel_encoder(conn_state->best_encoder); |
| 5250 | |
| 5251 | if (conn_state->crtc != crtc) |
| 5252 | continue; |
| 5253 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5254 | encoder->enable(encoder, crtc_state, conn_state); |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5255 | intel_opregion_notify_encoder(encoder, true); |
| 5256 | } |
| 5257 | } |
| 5258 | |
| 5259 | static void intel_encoders_disable(struct drm_crtc *crtc, |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5260 | struct intel_crtc_state *old_crtc_state, |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5261 | struct drm_atomic_state *old_state) |
| 5262 | { |
| 5263 | struct drm_connector_state *old_conn_state; |
| 5264 | struct drm_connector *conn; |
| 5265 | int i; |
| 5266 | |
| 5267 | for_each_connector_in_state(old_state, conn, old_conn_state, i) { |
| 5268 | struct intel_encoder *encoder = |
| 5269 | to_intel_encoder(old_conn_state->best_encoder); |
| 5270 | |
| 5271 | if (old_conn_state->crtc != crtc) |
| 5272 | continue; |
| 5273 | |
| 5274 | intel_opregion_notify_encoder(encoder, false); |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5275 | encoder->disable(encoder, old_crtc_state, old_conn_state); |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5276 | } |
| 5277 | } |
| 5278 | |
| 5279 | static void intel_encoders_post_disable(struct drm_crtc *crtc, |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5280 | struct intel_crtc_state *old_crtc_state, |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5281 | struct drm_atomic_state *old_state) |
| 5282 | { |
| 5283 | struct drm_connector_state *old_conn_state; |
| 5284 | struct drm_connector *conn; |
| 5285 | int i; |
| 5286 | |
| 5287 | for_each_connector_in_state(old_state, conn, old_conn_state, i) { |
| 5288 | struct intel_encoder *encoder = |
| 5289 | to_intel_encoder(old_conn_state->best_encoder); |
| 5290 | |
| 5291 | if (old_conn_state->crtc != crtc) |
| 5292 | continue; |
| 5293 | |
| 5294 | if (encoder->post_disable) |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5295 | encoder->post_disable(encoder, old_crtc_state, old_conn_state); |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5296 | } |
| 5297 | } |
| 5298 | |
| 5299 | static void intel_encoders_post_pll_disable(struct drm_crtc *crtc, |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5300 | struct intel_crtc_state *old_crtc_state, |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5301 | struct drm_atomic_state *old_state) |
| 5302 | { |
| 5303 | struct drm_connector_state *old_conn_state; |
| 5304 | struct drm_connector *conn; |
| 5305 | int i; |
| 5306 | |
| 5307 | for_each_connector_in_state(old_state, conn, old_conn_state, i) { |
| 5308 | struct intel_encoder *encoder = |
| 5309 | to_intel_encoder(old_conn_state->best_encoder); |
| 5310 | |
| 5311 | if (old_conn_state->crtc != crtc) |
| 5312 | continue; |
| 5313 | |
| 5314 | if (encoder->post_pll_disable) |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5315 | encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state); |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5316 | } |
| 5317 | } |
| 5318 | |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5319 | static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config, |
| 5320 | struct drm_atomic_state *old_state) |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5321 | { |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5322 | struct drm_crtc *crtc = pipe_config->base.crtc; |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5323 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5324 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5325 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 5326 | int pipe = intel_crtc->pipe; |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5327 | |
Maarten Lankhorst | 53d9f4e | 2015-06-01 12:49:52 +0200 | [diff] [blame] | 5328 | if (WARN_ON(intel_crtc->active)) |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5329 | return; |
| 5330 | |
Ville Syrjälä | b2c0593 | 2016-04-01 21:53:17 +0300 | [diff] [blame] | 5331 | /* |
| 5332 | * Sometimes spurious CPU pipe underruns happen during FDI |
| 5333 | * training, at least with VGA+HDMI cloning. Suppress them. |
| 5334 | * |
| 5335 | * On ILK we get an occasional spurious CPU pipe underruns |
| 5336 | * between eDP port A enable and vdd enable. Also PCH port |
| 5337 | * enable seems to result in the occasional CPU pipe underrun. |
| 5338 | * |
| 5339 | * Spurious PCH underruns also occur during PCH enabling. |
| 5340 | */ |
| 5341 | if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv)) |
| 5342 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5343 | if (intel_crtc->config->has_pch_encoder) |
Ville Syrjälä | 81b088c | 2015-10-30 19:21:31 +0200 | [diff] [blame] | 5344 | intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false); |
| 5345 | |
| 5346 | if (intel_crtc->config->has_pch_encoder) |
Daniel Vetter | b14b105 | 2014-04-24 23:55:13 +0200 | [diff] [blame] | 5347 | intel_prepare_shared_dpll(intel_crtc); |
| 5348 | |
Ville Syrjälä | 37a5650 | 2016-06-22 21:57:04 +0300 | [diff] [blame] | 5349 | if (intel_crtc_has_dp_encoder(intel_crtc->config)) |
Ramalingam C | fe3cd48 | 2015-02-13 15:32:59 +0530 | [diff] [blame] | 5350 | intel_dp_set_m_n(intel_crtc, M1_N1); |
Daniel Vetter | 29407aa | 2014-04-24 23:55:08 +0200 | [diff] [blame] | 5351 | |
| 5352 | intel_set_pipe_timings(intel_crtc); |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 5353 | intel_set_pipe_src_size(intel_crtc); |
Daniel Vetter | 29407aa | 2014-04-24 23:55:08 +0200 | [diff] [blame] | 5354 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5355 | if (intel_crtc->config->has_pch_encoder) { |
Daniel Vetter | 29407aa | 2014-04-24 23:55:08 +0200 | [diff] [blame] | 5356 | intel_cpu_transcoder_set_m_n(intel_crtc, |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5357 | &intel_crtc->config->fdi_m_n, NULL); |
Daniel Vetter | 29407aa | 2014-04-24 23:55:08 +0200 | [diff] [blame] | 5358 | } |
| 5359 | |
| 5360 | ironlake_set_pipeconf(crtc); |
| 5361 | |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5362 | intel_crtc->active = true; |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 5363 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5364 | intel_encoders_pre_enable(crtc, pipe_config, old_state); |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5365 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5366 | if (intel_crtc->config->has_pch_encoder) { |
Daniel Vetter | fff367c | 2012-10-27 15:50:28 +0200 | [diff] [blame] | 5367 | /* Note: FDI PLL enabling _must_ be done before we enable the |
| 5368 | * cpu pipes, hence this is separate from all the other fdi/pch |
| 5369 | * enabling. */ |
Daniel Vetter | 88cefb6 | 2012-08-12 19:27:14 +0200 | [diff] [blame] | 5370 | ironlake_fdi_pll_enable(intel_crtc); |
Daniel Vetter | 46b6f81 | 2012-09-06 22:08:33 +0200 | [diff] [blame] | 5371 | } else { |
| 5372 | assert_fdi_tx_disabled(dev_priv, pipe); |
| 5373 | assert_fdi_rx_disabled(dev_priv, pipe); |
| 5374 | } |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5375 | |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 5376 | ironlake_pfit_enable(intel_crtc); |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5377 | |
Jesse Barnes | 9c54c0d | 2011-06-15 23:32:33 +0200 | [diff] [blame] | 5378 | /* |
| 5379 | * On ILK+ LUT must be loaded before the pipe is running but with |
| 5380 | * clocks enabled |
| 5381 | */ |
Maarten Lankhorst | b95c532 | 2016-03-30 17:16:34 +0200 | [diff] [blame] | 5382 | intel_color_load_luts(&pipe_config->base); |
Jesse Barnes | 9c54c0d | 2011-06-15 23:32:33 +0200 | [diff] [blame] | 5383 | |
Imre Deak | 1d5bf5d | 2016-02-29 22:10:33 +0200 | [diff] [blame] | 5384 | if (dev_priv->display.initial_watermarks != NULL) |
| 5385 | dev_priv->display.initial_watermarks(intel_crtc->config); |
Paulo Zanoni | e1fdc47 | 2014-01-17 13:51:12 -0200 | [diff] [blame] | 5386 | intel_enable_pipe(intel_crtc); |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5387 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5388 | if (intel_crtc->config->has_pch_encoder) |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5389 | ironlake_pch_enable(crtc); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5390 | |
Daniel Vetter | f9b61ff | 2015-01-07 13:54:39 +0100 | [diff] [blame] | 5391 | assert_vblank_disabled(crtc); |
| 5392 | drm_crtc_vblank_on(crtc); |
| 5393 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5394 | intel_encoders_enable(crtc, pipe_config, old_state); |
Daniel Vetter | 61b77dd | 2012-07-02 00:16:19 +0200 | [diff] [blame] | 5395 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 5396 | if (HAS_PCH_CPT(dev_priv)) |
Daniel Vetter | a152031 | 2013-05-03 11:49:50 +0200 | [diff] [blame] | 5397 | cpt_verify_modeset(dev, intel_crtc->pipe); |
Ville Syrjälä | 37ca8d4 | 2015-10-30 19:20:27 +0200 | [diff] [blame] | 5398 | |
| 5399 | /* Must wait for vblank to avoid spurious PCH FIFO underruns */ |
| 5400 | if (intel_crtc->config->has_pch_encoder) |
| 5401 | intel_wait_for_vblank(dev, pipe); |
Ville Syrjälä | b2c0593 | 2016-04-01 21:53:17 +0300 | [diff] [blame] | 5402 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true); |
Ville Syrjälä | 37ca8d4 | 2015-10-30 19:20:27 +0200 | [diff] [blame] | 5403 | intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5404 | } |
| 5405 | |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 5406 | /* IPS only exists on ULT machines and is tied to pipe A. */ |
| 5407 | static bool hsw_crtc_supports_ips(struct intel_crtc *crtc) |
| 5408 | { |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 5409 | return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A; |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 5410 | } |
| 5411 | |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5412 | static void haswell_crtc_enable(struct intel_crtc_state *pipe_config, |
| 5413 | struct drm_atomic_state *old_state) |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5414 | { |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5415 | struct drm_crtc *crtc = pipe_config->base.crtc; |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5416 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5417 | struct drm_i915_private *dev_priv = to_i915(dev); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5418 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Maarten Lankhorst | 99d736a | 2015-06-01 12:50:09 +0200 | [diff] [blame] | 5419 | int pipe = intel_crtc->pipe, hsw_workaround_pipe; |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 5420 | enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder; |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5421 | |
Maarten Lankhorst | 53d9f4e | 2015-06-01 12:49:52 +0200 | [diff] [blame] | 5422 | if (WARN_ON(intel_crtc->active)) |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5423 | return; |
| 5424 | |
Ville Syrjälä | 81b088c | 2015-10-30 19:21:31 +0200 | [diff] [blame] | 5425 | if (intel_crtc->config->has_pch_encoder) |
| 5426 | intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A, |
| 5427 | false); |
| 5428 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5429 | intel_encoders_pre_pll_enable(crtc, pipe_config, old_state); |
Imre Deak | 95a7a2a | 2016-06-13 16:44:35 +0300 | [diff] [blame] | 5430 | |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 5431 | if (intel_crtc->config->shared_dpll) |
Daniel Vetter | df8ad70 | 2014-06-25 22:02:03 +0300 | [diff] [blame] | 5432 | intel_enable_shared_dpll(intel_crtc); |
| 5433 | |
Ville Syrjälä | 37a5650 | 2016-06-22 21:57:04 +0300 | [diff] [blame] | 5434 | if (intel_crtc_has_dp_encoder(intel_crtc->config)) |
Ramalingam C | fe3cd48 | 2015-02-13 15:32:59 +0530 | [diff] [blame] | 5435 | intel_dp_set_m_n(intel_crtc, M1_N1); |
Daniel Vetter | 229fca9 | 2014-04-24 23:55:09 +0200 | [diff] [blame] | 5436 | |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 5437 | if (!transcoder_is_dsi(cpu_transcoder)) |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 5438 | intel_set_pipe_timings(intel_crtc); |
| 5439 | |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 5440 | intel_set_pipe_src_size(intel_crtc); |
Daniel Vetter | 229fca9 | 2014-04-24 23:55:09 +0200 | [diff] [blame] | 5441 | |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 5442 | if (cpu_transcoder != TRANSCODER_EDP && |
| 5443 | !transcoder_is_dsi(cpu_transcoder)) { |
| 5444 | I915_WRITE(PIPE_MULT(cpu_transcoder), |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5445 | intel_crtc->config->pixel_multiplier - 1); |
Clint Taylor | ebb69c9 | 2014-09-30 10:30:22 -0700 | [diff] [blame] | 5446 | } |
| 5447 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5448 | if (intel_crtc->config->has_pch_encoder) { |
Daniel Vetter | 229fca9 | 2014-04-24 23:55:09 +0200 | [diff] [blame] | 5449 | intel_cpu_transcoder_set_m_n(intel_crtc, |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5450 | &intel_crtc->config->fdi_m_n, NULL); |
Daniel Vetter | 229fca9 | 2014-04-24 23:55:09 +0200 | [diff] [blame] | 5451 | } |
| 5452 | |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 5453 | if (!transcoder_is_dsi(cpu_transcoder)) |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 5454 | haswell_set_pipeconf(crtc); |
| 5455 | |
Jani Nikula | 391bf04 | 2016-03-18 17:05:40 +0200 | [diff] [blame] | 5456 | haswell_set_pipemisc(crtc); |
Daniel Vetter | 229fca9 | 2014-04-24 23:55:09 +0200 | [diff] [blame] | 5457 | |
Maarten Lankhorst | b95c532 | 2016-03-30 17:16:34 +0200 | [diff] [blame] | 5458 | intel_color_set_csc(&pipe_config->base); |
Daniel Vetter | 229fca9 | 2014-04-24 23:55:09 +0200 | [diff] [blame] | 5459 | |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5460 | intel_crtc->active = true; |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 5461 | |
Daniel Vetter | 6b69851 | 2015-11-28 11:05:39 +0100 | [diff] [blame] | 5462 | if (intel_crtc->config->has_pch_encoder) |
| 5463 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false); |
| 5464 | else |
| 5465 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true); |
| 5466 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5467 | intel_encoders_pre_enable(crtc, pipe_config, old_state); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5468 | |
Ville Syrjälä | d2d6540 | 2015-10-29 21:25:53 +0200 | [diff] [blame] | 5469 | if (intel_crtc->config->has_pch_encoder) |
Imre Deak | 4fe9467 | 2014-06-25 22:01:49 +0300 | [diff] [blame] | 5470 | dev_priv->display.fdi_link_train(crtc); |
Imre Deak | 4fe9467 | 2014-06-25 22:01:49 +0300 | [diff] [blame] | 5471 | |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 5472 | if (!transcoder_is_dsi(cpu_transcoder)) |
Shashank Sharma | 7d4aefd | 2015-10-01 22:23:49 +0530 | [diff] [blame] | 5473 | intel_ddi_enable_pipe_clock(intel_crtc); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5474 | |
Rodrigo Vivi | 1c132b4 | 2015-09-02 15:19:26 -0700 | [diff] [blame] | 5475 | if (INTEL_INFO(dev)->gen >= 9) |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 5476 | skylake_pfit_enable(intel_crtc); |
Jesse Barnes | ff6d9f5 | 2015-01-21 17:19:54 -0800 | [diff] [blame] | 5477 | else |
Rodrigo Vivi | 1c132b4 | 2015-09-02 15:19:26 -0700 | [diff] [blame] | 5478 | ironlake_pfit_enable(intel_crtc); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5479 | |
| 5480 | /* |
| 5481 | * On ILK+ LUT must be loaded before the pipe is running but with |
| 5482 | * clocks enabled |
| 5483 | */ |
Maarten Lankhorst | b95c532 | 2016-03-30 17:16:34 +0200 | [diff] [blame] | 5484 | intel_color_load_luts(&pipe_config->base); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5485 | |
Paulo Zanoni | 1f54438 | 2012-10-24 11:32:00 -0200 | [diff] [blame] | 5486 | intel_ddi_set_pipe_settings(crtc); |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 5487 | if (!transcoder_is_dsi(cpu_transcoder)) |
Shashank Sharma | 7d4aefd | 2015-10-01 22:23:49 +0530 | [diff] [blame] | 5488 | intel_ddi_enable_transcoder_func(crtc); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5489 | |
Imre Deak | 1d5bf5d | 2016-02-29 22:10:33 +0200 | [diff] [blame] | 5490 | if (dev_priv->display.initial_watermarks != NULL) |
| 5491 | dev_priv->display.initial_watermarks(pipe_config); |
| 5492 | else |
| 5493 | intel_update_watermarks(crtc); |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 5494 | |
| 5495 | /* XXX: Do the pipe assertions at the right place for BXT DSI. */ |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 5496 | if (!transcoder_is_dsi(cpu_transcoder)) |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 5497 | intel_enable_pipe(intel_crtc); |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 5498 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5499 | if (intel_crtc->config->has_pch_encoder) |
Paulo Zanoni | 1507e5b | 2012-10-31 18:12:22 -0200 | [diff] [blame] | 5500 | lpt_pch_enable(crtc); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5501 | |
Jani Nikula | a65347b | 2015-11-27 12:21:46 +0200 | [diff] [blame] | 5502 | if (intel_crtc->config->dp_encoder_is_mst) |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 5503 | intel_ddi_set_vc_payload_alloc(crtc, true); |
| 5504 | |
Daniel Vetter | f9b61ff | 2015-01-07 13:54:39 +0100 | [diff] [blame] | 5505 | assert_vblank_disabled(crtc); |
| 5506 | drm_crtc_vblank_on(crtc); |
| 5507 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5508 | intel_encoders_enable(crtc, pipe_config, old_state); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5509 | |
Daniel Vetter | 6b69851 | 2015-11-28 11:05:39 +0100 | [diff] [blame] | 5510 | if (intel_crtc->config->has_pch_encoder) { |
| 5511 | intel_wait_for_vblank(dev, pipe); |
| 5512 | intel_wait_for_vblank(dev, pipe); |
| 5513 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true); |
Ville Syrjälä | d2d6540 | 2015-10-29 21:25:53 +0200 | [diff] [blame] | 5514 | intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A, |
| 5515 | true); |
Daniel Vetter | 6b69851 | 2015-11-28 11:05:39 +0100 | [diff] [blame] | 5516 | } |
Ville Syrjälä | d2d6540 | 2015-10-29 21:25:53 +0200 | [diff] [blame] | 5517 | |
Paulo Zanoni | e491694 | 2013-09-20 16:21:19 -0300 | [diff] [blame] | 5518 | /* If we change the relative order between pipe/planes enabling, we need |
| 5519 | * to change the workaround. */ |
Maarten Lankhorst | 99d736a | 2015-06-01 12:50:09 +0200 | [diff] [blame] | 5520 | hsw_workaround_pipe = pipe_config->hsw_workaround_pipe; |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 5521 | if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) { |
Maarten Lankhorst | 99d736a | 2015-06-01 12:50:09 +0200 | [diff] [blame] | 5522 | intel_wait_for_vblank(dev, hsw_workaround_pipe); |
| 5523 | intel_wait_for_vblank(dev, hsw_workaround_pipe); |
| 5524 | } |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5525 | } |
| 5526 | |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 5527 | static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force) |
Daniel Vetter | 3f8dce3 | 2013-05-08 10:36:30 +0200 | [diff] [blame] | 5528 | { |
| 5529 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5530 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 3f8dce3 | 2013-05-08 10:36:30 +0200 | [diff] [blame] | 5531 | int pipe = crtc->pipe; |
| 5532 | |
| 5533 | /* To avoid upsetting the power well on haswell only disable the pfit if |
| 5534 | * it's in use. The hw state code will make sure we get this right. */ |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 5535 | if (force || crtc->config->pch_pfit.enabled) { |
Daniel Vetter | 3f8dce3 | 2013-05-08 10:36:30 +0200 | [diff] [blame] | 5536 | I915_WRITE(PF_CTL(pipe), 0); |
| 5537 | I915_WRITE(PF_WIN_POS(pipe), 0); |
| 5538 | I915_WRITE(PF_WIN_SZ(pipe), 0); |
| 5539 | } |
| 5540 | } |
| 5541 | |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5542 | static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state, |
| 5543 | struct drm_atomic_state *old_state) |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5544 | { |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5545 | struct drm_crtc *crtc = old_crtc_state->base.crtc; |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5546 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5547 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5548 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 5549 | int pipe = intel_crtc->pipe; |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5550 | |
Ville Syrjälä | b2c0593 | 2016-04-01 21:53:17 +0300 | [diff] [blame] | 5551 | /* |
| 5552 | * Sometimes spurious CPU pipe underruns happen when the |
| 5553 | * pipe is already disabled, but FDI RX/TX is still enabled. |
| 5554 | * Happens at least with VGA+HDMI cloning. Suppress them. |
| 5555 | */ |
| 5556 | if (intel_crtc->config->has_pch_encoder) { |
| 5557 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false); |
Ville Syrjälä | 37ca8d4 | 2015-10-30 19:20:27 +0200 | [diff] [blame] | 5558 | intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false); |
Ville Syrjälä | b2c0593 | 2016-04-01 21:53:17 +0300 | [diff] [blame] | 5559 | } |
Ville Syrjälä | 37ca8d4 | 2015-10-30 19:20:27 +0200 | [diff] [blame] | 5560 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5561 | intel_encoders_disable(crtc, old_crtc_state, old_state); |
Daniel Vetter | ea9d758 | 2012-07-10 10:42:52 +0200 | [diff] [blame] | 5562 | |
Daniel Vetter | f9b61ff | 2015-01-07 13:54:39 +0100 | [diff] [blame] | 5563 | drm_crtc_vblank_off(crtc); |
| 5564 | assert_vblank_disabled(crtc); |
| 5565 | |
Ville Syrjälä | 575f7ab | 2014-08-15 01:21:56 +0300 | [diff] [blame] | 5566 | intel_disable_pipe(intel_crtc); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5567 | |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 5568 | ironlake_pfit_disable(intel_crtc, false); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5569 | |
Ville Syrjälä | b2c0593 | 2016-04-01 21:53:17 +0300 | [diff] [blame] | 5570 | if (intel_crtc->config->has_pch_encoder) |
Ville Syrjälä | 5a74f70 | 2015-05-05 17:17:38 +0300 | [diff] [blame] | 5571 | ironlake_fdi_disable(crtc); |
| 5572 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5573 | intel_encoders_post_disable(crtc, old_crtc_state, old_state); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5574 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5575 | if (intel_crtc->config->has_pch_encoder) { |
Daniel Vetter | d925c59 | 2013-06-05 13:34:04 +0200 | [diff] [blame] | 5576 | ironlake_disable_pch_transcoder(dev_priv, pipe); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5577 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 5578 | if (HAS_PCH_CPT(dev_priv)) { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5579 | i915_reg_t reg; |
| 5580 | u32 temp; |
| 5581 | |
Daniel Vetter | d925c59 | 2013-06-05 13:34:04 +0200 | [diff] [blame] | 5582 | /* disable TRANS_DP_CTL */ |
| 5583 | reg = TRANS_DP_CTL(pipe); |
| 5584 | temp = I915_READ(reg); |
| 5585 | temp &= ~(TRANS_DP_OUTPUT_ENABLE | |
| 5586 | TRANS_DP_PORT_SEL_MASK); |
| 5587 | temp |= TRANS_DP_PORT_SEL_NONE; |
| 5588 | I915_WRITE(reg, temp); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5589 | |
Daniel Vetter | d925c59 | 2013-06-05 13:34:04 +0200 | [diff] [blame] | 5590 | /* disable DPLL_SEL */ |
| 5591 | temp = I915_READ(PCH_DPLL_SEL); |
Daniel Vetter | 1188739 | 2013-06-05 13:34:09 +0200 | [diff] [blame] | 5592 | temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe)); |
Daniel Vetter | d925c59 | 2013-06-05 13:34:04 +0200 | [diff] [blame] | 5593 | I915_WRITE(PCH_DPLL_SEL, temp); |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 5594 | } |
Daniel Vetter | d925c59 | 2013-06-05 13:34:04 +0200 | [diff] [blame] | 5595 | |
Daniel Vetter | d925c59 | 2013-06-05 13:34:04 +0200 | [diff] [blame] | 5596 | ironlake_fdi_pll_disable(intel_crtc); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5597 | } |
Ville Syrjälä | 81b088c | 2015-10-30 19:21:31 +0200 | [diff] [blame] | 5598 | |
Ville Syrjälä | b2c0593 | 2016-04-01 21:53:17 +0300 | [diff] [blame] | 5599 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true); |
Ville Syrjälä | 81b088c | 2015-10-30 19:21:31 +0200 | [diff] [blame] | 5600 | intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5601 | } |
| 5602 | |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5603 | static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state, |
| 5604 | struct drm_atomic_state *old_state) |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5605 | { |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5606 | struct drm_crtc *crtc = old_crtc_state->base.crtc; |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5607 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5608 | struct drm_i915_private *dev_priv = to_i915(dev); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5609 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5610 | enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder; |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5611 | |
Ville Syrjälä | d2d6540 | 2015-10-29 21:25:53 +0200 | [diff] [blame] | 5612 | if (intel_crtc->config->has_pch_encoder) |
| 5613 | intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A, |
| 5614 | false); |
| 5615 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5616 | intel_encoders_disable(crtc, old_crtc_state, old_state); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5617 | |
Daniel Vetter | f9b61ff | 2015-01-07 13:54:39 +0100 | [diff] [blame] | 5618 | drm_crtc_vblank_off(crtc); |
| 5619 | assert_vblank_disabled(crtc); |
| 5620 | |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 5621 | /* XXX: Do the pipe assertions at the right place for BXT DSI. */ |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 5622 | if (!transcoder_is_dsi(cpu_transcoder)) |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 5623 | intel_disable_pipe(intel_crtc); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5624 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5625 | if (intel_crtc->config->dp_encoder_is_mst) |
Ville Syrjälä | a4bf214 | 2014-08-18 21:27:34 +0300 | [diff] [blame] | 5626 | intel_ddi_set_vc_payload_alloc(crtc, false); |
| 5627 | |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 5628 | if (!transcoder_is_dsi(cpu_transcoder)) |
Shashank Sharma | 7d4aefd | 2015-10-01 22:23:49 +0530 | [diff] [blame] | 5629 | intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5630 | |
Rodrigo Vivi | 1c132b4 | 2015-09-02 15:19:26 -0700 | [diff] [blame] | 5631 | if (INTEL_INFO(dev)->gen >= 9) |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 5632 | skylake_scaler_disable(intel_crtc); |
Jesse Barnes | ff6d9f5 | 2015-01-21 17:19:54 -0800 | [diff] [blame] | 5633 | else |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 5634 | ironlake_pfit_disable(intel_crtc, false); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5635 | |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 5636 | if (!transcoder_is_dsi(cpu_transcoder)) |
Shashank Sharma | 7d4aefd | 2015-10-01 22:23:49 +0530 | [diff] [blame] | 5637 | intel_ddi_disable_pipe_clock(intel_crtc); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5638 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5639 | intel_encoders_post_disable(crtc, old_crtc_state, old_state); |
Ville Syrjälä | 81b088c | 2015-10-30 19:21:31 +0200 | [diff] [blame] | 5640 | |
Maarten Lankhorst | b707654 | 2016-08-23 16:18:08 +0200 | [diff] [blame] | 5641 | if (old_crtc_state->has_pch_encoder) |
Ville Syrjälä | 81b088c | 2015-10-30 19:21:31 +0200 | [diff] [blame] | 5642 | intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A, |
| 5643 | true); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5644 | } |
| 5645 | |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 5646 | static void i9xx_pfit_enable(struct intel_crtc *crtc) |
| 5647 | { |
| 5648 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5649 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5650 | struct intel_crtc_state *pipe_config = crtc->config; |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 5651 | |
Ander Conselvan de Oliveira | 681a850 | 2015-01-15 14:55:24 +0200 | [diff] [blame] | 5652 | if (!pipe_config->gmch_pfit.control) |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 5653 | return; |
| 5654 | |
Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 5655 | /* |
| 5656 | * The panel fitter should only be adjusted whilst the pipe is disabled, |
| 5657 | * according to register description and PRM. |
| 5658 | */ |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 5659 | WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE); |
| 5660 | assert_pipe_disabled(dev_priv, crtc->pipe); |
| 5661 | |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 5662 | I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios); |
| 5663 | I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control); |
Daniel Vetter | 5a80c45 | 2013-04-25 22:52:18 +0200 | [diff] [blame] | 5664 | |
| 5665 | /* Border color in case we don't scale up to the full screen. Black by |
| 5666 | * default, change to something else for debugging. */ |
| 5667 | I915_WRITE(BCLRPAT(crtc->pipe), 0); |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 5668 | } |
| 5669 | |
Dave Airlie | d05410f | 2014-06-05 13:22:59 +1000 | [diff] [blame] | 5670 | static enum intel_display_power_domain port_to_power_domain(enum port port) |
| 5671 | { |
| 5672 | switch (port) { |
| 5673 | case PORT_A: |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 5674 | return POWER_DOMAIN_PORT_DDI_A_LANES; |
Dave Airlie | d05410f | 2014-06-05 13:22:59 +1000 | [diff] [blame] | 5675 | case PORT_B: |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 5676 | return POWER_DOMAIN_PORT_DDI_B_LANES; |
Dave Airlie | d05410f | 2014-06-05 13:22:59 +1000 | [diff] [blame] | 5677 | case PORT_C: |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 5678 | return POWER_DOMAIN_PORT_DDI_C_LANES; |
Dave Airlie | d05410f | 2014-06-05 13:22:59 +1000 | [diff] [blame] | 5679 | case PORT_D: |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 5680 | return POWER_DOMAIN_PORT_DDI_D_LANES; |
Xiong Zhang | d8e19f9 | 2015-08-13 18:00:12 +0800 | [diff] [blame] | 5681 | case PORT_E: |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 5682 | return POWER_DOMAIN_PORT_DDI_E_LANES; |
Dave Airlie | d05410f | 2014-06-05 13:22:59 +1000 | [diff] [blame] | 5683 | default: |
Imre Deak | b9fec16 | 2015-11-18 15:57:25 +0200 | [diff] [blame] | 5684 | MISSING_CASE(port); |
Dave Airlie | d05410f | 2014-06-05 13:22:59 +1000 | [diff] [blame] | 5685 | return POWER_DOMAIN_PORT_OTHER; |
| 5686 | } |
| 5687 | } |
| 5688 | |
Ville Syrjälä | 25f78f5 | 2015-11-16 15:01:04 +0100 | [diff] [blame] | 5689 | static enum intel_display_power_domain port_to_aux_power_domain(enum port port) |
| 5690 | { |
| 5691 | switch (port) { |
| 5692 | case PORT_A: |
| 5693 | return POWER_DOMAIN_AUX_A; |
| 5694 | case PORT_B: |
| 5695 | return POWER_DOMAIN_AUX_B; |
| 5696 | case PORT_C: |
| 5697 | return POWER_DOMAIN_AUX_C; |
| 5698 | case PORT_D: |
| 5699 | return POWER_DOMAIN_AUX_D; |
| 5700 | case PORT_E: |
| 5701 | /* FIXME: Check VBT for actual wiring of PORT E */ |
| 5702 | return POWER_DOMAIN_AUX_D; |
| 5703 | default: |
Imre Deak | b9fec16 | 2015-11-18 15:57:25 +0200 | [diff] [blame] | 5704 | MISSING_CASE(port); |
Ville Syrjälä | 25f78f5 | 2015-11-16 15:01:04 +0100 | [diff] [blame] | 5705 | return POWER_DOMAIN_AUX_A; |
| 5706 | } |
| 5707 | } |
| 5708 | |
Imre Deak | 319be8a | 2014-03-04 19:22:57 +0200 | [diff] [blame] | 5709 | enum intel_display_power_domain |
| 5710 | intel_display_port_power_domain(struct intel_encoder *intel_encoder) |
Imre Deak | 77d22dc | 2014-03-05 16:20:52 +0200 | [diff] [blame] | 5711 | { |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 5712 | struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev); |
Imre Deak | 319be8a | 2014-03-04 19:22:57 +0200 | [diff] [blame] | 5713 | struct intel_digital_port *intel_dig_port; |
| 5714 | |
| 5715 | switch (intel_encoder->type) { |
| 5716 | case INTEL_OUTPUT_UNKNOWN: |
| 5717 | /* Only DDI platforms should ever use this output type */ |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 5718 | WARN_ON_ONCE(!HAS_DDI(dev_priv)); |
Ville Syrjälä | cca0502 | 2016-06-22 21:57:06 +0300 | [diff] [blame] | 5719 | case INTEL_OUTPUT_DP: |
Imre Deak | 319be8a | 2014-03-04 19:22:57 +0200 | [diff] [blame] | 5720 | case INTEL_OUTPUT_HDMI: |
| 5721 | case INTEL_OUTPUT_EDP: |
| 5722 | intel_dig_port = enc_to_dig_port(&intel_encoder->base); |
Dave Airlie | d05410f | 2014-06-05 13:22:59 +1000 | [diff] [blame] | 5723 | return port_to_power_domain(intel_dig_port->port); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 5724 | case INTEL_OUTPUT_DP_MST: |
| 5725 | intel_dig_port = enc_to_mst(&intel_encoder->base)->primary; |
| 5726 | return port_to_power_domain(intel_dig_port->port); |
Imre Deak | 319be8a | 2014-03-04 19:22:57 +0200 | [diff] [blame] | 5727 | case INTEL_OUTPUT_ANALOG: |
| 5728 | return POWER_DOMAIN_PORT_CRT; |
| 5729 | case INTEL_OUTPUT_DSI: |
| 5730 | return POWER_DOMAIN_PORT_DSI; |
| 5731 | default: |
| 5732 | return POWER_DOMAIN_PORT_OTHER; |
| 5733 | } |
| 5734 | } |
| 5735 | |
Ville Syrjälä | 25f78f5 | 2015-11-16 15:01:04 +0100 | [diff] [blame] | 5736 | enum intel_display_power_domain |
| 5737 | intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder) |
| 5738 | { |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 5739 | struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev); |
Ville Syrjälä | 25f78f5 | 2015-11-16 15:01:04 +0100 | [diff] [blame] | 5740 | struct intel_digital_port *intel_dig_port; |
| 5741 | |
| 5742 | switch (intel_encoder->type) { |
| 5743 | case INTEL_OUTPUT_UNKNOWN: |
Imre Deak | 651174a | 2015-11-18 15:57:24 +0200 | [diff] [blame] | 5744 | case INTEL_OUTPUT_HDMI: |
| 5745 | /* |
| 5746 | * Only DDI platforms should ever use these output types. |
| 5747 | * We can get here after the HDMI detect code has already set |
| 5748 | * the type of the shared encoder. Since we can't be sure |
| 5749 | * what's the status of the given connectors, play safe and |
| 5750 | * run the DP detection too. |
| 5751 | */ |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 5752 | WARN_ON_ONCE(!HAS_DDI(dev_priv)); |
Ville Syrjälä | cca0502 | 2016-06-22 21:57:06 +0300 | [diff] [blame] | 5753 | case INTEL_OUTPUT_DP: |
Ville Syrjälä | 25f78f5 | 2015-11-16 15:01:04 +0100 | [diff] [blame] | 5754 | case INTEL_OUTPUT_EDP: |
| 5755 | intel_dig_port = enc_to_dig_port(&intel_encoder->base); |
| 5756 | return port_to_aux_power_domain(intel_dig_port->port); |
| 5757 | case INTEL_OUTPUT_DP_MST: |
| 5758 | intel_dig_port = enc_to_mst(&intel_encoder->base)->primary; |
| 5759 | return port_to_aux_power_domain(intel_dig_port->port); |
| 5760 | default: |
Imre Deak | b9fec16 | 2015-11-18 15:57:25 +0200 | [diff] [blame] | 5761 | MISSING_CASE(intel_encoder->type); |
Ville Syrjälä | 25f78f5 | 2015-11-16 15:01:04 +0100 | [diff] [blame] | 5762 | return POWER_DOMAIN_AUX_A; |
| 5763 | } |
| 5764 | } |
| 5765 | |
Maarten Lankhorst | 74bff5f | 2016-02-10 13:49:36 +0100 | [diff] [blame] | 5766 | static unsigned long get_crtc_power_domains(struct drm_crtc *crtc, |
| 5767 | struct intel_crtc_state *crtc_state) |
Imre Deak | 319be8a | 2014-03-04 19:22:57 +0200 | [diff] [blame] | 5768 | { |
| 5769 | struct drm_device *dev = crtc->dev; |
Maarten Lankhorst | 74bff5f | 2016-02-10 13:49:36 +0100 | [diff] [blame] | 5770 | struct drm_encoder *encoder; |
Imre Deak | 319be8a | 2014-03-04 19:22:57 +0200 | [diff] [blame] | 5771 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 5772 | enum pipe pipe = intel_crtc->pipe; |
Imre Deak | 77d22dc | 2014-03-05 16:20:52 +0200 | [diff] [blame] | 5773 | unsigned long mask; |
Maarten Lankhorst | 74bff5f | 2016-02-10 13:49:36 +0100 | [diff] [blame] | 5774 | enum transcoder transcoder = crtc_state->cpu_transcoder; |
Imre Deak | 77d22dc | 2014-03-05 16:20:52 +0200 | [diff] [blame] | 5775 | |
Maarten Lankhorst | 74bff5f | 2016-02-10 13:49:36 +0100 | [diff] [blame] | 5776 | if (!crtc_state->base.active) |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 5777 | return 0; |
| 5778 | |
Imre Deak | 77d22dc | 2014-03-05 16:20:52 +0200 | [diff] [blame] | 5779 | mask = BIT(POWER_DOMAIN_PIPE(pipe)); |
| 5780 | mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder)); |
Maarten Lankhorst | 74bff5f | 2016-02-10 13:49:36 +0100 | [diff] [blame] | 5781 | if (crtc_state->pch_pfit.enabled || |
| 5782 | crtc_state->pch_pfit.force_thru) |
Imre Deak | 77d22dc | 2014-03-05 16:20:52 +0200 | [diff] [blame] | 5783 | mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe)); |
| 5784 | |
Maarten Lankhorst | 74bff5f | 2016-02-10 13:49:36 +0100 | [diff] [blame] | 5785 | drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) { |
| 5786 | struct intel_encoder *intel_encoder = to_intel_encoder(encoder); |
| 5787 | |
Imre Deak | 319be8a | 2014-03-04 19:22:57 +0200 | [diff] [blame] | 5788 | mask |= BIT(intel_display_port_power_domain(intel_encoder)); |
Maarten Lankhorst | 74bff5f | 2016-02-10 13:49:36 +0100 | [diff] [blame] | 5789 | } |
Imre Deak | 319be8a | 2014-03-04 19:22:57 +0200 | [diff] [blame] | 5790 | |
Maarten Lankhorst | 15e7ec2 | 2016-03-14 09:27:54 +0100 | [diff] [blame] | 5791 | if (crtc_state->shared_dpll) |
| 5792 | mask |= BIT(POWER_DOMAIN_PLLS); |
| 5793 | |
Imre Deak | 77d22dc | 2014-03-05 16:20:52 +0200 | [diff] [blame] | 5794 | return mask; |
| 5795 | } |
| 5796 | |
Maarten Lankhorst | 74bff5f | 2016-02-10 13:49:36 +0100 | [diff] [blame] | 5797 | static unsigned long |
| 5798 | modeset_get_crtc_power_domains(struct drm_crtc *crtc, |
| 5799 | struct intel_crtc_state *crtc_state) |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 5800 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5801 | struct drm_i915_private *dev_priv = to_i915(crtc->dev); |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 5802 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 5803 | enum intel_display_power_domain domain; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 5804 | unsigned long domains, new_domains, old_domains; |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 5805 | |
| 5806 | old_domains = intel_crtc->enabled_power_domains; |
Maarten Lankhorst | 74bff5f | 2016-02-10 13:49:36 +0100 | [diff] [blame] | 5807 | intel_crtc->enabled_power_domains = new_domains = |
| 5808 | get_crtc_power_domains(crtc, crtc_state); |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 5809 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 5810 | domains = new_domains & ~old_domains; |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 5811 | |
| 5812 | for_each_power_domain(domain, domains) |
| 5813 | intel_display_power_get(dev_priv, domain); |
| 5814 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 5815 | return old_domains & ~new_domains; |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 5816 | } |
| 5817 | |
| 5818 | static void modeset_put_power_domains(struct drm_i915_private *dev_priv, |
| 5819 | unsigned long domains) |
| 5820 | { |
| 5821 | enum intel_display_power_domain domain; |
| 5822 | |
| 5823 | for_each_power_domain(domain, domains) |
| 5824 | intel_display_power_put(dev_priv, domain); |
| 5825 | } |
| 5826 | |
Mika Kahola | adafdc6 | 2015-08-18 14:36:59 +0300 | [diff] [blame] | 5827 | static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv) |
| 5828 | { |
| 5829 | int max_cdclk_freq = dev_priv->max_cdclk_freq; |
| 5830 | |
| 5831 | if (INTEL_INFO(dev_priv)->gen >= 9 || |
| 5832 | IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
| 5833 | return max_cdclk_freq; |
| 5834 | else if (IS_CHERRYVIEW(dev_priv)) |
| 5835 | return max_cdclk_freq*95/100; |
| 5836 | else if (INTEL_INFO(dev_priv)->gen < 4) |
| 5837 | return 2*max_cdclk_freq*90/100; |
| 5838 | else |
| 5839 | return max_cdclk_freq*90/100; |
| 5840 | } |
| 5841 | |
Ville Syrjälä | b204535 | 2016-05-13 23:41:27 +0300 | [diff] [blame] | 5842 | static int skl_calc_cdclk(int max_pixclk, int vco); |
| 5843 | |
Damien Lespiau | 560a7ae | 2015-06-04 18:21:33 +0100 | [diff] [blame] | 5844 | static void intel_update_max_cdclk(struct drm_device *dev) |
| 5845 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5846 | struct drm_i915_private *dev_priv = to_i915(dev); |
Damien Lespiau | 560a7ae | 2015-06-04 18:21:33 +0100 | [diff] [blame] | 5847 | |
Tvrtko Ursulin | 0853723 | 2016-10-13 11:03:02 +0100 | [diff] [blame] | 5848 | if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) { |
Damien Lespiau | 560a7ae | 2015-06-04 18:21:33 +0100 | [diff] [blame] | 5849 | u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK; |
Ville Syrjälä | b204535 | 2016-05-13 23:41:27 +0300 | [diff] [blame] | 5850 | int max_cdclk, vco; |
Damien Lespiau | 560a7ae | 2015-06-04 18:21:33 +0100 | [diff] [blame] | 5851 | |
Ville Syrjälä | b204535 | 2016-05-13 23:41:27 +0300 | [diff] [blame] | 5852 | vco = dev_priv->skl_preferred_vco_freq; |
Ville Syrjälä | 63911d7 | 2016-05-13 23:41:32 +0300 | [diff] [blame] | 5853 | WARN_ON(vco != 8100000 && vco != 8640000); |
Ville Syrjälä | b204535 | 2016-05-13 23:41:27 +0300 | [diff] [blame] | 5854 | |
| 5855 | /* |
| 5856 | * Use the lower (vco 8640) cdclk values as a |
| 5857 | * first guess. skl_calc_cdclk() will correct it |
| 5858 | * if the preferred vco is 8100 instead. |
| 5859 | */ |
Damien Lespiau | 560a7ae | 2015-06-04 18:21:33 +0100 | [diff] [blame] | 5860 | if (limit == SKL_DFSM_CDCLK_LIMIT_675) |
Ville Syrjälä | 487ed2e | 2016-05-13 23:41:31 +0300 | [diff] [blame] | 5861 | max_cdclk = 617143; |
Damien Lespiau | 560a7ae | 2015-06-04 18:21:33 +0100 | [diff] [blame] | 5862 | else if (limit == SKL_DFSM_CDCLK_LIMIT_540) |
Ville Syrjälä | b204535 | 2016-05-13 23:41:27 +0300 | [diff] [blame] | 5863 | max_cdclk = 540000; |
Damien Lespiau | 560a7ae | 2015-06-04 18:21:33 +0100 | [diff] [blame] | 5864 | else if (limit == SKL_DFSM_CDCLK_LIMIT_450) |
Ville Syrjälä | b204535 | 2016-05-13 23:41:27 +0300 | [diff] [blame] | 5865 | max_cdclk = 432000; |
Damien Lespiau | 560a7ae | 2015-06-04 18:21:33 +0100 | [diff] [blame] | 5866 | else |
Ville Syrjälä | 487ed2e | 2016-05-13 23:41:31 +0300 | [diff] [blame] | 5867 | max_cdclk = 308571; |
Ville Syrjälä | b204535 | 2016-05-13 23:41:27 +0300 | [diff] [blame] | 5868 | |
| 5869 | dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco); |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 5870 | } else if (IS_BROXTON(dev_priv)) { |
Matt Roper | 281c114 | 2016-04-05 14:37:19 -0700 | [diff] [blame] | 5871 | dev_priv->max_cdclk_freq = 624000; |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 5872 | } else if (IS_BROADWELL(dev_priv)) { |
Damien Lespiau | 560a7ae | 2015-06-04 18:21:33 +0100 | [diff] [blame] | 5873 | /* |
| 5874 | * FIXME with extra cooling we can allow |
| 5875 | * 540 MHz for ULX and 675 Mhz for ULT. |
| 5876 | * How can we know if extra cooling is |
| 5877 | * available? PCI ID, VTB, something else? |
| 5878 | */ |
| 5879 | if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT) |
| 5880 | dev_priv->max_cdclk_freq = 450000; |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 5881 | else if (IS_BDW_ULX(dev_priv)) |
Damien Lespiau | 560a7ae | 2015-06-04 18:21:33 +0100 | [diff] [blame] | 5882 | dev_priv->max_cdclk_freq = 450000; |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 5883 | else if (IS_BDW_ULT(dev_priv)) |
Damien Lespiau | 560a7ae | 2015-06-04 18:21:33 +0100 | [diff] [blame] | 5884 | dev_priv->max_cdclk_freq = 540000; |
| 5885 | else |
| 5886 | dev_priv->max_cdclk_freq = 675000; |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 5887 | } else if (IS_CHERRYVIEW(dev_priv)) { |
Mika Kahola | 0904dea | 2015-06-12 10:11:32 +0300 | [diff] [blame] | 5888 | dev_priv->max_cdclk_freq = 320000; |
Tvrtko Ursulin | 11a914c | 2016-10-13 11:03:08 +0100 | [diff] [blame] | 5889 | } else if (IS_VALLEYVIEW(dev_priv)) { |
Damien Lespiau | 560a7ae | 2015-06-04 18:21:33 +0100 | [diff] [blame] | 5890 | dev_priv->max_cdclk_freq = 400000; |
| 5891 | } else { |
| 5892 | /* otherwise assume cdclk is fixed */ |
| 5893 | dev_priv->max_cdclk_freq = dev_priv->cdclk_freq; |
| 5894 | } |
| 5895 | |
Mika Kahola | adafdc6 | 2015-08-18 14:36:59 +0300 | [diff] [blame] | 5896 | dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv); |
| 5897 | |
Damien Lespiau | 560a7ae | 2015-06-04 18:21:33 +0100 | [diff] [blame] | 5898 | DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n", |
| 5899 | dev_priv->max_cdclk_freq); |
Mika Kahola | adafdc6 | 2015-08-18 14:36:59 +0300 | [diff] [blame] | 5900 | |
| 5901 | DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n", |
| 5902 | dev_priv->max_dotclk_freq); |
Damien Lespiau | 560a7ae | 2015-06-04 18:21:33 +0100 | [diff] [blame] | 5903 | } |
| 5904 | |
| 5905 | static void intel_update_cdclk(struct drm_device *dev) |
| 5906 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5907 | struct drm_i915_private *dev_priv = to_i915(dev); |
Damien Lespiau | 560a7ae | 2015-06-04 18:21:33 +0100 | [diff] [blame] | 5908 | |
| 5909 | dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev); |
Ville Syrjälä | 2f2a121 | 2016-05-13 23:41:25 +0300 | [diff] [blame] | 5910 | |
Ville Syrjälä | 83d7c81 | 2016-05-13 23:41:35 +0300 | [diff] [blame] | 5911 | if (INTEL_GEN(dev_priv) >= 9) |
Ville Syrjälä | 709e05c | 2016-05-13 23:41:33 +0300 | [diff] [blame] | 5912 | DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n", |
| 5913 | dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco, |
| 5914 | dev_priv->cdclk_pll.ref); |
Ville Syrjälä | 2f2a121 | 2016-05-13 23:41:25 +0300 | [diff] [blame] | 5915 | else |
| 5916 | DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n", |
| 5917 | dev_priv->cdclk_freq); |
Damien Lespiau | 560a7ae | 2015-06-04 18:21:33 +0100 | [diff] [blame] | 5918 | |
| 5919 | /* |
Ville Syrjälä | b5d99ff | 2016-04-26 19:46:34 +0300 | [diff] [blame] | 5920 | * 9:0 CMBUS [sic] CDCLK frequency (cdfreq): |
| 5921 | * Programmng [sic] note: bit[9:2] should be programmed to the number |
| 5922 | * of cdclk that generates 4MHz reference clock freq which is used to |
| 5923 | * generate GMBus clock. This will vary with the cdclk freq. |
Damien Lespiau | 560a7ae | 2015-06-04 18:21:33 +0100 | [diff] [blame] | 5924 | */ |
Ville Syrjälä | b5d99ff | 2016-04-26 19:46:34 +0300 | [diff] [blame] | 5925 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
Damien Lespiau | 560a7ae | 2015-06-04 18:21:33 +0100 | [diff] [blame] | 5926 | I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000)); |
Damien Lespiau | 560a7ae | 2015-06-04 18:21:33 +0100 | [diff] [blame] | 5927 | } |
| 5928 | |
Ville Syrjälä | 92891e4 | 2016-05-11 22:44:45 +0300 | [diff] [blame] | 5929 | /* convert from kHz to .1 fixpoint MHz with -1MHz offset */ |
| 5930 | static int skl_cdclk_decimal(int cdclk) |
| 5931 | { |
| 5932 | return DIV_ROUND_CLOSEST(cdclk - 1000, 500); |
| 5933 | } |
| 5934 | |
Ville Syrjälä | 5f199df | 2016-05-13 23:41:38 +0300 | [diff] [blame] | 5935 | static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk) |
| 5936 | { |
| 5937 | int ratio; |
| 5938 | |
| 5939 | if (cdclk == dev_priv->cdclk_pll.ref) |
| 5940 | return 0; |
| 5941 | |
| 5942 | switch (cdclk) { |
| 5943 | default: |
| 5944 | MISSING_CASE(cdclk); |
| 5945 | case 144000: |
| 5946 | case 288000: |
| 5947 | case 384000: |
| 5948 | case 576000: |
| 5949 | ratio = 60; |
| 5950 | break; |
| 5951 | case 624000: |
| 5952 | ratio = 65; |
| 5953 | break; |
| 5954 | } |
| 5955 | |
| 5956 | return dev_priv->cdclk_pll.ref * ratio; |
| 5957 | } |
| 5958 | |
Ville Syrjälä | 2b73001 | 2016-05-13 23:41:34 +0300 | [diff] [blame] | 5959 | static void bxt_de_pll_disable(struct drm_i915_private *dev_priv) |
| 5960 | { |
| 5961 | I915_WRITE(BXT_DE_PLL_ENABLE, 0); |
| 5962 | |
| 5963 | /* Timeout 200us */ |
Chris Wilson | 95cac28 | 2016-06-30 15:33:03 +0100 | [diff] [blame] | 5964 | if (intel_wait_for_register(dev_priv, |
| 5965 | BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0, |
| 5966 | 1)) |
Ville Syrjälä | 2b73001 | 2016-05-13 23:41:34 +0300 | [diff] [blame] | 5967 | DRM_ERROR("timeout waiting for DE PLL unlock\n"); |
Ville Syrjälä | 83d7c81 | 2016-05-13 23:41:35 +0300 | [diff] [blame] | 5968 | |
| 5969 | dev_priv->cdclk_pll.vco = 0; |
Ville Syrjälä | 2b73001 | 2016-05-13 23:41:34 +0300 | [diff] [blame] | 5970 | } |
| 5971 | |
Ville Syrjälä | 5f199df | 2016-05-13 23:41:38 +0300 | [diff] [blame] | 5972 | static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco) |
Ville Syrjälä | 2b73001 | 2016-05-13 23:41:34 +0300 | [diff] [blame] | 5973 | { |
Ville Syrjälä | 5f199df | 2016-05-13 23:41:38 +0300 | [diff] [blame] | 5974 | int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref); |
Ville Syrjälä | 2b73001 | 2016-05-13 23:41:34 +0300 | [diff] [blame] | 5975 | u32 val; |
| 5976 | |
| 5977 | val = I915_READ(BXT_DE_PLL_CTL); |
| 5978 | val &= ~BXT_DE_PLL_RATIO_MASK; |
Ville Syrjälä | 5f199df | 2016-05-13 23:41:38 +0300 | [diff] [blame] | 5979 | val |= BXT_DE_PLL_RATIO(ratio); |
Ville Syrjälä | 2b73001 | 2016-05-13 23:41:34 +0300 | [diff] [blame] | 5980 | I915_WRITE(BXT_DE_PLL_CTL, val); |
| 5981 | |
| 5982 | I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE); |
| 5983 | |
| 5984 | /* Timeout 200us */ |
Chris Wilson | e084e1b | 2016-06-30 15:33:04 +0100 | [diff] [blame] | 5985 | if (intel_wait_for_register(dev_priv, |
| 5986 | BXT_DE_PLL_ENABLE, |
| 5987 | BXT_DE_PLL_LOCK, |
| 5988 | BXT_DE_PLL_LOCK, |
| 5989 | 1)) |
Ville Syrjälä | 2b73001 | 2016-05-13 23:41:34 +0300 | [diff] [blame] | 5990 | DRM_ERROR("timeout waiting for DE PLL lock\n"); |
Ville Syrjälä | 83d7c81 | 2016-05-13 23:41:35 +0300 | [diff] [blame] | 5991 | |
Ville Syrjälä | 5f199df | 2016-05-13 23:41:38 +0300 | [diff] [blame] | 5992 | dev_priv->cdclk_pll.vco = vco; |
Ville Syrjälä | 2b73001 | 2016-05-13 23:41:34 +0300 | [diff] [blame] | 5993 | } |
| 5994 | |
Imre Deak | 324513c | 2016-06-13 16:44:36 +0300 | [diff] [blame] | 5995 | static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk) |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 5996 | { |
Ville Syrjälä | 5f199df | 2016-05-13 23:41:38 +0300 | [diff] [blame] | 5997 | u32 val, divider; |
| 5998 | int vco, ret; |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 5999 | |
Ville Syrjälä | 5f199df | 2016-05-13 23:41:38 +0300 | [diff] [blame] | 6000 | vco = bxt_de_pll_vco(dev_priv, cdclk); |
| 6001 | |
| 6002 | DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco); |
| 6003 | |
| 6004 | /* cdclk = vco / 2 / div{1,1.5,2,4} */ |
| 6005 | switch (DIV_ROUND_CLOSEST(vco, cdclk)) { |
| 6006 | case 8: |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6007 | divider = BXT_CDCLK_CD2X_DIV_SEL_4; |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6008 | break; |
Ville Syrjälä | 5f199df | 2016-05-13 23:41:38 +0300 | [diff] [blame] | 6009 | case 4: |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6010 | divider = BXT_CDCLK_CD2X_DIV_SEL_2; |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6011 | break; |
Ville Syrjälä | 5f199df | 2016-05-13 23:41:38 +0300 | [diff] [blame] | 6012 | case 3: |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6013 | divider = BXT_CDCLK_CD2X_DIV_SEL_1_5; |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6014 | break; |
Ville Syrjälä | 5f199df | 2016-05-13 23:41:38 +0300 | [diff] [blame] | 6015 | case 2: |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6016 | divider = BXT_CDCLK_CD2X_DIV_SEL_1; |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6017 | break; |
| 6018 | default: |
Ville Syrjälä | 5f199df | 2016-05-13 23:41:38 +0300 | [diff] [blame] | 6019 | WARN_ON(cdclk != dev_priv->cdclk_pll.ref); |
| 6020 | WARN_ON(vco != 0); |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6021 | |
Ville Syrjälä | 5f199df | 2016-05-13 23:41:38 +0300 | [diff] [blame] | 6022 | divider = BXT_CDCLK_CD2X_DIV_SEL_1; |
| 6023 | break; |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6024 | } |
| 6025 | |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6026 | /* Inform power controller of upcoming frequency change */ |
Ville Syrjälä | 5f199df | 2016-05-13 23:41:38 +0300 | [diff] [blame] | 6027 | mutex_lock(&dev_priv->rps.hw_lock); |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6028 | ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, |
| 6029 | 0x80000000); |
| 6030 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 6031 | |
| 6032 | if (ret) { |
| 6033 | DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n", |
Ville Syrjälä | 9ef5615 | 2016-05-11 22:44:49 +0300 | [diff] [blame] | 6034 | ret, cdclk); |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6035 | return; |
| 6036 | } |
| 6037 | |
Ville Syrjälä | 5f199df | 2016-05-13 23:41:38 +0300 | [diff] [blame] | 6038 | if (dev_priv->cdclk_pll.vco != 0 && |
| 6039 | dev_priv->cdclk_pll.vco != vco) |
Ville Syrjälä | 2b73001 | 2016-05-13 23:41:34 +0300 | [diff] [blame] | 6040 | bxt_de_pll_disable(dev_priv); |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6041 | |
Ville Syrjälä | 5f199df | 2016-05-13 23:41:38 +0300 | [diff] [blame] | 6042 | if (dev_priv->cdclk_pll.vco != vco) |
| 6043 | bxt_de_pll_enable(dev_priv, vco); |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6044 | |
Ville Syrjälä | 5f199df | 2016-05-13 23:41:38 +0300 | [diff] [blame] | 6045 | val = divider | skl_cdclk_decimal(cdclk); |
| 6046 | /* |
| 6047 | * FIXME if only the cd2x divider needs changing, it could be done |
| 6048 | * without shutting off the pipe (if only one pipe is active). |
| 6049 | */ |
| 6050 | val |= BXT_CDCLK_CD2X_PIPE_NONE; |
| 6051 | /* |
| 6052 | * Disable SSA Precharge when CD clock frequency < 500 MHz, |
| 6053 | * enable otherwise. |
| 6054 | */ |
| 6055 | if (cdclk >= 500000) |
| 6056 | val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE; |
| 6057 | I915_WRITE(CDCLK_CTL, val); |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6058 | |
| 6059 | mutex_lock(&dev_priv->rps.hw_lock); |
| 6060 | ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, |
Ville Syrjälä | 9ef5615 | 2016-05-11 22:44:49 +0300 | [diff] [blame] | 6061 | DIV_ROUND_UP(cdclk, 25000)); |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6062 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 6063 | |
| 6064 | if (ret) { |
| 6065 | DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n", |
Ville Syrjälä | 9ef5615 | 2016-05-11 22:44:49 +0300 | [diff] [blame] | 6066 | ret, cdclk); |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6067 | return; |
| 6068 | } |
| 6069 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 6070 | intel_update_cdclk(&dev_priv->drm); |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6071 | } |
| 6072 | |
Imre Deak | d66a219 | 2016-05-24 15:38:33 +0300 | [diff] [blame] | 6073 | static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv) |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6074 | { |
Imre Deak | d66a219 | 2016-05-24 15:38:33 +0300 | [diff] [blame] | 6075 | u32 cdctl, expected; |
| 6076 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 6077 | intel_update_cdclk(&dev_priv->drm); |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6078 | |
Imre Deak | d66a219 | 2016-05-24 15:38:33 +0300 | [diff] [blame] | 6079 | if (dev_priv->cdclk_pll.vco == 0 || |
| 6080 | dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref) |
| 6081 | goto sanitize; |
| 6082 | |
| 6083 | /* DPLL okay; verify the cdclock |
| 6084 | * |
| 6085 | * Some BIOS versions leave an incorrect decimal frequency value and |
| 6086 | * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4, |
| 6087 | * so sanitize this register. |
| 6088 | */ |
| 6089 | cdctl = I915_READ(CDCLK_CTL); |
| 6090 | /* |
| 6091 | * Let's ignore the pipe field, since BIOS could have configured the |
| 6092 | * dividers both synching to an active pipe, or asynchronously |
| 6093 | * (PIPE_NONE). |
| 6094 | */ |
| 6095 | cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE; |
| 6096 | |
| 6097 | expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) | |
| 6098 | skl_cdclk_decimal(dev_priv->cdclk_freq); |
| 6099 | /* |
| 6100 | * Disable SSA Precharge when CD clock frequency < 500 MHz, |
| 6101 | * enable otherwise. |
| 6102 | */ |
| 6103 | if (dev_priv->cdclk_freq >= 500000) |
| 6104 | expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE; |
| 6105 | |
| 6106 | if (cdctl == expected) |
| 6107 | /* All well; nothing to sanitize */ |
| 6108 | return; |
| 6109 | |
| 6110 | sanitize: |
| 6111 | DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n"); |
| 6112 | |
| 6113 | /* force cdclk programming */ |
| 6114 | dev_priv->cdclk_freq = 0; |
| 6115 | |
| 6116 | /* force full PLL disable + enable */ |
| 6117 | dev_priv->cdclk_pll.vco = -1; |
| 6118 | } |
| 6119 | |
Imre Deak | 324513c | 2016-06-13 16:44:36 +0300 | [diff] [blame] | 6120 | void bxt_init_cdclk(struct drm_i915_private *dev_priv) |
Imre Deak | d66a219 | 2016-05-24 15:38:33 +0300 | [diff] [blame] | 6121 | { |
| 6122 | bxt_sanitize_cdclk(dev_priv); |
| 6123 | |
| 6124 | if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) |
Ville Syrjälä | 089c6fd | 2016-05-13 23:41:36 +0300 | [diff] [blame] | 6125 | return; |
Imre Deak | c2e001e | 2016-04-01 16:02:43 +0300 | [diff] [blame] | 6126 | |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6127 | /* |
| 6128 | * FIXME: |
| 6129 | * - The initial CDCLK needs to be read from VBT. |
| 6130 | * Need to make this change after VBT has changes for BXT. |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6131 | */ |
Imre Deak | 324513c | 2016-06-13 16:44:36 +0300 | [diff] [blame] | 6132 | bxt_set_cdclk(dev_priv, bxt_calc_cdclk(0)); |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6133 | } |
| 6134 | |
Imre Deak | 324513c | 2016-06-13 16:44:36 +0300 | [diff] [blame] | 6135 | void bxt_uninit_cdclk(struct drm_i915_private *dev_priv) |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6136 | { |
Imre Deak | 324513c | 2016-06-13 16:44:36 +0300 | [diff] [blame] | 6137 | bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref); |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6138 | } |
| 6139 | |
Ville Syrjälä | a8ca493 | 2016-05-13 23:41:23 +0300 | [diff] [blame] | 6140 | static int skl_calc_cdclk(int max_pixclk, int vco) |
| 6141 | { |
Ville Syrjälä | 63911d7 | 2016-05-13 23:41:32 +0300 | [diff] [blame] | 6142 | if (vco == 8640000) { |
Ville Syrjälä | a8ca493 | 2016-05-13 23:41:23 +0300 | [diff] [blame] | 6143 | if (max_pixclk > 540000) |
Ville Syrjälä | 487ed2e | 2016-05-13 23:41:31 +0300 | [diff] [blame] | 6144 | return 617143; |
Ville Syrjälä | a8ca493 | 2016-05-13 23:41:23 +0300 | [diff] [blame] | 6145 | else if (max_pixclk > 432000) |
| 6146 | return 540000; |
Ville Syrjälä | 487ed2e | 2016-05-13 23:41:31 +0300 | [diff] [blame] | 6147 | else if (max_pixclk > 308571) |
Ville Syrjälä | a8ca493 | 2016-05-13 23:41:23 +0300 | [diff] [blame] | 6148 | return 432000; |
| 6149 | else |
Ville Syrjälä | 487ed2e | 2016-05-13 23:41:31 +0300 | [diff] [blame] | 6150 | return 308571; |
Ville Syrjälä | a8ca493 | 2016-05-13 23:41:23 +0300 | [diff] [blame] | 6151 | } else { |
Ville Syrjälä | a8ca493 | 2016-05-13 23:41:23 +0300 | [diff] [blame] | 6152 | if (max_pixclk > 540000) |
| 6153 | return 675000; |
| 6154 | else if (max_pixclk > 450000) |
| 6155 | return 540000; |
| 6156 | else if (max_pixclk > 337500) |
| 6157 | return 450000; |
| 6158 | else |
| 6159 | return 337500; |
| 6160 | } |
| 6161 | } |
| 6162 | |
Ville Syrjälä | ea61791 | 2016-05-13 23:41:24 +0300 | [diff] [blame] | 6163 | static void |
| 6164 | skl_dpll0_update(struct drm_i915_private *dev_priv) |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 6165 | { |
Ville Syrjälä | ea61791 | 2016-05-13 23:41:24 +0300 | [diff] [blame] | 6166 | u32 val; |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 6167 | |
Ville Syrjälä | 709e05c | 2016-05-13 23:41:33 +0300 | [diff] [blame] | 6168 | dev_priv->cdclk_pll.ref = 24000; |
Imre Deak | 1c3f770 | 2016-05-24 15:38:32 +0300 | [diff] [blame] | 6169 | dev_priv->cdclk_pll.vco = 0; |
Ville Syrjälä | 709e05c | 2016-05-13 23:41:33 +0300 | [diff] [blame] | 6170 | |
Ville Syrjälä | ea61791 | 2016-05-13 23:41:24 +0300 | [diff] [blame] | 6171 | val = I915_READ(LCPLL1_CTL); |
Imre Deak | 1c3f770 | 2016-05-24 15:38:32 +0300 | [diff] [blame] | 6172 | if ((val & LCPLL_PLL_ENABLE) == 0) |
Ville Syrjälä | ea61791 | 2016-05-13 23:41:24 +0300 | [diff] [blame] | 6173 | return; |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 6174 | |
Imre Deak | 1c3f770 | 2016-05-24 15:38:32 +0300 | [diff] [blame] | 6175 | if (WARN_ON((val & LCPLL_PLL_LOCK) == 0)) |
| 6176 | return; |
Ville Syrjälä | 9f7eb31 | 2016-05-13 23:41:29 +0300 | [diff] [blame] | 6177 | |
Ville Syrjälä | ea61791 | 2016-05-13 23:41:24 +0300 | [diff] [blame] | 6178 | val = I915_READ(DPLL_CTRL1); |
| 6179 | |
Imre Deak | 1c3f770 | 2016-05-24 15:38:32 +0300 | [diff] [blame] | 6180 | if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | |
| 6181 | DPLL_CTRL1_SSC(SKL_DPLL0) | |
| 6182 | DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) != |
| 6183 | DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) |
| 6184 | return; |
Ville Syrjälä | 9f7eb31 | 2016-05-13 23:41:29 +0300 | [diff] [blame] | 6185 | |
Ville Syrjälä | ea61791 | 2016-05-13 23:41:24 +0300 | [diff] [blame] | 6186 | switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) { |
| 6187 | case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0): |
| 6188 | case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0): |
| 6189 | case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0): |
| 6190 | case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0): |
Ville Syrjälä | 63911d7 | 2016-05-13 23:41:32 +0300 | [diff] [blame] | 6191 | dev_priv->cdclk_pll.vco = 8100000; |
Ville Syrjälä | ea61791 | 2016-05-13 23:41:24 +0300 | [diff] [blame] | 6192 | break; |
| 6193 | case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0): |
| 6194 | case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0): |
Ville Syrjälä | 63911d7 | 2016-05-13 23:41:32 +0300 | [diff] [blame] | 6195 | dev_priv->cdclk_pll.vco = 8640000; |
Ville Syrjälä | ea61791 | 2016-05-13 23:41:24 +0300 | [diff] [blame] | 6196 | break; |
| 6197 | default: |
| 6198 | MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)); |
Ville Syrjälä | ea61791 | 2016-05-13 23:41:24 +0300 | [diff] [blame] | 6199 | break; |
| 6200 | } |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 6201 | } |
| 6202 | |
Ville Syrjälä | b204535 | 2016-05-13 23:41:27 +0300 | [diff] [blame] | 6203 | void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco) |
| 6204 | { |
| 6205 | bool changed = dev_priv->skl_preferred_vco_freq != vco; |
| 6206 | |
| 6207 | dev_priv->skl_preferred_vco_freq = vco; |
| 6208 | |
| 6209 | if (changed) |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 6210 | intel_update_max_cdclk(&dev_priv->drm); |
Ville Syrjälä | b204535 | 2016-05-13 23:41:27 +0300 | [diff] [blame] | 6211 | } |
| 6212 | |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 6213 | static void |
Ville Syrjälä | 3861fc6 | 2016-05-11 22:44:50 +0300 | [diff] [blame] | 6214 | skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco) |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 6215 | { |
Ville Syrjälä | a8ca493 | 2016-05-13 23:41:23 +0300 | [diff] [blame] | 6216 | int min_cdclk = skl_calc_cdclk(0, vco); |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 6217 | u32 val; |
| 6218 | |
Ville Syrjälä | 63911d7 | 2016-05-13 23:41:32 +0300 | [diff] [blame] | 6219 | WARN_ON(vco != 8100000 && vco != 8640000); |
Ville Syrjälä | b204535 | 2016-05-13 23:41:27 +0300 | [diff] [blame] | 6220 | |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 6221 | /* select the minimum CDCLK before enabling DPLL 0 */ |
Ville Syrjälä | 9ef5615 | 2016-05-11 22:44:49 +0300 | [diff] [blame] | 6222 | val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk); |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 6223 | I915_WRITE(CDCLK_CTL, val); |
| 6224 | POSTING_READ(CDCLK_CTL); |
| 6225 | |
| 6226 | /* |
| 6227 | * We always enable DPLL0 with the lowest link rate possible, but still |
| 6228 | * taking into account the VCO required to operate the eDP panel at the |
| 6229 | * desired frequency. The usual DP link rates operate with a VCO of |
| 6230 | * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640. |
| 6231 | * The modeset code is responsible for the selection of the exact link |
| 6232 | * rate later on, with the constraint of choosing a frequency that |
Ville Syrjälä | a8ca493 | 2016-05-13 23:41:23 +0300 | [diff] [blame] | 6233 | * works with vco. |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 6234 | */ |
| 6235 | val = I915_READ(DPLL_CTRL1); |
| 6236 | |
| 6237 | val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) | |
| 6238 | DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)); |
| 6239 | val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0); |
Ville Syrjälä | 63911d7 | 2016-05-13 23:41:32 +0300 | [diff] [blame] | 6240 | if (vco == 8640000) |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 6241 | val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, |
| 6242 | SKL_DPLL0); |
| 6243 | else |
| 6244 | val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, |
| 6245 | SKL_DPLL0); |
| 6246 | |
| 6247 | I915_WRITE(DPLL_CTRL1, val); |
| 6248 | POSTING_READ(DPLL_CTRL1); |
| 6249 | |
| 6250 | I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE); |
| 6251 | |
Chris Wilson | e24ca05 | 2016-06-30 15:33:05 +0100 | [diff] [blame] | 6252 | if (intel_wait_for_register(dev_priv, |
| 6253 | LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK, |
| 6254 | 5)) |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 6255 | DRM_ERROR("DPLL0 not locked\n"); |
Ville Syrjälä | 1cd593e | 2016-05-13 23:41:26 +0300 | [diff] [blame] | 6256 | |
Ville Syrjälä | 63911d7 | 2016-05-13 23:41:32 +0300 | [diff] [blame] | 6257 | dev_priv->cdclk_pll.vco = vco; |
Ville Syrjälä | b204535 | 2016-05-13 23:41:27 +0300 | [diff] [blame] | 6258 | |
| 6259 | /* We'll want to keep using the current vco from now on. */ |
| 6260 | skl_set_preferred_cdclk_vco(dev_priv, vco); |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 6261 | } |
| 6262 | |
Ville Syrjälä | 430e05d | 2016-05-11 22:44:47 +0300 | [diff] [blame] | 6263 | static void |
| 6264 | skl_dpll0_disable(struct drm_i915_private *dev_priv) |
| 6265 | { |
| 6266 | I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE); |
Chris Wilson | 8ad32a05 | 2016-06-30 15:33:06 +0100 | [diff] [blame] | 6267 | if (intel_wait_for_register(dev_priv, |
| 6268 | LCPLL1_CTL, LCPLL_PLL_LOCK, 0, |
| 6269 | 1)) |
Ville Syrjälä | 430e05d | 2016-05-11 22:44:47 +0300 | [diff] [blame] | 6270 | DRM_ERROR("Couldn't disable DPLL0\n"); |
Ville Syrjälä | 1cd593e | 2016-05-13 23:41:26 +0300 | [diff] [blame] | 6271 | |
Ville Syrjälä | 63911d7 | 2016-05-13 23:41:32 +0300 | [diff] [blame] | 6272 | dev_priv->cdclk_pll.vco = 0; |
Ville Syrjälä | 430e05d | 2016-05-11 22:44:47 +0300 | [diff] [blame] | 6273 | } |
| 6274 | |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 6275 | static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv) |
| 6276 | { |
| 6277 | int ret; |
| 6278 | u32 val; |
| 6279 | |
| 6280 | /* inform PCU we want to change CDCLK */ |
| 6281 | val = SKL_CDCLK_PREPARE_FOR_CHANGE; |
| 6282 | mutex_lock(&dev_priv->rps.hw_lock); |
| 6283 | ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val); |
| 6284 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 6285 | |
| 6286 | return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE); |
| 6287 | } |
| 6288 | |
| 6289 | static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv) |
| 6290 | { |
Ville Syrjälä | 848496e | 2016-07-13 16:32:03 +0300 | [diff] [blame] | 6291 | return _wait_for(skl_cdclk_pcu_ready(dev_priv), 3000, 10) == 0; |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 6292 | } |
| 6293 | |
Ville Syrjälä | 1cd593e | 2016-05-13 23:41:26 +0300 | [diff] [blame] | 6294 | static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco) |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 6295 | { |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 6296 | struct drm_device *dev = &dev_priv->drm; |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 6297 | u32 freq_select, pcu_ack; |
| 6298 | |
Ville Syrjälä | 1cd593e | 2016-05-13 23:41:26 +0300 | [diff] [blame] | 6299 | WARN_ON((cdclk == 24000) != (vco == 0)); |
| 6300 | |
Ville Syrjälä | 63911d7 | 2016-05-13 23:41:32 +0300 | [diff] [blame] | 6301 | DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco); |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 6302 | |
| 6303 | if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) { |
| 6304 | DRM_ERROR("failed to inform PCU about cdclk change\n"); |
| 6305 | return; |
| 6306 | } |
| 6307 | |
| 6308 | /* set CDCLK_CTL */ |
Ville Syrjälä | 9ef5615 | 2016-05-11 22:44:49 +0300 | [diff] [blame] | 6309 | switch (cdclk) { |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 6310 | case 450000: |
| 6311 | case 432000: |
| 6312 | freq_select = CDCLK_FREQ_450_432; |
| 6313 | pcu_ack = 1; |
| 6314 | break; |
| 6315 | case 540000: |
| 6316 | freq_select = CDCLK_FREQ_540; |
| 6317 | pcu_ack = 2; |
| 6318 | break; |
Ville Syrjälä | 487ed2e | 2016-05-13 23:41:31 +0300 | [diff] [blame] | 6319 | case 308571: |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 6320 | case 337500: |
| 6321 | default: |
| 6322 | freq_select = CDCLK_FREQ_337_308; |
| 6323 | pcu_ack = 0; |
| 6324 | break; |
Ville Syrjälä | 487ed2e | 2016-05-13 23:41:31 +0300 | [diff] [blame] | 6325 | case 617143: |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 6326 | case 675000: |
| 6327 | freq_select = CDCLK_FREQ_675_617; |
| 6328 | pcu_ack = 3; |
| 6329 | break; |
| 6330 | } |
| 6331 | |
Ville Syrjälä | 63911d7 | 2016-05-13 23:41:32 +0300 | [diff] [blame] | 6332 | if (dev_priv->cdclk_pll.vco != 0 && |
| 6333 | dev_priv->cdclk_pll.vco != vco) |
Ville Syrjälä | 1cd593e | 2016-05-13 23:41:26 +0300 | [diff] [blame] | 6334 | skl_dpll0_disable(dev_priv); |
| 6335 | |
Ville Syrjälä | 63911d7 | 2016-05-13 23:41:32 +0300 | [diff] [blame] | 6336 | if (dev_priv->cdclk_pll.vco != vco) |
Ville Syrjälä | 1cd593e | 2016-05-13 23:41:26 +0300 | [diff] [blame] | 6337 | skl_dpll0_enable(dev_priv, vco); |
| 6338 | |
Ville Syrjälä | 9ef5615 | 2016-05-11 22:44:49 +0300 | [diff] [blame] | 6339 | I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk)); |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 6340 | POSTING_READ(CDCLK_CTL); |
| 6341 | |
| 6342 | /* inform PCU of the change */ |
| 6343 | mutex_lock(&dev_priv->rps.hw_lock); |
| 6344 | sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack); |
| 6345 | mutex_unlock(&dev_priv->rps.hw_lock); |
Damien Lespiau | 560a7ae | 2015-06-04 18:21:33 +0100 | [diff] [blame] | 6346 | |
| 6347 | intel_update_cdclk(dev); |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 6348 | } |
| 6349 | |
Ville Syrjälä | 9f7eb31 | 2016-05-13 23:41:29 +0300 | [diff] [blame] | 6350 | static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv); |
| 6351 | |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 6352 | void skl_uninit_cdclk(struct drm_i915_private *dev_priv) |
| 6353 | { |
Ville Syrjälä | 709e05c | 2016-05-13 23:41:33 +0300 | [diff] [blame] | 6354 | skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0); |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 6355 | } |
| 6356 | |
| 6357 | void skl_init_cdclk(struct drm_i915_private *dev_priv) |
| 6358 | { |
Ville Syrjälä | 9f7eb31 | 2016-05-13 23:41:29 +0300 | [diff] [blame] | 6359 | int cdclk, vco; |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 6360 | |
Ville Syrjälä | 9f7eb31 | 2016-05-13 23:41:29 +0300 | [diff] [blame] | 6361 | skl_sanitize_cdclk(dev_priv); |
| 6362 | |
Ville Syrjälä | 63911d7 | 2016-05-13 23:41:32 +0300 | [diff] [blame] | 6363 | if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) { |
Ville Syrjälä | 9f7eb31 | 2016-05-13 23:41:29 +0300 | [diff] [blame] | 6364 | /* |
| 6365 | * Use the current vco as our initial |
| 6366 | * guess as to what the preferred vco is. |
| 6367 | */ |
| 6368 | if (dev_priv->skl_preferred_vco_freq == 0) |
| 6369 | skl_set_preferred_cdclk_vco(dev_priv, |
Ville Syrjälä | 63911d7 | 2016-05-13 23:41:32 +0300 | [diff] [blame] | 6370 | dev_priv->cdclk_pll.vco); |
Ville Syrjälä | 70c2c18 | 2016-05-13 23:41:30 +0300 | [diff] [blame] | 6371 | return; |
Ville Syrjälä | 1cd593e | 2016-05-13 23:41:26 +0300 | [diff] [blame] | 6372 | } |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 6373 | |
Ville Syrjälä | 70c2c18 | 2016-05-13 23:41:30 +0300 | [diff] [blame] | 6374 | vco = dev_priv->skl_preferred_vco_freq; |
| 6375 | if (vco == 0) |
Ville Syrjälä | 63911d7 | 2016-05-13 23:41:32 +0300 | [diff] [blame] | 6376 | vco = 8100000; |
Ville Syrjälä | 70c2c18 | 2016-05-13 23:41:30 +0300 | [diff] [blame] | 6377 | cdclk = skl_calc_cdclk(0, vco); |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 6378 | |
Ville Syrjälä | 70c2c18 | 2016-05-13 23:41:30 +0300 | [diff] [blame] | 6379 | skl_set_cdclk(dev_priv, cdclk, vco); |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 6380 | } |
| 6381 | |
Ville Syrjälä | 9f7eb31 | 2016-05-13 23:41:29 +0300 | [diff] [blame] | 6382 | static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv) |
Shobhit Kumar | c73666f | 2015-10-20 18:13:12 +0530 | [diff] [blame] | 6383 | { |
Ville Syrjälä | 0949249 | 2016-05-13 23:41:28 +0300 | [diff] [blame] | 6384 | uint32_t cdctl, expected; |
Shobhit Kumar | c73666f | 2015-10-20 18:13:12 +0530 | [diff] [blame] | 6385 | |
Shobhit Kumar | f1b391a | 2015-11-05 18:05:32 +0530 | [diff] [blame] | 6386 | /* |
| 6387 | * check if the pre-os intialized the display |
| 6388 | * There is SWF18 scratchpad register defined which is set by the |
| 6389 | * pre-os which can be used by the OS drivers to check the status |
| 6390 | */ |
| 6391 | if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0) |
| 6392 | goto sanitize; |
| 6393 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 6394 | intel_update_cdclk(&dev_priv->drm); |
Imre Deak | 1c3f770 | 2016-05-24 15:38:32 +0300 | [diff] [blame] | 6395 | /* Is PLL enabled and locked ? */ |
| 6396 | if (dev_priv->cdclk_pll.vco == 0 || |
| 6397 | dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref) |
| 6398 | goto sanitize; |
Ville Syrjälä | 9f7eb31 | 2016-05-13 23:41:29 +0300 | [diff] [blame] | 6399 | |
Shobhit Kumar | c73666f | 2015-10-20 18:13:12 +0530 | [diff] [blame] | 6400 | /* DPLL okay; verify the cdclock |
| 6401 | * |
| 6402 | * Noticed in some instances that the freq selection is correct but |
| 6403 | * decimal part is programmed wrong from BIOS where pre-os does not |
| 6404 | * enable display. Verify the same as well. |
| 6405 | */ |
Ville Syrjälä | 0949249 | 2016-05-13 23:41:28 +0300 | [diff] [blame] | 6406 | cdctl = I915_READ(CDCLK_CTL); |
| 6407 | expected = (cdctl & CDCLK_FREQ_SEL_MASK) | |
| 6408 | skl_cdclk_decimal(dev_priv->cdclk_freq); |
| 6409 | if (cdctl == expected) |
Shobhit Kumar | c73666f | 2015-10-20 18:13:12 +0530 | [diff] [blame] | 6410 | /* All well; nothing to sanitize */ |
Ville Syrjälä | 9f7eb31 | 2016-05-13 23:41:29 +0300 | [diff] [blame] | 6411 | return; |
| 6412 | |
Shobhit Kumar | c73666f | 2015-10-20 18:13:12 +0530 | [diff] [blame] | 6413 | sanitize: |
Ville Syrjälä | 9f7eb31 | 2016-05-13 23:41:29 +0300 | [diff] [blame] | 6414 | DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n"); |
Clint Taylor | c89e39f | 2016-05-13 23:41:21 +0300 | [diff] [blame] | 6415 | |
Ville Syrjälä | 9f7eb31 | 2016-05-13 23:41:29 +0300 | [diff] [blame] | 6416 | /* force cdclk programming */ |
| 6417 | dev_priv->cdclk_freq = 0; |
| 6418 | /* force full PLL disable + enable */ |
Ville Syrjälä | 63911d7 | 2016-05-13 23:41:32 +0300 | [diff] [blame] | 6419 | dev_priv->cdclk_pll.vco = -1; |
Shobhit Kumar | c73666f | 2015-10-20 18:13:12 +0530 | [diff] [blame] | 6420 | } |
| 6421 | |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 6422 | /* Adjust CDclk dividers to allow high res or save power if possible */ |
| 6423 | static void valleyview_set_cdclk(struct drm_device *dev, int cdclk) |
| 6424 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 6425 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 6426 | u32 val, cmd; |
| 6427 | |
Vandana Kannan | 164dfd2 | 2014-11-24 13:37:41 +0530 | [diff] [blame] | 6428 | WARN_ON(dev_priv->display.get_display_clock_speed(dev) |
| 6429 | != dev_priv->cdclk_freq); |
Imre Deak | d60c447 | 2014-03-27 17:45:10 +0200 | [diff] [blame] | 6430 | |
Ville Syrjälä | dfcab17 | 2014-06-13 13:37:47 +0300 | [diff] [blame] | 6431 | if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */ |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 6432 | cmd = 2; |
Ville Syrjälä | dfcab17 | 2014-06-13 13:37:47 +0300 | [diff] [blame] | 6433 | else if (cdclk == 266667) |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 6434 | cmd = 1; |
| 6435 | else |
| 6436 | cmd = 0; |
| 6437 | |
| 6438 | mutex_lock(&dev_priv->rps.hw_lock); |
| 6439 | val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ); |
| 6440 | val &= ~DSPFREQGUAR_MASK; |
| 6441 | val |= (cmd << DSPFREQGUAR_SHIFT); |
| 6442 | vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val); |
| 6443 | if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & |
| 6444 | DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT), |
| 6445 | 50)) { |
| 6446 | DRM_ERROR("timed out waiting for CDclk change\n"); |
| 6447 | } |
| 6448 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 6449 | |
Ville Syrjälä | 54433e9 | 2015-05-26 20:42:31 +0300 | [diff] [blame] | 6450 | mutex_lock(&dev_priv->sb_lock); |
| 6451 | |
Ville Syrjälä | dfcab17 | 2014-06-13 13:37:47 +0300 | [diff] [blame] | 6452 | if (cdclk == 400000) { |
Ville Syrjälä | 6bcda4f | 2014-10-07 17:41:22 +0300 | [diff] [blame] | 6453 | u32 divider; |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 6454 | |
Ville Syrjälä | 6bcda4f | 2014-10-07 17:41:22 +0300 | [diff] [blame] | 6455 | divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1; |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 6456 | |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 6457 | /* adjust cdclk divider */ |
| 6458 | val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL); |
Vandana Kannan | 87d5d25 | 2015-09-24 23:29:17 +0300 | [diff] [blame] | 6459 | val &= ~CCK_FREQUENCY_VALUES; |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 6460 | val |= divider; |
| 6461 | vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val); |
Ville Syrjälä | a877e80 | 2014-06-13 13:37:52 +0300 | [diff] [blame] | 6462 | |
| 6463 | if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) & |
Vandana Kannan | 87d5d25 | 2015-09-24 23:29:17 +0300 | [diff] [blame] | 6464 | CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT), |
Ville Syrjälä | a877e80 | 2014-06-13 13:37:52 +0300 | [diff] [blame] | 6465 | 50)) |
| 6466 | DRM_ERROR("timed out waiting for CDclk change\n"); |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 6467 | } |
| 6468 | |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 6469 | /* adjust self-refresh exit latency value */ |
| 6470 | val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC); |
| 6471 | val &= ~0x7f; |
| 6472 | |
| 6473 | /* |
| 6474 | * For high bandwidth configs, we set a higher latency in the bunit |
| 6475 | * so that the core display fetch happens in time to avoid underruns. |
| 6476 | */ |
Ville Syrjälä | dfcab17 | 2014-06-13 13:37:47 +0300 | [diff] [blame] | 6477 | if (cdclk == 400000) |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 6478 | val |= 4500 / 250; /* 4.5 usec */ |
| 6479 | else |
| 6480 | val |= 3000 / 250; /* 3.0 usec */ |
| 6481 | vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val); |
Ville Syrjälä | 54433e9 | 2015-05-26 20:42:31 +0300 | [diff] [blame] | 6482 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 6483 | mutex_unlock(&dev_priv->sb_lock); |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 6484 | |
Ville Syrjälä | b628305 | 2015-06-03 15:45:07 +0300 | [diff] [blame] | 6485 | intel_update_cdclk(dev); |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 6486 | } |
| 6487 | |
Ville Syrjälä | 383c5a6 | 2014-06-28 02:03:57 +0300 | [diff] [blame] | 6488 | static void cherryview_set_cdclk(struct drm_device *dev, int cdclk) |
| 6489 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 6490 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 383c5a6 | 2014-06-28 02:03:57 +0300 | [diff] [blame] | 6491 | u32 val, cmd; |
| 6492 | |
Vandana Kannan | 164dfd2 | 2014-11-24 13:37:41 +0530 | [diff] [blame] | 6493 | WARN_ON(dev_priv->display.get_display_clock_speed(dev) |
| 6494 | != dev_priv->cdclk_freq); |
Ville Syrjälä | 383c5a6 | 2014-06-28 02:03:57 +0300 | [diff] [blame] | 6495 | |
| 6496 | switch (cdclk) { |
Ville Syrjälä | 383c5a6 | 2014-06-28 02:03:57 +0300 | [diff] [blame] | 6497 | case 333333: |
| 6498 | case 320000: |
Ville Syrjälä | 383c5a6 | 2014-06-28 02:03:57 +0300 | [diff] [blame] | 6499 | case 266667: |
Ville Syrjälä | 383c5a6 | 2014-06-28 02:03:57 +0300 | [diff] [blame] | 6500 | case 200000: |
Ville Syrjälä | 383c5a6 | 2014-06-28 02:03:57 +0300 | [diff] [blame] | 6501 | break; |
| 6502 | default: |
Daniel Vetter | 5f77eeb | 2014-12-08 16:40:10 +0100 | [diff] [blame] | 6503 | MISSING_CASE(cdclk); |
Ville Syrjälä | 383c5a6 | 2014-06-28 02:03:57 +0300 | [diff] [blame] | 6504 | return; |
| 6505 | } |
| 6506 | |
Ville Syrjälä | 9d0d3fd | 2015-03-02 20:07:17 +0200 | [diff] [blame] | 6507 | /* |
| 6508 | * Specs are full of misinformation, but testing on actual |
| 6509 | * hardware has shown that we just need to write the desired |
| 6510 | * CCK divider into the Punit register. |
| 6511 | */ |
| 6512 | cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1; |
| 6513 | |
Ville Syrjälä | 383c5a6 | 2014-06-28 02:03:57 +0300 | [diff] [blame] | 6514 | mutex_lock(&dev_priv->rps.hw_lock); |
| 6515 | val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ); |
| 6516 | val &= ~DSPFREQGUAR_MASK_CHV; |
| 6517 | val |= (cmd << DSPFREQGUAR_SHIFT_CHV); |
| 6518 | vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val); |
| 6519 | if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & |
| 6520 | DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV), |
| 6521 | 50)) { |
| 6522 | DRM_ERROR("timed out waiting for CDclk change\n"); |
| 6523 | } |
| 6524 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 6525 | |
Ville Syrjälä | b628305 | 2015-06-03 15:45:07 +0300 | [diff] [blame] | 6526 | intel_update_cdclk(dev); |
Ville Syrjälä | 383c5a6 | 2014-06-28 02:03:57 +0300 | [diff] [blame] | 6527 | } |
| 6528 | |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 6529 | static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv, |
| 6530 | int max_pixclk) |
| 6531 | { |
Ville Syrjälä | 6bcda4f | 2014-10-07 17:41:22 +0300 | [diff] [blame] | 6532 | int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000; |
Ville Syrjälä | 6cca319 | 2015-03-02 20:07:16 +0200 | [diff] [blame] | 6533 | int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90; |
Ville Syrjälä | 29dc7ef | 2014-06-13 13:37:50 +0300 | [diff] [blame] | 6534 | |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 6535 | /* |
| 6536 | * Really only a few cases to deal with, as only 4 CDclks are supported: |
| 6537 | * 200MHz |
| 6538 | * 267MHz |
Ville Syrjälä | 29dc7ef | 2014-06-13 13:37:50 +0300 | [diff] [blame] | 6539 | * 320/333MHz (depends on HPLL freq) |
Ville Syrjälä | 6cca319 | 2015-03-02 20:07:16 +0200 | [diff] [blame] | 6540 | * 400MHz (VLV only) |
| 6541 | * So we check to see whether we're above 90% (VLV) or 95% (CHV) |
| 6542 | * of the lower bin and adjust if needed. |
Ville Syrjälä | e37c67a | 2014-06-13 13:37:51 +0300 | [diff] [blame] | 6543 | * |
| 6544 | * We seem to get an unstable or solid color picture at 200MHz. |
| 6545 | * Not sure what's wrong. For now use 200MHz only when all pipes |
| 6546 | * are off. |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 6547 | */ |
Ville Syrjälä | 6cca319 | 2015-03-02 20:07:16 +0200 | [diff] [blame] | 6548 | if (!IS_CHERRYVIEW(dev_priv) && |
| 6549 | max_pixclk > freq_320*limit/100) |
Ville Syrjälä | dfcab17 | 2014-06-13 13:37:47 +0300 | [diff] [blame] | 6550 | return 400000; |
Ville Syrjälä | 6cca319 | 2015-03-02 20:07:16 +0200 | [diff] [blame] | 6551 | else if (max_pixclk > 266667*limit/100) |
Ville Syrjälä | 29dc7ef | 2014-06-13 13:37:50 +0300 | [diff] [blame] | 6552 | return freq_320; |
Ville Syrjälä | e37c67a | 2014-06-13 13:37:51 +0300 | [diff] [blame] | 6553 | else if (max_pixclk > 0) |
Ville Syrjälä | dfcab17 | 2014-06-13 13:37:47 +0300 | [diff] [blame] | 6554 | return 266667; |
Ville Syrjälä | e37c67a | 2014-06-13 13:37:51 +0300 | [diff] [blame] | 6555 | else |
| 6556 | return 200000; |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 6557 | } |
| 6558 | |
Imre Deak | 324513c | 2016-06-13 16:44:36 +0300 | [diff] [blame] | 6559 | static int bxt_calc_cdclk(int max_pixclk) |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 6560 | { |
Ville Syrjälä | 760e147 | 2016-05-11 22:44:46 +0300 | [diff] [blame] | 6561 | if (max_pixclk > 576000) |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6562 | return 624000; |
Ville Syrjälä | 760e147 | 2016-05-11 22:44:46 +0300 | [diff] [blame] | 6563 | else if (max_pixclk > 384000) |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6564 | return 576000; |
Ville Syrjälä | 760e147 | 2016-05-11 22:44:46 +0300 | [diff] [blame] | 6565 | else if (max_pixclk > 288000) |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6566 | return 384000; |
Ville Syrjälä | 760e147 | 2016-05-11 22:44:46 +0300 | [diff] [blame] | 6567 | else if (max_pixclk > 144000) |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6568 | return 288000; |
| 6569 | else |
| 6570 | return 144000; |
| 6571 | } |
| 6572 | |
Maarten Lankhorst | e8788cb | 2016-02-16 10:25:11 +0100 | [diff] [blame] | 6573 | /* Compute the max pixel clock for new configuration. */ |
Ander Conselvan de Oliveira | a821fc4 | 2015-04-21 17:13:23 +0300 | [diff] [blame] | 6574 | static int intel_mode_max_pixclk(struct drm_device *dev, |
| 6575 | struct drm_atomic_state *state) |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 6576 | { |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 6577 | struct intel_atomic_state *intel_state = to_intel_atomic_state(state); |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 6578 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 6579 | struct drm_crtc *crtc; |
| 6580 | struct drm_crtc_state *crtc_state; |
| 6581 | unsigned max_pixclk = 0, i; |
| 6582 | enum pipe pipe; |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 6583 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 6584 | memcpy(intel_state->min_pixclk, dev_priv->min_pixclk, |
| 6585 | sizeof(intel_state->min_pixclk)); |
Ander Conselvan de Oliveira | 304603f | 2015-04-02 14:47:56 +0300 | [diff] [blame] | 6586 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 6587 | for_each_crtc_in_state(state, crtc, crtc_state, i) { |
| 6588 | int pixclk = 0; |
Ander Conselvan de Oliveira | 304603f | 2015-04-02 14:47:56 +0300 | [diff] [blame] | 6589 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 6590 | if (crtc_state->enable) |
| 6591 | pixclk = crtc_state->adjusted_mode.crtc_clock; |
| 6592 | |
| 6593 | intel_state->min_pixclk[i] = pixclk; |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 6594 | } |
| 6595 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 6596 | for_each_pipe(dev_priv, pipe) |
| 6597 | max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk); |
| 6598 | |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 6599 | return max_pixclk; |
| 6600 | } |
| 6601 | |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 6602 | static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state) |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 6603 | { |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 6604 | struct drm_device *dev = state->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 6605 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 6606 | int max_pixclk = intel_mode_max_pixclk(dev, state); |
Maarten Lankhorst | 1a617b7 | 2015-12-03 14:31:06 +0100 | [diff] [blame] | 6607 | struct intel_atomic_state *intel_state = |
| 6608 | to_intel_atomic_state(state); |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 6609 | |
Maarten Lankhorst | 1a617b7 | 2015-12-03 14:31:06 +0100 | [diff] [blame] | 6610 | intel_state->cdclk = intel_state->dev_cdclk = |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 6611 | valleyview_calc_cdclk(dev_priv, max_pixclk); |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 6612 | |
Maarten Lankhorst | 1a617b7 | 2015-12-03 14:31:06 +0100 | [diff] [blame] | 6613 | if (!intel_state->active_crtcs) |
| 6614 | intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0); |
| 6615 | |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 6616 | return 0; |
| 6617 | } |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 6618 | |
Imre Deak | 324513c | 2016-06-13 16:44:36 +0300 | [diff] [blame] | 6619 | static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state) |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 6620 | { |
Ville Syrjälä | 4e5ca60 | 2016-05-11 22:44:44 +0300 | [diff] [blame] | 6621 | int max_pixclk = ilk_max_pixel_rate(state); |
Maarten Lankhorst | 1a617b7 | 2015-12-03 14:31:06 +0100 | [diff] [blame] | 6622 | struct intel_atomic_state *intel_state = |
| 6623 | to_intel_atomic_state(state); |
Maarten Lankhorst | 85a96e7 | 2015-06-01 12:49:53 +0200 | [diff] [blame] | 6624 | |
Maarten Lankhorst | 1a617b7 | 2015-12-03 14:31:06 +0100 | [diff] [blame] | 6625 | intel_state->cdclk = intel_state->dev_cdclk = |
Imre Deak | 324513c | 2016-06-13 16:44:36 +0300 | [diff] [blame] | 6626 | bxt_calc_cdclk(max_pixclk); |
Maarten Lankhorst | 85a96e7 | 2015-06-01 12:49:53 +0200 | [diff] [blame] | 6627 | |
Maarten Lankhorst | 1a617b7 | 2015-12-03 14:31:06 +0100 | [diff] [blame] | 6628 | if (!intel_state->active_crtcs) |
Imre Deak | 324513c | 2016-06-13 16:44:36 +0300 | [diff] [blame] | 6629 | intel_state->dev_cdclk = bxt_calc_cdclk(0); |
Maarten Lankhorst | 1a617b7 | 2015-12-03 14:31:06 +0100 | [diff] [blame] | 6630 | |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 6631 | return 0; |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 6632 | } |
| 6633 | |
Vidya Srinivas | 1e69cd7 | 2015-03-05 21:19:50 +0200 | [diff] [blame] | 6634 | static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv) |
| 6635 | { |
| 6636 | unsigned int credits, default_credits; |
| 6637 | |
| 6638 | if (IS_CHERRYVIEW(dev_priv)) |
| 6639 | default_credits = PFI_CREDIT(12); |
| 6640 | else |
| 6641 | default_credits = PFI_CREDIT(8); |
| 6642 | |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 6643 | if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) { |
Vidya Srinivas | 1e69cd7 | 2015-03-05 21:19:50 +0200 | [diff] [blame] | 6644 | /* CHV suggested value is 31 or 63 */ |
| 6645 | if (IS_CHERRYVIEW(dev_priv)) |
Ville Syrjälä | fcc0008 | 2015-05-26 20:22:40 +0300 | [diff] [blame] | 6646 | credits = PFI_CREDIT_63; |
Vidya Srinivas | 1e69cd7 | 2015-03-05 21:19:50 +0200 | [diff] [blame] | 6647 | else |
| 6648 | credits = PFI_CREDIT(15); |
| 6649 | } else { |
| 6650 | credits = default_credits; |
| 6651 | } |
| 6652 | |
| 6653 | /* |
| 6654 | * WA - write default credits before re-programming |
| 6655 | * FIXME: should we also set the resend bit here? |
| 6656 | */ |
| 6657 | I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE | |
| 6658 | default_credits); |
| 6659 | |
| 6660 | I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE | |
| 6661 | credits | PFI_CREDIT_RESEND); |
| 6662 | |
| 6663 | /* |
| 6664 | * FIXME is this guaranteed to clear |
| 6665 | * immediately or should we poll for it? |
| 6666 | */ |
| 6667 | WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND); |
| 6668 | } |
| 6669 | |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 6670 | static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state) |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 6671 | { |
Ander Conselvan de Oliveira | a821fc4 | 2015-04-21 17:13:23 +0300 | [diff] [blame] | 6672 | struct drm_device *dev = old_state->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 6673 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | 1a617b7 | 2015-12-03 14:31:06 +0100 | [diff] [blame] | 6674 | struct intel_atomic_state *old_intel_state = |
| 6675 | to_intel_atomic_state(old_state); |
| 6676 | unsigned req_cdclk = old_intel_state->dev_cdclk; |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 6677 | |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 6678 | /* |
| 6679 | * FIXME: We can end up here with all power domains off, yet |
| 6680 | * with a CDCLK frequency other than the minimum. To account |
| 6681 | * for this take the PIPE-A power domain, which covers the HW |
| 6682 | * blocks needed for the following programming. This can be |
| 6683 | * removed once it's guaranteed that we get here either with |
| 6684 | * the minimum CDCLK set, or the required power domains |
| 6685 | * enabled. |
| 6686 | */ |
| 6687 | intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A); |
Ander Conselvan de Oliveira | 304603f | 2015-04-02 14:47:56 +0300 | [diff] [blame] | 6688 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 6689 | if (IS_CHERRYVIEW(dev_priv)) |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 6690 | cherryview_set_cdclk(dev, req_cdclk); |
| 6691 | else |
| 6692 | valleyview_set_cdclk(dev, req_cdclk); |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 6693 | |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 6694 | vlv_program_pfi_credits(dev_priv); |
Imre Deak | 738c05c | 2014-11-19 16:25:37 +0200 | [diff] [blame] | 6695 | |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 6696 | intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A); |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 6697 | } |
| 6698 | |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 6699 | static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config, |
| 6700 | struct drm_atomic_state *old_state) |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6701 | { |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 6702 | struct drm_crtc *crtc = pipe_config->base.crtc; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6703 | struct drm_device *dev = crtc->dev; |
Daniel Vetter | a72e4c9 | 2014-09-30 10:56:47 +0200 | [diff] [blame] | 6704 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6705 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6706 | int pipe = intel_crtc->pipe; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6707 | |
Maarten Lankhorst | 53d9f4e | 2015-06-01 12:49:52 +0200 | [diff] [blame] | 6708 | if (WARN_ON(intel_crtc->active)) |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6709 | return; |
| 6710 | |
Ville Syrjälä | 37a5650 | 2016-06-22 21:57:04 +0300 | [diff] [blame] | 6711 | if (intel_crtc_has_dp_encoder(intel_crtc->config)) |
Ramalingam C | fe3cd48 | 2015-02-13 15:32:59 +0530 | [diff] [blame] | 6712 | intel_dp_set_m_n(intel_crtc, M1_N1); |
Daniel Vetter | 5b18e57 | 2014-04-24 23:55:06 +0200 | [diff] [blame] | 6713 | |
| 6714 | intel_set_pipe_timings(intel_crtc); |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 6715 | intel_set_pipe_src_size(intel_crtc); |
Daniel Vetter | 5b18e57 | 2014-04-24 23:55:06 +0200 | [diff] [blame] | 6716 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 6717 | if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 6718 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | c14b048 | 2014-10-16 20:52:34 +0300 | [diff] [blame] | 6719 | |
| 6720 | I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY); |
| 6721 | I915_WRITE(CHV_CANVAS(pipe), 0); |
| 6722 | } |
| 6723 | |
Daniel Vetter | 5b18e57 | 2014-04-24 23:55:06 +0200 | [diff] [blame] | 6724 | i9xx_set_pipeconf(intel_crtc); |
| 6725 | |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6726 | intel_crtc->active = true; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6727 | |
Daniel Vetter | a72e4c9 | 2014-09-30 10:56:47 +0200 | [diff] [blame] | 6728 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true); |
Ville Syrjälä | 4a3436e | 2014-05-16 19:40:25 +0300 | [diff] [blame] | 6729 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 6730 | intel_encoders_pre_pll_enable(crtc, pipe_config, old_state); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6731 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 6732 | if (IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 6733 | chv_prepare_pll(intel_crtc, intel_crtc->config); |
| 6734 | chv_enable_pll(intel_crtc, intel_crtc->config); |
| 6735 | } else { |
| 6736 | vlv_prepare_pll(intel_crtc, intel_crtc->config); |
| 6737 | vlv_enable_pll(intel_crtc, intel_crtc->config); |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 6738 | } |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6739 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 6740 | intel_encoders_pre_enable(crtc, pipe_config, old_state); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6741 | |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 6742 | i9xx_pfit_enable(intel_crtc); |
| 6743 | |
Maarten Lankhorst | b95c532 | 2016-03-30 17:16:34 +0200 | [diff] [blame] | 6744 | intel_color_load_luts(&pipe_config->base); |
Ville Syrjälä | 63cbb07 | 2013-06-04 13:48:59 +0300 | [diff] [blame] | 6745 | |
Ville Syrjälä | caed361 | 2016-03-09 19:07:25 +0200 | [diff] [blame] | 6746 | intel_update_watermarks(crtc); |
Paulo Zanoni | e1fdc47 | 2014-01-17 13:51:12 -0200 | [diff] [blame] | 6747 | intel_enable_pipe(intel_crtc); |
Daniel Vetter | be6a6f8 | 2014-04-15 18:41:22 +0200 | [diff] [blame] | 6748 | |
Ville Syrjälä | 4b3a952 | 2014-08-14 22:04:37 +0300 | [diff] [blame] | 6749 | assert_vblank_disabled(crtc); |
| 6750 | drm_crtc_vblank_on(crtc); |
| 6751 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 6752 | intel_encoders_enable(crtc, pipe_config, old_state); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6753 | } |
| 6754 | |
Daniel Vetter | f13c2ef | 2014-04-24 23:55:10 +0200 | [diff] [blame] | 6755 | static void i9xx_set_pll_dividers(struct intel_crtc *crtc) |
| 6756 | { |
| 6757 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 6758 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | f13c2ef | 2014-04-24 23:55:10 +0200 | [diff] [blame] | 6759 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 6760 | I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0); |
| 6761 | I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1); |
Daniel Vetter | f13c2ef | 2014-04-24 23:55:10 +0200 | [diff] [blame] | 6762 | } |
| 6763 | |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 6764 | static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config, |
| 6765 | struct drm_atomic_state *old_state) |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 6766 | { |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 6767 | struct drm_crtc *crtc = pipe_config->base.crtc; |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 6768 | struct drm_device *dev = crtc->dev; |
Daniel Vetter | a72e4c9 | 2014-09-30 10:56:47 +0200 | [diff] [blame] | 6769 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 6770 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 6771 | enum pipe pipe = intel_crtc->pipe; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 6772 | |
Maarten Lankhorst | 53d9f4e | 2015-06-01 12:49:52 +0200 | [diff] [blame] | 6773 | if (WARN_ON(intel_crtc->active)) |
Chris Wilson | f7abfe8 | 2010-09-13 14:19:16 +0100 | [diff] [blame] | 6774 | return; |
| 6775 | |
Daniel Vetter | f13c2ef | 2014-04-24 23:55:10 +0200 | [diff] [blame] | 6776 | i9xx_set_pll_dividers(intel_crtc); |
| 6777 | |
Ville Syrjälä | 37a5650 | 2016-06-22 21:57:04 +0300 | [diff] [blame] | 6778 | if (intel_crtc_has_dp_encoder(intel_crtc->config)) |
Ramalingam C | fe3cd48 | 2015-02-13 15:32:59 +0530 | [diff] [blame] | 6779 | intel_dp_set_m_n(intel_crtc, M1_N1); |
Daniel Vetter | 5b18e57 | 2014-04-24 23:55:06 +0200 | [diff] [blame] | 6780 | |
| 6781 | intel_set_pipe_timings(intel_crtc); |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 6782 | intel_set_pipe_src_size(intel_crtc); |
Daniel Vetter | 5b18e57 | 2014-04-24 23:55:06 +0200 | [diff] [blame] | 6783 | |
Daniel Vetter | 5b18e57 | 2014-04-24 23:55:06 +0200 | [diff] [blame] | 6784 | i9xx_set_pipeconf(intel_crtc); |
| 6785 | |
Chris Wilson | f7abfe8 | 2010-09-13 14:19:16 +0100 | [diff] [blame] | 6786 | intel_crtc->active = true; |
Chris Wilson | 6b383a7 | 2010-09-13 13:54:26 +0100 | [diff] [blame] | 6787 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 6788 | if (!IS_GEN2(dev_priv)) |
Daniel Vetter | a72e4c9 | 2014-09-30 10:56:47 +0200 | [diff] [blame] | 6789 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true); |
Ville Syrjälä | 4a3436e | 2014-05-16 19:40:25 +0300 | [diff] [blame] | 6790 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 6791 | intel_encoders_pre_enable(crtc, pipe_config, old_state); |
Mika Kuoppala | 9d6d9f1 | 2013-02-08 16:35:38 +0200 | [diff] [blame] | 6792 | |
Daniel Vetter | f6736a1 | 2013-06-05 13:34:30 +0200 | [diff] [blame] | 6793 | i9xx_enable_pll(intel_crtc); |
| 6794 | |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 6795 | i9xx_pfit_enable(intel_crtc); |
| 6796 | |
Maarten Lankhorst | b95c532 | 2016-03-30 17:16:34 +0200 | [diff] [blame] | 6797 | intel_color_load_luts(&pipe_config->base); |
Ville Syrjälä | 63cbb07 | 2013-06-04 13:48:59 +0300 | [diff] [blame] | 6798 | |
Ville Syrjälä | f37fcc2 | 2013-09-10 11:39:55 +0300 | [diff] [blame] | 6799 | intel_update_watermarks(crtc); |
Paulo Zanoni | e1fdc47 | 2014-01-17 13:51:12 -0200 | [diff] [blame] | 6800 | intel_enable_pipe(intel_crtc); |
Daniel Vetter | be6a6f8 | 2014-04-15 18:41:22 +0200 | [diff] [blame] | 6801 | |
Ville Syrjälä | 4b3a952 | 2014-08-14 22:04:37 +0300 | [diff] [blame] | 6802 | assert_vblank_disabled(crtc); |
| 6803 | drm_crtc_vblank_on(crtc); |
| 6804 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 6805 | intel_encoders_enable(crtc, pipe_config, old_state); |
Jesse Barnes | 0b8765c6 | 2010-09-10 10:31:34 -0700 | [diff] [blame] | 6806 | } |
| 6807 | |
Daniel Vetter | 87476d6 | 2013-04-11 16:29:06 +0200 | [diff] [blame] | 6808 | static void i9xx_pfit_disable(struct intel_crtc *crtc) |
| 6809 | { |
| 6810 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 6811 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 328d8e8 | 2013-05-08 10:36:31 +0200 | [diff] [blame] | 6812 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 6813 | if (!crtc->config->gmch_pfit.control) |
Daniel Vetter | 328d8e8 | 2013-05-08 10:36:31 +0200 | [diff] [blame] | 6814 | return; |
Daniel Vetter | 87476d6 | 2013-04-11 16:29:06 +0200 | [diff] [blame] | 6815 | |
| 6816 | assert_pipe_disabled(dev_priv, crtc->pipe); |
| 6817 | |
Daniel Vetter | 328d8e8 | 2013-05-08 10:36:31 +0200 | [diff] [blame] | 6818 | DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n", |
| 6819 | I915_READ(PFIT_CONTROL)); |
| 6820 | I915_WRITE(PFIT_CONTROL, 0); |
Daniel Vetter | 87476d6 | 2013-04-11 16:29:06 +0200 | [diff] [blame] | 6821 | } |
| 6822 | |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 6823 | static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state, |
| 6824 | struct drm_atomic_state *old_state) |
Jesse Barnes | 0b8765c6 | 2010-09-10 10:31:34 -0700 | [diff] [blame] | 6825 | { |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 6826 | struct drm_crtc *crtc = old_crtc_state->base.crtc; |
Jesse Barnes | 0b8765c6 | 2010-09-10 10:31:34 -0700 | [diff] [blame] | 6827 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 6828 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 0b8765c6 | 2010-09-10 10:31:34 -0700 | [diff] [blame] | 6829 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 6830 | int pipe = intel_crtc->pipe; |
Daniel Vetter | ef9c3ae | 2012-06-29 22:40:09 +0200 | [diff] [blame] | 6831 | |
Ville Syrjälä | 6304cd9 | 2014-04-25 13:30:12 +0300 | [diff] [blame] | 6832 | /* |
| 6833 | * On gen2 planes are double buffered but the pipe isn't, so we must |
| 6834 | * wait for planes to fully turn off before disabling the pipe. |
| 6835 | */ |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 6836 | if (IS_GEN2(dev_priv)) |
Ander Conselvan de Oliveira | 90e83e5 | 2016-03-22 10:11:24 +0200 | [diff] [blame] | 6837 | intel_wait_for_vblank(dev, pipe); |
Ville Syrjälä | 6304cd9 | 2014-04-25 13:30:12 +0300 | [diff] [blame] | 6838 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 6839 | intel_encoders_disable(crtc, old_crtc_state, old_state); |
Ville Syrjälä | 4b3a952 | 2014-08-14 22:04:37 +0300 | [diff] [blame] | 6840 | |
Daniel Vetter | f9b61ff | 2015-01-07 13:54:39 +0100 | [diff] [blame] | 6841 | drm_crtc_vblank_off(crtc); |
| 6842 | assert_vblank_disabled(crtc); |
| 6843 | |
Ville Syrjälä | 575f7ab | 2014-08-15 01:21:56 +0300 | [diff] [blame] | 6844 | intel_disable_pipe(intel_crtc); |
Mika Kuoppala | 24a1f16 | 2013-02-08 16:35:37 +0200 | [diff] [blame] | 6845 | |
Daniel Vetter | 87476d6 | 2013-04-11 16:29:06 +0200 | [diff] [blame] | 6846 | i9xx_pfit_disable(intel_crtc); |
Mika Kuoppala | 24a1f16 | 2013-02-08 16:35:37 +0200 | [diff] [blame] | 6847 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 6848 | intel_encoders_post_disable(crtc, old_crtc_state, old_state); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6849 | |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 6850 | if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) { |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 6851 | if (IS_CHERRYVIEW(dev_priv)) |
Chon Ming Lee | 076ed3b | 2014-04-09 13:28:17 +0300 | [diff] [blame] | 6852 | chv_disable_pll(dev_priv, pipe); |
Tvrtko Ursulin | 11a914c | 2016-10-13 11:03:08 +0100 | [diff] [blame] | 6853 | else if (IS_VALLEYVIEW(dev_priv)) |
Chon Ming Lee | 076ed3b | 2014-04-09 13:28:17 +0300 | [diff] [blame] | 6854 | vlv_disable_pll(dev_priv, pipe); |
| 6855 | else |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 6856 | i9xx_disable_pll(intel_crtc); |
Chon Ming Lee | 076ed3b | 2014-04-09 13:28:17 +0300 | [diff] [blame] | 6857 | } |
Jesse Barnes | 0b8765c6 | 2010-09-10 10:31:34 -0700 | [diff] [blame] | 6858 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 6859 | intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state); |
Ville Syrjälä | d6db995 | 2015-07-08 23:45:49 +0300 | [diff] [blame] | 6860 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 6861 | if (!IS_GEN2(dev_priv)) |
Daniel Vetter | a72e4c9 | 2014-09-30 10:56:47 +0200 | [diff] [blame] | 6862 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false); |
Jesse Barnes | 0b8765c6 | 2010-09-10 10:31:34 -0700 | [diff] [blame] | 6863 | } |
| 6864 | |
Maarten Lankhorst | b17d48e | 2015-06-12 11:15:39 +0200 | [diff] [blame] | 6865 | static void intel_crtc_disable_noatomic(struct drm_crtc *crtc) |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 6866 | { |
Maarten Lankhorst | 842e030 | 2016-03-02 15:48:01 +0100 | [diff] [blame] | 6867 | struct intel_encoder *encoder; |
Daniel Vetter | 0e572fe | 2014-04-24 23:55:42 +0200 | [diff] [blame] | 6868 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Maarten Lankhorst | b17d48e | 2015-06-12 11:15:39 +0200 | [diff] [blame] | 6869 | struct drm_i915_private *dev_priv = to_i915(crtc->dev); |
Daniel Vetter | 0e572fe | 2014-04-24 23:55:42 +0200 | [diff] [blame] | 6870 | enum intel_display_power_domain domain; |
| 6871 | unsigned long domains; |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 6872 | struct drm_atomic_state *state; |
| 6873 | struct intel_crtc_state *crtc_state; |
| 6874 | int ret; |
Daniel Vetter | 976f8a2 | 2012-07-08 22:34:21 +0200 | [diff] [blame] | 6875 | |
Maarten Lankhorst | b17d48e | 2015-06-12 11:15:39 +0200 | [diff] [blame] | 6876 | if (!intel_crtc->active) |
| 6877 | return; |
Daniel Vetter | 0e572fe | 2014-04-24 23:55:42 +0200 | [diff] [blame] | 6878 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 6879 | if (to_intel_plane_state(crtc->primary->state)->base.visible) { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 6880 | WARN_ON(intel_crtc->flip_work); |
Maarten Lankhorst | fc32b1f | 2015-10-19 17:09:23 +0200 | [diff] [blame] | 6881 | |
Ville Syrjälä | 2622a08 | 2016-03-09 19:07:26 +0200 | [diff] [blame] | 6882 | intel_pre_disable_primary_noatomic(crtc); |
Maarten Lankhorst | 54a41961 | 2015-11-23 10:25:28 +0100 | [diff] [blame] | 6883 | |
| 6884 | intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary)); |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 6885 | to_intel_plane_state(crtc->primary->state)->base.visible = false; |
Maarten Lankhorst | a539205 | 2015-06-15 12:33:52 +0200 | [diff] [blame] | 6886 | } |
| 6887 | |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 6888 | state = drm_atomic_state_alloc(crtc->dev); |
| 6889 | state->acquire_ctx = crtc->dev->mode_config.acquire_ctx; |
| 6890 | |
| 6891 | /* Everything's already locked, -EDEADLK can't happen. */ |
| 6892 | crtc_state = intel_atomic_get_crtc_state(state, intel_crtc); |
| 6893 | ret = drm_atomic_add_affected_connectors(state, crtc); |
| 6894 | |
| 6895 | WARN_ON(IS_ERR(crtc_state) || ret); |
| 6896 | |
| 6897 | dev_priv->display.crtc_disable(crtc_state, state); |
| 6898 | |
| 6899 | drm_atomic_state_free(state); |
Maarten Lankhorst | 842e030 | 2016-03-02 15:48:01 +0100 | [diff] [blame] | 6900 | |
Ville Syrjälä | 78108b7 | 2016-05-27 20:59:19 +0300 | [diff] [blame] | 6901 | DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n", |
| 6902 | crtc->base.id, crtc->name); |
Maarten Lankhorst | 842e030 | 2016-03-02 15:48:01 +0100 | [diff] [blame] | 6903 | |
| 6904 | WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0); |
| 6905 | crtc->state->active = false; |
Matt Roper | 37d9078 | 2015-09-24 15:53:06 -0700 | [diff] [blame] | 6906 | intel_crtc->active = false; |
Maarten Lankhorst | 842e030 | 2016-03-02 15:48:01 +0100 | [diff] [blame] | 6907 | crtc->enabled = false; |
| 6908 | crtc->state->connector_mask = 0; |
| 6909 | crtc->state->encoder_mask = 0; |
| 6910 | |
| 6911 | for_each_encoder_on_crtc(crtc->dev, crtc, encoder) |
| 6912 | encoder->base.crtc = NULL; |
| 6913 | |
Paulo Zanoni | 58f9c0b | 2016-01-19 11:35:51 -0200 | [diff] [blame] | 6914 | intel_fbc_disable(intel_crtc); |
Matt Roper | 37d9078 | 2015-09-24 15:53:06 -0700 | [diff] [blame] | 6915 | intel_update_watermarks(crtc); |
Maarten Lankhorst | 1f7457b | 2015-07-13 11:55:05 +0200 | [diff] [blame] | 6916 | intel_disable_shared_dpll(intel_crtc); |
Daniel Vetter | 0e572fe | 2014-04-24 23:55:42 +0200 | [diff] [blame] | 6917 | |
Maarten Lankhorst | b17d48e | 2015-06-12 11:15:39 +0200 | [diff] [blame] | 6918 | domains = intel_crtc->enabled_power_domains; |
| 6919 | for_each_power_domain(domain, domains) |
| 6920 | intel_display_power_put(dev_priv, domain); |
| 6921 | intel_crtc->enabled_power_domains = 0; |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 6922 | |
| 6923 | dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe); |
| 6924 | dev_priv->min_pixclk[intel_crtc->pipe] = 0; |
Maarten Lankhorst | b17d48e | 2015-06-12 11:15:39 +0200 | [diff] [blame] | 6925 | } |
| 6926 | |
Maarten Lankhorst | 6b72d48 | 2015-06-01 12:49:47 +0200 | [diff] [blame] | 6927 | /* |
| 6928 | * turn all crtc's off, but do not adjust state |
| 6929 | * This has to be paired with a call to intel_modeset_setup_hw_state. |
| 6930 | */ |
Maarten Lankhorst | 70e0bd7 | 2015-07-13 16:30:29 +0200 | [diff] [blame] | 6931 | int intel_display_suspend(struct drm_device *dev) |
Maarten Lankhorst | 6b72d48 | 2015-06-01 12:49:47 +0200 | [diff] [blame] | 6932 | { |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 6933 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | 70e0bd7 | 2015-07-13 16:30:29 +0200 | [diff] [blame] | 6934 | struct drm_atomic_state *state; |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 6935 | int ret; |
Maarten Lankhorst | 6b72d48 | 2015-06-01 12:49:47 +0200 | [diff] [blame] | 6936 | |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 6937 | state = drm_atomic_helper_suspend(dev); |
| 6938 | ret = PTR_ERR_OR_ZERO(state); |
Maarten Lankhorst | 70e0bd7 | 2015-07-13 16:30:29 +0200 | [diff] [blame] | 6939 | if (ret) |
| 6940 | DRM_ERROR("Suspending crtc's failed with %i\n", ret); |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 6941 | else |
| 6942 | dev_priv->modeset_restore_state = state; |
Maarten Lankhorst | 70e0bd7 | 2015-07-13 16:30:29 +0200 | [diff] [blame] | 6943 | return ret; |
Maarten Lankhorst | 6b72d48 | 2015-06-01 12:49:47 +0200 | [diff] [blame] | 6944 | } |
| 6945 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 6946 | void intel_encoder_destroy(struct drm_encoder *encoder) |
| 6947 | { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 6948 | struct intel_encoder *intel_encoder = to_intel_encoder(encoder); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 6949 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 6950 | drm_encoder_cleanup(encoder); |
| 6951 | kfree(intel_encoder); |
| 6952 | } |
| 6953 | |
Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 6954 | /* Cross check the actual hw state with our own modeset state tracking (and it's |
| 6955 | * internal consistency). */ |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 6956 | static void intel_connector_verify_state(struct intel_connector *connector) |
Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 6957 | { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 6958 | struct drm_crtc *crtc = connector->base.state->crtc; |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 6959 | |
| 6960 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", |
| 6961 | connector->base.base.id, |
| 6962 | connector->base.name); |
| 6963 | |
Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 6964 | if (connector->get_hw_state(connector)) { |
Maarten Lankhorst | e85376c | 2015-08-27 13:13:31 +0200 | [diff] [blame] | 6965 | struct intel_encoder *encoder = connector->encoder; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 6966 | struct drm_connector_state *conn_state = connector->base.state; |
Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 6967 | |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 6968 | I915_STATE_WARN(!crtc, |
| 6969 | "connector enabled without attached crtc\n"); |
Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 6970 | |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 6971 | if (!crtc) |
| 6972 | return; |
Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 6973 | |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 6974 | I915_STATE_WARN(!crtc->state->active, |
| 6975 | "connector is active, but attached crtc isn't\n"); |
Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 6976 | |
Maarten Lankhorst | e85376c | 2015-08-27 13:13:31 +0200 | [diff] [blame] | 6977 | if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST) |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 6978 | return; |
Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 6979 | |
Maarten Lankhorst | e85376c | 2015-08-27 13:13:31 +0200 | [diff] [blame] | 6980 | I915_STATE_WARN(conn_state->best_encoder != &encoder->base, |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 6981 | "atomic encoder doesn't match attached encoder\n"); |
Dave Airlie | 36cd744 | 2014-05-02 13:44:18 +1000 | [diff] [blame] | 6982 | |
Maarten Lankhorst | e85376c | 2015-08-27 13:13:31 +0200 | [diff] [blame] | 6983 | I915_STATE_WARN(conn_state->crtc != encoder->base.crtc, |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 6984 | "attached encoder crtc differs from connector crtc\n"); |
| 6985 | } else { |
Maarten Lankhorst | 4d688a2 | 2015-08-05 12:37:06 +0200 | [diff] [blame] | 6986 | I915_STATE_WARN(crtc && crtc->state->active, |
| 6987 | "attached crtc is active, but connector isn't\n"); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 6988 | I915_STATE_WARN(!crtc && connector->base.state->best_encoder, |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 6989 | "best encoder set without crtc!\n"); |
Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 6990 | } |
| 6991 | } |
| 6992 | |
Ander Conselvan de Oliveira | 08d9bc9 | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 6993 | int intel_connector_init(struct intel_connector *connector) |
| 6994 | { |
Maarten Lankhorst | 5350a03 | 2016-01-04 12:53:15 +0100 | [diff] [blame] | 6995 | drm_atomic_helper_connector_reset(&connector->base); |
Ander Conselvan de Oliveira | 08d9bc9 | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 6996 | |
Maarten Lankhorst | 5350a03 | 2016-01-04 12:53:15 +0100 | [diff] [blame] | 6997 | if (!connector->base.state) |
Ander Conselvan de Oliveira | 08d9bc9 | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 6998 | return -ENOMEM; |
| 6999 | |
Ander Conselvan de Oliveira | 08d9bc9 | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 7000 | return 0; |
| 7001 | } |
| 7002 | |
| 7003 | struct intel_connector *intel_connector_alloc(void) |
| 7004 | { |
| 7005 | struct intel_connector *connector; |
| 7006 | |
| 7007 | connector = kzalloc(sizeof *connector, GFP_KERNEL); |
| 7008 | if (!connector) |
| 7009 | return NULL; |
| 7010 | |
| 7011 | if (intel_connector_init(connector) < 0) { |
| 7012 | kfree(connector); |
| 7013 | return NULL; |
| 7014 | } |
| 7015 | |
| 7016 | return connector; |
| 7017 | } |
| 7018 | |
Daniel Vetter | f0947c3 | 2012-07-02 13:10:34 +0200 | [diff] [blame] | 7019 | /* Simple connector->get_hw_state implementation for encoders that support only |
| 7020 | * one connector and no cloning and hence the encoder state determines the state |
| 7021 | * of the connector. */ |
| 7022 | bool intel_connector_get_hw_state(struct intel_connector *connector) |
| 7023 | { |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 7024 | enum pipe pipe = 0; |
Daniel Vetter | f0947c3 | 2012-07-02 13:10:34 +0200 | [diff] [blame] | 7025 | struct intel_encoder *encoder = connector->encoder; |
| 7026 | |
| 7027 | return encoder->get_hw_state(encoder, &pipe); |
| 7028 | } |
| 7029 | |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 7030 | static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state) |
Ville Syrjälä | d272ddf | 2015-03-11 18:52:31 +0200 | [diff] [blame] | 7031 | { |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 7032 | if (crtc_state->base.enable && crtc_state->has_pch_encoder) |
| 7033 | return crtc_state->fdi_lanes; |
Ville Syrjälä | d272ddf | 2015-03-11 18:52:31 +0200 | [diff] [blame] | 7034 | |
| 7035 | return 0; |
| 7036 | } |
| 7037 | |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 7038 | static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 7039 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 7040 | { |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 7041 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 7042 | struct drm_atomic_state *state = pipe_config->base.state; |
| 7043 | struct intel_crtc *other_crtc; |
| 7044 | struct intel_crtc_state *other_crtc_state; |
| 7045 | |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 7046 | DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n", |
| 7047 | pipe_name(pipe), pipe_config->fdi_lanes); |
| 7048 | if (pipe_config->fdi_lanes > 4) { |
| 7049 | DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n", |
| 7050 | pipe_name(pipe), pipe_config->fdi_lanes); |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 7051 | return -EINVAL; |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 7052 | } |
| 7053 | |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 7054 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) { |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 7055 | if (pipe_config->fdi_lanes > 2) { |
| 7056 | DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n", |
| 7057 | pipe_config->fdi_lanes); |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 7058 | return -EINVAL; |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 7059 | } else { |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 7060 | return 0; |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 7061 | } |
| 7062 | } |
| 7063 | |
| 7064 | if (INTEL_INFO(dev)->num_pipes == 2) |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 7065 | return 0; |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 7066 | |
| 7067 | /* Ivybridge 3 pipe is really complicated */ |
| 7068 | switch (pipe) { |
| 7069 | case PIPE_A: |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 7070 | return 0; |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 7071 | case PIPE_B: |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 7072 | if (pipe_config->fdi_lanes <= 2) |
| 7073 | return 0; |
| 7074 | |
| 7075 | other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C)); |
| 7076 | other_crtc_state = |
| 7077 | intel_atomic_get_crtc_state(state, other_crtc); |
| 7078 | if (IS_ERR(other_crtc_state)) |
| 7079 | return PTR_ERR(other_crtc_state); |
| 7080 | |
| 7081 | if (pipe_required_fdi_lanes(other_crtc_state) > 0) { |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 7082 | DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n", |
| 7083 | pipe_name(pipe), pipe_config->fdi_lanes); |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 7084 | return -EINVAL; |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 7085 | } |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 7086 | return 0; |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 7087 | case PIPE_C: |
Ville Syrjälä | 251cc67 | 2015-03-11 18:52:30 +0200 | [diff] [blame] | 7088 | if (pipe_config->fdi_lanes > 2) { |
| 7089 | DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n", |
| 7090 | pipe_name(pipe), pipe_config->fdi_lanes); |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 7091 | return -EINVAL; |
Ville Syrjälä | 251cc67 | 2015-03-11 18:52:30 +0200 | [diff] [blame] | 7092 | } |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 7093 | |
| 7094 | other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B)); |
| 7095 | other_crtc_state = |
| 7096 | intel_atomic_get_crtc_state(state, other_crtc); |
| 7097 | if (IS_ERR(other_crtc_state)) |
| 7098 | return PTR_ERR(other_crtc_state); |
| 7099 | |
| 7100 | if (pipe_required_fdi_lanes(other_crtc_state) > 2) { |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 7101 | DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n"); |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 7102 | return -EINVAL; |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 7103 | } |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 7104 | return 0; |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 7105 | default: |
| 7106 | BUG(); |
| 7107 | } |
| 7108 | } |
| 7109 | |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 7110 | #define RETRY 1 |
| 7111 | static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 7112 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 7113 | { |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 7114 | struct drm_device *dev = intel_crtc->base.dev; |
Ville Syrjälä | 7c5f93b | 2015-09-08 13:40:49 +0300 | [diff] [blame] | 7115 | const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode; |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 7116 | int lane, link_bw, fdi_dotclock, ret; |
| 7117 | bool needs_recompute = false; |
Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 7118 | |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 7119 | retry: |
Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 7120 | /* FDI is a binary signal running at ~2.7GHz, encoding |
| 7121 | * each output octet as 10 bits. The actual frequency |
| 7122 | * is stored as a divider into a 100MHz clock, and the |
| 7123 | * mode pixel clock is stored in units of 1KHz. |
| 7124 | * Hence the bw of each lane in terms of the mode signal |
| 7125 | * is: |
| 7126 | */ |
Ville Syrjälä | 21a727b | 2016-02-17 21:41:10 +0200 | [diff] [blame] | 7127 | link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config); |
Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 7128 | |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 7129 | fdi_dotclock = adjusted_mode->crtc_clock; |
Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 7130 | |
Daniel Vetter | 2bd89a0 | 2013-06-01 17:16:19 +0200 | [diff] [blame] | 7131 | lane = ironlake_get_lanes_required(fdi_dotclock, link_bw, |
Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 7132 | pipe_config->pipe_bpp); |
| 7133 | |
| 7134 | pipe_config->fdi_lanes = lane; |
| 7135 | |
Daniel Vetter | 2bd89a0 | 2013-06-01 17:16:19 +0200 | [diff] [blame] | 7136 | intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock, |
Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 7137 | link_bw, &pipe_config->fdi_m_n); |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 7138 | |
Ville Syrjälä | e3b247d | 2016-02-17 21:41:09 +0200 | [diff] [blame] | 7139 | ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config); |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 7140 | if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) { |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 7141 | pipe_config->pipe_bpp -= 2*3; |
| 7142 | DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n", |
| 7143 | pipe_config->pipe_bpp); |
| 7144 | needs_recompute = true; |
| 7145 | pipe_config->bw_constrained = true; |
| 7146 | |
| 7147 | goto retry; |
| 7148 | } |
| 7149 | |
| 7150 | if (needs_recompute) |
| 7151 | return RETRY; |
| 7152 | |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 7153 | return ret; |
Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 7154 | } |
| 7155 | |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 7156 | static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv, |
| 7157 | struct intel_crtc_state *pipe_config) |
| 7158 | { |
| 7159 | if (pipe_config->pipe_bpp > 24) |
| 7160 | return false; |
| 7161 | |
| 7162 | /* HSW can handle pixel rate up to cdclk? */ |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 7163 | if (IS_HASWELL(dev_priv)) |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 7164 | return true; |
| 7165 | |
| 7166 | /* |
Ville Syrjälä | b432e5c | 2015-06-03 15:45:13 +0300 | [diff] [blame] | 7167 | * We compare against max which means we must take |
| 7168 | * the increased cdclk requirement into account when |
| 7169 | * calculating the new cdclk. |
| 7170 | * |
| 7171 | * Should measure whether using a lower cdclk w/o IPS |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 7172 | */ |
| 7173 | return ilk_pipe_pixel_rate(pipe_config) <= |
| 7174 | dev_priv->max_cdclk_freq * 95 / 100; |
| 7175 | } |
| 7176 | |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 7177 | static void hsw_compute_ips_config(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 7178 | struct intel_crtc_state *pipe_config) |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 7179 | { |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 7180 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 7181 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 7182 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 7183 | pipe_config->ips_enabled = i915.enable_ips && |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 7184 | hsw_crtc_supports_ips(crtc) && |
| 7185 | pipe_config_supports_ips(dev_priv, pipe_config); |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 7186 | } |
| 7187 | |
Ville Syrjälä | 39acb4a | 2015-10-30 23:39:38 +0200 | [diff] [blame] | 7188 | static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc) |
| 7189 | { |
| 7190 | const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
| 7191 | |
| 7192 | /* GDG double wide on either pipe, otherwise pipe A only */ |
| 7193 | return INTEL_INFO(dev_priv)->gen < 4 && |
| 7194 | (crtc->pipe == PIPE_A || IS_I915G(dev_priv)); |
| 7195 | } |
| 7196 | |
Daniel Vetter | a43f6e0 | 2013-06-07 23:10:32 +0200 | [diff] [blame] | 7197 | static int intel_crtc_compute_config(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 7198 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 7199 | { |
Daniel Vetter | a43f6e0 | 2013-06-07 23:10:32 +0200 | [diff] [blame] | 7200 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 7201 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 7c5f93b | 2015-09-08 13:40:49 +0300 | [diff] [blame] | 7202 | const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode; |
Ville Syrjälä | f326115 | 2016-05-24 21:34:18 +0300 | [diff] [blame] | 7203 | int clock_limit = dev_priv->max_dotclk_freq; |
Chris Wilson | 8974935 | 2010-09-12 18:25:19 +0100 | [diff] [blame] | 7204 | |
Ville Syrjälä | cf532bb | 2013-09-04 18:30:02 +0300 | [diff] [blame] | 7205 | if (INTEL_INFO(dev)->gen < 4) { |
Ville Syrjälä | f326115 | 2016-05-24 21:34:18 +0300 | [diff] [blame] | 7206 | clock_limit = dev_priv->max_cdclk_freq * 9 / 10; |
Ville Syrjälä | cf532bb | 2013-09-04 18:30:02 +0300 | [diff] [blame] | 7207 | |
| 7208 | /* |
Ville Syrjälä | 39acb4a | 2015-10-30 23:39:38 +0200 | [diff] [blame] | 7209 | * Enable double wide mode when the dot clock |
Ville Syrjälä | cf532bb | 2013-09-04 18:30:02 +0300 | [diff] [blame] | 7210 | * is > 90% of the (display) core speed. |
Ville Syrjälä | cf532bb | 2013-09-04 18:30:02 +0300 | [diff] [blame] | 7211 | */ |
Ville Syrjälä | 39acb4a | 2015-10-30 23:39:38 +0200 | [diff] [blame] | 7212 | if (intel_crtc_supports_double_wide(crtc) && |
| 7213 | adjusted_mode->crtc_clock > clock_limit) { |
Ville Syrjälä | f326115 | 2016-05-24 21:34:18 +0300 | [diff] [blame] | 7214 | clock_limit = dev_priv->max_dotclk_freq; |
Ville Syrjälä | cf532bb | 2013-09-04 18:30:02 +0300 | [diff] [blame] | 7215 | pipe_config->double_wide = true; |
Ville Syrjälä | ad3a447 | 2013-09-04 18:30:04 +0300 | [diff] [blame] | 7216 | } |
Ville Syrjälä | f326115 | 2016-05-24 21:34:18 +0300 | [diff] [blame] | 7217 | } |
Ville Syrjälä | ad3a447 | 2013-09-04 18:30:04 +0300 | [diff] [blame] | 7218 | |
Ville Syrjälä | f326115 | 2016-05-24 21:34:18 +0300 | [diff] [blame] | 7219 | if (adjusted_mode->crtc_clock > clock_limit) { |
| 7220 | DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n", |
| 7221 | adjusted_mode->crtc_clock, clock_limit, |
| 7222 | yesno(pipe_config->double_wide)); |
| 7223 | return -EINVAL; |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 7224 | } |
Chris Wilson | 8974935 | 2010-09-12 18:25:19 +0100 | [diff] [blame] | 7225 | |
Ville Syrjälä | 1d1d0e2 | 2013-09-04 18:30:05 +0300 | [diff] [blame] | 7226 | /* |
| 7227 | * Pipe horizontal size must be even in: |
| 7228 | * - DVO ganged mode |
| 7229 | * - LVDS dual channel mode |
| 7230 | * - Double wide pipe |
| 7231 | */ |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 7232 | if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) && |
Ville Syrjälä | 1d1d0e2 | 2013-09-04 18:30:05 +0300 | [diff] [blame] | 7233 | intel_is_dual_link_lvds(dev)) || pipe_config->double_wide) |
| 7234 | pipe_config->pipe_src_w &= ~1; |
| 7235 | |
Damien Lespiau | 8693a82 | 2013-05-03 18:48:11 +0100 | [diff] [blame] | 7236 | /* Cantiga+ cannot handle modes with a hsync front porch of 0. |
| 7237 | * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw. |
Chris Wilson | 44f46b42 | 2012-06-21 13:19:59 +0300 | [diff] [blame] | 7238 | */ |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 7239 | if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) && |
Ville Syrjälä | aad941d | 2015-09-25 16:38:56 +0300 | [diff] [blame] | 7240 | adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay) |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 7241 | return -EINVAL; |
Chris Wilson | 44f46b42 | 2012-06-21 13:19:59 +0300 | [diff] [blame] | 7242 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 7243 | if (HAS_IPS(dev_priv)) |
Daniel Vetter | a43f6e0 | 2013-06-07 23:10:32 +0200 | [diff] [blame] | 7244 | hsw_compute_ips_config(crtc, pipe_config); |
| 7245 | |
Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 7246 | if (pipe_config->has_pch_encoder) |
Daniel Vetter | a43f6e0 | 2013-06-07 23:10:32 +0200 | [diff] [blame] | 7247 | return ironlake_fdi_compute_config(crtc, pipe_config); |
Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 7248 | |
Maarten Lankhorst | cf5a15b | 2015-06-15 12:33:41 +0200 | [diff] [blame] | 7249 | return 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 7250 | } |
| 7251 | |
Ville Syrjälä | 1652d19 | 2015-03-31 14:12:01 +0300 | [diff] [blame] | 7252 | static int skylake_get_display_clock_speed(struct drm_device *dev) |
| 7253 | { |
| 7254 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | ea61791 | 2016-05-13 23:41:24 +0300 | [diff] [blame] | 7255 | uint32_t cdctl; |
Ville Syrjälä | 1652d19 | 2015-03-31 14:12:01 +0300 | [diff] [blame] | 7256 | |
Ville Syrjälä | ea61791 | 2016-05-13 23:41:24 +0300 | [diff] [blame] | 7257 | skl_dpll0_update(dev_priv); |
| 7258 | |
Ville Syrjälä | 63911d7 | 2016-05-13 23:41:32 +0300 | [diff] [blame] | 7259 | if (dev_priv->cdclk_pll.vco == 0) |
Ville Syrjälä | 709e05c | 2016-05-13 23:41:33 +0300 | [diff] [blame] | 7260 | return dev_priv->cdclk_pll.ref; |
Ville Syrjälä | 1652d19 | 2015-03-31 14:12:01 +0300 | [diff] [blame] | 7261 | |
Ville Syrjälä | ea61791 | 2016-05-13 23:41:24 +0300 | [diff] [blame] | 7262 | cdctl = I915_READ(CDCLK_CTL); |
Ville Syrjälä | 1652d19 | 2015-03-31 14:12:01 +0300 | [diff] [blame] | 7263 | |
Ville Syrjälä | 63911d7 | 2016-05-13 23:41:32 +0300 | [diff] [blame] | 7264 | if (dev_priv->cdclk_pll.vco == 8640000) { |
Ville Syrjälä | 1652d19 | 2015-03-31 14:12:01 +0300 | [diff] [blame] | 7265 | switch (cdctl & CDCLK_FREQ_SEL_MASK) { |
| 7266 | case CDCLK_FREQ_450_432: |
| 7267 | return 432000; |
| 7268 | case CDCLK_FREQ_337_308: |
Ville Syrjälä | 487ed2e | 2016-05-13 23:41:31 +0300 | [diff] [blame] | 7269 | return 308571; |
Ville Syrjälä | ea61791 | 2016-05-13 23:41:24 +0300 | [diff] [blame] | 7270 | case CDCLK_FREQ_540: |
| 7271 | return 540000; |
Ville Syrjälä | 1652d19 | 2015-03-31 14:12:01 +0300 | [diff] [blame] | 7272 | case CDCLK_FREQ_675_617: |
Ville Syrjälä | 487ed2e | 2016-05-13 23:41:31 +0300 | [diff] [blame] | 7273 | return 617143; |
Ville Syrjälä | 1652d19 | 2015-03-31 14:12:01 +0300 | [diff] [blame] | 7274 | default: |
Ville Syrjälä | ea61791 | 2016-05-13 23:41:24 +0300 | [diff] [blame] | 7275 | MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK); |
Ville Syrjälä | 1652d19 | 2015-03-31 14:12:01 +0300 | [diff] [blame] | 7276 | } |
| 7277 | } else { |
Ville Syrjälä | 1652d19 | 2015-03-31 14:12:01 +0300 | [diff] [blame] | 7278 | switch (cdctl & CDCLK_FREQ_SEL_MASK) { |
| 7279 | case CDCLK_FREQ_450_432: |
| 7280 | return 450000; |
| 7281 | case CDCLK_FREQ_337_308: |
| 7282 | return 337500; |
Ville Syrjälä | ea61791 | 2016-05-13 23:41:24 +0300 | [diff] [blame] | 7283 | case CDCLK_FREQ_540: |
| 7284 | return 540000; |
Ville Syrjälä | 1652d19 | 2015-03-31 14:12:01 +0300 | [diff] [blame] | 7285 | case CDCLK_FREQ_675_617: |
| 7286 | return 675000; |
| 7287 | default: |
Ville Syrjälä | ea61791 | 2016-05-13 23:41:24 +0300 | [diff] [blame] | 7288 | MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK); |
Ville Syrjälä | 1652d19 | 2015-03-31 14:12:01 +0300 | [diff] [blame] | 7289 | } |
| 7290 | } |
| 7291 | |
Ville Syrjälä | 709e05c | 2016-05-13 23:41:33 +0300 | [diff] [blame] | 7292 | return dev_priv->cdclk_pll.ref; |
Ville Syrjälä | 1652d19 | 2015-03-31 14:12:01 +0300 | [diff] [blame] | 7293 | } |
| 7294 | |
Ville Syrjälä | 83d7c81 | 2016-05-13 23:41:35 +0300 | [diff] [blame] | 7295 | static void bxt_de_pll_update(struct drm_i915_private *dev_priv) |
| 7296 | { |
| 7297 | u32 val; |
| 7298 | |
| 7299 | dev_priv->cdclk_pll.ref = 19200; |
Imre Deak | 1c3f770 | 2016-05-24 15:38:32 +0300 | [diff] [blame] | 7300 | dev_priv->cdclk_pll.vco = 0; |
Ville Syrjälä | 83d7c81 | 2016-05-13 23:41:35 +0300 | [diff] [blame] | 7301 | |
| 7302 | val = I915_READ(BXT_DE_PLL_ENABLE); |
Imre Deak | 1c3f770 | 2016-05-24 15:38:32 +0300 | [diff] [blame] | 7303 | if ((val & BXT_DE_PLL_PLL_ENABLE) == 0) |
Ville Syrjälä | 83d7c81 | 2016-05-13 23:41:35 +0300 | [diff] [blame] | 7304 | return; |
Ville Syrjälä | 83d7c81 | 2016-05-13 23:41:35 +0300 | [diff] [blame] | 7305 | |
Imre Deak | 1c3f770 | 2016-05-24 15:38:32 +0300 | [diff] [blame] | 7306 | if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0)) |
| 7307 | return; |
Ville Syrjälä | 83d7c81 | 2016-05-13 23:41:35 +0300 | [diff] [blame] | 7308 | |
| 7309 | val = I915_READ(BXT_DE_PLL_CTL); |
| 7310 | dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) * |
| 7311 | dev_priv->cdclk_pll.ref; |
| 7312 | } |
| 7313 | |
Bob Paauwe | acd3f3d | 2015-06-23 14:14:26 -0700 | [diff] [blame] | 7314 | static int broxton_get_display_clock_speed(struct drm_device *dev) |
| 7315 | { |
| 7316 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | f598624 | 2016-05-13 23:41:37 +0300 | [diff] [blame] | 7317 | u32 divider; |
| 7318 | int div, vco; |
Bob Paauwe | acd3f3d | 2015-06-23 14:14:26 -0700 | [diff] [blame] | 7319 | |
Ville Syrjälä | 83d7c81 | 2016-05-13 23:41:35 +0300 | [diff] [blame] | 7320 | bxt_de_pll_update(dev_priv); |
| 7321 | |
Ville Syrjälä | f598624 | 2016-05-13 23:41:37 +0300 | [diff] [blame] | 7322 | vco = dev_priv->cdclk_pll.vco; |
| 7323 | if (vco == 0) |
| 7324 | return dev_priv->cdclk_pll.ref; |
Bob Paauwe | acd3f3d | 2015-06-23 14:14:26 -0700 | [diff] [blame] | 7325 | |
Ville Syrjälä | f598624 | 2016-05-13 23:41:37 +0300 | [diff] [blame] | 7326 | divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK; |
Bob Paauwe | acd3f3d | 2015-06-23 14:14:26 -0700 | [diff] [blame] | 7327 | |
Ville Syrjälä | f598624 | 2016-05-13 23:41:37 +0300 | [diff] [blame] | 7328 | switch (divider) { |
Bob Paauwe | acd3f3d | 2015-06-23 14:14:26 -0700 | [diff] [blame] | 7329 | case BXT_CDCLK_CD2X_DIV_SEL_1: |
Ville Syrjälä | f598624 | 2016-05-13 23:41:37 +0300 | [diff] [blame] | 7330 | div = 2; |
| 7331 | break; |
Bob Paauwe | acd3f3d | 2015-06-23 14:14:26 -0700 | [diff] [blame] | 7332 | case BXT_CDCLK_CD2X_DIV_SEL_1_5: |
Ville Syrjälä | f598624 | 2016-05-13 23:41:37 +0300 | [diff] [blame] | 7333 | div = 3; |
| 7334 | break; |
Bob Paauwe | acd3f3d | 2015-06-23 14:14:26 -0700 | [diff] [blame] | 7335 | case BXT_CDCLK_CD2X_DIV_SEL_2: |
Ville Syrjälä | f598624 | 2016-05-13 23:41:37 +0300 | [diff] [blame] | 7336 | div = 4; |
| 7337 | break; |
Bob Paauwe | acd3f3d | 2015-06-23 14:14:26 -0700 | [diff] [blame] | 7338 | case BXT_CDCLK_CD2X_DIV_SEL_4: |
Ville Syrjälä | f598624 | 2016-05-13 23:41:37 +0300 | [diff] [blame] | 7339 | div = 8; |
| 7340 | break; |
| 7341 | default: |
| 7342 | MISSING_CASE(divider); |
| 7343 | return dev_priv->cdclk_pll.ref; |
Bob Paauwe | acd3f3d | 2015-06-23 14:14:26 -0700 | [diff] [blame] | 7344 | } |
| 7345 | |
Ville Syrjälä | f598624 | 2016-05-13 23:41:37 +0300 | [diff] [blame] | 7346 | return DIV_ROUND_CLOSEST(vco, div); |
Bob Paauwe | acd3f3d | 2015-06-23 14:14:26 -0700 | [diff] [blame] | 7347 | } |
| 7348 | |
Ville Syrjälä | 1652d19 | 2015-03-31 14:12:01 +0300 | [diff] [blame] | 7349 | static int broadwell_get_display_clock_speed(struct drm_device *dev) |
| 7350 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 7351 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 1652d19 | 2015-03-31 14:12:01 +0300 | [diff] [blame] | 7352 | uint32_t lcpll = I915_READ(LCPLL_CTL); |
| 7353 | uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK; |
| 7354 | |
| 7355 | if (lcpll & LCPLL_CD_SOURCE_FCLK) |
| 7356 | return 800000; |
| 7357 | else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT) |
| 7358 | return 450000; |
| 7359 | else if (freq == LCPLL_CLK_FREQ_450) |
| 7360 | return 450000; |
| 7361 | else if (freq == LCPLL_CLK_FREQ_54O_BDW) |
| 7362 | return 540000; |
| 7363 | else if (freq == LCPLL_CLK_FREQ_337_5_BDW) |
| 7364 | return 337500; |
| 7365 | else |
| 7366 | return 675000; |
| 7367 | } |
| 7368 | |
| 7369 | static int haswell_get_display_clock_speed(struct drm_device *dev) |
| 7370 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 7371 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 1652d19 | 2015-03-31 14:12:01 +0300 | [diff] [blame] | 7372 | uint32_t lcpll = I915_READ(LCPLL_CTL); |
| 7373 | uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK; |
| 7374 | |
| 7375 | if (lcpll & LCPLL_CD_SOURCE_FCLK) |
| 7376 | return 800000; |
| 7377 | else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT) |
| 7378 | return 450000; |
| 7379 | else if (freq == LCPLL_CLK_FREQ_450) |
| 7380 | return 450000; |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 7381 | else if (IS_HSW_ULT(dev_priv)) |
Ville Syrjälä | 1652d19 | 2015-03-31 14:12:01 +0300 | [diff] [blame] | 7382 | return 337500; |
| 7383 | else |
| 7384 | return 540000; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 7385 | } |
| 7386 | |
Jesse Barnes | 25eb05fc | 2012-03-28 13:39:23 -0700 | [diff] [blame] | 7387 | static int valleyview_get_display_clock_speed(struct drm_device *dev) |
| 7388 | { |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 7389 | return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk", |
| 7390 | CCK_DISPLAY_CLOCK_CONTROL); |
Jesse Barnes | 25eb05fc | 2012-03-28 13:39:23 -0700 | [diff] [blame] | 7391 | } |
| 7392 | |
Ville Syrjälä | b37a643 | 2015-03-31 14:11:54 +0300 | [diff] [blame] | 7393 | static int ilk_get_display_clock_speed(struct drm_device *dev) |
| 7394 | { |
| 7395 | return 450000; |
| 7396 | } |
| 7397 | |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 7398 | static int i945_get_display_clock_speed(struct drm_device *dev) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 7399 | { |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 7400 | return 400000; |
| 7401 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 7402 | |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 7403 | static int i915_get_display_clock_speed(struct drm_device *dev) |
| 7404 | { |
Ville Syrjälä | e907f17 | 2015-03-31 14:09:47 +0300 | [diff] [blame] | 7405 | return 333333; |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 7406 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 7407 | |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 7408 | static int i9xx_misc_get_display_clock_speed(struct drm_device *dev) |
| 7409 | { |
| 7410 | return 200000; |
| 7411 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 7412 | |
Daniel Vetter | 257a7ff | 2013-07-26 08:35:42 +0200 | [diff] [blame] | 7413 | static int pnv_get_display_clock_speed(struct drm_device *dev) |
| 7414 | { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 7415 | struct pci_dev *pdev = dev->pdev; |
Daniel Vetter | 257a7ff | 2013-07-26 08:35:42 +0200 | [diff] [blame] | 7416 | u16 gcfgc = 0; |
| 7417 | |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 7418 | pci_read_config_word(pdev, GCFGC, &gcfgc); |
Daniel Vetter | 257a7ff | 2013-07-26 08:35:42 +0200 | [diff] [blame] | 7419 | |
| 7420 | switch (gcfgc & GC_DISPLAY_CLOCK_MASK) { |
| 7421 | case GC_DISPLAY_CLOCK_267_MHZ_PNV: |
Ville Syrjälä | e907f17 | 2015-03-31 14:09:47 +0300 | [diff] [blame] | 7422 | return 266667; |
Daniel Vetter | 257a7ff | 2013-07-26 08:35:42 +0200 | [diff] [blame] | 7423 | case GC_DISPLAY_CLOCK_333_MHZ_PNV: |
Ville Syrjälä | e907f17 | 2015-03-31 14:09:47 +0300 | [diff] [blame] | 7424 | return 333333; |
Daniel Vetter | 257a7ff | 2013-07-26 08:35:42 +0200 | [diff] [blame] | 7425 | case GC_DISPLAY_CLOCK_444_MHZ_PNV: |
Ville Syrjälä | e907f17 | 2015-03-31 14:09:47 +0300 | [diff] [blame] | 7426 | return 444444; |
Daniel Vetter | 257a7ff | 2013-07-26 08:35:42 +0200 | [diff] [blame] | 7427 | case GC_DISPLAY_CLOCK_200_MHZ_PNV: |
| 7428 | return 200000; |
| 7429 | default: |
| 7430 | DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc); |
| 7431 | case GC_DISPLAY_CLOCK_133_MHZ_PNV: |
Ville Syrjälä | e907f17 | 2015-03-31 14:09:47 +0300 | [diff] [blame] | 7432 | return 133333; |
Daniel Vetter | 257a7ff | 2013-07-26 08:35:42 +0200 | [diff] [blame] | 7433 | case GC_DISPLAY_CLOCK_167_MHZ_PNV: |
Ville Syrjälä | e907f17 | 2015-03-31 14:09:47 +0300 | [diff] [blame] | 7434 | return 166667; |
Daniel Vetter | 257a7ff | 2013-07-26 08:35:42 +0200 | [diff] [blame] | 7435 | } |
| 7436 | } |
| 7437 | |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 7438 | static int i915gm_get_display_clock_speed(struct drm_device *dev) |
| 7439 | { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 7440 | struct pci_dev *pdev = dev->pdev; |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 7441 | u16 gcfgc = 0; |
| 7442 | |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 7443 | pci_read_config_word(pdev, GCFGC, &gcfgc); |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 7444 | |
| 7445 | if (gcfgc & GC_LOW_FREQUENCY_ENABLE) |
Ville Syrjälä | e907f17 | 2015-03-31 14:09:47 +0300 | [diff] [blame] | 7446 | return 133333; |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 7447 | else { |
| 7448 | switch (gcfgc & GC_DISPLAY_CLOCK_MASK) { |
| 7449 | case GC_DISPLAY_CLOCK_333_MHZ: |
Ville Syrjälä | e907f17 | 2015-03-31 14:09:47 +0300 | [diff] [blame] | 7450 | return 333333; |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 7451 | default: |
| 7452 | case GC_DISPLAY_CLOCK_190_200_MHZ: |
| 7453 | return 190000; |
| 7454 | } |
| 7455 | } |
| 7456 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 7457 | |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 7458 | static int i865_get_display_clock_speed(struct drm_device *dev) |
| 7459 | { |
Ville Syrjälä | e907f17 | 2015-03-31 14:09:47 +0300 | [diff] [blame] | 7460 | return 266667; |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 7461 | } |
| 7462 | |
Ville Syrjälä | 1b1d271 | 2015-05-22 11:22:31 +0300 | [diff] [blame] | 7463 | static int i85x_get_display_clock_speed(struct drm_device *dev) |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 7464 | { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 7465 | struct pci_dev *pdev = dev->pdev; |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 7466 | u16 hpllcc = 0; |
Ville Syrjälä | 1b1d271 | 2015-05-22 11:22:31 +0300 | [diff] [blame] | 7467 | |
Ville Syrjälä | 65cd2b3 | 2015-05-22 11:22:32 +0300 | [diff] [blame] | 7468 | /* |
| 7469 | * 852GM/852GMV only supports 133 MHz and the HPLLCC |
| 7470 | * encoding is different :( |
| 7471 | * FIXME is this the right way to detect 852GM/852GMV? |
| 7472 | */ |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 7473 | if (pdev->revision == 0x1) |
Ville Syrjälä | 65cd2b3 | 2015-05-22 11:22:32 +0300 | [diff] [blame] | 7474 | return 133333; |
| 7475 | |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 7476 | pci_bus_read_config_word(pdev->bus, |
Ville Syrjälä | 1b1d271 | 2015-05-22 11:22:31 +0300 | [diff] [blame] | 7477 | PCI_DEVFN(0, 3), HPLLCC, &hpllcc); |
| 7478 | |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 7479 | /* Assume that the hardware is in the high speed state. This |
| 7480 | * should be the default. |
| 7481 | */ |
| 7482 | switch (hpllcc & GC_CLOCK_CONTROL_MASK) { |
| 7483 | case GC_CLOCK_133_200: |
Ville Syrjälä | 1b1d271 | 2015-05-22 11:22:31 +0300 | [diff] [blame] | 7484 | case GC_CLOCK_133_200_2: |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 7485 | case GC_CLOCK_100_200: |
| 7486 | return 200000; |
| 7487 | case GC_CLOCK_166_250: |
| 7488 | return 250000; |
| 7489 | case GC_CLOCK_100_133: |
Ville Syrjälä | e907f17 | 2015-03-31 14:09:47 +0300 | [diff] [blame] | 7490 | return 133333; |
Ville Syrjälä | 1b1d271 | 2015-05-22 11:22:31 +0300 | [diff] [blame] | 7491 | case GC_CLOCK_133_266: |
| 7492 | case GC_CLOCK_133_266_2: |
| 7493 | case GC_CLOCK_166_266: |
| 7494 | return 266667; |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 7495 | } |
| 7496 | |
| 7497 | /* Shouldn't happen */ |
| 7498 | return 0; |
| 7499 | } |
| 7500 | |
| 7501 | static int i830_get_display_clock_speed(struct drm_device *dev) |
| 7502 | { |
Ville Syrjälä | e907f17 | 2015-03-31 14:09:47 +0300 | [diff] [blame] | 7503 | return 133333; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 7504 | } |
| 7505 | |
Ville Syrjälä | 34edce2 | 2015-05-22 11:22:33 +0300 | [diff] [blame] | 7506 | static unsigned int intel_hpll_vco(struct drm_device *dev) |
| 7507 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 7508 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 34edce2 | 2015-05-22 11:22:33 +0300 | [diff] [blame] | 7509 | static const unsigned int blb_vco[8] = { |
| 7510 | [0] = 3200000, |
| 7511 | [1] = 4000000, |
| 7512 | [2] = 5333333, |
| 7513 | [3] = 4800000, |
| 7514 | [4] = 6400000, |
| 7515 | }; |
| 7516 | static const unsigned int pnv_vco[8] = { |
| 7517 | [0] = 3200000, |
| 7518 | [1] = 4000000, |
| 7519 | [2] = 5333333, |
| 7520 | [3] = 4800000, |
| 7521 | [4] = 2666667, |
| 7522 | }; |
| 7523 | static const unsigned int cl_vco[8] = { |
| 7524 | [0] = 3200000, |
| 7525 | [1] = 4000000, |
| 7526 | [2] = 5333333, |
| 7527 | [3] = 6400000, |
| 7528 | [4] = 3333333, |
| 7529 | [5] = 3566667, |
| 7530 | [6] = 4266667, |
| 7531 | }; |
| 7532 | static const unsigned int elk_vco[8] = { |
| 7533 | [0] = 3200000, |
| 7534 | [1] = 4000000, |
| 7535 | [2] = 5333333, |
| 7536 | [3] = 4800000, |
| 7537 | }; |
| 7538 | static const unsigned int ctg_vco[8] = { |
| 7539 | [0] = 3200000, |
| 7540 | [1] = 4000000, |
| 7541 | [2] = 5333333, |
| 7542 | [3] = 6400000, |
| 7543 | [4] = 2666667, |
| 7544 | [5] = 4266667, |
| 7545 | }; |
| 7546 | const unsigned int *vco_table; |
| 7547 | unsigned int vco; |
| 7548 | uint8_t tmp = 0; |
| 7549 | |
| 7550 | /* FIXME other chipsets? */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 7551 | if (IS_GM45(dev_priv)) |
Ville Syrjälä | 34edce2 | 2015-05-22 11:22:33 +0300 | [diff] [blame] | 7552 | vco_table = ctg_vco; |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 7553 | else if (IS_G4X(dev_priv)) |
Ville Syrjälä | 34edce2 | 2015-05-22 11:22:33 +0300 | [diff] [blame] | 7554 | vco_table = elk_vco; |
| 7555 | else if (IS_CRESTLINE(dev)) |
| 7556 | vco_table = cl_vco; |
| 7557 | else if (IS_PINEVIEW(dev)) |
| 7558 | vco_table = pnv_vco; |
| 7559 | else if (IS_G33(dev)) |
| 7560 | vco_table = blb_vco; |
| 7561 | else |
| 7562 | return 0; |
| 7563 | |
| 7564 | tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO); |
| 7565 | |
| 7566 | vco = vco_table[tmp & 0x7]; |
| 7567 | if (vco == 0) |
| 7568 | DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp); |
| 7569 | else |
| 7570 | DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco); |
| 7571 | |
| 7572 | return vco; |
| 7573 | } |
| 7574 | |
| 7575 | static int gm45_get_display_clock_speed(struct drm_device *dev) |
| 7576 | { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 7577 | struct pci_dev *pdev = dev->pdev; |
Ville Syrjälä | 34edce2 | 2015-05-22 11:22:33 +0300 | [diff] [blame] | 7578 | unsigned int cdclk_sel, vco = intel_hpll_vco(dev); |
| 7579 | uint16_t tmp = 0; |
| 7580 | |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 7581 | pci_read_config_word(pdev, GCFGC, &tmp); |
Ville Syrjälä | 34edce2 | 2015-05-22 11:22:33 +0300 | [diff] [blame] | 7582 | |
| 7583 | cdclk_sel = (tmp >> 12) & 0x1; |
| 7584 | |
| 7585 | switch (vco) { |
| 7586 | case 2666667: |
| 7587 | case 4000000: |
| 7588 | case 5333333: |
| 7589 | return cdclk_sel ? 333333 : 222222; |
| 7590 | case 3200000: |
| 7591 | return cdclk_sel ? 320000 : 228571; |
| 7592 | default: |
| 7593 | DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp); |
| 7594 | return 222222; |
| 7595 | } |
| 7596 | } |
| 7597 | |
| 7598 | static int i965gm_get_display_clock_speed(struct drm_device *dev) |
| 7599 | { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 7600 | struct pci_dev *pdev = dev->pdev; |
Ville Syrjälä | 34edce2 | 2015-05-22 11:22:33 +0300 | [diff] [blame] | 7601 | static const uint8_t div_3200[] = { 16, 10, 8 }; |
| 7602 | static const uint8_t div_4000[] = { 20, 12, 10 }; |
| 7603 | static const uint8_t div_5333[] = { 24, 16, 14 }; |
| 7604 | const uint8_t *div_table; |
| 7605 | unsigned int cdclk_sel, vco = intel_hpll_vco(dev); |
| 7606 | uint16_t tmp = 0; |
| 7607 | |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 7608 | pci_read_config_word(pdev, GCFGC, &tmp); |
Ville Syrjälä | 34edce2 | 2015-05-22 11:22:33 +0300 | [diff] [blame] | 7609 | |
| 7610 | cdclk_sel = ((tmp >> 8) & 0x1f) - 1; |
| 7611 | |
| 7612 | if (cdclk_sel >= ARRAY_SIZE(div_3200)) |
| 7613 | goto fail; |
| 7614 | |
| 7615 | switch (vco) { |
| 7616 | case 3200000: |
| 7617 | div_table = div_3200; |
| 7618 | break; |
| 7619 | case 4000000: |
| 7620 | div_table = div_4000; |
| 7621 | break; |
| 7622 | case 5333333: |
| 7623 | div_table = div_5333; |
| 7624 | break; |
| 7625 | default: |
| 7626 | goto fail; |
| 7627 | } |
| 7628 | |
| 7629 | return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]); |
| 7630 | |
Damien Lespiau | caf4e25 | 2015-06-04 16:56:18 +0100 | [diff] [blame] | 7631 | fail: |
Ville Syrjälä | 34edce2 | 2015-05-22 11:22:33 +0300 | [diff] [blame] | 7632 | DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp); |
| 7633 | return 200000; |
| 7634 | } |
| 7635 | |
| 7636 | static int g33_get_display_clock_speed(struct drm_device *dev) |
| 7637 | { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 7638 | struct pci_dev *pdev = dev->pdev; |
Ville Syrjälä | 34edce2 | 2015-05-22 11:22:33 +0300 | [diff] [blame] | 7639 | static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 }; |
| 7640 | static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 }; |
| 7641 | static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 }; |
| 7642 | static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 }; |
| 7643 | const uint8_t *div_table; |
| 7644 | unsigned int cdclk_sel, vco = intel_hpll_vco(dev); |
| 7645 | uint16_t tmp = 0; |
| 7646 | |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 7647 | pci_read_config_word(pdev, GCFGC, &tmp); |
Ville Syrjälä | 34edce2 | 2015-05-22 11:22:33 +0300 | [diff] [blame] | 7648 | |
| 7649 | cdclk_sel = (tmp >> 4) & 0x7; |
| 7650 | |
| 7651 | if (cdclk_sel >= ARRAY_SIZE(div_3200)) |
| 7652 | goto fail; |
| 7653 | |
| 7654 | switch (vco) { |
| 7655 | case 3200000: |
| 7656 | div_table = div_3200; |
| 7657 | break; |
| 7658 | case 4000000: |
| 7659 | div_table = div_4000; |
| 7660 | break; |
| 7661 | case 4800000: |
| 7662 | div_table = div_4800; |
| 7663 | break; |
| 7664 | case 5333333: |
| 7665 | div_table = div_5333; |
| 7666 | break; |
| 7667 | default: |
| 7668 | goto fail; |
| 7669 | } |
| 7670 | |
| 7671 | return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]); |
| 7672 | |
Damien Lespiau | caf4e25 | 2015-06-04 16:56:18 +0100 | [diff] [blame] | 7673 | fail: |
Ville Syrjälä | 34edce2 | 2015-05-22 11:22:33 +0300 | [diff] [blame] | 7674 | DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp); |
| 7675 | return 190476; |
| 7676 | } |
| 7677 | |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 7678 | static void |
Ville Syrjälä | a65851a | 2013-04-23 15:03:34 +0300 | [diff] [blame] | 7679 | intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den) |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 7680 | { |
Ville Syrjälä | a65851a | 2013-04-23 15:03:34 +0300 | [diff] [blame] | 7681 | while (*num > DATA_LINK_M_N_MASK || |
| 7682 | *den > DATA_LINK_M_N_MASK) { |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 7683 | *num >>= 1; |
| 7684 | *den >>= 1; |
| 7685 | } |
| 7686 | } |
| 7687 | |
Ville Syrjälä | a65851a | 2013-04-23 15:03:34 +0300 | [diff] [blame] | 7688 | static void compute_m_n(unsigned int m, unsigned int n, |
| 7689 | uint32_t *ret_m, uint32_t *ret_n) |
| 7690 | { |
| 7691 | *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX); |
| 7692 | *ret_m = div_u64((uint64_t) m * *ret_n, n); |
| 7693 | intel_reduce_m_n_ratio(ret_m, ret_n); |
| 7694 | } |
| 7695 | |
Daniel Vetter | e69d0bc | 2012-11-29 15:59:36 +0100 | [diff] [blame] | 7696 | void |
| 7697 | intel_link_compute_m_n(int bits_per_pixel, int nlanes, |
| 7698 | int pixel_clock, int link_clock, |
| 7699 | struct intel_link_m_n *m_n) |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 7700 | { |
Daniel Vetter | e69d0bc | 2012-11-29 15:59:36 +0100 | [diff] [blame] | 7701 | m_n->tu = 64; |
Ville Syrjälä | a65851a | 2013-04-23 15:03:34 +0300 | [diff] [blame] | 7702 | |
| 7703 | compute_m_n(bits_per_pixel * pixel_clock, |
| 7704 | link_clock * nlanes * 8, |
| 7705 | &m_n->gmch_m, &m_n->gmch_n); |
| 7706 | |
| 7707 | compute_m_n(pixel_clock, link_clock, |
| 7708 | &m_n->link_m, &m_n->link_n); |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 7709 | } |
| 7710 | |
Chris Wilson | a761503 | 2011-01-12 17:04:08 +0000 | [diff] [blame] | 7711 | static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv) |
| 7712 | { |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 7713 | if (i915.panel_use_ssc >= 0) |
| 7714 | return i915.panel_use_ssc != 0; |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 7715 | return dev_priv->vbt.lvds_use_ssc |
Keith Packard | 435793d | 2011-07-12 14:56:22 -0700 | [diff] [blame] | 7716 | && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE); |
Chris Wilson | a761503 | 2011-01-12 17:04:08 +0000 | [diff] [blame] | 7717 | } |
| 7718 | |
Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 7719 | static uint32_t pnv_dpll_compute_fp(struct dpll *dpll) |
Jesse Barnes | c65d77d | 2011-12-15 12:30:36 -0800 | [diff] [blame] | 7720 | { |
Daniel Vetter | 7df00d7 | 2013-05-21 21:54:55 +0200 | [diff] [blame] | 7721 | return (1 << dpll->n) << 16 | dpll->m2; |
Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 7722 | } |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 7723 | |
Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 7724 | static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll) |
| 7725 | { |
| 7726 | return dpll->n << 16 | dpll->m1 << 8 | dpll->m2; |
Jesse Barnes | c65d77d | 2011-12-15 12:30:36 -0800 | [diff] [blame] | 7727 | } |
| 7728 | |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 7729 | static void i9xx_update_pll_dividers(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 7730 | struct intel_crtc_state *crtc_state, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 7731 | struct dpll *reduced_clock) |
Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 7732 | { |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 7733 | struct drm_device *dev = crtc->base.dev; |
Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 7734 | u32 fp, fp2 = 0; |
| 7735 | |
| 7736 | if (IS_PINEVIEW(dev)) { |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 7737 | fp = pnv_dpll_compute_fp(&crtc_state->dpll); |
Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 7738 | if (reduced_clock) |
Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 7739 | fp2 = pnv_dpll_compute_fp(reduced_clock); |
Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 7740 | } else { |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 7741 | fp = i9xx_dpll_compute_fp(&crtc_state->dpll); |
Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 7742 | if (reduced_clock) |
Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 7743 | fp2 = i9xx_dpll_compute_fp(reduced_clock); |
Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 7744 | } |
| 7745 | |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 7746 | crtc_state->dpll_hw_state.fp0 = fp; |
Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 7747 | |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 7748 | crtc->lowfreq_avail = false; |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 7749 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) && |
Rodrigo Vivi | ab585de | 2015-03-24 12:40:09 -0700 | [diff] [blame] | 7750 | reduced_clock) { |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 7751 | crtc_state->dpll_hw_state.fp1 = fp2; |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 7752 | crtc->lowfreq_avail = true; |
Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 7753 | } else { |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 7754 | crtc_state->dpll_hw_state.fp1 = fp; |
Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 7755 | } |
| 7756 | } |
| 7757 | |
Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 7758 | static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe |
| 7759 | pipe) |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 7760 | { |
| 7761 | u32 reg_val; |
| 7762 | |
| 7763 | /* |
| 7764 | * PLLB opamp always calibrates to max value of 0x3f, force enable it |
| 7765 | * and set it to a reasonable value instead. |
| 7766 | */ |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 7767 | reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1)); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 7768 | reg_val &= 0xffffff00; |
| 7769 | reg_val |= 0x00000030; |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 7770 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 7771 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 7772 | reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 7773 | reg_val &= 0x8cffffff; |
| 7774 | reg_val = 0x8c000000; |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 7775 | vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 7776 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 7777 | reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1)); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 7778 | reg_val &= 0xffffff00; |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 7779 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 7780 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 7781 | reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 7782 | reg_val &= 0x00ffffff; |
| 7783 | reg_val |= 0xb0000000; |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 7784 | vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 7785 | } |
| 7786 | |
Daniel Vetter | b551842 | 2013-05-03 11:49:48 +0200 | [diff] [blame] | 7787 | static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc, |
| 7788 | struct intel_link_m_n *m_n) |
| 7789 | { |
| 7790 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 7791 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | b551842 | 2013-05-03 11:49:48 +0200 | [diff] [blame] | 7792 | int pipe = crtc->pipe; |
| 7793 | |
Daniel Vetter | e3b95f1 | 2013-05-03 11:49:49 +0200 | [diff] [blame] | 7794 | I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m); |
| 7795 | I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n); |
| 7796 | I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m); |
| 7797 | I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n); |
Daniel Vetter | b551842 | 2013-05-03 11:49:48 +0200 | [diff] [blame] | 7798 | } |
| 7799 | |
| 7800 | static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc, |
Vandana Kannan | f769cd2 | 2014-08-05 07:51:22 -0700 | [diff] [blame] | 7801 | struct intel_link_m_n *m_n, |
| 7802 | struct intel_link_m_n *m2_n2) |
Daniel Vetter | b551842 | 2013-05-03 11:49:48 +0200 | [diff] [blame] | 7803 | { |
| 7804 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 7805 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | b551842 | 2013-05-03 11:49:48 +0200 | [diff] [blame] | 7806 | int pipe = crtc->pipe; |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 7807 | enum transcoder transcoder = crtc->config->cpu_transcoder; |
Daniel Vetter | b551842 | 2013-05-03 11:49:48 +0200 | [diff] [blame] | 7808 | |
| 7809 | if (INTEL_INFO(dev)->gen >= 5) { |
| 7810 | I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m); |
| 7811 | I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n); |
| 7812 | I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m); |
| 7813 | I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n); |
Vandana Kannan | f769cd2 | 2014-08-05 07:51:22 -0700 | [diff] [blame] | 7814 | /* M2_N2 registers to be set only for gen < 8 (M2_N2 available |
| 7815 | * for gen < 8) and if DRRS is supported (to make sure the |
| 7816 | * registers are not unnecessarily accessed). |
| 7817 | */ |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 7818 | if (m2_n2 && (IS_CHERRYVIEW(dev_priv) || |
| 7819 | INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) { |
Vandana Kannan | f769cd2 | 2014-08-05 07:51:22 -0700 | [diff] [blame] | 7820 | I915_WRITE(PIPE_DATA_M2(transcoder), |
| 7821 | TU_SIZE(m2_n2->tu) | m2_n2->gmch_m); |
| 7822 | I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n); |
| 7823 | I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m); |
| 7824 | I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n); |
| 7825 | } |
Daniel Vetter | b551842 | 2013-05-03 11:49:48 +0200 | [diff] [blame] | 7826 | } else { |
Daniel Vetter | e3b95f1 | 2013-05-03 11:49:49 +0200 | [diff] [blame] | 7827 | I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m); |
| 7828 | I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n); |
| 7829 | I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m); |
| 7830 | I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n); |
Daniel Vetter | b551842 | 2013-05-03 11:49:48 +0200 | [diff] [blame] | 7831 | } |
| 7832 | } |
| 7833 | |
Ramalingam C | fe3cd48 | 2015-02-13 15:32:59 +0530 | [diff] [blame] | 7834 | void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n) |
Daniel Vetter | 03afc4a | 2013-04-02 23:42:31 +0200 | [diff] [blame] | 7835 | { |
Ramalingam C | fe3cd48 | 2015-02-13 15:32:59 +0530 | [diff] [blame] | 7836 | struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL; |
| 7837 | |
| 7838 | if (m_n == M1_N1) { |
| 7839 | dp_m_n = &crtc->config->dp_m_n; |
| 7840 | dp_m2_n2 = &crtc->config->dp_m2_n2; |
| 7841 | } else if (m_n == M2_N2) { |
| 7842 | |
| 7843 | /* |
| 7844 | * M2_N2 registers are not supported. Hence m2_n2 divider value |
| 7845 | * needs to be programmed into M1_N1. |
| 7846 | */ |
| 7847 | dp_m_n = &crtc->config->dp_m2_n2; |
| 7848 | } else { |
| 7849 | DRM_ERROR("Unsupported divider value\n"); |
| 7850 | return; |
| 7851 | } |
| 7852 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 7853 | if (crtc->config->has_pch_encoder) |
| 7854 | intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n); |
Daniel Vetter | 03afc4a | 2013-04-02 23:42:31 +0200 | [diff] [blame] | 7855 | else |
Ramalingam C | fe3cd48 | 2015-02-13 15:32:59 +0530 | [diff] [blame] | 7856 | intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2); |
Daniel Vetter | 03afc4a | 2013-04-02 23:42:31 +0200 | [diff] [blame] | 7857 | } |
| 7858 | |
Daniel Vetter | 251ac86 | 2015-06-18 10:30:24 +0200 | [diff] [blame] | 7859 | static void vlv_compute_dpll(struct intel_crtc *crtc, |
| 7860 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 7861 | { |
Ville Syrjälä | 03ed5cbf | 2016-03-15 16:39:55 +0200 | [diff] [blame] | 7862 | pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV | |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 7863 | DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS; |
Ville Syrjälä | 03ed5cbf | 2016-03-15 16:39:55 +0200 | [diff] [blame] | 7864 | if (crtc->pipe != PIPE_A) |
| 7865 | pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV; |
Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 7866 | |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 7867 | /* DPLL not used with DSI, but still need the rest set up */ |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 7868 | if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI)) |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 7869 | pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE | |
| 7870 | DPLL_EXT_BUFFER_ENABLE_VLV; |
| 7871 | |
Ville Syrjälä | 03ed5cbf | 2016-03-15 16:39:55 +0200 | [diff] [blame] | 7872 | pipe_config->dpll_hw_state.dpll_md = |
| 7873 | (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT; |
| 7874 | } |
Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 7875 | |
Ville Syrjälä | 03ed5cbf | 2016-03-15 16:39:55 +0200 | [diff] [blame] | 7876 | static void chv_compute_dpll(struct intel_crtc *crtc, |
| 7877 | struct intel_crtc_state *pipe_config) |
| 7878 | { |
| 7879 | pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV | |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 7880 | DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS; |
Ville Syrjälä | 03ed5cbf | 2016-03-15 16:39:55 +0200 | [diff] [blame] | 7881 | if (crtc->pipe != PIPE_A) |
| 7882 | pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV; |
| 7883 | |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 7884 | /* DPLL not used with DSI, but still need the rest set up */ |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 7885 | if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI)) |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 7886 | pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE; |
| 7887 | |
Ville Syrjälä | 03ed5cbf | 2016-03-15 16:39:55 +0200 | [diff] [blame] | 7888 | pipe_config->dpll_hw_state.dpll_md = |
| 7889 | (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT; |
Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 7890 | } |
| 7891 | |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 7892 | static void vlv_prepare_pll(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 7893 | const struct intel_crtc_state *pipe_config) |
Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 7894 | { |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 7895 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 7896 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 7897 | enum pipe pipe = crtc->pipe; |
Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 7898 | u32 mdiv; |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 7899 | u32 bestn, bestm1, bestm2, bestp1, bestp2; |
Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 7900 | u32 coreclk, reg_val; |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 7901 | |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 7902 | /* Enable Refclk */ |
| 7903 | I915_WRITE(DPLL(pipe), |
| 7904 | pipe_config->dpll_hw_state.dpll & |
| 7905 | ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV)); |
| 7906 | |
| 7907 | /* No need to actually set up the DPLL with DSI */ |
| 7908 | if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0) |
| 7909 | return; |
| 7910 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 7911 | mutex_lock(&dev_priv->sb_lock); |
Daniel Vetter | 0915300 | 2012-12-12 14:06:44 +0100 | [diff] [blame] | 7912 | |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 7913 | bestn = pipe_config->dpll.n; |
| 7914 | bestm1 = pipe_config->dpll.m1; |
| 7915 | bestm2 = pipe_config->dpll.m2; |
| 7916 | bestp1 = pipe_config->dpll.p1; |
| 7917 | bestp2 = pipe_config->dpll.p2; |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 7918 | |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 7919 | /* See eDP HDMI DPIO driver vbios notes doc */ |
| 7920 | |
| 7921 | /* PLL B needs special handling */ |
Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 7922 | if (pipe == PIPE_B) |
Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 7923 | vlv_pllb_recal_opamp(dev_priv, pipe); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 7924 | |
| 7925 | /* Set up Tx target for periodic Rcomp update */ |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 7926 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 7927 | |
| 7928 | /* Disable target IRef on PLL */ |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 7929 | reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe)); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 7930 | reg_val &= 0x00ffffff; |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 7931 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 7932 | |
| 7933 | /* Disable fast lock */ |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 7934 | vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 7935 | |
| 7936 | /* Set idtafcrecal before PLL is enabled */ |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 7937 | mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK)); |
| 7938 | mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT)); |
| 7939 | mdiv |= ((bestn << DPIO_N_SHIFT)); |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 7940 | mdiv |= (1 << DPIO_K_SHIFT); |
Jesse Barnes | 7df5080 | 2013-05-02 10:48:09 -0700 | [diff] [blame] | 7941 | |
| 7942 | /* |
| 7943 | * Post divider depends on pixel clock rate, DAC vs digital (and LVDS, |
| 7944 | * but we don't support that). |
| 7945 | * Note: don't use the DAC post divider as it seems unstable. |
| 7946 | */ |
| 7947 | mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT); |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 7948 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 7949 | |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 7950 | mdiv |= DPIO_ENABLE_CALIBRATION; |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 7951 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv); |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 7952 | |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 7953 | /* Set HBR and RBR LPF coefficients */ |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 7954 | if (pipe_config->port_clock == 162000 || |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 7955 | intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) || |
| 7956 | intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 7957 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe), |
Ville Syrjälä | 885b0120 | 2013-07-05 19:21:38 +0300 | [diff] [blame] | 7958 | 0x009f0003); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 7959 | else |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 7960 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe), |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 7961 | 0x00d0000f); |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 7962 | |
Ville Syrjälä | 37a5650 | 2016-06-22 21:57:04 +0300 | [diff] [blame] | 7963 | if (intel_crtc_has_dp_encoder(pipe_config)) { |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 7964 | /* Use SSC source */ |
Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 7965 | if (pipe == PIPE_A) |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 7966 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe), |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 7967 | 0x0df40000); |
| 7968 | else |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 7969 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe), |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 7970 | 0x0df70000); |
| 7971 | } else { /* HDMI or VGA */ |
| 7972 | /* Use bend source */ |
Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 7973 | if (pipe == PIPE_A) |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 7974 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe), |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 7975 | 0x0df70000); |
| 7976 | else |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 7977 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe), |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 7978 | 0x0df40000); |
| 7979 | } |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 7980 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 7981 | coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe)); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 7982 | coreclk = (coreclk & 0x0000ff00) | 0x01c00000; |
Ville Syrjälä | 2210ce7 | 2016-06-22 21:57:05 +0300 | [diff] [blame] | 7983 | if (intel_crtc_has_dp_encoder(crtc->config)) |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 7984 | coreclk |= 0x01000000; |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 7985 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 7986 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 7987 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000); |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 7988 | mutex_unlock(&dev_priv->sb_lock); |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 7989 | } |
| 7990 | |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 7991 | static void chv_prepare_pll(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 7992 | const struct intel_crtc_state *pipe_config) |
Ville Syrjälä | 1ae0d13 | 2014-06-28 02:04:00 +0300 | [diff] [blame] | 7993 | { |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 7994 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 7995 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 7996 | enum pipe pipe = crtc->pipe; |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 7997 | enum dpio_channel port = vlv_pipe_to_channel(pipe); |
Vijay Purushothaman | 9cbe40c | 2015-03-05 19:33:08 +0530 | [diff] [blame] | 7998 | u32 loopfilter, tribuf_calcntr; |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 7999 | u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac; |
Vijay Purushothaman | a945ce7e | 2015-03-05 19:30:57 +0530 | [diff] [blame] | 8000 | u32 dpio_val; |
Vijay Purushothaman | 9cbe40c | 2015-03-05 19:33:08 +0530 | [diff] [blame] | 8001 | int vco; |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 8002 | |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 8003 | /* Enable Refclk and SSC */ |
| 8004 | I915_WRITE(DPLL(pipe), |
| 8005 | pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE); |
| 8006 | |
| 8007 | /* No need to actually set up the DPLL with DSI */ |
| 8008 | if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0) |
| 8009 | return; |
| 8010 | |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 8011 | bestn = pipe_config->dpll.n; |
| 8012 | bestm2_frac = pipe_config->dpll.m2 & 0x3fffff; |
| 8013 | bestm1 = pipe_config->dpll.m1; |
| 8014 | bestm2 = pipe_config->dpll.m2 >> 22; |
| 8015 | bestp1 = pipe_config->dpll.p1; |
| 8016 | bestp2 = pipe_config->dpll.p2; |
Vijay Purushothaman | 9cbe40c | 2015-03-05 19:33:08 +0530 | [diff] [blame] | 8017 | vco = pipe_config->dpll.vco; |
Vijay Purushothaman | a945ce7e | 2015-03-05 19:30:57 +0530 | [diff] [blame] | 8018 | dpio_val = 0; |
Vijay Purushothaman | 9cbe40c | 2015-03-05 19:33:08 +0530 | [diff] [blame] | 8019 | loopfilter = 0; |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 8020 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 8021 | mutex_lock(&dev_priv->sb_lock); |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 8022 | |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 8023 | /* p1 and p2 divider */ |
| 8024 | vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port), |
| 8025 | 5 << DPIO_CHV_S1_DIV_SHIFT | |
| 8026 | bestp1 << DPIO_CHV_P1_DIV_SHIFT | |
| 8027 | bestp2 << DPIO_CHV_P2_DIV_SHIFT | |
| 8028 | 1 << DPIO_CHV_K_DIV_SHIFT); |
| 8029 | |
| 8030 | /* Feedback post-divider - m2 */ |
| 8031 | vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2); |
| 8032 | |
| 8033 | /* Feedback refclk divider - n and m1 */ |
| 8034 | vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port), |
| 8035 | DPIO_CHV_M1_DIV_BY_2 | |
| 8036 | 1 << DPIO_CHV_N_DIV_SHIFT); |
| 8037 | |
| 8038 | /* M2 fraction division */ |
Ville Syrjälä | 25a25df | 2015-07-08 23:45:47 +0300 | [diff] [blame] | 8039 | vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac); |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 8040 | |
| 8041 | /* M2 fraction division enable */ |
Vijay Purushothaman | a945ce7e | 2015-03-05 19:30:57 +0530 | [diff] [blame] | 8042 | dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port)); |
| 8043 | dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN); |
| 8044 | dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT); |
| 8045 | if (bestm2_frac) |
| 8046 | dpio_val |= DPIO_CHV_FRAC_DIV_EN; |
| 8047 | vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val); |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 8048 | |
Vijay Purushothaman | de3a0fd | 2015-03-05 19:32:06 +0530 | [diff] [blame] | 8049 | /* Program digital lock detect threshold */ |
| 8050 | dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port)); |
| 8051 | dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK | |
| 8052 | DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE); |
| 8053 | dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT); |
| 8054 | if (!bestm2_frac) |
| 8055 | dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE; |
| 8056 | vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val); |
| 8057 | |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 8058 | /* Loop filter */ |
Vijay Purushothaman | 9cbe40c | 2015-03-05 19:33:08 +0530 | [diff] [blame] | 8059 | if (vco == 5400000) { |
| 8060 | loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT); |
| 8061 | loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT); |
| 8062 | loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT); |
| 8063 | tribuf_calcntr = 0x9; |
| 8064 | } else if (vco <= 6200000) { |
| 8065 | loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT); |
| 8066 | loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT); |
| 8067 | loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT); |
| 8068 | tribuf_calcntr = 0x9; |
| 8069 | } else if (vco <= 6480000) { |
| 8070 | loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT); |
| 8071 | loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT); |
| 8072 | loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT); |
| 8073 | tribuf_calcntr = 0x8; |
| 8074 | } else { |
| 8075 | /* Not supported. Apply the same limits as in the max case */ |
| 8076 | loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT); |
| 8077 | loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT); |
| 8078 | loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT); |
| 8079 | tribuf_calcntr = 0; |
| 8080 | } |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 8081 | vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter); |
| 8082 | |
Ville Syrjälä | 968040b | 2015-03-11 22:52:08 +0200 | [diff] [blame] | 8083 | dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port)); |
Vijay Purushothaman | 9cbe40c | 2015-03-05 19:33:08 +0530 | [diff] [blame] | 8084 | dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK; |
| 8085 | dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT); |
| 8086 | vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val); |
| 8087 | |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 8088 | /* AFC Recal */ |
| 8089 | vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), |
| 8090 | vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) | |
| 8091 | DPIO_AFC_RECAL); |
| 8092 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 8093 | mutex_unlock(&dev_priv->sb_lock); |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 8094 | } |
| 8095 | |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 8096 | /** |
| 8097 | * vlv_force_pll_on - forcibly enable just the PLL |
| 8098 | * @dev_priv: i915 private structure |
| 8099 | * @pipe: pipe PLL to enable |
| 8100 | * @dpll: PLL configuration |
| 8101 | * |
| 8102 | * Enable the PLL for @pipe using the supplied @dpll config. To be used |
| 8103 | * in cases where we need the PLL enabled even when @pipe is not going to |
| 8104 | * be enabled. |
| 8105 | */ |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 8106 | int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe, |
| 8107 | const struct dpll *dpll) |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 8108 | { |
| 8109 | struct intel_crtc *crtc = |
| 8110 | to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe)); |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 8111 | struct intel_crtc_state *pipe_config; |
| 8112 | |
| 8113 | pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL); |
| 8114 | if (!pipe_config) |
| 8115 | return -ENOMEM; |
| 8116 | |
| 8117 | pipe_config->base.crtc = &crtc->base; |
| 8118 | pipe_config->pixel_multiplier = 1; |
| 8119 | pipe_config->dpll = *dpll; |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 8120 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 8121 | if (IS_CHERRYVIEW(to_i915(dev))) { |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 8122 | chv_compute_dpll(crtc, pipe_config); |
| 8123 | chv_prepare_pll(crtc, pipe_config); |
| 8124 | chv_enable_pll(crtc, pipe_config); |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 8125 | } else { |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 8126 | vlv_compute_dpll(crtc, pipe_config); |
| 8127 | vlv_prepare_pll(crtc, pipe_config); |
| 8128 | vlv_enable_pll(crtc, pipe_config); |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 8129 | } |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 8130 | |
| 8131 | kfree(pipe_config); |
| 8132 | |
| 8133 | return 0; |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 8134 | } |
| 8135 | |
| 8136 | /** |
| 8137 | * vlv_force_pll_off - forcibly disable just the PLL |
| 8138 | * @dev_priv: i915 private structure |
| 8139 | * @pipe: pipe PLL to disable |
| 8140 | * |
| 8141 | * Disable the PLL for @pipe. To be used in cases where we need |
| 8142 | * the PLL enabled even when @pipe is not going to be enabled. |
| 8143 | */ |
| 8144 | void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe) |
| 8145 | { |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 8146 | if (IS_CHERRYVIEW(to_i915(dev))) |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 8147 | chv_disable_pll(to_i915(dev), pipe); |
| 8148 | else |
| 8149 | vlv_disable_pll(to_i915(dev), pipe); |
| 8150 | } |
| 8151 | |
Daniel Vetter | 251ac86 | 2015-06-18 10:30:24 +0200 | [diff] [blame] | 8152 | static void i9xx_compute_dpll(struct intel_crtc *crtc, |
| 8153 | struct intel_crtc_state *crtc_state, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 8154 | struct dpll *reduced_clock) |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 8155 | { |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 8156 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8157 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 8158 | u32 dpll; |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 8159 | struct dpll *clock = &crtc_state->dpll; |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 8160 | |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 8161 | i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock); |
Vijay Purushothaman | 2a8f64c | 2012-09-27 19:13:06 +0530 | [diff] [blame] | 8162 | |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 8163 | dpll = DPLL_VGA_MODE_DIS; |
| 8164 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 8165 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 8166 | dpll |= DPLLB_MODE_LVDS; |
| 8167 | else |
| 8168 | dpll |= DPLLB_MODE_DAC_SERIAL; |
Daniel Vetter | 6cc5f34 | 2013-03-27 00:44:53 +0100 | [diff] [blame] | 8169 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 8170 | if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) || IS_G33(dev_priv)) { |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 8171 | dpll |= (crtc_state->pixel_multiplier - 1) |
Daniel Vetter | 198a037f | 2013-04-19 11:14:37 +0200 | [diff] [blame] | 8172 | << SDVO_MULTIPLIER_SHIFT_HIRES; |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 8173 | } |
Daniel Vetter | 198a037f | 2013-04-19 11:14:37 +0200 | [diff] [blame] | 8174 | |
Ville Syrjälä | 3d6e9ee | 2016-06-22 21:57:03 +0300 | [diff] [blame] | 8175 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) || |
| 8176 | intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) |
Daniel Vetter | 4a33e48 | 2013-07-06 12:52:05 +0200 | [diff] [blame] | 8177 | dpll |= DPLL_SDVO_HIGH_SPEED; |
Daniel Vetter | 198a037f | 2013-04-19 11:14:37 +0200 | [diff] [blame] | 8178 | |
Ville Syrjälä | 37a5650 | 2016-06-22 21:57:04 +0300 | [diff] [blame] | 8179 | if (intel_crtc_has_dp_encoder(crtc_state)) |
Daniel Vetter | 4a33e48 | 2013-07-06 12:52:05 +0200 | [diff] [blame] | 8180 | dpll |= DPLL_SDVO_HIGH_SPEED; |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 8181 | |
| 8182 | /* compute bitmask from p1 value */ |
| 8183 | if (IS_PINEVIEW(dev)) |
| 8184 | dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW; |
| 8185 | else { |
| 8186 | dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT; |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 8187 | if (IS_G4X(dev_priv) && reduced_clock) |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 8188 | dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT; |
| 8189 | } |
| 8190 | switch (clock->p2) { |
| 8191 | case 5: |
| 8192 | dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5; |
| 8193 | break; |
| 8194 | case 7: |
| 8195 | dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7; |
| 8196 | break; |
| 8197 | case 10: |
| 8198 | dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10; |
| 8199 | break; |
| 8200 | case 14: |
| 8201 | dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14; |
| 8202 | break; |
| 8203 | } |
| 8204 | if (INTEL_INFO(dev)->gen >= 4) |
| 8205 | dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT); |
| 8206 | |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 8207 | if (crtc_state->sdvo_tv_clock) |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 8208 | dpll |= PLL_REF_INPUT_TVCLKINBC; |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 8209 | else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) && |
Ander Conselvan de Oliveira | ceb4100 | 2016-03-21 18:00:02 +0200 | [diff] [blame] | 8210 | intel_panel_use_ssc(dev_priv)) |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 8211 | dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN; |
| 8212 | else |
| 8213 | dpll |= PLL_REF_INPUT_DREFCLK; |
| 8214 | |
| 8215 | dpll |= DPLL_VCO_ENABLE; |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 8216 | crtc_state->dpll_hw_state.dpll = dpll; |
Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 8217 | |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 8218 | if (INTEL_INFO(dev)->gen >= 4) { |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 8219 | u32 dpll_md = (crtc_state->pixel_multiplier - 1) |
Daniel Vetter | ef1b460 | 2013-06-01 17:17:04 +0200 | [diff] [blame] | 8220 | << DPLL_MD_UDI_MULTIPLIER_SHIFT; |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 8221 | crtc_state->dpll_hw_state.dpll_md = dpll_md; |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 8222 | } |
| 8223 | } |
| 8224 | |
Daniel Vetter | 251ac86 | 2015-06-18 10:30:24 +0200 | [diff] [blame] | 8225 | static void i8xx_compute_dpll(struct intel_crtc *crtc, |
| 8226 | struct intel_crtc_state *crtc_state, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 8227 | struct dpll *reduced_clock) |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 8228 | { |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 8229 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8230 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 8231 | u32 dpll; |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 8232 | struct dpll *clock = &crtc_state->dpll; |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 8233 | |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 8234 | i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock); |
Vijay Purushothaman | 2a8f64c | 2012-09-27 19:13:06 +0530 | [diff] [blame] | 8235 | |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 8236 | dpll = DPLL_VGA_MODE_DIS; |
| 8237 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 8238 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) { |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 8239 | dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT; |
| 8240 | } else { |
| 8241 | if (clock->p1 == 2) |
| 8242 | dpll |= PLL_P1_DIVIDE_BY_TWO; |
| 8243 | else |
| 8244 | dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT; |
| 8245 | if (clock->p2 == 4) |
| 8246 | dpll |= PLL_P2_DIVIDE_BY_4; |
| 8247 | } |
| 8248 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 8249 | if (!IS_I830(dev_priv) && |
| 8250 | intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) |
Daniel Vetter | 4a33e48 | 2013-07-06 12:52:05 +0200 | [diff] [blame] | 8251 | dpll |= DPLL_DVO_2X_MODE; |
| 8252 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 8253 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) && |
Ander Conselvan de Oliveira | ceb4100 | 2016-03-21 18:00:02 +0200 | [diff] [blame] | 8254 | intel_panel_use_ssc(dev_priv)) |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 8255 | dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN; |
| 8256 | else |
| 8257 | dpll |= PLL_REF_INPUT_DREFCLK; |
| 8258 | |
| 8259 | dpll |= DPLL_VCO_ENABLE; |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 8260 | crtc_state->dpll_hw_state.dpll = dpll; |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 8261 | } |
| 8262 | |
Daniel Vetter | 8a654f3 | 2013-06-01 17:16:22 +0200 | [diff] [blame] | 8263 | static void intel_set_pipe_timings(struct intel_crtc *intel_crtc) |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 8264 | { |
| 8265 | struct drm_device *dev = intel_crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8266 | struct drm_i915_private *dev_priv = to_i915(dev); |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 8267 | enum pipe pipe = intel_crtc->pipe; |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 8268 | enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder; |
Ville Syrjälä | 7c5f93b | 2015-09-08 13:40:49 +0300 | [diff] [blame] | 8269 | const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode; |
Ville Syrjälä | 1caea6e | 2014-03-28 23:29:32 +0200 | [diff] [blame] | 8270 | uint32_t crtc_vtotal, crtc_vblank_end; |
| 8271 | int vsyncshift = 0; |
Daniel Vetter | 4d8a62e | 2013-05-03 11:49:51 +0200 | [diff] [blame] | 8272 | |
| 8273 | /* We need to be careful not to changed the adjusted mode, for otherwise |
| 8274 | * the hw state checker will get angry at the mismatch. */ |
| 8275 | crtc_vtotal = adjusted_mode->crtc_vtotal; |
| 8276 | crtc_vblank_end = adjusted_mode->crtc_vblank_end; |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 8277 | |
Ville Syrjälä | 609aeac | 2014-03-28 23:29:30 +0200 | [diff] [blame] | 8278 | if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) { |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 8279 | /* the chip adds 2 halflines automatically */ |
Daniel Vetter | 4d8a62e | 2013-05-03 11:49:51 +0200 | [diff] [blame] | 8280 | crtc_vtotal -= 1; |
| 8281 | crtc_vblank_end -= 1; |
Ville Syrjälä | 609aeac | 2014-03-28 23:29:30 +0200 | [diff] [blame] | 8282 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 8283 | if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO)) |
Ville Syrjälä | 609aeac | 2014-03-28 23:29:30 +0200 | [diff] [blame] | 8284 | vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2; |
| 8285 | else |
| 8286 | vsyncshift = adjusted_mode->crtc_hsync_start - |
| 8287 | adjusted_mode->crtc_htotal / 2; |
Ville Syrjälä | 1caea6e | 2014-03-28 23:29:32 +0200 | [diff] [blame] | 8288 | if (vsyncshift < 0) |
| 8289 | vsyncshift += adjusted_mode->crtc_htotal; |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 8290 | } |
| 8291 | |
| 8292 | if (INTEL_INFO(dev)->gen > 3) |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 8293 | I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift); |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 8294 | |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 8295 | I915_WRITE(HTOTAL(cpu_transcoder), |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 8296 | (adjusted_mode->crtc_hdisplay - 1) | |
| 8297 | ((adjusted_mode->crtc_htotal - 1) << 16)); |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 8298 | I915_WRITE(HBLANK(cpu_transcoder), |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 8299 | (adjusted_mode->crtc_hblank_start - 1) | |
| 8300 | ((adjusted_mode->crtc_hblank_end - 1) << 16)); |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 8301 | I915_WRITE(HSYNC(cpu_transcoder), |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 8302 | (adjusted_mode->crtc_hsync_start - 1) | |
| 8303 | ((adjusted_mode->crtc_hsync_end - 1) << 16)); |
| 8304 | |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 8305 | I915_WRITE(VTOTAL(cpu_transcoder), |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 8306 | (adjusted_mode->crtc_vdisplay - 1) | |
Daniel Vetter | 4d8a62e | 2013-05-03 11:49:51 +0200 | [diff] [blame] | 8307 | ((crtc_vtotal - 1) << 16)); |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 8308 | I915_WRITE(VBLANK(cpu_transcoder), |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 8309 | (adjusted_mode->crtc_vblank_start - 1) | |
Daniel Vetter | 4d8a62e | 2013-05-03 11:49:51 +0200 | [diff] [blame] | 8310 | ((crtc_vblank_end - 1) << 16)); |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 8311 | I915_WRITE(VSYNC(cpu_transcoder), |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 8312 | (adjusted_mode->crtc_vsync_start - 1) | |
| 8313 | ((adjusted_mode->crtc_vsync_end - 1) << 16)); |
| 8314 | |
Paulo Zanoni | b5e508d | 2012-10-24 11:34:43 -0200 | [diff] [blame] | 8315 | /* Workaround: when the EDP input selection is B, the VTOTAL_B must be |
| 8316 | * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is |
| 8317 | * documented on the DDI_FUNC_CTL register description, EDP Input Select |
| 8318 | * bits. */ |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 8319 | if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP && |
Paulo Zanoni | b5e508d | 2012-10-24 11:34:43 -0200 | [diff] [blame] | 8320 | (pipe == PIPE_B || pipe == PIPE_C)) |
| 8321 | I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder))); |
| 8322 | |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 8323 | } |
| 8324 | |
| 8325 | static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc) |
| 8326 | { |
| 8327 | struct drm_device *dev = intel_crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8328 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 8329 | enum pipe pipe = intel_crtc->pipe; |
| 8330 | |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 8331 | /* pipesrc controls the size that is scaled from, which should |
| 8332 | * always be the user's requested size. |
| 8333 | */ |
| 8334 | I915_WRITE(PIPESRC(pipe), |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 8335 | ((intel_crtc->config->pipe_src_w - 1) << 16) | |
| 8336 | (intel_crtc->config->pipe_src_h - 1)); |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 8337 | } |
| 8338 | |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 8339 | static void intel_get_pipe_timings(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 8340 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 8341 | { |
| 8342 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8343 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 8344 | enum transcoder cpu_transcoder = pipe_config->cpu_transcoder; |
| 8345 | uint32_t tmp; |
| 8346 | |
| 8347 | tmp = I915_READ(HTOTAL(cpu_transcoder)); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 8348 | pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1; |
| 8349 | pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1; |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 8350 | tmp = I915_READ(HBLANK(cpu_transcoder)); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 8351 | pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1; |
| 8352 | pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1; |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 8353 | tmp = I915_READ(HSYNC(cpu_transcoder)); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 8354 | pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1; |
| 8355 | pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1; |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 8356 | |
| 8357 | tmp = I915_READ(VTOTAL(cpu_transcoder)); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 8358 | pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1; |
| 8359 | pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1; |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 8360 | tmp = I915_READ(VBLANK(cpu_transcoder)); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 8361 | pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1; |
| 8362 | pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1; |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 8363 | tmp = I915_READ(VSYNC(cpu_transcoder)); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 8364 | pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1; |
| 8365 | pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1; |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 8366 | |
| 8367 | if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) { |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 8368 | pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE; |
| 8369 | pipe_config->base.adjusted_mode.crtc_vtotal += 1; |
| 8370 | pipe_config->base.adjusted_mode.crtc_vblank_end += 1; |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 8371 | } |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 8372 | } |
| 8373 | |
| 8374 | static void intel_get_pipe_src_size(struct intel_crtc *crtc, |
| 8375 | struct intel_crtc_state *pipe_config) |
| 8376 | { |
| 8377 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8378 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 8379 | u32 tmp; |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 8380 | |
| 8381 | tmp = I915_READ(PIPESRC(crtc->pipe)); |
Ville Syrjälä | 37327ab | 2013-09-04 18:25:28 +0300 | [diff] [blame] | 8382 | pipe_config->pipe_src_h = (tmp & 0xffff) + 1; |
| 8383 | pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1; |
| 8384 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 8385 | pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h; |
| 8386 | pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w; |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 8387 | } |
| 8388 | |
Daniel Vetter | f6a8328 | 2014-02-11 15:28:57 -0800 | [diff] [blame] | 8389 | void intel_mode_from_pipe_config(struct drm_display_mode *mode, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 8390 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | babea61 | 2013-06-26 18:57:38 +0300 | [diff] [blame] | 8391 | { |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 8392 | mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay; |
| 8393 | mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal; |
| 8394 | mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start; |
| 8395 | mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end; |
Jesse Barnes | babea61 | 2013-06-26 18:57:38 +0300 | [diff] [blame] | 8396 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 8397 | mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay; |
| 8398 | mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal; |
| 8399 | mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start; |
| 8400 | mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end; |
Jesse Barnes | babea61 | 2013-06-26 18:57:38 +0300 | [diff] [blame] | 8401 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 8402 | mode->flags = pipe_config->base.adjusted_mode.flags; |
Maarten Lankhorst | cd13f5a | 2015-07-14 14:12:02 +0200 | [diff] [blame] | 8403 | mode->type = DRM_MODE_TYPE_DRIVER; |
Jesse Barnes | babea61 | 2013-06-26 18:57:38 +0300 | [diff] [blame] | 8404 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 8405 | mode->clock = pipe_config->base.adjusted_mode.crtc_clock; |
| 8406 | mode->flags |= pipe_config->base.adjusted_mode.flags; |
Maarten Lankhorst | cd13f5a | 2015-07-14 14:12:02 +0200 | [diff] [blame] | 8407 | |
| 8408 | mode->hsync = drm_mode_hsync(mode); |
| 8409 | mode->vrefresh = drm_mode_vrefresh(mode); |
| 8410 | drm_mode_set_name(mode); |
Jesse Barnes | babea61 | 2013-06-26 18:57:38 +0300 | [diff] [blame] | 8411 | } |
| 8412 | |
Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 8413 | static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc) |
| 8414 | { |
| 8415 | struct drm_device *dev = intel_crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8416 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 8417 | uint32_t pipeconf; |
| 8418 | |
Daniel Vetter | 9f11a9e | 2013-06-13 00:54:58 +0200 | [diff] [blame] | 8419 | pipeconf = 0; |
Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 8420 | |
Ville Syrjälä | b6b5d04 | 2014-08-15 01:22:07 +0300 | [diff] [blame] | 8421 | if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) || |
| 8422 | (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)) |
| 8423 | pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE; |
Daniel Vetter | 67c72a1 | 2013-09-24 11:46:14 +0200 | [diff] [blame] | 8424 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 8425 | if (intel_crtc->config->double_wide) |
Ville Syrjälä | cf532bb | 2013-09-04 18:30:02 +0300 | [diff] [blame] | 8426 | pipeconf |= PIPECONF_DOUBLE_WIDE; |
Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 8427 | |
Daniel Vetter | ff9ce46 | 2013-04-24 14:57:17 +0200 | [diff] [blame] | 8428 | /* only g4x and later have fancy bpc/dither controls */ |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 8429 | if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || |
| 8430 | IS_CHERRYVIEW(dev_priv)) { |
Daniel Vetter | ff9ce46 | 2013-04-24 14:57:17 +0200 | [diff] [blame] | 8431 | /* Bspec claims that we can't use dithering for 30bpp pipes. */ |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 8432 | if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30) |
Daniel Vetter | ff9ce46 | 2013-04-24 14:57:17 +0200 | [diff] [blame] | 8433 | pipeconf |= PIPECONF_DITHER_EN | |
| 8434 | PIPECONF_DITHER_TYPE_SP; |
| 8435 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 8436 | switch (intel_crtc->config->pipe_bpp) { |
Daniel Vetter | ff9ce46 | 2013-04-24 14:57:17 +0200 | [diff] [blame] | 8437 | case 18: |
| 8438 | pipeconf |= PIPECONF_6BPC; |
| 8439 | break; |
| 8440 | case 24: |
| 8441 | pipeconf |= PIPECONF_8BPC; |
| 8442 | break; |
| 8443 | case 30: |
| 8444 | pipeconf |= PIPECONF_10BPC; |
| 8445 | break; |
| 8446 | default: |
| 8447 | /* Case prevented by intel_choose_pipe_bpp_dither. */ |
| 8448 | BUG(); |
Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 8449 | } |
| 8450 | } |
| 8451 | |
| 8452 | if (HAS_PIPE_CXSR(dev)) { |
| 8453 | if (intel_crtc->lowfreq_avail) { |
| 8454 | DRM_DEBUG_KMS("enabling CxSR downclocking\n"); |
| 8455 | pipeconf |= PIPECONF_CXSR_DOWNCLOCK; |
| 8456 | } else { |
| 8457 | DRM_DEBUG_KMS("disabling CxSR downclocking\n"); |
Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 8458 | } |
| 8459 | } |
| 8460 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 8461 | if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) { |
Ville Syrjälä | efc2cff | 2014-03-28 23:29:31 +0200 | [diff] [blame] | 8462 | if (INTEL_INFO(dev)->gen < 4 || |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 8463 | intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO)) |
Ville Syrjälä | efc2cff | 2014-03-28 23:29:31 +0200 | [diff] [blame] | 8464 | pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION; |
| 8465 | else |
| 8466 | pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT; |
| 8467 | } else |
Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 8468 | pipeconf |= PIPECONF_PROGRESSIVE; |
| 8469 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 8470 | if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 8471 | intel_crtc->config->limited_color_range) |
Daniel Vetter | 9f11a9e | 2013-06-13 00:54:58 +0200 | [diff] [blame] | 8472 | pipeconf |= PIPECONF_COLOR_RANGE_SELECT; |
Ville Syrjälä | 9c8e09b | 2013-04-02 16:10:09 +0300 | [diff] [blame] | 8473 | |
Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 8474 | I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf); |
| 8475 | POSTING_READ(PIPECONF(intel_crtc->pipe)); |
| 8476 | } |
| 8477 | |
Ander Conselvan de Oliveira | 81c97f5 | 2016-03-22 15:35:23 +0200 | [diff] [blame] | 8478 | static int i8xx_crtc_compute_clock(struct intel_crtc *crtc, |
| 8479 | struct intel_crtc_state *crtc_state) |
| 8480 | { |
| 8481 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8482 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 8483 | const struct intel_limit *limit; |
Ander Conselvan de Oliveira | 81c97f5 | 2016-03-22 15:35:23 +0200 | [diff] [blame] | 8484 | int refclk = 48000; |
| 8485 | |
| 8486 | memset(&crtc_state->dpll_hw_state, 0, |
| 8487 | sizeof(crtc_state->dpll_hw_state)); |
| 8488 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 8489 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) { |
Ander Conselvan de Oliveira | 81c97f5 | 2016-03-22 15:35:23 +0200 | [diff] [blame] | 8490 | if (intel_panel_use_ssc(dev_priv)) { |
| 8491 | refclk = dev_priv->vbt.lvds_ssc_freq; |
| 8492 | DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk); |
| 8493 | } |
| 8494 | |
| 8495 | limit = &intel_limits_i8xx_lvds; |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 8496 | } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) { |
Ander Conselvan de Oliveira | 81c97f5 | 2016-03-22 15:35:23 +0200 | [diff] [blame] | 8497 | limit = &intel_limits_i8xx_dvo; |
| 8498 | } else { |
| 8499 | limit = &intel_limits_i8xx_dac; |
| 8500 | } |
| 8501 | |
| 8502 | if (!crtc_state->clock_set && |
| 8503 | !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock, |
| 8504 | refclk, NULL, &crtc_state->dpll)) { |
| 8505 | DRM_ERROR("Couldn't find PLL settings for mode!\n"); |
| 8506 | return -EINVAL; |
| 8507 | } |
| 8508 | |
| 8509 | i8xx_compute_dpll(crtc, crtc_state, NULL); |
| 8510 | |
| 8511 | return 0; |
| 8512 | } |
| 8513 | |
Ander Conselvan de Oliveira | 19ec669 | 2016-03-21 18:00:15 +0200 | [diff] [blame] | 8514 | static int g4x_crtc_compute_clock(struct intel_crtc *crtc, |
| 8515 | struct intel_crtc_state *crtc_state) |
| 8516 | { |
| 8517 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8518 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 8519 | const struct intel_limit *limit; |
Ander Conselvan de Oliveira | 19ec669 | 2016-03-21 18:00:15 +0200 | [diff] [blame] | 8520 | int refclk = 96000; |
| 8521 | |
| 8522 | memset(&crtc_state->dpll_hw_state, 0, |
| 8523 | sizeof(crtc_state->dpll_hw_state)); |
| 8524 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 8525 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) { |
Ander Conselvan de Oliveira | 19ec669 | 2016-03-21 18:00:15 +0200 | [diff] [blame] | 8526 | if (intel_panel_use_ssc(dev_priv)) { |
| 8527 | refclk = dev_priv->vbt.lvds_ssc_freq; |
| 8528 | DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk); |
| 8529 | } |
| 8530 | |
| 8531 | if (intel_is_dual_link_lvds(dev)) |
| 8532 | limit = &intel_limits_g4x_dual_channel_lvds; |
| 8533 | else |
| 8534 | limit = &intel_limits_g4x_single_channel_lvds; |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 8535 | } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) || |
| 8536 | intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) { |
Ander Conselvan de Oliveira | 19ec669 | 2016-03-21 18:00:15 +0200 | [diff] [blame] | 8537 | limit = &intel_limits_g4x_hdmi; |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 8538 | } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) { |
Ander Conselvan de Oliveira | 19ec669 | 2016-03-21 18:00:15 +0200 | [diff] [blame] | 8539 | limit = &intel_limits_g4x_sdvo; |
| 8540 | } else { |
| 8541 | /* The option is for other outputs */ |
| 8542 | limit = &intel_limits_i9xx_sdvo; |
| 8543 | } |
| 8544 | |
| 8545 | if (!crtc_state->clock_set && |
| 8546 | !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock, |
| 8547 | refclk, NULL, &crtc_state->dpll)) { |
| 8548 | DRM_ERROR("Couldn't find PLL settings for mode!\n"); |
| 8549 | return -EINVAL; |
| 8550 | } |
| 8551 | |
| 8552 | i9xx_compute_dpll(crtc, crtc_state, NULL); |
| 8553 | |
| 8554 | return 0; |
| 8555 | } |
| 8556 | |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 8557 | static int pnv_crtc_compute_clock(struct intel_crtc *crtc, |
| 8558 | struct intel_crtc_state *crtc_state) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8559 | { |
Ander Conselvan de Oliveira | c765319 | 2014-10-20 13:46:44 +0300 | [diff] [blame] | 8560 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8561 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 8562 | const struct intel_limit *limit; |
Ander Conselvan de Oliveira | 81c97f5 | 2016-03-22 15:35:23 +0200 | [diff] [blame] | 8563 | int refclk = 96000; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8564 | |
Ander Conselvan de Oliveira | dd3cd74 | 2015-05-15 13:34:29 +0300 | [diff] [blame] | 8565 | memset(&crtc_state->dpll_hw_state, 0, |
| 8566 | sizeof(crtc_state->dpll_hw_state)); |
| 8567 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 8568 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) { |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 8569 | if (intel_panel_use_ssc(dev_priv)) { |
| 8570 | refclk = dev_priv->vbt.lvds_ssc_freq; |
| 8571 | DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk); |
| 8572 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8573 | |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 8574 | limit = &intel_limits_pineview_lvds; |
| 8575 | } else { |
| 8576 | limit = &intel_limits_pineview_sdvo; |
Ander Conselvan de Oliveira | 81c97f5 | 2016-03-22 15:35:23 +0200 | [diff] [blame] | 8577 | } |
Jani Nikula | f233533 | 2013-09-13 11:03:09 +0300 | [diff] [blame] | 8578 | |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 8579 | if (!crtc_state->clock_set && |
| 8580 | !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock, |
| 8581 | refclk, NULL, &crtc_state->dpll)) { |
| 8582 | DRM_ERROR("Couldn't find PLL settings for mode!\n"); |
| 8583 | return -EINVAL; |
| 8584 | } |
| 8585 | |
| 8586 | i9xx_compute_dpll(crtc, crtc_state, NULL); |
| 8587 | |
| 8588 | return 0; |
| 8589 | } |
| 8590 | |
| 8591 | static int i9xx_crtc_compute_clock(struct intel_crtc *crtc, |
| 8592 | struct intel_crtc_state *crtc_state) |
| 8593 | { |
| 8594 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8595 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 8596 | const struct intel_limit *limit; |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 8597 | int refclk = 96000; |
| 8598 | |
| 8599 | memset(&crtc_state->dpll_hw_state, 0, |
| 8600 | sizeof(crtc_state->dpll_hw_state)); |
| 8601 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 8602 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) { |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 8603 | if (intel_panel_use_ssc(dev_priv)) { |
| 8604 | refclk = dev_priv->vbt.lvds_ssc_freq; |
| 8605 | DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk); |
Jani Nikula | e9fd1c0 | 2013-08-27 15:12:23 +0300 | [diff] [blame] | 8606 | } |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 8607 | |
| 8608 | limit = &intel_limits_i9xx_lvds; |
| 8609 | } else { |
| 8610 | limit = &intel_limits_i9xx_sdvo; |
| 8611 | } |
| 8612 | |
| 8613 | if (!crtc_state->clock_set && |
| 8614 | !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock, |
| 8615 | refclk, NULL, &crtc_state->dpll)) { |
| 8616 | DRM_ERROR("Couldn't find PLL settings for mode!\n"); |
| 8617 | return -EINVAL; |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 8618 | } |
Eric Anholt | f564048e | 2011-03-30 13:01:02 -0700 | [diff] [blame] | 8619 | |
Ander Conselvan de Oliveira | 81c97f5 | 2016-03-22 15:35:23 +0200 | [diff] [blame] | 8620 | i9xx_compute_dpll(crtc, crtc_state, NULL); |
Eric Anholt | f564048e | 2011-03-30 13:01:02 -0700 | [diff] [blame] | 8621 | |
Daniel Vetter | c8f7a0d | 2014-04-24 23:55:04 +0200 | [diff] [blame] | 8622 | return 0; |
Eric Anholt | f564048e | 2011-03-30 13:01:02 -0700 | [diff] [blame] | 8623 | } |
| 8624 | |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 8625 | static int chv_crtc_compute_clock(struct intel_crtc *crtc, |
| 8626 | struct intel_crtc_state *crtc_state) |
| 8627 | { |
| 8628 | int refclk = 100000; |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 8629 | const struct intel_limit *limit = &intel_limits_chv; |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 8630 | |
| 8631 | memset(&crtc_state->dpll_hw_state, 0, |
| 8632 | sizeof(crtc_state->dpll_hw_state)); |
| 8633 | |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 8634 | if (!crtc_state->clock_set && |
| 8635 | !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock, |
| 8636 | refclk, NULL, &crtc_state->dpll)) { |
| 8637 | DRM_ERROR("Couldn't find PLL settings for mode!\n"); |
| 8638 | return -EINVAL; |
| 8639 | } |
| 8640 | |
| 8641 | chv_compute_dpll(crtc, crtc_state); |
| 8642 | |
| 8643 | return 0; |
| 8644 | } |
| 8645 | |
| 8646 | static int vlv_crtc_compute_clock(struct intel_crtc *crtc, |
| 8647 | struct intel_crtc_state *crtc_state) |
| 8648 | { |
| 8649 | int refclk = 100000; |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 8650 | const struct intel_limit *limit = &intel_limits_vlv; |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 8651 | |
| 8652 | memset(&crtc_state->dpll_hw_state, 0, |
| 8653 | sizeof(crtc_state->dpll_hw_state)); |
| 8654 | |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 8655 | if (!crtc_state->clock_set && |
| 8656 | !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock, |
| 8657 | refclk, NULL, &crtc_state->dpll)) { |
| 8658 | DRM_ERROR("Couldn't find PLL settings for mode!\n"); |
| 8659 | return -EINVAL; |
| 8660 | } |
| 8661 | |
| 8662 | vlv_compute_dpll(crtc, crtc_state); |
| 8663 | |
| 8664 | return 0; |
| 8665 | } |
| 8666 | |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 8667 | static void i9xx_get_pfit_config(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 8668 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 8669 | { |
| 8670 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8671 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 8672 | uint32_t tmp; |
| 8673 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 8674 | if (INTEL_GEN(dev_priv) <= 3 && |
| 8675 | (IS_I830(dev_priv) || !IS_MOBILE(dev_priv))) |
Ville Syrjälä | dc9e7dec | 2014-01-10 14:06:45 +0200 | [diff] [blame] | 8676 | return; |
| 8677 | |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 8678 | tmp = I915_READ(PFIT_CONTROL); |
Daniel Vetter | 0692282 | 2013-07-11 13:35:40 +0200 | [diff] [blame] | 8679 | if (!(tmp & PFIT_ENABLE)) |
| 8680 | return; |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 8681 | |
Daniel Vetter | 0692282 | 2013-07-11 13:35:40 +0200 | [diff] [blame] | 8682 | /* Check whether the pfit is attached to our pipe. */ |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 8683 | if (INTEL_INFO(dev)->gen < 4) { |
| 8684 | if (crtc->pipe != PIPE_B) |
| 8685 | return; |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 8686 | } else { |
| 8687 | if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT)) |
| 8688 | return; |
| 8689 | } |
| 8690 | |
Daniel Vetter | 0692282 | 2013-07-11 13:35:40 +0200 | [diff] [blame] | 8691 | pipe_config->gmch_pfit.control = tmp; |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 8692 | pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS); |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 8693 | } |
| 8694 | |
Jesse Barnes | acbec81 | 2013-09-20 11:29:32 -0700 | [diff] [blame] | 8695 | static void vlv_crtc_clock_get(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 8696 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | acbec81 | 2013-09-20 11:29:32 -0700 | [diff] [blame] | 8697 | { |
| 8698 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8699 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | acbec81 | 2013-09-20 11:29:32 -0700 | [diff] [blame] | 8700 | int pipe = pipe_config->cpu_transcoder; |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 8701 | struct dpll clock; |
Jesse Barnes | acbec81 | 2013-09-20 11:29:32 -0700 | [diff] [blame] | 8702 | u32 mdiv; |
Chris Wilson | 662c6ec | 2013-09-25 14:24:01 -0700 | [diff] [blame] | 8703 | int refclk = 100000; |
Jesse Barnes | acbec81 | 2013-09-20 11:29:32 -0700 | [diff] [blame] | 8704 | |
Ville Syrjälä | b521973 | 2016-03-15 16:40:01 +0200 | [diff] [blame] | 8705 | /* In case of DSI, DPLL will not be used */ |
| 8706 | if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0) |
Shobhit Kumar | f573de5 | 2014-07-30 20:32:37 +0530 | [diff] [blame] | 8707 | return; |
| 8708 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 8709 | mutex_lock(&dev_priv->sb_lock); |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 8710 | mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe)); |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 8711 | mutex_unlock(&dev_priv->sb_lock); |
Jesse Barnes | acbec81 | 2013-09-20 11:29:32 -0700 | [diff] [blame] | 8712 | |
| 8713 | clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7; |
| 8714 | clock.m2 = mdiv & DPIO_M2DIV_MASK; |
| 8715 | clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf; |
| 8716 | clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7; |
| 8717 | clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f; |
| 8718 | |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 8719 | pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock); |
Jesse Barnes | acbec81 | 2013-09-20 11:29:32 -0700 | [diff] [blame] | 8720 | } |
| 8721 | |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 8722 | static void |
| 8723 | i9xx_get_initial_plane_config(struct intel_crtc *crtc, |
| 8724 | struct intel_initial_plane_config *plane_config) |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 8725 | { |
| 8726 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8727 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 8728 | u32 val, base, offset; |
| 8729 | int pipe = crtc->pipe, plane = crtc->plane; |
| 8730 | int fourcc, pixel_format; |
Tvrtko Ursulin | 6761dd3 | 2015-03-23 11:10:32 +0000 | [diff] [blame] | 8731 | unsigned int aligned_height; |
Damien Lespiau | b113d5e | 2015-01-20 12:51:46 +0000 | [diff] [blame] | 8732 | struct drm_framebuffer *fb; |
Damien Lespiau | 1b842c8 | 2015-01-21 13:50:54 +0000 | [diff] [blame] | 8733 | struct intel_framebuffer *intel_fb; |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 8734 | |
Damien Lespiau | 42a7b08 | 2015-02-05 19:35:13 +0000 | [diff] [blame] | 8735 | val = I915_READ(DSPCNTR(plane)); |
| 8736 | if (!(val & DISPLAY_PLANE_ENABLE)) |
| 8737 | return; |
| 8738 | |
Damien Lespiau | d9806c9 | 2015-01-21 14:07:19 +0000 | [diff] [blame] | 8739 | intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL); |
Damien Lespiau | 1b842c8 | 2015-01-21 13:50:54 +0000 | [diff] [blame] | 8740 | if (!intel_fb) { |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 8741 | DRM_DEBUG_KMS("failed to alloc fb\n"); |
| 8742 | return; |
| 8743 | } |
| 8744 | |
Damien Lespiau | 1b842c8 | 2015-01-21 13:50:54 +0000 | [diff] [blame] | 8745 | fb = &intel_fb->base; |
| 8746 | |
Daniel Vetter | 18c5247 | 2015-02-10 17:16:09 +0000 | [diff] [blame] | 8747 | if (INTEL_INFO(dev)->gen >= 4) { |
| 8748 | if (val & DISPPLANE_TILED) { |
Damien Lespiau | 49af449 | 2015-01-20 12:51:44 +0000 | [diff] [blame] | 8749 | plane_config->tiling = I915_TILING_X; |
Daniel Vetter | 18c5247 | 2015-02-10 17:16:09 +0000 | [diff] [blame] | 8750 | fb->modifier[0] = I915_FORMAT_MOD_X_TILED; |
| 8751 | } |
| 8752 | } |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 8753 | |
| 8754 | pixel_format = val & DISPPLANE_PIXFORMAT_MASK; |
Damien Lespiau | b35d63f | 2015-01-20 12:51:50 +0000 | [diff] [blame] | 8755 | fourcc = i9xx_format_to_fourcc(pixel_format); |
Damien Lespiau | b113d5e | 2015-01-20 12:51:46 +0000 | [diff] [blame] | 8756 | fb->pixel_format = fourcc; |
| 8757 | fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8; |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 8758 | |
| 8759 | if (INTEL_INFO(dev)->gen >= 4) { |
Damien Lespiau | 49af449 | 2015-01-20 12:51:44 +0000 | [diff] [blame] | 8760 | if (plane_config->tiling) |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 8761 | offset = I915_READ(DSPTILEOFF(plane)); |
| 8762 | else |
| 8763 | offset = I915_READ(DSPLINOFF(plane)); |
| 8764 | base = I915_READ(DSPSURF(plane)) & 0xfffff000; |
| 8765 | } else { |
| 8766 | base = I915_READ(DSPADDR(plane)); |
| 8767 | } |
| 8768 | plane_config->base = base; |
| 8769 | |
| 8770 | val = I915_READ(PIPESRC(pipe)); |
Damien Lespiau | b113d5e | 2015-01-20 12:51:46 +0000 | [diff] [blame] | 8771 | fb->width = ((val >> 16) & 0xfff) + 1; |
| 8772 | fb->height = ((val >> 0) & 0xfff) + 1; |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 8773 | |
| 8774 | val = I915_READ(DSPSTRIDE(pipe)); |
Damien Lespiau | b113d5e | 2015-01-20 12:51:46 +0000 | [diff] [blame] | 8775 | fb->pitches[0] = val & 0xffffffc0; |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 8776 | |
Damien Lespiau | b113d5e | 2015-01-20 12:51:46 +0000 | [diff] [blame] | 8777 | aligned_height = intel_fb_align_height(dev, fb->height, |
Daniel Vetter | 091df6c | 2015-02-10 17:16:10 +0000 | [diff] [blame] | 8778 | fb->pixel_format, |
| 8779 | fb->modifier[0]); |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 8780 | |
Daniel Vetter | f37b5c2 | 2015-02-10 23:12:27 +0100 | [diff] [blame] | 8781 | plane_config->size = fb->pitches[0] * aligned_height; |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 8782 | |
Damien Lespiau | 2844a92 | 2015-01-20 12:51:48 +0000 | [diff] [blame] | 8783 | DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n", |
| 8784 | pipe_name(pipe), plane, fb->width, fb->height, |
| 8785 | fb->bits_per_pixel, base, fb->pitches[0], |
| 8786 | plane_config->size); |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 8787 | |
Damien Lespiau | 2d14030 | 2015-02-05 17:22:18 +0000 | [diff] [blame] | 8788 | plane_config->fb = intel_fb; |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 8789 | } |
| 8790 | |
Ville Syrjälä | 70b23a9 | 2014-04-09 13:28:22 +0300 | [diff] [blame] | 8791 | static void chv_crtc_clock_get(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 8792 | struct intel_crtc_state *pipe_config) |
Ville Syrjälä | 70b23a9 | 2014-04-09 13:28:22 +0300 | [diff] [blame] | 8793 | { |
| 8794 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8795 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 70b23a9 | 2014-04-09 13:28:22 +0300 | [diff] [blame] | 8796 | int pipe = pipe_config->cpu_transcoder; |
| 8797 | enum dpio_channel port = vlv_pipe_to_channel(pipe); |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 8798 | struct dpll clock; |
Imre Deak | 0d7b6b1 | 2015-07-02 14:29:58 +0300 | [diff] [blame] | 8799 | u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3; |
Ville Syrjälä | 70b23a9 | 2014-04-09 13:28:22 +0300 | [diff] [blame] | 8800 | int refclk = 100000; |
| 8801 | |
Ville Syrjälä | b521973 | 2016-03-15 16:40:01 +0200 | [diff] [blame] | 8802 | /* In case of DSI, DPLL will not be used */ |
| 8803 | if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0) |
| 8804 | return; |
| 8805 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 8806 | mutex_lock(&dev_priv->sb_lock); |
Ville Syrjälä | 70b23a9 | 2014-04-09 13:28:22 +0300 | [diff] [blame] | 8807 | cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port)); |
| 8808 | pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port)); |
| 8809 | pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port)); |
| 8810 | pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port)); |
Imre Deak | 0d7b6b1 | 2015-07-02 14:29:58 +0300 | [diff] [blame] | 8811 | pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port)); |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 8812 | mutex_unlock(&dev_priv->sb_lock); |
Ville Syrjälä | 70b23a9 | 2014-04-09 13:28:22 +0300 | [diff] [blame] | 8813 | |
| 8814 | clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0; |
Imre Deak | 0d7b6b1 | 2015-07-02 14:29:58 +0300 | [diff] [blame] | 8815 | clock.m2 = (pll_dw0 & 0xff) << 22; |
| 8816 | if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN) |
| 8817 | clock.m2 |= pll_dw2 & 0x3fffff; |
Ville Syrjälä | 70b23a9 | 2014-04-09 13:28:22 +0300 | [diff] [blame] | 8818 | clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf; |
| 8819 | clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7; |
| 8820 | clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f; |
| 8821 | |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 8822 | pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock); |
Ville Syrjälä | 70b23a9 | 2014-04-09 13:28:22 +0300 | [diff] [blame] | 8823 | } |
| 8824 | |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 8825 | static bool i9xx_get_pipe_config(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 8826 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 8827 | { |
| 8828 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8829 | struct drm_i915_private *dev_priv = to_i915(dev); |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 8830 | enum intel_display_power_domain power_domain; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 8831 | uint32_t tmp; |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 8832 | bool ret; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 8833 | |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 8834 | power_domain = POWER_DOMAIN_PIPE(crtc->pipe); |
| 8835 | if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) |
Imre Deak | b5482bd | 2014-03-05 16:20:55 +0200 | [diff] [blame] | 8836 | return false; |
| 8837 | |
Daniel Vetter | e143a21 | 2013-07-04 12:01:15 +0200 | [diff] [blame] | 8838 | pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe; |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8839 | pipe_config->shared_dpll = NULL; |
Daniel Vetter | eccb140 | 2013-05-22 00:50:22 +0200 | [diff] [blame] | 8840 | |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 8841 | ret = false; |
| 8842 | |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 8843 | tmp = I915_READ(PIPECONF(crtc->pipe)); |
| 8844 | if (!(tmp & PIPECONF_ENABLE)) |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 8845 | goto out; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 8846 | |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 8847 | if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || |
| 8848 | IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | 42571ae | 2013-09-06 23:29:00 +0300 | [diff] [blame] | 8849 | switch (tmp & PIPECONF_BPC_MASK) { |
| 8850 | case PIPECONF_6BPC: |
| 8851 | pipe_config->pipe_bpp = 18; |
| 8852 | break; |
| 8853 | case PIPECONF_8BPC: |
| 8854 | pipe_config->pipe_bpp = 24; |
| 8855 | break; |
| 8856 | case PIPECONF_10BPC: |
| 8857 | pipe_config->pipe_bpp = 30; |
| 8858 | break; |
| 8859 | default: |
| 8860 | break; |
| 8861 | } |
| 8862 | } |
| 8863 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 8864 | if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 8865 | (tmp & PIPECONF_COLOR_RANGE_SELECT)) |
Daniel Vetter | b5a9fa0 | 2014-04-24 23:54:49 +0200 | [diff] [blame] | 8866 | pipe_config->limited_color_range = true; |
| 8867 | |
Ville Syrjälä | 282740f | 2013-09-04 18:30:03 +0300 | [diff] [blame] | 8868 | if (INTEL_INFO(dev)->gen < 4) |
| 8869 | pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE; |
| 8870 | |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 8871 | intel_get_pipe_timings(crtc, pipe_config); |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 8872 | intel_get_pipe_src_size(crtc, pipe_config); |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 8873 | |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 8874 | i9xx_get_pfit_config(crtc, pipe_config); |
| 8875 | |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 8876 | if (INTEL_INFO(dev)->gen >= 4) { |
Ville Syrjälä | c231775 | 2016-03-15 16:39:56 +0200 | [diff] [blame] | 8877 | /* No way to read it out on pipes B and C */ |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 8878 | if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A) |
Ville Syrjälä | c231775 | 2016-03-15 16:39:56 +0200 | [diff] [blame] | 8879 | tmp = dev_priv->chv_dpll_md[crtc->pipe]; |
| 8880 | else |
| 8881 | tmp = I915_READ(DPLL_MD(crtc->pipe)); |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 8882 | pipe_config->pixel_multiplier = |
| 8883 | ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK) |
| 8884 | >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1; |
Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 8885 | pipe_config->dpll_hw_state.dpll_md = tmp; |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 8886 | } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) || |
| 8887 | IS_G33(dev_priv)) { |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 8888 | tmp = I915_READ(DPLL(crtc->pipe)); |
| 8889 | pipe_config->pixel_multiplier = |
| 8890 | ((tmp & SDVO_MULTIPLIER_MASK) |
| 8891 | >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1; |
| 8892 | } else { |
| 8893 | /* Note that on i915G/GM the pixel multiplier is in the sdvo |
| 8894 | * port and will be fixed up in the encoder->get_config |
| 8895 | * function. */ |
| 8896 | pipe_config->pixel_multiplier = 1; |
| 8897 | } |
Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 8898 | pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe)); |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 8899 | if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 8900 | /* |
| 8901 | * DPLL_DVO_2X_MODE must be enabled for both DPLLs |
| 8902 | * on 830. Filter it out here so that we don't |
| 8903 | * report errors due to that. |
| 8904 | */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 8905 | if (IS_I830(dev_priv)) |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 8906 | pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE; |
| 8907 | |
Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 8908 | pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe)); |
| 8909 | pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe)); |
Ville Syrjälä | 165e901 | 2013-06-26 17:44:15 +0300 | [diff] [blame] | 8910 | } else { |
| 8911 | /* Mask out read-only status bits. */ |
| 8912 | pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV | |
| 8913 | DPLL_PORTC_READY_MASK | |
| 8914 | DPLL_PORTB_READY_MASK); |
Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 8915 | } |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 8916 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 8917 | if (IS_CHERRYVIEW(dev_priv)) |
Ville Syrjälä | 70b23a9 | 2014-04-09 13:28:22 +0300 | [diff] [blame] | 8918 | chv_crtc_clock_get(crtc, pipe_config); |
Tvrtko Ursulin | 11a914c | 2016-10-13 11:03:08 +0100 | [diff] [blame] | 8919 | else if (IS_VALLEYVIEW(dev_priv)) |
Jesse Barnes | acbec81 | 2013-09-20 11:29:32 -0700 | [diff] [blame] | 8920 | vlv_crtc_clock_get(crtc, pipe_config); |
| 8921 | else |
| 8922 | i9xx_crtc_clock_get(crtc, pipe_config); |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 8923 | |
Ville Syrjälä | 0f64614 | 2015-08-26 19:39:18 +0300 | [diff] [blame] | 8924 | /* |
| 8925 | * Normally the dotclock is filled in by the encoder .get_config() |
| 8926 | * but in case the pipe is enabled w/o any ports we need a sane |
| 8927 | * default. |
| 8928 | */ |
| 8929 | pipe_config->base.adjusted_mode.crtc_clock = |
| 8930 | pipe_config->port_clock / pipe_config->pixel_multiplier; |
| 8931 | |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 8932 | ret = true; |
| 8933 | |
| 8934 | out: |
| 8935 | intel_display_power_put(dev_priv, power_domain); |
| 8936 | |
| 8937 | return ret; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 8938 | } |
| 8939 | |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 8940 | static void ironlake_init_pch_refclk(struct drm_device *dev) |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 8941 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8942 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 8943 | struct intel_encoder *encoder; |
Lyude | 1c1a24d | 2016-06-14 11:04:09 -0400 | [diff] [blame] | 8944 | int i; |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 8945 | u32 val, final; |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 8946 | bool has_lvds = false; |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 8947 | bool has_cpu_edp = false; |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 8948 | bool has_panel = false; |
Keith Packard | 99eb6a0 | 2011-09-26 14:29:12 -0700 | [diff] [blame] | 8949 | bool has_ck505 = false; |
| 8950 | bool can_ssc = false; |
Lyude | 1c1a24d | 2016-06-14 11:04:09 -0400 | [diff] [blame] | 8951 | bool using_ssc_source = false; |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 8952 | |
| 8953 | /* We need to take the global config into account */ |
Damien Lespiau | b2784e1 | 2014-08-05 11:29:37 +0100 | [diff] [blame] | 8954 | for_each_intel_encoder(dev, encoder) { |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 8955 | switch (encoder->type) { |
| 8956 | case INTEL_OUTPUT_LVDS: |
| 8957 | has_panel = true; |
| 8958 | has_lvds = true; |
| 8959 | break; |
| 8960 | case INTEL_OUTPUT_EDP: |
| 8961 | has_panel = true; |
Imre Deak | 2de6905 | 2013-05-08 13:14:04 +0300 | [diff] [blame] | 8962 | if (enc_to_dig_port(&encoder->base)->port == PORT_A) |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 8963 | has_cpu_edp = true; |
| 8964 | break; |
Paulo Zanoni | 6847d71b | 2014-10-27 17:47:52 -0200 | [diff] [blame] | 8965 | default: |
| 8966 | break; |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 8967 | } |
| 8968 | } |
| 8969 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 8970 | if (HAS_PCH_IBX(dev_priv)) { |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 8971 | has_ck505 = dev_priv->vbt.display_clock_mode; |
Keith Packard | 99eb6a0 | 2011-09-26 14:29:12 -0700 | [diff] [blame] | 8972 | can_ssc = has_ck505; |
| 8973 | } else { |
| 8974 | has_ck505 = false; |
| 8975 | can_ssc = true; |
| 8976 | } |
| 8977 | |
Lyude | 1c1a24d | 2016-06-14 11:04:09 -0400 | [diff] [blame] | 8978 | /* Check if any DPLLs are using the SSC source */ |
| 8979 | for (i = 0; i < dev_priv->num_shared_dpll; i++) { |
| 8980 | u32 temp = I915_READ(PCH_DPLL(i)); |
| 8981 | |
| 8982 | if (!(temp & DPLL_VCO_ENABLE)) |
| 8983 | continue; |
| 8984 | |
| 8985 | if ((temp & PLL_REF_INPUT_MASK) == |
| 8986 | PLLB_REF_INPUT_SPREADSPECTRUMIN) { |
| 8987 | using_ssc_source = true; |
| 8988 | break; |
| 8989 | } |
| 8990 | } |
| 8991 | |
| 8992 | DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n", |
| 8993 | has_panel, has_lvds, has_ck505, using_ssc_source); |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 8994 | |
| 8995 | /* Ironlake: try to setup display ref clock before DPLL |
| 8996 | * enabling. This is only under driver's control after |
| 8997 | * PCH B stepping, previous chipset stepping should be |
| 8998 | * ignoring this setting. |
| 8999 | */ |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 9000 | val = I915_READ(PCH_DREF_CONTROL); |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 9001 | |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 9002 | /* As we must carefully and slowly disable/enable each source in turn, |
| 9003 | * compute the final state we want first and check if we need to |
| 9004 | * make any changes at all. |
| 9005 | */ |
| 9006 | final = val; |
| 9007 | final &= ~DREF_NONSPREAD_SOURCE_MASK; |
Keith Packard | 99eb6a0 | 2011-09-26 14:29:12 -0700 | [diff] [blame] | 9008 | if (has_ck505) |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 9009 | final |= DREF_NONSPREAD_CK505_ENABLE; |
Keith Packard | 99eb6a0 | 2011-09-26 14:29:12 -0700 | [diff] [blame] | 9010 | else |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 9011 | final |= DREF_NONSPREAD_SOURCE_ENABLE; |
| 9012 | |
Daniel Vetter | 8c07eb6 | 2016-06-09 18:39:07 +0200 | [diff] [blame] | 9013 | final &= ~DREF_SSC_SOURCE_MASK; |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 9014 | final &= ~DREF_CPU_SOURCE_OUTPUT_MASK; |
Daniel Vetter | 8c07eb6 | 2016-06-09 18:39:07 +0200 | [diff] [blame] | 9015 | final &= ~DREF_SSC1_ENABLE; |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 9016 | |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 9017 | if (has_panel) { |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 9018 | final |= DREF_SSC_SOURCE_ENABLE; |
| 9019 | |
| 9020 | if (intel_panel_use_ssc(dev_priv) && can_ssc) |
| 9021 | final |= DREF_SSC1_ENABLE; |
| 9022 | |
| 9023 | if (has_cpu_edp) { |
| 9024 | if (intel_panel_use_ssc(dev_priv) && can_ssc) |
| 9025 | final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD; |
| 9026 | else |
| 9027 | final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD; |
| 9028 | } else |
| 9029 | final |= DREF_CPU_SOURCE_OUTPUT_DISABLE; |
Lyude | 1c1a24d | 2016-06-14 11:04:09 -0400 | [diff] [blame] | 9030 | } else if (using_ssc_source) { |
| 9031 | final |= DREF_SSC_SOURCE_ENABLE; |
| 9032 | final |= DREF_SSC1_ENABLE; |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 9033 | } |
| 9034 | |
| 9035 | if (final == val) |
| 9036 | return; |
| 9037 | |
| 9038 | /* Always enable nonspread source */ |
| 9039 | val &= ~DREF_NONSPREAD_SOURCE_MASK; |
| 9040 | |
| 9041 | if (has_ck505) |
| 9042 | val |= DREF_NONSPREAD_CK505_ENABLE; |
| 9043 | else |
| 9044 | val |= DREF_NONSPREAD_SOURCE_ENABLE; |
| 9045 | |
| 9046 | if (has_panel) { |
| 9047 | val &= ~DREF_SSC_SOURCE_MASK; |
| 9048 | val |= DREF_SSC_SOURCE_ENABLE; |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 9049 | |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 9050 | /* SSC must be turned on before enabling the CPU output */ |
Keith Packard | 99eb6a0 | 2011-09-26 14:29:12 -0700 | [diff] [blame] | 9051 | if (intel_panel_use_ssc(dev_priv) && can_ssc) { |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 9052 | DRM_DEBUG_KMS("Using SSC on panel\n"); |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 9053 | val |= DREF_SSC1_ENABLE; |
Daniel Vetter | e77166b | 2012-03-30 22:14:05 +0200 | [diff] [blame] | 9054 | } else |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 9055 | val &= ~DREF_SSC1_ENABLE; |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 9056 | |
| 9057 | /* Get SSC going before enabling the outputs */ |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 9058 | I915_WRITE(PCH_DREF_CONTROL, val); |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 9059 | POSTING_READ(PCH_DREF_CONTROL); |
| 9060 | udelay(200); |
| 9061 | |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 9062 | val &= ~DREF_CPU_SOURCE_OUTPUT_MASK; |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 9063 | |
| 9064 | /* Enable CPU source on CPU attached eDP */ |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 9065 | if (has_cpu_edp) { |
Keith Packard | 99eb6a0 | 2011-09-26 14:29:12 -0700 | [diff] [blame] | 9066 | if (intel_panel_use_ssc(dev_priv) && can_ssc) { |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 9067 | DRM_DEBUG_KMS("Using SSC on eDP\n"); |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 9068 | val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD; |
Robin Schroer | eba905b | 2014-05-18 02:24:50 +0200 | [diff] [blame] | 9069 | } else |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 9070 | val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD; |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 9071 | } else |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 9072 | val |= DREF_CPU_SOURCE_OUTPUT_DISABLE; |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 9073 | |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 9074 | I915_WRITE(PCH_DREF_CONTROL, val); |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 9075 | POSTING_READ(PCH_DREF_CONTROL); |
| 9076 | udelay(200); |
| 9077 | } else { |
Lyude | 1c1a24d | 2016-06-14 11:04:09 -0400 | [diff] [blame] | 9078 | DRM_DEBUG_KMS("Disabling CPU source output\n"); |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 9079 | |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 9080 | val &= ~DREF_CPU_SOURCE_OUTPUT_MASK; |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 9081 | |
| 9082 | /* Turn off CPU output */ |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 9083 | val |= DREF_CPU_SOURCE_OUTPUT_DISABLE; |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 9084 | |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 9085 | I915_WRITE(PCH_DREF_CONTROL, val); |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 9086 | POSTING_READ(PCH_DREF_CONTROL); |
| 9087 | udelay(200); |
| 9088 | |
Lyude | 1c1a24d | 2016-06-14 11:04:09 -0400 | [diff] [blame] | 9089 | if (!using_ssc_source) { |
| 9090 | DRM_DEBUG_KMS("Disabling SSC source\n"); |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 9091 | |
Lyude | 1c1a24d | 2016-06-14 11:04:09 -0400 | [diff] [blame] | 9092 | /* Turn off the SSC source */ |
| 9093 | val &= ~DREF_SSC_SOURCE_MASK; |
| 9094 | val |= DREF_SSC_SOURCE_DISABLE; |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 9095 | |
Lyude | 1c1a24d | 2016-06-14 11:04:09 -0400 | [diff] [blame] | 9096 | /* Turn off SSC1 */ |
| 9097 | val &= ~DREF_SSC1_ENABLE; |
| 9098 | |
| 9099 | I915_WRITE(PCH_DREF_CONTROL, val); |
| 9100 | POSTING_READ(PCH_DREF_CONTROL); |
| 9101 | udelay(200); |
| 9102 | } |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 9103 | } |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 9104 | |
| 9105 | BUG_ON(val != final); |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 9106 | } |
| 9107 | |
Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 9108 | static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv) |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 9109 | { |
Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 9110 | uint32_t tmp; |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 9111 | |
Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 9112 | tmp = I915_READ(SOUTH_CHICKEN2); |
| 9113 | tmp |= FDI_MPHY_IOSFSB_RESET_CTL; |
| 9114 | I915_WRITE(SOUTH_CHICKEN2, tmp); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 9115 | |
Imre Deak | cf3598c | 2016-06-28 13:37:31 +0300 | [diff] [blame] | 9116 | if (wait_for_us(I915_READ(SOUTH_CHICKEN2) & |
| 9117 | FDI_MPHY_IOSFSB_RESET_STATUS, 100)) |
Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 9118 | DRM_ERROR("FDI mPHY reset assert timeout\n"); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 9119 | |
Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 9120 | tmp = I915_READ(SOUTH_CHICKEN2); |
| 9121 | tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL; |
| 9122 | I915_WRITE(SOUTH_CHICKEN2, tmp); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 9123 | |
Imre Deak | cf3598c | 2016-06-28 13:37:31 +0300 | [diff] [blame] | 9124 | if (wait_for_us((I915_READ(SOUTH_CHICKEN2) & |
| 9125 | FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100)) |
Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 9126 | DRM_ERROR("FDI mPHY reset de-assert timeout\n"); |
Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 9127 | } |
| 9128 | |
| 9129 | /* WaMPhyProgramming:hsw */ |
| 9130 | static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv) |
| 9131 | { |
| 9132 | uint32_t tmp; |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 9133 | |
| 9134 | tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY); |
| 9135 | tmp &= ~(0xFF << 24); |
| 9136 | tmp |= (0x12 << 24); |
| 9137 | intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY); |
| 9138 | |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 9139 | tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY); |
| 9140 | tmp |= (1 << 11); |
| 9141 | intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY); |
| 9142 | |
| 9143 | tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY); |
| 9144 | tmp |= (1 << 11); |
| 9145 | intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY); |
| 9146 | |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 9147 | tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY); |
| 9148 | tmp |= (1 << 24) | (1 << 21) | (1 << 18); |
| 9149 | intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY); |
| 9150 | |
| 9151 | tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY); |
| 9152 | tmp |= (1 << 24) | (1 << 21) | (1 << 18); |
| 9153 | intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY); |
| 9154 | |
Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 9155 | tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY); |
| 9156 | tmp &= ~(7 << 13); |
| 9157 | tmp |= (5 << 13); |
| 9158 | intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 9159 | |
Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 9160 | tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY); |
| 9161 | tmp &= ~(7 << 13); |
| 9162 | tmp |= (5 << 13); |
| 9163 | intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 9164 | |
| 9165 | tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY); |
| 9166 | tmp &= ~0xFF; |
| 9167 | tmp |= 0x1C; |
| 9168 | intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY); |
| 9169 | |
| 9170 | tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY); |
| 9171 | tmp &= ~0xFF; |
| 9172 | tmp |= 0x1C; |
| 9173 | intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY); |
| 9174 | |
| 9175 | tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY); |
| 9176 | tmp &= ~(0xFF << 16); |
| 9177 | tmp |= (0x1C << 16); |
| 9178 | intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY); |
| 9179 | |
| 9180 | tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY); |
| 9181 | tmp &= ~(0xFF << 16); |
| 9182 | tmp |= (0x1C << 16); |
| 9183 | intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY); |
| 9184 | |
Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 9185 | tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY); |
| 9186 | tmp |= (1 << 27); |
| 9187 | intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 9188 | |
Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 9189 | tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY); |
| 9190 | tmp |= (1 << 27); |
| 9191 | intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 9192 | |
Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 9193 | tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY); |
| 9194 | tmp &= ~(0xF << 28); |
| 9195 | tmp |= (4 << 28); |
| 9196 | intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 9197 | |
Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 9198 | tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY); |
| 9199 | tmp &= ~(0xF << 28); |
| 9200 | tmp |= (4 << 28); |
| 9201 | intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY); |
Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 9202 | } |
| 9203 | |
Paulo Zanoni | 2fa86a1 | 2013-07-23 11:19:24 -0300 | [diff] [blame] | 9204 | /* Implements 3 different sequences from BSpec chapter "Display iCLK |
| 9205 | * Programming" based on the parameters passed: |
| 9206 | * - Sequence to enable CLKOUT_DP |
| 9207 | * - Sequence to enable CLKOUT_DP without spread |
| 9208 | * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O |
| 9209 | */ |
| 9210 | static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread, |
| 9211 | bool with_fdi) |
Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 9212 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9213 | struct drm_i915_private *dev_priv = to_i915(dev); |
Paulo Zanoni | 2fa86a1 | 2013-07-23 11:19:24 -0300 | [diff] [blame] | 9214 | uint32_t reg, tmp; |
| 9215 | |
| 9216 | if (WARN(with_fdi && !with_spread, "FDI requires downspread\n")) |
| 9217 | with_spread = true; |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 9218 | if (WARN(HAS_PCH_LPT_LP(dev_priv) && |
| 9219 | with_fdi, "LP PCH doesn't have FDI\n")) |
Paulo Zanoni | 2fa86a1 | 2013-07-23 11:19:24 -0300 | [diff] [blame] | 9220 | with_fdi = false; |
Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 9221 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 9222 | mutex_lock(&dev_priv->sb_lock); |
Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 9223 | |
| 9224 | tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK); |
| 9225 | tmp &= ~SBI_SSCCTL_DISABLE; |
| 9226 | tmp |= SBI_SSCCTL_PATHALT; |
| 9227 | intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK); |
| 9228 | |
| 9229 | udelay(24); |
| 9230 | |
Paulo Zanoni | 2fa86a1 | 2013-07-23 11:19:24 -0300 | [diff] [blame] | 9231 | if (with_spread) { |
| 9232 | tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK); |
| 9233 | tmp &= ~SBI_SSCCTL_PATHALT; |
| 9234 | intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK); |
Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 9235 | |
Paulo Zanoni | 2fa86a1 | 2013-07-23 11:19:24 -0300 | [diff] [blame] | 9236 | if (with_fdi) { |
| 9237 | lpt_reset_fdi_mphy(dev_priv); |
| 9238 | lpt_program_fdi_mphy(dev_priv); |
| 9239 | } |
| 9240 | } |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 9241 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 9242 | reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0; |
Paulo Zanoni | 2fa86a1 | 2013-07-23 11:19:24 -0300 | [diff] [blame] | 9243 | tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK); |
| 9244 | tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE; |
| 9245 | intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK); |
Daniel Vetter | c00db24 | 2013-01-22 15:33:27 +0100 | [diff] [blame] | 9246 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 9247 | mutex_unlock(&dev_priv->sb_lock); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 9248 | } |
| 9249 | |
Paulo Zanoni | 47701c3 | 2013-07-23 11:19:25 -0300 | [diff] [blame] | 9250 | /* Sequence to disable CLKOUT_DP */ |
| 9251 | static void lpt_disable_clkout_dp(struct drm_device *dev) |
| 9252 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9253 | struct drm_i915_private *dev_priv = to_i915(dev); |
Paulo Zanoni | 47701c3 | 2013-07-23 11:19:25 -0300 | [diff] [blame] | 9254 | uint32_t reg, tmp; |
| 9255 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 9256 | mutex_lock(&dev_priv->sb_lock); |
Paulo Zanoni | 47701c3 | 2013-07-23 11:19:25 -0300 | [diff] [blame] | 9257 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 9258 | reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0; |
Paulo Zanoni | 47701c3 | 2013-07-23 11:19:25 -0300 | [diff] [blame] | 9259 | tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK); |
| 9260 | tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE; |
| 9261 | intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK); |
| 9262 | |
| 9263 | tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK); |
| 9264 | if (!(tmp & SBI_SSCCTL_DISABLE)) { |
| 9265 | if (!(tmp & SBI_SSCCTL_PATHALT)) { |
| 9266 | tmp |= SBI_SSCCTL_PATHALT; |
| 9267 | intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK); |
| 9268 | udelay(32); |
| 9269 | } |
| 9270 | tmp |= SBI_SSCCTL_DISABLE; |
| 9271 | intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK); |
| 9272 | } |
| 9273 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 9274 | mutex_unlock(&dev_priv->sb_lock); |
Paulo Zanoni | 47701c3 | 2013-07-23 11:19:25 -0300 | [diff] [blame] | 9275 | } |
| 9276 | |
Ville Syrjälä | f7be2c2 | 2015-12-04 22:19:39 +0200 | [diff] [blame] | 9277 | #define BEND_IDX(steps) ((50 + (steps)) / 5) |
| 9278 | |
| 9279 | static const uint16_t sscdivintphase[] = { |
| 9280 | [BEND_IDX( 50)] = 0x3B23, |
| 9281 | [BEND_IDX( 45)] = 0x3B23, |
| 9282 | [BEND_IDX( 40)] = 0x3C23, |
| 9283 | [BEND_IDX( 35)] = 0x3C23, |
| 9284 | [BEND_IDX( 30)] = 0x3D23, |
| 9285 | [BEND_IDX( 25)] = 0x3D23, |
| 9286 | [BEND_IDX( 20)] = 0x3E23, |
| 9287 | [BEND_IDX( 15)] = 0x3E23, |
| 9288 | [BEND_IDX( 10)] = 0x3F23, |
| 9289 | [BEND_IDX( 5)] = 0x3F23, |
| 9290 | [BEND_IDX( 0)] = 0x0025, |
| 9291 | [BEND_IDX( -5)] = 0x0025, |
| 9292 | [BEND_IDX(-10)] = 0x0125, |
| 9293 | [BEND_IDX(-15)] = 0x0125, |
| 9294 | [BEND_IDX(-20)] = 0x0225, |
| 9295 | [BEND_IDX(-25)] = 0x0225, |
| 9296 | [BEND_IDX(-30)] = 0x0325, |
| 9297 | [BEND_IDX(-35)] = 0x0325, |
| 9298 | [BEND_IDX(-40)] = 0x0425, |
| 9299 | [BEND_IDX(-45)] = 0x0425, |
| 9300 | [BEND_IDX(-50)] = 0x0525, |
| 9301 | }; |
| 9302 | |
| 9303 | /* |
| 9304 | * Bend CLKOUT_DP |
| 9305 | * steps -50 to 50 inclusive, in steps of 5 |
| 9306 | * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz) |
| 9307 | * change in clock period = -(steps / 10) * 5.787 ps |
| 9308 | */ |
| 9309 | static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps) |
| 9310 | { |
| 9311 | uint32_t tmp; |
| 9312 | int idx = BEND_IDX(steps); |
| 9313 | |
| 9314 | if (WARN_ON(steps % 5 != 0)) |
| 9315 | return; |
| 9316 | |
| 9317 | if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase))) |
| 9318 | return; |
| 9319 | |
| 9320 | mutex_lock(&dev_priv->sb_lock); |
| 9321 | |
| 9322 | if (steps % 10 != 0) |
| 9323 | tmp = 0xAAAAAAAB; |
| 9324 | else |
| 9325 | tmp = 0x00000000; |
| 9326 | intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK); |
| 9327 | |
| 9328 | tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK); |
| 9329 | tmp &= 0xffff0000; |
| 9330 | tmp |= sscdivintphase[idx]; |
| 9331 | intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK); |
| 9332 | |
| 9333 | mutex_unlock(&dev_priv->sb_lock); |
| 9334 | } |
| 9335 | |
| 9336 | #undef BEND_IDX |
| 9337 | |
Paulo Zanoni | bf8fa3d | 2013-07-12 14:19:38 -0300 | [diff] [blame] | 9338 | static void lpt_init_pch_refclk(struct drm_device *dev) |
| 9339 | { |
Paulo Zanoni | bf8fa3d | 2013-07-12 14:19:38 -0300 | [diff] [blame] | 9340 | struct intel_encoder *encoder; |
| 9341 | bool has_vga = false; |
| 9342 | |
Damien Lespiau | b2784e1 | 2014-08-05 11:29:37 +0100 | [diff] [blame] | 9343 | for_each_intel_encoder(dev, encoder) { |
Paulo Zanoni | bf8fa3d | 2013-07-12 14:19:38 -0300 | [diff] [blame] | 9344 | switch (encoder->type) { |
| 9345 | case INTEL_OUTPUT_ANALOG: |
| 9346 | has_vga = true; |
| 9347 | break; |
Paulo Zanoni | 6847d71b | 2014-10-27 17:47:52 -0200 | [diff] [blame] | 9348 | default: |
| 9349 | break; |
Paulo Zanoni | bf8fa3d | 2013-07-12 14:19:38 -0300 | [diff] [blame] | 9350 | } |
| 9351 | } |
| 9352 | |
Ville Syrjälä | f7be2c2 | 2015-12-04 22:19:39 +0200 | [diff] [blame] | 9353 | if (has_vga) { |
| 9354 | lpt_bend_clkout_dp(to_i915(dev), 0); |
Paulo Zanoni | 47701c3 | 2013-07-23 11:19:25 -0300 | [diff] [blame] | 9355 | lpt_enable_clkout_dp(dev, true, true); |
Ville Syrjälä | f7be2c2 | 2015-12-04 22:19:39 +0200 | [diff] [blame] | 9356 | } else { |
Paulo Zanoni | 47701c3 | 2013-07-23 11:19:25 -0300 | [diff] [blame] | 9357 | lpt_disable_clkout_dp(dev); |
Ville Syrjälä | f7be2c2 | 2015-12-04 22:19:39 +0200 | [diff] [blame] | 9358 | } |
Paulo Zanoni | bf8fa3d | 2013-07-12 14:19:38 -0300 | [diff] [blame] | 9359 | } |
| 9360 | |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 9361 | /* |
| 9362 | * Initialize reference clocks when the driver loads |
| 9363 | */ |
| 9364 | void intel_init_pch_refclk(struct drm_device *dev) |
| 9365 | { |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 9366 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 9367 | |
| 9368 | if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 9369 | ironlake_init_pch_refclk(dev); |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 9370 | else if (HAS_PCH_LPT(dev_priv)) |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 9371 | lpt_init_pch_refclk(dev); |
| 9372 | } |
| 9373 | |
Daniel Vetter | 6ff9360 | 2013-04-19 11:24:36 +0200 | [diff] [blame] | 9374 | static void ironlake_set_pipeconf(struct drm_crtc *crtc) |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 9375 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9376 | struct drm_i915_private *dev_priv = to_i915(crtc->dev); |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 9377 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 9378 | int pipe = intel_crtc->pipe; |
| 9379 | uint32_t val; |
| 9380 | |
Daniel Vetter | 7811407 | 2013-06-13 00:54:57 +0200 | [diff] [blame] | 9381 | val = 0; |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 9382 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 9383 | switch (intel_crtc->config->pipe_bpp) { |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 9384 | case 18: |
Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 9385 | val |= PIPECONF_6BPC; |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 9386 | break; |
| 9387 | case 24: |
Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 9388 | val |= PIPECONF_8BPC; |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 9389 | break; |
| 9390 | case 30: |
Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 9391 | val |= PIPECONF_10BPC; |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 9392 | break; |
| 9393 | case 36: |
Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 9394 | val |= PIPECONF_12BPC; |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 9395 | break; |
| 9396 | default: |
Paulo Zanoni | cc769b6 | 2012-09-20 18:36:03 -0300 | [diff] [blame] | 9397 | /* Case prevented by intel_choose_pipe_bpp_dither. */ |
| 9398 | BUG(); |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 9399 | } |
| 9400 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 9401 | if (intel_crtc->config->dither) |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 9402 | val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP); |
| 9403 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 9404 | if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 9405 | val |= PIPECONF_INTERLACED_ILK; |
| 9406 | else |
| 9407 | val |= PIPECONF_PROGRESSIVE; |
| 9408 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 9409 | if (intel_crtc->config->limited_color_range) |
Ville Syrjälä | 3685a8f | 2013-01-17 16:31:28 +0200 | [diff] [blame] | 9410 | val |= PIPECONF_COLOR_RANGE_SELECT; |
Ville Syrjälä | 3685a8f | 2013-01-17 16:31:28 +0200 | [diff] [blame] | 9411 | |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 9412 | I915_WRITE(PIPECONF(pipe), val); |
| 9413 | POSTING_READ(PIPECONF(pipe)); |
| 9414 | } |
| 9415 | |
Daniel Vetter | 6ff9360 | 2013-04-19 11:24:36 +0200 | [diff] [blame] | 9416 | static void haswell_set_pipeconf(struct drm_crtc *crtc) |
Paulo Zanoni | ee2b0b3 | 2012-10-05 12:05:57 -0300 | [diff] [blame] | 9417 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9418 | struct drm_i915_private *dev_priv = to_i915(crtc->dev); |
Paulo Zanoni | ee2b0b3 | 2012-10-05 12:05:57 -0300 | [diff] [blame] | 9419 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 9420 | enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder; |
Jani Nikula | 391bf04 | 2016-03-18 17:05:40 +0200 | [diff] [blame] | 9421 | u32 val = 0; |
Paulo Zanoni | ee2b0b3 | 2012-10-05 12:05:57 -0300 | [diff] [blame] | 9422 | |
Jani Nikula | 391bf04 | 2016-03-18 17:05:40 +0200 | [diff] [blame] | 9423 | if (IS_HASWELL(dev_priv) && intel_crtc->config->dither) |
Paulo Zanoni | ee2b0b3 | 2012-10-05 12:05:57 -0300 | [diff] [blame] | 9424 | val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP); |
| 9425 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 9426 | if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) |
Paulo Zanoni | ee2b0b3 | 2012-10-05 12:05:57 -0300 | [diff] [blame] | 9427 | val |= PIPECONF_INTERLACED_ILK; |
| 9428 | else |
| 9429 | val |= PIPECONF_PROGRESSIVE; |
| 9430 | |
Paulo Zanoni | 702e7a5 | 2012-10-23 18:29:59 -0200 | [diff] [blame] | 9431 | I915_WRITE(PIPECONF(cpu_transcoder), val); |
| 9432 | POSTING_READ(PIPECONF(cpu_transcoder)); |
Jani Nikula | 391bf04 | 2016-03-18 17:05:40 +0200 | [diff] [blame] | 9433 | } |
| 9434 | |
Jani Nikula | 391bf04 | 2016-03-18 17:05:40 +0200 | [diff] [blame] | 9435 | static void haswell_set_pipemisc(struct drm_crtc *crtc) |
| 9436 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9437 | struct drm_i915_private *dev_priv = to_i915(crtc->dev); |
Jani Nikula | 391bf04 | 2016-03-18 17:05:40 +0200 | [diff] [blame] | 9438 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 9439 | |
| 9440 | if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) { |
| 9441 | u32 val = 0; |
Paulo Zanoni | 756f85c | 2013-11-02 21:07:38 -0700 | [diff] [blame] | 9442 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 9443 | switch (intel_crtc->config->pipe_bpp) { |
Paulo Zanoni | 756f85c | 2013-11-02 21:07:38 -0700 | [diff] [blame] | 9444 | case 18: |
| 9445 | val |= PIPEMISC_DITHER_6_BPC; |
| 9446 | break; |
| 9447 | case 24: |
| 9448 | val |= PIPEMISC_DITHER_8_BPC; |
| 9449 | break; |
| 9450 | case 30: |
| 9451 | val |= PIPEMISC_DITHER_10_BPC; |
| 9452 | break; |
| 9453 | case 36: |
| 9454 | val |= PIPEMISC_DITHER_12_BPC; |
| 9455 | break; |
| 9456 | default: |
| 9457 | /* Case prevented by pipe_config_set_bpp. */ |
| 9458 | BUG(); |
| 9459 | } |
| 9460 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 9461 | if (intel_crtc->config->dither) |
Paulo Zanoni | 756f85c | 2013-11-02 21:07:38 -0700 | [diff] [blame] | 9462 | val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP; |
| 9463 | |
Jani Nikula | 391bf04 | 2016-03-18 17:05:40 +0200 | [diff] [blame] | 9464 | I915_WRITE(PIPEMISC(intel_crtc->pipe), val); |
Paulo Zanoni | 756f85c | 2013-11-02 21:07:38 -0700 | [diff] [blame] | 9465 | } |
Paulo Zanoni | ee2b0b3 | 2012-10-05 12:05:57 -0300 | [diff] [blame] | 9466 | } |
| 9467 | |
Paulo Zanoni | d4b1931 | 2012-11-29 11:29:32 -0200 | [diff] [blame] | 9468 | int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp) |
| 9469 | { |
| 9470 | /* |
| 9471 | * Account for spread spectrum to avoid |
| 9472 | * oversubscribing the link. Max center spread |
| 9473 | * is 2.5%; use 5% for safety's sake. |
| 9474 | */ |
| 9475 | u32 bps = target_clock * bpp * 21 / 20; |
Ville Syrjälä | 619d4d0 | 2014-02-27 14:23:14 +0200 | [diff] [blame] | 9476 | return DIV_ROUND_UP(bps, link_bw * 8); |
Paulo Zanoni | d4b1931 | 2012-11-29 11:29:32 -0200 | [diff] [blame] | 9477 | } |
| 9478 | |
Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 9479 | static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor) |
Daniel Vetter | 6cf86a5 | 2013-04-02 23:38:10 +0200 | [diff] [blame] | 9480 | { |
Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 9481 | return i9xx_dpll_compute_m(dpll) < factor * dpll->n; |
Paulo Zanoni | f48d8f2 | 2012-09-20 18:36:04 -0300 | [diff] [blame] | 9482 | } |
| 9483 | |
Ander Conselvan de Oliveira | b75ca6f | 2016-03-21 18:00:11 +0200 | [diff] [blame] | 9484 | static void ironlake_compute_dpll(struct intel_crtc *intel_crtc, |
| 9485 | struct intel_crtc_state *crtc_state, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 9486 | struct dpll *reduced_clock) |
Paulo Zanoni | de13a2e | 2012-09-20 18:36:05 -0300 | [diff] [blame] | 9487 | { |
| 9488 | struct drm_crtc *crtc = &intel_crtc->base; |
| 9489 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9490 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | b75ca6f | 2016-03-21 18:00:11 +0200 | [diff] [blame] | 9491 | u32 dpll, fp, fp2; |
Ville Syrjälä | 3d6e9ee | 2016-06-22 21:57:03 +0300 | [diff] [blame] | 9492 | int factor; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9493 | |
Chris Wilson | c185812 | 2010-12-03 21:35:48 +0000 | [diff] [blame] | 9494 | /* Enable autotuning of the PLL clock (if permissible) */ |
Eric Anholt | 8febb29 | 2011-03-30 13:01:07 -0700 | [diff] [blame] | 9495 | factor = 21; |
Ville Syrjälä | 3d6e9ee | 2016-06-22 21:57:03 +0300 | [diff] [blame] | 9496 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) { |
Eric Anholt | 8febb29 | 2011-03-30 13:01:07 -0700 | [diff] [blame] | 9497 | if ((intel_panel_use_ssc(dev_priv) && |
Ville Syrjälä | e91e941 | 2013-12-09 18:54:16 +0200 | [diff] [blame] | 9498 | dev_priv->vbt.lvds_ssc_freq == 100000) || |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 9499 | (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev))) |
Eric Anholt | 8febb29 | 2011-03-30 13:01:07 -0700 | [diff] [blame] | 9500 | factor = 25; |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 9501 | } else if (crtc_state->sdvo_tv_clock) |
Eric Anholt | 8febb29 | 2011-03-30 13:01:07 -0700 | [diff] [blame] | 9502 | factor = 20; |
Chris Wilson | c185812 | 2010-12-03 21:35:48 +0000 | [diff] [blame] | 9503 | |
Ander Conselvan de Oliveira | b75ca6f | 2016-03-21 18:00:11 +0200 | [diff] [blame] | 9504 | fp = i9xx_dpll_compute_fp(&crtc_state->dpll); |
Chris Wilson | c185812 | 2010-12-03 21:35:48 +0000 | [diff] [blame] | 9505 | |
Ander Conselvan de Oliveira | b75ca6f | 2016-03-21 18:00:11 +0200 | [diff] [blame] | 9506 | if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor)) |
| 9507 | fp |= FP_CB_TUNE; |
| 9508 | |
| 9509 | if (reduced_clock) { |
| 9510 | fp2 = i9xx_dpll_compute_fp(reduced_clock); |
| 9511 | |
| 9512 | if (reduced_clock->m < factor * reduced_clock->n) |
| 9513 | fp2 |= FP_CB_TUNE; |
| 9514 | } else { |
| 9515 | fp2 = fp; |
| 9516 | } |
Daniel Vetter | 9a7c789 | 2013-04-04 22:20:34 +0200 | [diff] [blame] | 9517 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 9518 | dpll = 0; |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 9519 | |
Ville Syrjälä | 3d6e9ee | 2016-06-22 21:57:03 +0300 | [diff] [blame] | 9520 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) |
Eric Anholt | a07d678 | 2011-03-30 13:01:08 -0700 | [diff] [blame] | 9521 | dpll |= DPLLB_MODE_LVDS; |
| 9522 | else |
| 9523 | dpll |= DPLLB_MODE_DAC_SERIAL; |
Daniel Vetter | 198a037f | 2013-04-19 11:14:37 +0200 | [diff] [blame] | 9524 | |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 9525 | dpll |= (crtc_state->pixel_multiplier - 1) |
Daniel Vetter | ef1b460 | 2013-06-01 17:17:04 +0200 | [diff] [blame] | 9526 | << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT; |
Daniel Vetter | 198a037f | 2013-04-19 11:14:37 +0200 | [diff] [blame] | 9527 | |
Ville Syrjälä | 3d6e9ee | 2016-06-22 21:57:03 +0300 | [diff] [blame] | 9528 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) || |
| 9529 | intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) |
Daniel Vetter | 4a33e48 | 2013-07-06 12:52:05 +0200 | [diff] [blame] | 9530 | dpll |= DPLL_SDVO_HIGH_SPEED; |
Ville Syrjälä | 3d6e9ee | 2016-06-22 21:57:03 +0300 | [diff] [blame] | 9531 | |
Ville Syrjälä | 37a5650 | 2016-06-22 21:57:04 +0300 | [diff] [blame] | 9532 | if (intel_crtc_has_dp_encoder(crtc_state)) |
Daniel Vetter | 4a33e48 | 2013-07-06 12:52:05 +0200 | [diff] [blame] | 9533 | dpll |= DPLL_SDVO_HIGH_SPEED; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9534 | |
Ville Syrjälä | 7d7f863 | 2016-09-26 11:30:46 +0300 | [diff] [blame] | 9535 | /* |
| 9536 | * The high speed IO clock is only really required for |
| 9537 | * SDVO/HDMI/DP, but we also enable it for CRT to make it |
| 9538 | * possible to share the DPLL between CRT and HDMI. Enabling |
| 9539 | * the clock needlessly does no real harm, except use up a |
| 9540 | * bit of power potentially. |
| 9541 | * |
| 9542 | * We'll limit this to IVB with 3 pipes, since it has only two |
| 9543 | * DPLLs and so DPLL sharing is the only way to get three pipes |
| 9544 | * driving PCH ports at the same time. On SNB we could do this, |
| 9545 | * and potentially avoid enabling the second DPLL, but it's not |
| 9546 | * clear if it''s a win or loss power wise. No point in doing |
| 9547 | * this on ILK at all since it has a fixed DPLL<->pipe mapping. |
| 9548 | */ |
| 9549 | if (INTEL_INFO(dev_priv)->num_pipes == 3 && |
| 9550 | intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) |
| 9551 | dpll |= DPLL_SDVO_HIGH_SPEED; |
| 9552 | |
Eric Anholt | a07d678 | 2011-03-30 13:01:08 -0700 | [diff] [blame] | 9553 | /* compute bitmask from p1 value */ |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 9554 | dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT; |
Eric Anholt | a07d678 | 2011-03-30 13:01:08 -0700 | [diff] [blame] | 9555 | /* also FPA1 */ |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 9556 | dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT; |
Eric Anholt | a07d678 | 2011-03-30 13:01:08 -0700 | [diff] [blame] | 9557 | |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 9558 | switch (crtc_state->dpll.p2) { |
Eric Anholt | a07d678 | 2011-03-30 13:01:08 -0700 | [diff] [blame] | 9559 | case 5: |
| 9560 | dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5; |
| 9561 | break; |
| 9562 | case 7: |
| 9563 | dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7; |
| 9564 | break; |
| 9565 | case 10: |
| 9566 | dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10; |
| 9567 | break; |
| 9568 | case 14: |
| 9569 | dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14; |
| 9570 | break; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9571 | } |
| 9572 | |
Ville Syrjälä | 3d6e9ee | 2016-06-22 21:57:03 +0300 | [diff] [blame] | 9573 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) && |
| 9574 | intel_panel_use_ssc(dev_priv)) |
Kristian Høgsberg | 43565a0 | 2009-02-13 20:56:52 -0500 | [diff] [blame] | 9575 | dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9576 | else |
| 9577 | dpll |= PLL_REF_INPUT_DREFCLK; |
| 9578 | |
Ander Conselvan de Oliveira | b75ca6f | 2016-03-21 18:00:11 +0200 | [diff] [blame] | 9579 | dpll |= DPLL_VCO_ENABLE; |
| 9580 | |
| 9581 | crtc_state->dpll_hw_state.dpll = dpll; |
| 9582 | crtc_state->dpll_hw_state.fp0 = fp; |
| 9583 | crtc_state->dpll_hw_state.fp1 = fp2; |
Paulo Zanoni | de13a2e | 2012-09-20 18:36:05 -0300 | [diff] [blame] | 9584 | } |
| 9585 | |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 9586 | static int ironlake_crtc_compute_clock(struct intel_crtc *crtc, |
| 9587 | struct intel_crtc_state *crtc_state) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9588 | { |
Ander Conselvan de Oliveira | 997c030 | 2016-03-21 18:00:12 +0200 | [diff] [blame] | 9589 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9590 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 9591 | struct dpll reduced_clock; |
Ander Conselvan de Oliveira | 7ed9f89 | 2016-03-21 18:00:07 +0200 | [diff] [blame] | 9592 | bool has_reduced_clock = false; |
Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 9593 | struct intel_shared_dpll *pll; |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 9594 | const struct intel_limit *limit; |
Ander Conselvan de Oliveira | 997c030 | 2016-03-21 18:00:12 +0200 | [diff] [blame] | 9595 | int refclk = 120000; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9596 | |
Ander Conselvan de Oliveira | dd3cd74 | 2015-05-15 13:34:29 +0300 | [diff] [blame] | 9597 | memset(&crtc_state->dpll_hw_state, 0, |
| 9598 | sizeof(crtc_state->dpll_hw_state)); |
| 9599 | |
Ander Conselvan de Oliveira | ded220e | 2016-03-21 18:00:09 +0200 | [diff] [blame] | 9600 | crtc->lowfreq_avail = false; |
| 9601 | |
| 9602 | /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */ |
| 9603 | if (!crtc_state->has_pch_encoder) |
| 9604 | return 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9605 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 9606 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) { |
Ander Conselvan de Oliveira | 997c030 | 2016-03-21 18:00:12 +0200 | [diff] [blame] | 9607 | if (intel_panel_use_ssc(dev_priv)) { |
| 9608 | DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", |
| 9609 | dev_priv->vbt.lvds_ssc_freq); |
| 9610 | refclk = dev_priv->vbt.lvds_ssc_freq; |
| 9611 | } |
| 9612 | |
| 9613 | if (intel_is_dual_link_lvds(dev)) { |
| 9614 | if (refclk == 100000) |
| 9615 | limit = &intel_limits_ironlake_dual_lvds_100m; |
| 9616 | else |
| 9617 | limit = &intel_limits_ironlake_dual_lvds; |
| 9618 | } else { |
| 9619 | if (refclk == 100000) |
| 9620 | limit = &intel_limits_ironlake_single_lvds_100m; |
| 9621 | else |
| 9622 | limit = &intel_limits_ironlake_single_lvds; |
| 9623 | } |
| 9624 | } else { |
| 9625 | limit = &intel_limits_ironlake_dac; |
| 9626 | } |
| 9627 | |
Ander Conselvan de Oliveira | 364ee29 | 2016-03-21 18:00:10 +0200 | [diff] [blame] | 9628 | if (!crtc_state->clock_set && |
Ander Conselvan de Oliveira | 997c030 | 2016-03-21 18:00:12 +0200 | [diff] [blame] | 9629 | !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock, |
| 9630 | refclk, NULL, &crtc_state->dpll)) { |
Ander Conselvan de Oliveira | 364ee29 | 2016-03-21 18:00:10 +0200 | [diff] [blame] | 9631 | DRM_ERROR("Couldn't find PLL settings for mode!\n"); |
| 9632 | return -EINVAL; |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 9633 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9634 | |
Ander Conselvan de Oliveira | b75ca6f | 2016-03-21 18:00:11 +0200 | [diff] [blame] | 9635 | ironlake_compute_dpll(crtc, crtc_state, |
| 9636 | has_reduced_clock ? &reduced_clock : NULL); |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 9637 | |
Ander Conselvan de Oliveira | ded220e | 2016-03-21 18:00:09 +0200 | [diff] [blame] | 9638 | pll = intel_get_shared_dpll(crtc, crtc_state, NULL); |
| 9639 | if (pll == NULL) { |
| 9640 | DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n", |
| 9641 | pipe_name(crtc->pipe)); |
| 9642 | return -EINVAL; |
Ander Conselvan de Oliveira | 3fb3770 | 2014-10-29 11:32:35 +0200 | [diff] [blame] | 9643 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9644 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 9645 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) && |
Ander Conselvan de Oliveira | ded220e | 2016-03-21 18:00:09 +0200 | [diff] [blame] | 9646 | has_reduced_clock) |
Ander Conselvan de Oliveira | c765319 | 2014-10-20 13:46:44 +0300 | [diff] [blame] | 9647 | crtc->lowfreq_avail = true; |
Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 9648 | |
Daniel Vetter | c8f7a0d | 2014-04-24 23:55:04 +0200 | [diff] [blame] | 9649 | return 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9650 | } |
| 9651 | |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 9652 | static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc, |
| 9653 | struct intel_link_m_n *m_n) |
Daniel Vetter | 7241920 | 2013-04-04 13:28:53 +0200 | [diff] [blame] | 9654 | { |
| 9655 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9656 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 9657 | enum pipe pipe = crtc->pipe; |
Daniel Vetter | 7241920 | 2013-04-04 13:28:53 +0200 | [diff] [blame] | 9658 | |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 9659 | m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe)); |
| 9660 | m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe)); |
| 9661 | m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe)) |
| 9662 | & ~TU_SIZE_MASK; |
| 9663 | m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe)); |
| 9664 | m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe)) |
| 9665 | & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1; |
| 9666 | } |
| 9667 | |
| 9668 | static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc, |
| 9669 | enum transcoder transcoder, |
Vandana Kannan | b95af8b | 2014-08-05 07:51:23 -0700 | [diff] [blame] | 9670 | struct intel_link_m_n *m_n, |
| 9671 | struct intel_link_m_n *m2_n2) |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 9672 | { |
| 9673 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9674 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 9675 | enum pipe pipe = crtc->pipe; |
| 9676 | |
| 9677 | if (INTEL_INFO(dev)->gen >= 5) { |
| 9678 | m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder)); |
| 9679 | m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder)); |
| 9680 | m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder)) |
| 9681 | & ~TU_SIZE_MASK; |
| 9682 | m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder)); |
| 9683 | m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder)) |
| 9684 | & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1; |
Vandana Kannan | b95af8b | 2014-08-05 07:51:23 -0700 | [diff] [blame] | 9685 | /* Read M2_N2 registers only for gen < 8 (M2_N2 available for |
| 9686 | * gen < 8) and if DRRS is supported (to make sure the |
| 9687 | * registers are not unnecessarily read). |
| 9688 | */ |
| 9689 | if (m2_n2 && INTEL_INFO(dev)->gen < 8 && |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 9690 | crtc->config->has_drrs) { |
Vandana Kannan | b95af8b | 2014-08-05 07:51:23 -0700 | [diff] [blame] | 9691 | m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder)); |
| 9692 | m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder)); |
| 9693 | m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder)) |
| 9694 | & ~TU_SIZE_MASK; |
| 9695 | m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder)); |
| 9696 | m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder)) |
| 9697 | & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1; |
| 9698 | } |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 9699 | } else { |
| 9700 | m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe)); |
| 9701 | m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe)); |
| 9702 | m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe)) |
| 9703 | & ~TU_SIZE_MASK; |
| 9704 | m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe)); |
| 9705 | m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe)) |
| 9706 | & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1; |
| 9707 | } |
| 9708 | } |
| 9709 | |
| 9710 | void intel_dp_get_m_n(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 9711 | struct intel_crtc_state *pipe_config) |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 9712 | { |
Ander Conselvan de Oliveira | 681a850 | 2015-01-15 14:55:24 +0200 | [diff] [blame] | 9713 | if (pipe_config->has_pch_encoder) |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 9714 | intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n); |
| 9715 | else |
| 9716 | intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder, |
Vandana Kannan | b95af8b | 2014-08-05 07:51:23 -0700 | [diff] [blame] | 9717 | &pipe_config->dp_m_n, |
| 9718 | &pipe_config->dp_m2_n2); |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 9719 | } |
| 9720 | |
Daniel Vetter | 7241920 | 2013-04-04 13:28:53 +0200 | [diff] [blame] | 9721 | static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 9722 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 7241920 | 2013-04-04 13:28:53 +0200 | [diff] [blame] | 9723 | { |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 9724 | intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder, |
Vandana Kannan | b95af8b | 2014-08-05 07:51:23 -0700 | [diff] [blame] | 9725 | &pipe_config->fdi_m_n, NULL); |
Daniel Vetter | 7241920 | 2013-04-04 13:28:53 +0200 | [diff] [blame] | 9726 | } |
| 9727 | |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 9728 | static void skylake_get_pfit_config(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 9729 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 9730 | { |
| 9731 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9732 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 9733 | struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state; |
| 9734 | uint32_t ps_ctrl = 0; |
| 9735 | int id = -1; |
| 9736 | int i; |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 9737 | |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 9738 | /* find scaler attached to this pipe */ |
| 9739 | for (i = 0; i < crtc->num_scalers; i++) { |
| 9740 | ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i)); |
| 9741 | if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) { |
| 9742 | id = i; |
| 9743 | pipe_config->pch_pfit.enabled = true; |
| 9744 | pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i)); |
| 9745 | pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i)); |
| 9746 | break; |
| 9747 | } |
| 9748 | } |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 9749 | |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 9750 | scaler_state->scaler_id = id; |
| 9751 | if (id >= 0) { |
| 9752 | scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX); |
| 9753 | } else { |
| 9754 | scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX); |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 9755 | } |
| 9756 | } |
| 9757 | |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 9758 | static void |
| 9759 | skylake_get_initial_plane_config(struct intel_crtc *crtc, |
| 9760 | struct intel_initial_plane_config *plane_config) |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 9761 | { |
| 9762 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9763 | struct drm_i915_private *dev_priv = to_i915(dev); |
Damien Lespiau | 40f4628 | 2015-02-27 11:15:21 +0000 | [diff] [blame] | 9764 | u32 val, base, offset, stride_mult, tiling; |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 9765 | int pipe = crtc->pipe; |
| 9766 | int fourcc, pixel_format; |
Tvrtko Ursulin | 6761dd3 | 2015-03-23 11:10:32 +0000 | [diff] [blame] | 9767 | unsigned int aligned_height; |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 9768 | struct drm_framebuffer *fb; |
Damien Lespiau | 1b842c8 | 2015-01-21 13:50:54 +0000 | [diff] [blame] | 9769 | struct intel_framebuffer *intel_fb; |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 9770 | |
Damien Lespiau | d9806c9 | 2015-01-21 14:07:19 +0000 | [diff] [blame] | 9771 | intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL); |
Damien Lespiau | 1b842c8 | 2015-01-21 13:50:54 +0000 | [diff] [blame] | 9772 | if (!intel_fb) { |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 9773 | DRM_DEBUG_KMS("failed to alloc fb\n"); |
| 9774 | return; |
| 9775 | } |
| 9776 | |
Damien Lespiau | 1b842c8 | 2015-01-21 13:50:54 +0000 | [diff] [blame] | 9777 | fb = &intel_fb->base; |
| 9778 | |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 9779 | val = I915_READ(PLANE_CTL(pipe, 0)); |
Damien Lespiau | 42a7b08 | 2015-02-05 19:35:13 +0000 | [diff] [blame] | 9780 | if (!(val & PLANE_CTL_ENABLE)) |
| 9781 | goto error; |
| 9782 | |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 9783 | pixel_format = val & PLANE_CTL_FORMAT_MASK; |
| 9784 | fourcc = skl_format_to_fourcc(pixel_format, |
| 9785 | val & PLANE_CTL_ORDER_RGBX, |
| 9786 | val & PLANE_CTL_ALPHA_MASK); |
| 9787 | fb->pixel_format = fourcc; |
| 9788 | fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8; |
| 9789 | |
Damien Lespiau | 40f4628 | 2015-02-27 11:15:21 +0000 | [diff] [blame] | 9790 | tiling = val & PLANE_CTL_TILED_MASK; |
| 9791 | switch (tiling) { |
| 9792 | case PLANE_CTL_TILED_LINEAR: |
| 9793 | fb->modifier[0] = DRM_FORMAT_MOD_NONE; |
| 9794 | break; |
| 9795 | case PLANE_CTL_TILED_X: |
| 9796 | plane_config->tiling = I915_TILING_X; |
| 9797 | fb->modifier[0] = I915_FORMAT_MOD_X_TILED; |
| 9798 | break; |
| 9799 | case PLANE_CTL_TILED_Y: |
| 9800 | fb->modifier[0] = I915_FORMAT_MOD_Y_TILED; |
| 9801 | break; |
| 9802 | case PLANE_CTL_TILED_YF: |
| 9803 | fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED; |
| 9804 | break; |
| 9805 | default: |
| 9806 | MISSING_CASE(tiling); |
| 9807 | goto error; |
| 9808 | } |
| 9809 | |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 9810 | base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000; |
| 9811 | plane_config->base = base; |
| 9812 | |
| 9813 | offset = I915_READ(PLANE_OFFSET(pipe, 0)); |
| 9814 | |
| 9815 | val = I915_READ(PLANE_SIZE(pipe, 0)); |
| 9816 | fb->height = ((val >> 16) & 0xfff) + 1; |
| 9817 | fb->width = ((val >> 0) & 0x1fff) + 1; |
| 9818 | |
| 9819 | val = I915_READ(PLANE_STRIDE(pipe, 0)); |
Ville Syrjälä | 7b49f94 | 2016-01-12 21:08:32 +0200 | [diff] [blame] | 9820 | stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0], |
Damien Lespiau | 40f4628 | 2015-02-27 11:15:21 +0000 | [diff] [blame] | 9821 | fb->pixel_format); |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 9822 | fb->pitches[0] = (val & 0x3ff) * stride_mult; |
| 9823 | |
| 9824 | aligned_height = intel_fb_align_height(dev, fb->height, |
Daniel Vetter | 091df6c | 2015-02-10 17:16:10 +0000 | [diff] [blame] | 9825 | fb->pixel_format, |
| 9826 | fb->modifier[0]); |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 9827 | |
Daniel Vetter | f37b5c2 | 2015-02-10 23:12:27 +0100 | [diff] [blame] | 9828 | plane_config->size = fb->pitches[0] * aligned_height; |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 9829 | |
| 9830 | DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n", |
| 9831 | pipe_name(pipe), fb->width, fb->height, |
| 9832 | fb->bits_per_pixel, base, fb->pitches[0], |
| 9833 | plane_config->size); |
| 9834 | |
Damien Lespiau | 2d14030 | 2015-02-05 17:22:18 +0000 | [diff] [blame] | 9835 | plane_config->fb = intel_fb; |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 9836 | return; |
| 9837 | |
| 9838 | error: |
Matthew Auld | d1a3a03 | 2016-08-23 16:00:44 +0100 | [diff] [blame] | 9839 | kfree(intel_fb); |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 9840 | } |
| 9841 | |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 9842 | static void ironlake_get_pfit_config(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 9843 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 9844 | { |
| 9845 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9846 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 9847 | uint32_t tmp; |
| 9848 | |
| 9849 | tmp = I915_READ(PF_CTL(crtc->pipe)); |
| 9850 | |
| 9851 | if (tmp & PF_ENABLE) { |
Chris Wilson | fd4daa9 | 2013-08-27 17:04:17 +0100 | [diff] [blame] | 9852 | pipe_config->pch_pfit.enabled = true; |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 9853 | pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe)); |
| 9854 | pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe)); |
Daniel Vetter | cb8b2a3 | 2013-06-01 17:16:23 +0200 | [diff] [blame] | 9855 | |
| 9856 | /* We currently do not free assignements of panel fitters on |
| 9857 | * ivb/hsw (since we don't use the higher upscaling modes which |
| 9858 | * differentiates them) so just WARN about this case for now. */ |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 9859 | if (IS_GEN7(dev_priv)) { |
Daniel Vetter | cb8b2a3 | 2013-06-01 17:16:23 +0200 | [diff] [blame] | 9860 | WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) != |
| 9861 | PF_PIPE_SEL_IVB(crtc->pipe)); |
| 9862 | } |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 9863 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9864 | } |
| 9865 | |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 9866 | static void |
| 9867 | ironlake_get_initial_plane_config(struct intel_crtc *crtc, |
| 9868 | struct intel_initial_plane_config *plane_config) |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 9869 | { |
| 9870 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9871 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 9872 | u32 val, base, offset; |
Damien Lespiau | aeee5a4 | 2015-01-20 12:51:47 +0000 | [diff] [blame] | 9873 | int pipe = crtc->pipe; |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 9874 | int fourcc, pixel_format; |
Tvrtko Ursulin | 6761dd3 | 2015-03-23 11:10:32 +0000 | [diff] [blame] | 9875 | unsigned int aligned_height; |
Damien Lespiau | b113d5e | 2015-01-20 12:51:46 +0000 | [diff] [blame] | 9876 | struct drm_framebuffer *fb; |
Damien Lespiau | 1b842c8 | 2015-01-21 13:50:54 +0000 | [diff] [blame] | 9877 | struct intel_framebuffer *intel_fb; |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 9878 | |
Damien Lespiau | 42a7b08 | 2015-02-05 19:35:13 +0000 | [diff] [blame] | 9879 | val = I915_READ(DSPCNTR(pipe)); |
| 9880 | if (!(val & DISPLAY_PLANE_ENABLE)) |
| 9881 | return; |
| 9882 | |
Damien Lespiau | d9806c9 | 2015-01-21 14:07:19 +0000 | [diff] [blame] | 9883 | intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL); |
Damien Lespiau | 1b842c8 | 2015-01-21 13:50:54 +0000 | [diff] [blame] | 9884 | if (!intel_fb) { |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 9885 | DRM_DEBUG_KMS("failed to alloc fb\n"); |
| 9886 | return; |
| 9887 | } |
| 9888 | |
Damien Lespiau | 1b842c8 | 2015-01-21 13:50:54 +0000 | [diff] [blame] | 9889 | fb = &intel_fb->base; |
| 9890 | |
Daniel Vetter | 18c5247 | 2015-02-10 17:16:09 +0000 | [diff] [blame] | 9891 | if (INTEL_INFO(dev)->gen >= 4) { |
| 9892 | if (val & DISPPLANE_TILED) { |
Damien Lespiau | 49af449 | 2015-01-20 12:51:44 +0000 | [diff] [blame] | 9893 | plane_config->tiling = I915_TILING_X; |
Daniel Vetter | 18c5247 | 2015-02-10 17:16:09 +0000 | [diff] [blame] | 9894 | fb->modifier[0] = I915_FORMAT_MOD_X_TILED; |
| 9895 | } |
| 9896 | } |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 9897 | |
| 9898 | pixel_format = val & DISPPLANE_PIXFORMAT_MASK; |
Damien Lespiau | b35d63f | 2015-01-20 12:51:50 +0000 | [diff] [blame] | 9899 | fourcc = i9xx_format_to_fourcc(pixel_format); |
Damien Lespiau | b113d5e | 2015-01-20 12:51:46 +0000 | [diff] [blame] | 9900 | fb->pixel_format = fourcc; |
| 9901 | fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8; |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 9902 | |
Damien Lespiau | aeee5a4 | 2015-01-20 12:51:47 +0000 | [diff] [blame] | 9903 | base = I915_READ(DSPSURF(pipe)) & 0xfffff000; |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 9904 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) { |
Damien Lespiau | aeee5a4 | 2015-01-20 12:51:47 +0000 | [diff] [blame] | 9905 | offset = I915_READ(DSPOFFSET(pipe)); |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 9906 | } else { |
Damien Lespiau | 49af449 | 2015-01-20 12:51:44 +0000 | [diff] [blame] | 9907 | if (plane_config->tiling) |
Damien Lespiau | aeee5a4 | 2015-01-20 12:51:47 +0000 | [diff] [blame] | 9908 | offset = I915_READ(DSPTILEOFF(pipe)); |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 9909 | else |
Damien Lespiau | aeee5a4 | 2015-01-20 12:51:47 +0000 | [diff] [blame] | 9910 | offset = I915_READ(DSPLINOFF(pipe)); |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 9911 | } |
| 9912 | plane_config->base = base; |
| 9913 | |
| 9914 | val = I915_READ(PIPESRC(pipe)); |
Damien Lespiau | b113d5e | 2015-01-20 12:51:46 +0000 | [diff] [blame] | 9915 | fb->width = ((val >> 16) & 0xfff) + 1; |
| 9916 | fb->height = ((val >> 0) & 0xfff) + 1; |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 9917 | |
| 9918 | val = I915_READ(DSPSTRIDE(pipe)); |
Damien Lespiau | b113d5e | 2015-01-20 12:51:46 +0000 | [diff] [blame] | 9919 | fb->pitches[0] = val & 0xffffffc0; |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 9920 | |
Damien Lespiau | b113d5e | 2015-01-20 12:51:46 +0000 | [diff] [blame] | 9921 | aligned_height = intel_fb_align_height(dev, fb->height, |
Daniel Vetter | 091df6c | 2015-02-10 17:16:10 +0000 | [diff] [blame] | 9922 | fb->pixel_format, |
| 9923 | fb->modifier[0]); |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 9924 | |
Daniel Vetter | f37b5c2 | 2015-02-10 23:12:27 +0100 | [diff] [blame] | 9925 | plane_config->size = fb->pitches[0] * aligned_height; |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 9926 | |
Damien Lespiau | 2844a92 | 2015-01-20 12:51:48 +0000 | [diff] [blame] | 9927 | DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n", |
| 9928 | pipe_name(pipe), fb->width, fb->height, |
| 9929 | fb->bits_per_pixel, base, fb->pitches[0], |
| 9930 | plane_config->size); |
Damien Lespiau | b113d5e | 2015-01-20 12:51:46 +0000 | [diff] [blame] | 9931 | |
Damien Lespiau | 2d14030 | 2015-02-05 17:22:18 +0000 | [diff] [blame] | 9932 | plane_config->fb = intel_fb; |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 9933 | } |
| 9934 | |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 9935 | static bool ironlake_get_pipe_config(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 9936 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 9937 | { |
| 9938 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9939 | struct drm_i915_private *dev_priv = to_i915(dev); |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 9940 | enum intel_display_power_domain power_domain; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 9941 | uint32_t tmp; |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 9942 | bool ret; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 9943 | |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 9944 | power_domain = POWER_DOMAIN_PIPE(crtc->pipe); |
| 9945 | if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) |
Paulo Zanoni | 930e8c9 | 2014-07-04 13:38:34 -0300 | [diff] [blame] | 9946 | return false; |
| 9947 | |
Daniel Vetter | e143a21 | 2013-07-04 12:01:15 +0200 | [diff] [blame] | 9948 | pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe; |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 9949 | pipe_config->shared_dpll = NULL; |
Daniel Vetter | eccb140 | 2013-05-22 00:50:22 +0200 | [diff] [blame] | 9950 | |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 9951 | ret = false; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 9952 | tmp = I915_READ(PIPECONF(crtc->pipe)); |
| 9953 | if (!(tmp & PIPECONF_ENABLE)) |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 9954 | goto out; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 9955 | |
Ville Syrjälä | 42571ae | 2013-09-06 23:29:00 +0300 | [diff] [blame] | 9956 | switch (tmp & PIPECONF_BPC_MASK) { |
| 9957 | case PIPECONF_6BPC: |
| 9958 | pipe_config->pipe_bpp = 18; |
| 9959 | break; |
| 9960 | case PIPECONF_8BPC: |
| 9961 | pipe_config->pipe_bpp = 24; |
| 9962 | break; |
| 9963 | case PIPECONF_10BPC: |
| 9964 | pipe_config->pipe_bpp = 30; |
| 9965 | break; |
| 9966 | case PIPECONF_12BPC: |
| 9967 | pipe_config->pipe_bpp = 36; |
| 9968 | break; |
| 9969 | default: |
| 9970 | break; |
| 9971 | } |
| 9972 | |
Daniel Vetter | b5a9fa0 | 2014-04-24 23:54:49 +0200 | [diff] [blame] | 9973 | if (tmp & PIPECONF_COLOR_RANGE_SELECT) |
| 9974 | pipe_config->limited_color_range = true; |
| 9975 | |
Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 9976 | if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) { |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 9977 | struct intel_shared_dpll *pll; |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 9978 | enum intel_dpll_id pll_id; |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 9979 | |
Daniel Vetter | 88adfff | 2013-03-28 10:42:01 +0100 | [diff] [blame] | 9980 | pipe_config->has_pch_encoder = true; |
| 9981 | |
Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 9982 | tmp = I915_READ(FDI_RX_CTL(crtc->pipe)); |
| 9983 | pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >> |
| 9984 | FDI_DP_PORT_WIDTH_SHIFT) + 1; |
Daniel Vetter | 7241920 | 2013-04-04 13:28:53 +0200 | [diff] [blame] | 9985 | |
| 9986 | ironlake_get_fdi_m_n_config(crtc, pipe_config); |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 9987 | |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 9988 | if (HAS_PCH_IBX(dev_priv)) { |
Imre Deak | d9a7bc6 | 2016-05-12 16:18:50 +0300 | [diff] [blame] | 9989 | /* |
| 9990 | * The pipe->pch transcoder and pch transcoder->pll |
| 9991 | * mapping is fixed. |
| 9992 | */ |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 9993 | pll_id = (enum intel_dpll_id) crtc->pipe; |
Daniel Vetter | c0d43d6 | 2013-06-07 23:11:08 +0200 | [diff] [blame] | 9994 | } else { |
| 9995 | tmp = I915_READ(PCH_DPLL_SEL); |
| 9996 | if (tmp & TRANS_DPLLB_SEL(crtc->pipe)) |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 9997 | pll_id = DPLL_ID_PCH_PLL_B; |
Daniel Vetter | c0d43d6 | 2013-06-07 23:11:08 +0200 | [diff] [blame] | 9998 | else |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 9999 | pll_id= DPLL_ID_PCH_PLL_A; |
Daniel Vetter | c0d43d6 | 2013-06-07 23:11:08 +0200 | [diff] [blame] | 10000 | } |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 10001 | |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 10002 | pipe_config->shared_dpll = |
| 10003 | intel_get_shared_dpll_by_id(dev_priv, pll_id); |
| 10004 | pll = pipe_config->shared_dpll; |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 10005 | |
Ander Conselvan de Oliveira | 2edd644 | 2016-03-08 17:46:21 +0200 | [diff] [blame] | 10006 | WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll, |
| 10007 | &pipe_config->dpll_hw_state)); |
Daniel Vetter | c93f54c | 2013-06-27 19:47:19 +0200 | [diff] [blame] | 10008 | |
| 10009 | tmp = pipe_config->dpll_hw_state.dpll; |
| 10010 | pipe_config->pixel_multiplier = |
| 10011 | ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK) |
| 10012 | >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1; |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 10013 | |
| 10014 | ironlake_pch_clock_get(crtc, pipe_config); |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 10015 | } else { |
| 10016 | pipe_config->pixel_multiplier = 1; |
Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 10017 | } |
| 10018 | |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 10019 | intel_get_pipe_timings(crtc, pipe_config); |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 10020 | intel_get_pipe_src_size(crtc, pipe_config); |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 10021 | |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 10022 | ironlake_get_pfit_config(crtc, pipe_config); |
| 10023 | |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 10024 | ret = true; |
| 10025 | |
| 10026 | out: |
| 10027 | intel_display_power_put(dev_priv, power_domain); |
| 10028 | |
| 10029 | return ret; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 10030 | } |
| 10031 | |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 10032 | static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv) |
| 10033 | { |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 10034 | struct drm_device *dev = &dev_priv->drm; |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 10035 | struct intel_crtc *crtc; |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 10036 | |
Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 10037 | for_each_intel_crtc(dev, crtc) |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 10038 | I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n", |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 10039 | pipe_name(crtc->pipe)); |
| 10040 | |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 10041 | I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n"); |
| 10042 | I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n"); |
Ville Syrjälä | 01403de | 2015-09-18 20:03:33 +0300 | [diff] [blame] | 10043 | I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n"); |
| 10044 | I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n"); |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 10045 | I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n"); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 10046 | I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE, |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 10047 | "CPU PWM1 enabled\n"); |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 10048 | if (IS_HASWELL(dev_priv)) |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 10049 | I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE, |
Paulo Zanoni | c5107b8 | 2014-07-04 11:50:30 -0300 | [diff] [blame] | 10050 | "CPU PWM2 enabled\n"); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 10051 | I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE, |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 10052 | "PCH PWM1 enabled\n"); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 10053 | I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE, |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 10054 | "Utility pin enabled\n"); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 10055 | I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n"); |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 10056 | |
Paulo Zanoni | 9926ada | 2014-04-01 19:39:47 -0300 | [diff] [blame] | 10057 | /* |
| 10058 | * In theory we can still leave IRQs enabled, as long as only the HPD |
| 10059 | * interrupts remain enabled. We used to check for that, but since it's |
| 10060 | * gen-specific and since we only disable LCPLL after we fully disable |
| 10061 | * the interrupts, the check below should be enough. |
| 10062 | */ |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 10063 | I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n"); |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 10064 | } |
| 10065 | |
Paulo Zanoni | 9ccd5ae | 2014-07-04 11:59:58 -0300 | [diff] [blame] | 10066 | static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv) |
| 10067 | { |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 10068 | if (IS_HASWELL(dev_priv)) |
Paulo Zanoni | 9ccd5ae | 2014-07-04 11:59:58 -0300 | [diff] [blame] | 10069 | return I915_READ(D_COMP_HSW); |
| 10070 | else |
| 10071 | return I915_READ(D_COMP_BDW); |
| 10072 | } |
| 10073 | |
Paulo Zanoni | 3c4c9b8 | 2014-03-07 20:12:36 -0300 | [diff] [blame] | 10074 | static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val) |
| 10075 | { |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 10076 | if (IS_HASWELL(dev_priv)) { |
Paulo Zanoni | 3c4c9b8 | 2014-03-07 20:12:36 -0300 | [diff] [blame] | 10077 | mutex_lock(&dev_priv->rps.hw_lock); |
| 10078 | if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, |
| 10079 | val)) |
Chris Wilson | 79cf219 | 2016-08-24 11:16:07 +0100 | [diff] [blame] | 10080 | DRM_DEBUG_KMS("Failed to write to D_COMP\n"); |
Paulo Zanoni | 3c4c9b8 | 2014-03-07 20:12:36 -0300 | [diff] [blame] | 10081 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 10082 | } else { |
Paulo Zanoni | 9ccd5ae | 2014-07-04 11:59:58 -0300 | [diff] [blame] | 10083 | I915_WRITE(D_COMP_BDW, val); |
| 10084 | POSTING_READ(D_COMP_BDW); |
Paulo Zanoni | 3c4c9b8 | 2014-03-07 20:12:36 -0300 | [diff] [blame] | 10085 | } |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 10086 | } |
| 10087 | |
| 10088 | /* |
| 10089 | * This function implements pieces of two sequences from BSpec: |
| 10090 | * - Sequence for display software to disable LCPLL |
| 10091 | * - Sequence for display software to allow package C8+ |
| 10092 | * The steps implemented here are just the steps that actually touch the LCPLL |
| 10093 | * register. Callers should take care of disabling all the display engine |
| 10094 | * functions, doing the mode unset, fixing interrupts, etc. |
| 10095 | */ |
Paulo Zanoni | 6ff58d5 | 2013-09-24 13:52:57 -0300 | [diff] [blame] | 10096 | static void hsw_disable_lcpll(struct drm_i915_private *dev_priv, |
| 10097 | bool switch_to_fclk, bool allow_power_down) |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 10098 | { |
| 10099 | uint32_t val; |
| 10100 | |
| 10101 | assert_can_disable_lcpll(dev_priv); |
| 10102 | |
| 10103 | val = I915_READ(LCPLL_CTL); |
| 10104 | |
| 10105 | if (switch_to_fclk) { |
| 10106 | val |= LCPLL_CD_SOURCE_FCLK; |
| 10107 | I915_WRITE(LCPLL_CTL, val); |
| 10108 | |
Imre Deak | f53dd63 | 2016-06-28 13:37:32 +0300 | [diff] [blame] | 10109 | if (wait_for_us(I915_READ(LCPLL_CTL) & |
| 10110 | LCPLL_CD_SOURCE_FCLK_DONE, 1)) |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 10111 | DRM_ERROR("Switching to FCLK failed\n"); |
| 10112 | |
| 10113 | val = I915_READ(LCPLL_CTL); |
| 10114 | } |
| 10115 | |
| 10116 | val |= LCPLL_PLL_DISABLE; |
| 10117 | I915_WRITE(LCPLL_CTL, val); |
| 10118 | POSTING_READ(LCPLL_CTL); |
| 10119 | |
Chris Wilson | 24d8441 | 2016-06-30 15:33:07 +0100 | [diff] [blame] | 10120 | if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1)) |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 10121 | DRM_ERROR("LCPLL still locked\n"); |
| 10122 | |
Paulo Zanoni | 9ccd5ae | 2014-07-04 11:59:58 -0300 | [diff] [blame] | 10123 | val = hsw_read_dcomp(dev_priv); |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 10124 | val |= D_COMP_COMP_DISABLE; |
Paulo Zanoni | 3c4c9b8 | 2014-03-07 20:12:36 -0300 | [diff] [blame] | 10125 | hsw_write_dcomp(dev_priv, val); |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 10126 | ndelay(100); |
| 10127 | |
Paulo Zanoni | 9ccd5ae | 2014-07-04 11:59:58 -0300 | [diff] [blame] | 10128 | if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0, |
| 10129 | 1)) |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 10130 | DRM_ERROR("D_COMP RCOMP still in progress\n"); |
| 10131 | |
| 10132 | if (allow_power_down) { |
| 10133 | val = I915_READ(LCPLL_CTL); |
| 10134 | val |= LCPLL_POWER_DOWN_ALLOW; |
| 10135 | I915_WRITE(LCPLL_CTL, val); |
| 10136 | POSTING_READ(LCPLL_CTL); |
| 10137 | } |
| 10138 | } |
| 10139 | |
| 10140 | /* |
| 10141 | * Fully restores LCPLL, disallowing power down and switching back to LCPLL |
| 10142 | * source. |
| 10143 | */ |
Paulo Zanoni | 6ff58d5 | 2013-09-24 13:52:57 -0300 | [diff] [blame] | 10144 | static void hsw_restore_lcpll(struct drm_i915_private *dev_priv) |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 10145 | { |
| 10146 | uint32_t val; |
| 10147 | |
| 10148 | val = I915_READ(LCPLL_CTL); |
| 10149 | |
| 10150 | if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK | |
| 10151 | LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK) |
| 10152 | return; |
| 10153 | |
Paulo Zanoni | a8a8bd5 | 2014-03-07 20:08:05 -0300 | [diff] [blame] | 10154 | /* |
| 10155 | * Make sure we're not on PC8 state before disabling PC8, otherwise |
| 10156 | * we'll hang the machine. To prevent PC8 state, just enable force_wake. |
Paulo Zanoni | a8a8bd5 | 2014-03-07 20:08:05 -0300 | [diff] [blame] | 10157 | */ |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 10158 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
Paulo Zanoni | 215733f | 2013-08-19 13:18:07 -0300 | [diff] [blame] | 10159 | |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 10160 | if (val & LCPLL_POWER_DOWN_ALLOW) { |
| 10161 | val &= ~LCPLL_POWER_DOWN_ALLOW; |
| 10162 | I915_WRITE(LCPLL_CTL, val); |
Daniel Vetter | 35d8f2e | 2013-08-21 23:38:08 +0200 | [diff] [blame] | 10163 | POSTING_READ(LCPLL_CTL); |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 10164 | } |
| 10165 | |
Paulo Zanoni | 9ccd5ae | 2014-07-04 11:59:58 -0300 | [diff] [blame] | 10166 | val = hsw_read_dcomp(dev_priv); |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 10167 | val |= D_COMP_COMP_FORCE; |
| 10168 | val &= ~D_COMP_COMP_DISABLE; |
Paulo Zanoni | 3c4c9b8 | 2014-03-07 20:12:36 -0300 | [diff] [blame] | 10169 | hsw_write_dcomp(dev_priv, val); |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 10170 | |
| 10171 | val = I915_READ(LCPLL_CTL); |
| 10172 | val &= ~LCPLL_PLL_DISABLE; |
| 10173 | I915_WRITE(LCPLL_CTL, val); |
| 10174 | |
Chris Wilson | 93220c0 | 2016-06-30 15:33:08 +0100 | [diff] [blame] | 10175 | if (intel_wait_for_register(dev_priv, |
| 10176 | LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK, |
| 10177 | 5)) |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 10178 | DRM_ERROR("LCPLL not locked yet\n"); |
| 10179 | |
| 10180 | if (val & LCPLL_CD_SOURCE_FCLK) { |
| 10181 | val = I915_READ(LCPLL_CTL); |
| 10182 | val &= ~LCPLL_CD_SOURCE_FCLK; |
| 10183 | I915_WRITE(LCPLL_CTL, val); |
| 10184 | |
Imre Deak | f53dd63 | 2016-06-28 13:37:32 +0300 | [diff] [blame] | 10185 | if (wait_for_us((I915_READ(LCPLL_CTL) & |
| 10186 | LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1)) |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 10187 | DRM_ERROR("Switching back to LCPLL failed\n"); |
| 10188 | } |
Paulo Zanoni | 215733f | 2013-08-19 13:18:07 -0300 | [diff] [blame] | 10189 | |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 10190 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 10191 | intel_update_cdclk(&dev_priv->drm); |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 10192 | } |
| 10193 | |
Paulo Zanoni | 765dab67 | 2014-03-07 20:08:18 -0300 | [diff] [blame] | 10194 | /* |
| 10195 | * Package states C8 and deeper are really deep PC states that can only be |
| 10196 | * reached when all the devices on the system allow it, so even if the graphics |
| 10197 | * device allows PC8+, it doesn't mean the system will actually get to these |
| 10198 | * states. Our driver only allows PC8+ when going into runtime PM. |
| 10199 | * |
| 10200 | * The requirements for PC8+ are that all the outputs are disabled, the power |
| 10201 | * well is disabled and most interrupts are disabled, and these are also |
| 10202 | * requirements for runtime PM. When these conditions are met, we manually do |
| 10203 | * the other conditions: disable the interrupts, clocks and switch LCPLL refclk |
| 10204 | * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard |
| 10205 | * hang the machine. |
| 10206 | * |
| 10207 | * When we really reach PC8 or deeper states (not just when we allow it) we lose |
| 10208 | * the state of some registers, so when we come back from PC8+ we need to |
| 10209 | * restore this state. We don't get into PC8+ if we're not in RC6, so we don't |
| 10210 | * need to take care of the registers kept by RC6. Notice that this happens even |
| 10211 | * if we don't put the device in PCI D3 state (which is what currently happens |
| 10212 | * because of the runtime PM support). |
| 10213 | * |
| 10214 | * For more, read "Display Sequences for Package C8" on the hardware |
| 10215 | * documentation. |
| 10216 | */ |
Paulo Zanoni | a14cb6f | 2014-03-07 20:08:17 -0300 | [diff] [blame] | 10217 | void hsw_enable_pc8(struct drm_i915_private *dev_priv) |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 10218 | { |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 10219 | struct drm_device *dev = &dev_priv->drm; |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 10220 | uint32_t val; |
| 10221 | |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 10222 | DRM_DEBUG_KMS("Enabling package C8+\n"); |
| 10223 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 10224 | if (HAS_PCH_LPT_LP(dev_priv)) { |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 10225 | val = I915_READ(SOUTH_DSPCLK_GATE_D); |
| 10226 | val &= ~PCH_LP_PARTITION_LEVEL_DISABLE; |
| 10227 | I915_WRITE(SOUTH_DSPCLK_GATE_D, val); |
| 10228 | } |
| 10229 | |
| 10230 | lpt_disable_clkout_dp(dev); |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 10231 | hsw_disable_lcpll(dev_priv, true, true); |
| 10232 | } |
| 10233 | |
Paulo Zanoni | a14cb6f | 2014-03-07 20:08:17 -0300 | [diff] [blame] | 10234 | void hsw_disable_pc8(struct drm_i915_private *dev_priv) |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 10235 | { |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 10236 | struct drm_device *dev = &dev_priv->drm; |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 10237 | uint32_t val; |
| 10238 | |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 10239 | DRM_DEBUG_KMS("Disabling package C8+\n"); |
| 10240 | |
| 10241 | hsw_restore_lcpll(dev_priv); |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 10242 | lpt_init_pch_refclk(dev); |
| 10243 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 10244 | if (HAS_PCH_LPT_LP(dev_priv)) { |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 10245 | val = I915_READ(SOUTH_DSPCLK_GATE_D); |
| 10246 | val |= PCH_LP_PARTITION_LEVEL_DISABLE; |
| 10247 | I915_WRITE(SOUTH_DSPCLK_GATE_D, val); |
| 10248 | } |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 10249 | } |
| 10250 | |
Imre Deak | 324513c | 2016-06-13 16:44:36 +0300 | [diff] [blame] | 10251 | static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state) |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 10252 | { |
Ander Conselvan de Oliveira | a821fc4 | 2015-04-21 17:13:23 +0300 | [diff] [blame] | 10253 | struct drm_device *dev = old_state->dev; |
Maarten Lankhorst | 1a617b7 | 2015-12-03 14:31:06 +0100 | [diff] [blame] | 10254 | struct intel_atomic_state *old_intel_state = |
| 10255 | to_intel_atomic_state(old_state); |
| 10256 | unsigned int req_cdclk = old_intel_state->dev_cdclk; |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 10257 | |
Imre Deak | 324513c | 2016-06-13 16:44:36 +0300 | [diff] [blame] | 10258 | bxt_set_cdclk(to_i915(dev), req_cdclk); |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 10259 | } |
| 10260 | |
Ville Syrjälä | b432e5c | 2015-06-03 15:45:13 +0300 | [diff] [blame] | 10261 | /* compute the max rate for new configuration */ |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 10262 | static int ilk_max_pixel_rate(struct drm_atomic_state *state) |
Ville Syrjälä | b432e5c | 2015-06-03 15:45:13 +0300 | [diff] [blame] | 10263 | { |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 10264 | struct intel_atomic_state *intel_state = to_intel_atomic_state(state); |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 10265 | struct drm_i915_private *dev_priv = to_i915(state->dev); |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 10266 | struct drm_crtc *crtc; |
| 10267 | struct drm_crtc_state *cstate; |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 10268 | struct intel_crtc_state *crtc_state; |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 10269 | unsigned max_pixel_rate = 0, i; |
| 10270 | enum pipe pipe; |
Ville Syrjälä | b432e5c | 2015-06-03 15:45:13 +0300 | [diff] [blame] | 10271 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 10272 | memcpy(intel_state->min_pixclk, dev_priv->min_pixclk, |
| 10273 | sizeof(intel_state->min_pixclk)); |
| 10274 | |
| 10275 | for_each_crtc_in_state(state, crtc, cstate, i) { |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 10276 | int pixel_rate; |
| 10277 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 10278 | crtc_state = to_intel_crtc_state(cstate); |
| 10279 | if (!crtc_state->base.enable) { |
| 10280 | intel_state->min_pixclk[i] = 0; |
Ville Syrjälä | b432e5c | 2015-06-03 15:45:13 +0300 | [diff] [blame] | 10281 | continue; |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 10282 | } |
Ville Syrjälä | b432e5c | 2015-06-03 15:45:13 +0300 | [diff] [blame] | 10283 | |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 10284 | pixel_rate = ilk_pipe_pixel_rate(crtc_state); |
Ville Syrjälä | b432e5c | 2015-06-03 15:45:13 +0300 | [diff] [blame] | 10285 | |
| 10286 | /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */ |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 10287 | if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled) |
Ville Syrjälä | b432e5c | 2015-06-03 15:45:13 +0300 | [diff] [blame] | 10288 | pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95); |
| 10289 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 10290 | intel_state->min_pixclk[i] = pixel_rate; |
Ville Syrjälä | b432e5c | 2015-06-03 15:45:13 +0300 | [diff] [blame] | 10291 | } |
| 10292 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 10293 | for_each_pipe(dev_priv, pipe) |
| 10294 | max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate); |
| 10295 | |
Ville Syrjälä | b432e5c | 2015-06-03 15:45:13 +0300 | [diff] [blame] | 10296 | return max_pixel_rate; |
| 10297 | } |
| 10298 | |
| 10299 | static void broadwell_set_cdclk(struct drm_device *dev, int cdclk) |
| 10300 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 10301 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | b432e5c | 2015-06-03 15:45:13 +0300 | [diff] [blame] | 10302 | uint32_t val, data; |
| 10303 | int ret; |
| 10304 | |
| 10305 | if (WARN((I915_READ(LCPLL_CTL) & |
| 10306 | (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK | |
| 10307 | LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE | |
| 10308 | LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW | |
| 10309 | LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK, |
| 10310 | "trying to change cdclk frequency with cdclk not enabled\n")) |
| 10311 | return; |
| 10312 | |
| 10313 | mutex_lock(&dev_priv->rps.hw_lock); |
| 10314 | ret = sandybridge_pcode_write(dev_priv, |
| 10315 | BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0); |
| 10316 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 10317 | if (ret) { |
| 10318 | DRM_ERROR("failed to inform pcode about cdclk change\n"); |
| 10319 | return; |
| 10320 | } |
| 10321 | |
| 10322 | val = I915_READ(LCPLL_CTL); |
| 10323 | val |= LCPLL_CD_SOURCE_FCLK; |
| 10324 | I915_WRITE(LCPLL_CTL, val); |
| 10325 | |
Tvrtko Ursulin | 5ba0017 | 2016-03-03 14:36:45 +0000 | [diff] [blame] | 10326 | if (wait_for_us(I915_READ(LCPLL_CTL) & |
| 10327 | LCPLL_CD_SOURCE_FCLK_DONE, 1)) |
Ville Syrjälä | b432e5c | 2015-06-03 15:45:13 +0300 | [diff] [blame] | 10328 | DRM_ERROR("Switching to FCLK failed\n"); |
| 10329 | |
| 10330 | val = I915_READ(LCPLL_CTL); |
| 10331 | val &= ~LCPLL_CLK_FREQ_MASK; |
| 10332 | |
| 10333 | switch (cdclk) { |
| 10334 | case 450000: |
| 10335 | val |= LCPLL_CLK_FREQ_450; |
| 10336 | data = 0; |
| 10337 | break; |
| 10338 | case 540000: |
| 10339 | val |= LCPLL_CLK_FREQ_54O_BDW; |
| 10340 | data = 1; |
| 10341 | break; |
| 10342 | case 337500: |
| 10343 | val |= LCPLL_CLK_FREQ_337_5_BDW; |
| 10344 | data = 2; |
| 10345 | break; |
| 10346 | case 675000: |
| 10347 | val |= LCPLL_CLK_FREQ_675_BDW; |
| 10348 | data = 3; |
| 10349 | break; |
| 10350 | default: |
| 10351 | WARN(1, "invalid cdclk frequency\n"); |
| 10352 | return; |
| 10353 | } |
| 10354 | |
| 10355 | I915_WRITE(LCPLL_CTL, val); |
| 10356 | |
| 10357 | val = I915_READ(LCPLL_CTL); |
| 10358 | val &= ~LCPLL_CD_SOURCE_FCLK; |
| 10359 | I915_WRITE(LCPLL_CTL, val); |
| 10360 | |
Tvrtko Ursulin | 5ba0017 | 2016-03-03 14:36:45 +0000 | [diff] [blame] | 10361 | if (wait_for_us((I915_READ(LCPLL_CTL) & |
| 10362 | LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1)) |
Ville Syrjälä | b432e5c | 2015-06-03 15:45:13 +0300 | [diff] [blame] | 10363 | DRM_ERROR("Switching back to LCPLL failed\n"); |
| 10364 | |
| 10365 | mutex_lock(&dev_priv->rps.hw_lock); |
| 10366 | sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data); |
| 10367 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 10368 | |
Ville Syrjälä | 7f1052a | 2016-04-26 19:46:32 +0300 | [diff] [blame] | 10369 | I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1); |
| 10370 | |
Ville Syrjälä | b432e5c | 2015-06-03 15:45:13 +0300 | [diff] [blame] | 10371 | intel_update_cdclk(dev); |
| 10372 | |
| 10373 | WARN(cdclk != dev_priv->cdclk_freq, |
| 10374 | "cdclk requested %d kHz but got %d kHz\n", |
| 10375 | cdclk, dev_priv->cdclk_freq); |
| 10376 | } |
| 10377 | |
Ville Syrjälä | 587c791 | 2016-05-11 22:44:41 +0300 | [diff] [blame] | 10378 | static int broadwell_calc_cdclk(int max_pixclk) |
| 10379 | { |
| 10380 | if (max_pixclk > 540000) |
| 10381 | return 675000; |
| 10382 | else if (max_pixclk > 450000) |
| 10383 | return 540000; |
| 10384 | else if (max_pixclk > 337500) |
| 10385 | return 450000; |
| 10386 | else |
| 10387 | return 337500; |
| 10388 | } |
| 10389 | |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 10390 | static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state) |
Ville Syrjälä | b432e5c | 2015-06-03 15:45:13 +0300 | [diff] [blame] | 10391 | { |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 10392 | struct drm_i915_private *dev_priv = to_i915(state->dev); |
Maarten Lankhorst | 1a617b7 | 2015-12-03 14:31:06 +0100 | [diff] [blame] | 10393 | struct intel_atomic_state *intel_state = to_intel_atomic_state(state); |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 10394 | int max_pixclk = ilk_max_pixel_rate(state); |
Ville Syrjälä | b432e5c | 2015-06-03 15:45:13 +0300 | [diff] [blame] | 10395 | int cdclk; |
| 10396 | |
| 10397 | /* |
| 10398 | * FIXME should also account for plane ratio |
| 10399 | * once 64bpp pixel formats are supported. |
| 10400 | */ |
Ville Syrjälä | 587c791 | 2016-05-11 22:44:41 +0300 | [diff] [blame] | 10401 | cdclk = broadwell_calc_cdclk(max_pixclk); |
Ville Syrjälä | b432e5c | 2015-06-03 15:45:13 +0300 | [diff] [blame] | 10402 | |
Ville Syrjälä | b432e5c | 2015-06-03 15:45:13 +0300 | [diff] [blame] | 10403 | if (cdclk > dev_priv->max_cdclk_freq) { |
Maarten Lankhorst | 63ba534 | 2015-11-24 11:29:03 +0100 | [diff] [blame] | 10404 | DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n", |
| 10405 | cdclk, dev_priv->max_cdclk_freq); |
| 10406 | return -EINVAL; |
Ville Syrjälä | b432e5c | 2015-06-03 15:45:13 +0300 | [diff] [blame] | 10407 | } |
| 10408 | |
Maarten Lankhorst | 1a617b7 | 2015-12-03 14:31:06 +0100 | [diff] [blame] | 10409 | intel_state->cdclk = intel_state->dev_cdclk = cdclk; |
| 10410 | if (!intel_state->active_crtcs) |
Ville Syrjälä | 587c791 | 2016-05-11 22:44:41 +0300 | [diff] [blame] | 10411 | intel_state->dev_cdclk = broadwell_calc_cdclk(0); |
Ville Syrjälä | b432e5c | 2015-06-03 15:45:13 +0300 | [diff] [blame] | 10412 | |
| 10413 | return 0; |
| 10414 | } |
| 10415 | |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 10416 | static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state) |
Ville Syrjälä | b432e5c | 2015-06-03 15:45:13 +0300 | [diff] [blame] | 10417 | { |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 10418 | struct drm_device *dev = old_state->dev; |
Maarten Lankhorst | 1a617b7 | 2015-12-03 14:31:06 +0100 | [diff] [blame] | 10419 | struct intel_atomic_state *old_intel_state = |
| 10420 | to_intel_atomic_state(old_state); |
| 10421 | unsigned req_cdclk = old_intel_state->dev_cdclk; |
Ville Syrjälä | b432e5c | 2015-06-03 15:45:13 +0300 | [diff] [blame] | 10422 | |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 10423 | broadwell_set_cdclk(dev, req_cdclk); |
Ville Syrjälä | b432e5c | 2015-06-03 15:45:13 +0300 | [diff] [blame] | 10424 | } |
| 10425 | |
Clint Taylor | c89e39f | 2016-05-13 23:41:21 +0300 | [diff] [blame] | 10426 | static int skl_modeset_calc_cdclk(struct drm_atomic_state *state) |
| 10427 | { |
| 10428 | struct intel_atomic_state *intel_state = to_intel_atomic_state(state); |
| 10429 | struct drm_i915_private *dev_priv = to_i915(state->dev); |
| 10430 | const int max_pixclk = ilk_max_pixel_rate(state); |
Ville Syrjälä | a8ca493 | 2016-05-13 23:41:23 +0300 | [diff] [blame] | 10431 | int vco = intel_state->cdclk_pll_vco; |
Clint Taylor | c89e39f | 2016-05-13 23:41:21 +0300 | [diff] [blame] | 10432 | int cdclk; |
| 10433 | |
| 10434 | /* |
| 10435 | * FIXME should also account for plane ratio |
| 10436 | * once 64bpp pixel formats are supported. |
| 10437 | */ |
Ville Syrjälä | a8ca493 | 2016-05-13 23:41:23 +0300 | [diff] [blame] | 10438 | cdclk = skl_calc_cdclk(max_pixclk, vco); |
Clint Taylor | c89e39f | 2016-05-13 23:41:21 +0300 | [diff] [blame] | 10439 | |
| 10440 | /* |
| 10441 | * FIXME move the cdclk caclulation to |
| 10442 | * compute_config() so we can fail gracegully. |
| 10443 | */ |
| 10444 | if (cdclk > dev_priv->max_cdclk_freq) { |
| 10445 | DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n", |
| 10446 | cdclk, dev_priv->max_cdclk_freq); |
| 10447 | cdclk = dev_priv->max_cdclk_freq; |
| 10448 | } |
| 10449 | |
| 10450 | intel_state->cdclk = intel_state->dev_cdclk = cdclk; |
| 10451 | if (!intel_state->active_crtcs) |
Ville Syrjälä | a8ca493 | 2016-05-13 23:41:23 +0300 | [diff] [blame] | 10452 | intel_state->dev_cdclk = skl_calc_cdclk(0, vco); |
Clint Taylor | c89e39f | 2016-05-13 23:41:21 +0300 | [diff] [blame] | 10453 | |
| 10454 | return 0; |
| 10455 | } |
| 10456 | |
| 10457 | static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state) |
| 10458 | { |
Ville Syrjälä | 1cd593e | 2016-05-13 23:41:26 +0300 | [diff] [blame] | 10459 | struct drm_i915_private *dev_priv = to_i915(old_state->dev); |
| 10460 | struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state); |
| 10461 | unsigned int req_cdclk = intel_state->dev_cdclk; |
| 10462 | unsigned int req_vco = intel_state->cdclk_pll_vco; |
Clint Taylor | c89e39f | 2016-05-13 23:41:21 +0300 | [diff] [blame] | 10463 | |
Ville Syrjälä | 1cd593e | 2016-05-13 23:41:26 +0300 | [diff] [blame] | 10464 | skl_set_cdclk(dev_priv, req_cdclk, req_vco); |
Clint Taylor | c89e39f | 2016-05-13 23:41:21 +0300 | [diff] [blame] | 10465 | } |
| 10466 | |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 10467 | static int haswell_crtc_compute_clock(struct intel_crtc *crtc, |
| 10468 | struct intel_crtc_state *crtc_state) |
Paulo Zanoni | 09b4ddf | 2012-10-05 12:05:55 -0300 | [diff] [blame] | 10469 | { |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 10470 | if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) { |
Mika Kahola | af3997b | 2016-02-05 13:29:28 +0200 | [diff] [blame] | 10471 | if (!intel_ddi_pll_select(crtc, crtc_state)) |
| 10472 | return -EINVAL; |
| 10473 | } |
Daniel Vetter | 716c2e5 | 2014-06-25 22:02:02 +0300 | [diff] [blame] | 10474 | |
Ander Conselvan de Oliveira | c765319 | 2014-10-20 13:46:44 +0300 | [diff] [blame] | 10475 | crtc->lowfreq_avail = false; |
Daniel Vetter | 644cef3 | 2014-04-24 23:55:07 +0200 | [diff] [blame] | 10476 | |
Daniel Vetter | c8f7a0d | 2014-04-24 23:55:04 +0200 | [diff] [blame] | 10477 | return 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 10478 | } |
| 10479 | |
Satheeshakrishna M | 3760b59 | 2014-08-22 09:49:11 +0530 | [diff] [blame] | 10480 | static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv, |
| 10481 | enum port port, |
| 10482 | struct intel_crtc_state *pipe_config) |
| 10483 | { |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 10484 | enum intel_dpll_id id; |
| 10485 | |
Satheeshakrishna M | 3760b59 | 2014-08-22 09:49:11 +0530 | [diff] [blame] | 10486 | switch (port) { |
| 10487 | case PORT_A: |
Imre Deak | 08250c4 | 2016-03-14 19:55:34 +0200 | [diff] [blame] | 10488 | id = DPLL_ID_SKL_DPLL0; |
Satheeshakrishna M | 3760b59 | 2014-08-22 09:49:11 +0530 | [diff] [blame] | 10489 | break; |
| 10490 | case PORT_B: |
Imre Deak | 08250c4 | 2016-03-14 19:55:34 +0200 | [diff] [blame] | 10491 | id = DPLL_ID_SKL_DPLL1; |
Satheeshakrishna M | 3760b59 | 2014-08-22 09:49:11 +0530 | [diff] [blame] | 10492 | break; |
| 10493 | case PORT_C: |
Imre Deak | 08250c4 | 2016-03-14 19:55:34 +0200 | [diff] [blame] | 10494 | id = DPLL_ID_SKL_DPLL2; |
Satheeshakrishna M | 3760b59 | 2014-08-22 09:49:11 +0530 | [diff] [blame] | 10495 | break; |
| 10496 | default: |
| 10497 | DRM_ERROR("Incorrect port type\n"); |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 10498 | return; |
Satheeshakrishna M | 3760b59 | 2014-08-22 09:49:11 +0530 | [diff] [blame] | 10499 | } |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 10500 | |
| 10501 | pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id); |
Satheeshakrishna M | 3760b59 | 2014-08-22 09:49:11 +0530 | [diff] [blame] | 10502 | } |
| 10503 | |
Satheeshakrishna M | 96b7dfb | 2014-11-13 14:55:17 +0000 | [diff] [blame] | 10504 | static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv, |
| 10505 | enum port port, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 10506 | struct intel_crtc_state *pipe_config) |
Satheeshakrishna M | 96b7dfb | 2014-11-13 14:55:17 +0000 | [diff] [blame] | 10507 | { |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 10508 | enum intel_dpll_id id; |
Ander Conselvan de Oliveira | a3c988e | 2016-03-08 17:46:27 +0200 | [diff] [blame] | 10509 | u32 temp; |
Satheeshakrishna M | 96b7dfb | 2014-11-13 14:55:17 +0000 | [diff] [blame] | 10510 | |
| 10511 | temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port); |
Ander Conselvan de Oliveira | c856052 | 2016-09-01 15:08:07 -0700 | [diff] [blame] | 10512 | id = temp >> (port * 3 + 1); |
Satheeshakrishna M | 96b7dfb | 2014-11-13 14:55:17 +0000 | [diff] [blame] | 10513 | |
Ander Conselvan de Oliveira | c856052 | 2016-09-01 15:08:07 -0700 | [diff] [blame] | 10514 | if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3)) |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 10515 | return; |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 10516 | |
| 10517 | pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id); |
Satheeshakrishna M | 96b7dfb | 2014-11-13 14:55:17 +0000 | [diff] [blame] | 10518 | } |
| 10519 | |
Damien Lespiau | 7d2c817 | 2014-07-29 18:06:18 +0100 | [diff] [blame] | 10520 | static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv, |
| 10521 | enum port port, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 10522 | struct intel_crtc_state *pipe_config) |
Damien Lespiau | 7d2c817 | 2014-07-29 18:06:18 +0100 | [diff] [blame] | 10523 | { |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 10524 | enum intel_dpll_id id; |
Ander Conselvan de Oliveira | c856052 | 2016-09-01 15:08:07 -0700 | [diff] [blame] | 10525 | uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port)); |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 10526 | |
Ander Conselvan de Oliveira | c856052 | 2016-09-01 15:08:07 -0700 | [diff] [blame] | 10527 | switch (ddi_pll_sel) { |
Damien Lespiau | 7d2c817 | 2014-07-29 18:06:18 +0100 | [diff] [blame] | 10528 | case PORT_CLK_SEL_WRPLL1: |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 10529 | id = DPLL_ID_WRPLL1; |
Damien Lespiau | 7d2c817 | 2014-07-29 18:06:18 +0100 | [diff] [blame] | 10530 | break; |
| 10531 | case PORT_CLK_SEL_WRPLL2: |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 10532 | id = DPLL_ID_WRPLL2; |
Damien Lespiau | 7d2c817 | 2014-07-29 18:06:18 +0100 | [diff] [blame] | 10533 | break; |
Maarten Lankhorst | 00490c2 | 2015-11-16 14:42:12 +0100 | [diff] [blame] | 10534 | case PORT_CLK_SEL_SPLL: |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 10535 | id = DPLL_ID_SPLL; |
Ville Syrjälä | 79bd23d | 2015-12-01 23:32:07 +0200 | [diff] [blame] | 10536 | break; |
Ander Conselvan de Oliveira | 9d16da6 | 2016-03-08 17:46:26 +0200 | [diff] [blame] | 10537 | case PORT_CLK_SEL_LCPLL_810: |
| 10538 | id = DPLL_ID_LCPLL_810; |
| 10539 | break; |
| 10540 | case PORT_CLK_SEL_LCPLL_1350: |
| 10541 | id = DPLL_ID_LCPLL_1350; |
| 10542 | break; |
| 10543 | case PORT_CLK_SEL_LCPLL_2700: |
| 10544 | id = DPLL_ID_LCPLL_2700; |
| 10545 | break; |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 10546 | default: |
Ander Conselvan de Oliveira | c856052 | 2016-09-01 15:08:07 -0700 | [diff] [blame] | 10547 | MISSING_CASE(ddi_pll_sel); |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 10548 | /* fall through */ |
| 10549 | case PORT_CLK_SEL_NONE: |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 10550 | return; |
Damien Lespiau | 7d2c817 | 2014-07-29 18:06:18 +0100 | [diff] [blame] | 10551 | } |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 10552 | |
| 10553 | pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id); |
Damien Lespiau | 7d2c817 | 2014-07-29 18:06:18 +0100 | [diff] [blame] | 10554 | } |
| 10555 | |
Jani Nikula | cf30429 | 2016-03-18 17:05:41 +0200 | [diff] [blame] | 10556 | static bool hsw_get_transcoder_state(struct intel_crtc *crtc, |
| 10557 | struct intel_crtc_state *pipe_config, |
| 10558 | unsigned long *power_domain_mask) |
| 10559 | { |
| 10560 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 10561 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jani Nikula | cf30429 | 2016-03-18 17:05:41 +0200 | [diff] [blame] | 10562 | enum intel_display_power_domain power_domain; |
| 10563 | u32 tmp; |
| 10564 | |
Imre Deak | d9a7bc6 | 2016-05-12 16:18:50 +0300 | [diff] [blame] | 10565 | /* |
| 10566 | * The pipe->transcoder mapping is fixed with the exception of the eDP |
| 10567 | * transcoder handled below. |
| 10568 | */ |
Jani Nikula | cf30429 | 2016-03-18 17:05:41 +0200 | [diff] [blame] | 10569 | pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe; |
| 10570 | |
| 10571 | /* |
| 10572 | * XXX: Do intel_display_power_get_if_enabled before reading this (for |
| 10573 | * consistency and less surprising code; it's in always on power). |
| 10574 | */ |
| 10575 | tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP)); |
| 10576 | if (tmp & TRANS_DDI_FUNC_ENABLE) { |
| 10577 | enum pipe trans_edp_pipe; |
| 10578 | switch (tmp & TRANS_DDI_EDP_INPUT_MASK) { |
| 10579 | default: |
| 10580 | WARN(1, "unknown pipe linked to edp transcoder\n"); |
| 10581 | case TRANS_DDI_EDP_INPUT_A_ONOFF: |
| 10582 | case TRANS_DDI_EDP_INPUT_A_ON: |
| 10583 | trans_edp_pipe = PIPE_A; |
| 10584 | break; |
| 10585 | case TRANS_DDI_EDP_INPUT_B_ONOFF: |
| 10586 | trans_edp_pipe = PIPE_B; |
| 10587 | break; |
| 10588 | case TRANS_DDI_EDP_INPUT_C_ONOFF: |
| 10589 | trans_edp_pipe = PIPE_C; |
| 10590 | break; |
| 10591 | } |
| 10592 | |
| 10593 | if (trans_edp_pipe == crtc->pipe) |
| 10594 | pipe_config->cpu_transcoder = TRANSCODER_EDP; |
| 10595 | } |
| 10596 | |
| 10597 | power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder); |
| 10598 | if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) |
| 10599 | return false; |
| 10600 | *power_domain_mask |= BIT(power_domain); |
| 10601 | |
| 10602 | tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder)); |
| 10603 | |
| 10604 | return tmp & PIPECONF_ENABLE; |
| 10605 | } |
| 10606 | |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 10607 | static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc, |
| 10608 | struct intel_crtc_state *pipe_config, |
| 10609 | unsigned long *power_domain_mask) |
| 10610 | { |
| 10611 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 10612 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 10613 | enum intel_display_power_domain power_domain; |
| 10614 | enum port port; |
| 10615 | enum transcoder cpu_transcoder; |
| 10616 | u32 tmp; |
| 10617 | |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 10618 | for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) { |
| 10619 | if (port == PORT_A) |
| 10620 | cpu_transcoder = TRANSCODER_DSI_A; |
| 10621 | else |
| 10622 | cpu_transcoder = TRANSCODER_DSI_C; |
| 10623 | |
| 10624 | power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder); |
| 10625 | if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) |
| 10626 | continue; |
| 10627 | *power_domain_mask |= BIT(power_domain); |
| 10628 | |
Imre Deak | db18b6a | 2016-03-24 12:41:40 +0200 | [diff] [blame] | 10629 | /* |
| 10630 | * The PLL needs to be enabled with a valid divider |
| 10631 | * configuration, otherwise accessing DSI registers will hang |
| 10632 | * the machine. See BSpec North Display Engine |
| 10633 | * registers/MIPI[BXT]. We can break out here early, since we |
| 10634 | * need the same DSI PLL to be enabled for both DSI ports. |
| 10635 | */ |
| 10636 | if (!intel_dsi_pll_is_enabled(dev_priv)) |
| 10637 | break; |
| 10638 | |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 10639 | /* XXX: this works for video mode only */ |
| 10640 | tmp = I915_READ(BXT_MIPI_PORT_CTRL(port)); |
| 10641 | if (!(tmp & DPI_ENABLE)) |
| 10642 | continue; |
| 10643 | |
| 10644 | tmp = I915_READ(MIPI_CTRL(port)); |
| 10645 | if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe)) |
| 10646 | continue; |
| 10647 | |
| 10648 | pipe_config->cpu_transcoder = cpu_transcoder; |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 10649 | break; |
| 10650 | } |
| 10651 | |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 10652 | return transcoder_is_dsi(pipe_config->cpu_transcoder); |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 10653 | } |
| 10654 | |
Daniel Vetter | 26804af | 2014-06-25 22:01:55 +0300 | [diff] [blame] | 10655 | static void haswell_get_ddi_port_state(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 10656 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 26804af | 2014-06-25 22:01:55 +0300 | [diff] [blame] | 10657 | { |
| 10658 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 10659 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | d452c5b | 2014-07-04 11:27:39 -0300 | [diff] [blame] | 10660 | struct intel_shared_dpll *pll; |
Daniel Vetter | 26804af | 2014-06-25 22:01:55 +0300 | [diff] [blame] | 10661 | enum port port; |
| 10662 | uint32_t tmp; |
| 10663 | |
| 10664 | tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder)); |
| 10665 | |
| 10666 | port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT; |
| 10667 | |
Tvrtko Ursulin | 0853723 | 2016-10-13 11:03:02 +0100 | [diff] [blame] | 10668 | if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) |
Satheeshakrishna M | 96b7dfb | 2014-11-13 14:55:17 +0000 | [diff] [blame] | 10669 | skylake_get_ddi_pll(dev_priv, port, pipe_config); |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 10670 | else if (IS_BROXTON(dev_priv)) |
Satheeshakrishna M | 3760b59 | 2014-08-22 09:49:11 +0530 | [diff] [blame] | 10671 | bxt_get_ddi_pll(dev_priv, port, pipe_config); |
Satheeshakrishna M | 96b7dfb | 2014-11-13 14:55:17 +0000 | [diff] [blame] | 10672 | else |
| 10673 | haswell_get_ddi_pll(dev_priv, port, pipe_config); |
Daniel Vetter | 9cd8693 | 2014-06-25 22:01:57 +0300 | [diff] [blame] | 10674 | |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 10675 | pll = pipe_config->shared_dpll; |
| 10676 | if (pll) { |
Ander Conselvan de Oliveira | 2edd644 | 2016-03-08 17:46:21 +0200 | [diff] [blame] | 10677 | WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll, |
| 10678 | &pipe_config->dpll_hw_state)); |
Daniel Vetter | d452c5b | 2014-07-04 11:27:39 -0300 | [diff] [blame] | 10679 | } |
| 10680 | |
Daniel Vetter | 26804af | 2014-06-25 22:01:55 +0300 | [diff] [blame] | 10681 | /* |
| 10682 | * Haswell has only FDI/PCH transcoder A. It is which is connected to |
| 10683 | * DDI E. So just check whether this pipe is wired to DDI E and whether |
| 10684 | * the PCH transcoder is on. |
| 10685 | */ |
Damien Lespiau | ca37045 | 2013-12-03 13:56:24 +0000 | [diff] [blame] | 10686 | if (INTEL_INFO(dev)->gen < 9 && |
| 10687 | (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) { |
Daniel Vetter | 26804af | 2014-06-25 22:01:55 +0300 | [diff] [blame] | 10688 | pipe_config->has_pch_encoder = true; |
| 10689 | |
| 10690 | tmp = I915_READ(FDI_RX_CTL(PIPE_A)); |
| 10691 | pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >> |
| 10692 | FDI_DP_PORT_WIDTH_SHIFT) + 1; |
| 10693 | |
| 10694 | ironlake_get_fdi_m_n_config(crtc, pipe_config); |
| 10695 | } |
| 10696 | } |
| 10697 | |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 10698 | static bool haswell_get_pipe_config(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 10699 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 10700 | { |
| 10701 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 10702 | struct drm_i915_private *dev_priv = to_i915(dev); |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 10703 | enum intel_display_power_domain power_domain; |
| 10704 | unsigned long power_domain_mask; |
Jani Nikula | cf30429 | 2016-03-18 17:05:41 +0200 | [diff] [blame] | 10705 | bool active; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 10706 | |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 10707 | power_domain = POWER_DOMAIN_PIPE(crtc->pipe); |
| 10708 | if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) |
Imre Deak | b5482bd | 2014-03-05 16:20:55 +0200 | [diff] [blame] | 10709 | return false; |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 10710 | power_domain_mask = BIT(power_domain); |
| 10711 | |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 10712 | pipe_config->shared_dpll = NULL; |
Daniel Vetter | c0d43d6 | 2013-06-07 23:11:08 +0200 | [diff] [blame] | 10713 | |
Jani Nikula | cf30429 | 2016-03-18 17:05:41 +0200 | [diff] [blame] | 10714 | active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask); |
Daniel Vetter | eccb140 | 2013-05-22 00:50:22 +0200 | [diff] [blame] | 10715 | |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 10716 | if (IS_BROXTON(dev_priv) && |
| 10717 | bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) { |
| 10718 | WARN_ON(active); |
| 10719 | active = true; |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 10720 | } |
| 10721 | |
Jani Nikula | cf30429 | 2016-03-18 17:05:41 +0200 | [diff] [blame] | 10722 | if (!active) |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 10723 | goto out; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 10724 | |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 10725 | if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) { |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 10726 | haswell_get_ddi_port_state(crtc, pipe_config); |
| 10727 | intel_get_pipe_timings(crtc, pipe_config); |
| 10728 | } |
Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 10729 | |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 10730 | intel_get_pipe_src_size(crtc, pipe_config); |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 10731 | |
Lionel Landwerlin | 05dc698 | 2016-03-16 10:57:15 +0000 | [diff] [blame] | 10732 | pipe_config->gamma_mode = |
| 10733 | I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK; |
| 10734 | |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 10735 | if (INTEL_INFO(dev)->gen >= 9) { |
| 10736 | skl_init_scalers(dev, crtc, pipe_config); |
| 10737 | } |
| 10738 | |
Chandra Konduru | af99ceda | 2015-05-11 14:35:47 -0700 | [diff] [blame] | 10739 | if (INTEL_INFO(dev)->gen >= 9) { |
| 10740 | pipe_config->scaler_state.scaler_id = -1; |
| 10741 | pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX); |
| 10742 | } |
| 10743 | |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 10744 | power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe); |
| 10745 | if (intel_display_power_get_if_enabled(dev_priv, power_domain)) { |
| 10746 | power_domain_mask |= BIT(power_domain); |
Rodrigo Vivi | 1c132b4 | 2015-09-02 15:19:26 -0700 | [diff] [blame] | 10747 | if (INTEL_INFO(dev)->gen >= 9) |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 10748 | skylake_get_pfit_config(crtc, pipe_config); |
Jesse Barnes | ff6d9f5 | 2015-01-21 17:19:54 -0800 | [diff] [blame] | 10749 | else |
Rodrigo Vivi | 1c132b4 | 2015-09-02 15:19:26 -0700 | [diff] [blame] | 10750 | ironlake_get_pfit_config(crtc, pipe_config); |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 10751 | } |
Daniel Vetter | 88adfff | 2013-03-28 10:42:01 +0100 | [diff] [blame] | 10752 | |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 10753 | if (IS_HASWELL(dev_priv)) |
Jesse Barnes | e59150d | 2014-01-07 13:30:45 -0800 | [diff] [blame] | 10754 | pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) && |
| 10755 | (I915_READ(IPS_CTL) & IPS_ENABLE); |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 10756 | |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 10757 | if (pipe_config->cpu_transcoder != TRANSCODER_EDP && |
| 10758 | !transcoder_is_dsi(pipe_config->cpu_transcoder)) { |
Clint Taylor | ebb69c9 | 2014-09-30 10:30:22 -0700 | [diff] [blame] | 10759 | pipe_config->pixel_multiplier = |
| 10760 | I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1; |
| 10761 | } else { |
| 10762 | pipe_config->pixel_multiplier = 1; |
| 10763 | } |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 10764 | |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 10765 | out: |
| 10766 | for_each_power_domain(power_domain, power_domain_mask) |
| 10767 | intel_display_power_put(dev_priv, power_domain); |
| 10768 | |
Jani Nikula | cf30429 | 2016-03-18 17:05:41 +0200 | [diff] [blame] | 10769 | return active; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 10770 | } |
| 10771 | |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 10772 | static void i845_update_cursor(struct drm_crtc *crtc, u32 base, |
| 10773 | const struct intel_plane_state *plane_state) |
Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 10774 | { |
| 10775 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 10776 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 10777 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 10778 | uint32_t cntl = 0, size = 0; |
Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 10779 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 10780 | if (plane_state && plane_state->base.visible) { |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 10781 | unsigned int width = plane_state->base.crtc_w; |
| 10782 | unsigned int height = plane_state->base.crtc_h; |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 10783 | unsigned int stride = roundup_pow_of_two(width) * 4; |
| 10784 | |
| 10785 | switch (stride) { |
| 10786 | default: |
| 10787 | WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n", |
| 10788 | width, stride); |
| 10789 | stride = 256; |
| 10790 | /* fallthrough */ |
| 10791 | case 256: |
| 10792 | case 512: |
| 10793 | case 1024: |
| 10794 | case 2048: |
| 10795 | break; |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 10796 | } |
| 10797 | |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 10798 | cntl |= CURSOR_ENABLE | |
| 10799 | CURSOR_GAMMA_ENABLE | |
| 10800 | CURSOR_FORMAT_ARGB | |
| 10801 | CURSOR_STRIDE(stride); |
| 10802 | |
| 10803 | size = (height << 12) | width; |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 10804 | } |
Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 10805 | |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 10806 | if (intel_crtc->cursor_cntl != 0 && |
| 10807 | (intel_crtc->cursor_base != base || |
| 10808 | intel_crtc->cursor_size != size || |
| 10809 | intel_crtc->cursor_cntl != cntl)) { |
| 10810 | /* On these chipsets we can only modify the base/size/stride |
| 10811 | * whilst the cursor is disabled. |
| 10812 | */ |
Ville Syrjälä | 0b87c24 | 2015-09-22 19:47:51 +0300 | [diff] [blame] | 10813 | I915_WRITE(CURCNTR(PIPE_A), 0); |
| 10814 | POSTING_READ(CURCNTR(PIPE_A)); |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 10815 | intel_crtc->cursor_cntl = 0; |
| 10816 | } |
| 10817 | |
Ville Syrjälä | 99d1f38 | 2014-09-12 20:53:32 +0300 | [diff] [blame] | 10818 | if (intel_crtc->cursor_base != base) { |
Ville Syrjälä | 0b87c24 | 2015-09-22 19:47:51 +0300 | [diff] [blame] | 10819 | I915_WRITE(CURBASE(PIPE_A), base); |
Ville Syrjälä | 99d1f38 | 2014-09-12 20:53:32 +0300 | [diff] [blame] | 10820 | intel_crtc->cursor_base = base; |
| 10821 | } |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 10822 | |
| 10823 | if (intel_crtc->cursor_size != size) { |
| 10824 | I915_WRITE(CURSIZE, size); |
| 10825 | intel_crtc->cursor_size = size; |
| 10826 | } |
| 10827 | |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 10828 | if (intel_crtc->cursor_cntl != cntl) { |
Ville Syrjälä | 0b87c24 | 2015-09-22 19:47:51 +0300 | [diff] [blame] | 10829 | I915_WRITE(CURCNTR(PIPE_A), cntl); |
| 10830 | POSTING_READ(CURCNTR(PIPE_A)); |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 10831 | intel_crtc->cursor_cntl = cntl; |
| 10832 | } |
Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 10833 | } |
| 10834 | |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 10835 | static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base, |
| 10836 | const struct intel_plane_state *plane_state) |
Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 10837 | { |
| 10838 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 10839 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 10840 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 10841 | struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state); |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 10842 | const struct skl_wm_values *wm = &dev_priv->wm.skl_results; |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 10843 | const struct skl_plane_wm *p_wm = |
| 10844 | &cstate->wm.skl.optimal.planes[PLANE_CURSOR]; |
Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 10845 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | 663f312 | 2015-12-14 13:16:48 +0200 | [diff] [blame] | 10846 | uint32_t cntl = 0; |
Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 10847 | |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 10848 | if (INTEL_GEN(dev_priv) >= 9 && wm->dirty_pipes & drm_crtc_mask(crtc)) |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 10849 | skl_write_cursor_wm(intel_crtc, p_wm, &wm->ddb); |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 10850 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 10851 | if (plane_state && plane_state->base.visible) { |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 10852 | cntl = MCURSOR_GAMMA_ENABLE; |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 10853 | switch (plane_state->base.crtc_w) { |
Sagar Kamble | 4726e0b | 2014-03-10 17:06:23 +0530 | [diff] [blame] | 10854 | case 64: |
| 10855 | cntl |= CURSOR_MODE_64_ARGB_AX; |
| 10856 | break; |
| 10857 | case 128: |
| 10858 | cntl |= CURSOR_MODE_128_ARGB_AX; |
| 10859 | break; |
| 10860 | case 256: |
| 10861 | cntl |= CURSOR_MODE_256_ARGB_AX; |
| 10862 | break; |
| 10863 | default: |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 10864 | MISSING_CASE(plane_state->base.crtc_w); |
Sagar Kamble | 4726e0b | 2014-03-10 17:06:23 +0530 | [diff] [blame] | 10865 | return; |
Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 10866 | } |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 10867 | cntl |= pipe << 28; /* Connect to correct pipe */ |
Ville Syrjälä | 47bf17a | 2014-09-12 20:53:33 +0300 | [diff] [blame] | 10868 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 10869 | if (HAS_DDI(dev_priv)) |
Ville Syrjälä | 47bf17a | 2014-09-12 20:53:33 +0300 | [diff] [blame] | 10870 | cntl |= CURSOR_PIPE_CSC_ENABLE; |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 10871 | |
Joonas Lahtinen | 31ad61e | 2016-07-29 08:50:05 +0300 | [diff] [blame] | 10872 | if (plane_state->base.rotation == DRM_ROTATE_180) |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 10873 | cntl |= CURSOR_ROTATE_180; |
| 10874 | } |
Ville Syrjälä | 4398ad4 | 2014-10-23 07:41:34 -0700 | [diff] [blame] | 10875 | |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 10876 | if (intel_crtc->cursor_cntl != cntl) { |
| 10877 | I915_WRITE(CURCNTR(pipe), cntl); |
| 10878 | POSTING_READ(CURCNTR(pipe)); |
| 10879 | intel_crtc->cursor_cntl = cntl; |
| 10880 | } |
| 10881 | |
Jesse Barnes | 65a21cd | 2011-10-12 11:10:21 -0700 | [diff] [blame] | 10882 | /* and commit changes on next vblank */ |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 10883 | I915_WRITE(CURBASE(pipe), base); |
| 10884 | POSTING_READ(CURBASE(pipe)); |
Ville Syrjälä | 99d1f38 | 2014-09-12 20:53:32 +0300 | [diff] [blame] | 10885 | |
| 10886 | intel_crtc->cursor_base = base; |
Jesse Barnes | 65a21cd | 2011-10-12 11:10:21 -0700 | [diff] [blame] | 10887 | } |
| 10888 | |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 10889 | /* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */ |
Chris Wilson | 6b383a7 | 2010-09-13 13:54:26 +0100 | [diff] [blame] | 10890 | static void intel_crtc_update_cursor(struct drm_crtc *crtc, |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 10891 | const struct intel_plane_state *plane_state) |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 10892 | { |
| 10893 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 10894 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 10895 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 10896 | int pipe = intel_crtc->pipe; |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 10897 | u32 base = intel_crtc->cursor_addr; |
| 10898 | u32 pos = 0; |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 10899 | |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 10900 | if (plane_state) { |
| 10901 | int x = plane_state->base.crtc_x; |
| 10902 | int y = plane_state->base.crtc_y; |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 10903 | |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 10904 | if (x < 0) { |
| 10905 | pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT; |
| 10906 | x = -x; |
| 10907 | } |
| 10908 | pos |= x << CURSOR_X_SHIFT; |
| 10909 | |
| 10910 | if (y < 0) { |
| 10911 | pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT; |
| 10912 | y = -y; |
| 10913 | } |
| 10914 | pos |= y << CURSOR_Y_SHIFT; |
| 10915 | |
| 10916 | /* ILK+ do this automagically */ |
Tvrtko Ursulin | 49cff96 | 2016-10-13 11:02:54 +0100 | [diff] [blame] | 10917 | if (HAS_GMCH_DISPLAY(dev_priv) && |
Joonas Lahtinen | 31ad61e | 2016-07-29 08:50:05 +0300 | [diff] [blame] | 10918 | plane_state->base.rotation == DRM_ROTATE_180) { |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 10919 | base += (plane_state->base.crtc_h * |
| 10920 | plane_state->base.crtc_w - 1) * 4; |
| 10921 | } |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 10922 | } |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 10923 | |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 10924 | I915_WRITE(CURPOS(pipe), pos); |
| 10925 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 10926 | if (IS_845G(dev_priv) || IS_I865G(dev_priv)) |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 10927 | i845_update_cursor(crtc, base, plane_state); |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 10928 | else |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 10929 | i9xx_update_cursor(crtc, base, plane_state); |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 10930 | } |
| 10931 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 10932 | static bool cursor_size_ok(struct drm_i915_private *dev_priv, |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 10933 | uint32_t width, uint32_t height) |
| 10934 | { |
| 10935 | if (width == 0 || height == 0) |
| 10936 | return false; |
| 10937 | |
| 10938 | /* |
| 10939 | * 845g/865g are special in that they are only limited by |
| 10940 | * the width of their cursors, the height is arbitrary up to |
| 10941 | * the precision of the register. Everything else requires |
| 10942 | * square cursors, limited to a few power-of-two sizes. |
| 10943 | */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 10944 | if (IS_845G(dev_priv) || IS_I865G(dev_priv)) { |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 10945 | if ((width & 63) != 0) |
| 10946 | return false; |
| 10947 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 10948 | if (width > (IS_845G(dev_priv) ? 64 : 512)) |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 10949 | return false; |
| 10950 | |
| 10951 | if (height > 1023) |
| 10952 | return false; |
| 10953 | } else { |
| 10954 | switch (width | height) { |
| 10955 | case 256: |
| 10956 | case 128: |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 10957 | if (IS_GEN2(dev_priv)) |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 10958 | return false; |
| 10959 | case 64: |
| 10960 | break; |
| 10961 | default: |
| 10962 | return false; |
| 10963 | } |
| 10964 | } |
| 10965 | |
| 10966 | return true; |
| 10967 | } |
| 10968 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 10969 | /* VESA 640x480x72Hz mode to set on the pipe */ |
| 10970 | static struct drm_display_mode load_detect_mode = { |
| 10971 | DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664, |
| 10972 | 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC), |
| 10973 | }; |
| 10974 | |
Daniel Vetter | a8bb681 | 2014-02-10 18:00:39 +0100 | [diff] [blame] | 10975 | struct drm_framebuffer * |
| 10976 | __intel_framebuffer_create(struct drm_device *dev, |
| 10977 | struct drm_mode_fb_cmd2 *mode_cmd, |
| 10978 | struct drm_i915_gem_object *obj) |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 10979 | { |
| 10980 | struct intel_framebuffer *intel_fb; |
| 10981 | int ret; |
| 10982 | |
| 10983 | intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL); |
Lukas Wunner | dcb1394 | 2015-07-04 11:50:58 +0200 | [diff] [blame] | 10984 | if (!intel_fb) |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 10985 | return ERR_PTR(-ENOMEM); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 10986 | |
| 10987 | ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj); |
Daniel Vetter | dd4916c | 2013-10-09 21:23:51 +0200 | [diff] [blame] | 10988 | if (ret) |
| 10989 | goto err; |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 10990 | |
| 10991 | return &intel_fb->base; |
Daniel Vetter | dd4916c | 2013-10-09 21:23:51 +0200 | [diff] [blame] | 10992 | |
Lukas Wunner | dcb1394 | 2015-07-04 11:50:58 +0200 | [diff] [blame] | 10993 | err: |
| 10994 | kfree(intel_fb); |
Daniel Vetter | dd4916c | 2013-10-09 21:23:51 +0200 | [diff] [blame] | 10995 | return ERR_PTR(ret); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 10996 | } |
| 10997 | |
Daniel Vetter | b5ea642 | 2014-03-02 21:18:00 +0100 | [diff] [blame] | 10998 | static struct drm_framebuffer * |
Daniel Vetter | a8bb681 | 2014-02-10 18:00:39 +0100 | [diff] [blame] | 10999 | intel_framebuffer_create(struct drm_device *dev, |
| 11000 | struct drm_mode_fb_cmd2 *mode_cmd, |
| 11001 | struct drm_i915_gem_object *obj) |
| 11002 | { |
| 11003 | struct drm_framebuffer *fb; |
| 11004 | int ret; |
| 11005 | |
| 11006 | ret = i915_mutex_lock_interruptible(dev); |
| 11007 | if (ret) |
| 11008 | return ERR_PTR(ret); |
| 11009 | fb = __intel_framebuffer_create(dev, mode_cmd, obj); |
| 11010 | mutex_unlock(&dev->struct_mutex); |
| 11011 | |
| 11012 | return fb; |
| 11013 | } |
| 11014 | |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 11015 | static u32 |
| 11016 | intel_framebuffer_pitch_for_width(int width, int bpp) |
| 11017 | { |
| 11018 | u32 pitch = DIV_ROUND_UP(width * bpp, 8); |
| 11019 | return ALIGN(pitch, 64); |
| 11020 | } |
| 11021 | |
| 11022 | static u32 |
| 11023 | intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp) |
| 11024 | { |
| 11025 | u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp); |
Fabian Frederick | 1267a26 | 2014-07-01 20:39:41 +0200 | [diff] [blame] | 11026 | return PAGE_ALIGN(pitch * mode->vdisplay); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 11027 | } |
| 11028 | |
| 11029 | static struct drm_framebuffer * |
| 11030 | intel_framebuffer_create_for_mode(struct drm_device *dev, |
| 11031 | struct drm_display_mode *mode, |
| 11032 | int depth, int bpp) |
| 11033 | { |
Lukas Wunner | dcb1394 | 2015-07-04 11:50:58 +0200 | [diff] [blame] | 11034 | struct drm_framebuffer *fb; |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 11035 | struct drm_i915_gem_object *obj; |
Chris Wilson | 0fed39b | 2012-11-05 22:25:07 +0000 | [diff] [blame] | 11036 | struct drm_mode_fb_cmd2 mode_cmd = { 0 }; |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 11037 | |
Dave Gordon | d37cd8a | 2016-04-22 19:14:32 +0100 | [diff] [blame] | 11038 | obj = i915_gem_object_create(dev, |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 11039 | intel_framebuffer_size_for_mode(mode, bpp)); |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 11040 | if (IS_ERR(obj)) |
| 11041 | return ERR_CAST(obj); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 11042 | |
| 11043 | mode_cmd.width = mode->hdisplay; |
| 11044 | mode_cmd.height = mode->vdisplay; |
Jesse Barnes | 308e5bc | 2011-11-14 14:51:28 -0800 | [diff] [blame] | 11045 | mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width, |
| 11046 | bpp); |
Dave Airlie | 5ca0c34 | 2012-02-23 15:33:40 +0000 | [diff] [blame] | 11047 | mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 11048 | |
Lukas Wunner | dcb1394 | 2015-07-04 11:50:58 +0200 | [diff] [blame] | 11049 | fb = intel_framebuffer_create(dev, &mode_cmd, obj); |
| 11050 | if (IS_ERR(fb)) |
Chris Wilson | 34911fd | 2016-07-20 13:31:54 +0100 | [diff] [blame] | 11051 | i915_gem_object_put_unlocked(obj); |
Lukas Wunner | dcb1394 | 2015-07-04 11:50:58 +0200 | [diff] [blame] | 11052 | |
| 11053 | return fb; |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 11054 | } |
| 11055 | |
| 11056 | static struct drm_framebuffer * |
| 11057 | mode_fits_in_fbdev(struct drm_device *dev, |
| 11058 | struct drm_display_mode *mode) |
| 11059 | { |
Daniel Vetter | 0695726 | 2015-08-10 13:34:08 +0200 | [diff] [blame] | 11060 | #ifdef CONFIG_DRM_FBDEV_EMULATION |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 11061 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 11062 | struct drm_i915_gem_object *obj; |
| 11063 | struct drm_framebuffer *fb; |
| 11064 | |
Daniel Vetter | 4c0e552 | 2014-02-14 16:35:54 +0100 | [diff] [blame] | 11065 | if (!dev_priv->fbdev) |
| 11066 | return NULL; |
| 11067 | |
| 11068 | if (!dev_priv->fbdev->fb) |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 11069 | return NULL; |
| 11070 | |
Jesse Barnes | 8bcd455 | 2014-02-07 12:10:38 -0800 | [diff] [blame] | 11071 | obj = dev_priv->fbdev->fb->obj; |
Daniel Vetter | 4c0e552 | 2014-02-14 16:35:54 +0100 | [diff] [blame] | 11072 | BUG_ON(!obj); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 11073 | |
Jesse Barnes | 8bcd455 | 2014-02-07 12:10:38 -0800 | [diff] [blame] | 11074 | fb = &dev_priv->fbdev->fb->base; |
Ville Syrjälä | 01f2c77 | 2011-12-20 00:06:49 +0200 | [diff] [blame] | 11075 | if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay, |
| 11076 | fb->bits_per_pixel)) |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 11077 | return NULL; |
| 11078 | |
Ville Syrjälä | 01f2c77 | 2011-12-20 00:06:49 +0200 | [diff] [blame] | 11079 | if (obj->base.size < mode->vdisplay * fb->pitches[0]) |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 11080 | return NULL; |
| 11081 | |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 11082 | drm_framebuffer_reference(fb); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 11083 | return fb; |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 11084 | #else |
| 11085 | return NULL; |
| 11086 | #endif |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 11087 | } |
| 11088 | |
Ander Conselvan de Oliveira | d3a40d1 | 2015-04-21 17:13:09 +0300 | [diff] [blame] | 11089 | static int intel_modeset_setup_plane_state(struct drm_atomic_state *state, |
| 11090 | struct drm_crtc *crtc, |
| 11091 | struct drm_display_mode *mode, |
| 11092 | struct drm_framebuffer *fb, |
| 11093 | int x, int y) |
| 11094 | { |
| 11095 | struct drm_plane_state *plane_state; |
| 11096 | int hdisplay, vdisplay; |
| 11097 | int ret; |
| 11098 | |
| 11099 | plane_state = drm_atomic_get_plane_state(state, crtc->primary); |
| 11100 | if (IS_ERR(plane_state)) |
| 11101 | return PTR_ERR(plane_state); |
| 11102 | |
| 11103 | if (mode) |
| 11104 | drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay); |
| 11105 | else |
| 11106 | hdisplay = vdisplay = 0; |
| 11107 | |
| 11108 | ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL); |
| 11109 | if (ret) |
| 11110 | return ret; |
| 11111 | drm_atomic_set_fb_for_plane(plane_state, fb); |
| 11112 | plane_state->crtc_x = 0; |
| 11113 | plane_state->crtc_y = 0; |
| 11114 | plane_state->crtc_w = hdisplay; |
| 11115 | plane_state->crtc_h = vdisplay; |
| 11116 | plane_state->src_x = x << 16; |
| 11117 | plane_state->src_y = y << 16; |
| 11118 | plane_state->src_w = hdisplay << 16; |
| 11119 | plane_state->src_h = vdisplay << 16; |
| 11120 | |
| 11121 | return 0; |
| 11122 | } |
| 11123 | |
Daniel Vetter | d2434ab | 2012-08-12 21:20:10 +0200 | [diff] [blame] | 11124 | bool intel_get_load_detect_pipe(struct drm_connector *connector, |
Chris Wilson | 7173188 | 2011-04-19 23:10:58 +0100 | [diff] [blame] | 11125 | struct drm_display_mode *mode, |
Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 11126 | struct intel_load_detect_pipe *old, |
| 11127 | struct drm_modeset_acquire_ctx *ctx) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11128 | { |
| 11129 | struct intel_crtc *intel_crtc; |
Daniel Vetter | d2434ab | 2012-08-12 21:20:10 +0200 | [diff] [blame] | 11130 | struct intel_encoder *intel_encoder = |
| 11131 | intel_attached_encoder(connector); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11132 | struct drm_crtc *possible_crtc; |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 11133 | struct drm_encoder *encoder = &intel_encoder->base; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11134 | struct drm_crtc *crtc = NULL; |
| 11135 | struct drm_device *dev = encoder->dev; |
Daniel Vetter | 94352cf | 2012-07-05 22:51:56 +0200 | [diff] [blame] | 11136 | struct drm_framebuffer *fb; |
Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 11137 | struct drm_mode_config *config = &dev->mode_config; |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 11138 | struct drm_atomic_state *state = NULL, *restore_state = NULL; |
Ander Conselvan de Oliveira | 944b0c7 | 2015-03-20 16:18:07 +0200 | [diff] [blame] | 11139 | struct drm_connector_state *connector_state; |
Ander Conselvan de Oliveira | 4be0731 | 2015-04-21 17:13:01 +0300 | [diff] [blame] | 11140 | struct intel_crtc_state *crtc_state; |
Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 11141 | int ret, i = -1; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11142 | |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 11143 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n", |
Jani Nikula | c23cc41 | 2014-06-03 14:56:17 +0300 | [diff] [blame] | 11144 | connector->base.id, connector->name, |
Jani Nikula | 8e329a03 | 2014-06-03 14:56:21 +0300 | [diff] [blame] | 11145 | encoder->base.id, encoder->name); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 11146 | |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 11147 | old->restore_state = NULL; |
| 11148 | |
Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 11149 | retry: |
| 11150 | ret = drm_modeset_lock(&config->connection_mutex, ctx); |
| 11151 | if (ret) |
Maarten Lankhorst | ad3c558 | 2015-07-13 16:30:26 +0200 | [diff] [blame] | 11152 | goto fail; |
Daniel Vetter | 6e9f798 | 2014-05-29 23:54:47 +0200 | [diff] [blame] | 11153 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11154 | /* |
| 11155 | * Algorithm gets a little messy: |
Chris Wilson | 7a5e480 | 2011-04-19 23:21:12 +0100 | [diff] [blame] | 11156 | * |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11157 | * - if the connector already has an assigned crtc, use it (but make |
| 11158 | * sure it's on first) |
Chris Wilson | 7a5e480 | 2011-04-19 23:21:12 +0100 | [diff] [blame] | 11159 | * |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11160 | * - try to find the first unused crtc that can drive this connector, |
| 11161 | * and use that if we find one |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11162 | */ |
| 11163 | |
| 11164 | /* See if we already have a CRTC for this connector */ |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 11165 | if (connector->state->crtc) { |
| 11166 | crtc = connector->state->crtc; |
Chris Wilson | 8261b19 | 2011-04-19 23:18:09 +0100 | [diff] [blame] | 11167 | |
Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 11168 | ret = drm_modeset_lock(&crtc->mutex, ctx); |
| 11169 | if (ret) |
Maarten Lankhorst | ad3c558 | 2015-07-13 16:30:26 +0200 | [diff] [blame] | 11170 | goto fail; |
Chris Wilson | 8261b19 | 2011-04-19 23:18:09 +0100 | [diff] [blame] | 11171 | |
| 11172 | /* Make sure the crtc and connector are running */ |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 11173 | goto found; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11174 | } |
| 11175 | |
| 11176 | /* Find an unused one (if possible) */ |
Damien Lespiau | 70e1e0e | 2014-05-13 23:32:24 +0100 | [diff] [blame] | 11177 | for_each_crtc(dev, possible_crtc) { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11178 | i++; |
| 11179 | if (!(encoder->possible_crtcs & (1 << i))) |
| 11180 | continue; |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 11181 | |
| 11182 | ret = drm_modeset_lock(&possible_crtc->mutex, ctx); |
| 11183 | if (ret) |
| 11184 | goto fail; |
| 11185 | |
| 11186 | if (possible_crtc->state->enable) { |
| 11187 | drm_modeset_unlock(&possible_crtc->mutex); |
Ville Syrjälä | a459249 | 2014-08-11 13:15:36 +0300 | [diff] [blame] | 11188 | continue; |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 11189 | } |
Ville Syrjälä | a459249 | 2014-08-11 13:15:36 +0300 | [diff] [blame] | 11190 | |
| 11191 | crtc = possible_crtc; |
| 11192 | break; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11193 | } |
| 11194 | |
| 11195 | /* |
| 11196 | * If we didn't find an unused CRTC, don't use any. |
| 11197 | */ |
| 11198 | if (!crtc) { |
Chris Wilson | 7173188 | 2011-04-19 23:10:58 +0100 | [diff] [blame] | 11199 | DRM_DEBUG_KMS("no pipe available for load-detect\n"); |
Maarten Lankhorst | ad3c558 | 2015-07-13 16:30:26 +0200 | [diff] [blame] | 11200 | goto fail; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11201 | } |
| 11202 | |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 11203 | found: |
| 11204 | intel_crtc = to_intel_crtc(crtc); |
| 11205 | |
Daniel Vetter | 4d02e2d | 2014-11-11 10:12:00 +0100 | [diff] [blame] | 11206 | ret = drm_modeset_lock(&crtc->primary->mutex, ctx); |
| 11207 | if (ret) |
Maarten Lankhorst | ad3c558 | 2015-07-13 16:30:26 +0200 | [diff] [blame] | 11208 | goto fail; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11209 | |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 11210 | state = drm_atomic_state_alloc(dev); |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 11211 | restore_state = drm_atomic_state_alloc(dev); |
| 11212 | if (!state || !restore_state) { |
| 11213 | ret = -ENOMEM; |
| 11214 | goto fail; |
| 11215 | } |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 11216 | |
| 11217 | state->acquire_ctx = ctx; |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 11218 | restore_state->acquire_ctx = ctx; |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 11219 | |
Ander Conselvan de Oliveira | 944b0c7 | 2015-03-20 16:18:07 +0200 | [diff] [blame] | 11220 | connector_state = drm_atomic_get_connector_state(state, connector); |
| 11221 | if (IS_ERR(connector_state)) { |
| 11222 | ret = PTR_ERR(connector_state); |
| 11223 | goto fail; |
| 11224 | } |
| 11225 | |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 11226 | ret = drm_atomic_set_crtc_for_connector(connector_state, crtc); |
| 11227 | if (ret) |
| 11228 | goto fail; |
Ander Conselvan de Oliveira | 944b0c7 | 2015-03-20 16:18:07 +0200 | [diff] [blame] | 11229 | |
Ander Conselvan de Oliveira | 4be0731 | 2015-04-21 17:13:01 +0300 | [diff] [blame] | 11230 | crtc_state = intel_atomic_get_crtc_state(state, intel_crtc); |
| 11231 | if (IS_ERR(crtc_state)) { |
| 11232 | ret = PTR_ERR(crtc_state); |
| 11233 | goto fail; |
| 11234 | } |
| 11235 | |
Maarten Lankhorst | 49d6fa2 | 2015-05-11 10:45:15 +0200 | [diff] [blame] | 11236 | crtc_state->base.active = crtc_state->base.enable = true; |
Ander Conselvan de Oliveira | 4be0731 | 2015-04-21 17:13:01 +0300 | [diff] [blame] | 11237 | |
Chris Wilson | 6492711 | 2011-04-20 07:25:26 +0100 | [diff] [blame] | 11238 | if (!mode) |
| 11239 | mode = &load_detect_mode; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11240 | |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 11241 | /* We need a framebuffer large enough to accommodate all accesses |
| 11242 | * that the plane may generate whilst we perform load detection. |
| 11243 | * We can not rely on the fbcon either being present (we get called |
| 11244 | * during its initialisation to detect all boot displays, or it may |
| 11245 | * not even exist) or that it is large enough to satisfy the |
| 11246 | * requested mode. |
| 11247 | */ |
Daniel Vetter | 94352cf | 2012-07-05 22:51:56 +0200 | [diff] [blame] | 11248 | fb = mode_fits_in_fbdev(dev, mode); |
| 11249 | if (fb == NULL) { |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 11250 | DRM_DEBUG_KMS("creating tmp fb for load-detection\n"); |
Daniel Vetter | 94352cf | 2012-07-05 22:51:56 +0200 | [diff] [blame] | 11251 | fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 11252 | } else |
| 11253 | DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n"); |
Daniel Vetter | 94352cf | 2012-07-05 22:51:56 +0200 | [diff] [blame] | 11254 | if (IS_ERR(fb)) { |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 11255 | DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n"); |
Ville Syrjälä | 412b61d | 2014-01-17 15:59:39 +0200 | [diff] [blame] | 11256 | goto fail; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11257 | } |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 11258 | |
Ander Conselvan de Oliveira | d3a40d1 | 2015-04-21 17:13:09 +0300 | [diff] [blame] | 11259 | ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0); |
| 11260 | if (ret) |
| 11261 | goto fail; |
| 11262 | |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 11263 | drm_framebuffer_unreference(fb); |
| 11264 | |
| 11265 | ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode); |
| 11266 | if (ret) |
| 11267 | goto fail; |
| 11268 | |
| 11269 | ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector)); |
| 11270 | if (!ret) |
| 11271 | ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc)); |
| 11272 | if (!ret) |
| 11273 | ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary)); |
| 11274 | if (ret) { |
| 11275 | DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret); |
| 11276 | goto fail; |
| 11277 | } |
Ander Conselvan de Oliveira | 8c7b5cc | 2015-04-21 17:13:19 +0300 | [diff] [blame] | 11278 | |
Maarten Lankhorst | 3ba8607 | 2016-02-29 09:18:57 +0100 | [diff] [blame] | 11279 | ret = drm_atomic_commit(state); |
| 11280 | if (ret) { |
Chris Wilson | 6492711 | 2011-04-20 07:25:26 +0100 | [diff] [blame] | 11281 | DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n"); |
Ville Syrjälä | 412b61d | 2014-01-17 15:59:39 +0200 | [diff] [blame] | 11282 | goto fail; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11283 | } |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 11284 | |
| 11285 | old->restore_state = restore_state; |
Chris Wilson | 7173188 | 2011-04-19 23:10:58 +0100 | [diff] [blame] | 11286 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11287 | /* let the connector get through one full cycle before testing */ |
Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 11288 | intel_wait_for_vblank(dev, intel_crtc->pipe); |
Chris Wilson | 7173188 | 2011-04-19 23:10:58 +0100 | [diff] [blame] | 11289 | return true; |
Ville Syrjälä | 412b61d | 2014-01-17 15:59:39 +0200 | [diff] [blame] | 11290 | |
Maarten Lankhorst | ad3c558 | 2015-07-13 16:30:26 +0200 | [diff] [blame] | 11291 | fail: |
Ander Conselvan de Oliveira | e5d958e | 2015-04-21 17:12:57 +0300 | [diff] [blame] | 11292 | drm_atomic_state_free(state); |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 11293 | drm_atomic_state_free(restore_state); |
| 11294 | restore_state = state = NULL; |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 11295 | |
Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 11296 | if (ret == -EDEADLK) { |
| 11297 | drm_modeset_backoff(ctx); |
| 11298 | goto retry; |
| 11299 | } |
| 11300 | |
Ville Syrjälä | 412b61d | 2014-01-17 15:59:39 +0200 | [diff] [blame] | 11301 | return false; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11302 | } |
| 11303 | |
Daniel Vetter | d2434ab | 2012-08-12 21:20:10 +0200 | [diff] [blame] | 11304 | void intel_release_load_detect_pipe(struct drm_connector *connector, |
Ander Conselvan de Oliveira | 49172fe | 2015-03-20 16:18:02 +0200 | [diff] [blame] | 11305 | struct intel_load_detect_pipe *old, |
| 11306 | struct drm_modeset_acquire_ctx *ctx) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11307 | { |
Daniel Vetter | d2434ab | 2012-08-12 21:20:10 +0200 | [diff] [blame] | 11308 | struct intel_encoder *intel_encoder = |
| 11309 | intel_attached_encoder(connector); |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 11310 | struct drm_encoder *encoder = &intel_encoder->base; |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 11311 | struct drm_atomic_state *state = old->restore_state; |
Ander Conselvan de Oliveira | d3a40d1 | 2015-04-21 17:13:09 +0300 | [diff] [blame] | 11312 | int ret; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11313 | |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 11314 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n", |
Jani Nikula | c23cc41 | 2014-06-03 14:56:17 +0300 | [diff] [blame] | 11315 | connector->base.id, connector->name, |
Jani Nikula | 8e329a03 | 2014-06-03 14:56:21 +0300 | [diff] [blame] | 11316 | encoder->base.id, encoder->name); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 11317 | |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 11318 | if (!state) |
Chris Wilson | 0622a53 | 2011-04-21 09:32:11 +0100 | [diff] [blame] | 11319 | return; |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 11320 | |
| 11321 | ret = drm_atomic_commit(state); |
| 11322 | if (ret) { |
| 11323 | DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret); |
| 11324 | drm_atomic_state_free(state); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11325 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11326 | } |
| 11327 | |
Ville Syrjälä | da4a1ef | 2013-09-09 14:06:37 +0300 | [diff] [blame] | 11328 | static int i9xx_pll_refclk(struct drm_device *dev, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 11329 | const struct intel_crtc_state *pipe_config) |
Ville Syrjälä | da4a1ef | 2013-09-09 14:06:37 +0300 | [diff] [blame] | 11330 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 11331 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | da4a1ef | 2013-09-09 14:06:37 +0300 | [diff] [blame] | 11332 | u32 dpll = pipe_config->dpll_hw_state.dpll; |
| 11333 | |
| 11334 | if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN) |
Ville Syrjälä | e91e941 | 2013-12-09 18:54:16 +0200 | [diff] [blame] | 11335 | return dev_priv->vbt.lvds_ssc_freq; |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 11336 | else if (HAS_PCH_SPLIT(dev_priv)) |
Ville Syrjälä | da4a1ef | 2013-09-09 14:06:37 +0300 | [diff] [blame] | 11337 | return 120000; |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 11338 | else if (!IS_GEN2(dev_priv)) |
Ville Syrjälä | da4a1ef | 2013-09-09 14:06:37 +0300 | [diff] [blame] | 11339 | return 96000; |
| 11340 | else |
| 11341 | return 48000; |
| 11342 | } |
| 11343 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11344 | /* Returns the clock of the currently programmed mode of the given pipe. */ |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 11345 | static void i9xx_crtc_clock_get(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 11346 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11347 | { |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 11348 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 11349 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 11350 | int pipe = pipe_config->cpu_transcoder; |
Ville Syrjälä | 293623f | 2013-09-13 16:18:46 +0300 | [diff] [blame] | 11351 | u32 dpll = pipe_config->dpll_hw_state.dpll; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11352 | u32 fp; |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 11353 | struct dpll clock; |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 11354 | int port_clock; |
Ville Syrjälä | da4a1ef | 2013-09-09 14:06:37 +0300 | [diff] [blame] | 11355 | int refclk = i9xx_pll_refclk(dev, pipe_config); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11356 | |
| 11357 | if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0) |
Ville Syrjälä | 293623f | 2013-09-13 16:18:46 +0300 | [diff] [blame] | 11358 | fp = pipe_config->dpll_hw_state.fp0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11359 | else |
Ville Syrjälä | 293623f | 2013-09-13 16:18:46 +0300 | [diff] [blame] | 11360 | fp = pipe_config->dpll_hw_state.fp1; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11361 | |
| 11362 | clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT; |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 11363 | if (IS_PINEVIEW(dev)) { |
| 11364 | clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1; |
| 11365 | clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT; |
Shaohua Li | 2177832 | 2009-02-23 15:19:16 +0800 | [diff] [blame] | 11366 | } else { |
| 11367 | clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT; |
| 11368 | clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT; |
| 11369 | } |
| 11370 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 11371 | if (!IS_GEN2(dev_priv)) { |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 11372 | if (IS_PINEVIEW(dev)) |
| 11373 | clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >> |
| 11374 | DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW); |
Shaohua Li | 2177832 | 2009-02-23 15:19:16 +0800 | [diff] [blame] | 11375 | else |
| 11376 | clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11377 | DPLL_FPA01_P1_POST_DIV_SHIFT); |
| 11378 | |
| 11379 | switch (dpll & DPLL_MODE_MASK) { |
| 11380 | case DPLLB_MODE_DAC_SERIAL: |
| 11381 | clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ? |
| 11382 | 5 : 10; |
| 11383 | break; |
| 11384 | case DPLLB_MODE_LVDS: |
| 11385 | clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ? |
| 11386 | 7 : 14; |
| 11387 | break; |
| 11388 | default: |
Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 11389 | DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed " |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11390 | "mode\n", (int)(dpll & DPLL_MODE_MASK)); |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 11391 | return; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11392 | } |
| 11393 | |
Daniel Vetter | ac58c3f | 2013-06-01 17:16:17 +0200 | [diff] [blame] | 11394 | if (IS_PINEVIEW(dev)) |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 11395 | port_clock = pnv_calc_dpll_params(refclk, &clock); |
Daniel Vetter | ac58c3f | 2013-06-01 17:16:17 +0200 | [diff] [blame] | 11396 | else |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 11397 | port_clock = i9xx_calc_dpll_params(refclk, &clock); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11398 | } else { |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 11399 | u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS); |
Ville Syrjälä | b1c560d | 2013-12-09 18:54:13 +0200 | [diff] [blame] | 11400 | bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11401 | |
| 11402 | if (is_lvds) { |
| 11403 | clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >> |
| 11404 | DPLL_FPA01_P1_POST_DIV_SHIFT); |
Ville Syrjälä | b1c560d | 2013-12-09 18:54:13 +0200 | [diff] [blame] | 11405 | |
| 11406 | if (lvds & LVDS_CLKB_POWER_UP) |
| 11407 | clock.p2 = 7; |
| 11408 | else |
| 11409 | clock.p2 = 14; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11410 | } else { |
| 11411 | if (dpll & PLL_P1_DIVIDE_BY_TWO) |
| 11412 | clock.p1 = 2; |
| 11413 | else { |
| 11414 | clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >> |
| 11415 | DPLL_FPA01_P1_POST_DIV_SHIFT) + 2; |
| 11416 | } |
| 11417 | if (dpll & PLL_P2_DIVIDE_BY_4) |
| 11418 | clock.p2 = 4; |
| 11419 | else |
| 11420 | clock.p2 = 2; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11421 | } |
Ville Syrjälä | da4a1ef | 2013-09-09 14:06:37 +0300 | [diff] [blame] | 11422 | |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 11423 | port_clock = i9xx_calc_dpll_params(refclk, &clock); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11424 | } |
| 11425 | |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 11426 | /* |
| 11427 | * This value includes pixel_multiplier. We will use |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 11428 | * port_clock to compute adjusted_mode.crtc_clock in the |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 11429 | * encoder's get_config() function. |
| 11430 | */ |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 11431 | pipe_config->port_clock = port_clock; |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 11432 | } |
| 11433 | |
Ville Syrjälä | 6878da0 | 2013-09-13 15:59:11 +0300 | [diff] [blame] | 11434 | int intel_dotclock_calculate(int link_freq, |
| 11435 | const struct intel_link_m_n *m_n) |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 11436 | { |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 11437 | /* |
| 11438 | * The calculation for the data clock is: |
Ville Syrjälä | 1041a02 | 2013-09-06 23:28:58 +0300 | [diff] [blame] | 11439 | * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 11440 | * But we want to avoid losing precison if possible, so: |
Ville Syrjälä | 1041a02 | 2013-09-06 23:28:58 +0300 | [diff] [blame] | 11441 | * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp)) |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 11442 | * |
| 11443 | * and the link clock is simpler: |
Ville Syrjälä | 1041a02 | 2013-09-06 23:28:58 +0300 | [diff] [blame] | 11444 | * link_clock = (m * link_clock) / n |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11445 | */ |
| 11446 | |
Ville Syrjälä | 6878da0 | 2013-09-13 15:59:11 +0300 | [diff] [blame] | 11447 | if (!m_n->link_n) |
| 11448 | return 0; |
| 11449 | |
| 11450 | return div_u64((u64)m_n->link_m * link_freq, m_n->link_n); |
| 11451 | } |
| 11452 | |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 11453 | static void ironlake_pch_clock_get(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 11454 | struct intel_crtc_state *pipe_config) |
Ville Syrjälä | 6878da0 | 2013-09-13 15:59:11 +0300 | [diff] [blame] | 11455 | { |
Ville Syrjälä | e3b247d | 2016-02-17 21:41:09 +0200 | [diff] [blame] | 11456 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 11457 | |
| 11458 | /* read out port_clock from the DPLL */ |
| 11459 | i9xx_crtc_clock_get(crtc, pipe_config); |
Ville Syrjälä | 6878da0 | 2013-09-13 15:59:11 +0300 | [diff] [blame] | 11460 | |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 11461 | /* |
Ville Syrjälä | e3b247d | 2016-02-17 21:41:09 +0200 | [diff] [blame] | 11462 | * In case there is an active pipe without active ports, |
| 11463 | * we may need some idea for the dotclock anyway. |
| 11464 | * Calculate one based on the FDI configuration. |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 11465 | */ |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11466 | pipe_config->base.adjusted_mode.crtc_clock = |
Ville Syrjälä | 21a727b | 2016-02-17 21:41:10 +0200 | [diff] [blame] | 11467 | intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config), |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 11468 | &pipe_config->fdi_m_n); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11469 | } |
| 11470 | |
| 11471 | /** Returns the currently programmed mode of the given pipe. */ |
| 11472 | struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev, |
| 11473 | struct drm_crtc *crtc) |
| 11474 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 11475 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11476 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 11477 | enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11478 | struct drm_display_mode *mode; |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 11479 | struct intel_crtc_state *pipe_config; |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 11480 | int htot = I915_READ(HTOTAL(cpu_transcoder)); |
| 11481 | int hsync = I915_READ(HSYNC(cpu_transcoder)); |
| 11482 | int vtot = I915_READ(VTOTAL(cpu_transcoder)); |
| 11483 | int vsync = I915_READ(VSYNC(cpu_transcoder)); |
Ville Syrjälä | 293623f | 2013-09-13 16:18:46 +0300 | [diff] [blame] | 11484 | enum pipe pipe = intel_crtc->pipe; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11485 | |
| 11486 | mode = kzalloc(sizeof(*mode), GFP_KERNEL); |
| 11487 | if (!mode) |
| 11488 | return NULL; |
| 11489 | |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 11490 | pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL); |
| 11491 | if (!pipe_config) { |
| 11492 | kfree(mode); |
| 11493 | return NULL; |
| 11494 | } |
| 11495 | |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 11496 | /* |
| 11497 | * Construct a pipe_config sufficient for getting the clock info |
| 11498 | * back out of crtc_clock_get. |
| 11499 | * |
| 11500 | * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need |
| 11501 | * to use a real value here instead. |
| 11502 | */ |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 11503 | pipe_config->cpu_transcoder = (enum transcoder) pipe; |
| 11504 | pipe_config->pixel_multiplier = 1; |
| 11505 | pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe)); |
| 11506 | pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe)); |
| 11507 | pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe)); |
| 11508 | i9xx_crtc_clock_get(intel_crtc, pipe_config); |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 11509 | |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 11510 | mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11511 | mode->hdisplay = (htot & 0xffff) + 1; |
| 11512 | mode->htotal = ((htot & 0xffff0000) >> 16) + 1; |
| 11513 | mode->hsync_start = (hsync & 0xffff) + 1; |
| 11514 | mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1; |
| 11515 | mode->vdisplay = (vtot & 0xffff) + 1; |
| 11516 | mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1; |
| 11517 | mode->vsync_start = (vsync & 0xffff) + 1; |
| 11518 | mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1; |
| 11519 | |
| 11520 | drm_mode_set_name(mode); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11521 | |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 11522 | kfree(pipe_config); |
| 11523 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11524 | return mode; |
| 11525 | } |
| 11526 | |
| 11527 | static void intel_crtc_destroy(struct drm_crtc *crtc) |
| 11528 | { |
| 11529 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Daniel Vetter | 67e77c5 | 2010-08-20 22:26:30 +0200 | [diff] [blame] | 11530 | struct drm_device *dev = crtc->dev; |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 11531 | struct intel_flip_work *work; |
Daniel Vetter | 67e77c5 | 2010-08-20 22:26:30 +0200 | [diff] [blame] | 11532 | |
Daniel Vetter | 5e2d7af | 2014-09-15 14:55:22 +0200 | [diff] [blame] | 11533 | spin_lock_irq(&dev->event_lock); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11534 | work = intel_crtc->flip_work; |
| 11535 | intel_crtc->flip_work = NULL; |
| 11536 | spin_unlock_irq(&dev->event_lock); |
Daniel Vetter | 67e77c5 | 2010-08-20 22:26:30 +0200 | [diff] [blame] | 11537 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11538 | if (work) { |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 11539 | cancel_work_sync(&work->mmio_work); |
| 11540 | cancel_work_sync(&work->unpin_work); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11541 | kfree(work); |
Daniel Vetter | 67e77c5 | 2010-08-20 22:26:30 +0200 | [diff] [blame] | 11542 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11543 | |
| 11544 | drm_crtc_cleanup(crtc); |
Daniel Vetter | 67e77c5 | 2010-08-20 22:26:30 +0200 | [diff] [blame] | 11545 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11546 | kfree(intel_crtc); |
| 11547 | } |
| 11548 | |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 11549 | static void intel_unpin_work_fn(struct work_struct *__work) |
| 11550 | { |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 11551 | struct intel_flip_work *work = |
| 11552 | container_of(__work, struct intel_flip_work, unpin_work); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11553 | struct intel_crtc *crtc = to_intel_crtc(work->crtc); |
| 11554 | struct drm_device *dev = crtc->base.dev; |
| 11555 | struct drm_plane *primary = crtc->base.primary; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 11556 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11557 | if (is_mmio_work(work)) |
| 11558 | flush_work(&work->mmio_work); |
| 11559 | |
| 11560 | mutex_lock(&dev->struct_mutex); |
| 11561 | intel_unpin_fb_obj(work->old_fb, primary->state->rotation); |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 11562 | i915_gem_object_put(work->pending_flip_obj); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11563 | mutex_unlock(&dev->struct_mutex); |
| 11564 | |
Chris Wilson | e8a261e | 2016-07-20 13:31:49 +0100 | [diff] [blame] | 11565 | i915_gem_request_put(work->flip_queued_req); |
| 11566 | |
Chris Wilson | 5748b6a | 2016-08-04 16:32:38 +0100 | [diff] [blame] | 11567 | intel_frontbuffer_flip_complete(to_i915(dev), |
| 11568 | to_intel_plane(primary)->frontbuffer_bit); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11569 | intel_fbc_post_update(crtc); |
| 11570 | drm_framebuffer_unreference(work->old_fb); |
| 11571 | |
| 11572 | BUG_ON(atomic_read(&crtc->unpin_work_count) == 0); |
| 11573 | atomic_dec(&crtc->unpin_work_count); |
| 11574 | |
| 11575 | kfree(work); |
| 11576 | } |
| 11577 | |
| 11578 | /* Is 'a' after or equal to 'b'? */ |
| 11579 | static bool g4x_flip_count_after_eq(u32 a, u32 b) |
| 11580 | { |
| 11581 | return !((a - b) & 0x80000000); |
| 11582 | } |
| 11583 | |
| 11584 | static bool __pageflip_finished_cs(struct intel_crtc *crtc, |
| 11585 | struct intel_flip_work *work) |
| 11586 | { |
| 11587 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 11588 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11589 | |
Chris Wilson | 8af29b0 | 2016-09-09 14:11:47 +0100 | [diff] [blame] | 11590 | if (abort_flip_on_reset(crtc)) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11591 | return true; |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 11592 | |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 11593 | /* |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11594 | * The relevant registers doen't exist on pre-ctg. |
| 11595 | * As the flip done interrupt doesn't trigger for mmio |
| 11596 | * flips on gmch platforms, a flip count check isn't |
| 11597 | * really needed there. But since ctg has the registers, |
| 11598 | * include it in the check anyway. |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 11599 | */ |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 11600 | if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11601 | return true; |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 11602 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11603 | /* |
| 11604 | * BDW signals flip done immediately if the plane |
| 11605 | * is disabled, even if the plane enable is already |
| 11606 | * armed to occur at the next vblank :( |
| 11607 | */ |
Maarten Lankhorst | a6747b7 | 2016-05-17 15:08:01 +0200 | [diff] [blame] | 11608 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11609 | /* |
| 11610 | * A DSPSURFLIVE check isn't enough in case the mmio and CS flips |
| 11611 | * used the same base address. In that case the mmio flip might |
| 11612 | * have completed, but the CS hasn't even executed the flip yet. |
| 11613 | * |
| 11614 | * A flip count check isn't enough as the CS might have updated |
| 11615 | * the base address just after start of vblank, but before we |
| 11616 | * managed to process the interrupt. This means we'd complete the |
| 11617 | * CS flip too soon. |
| 11618 | * |
| 11619 | * Combining both checks should get us a good enough result. It may |
| 11620 | * still happen that the CS flip has been executed, but has not |
| 11621 | * yet actually completed. But in case the base address is the same |
| 11622 | * anyway, we don't really care. |
| 11623 | */ |
| 11624 | return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) == |
| 11625 | crtc->flip_work->gtt_offset && |
| 11626 | g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)), |
| 11627 | crtc->flip_work->flip_count); |
| 11628 | } |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 11629 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11630 | static bool |
| 11631 | __pageflip_finished_mmio(struct intel_crtc *crtc, |
| 11632 | struct intel_flip_work *work) |
| 11633 | { |
| 11634 | /* |
| 11635 | * MMIO work completes when vblank is different from |
| 11636 | * flip_queued_vblank. |
| 11637 | * |
| 11638 | * Reset counter value doesn't matter, this is handled by |
| 11639 | * i915_wait_request finishing early, so no need to handle |
| 11640 | * reset here. |
| 11641 | */ |
| 11642 | return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 11643 | } |
| 11644 | |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 11645 | |
| 11646 | static bool pageflip_finished(struct intel_crtc *crtc, |
| 11647 | struct intel_flip_work *work) |
| 11648 | { |
| 11649 | if (!atomic_read(&work->pending)) |
| 11650 | return false; |
| 11651 | |
| 11652 | smp_rmb(); |
| 11653 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11654 | if (is_mmio_work(work)) |
| 11655 | return __pageflip_finished_mmio(crtc, work); |
| 11656 | else |
| 11657 | return __pageflip_finished_cs(crtc, work); |
| 11658 | } |
| 11659 | |
| 11660 | void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe) |
| 11661 | { |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 11662 | struct drm_device *dev = &dev_priv->drm; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11663 | struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; |
| 11664 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 11665 | struct intel_flip_work *work; |
| 11666 | unsigned long flags; |
| 11667 | |
| 11668 | /* Ignore early vblank irqs */ |
| 11669 | if (!crtc) |
| 11670 | return; |
| 11671 | |
Daniel Vetter | f326038 | 2014-09-15 14:55:23 +0200 | [diff] [blame] | 11672 | /* |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11673 | * This is called both by irq handlers and the reset code (to complete |
| 11674 | * lost pageflips) so needs the full irqsave spinlocks. |
Chris Wilson | e7d841c | 2012-12-03 11:36:30 +0000 | [diff] [blame] | 11675 | */ |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11676 | spin_lock_irqsave(&dev->event_lock, flags); |
| 11677 | work = intel_crtc->flip_work; |
| 11678 | |
| 11679 | if (work != NULL && |
| 11680 | !is_mmio_work(work) && |
| 11681 | pageflip_finished(intel_crtc, work)) |
| 11682 | page_flip_completed(intel_crtc); |
| 11683 | |
| 11684 | spin_unlock_irqrestore(&dev->event_lock, flags); |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 11685 | } |
| 11686 | |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 11687 | void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe) |
Chris Wilson | e7d841c | 2012-12-03 11:36:30 +0000 | [diff] [blame] | 11688 | { |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 11689 | struct drm_device *dev = &dev_priv->drm; |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 11690 | struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; |
| 11691 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 11692 | struct intel_flip_work *work; |
| 11693 | unsigned long flags; |
| 11694 | |
| 11695 | /* Ignore early vblank irqs */ |
| 11696 | if (!crtc) |
| 11697 | return; |
| 11698 | |
| 11699 | /* |
| 11700 | * This is called both by irq handlers and the reset code (to complete |
| 11701 | * lost pageflips) so needs the full irqsave spinlocks. |
| 11702 | */ |
| 11703 | spin_lock_irqsave(&dev->event_lock, flags); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11704 | work = intel_crtc->flip_work; |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 11705 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11706 | if (work != NULL && |
| 11707 | is_mmio_work(work) && |
| 11708 | pageflip_finished(intel_crtc, work)) |
| 11709 | page_flip_completed(intel_crtc); |
Maarten Lankhorst | 6885843 | 2016-05-17 15:07:52 +0200 | [diff] [blame] | 11710 | |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 11711 | spin_unlock_irqrestore(&dev->event_lock, flags); |
| 11712 | } |
| 11713 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11714 | static inline void intel_mark_page_flip_active(struct intel_crtc *crtc, |
| 11715 | struct intel_flip_work *work) |
| 11716 | { |
| 11717 | work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc); |
| 11718 | |
| 11719 | /* Ensure that the work item is consistent when activating it ... */ |
| 11720 | smp_mb__before_atomic(); |
| 11721 | atomic_set(&work->pending, 1); |
| 11722 | } |
| 11723 | |
| 11724 | static int intel_gen2_queue_flip(struct drm_device *dev, |
| 11725 | struct drm_crtc *crtc, |
| 11726 | struct drm_framebuffer *fb, |
| 11727 | struct drm_i915_gem_object *obj, |
| 11728 | struct drm_i915_gem_request *req, |
| 11729 | uint32_t flags) |
| 11730 | { |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 11731 | struct intel_ring *ring = req->ring; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11732 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 11733 | u32 flip_mask; |
| 11734 | int ret; |
| 11735 | |
| 11736 | ret = intel_ring_begin(req, 6); |
| 11737 | if (ret) |
| 11738 | return ret; |
| 11739 | |
| 11740 | /* Can't queue multiple flips, so wait for the previous |
| 11741 | * one to finish before executing the next. |
| 11742 | */ |
| 11743 | if (intel_crtc->plane) |
| 11744 | flip_mask = MI_WAIT_FOR_PLANE_B_FLIP; |
| 11745 | else |
| 11746 | flip_mask = MI_WAIT_FOR_PLANE_A_FLIP; |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 11747 | intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask); |
| 11748 | intel_ring_emit(ring, MI_NOOP); |
| 11749 | intel_ring_emit(ring, MI_DISPLAY_FLIP | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11750 | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane)); |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 11751 | intel_ring_emit(ring, fb->pitches[0]); |
| 11752 | intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset); |
| 11753 | intel_ring_emit(ring, 0); /* aux display base address, unused */ |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11754 | |
| 11755 | return 0; |
| 11756 | } |
| 11757 | |
| 11758 | static int intel_gen3_queue_flip(struct drm_device *dev, |
| 11759 | struct drm_crtc *crtc, |
| 11760 | struct drm_framebuffer *fb, |
| 11761 | struct drm_i915_gem_object *obj, |
| 11762 | struct drm_i915_gem_request *req, |
| 11763 | uint32_t flags) |
| 11764 | { |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 11765 | struct intel_ring *ring = req->ring; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11766 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 11767 | u32 flip_mask; |
| 11768 | int ret; |
| 11769 | |
| 11770 | ret = intel_ring_begin(req, 6); |
| 11771 | if (ret) |
| 11772 | return ret; |
| 11773 | |
| 11774 | if (intel_crtc->plane) |
| 11775 | flip_mask = MI_WAIT_FOR_PLANE_B_FLIP; |
| 11776 | else |
| 11777 | flip_mask = MI_WAIT_FOR_PLANE_A_FLIP; |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 11778 | intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask); |
| 11779 | intel_ring_emit(ring, MI_NOOP); |
| 11780 | intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11781 | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane)); |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 11782 | intel_ring_emit(ring, fb->pitches[0]); |
| 11783 | intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset); |
| 11784 | intel_ring_emit(ring, MI_NOOP); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11785 | |
| 11786 | return 0; |
| 11787 | } |
| 11788 | |
| 11789 | static int intel_gen4_queue_flip(struct drm_device *dev, |
| 11790 | struct drm_crtc *crtc, |
| 11791 | struct drm_framebuffer *fb, |
| 11792 | struct drm_i915_gem_object *obj, |
| 11793 | struct drm_i915_gem_request *req, |
| 11794 | uint32_t flags) |
| 11795 | { |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 11796 | struct intel_ring *ring = req->ring; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 11797 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11798 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 11799 | uint32_t pf, pipesrc; |
| 11800 | int ret; |
| 11801 | |
| 11802 | ret = intel_ring_begin(req, 4); |
| 11803 | if (ret) |
| 11804 | return ret; |
| 11805 | |
| 11806 | /* i965+ uses the linear or tiled offsets from the |
| 11807 | * Display Registers (which do not change across a page-flip) |
| 11808 | * so we need only reprogram the base address. |
| 11809 | */ |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 11810 | intel_ring_emit(ring, MI_DISPLAY_FLIP | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11811 | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane)); |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 11812 | intel_ring_emit(ring, fb->pitches[0]); |
| 11813 | intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset | |
Ville Syrjälä | 72618eb | 2016-02-04 20:38:20 +0200 | [diff] [blame] | 11814 | intel_fb_modifier_to_tiling(fb->modifier[0])); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11815 | |
| 11816 | /* XXX Enabling the panel-fitter across page-flip is so far |
| 11817 | * untested on non-native modes, so ignore it for now. |
| 11818 | * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE; |
| 11819 | */ |
| 11820 | pf = 0; |
| 11821 | pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff; |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 11822 | intel_ring_emit(ring, pf | pipesrc); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11823 | |
| 11824 | return 0; |
| 11825 | } |
| 11826 | |
| 11827 | static int intel_gen6_queue_flip(struct drm_device *dev, |
| 11828 | struct drm_crtc *crtc, |
| 11829 | struct drm_framebuffer *fb, |
| 11830 | struct drm_i915_gem_object *obj, |
| 11831 | struct drm_i915_gem_request *req, |
| 11832 | uint32_t flags) |
| 11833 | { |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 11834 | struct intel_ring *ring = req->ring; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 11835 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11836 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 11837 | uint32_t pf, pipesrc; |
| 11838 | int ret; |
| 11839 | |
| 11840 | ret = intel_ring_begin(req, 4); |
| 11841 | if (ret) |
| 11842 | return ret; |
| 11843 | |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 11844 | intel_ring_emit(ring, MI_DISPLAY_FLIP | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11845 | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane)); |
Ville Syrjälä | 72618eb | 2016-02-04 20:38:20 +0200 | [diff] [blame] | 11846 | intel_ring_emit(ring, fb->pitches[0] | |
| 11847 | intel_fb_modifier_to_tiling(fb->modifier[0])); |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 11848 | intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11849 | |
| 11850 | /* Contrary to the suggestions in the documentation, |
| 11851 | * "Enable Panel Fitter" does not seem to be required when page |
| 11852 | * flipping with a non-native mode, and worse causes a normal |
| 11853 | * modeset to fail. |
| 11854 | * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE; |
| 11855 | */ |
| 11856 | pf = 0; |
| 11857 | pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff; |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 11858 | intel_ring_emit(ring, pf | pipesrc); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11859 | |
| 11860 | return 0; |
| 11861 | } |
| 11862 | |
| 11863 | static int intel_gen7_queue_flip(struct drm_device *dev, |
| 11864 | struct drm_crtc *crtc, |
| 11865 | struct drm_framebuffer *fb, |
| 11866 | struct drm_i915_gem_object *obj, |
| 11867 | struct drm_i915_gem_request *req, |
| 11868 | uint32_t flags) |
| 11869 | { |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 11870 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 11871 | struct intel_ring *ring = req->ring; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11872 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 11873 | uint32_t plane_bit = 0; |
| 11874 | int len, ret; |
| 11875 | |
| 11876 | switch (intel_crtc->plane) { |
| 11877 | case PLANE_A: |
| 11878 | plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A; |
| 11879 | break; |
| 11880 | case PLANE_B: |
| 11881 | plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B; |
| 11882 | break; |
| 11883 | case PLANE_C: |
| 11884 | plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C; |
| 11885 | break; |
| 11886 | default: |
| 11887 | WARN_ONCE(1, "unknown plane in flip command\n"); |
| 11888 | return -ENODEV; |
| 11889 | } |
| 11890 | |
| 11891 | len = 4; |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 11892 | if (req->engine->id == RCS) { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11893 | len += 6; |
| 11894 | /* |
| 11895 | * On Gen 8, SRM is now taking an extra dword to accommodate |
| 11896 | * 48bits addresses, and we need a NOOP for the batch size to |
| 11897 | * stay even. |
| 11898 | */ |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 11899 | if (IS_GEN8(dev_priv)) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11900 | len += 2; |
| 11901 | } |
| 11902 | |
| 11903 | /* |
| 11904 | * BSpec MI_DISPLAY_FLIP for IVB: |
| 11905 | * "The full packet must be contained within the same cache line." |
| 11906 | * |
| 11907 | * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same |
| 11908 | * cacheline, if we ever start emitting more commands before |
| 11909 | * the MI_DISPLAY_FLIP we may need to first emit everything else, |
| 11910 | * then do the cacheline alignment, and finally emit the |
| 11911 | * MI_DISPLAY_FLIP. |
| 11912 | */ |
| 11913 | ret = intel_ring_cacheline_align(req); |
| 11914 | if (ret) |
| 11915 | return ret; |
| 11916 | |
| 11917 | ret = intel_ring_begin(req, len); |
| 11918 | if (ret) |
| 11919 | return ret; |
| 11920 | |
| 11921 | /* Unmask the flip-done completion message. Note that the bspec says that |
| 11922 | * we should do this for both the BCS and RCS, and that we must not unmask |
| 11923 | * more than one flip event at any time (or ensure that one flip message |
| 11924 | * can be sent by waiting for flip-done prior to queueing new flips). |
| 11925 | * Experimentation says that BCS works despite DERRMR masking all |
| 11926 | * flip-done completion events and that unmasking all planes at once |
| 11927 | * for the RCS also doesn't appear to drop events. Setting the DERRMR |
| 11928 | * to zero does lead to lockups within MI_DISPLAY_FLIP. |
| 11929 | */ |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 11930 | if (req->engine->id == RCS) { |
| 11931 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1)); |
| 11932 | intel_ring_emit_reg(ring, DERRMR); |
| 11933 | intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11934 | DERRMR_PIPEB_PRI_FLIP_DONE | |
| 11935 | DERRMR_PIPEC_PRI_FLIP_DONE)); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 11936 | if (IS_GEN8(dev_priv)) |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 11937 | intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11938 | MI_SRM_LRM_GLOBAL_GTT); |
| 11939 | else |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 11940 | intel_ring_emit(ring, MI_STORE_REGISTER_MEM | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11941 | MI_SRM_LRM_GLOBAL_GTT); |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 11942 | intel_ring_emit_reg(ring, DERRMR); |
Chris Wilson | bde13eb | 2016-08-15 10:49:07 +0100 | [diff] [blame] | 11943 | intel_ring_emit(ring, |
| 11944 | i915_ggtt_offset(req->engine->scratch) + 256); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 11945 | if (IS_GEN8(dev_priv)) { |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 11946 | intel_ring_emit(ring, 0); |
| 11947 | intel_ring_emit(ring, MI_NOOP); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11948 | } |
| 11949 | } |
| 11950 | |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 11951 | intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit); |
Ville Syrjälä | 72618eb | 2016-02-04 20:38:20 +0200 | [diff] [blame] | 11952 | intel_ring_emit(ring, fb->pitches[0] | |
| 11953 | intel_fb_modifier_to_tiling(fb->modifier[0])); |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 11954 | intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset); |
| 11955 | intel_ring_emit(ring, (MI_NOOP)); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11956 | |
| 11957 | return 0; |
| 11958 | } |
| 11959 | |
| 11960 | static bool use_mmio_flip(struct intel_engine_cs *engine, |
| 11961 | struct drm_i915_gem_object *obj) |
| 11962 | { |
Chris Wilson | c37efb9 | 2016-06-17 08:28:47 +0100 | [diff] [blame] | 11963 | struct reservation_object *resv; |
| 11964 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11965 | /* |
| 11966 | * This is not being used for older platforms, because |
| 11967 | * non-availability of flip done interrupt forces us to use |
| 11968 | * CS flips. Older platforms derive flip done using some clever |
| 11969 | * tricks involving the flip_pending status bits and vblank irqs. |
| 11970 | * So using MMIO flips there would disrupt this mechanism. |
| 11971 | */ |
| 11972 | |
| 11973 | if (engine == NULL) |
| 11974 | return true; |
| 11975 | |
| 11976 | if (INTEL_GEN(engine->i915) < 5) |
| 11977 | return false; |
| 11978 | |
| 11979 | if (i915.use_mmio_flip < 0) |
| 11980 | return false; |
| 11981 | else if (i915.use_mmio_flip > 0) |
| 11982 | return true; |
| 11983 | else if (i915.enable_execlists) |
| 11984 | return true; |
Chris Wilson | c37efb9 | 2016-06-17 08:28:47 +0100 | [diff] [blame] | 11985 | |
| 11986 | resv = i915_gem_object_get_dmabuf_resv(obj); |
| 11987 | if (resv && !reservation_object_test_signaled_rcu(resv, false)) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11988 | return true; |
Chris Wilson | c37efb9 | 2016-06-17 08:28:47 +0100 | [diff] [blame] | 11989 | |
Chris Wilson | d72d908 | 2016-08-04 07:52:31 +0100 | [diff] [blame] | 11990 | return engine != i915_gem_active_get_engine(&obj->last_write, |
| 11991 | &obj->base.dev->struct_mutex); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11992 | } |
| 11993 | |
| 11994 | static void skl_do_mmio_flip(struct intel_crtc *intel_crtc, |
| 11995 | unsigned int rotation, |
| 11996 | struct intel_flip_work *work) |
| 11997 | { |
| 11998 | struct drm_device *dev = intel_crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 11999 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12000 | struct drm_framebuffer *fb = intel_crtc->base.primary->fb; |
| 12001 | const enum pipe pipe = intel_crtc->pipe; |
Ville Syrjälä | d219677 | 2016-01-28 18:33:11 +0200 | [diff] [blame] | 12002 | u32 ctl, stride = skl_plane_stride(fb, 0, rotation); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12003 | |
| 12004 | ctl = I915_READ(PLANE_CTL(pipe, 0)); |
| 12005 | ctl &= ~PLANE_CTL_TILED_MASK; |
| 12006 | switch (fb->modifier[0]) { |
| 12007 | case DRM_FORMAT_MOD_NONE: |
| 12008 | break; |
| 12009 | case I915_FORMAT_MOD_X_TILED: |
| 12010 | ctl |= PLANE_CTL_TILED_X; |
| 12011 | break; |
| 12012 | case I915_FORMAT_MOD_Y_TILED: |
| 12013 | ctl |= PLANE_CTL_TILED_Y; |
| 12014 | break; |
| 12015 | case I915_FORMAT_MOD_Yf_TILED: |
| 12016 | ctl |= PLANE_CTL_TILED_YF; |
| 12017 | break; |
| 12018 | default: |
| 12019 | MISSING_CASE(fb->modifier[0]); |
| 12020 | } |
| 12021 | |
| 12022 | /* |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12023 | * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on |
| 12024 | * PLANE_SURF updates, the update is then guaranteed to be atomic. |
| 12025 | */ |
| 12026 | I915_WRITE(PLANE_CTL(pipe, 0), ctl); |
| 12027 | I915_WRITE(PLANE_STRIDE(pipe, 0), stride); |
| 12028 | |
| 12029 | I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset); |
| 12030 | POSTING_READ(PLANE_SURF(pipe, 0)); |
| 12031 | } |
| 12032 | |
| 12033 | static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc, |
| 12034 | struct intel_flip_work *work) |
| 12035 | { |
| 12036 | struct drm_device *dev = intel_crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 12037 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 72618eb | 2016-02-04 20:38:20 +0200 | [diff] [blame] | 12038 | struct drm_framebuffer *fb = intel_crtc->base.primary->fb; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12039 | i915_reg_t reg = DSPCNTR(intel_crtc->plane); |
| 12040 | u32 dspcntr; |
| 12041 | |
| 12042 | dspcntr = I915_READ(reg); |
| 12043 | |
Ville Syrjälä | 72618eb | 2016-02-04 20:38:20 +0200 | [diff] [blame] | 12044 | if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12045 | dspcntr |= DISPPLANE_TILED; |
| 12046 | else |
| 12047 | dspcntr &= ~DISPPLANE_TILED; |
| 12048 | |
| 12049 | I915_WRITE(reg, dspcntr); |
| 12050 | |
| 12051 | I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset); |
| 12052 | POSTING_READ(DSPSURF(intel_crtc->plane)); |
| 12053 | } |
| 12054 | |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 12055 | static void intel_mmio_flip_work_func(struct work_struct *w) |
Damien Lespiau | ff94456 | 2014-11-20 14:58:16 +0000 | [diff] [blame] | 12056 | { |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 12057 | struct intel_flip_work *work = |
| 12058 | container_of(w, struct intel_flip_work, mmio_work); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12059 | struct intel_crtc *crtc = to_intel_crtc(work->crtc); |
| 12060 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
| 12061 | struct intel_framebuffer *intel_fb = |
| 12062 | to_intel_framebuffer(crtc->base.primary->fb); |
| 12063 | struct drm_i915_gem_object *obj = intel_fb->obj; |
Chris Wilson | c37efb9 | 2016-06-17 08:28:47 +0100 | [diff] [blame] | 12064 | struct reservation_object *resv; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12065 | |
| 12066 | if (work->flip_queued_req) |
Chris Wilson | 776f323 | 2016-08-04 07:52:40 +0100 | [diff] [blame] | 12067 | WARN_ON(i915_wait_request(work->flip_queued_req, |
Chris Wilson | ea746f3 | 2016-09-09 14:11:49 +0100 | [diff] [blame] | 12068 | 0, NULL, NO_WAITBOOST)); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12069 | |
| 12070 | /* For framebuffer backed by dmabuf, wait for fence */ |
Chris Wilson | c37efb9 | 2016-06-17 08:28:47 +0100 | [diff] [blame] | 12071 | resv = i915_gem_object_get_dmabuf_resv(obj); |
| 12072 | if (resv) |
| 12073 | WARN_ON(reservation_object_wait_timeout_rcu(resv, false, false, |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12074 | MAX_SCHEDULE_TIMEOUT) < 0); |
| 12075 | |
| 12076 | intel_pipe_update_start(crtc); |
| 12077 | |
| 12078 | if (INTEL_GEN(dev_priv) >= 9) |
| 12079 | skl_do_mmio_flip(crtc, work->rotation, work); |
| 12080 | else |
| 12081 | /* use_mmio_flip() retricts MMIO flips to ilk+ */ |
| 12082 | ilk_do_mmio_flip(crtc, work); |
| 12083 | |
| 12084 | intel_pipe_update_end(crtc, work); |
| 12085 | } |
| 12086 | |
| 12087 | static int intel_default_queue_flip(struct drm_device *dev, |
| 12088 | struct drm_crtc *crtc, |
| 12089 | struct drm_framebuffer *fb, |
| 12090 | struct drm_i915_gem_object *obj, |
| 12091 | struct drm_i915_gem_request *req, |
| 12092 | uint32_t flags) |
| 12093 | { |
| 12094 | return -ENODEV; |
| 12095 | } |
| 12096 | |
| 12097 | static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv, |
| 12098 | struct intel_crtc *intel_crtc, |
| 12099 | struct intel_flip_work *work) |
| 12100 | { |
| 12101 | u32 addr, vblank; |
| 12102 | |
| 12103 | if (!atomic_read(&work->pending)) |
| 12104 | return false; |
| 12105 | |
| 12106 | smp_rmb(); |
| 12107 | |
| 12108 | vblank = intel_crtc_get_vblank_counter(intel_crtc); |
| 12109 | if (work->flip_ready_vblank == 0) { |
| 12110 | if (work->flip_queued_req && |
Chris Wilson | f69a02c | 2016-07-01 17:23:16 +0100 | [diff] [blame] | 12111 | !i915_gem_request_completed(work->flip_queued_req)) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12112 | return false; |
| 12113 | |
| 12114 | work->flip_ready_vblank = vblank; |
| 12115 | } |
| 12116 | |
| 12117 | if (vblank - work->flip_ready_vblank < 3) |
| 12118 | return false; |
| 12119 | |
| 12120 | /* Potential stall - if we see that the flip has happened, |
| 12121 | * assume a missed interrupt. */ |
| 12122 | if (INTEL_GEN(dev_priv) >= 4) |
| 12123 | addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane))); |
| 12124 | else |
| 12125 | addr = I915_READ(DSPADDR(intel_crtc->plane)); |
| 12126 | |
| 12127 | /* There is a potential issue here with a false positive after a flip |
| 12128 | * to the same address. We could address this by checking for a |
| 12129 | * non-incrementing frame counter. |
| 12130 | */ |
| 12131 | return addr == work->gtt_offset; |
| 12132 | } |
| 12133 | |
| 12134 | void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe) |
| 12135 | { |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 12136 | struct drm_device *dev = &dev_priv->drm; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12137 | struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 12138 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12139 | struct intel_flip_work *work; |
| 12140 | |
| 12141 | WARN_ON(!in_interrupt()); |
| 12142 | |
| 12143 | if (crtc == NULL) |
| 12144 | return; |
| 12145 | |
| 12146 | spin_lock(&dev->event_lock); |
| 12147 | work = intel_crtc->flip_work; |
| 12148 | |
| 12149 | if (work != NULL && !is_mmio_work(work) && |
| 12150 | __pageflip_stall_check_cs(dev_priv, intel_crtc, work)) { |
| 12151 | WARN_ONCE(1, |
| 12152 | "Kicking stuck page flip: queued at %d, now %d\n", |
| 12153 | work->flip_queued_vblank, intel_crtc_get_vblank_counter(intel_crtc)); |
| 12154 | page_flip_completed(intel_crtc); |
| 12155 | work = NULL; |
| 12156 | } |
| 12157 | |
| 12158 | if (work != NULL && !is_mmio_work(work) && |
| 12159 | intel_crtc_get_vblank_counter(intel_crtc) - work->flip_queued_vblank > 1) |
| 12160 | intel_queue_rps_boost_for_request(work->flip_queued_req); |
| 12161 | spin_unlock(&dev->event_lock); |
| 12162 | } |
| 12163 | |
| 12164 | static int intel_crtc_page_flip(struct drm_crtc *crtc, |
| 12165 | struct drm_framebuffer *fb, |
| 12166 | struct drm_pending_vblank_event *event, |
| 12167 | uint32_t page_flip_flags) |
| 12168 | { |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 12169 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 12170 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12171 | struct drm_framebuffer *old_fb = crtc->primary->fb; |
| 12172 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); |
| 12173 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 12174 | struct drm_plane *primary = crtc->primary; |
| 12175 | enum pipe pipe = intel_crtc->pipe; |
| 12176 | struct intel_flip_work *work; |
| 12177 | struct intel_engine_cs *engine; |
| 12178 | bool mmio_flip; |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 12179 | struct drm_i915_gem_request *request; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 12180 | struct i915_vma *vma; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12181 | int ret; |
Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 12182 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12183 | /* |
| 12184 | * drm_mode_page_flip_ioctl() should already catch this, but double |
| 12185 | * check to be safe. In the future we may enable pageflipping from |
| 12186 | * a disabled primary plane. |
| 12187 | */ |
| 12188 | if (WARN_ON(intel_fb_obj(old_fb) == NULL)) |
| 12189 | return -EBUSY; |
Maarten Lankhorst | a6747b7 | 2016-05-17 15:08:01 +0200 | [diff] [blame] | 12190 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12191 | /* Can't change pixel format via MI display flips. */ |
| 12192 | if (fb->pixel_format != crtc->primary->fb->pixel_format) |
| 12193 | return -EINVAL; |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 12194 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12195 | /* |
| 12196 | * TILEOFF/LINOFF registers can't be changed via MI display flips. |
| 12197 | * Note that pitch changes could also affect these register. |
| 12198 | */ |
| 12199 | if (INTEL_INFO(dev)->gen > 3 && |
| 12200 | (fb->offsets[0] != crtc->primary->fb->offsets[0] || |
| 12201 | fb->pitches[0] != crtc->primary->fb->pitches[0])) |
| 12202 | return -EINVAL; |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 12203 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12204 | if (i915_terminally_wedged(&dev_priv->gpu_error)) |
| 12205 | goto out_hang; |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 12206 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12207 | work = kzalloc(sizeof(*work), GFP_KERNEL); |
| 12208 | if (work == NULL) |
| 12209 | return -ENOMEM; |
| 12210 | |
| 12211 | work->event = event; |
| 12212 | work->crtc = crtc; |
| 12213 | work->old_fb = old_fb; |
| 12214 | INIT_WORK(&work->unpin_work, intel_unpin_work_fn); |
Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 12215 | |
Maarten Lankhorst | d55dbd0 | 2016-05-17 15:08:04 +0200 | [diff] [blame] | 12216 | ret = drm_crtc_vblank_get(crtc); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12217 | if (ret) |
| 12218 | goto free_work; |
Maarten Lankhorst | d55dbd0 | 2016-05-17 15:08:04 +0200 | [diff] [blame] | 12219 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12220 | /* We borrow the event spin lock for protecting flip_work */ |
| 12221 | spin_lock_irq(&dev->event_lock); |
| 12222 | if (intel_crtc->flip_work) { |
| 12223 | /* Before declaring the flip queue wedged, check if |
| 12224 | * the hardware completed the operation behind our backs. |
| 12225 | */ |
| 12226 | if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) { |
| 12227 | DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n"); |
| 12228 | page_flip_completed(intel_crtc); |
| 12229 | } else { |
| 12230 | DRM_DEBUG_DRIVER("flip queue: crtc already busy\n"); |
| 12231 | spin_unlock_irq(&dev->event_lock); |
Maarten Lankhorst | d55dbd0 | 2016-05-17 15:08:04 +0200 | [diff] [blame] | 12232 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12233 | drm_crtc_vblank_put(crtc); |
| 12234 | kfree(work); |
| 12235 | return -EBUSY; |
| 12236 | } |
| 12237 | } |
| 12238 | intel_crtc->flip_work = work; |
| 12239 | spin_unlock_irq(&dev->event_lock); |
Alex Goins | fd8e058 | 2015-11-25 18:43:38 -0800 | [diff] [blame] | 12240 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12241 | if (atomic_read(&intel_crtc->unpin_work_count) >= 2) |
| 12242 | flush_workqueue(dev_priv->wq); |
| 12243 | |
| 12244 | /* Reference the objects for the scheduled work. */ |
| 12245 | drm_framebuffer_reference(work->old_fb); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12246 | |
| 12247 | crtc->primary->fb = fb; |
| 12248 | update_state_fb(crtc->primary); |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 12249 | |
Chris Wilson | 25dc556 | 2016-07-20 13:31:52 +0100 | [diff] [blame] | 12250 | work->pending_flip_obj = i915_gem_object_get(obj); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12251 | |
| 12252 | ret = i915_mutex_lock_interruptible(dev); |
| 12253 | if (ret) |
| 12254 | goto cleanup; |
| 12255 | |
Chris Wilson | 8af29b0 | 2016-09-09 14:11:47 +0100 | [diff] [blame] | 12256 | intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error); |
| 12257 | if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12258 | ret = -EIO; |
| 12259 | goto cleanup; |
| 12260 | } |
| 12261 | |
| 12262 | atomic_inc(&intel_crtc->unpin_work_count); |
| 12263 | |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 12264 | if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12265 | work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1; |
| 12266 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 12267 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 12268 | engine = dev_priv->engine[BCS]; |
Ville Syrjälä | 72618eb | 2016-02-04 20:38:20 +0200 | [diff] [blame] | 12269 | if (fb->modifier[0] != old_fb->modifier[0]) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12270 | /* vlv: DISPLAY_FLIP fails to change tiling */ |
| 12271 | engine = NULL; |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 12272 | } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) { |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 12273 | engine = dev_priv->engine[BCS]; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12274 | } else if (INTEL_INFO(dev)->gen >= 7) { |
Chris Wilson | d72d908 | 2016-08-04 07:52:31 +0100 | [diff] [blame] | 12275 | engine = i915_gem_active_get_engine(&obj->last_write, |
| 12276 | &obj->base.dev->struct_mutex); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12277 | if (engine == NULL || engine->id != RCS) |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 12278 | engine = dev_priv->engine[BCS]; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12279 | } else { |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 12280 | engine = dev_priv->engine[RCS]; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12281 | } |
| 12282 | |
| 12283 | mmio_flip = use_mmio_flip(engine, obj); |
| 12284 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 12285 | vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation); |
| 12286 | if (IS_ERR(vma)) { |
| 12287 | ret = PTR_ERR(vma); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12288 | goto cleanup_pending; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 12289 | } |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 12290 | |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 12291 | work->gtt_offset = intel_fb_gtt_offset(fb, primary->state->rotation); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12292 | work->gtt_offset += intel_crtc->dspaddr_offset; |
| 12293 | work->rotation = crtc->primary->state->rotation; |
| 12294 | |
Paulo Zanoni | 1f061316 | 2016-08-17 16:41:44 -0300 | [diff] [blame] | 12295 | /* |
| 12296 | * There's the potential that the next frame will not be compatible with |
| 12297 | * FBC, so we want to call pre_update() before the actual page flip. |
| 12298 | * The problem is that pre_update() caches some information about the fb |
| 12299 | * object, so we want to do this only after the object is pinned. Let's |
| 12300 | * be on the safe side and do this immediately before scheduling the |
| 12301 | * flip. |
| 12302 | */ |
| 12303 | intel_fbc_pre_update(intel_crtc, intel_crtc->config, |
| 12304 | to_intel_plane_state(primary->state)); |
| 12305 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12306 | if (mmio_flip) { |
| 12307 | INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func); |
| 12308 | |
Chris Wilson | d72d908 | 2016-08-04 07:52:31 +0100 | [diff] [blame] | 12309 | work->flip_queued_req = i915_gem_active_get(&obj->last_write, |
| 12310 | &obj->base.dev->struct_mutex); |
Imre Deak | 6277c8d | 2016-09-20 14:58:19 +0300 | [diff] [blame] | 12311 | queue_work(system_unbound_wq, &work->mmio_work); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12312 | } else { |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 12313 | request = i915_gem_request_alloc(engine, engine->last_context); |
| 12314 | if (IS_ERR(request)) { |
| 12315 | ret = PTR_ERR(request); |
| 12316 | goto cleanup_unpin; |
| 12317 | } |
| 12318 | |
Chris Wilson | a2bc469 | 2016-09-09 14:11:56 +0100 | [diff] [blame] | 12319 | ret = i915_gem_request_await_object(request, obj, false); |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 12320 | if (ret) |
| 12321 | goto cleanup_request; |
| 12322 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12323 | ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request, |
| 12324 | page_flip_flags); |
| 12325 | if (ret) |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 12326 | goto cleanup_request; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12327 | |
| 12328 | intel_mark_page_flip_active(intel_crtc, work); |
| 12329 | |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 12330 | work->flip_queued_req = i915_gem_request_get(request); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12331 | i915_add_request_no_flush(request); |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 12332 | } |
| 12333 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12334 | i915_gem_track_fb(intel_fb_obj(old_fb), obj, |
| 12335 | to_intel_plane(primary)->frontbuffer_bit); |
| 12336 | mutex_unlock(&dev->struct_mutex); |
| 12337 | |
Chris Wilson | 5748b6a | 2016-08-04 16:32:38 +0100 | [diff] [blame] | 12338 | intel_frontbuffer_flip_prepare(to_i915(dev), |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12339 | to_intel_plane(primary)->frontbuffer_bit); |
| 12340 | |
| 12341 | trace_i915_flip_request(intel_crtc->plane, obj); |
| 12342 | |
| 12343 | return 0; |
| 12344 | |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 12345 | cleanup_request: |
| 12346 | i915_add_request_no_flush(request); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12347 | cleanup_unpin: |
| 12348 | intel_unpin_fb_obj(fb, crtc->primary->state->rotation); |
| 12349 | cleanup_pending: |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12350 | atomic_dec(&intel_crtc->unpin_work_count); |
| 12351 | mutex_unlock(&dev->struct_mutex); |
| 12352 | cleanup: |
| 12353 | crtc->primary->fb = old_fb; |
| 12354 | update_state_fb(crtc->primary); |
| 12355 | |
Chris Wilson | 34911fd | 2016-07-20 13:31:54 +0100 | [diff] [blame] | 12356 | i915_gem_object_put_unlocked(obj); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12357 | drm_framebuffer_unreference(work->old_fb); |
| 12358 | |
| 12359 | spin_lock_irq(&dev->event_lock); |
| 12360 | intel_crtc->flip_work = NULL; |
| 12361 | spin_unlock_irq(&dev->event_lock); |
| 12362 | |
| 12363 | drm_crtc_vblank_put(crtc); |
| 12364 | free_work: |
| 12365 | kfree(work); |
| 12366 | |
| 12367 | if (ret == -EIO) { |
| 12368 | struct drm_atomic_state *state; |
| 12369 | struct drm_plane_state *plane_state; |
| 12370 | |
| 12371 | out_hang: |
| 12372 | state = drm_atomic_state_alloc(dev); |
| 12373 | if (!state) |
| 12374 | return -ENOMEM; |
| 12375 | state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc); |
| 12376 | |
| 12377 | retry: |
| 12378 | plane_state = drm_atomic_get_plane_state(state, primary); |
| 12379 | ret = PTR_ERR_OR_ZERO(plane_state); |
| 12380 | if (!ret) { |
| 12381 | drm_atomic_set_fb_for_plane(plane_state, fb); |
| 12382 | |
| 12383 | ret = drm_atomic_set_crtc_for_plane(plane_state, crtc); |
| 12384 | if (!ret) |
| 12385 | ret = drm_atomic_commit(state); |
| 12386 | } |
| 12387 | |
| 12388 | if (ret == -EDEADLK) { |
| 12389 | drm_modeset_backoff(state->acquire_ctx); |
| 12390 | drm_atomic_state_clear(state); |
| 12391 | goto retry; |
| 12392 | } |
| 12393 | |
| 12394 | if (ret) |
| 12395 | drm_atomic_state_free(state); |
| 12396 | |
| 12397 | if (ret == 0 && event) { |
| 12398 | spin_lock_irq(&dev->event_lock); |
| 12399 | drm_crtc_send_vblank_event(crtc, event); |
| 12400 | spin_unlock_irq(&dev->event_lock); |
| 12401 | } |
| 12402 | } |
| 12403 | return ret; |
Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 12404 | } |
| 12405 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12406 | |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 12407 | /** |
| 12408 | * intel_wm_need_update - Check whether watermarks need updating |
| 12409 | * @plane: drm plane |
| 12410 | * @state: new plane state |
| 12411 | * |
| 12412 | * Check current plane state versus the new one to determine whether |
| 12413 | * watermarks need to be recalculated. |
| 12414 | * |
| 12415 | * Returns true or false. |
| 12416 | */ |
| 12417 | static bool intel_wm_need_update(struct drm_plane *plane, |
| 12418 | struct drm_plane_state *state) |
| 12419 | { |
Matt Roper | d21fbe8 | 2015-09-24 15:53:12 -0700 | [diff] [blame] | 12420 | struct intel_plane_state *new = to_intel_plane_state(state); |
| 12421 | struct intel_plane_state *cur = to_intel_plane_state(plane->state); |
| 12422 | |
| 12423 | /* Update watermarks on tiling or size changes. */ |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 12424 | if (new->base.visible != cur->base.visible) |
Maarten Lankhorst | 92826fc | 2015-12-03 13:49:13 +0100 | [diff] [blame] | 12425 | return true; |
| 12426 | |
| 12427 | if (!cur->base.fb || !new->base.fb) |
| 12428 | return false; |
| 12429 | |
| 12430 | if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] || |
| 12431 | cur->base.rotation != new->base.rotation || |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 12432 | drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) || |
| 12433 | drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) || |
| 12434 | drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) || |
| 12435 | drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst)) |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 12436 | return true; |
| 12437 | |
| 12438 | return false; |
| 12439 | } |
| 12440 | |
Matt Roper | d21fbe8 | 2015-09-24 15:53:12 -0700 | [diff] [blame] | 12441 | static bool needs_scaling(struct intel_plane_state *state) |
| 12442 | { |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 12443 | int src_w = drm_rect_width(&state->base.src) >> 16; |
| 12444 | int src_h = drm_rect_height(&state->base.src) >> 16; |
| 12445 | int dst_w = drm_rect_width(&state->base.dst); |
| 12446 | int dst_h = drm_rect_height(&state->base.dst); |
Matt Roper | d21fbe8 | 2015-09-24 15:53:12 -0700 | [diff] [blame] | 12447 | |
| 12448 | return (src_w != dst_w || src_h != dst_h); |
| 12449 | } |
| 12450 | |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 12451 | int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state, |
| 12452 | struct drm_plane_state *plane_state) |
| 12453 | { |
Maarten Lankhorst | ab1d3a0 | 2015-11-19 16:07:14 +0100 | [diff] [blame] | 12454 | struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state); |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 12455 | struct drm_crtc *crtc = crtc_state->crtc; |
| 12456 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 12457 | struct drm_plane *plane = plane_state->plane; |
| 12458 | struct drm_device *dev = crtc->dev; |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 12459 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 12460 | struct intel_plane_state *old_plane_state = |
| 12461 | to_intel_plane_state(plane->state); |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 12462 | bool mode_changed = needs_modeset(crtc_state); |
| 12463 | bool was_crtc_enabled = crtc->state->active; |
| 12464 | bool is_crtc_enabled = crtc_state->active; |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 12465 | bool turn_off, turn_on, visible, was_visible; |
| 12466 | struct drm_framebuffer *fb = plane_state->fb; |
Ville Syrjälä | 78108b7 | 2016-05-27 20:59:19 +0300 | [diff] [blame] | 12467 | int ret; |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 12468 | |
Tvrtko Ursulin | 55b8f2a | 2016-10-14 09:17:22 +0100 | [diff] [blame] | 12469 | if (INTEL_GEN(dev_priv) >= 9 && plane->type != DRM_PLANE_TYPE_CURSOR) { |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 12470 | ret = skl_update_scaler_plane( |
| 12471 | to_intel_crtc_state(crtc_state), |
| 12472 | to_intel_plane_state(plane_state)); |
| 12473 | if (ret) |
| 12474 | return ret; |
| 12475 | } |
| 12476 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 12477 | was_visible = old_plane_state->base.visible; |
| 12478 | visible = to_intel_plane_state(plane_state)->base.visible; |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 12479 | |
| 12480 | if (!was_crtc_enabled && WARN_ON(was_visible)) |
| 12481 | was_visible = false; |
| 12482 | |
Maarten Lankhorst | 35c08f4 | 2015-12-03 14:31:07 +0100 | [diff] [blame] | 12483 | /* |
| 12484 | * Visibility is calculated as if the crtc was on, but |
| 12485 | * after scaler setup everything depends on it being off |
| 12486 | * when the crtc isn't active. |
Ville Syrjälä | f818ffe | 2016-04-29 17:31:18 +0300 | [diff] [blame] | 12487 | * |
| 12488 | * FIXME this is wrong for watermarks. Watermarks should also |
| 12489 | * be computed as if the pipe would be active. Perhaps move |
| 12490 | * per-plane wm computation to the .check_plane() hook, and |
| 12491 | * only combine the results from all planes in the current place? |
Maarten Lankhorst | 35c08f4 | 2015-12-03 14:31:07 +0100 | [diff] [blame] | 12492 | */ |
| 12493 | if (!is_crtc_enabled) |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 12494 | to_intel_plane_state(plane_state)->base.visible = visible = false; |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 12495 | |
| 12496 | if (!was_visible && !visible) |
| 12497 | return 0; |
| 12498 | |
Maarten Lankhorst | e886167 | 2016-02-24 11:24:26 +0100 | [diff] [blame] | 12499 | if (fb != old_plane_state->base.fb) |
| 12500 | pipe_config->fb_changed = true; |
| 12501 | |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 12502 | turn_off = was_visible && (!visible || mode_changed); |
| 12503 | turn_on = visible && (!was_visible || mode_changed); |
| 12504 | |
Ville Syrjälä | 72660ce | 2016-05-27 20:59:20 +0300 | [diff] [blame] | 12505 | DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n", |
Ville Syrjälä | 78108b7 | 2016-05-27 20:59:19 +0300 | [diff] [blame] | 12506 | intel_crtc->base.base.id, |
| 12507 | intel_crtc->base.name, |
Ville Syrjälä | 72660ce | 2016-05-27 20:59:20 +0300 | [diff] [blame] | 12508 | plane->base.id, plane->name, |
| 12509 | fb ? fb->base.id : -1); |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 12510 | |
Ville Syrjälä | 72660ce | 2016-05-27 20:59:20 +0300 | [diff] [blame] | 12511 | DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n", |
| 12512 | plane->base.id, plane->name, |
| 12513 | was_visible, visible, |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 12514 | turn_off, turn_on, mode_changed); |
| 12515 | |
Ville Syrjälä | caed361 | 2016-03-09 19:07:25 +0200 | [diff] [blame] | 12516 | if (turn_on) { |
| 12517 | pipe_config->update_wm_pre = true; |
| 12518 | |
| 12519 | /* must disable cxsr around plane enable/disable */ |
| 12520 | if (plane->type != DRM_PLANE_TYPE_CURSOR) |
| 12521 | pipe_config->disable_cxsr = true; |
| 12522 | } else if (turn_off) { |
| 12523 | pipe_config->update_wm_post = true; |
Maarten Lankhorst | 92826fc | 2015-12-03 13:49:13 +0100 | [diff] [blame] | 12524 | |
Ville Syrjälä | 852eb00 | 2015-06-24 22:00:07 +0300 | [diff] [blame] | 12525 | /* must disable cxsr around plane enable/disable */ |
Maarten Lankhorst | e886167 | 2016-02-24 11:24:26 +0100 | [diff] [blame] | 12526 | if (plane->type != DRM_PLANE_TYPE_CURSOR) |
Maarten Lankhorst | ab1d3a0 | 2015-11-19 16:07:14 +0100 | [diff] [blame] | 12527 | pipe_config->disable_cxsr = true; |
Ville Syrjälä | 852eb00 | 2015-06-24 22:00:07 +0300 | [diff] [blame] | 12528 | } else if (intel_wm_need_update(plane, plane_state)) { |
Ville Syrjälä | caed361 | 2016-03-09 19:07:25 +0200 | [diff] [blame] | 12529 | /* FIXME bollocks */ |
| 12530 | pipe_config->update_wm_pre = true; |
| 12531 | pipe_config->update_wm_post = true; |
Ville Syrjälä | 852eb00 | 2015-06-24 22:00:07 +0300 | [diff] [blame] | 12532 | } |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 12533 | |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 12534 | /* Pre-gen9 platforms need two-step watermark updates */ |
Ville Syrjälä | caed361 | 2016-03-09 19:07:25 +0200 | [diff] [blame] | 12535 | if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) && |
| 12536 | INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks) |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 12537 | to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true; |
| 12538 | |
Rodrigo Vivi | 8be6ca8 | 2015-08-24 16:38:23 -0700 | [diff] [blame] | 12539 | if (visible || was_visible) |
Maarten Lankhorst | cd202f6 | 2016-03-09 10:35:44 +0100 | [diff] [blame] | 12540 | pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit; |
Ville Syrjälä | a9ff871 | 2015-06-24 21:59:34 +0300 | [diff] [blame] | 12541 | |
Maarten Lankhorst | 31ae71f | 2016-03-09 10:35:45 +0100 | [diff] [blame] | 12542 | /* |
| 12543 | * WaCxSRDisabledForSpriteScaling:ivb |
| 12544 | * |
| 12545 | * cstate->update_wm was already set above, so this flag will |
| 12546 | * take effect when we commit and program watermarks. |
| 12547 | */ |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 12548 | if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev_priv) && |
Maarten Lankhorst | 31ae71f | 2016-03-09 10:35:45 +0100 | [diff] [blame] | 12549 | needs_scaling(to_intel_plane_state(plane_state)) && |
| 12550 | !needs_scaling(old_plane_state)) |
| 12551 | pipe_config->disable_lp_wm = true; |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 12552 | |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 12553 | return 0; |
| 12554 | } |
| 12555 | |
Maarten Lankhorst | 6d3a1ce | 2015-06-15 12:33:40 +0200 | [diff] [blame] | 12556 | static bool encoders_cloneable(const struct intel_encoder *a, |
| 12557 | const struct intel_encoder *b) |
| 12558 | { |
| 12559 | /* masks could be asymmetric, so check both ways */ |
| 12560 | return a == b || (a->cloneable & (1 << b->type) && |
| 12561 | b->cloneable & (1 << a->type)); |
| 12562 | } |
| 12563 | |
| 12564 | static bool check_single_encoder_cloning(struct drm_atomic_state *state, |
| 12565 | struct intel_crtc *crtc, |
| 12566 | struct intel_encoder *encoder) |
| 12567 | { |
| 12568 | struct intel_encoder *source_encoder; |
| 12569 | struct drm_connector *connector; |
| 12570 | struct drm_connector_state *connector_state; |
| 12571 | int i; |
| 12572 | |
| 12573 | for_each_connector_in_state(state, connector, connector_state, i) { |
| 12574 | if (connector_state->crtc != &crtc->base) |
| 12575 | continue; |
| 12576 | |
| 12577 | source_encoder = |
| 12578 | to_intel_encoder(connector_state->best_encoder); |
| 12579 | if (!encoders_cloneable(encoder, source_encoder)) |
| 12580 | return false; |
| 12581 | } |
| 12582 | |
| 12583 | return true; |
| 12584 | } |
| 12585 | |
Maarten Lankhorst | 6d3a1ce | 2015-06-15 12:33:40 +0200 | [diff] [blame] | 12586 | static int intel_crtc_atomic_check(struct drm_crtc *crtc, |
| 12587 | struct drm_crtc_state *crtc_state) |
| 12588 | { |
Maarten Lankhorst | cf5a15b | 2015-06-15 12:33:41 +0200 | [diff] [blame] | 12589 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 12590 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | 6d3a1ce | 2015-06-15 12:33:40 +0200 | [diff] [blame] | 12591 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Maarten Lankhorst | cf5a15b | 2015-06-15 12:33:41 +0200 | [diff] [blame] | 12592 | struct intel_crtc_state *pipe_config = |
| 12593 | to_intel_crtc_state(crtc_state); |
Maarten Lankhorst | 6d3a1ce | 2015-06-15 12:33:40 +0200 | [diff] [blame] | 12594 | struct drm_atomic_state *state = crtc_state->state; |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 12595 | int ret; |
Maarten Lankhorst | 6d3a1ce | 2015-06-15 12:33:40 +0200 | [diff] [blame] | 12596 | bool mode_changed = needs_modeset(crtc_state); |
| 12597 | |
Ville Syrjälä | 852eb00 | 2015-06-24 22:00:07 +0300 | [diff] [blame] | 12598 | if (mode_changed && !crtc_state->active) |
Ville Syrjälä | caed361 | 2016-03-09 19:07:25 +0200 | [diff] [blame] | 12599 | pipe_config->update_wm_post = true; |
Maarten Lankhorst | eddfcbc | 2015-06-15 12:33:53 +0200 | [diff] [blame] | 12600 | |
Maarten Lankhorst | ad42137 | 2015-06-15 12:33:42 +0200 | [diff] [blame] | 12601 | if (mode_changed && crtc_state->enable && |
| 12602 | dev_priv->display.crtc_compute_clock && |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 12603 | !WARN_ON(pipe_config->shared_dpll)) { |
Maarten Lankhorst | ad42137 | 2015-06-15 12:33:42 +0200 | [diff] [blame] | 12604 | ret = dev_priv->display.crtc_compute_clock(intel_crtc, |
| 12605 | pipe_config); |
| 12606 | if (ret) |
| 12607 | return ret; |
| 12608 | } |
| 12609 | |
Lionel Landwerlin | 82cf435 | 2016-03-16 10:57:16 +0000 | [diff] [blame] | 12610 | if (crtc_state->color_mgmt_changed) { |
| 12611 | ret = intel_color_check(crtc, crtc_state); |
| 12612 | if (ret) |
| 12613 | return ret; |
Lionel Landwerlin | e7852a4 | 2016-05-25 14:30:41 +0100 | [diff] [blame] | 12614 | |
| 12615 | /* |
| 12616 | * Changing color management on Intel hardware is |
| 12617 | * handled as part of planes update. |
| 12618 | */ |
| 12619 | crtc_state->planes_changed = true; |
Lionel Landwerlin | 82cf435 | 2016-03-16 10:57:16 +0000 | [diff] [blame] | 12620 | } |
| 12621 | |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 12622 | ret = 0; |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 12623 | if (dev_priv->display.compute_pipe_wm) { |
Maarten Lankhorst | e3bddde | 2016-03-01 11:07:22 +0100 | [diff] [blame] | 12624 | ret = dev_priv->display.compute_pipe_wm(pipe_config); |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 12625 | if (ret) { |
| 12626 | DRM_DEBUG_KMS("Target pipe watermarks are invalid\n"); |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 12627 | return ret; |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 12628 | } |
| 12629 | } |
| 12630 | |
| 12631 | if (dev_priv->display.compute_intermediate_wm && |
| 12632 | !to_intel_atomic_state(state)->skip_intermediate_wm) { |
| 12633 | if (WARN_ON(!dev_priv->display.compute_pipe_wm)) |
| 12634 | return 0; |
| 12635 | |
| 12636 | /* |
| 12637 | * Calculate 'intermediate' watermarks that satisfy both the |
| 12638 | * old state and the new state. We can program these |
| 12639 | * immediately. |
| 12640 | */ |
| 12641 | ret = dev_priv->display.compute_intermediate_wm(crtc->dev, |
| 12642 | intel_crtc, |
| 12643 | pipe_config); |
| 12644 | if (ret) { |
| 12645 | DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n"); |
| 12646 | return ret; |
| 12647 | } |
Ville Syrjälä | e3d5457 | 2016-05-13 10:10:42 -0700 | [diff] [blame] | 12648 | } else if (dev_priv->display.compute_intermediate_wm) { |
| 12649 | if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9) |
| 12650 | pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal; |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 12651 | } |
| 12652 | |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 12653 | if (INTEL_INFO(dev)->gen >= 9) { |
| 12654 | if (mode_changed) |
| 12655 | ret = skl_update_scaler_crtc(pipe_config); |
| 12656 | |
| 12657 | if (!ret) |
| 12658 | ret = intel_atomic_setup_scalers(dev, intel_crtc, |
| 12659 | pipe_config); |
| 12660 | } |
| 12661 | |
| 12662 | return ret; |
Maarten Lankhorst | 6d3a1ce | 2015-06-15 12:33:40 +0200 | [diff] [blame] | 12663 | } |
| 12664 | |
Jani Nikula | 65b38e0 | 2015-04-13 11:26:56 +0300 | [diff] [blame] | 12665 | static const struct drm_crtc_helper_funcs intel_helper_funcs = { |
Chris Wilson | f6e5b16 | 2011-04-12 18:06:51 +0100 | [diff] [blame] | 12666 | .mode_set_base_atomic = intel_pipe_set_base_atomic, |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12667 | .atomic_begin = intel_begin_crtc_commit, |
| 12668 | .atomic_flush = intel_finish_crtc_commit, |
Maarten Lankhorst | 6d3a1ce | 2015-06-15 12:33:40 +0200 | [diff] [blame] | 12669 | .atomic_check = intel_crtc_atomic_check, |
Chris Wilson | f6e5b16 | 2011-04-12 18:06:51 +0100 | [diff] [blame] | 12670 | }; |
| 12671 | |
Ander Conselvan de Oliveira | d29b2f9 | 2015-03-20 16:18:05 +0200 | [diff] [blame] | 12672 | static void intel_modeset_update_connector_atomic_state(struct drm_device *dev) |
| 12673 | { |
| 12674 | struct intel_connector *connector; |
| 12675 | |
| 12676 | for_each_intel_connector(dev, connector) { |
Daniel Vetter | 8863dc7 | 2016-05-06 15:39:03 +0200 | [diff] [blame] | 12677 | if (connector->base.state->crtc) |
| 12678 | drm_connector_unreference(&connector->base); |
| 12679 | |
Ander Conselvan de Oliveira | d29b2f9 | 2015-03-20 16:18:05 +0200 | [diff] [blame] | 12680 | if (connector->base.encoder) { |
| 12681 | connector->base.state->best_encoder = |
| 12682 | connector->base.encoder; |
| 12683 | connector->base.state->crtc = |
| 12684 | connector->base.encoder->crtc; |
Daniel Vetter | 8863dc7 | 2016-05-06 15:39:03 +0200 | [diff] [blame] | 12685 | |
| 12686 | drm_connector_reference(&connector->base); |
Ander Conselvan de Oliveira | d29b2f9 | 2015-03-20 16:18:05 +0200 | [diff] [blame] | 12687 | } else { |
| 12688 | connector->base.state->best_encoder = NULL; |
| 12689 | connector->base.state->crtc = NULL; |
| 12690 | } |
| 12691 | } |
| 12692 | } |
| 12693 | |
Daniel Vetter | 050f7ae | 2013-06-02 13:26:23 +0200 | [diff] [blame] | 12694 | static void |
Robin Schroer | eba905b | 2014-05-18 02:24:50 +0200 | [diff] [blame] | 12695 | connected_sink_compute_bpp(struct intel_connector *connector, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 12696 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 12697 | { |
Ville Syrjälä | 6a2a5c5 | 2016-09-28 16:51:42 +0300 | [diff] [blame] | 12698 | const struct drm_display_info *info = &connector->base.display_info; |
Daniel Vetter | 050f7ae | 2013-06-02 13:26:23 +0200 | [diff] [blame] | 12699 | int bpp = pipe_config->pipe_bpp; |
| 12700 | |
| 12701 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n", |
Ville Syrjälä | 6a2a5c5 | 2016-09-28 16:51:42 +0300 | [diff] [blame] | 12702 | connector->base.base.id, |
| 12703 | connector->base.name); |
Daniel Vetter | 050f7ae | 2013-06-02 13:26:23 +0200 | [diff] [blame] | 12704 | |
| 12705 | /* Don't use an invalid EDID bpc value */ |
Ville Syrjälä | 6a2a5c5 | 2016-09-28 16:51:42 +0300 | [diff] [blame] | 12706 | if (info->bpc != 0 && info->bpc * 3 < bpp) { |
Daniel Vetter | 050f7ae | 2013-06-02 13:26:23 +0200 | [diff] [blame] | 12707 | DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n", |
Ville Syrjälä | 6a2a5c5 | 2016-09-28 16:51:42 +0300 | [diff] [blame] | 12708 | bpp, info->bpc * 3); |
| 12709 | pipe_config->pipe_bpp = info->bpc * 3; |
Daniel Vetter | 050f7ae | 2013-06-02 13:26:23 +0200 | [diff] [blame] | 12710 | } |
| 12711 | |
Mario Kleiner | 196f954 | 2016-07-06 12:05:45 +0200 | [diff] [blame] | 12712 | /* Clamp bpp to 8 on screens without EDID 1.4 */ |
Ville Syrjälä | 6a2a5c5 | 2016-09-28 16:51:42 +0300 | [diff] [blame] | 12713 | if (info->bpc == 0 && bpp > 24) { |
Mario Kleiner | 196f954 | 2016-07-06 12:05:45 +0200 | [diff] [blame] | 12714 | DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n", |
| 12715 | bpp); |
| 12716 | pipe_config->pipe_bpp = 24; |
Daniel Vetter | 050f7ae | 2013-06-02 13:26:23 +0200 | [diff] [blame] | 12717 | } |
| 12718 | } |
| 12719 | |
| 12720 | static int |
| 12721 | compute_baseline_pipe_bpp(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 12722 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 050f7ae | 2013-06-02 13:26:23 +0200 | [diff] [blame] | 12723 | { |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 12724 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ander Conselvan de Oliveira | 1486017 | 2015-03-20 16:18:09 +0200 | [diff] [blame] | 12725 | struct drm_atomic_state *state; |
Ander Conselvan de Oliveira | da3ced298 | 2015-04-21 17:12:59 +0300 | [diff] [blame] | 12726 | struct drm_connector *connector; |
| 12727 | struct drm_connector_state *connector_state; |
Ander Conselvan de Oliveira | 1486017 | 2015-03-20 16:18:09 +0200 | [diff] [blame] | 12728 | int bpp, i; |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 12729 | |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 12730 | if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || |
| 12731 | IS_CHERRYVIEW(dev_priv))) |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 12732 | bpp = 10*3; |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 12733 | else if (INTEL_GEN(dev_priv) >= 5) |
Daniel Vetter | d328c9d | 2015-04-10 16:22:37 +0200 | [diff] [blame] | 12734 | bpp = 12*3; |
| 12735 | else |
| 12736 | bpp = 8*3; |
| 12737 | |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 12738 | |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 12739 | pipe_config->pipe_bpp = bpp; |
| 12740 | |
Ander Conselvan de Oliveira | 1486017 | 2015-03-20 16:18:09 +0200 | [diff] [blame] | 12741 | state = pipe_config->base.state; |
| 12742 | |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 12743 | /* Clamp display bpp to EDID value */ |
Ander Conselvan de Oliveira | da3ced298 | 2015-04-21 17:12:59 +0300 | [diff] [blame] | 12744 | for_each_connector_in_state(state, connector, connector_state, i) { |
| 12745 | if (connector_state->crtc != &crtc->base) |
Ander Conselvan de Oliveira | 1486017 | 2015-03-20 16:18:09 +0200 | [diff] [blame] | 12746 | continue; |
| 12747 | |
Ander Conselvan de Oliveira | da3ced298 | 2015-04-21 17:12:59 +0300 | [diff] [blame] | 12748 | connected_sink_compute_bpp(to_intel_connector(connector), |
| 12749 | pipe_config); |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 12750 | } |
| 12751 | |
| 12752 | return bpp; |
| 12753 | } |
| 12754 | |
Daniel Vetter | 644db71 | 2013-09-19 14:53:58 +0200 | [diff] [blame] | 12755 | static void intel_dump_crtc_timings(const struct drm_display_mode *mode) |
| 12756 | { |
| 12757 | DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, " |
| 12758 | "type: 0x%x flags: 0x%x\n", |
Damien Lespiau | 1342830 | 2013-09-25 16:45:36 +0100 | [diff] [blame] | 12759 | mode->crtc_clock, |
Daniel Vetter | 644db71 | 2013-09-19 14:53:58 +0200 | [diff] [blame] | 12760 | mode->crtc_hdisplay, mode->crtc_hsync_start, |
| 12761 | mode->crtc_hsync_end, mode->crtc_htotal, |
| 12762 | mode->crtc_vdisplay, mode->crtc_vsync_start, |
| 12763 | mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags); |
| 12764 | } |
| 12765 | |
Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 12766 | static void intel_dump_pipe_config(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 12767 | struct intel_crtc_state *pipe_config, |
Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 12768 | const char *context) |
| 12769 | { |
Chandra Konduru | 6a60cd8 | 2015-04-07 15:28:40 -0700 | [diff] [blame] | 12770 | struct drm_device *dev = crtc->base.dev; |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 12771 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chandra Konduru | 6a60cd8 | 2015-04-07 15:28:40 -0700 | [diff] [blame] | 12772 | struct drm_plane *plane; |
| 12773 | struct intel_plane *intel_plane; |
| 12774 | struct intel_plane_state *state; |
| 12775 | struct drm_framebuffer *fb; |
| 12776 | |
Ville Syrjälä | 78108b7 | 2016-05-27 20:59:19 +0300 | [diff] [blame] | 12777 | DRM_DEBUG_KMS("[CRTC:%d:%s]%s config %p for pipe %c\n", |
| 12778 | crtc->base.base.id, crtc->base.name, |
Chandra Konduru | 6a60cd8 | 2015-04-07 15:28:40 -0700 | [diff] [blame] | 12779 | context, pipe_config, pipe_name(crtc->pipe)); |
Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 12780 | |
Jani Nikula | da20563 | 2016-03-15 21:51:10 +0200 | [diff] [blame] | 12781 | DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder)); |
Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 12782 | DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n", |
| 12783 | pipe_config->pipe_bpp, pipe_config->dither); |
| 12784 | DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n", |
| 12785 | pipe_config->has_pch_encoder, |
| 12786 | pipe_config->fdi_lanes, |
| 12787 | pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n, |
| 12788 | pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n, |
| 12789 | pipe_config->fdi_m_n.tu); |
Ville Syrjälä | 90a6b7b | 2015-07-06 16:39:15 +0300 | [diff] [blame] | 12790 | DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n", |
Ville Syrjälä | 37a5650 | 2016-06-22 21:57:04 +0300 | [diff] [blame] | 12791 | intel_crtc_has_dp_encoder(pipe_config), |
Ville Syrjälä | 90a6b7b | 2015-07-06 16:39:15 +0300 | [diff] [blame] | 12792 | pipe_config->lane_count, |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 12793 | pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n, |
| 12794 | pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n, |
| 12795 | pipe_config->dp_m_n.tu); |
Vandana Kannan | b95af8b | 2014-08-05 07:51:23 -0700 | [diff] [blame] | 12796 | |
Ville Syrjälä | 90a6b7b | 2015-07-06 16:39:15 +0300 | [diff] [blame] | 12797 | DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n", |
Ville Syrjälä | 37a5650 | 2016-06-22 21:57:04 +0300 | [diff] [blame] | 12798 | intel_crtc_has_dp_encoder(pipe_config), |
Ville Syrjälä | 90a6b7b | 2015-07-06 16:39:15 +0300 | [diff] [blame] | 12799 | pipe_config->lane_count, |
Vandana Kannan | b95af8b | 2014-08-05 07:51:23 -0700 | [diff] [blame] | 12800 | pipe_config->dp_m2_n2.gmch_m, |
| 12801 | pipe_config->dp_m2_n2.gmch_n, |
| 12802 | pipe_config->dp_m2_n2.link_m, |
| 12803 | pipe_config->dp_m2_n2.link_n, |
| 12804 | pipe_config->dp_m2_n2.tu); |
| 12805 | |
Daniel Vetter | 55072d1 | 2014-11-20 16:10:28 +0100 | [diff] [blame] | 12806 | DRM_DEBUG_KMS("audio: %i, infoframes: %i\n", |
| 12807 | pipe_config->has_audio, |
| 12808 | pipe_config->has_infoframe); |
| 12809 | |
Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 12810 | DRM_DEBUG_KMS("requested mode:\n"); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 12811 | drm_mode_debug_printmodeline(&pipe_config->base.mode); |
Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 12812 | DRM_DEBUG_KMS("adjusted mode:\n"); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 12813 | drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode); |
| 12814 | intel_dump_crtc_timings(&pipe_config->base.adjusted_mode); |
Ville Syrjälä | d71b8d4 | 2013-09-06 23:29:08 +0300 | [diff] [blame] | 12815 | DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock); |
Ville Syrjälä | 37327ab | 2013-09-04 18:25:28 +0300 | [diff] [blame] | 12816 | DRM_DEBUG_KMS("pipe src size: %dx%d\n", |
| 12817 | pipe_config->pipe_src_w, pipe_config->pipe_src_h); |
Tvrtko Ursulin | 0ec463d | 2015-05-13 16:51:08 +0100 | [diff] [blame] | 12818 | DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n", |
| 12819 | crtc->num_scalers, |
| 12820 | pipe_config->scaler_state.scaler_users, |
| 12821 | pipe_config->scaler_state.scaler_id); |
Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 12822 | DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n", |
| 12823 | pipe_config->gmch_pfit.control, |
| 12824 | pipe_config->gmch_pfit.pgm_ratios, |
| 12825 | pipe_config->gmch_pfit.lvds_border_bits); |
Chris Wilson | fd4daa9 | 2013-08-27 17:04:17 +0100 | [diff] [blame] | 12826 | DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n", |
Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 12827 | pipe_config->pch_pfit.pos, |
Chris Wilson | fd4daa9 | 2013-08-27 17:04:17 +0100 | [diff] [blame] | 12828 | pipe_config->pch_pfit.size, |
| 12829 | pipe_config->pch_pfit.enabled ? "enabled" : "disabled"); |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 12830 | DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled); |
Ville Syrjälä | cf532bb | 2013-09-04 18:30:02 +0300 | [diff] [blame] | 12831 | DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide); |
Chandra Konduru | 6a60cd8 | 2015-04-07 15:28:40 -0700 | [diff] [blame] | 12832 | |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 12833 | if (IS_BROXTON(dev_priv)) { |
Ander Conselvan de Oliveira | c856052 | 2016-09-01 15:08:07 -0700 | [diff] [blame] | 12834 | DRM_DEBUG_KMS("dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x," |
Tvrtko Ursulin | 415ff0f | 2015-05-14 13:38:31 +0100 | [diff] [blame] | 12835 | "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, " |
Imre Deak | c845333 | 2015-06-18 17:25:55 +0300 | [diff] [blame] | 12836 | "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n", |
Tvrtko Ursulin | 415ff0f | 2015-05-14 13:38:31 +0100 | [diff] [blame] | 12837 | pipe_config->dpll_hw_state.ebb0, |
Imre Deak | 05712c1 | 2015-06-18 17:25:54 +0300 | [diff] [blame] | 12838 | pipe_config->dpll_hw_state.ebb4, |
Tvrtko Ursulin | 415ff0f | 2015-05-14 13:38:31 +0100 | [diff] [blame] | 12839 | pipe_config->dpll_hw_state.pll0, |
| 12840 | pipe_config->dpll_hw_state.pll1, |
| 12841 | pipe_config->dpll_hw_state.pll2, |
| 12842 | pipe_config->dpll_hw_state.pll3, |
| 12843 | pipe_config->dpll_hw_state.pll6, |
| 12844 | pipe_config->dpll_hw_state.pll8, |
Imre Deak | 05712c1 | 2015-06-18 17:25:54 +0300 | [diff] [blame] | 12845 | pipe_config->dpll_hw_state.pll9, |
Imre Deak | c845333 | 2015-06-18 17:25:55 +0300 | [diff] [blame] | 12846 | pipe_config->dpll_hw_state.pll10, |
Tvrtko Ursulin | 415ff0f | 2015-05-14 13:38:31 +0100 | [diff] [blame] | 12847 | pipe_config->dpll_hw_state.pcsdw12); |
Tvrtko Ursulin | 0853723 | 2016-10-13 11:03:02 +0100 | [diff] [blame] | 12848 | } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) { |
Ander Conselvan de Oliveira | c856052 | 2016-09-01 15:08:07 -0700 | [diff] [blame] | 12849 | DRM_DEBUG_KMS("dpll_hw_state: " |
Tvrtko Ursulin | 415ff0f | 2015-05-14 13:38:31 +0100 | [diff] [blame] | 12850 | "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n", |
Tvrtko Ursulin | 415ff0f | 2015-05-14 13:38:31 +0100 | [diff] [blame] | 12851 | pipe_config->dpll_hw_state.ctrl1, |
| 12852 | pipe_config->dpll_hw_state.cfgcr1, |
| 12853 | pipe_config->dpll_hw_state.cfgcr2); |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 12854 | } else if (HAS_DDI(dev_priv)) { |
Ander Conselvan de Oliveira | c856052 | 2016-09-01 15:08:07 -0700 | [diff] [blame] | 12855 | DRM_DEBUG_KMS("dpll_hw_state: wrpll: 0x%x spll: 0x%x\n", |
Maarten Lankhorst | 00490c2 | 2015-11-16 14:42:12 +0100 | [diff] [blame] | 12856 | pipe_config->dpll_hw_state.wrpll, |
| 12857 | pipe_config->dpll_hw_state.spll); |
Tvrtko Ursulin | 415ff0f | 2015-05-14 13:38:31 +0100 | [diff] [blame] | 12858 | } else { |
| 12859 | DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, " |
| 12860 | "fp0: 0x%x, fp1: 0x%x\n", |
| 12861 | pipe_config->dpll_hw_state.dpll, |
| 12862 | pipe_config->dpll_hw_state.dpll_md, |
| 12863 | pipe_config->dpll_hw_state.fp0, |
| 12864 | pipe_config->dpll_hw_state.fp1); |
| 12865 | } |
| 12866 | |
Chandra Konduru | 6a60cd8 | 2015-04-07 15:28:40 -0700 | [diff] [blame] | 12867 | DRM_DEBUG_KMS("planes on this crtc\n"); |
| 12868 | list_for_each_entry(plane, &dev->mode_config.plane_list, head) { |
Eric Engestrom | d382814 | 2016-08-15 16:29:55 +0100 | [diff] [blame] | 12869 | char *format_name; |
Chandra Konduru | 6a60cd8 | 2015-04-07 15:28:40 -0700 | [diff] [blame] | 12870 | intel_plane = to_intel_plane(plane); |
| 12871 | if (intel_plane->pipe != crtc->pipe) |
| 12872 | continue; |
| 12873 | |
| 12874 | state = to_intel_plane_state(plane->state); |
| 12875 | fb = state->base.fb; |
| 12876 | if (!fb) { |
Ville Syrjälä | 1d577e0 | 2016-05-27 20:59:25 +0300 | [diff] [blame] | 12877 | DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n", |
| 12878 | plane->base.id, plane->name, state->scaler_id); |
Chandra Konduru | 6a60cd8 | 2015-04-07 15:28:40 -0700 | [diff] [blame] | 12879 | continue; |
| 12880 | } |
| 12881 | |
Eric Engestrom | 90844f0 | 2016-08-15 01:02:38 +0100 | [diff] [blame] | 12882 | format_name = drm_get_format_name(fb->pixel_format); |
| 12883 | |
Ville Syrjälä | 1d577e0 | 2016-05-27 20:59:25 +0300 | [diff] [blame] | 12884 | DRM_DEBUG_KMS("[PLANE:%d:%s] enabled", |
| 12885 | plane->base.id, plane->name); |
| 12886 | DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = %s", |
Eric Engestrom | 90844f0 | 2016-08-15 01:02:38 +0100 | [diff] [blame] | 12887 | fb->base.id, fb->width, fb->height, format_name); |
Ville Syrjälä | 1d577e0 | 2016-05-27 20:59:25 +0300 | [diff] [blame] | 12888 | DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n", |
| 12889 | state->scaler_id, |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 12890 | state->base.src.x1 >> 16, |
| 12891 | state->base.src.y1 >> 16, |
| 12892 | drm_rect_width(&state->base.src) >> 16, |
| 12893 | drm_rect_height(&state->base.src) >> 16, |
| 12894 | state->base.dst.x1, state->base.dst.y1, |
| 12895 | drm_rect_width(&state->base.dst), |
| 12896 | drm_rect_height(&state->base.dst)); |
Eric Engestrom | 90844f0 | 2016-08-15 01:02:38 +0100 | [diff] [blame] | 12897 | |
| 12898 | kfree(format_name); |
Chandra Konduru | 6a60cd8 | 2015-04-07 15:28:40 -0700 | [diff] [blame] | 12899 | } |
Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 12900 | } |
| 12901 | |
Ander Conselvan de Oliveira | 5448a00 | 2015-04-02 14:47:59 +0300 | [diff] [blame] | 12902 | static bool check_digital_port_conflicts(struct drm_atomic_state *state) |
Ville Syrjälä | 00f0b37 | 2014-12-02 14:10:46 +0200 | [diff] [blame] | 12903 | { |
Ander Conselvan de Oliveira | 5448a00 | 2015-04-02 14:47:59 +0300 | [diff] [blame] | 12904 | struct drm_device *dev = state->dev; |
Ander Conselvan de Oliveira | da3ced298 | 2015-04-21 17:12:59 +0300 | [diff] [blame] | 12905 | struct drm_connector *connector; |
Ville Syrjälä | 00f0b37 | 2014-12-02 14:10:46 +0200 | [diff] [blame] | 12906 | unsigned int used_ports = 0; |
Ville Syrjälä | 477321e | 2016-07-28 17:50:40 +0300 | [diff] [blame] | 12907 | unsigned int used_mst_ports = 0; |
Ville Syrjälä | 00f0b37 | 2014-12-02 14:10:46 +0200 | [diff] [blame] | 12908 | |
| 12909 | /* |
| 12910 | * Walk the connector list instead of the encoder |
| 12911 | * list to detect the problem on ddi platforms |
| 12912 | * where there's just one encoder per digital port. |
| 12913 | */ |
Ville Syrjälä | 0bff485 | 2015-12-10 18:22:31 +0200 | [diff] [blame] | 12914 | drm_for_each_connector(connector, dev) { |
| 12915 | struct drm_connector_state *connector_state; |
| 12916 | struct intel_encoder *encoder; |
| 12917 | |
| 12918 | connector_state = drm_atomic_get_existing_connector_state(state, connector); |
| 12919 | if (!connector_state) |
| 12920 | connector_state = connector->state; |
| 12921 | |
Ander Conselvan de Oliveira | 5448a00 | 2015-04-02 14:47:59 +0300 | [diff] [blame] | 12922 | if (!connector_state->best_encoder) |
| 12923 | continue; |
| 12924 | |
| 12925 | encoder = to_intel_encoder(connector_state->best_encoder); |
| 12926 | |
| 12927 | WARN_ON(!connector_state->crtc); |
Ville Syrjälä | 00f0b37 | 2014-12-02 14:10:46 +0200 | [diff] [blame] | 12928 | |
| 12929 | switch (encoder->type) { |
| 12930 | unsigned int port_mask; |
| 12931 | case INTEL_OUTPUT_UNKNOWN: |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 12932 | if (WARN_ON(!HAS_DDI(to_i915(dev)))) |
Ville Syrjälä | 00f0b37 | 2014-12-02 14:10:46 +0200 | [diff] [blame] | 12933 | break; |
Ville Syrjälä | cca0502 | 2016-06-22 21:57:06 +0300 | [diff] [blame] | 12934 | case INTEL_OUTPUT_DP: |
Ville Syrjälä | 00f0b37 | 2014-12-02 14:10:46 +0200 | [diff] [blame] | 12935 | case INTEL_OUTPUT_HDMI: |
| 12936 | case INTEL_OUTPUT_EDP: |
| 12937 | port_mask = 1 << enc_to_dig_port(&encoder->base)->port; |
| 12938 | |
| 12939 | /* the same port mustn't appear more than once */ |
| 12940 | if (used_ports & port_mask) |
| 12941 | return false; |
| 12942 | |
| 12943 | used_ports |= port_mask; |
Ville Syrjälä | 477321e | 2016-07-28 17:50:40 +0300 | [diff] [blame] | 12944 | break; |
| 12945 | case INTEL_OUTPUT_DP_MST: |
| 12946 | used_mst_ports |= |
| 12947 | 1 << enc_to_mst(&encoder->base)->primary->port; |
| 12948 | break; |
Ville Syrjälä | 00f0b37 | 2014-12-02 14:10:46 +0200 | [diff] [blame] | 12949 | default: |
| 12950 | break; |
| 12951 | } |
| 12952 | } |
| 12953 | |
Ville Syrjälä | 477321e | 2016-07-28 17:50:40 +0300 | [diff] [blame] | 12954 | /* can't mix MST and SST/HDMI on the same port */ |
| 12955 | if (used_ports & used_mst_ports) |
| 12956 | return false; |
| 12957 | |
Ville Syrjälä | 00f0b37 | 2014-12-02 14:10:46 +0200 | [diff] [blame] | 12958 | return true; |
| 12959 | } |
| 12960 | |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 12961 | static void |
| 12962 | clear_intel_crtc_state(struct intel_crtc_state *crtc_state) |
| 12963 | { |
| 12964 | struct drm_crtc_state tmp_state; |
Chandra Konduru | 663a364 | 2015-04-07 15:28:41 -0700 | [diff] [blame] | 12965 | struct intel_crtc_scaler_state scaler_state; |
Ander Conselvan de Oliveira | 4978cc9 | 2015-04-21 17:13:21 +0300 | [diff] [blame] | 12966 | struct intel_dpll_hw_state dpll_hw_state; |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 12967 | struct intel_shared_dpll *shared_dpll; |
Maarten Lankhorst | c4e2d04 | 2015-08-05 12:36:59 +0200 | [diff] [blame] | 12968 | bool force_thru; |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 12969 | |
Ander Conselvan de Oliveira | 7546a38 | 2015-05-20 09:03:27 +0300 | [diff] [blame] | 12970 | /* FIXME: before the switch to atomic started, a new pipe_config was |
| 12971 | * kzalloc'd. Code that depends on any field being zero should be |
| 12972 | * fixed, so that the crtc_state can be safely duplicated. For now, |
| 12973 | * only fields that are know to not cause problems are preserved. */ |
| 12974 | |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 12975 | tmp_state = crtc_state->base; |
Chandra Konduru | 663a364 | 2015-04-07 15:28:41 -0700 | [diff] [blame] | 12976 | scaler_state = crtc_state->scaler_state; |
Ander Conselvan de Oliveira | 4978cc9 | 2015-04-21 17:13:21 +0300 | [diff] [blame] | 12977 | shared_dpll = crtc_state->shared_dpll; |
| 12978 | dpll_hw_state = crtc_state->dpll_hw_state; |
Maarten Lankhorst | c4e2d04 | 2015-08-05 12:36:59 +0200 | [diff] [blame] | 12979 | force_thru = crtc_state->pch_pfit.force_thru; |
Ander Conselvan de Oliveira | 4978cc9 | 2015-04-21 17:13:21 +0300 | [diff] [blame] | 12980 | |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 12981 | memset(crtc_state, 0, sizeof *crtc_state); |
Ander Conselvan de Oliveira | 4978cc9 | 2015-04-21 17:13:21 +0300 | [diff] [blame] | 12982 | |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 12983 | crtc_state->base = tmp_state; |
Chandra Konduru | 663a364 | 2015-04-07 15:28:41 -0700 | [diff] [blame] | 12984 | crtc_state->scaler_state = scaler_state; |
Ander Conselvan de Oliveira | 4978cc9 | 2015-04-21 17:13:21 +0300 | [diff] [blame] | 12985 | crtc_state->shared_dpll = shared_dpll; |
| 12986 | crtc_state->dpll_hw_state = dpll_hw_state; |
Maarten Lankhorst | c4e2d04 | 2015-08-05 12:36:59 +0200 | [diff] [blame] | 12987 | crtc_state->pch_pfit.force_thru = force_thru; |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 12988 | } |
| 12989 | |
Ander Conselvan de Oliveira | 548ee15 | 2015-04-21 17:13:02 +0300 | [diff] [blame] | 12990 | static int |
Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 12991 | intel_modeset_pipe_config(struct drm_crtc *crtc, |
Maarten Lankhorst | b359283 | 2015-06-15 12:33:38 +0200 | [diff] [blame] | 12992 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 12993 | { |
Maarten Lankhorst | b359283 | 2015-06-15 12:33:38 +0200 | [diff] [blame] | 12994 | struct drm_atomic_state *state = pipe_config->base.state; |
Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 12995 | struct intel_encoder *encoder; |
Ander Conselvan de Oliveira | da3ced298 | 2015-04-21 17:12:59 +0300 | [diff] [blame] | 12996 | struct drm_connector *connector; |
Ander Conselvan de Oliveira | 0b90187 | 2015-03-20 16:18:08 +0200 | [diff] [blame] | 12997 | struct drm_connector_state *connector_state; |
Daniel Vetter | d328c9d | 2015-04-10 16:22:37 +0200 | [diff] [blame] | 12998 | int base_bpp, ret = -EINVAL; |
Ander Conselvan de Oliveira | 0b90187 | 2015-03-20 16:18:08 +0200 | [diff] [blame] | 12999 | int i; |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 13000 | bool retry = true; |
Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 13001 | |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 13002 | clear_intel_crtc_state(pipe_config); |
Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 13003 | |
Daniel Vetter | e143a21 | 2013-07-04 12:01:15 +0200 | [diff] [blame] | 13004 | pipe_config->cpu_transcoder = |
| 13005 | (enum transcoder) to_intel_crtc(crtc)->pipe; |
Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 13006 | |
Imre Deak | 2960bc9 | 2013-07-30 13:36:32 +0300 | [diff] [blame] | 13007 | /* |
| 13008 | * Sanitize sync polarity flags based on requested ones. If neither |
| 13009 | * positive or negative polarity is requested, treat this as meaning |
| 13010 | * negative polarity. |
| 13011 | */ |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 13012 | if (!(pipe_config->base.adjusted_mode.flags & |
Imre Deak | 2960bc9 | 2013-07-30 13:36:32 +0300 | [diff] [blame] | 13013 | (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC))) |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 13014 | pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC; |
Imre Deak | 2960bc9 | 2013-07-30 13:36:32 +0300 | [diff] [blame] | 13015 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 13016 | if (!(pipe_config->base.adjusted_mode.flags & |
Imre Deak | 2960bc9 | 2013-07-30 13:36:32 +0300 | [diff] [blame] | 13017 | (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC))) |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 13018 | pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC; |
Imre Deak | 2960bc9 | 2013-07-30 13:36:32 +0300 | [diff] [blame] | 13019 | |
Daniel Vetter | d328c9d | 2015-04-10 16:22:37 +0200 | [diff] [blame] | 13020 | base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc), |
| 13021 | pipe_config); |
| 13022 | if (base_bpp < 0) |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 13023 | goto fail; |
| 13024 | |
Ville Syrjälä | e41a56b | 2013-10-01 22:52:14 +0300 | [diff] [blame] | 13025 | /* |
| 13026 | * Determine the real pipe dimensions. Note that stereo modes can |
| 13027 | * increase the actual pipe size due to the frame doubling and |
| 13028 | * insertion of additional space for blanks between the frame. This |
| 13029 | * is stored in the crtc timings. We use the requested mode to do this |
| 13030 | * computation to clearly distinguish it from the adjusted mode, which |
| 13031 | * can be changed by the connectors in the below retry loop. |
| 13032 | */ |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 13033 | drm_crtc_get_hv_timing(&pipe_config->base.mode, |
Gustavo Padovan | ecb7e16 | 2014-12-01 15:40:09 -0800 | [diff] [blame] | 13034 | &pipe_config->pipe_src_w, |
| 13035 | &pipe_config->pipe_src_h); |
Ville Syrjälä | e41a56b | 2013-10-01 22:52:14 +0300 | [diff] [blame] | 13036 | |
Ville Syrjälä | 253c84c | 2016-06-22 21:57:01 +0300 | [diff] [blame] | 13037 | for_each_connector_in_state(state, connector, connector_state, i) { |
| 13038 | if (connector_state->crtc != crtc) |
| 13039 | continue; |
| 13040 | |
| 13041 | encoder = to_intel_encoder(connector_state->best_encoder); |
| 13042 | |
Ville Syrjälä | e25148d | 2016-06-22 21:57:09 +0300 | [diff] [blame] | 13043 | if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) { |
| 13044 | DRM_DEBUG_KMS("rejecting invalid cloning configuration\n"); |
| 13045 | goto fail; |
| 13046 | } |
| 13047 | |
Ville Syrjälä | 253c84c | 2016-06-22 21:57:01 +0300 | [diff] [blame] | 13048 | /* |
| 13049 | * Determine output_types before calling the .compute_config() |
| 13050 | * hooks so that the hooks can use this information safely. |
| 13051 | */ |
| 13052 | pipe_config->output_types |= 1 << encoder->type; |
| 13053 | } |
| 13054 | |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 13055 | encoder_retry: |
Daniel Vetter | ef1b460 | 2013-06-01 17:17:04 +0200 | [diff] [blame] | 13056 | /* Ensure the port clock defaults are reset when retrying. */ |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 13057 | pipe_config->port_clock = 0; |
Daniel Vetter | ef1b460 | 2013-06-01 17:17:04 +0200 | [diff] [blame] | 13058 | pipe_config->pixel_multiplier = 1; |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 13059 | |
Daniel Vetter | 135c81b | 2013-07-21 21:37:09 +0200 | [diff] [blame] | 13060 | /* Fill in default crtc timings, allow encoders to overwrite them. */ |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 13061 | drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode, |
| 13062 | CRTC_STEREO_DOUBLE); |
Daniel Vetter | 135c81b | 2013-07-21 21:37:09 +0200 | [diff] [blame] | 13063 | |
Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 13064 | /* Pass our mode to the connectors and the CRTC to give them a chance to |
| 13065 | * adjust it according to limitations or connector properties, and also |
| 13066 | * a chance to reject the mode entirely. |
| 13067 | */ |
Ander Conselvan de Oliveira | da3ced298 | 2015-04-21 17:12:59 +0300 | [diff] [blame] | 13068 | for_each_connector_in_state(state, connector, connector_state, i) { |
Ander Conselvan de Oliveira | 0b90187 | 2015-03-20 16:18:08 +0200 | [diff] [blame] | 13069 | if (connector_state->crtc != crtc) |
| 13070 | continue; |
| 13071 | |
| 13072 | encoder = to_intel_encoder(connector_state->best_encoder); |
| 13073 | |
Maarten Lankhorst | 0a478c2 | 2016-08-09 17:04:05 +0200 | [diff] [blame] | 13074 | if (!(encoder->compute_config(encoder, pipe_config, connector_state))) { |
Daniel Vetter | efea6e8 | 2013-07-21 21:36:59 +0200 | [diff] [blame] | 13075 | DRM_DEBUG_KMS("Encoder config failure\n"); |
Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 13076 | goto fail; |
| 13077 | } |
| 13078 | } |
| 13079 | |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 13080 | /* Set default port clock if not overwritten by the encoder. Needs to be |
| 13081 | * done afterwards in case the encoder adjusts the mode. */ |
| 13082 | if (!pipe_config->port_clock) |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 13083 | pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 13084 | * pipe_config->pixel_multiplier; |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 13085 | |
Daniel Vetter | a43f6e0 | 2013-06-07 23:10:32 +0200 | [diff] [blame] | 13086 | ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config); |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 13087 | if (ret < 0) { |
Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 13088 | DRM_DEBUG_KMS("CRTC fixup failed\n"); |
| 13089 | goto fail; |
| 13090 | } |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 13091 | |
| 13092 | if (ret == RETRY) { |
| 13093 | if (WARN(!retry, "loop in pipe configuration computation\n")) { |
| 13094 | ret = -EINVAL; |
| 13095 | goto fail; |
| 13096 | } |
| 13097 | |
| 13098 | DRM_DEBUG_KMS("CRTC bw constrained, retrying\n"); |
| 13099 | retry = false; |
| 13100 | goto encoder_retry; |
| 13101 | } |
| 13102 | |
Daniel Vetter | e8fa427 | 2015-08-12 11:43:34 +0200 | [diff] [blame] | 13103 | /* Dithering seems to not pass-through bits correctly when it should, so |
| 13104 | * only enable it on 6bpc panels. */ |
| 13105 | pipe_config->dither = pipe_config->pipe_bpp == 6*3; |
Daniel Vetter | 62f0ace | 2015-08-26 18:57:26 +0200 | [diff] [blame] | 13106 | DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n", |
Daniel Vetter | d328c9d | 2015-04-10 16:22:37 +0200 | [diff] [blame] | 13107 | base_bpp, pipe_config->pipe_bpp, pipe_config->dither); |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 13108 | |
Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 13109 | fail: |
Ander Conselvan de Oliveira | 548ee15 | 2015-04-21 17:13:02 +0300 | [diff] [blame] | 13110 | return ret; |
Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 13111 | } |
| 13112 | |
Ander Conselvan de Oliveira | 0a9ab30 | 2015-04-21 17:13:04 +0300 | [diff] [blame] | 13113 | static void |
Maarten Lankhorst | 4740b0f | 2015-08-05 12:37:10 +0200 | [diff] [blame] | 13114 | intel_modeset_update_crtc_state(struct drm_atomic_state *state) |
Ander Conselvan de Oliveira | 0a9ab30 | 2015-04-21 17:13:04 +0300 | [diff] [blame] | 13115 | { |
Ander Conselvan de Oliveira | 0a9ab30 | 2015-04-21 17:13:04 +0300 | [diff] [blame] | 13116 | struct drm_crtc *crtc; |
| 13117 | struct drm_crtc_state *crtc_state; |
Maarten Lankhorst | 8a75d157c | 2015-07-13 16:30:14 +0200 | [diff] [blame] | 13118 | int i; |
Daniel Vetter | ea9d758 | 2012-07-10 10:42:52 +0200 | [diff] [blame] | 13119 | |
Ville Syrjälä | 7668851 | 2014-01-10 11:28:06 +0200 | [diff] [blame] | 13120 | /* Double check state. */ |
Maarten Lankhorst | 8a75d157c | 2015-07-13 16:30:14 +0200 | [diff] [blame] | 13121 | for_each_crtc_in_state(state, crtc, crtc_state, i) { |
Maarten Lankhorst | 3cb480b | 2015-06-01 12:49:49 +0200 | [diff] [blame] | 13122 | to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state); |
Maarten Lankhorst | fc467a22 | 2015-06-01 12:50:07 +0200 | [diff] [blame] | 13123 | |
| 13124 | /* Update hwmode for vblank functions */ |
| 13125 | if (crtc->state->active) |
| 13126 | crtc->hwmode = crtc->state->adjusted_mode; |
| 13127 | else |
| 13128 | crtc->hwmode.crtc_clock = 0; |
Maarten Lankhorst | 61067a5 | 2015-09-23 16:29:36 +0200 | [diff] [blame] | 13129 | |
| 13130 | /* |
| 13131 | * Update legacy state to satisfy fbc code. This can |
| 13132 | * be removed when fbc uses the atomic state. |
| 13133 | */ |
| 13134 | if (drm_atomic_get_existing_plane_state(state, crtc->primary)) { |
| 13135 | struct drm_plane_state *plane_state = crtc->primary->state; |
| 13136 | |
| 13137 | crtc->primary->fb = plane_state->fb; |
| 13138 | crtc->x = plane_state->src_x >> 16; |
| 13139 | crtc->y = plane_state->src_y >> 16; |
| 13140 | } |
Daniel Vetter | ea9d758 | 2012-07-10 10:42:52 +0200 | [diff] [blame] | 13141 | } |
Daniel Vetter | ea9d758 | 2012-07-10 10:42:52 +0200 | [diff] [blame] | 13142 | } |
| 13143 | |
Ville Syrjälä | 3bd2626 | 2013-09-06 23:29:02 +0300 | [diff] [blame] | 13144 | static bool intel_fuzzy_clock_check(int clock1, int clock2) |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 13145 | { |
Ville Syrjälä | 3bd2626 | 2013-09-06 23:29:02 +0300 | [diff] [blame] | 13146 | int diff; |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 13147 | |
| 13148 | if (clock1 == clock2) |
| 13149 | return true; |
| 13150 | |
| 13151 | if (!clock1 || !clock2) |
| 13152 | return false; |
| 13153 | |
| 13154 | diff = abs(clock1 - clock2); |
| 13155 | |
| 13156 | if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105) |
| 13157 | return true; |
| 13158 | |
| 13159 | return false; |
| 13160 | } |
| 13161 | |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 13162 | static bool |
| 13163 | intel_compare_m_n(unsigned int m, unsigned int n, |
| 13164 | unsigned int m2, unsigned int n2, |
| 13165 | bool exact) |
| 13166 | { |
| 13167 | if (m == m2 && n == n2) |
| 13168 | return true; |
| 13169 | |
| 13170 | if (exact || !m || !n || !m2 || !n2) |
| 13171 | return false; |
| 13172 | |
| 13173 | BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX); |
| 13174 | |
Maarten Lankhorst | 31d10b5 | 2016-01-06 13:54:43 +0100 | [diff] [blame] | 13175 | if (n > n2) { |
| 13176 | while (n > n2) { |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 13177 | m2 <<= 1; |
| 13178 | n2 <<= 1; |
| 13179 | } |
Maarten Lankhorst | 31d10b5 | 2016-01-06 13:54:43 +0100 | [diff] [blame] | 13180 | } else if (n < n2) { |
| 13181 | while (n < n2) { |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 13182 | m <<= 1; |
| 13183 | n <<= 1; |
| 13184 | } |
| 13185 | } |
| 13186 | |
Maarten Lankhorst | 31d10b5 | 2016-01-06 13:54:43 +0100 | [diff] [blame] | 13187 | if (n != n2) |
| 13188 | return false; |
| 13189 | |
| 13190 | return intel_fuzzy_clock_check(m, m2); |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 13191 | } |
| 13192 | |
| 13193 | static bool |
| 13194 | intel_compare_link_m_n(const struct intel_link_m_n *m_n, |
| 13195 | struct intel_link_m_n *m2_n2, |
| 13196 | bool adjust) |
| 13197 | { |
| 13198 | if (m_n->tu == m2_n2->tu && |
| 13199 | intel_compare_m_n(m_n->gmch_m, m_n->gmch_n, |
| 13200 | m2_n2->gmch_m, m2_n2->gmch_n, !adjust) && |
| 13201 | intel_compare_m_n(m_n->link_m, m_n->link_n, |
| 13202 | m2_n2->link_m, m2_n2->link_n, !adjust)) { |
| 13203 | if (adjust) |
| 13204 | *m2_n2 = *m_n; |
| 13205 | |
| 13206 | return true; |
| 13207 | } |
| 13208 | |
| 13209 | return false; |
| 13210 | } |
| 13211 | |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 13212 | static bool |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 13213 | intel_pipe_config_compare(struct drm_device *dev, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 13214 | struct intel_crtc_state *current_config, |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 13215 | struct intel_crtc_state *pipe_config, |
| 13216 | bool adjust) |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 13217 | { |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 13218 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 13219 | bool ret = true; |
| 13220 | |
| 13221 | #define INTEL_ERR_OR_DBG_KMS(fmt, ...) \ |
| 13222 | do { \ |
| 13223 | if (!adjust) \ |
| 13224 | DRM_ERROR(fmt, ##__VA_ARGS__); \ |
| 13225 | else \ |
| 13226 | DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \ |
| 13227 | } while (0) |
| 13228 | |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 13229 | #define PIPE_CONF_CHECK_X(name) \ |
| 13230 | if (current_config->name != pipe_config->name) { \ |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 13231 | INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \ |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 13232 | "(expected 0x%08x, found 0x%08x)\n", \ |
| 13233 | current_config->name, \ |
| 13234 | pipe_config->name); \ |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 13235 | ret = false; \ |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 13236 | } |
| 13237 | |
Daniel Vetter | 08a2403 | 2013-04-19 11:25:34 +0200 | [diff] [blame] | 13238 | #define PIPE_CONF_CHECK_I(name) \ |
| 13239 | if (current_config->name != pipe_config->name) { \ |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 13240 | INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \ |
Daniel Vetter | 08a2403 | 2013-04-19 11:25:34 +0200 | [diff] [blame] | 13241 | "(expected %i, found %i)\n", \ |
| 13242 | current_config->name, \ |
| 13243 | pipe_config->name); \ |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 13244 | ret = false; \ |
| 13245 | } |
| 13246 | |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 13247 | #define PIPE_CONF_CHECK_P(name) \ |
| 13248 | if (current_config->name != pipe_config->name) { \ |
| 13249 | INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \ |
| 13250 | "(expected %p, found %p)\n", \ |
| 13251 | current_config->name, \ |
| 13252 | pipe_config->name); \ |
| 13253 | ret = false; \ |
| 13254 | } |
| 13255 | |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 13256 | #define PIPE_CONF_CHECK_M_N(name) \ |
| 13257 | if (!intel_compare_link_m_n(¤t_config->name, \ |
| 13258 | &pipe_config->name,\ |
| 13259 | adjust)) { \ |
| 13260 | INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \ |
| 13261 | "(expected tu %i gmch %i/%i link %i/%i, " \ |
| 13262 | "found tu %i, gmch %i/%i link %i/%i)\n", \ |
| 13263 | current_config->name.tu, \ |
| 13264 | current_config->name.gmch_m, \ |
| 13265 | current_config->name.gmch_n, \ |
| 13266 | current_config->name.link_m, \ |
| 13267 | current_config->name.link_n, \ |
| 13268 | pipe_config->name.tu, \ |
| 13269 | pipe_config->name.gmch_m, \ |
| 13270 | pipe_config->name.gmch_n, \ |
| 13271 | pipe_config->name.link_m, \ |
| 13272 | pipe_config->name.link_n); \ |
| 13273 | ret = false; \ |
| 13274 | } |
| 13275 | |
Daniel Vetter | 55c561a | 2016-03-30 11:34:36 +0200 | [diff] [blame] | 13276 | /* This is required for BDW+ where there is only one set of registers for |
| 13277 | * switching between high and low RR. |
| 13278 | * This macro can be used whenever a comparison has to be made between one |
| 13279 | * hw state and multiple sw state variables. |
| 13280 | */ |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 13281 | #define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \ |
| 13282 | if (!intel_compare_link_m_n(¤t_config->name, \ |
| 13283 | &pipe_config->name, adjust) && \ |
| 13284 | !intel_compare_link_m_n(¤t_config->alt_name, \ |
| 13285 | &pipe_config->name, adjust)) { \ |
| 13286 | INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \ |
| 13287 | "(expected tu %i gmch %i/%i link %i/%i, " \ |
| 13288 | "or tu %i gmch %i/%i link %i/%i, " \ |
| 13289 | "found tu %i, gmch %i/%i link %i/%i)\n", \ |
| 13290 | current_config->name.tu, \ |
| 13291 | current_config->name.gmch_m, \ |
| 13292 | current_config->name.gmch_n, \ |
| 13293 | current_config->name.link_m, \ |
| 13294 | current_config->name.link_n, \ |
| 13295 | current_config->alt_name.tu, \ |
| 13296 | current_config->alt_name.gmch_m, \ |
| 13297 | current_config->alt_name.gmch_n, \ |
| 13298 | current_config->alt_name.link_m, \ |
| 13299 | current_config->alt_name.link_n, \ |
| 13300 | pipe_config->name.tu, \ |
| 13301 | pipe_config->name.gmch_m, \ |
| 13302 | pipe_config->name.gmch_n, \ |
| 13303 | pipe_config->name.link_m, \ |
| 13304 | pipe_config->name.link_n); \ |
| 13305 | ret = false; \ |
Daniel Vetter | 88adfff | 2013-03-28 10:42:01 +0100 | [diff] [blame] | 13306 | } |
| 13307 | |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 13308 | #define PIPE_CONF_CHECK_FLAGS(name, mask) \ |
| 13309 | if ((current_config->name ^ pipe_config->name) & (mask)) { \ |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 13310 | INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \ |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 13311 | "(expected %i, found %i)\n", \ |
| 13312 | current_config->name & (mask), \ |
| 13313 | pipe_config->name & (mask)); \ |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 13314 | ret = false; \ |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 13315 | } |
| 13316 | |
Ville Syrjälä | 5e55065 | 2013-09-06 23:29:07 +0300 | [diff] [blame] | 13317 | #define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \ |
| 13318 | if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \ |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 13319 | INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \ |
Ville Syrjälä | 5e55065 | 2013-09-06 23:29:07 +0300 | [diff] [blame] | 13320 | "(expected %i, found %i)\n", \ |
| 13321 | current_config->name, \ |
| 13322 | pipe_config->name); \ |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 13323 | ret = false; \ |
Ville Syrjälä | 5e55065 | 2013-09-06 23:29:07 +0300 | [diff] [blame] | 13324 | } |
| 13325 | |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 13326 | #define PIPE_CONF_QUIRK(quirk) \ |
| 13327 | ((current_config->quirks | pipe_config->quirks) & (quirk)) |
| 13328 | |
Daniel Vetter | eccb140 | 2013-05-22 00:50:22 +0200 | [diff] [blame] | 13329 | PIPE_CONF_CHECK_I(cpu_transcoder); |
| 13330 | |
Daniel Vetter | 08a2403 | 2013-04-19 11:25:34 +0200 | [diff] [blame] | 13331 | PIPE_CONF_CHECK_I(has_pch_encoder); |
| 13332 | PIPE_CONF_CHECK_I(fdi_lanes); |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 13333 | PIPE_CONF_CHECK_M_N(fdi_m_n); |
Daniel Vetter | 08a2403 | 2013-04-19 11:25:34 +0200 | [diff] [blame] | 13334 | |
Ville Syrjälä | 90a6b7b | 2015-07-06 16:39:15 +0300 | [diff] [blame] | 13335 | PIPE_CONF_CHECK_I(lane_count); |
Imre Deak | 95a7a2a | 2016-06-13 16:44:35 +0300 | [diff] [blame] | 13336 | PIPE_CONF_CHECK_X(lane_lat_optim_mask); |
Vandana Kannan | b95af8b | 2014-08-05 07:51:23 -0700 | [diff] [blame] | 13337 | |
| 13338 | if (INTEL_INFO(dev)->gen < 8) { |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 13339 | PIPE_CONF_CHECK_M_N(dp_m_n); |
Vandana Kannan | b95af8b | 2014-08-05 07:51:23 -0700 | [diff] [blame] | 13340 | |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 13341 | if (current_config->has_drrs) |
| 13342 | PIPE_CONF_CHECK_M_N(dp_m2_n2); |
| 13343 | } else |
| 13344 | PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2); |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 13345 | |
Ville Syrjälä | 253c84c | 2016-06-22 21:57:01 +0300 | [diff] [blame] | 13346 | PIPE_CONF_CHECK_X(output_types); |
Jani Nikula | a65347b | 2015-11-27 12:21:46 +0200 | [diff] [blame] | 13347 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 13348 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay); |
| 13349 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal); |
| 13350 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start); |
| 13351 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end); |
| 13352 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start); |
| 13353 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end); |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 13354 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 13355 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay); |
| 13356 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal); |
| 13357 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start); |
| 13358 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end); |
| 13359 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start); |
| 13360 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end); |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 13361 | |
Daniel Vetter | c93f54c | 2013-06-27 19:47:19 +0200 | [diff] [blame] | 13362 | PIPE_CONF_CHECK_I(pixel_multiplier); |
Daniel Vetter | 6897b4b5 | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 13363 | PIPE_CONF_CHECK_I(has_hdmi_sink); |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 13364 | if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) || |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 13365 | IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
Daniel Vetter | b5a9fa0 | 2014-04-24 23:54:49 +0200 | [diff] [blame] | 13366 | PIPE_CONF_CHECK_I(limited_color_range); |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 13367 | PIPE_CONF_CHECK_I(has_infoframe); |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 13368 | |
Daniel Vetter | 9ed109a | 2014-04-24 23:54:52 +0200 | [diff] [blame] | 13369 | PIPE_CONF_CHECK_I(has_audio); |
| 13370 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 13371 | PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags, |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 13372 | DRM_MODE_FLAG_INTERLACE); |
| 13373 | |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 13374 | if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) { |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 13375 | PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags, |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 13376 | DRM_MODE_FLAG_PHSYNC); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 13377 | PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags, |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 13378 | DRM_MODE_FLAG_NHSYNC); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 13379 | PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags, |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 13380 | DRM_MODE_FLAG_PVSYNC); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 13381 | PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags, |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 13382 | DRM_MODE_FLAG_NVSYNC); |
| 13383 | } |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 13384 | |
Ville Syrjälä | 333b8ca | 2015-09-03 21:50:16 +0300 | [diff] [blame] | 13385 | PIPE_CONF_CHECK_X(gmch_pfit.control); |
Daniel Vetter | e2ff2d4 | 2015-07-15 14:15:50 +0200 | [diff] [blame] | 13386 | /* pfit ratios are autocomputed by the hw on gen4+ */ |
| 13387 | if (INTEL_INFO(dev)->gen < 4) |
Ville Syrjälä | 7f7d8dd | 2016-03-15 16:40:07 +0200 | [diff] [blame] | 13388 | PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios); |
Ville Syrjälä | 333b8ca | 2015-09-03 21:50:16 +0300 | [diff] [blame] | 13389 | PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits); |
Daniel Vetter | 9953599 | 2014-04-13 12:00:33 +0200 | [diff] [blame] | 13390 | |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 13391 | if (!adjust) { |
| 13392 | PIPE_CONF_CHECK_I(pipe_src_w); |
| 13393 | PIPE_CONF_CHECK_I(pipe_src_h); |
| 13394 | |
| 13395 | PIPE_CONF_CHECK_I(pch_pfit.enabled); |
| 13396 | if (current_config->pch_pfit.enabled) { |
| 13397 | PIPE_CONF_CHECK_X(pch_pfit.pos); |
| 13398 | PIPE_CONF_CHECK_X(pch_pfit.size); |
| 13399 | } |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 13400 | |
Maarten Lankhorst | 7aefe2b | 2015-09-14 11:30:10 +0200 | [diff] [blame] | 13401 | PIPE_CONF_CHECK_I(scaler_state.scaler_id); |
| 13402 | } |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 13403 | |
Jesse Barnes | e59150d | 2014-01-07 13:30:45 -0800 | [diff] [blame] | 13404 | /* BDW+ don't expose a synchronous way to read the state */ |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 13405 | if (IS_HASWELL(dev_priv)) |
Jesse Barnes | e59150d | 2014-01-07 13:30:45 -0800 | [diff] [blame] | 13406 | PIPE_CONF_CHECK_I(ips_enabled); |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 13407 | |
Ville Syrjälä | 282740f | 2013-09-04 18:30:03 +0300 | [diff] [blame] | 13408 | PIPE_CONF_CHECK_I(double_wide); |
| 13409 | |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 13410 | PIPE_CONF_CHECK_P(shared_dpll); |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 13411 | PIPE_CONF_CHECK_X(dpll_hw_state.dpll); |
Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 13412 | PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md); |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 13413 | PIPE_CONF_CHECK_X(dpll_hw_state.fp0); |
| 13414 | PIPE_CONF_CHECK_X(dpll_hw_state.fp1); |
Daniel Vetter | d452c5b | 2014-07-04 11:27:39 -0300 | [diff] [blame] | 13415 | PIPE_CONF_CHECK_X(dpll_hw_state.wrpll); |
Maarten Lankhorst | 00490c2 | 2015-11-16 14:42:12 +0100 | [diff] [blame] | 13416 | PIPE_CONF_CHECK_X(dpll_hw_state.spll); |
Damien Lespiau | 3f4cd19 | 2014-11-13 14:55:21 +0000 | [diff] [blame] | 13417 | PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1); |
| 13418 | PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1); |
| 13419 | PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2); |
Daniel Vetter | c0d43d6 | 2013-06-07 23:11:08 +0200 | [diff] [blame] | 13420 | |
Ville Syrjälä | 47eacba | 2016-04-12 22:14:35 +0300 | [diff] [blame] | 13421 | PIPE_CONF_CHECK_X(dsi_pll.ctrl); |
| 13422 | PIPE_CONF_CHECK_X(dsi_pll.div); |
| 13423 | |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 13424 | if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) |
Ville Syrjälä | 42571ae | 2013-09-06 23:29:00 +0300 | [diff] [blame] | 13425 | PIPE_CONF_CHECK_I(pipe_bpp); |
| 13426 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 13427 | PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock); |
Jesse Barnes | a9a7e98 | 2014-01-20 14:18:04 -0800 | [diff] [blame] | 13428 | PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock); |
Ville Syrjälä | 5e55065 | 2013-09-06 23:29:07 +0300 | [diff] [blame] | 13429 | |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 13430 | #undef PIPE_CONF_CHECK_X |
Daniel Vetter | 08a2403 | 2013-04-19 11:25:34 +0200 | [diff] [blame] | 13431 | #undef PIPE_CONF_CHECK_I |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 13432 | #undef PIPE_CONF_CHECK_P |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 13433 | #undef PIPE_CONF_CHECK_FLAGS |
Ville Syrjälä | 5e55065 | 2013-09-06 23:29:07 +0300 | [diff] [blame] | 13434 | #undef PIPE_CONF_CHECK_CLOCK_FUZZY |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 13435 | #undef PIPE_CONF_QUIRK |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 13436 | #undef INTEL_ERR_OR_DBG_KMS |
Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 13437 | |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 13438 | return ret; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 13439 | } |
| 13440 | |
Ville Syrjälä | e3b247d | 2016-02-17 21:41:09 +0200 | [diff] [blame] | 13441 | static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv, |
| 13442 | const struct intel_crtc_state *pipe_config) |
| 13443 | { |
| 13444 | if (pipe_config->has_pch_encoder) { |
Ville Syrjälä | 21a727b | 2016-02-17 21:41:10 +0200 | [diff] [blame] | 13445 | int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config), |
Ville Syrjälä | e3b247d | 2016-02-17 21:41:09 +0200 | [diff] [blame] | 13446 | &pipe_config->fdi_m_n); |
| 13447 | int dotclock = pipe_config->base.adjusted_mode.crtc_clock; |
| 13448 | |
| 13449 | /* |
| 13450 | * FDI already provided one idea for the dotclock. |
| 13451 | * Yell if the encoder disagrees. |
| 13452 | */ |
| 13453 | WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock), |
| 13454 | "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n", |
| 13455 | fdi_dotclock, dotclock); |
| 13456 | } |
| 13457 | } |
| 13458 | |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 13459 | static void verify_wm_state(struct drm_crtc *crtc, |
| 13460 | struct drm_crtc_state *new_state) |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 13461 | { |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13462 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 13463 | struct drm_i915_private *dev_priv = to_i915(dev); |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 13464 | struct skl_ddb_allocation hw_ddb, *sw_ddb; |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame^] | 13465 | struct skl_pipe_wm hw_wm, *sw_wm; |
| 13466 | struct skl_plane_wm *hw_plane_wm, *sw_plane_wm; |
| 13467 | struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry; |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13468 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 13469 | const enum pipe pipe = intel_crtc->pipe; |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame^] | 13470 | int plane, level, max_level = ilk_wm_max_level(dev_priv); |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 13471 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13472 | if (INTEL_INFO(dev)->gen < 9 || !new_state->active) |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 13473 | return; |
| 13474 | |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame^] | 13475 | skl_pipe_wm_get_hw_state(crtc, &hw_wm); |
| 13476 | sw_wm = &intel_crtc->wm.active.skl; |
| 13477 | |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 13478 | skl_ddb_get_hw_state(dev_priv, &hw_ddb); |
| 13479 | sw_ddb = &dev_priv->wm.skl_hw.ddb; |
| 13480 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13481 | /* planes */ |
| 13482 | for_each_plane(dev_priv, pipe, plane) { |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame^] | 13483 | hw_plane_wm = &hw_wm.planes[plane]; |
| 13484 | sw_plane_wm = &sw_wm->planes[plane]; |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 13485 | |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame^] | 13486 | /* Watermarks */ |
| 13487 | for (level = 0; level <= max_level; level++) { |
| 13488 | if (skl_wm_level_equals(&hw_plane_wm->wm[level], |
| 13489 | &sw_plane_wm->wm[level])) |
| 13490 | continue; |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 13491 | |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame^] | 13492 | DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n", |
| 13493 | pipe_name(pipe), plane + 1, level, |
| 13494 | sw_plane_wm->wm[level].plane_en, |
| 13495 | sw_plane_wm->wm[level].plane_res_b, |
| 13496 | sw_plane_wm->wm[level].plane_res_l, |
| 13497 | hw_plane_wm->wm[level].plane_en, |
| 13498 | hw_plane_wm->wm[level].plane_res_b, |
| 13499 | hw_plane_wm->wm[level].plane_res_l); |
| 13500 | } |
| 13501 | |
| 13502 | if (!skl_wm_level_equals(&hw_plane_wm->trans_wm, |
| 13503 | &sw_plane_wm->trans_wm)) { |
| 13504 | DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n", |
| 13505 | pipe_name(pipe), plane + 1, |
| 13506 | sw_plane_wm->trans_wm.plane_en, |
| 13507 | sw_plane_wm->trans_wm.plane_res_b, |
| 13508 | sw_plane_wm->trans_wm.plane_res_l, |
| 13509 | hw_plane_wm->trans_wm.plane_en, |
| 13510 | hw_plane_wm->trans_wm.plane_res_b, |
| 13511 | hw_plane_wm->trans_wm.plane_res_l); |
| 13512 | } |
| 13513 | |
| 13514 | /* DDB */ |
| 13515 | hw_ddb_entry = &hw_ddb.plane[pipe][plane]; |
| 13516 | sw_ddb_entry = &sw_ddb->plane[pipe][plane]; |
| 13517 | |
| 13518 | if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) { |
| 13519 | DRM_ERROR("mismatch in DDB state pipe %c plane %d " |
| 13520 | "(expected (%u,%u), found (%u,%u))\n", |
| 13521 | pipe_name(pipe), plane + 1, |
| 13522 | sw_ddb_entry->start, sw_ddb_entry->end, |
| 13523 | hw_ddb_entry->start, hw_ddb_entry->end); |
| 13524 | } |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13525 | } |
| 13526 | |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 13527 | /* |
| 13528 | * cursor |
| 13529 | * If the cursor plane isn't active, we may not have updated it's ddb |
| 13530 | * allocation. In that case since the ddb allocation will be updated |
| 13531 | * once the plane becomes visible, we can skip this check |
| 13532 | */ |
| 13533 | if (intel_crtc->cursor_addr) { |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame^] | 13534 | hw_plane_wm = &hw_wm.planes[PLANE_CURSOR]; |
| 13535 | sw_plane_wm = &sw_wm->planes[PLANE_CURSOR]; |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13536 | |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame^] | 13537 | /* Watermarks */ |
| 13538 | for (level = 0; level <= max_level; level++) { |
| 13539 | if (skl_wm_level_equals(&hw_plane_wm->wm[level], |
| 13540 | &sw_plane_wm->wm[level])) |
| 13541 | continue; |
| 13542 | |
| 13543 | DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n", |
| 13544 | pipe_name(pipe), level, |
| 13545 | sw_plane_wm->wm[level].plane_en, |
| 13546 | sw_plane_wm->wm[level].plane_res_b, |
| 13547 | sw_plane_wm->wm[level].plane_res_l, |
| 13548 | hw_plane_wm->wm[level].plane_en, |
| 13549 | hw_plane_wm->wm[level].plane_res_b, |
| 13550 | hw_plane_wm->wm[level].plane_res_l); |
| 13551 | } |
| 13552 | |
| 13553 | if (!skl_wm_level_equals(&hw_plane_wm->trans_wm, |
| 13554 | &sw_plane_wm->trans_wm)) { |
| 13555 | DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n", |
| 13556 | pipe_name(pipe), |
| 13557 | sw_plane_wm->trans_wm.plane_en, |
| 13558 | sw_plane_wm->trans_wm.plane_res_b, |
| 13559 | sw_plane_wm->trans_wm.plane_res_l, |
| 13560 | hw_plane_wm->trans_wm.plane_en, |
| 13561 | hw_plane_wm->trans_wm.plane_res_b, |
| 13562 | hw_plane_wm->trans_wm.plane_res_l); |
| 13563 | } |
| 13564 | |
| 13565 | /* DDB */ |
| 13566 | hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR]; |
| 13567 | sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR]; |
| 13568 | |
| 13569 | if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) { |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 13570 | DRM_ERROR("mismatch in DDB state pipe %c cursor " |
| 13571 | "(expected (%u,%u), found (%u,%u))\n", |
| 13572 | pipe_name(pipe), |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame^] | 13573 | sw_ddb_entry->start, sw_ddb_entry->end, |
| 13574 | hw_ddb_entry->start, hw_ddb_entry->end); |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 13575 | } |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 13576 | } |
| 13577 | } |
| 13578 | |
Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 13579 | static void |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 13580 | verify_connector_state(struct drm_device *dev, struct drm_crtc *crtc) |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 13581 | { |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 13582 | struct drm_connector *connector; |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 13583 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13584 | drm_for_each_connector(connector, dev) { |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 13585 | struct drm_encoder *encoder = connector->encoder; |
| 13586 | struct drm_connector_state *state = connector->state; |
Maarten Lankhorst | ad3c558 | 2015-07-13 16:30:26 +0200 | [diff] [blame] | 13587 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13588 | if (state->crtc != crtc) |
| 13589 | continue; |
| 13590 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 13591 | intel_connector_verify_state(to_intel_connector(connector)); |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 13592 | |
Maarten Lankhorst | ad3c558 | 2015-07-13 16:30:26 +0200 | [diff] [blame] | 13593 | I915_STATE_WARN(state->best_encoder != encoder, |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 13594 | "connector's atomic encoder doesn't match legacy encoder\n"); |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 13595 | } |
Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 13596 | } |
| 13597 | |
| 13598 | static void |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 13599 | verify_encoder_state(struct drm_device *dev) |
Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 13600 | { |
| 13601 | struct intel_encoder *encoder; |
| 13602 | struct intel_connector *connector; |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 13603 | |
Damien Lespiau | b2784e1 | 2014-08-05 11:29:37 +0100 | [diff] [blame] | 13604 | for_each_intel_encoder(dev, encoder) { |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 13605 | bool enabled = false; |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 13606 | enum pipe pipe; |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 13607 | |
| 13608 | DRM_DEBUG_KMS("[ENCODER:%d:%s]\n", |
| 13609 | encoder->base.base.id, |
Jani Nikula | 8e329a03 | 2014-06-03 14:56:21 +0300 | [diff] [blame] | 13610 | encoder->base.name); |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 13611 | |
Ander Conselvan de Oliveira | 3a3371f | 2015-03-03 15:21:56 +0200 | [diff] [blame] | 13612 | for_each_intel_connector(dev, connector) { |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 13613 | if (connector->base.state->best_encoder != &encoder->base) |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 13614 | continue; |
| 13615 | enabled = true; |
Maarten Lankhorst | ad3c558 | 2015-07-13 16:30:26 +0200 | [diff] [blame] | 13616 | |
| 13617 | I915_STATE_WARN(connector->base.state->crtc != |
| 13618 | encoder->base.crtc, |
| 13619 | "connector's crtc doesn't match encoder crtc\n"); |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 13620 | } |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 13621 | |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 13622 | I915_STATE_WARN(!!encoder->base.crtc != enabled, |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 13623 | "encoder's enabled state mismatch " |
| 13624 | "(expected %i, found %i)\n", |
| 13625 | !!encoder->base.crtc, enabled); |
Maarten Lankhorst | 7c60d19 | 2015-08-05 12:37:04 +0200 | [diff] [blame] | 13626 | |
| 13627 | if (!encoder->base.crtc) { |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 13628 | bool active; |
| 13629 | |
| 13630 | active = encoder->get_hw_state(encoder, &pipe); |
Maarten Lankhorst | 7c60d19 | 2015-08-05 12:37:04 +0200 | [diff] [blame] | 13631 | I915_STATE_WARN(active, |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 13632 | "encoder detached but still enabled on pipe %c.\n", |
| 13633 | pipe_name(pipe)); |
Maarten Lankhorst | 7c60d19 | 2015-08-05 12:37:04 +0200 | [diff] [blame] | 13634 | } |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 13635 | } |
Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 13636 | } |
| 13637 | |
| 13638 | static void |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 13639 | verify_crtc_state(struct drm_crtc *crtc, |
| 13640 | struct drm_crtc_state *old_crtc_state, |
| 13641 | struct drm_crtc_state *new_crtc_state) |
Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 13642 | { |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13643 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 13644 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 13645 | struct intel_encoder *encoder; |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13646 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 13647 | struct intel_crtc_state *pipe_config, *sw_config; |
| 13648 | struct drm_atomic_state *old_state; |
| 13649 | bool active; |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 13650 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13651 | old_state = old_crtc_state->state; |
Daniel Vetter | ec2dc6a | 2016-05-09 16:34:09 +0200 | [diff] [blame] | 13652 | __drm_atomic_helper_crtc_destroy_state(old_crtc_state); |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13653 | pipe_config = to_intel_crtc_state(old_crtc_state); |
| 13654 | memset(pipe_config, 0, sizeof(*pipe_config)); |
| 13655 | pipe_config->base.crtc = crtc; |
| 13656 | pipe_config->base.state = old_state; |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 13657 | |
Ville Syrjälä | 78108b7 | 2016-05-27 20:59:19 +0300 | [diff] [blame] | 13658 | DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name); |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 13659 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13660 | active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config); |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 13661 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13662 | /* hw state is inconsistent with the pipe quirk */ |
| 13663 | if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) || |
| 13664 | (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)) |
| 13665 | active = new_crtc_state->active; |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 13666 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13667 | I915_STATE_WARN(new_crtc_state->active != active, |
| 13668 | "crtc active state doesn't match with hw state " |
| 13669 | "(expected %i, found %i)\n", new_crtc_state->active, active); |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 13670 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13671 | I915_STATE_WARN(intel_crtc->active != new_crtc_state->active, |
| 13672 | "transitional active state does not match atomic hw state " |
| 13673 | "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active); |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 13674 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13675 | for_each_encoder_on_crtc(dev, crtc, encoder) { |
| 13676 | enum pipe pipe; |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 13677 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13678 | active = encoder->get_hw_state(encoder, &pipe); |
| 13679 | I915_STATE_WARN(active != new_crtc_state->active, |
| 13680 | "[ENCODER:%i] active %i with crtc active %i\n", |
| 13681 | encoder->base.base.id, active, new_crtc_state->active); |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 13682 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13683 | I915_STATE_WARN(active && intel_crtc->pipe != pipe, |
| 13684 | "Encoder connected to wrong pipe %c\n", |
| 13685 | pipe_name(pipe)); |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 13686 | |
Ville Syrjälä | 253c84c | 2016-06-22 21:57:01 +0300 | [diff] [blame] | 13687 | if (active) { |
| 13688 | pipe_config->output_types |= 1 << encoder->type; |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13689 | encoder->get_config(encoder, pipe_config); |
Ville Syrjälä | 253c84c | 2016-06-22 21:57:01 +0300 | [diff] [blame] | 13690 | } |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13691 | } |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 13692 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13693 | if (!new_crtc_state->active) |
| 13694 | return; |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 13695 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13696 | intel_pipe_config_sanity_check(dev_priv, pipe_config); |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 13697 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13698 | sw_config = to_intel_crtc_state(crtc->state); |
| 13699 | if (!intel_pipe_config_compare(dev, sw_config, |
| 13700 | pipe_config, false)) { |
| 13701 | I915_STATE_WARN(1, "pipe state doesn't match!\n"); |
| 13702 | intel_dump_pipe_config(intel_crtc, pipe_config, |
| 13703 | "[hw state]"); |
| 13704 | intel_dump_pipe_config(intel_crtc, sw_config, |
| 13705 | "[sw state]"); |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 13706 | } |
| 13707 | } |
| 13708 | |
Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 13709 | static void |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 13710 | verify_single_dpll_state(struct drm_i915_private *dev_priv, |
| 13711 | struct intel_shared_dpll *pll, |
| 13712 | struct drm_crtc *crtc, |
| 13713 | struct drm_crtc_state *new_state) |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13714 | { |
| 13715 | struct intel_dpll_hw_state dpll_hw_state; |
| 13716 | unsigned crtc_mask; |
| 13717 | bool active; |
| 13718 | |
| 13719 | memset(&dpll_hw_state, 0, sizeof(dpll_hw_state)); |
| 13720 | |
| 13721 | DRM_DEBUG_KMS("%s\n", pll->name); |
| 13722 | |
| 13723 | active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state); |
| 13724 | |
| 13725 | if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) { |
| 13726 | I915_STATE_WARN(!pll->on && pll->active_mask, |
| 13727 | "pll in active use but not on in sw tracking\n"); |
| 13728 | I915_STATE_WARN(pll->on && !pll->active_mask, |
| 13729 | "pll is on but not used by any active crtc\n"); |
| 13730 | I915_STATE_WARN(pll->on != active, |
| 13731 | "pll on state mismatch (expected %i, found %i)\n", |
| 13732 | pll->on, active); |
| 13733 | } |
| 13734 | |
| 13735 | if (!crtc) { |
| 13736 | I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask, |
| 13737 | "more active pll users than references: %x vs %x\n", |
| 13738 | pll->active_mask, pll->config.crtc_mask); |
| 13739 | |
| 13740 | return; |
| 13741 | } |
| 13742 | |
| 13743 | crtc_mask = 1 << drm_crtc_index(crtc); |
| 13744 | |
| 13745 | if (new_state->active) |
| 13746 | I915_STATE_WARN(!(pll->active_mask & crtc_mask), |
| 13747 | "pll active mismatch (expected pipe %c in active mask 0x%02x)\n", |
| 13748 | pipe_name(drm_crtc_index(crtc)), pll->active_mask); |
| 13749 | else |
| 13750 | I915_STATE_WARN(pll->active_mask & crtc_mask, |
| 13751 | "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n", |
| 13752 | pipe_name(drm_crtc_index(crtc)), pll->active_mask); |
| 13753 | |
| 13754 | I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask), |
| 13755 | "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n", |
| 13756 | crtc_mask, pll->config.crtc_mask); |
| 13757 | |
| 13758 | I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, |
| 13759 | &dpll_hw_state, |
| 13760 | sizeof(dpll_hw_state)), |
| 13761 | "pll hw state mismatch\n"); |
| 13762 | } |
| 13763 | |
| 13764 | static void |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 13765 | verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc, |
| 13766 | struct drm_crtc_state *old_crtc_state, |
| 13767 | struct drm_crtc_state *new_crtc_state) |
Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 13768 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 13769 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13770 | struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state); |
| 13771 | struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state); |
| 13772 | |
| 13773 | if (new_state->shared_dpll) |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 13774 | verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state); |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13775 | |
| 13776 | if (old_state->shared_dpll && |
| 13777 | old_state->shared_dpll != new_state->shared_dpll) { |
| 13778 | unsigned crtc_mask = 1 << drm_crtc_index(crtc); |
| 13779 | struct intel_shared_dpll *pll = old_state->shared_dpll; |
| 13780 | |
| 13781 | I915_STATE_WARN(pll->active_mask & crtc_mask, |
| 13782 | "pll active mismatch (didn't expect pipe %c in active mask)\n", |
| 13783 | pipe_name(drm_crtc_index(crtc))); |
| 13784 | I915_STATE_WARN(pll->config.crtc_mask & crtc_mask, |
| 13785 | "pll enabled crtcs mismatch (found %x in enabled mask)\n", |
| 13786 | pipe_name(drm_crtc_index(crtc))); |
| 13787 | } |
| 13788 | } |
| 13789 | |
| 13790 | static void |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 13791 | intel_modeset_verify_crtc(struct drm_crtc *crtc, |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13792 | struct drm_crtc_state *old_state, |
| 13793 | struct drm_crtc_state *new_state) |
| 13794 | { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 13795 | if (!needs_modeset(new_state) && |
| 13796 | !to_intel_crtc_state(new_state)->update_pipe) |
| 13797 | return; |
| 13798 | |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 13799 | verify_wm_state(crtc, new_state); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 13800 | verify_connector_state(crtc->dev, crtc); |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 13801 | verify_crtc_state(crtc, old_state, new_state); |
| 13802 | verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state); |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13803 | } |
| 13804 | |
| 13805 | static void |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 13806 | verify_disabled_dpll_state(struct drm_device *dev) |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13807 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 13808 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 13809 | int i; |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 13810 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13811 | for (i = 0; i < dev_priv->num_shared_dpll; i++) |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 13812 | verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL); |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13813 | } |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 13814 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13815 | static void |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 13816 | intel_modeset_verify_disabled(struct drm_device *dev) |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 13817 | { |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 13818 | verify_encoder_state(dev); |
| 13819 | verify_connector_state(dev, NULL); |
| 13820 | verify_disabled_dpll_state(dev); |
Daniel Vetter | 25c5b26 | 2012-07-08 22:08:04 +0200 | [diff] [blame] | 13821 | } |
| 13822 | |
Ville Syrjälä | 80715b2 | 2014-05-15 20:23:23 +0300 | [diff] [blame] | 13823 | static void update_scanline_offset(struct intel_crtc *crtc) |
| 13824 | { |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 13825 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ville Syrjälä | 80715b2 | 2014-05-15 20:23:23 +0300 | [diff] [blame] | 13826 | |
| 13827 | /* |
| 13828 | * The scanline counter increments at the leading edge of hsync. |
| 13829 | * |
| 13830 | * On most platforms it starts counting from vtotal-1 on the |
| 13831 | * first active line. That means the scanline counter value is |
| 13832 | * always one less than what we would expect. Ie. just after |
| 13833 | * start of vblank, which also occurs at start of hsync (on the |
| 13834 | * last active line), the scanline counter will read vblank_start-1. |
| 13835 | * |
| 13836 | * On gen2 the scanline counter starts counting from 1 instead |
| 13837 | * of vtotal-1, so we have to subtract one (or rather add vtotal-1 |
| 13838 | * to keep the value positive), instead of adding one. |
| 13839 | * |
| 13840 | * On HSW+ the behaviour of the scanline counter depends on the output |
| 13841 | * type. For DP ports it behaves like most other platforms, but on HDMI |
| 13842 | * there's an extra 1 line difference. So we need to add two instead of |
| 13843 | * one to the value. |
| 13844 | */ |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 13845 | if (IS_GEN2(dev_priv)) { |
Ville Syrjälä | 124abe0 | 2015-09-08 13:40:45 +0300 | [diff] [blame] | 13846 | const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode; |
Ville Syrjälä | 80715b2 | 2014-05-15 20:23:23 +0300 | [diff] [blame] | 13847 | int vtotal; |
| 13848 | |
Ville Syrjälä | 124abe0 | 2015-09-08 13:40:45 +0300 | [diff] [blame] | 13849 | vtotal = adjusted_mode->crtc_vtotal; |
| 13850 | if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) |
Ville Syrjälä | 80715b2 | 2014-05-15 20:23:23 +0300 | [diff] [blame] | 13851 | vtotal /= 2; |
| 13852 | |
| 13853 | crtc->scanline_offset = vtotal - 1; |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 13854 | } else if (HAS_DDI(dev_priv) && |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 13855 | intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) { |
Ville Syrjälä | 80715b2 | 2014-05-15 20:23:23 +0300 | [diff] [blame] | 13856 | crtc->scanline_offset = 2; |
| 13857 | } else |
| 13858 | crtc->scanline_offset = 1; |
| 13859 | } |
| 13860 | |
Maarten Lankhorst | ad42137 | 2015-06-15 12:33:42 +0200 | [diff] [blame] | 13861 | static void intel_modeset_clear_plls(struct drm_atomic_state *state) |
Ander Conselvan de Oliveira | ed6739e | 2015-01-29 16:55:08 +0200 | [diff] [blame] | 13862 | { |
Ander Conselvan de Oliveira | 225da59 | 2015-04-02 14:47:57 +0300 | [diff] [blame] | 13863 | struct drm_device *dev = state->dev; |
Ander Conselvan de Oliveira | ed6739e | 2015-01-29 16:55:08 +0200 | [diff] [blame] | 13864 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | ad42137 | 2015-06-15 12:33:42 +0200 | [diff] [blame] | 13865 | struct intel_shared_dpll_config *shared_dpll = NULL; |
Ander Conselvan de Oliveira | 0a9ab30 | 2015-04-21 17:13:04 +0300 | [diff] [blame] | 13866 | struct drm_crtc *crtc; |
| 13867 | struct drm_crtc_state *crtc_state; |
Ander Conselvan de Oliveira | 0a9ab30 | 2015-04-21 17:13:04 +0300 | [diff] [blame] | 13868 | int i; |
Ander Conselvan de Oliveira | ed6739e | 2015-01-29 16:55:08 +0200 | [diff] [blame] | 13869 | |
| 13870 | if (!dev_priv->display.crtc_compute_clock) |
Maarten Lankhorst | ad42137 | 2015-06-15 12:33:42 +0200 | [diff] [blame] | 13871 | return; |
Ander Conselvan de Oliveira | ed6739e | 2015-01-29 16:55:08 +0200 | [diff] [blame] | 13872 | |
Ander Conselvan de Oliveira | 0a9ab30 | 2015-04-21 17:13:04 +0300 | [diff] [blame] | 13873 | for_each_crtc_in_state(state, crtc, crtc_state, i) { |
Maarten Lankhorst | fb1a38a | 2016-02-09 13:02:17 +0100 | [diff] [blame] | 13874 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 13875 | struct intel_shared_dpll *old_dpll = |
| 13876 | to_intel_crtc_state(crtc->state)->shared_dpll; |
Maarten Lankhorst | ad42137 | 2015-06-15 12:33:42 +0200 | [diff] [blame] | 13877 | |
Maarten Lankhorst | fb1a38a | 2016-02-09 13:02:17 +0100 | [diff] [blame] | 13878 | if (!needs_modeset(crtc_state)) |
Ander Conselvan de Oliveira | 225da59 | 2015-04-02 14:47:57 +0300 | [diff] [blame] | 13879 | continue; |
| 13880 | |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 13881 | to_intel_crtc_state(crtc_state)->shared_dpll = NULL; |
Maarten Lankhorst | fb1a38a | 2016-02-09 13:02:17 +0100 | [diff] [blame] | 13882 | |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 13883 | if (!old_dpll) |
Maarten Lankhorst | fb1a38a | 2016-02-09 13:02:17 +0100 | [diff] [blame] | 13884 | continue; |
Ander Conselvan de Oliveira | 0a9ab30 | 2015-04-21 17:13:04 +0300 | [diff] [blame] | 13885 | |
Maarten Lankhorst | ad42137 | 2015-06-15 12:33:42 +0200 | [diff] [blame] | 13886 | if (!shared_dpll) |
| 13887 | shared_dpll = intel_atomic_get_shared_dpll_state(state); |
| 13888 | |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 13889 | intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc); |
Ander Conselvan de Oliveira | ed6739e | 2015-01-29 16:55:08 +0200 | [diff] [blame] | 13890 | } |
Ander Conselvan de Oliveira | ed6739e | 2015-01-29 16:55:08 +0200 | [diff] [blame] | 13891 | } |
| 13892 | |
Maarten Lankhorst | 99d736a | 2015-06-01 12:50:09 +0200 | [diff] [blame] | 13893 | /* |
| 13894 | * This implements the workaround described in the "notes" section of the mode |
| 13895 | * set sequence documentation. When going from no pipes or single pipe to |
| 13896 | * multiple pipes, and planes are enabled after the pipe, we need to wait at |
| 13897 | * least 2 vblanks on the first pipe before enabling planes on the second pipe. |
| 13898 | */ |
| 13899 | static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state) |
| 13900 | { |
| 13901 | struct drm_crtc_state *crtc_state; |
| 13902 | struct intel_crtc *intel_crtc; |
| 13903 | struct drm_crtc *crtc; |
| 13904 | struct intel_crtc_state *first_crtc_state = NULL; |
| 13905 | struct intel_crtc_state *other_crtc_state = NULL; |
| 13906 | enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE; |
| 13907 | int i; |
| 13908 | |
| 13909 | /* look at all crtc's that are going to be enabled in during modeset */ |
| 13910 | for_each_crtc_in_state(state, crtc, crtc_state, i) { |
| 13911 | intel_crtc = to_intel_crtc(crtc); |
| 13912 | |
| 13913 | if (!crtc_state->active || !needs_modeset(crtc_state)) |
| 13914 | continue; |
| 13915 | |
| 13916 | if (first_crtc_state) { |
| 13917 | other_crtc_state = to_intel_crtc_state(crtc_state); |
| 13918 | break; |
| 13919 | } else { |
| 13920 | first_crtc_state = to_intel_crtc_state(crtc_state); |
| 13921 | first_pipe = intel_crtc->pipe; |
| 13922 | } |
| 13923 | } |
| 13924 | |
| 13925 | /* No workaround needed? */ |
| 13926 | if (!first_crtc_state) |
| 13927 | return 0; |
| 13928 | |
| 13929 | /* w/a possibly needed, check how many crtc's are already enabled. */ |
| 13930 | for_each_intel_crtc(state->dev, intel_crtc) { |
| 13931 | struct intel_crtc_state *pipe_config; |
| 13932 | |
| 13933 | pipe_config = intel_atomic_get_crtc_state(state, intel_crtc); |
| 13934 | if (IS_ERR(pipe_config)) |
| 13935 | return PTR_ERR(pipe_config); |
| 13936 | |
| 13937 | pipe_config->hsw_workaround_pipe = INVALID_PIPE; |
| 13938 | |
| 13939 | if (!pipe_config->base.active || |
| 13940 | needs_modeset(&pipe_config->base)) |
| 13941 | continue; |
| 13942 | |
| 13943 | /* 2 or more enabled crtcs means no need for w/a */ |
| 13944 | if (enabled_pipe != INVALID_PIPE) |
| 13945 | return 0; |
| 13946 | |
| 13947 | enabled_pipe = intel_crtc->pipe; |
| 13948 | } |
| 13949 | |
| 13950 | if (enabled_pipe != INVALID_PIPE) |
| 13951 | first_crtc_state->hsw_workaround_pipe = enabled_pipe; |
| 13952 | else if (other_crtc_state) |
| 13953 | other_crtc_state->hsw_workaround_pipe = first_pipe; |
| 13954 | |
| 13955 | return 0; |
| 13956 | } |
| 13957 | |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 13958 | static int intel_modeset_all_pipes(struct drm_atomic_state *state) |
| 13959 | { |
| 13960 | struct drm_crtc *crtc; |
| 13961 | struct drm_crtc_state *crtc_state; |
| 13962 | int ret = 0; |
| 13963 | |
| 13964 | /* add all active pipes to the state */ |
| 13965 | for_each_crtc(state->dev, crtc) { |
| 13966 | crtc_state = drm_atomic_get_crtc_state(state, crtc); |
| 13967 | if (IS_ERR(crtc_state)) |
| 13968 | return PTR_ERR(crtc_state); |
| 13969 | |
| 13970 | if (!crtc_state->active || needs_modeset(crtc_state)) |
| 13971 | continue; |
| 13972 | |
| 13973 | crtc_state->mode_changed = true; |
| 13974 | |
| 13975 | ret = drm_atomic_add_affected_connectors(state, crtc); |
| 13976 | if (ret) |
| 13977 | break; |
| 13978 | |
| 13979 | ret = drm_atomic_add_affected_planes(state, crtc); |
| 13980 | if (ret) |
| 13981 | break; |
| 13982 | } |
| 13983 | |
| 13984 | return ret; |
| 13985 | } |
| 13986 | |
Ander Conselvan de Oliveira | c347a67 | 2015-06-01 12:50:02 +0200 | [diff] [blame] | 13987 | static int intel_modeset_checks(struct drm_atomic_state *state) |
Ander Conselvan de Oliveira | 054518d | 2015-04-21 17:13:06 +0300 | [diff] [blame] | 13988 | { |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 13989 | struct intel_atomic_state *intel_state = to_intel_atomic_state(state); |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 13990 | struct drm_i915_private *dev_priv = to_i915(state->dev); |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 13991 | struct drm_crtc *crtc; |
| 13992 | struct drm_crtc_state *crtc_state; |
| 13993 | int ret = 0, i; |
Ander Conselvan de Oliveira | 054518d | 2015-04-21 17:13:06 +0300 | [diff] [blame] | 13994 | |
Maarten Lankhorst | b359283 | 2015-06-15 12:33:38 +0200 | [diff] [blame] | 13995 | if (!check_digital_port_conflicts(state)) { |
| 13996 | DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n"); |
| 13997 | return -EINVAL; |
| 13998 | } |
| 13999 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 14000 | intel_state->modeset = true; |
| 14001 | intel_state->active_crtcs = dev_priv->active_crtcs; |
| 14002 | |
| 14003 | for_each_crtc_in_state(state, crtc, crtc_state, i) { |
| 14004 | if (crtc_state->active) |
| 14005 | intel_state->active_crtcs |= 1 << i; |
| 14006 | else |
| 14007 | intel_state->active_crtcs &= ~(1 << i); |
Matt Roper | 8b4a7d0 | 2016-05-12 07:06:00 -0700 | [diff] [blame] | 14008 | |
| 14009 | if (crtc_state->active != crtc->state->active) |
| 14010 | intel_state->active_pipe_changes |= drm_crtc_mask(crtc); |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 14011 | } |
| 14012 | |
Ander Conselvan de Oliveira | 054518d | 2015-04-21 17:13:06 +0300 | [diff] [blame] | 14013 | /* |
| 14014 | * See if the config requires any additional preparation, e.g. |
| 14015 | * to adjust global state with pipes off. We need to do this |
| 14016 | * here so we can get the modeset_pipe updated config for the new |
| 14017 | * mode set on this crtc. For other crtcs we need to use the |
| 14018 | * adjusted_mode bits in the crtc directly. |
| 14019 | */ |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 14020 | if (dev_priv->display.modeset_calc_cdclk) { |
Clint Taylor | c89e39f | 2016-05-13 23:41:21 +0300 | [diff] [blame] | 14021 | if (!intel_state->cdclk_pll_vco) |
Ville Syrjälä | 63911d7 | 2016-05-13 23:41:32 +0300 | [diff] [blame] | 14022 | intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco; |
Ville Syrjälä | b204535 | 2016-05-13 23:41:27 +0300 | [diff] [blame] | 14023 | if (!intel_state->cdclk_pll_vco) |
| 14024 | intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq; |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 14025 | |
Clint Taylor | c89e39f | 2016-05-13 23:41:21 +0300 | [diff] [blame] | 14026 | ret = dev_priv->display.modeset_calc_cdclk(state); |
| 14027 | if (ret < 0) |
| 14028 | return ret; |
| 14029 | |
| 14030 | if (intel_state->dev_cdclk != dev_priv->cdclk_freq || |
Ville Syrjälä | 63911d7 | 2016-05-13 23:41:32 +0300 | [diff] [blame] | 14031 | intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco) |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 14032 | ret = intel_modeset_all_pipes(state); |
| 14033 | |
| 14034 | if (ret < 0) |
Ander Conselvan de Oliveira | 054518d | 2015-04-21 17:13:06 +0300 | [diff] [blame] | 14035 | return ret; |
Maarten Lankhorst | e8788cb | 2016-02-16 10:25:11 +0100 | [diff] [blame] | 14036 | |
| 14037 | DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n", |
| 14038 | intel_state->cdclk, intel_state->dev_cdclk); |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 14039 | } else |
Maarten Lankhorst | 1a617b7 | 2015-12-03 14:31:06 +0100 | [diff] [blame] | 14040 | to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq; |
Ander Conselvan de Oliveira | 054518d | 2015-04-21 17:13:06 +0300 | [diff] [blame] | 14041 | |
Maarten Lankhorst | ad42137 | 2015-06-15 12:33:42 +0200 | [diff] [blame] | 14042 | intel_modeset_clear_plls(state); |
Ander Conselvan de Oliveira | 054518d | 2015-04-21 17:13:06 +0300 | [diff] [blame] | 14043 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 14044 | if (IS_HASWELL(dev_priv)) |
Maarten Lankhorst | ad42137 | 2015-06-15 12:33:42 +0200 | [diff] [blame] | 14045 | return haswell_mode_set_planes_workaround(state); |
Maarten Lankhorst | 99d736a | 2015-06-01 12:50:09 +0200 | [diff] [blame] | 14046 | |
Maarten Lankhorst | ad42137 | 2015-06-15 12:33:42 +0200 | [diff] [blame] | 14047 | return 0; |
Ander Conselvan de Oliveira | 054518d | 2015-04-21 17:13:06 +0300 | [diff] [blame] | 14048 | } |
| 14049 | |
Matt Roper | aa36313 | 2015-09-24 15:53:18 -0700 | [diff] [blame] | 14050 | /* |
| 14051 | * Handle calculation of various watermark data at the end of the atomic check |
| 14052 | * phase. The code here should be run after the per-crtc and per-plane 'check' |
| 14053 | * handlers to ensure that all derived state has been updated. |
| 14054 | */ |
Matt Roper | 55994c2 | 2016-05-12 07:06:08 -0700 | [diff] [blame] | 14055 | static int calc_watermark_data(struct drm_atomic_state *state) |
Matt Roper | aa36313 | 2015-09-24 15:53:18 -0700 | [diff] [blame] | 14056 | { |
| 14057 | struct drm_device *dev = state->dev; |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 14058 | struct drm_i915_private *dev_priv = to_i915(dev); |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 14059 | |
| 14060 | /* Is there platform-specific watermark information to calculate? */ |
| 14061 | if (dev_priv->display.compute_global_watermarks) |
Matt Roper | 55994c2 | 2016-05-12 07:06:08 -0700 | [diff] [blame] | 14062 | return dev_priv->display.compute_global_watermarks(state); |
| 14063 | |
| 14064 | return 0; |
Matt Roper | aa36313 | 2015-09-24 15:53:18 -0700 | [diff] [blame] | 14065 | } |
| 14066 | |
Maarten Lankhorst | 74c090b | 2015-07-13 16:30:30 +0200 | [diff] [blame] | 14067 | /** |
| 14068 | * intel_atomic_check - validate state object |
| 14069 | * @dev: drm device |
| 14070 | * @state: state to validate |
| 14071 | */ |
| 14072 | static int intel_atomic_check(struct drm_device *dev, |
| 14073 | struct drm_atomic_state *state) |
Daniel Vetter | a6778b3 | 2012-07-02 09:56:42 +0200 | [diff] [blame] | 14074 | { |
Paulo Zanoni | dd8b3bd | 2016-01-19 11:35:49 -0200 | [diff] [blame] | 14075 | struct drm_i915_private *dev_priv = to_i915(dev); |
Matt Roper | aa36313 | 2015-09-24 15:53:18 -0700 | [diff] [blame] | 14076 | struct intel_atomic_state *intel_state = to_intel_atomic_state(state); |
Ander Conselvan de Oliveira | c347a67 | 2015-06-01 12:50:02 +0200 | [diff] [blame] | 14077 | struct drm_crtc *crtc; |
| 14078 | struct drm_crtc_state *crtc_state; |
| 14079 | int ret, i; |
Maarten Lankhorst | 61333b6 | 2015-06-15 12:33:50 +0200 | [diff] [blame] | 14080 | bool any_ms = false; |
Ander Conselvan de Oliveira | c347a67 | 2015-06-01 12:50:02 +0200 | [diff] [blame] | 14081 | |
Maarten Lankhorst | 74c090b | 2015-07-13 16:30:30 +0200 | [diff] [blame] | 14082 | ret = drm_atomic_helper_check_modeset(dev, state); |
Daniel Vetter | a6778b3 | 2012-07-02 09:56:42 +0200 | [diff] [blame] | 14083 | if (ret) |
| 14084 | return ret; |
| 14085 | |
Ander Conselvan de Oliveira | c347a67 | 2015-06-01 12:50:02 +0200 | [diff] [blame] | 14086 | for_each_crtc_in_state(state, crtc, crtc_state, i) { |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 14087 | struct intel_crtc_state *pipe_config = |
| 14088 | to_intel_crtc_state(crtc_state); |
Daniel Vetter | 1ed51de | 2015-07-15 14:15:51 +0200 | [diff] [blame] | 14089 | |
| 14090 | /* Catch I915_MODE_FLAG_INHERITED */ |
| 14091 | if (crtc_state->mode.private_flags != crtc->state->mode.private_flags) |
| 14092 | crtc_state->mode_changed = true; |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 14093 | |
Daniel Vetter | 2649548 | 2015-07-15 14:15:52 +0200 | [diff] [blame] | 14094 | if (!needs_modeset(crtc_state)) |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 14095 | continue; |
| 14096 | |
Daniel Vetter | af4a879 | 2016-05-09 09:31:25 +0200 | [diff] [blame] | 14097 | if (!crtc_state->enable) { |
| 14098 | any_ms = true; |
| 14099 | continue; |
| 14100 | } |
| 14101 | |
Daniel Vetter | 2649548 | 2015-07-15 14:15:52 +0200 | [diff] [blame] | 14102 | /* FIXME: For only active_changed we shouldn't need to do any |
| 14103 | * state recomputation at all. */ |
| 14104 | |
Daniel Vetter | 1ed51de | 2015-07-15 14:15:51 +0200 | [diff] [blame] | 14105 | ret = drm_atomic_add_affected_connectors(state, crtc); |
| 14106 | if (ret) |
| 14107 | return ret; |
Maarten Lankhorst | b359283 | 2015-06-15 12:33:38 +0200 | [diff] [blame] | 14108 | |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 14109 | ret = intel_modeset_pipe_config(crtc, pipe_config); |
Maarten Lankhorst | 25aa1c3 | 2016-05-03 10:30:38 +0200 | [diff] [blame] | 14110 | if (ret) { |
| 14111 | intel_dump_pipe_config(to_intel_crtc(crtc), |
| 14112 | pipe_config, "[failed]"); |
Ander Conselvan de Oliveira | c347a67 | 2015-06-01 12:50:02 +0200 | [diff] [blame] | 14113 | return ret; |
Maarten Lankhorst | 25aa1c3 | 2016-05-03 10:30:38 +0200 | [diff] [blame] | 14114 | } |
Ander Conselvan de Oliveira | c347a67 | 2015-06-01 12:50:02 +0200 | [diff] [blame] | 14115 | |
Jani Nikula | 7383123 | 2015-11-19 10:26:30 +0200 | [diff] [blame] | 14116 | if (i915.fastboot && |
Paulo Zanoni | dd8b3bd | 2016-01-19 11:35:49 -0200 | [diff] [blame] | 14117 | intel_pipe_config_compare(dev, |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 14118 | to_intel_crtc_state(crtc->state), |
Daniel Vetter | 1ed51de | 2015-07-15 14:15:51 +0200 | [diff] [blame] | 14119 | pipe_config, true)) { |
Daniel Vetter | 2649548 | 2015-07-15 14:15:52 +0200 | [diff] [blame] | 14120 | crtc_state->mode_changed = false; |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 14121 | to_intel_crtc_state(crtc_state)->update_pipe = true; |
Daniel Vetter | 2649548 | 2015-07-15 14:15:52 +0200 | [diff] [blame] | 14122 | } |
| 14123 | |
Daniel Vetter | af4a879 | 2016-05-09 09:31:25 +0200 | [diff] [blame] | 14124 | if (needs_modeset(crtc_state)) |
Daniel Vetter | 2649548 | 2015-07-15 14:15:52 +0200 | [diff] [blame] | 14125 | any_ms = true; |
Maarten Lankhorst | 61333b6 | 2015-06-15 12:33:50 +0200 | [diff] [blame] | 14126 | |
Daniel Vetter | af4a879 | 2016-05-09 09:31:25 +0200 | [diff] [blame] | 14127 | ret = drm_atomic_add_affected_planes(state, crtc); |
| 14128 | if (ret) |
| 14129 | return ret; |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 14130 | |
Daniel Vetter | 2649548 | 2015-07-15 14:15:52 +0200 | [diff] [blame] | 14131 | intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config, |
| 14132 | needs_modeset(crtc_state) ? |
| 14133 | "[modeset]" : "[fastset]"); |
Ander Conselvan de Oliveira | c347a67 | 2015-06-01 12:50:02 +0200 | [diff] [blame] | 14134 | } |
| 14135 | |
Maarten Lankhorst | 61333b6 | 2015-06-15 12:33:50 +0200 | [diff] [blame] | 14136 | if (any_ms) { |
| 14137 | ret = intel_modeset_checks(state); |
| 14138 | |
| 14139 | if (ret) |
| 14140 | return ret; |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 14141 | } else |
Paulo Zanoni | dd8b3bd | 2016-01-19 11:35:49 -0200 | [diff] [blame] | 14142 | intel_state->cdclk = dev_priv->cdclk_freq; |
Ander Conselvan de Oliveira | c347a67 | 2015-06-01 12:50:02 +0200 | [diff] [blame] | 14143 | |
Paulo Zanoni | dd8b3bd | 2016-01-19 11:35:49 -0200 | [diff] [blame] | 14144 | ret = drm_atomic_helper_check_planes(dev, state); |
Matt Roper | aa36313 | 2015-09-24 15:53:18 -0700 | [diff] [blame] | 14145 | if (ret) |
| 14146 | return ret; |
| 14147 | |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 14148 | intel_fbc_choose_crtc(dev_priv, state); |
Matt Roper | 55994c2 | 2016-05-12 07:06:08 -0700 | [diff] [blame] | 14149 | return calc_watermark_data(state); |
Daniel Vetter | a6778b3 | 2012-07-02 09:56:42 +0200 | [diff] [blame] | 14150 | } |
| 14151 | |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 14152 | static int intel_atomic_prepare_commit(struct drm_device *dev, |
| 14153 | struct drm_atomic_state *state, |
Maarten Lankhorst | 81072bf | 2016-04-26 16:11:45 +0200 | [diff] [blame] | 14154 | bool nonblock) |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 14155 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 14156 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | 7580d77 | 2015-08-18 13:40:06 +0200 | [diff] [blame] | 14157 | struct drm_plane_state *plane_state; |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 14158 | struct drm_crtc_state *crtc_state; |
Maarten Lankhorst | 7580d77 | 2015-08-18 13:40:06 +0200 | [diff] [blame] | 14159 | struct drm_plane *plane; |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 14160 | struct drm_crtc *crtc; |
| 14161 | int i, ret; |
| 14162 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14163 | for_each_crtc_in_state(state, crtc, crtc_state, i) { |
| 14164 | if (state->legacy_cursor_update) |
| 14165 | continue; |
| 14166 | |
| 14167 | ret = intel_crtc_wait_for_pending_flips(crtc); |
| 14168 | if (ret) |
| 14169 | return ret; |
| 14170 | |
| 14171 | if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2) |
| 14172 | flush_workqueue(dev_priv->wq); |
Maarten Lankhorst | d55dbd0 | 2016-05-17 15:08:04 +0200 | [diff] [blame] | 14173 | } |
| 14174 | |
Maarten Lankhorst | f935675 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 14175 | ret = mutex_lock_interruptible(&dev->struct_mutex); |
| 14176 | if (ret) |
| 14177 | return ret; |
| 14178 | |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 14179 | ret = drm_atomic_helper_prepare_planes(dev, state); |
Chris Wilson | f7e5838 | 2016-04-13 17:35:07 +0100 | [diff] [blame] | 14180 | mutex_unlock(&dev->struct_mutex); |
Maarten Lankhorst | 7580d77 | 2015-08-18 13:40:06 +0200 | [diff] [blame] | 14181 | |
Dave Airlie | 21daaee | 2016-05-05 09:56:30 +1000 | [diff] [blame] | 14182 | if (!ret && !nonblock) { |
Maarten Lankhorst | 7580d77 | 2015-08-18 13:40:06 +0200 | [diff] [blame] | 14183 | for_each_plane_in_state(state, plane, plane_state, i) { |
| 14184 | struct intel_plane_state *intel_plane_state = |
| 14185 | to_intel_plane_state(plane_state); |
| 14186 | |
| 14187 | if (!intel_plane_state->wait_req) |
| 14188 | continue; |
| 14189 | |
Chris Wilson | 776f323 | 2016-08-04 07:52:40 +0100 | [diff] [blame] | 14190 | ret = i915_wait_request(intel_plane_state->wait_req, |
Chris Wilson | ea746f3 | 2016-09-09 14:11:49 +0100 | [diff] [blame] | 14191 | I915_WAIT_INTERRUPTIBLE, |
| 14192 | NULL, NULL); |
Chris Wilson | f7e5838 | 2016-04-13 17:35:07 +0100 | [diff] [blame] | 14193 | if (ret) { |
Chris Wilson | f4457ae | 2016-04-13 17:35:08 +0100 | [diff] [blame] | 14194 | /* Any hang should be swallowed by the wait */ |
| 14195 | WARN_ON(ret == -EIO); |
Chris Wilson | f7e5838 | 2016-04-13 17:35:07 +0100 | [diff] [blame] | 14196 | mutex_lock(&dev->struct_mutex); |
| 14197 | drm_atomic_helper_cleanup_planes(dev, state); |
| 14198 | mutex_unlock(&dev->struct_mutex); |
Maarten Lankhorst | 7580d77 | 2015-08-18 13:40:06 +0200 | [diff] [blame] | 14199 | break; |
Chris Wilson | f7e5838 | 2016-04-13 17:35:07 +0100 | [diff] [blame] | 14200 | } |
Maarten Lankhorst | 7580d77 | 2015-08-18 13:40:06 +0200 | [diff] [blame] | 14201 | } |
Maarten Lankhorst | 7580d77 | 2015-08-18 13:40:06 +0200 | [diff] [blame] | 14202 | } |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 14203 | |
| 14204 | return ret; |
| 14205 | } |
| 14206 | |
Maarten Lankhorst | a299141 | 2016-05-17 15:07:48 +0200 | [diff] [blame] | 14207 | u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc) |
| 14208 | { |
| 14209 | struct drm_device *dev = crtc->base.dev; |
| 14210 | |
| 14211 | if (!dev->max_vblank_count) |
| 14212 | return drm_accurate_vblank_count(&crtc->base); |
| 14213 | |
| 14214 | return dev->driver->get_vblank_counter(dev, crtc->pipe); |
| 14215 | } |
| 14216 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14217 | static void intel_atomic_wait_for_vblanks(struct drm_device *dev, |
| 14218 | struct drm_i915_private *dev_priv, |
| 14219 | unsigned crtc_mask) |
Maarten Lankhorst | e886167 | 2016-02-24 11:24:26 +0100 | [diff] [blame] | 14220 | { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14221 | unsigned last_vblank_count[I915_MAX_PIPES]; |
| 14222 | enum pipe pipe; |
| 14223 | int ret; |
Maarten Lankhorst | e886167 | 2016-02-24 11:24:26 +0100 | [diff] [blame] | 14224 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14225 | if (!crtc_mask) |
| 14226 | return; |
Maarten Lankhorst | e886167 | 2016-02-24 11:24:26 +0100 | [diff] [blame] | 14227 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14228 | for_each_pipe(dev_priv, pipe) { |
| 14229 | struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; |
Maarten Lankhorst | e886167 | 2016-02-24 11:24:26 +0100 | [diff] [blame] | 14230 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14231 | if (!((1 << pipe) & crtc_mask)) |
Maarten Lankhorst | e886167 | 2016-02-24 11:24:26 +0100 | [diff] [blame] | 14232 | continue; |
| 14233 | |
Maarten Lankhorst | d55dbd0 | 2016-05-17 15:08:04 +0200 | [diff] [blame] | 14234 | ret = drm_crtc_vblank_get(crtc); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14235 | if (WARN_ON(ret != 0)) { |
| 14236 | crtc_mask &= ~(1 << pipe); |
| 14237 | continue; |
| 14238 | } |
Maarten Lankhorst | d55dbd0 | 2016-05-17 15:08:04 +0200 | [diff] [blame] | 14239 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14240 | last_vblank_count[pipe] = drm_crtc_vblank_count(crtc); |
| 14241 | } |
| 14242 | |
| 14243 | for_each_pipe(dev_priv, pipe) { |
| 14244 | struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; |
| 14245 | long lret; |
| 14246 | |
| 14247 | if (!((1 << pipe) & crtc_mask)) |
| 14248 | continue; |
| 14249 | |
| 14250 | lret = wait_event_timeout(dev->vblank[pipe].queue, |
| 14251 | last_vblank_count[pipe] != |
| 14252 | drm_crtc_vblank_count(crtc), |
| 14253 | msecs_to_jiffies(50)); |
| 14254 | |
| 14255 | WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe)); |
| 14256 | |
| 14257 | drm_crtc_vblank_put(crtc); |
Maarten Lankhorst | d55dbd0 | 2016-05-17 15:08:04 +0200 | [diff] [blame] | 14258 | } |
| 14259 | } |
| 14260 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14261 | static bool needs_vblank_wait(struct intel_crtc_state *crtc_state) |
Maarten Lankhorst | a6747b7 | 2016-05-17 15:08:01 +0200 | [diff] [blame] | 14262 | { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14263 | /* fb updated, need to unpin old fb */ |
| 14264 | if (crtc_state->fb_changed) |
| 14265 | return true; |
Maarten Lankhorst | a6747b7 | 2016-05-17 15:08:01 +0200 | [diff] [blame] | 14266 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14267 | /* wm changes, need vblank before final wm's */ |
| 14268 | if (crtc_state->update_wm_post) |
| 14269 | return true; |
Maarten Lankhorst | a6747b7 | 2016-05-17 15:08:01 +0200 | [diff] [blame] | 14270 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14271 | /* |
| 14272 | * cxsr is re-enabled after vblank. |
| 14273 | * This is already handled by crtc_state->update_wm_post, |
| 14274 | * but added for clarity. |
| 14275 | */ |
| 14276 | if (crtc_state->disable_cxsr) |
| 14277 | return true; |
Maarten Lankhorst | a6747b7 | 2016-05-17 15:08:01 +0200 | [diff] [blame] | 14278 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14279 | return false; |
Maarten Lankhorst | e886167 | 2016-02-24 11:24:26 +0100 | [diff] [blame] | 14280 | } |
| 14281 | |
Lyude | 896e5bb | 2016-08-24 07:48:09 +0200 | [diff] [blame] | 14282 | static void intel_update_crtc(struct drm_crtc *crtc, |
| 14283 | struct drm_atomic_state *state, |
| 14284 | struct drm_crtc_state *old_crtc_state, |
| 14285 | unsigned int *crtc_vblank_mask) |
| 14286 | { |
| 14287 | struct drm_device *dev = crtc->dev; |
| 14288 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 14289 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 14290 | struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state); |
| 14291 | bool modeset = needs_modeset(crtc->state); |
| 14292 | |
| 14293 | if (modeset) { |
| 14294 | update_scanline_offset(intel_crtc); |
| 14295 | dev_priv->display.crtc_enable(pipe_config, state); |
| 14296 | } else { |
| 14297 | intel_pre_plane_update(to_intel_crtc_state(old_crtc_state)); |
| 14298 | } |
| 14299 | |
| 14300 | if (drm_atomic_get_existing_plane_state(state, crtc->primary)) { |
| 14301 | intel_fbc_enable( |
| 14302 | intel_crtc, pipe_config, |
| 14303 | to_intel_plane_state(crtc->primary->state)); |
| 14304 | } |
| 14305 | |
| 14306 | drm_atomic_helper_commit_planes_on_crtc(old_crtc_state); |
| 14307 | |
| 14308 | if (needs_vblank_wait(pipe_config)) |
| 14309 | *crtc_vblank_mask |= drm_crtc_mask(crtc); |
| 14310 | } |
| 14311 | |
| 14312 | static void intel_update_crtcs(struct drm_atomic_state *state, |
| 14313 | unsigned int *crtc_vblank_mask) |
| 14314 | { |
| 14315 | struct drm_crtc *crtc; |
| 14316 | struct drm_crtc_state *old_crtc_state; |
| 14317 | int i; |
| 14318 | |
| 14319 | for_each_crtc_in_state(state, crtc, old_crtc_state, i) { |
| 14320 | if (!crtc->state->active) |
| 14321 | continue; |
| 14322 | |
| 14323 | intel_update_crtc(crtc, state, old_crtc_state, |
| 14324 | crtc_vblank_mask); |
| 14325 | } |
| 14326 | } |
| 14327 | |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 14328 | static void skl_update_crtcs(struct drm_atomic_state *state, |
| 14329 | unsigned int *crtc_vblank_mask) |
| 14330 | { |
| 14331 | struct drm_device *dev = state->dev; |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 14332 | struct intel_atomic_state *intel_state = to_intel_atomic_state(state); |
| 14333 | struct drm_crtc *crtc; |
Lyude | ce0ba28 | 2016-09-15 10:46:35 -0400 | [diff] [blame] | 14334 | struct intel_crtc *intel_crtc; |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 14335 | struct drm_crtc_state *old_crtc_state; |
Lyude | ce0ba28 | 2016-09-15 10:46:35 -0400 | [diff] [blame] | 14336 | struct intel_crtc_state *cstate; |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 14337 | unsigned int updated = 0; |
| 14338 | bool progress; |
| 14339 | enum pipe pipe; |
| 14340 | |
| 14341 | /* |
| 14342 | * Whenever the number of active pipes changes, we need to make sure we |
| 14343 | * update the pipes in the right order so that their ddb allocations |
| 14344 | * never overlap with eachother inbetween CRTC updates. Otherwise we'll |
| 14345 | * cause pipe underruns and other bad stuff. |
| 14346 | */ |
| 14347 | do { |
| 14348 | int i; |
| 14349 | progress = false; |
| 14350 | |
| 14351 | for_each_crtc_in_state(state, crtc, old_crtc_state, i) { |
| 14352 | bool vbl_wait = false; |
| 14353 | unsigned int cmask = drm_crtc_mask(crtc); |
Lyude | ce0ba28 | 2016-09-15 10:46:35 -0400 | [diff] [blame] | 14354 | |
| 14355 | intel_crtc = to_intel_crtc(crtc); |
| 14356 | cstate = to_intel_crtc_state(crtc->state); |
| 14357 | pipe = intel_crtc->pipe; |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 14358 | |
| 14359 | if (updated & cmask || !crtc->state->active) |
| 14360 | continue; |
Lyude | ce0ba28 | 2016-09-15 10:46:35 -0400 | [diff] [blame] | 14361 | if (skl_ddb_allocation_overlaps(state, intel_crtc)) |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 14362 | continue; |
| 14363 | |
| 14364 | updated |= cmask; |
| 14365 | |
| 14366 | /* |
| 14367 | * If this is an already active pipe, it's DDB changed, |
| 14368 | * and this isn't the last pipe that needs updating |
| 14369 | * then we need to wait for a vblank to pass for the |
| 14370 | * new ddb allocation to take effect. |
| 14371 | */ |
Lyude | ce0ba28 | 2016-09-15 10:46:35 -0400 | [diff] [blame] | 14372 | if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb, |
| 14373 | &intel_crtc->hw_ddb) && |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 14374 | !crtc->state->active_changed && |
| 14375 | intel_state->wm_results.dirty_pipes != updated) |
| 14376 | vbl_wait = true; |
| 14377 | |
| 14378 | intel_update_crtc(crtc, state, old_crtc_state, |
| 14379 | crtc_vblank_mask); |
| 14380 | |
| 14381 | if (vbl_wait) |
| 14382 | intel_wait_for_vblank(dev, pipe); |
| 14383 | |
| 14384 | progress = true; |
| 14385 | } |
| 14386 | } while (progress); |
| 14387 | } |
| 14388 | |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 14389 | static void intel_atomic_commit_tail(struct drm_atomic_state *state) |
Daniel Vetter | a6778b3 | 2012-07-02 09:56:42 +0200 | [diff] [blame] | 14390 | { |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 14391 | struct drm_device *dev = state->dev; |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 14392 | struct intel_atomic_state *intel_state = to_intel_atomic_state(state); |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 14393 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 29ceb0e | 2016-03-09 19:07:27 +0200 | [diff] [blame] | 14394 | struct drm_crtc_state *old_crtc_state; |
Maarten Lankhorst | 7580d77 | 2015-08-18 13:40:06 +0200 | [diff] [blame] | 14395 | struct drm_crtc *crtc; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14396 | struct intel_crtc_state *intel_cstate; |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 14397 | struct drm_plane *plane; |
| 14398 | struct drm_plane_state *plane_state; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14399 | bool hw_check = intel_state->modeset; |
| 14400 | unsigned long put_domains[I915_MAX_PIPES] = {}; |
| 14401 | unsigned crtc_vblank_mask = 0; |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 14402 | int i, ret; |
Daniel Vetter | a6778b3 | 2012-07-02 09:56:42 +0200 | [diff] [blame] | 14403 | |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 14404 | for_each_plane_in_state(state, plane, plane_state, i) { |
| 14405 | struct intel_plane_state *intel_plane_state = |
| 14406 | to_intel_plane_state(plane_state); |
Daniel Vetter | ea0000f | 2016-06-13 16:13:46 +0200 | [diff] [blame] | 14407 | |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 14408 | if (!intel_plane_state->wait_req) |
| 14409 | continue; |
| 14410 | |
Chris Wilson | 776f323 | 2016-08-04 07:52:40 +0100 | [diff] [blame] | 14411 | ret = i915_wait_request(intel_plane_state->wait_req, |
Chris Wilson | ea746f3 | 2016-09-09 14:11:49 +0100 | [diff] [blame] | 14412 | 0, NULL, NULL); |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 14413 | /* EIO should be eaten, and we can't get interrupted in the |
| 14414 | * worker, and blocking commits have waited already. */ |
| 14415 | WARN_ON(ret); |
Maarten Lankhorst | 7580d77 | 2015-08-18 13:40:06 +0200 | [diff] [blame] | 14416 | } |
Ander Conselvan de Oliveira | d4afb8c | 2015-04-21 17:13:22 +0300 | [diff] [blame] | 14417 | |
Daniel Vetter | ea0000f | 2016-06-13 16:13:46 +0200 | [diff] [blame] | 14418 | drm_atomic_helper_wait_for_dependencies(state); |
| 14419 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 14420 | if (intel_state->modeset) { |
| 14421 | memcpy(dev_priv->min_pixclk, intel_state->min_pixclk, |
| 14422 | sizeof(intel_state->min_pixclk)); |
| 14423 | dev_priv->active_crtcs = intel_state->active_crtcs; |
Maarten Lankhorst | 1a617b7 | 2015-12-03 14:31:06 +0100 | [diff] [blame] | 14424 | dev_priv->atomic_cdclk_freq = intel_state->cdclk; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14425 | |
| 14426 | intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET); |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 14427 | } |
| 14428 | |
Ville Syrjälä | 29ceb0e | 2016-03-09 19:07:27 +0200 | [diff] [blame] | 14429 | for_each_crtc_in_state(state, crtc, old_crtc_state, i) { |
Maarten Lankhorst | a539205 | 2015-06-15 12:33:52 +0200 | [diff] [blame] | 14430 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 14431 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14432 | if (needs_modeset(crtc->state) || |
| 14433 | to_intel_crtc_state(crtc->state)->update_pipe) { |
| 14434 | hw_check = true; |
| 14435 | |
| 14436 | put_domains[to_intel_crtc(crtc)->pipe] = |
| 14437 | modeset_get_crtc_power_domains(crtc, |
| 14438 | to_intel_crtc_state(crtc->state)); |
| 14439 | } |
| 14440 | |
Maarten Lankhorst | 61333b6 | 2015-06-15 12:33:50 +0200 | [diff] [blame] | 14441 | if (!needs_modeset(crtc->state)) |
| 14442 | continue; |
| 14443 | |
Ville Syrjälä | 29ceb0e | 2016-03-09 19:07:27 +0200 | [diff] [blame] | 14444 | intel_pre_plane_update(to_intel_crtc_state(old_crtc_state)); |
Daniel Vetter | 460da916 | 2013-03-27 00:44:51 +0100 | [diff] [blame] | 14445 | |
Ville Syrjälä | 29ceb0e | 2016-03-09 19:07:27 +0200 | [diff] [blame] | 14446 | if (old_crtc_state->active) { |
| 14447 | intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask); |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 14448 | dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state); |
Maarten Lankhorst | eddfcbc | 2015-06-15 12:33:53 +0200 | [diff] [blame] | 14449 | intel_crtc->active = false; |
Paulo Zanoni | 58f9c0b | 2016-01-19 11:35:51 -0200 | [diff] [blame] | 14450 | intel_fbc_disable(intel_crtc); |
Maarten Lankhorst | eddfcbc | 2015-06-15 12:33:53 +0200 | [diff] [blame] | 14451 | intel_disable_shared_dpll(intel_crtc); |
Ville Syrjälä | 9bbc8258a | 2015-11-20 22:09:20 +0200 | [diff] [blame] | 14452 | |
| 14453 | /* |
| 14454 | * Underruns don't always raise |
| 14455 | * interrupts, so check manually. |
| 14456 | */ |
| 14457 | intel_check_cpu_fifo_underruns(dev_priv); |
| 14458 | intel_check_pch_fifo_underruns(dev_priv); |
Maarten Lankhorst | b900111 | 2015-11-19 16:07:16 +0100 | [diff] [blame] | 14459 | |
| 14460 | if (!crtc->state->active) |
| 14461 | intel_update_watermarks(crtc); |
Maarten Lankhorst | a539205 | 2015-06-15 12:33:52 +0200 | [diff] [blame] | 14462 | } |
Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 14463 | } |
Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 14464 | |
Daniel Vetter | ea9d758 | 2012-07-10 10:42:52 +0200 | [diff] [blame] | 14465 | /* Only after disabling all output pipelines that will be changed can we |
| 14466 | * update the the output configuration. */ |
Maarten Lankhorst | 4740b0f | 2015-08-05 12:37:10 +0200 | [diff] [blame] | 14467 | intel_modeset_update_crtc_state(state); |
Daniel Vetter | ea9d758 | 2012-07-10 10:42:52 +0200 | [diff] [blame] | 14468 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 14469 | if (intel_state->modeset) { |
Maarten Lankhorst | 4740b0f | 2015-08-05 12:37:10 +0200 | [diff] [blame] | 14470 | drm_atomic_helper_update_legacy_modeset_state(state->dev, state); |
Maarten Lankhorst | 33c8df89 | 2016-02-10 13:49:37 +0100 | [diff] [blame] | 14471 | |
| 14472 | if (dev_priv->display.modeset_commit_cdclk && |
Clint Taylor | c89e39f | 2016-05-13 23:41:21 +0300 | [diff] [blame] | 14473 | (intel_state->dev_cdclk != dev_priv->cdclk_freq || |
Ville Syrjälä | 63911d7 | 2016-05-13 23:41:32 +0300 | [diff] [blame] | 14474 | intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco)) |
Maarten Lankhorst | 33c8df89 | 2016-02-10 13:49:37 +0100 | [diff] [blame] | 14475 | dev_priv->display.modeset_commit_cdclk(state); |
Maarten Lankhorst | f6d1973 | 2016-03-23 14:58:07 +0100 | [diff] [blame] | 14476 | |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 14477 | /* |
| 14478 | * SKL workaround: bspec recommends we disable the SAGV when we |
| 14479 | * have more then one pipe enabled |
| 14480 | */ |
Paulo Zanoni | 56feca9 | 2016-09-22 18:00:28 -0300 | [diff] [blame] | 14481 | if (!intel_can_enable_sagv(state)) |
Paulo Zanoni | 16dcdc4 | 2016-09-22 18:00:27 -0300 | [diff] [blame] | 14482 | intel_disable_sagv(dev_priv); |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 14483 | |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 14484 | intel_modeset_verify_disabled(dev); |
Maarten Lankhorst | 4740b0f | 2015-08-05 12:37:10 +0200 | [diff] [blame] | 14485 | } |
Daniel Vetter | 47fab73 | 2012-10-26 10:58:18 +0200 | [diff] [blame] | 14486 | |
Lyude | 896e5bb | 2016-08-24 07:48:09 +0200 | [diff] [blame] | 14487 | /* Complete the events for pipes that have now been disabled */ |
Ville Syrjälä | 29ceb0e | 2016-03-09 19:07:27 +0200 | [diff] [blame] | 14488 | for_each_crtc_in_state(state, crtc, old_crtc_state, i) { |
Maarten Lankhorst | f6ac4b2 | 2015-07-13 16:30:31 +0200 | [diff] [blame] | 14489 | bool modeset = needs_modeset(crtc->state); |
Maarten Lankhorst | a539205 | 2015-06-15 12:33:52 +0200 | [diff] [blame] | 14490 | |
Daniel Vetter | 1f7528c | 2016-06-13 16:13:45 +0200 | [diff] [blame] | 14491 | /* Complete events for now disable pipes here. */ |
| 14492 | if (modeset && !crtc->state->active && crtc->state->event) { |
| 14493 | spin_lock_irq(&dev->event_lock); |
| 14494 | drm_crtc_send_vblank_event(crtc, crtc->state->event); |
| 14495 | spin_unlock_irq(&dev->event_lock); |
| 14496 | |
| 14497 | crtc->state->event = NULL; |
| 14498 | } |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 14499 | } |
| 14500 | |
Lyude | 896e5bb | 2016-08-24 07:48:09 +0200 | [diff] [blame] | 14501 | /* Now enable the clocks, plane, pipe, and connectors that we set up. */ |
| 14502 | dev_priv->display.update_crtcs(state, &crtc_vblank_mask); |
| 14503 | |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 14504 | /* FIXME: We should call drm_atomic_helper_commit_hw_done() here |
| 14505 | * already, but still need the state for the delayed optimization. To |
| 14506 | * fix this: |
| 14507 | * - wrap the optimization/post_plane_update stuff into a per-crtc work. |
| 14508 | * - schedule that vblank worker _before_ calling hw_done |
| 14509 | * - at the start of commit_tail, cancel it _synchrously |
| 14510 | * - switch over to the vblank wait helper in the core after that since |
| 14511 | * we don't need out special handling any more. |
| 14512 | */ |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14513 | if (!state->legacy_cursor_update) |
| 14514 | intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask); |
| 14515 | |
| 14516 | /* |
| 14517 | * Now that the vblank has passed, we can go ahead and program the |
| 14518 | * optimal watermarks on platforms that need two-step watermark |
| 14519 | * programming. |
| 14520 | * |
| 14521 | * TODO: Move this (and other cleanup) to an async worker eventually. |
| 14522 | */ |
| 14523 | for_each_crtc_in_state(state, crtc, old_crtc_state, i) { |
| 14524 | intel_cstate = to_intel_crtc_state(crtc->state); |
| 14525 | |
| 14526 | if (dev_priv->display.optimize_watermarks) |
| 14527 | dev_priv->display.optimize_watermarks(intel_cstate); |
| 14528 | } |
| 14529 | |
| 14530 | for_each_crtc_in_state(state, crtc, old_crtc_state, i) { |
| 14531 | intel_post_plane_update(to_intel_crtc_state(old_crtc_state)); |
| 14532 | |
| 14533 | if (put_domains[i]) |
| 14534 | modeset_put_power_domains(dev_priv, put_domains[i]); |
| 14535 | |
| 14536 | intel_modeset_verify_crtc(crtc, old_crtc_state, crtc->state); |
| 14537 | } |
| 14538 | |
Paulo Zanoni | 56feca9 | 2016-09-22 18:00:28 -0300 | [diff] [blame] | 14539 | if (intel_state->modeset && intel_can_enable_sagv(state)) |
Paulo Zanoni | 16dcdc4 | 2016-09-22 18:00:27 -0300 | [diff] [blame] | 14540 | intel_enable_sagv(dev_priv); |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 14541 | |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 14542 | drm_atomic_helper_commit_hw_done(state); |
| 14543 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14544 | if (intel_state->modeset) |
| 14545 | intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET); |
| 14546 | |
| 14547 | mutex_lock(&dev->struct_mutex); |
| 14548 | drm_atomic_helper_cleanup_planes(dev, state); |
| 14549 | mutex_unlock(&dev->struct_mutex); |
| 14550 | |
Daniel Vetter | ea0000f | 2016-06-13 16:13:46 +0200 | [diff] [blame] | 14551 | drm_atomic_helper_commit_cleanup_done(state); |
| 14552 | |
Maarten Lankhorst | ee165b1 | 2015-08-05 12:37:00 +0200 | [diff] [blame] | 14553 | drm_atomic_state_free(state); |
Jesse Barnes | 7f27126e | 2014-11-05 14:26:06 -0800 | [diff] [blame] | 14554 | |
Mika Kuoppala | 7571494 | 2015-12-16 09:26:48 +0200 | [diff] [blame] | 14555 | /* As one of the primary mmio accessors, KMS has a high likelihood |
| 14556 | * of triggering bugs in unclaimed access. After we finish |
| 14557 | * modesetting, see if an error has been flagged, and if so |
| 14558 | * enable debugging for the next modeset - and hope we catch |
| 14559 | * the culprit. |
| 14560 | * |
| 14561 | * XXX note that we assume display power is on at this point. |
| 14562 | * This might hold true now but we need to add pm helper to check |
| 14563 | * unclaimed only when the hardware is on, as atomic commits |
| 14564 | * can happen also when the device is completely off. |
| 14565 | */ |
| 14566 | intel_uncore_arm_unclaimed_mmio_detection(dev_priv); |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 14567 | } |
| 14568 | |
| 14569 | static void intel_atomic_commit_work(struct work_struct *work) |
| 14570 | { |
| 14571 | struct drm_atomic_state *state = container_of(work, |
| 14572 | struct drm_atomic_state, |
| 14573 | commit_work); |
| 14574 | intel_atomic_commit_tail(state); |
| 14575 | } |
| 14576 | |
Daniel Vetter | 6c9c1b3 | 2016-06-13 16:13:48 +0200 | [diff] [blame] | 14577 | static void intel_atomic_track_fbs(struct drm_atomic_state *state) |
| 14578 | { |
| 14579 | struct drm_plane_state *old_plane_state; |
| 14580 | struct drm_plane *plane; |
Daniel Vetter | 6c9c1b3 | 2016-06-13 16:13:48 +0200 | [diff] [blame] | 14581 | int i; |
| 14582 | |
Chris Wilson | faf5bf0 | 2016-08-04 16:32:37 +0100 | [diff] [blame] | 14583 | for_each_plane_in_state(state, plane, old_plane_state, i) |
| 14584 | i915_gem_track_fb(intel_fb_obj(old_plane_state->fb), |
| 14585 | intel_fb_obj(plane->state->fb), |
| 14586 | to_intel_plane(plane)->frontbuffer_bit); |
Daniel Vetter | 6c9c1b3 | 2016-06-13 16:13:48 +0200 | [diff] [blame] | 14587 | } |
| 14588 | |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 14589 | /** |
| 14590 | * intel_atomic_commit - commit validated state object |
| 14591 | * @dev: DRM device |
| 14592 | * @state: the top-level driver state object |
| 14593 | * @nonblock: nonblocking commit |
| 14594 | * |
| 14595 | * This function commits a top-level state object that has been validated |
| 14596 | * with drm_atomic_helper_check(). |
| 14597 | * |
| 14598 | * FIXME: Atomic modeset support for i915 is not yet complete. At the moment |
| 14599 | * nonblocking commits are only safe for pure plane updates. Everything else |
| 14600 | * should work though. |
| 14601 | * |
| 14602 | * RETURNS |
| 14603 | * Zero for success or -errno. |
| 14604 | */ |
| 14605 | static int intel_atomic_commit(struct drm_device *dev, |
| 14606 | struct drm_atomic_state *state, |
| 14607 | bool nonblock) |
| 14608 | { |
| 14609 | struct intel_atomic_state *intel_state = to_intel_atomic_state(state); |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 14610 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 14611 | int ret = 0; |
| 14612 | |
| 14613 | if (intel_state->modeset && nonblock) { |
| 14614 | DRM_DEBUG_KMS("nonblocking commit for modeset not yet implemented.\n"); |
| 14615 | return -EINVAL; |
| 14616 | } |
| 14617 | |
| 14618 | ret = drm_atomic_helper_setup_commit(state, nonblock); |
| 14619 | if (ret) |
| 14620 | return ret; |
| 14621 | |
| 14622 | INIT_WORK(&state->commit_work, intel_atomic_commit_work); |
| 14623 | |
| 14624 | ret = intel_atomic_prepare_commit(dev, state, nonblock); |
| 14625 | if (ret) { |
| 14626 | DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret); |
| 14627 | return ret; |
| 14628 | } |
| 14629 | |
| 14630 | drm_atomic_helper_swap_state(state, true); |
| 14631 | dev_priv->wm.distrust_bios_wm = false; |
| 14632 | dev_priv->wm.skl_results = intel_state->wm_results; |
| 14633 | intel_shared_dpll_commit(state); |
Daniel Vetter | 6c9c1b3 | 2016-06-13 16:13:48 +0200 | [diff] [blame] | 14634 | intel_atomic_track_fbs(state); |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 14635 | |
| 14636 | if (nonblock) |
| 14637 | queue_work(system_unbound_wq, &state->commit_work); |
| 14638 | else |
| 14639 | intel_atomic_commit_tail(state); |
Mika Kuoppala | 7571494 | 2015-12-16 09:26:48 +0200 | [diff] [blame] | 14640 | |
Maarten Lankhorst | 74c090b | 2015-07-13 16:30:30 +0200 | [diff] [blame] | 14641 | return 0; |
Daniel Vetter | f30da18 | 2013-04-11 20:22:50 +0200 | [diff] [blame] | 14642 | } |
| 14643 | |
Chris Wilson | c0c36b94 | 2012-12-19 16:08:43 +0000 | [diff] [blame] | 14644 | void intel_crtc_restore_mode(struct drm_crtc *crtc) |
| 14645 | { |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 14646 | struct drm_device *dev = crtc->dev; |
| 14647 | struct drm_atomic_state *state; |
Maarten Lankhorst | e694eb0 | 2015-07-14 16:19:12 +0200 | [diff] [blame] | 14648 | struct drm_crtc_state *crtc_state; |
Ander Conselvan de Oliveira | 2bfb462 | 2015-04-21 17:13:20 +0300 | [diff] [blame] | 14649 | int ret; |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 14650 | |
| 14651 | state = drm_atomic_state_alloc(dev); |
| 14652 | if (!state) { |
Ville Syrjälä | 78108b7 | 2016-05-27 20:59:19 +0300 | [diff] [blame] | 14653 | DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory", |
| 14654 | crtc->base.id, crtc->name); |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 14655 | return; |
| 14656 | } |
| 14657 | |
Maarten Lankhorst | e694eb0 | 2015-07-14 16:19:12 +0200 | [diff] [blame] | 14658 | state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc); |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 14659 | |
Maarten Lankhorst | e694eb0 | 2015-07-14 16:19:12 +0200 | [diff] [blame] | 14660 | retry: |
| 14661 | crtc_state = drm_atomic_get_crtc_state(state, crtc); |
| 14662 | ret = PTR_ERR_OR_ZERO(crtc_state); |
| 14663 | if (!ret) { |
| 14664 | if (!crtc_state->active) |
| 14665 | goto out; |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 14666 | |
Maarten Lankhorst | e694eb0 | 2015-07-14 16:19:12 +0200 | [diff] [blame] | 14667 | crtc_state->mode_changed = true; |
Maarten Lankhorst | 74c090b | 2015-07-13 16:30:30 +0200 | [diff] [blame] | 14668 | ret = drm_atomic_commit(state); |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 14669 | } |
| 14670 | |
Maarten Lankhorst | e694eb0 | 2015-07-14 16:19:12 +0200 | [diff] [blame] | 14671 | if (ret == -EDEADLK) { |
| 14672 | drm_atomic_state_clear(state); |
| 14673 | drm_modeset_backoff(state->acquire_ctx); |
| 14674 | goto retry; |
Ander Conselvan de Oliveira | 4be0731 | 2015-04-21 17:13:01 +0300 | [diff] [blame] | 14675 | } |
| 14676 | |
Ander Conselvan de Oliveira | 2bfb462 | 2015-04-21 17:13:20 +0300 | [diff] [blame] | 14677 | if (ret) |
Maarten Lankhorst | e694eb0 | 2015-07-14 16:19:12 +0200 | [diff] [blame] | 14678 | out: |
Ander Conselvan de Oliveira | 2bfb462 | 2015-04-21 17:13:20 +0300 | [diff] [blame] | 14679 | drm_atomic_state_free(state); |
Chris Wilson | c0c36b94 | 2012-12-19 16:08:43 +0000 | [diff] [blame] | 14680 | } |
| 14681 | |
Bob Paauwe | a878487 | 2016-07-15 14:59:02 +0100 | [diff] [blame] | 14682 | /* |
| 14683 | * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling |
| 14684 | * drm_atomic_helper_legacy_gamma_set() directly. |
| 14685 | */ |
| 14686 | static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc, |
| 14687 | u16 *red, u16 *green, u16 *blue, |
| 14688 | uint32_t size) |
| 14689 | { |
| 14690 | struct drm_device *dev = crtc->dev; |
| 14691 | struct drm_mode_config *config = &dev->mode_config; |
| 14692 | struct drm_crtc_state *state; |
| 14693 | int ret; |
| 14694 | |
| 14695 | ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size); |
| 14696 | if (ret) |
| 14697 | return ret; |
| 14698 | |
| 14699 | /* |
| 14700 | * Make sure we update the legacy properties so this works when |
| 14701 | * atomic is not enabled. |
| 14702 | */ |
| 14703 | |
| 14704 | state = crtc->state; |
| 14705 | |
| 14706 | drm_object_property_set_value(&crtc->base, |
| 14707 | config->degamma_lut_property, |
| 14708 | (state->degamma_lut) ? |
| 14709 | state->degamma_lut->base.id : 0); |
| 14710 | |
| 14711 | drm_object_property_set_value(&crtc->base, |
| 14712 | config->ctm_property, |
| 14713 | (state->ctm) ? |
| 14714 | state->ctm->base.id : 0); |
| 14715 | |
| 14716 | drm_object_property_set_value(&crtc->base, |
| 14717 | config->gamma_lut_property, |
| 14718 | (state->gamma_lut) ? |
| 14719 | state->gamma_lut->base.id : 0); |
| 14720 | |
| 14721 | return 0; |
| 14722 | } |
| 14723 | |
Chris Wilson | f6e5b16 | 2011-04-12 18:06:51 +0100 | [diff] [blame] | 14724 | static const struct drm_crtc_funcs intel_crtc_funcs = { |
Bob Paauwe | a878487 | 2016-07-15 14:59:02 +0100 | [diff] [blame] | 14725 | .gamma_set = intel_atomic_legacy_gamma_set, |
Maarten Lankhorst | 74c090b | 2015-07-13 16:30:30 +0200 | [diff] [blame] | 14726 | .set_config = drm_atomic_helper_set_config, |
Lionel Landwerlin | 82cf435 | 2016-03-16 10:57:16 +0000 | [diff] [blame] | 14727 | .set_property = drm_atomic_helper_crtc_set_property, |
Chris Wilson | f6e5b16 | 2011-04-12 18:06:51 +0100 | [diff] [blame] | 14728 | .destroy = intel_crtc_destroy, |
Chris Wilson | 527b6ab | 2016-06-24 13:44:03 +0100 | [diff] [blame] | 14729 | .page_flip = intel_crtc_page_flip, |
Matt Roper | 1356837 | 2015-01-21 16:35:47 -0800 | [diff] [blame] | 14730 | .atomic_duplicate_state = intel_crtc_duplicate_state, |
| 14731 | .atomic_destroy_state = intel_crtc_destroy_state, |
Chris Wilson | f6e5b16 | 2011-04-12 18:06:51 +0100 | [diff] [blame] | 14732 | }; |
| 14733 | |
Matt Roper | 6beb8c23 | 2014-12-01 15:40:14 -0800 | [diff] [blame] | 14734 | /** |
| 14735 | * intel_prepare_plane_fb - Prepare fb for usage on plane |
| 14736 | * @plane: drm plane to prepare for |
| 14737 | * @fb: framebuffer to prepare for presentation |
| 14738 | * |
| 14739 | * Prepares a framebuffer for usage on a display plane. Generally this |
| 14740 | * involves pinning the underlying object and updating the frontbuffer tracking |
| 14741 | * bits. Some older platforms need special physical address handling for |
| 14742 | * cursor planes. |
| 14743 | * |
Maarten Lankhorst | f935675 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 14744 | * Must be called with struct_mutex held. |
| 14745 | * |
Matt Roper | 6beb8c23 | 2014-12-01 15:40:14 -0800 | [diff] [blame] | 14746 | * Returns 0 on success, negative error code on failure. |
| 14747 | */ |
| 14748 | int |
| 14749 | intel_prepare_plane_fb(struct drm_plane *plane, |
Chris Wilson | 1832040 | 2016-08-18 19:00:16 +0100 | [diff] [blame] | 14750 | struct drm_plane_state *new_state) |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 14751 | { |
| 14752 | struct drm_device *dev = plane->dev; |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 14753 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | 844f911 | 2015-09-02 10:42:40 +0200 | [diff] [blame] | 14754 | struct drm_framebuffer *fb = new_state->fb; |
Matt Roper | 6beb8c23 | 2014-12-01 15:40:14 -0800 | [diff] [blame] | 14755 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); |
Maarten Lankhorst | 1ee4939 | 2015-09-23 13:27:08 +0200 | [diff] [blame] | 14756 | struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb); |
Chris Wilson | c37efb9 | 2016-06-17 08:28:47 +0100 | [diff] [blame] | 14757 | struct reservation_object *resv; |
Matt Roper | 6beb8c23 | 2014-12-01 15:40:14 -0800 | [diff] [blame] | 14758 | int ret = 0; |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 14759 | |
Maarten Lankhorst | 1ee4939 | 2015-09-23 13:27:08 +0200 | [diff] [blame] | 14760 | if (!obj && !old_obj) |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 14761 | return 0; |
| 14762 | |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 14763 | if (old_obj) { |
| 14764 | struct drm_crtc_state *crtc_state = |
| 14765 | drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc); |
| 14766 | |
| 14767 | /* Big Hammer, we also need to ensure that any pending |
| 14768 | * MI_WAIT_FOR_EVENT inside a user batch buffer on the |
| 14769 | * current scanout is retired before unpinning the old |
| 14770 | * framebuffer. Note that we rely on userspace rendering |
| 14771 | * into the buffer attached to the pipe they are waiting |
| 14772 | * on. If not, userspace generates a GPU hang with IPEHR |
| 14773 | * point to the MI_WAIT_FOR_EVENT. |
| 14774 | * |
| 14775 | * This should only fail upon a hung GPU, in which case we |
| 14776 | * can safely continue. |
| 14777 | */ |
| 14778 | if (needs_modeset(crtc_state)) |
| 14779 | ret = i915_gem_object_wait_rendering(old_obj, true); |
Chris Wilson | f4457ae | 2016-04-13 17:35:08 +0100 | [diff] [blame] | 14780 | if (ret) { |
| 14781 | /* GPU hangs should have been swallowed by the wait */ |
| 14782 | WARN_ON(ret == -EIO); |
Maarten Lankhorst | f935675 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 14783 | return ret; |
Chris Wilson | f4457ae | 2016-04-13 17:35:08 +0100 | [diff] [blame] | 14784 | } |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 14785 | } |
| 14786 | |
Chris Wilson | c37efb9 | 2016-06-17 08:28:47 +0100 | [diff] [blame] | 14787 | if (!obj) |
| 14788 | return 0; |
| 14789 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14790 | /* For framebuffer backed by dmabuf, wait for fence */ |
Chris Wilson | c37efb9 | 2016-06-17 08:28:47 +0100 | [diff] [blame] | 14791 | resv = i915_gem_object_get_dmabuf_resv(obj); |
| 14792 | if (resv) { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14793 | long lret; |
| 14794 | |
Chris Wilson | c37efb9 | 2016-06-17 08:28:47 +0100 | [diff] [blame] | 14795 | lret = reservation_object_wait_timeout_rcu(resv, false, true, |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14796 | MAX_SCHEDULE_TIMEOUT); |
| 14797 | if (lret == -ERESTARTSYS) |
| 14798 | return lret; |
| 14799 | |
| 14800 | WARN(lret < 0, "waiting returns %li\n", lret); |
| 14801 | } |
| 14802 | |
Chris Wilson | c37efb9 | 2016-06-17 08:28:47 +0100 | [diff] [blame] | 14803 | if (plane->type == DRM_PLANE_TYPE_CURSOR && |
Matt Roper | 6beb8c23 | 2014-12-01 15:40:14 -0800 | [diff] [blame] | 14804 | INTEL_INFO(dev)->cursor_needs_physical) { |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 14805 | int align = IS_I830(dev_priv) ? 16 * 1024 : 256; |
Matt Roper | 6beb8c23 | 2014-12-01 15:40:14 -0800 | [diff] [blame] | 14806 | ret = i915_gem_object_attach_phys(obj, align); |
| 14807 | if (ret) |
| 14808 | DRM_DEBUG_KMS("failed to attach phys object\n"); |
| 14809 | } else { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 14810 | struct i915_vma *vma; |
| 14811 | |
| 14812 | vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation); |
| 14813 | if (IS_ERR(vma)) |
| 14814 | ret = PTR_ERR(vma); |
Matt Roper | 6beb8c23 | 2014-12-01 15:40:14 -0800 | [diff] [blame] | 14815 | } |
| 14816 | |
Chris Wilson | c37efb9 | 2016-06-17 08:28:47 +0100 | [diff] [blame] | 14817 | if (ret == 0) { |
Chris Wilson | 27c01aa | 2016-08-04 07:52:30 +0100 | [diff] [blame] | 14818 | to_intel_plane_state(new_state)->wait_req = |
Chris Wilson | d72d908 | 2016-08-04 07:52:31 +0100 | [diff] [blame] | 14819 | i915_gem_active_get(&obj->last_write, |
| 14820 | &obj->base.dev->struct_mutex); |
Maarten Lankhorst | 7580d77 | 2015-08-18 13:40:06 +0200 | [diff] [blame] | 14821 | } |
Matt Roper | 6beb8c23 | 2014-12-01 15:40:14 -0800 | [diff] [blame] | 14822 | |
Matt Roper | 6beb8c23 | 2014-12-01 15:40:14 -0800 | [diff] [blame] | 14823 | return ret; |
| 14824 | } |
| 14825 | |
Matt Roper | 38f3ce3 | 2014-12-02 07:45:25 -0800 | [diff] [blame] | 14826 | /** |
| 14827 | * intel_cleanup_plane_fb - Cleans up an fb after plane use |
| 14828 | * @plane: drm plane to clean up for |
| 14829 | * @fb: old framebuffer that was on plane |
| 14830 | * |
| 14831 | * Cleans up a framebuffer that has just been removed from a plane. |
Maarten Lankhorst | f935675 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 14832 | * |
| 14833 | * Must be called with struct_mutex held. |
Matt Roper | 38f3ce3 | 2014-12-02 07:45:25 -0800 | [diff] [blame] | 14834 | */ |
| 14835 | void |
| 14836 | intel_cleanup_plane_fb(struct drm_plane *plane, |
Chris Wilson | 1832040 | 2016-08-18 19:00:16 +0100 | [diff] [blame] | 14837 | struct drm_plane_state *old_state) |
Matt Roper | 38f3ce3 | 2014-12-02 07:45:25 -0800 | [diff] [blame] | 14838 | { |
| 14839 | struct drm_device *dev = plane->dev; |
Maarten Lankhorst | 7580d77 | 2015-08-18 13:40:06 +0200 | [diff] [blame] | 14840 | struct intel_plane_state *old_intel_state; |
Keith Packard | 8497825 | 2016-07-31 00:54:51 -0700 | [diff] [blame] | 14841 | struct intel_plane_state *intel_state = to_intel_plane_state(plane->state); |
Maarten Lankhorst | 1ee4939 | 2015-09-23 13:27:08 +0200 | [diff] [blame] | 14842 | struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb); |
| 14843 | struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb); |
Matt Roper | 38f3ce3 | 2014-12-02 07:45:25 -0800 | [diff] [blame] | 14844 | |
Maarten Lankhorst | 7580d77 | 2015-08-18 13:40:06 +0200 | [diff] [blame] | 14845 | old_intel_state = to_intel_plane_state(old_state); |
| 14846 | |
Maarten Lankhorst | 1ee4939 | 2015-09-23 13:27:08 +0200 | [diff] [blame] | 14847 | if (!obj && !old_obj) |
Matt Roper | 38f3ce3 | 2014-12-02 07:45:25 -0800 | [diff] [blame] | 14848 | return; |
| 14849 | |
Maarten Lankhorst | 1ee4939 | 2015-09-23 13:27:08 +0200 | [diff] [blame] | 14850 | if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR || |
| 14851 | !INTEL_INFO(dev)->cursor_needs_physical)) |
Ville Syrjälä | 3465c58 | 2016-02-15 22:54:43 +0200 | [diff] [blame] | 14852 | intel_unpin_fb_obj(old_state->fb, old_state->rotation); |
Maarten Lankhorst | 1ee4939 | 2015-09-23 13:27:08 +0200 | [diff] [blame] | 14853 | |
Keith Packard | 8497825 | 2016-07-31 00:54:51 -0700 | [diff] [blame] | 14854 | i915_gem_request_assign(&intel_state->wait_req, NULL); |
Maarten Lankhorst | 7580d77 | 2015-08-18 13:40:06 +0200 | [diff] [blame] | 14855 | i915_gem_request_assign(&old_intel_state->wait_req, NULL); |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 14856 | } |
| 14857 | |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 14858 | int |
| 14859 | skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state) |
| 14860 | { |
| 14861 | int max_scale; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 14862 | int crtc_clock, cdclk; |
| 14863 | |
Maarten Lankhorst | bf8a0af | 2015-11-24 11:29:02 +0100 | [diff] [blame] | 14864 | if (!intel_crtc || !crtc_state->base.enable) |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 14865 | return DRM_PLANE_HELPER_NO_SCALING; |
| 14866 | |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 14867 | crtc_clock = crtc_state->base.adjusted_mode.crtc_clock; |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 14868 | cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 14869 | |
Tvrtko Ursulin | 54bf1ce | 2015-10-20 17:17:07 +0100 | [diff] [blame] | 14870 | if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock)) |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 14871 | return DRM_PLANE_HELPER_NO_SCALING; |
| 14872 | |
| 14873 | /* |
| 14874 | * skl max scale is lower of: |
| 14875 | * close to 3 but not 3, -1 is for that purpose |
| 14876 | * or |
| 14877 | * cdclk/crtc_clock |
| 14878 | */ |
| 14879 | max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock)); |
| 14880 | |
| 14881 | return max_scale; |
| 14882 | } |
| 14883 | |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 14884 | static int |
Gustavo Padovan | 3c692a4 | 2014-09-05 17:04:49 -0300 | [diff] [blame] | 14885 | intel_check_primary_plane(struct drm_plane *plane, |
Maarten Lankhorst | 061e4b8 | 2015-06-15 12:33:46 +0200 | [diff] [blame] | 14886 | struct intel_crtc_state *crtc_state, |
Gustavo Padovan | 3c692a4 | 2014-09-05 17:04:49 -0300 | [diff] [blame] | 14887 | struct intel_plane_state *state) |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 14888 | { |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 14889 | struct drm_i915_private *dev_priv = to_i915(plane->dev); |
Matt Roper | 2b875c2 | 2014-12-01 15:40:13 -0800 | [diff] [blame] | 14890 | struct drm_crtc *crtc = state->base.crtc; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 14891 | int min_scale = DRM_PLANE_HELPER_NO_SCALING; |
Maarten Lankhorst | 061e4b8 | 2015-06-15 12:33:46 +0200 | [diff] [blame] | 14892 | int max_scale = DRM_PLANE_HELPER_NO_SCALING; |
| 14893 | bool can_position = false; |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 14894 | int ret; |
Gustavo Padovan | 3c692a4 | 2014-09-05 17:04:49 -0300 | [diff] [blame] | 14895 | |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 14896 | if (INTEL_GEN(dev_priv) >= 9) { |
Ville Syrjälä | 693bdc2 | 2016-01-15 20:46:53 +0200 | [diff] [blame] | 14897 | /* use scaler when colorkey is not required */ |
| 14898 | if (state->ckey.flags == I915_SET_COLORKEY_NONE) { |
| 14899 | min_scale = 1; |
| 14900 | max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state); |
| 14901 | } |
Sonika Jindal | d810636 | 2015-04-10 14:37:28 +0530 | [diff] [blame] | 14902 | can_position = true; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 14903 | } |
Sonika Jindal | d810636 | 2015-04-10 14:37:28 +0530 | [diff] [blame] | 14904 | |
Daniel Vetter | cc92638 | 2016-08-15 10:41:47 +0200 | [diff] [blame] | 14905 | ret = drm_plane_helper_check_state(&state->base, |
| 14906 | &state->clip, |
| 14907 | min_scale, max_scale, |
| 14908 | can_position, true); |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 14909 | if (ret) |
| 14910 | return ret; |
| 14911 | |
Daniel Vetter | cc92638 | 2016-08-15 10:41:47 +0200 | [diff] [blame] | 14912 | if (!state->base.fb) |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 14913 | return 0; |
| 14914 | |
| 14915 | if (INTEL_GEN(dev_priv) >= 9) { |
| 14916 | ret = skl_check_plane_surface(state); |
| 14917 | if (ret) |
| 14918 | return ret; |
| 14919 | } |
| 14920 | |
| 14921 | return 0; |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 14922 | } |
| 14923 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14924 | static void intel_begin_crtc_commit(struct drm_crtc *crtc, |
| 14925 | struct drm_crtc_state *old_crtc_state) |
| 14926 | { |
| 14927 | struct drm_device *dev = crtc->dev; |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 14928 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14929 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Lyude | b707aa5 | 2016-09-15 10:56:06 -0400 | [diff] [blame] | 14930 | struct intel_crtc_state *intel_cstate = |
| 14931 | to_intel_crtc_state(crtc->state); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14932 | struct intel_crtc_state *old_intel_state = |
| 14933 | to_intel_crtc_state(old_crtc_state); |
| 14934 | bool modeset = needs_modeset(crtc->state); |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 14935 | enum pipe pipe = intel_crtc->pipe; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14936 | |
| 14937 | /* Perform vblank evasion around commit operation */ |
| 14938 | intel_pipe_update_start(intel_crtc); |
| 14939 | |
| 14940 | if (modeset) |
| 14941 | return; |
| 14942 | |
| 14943 | if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) { |
| 14944 | intel_color_set_csc(crtc->state); |
| 14945 | intel_color_load_luts(crtc->state); |
| 14946 | } |
| 14947 | |
Lyude | b707aa5 | 2016-09-15 10:56:06 -0400 | [diff] [blame] | 14948 | if (intel_cstate->update_pipe) { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14949 | intel_update_pipe_config(intel_crtc, old_intel_state); |
Lyude | b707aa5 | 2016-09-15 10:56:06 -0400 | [diff] [blame] | 14950 | } else if (INTEL_GEN(dev_priv) >= 9) { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14951 | skl_detach_scalers(intel_crtc); |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 14952 | |
| 14953 | I915_WRITE(PIPE_WM_LINETIME(pipe), |
Lyude | b707aa5 | 2016-09-15 10:56:06 -0400 | [diff] [blame] | 14954 | intel_cstate->wm.skl.optimal.linetime); |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 14955 | } |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14956 | } |
| 14957 | |
| 14958 | static void intel_finish_crtc_commit(struct drm_crtc *crtc, |
| 14959 | struct drm_crtc_state *old_crtc_state) |
| 14960 | { |
| 14961 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 14962 | |
| 14963 | intel_pipe_update_end(intel_crtc, NULL); |
| 14964 | } |
| 14965 | |
Matt Roper | cf4c7c1 | 2014-12-04 10:27:42 -0800 | [diff] [blame] | 14966 | /** |
Matt Roper | 4a3b876 | 2014-12-23 10:41:51 -0800 | [diff] [blame] | 14967 | * intel_plane_destroy - destroy a plane |
| 14968 | * @plane: plane to destroy |
Matt Roper | cf4c7c1 | 2014-12-04 10:27:42 -0800 | [diff] [blame] | 14969 | * |
Matt Roper | 4a3b876 | 2014-12-23 10:41:51 -0800 | [diff] [blame] | 14970 | * Common destruction function for all types of planes (primary, cursor, |
| 14971 | * sprite). |
Matt Roper | cf4c7c1 | 2014-12-04 10:27:42 -0800 | [diff] [blame] | 14972 | */ |
Matt Roper | 4a3b876 | 2014-12-23 10:41:51 -0800 | [diff] [blame] | 14973 | void intel_plane_destroy(struct drm_plane *plane) |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 14974 | { |
Ville Syrjälä | 69ae561 | 2016-05-27 20:59:22 +0300 | [diff] [blame] | 14975 | if (!plane) |
| 14976 | return; |
| 14977 | |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 14978 | drm_plane_cleanup(plane); |
Ville Syrjälä | 69ae561 | 2016-05-27 20:59:22 +0300 | [diff] [blame] | 14979 | kfree(to_intel_plane(plane)); |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 14980 | } |
| 14981 | |
Matt Roper | 65a3fea | 2015-01-21 16:35:42 -0800 | [diff] [blame] | 14982 | const struct drm_plane_funcs intel_plane_funcs = { |
Matt Roper | 70a101f | 2015-04-08 18:56:53 -0700 | [diff] [blame] | 14983 | .update_plane = drm_atomic_helper_update_plane, |
| 14984 | .disable_plane = drm_atomic_helper_disable_plane, |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 14985 | .destroy = intel_plane_destroy, |
Matt Roper | c196e1d | 2015-01-21 16:35:48 -0800 | [diff] [blame] | 14986 | .set_property = drm_atomic_helper_plane_set_property, |
Matt Roper | a98b343 | 2015-01-21 16:35:43 -0800 | [diff] [blame] | 14987 | .atomic_get_property = intel_plane_atomic_get_property, |
| 14988 | .atomic_set_property = intel_plane_atomic_set_property, |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 14989 | .atomic_duplicate_state = intel_plane_duplicate_state, |
| 14990 | .atomic_destroy_state = intel_plane_destroy_state, |
| 14991 | |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 14992 | }; |
| 14993 | |
| 14994 | static struct drm_plane *intel_primary_plane_create(struct drm_device *dev, |
| 14995 | int pipe) |
| 14996 | { |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 14997 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 14998 | struct intel_plane *primary = NULL; |
| 14999 | struct intel_plane_state *state = NULL; |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 15000 | const uint32_t *intel_primary_formats; |
Thierry Reding | 45e3743 | 2015-08-12 16:54:28 +0200 | [diff] [blame] | 15001 | unsigned int num_formats; |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 15002 | int ret; |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 15003 | |
| 15004 | primary = kzalloc(sizeof(*primary), GFP_KERNEL); |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 15005 | if (!primary) |
| 15006 | goto fail; |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 15007 | |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 15008 | state = intel_create_plane_state(&primary->base); |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 15009 | if (!state) |
| 15010 | goto fail; |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 15011 | primary->base.state = &state->base; |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 15012 | |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 15013 | primary->can_scale = false; |
| 15014 | primary->max_downscale = 1; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 15015 | if (INTEL_INFO(dev)->gen >= 9) { |
| 15016 | primary->can_scale = true; |
Chandra Konduru | af99ceda | 2015-05-11 14:35:47 -0700 | [diff] [blame] | 15017 | state->scaler_id = -1; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 15018 | } |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 15019 | primary->pipe = pipe; |
| 15020 | primary->plane = pipe; |
Ville Syrjälä | a9ff871 | 2015-06-24 21:59:34 +0300 | [diff] [blame] | 15021 | primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe); |
Matt Roper | c59cb17 | 2014-12-01 15:40:16 -0800 | [diff] [blame] | 15022 | primary->check_plane = intel_check_primary_plane; |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 15023 | if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) |
| 15024 | primary->plane = !pipe; |
| 15025 | |
Damien Lespiau | 6c0fd45 | 2015-05-19 12:29:16 +0100 | [diff] [blame] | 15026 | if (INTEL_INFO(dev)->gen >= 9) { |
| 15027 | intel_primary_formats = skl_primary_formats; |
| 15028 | num_formats = ARRAY_SIZE(skl_primary_formats); |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 15029 | |
| 15030 | primary->update_plane = skylake_update_primary_plane; |
| 15031 | primary->disable_plane = skylake_disable_primary_plane; |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 15032 | } else if (HAS_PCH_SPLIT(dev_priv)) { |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 15033 | intel_primary_formats = i965_primary_formats; |
| 15034 | num_formats = ARRAY_SIZE(i965_primary_formats); |
| 15035 | |
| 15036 | primary->update_plane = ironlake_update_primary_plane; |
| 15037 | primary->disable_plane = i9xx_disable_primary_plane; |
Damien Lespiau | 6c0fd45 | 2015-05-19 12:29:16 +0100 | [diff] [blame] | 15038 | } else if (INTEL_INFO(dev)->gen >= 4) { |
Damien Lespiau | 568db4f | 2015-05-12 16:13:18 +0100 | [diff] [blame] | 15039 | intel_primary_formats = i965_primary_formats; |
| 15040 | num_formats = ARRAY_SIZE(i965_primary_formats); |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 15041 | |
| 15042 | primary->update_plane = i9xx_update_primary_plane; |
| 15043 | primary->disable_plane = i9xx_disable_primary_plane; |
Damien Lespiau | 6c0fd45 | 2015-05-19 12:29:16 +0100 | [diff] [blame] | 15044 | } else { |
| 15045 | intel_primary_formats = i8xx_primary_formats; |
| 15046 | num_formats = ARRAY_SIZE(i8xx_primary_formats); |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 15047 | |
| 15048 | primary->update_plane = i9xx_update_primary_plane; |
| 15049 | primary->disable_plane = i9xx_disable_primary_plane; |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 15050 | } |
| 15051 | |
Ville Syrjälä | 38573dc | 2016-05-27 20:59:23 +0300 | [diff] [blame] | 15052 | if (INTEL_INFO(dev)->gen >= 9) |
| 15053 | ret = drm_universal_plane_init(dev, &primary->base, 0, |
| 15054 | &intel_plane_funcs, |
| 15055 | intel_primary_formats, num_formats, |
| 15056 | DRM_PLANE_TYPE_PRIMARY, |
| 15057 | "plane 1%c", pipe_name(pipe)); |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 15058 | else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) |
Ville Syrjälä | 38573dc | 2016-05-27 20:59:23 +0300 | [diff] [blame] | 15059 | ret = drm_universal_plane_init(dev, &primary->base, 0, |
| 15060 | &intel_plane_funcs, |
| 15061 | intel_primary_formats, num_formats, |
| 15062 | DRM_PLANE_TYPE_PRIMARY, |
| 15063 | "primary %c", pipe_name(pipe)); |
| 15064 | else |
| 15065 | ret = drm_universal_plane_init(dev, &primary->base, 0, |
| 15066 | &intel_plane_funcs, |
| 15067 | intel_primary_formats, num_formats, |
| 15068 | DRM_PLANE_TYPE_PRIMARY, |
| 15069 | "plane %c", plane_name(primary->plane)); |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 15070 | if (ret) |
| 15071 | goto fail; |
Sonika Jindal | 48404c1 | 2014-08-22 14:06:04 +0530 | [diff] [blame] | 15072 | |
Sonika Jindal | 3b7a511 | 2015-04-10 14:37:29 +0530 | [diff] [blame] | 15073 | if (INTEL_INFO(dev)->gen >= 4) |
| 15074 | intel_create_rotation_property(dev, primary); |
Sonika Jindal | 48404c1 | 2014-08-22 14:06:04 +0530 | [diff] [blame] | 15075 | |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 15076 | drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs); |
| 15077 | |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 15078 | return &primary->base; |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 15079 | |
| 15080 | fail: |
| 15081 | kfree(state); |
| 15082 | kfree(primary); |
| 15083 | |
| 15084 | return NULL; |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 15085 | } |
| 15086 | |
Sonika Jindal | 3b7a511 | 2015-04-10 14:37:29 +0530 | [diff] [blame] | 15087 | void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane) |
| 15088 | { |
| 15089 | if (!dev->mode_config.rotation_property) { |
Joonas Lahtinen | 31ad61e | 2016-07-29 08:50:05 +0300 | [diff] [blame] | 15090 | unsigned long flags = DRM_ROTATE_0 | |
| 15091 | DRM_ROTATE_180; |
Sonika Jindal | 3b7a511 | 2015-04-10 14:37:29 +0530 | [diff] [blame] | 15092 | |
| 15093 | if (INTEL_INFO(dev)->gen >= 9) |
Joonas Lahtinen | 31ad61e | 2016-07-29 08:50:05 +0300 | [diff] [blame] | 15094 | flags |= DRM_ROTATE_90 | DRM_ROTATE_270; |
Sonika Jindal | 3b7a511 | 2015-04-10 14:37:29 +0530 | [diff] [blame] | 15095 | |
| 15096 | dev->mode_config.rotation_property = |
| 15097 | drm_mode_create_rotation_property(dev, flags); |
| 15098 | } |
| 15099 | if (dev->mode_config.rotation_property) |
| 15100 | drm_object_attach_property(&plane->base.base, |
| 15101 | dev->mode_config.rotation_property, |
| 15102 | plane->base.state->rotation); |
| 15103 | } |
| 15104 | |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 15105 | static int |
Gustavo Padovan | 852e787 | 2014-09-05 17:22:31 -0300 | [diff] [blame] | 15106 | intel_check_cursor_plane(struct drm_plane *plane, |
Maarten Lankhorst | 061e4b8 | 2015-06-15 12:33:46 +0200 | [diff] [blame] | 15107 | struct intel_crtc_state *crtc_state, |
Gustavo Padovan | 852e787 | 2014-09-05 17:22:31 -0300 | [diff] [blame] | 15108 | struct intel_plane_state *state) |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 15109 | { |
Matt Roper | 2b875c2 | 2014-12-01 15:40:13 -0800 | [diff] [blame] | 15110 | struct drm_framebuffer *fb = state->base.fb; |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 15111 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); |
Ville Syrjälä | b29ec92 | 2015-12-18 19:24:39 +0200 | [diff] [blame] | 15112 | enum pipe pipe = to_intel_plane(plane)->pipe; |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 15113 | unsigned stride; |
| 15114 | int ret; |
Gustavo Padovan | 852e787 | 2014-09-05 17:22:31 -0300 | [diff] [blame] | 15115 | |
Ville Syrjälä | f8856a4 | 2016-07-26 19:07:00 +0300 | [diff] [blame] | 15116 | ret = drm_plane_helper_check_state(&state->base, |
| 15117 | &state->clip, |
| 15118 | DRM_PLANE_HELPER_NO_SCALING, |
| 15119 | DRM_PLANE_HELPER_NO_SCALING, |
| 15120 | true, true); |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 15121 | if (ret) |
| 15122 | return ret; |
| 15123 | |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 15124 | /* if we want to turn off the cursor ignore width and height */ |
| 15125 | if (!obj) |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 15126 | return 0; |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 15127 | |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 15128 | /* Check for which cursor types we support */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 15129 | if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w, |
| 15130 | state->base.crtc_h)) { |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 15131 | DRM_DEBUG("Cursor dimension %dx%d not supported\n", |
| 15132 | state->base.crtc_w, state->base.crtc_h); |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 15133 | return -EINVAL; |
| 15134 | } |
| 15135 | |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 15136 | stride = roundup_pow_of_two(state->base.crtc_w) * 4; |
| 15137 | if (obj->base.size < stride * state->base.crtc_h) { |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 15138 | DRM_DEBUG_KMS("buffer is too small\n"); |
| 15139 | return -ENOMEM; |
| 15140 | } |
| 15141 | |
Ville Syrjälä | 3a656b5 | 2015-03-09 21:08:37 +0200 | [diff] [blame] | 15142 | if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) { |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 15143 | DRM_DEBUG_KMS("cursor cannot be tiled\n"); |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 15144 | return -EINVAL; |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 15145 | } |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 15146 | |
Ville Syrjälä | b29ec92 | 2015-12-18 19:24:39 +0200 | [diff] [blame] | 15147 | /* |
| 15148 | * There's something wrong with the cursor on CHV pipe C. |
| 15149 | * If it straddles the left edge of the screen then |
| 15150 | * moving it away from the edge or disabling it often |
| 15151 | * results in a pipe underrun, and often that can lead to |
| 15152 | * dead pipe (constant underrun reported, and it scans |
| 15153 | * out just a solid color). To recover from that, the |
| 15154 | * display power well must be turned off and on again. |
| 15155 | * Refuse the put the cursor into that compromised position. |
| 15156 | */ |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 15157 | if (IS_CHERRYVIEW(to_i915(plane->dev)) && pipe == PIPE_C && |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 15158 | state->base.visible && state->base.crtc_x < 0) { |
Ville Syrjälä | b29ec92 | 2015-12-18 19:24:39 +0200 | [diff] [blame] | 15159 | DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n"); |
| 15160 | return -EINVAL; |
| 15161 | } |
| 15162 | |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 15163 | return 0; |
Gustavo Padovan | 852e787 | 2014-09-05 17:22:31 -0300 | [diff] [blame] | 15164 | } |
| 15165 | |
Matt Roper | f4a2cf2 | 2014-12-01 15:40:12 -0800 | [diff] [blame] | 15166 | static void |
Maarten Lankhorst | a8ad0d8 | 2015-04-21 17:12:51 +0300 | [diff] [blame] | 15167 | intel_disable_cursor_plane(struct drm_plane *plane, |
Maarten Lankhorst | 7fabf5e | 2015-06-15 12:33:47 +0200 | [diff] [blame] | 15168 | struct drm_crtc *crtc) |
Maarten Lankhorst | a8ad0d8 | 2015-04-21 17:12:51 +0300 | [diff] [blame] | 15169 | { |
Maarten Lankhorst | f285802 | 2016-01-07 11:54:09 +0100 | [diff] [blame] | 15170 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 15171 | |
| 15172 | intel_crtc->cursor_addr = 0; |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 15173 | intel_crtc_update_cursor(crtc, NULL); |
Maarten Lankhorst | a8ad0d8 | 2015-04-21 17:12:51 +0300 | [diff] [blame] | 15174 | } |
| 15175 | |
| 15176 | static void |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 15177 | intel_update_cursor_plane(struct drm_plane *plane, |
| 15178 | const struct intel_crtc_state *crtc_state, |
| 15179 | const struct intel_plane_state *state) |
Gustavo Padovan | 852e787 | 2014-09-05 17:22:31 -0300 | [diff] [blame] | 15180 | { |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 15181 | struct drm_crtc *crtc = crtc_state->base.crtc; |
| 15182 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 15183 | struct drm_device *dev = plane->dev; |
Matt Roper | 2b875c2 | 2014-12-01 15:40:13 -0800 | [diff] [blame] | 15184 | struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb); |
Gustavo Padovan | a912f12 | 2014-12-01 15:40:10 -0800 | [diff] [blame] | 15185 | uint32_t addr; |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 15186 | |
Matt Roper | f4a2cf2 | 2014-12-01 15:40:12 -0800 | [diff] [blame] | 15187 | if (!obj) |
Gustavo Padovan | a912f12 | 2014-12-01 15:40:10 -0800 | [diff] [blame] | 15188 | addr = 0; |
Matt Roper | f4a2cf2 | 2014-12-01 15:40:12 -0800 | [diff] [blame] | 15189 | else if (!INTEL_INFO(dev)->cursor_needs_physical) |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 15190 | addr = i915_gem_object_ggtt_offset(obj, NULL); |
Matt Roper | f4a2cf2 | 2014-12-01 15:40:12 -0800 | [diff] [blame] | 15191 | else |
Gustavo Padovan | a912f12 | 2014-12-01 15:40:10 -0800 | [diff] [blame] | 15192 | addr = obj->phys_handle->busaddr; |
Gustavo Padovan | a912f12 | 2014-12-01 15:40:10 -0800 | [diff] [blame] | 15193 | |
Gustavo Padovan | a912f12 | 2014-12-01 15:40:10 -0800 | [diff] [blame] | 15194 | intel_crtc->cursor_addr = addr; |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 15195 | intel_crtc_update_cursor(crtc, state); |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 15196 | } |
Gustavo Padovan | 852e787 | 2014-09-05 17:22:31 -0300 | [diff] [blame] | 15197 | |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 15198 | static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev, |
| 15199 | int pipe) |
| 15200 | { |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 15201 | struct intel_plane *cursor = NULL; |
| 15202 | struct intel_plane_state *state = NULL; |
| 15203 | int ret; |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 15204 | |
| 15205 | cursor = kzalloc(sizeof(*cursor), GFP_KERNEL); |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 15206 | if (!cursor) |
| 15207 | goto fail; |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 15208 | |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 15209 | state = intel_create_plane_state(&cursor->base); |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 15210 | if (!state) |
| 15211 | goto fail; |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 15212 | cursor->base.state = &state->base; |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 15213 | |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 15214 | cursor->can_scale = false; |
| 15215 | cursor->max_downscale = 1; |
| 15216 | cursor->pipe = pipe; |
| 15217 | cursor->plane = pipe; |
Ville Syrjälä | a9ff871 | 2015-06-24 21:59:34 +0300 | [diff] [blame] | 15218 | cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe); |
Matt Roper | c59cb17 | 2014-12-01 15:40:16 -0800 | [diff] [blame] | 15219 | cursor->check_plane = intel_check_cursor_plane; |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 15220 | cursor->update_plane = intel_update_cursor_plane; |
Maarten Lankhorst | a8ad0d8 | 2015-04-21 17:12:51 +0300 | [diff] [blame] | 15221 | cursor->disable_plane = intel_disable_cursor_plane; |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 15222 | |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 15223 | ret = drm_universal_plane_init(dev, &cursor->base, 0, |
| 15224 | &intel_plane_funcs, |
| 15225 | intel_cursor_formats, |
| 15226 | ARRAY_SIZE(intel_cursor_formats), |
Ville Syrjälä | 38573dc | 2016-05-27 20:59:23 +0300 | [diff] [blame] | 15227 | DRM_PLANE_TYPE_CURSOR, |
| 15228 | "cursor %c", pipe_name(pipe)); |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 15229 | if (ret) |
| 15230 | goto fail; |
Ville Syrjälä | 4398ad4 | 2014-10-23 07:41:34 -0700 | [diff] [blame] | 15231 | |
| 15232 | if (INTEL_INFO(dev)->gen >= 4) { |
| 15233 | if (!dev->mode_config.rotation_property) |
| 15234 | dev->mode_config.rotation_property = |
| 15235 | drm_mode_create_rotation_property(dev, |
Joonas Lahtinen | 31ad61e | 2016-07-29 08:50:05 +0300 | [diff] [blame] | 15236 | DRM_ROTATE_0 | |
| 15237 | DRM_ROTATE_180); |
Ville Syrjälä | 4398ad4 | 2014-10-23 07:41:34 -0700 | [diff] [blame] | 15238 | if (dev->mode_config.rotation_property) |
| 15239 | drm_object_attach_property(&cursor->base.base, |
| 15240 | dev->mode_config.rotation_property, |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 15241 | state->base.rotation); |
Ville Syrjälä | 4398ad4 | 2014-10-23 07:41:34 -0700 | [diff] [blame] | 15242 | } |
| 15243 | |
Chandra Konduru | af99ceda | 2015-05-11 14:35:47 -0700 | [diff] [blame] | 15244 | if (INTEL_INFO(dev)->gen >=9) |
| 15245 | state->scaler_id = -1; |
| 15246 | |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 15247 | drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs); |
| 15248 | |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 15249 | return &cursor->base; |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 15250 | |
| 15251 | fail: |
| 15252 | kfree(state); |
| 15253 | kfree(cursor); |
| 15254 | |
| 15255 | return NULL; |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 15256 | } |
| 15257 | |
Chandra Konduru | 549e2bf | 2015-04-07 15:28:38 -0700 | [diff] [blame] | 15258 | static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc, |
| 15259 | struct intel_crtc_state *crtc_state) |
| 15260 | { |
| 15261 | int i; |
| 15262 | struct intel_scaler *intel_scaler; |
| 15263 | struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state; |
| 15264 | |
| 15265 | for (i = 0; i < intel_crtc->num_scalers; i++) { |
| 15266 | intel_scaler = &scaler_state->scalers[i]; |
| 15267 | intel_scaler->in_use = 0; |
Chandra Konduru | 549e2bf | 2015-04-07 15:28:38 -0700 | [diff] [blame] | 15268 | intel_scaler->mode = PS_SCALER_MODE_DYN; |
| 15269 | } |
| 15270 | |
| 15271 | scaler_state->scaler_id = -1; |
| 15272 | } |
| 15273 | |
Hannes Eder | b358d0a | 2008-12-18 21:18:47 +0100 | [diff] [blame] | 15274 | static void intel_crtc_init(struct drm_device *dev, int pipe) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15275 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 15276 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15277 | struct intel_crtc *intel_crtc; |
Ander Conselvan de Oliveira | f5de6e0 | 2015-01-15 14:55:26 +0200 | [diff] [blame] | 15278 | struct intel_crtc_state *crtc_state = NULL; |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 15279 | struct drm_plane *primary = NULL; |
| 15280 | struct drm_plane *cursor = NULL; |
Lionel Landwerlin | 8563b1e | 2016-03-16 10:57:14 +0000 | [diff] [blame] | 15281 | int ret; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15282 | |
Daniel Vetter | 955382f | 2013-09-19 14:05:45 +0200 | [diff] [blame] | 15283 | intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15284 | if (intel_crtc == NULL) |
| 15285 | return; |
| 15286 | |
Ander Conselvan de Oliveira | f5de6e0 | 2015-01-15 14:55:26 +0200 | [diff] [blame] | 15287 | crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL); |
| 15288 | if (!crtc_state) |
| 15289 | goto fail; |
Ander Conselvan de Oliveira | 550acef | 2015-04-21 17:13:24 +0300 | [diff] [blame] | 15290 | intel_crtc->config = crtc_state; |
| 15291 | intel_crtc->base.state = &crtc_state->base; |
Matt Roper | 0787824 | 2015-02-25 11:43:26 -0800 | [diff] [blame] | 15292 | crtc_state->base.crtc = &intel_crtc->base; |
Ander Conselvan de Oliveira | f5de6e0 | 2015-01-15 14:55:26 +0200 | [diff] [blame] | 15293 | |
Chandra Konduru | 549e2bf | 2015-04-07 15:28:38 -0700 | [diff] [blame] | 15294 | /* initialize shared scalers */ |
| 15295 | if (INTEL_INFO(dev)->gen >= 9) { |
| 15296 | if (pipe == PIPE_C) |
| 15297 | intel_crtc->num_scalers = 1; |
| 15298 | else |
| 15299 | intel_crtc->num_scalers = SKL_NUM_SCALERS; |
| 15300 | |
| 15301 | skl_init_scalers(dev, intel_crtc, crtc_state); |
| 15302 | } |
| 15303 | |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 15304 | primary = intel_primary_plane_create(dev, pipe); |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 15305 | if (!primary) |
| 15306 | goto fail; |
| 15307 | |
| 15308 | cursor = intel_cursor_plane_create(dev, pipe); |
| 15309 | if (!cursor) |
| 15310 | goto fail; |
| 15311 | |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 15312 | ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary, |
Ville Syrjälä | 4d5d72b7 | 2016-05-27 20:59:21 +0300 | [diff] [blame] | 15313 | cursor, &intel_crtc_funcs, |
| 15314 | "pipe %c", pipe_name(pipe)); |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 15315 | if (ret) |
| 15316 | goto fail; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15317 | |
Ville Syrjälä | 1f1c2e2 | 2013-11-28 17:30:01 +0200 | [diff] [blame] | 15318 | /* |
| 15319 | * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port |
Daniel Vetter | 8c0f92e | 2014-06-16 02:08:26 +0200 | [diff] [blame] | 15320 | * is hooked to pipe B. Hence we want plane A feeding pipe B. |
Ville Syrjälä | 1f1c2e2 | 2013-11-28 17:30:01 +0200 | [diff] [blame] | 15321 | */ |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 15322 | intel_crtc->pipe = pipe; |
| 15323 | intel_crtc->plane = pipe; |
Daniel Vetter | 3a77c4c | 2014-01-10 08:50:12 +0100 | [diff] [blame] | 15324 | if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) { |
Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 15325 | DRM_DEBUG_KMS("swapping pipes & planes for FBC\n"); |
Chris Wilson | e2e767a | 2010-09-13 16:53:12 +0100 | [diff] [blame] | 15326 | intel_crtc->plane = !pipe; |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 15327 | } |
| 15328 | |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 15329 | intel_crtc->cursor_base = ~0; |
| 15330 | intel_crtc->cursor_cntl = ~0; |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 15331 | intel_crtc->cursor_size = ~0; |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 15332 | |
Ville Syrjälä | 852eb00 | 2015-06-24 22:00:07 +0300 | [diff] [blame] | 15333 | intel_crtc->wm.cxsr_allowed = true; |
| 15334 | |
Jesse Barnes | 22fd0fa | 2009-12-02 13:42:53 -0800 | [diff] [blame] | 15335 | BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) || |
| 15336 | dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL); |
| 15337 | dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base; |
| 15338 | dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base; |
| 15339 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15340 | drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs); |
Daniel Vetter | 87b6b10 | 2014-05-15 15:33:46 +0200 | [diff] [blame] | 15341 | |
Lionel Landwerlin | 8563b1e | 2016-03-16 10:57:14 +0000 | [diff] [blame] | 15342 | intel_color_init(&intel_crtc->base); |
| 15343 | |
Daniel Vetter | 87b6b10 | 2014-05-15 15:33:46 +0200 | [diff] [blame] | 15344 | WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe); |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 15345 | return; |
| 15346 | |
| 15347 | fail: |
Ville Syrjälä | 69ae561 | 2016-05-27 20:59:22 +0300 | [diff] [blame] | 15348 | intel_plane_destroy(primary); |
| 15349 | intel_plane_destroy(cursor); |
Ander Conselvan de Oliveira | f5de6e0 | 2015-01-15 14:55:26 +0200 | [diff] [blame] | 15350 | kfree(crtc_state); |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 15351 | kfree(intel_crtc); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15352 | } |
| 15353 | |
Jesse Barnes | 752aa88 | 2013-10-31 18:55:49 +0200 | [diff] [blame] | 15354 | enum pipe intel_get_pipe_from_connector(struct intel_connector *connector) |
| 15355 | { |
| 15356 | struct drm_encoder *encoder = connector->base.encoder; |
Daniel Vetter | 6e9f798 | 2014-05-29 23:54:47 +0200 | [diff] [blame] | 15357 | struct drm_device *dev = connector->base.dev; |
Jesse Barnes | 752aa88 | 2013-10-31 18:55:49 +0200 | [diff] [blame] | 15358 | |
Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 15359 | WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex)); |
Jesse Barnes | 752aa88 | 2013-10-31 18:55:49 +0200 | [diff] [blame] | 15360 | |
Ville Syrjälä | d3babd3 | 2014-11-07 11:16:01 +0200 | [diff] [blame] | 15361 | if (!encoder || WARN_ON(!encoder->crtc)) |
Jesse Barnes | 752aa88 | 2013-10-31 18:55:49 +0200 | [diff] [blame] | 15362 | return INVALID_PIPE; |
| 15363 | |
| 15364 | return to_intel_crtc(encoder->crtc)->pipe; |
| 15365 | } |
| 15366 | |
Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 15367 | int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 15368 | struct drm_file *file) |
Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 15369 | { |
Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 15370 | struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data; |
Rob Clark | 7707e65 | 2014-07-17 23:30:04 -0400 | [diff] [blame] | 15371 | struct drm_crtc *drmmode_crtc; |
Daniel Vetter | c05422d | 2009-08-11 16:05:30 +0200 | [diff] [blame] | 15372 | struct intel_crtc *crtc; |
Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 15373 | |
Rob Clark | 7707e65 | 2014-07-17 23:30:04 -0400 | [diff] [blame] | 15374 | drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id); |
Chris Wilson | 71240ed | 2016-06-24 14:00:24 +0100 | [diff] [blame] | 15375 | if (!drmmode_crtc) |
Ville Syrjälä | 3f2c205 | 2013-10-17 13:35:03 +0300 | [diff] [blame] | 15376 | return -ENOENT; |
Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 15377 | |
Rob Clark | 7707e65 | 2014-07-17 23:30:04 -0400 | [diff] [blame] | 15378 | crtc = to_intel_crtc(drmmode_crtc); |
Daniel Vetter | c05422d | 2009-08-11 16:05:30 +0200 | [diff] [blame] | 15379 | pipe_from_crtc_id->pipe = crtc->pipe; |
Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 15380 | |
Daniel Vetter | c05422d | 2009-08-11 16:05:30 +0200 | [diff] [blame] | 15381 | return 0; |
Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 15382 | } |
| 15383 | |
Daniel Vetter | 66a9278 | 2012-07-12 20:08:18 +0200 | [diff] [blame] | 15384 | static int intel_encoder_clones(struct intel_encoder *encoder) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15385 | { |
Daniel Vetter | 66a9278 | 2012-07-12 20:08:18 +0200 | [diff] [blame] | 15386 | struct drm_device *dev = encoder->base.dev; |
| 15387 | struct intel_encoder *source_encoder; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15388 | int index_mask = 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15389 | int entry = 0; |
| 15390 | |
Damien Lespiau | b2784e1 | 2014-08-05 11:29:37 +0100 | [diff] [blame] | 15391 | for_each_intel_encoder(dev, source_encoder) { |
Ville Syrjälä | bc079e8 | 2014-03-03 16:15:28 +0200 | [diff] [blame] | 15392 | if (encoders_cloneable(encoder, source_encoder)) |
Daniel Vetter | 66a9278 | 2012-07-12 20:08:18 +0200 | [diff] [blame] | 15393 | index_mask |= (1 << entry); |
| 15394 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15395 | entry++; |
| 15396 | } |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 15397 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15398 | return index_mask; |
| 15399 | } |
| 15400 | |
Chris Wilson | 4d30244 | 2010-12-14 19:21:29 +0000 | [diff] [blame] | 15401 | static bool has_edp_a(struct drm_device *dev) |
| 15402 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 15403 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 4d30244 | 2010-12-14 19:21:29 +0000 | [diff] [blame] | 15404 | |
| 15405 | if (!IS_MOBILE(dev)) |
| 15406 | return false; |
| 15407 | |
| 15408 | if ((I915_READ(DP_A) & DP_DETECTED) == 0) |
| 15409 | return false; |
| 15410 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 15411 | if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE)) |
Chris Wilson | 4d30244 | 2010-12-14 19:21:29 +0000 | [diff] [blame] | 15412 | return false; |
| 15413 | |
| 15414 | return true; |
| 15415 | } |
| 15416 | |
Jesse Barnes | 84b4e04 | 2014-06-25 08:24:29 -0700 | [diff] [blame] | 15417 | static bool intel_crt_present(struct drm_device *dev) |
| 15418 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 15419 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 84b4e04 | 2014-06-25 08:24:29 -0700 | [diff] [blame] | 15420 | |
Damien Lespiau | 884497e | 2013-12-03 13:56:23 +0000 | [diff] [blame] | 15421 | if (INTEL_INFO(dev)->gen >= 9) |
| 15422 | return false; |
| 15423 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 15424 | if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv)) |
Jesse Barnes | 84b4e04 | 2014-06-25 08:24:29 -0700 | [diff] [blame] | 15425 | return false; |
| 15426 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 15427 | if (IS_CHERRYVIEW(dev_priv)) |
Jesse Barnes | 84b4e04 | 2014-06-25 08:24:29 -0700 | [diff] [blame] | 15428 | return false; |
| 15429 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 15430 | if (HAS_PCH_LPT_H(dev_priv) && |
| 15431 | I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED) |
Ville Syrjälä | 65e472e | 2015-12-01 23:28:55 +0200 | [diff] [blame] | 15432 | return false; |
| 15433 | |
Ville Syrjälä | 70ac54d | 2015-12-01 23:29:56 +0200 | [diff] [blame] | 15434 | /* DDI E can't be used if DDI A requires 4 lanes */ |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 15435 | if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES) |
Ville Syrjälä | 70ac54d | 2015-12-01 23:29:56 +0200 | [diff] [blame] | 15436 | return false; |
| 15437 | |
Ville Syrjälä | e4abb73 | 2015-12-01 23:31:33 +0200 | [diff] [blame] | 15438 | if (!dev_priv->vbt.int_crt_support) |
Jesse Barnes | 84b4e04 | 2014-06-25 08:24:29 -0700 | [diff] [blame] | 15439 | return false; |
| 15440 | |
| 15441 | return true; |
| 15442 | } |
| 15443 | |
Imre Deak | 8090ba8 | 2016-08-10 14:07:33 +0300 | [diff] [blame] | 15444 | void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv) |
| 15445 | { |
| 15446 | int pps_num; |
| 15447 | int pps_idx; |
| 15448 | |
| 15449 | if (HAS_DDI(dev_priv)) |
| 15450 | return; |
| 15451 | /* |
| 15452 | * This w/a is needed at least on CPT/PPT, but to be sure apply it |
| 15453 | * everywhere where registers can be write protected. |
| 15454 | */ |
| 15455 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
| 15456 | pps_num = 2; |
| 15457 | else |
| 15458 | pps_num = 1; |
| 15459 | |
| 15460 | for (pps_idx = 0; pps_idx < pps_num; pps_idx++) { |
| 15461 | u32 val = I915_READ(PP_CONTROL(pps_idx)); |
| 15462 | |
| 15463 | val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS; |
| 15464 | I915_WRITE(PP_CONTROL(pps_idx), val); |
| 15465 | } |
| 15466 | } |
| 15467 | |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 15468 | static void intel_pps_init(struct drm_i915_private *dev_priv) |
| 15469 | { |
| 15470 | if (HAS_PCH_SPLIT(dev_priv) || IS_BROXTON(dev_priv)) |
| 15471 | dev_priv->pps_mmio_base = PCH_PPS_BASE; |
| 15472 | else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
| 15473 | dev_priv->pps_mmio_base = VLV_PPS_BASE; |
| 15474 | else |
| 15475 | dev_priv->pps_mmio_base = PPS_BASE; |
Imre Deak | 8090ba8 | 2016-08-10 14:07:33 +0300 | [diff] [blame] | 15476 | |
| 15477 | intel_pps_unlock_regs_wa(dev_priv); |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 15478 | } |
| 15479 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15480 | static void intel_setup_outputs(struct drm_device *dev) |
| 15481 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 15482 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 15483 | struct intel_encoder *encoder; |
Adam Jackson | cb0953d | 2010-07-16 14:46:29 -0400 | [diff] [blame] | 15484 | bool dpd_is_edp = false; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15485 | |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 15486 | intel_pps_init(dev_priv); |
| 15487 | |
Imre Deak | 97a824e1 | 2016-06-21 11:51:47 +0300 | [diff] [blame] | 15488 | /* |
| 15489 | * intel_edp_init_connector() depends on this completing first, to |
| 15490 | * prevent the registeration of both eDP and LVDS and the incorrect |
| 15491 | * sharing of the PPS. |
| 15492 | */ |
Daniel Vetter | c909335 | 2013-06-06 22:22:47 +0200 | [diff] [blame] | 15493 | intel_lvds_init(dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15494 | |
Jesse Barnes | 84b4e04 | 2014-06-25 08:24:29 -0700 | [diff] [blame] | 15495 | if (intel_crt_present(dev)) |
Paulo Zanoni | 79935fc | 2012-11-20 13:27:40 -0200 | [diff] [blame] | 15496 | intel_crt_init(dev); |
Adam Jackson | cb0953d | 2010-07-16 14:46:29 -0400 | [diff] [blame] | 15497 | |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 15498 | if (IS_BROXTON(dev_priv)) { |
Vandana Kannan | c776eb2 | 2014-08-19 12:05:01 +0530 | [diff] [blame] | 15499 | /* |
| 15500 | * FIXME: Broxton doesn't support port detection via the |
| 15501 | * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to |
| 15502 | * detect the ports. |
| 15503 | */ |
| 15504 | intel_ddi_init(dev, PORT_A); |
| 15505 | intel_ddi_init(dev, PORT_B); |
| 15506 | intel_ddi_init(dev, PORT_C); |
Shashank Sharma | c6c794a | 2016-03-22 12:01:50 +0200 | [diff] [blame] | 15507 | |
| 15508 | intel_dsi_init(dev); |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 15509 | } else if (HAS_DDI(dev_priv)) { |
Eugeni Dodonov | 0e72a5b | 2012-05-09 15:37:27 -0300 | [diff] [blame] | 15510 | int found; |
| 15511 | |
Jesse Barnes | de31fac | 2015-03-06 15:53:32 -0800 | [diff] [blame] | 15512 | /* |
| 15513 | * Haswell uses DDI functions to detect digital outputs. |
| 15514 | * On SKL pre-D0 the strap isn't connected, so we assume |
| 15515 | * it's there. |
| 15516 | */ |
Ville Syrjälä | 7717940 | 2015-09-18 20:03:35 +0300 | [diff] [blame] | 15517 | found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED; |
Jesse Barnes | de31fac | 2015-03-06 15:53:32 -0800 | [diff] [blame] | 15518 | /* WaIgnoreDDIAStrap: skl */ |
Tvrtko Ursulin | 0853723 | 2016-10-13 11:03:02 +0100 | [diff] [blame] | 15519 | if (found || IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) |
Eugeni Dodonov | 0e72a5b | 2012-05-09 15:37:27 -0300 | [diff] [blame] | 15520 | intel_ddi_init(dev, PORT_A); |
| 15521 | |
| 15522 | /* DDI B, C and D detection is indicated by the SFUSE_STRAP |
| 15523 | * register */ |
| 15524 | found = I915_READ(SFUSE_STRAP); |
| 15525 | |
| 15526 | if (found & SFUSE_STRAP_DDIB_DETECTED) |
| 15527 | intel_ddi_init(dev, PORT_B); |
| 15528 | if (found & SFUSE_STRAP_DDIC_DETECTED) |
| 15529 | intel_ddi_init(dev, PORT_C); |
| 15530 | if (found & SFUSE_STRAP_DDID_DETECTED) |
| 15531 | intel_ddi_init(dev, PORT_D); |
Rodrigo Vivi | 2800e4c | 2015-08-07 17:35:21 -0700 | [diff] [blame] | 15532 | /* |
| 15533 | * On SKL we don't have a way to detect DDI-E so we rely on VBT. |
| 15534 | */ |
Tvrtko Ursulin | 0853723 | 2016-10-13 11:03:02 +0100 | [diff] [blame] | 15535 | if ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) && |
Rodrigo Vivi | 2800e4c | 2015-08-07 17:35:21 -0700 | [diff] [blame] | 15536 | (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp || |
| 15537 | dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi || |
| 15538 | dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi)) |
| 15539 | intel_ddi_init(dev, PORT_E); |
| 15540 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 15541 | } else if (HAS_PCH_SPLIT(dev_priv)) { |
Adam Jackson | cb0953d | 2010-07-16 14:46:29 -0400 | [diff] [blame] | 15542 | int found; |
Ville Syrjälä | 5d8a775 | 2013-11-01 18:22:39 +0200 | [diff] [blame] | 15543 | dpd_is_edp = intel_dp_is_edp(dev, PORT_D); |
Daniel Vetter | 270b304 | 2012-10-27 15:52:05 +0200 | [diff] [blame] | 15544 | |
| 15545 | if (has_edp_a(dev)) |
| 15546 | intel_dp_init(dev, DP_A, PORT_A); |
Adam Jackson | cb0953d | 2010-07-16 14:46:29 -0400 | [diff] [blame] | 15547 | |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 15548 | if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) { |
Zhao Yakui | 461ed3c | 2010-03-30 15:11:33 +0800 | [diff] [blame] | 15549 | /* PCH SDVOB multiplex with HDMIB */ |
Ville Syrjälä | 2a5c083 | 2015-11-06 21:29:59 +0200 | [diff] [blame] | 15550 | found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B); |
Zhenyu Wang | 30ad48b | 2009-06-05 15:38:43 +0800 | [diff] [blame] | 15551 | if (!found) |
Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 15552 | intel_hdmi_init(dev, PCH_HDMIB, PORT_B); |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 15553 | if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED)) |
Paulo Zanoni | ab9d7c3 | 2012-07-17 17:53:45 -0300 | [diff] [blame] | 15554 | intel_dp_init(dev, PCH_DP_B, PORT_B); |
Zhenyu Wang | 30ad48b | 2009-06-05 15:38:43 +0800 | [diff] [blame] | 15555 | } |
| 15556 | |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 15557 | if (I915_READ(PCH_HDMIC) & SDVO_DETECTED) |
Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 15558 | intel_hdmi_init(dev, PCH_HDMIC, PORT_C); |
Zhenyu Wang | 30ad48b | 2009-06-05 15:38:43 +0800 | [diff] [blame] | 15559 | |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 15560 | if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED) |
Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 15561 | intel_hdmi_init(dev, PCH_HDMID, PORT_D); |
Zhenyu Wang | 30ad48b | 2009-06-05 15:38:43 +0800 | [diff] [blame] | 15562 | |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 15563 | if (I915_READ(PCH_DP_C) & DP_DETECTED) |
Paulo Zanoni | ab9d7c3 | 2012-07-17 17:53:45 -0300 | [diff] [blame] | 15564 | intel_dp_init(dev, PCH_DP_C, PORT_C); |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 15565 | |
Daniel Vetter | 270b304 | 2012-10-27 15:52:05 +0200 | [diff] [blame] | 15566 | if (I915_READ(PCH_DP_D) & DP_DETECTED) |
Paulo Zanoni | ab9d7c3 | 2012-07-17 17:53:45 -0300 | [diff] [blame] | 15567 | intel_dp_init(dev, PCH_DP_D, PORT_D); |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 15568 | } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 15569 | bool has_edp, has_port; |
Chris Wilson | 457c52d | 2016-06-01 08:27:50 +0100 | [diff] [blame] | 15570 | |
Ville Syrjälä | e17ac6d | 2014-10-09 19:37:15 +0300 | [diff] [blame] | 15571 | /* |
| 15572 | * The DP_DETECTED bit is the latched state of the DDC |
| 15573 | * SDA pin at boot. However since eDP doesn't require DDC |
| 15574 | * (no way to plug in a DP->HDMI dongle) the DDC pins for |
| 15575 | * eDP ports may have been muxed to an alternate function. |
| 15576 | * Thus we can't rely on the DP_DETECTED bit alone to detect |
| 15577 | * eDP ports. Consult the VBT as well as DP_DETECTED to |
| 15578 | * detect eDP ports. |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 15579 | * |
| 15580 | * Sadly the straps seem to be missing sometimes even for HDMI |
| 15581 | * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap |
| 15582 | * and VBT for the presence of the port. Additionally we can't |
| 15583 | * trust the port type the VBT declares as we've seen at least |
| 15584 | * HDMI ports that the VBT claim are DP or eDP. |
Ville Syrjälä | e17ac6d | 2014-10-09 19:37:15 +0300 | [diff] [blame] | 15585 | */ |
Chris Wilson | 457c52d | 2016-06-01 08:27:50 +0100 | [diff] [blame] | 15586 | has_edp = intel_dp_is_edp(dev, PORT_B); |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 15587 | has_port = intel_bios_is_port_present(dev_priv, PORT_B); |
| 15588 | if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port) |
Chris Wilson | 457c52d | 2016-06-01 08:27:50 +0100 | [diff] [blame] | 15589 | has_edp &= intel_dp_init(dev, VLV_DP_B, PORT_B); |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 15590 | if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp) |
Ville Syrjälä | e66eb81 | 2015-09-18 20:03:34 +0300 | [diff] [blame] | 15591 | intel_hdmi_init(dev, VLV_HDMIB, PORT_B); |
Artem Bityutskiy | 585a94b | 2013-10-16 18:10:41 +0300 | [diff] [blame] | 15592 | |
Chris Wilson | 457c52d | 2016-06-01 08:27:50 +0100 | [diff] [blame] | 15593 | has_edp = intel_dp_is_edp(dev, PORT_C); |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 15594 | has_port = intel_bios_is_port_present(dev_priv, PORT_C); |
| 15595 | if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port) |
Chris Wilson | 457c52d | 2016-06-01 08:27:50 +0100 | [diff] [blame] | 15596 | has_edp &= intel_dp_init(dev, VLV_DP_C, PORT_C); |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 15597 | if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp) |
Ville Syrjälä | e66eb81 | 2015-09-18 20:03:34 +0300 | [diff] [blame] | 15598 | intel_hdmi_init(dev, VLV_HDMIC, PORT_C); |
Gajanan Bhat | 19c0392 | 2012-09-27 19:13:07 +0530 | [diff] [blame] | 15599 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 15600 | if (IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 15601 | /* |
| 15602 | * eDP not supported on port D, |
| 15603 | * so no need to worry about it |
| 15604 | */ |
| 15605 | has_port = intel_bios_is_port_present(dev_priv, PORT_D); |
| 15606 | if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port) |
Ville Syrjälä | e66eb81 | 2015-09-18 20:03:34 +0300 | [diff] [blame] | 15607 | intel_dp_init(dev, CHV_DP_D, PORT_D); |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 15608 | if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port) |
| 15609 | intel_hdmi_init(dev, CHV_HDMID, PORT_D); |
Ville Syrjälä | 9418c1f | 2014-04-09 13:28:56 +0300 | [diff] [blame] | 15610 | } |
| 15611 | |
Jani Nikula | 3cfca97 | 2013-08-27 15:12:26 +0300 | [diff] [blame] | 15612 | intel_dsi_init(dev); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 15613 | } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) { |
Ma Ling | 27185ae | 2009-08-24 13:50:23 +0800 | [diff] [blame] | 15614 | bool found = false; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 15615 | |
Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 15616 | if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) { |
Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 15617 | DRM_DEBUG_KMS("probing SDVOB\n"); |
Ville Syrjälä | 2a5c083 | 2015-11-06 21:29:59 +0200 | [diff] [blame] | 15618 | found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B); |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 15619 | if (!found && IS_G4X(dev_priv)) { |
Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 15620 | DRM_DEBUG_KMS("probing HDMI on SDVOB\n"); |
Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 15621 | intel_hdmi_init(dev, GEN4_HDMIB, PORT_B); |
Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 15622 | } |
Ma Ling | 27185ae | 2009-08-24 13:50:23 +0800 | [diff] [blame] | 15623 | |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 15624 | if (!found && IS_G4X(dev_priv)) |
Paulo Zanoni | ab9d7c3 | 2012-07-17 17:53:45 -0300 | [diff] [blame] | 15625 | intel_dp_init(dev, DP_B, PORT_B); |
Eric Anholt | 725e30a | 2009-01-22 13:01:02 -0800 | [diff] [blame] | 15626 | } |
Kristian Høgsberg | 13520b0 | 2009-03-13 15:42:14 -0400 | [diff] [blame] | 15627 | |
| 15628 | /* Before G4X SDVOC doesn't have its own detect register */ |
Kristian Høgsberg | 13520b0 | 2009-03-13 15:42:14 -0400 | [diff] [blame] | 15629 | |
Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 15630 | if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) { |
Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 15631 | DRM_DEBUG_KMS("probing SDVOC\n"); |
Ville Syrjälä | 2a5c083 | 2015-11-06 21:29:59 +0200 | [diff] [blame] | 15632 | found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C); |
Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 15633 | } |
Ma Ling | 27185ae | 2009-08-24 13:50:23 +0800 | [diff] [blame] | 15634 | |
Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 15635 | if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) { |
Ma Ling | 27185ae | 2009-08-24 13:50:23 +0800 | [diff] [blame] | 15636 | |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 15637 | if (IS_G4X(dev_priv)) { |
Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 15638 | DRM_DEBUG_KMS("probing HDMI on SDVOC\n"); |
Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 15639 | intel_hdmi_init(dev, GEN4_HDMIC, PORT_C); |
Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 15640 | } |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 15641 | if (IS_G4X(dev_priv)) |
Paulo Zanoni | ab9d7c3 | 2012-07-17 17:53:45 -0300 | [diff] [blame] | 15642 | intel_dp_init(dev, DP_C, PORT_C); |
Eric Anholt | 725e30a | 2009-01-22 13:01:02 -0800 | [diff] [blame] | 15643 | } |
Ma Ling | 27185ae | 2009-08-24 13:50:23 +0800 | [diff] [blame] | 15644 | |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 15645 | if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED)) |
Paulo Zanoni | ab9d7c3 | 2012-07-17 17:53:45 -0300 | [diff] [blame] | 15646 | intel_dp_init(dev, DP_D, PORT_D); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 15647 | } else if (IS_GEN2(dev_priv)) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15648 | intel_dvo_init(dev); |
| 15649 | |
Zhenyu Wang | 103a196 | 2009-11-27 11:44:36 +0800 | [diff] [blame] | 15650 | if (SUPPORTS_TV(dev)) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15651 | intel_tv_init(dev); |
| 15652 | |
Rodrigo Vivi | 0bc12bc | 2014-11-14 08:52:28 -0800 | [diff] [blame] | 15653 | intel_psr_init(dev); |
Rodrigo Vivi | 7c8f8a7 | 2014-06-13 05:10:03 -0700 | [diff] [blame] | 15654 | |
Damien Lespiau | b2784e1 | 2014-08-05 11:29:37 +0100 | [diff] [blame] | 15655 | for_each_intel_encoder(dev, encoder) { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 15656 | encoder->base.possible_crtcs = encoder->crtc_mask; |
| 15657 | encoder->base.possible_clones = |
Daniel Vetter | 66a9278 | 2012-07-12 20:08:18 +0200 | [diff] [blame] | 15658 | intel_encoder_clones(encoder); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15659 | } |
Chris Wilson | 47356eb | 2011-01-11 17:06:04 +0000 | [diff] [blame] | 15660 | |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 15661 | intel_init_pch_refclk(dev); |
Daniel Vetter | 270b304 | 2012-10-27 15:52:05 +0200 | [diff] [blame] | 15662 | |
| 15663 | drm_helper_move_panel_connectors_to_head(dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15664 | } |
| 15665 | |
| 15666 | static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb) |
| 15667 | { |
Ville Syrjälä | 60a5ca0 | 2014-06-13 11:10:53 +0300 | [diff] [blame] | 15668 | struct drm_device *dev = fb->dev; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15669 | struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15670 | |
Daniel Vetter | ef2d633 | 2014-02-10 18:00:38 +0100 | [diff] [blame] | 15671 | drm_framebuffer_cleanup(fb); |
Ville Syrjälä | 60a5ca0 | 2014-06-13 11:10:53 +0300 | [diff] [blame] | 15672 | mutex_lock(&dev->struct_mutex); |
Daniel Vetter | ef2d633 | 2014-02-10 18:00:38 +0100 | [diff] [blame] | 15673 | WARN_ON(!intel_fb->obj->framebuffer_references--); |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 15674 | i915_gem_object_put(intel_fb->obj); |
Ville Syrjälä | 60a5ca0 | 2014-06-13 11:10:53 +0300 | [diff] [blame] | 15675 | mutex_unlock(&dev->struct_mutex); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15676 | kfree(intel_fb); |
| 15677 | } |
| 15678 | |
| 15679 | static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 15680 | struct drm_file *file, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15681 | unsigned int *handle) |
| 15682 | { |
| 15683 | struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 15684 | struct drm_i915_gem_object *obj = intel_fb->obj; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15685 | |
Chris Wilson | cc917ab | 2015-10-13 14:22:26 +0100 | [diff] [blame] | 15686 | if (obj->userptr.mm) { |
| 15687 | DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n"); |
| 15688 | return -EINVAL; |
| 15689 | } |
| 15690 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 15691 | return drm_gem_handle_create(file, &obj->base, handle); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15692 | } |
| 15693 | |
Rodrigo Vivi | 86c9858 | 2015-07-08 16:22:45 -0700 | [diff] [blame] | 15694 | static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb, |
| 15695 | struct drm_file *file, |
| 15696 | unsigned flags, unsigned color, |
| 15697 | struct drm_clip_rect *clips, |
| 15698 | unsigned num_clips) |
| 15699 | { |
| 15700 | struct drm_device *dev = fb->dev; |
| 15701 | struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb); |
| 15702 | struct drm_i915_gem_object *obj = intel_fb->obj; |
| 15703 | |
| 15704 | mutex_lock(&dev->struct_mutex); |
Paulo Zanoni | 74b4ea1 | 2015-07-14 16:29:14 -0300 | [diff] [blame] | 15705 | intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB); |
Rodrigo Vivi | 86c9858 | 2015-07-08 16:22:45 -0700 | [diff] [blame] | 15706 | mutex_unlock(&dev->struct_mutex); |
| 15707 | |
| 15708 | return 0; |
| 15709 | } |
| 15710 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15711 | static const struct drm_framebuffer_funcs intel_fb_funcs = { |
| 15712 | .destroy = intel_user_framebuffer_destroy, |
| 15713 | .create_handle = intel_user_framebuffer_create_handle, |
Rodrigo Vivi | 86c9858 | 2015-07-08 16:22:45 -0700 | [diff] [blame] | 15714 | .dirty = intel_user_framebuffer_dirty, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15715 | }; |
| 15716 | |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 15717 | static |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 15718 | u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv, |
| 15719 | uint64_t fb_modifier, uint32_t pixel_format) |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 15720 | { |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 15721 | u32 gen = INTEL_INFO(dev_priv)->gen; |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 15722 | |
| 15723 | if (gen >= 9) { |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 15724 | int cpp = drm_format_plane_cpp(pixel_format, 0); |
| 15725 | |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 15726 | /* "The stride in bytes must not exceed the of the size of 8K |
| 15727 | * pixels and 32K bytes." |
| 15728 | */ |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 15729 | return min(8192 * cpp, 32768); |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 15730 | } else if (gen >= 5 && !IS_VALLEYVIEW(dev_priv) && |
| 15731 | !IS_CHERRYVIEW(dev_priv)) { |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 15732 | return 32*1024; |
| 15733 | } else if (gen >= 4) { |
| 15734 | if (fb_modifier == I915_FORMAT_MOD_X_TILED) |
| 15735 | return 16*1024; |
| 15736 | else |
| 15737 | return 32*1024; |
| 15738 | } else if (gen >= 3) { |
| 15739 | if (fb_modifier == I915_FORMAT_MOD_X_TILED) |
| 15740 | return 8*1024; |
| 15741 | else |
| 15742 | return 16*1024; |
| 15743 | } else { |
| 15744 | /* XXX DSPC is limited to 4k tiled */ |
| 15745 | return 8*1024; |
| 15746 | } |
| 15747 | } |
| 15748 | |
Daniel Vetter | b5ea642 | 2014-03-02 21:18:00 +0100 | [diff] [blame] | 15749 | static int intel_framebuffer_init(struct drm_device *dev, |
| 15750 | struct intel_framebuffer *intel_fb, |
| 15751 | struct drm_mode_fb_cmd2 *mode_cmd, |
| 15752 | struct drm_i915_gem_object *obj) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15753 | { |
Ville Syrjälä | 7b49f94 | 2016-01-12 21:08:32 +0200 | [diff] [blame] | 15754 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | c2ff737 | 2016-02-11 19:16:37 +0200 | [diff] [blame] | 15755 | unsigned int tiling = i915_gem_object_get_tiling(obj); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15756 | int ret; |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 15757 | u32 pitch_limit, stride_alignment; |
Eric Engestrom | d382814 | 2016-08-15 16:29:55 +0100 | [diff] [blame] | 15758 | char *format_name; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15759 | |
Daniel Vetter | dd4916c | 2013-10-09 21:23:51 +0200 | [diff] [blame] | 15760 | WARN_ON(!mutex_is_locked(&dev->struct_mutex)); |
| 15761 | |
Daniel Vetter | 2a80ead | 2015-02-10 17:16:06 +0000 | [diff] [blame] | 15762 | if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) { |
Ville Syrjälä | c2ff737 | 2016-02-11 19:16:37 +0200 | [diff] [blame] | 15763 | /* |
| 15764 | * If there's a fence, enforce that |
| 15765 | * the fb modifier and tiling mode match. |
| 15766 | */ |
| 15767 | if (tiling != I915_TILING_NONE && |
| 15768 | tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) { |
Daniel Vetter | 2a80ead | 2015-02-10 17:16:06 +0000 | [diff] [blame] | 15769 | DRM_DEBUG("tiling_mode doesn't match fb modifier\n"); |
| 15770 | return -EINVAL; |
| 15771 | } |
| 15772 | } else { |
Ville Syrjälä | c2ff737 | 2016-02-11 19:16:37 +0200 | [diff] [blame] | 15773 | if (tiling == I915_TILING_X) { |
Daniel Vetter | 2a80ead | 2015-02-10 17:16:06 +0000 | [diff] [blame] | 15774 | mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED; |
Ville Syrjälä | c2ff737 | 2016-02-11 19:16:37 +0200 | [diff] [blame] | 15775 | } else if (tiling == I915_TILING_Y) { |
Daniel Vetter | 2a80ead | 2015-02-10 17:16:06 +0000 | [diff] [blame] | 15776 | DRM_DEBUG("No Y tiling for legacy addfb\n"); |
| 15777 | return -EINVAL; |
| 15778 | } |
| 15779 | } |
| 15780 | |
Tvrtko Ursulin | 9a8f0a1 | 2015-02-27 11:15:24 +0000 | [diff] [blame] | 15781 | /* Passed in modifier sanity checking. */ |
| 15782 | switch (mode_cmd->modifier[0]) { |
| 15783 | case I915_FORMAT_MOD_Y_TILED: |
| 15784 | case I915_FORMAT_MOD_Yf_TILED: |
| 15785 | if (INTEL_INFO(dev)->gen < 9) { |
| 15786 | DRM_DEBUG("Unsupported tiling 0x%llx!\n", |
| 15787 | mode_cmd->modifier[0]); |
| 15788 | return -EINVAL; |
| 15789 | } |
| 15790 | case DRM_FORMAT_MOD_NONE: |
| 15791 | case I915_FORMAT_MOD_X_TILED: |
| 15792 | break; |
| 15793 | default: |
Jesse Barnes | c0f4042 | 2015-03-23 12:43:50 -0700 | [diff] [blame] | 15794 | DRM_DEBUG("Unsupported fb modifier 0x%llx!\n", |
| 15795 | mode_cmd->modifier[0]); |
Chris Wilson | 57cd650 | 2010-08-08 12:34:44 +0100 | [diff] [blame] | 15796 | return -EINVAL; |
Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 15797 | } |
Chris Wilson | 57cd650 | 2010-08-08 12:34:44 +0100 | [diff] [blame] | 15798 | |
Ville Syrjälä | c2ff737 | 2016-02-11 19:16:37 +0200 | [diff] [blame] | 15799 | /* |
| 15800 | * gen2/3 display engine uses the fence if present, |
| 15801 | * so the tiling mode must match the fb modifier exactly. |
| 15802 | */ |
| 15803 | if (INTEL_INFO(dev_priv)->gen < 4 && |
| 15804 | tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) { |
| 15805 | DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n"); |
| 15806 | return -EINVAL; |
| 15807 | } |
| 15808 | |
Ville Syrjälä | 7b49f94 | 2016-01-12 21:08:32 +0200 | [diff] [blame] | 15809 | stride_alignment = intel_fb_stride_alignment(dev_priv, |
| 15810 | mode_cmd->modifier[0], |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 15811 | mode_cmd->pixel_format); |
| 15812 | if (mode_cmd->pitches[0] & (stride_alignment - 1)) { |
| 15813 | DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n", |
| 15814 | mode_cmd->pitches[0], stride_alignment); |
Chris Wilson | 57cd650 | 2010-08-08 12:34:44 +0100 | [diff] [blame] | 15815 | return -EINVAL; |
Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 15816 | } |
Chris Wilson | 57cd650 | 2010-08-08 12:34:44 +0100 | [diff] [blame] | 15817 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 15818 | pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0], |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 15819 | mode_cmd->pixel_format); |
Chris Wilson | a35cdaa | 2013-06-25 17:26:45 +0100 | [diff] [blame] | 15820 | if (mode_cmd->pitches[0] > pitch_limit) { |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 15821 | DRM_DEBUG("%s pitch (%u) must be at less than %d\n", |
| 15822 | mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ? |
Daniel Vetter | 2a80ead | 2015-02-10 17:16:06 +0000 | [diff] [blame] | 15823 | "tiled" : "linear", |
Chris Wilson | a35cdaa | 2013-06-25 17:26:45 +0100 | [diff] [blame] | 15824 | mode_cmd->pitches[0], pitch_limit); |
Ville Syrjälä | 5d7bd70 | 2012-10-31 17:50:18 +0200 | [diff] [blame] | 15825 | return -EINVAL; |
Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 15826 | } |
Ville Syrjälä | 5d7bd70 | 2012-10-31 17:50:18 +0200 | [diff] [blame] | 15827 | |
Ville Syrjälä | c2ff737 | 2016-02-11 19:16:37 +0200 | [diff] [blame] | 15828 | /* |
| 15829 | * If there's a fence, enforce that |
| 15830 | * the fb pitch and fence stride match. |
| 15831 | */ |
| 15832 | if (tiling != I915_TILING_NONE && |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 15833 | mode_cmd->pitches[0] != i915_gem_object_get_stride(obj)) { |
Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 15834 | DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n", |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 15835 | mode_cmd->pitches[0], |
| 15836 | i915_gem_object_get_stride(obj)); |
Ville Syrjälä | 5d7bd70 | 2012-10-31 17:50:18 +0200 | [diff] [blame] | 15837 | return -EINVAL; |
Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 15838 | } |
Ville Syrjälä | 5d7bd70 | 2012-10-31 17:50:18 +0200 | [diff] [blame] | 15839 | |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 15840 | /* Reject formats not supported by any plane early. */ |
Jesse Barnes | 308e5bc | 2011-11-14 14:51:28 -0800 | [diff] [blame] | 15841 | switch (mode_cmd->pixel_format) { |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 15842 | case DRM_FORMAT_C8: |
Ville Syrjälä | 04b3924 | 2011-11-17 18:05:13 +0200 | [diff] [blame] | 15843 | case DRM_FORMAT_RGB565: |
| 15844 | case DRM_FORMAT_XRGB8888: |
| 15845 | case DRM_FORMAT_ARGB8888: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 15846 | break; |
| 15847 | case DRM_FORMAT_XRGB1555: |
Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 15848 | if (INTEL_INFO(dev)->gen > 3) { |
Eric Engestrom | 90844f0 | 2016-08-15 01:02:38 +0100 | [diff] [blame] | 15849 | format_name = drm_get_format_name(mode_cmd->pixel_format); |
| 15850 | DRM_DEBUG("unsupported pixel format: %s\n", format_name); |
| 15851 | kfree(format_name); |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 15852 | return -EINVAL; |
Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 15853 | } |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 15854 | break; |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 15855 | case DRM_FORMAT_ABGR8888: |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 15856 | if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) && |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 15857 | INTEL_INFO(dev)->gen < 9) { |
Eric Engestrom | 90844f0 | 2016-08-15 01:02:38 +0100 | [diff] [blame] | 15858 | format_name = drm_get_format_name(mode_cmd->pixel_format); |
| 15859 | DRM_DEBUG("unsupported pixel format: %s\n", format_name); |
| 15860 | kfree(format_name); |
Damien Lespiau | 6c0fd45 | 2015-05-19 12:29:16 +0100 | [diff] [blame] | 15861 | return -EINVAL; |
| 15862 | } |
| 15863 | break; |
| 15864 | case DRM_FORMAT_XBGR8888: |
Ville Syrjälä | 04b3924 | 2011-11-17 18:05:13 +0200 | [diff] [blame] | 15865 | case DRM_FORMAT_XRGB2101010: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 15866 | case DRM_FORMAT_XBGR2101010: |
Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 15867 | if (INTEL_INFO(dev)->gen < 4) { |
Eric Engestrom | 90844f0 | 2016-08-15 01:02:38 +0100 | [diff] [blame] | 15868 | format_name = drm_get_format_name(mode_cmd->pixel_format); |
| 15869 | DRM_DEBUG("unsupported pixel format: %s\n", format_name); |
| 15870 | kfree(format_name); |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 15871 | return -EINVAL; |
Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 15872 | } |
Jesse Barnes | b562674 | 2011-06-24 12:19:27 -0700 | [diff] [blame] | 15873 | break; |
Damien Lespiau | 7531208 | 2015-05-15 19:06:01 +0100 | [diff] [blame] | 15874 | case DRM_FORMAT_ABGR2101010: |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 15875 | if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) { |
Eric Engestrom | 90844f0 | 2016-08-15 01:02:38 +0100 | [diff] [blame] | 15876 | format_name = drm_get_format_name(mode_cmd->pixel_format); |
| 15877 | DRM_DEBUG("unsupported pixel format: %s\n", format_name); |
| 15878 | kfree(format_name); |
Damien Lespiau | 7531208 | 2015-05-15 19:06:01 +0100 | [diff] [blame] | 15879 | return -EINVAL; |
| 15880 | } |
| 15881 | break; |
Ville Syrjälä | 04b3924 | 2011-11-17 18:05:13 +0200 | [diff] [blame] | 15882 | case DRM_FORMAT_YUYV: |
| 15883 | case DRM_FORMAT_UYVY: |
| 15884 | case DRM_FORMAT_YVYU: |
| 15885 | case DRM_FORMAT_VYUY: |
Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 15886 | if (INTEL_INFO(dev)->gen < 5) { |
Eric Engestrom | 90844f0 | 2016-08-15 01:02:38 +0100 | [diff] [blame] | 15887 | format_name = drm_get_format_name(mode_cmd->pixel_format); |
| 15888 | DRM_DEBUG("unsupported pixel format: %s\n", format_name); |
| 15889 | kfree(format_name); |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 15890 | return -EINVAL; |
Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 15891 | } |
Chris Wilson | 57cd650 | 2010-08-08 12:34:44 +0100 | [diff] [blame] | 15892 | break; |
| 15893 | default: |
Eric Engestrom | 90844f0 | 2016-08-15 01:02:38 +0100 | [diff] [blame] | 15894 | format_name = drm_get_format_name(mode_cmd->pixel_format); |
| 15895 | DRM_DEBUG("unsupported pixel format: %s\n", format_name); |
| 15896 | kfree(format_name); |
Chris Wilson | 57cd650 | 2010-08-08 12:34:44 +0100 | [diff] [blame] | 15897 | return -EINVAL; |
| 15898 | } |
| 15899 | |
Ville Syrjälä | 90f9a33 | 2012-10-31 17:50:19 +0200 | [diff] [blame] | 15900 | /* FIXME need to adjust LINOFF/TILEOFF accordingly. */ |
| 15901 | if (mode_cmd->offsets[0] != 0) |
| 15902 | return -EINVAL; |
| 15903 | |
Daniel Vetter | c7d73f6 | 2012-12-13 23:38:38 +0100 | [diff] [blame] | 15904 | drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd); |
| 15905 | intel_fb->obj = obj; |
| 15906 | |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 15907 | ret = intel_fill_fb_info(dev_priv, &intel_fb->base); |
| 15908 | if (ret) |
| 15909 | return ret; |
Ville Syrjälä | 2d7a215 | 2016-02-15 22:54:47 +0200 | [diff] [blame] | 15910 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15911 | ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs); |
| 15912 | if (ret) { |
| 15913 | DRM_ERROR("framebuffer init failed %d\n", ret); |
| 15914 | return ret; |
| 15915 | } |
| 15916 | |
Ville Syrjälä | 0b05e1e | 2016-01-14 15:22:09 +0200 | [diff] [blame] | 15917 | intel_fb->obj->framebuffer_references++; |
| 15918 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15919 | return 0; |
| 15920 | } |
| 15921 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15922 | static struct drm_framebuffer * |
| 15923 | intel_user_framebuffer_create(struct drm_device *dev, |
| 15924 | struct drm_file *filp, |
Ville Syrjälä | 1eb8345 | 2015-11-11 19:11:29 +0200 | [diff] [blame] | 15925 | const struct drm_mode_fb_cmd2 *user_mode_cmd) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15926 | { |
Lukas Wunner | dcb1394 | 2015-07-04 11:50:58 +0200 | [diff] [blame] | 15927 | struct drm_framebuffer *fb; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 15928 | struct drm_i915_gem_object *obj; |
Ville Syrjälä | 76dc376 | 2015-11-11 19:11:28 +0200 | [diff] [blame] | 15929 | struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15930 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 15931 | obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]); |
| 15932 | if (!obj) |
Chris Wilson | cce13ff | 2010-08-08 13:36:38 +0100 | [diff] [blame] | 15933 | return ERR_PTR(-ENOENT); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15934 | |
Daniel Vetter | 92907cb | 2015-11-23 09:04:05 +0100 | [diff] [blame] | 15935 | fb = intel_framebuffer_create(dev, &mode_cmd, obj); |
Lukas Wunner | dcb1394 | 2015-07-04 11:50:58 +0200 | [diff] [blame] | 15936 | if (IS_ERR(fb)) |
Chris Wilson | 34911fd | 2016-07-20 13:31:54 +0100 | [diff] [blame] | 15937 | i915_gem_object_put_unlocked(obj); |
Lukas Wunner | dcb1394 | 2015-07-04 11:50:58 +0200 | [diff] [blame] | 15938 | |
| 15939 | return fb; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15940 | } |
| 15941 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15942 | static const struct drm_mode_config_funcs intel_mode_funcs = { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15943 | .fb_create = intel_user_framebuffer_create, |
Daniel Vetter | 0632fef | 2013-10-08 17:44:49 +0200 | [diff] [blame] | 15944 | .output_poll_changed = intel_fbdev_output_poll_changed, |
Matt Roper | 5ee67f1 | 2015-01-21 16:35:44 -0800 | [diff] [blame] | 15945 | .atomic_check = intel_atomic_check, |
| 15946 | .atomic_commit = intel_atomic_commit, |
Maarten Lankhorst | de419ab | 2015-06-04 10:21:28 +0200 | [diff] [blame] | 15947 | .atomic_state_alloc = intel_atomic_state_alloc, |
| 15948 | .atomic_state_clear = intel_atomic_state_clear, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15949 | }; |
| 15950 | |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 15951 | /** |
| 15952 | * intel_init_display_hooks - initialize the display modesetting hooks |
| 15953 | * @dev_priv: device private |
| 15954 | */ |
| 15955 | void intel_init_display_hooks(struct drm_i915_private *dev_priv) |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 15956 | { |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 15957 | if (INTEL_INFO(dev_priv)->gen >= 9) { |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 15958 | dev_priv->display.get_pipe_config = haswell_get_pipe_config; |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 15959 | dev_priv->display.get_initial_plane_config = |
| 15960 | skylake_get_initial_plane_config; |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 15961 | dev_priv->display.crtc_compute_clock = |
| 15962 | haswell_crtc_compute_clock; |
| 15963 | dev_priv->display.crtc_enable = haswell_crtc_enable; |
| 15964 | dev_priv->display.crtc_disable = haswell_crtc_disable; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 15965 | } else if (HAS_DDI(dev_priv)) { |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 15966 | dev_priv->display.get_pipe_config = haswell_get_pipe_config; |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 15967 | dev_priv->display.get_initial_plane_config = |
| 15968 | ironlake_get_initial_plane_config; |
Ander Conselvan de Oliveira | 797d025 | 2014-10-29 11:32:34 +0200 | [diff] [blame] | 15969 | dev_priv->display.crtc_compute_clock = |
| 15970 | haswell_crtc_compute_clock; |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 15971 | dev_priv->display.crtc_enable = haswell_crtc_enable; |
| 15972 | dev_priv->display.crtc_disable = haswell_crtc_disable; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 15973 | } else if (HAS_PCH_SPLIT(dev_priv)) { |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 15974 | dev_priv->display.get_pipe_config = ironlake_get_pipe_config; |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 15975 | dev_priv->display.get_initial_plane_config = |
| 15976 | ironlake_get_initial_plane_config; |
Ander Conselvan de Oliveira | 3fb3770 | 2014-10-29 11:32:35 +0200 | [diff] [blame] | 15977 | dev_priv->display.crtc_compute_clock = |
| 15978 | ironlake_crtc_compute_clock; |
Daniel Vetter | 76e5a89 | 2012-06-29 22:39:33 +0200 | [diff] [blame] | 15979 | dev_priv->display.crtc_enable = ironlake_crtc_enable; |
| 15980 | dev_priv->display.crtc_disable = ironlake_crtc_disable; |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 15981 | } else if (IS_CHERRYVIEW(dev_priv)) { |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 15982 | dev_priv->display.get_pipe_config = i9xx_get_pipe_config; |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 15983 | dev_priv->display.get_initial_plane_config = |
| 15984 | i9xx_get_initial_plane_config; |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 15985 | dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock; |
| 15986 | dev_priv->display.crtc_enable = valleyview_crtc_enable; |
| 15987 | dev_priv->display.crtc_disable = i9xx_crtc_disable; |
| 15988 | } else if (IS_VALLEYVIEW(dev_priv)) { |
| 15989 | dev_priv->display.get_pipe_config = i9xx_get_pipe_config; |
| 15990 | dev_priv->display.get_initial_plane_config = |
| 15991 | i9xx_get_initial_plane_config; |
| 15992 | dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 15993 | dev_priv->display.crtc_enable = valleyview_crtc_enable; |
| 15994 | dev_priv->display.crtc_disable = i9xx_crtc_disable; |
Ander Conselvan de Oliveira | 19ec669 | 2016-03-21 18:00:15 +0200 | [diff] [blame] | 15995 | } else if (IS_G4X(dev_priv)) { |
| 15996 | dev_priv->display.get_pipe_config = i9xx_get_pipe_config; |
| 15997 | dev_priv->display.get_initial_plane_config = |
| 15998 | i9xx_get_initial_plane_config; |
| 15999 | dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock; |
| 16000 | dev_priv->display.crtc_enable = i9xx_crtc_enable; |
| 16001 | dev_priv->display.crtc_disable = i9xx_crtc_disable; |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 16002 | } else if (IS_PINEVIEW(dev_priv)) { |
| 16003 | dev_priv->display.get_pipe_config = i9xx_get_pipe_config; |
| 16004 | dev_priv->display.get_initial_plane_config = |
| 16005 | i9xx_get_initial_plane_config; |
| 16006 | dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock; |
| 16007 | dev_priv->display.crtc_enable = i9xx_crtc_enable; |
| 16008 | dev_priv->display.crtc_disable = i9xx_crtc_disable; |
Ander Conselvan de Oliveira | 81c97f5 | 2016-03-22 15:35:23 +0200 | [diff] [blame] | 16009 | } else if (!IS_GEN2(dev_priv)) { |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 16010 | dev_priv->display.get_pipe_config = i9xx_get_pipe_config; |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 16011 | dev_priv->display.get_initial_plane_config = |
| 16012 | i9xx_get_initial_plane_config; |
Ander Conselvan de Oliveira | d6dfee7 | 2014-10-29 11:32:36 +0200 | [diff] [blame] | 16013 | dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock; |
Daniel Vetter | 76e5a89 | 2012-06-29 22:39:33 +0200 | [diff] [blame] | 16014 | dev_priv->display.crtc_enable = i9xx_crtc_enable; |
| 16015 | dev_priv->display.crtc_disable = i9xx_crtc_disable; |
Ander Conselvan de Oliveira | 81c97f5 | 2016-03-22 15:35:23 +0200 | [diff] [blame] | 16016 | } else { |
| 16017 | dev_priv->display.get_pipe_config = i9xx_get_pipe_config; |
| 16018 | dev_priv->display.get_initial_plane_config = |
| 16019 | i9xx_get_initial_plane_config; |
| 16020 | dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock; |
| 16021 | dev_priv->display.crtc_enable = i9xx_crtc_enable; |
| 16022 | dev_priv->display.crtc_disable = i9xx_crtc_disable; |
Eric Anholt | f564048e | 2011-03-30 13:01:02 -0700 | [diff] [blame] | 16023 | } |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 16024 | |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 16025 | /* Returns the core display clock speed */ |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 16026 | if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) |
Ville Syrjälä | 1652d19 | 2015-03-31 14:12:01 +0300 | [diff] [blame] | 16027 | dev_priv->display.get_display_clock_speed = |
| 16028 | skylake_get_display_clock_speed; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 16029 | else if (IS_BROXTON(dev_priv)) |
Bob Paauwe | acd3f3d | 2015-06-23 14:14:26 -0700 | [diff] [blame] | 16030 | dev_priv->display.get_display_clock_speed = |
| 16031 | broxton_get_display_clock_speed; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 16032 | else if (IS_BROADWELL(dev_priv)) |
Ville Syrjälä | 1652d19 | 2015-03-31 14:12:01 +0300 | [diff] [blame] | 16033 | dev_priv->display.get_display_clock_speed = |
| 16034 | broadwell_get_display_clock_speed; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 16035 | else if (IS_HASWELL(dev_priv)) |
Ville Syrjälä | 1652d19 | 2015-03-31 14:12:01 +0300 | [diff] [blame] | 16036 | dev_priv->display.get_display_clock_speed = |
| 16037 | haswell_get_display_clock_speed; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 16038 | else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
Jesse Barnes | 25eb05fc | 2012-03-28 13:39:23 -0700 | [diff] [blame] | 16039 | dev_priv->display.get_display_clock_speed = |
| 16040 | valleyview_get_display_clock_speed; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 16041 | else if (IS_GEN5(dev_priv)) |
Ville Syrjälä | b37a643 | 2015-03-31 14:11:54 +0300 | [diff] [blame] | 16042 | dev_priv->display.get_display_clock_speed = |
| 16043 | ilk_get_display_clock_speed; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 16044 | else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) || |
| 16045 | IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 16046 | dev_priv->display.get_display_clock_speed = |
| 16047 | i945_get_display_clock_speed; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 16048 | else if (IS_GM45(dev_priv)) |
Ville Syrjälä | 34edce2 | 2015-05-22 11:22:33 +0300 | [diff] [blame] | 16049 | dev_priv->display.get_display_clock_speed = |
| 16050 | gm45_get_display_clock_speed; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 16051 | else if (IS_CRESTLINE(dev_priv)) |
Ville Syrjälä | 34edce2 | 2015-05-22 11:22:33 +0300 | [diff] [blame] | 16052 | dev_priv->display.get_display_clock_speed = |
| 16053 | i965gm_get_display_clock_speed; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 16054 | else if (IS_PINEVIEW(dev_priv)) |
Ville Syrjälä | 34edce2 | 2015-05-22 11:22:33 +0300 | [diff] [blame] | 16055 | dev_priv->display.get_display_clock_speed = |
| 16056 | pnv_get_display_clock_speed; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 16057 | else if (IS_G33(dev_priv) || IS_G4X(dev_priv)) |
Ville Syrjälä | 34edce2 | 2015-05-22 11:22:33 +0300 | [diff] [blame] | 16058 | dev_priv->display.get_display_clock_speed = |
| 16059 | g33_get_display_clock_speed; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 16060 | else if (IS_I915G(dev_priv)) |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 16061 | dev_priv->display.get_display_clock_speed = |
| 16062 | i915_get_display_clock_speed; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 16063 | else if (IS_I945GM(dev_priv) || IS_845G(dev_priv)) |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 16064 | dev_priv->display.get_display_clock_speed = |
| 16065 | i9xx_misc_get_display_clock_speed; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 16066 | else if (IS_I915GM(dev_priv)) |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 16067 | dev_priv->display.get_display_clock_speed = |
| 16068 | i915gm_get_display_clock_speed; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 16069 | else if (IS_I865G(dev_priv)) |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 16070 | dev_priv->display.get_display_clock_speed = |
| 16071 | i865_get_display_clock_speed; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 16072 | else if (IS_I85X(dev_priv)) |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 16073 | dev_priv->display.get_display_clock_speed = |
Ville Syrjälä | 1b1d271 | 2015-05-22 11:22:31 +0300 | [diff] [blame] | 16074 | i85x_get_display_clock_speed; |
Ville Syrjälä | 623e01e | 2015-05-22 11:22:34 +0300 | [diff] [blame] | 16075 | else { /* 830 */ |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 16076 | WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n"); |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 16077 | dev_priv->display.get_display_clock_speed = |
| 16078 | i830_get_display_clock_speed; |
Ville Syrjälä | 623e01e | 2015-05-22 11:22:34 +0300 | [diff] [blame] | 16079 | } |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 16080 | |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 16081 | if (IS_GEN5(dev_priv)) { |
Sonika Jindal | 3bb11b5 | 2014-08-11 09:06:39 +0530 | [diff] [blame] | 16082 | dev_priv->display.fdi_link_train = ironlake_fdi_link_train; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 16083 | } else if (IS_GEN6(dev_priv)) { |
Sonika Jindal | 3bb11b5 | 2014-08-11 09:06:39 +0530 | [diff] [blame] | 16084 | dev_priv->display.fdi_link_train = gen6_fdi_link_train; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 16085 | } else if (IS_IVYBRIDGE(dev_priv)) { |
Sonika Jindal | 3bb11b5 | 2014-08-11 09:06:39 +0530 | [diff] [blame] | 16086 | /* FIXME: detect B0+ stepping and use auto training */ |
| 16087 | dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 16088 | } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) { |
Sonika Jindal | 3bb11b5 | 2014-08-11 09:06:39 +0530 | [diff] [blame] | 16089 | dev_priv->display.fdi_link_train = hsw_fdi_link_train; |
Ville Syrjälä | 445e780 | 2016-05-11 22:44:42 +0300 | [diff] [blame] | 16090 | } |
| 16091 | |
| 16092 | if (IS_BROADWELL(dev_priv)) { |
| 16093 | dev_priv->display.modeset_commit_cdclk = |
| 16094 | broadwell_modeset_commit_cdclk; |
| 16095 | dev_priv->display.modeset_calc_cdclk = |
| 16096 | broadwell_modeset_calc_cdclk; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 16097 | } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 16098 | dev_priv->display.modeset_commit_cdclk = |
| 16099 | valleyview_modeset_commit_cdclk; |
| 16100 | dev_priv->display.modeset_calc_cdclk = |
| 16101 | valleyview_modeset_calc_cdclk; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 16102 | } else if (IS_BROXTON(dev_priv)) { |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 16103 | dev_priv->display.modeset_commit_cdclk = |
Imre Deak | 324513c | 2016-06-13 16:44:36 +0300 | [diff] [blame] | 16104 | bxt_modeset_commit_cdclk; |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 16105 | dev_priv->display.modeset_calc_cdclk = |
Imre Deak | 324513c | 2016-06-13 16:44:36 +0300 | [diff] [blame] | 16106 | bxt_modeset_calc_cdclk; |
Clint Taylor | c89e39f | 2016-05-13 23:41:21 +0300 | [diff] [blame] | 16107 | } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) { |
| 16108 | dev_priv->display.modeset_commit_cdclk = |
| 16109 | skl_modeset_commit_cdclk; |
| 16110 | dev_priv->display.modeset_calc_cdclk = |
| 16111 | skl_modeset_calc_cdclk; |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 16112 | } |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 16113 | |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 16114 | if (dev_priv->info.gen >= 9) |
| 16115 | dev_priv->display.update_crtcs = skl_update_crtcs; |
| 16116 | else |
| 16117 | dev_priv->display.update_crtcs = intel_update_crtcs; |
| 16118 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 16119 | switch (INTEL_INFO(dev_priv)->gen) { |
| 16120 | case 2: |
| 16121 | dev_priv->display.queue_flip = intel_gen2_queue_flip; |
| 16122 | break; |
| 16123 | |
| 16124 | case 3: |
| 16125 | dev_priv->display.queue_flip = intel_gen3_queue_flip; |
| 16126 | break; |
| 16127 | |
| 16128 | case 4: |
| 16129 | case 5: |
| 16130 | dev_priv->display.queue_flip = intel_gen4_queue_flip; |
| 16131 | break; |
| 16132 | |
| 16133 | case 6: |
| 16134 | dev_priv->display.queue_flip = intel_gen6_queue_flip; |
| 16135 | break; |
| 16136 | case 7: |
| 16137 | case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */ |
| 16138 | dev_priv->display.queue_flip = intel_gen7_queue_flip; |
| 16139 | break; |
| 16140 | case 9: |
| 16141 | /* Drop through - unsupported since execlist only. */ |
| 16142 | default: |
| 16143 | /* Default just returns -ENODEV to indicate unsupported */ |
| 16144 | dev_priv->display.queue_flip = intel_default_queue_flip; |
| 16145 | } |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 16146 | } |
| 16147 | |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 16148 | /* |
| 16149 | * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend, |
| 16150 | * resume, or other times. This quirk makes sure that's the case for |
| 16151 | * affected systems. |
| 16152 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 16153 | static void quirk_pipea_force(struct drm_device *dev) |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 16154 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 16155 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 16156 | |
| 16157 | dev_priv->quirks |= QUIRK_PIPEA_FORCE; |
Daniel Vetter | bc0daf4 | 2012-04-01 13:16:49 +0200 | [diff] [blame] | 16158 | DRM_INFO("applying pipe a force quirk\n"); |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 16159 | } |
| 16160 | |
Ville Syrjälä | b6b5d04 | 2014-08-15 01:22:07 +0300 | [diff] [blame] | 16161 | static void quirk_pipeb_force(struct drm_device *dev) |
| 16162 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 16163 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | b6b5d04 | 2014-08-15 01:22:07 +0300 | [diff] [blame] | 16164 | |
| 16165 | dev_priv->quirks |= QUIRK_PIPEB_FORCE; |
| 16166 | DRM_INFO("applying pipe b force quirk\n"); |
| 16167 | } |
| 16168 | |
Keith Packard | 435793d | 2011-07-12 14:56:22 -0700 | [diff] [blame] | 16169 | /* |
| 16170 | * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason |
| 16171 | */ |
| 16172 | static void quirk_ssc_force_disable(struct drm_device *dev) |
| 16173 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 16174 | struct drm_i915_private *dev_priv = to_i915(dev); |
Keith Packard | 435793d | 2011-07-12 14:56:22 -0700 | [diff] [blame] | 16175 | dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE; |
Daniel Vetter | bc0daf4 | 2012-04-01 13:16:49 +0200 | [diff] [blame] | 16176 | DRM_INFO("applying lvds SSC disable quirk\n"); |
Keith Packard | 435793d | 2011-07-12 14:56:22 -0700 | [diff] [blame] | 16177 | } |
| 16178 | |
Carsten Emde | 4dca20e | 2012-03-15 15:56:26 +0100 | [diff] [blame] | 16179 | /* |
Carsten Emde | 5a15ab5 | 2012-03-15 15:56:27 +0100 | [diff] [blame] | 16180 | * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight |
| 16181 | * brightness value |
Carsten Emde | 4dca20e | 2012-03-15 15:56:26 +0100 | [diff] [blame] | 16182 | */ |
| 16183 | static void quirk_invert_brightness(struct drm_device *dev) |
| 16184 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 16185 | struct drm_i915_private *dev_priv = to_i915(dev); |
Carsten Emde | 4dca20e | 2012-03-15 15:56:26 +0100 | [diff] [blame] | 16186 | dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS; |
Daniel Vetter | bc0daf4 | 2012-04-01 13:16:49 +0200 | [diff] [blame] | 16187 | DRM_INFO("applying inverted panel brightness quirk\n"); |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 16188 | } |
| 16189 | |
Scot Doyle | 9c72cc6 | 2014-07-03 23:27:50 +0000 | [diff] [blame] | 16190 | /* Some VBT's incorrectly indicate no backlight is present */ |
| 16191 | static void quirk_backlight_present(struct drm_device *dev) |
| 16192 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 16193 | struct drm_i915_private *dev_priv = to_i915(dev); |
Scot Doyle | 9c72cc6 | 2014-07-03 23:27:50 +0000 | [diff] [blame] | 16194 | dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT; |
| 16195 | DRM_INFO("applying backlight present quirk\n"); |
| 16196 | } |
| 16197 | |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 16198 | struct intel_quirk { |
| 16199 | int device; |
| 16200 | int subsystem_vendor; |
| 16201 | int subsystem_device; |
| 16202 | void (*hook)(struct drm_device *dev); |
| 16203 | }; |
| 16204 | |
Egbert Eich | 5f85f17 | 2012-10-14 15:46:38 +0200 | [diff] [blame] | 16205 | /* For systems that don't have a meaningful PCI subdevice/subvendor ID */ |
| 16206 | struct intel_dmi_quirk { |
| 16207 | void (*hook)(struct drm_device *dev); |
| 16208 | const struct dmi_system_id (*dmi_id_list)[]; |
| 16209 | }; |
| 16210 | |
| 16211 | static int intel_dmi_reverse_brightness(const struct dmi_system_id *id) |
| 16212 | { |
| 16213 | DRM_INFO("Backlight polarity reversed on %s\n", id->ident); |
| 16214 | return 1; |
| 16215 | } |
| 16216 | |
| 16217 | static const struct intel_dmi_quirk intel_dmi_quirks[] = { |
| 16218 | { |
| 16219 | .dmi_id_list = &(const struct dmi_system_id[]) { |
| 16220 | { |
| 16221 | .callback = intel_dmi_reverse_brightness, |
| 16222 | .ident = "NCR Corporation", |
| 16223 | .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"), |
| 16224 | DMI_MATCH(DMI_PRODUCT_NAME, ""), |
| 16225 | }, |
| 16226 | }, |
| 16227 | { } /* terminating entry */ |
| 16228 | }, |
| 16229 | .hook = quirk_invert_brightness, |
| 16230 | }, |
| 16231 | }; |
| 16232 | |
Ben Widawsky | c43b563 | 2012-04-16 14:07:40 -0700 | [diff] [blame] | 16233 | static struct intel_quirk intel_quirks[] = { |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 16234 | /* Toshiba Protege R-205, S-209 needs pipe A force quirk */ |
| 16235 | { 0x2592, 0x1179, 0x0001, quirk_pipea_force }, |
| 16236 | |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 16237 | /* ThinkPad T60 needs pipe A force quirk (bug #16494) */ |
| 16238 | { 0x2782, 0x17aa, 0x201a, quirk_pipea_force }, |
| 16239 | |
Ville Syrjälä | 5f080c0 | 2014-08-15 01:22:06 +0300 | [diff] [blame] | 16240 | /* 830 needs to leave pipe A & dpll A up */ |
| 16241 | { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force }, |
| 16242 | |
Ville Syrjälä | b6b5d04 | 2014-08-15 01:22:07 +0300 | [diff] [blame] | 16243 | /* 830 needs to leave pipe B & dpll B up */ |
| 16244 | { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force }, |
| 16245 | |
Keith Packard | 435793d | 2011-07-12 14:56:22 -0700 | [diff] [blame] | 16246 | /* Lenovo U160 cannot use SSC on LVDS */ |
| 16247 | { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable }, |
Michel Alexandre Salim | 070d329 | 2011-07-28 18:52:06 +0200 | [diff] [blame] | 16248 | |
| 16249 | /* Sony Vaio Y cannot use SSC on LVDS */ |
| 16250 | { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable }, |
Carsten Emde | 5a15ab5 | 2012-03-15 15:56:27 +0100 | [diff] [blame] | 16251 | |
Alexander van Heukelum | be505f6 | 2013-12-28 21:00:39 +0100 | [diff] [blame] | 16252 | /* Acer Aspire 5734Z must invert backlight brightness */ |
| 16253 | { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness }, |
| 16254 | |
| 16255 | /* Acer/eMachines G725 */ |
| 16256 | { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness }, |
| 16257 | |
| 16258 | /* Acer/eMachines e725 */ |
| 16259 | { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness }, |
| 16260 | |
| 16261 | /* Acer/Packard Bell NCL20 */ |
| 16262 | { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness }, |
| 16263 | |
| 16264 | /* Acer Aspire 4736Z */ |
| 16265 | { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness }, |
Jani Nikula | 0f540c3 | 2014-01-13 17:30:34 +0200 | [diff] [blame] | 16266 | |
| 16267 | /* Acer Aspire 5336 */ |
| 16268 | { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness }, |
Scot Doyle | 2e93a1a | 2014-07-03 23:27:51 +0000 | [diff] [blame] | 16269 | |
| 16270 | /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */ |
| 16271 | { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present }, |
Scot Doyle | d4967d8 | 2014-07-03 23:27:52 +0000 | [diff] [blame] | 16272 | |
Scot Doyle | dfb3d47b | 2014-08-21 16:08:02 +0000 | [diff] [blame] | 16273 | /* Acer C720 Chromebook (Core i3 4005U) */ |
| 16274 | { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present }, |
| 16275 | |
jens stein | b2a9601 | 2014-10-28 20:25:53 +0100 | [diff] [blame] | 16276 | /* Apple Macbook 2,1 (Core 2 T7400) */ |
| 16277 | { 0x27a2, 0x8086, 0x7270, quirk_backlight_present }, |
| 16278 | |
Jani Nikula | 1b9448b | 2015-11-05 11:49:59 +0200 | [diff] [blame] | 16279 | /* Apple Macbook 4,1 */ |
| 16280 | { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present }, |
| 16281 | |
Scot Doyle | d4967d8 | 2014-07-03 23:27:52 +0000 | [diff] [blame] | 16282 | /* Toshiba CB35 Chromebook (Celeron 2955U) */ |
| 16283 | { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present }, |
Scot Doyle | 724cb06 | 2014-07-11 22:16:30 +0000 | [diff] [blame] | 16284 | |
| 16285 | /* HP Chromebook 14 (Celeron 2955U) */ |
| 16286 | { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present }, |
Jani Nikula | cf6f0af | 2015-02-19 10:53:39 +0200 | [diff] [blame] | 16287 | |
| 16288 | /* Dell Chromebook 11 */ |
| 16289 | { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present }, |
Jani Nikula | 9be64ee | 2015-10-30 14:50:24 +0200 | [diff] [blame] | 16290 | |
| 16291 | /* Dell Chromebook 11 (2015 version) */ |
| 16292 | { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present }, |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 16293 | }; |
| 16294 | |
| 16295 | static void intel_init_quirks(struct drm_device *dev) |
| 16296 | { |
| 16297 | struct pci_dev *d = dev->pdev; |
| 16298 | int i; |
| 16299 | |
| 16300 | for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) { |
| 16301 | struct intel_quirk *q = &intel_quirks[i]; |
| 16302 | |
| 16303 | if (d->device == q->device && |
| 16304 | (d->subsystem_vendor == q->subsystem_vendor || |
| 16305 | q->subsystem_vendor == PCI_ANY_ID) && |
| 16306 | (d->subsystem_device == q->subsystem_device || |
| 16307 | q->subsystem_device == PCI_ANY_ID)) |
| 16308 | q->hook(dev); |
| 16309 | } |
Egbert Eich | 5f85f17 | 2012-10-14 15:46:38 +0200 | [diff] [blame] | 16310 | for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) { |
| 16311 | if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0) |
| 16312 | intel_dmi_quirks[i].hook(dev); |
| 16313 | } |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 16314 | } |
| 16315 | |
Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 16316 | /* Disable the VGA plane that we never use */ |
| 16317 | static void i915_disable_vga(struct drm_device *dev) |
| 16318 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 16319 | struct drm_i915_private *dev_priv = to_i915(dev); |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 16320 | struct pci_dev *pdev = dev_priv->drm.pdev; |
Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 16321 | u8 sr1; |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 16322 | i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv); |
Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 16323 | |
Ville Syrjälä | 2b37c61 | 2014-01-22 21:32:38 +0200 | [diff] [blame] | 16324 | /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */ |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 16325 | vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO); |
Jesse Barnes | 3fdcf43 | 2012-04-06 11:46:27 -0700 | [diff] [blame] | 16326 | outb(SR01, VGA_SR_INDEX); |
Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 16327 | sr1 = inb(VGA_SR_DATA); |
| 16328 | outb(sr1 | 1<<5, VGA_SR_DATA); |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 16329 | vga_put(pdev, VGA_RSRC_LEGACY_IO); |
Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 16330 | udelay(300); |
| 16331 | |
Ville Syrjälä | 01f5a62 | 2014-12-16 18:38:37 +0200 | [diff] [blame] | 16332 | I915_WRITE(vga_reg, VGA_DISP_DISABLE); |
Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 16333 | POSTING_READ(vga_reg); |
| 16334 | } |
| 16335 | |
Daniel Vetter | f817586 | 2012-04-10 15:50:11 +0200 | [diff] [blame] | 16336 | void intel_modeset_init_hw(struct drm_device *dev) |
| 16337 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 16338 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | 1a617b7 | 2015-12-03 14:31:06 +0100 | [diff] [blame] | 16339 | |
Ville Syrjälä | b628305 | 2015-06-03 15:45:07 +0300 | [diff] [blame] | 16340 | intel_update_cdclk(dev); |
Maarten Lankhorst | 1a617b7 | 2015-12-03 14:31:06 +0100 | [diff] [blame] | 16341 | |
| 16342 | dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq; |
| 16343 | |
Daniel Vetter | f817586 | 2012-04-10 15:50:11 +0200 | [diff] [blame] | 16344 | intel_init_clock_gating(dev); |
Daniel Vetter | f817586 | 2012-04-10 15:50:11 +0200 | [diff] [blame] | 16345 | } |
| 16346 | |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 16347 | /* |
| 16348 | * Calculate what we think the watermarks should be for the state we've read |
| 16349 | * out of the hardware and then immediately program those watermarks so that |
| 16350 | * we ensure the hardware settings match our internal state. |
| 16351 | * |
| 16352 | * We can calculate what we think WM's should be by creating a duplicate of the |
| 16353 | * current state (which was constructed during hardware readout) and running it |
| 16354 | * through the atomic check code to calculate new watermark values in the |
| 16355 | * state object. |
| 16356 | */ |
| 16357 | static void sanitize_watermarks(struct drm_device *dev) |
| 16358 | { |
| 16359 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 16360 | struct drm_atomic_state *state; |
| 16361 | struct drm_crtc *crtc; |
| 16362 | struct drm_crtc_state *cstate; |
| 16363 | struct drm_modeset_acquire_ctx ctx; |
| 16364 | int ret; |
| 16365 | int i; |
| 16366 | |
| 16367 | /* Only supported on platforms that use atomic watermark design */ |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 16368 | if (!dev_priv->display.optimize_watermarks) |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 16369 | return; |
| 16370 | |
| 16371 | /* |
| 16372 | * We need to hold connection_mutex before calling duplicate_state so |
| 16373 | * that the connector loop is protected. |
| 16374 | */ |
| 16375 | drm_modeset_acquire_init(&ctx, 0); |
| 16376 | retry: |
Matt Roper | 0cd1262 | 2016-01-12 07:13:37 -0800 | [diff] [blame] | 16377 | ret = drm_modeset_lock_all_ctx(dev, &ctx); |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 16378 | if (ret == -EDEADLK) { |
| 16379 | drm_modeset_backoff(&ctx); |
| 16380 | goto retry; |
| 16381 | } else if (WARN_ON(ret)) { |
Matt Roper | 0cd1262 | 2016-01-12 07:13:37 -0800 | [diff] [blame] | 16382 | goto fail; |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 16383 | } |
| 16384 | |
| 16385 | state = drm_atomic_helper_duplicate_state(dev, &ctx); |
| 16386 | if (WARN_ON(IS_ERR(state))) |
Matt Roper | 0cd1262 | 2016-01-12 07:13:37 -0800 | [diff] [blame] | 16387 | goto fail; |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 16388 | |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 16389 | /* |
| 16390 | * Hardware readout is the only time we don't want to calculate |
| 16391 | * intermediate watermarks (since we don't trust the current |
| 16392 | * watermarks). |
| 16393 | */ |
| 16394 | to_intel_atomic_state(state)->skip_intermediate_wm = true; |
| 16395 | |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 16396 | ret = intel_atomic_check(dev, state); |
| 16397 | if (ret) { |
| 16398 | /* |
| 16399 | * If we fail here, it means that the hardware appears to be |
| 16400 | * programmed in a way that shouldn't be possible, given our |
| 16401 | * understanding of watermark requirements. This might mean a |
| 16402 | * mistake in the hardware readout code or a mistake in the |
| 16403 | * watermark calculations for a given platform. Raise a WARN |
| 16404 | * so that this is noticeable. |
| 16405 | * |
| 16406 | * If this actually happens, we'll have to just leave the |
| 16407 | * BIOS-programmed watermarks untouched and hope for the best. |
| 16408 | */ |
| 16409 | WARN(true, "Could not determine valid watermarks for inherited state\n"); |
Matt Roper | 0cd1262 | 2016-01-12 07:13:37 -0800 | [diff] [blame] | 16410 | goto fail; |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 16411 | } |
| 16412 | |
| 16413 | /* Write calculated watermark values back */ |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 16414 | for_each_crtc_in_state(state, crtc, cstate, i) { |
| 16415 | struct intel_crtc_state *cs = to_intel_crtc_state(cstate); |
| 16416 | |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 16417 | cs->wm.need_postvbl_update = true; |
| 16418 | dev_priv->display.optimize_watermarks(cs); |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 16419 | } |
| 16420 | |
| 16421 | drm_atomic_state_free(state); |
Matt Roper | 0cd1262 | 2016-01-12 07:13:37 -0800 | [diff] [blame] | 16422 | fail: |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 16423 | drm_modeset_drop_locks(&ctx); |
| 16424 | drm_modeset_acquire_fini(&ctx); |
| 16425 | } |
| 16426 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 16427 | void intel_modeset_init(struct drm_device *dev) |
| 16428 | { |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 16429 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 16430 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Damien Lespiau | 1fe4778 | 2014-03-03 17:31:47 +0000 | [diff] [blame] | 16431 | int sprite, ret; |
Damien Lespiau | 8cc87b7 | 2014-03-03 17:31:44 +0000 | [diff] [blame] | 16432 | enum pipe pipe; |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 16433 | struct intel_crtc *crtc; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 16434 | |
| 16435 | drm_mode_config_init(dev); |
| 16436 | |
| 16437 | dev->mode_config.min_width = 0; |
| 16438 | dev->mode_config.min_height = 0; |
| 16439 | |
Dave Airlie | 019d96c | 2011-09-29 16:20:42 +0100 | [diff] [blame] | 16440 | dev->mode_config.preferred_depth = 24; |
| 16441 | dev->mode_config.prefer_shadow = 1; |
| 16442 | |
Tvrtko Ursulin | 25bab38 | 2015-02-10 17:16:16 +0000 | [diff] [blame] | 16443 | dev->mode_config.allow_fb_modifiers = true; |
| 16444 | |
Laurent Pinchart | e6ecefa | 2012-05-17 13:27:23 +0200 | [diff] [blame] | 16445 | dev->mode_config.funcs = &intel_mode_funcs; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 16446 | |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 16447 | intel_init_quirks(dev); |
| 16448 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 16449 | intel_init_pm(dev); |
| 16450 | |
Ben Widawsky | e3c7475 | 2013-04-05 13:12:39 -0700 | [diff] [blame] | 16451 | if (INTEL_INFO(dev)->num_pipes == 0) |
| 16452 | return; |
| 16453 | |
Lukas Wunner | 69f92f6 | 2015-07-15 13:57:35 +0200 | [diff] [blame] | 16454 | /* |
| 16455 | * There may be no VBT; and if the BIOS enabled SSC we can |
| 16456 | * just keep using it to avoid unnecessary flicker. Whereas if the |
| 16457 | * BIOS isn't using it, don't assume it will work even if the VBT |
| 16458 | * indicates as much. |
| 16459 | */ |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 16460 | if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) { |
Lukas Wunner | 69f92f6 | 2015-07-15 13:57:35 +0200 | [diff] [blame] | 16461 | bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) & |
| 16462 | DREF_SSC1_ENABLE); |
| 16463 | |
| 16464 | if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) { |
| 16465 | DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n", |
| 16466 | bios_lvds_use_ssc ? "en" : "dis", |
| 16467 | dev_priv->vbt.lvds_use_ssc ? "en" : "dis"); |
| 16468 | dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc; |
| 16469 | } |
| 16470 | } |
| 16471 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 16472 | if (IS_GEN2(dev_priv)) { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 16473 | dev->mode_config.max_width = 2048; |
| 16474 | dev->mode_config.max_height = 2048; |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 16475 | } else if (IS_GEN3(dev_priv)) { |
Keith Packard | 5e4d6fa | 2009-07-12 23:53:17 -0700 | [diff] [blame] | 16476 | dev->mode_config.max_width = 4096; |
| 16477 | dev->mode_config.max_height = 4096; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 16478 | } else { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 16479 | dev->mode_config.max_width = 8192; |
| 16480 | dev->mode_config.max_height = 8192; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 16481 | } |
Damien Lespiau | 068be56 | 2014-03-28 14:17:49 +0000 | [diff] [blame] | 16482 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 16483 | if (IS_845G(dev_priv) || IS_I865G(dev_priv)) { |
| 16484 | dev->mode_config.cursor_width = IS_845G(dev_priv) ? 64 : 512; |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 16485 | dev->mode_config.cursor_height = 1023; |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 16486 | } else if (IS_GEN2(dev_priv)) { |
Damien Lespiau | 068be56 | 2014-03-28 14:17:49 +0000 | [diff] [blame] | 16487 | dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH; |
| 16488 | dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT; |
| 16489 | } else { |
| 16490 | dev->mode_config.cursor_width = MAX_CURSOR_WIDTH; |
| 16491 | dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT; |
| 16492 | } |
| 16493 | |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 16494 | dev->mode_config.fb_base = ggtt->mappable_base; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 16495 | |
Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 16496 | DRM_DEBUG_KMS("%d display pipe%s available.\n", |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 16497 | INTEL_INFO(dev)->num_pipes, |
| 16498 | INTEL_INFO(dev)->num_pipes > 1 ? "s" : ""); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 16499 | |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 16500 | for_each_pipe(dev_priv, pipe) { |
Damien Lespiau | 8cc87b7 | 2014-03-03 17:31:44 +0000 | [diff] [blame] | 16501 | intel_crtc_init(dev, pipe); |
Damien Lespiau | 3bdcfc0 | 2015-02-28 14:54:09 +0000 | [diff] [blame] | 16502 | for_each_sprite(dev_priv, pipe, sprite) { |
Damien Lespiau | 1fe4778 | 2014-03-03 17:31:47 +0000 | [diff] [blame] | 16503 | ret = intel_plane_init(dev, pipe, sprite); |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 16504 | if (ret) |
Ville Syrjälä | 06da8da | 2013-04-17 17:48:51 +0300 | [diff] [blame] | 16505 | DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n", |
Damien Lespiau | 1fe4778 | 2014-03-03 17:31:47 +0000 | [diff] [blame] | 16506 | pipe_name(pipe), sprite_name(pipe, sprite), ret); |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 16507 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 16508 | } |
| 16509 | |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 16510 | intel_update_czclk(dev_priv); |
| 16511 | intel_update_cdclk(dev); |
| 16512 | |
Daniel Vetter | e72f9fb | 2013-06-05 13:34:06 +0200 | [diff] [blame] | 16513 | intel_shared_dpll_init(dev); |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 16514 | |
Ville Syrjälä | b204535 | 2016-05-13 23:41:27 +0300 | [diff] [blame] | 16515 | if (dev_priv->max_cdclk_freq == 0) |
| 16516 | intel_update_max_cdclk(dev); |
| 16517 | |
Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 16518 | /* Just disable it once at startup */ |
| 16519 | i915_disable_vga(dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 16520 | intel_setup_outputs(dev); |
Chris Wilson | 11be49e | 2012-11-15 11:32:20 +0000 | [diff] [blame] | 16521 | |
Daniel Vetter | 6e9f798 | 2014-05-29 23:54:47 +0200 | [diff] [blame] | 16522 | drm_modeset_lock_all(dev); |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 16523 | intel_modeset_setup_hw_state(dev); |
Daniel Vetter | 6e9f798 | 2014-05-29 23:54:47 +0200 | [diff] [blame] | 16524 | drm_modeset_unlock_all(dev); |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 16525 | |
Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 16526 | for_each_intel_crtc(dev, crtc) { |
Maarten Lankhorst | eeebeac | 2015-07-14 12:33:29 +0200 | [diff] [blame] | 16527 | struct intel_initial_plane_config plane_config = {}; |
| 16528 | |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 16529 | if (!crtc->active) |
| 16530 | continue; |
| 16531 | |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 16532 | /* |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 16533 | * Note that reserving the BIOS fb up front prevents us |
| 16534 | * from stuffing other stolen allocations like the ring |
| 16535 | * on top. This prevents some ugliness at boot time, and |
| 16536 | * can even allow for smooth boot transitions if the BIOS |
| 16537 | * fb is large enough for the active pipe configuration. |
| 16538 | */ |
Maarten Lankhorst | eeebeac | 2015-07-14 12:33:29 +0200 | [diff] [blame] | 16539 | dev_priv->display.get_initial_plane_config(crtc, |
| 16540 | &plane_config); |
| 16541 | |
| 16542 | /* |
| 16543 | * If the fb is shared between multiple heads, we'll |
| 16544 | * just get the first one. |
| 16545 | */ |
| 16546 | intel_find_initial_plane_obj(crtc, &plane_config); |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 16547 | } |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 16548 | |
| 16549 | /* |
| 16550 | * Make sure hardware watermarks really match the state we read out. |
| 16551 | * Note that we need to do this after reconstructing the BIOS fb's |
| 16552 | * since the watermark calculation done here will use pstate->fb. |
| 16553 | */ |
| 16554 | sanitize_watermarks(dev); |
Chris Wilson | 2c7111d | 2011-03-29 10:40:27 +0100 | [diff] [blame] | 16555 | } |
Jesse Barnes | d5bb081 | 2011-01-05 12:01:26 -0800 | [diff] [blame] | 16556 | |
Daniel Vetter | 7fad798 | 2012-07-04 17:51:47 +0200 | [diff] [blame] | 16557 | static void intel_enable_pipe_a(struct drm_device *dev) |
| 16558 | { |
| 16559 | struct intel_connector *connector; |
| 16560 | struct drm_connector *crt = NULL; |
| 16561 | struct intel_load_detect_pipe load_detect_temp; |
Ville Syrjälä | 208bf9f | 2014-08-11 13:15:35 +0300 | [diff] [blame] | 16562 | struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx; |
Daniel Vetter | 7fad798 | 2012-07-04 17:51:47 +0200 | [diff] [blame] | 16563 | |
| 16564 | /* We can't just switch on the pipe A, we need to set things up with a |
| 16565 | * proper mode and output configuration. As a gross hack, enable pipe A |
| 16566 | * by enabling the load detect pipe once. */ |
Ander Conselvan de Oliveira | 3a3371f | 2015-03-03 15:21:56 +0200 | [diff] [blame] | 16567 | for_each_intel_connector(dev, connector) { |
Daniel Vetter | 7fad798 | 2012-07-04 17:51:47 +0200 | [diff] [blame] | 16568 | if (connector->encoder->type == INTEL_OUTPUT_ANALOG) { |
| 16569 | crt = &connector->base; |
| 16570 | break; |
| 16571 | } |
| 16572 | } |
| 16573 | |
| 16574 | if (!crt) |
| 16575 | return; |
| 16576 | |
Ville Syrjälä | 208bf9f | 2014-08-11 13:15:35 +0300 | [diff] [blame] | 16577 | if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx)) |
Ander Conselvan de Oliveira | 49172fe | 2015-03-20 16:18:02 +0200 | [diff] [blame] | 16578 | intel_release_load_detect_pipe(crt, &load_detect_temp, ctx); |
Daniel Vetter | 7fad798 | 2012-07-04 17:51:47 +0200 | [diff] [blame] | 16579 | } |
| 16580 | |
Daniel Vetter | fa55583 | 2012-10-10 23:14:00 +0200 | [diff] [blame] | 16581 | static bool |
| 16582 | intel_check_plane_mapping(struct intel_crtc *crtc) |
| 16583 | { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 16584 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 16585 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 16586 | u32 val; |
Daniel Vetter | fa55583 | 2012-10-10 23:14:00 +0200 | [diff] [blame] | 16587 | |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 16588 | if (INTEL_INFO(dev)->num_pipes == 1) |
Daniel Vetter | fa55583 | 2012-10-10 23:14:00 +0200 | [diff] [blame] | 16589 | return true; |
| 16590 | |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 16591 | val = I915_READ(DSPCNTR(!crtc->plane)); |
Daniel Vetter | fa55583 | 2012-10-10 23:14:00 +0200 | [diff] [blame] | 16592 | |
| 16593 | if ((val & DISPLAY_PLANE_ENABLE) && |
| 16594 | (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe)) |
| 16595 | return false; |
| 16596 | |
| 16597 | return true; |
| 16598 | } |
| 16599 | |
Ville Syrjälä | 02e93c3 | 2015-08-26 19:39:19 +0300 | [diff] [blame] | 16600 | static bool intel_crtc_has_encoders(struct intel_crtc *crtc) |
| 16601 | { |
| 16602 | struct drm_device *dev = crtc->base.dev; |
| 16603 | struct intel_encoder *encoder; |
| 16604 | |
| 16605 | for_each_encoder_on_crtc(dev, &crtc->base, encoder) |
| 16606 | return true; |
| 16607 | |
| 16608 | return false; |
| 16609 | } |
| 16610 | |
Maarten Lankhorst | 496b0fc | 2016-08-23 16:18:07 +0200 | [diff] [blame] | 16611 | static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder) |
| 16612 | { |
| 16613 | struct drm_device *dev = encoder->base.dev; |
| 16614 | struct intel_connector *connector; |
| 16615 | |
| 16616 | for_each_connector_on_encoder(dev, &encoder->base, connector) |
| 16617 | return connector; |
| 16618 | |
| 16619 | return NULL; |
| 16620 | } |
| 16621 | |
Ville Syrjälä | a168f5b | 2016-08-05 20:00:17 +0300 | [diff] [blame] | 16622 | static bool has_pch_trancoder(struct drm_i915_private *dev_priv, |
| 16623 | enum transcoder pch_transcoder) |
| 16624 | { |
| 16625 | return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || |
| 16626 | (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A); |
| 16627 | } |
| 16628 | |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16629 | static void intel_sanitize_crtc(struct intel_crtc *crtc) |
| 16630 | { |
| 16631 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 16632 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 16633 | enum transcoder cpu_transcoder = crtc->config->cpu_transcoder; |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16634 | |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16635 | /* Clear any frame start delays used for debugging left by the BIOS */ |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 16636 | if (!transcoder_is_dsi(cpu_transcoder)) { |
| 16637 | i915_reg_t reg = PIPECONF(cpu_transcoder); |
| 16638 | |
| 16639 | I915_WRITE(reg, |
| 16640 | I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK); |
| 16641 | } |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16642 | |
Ville Syrjälä | d3eaf88 | 2014-05-20 17:20:05 +0300 | [diff] [blame] | 16643 | /* restore vblank interrupts to correct state */ |
Daniel Vetter | 9625604 | 2015-02-13 21:03:42 +0100 | [diff] [blame] | 16644 | drm_crtc_vblank_reset(&crtc->base); |
Ville Syrjälä | d297e10 | 2014-08-06 14:50:01 +0300 | [diff] [blame] | 16645 | if (crtc->active) { |
Ville Syrjälä | f9cd7b8 | 2015-09-10 18:59:08 +0300 | [diff] [blame] | 16646 | struct intel_plane *plane; |
| 16647 | |
Daniel Vetter | 9625604 | 2015-02-13 21:03:42 +0100 | [diff] [blame] | 16648 | drm_crtc_vblank_on(&crtc->base); |
Ville Syrjälä | f9cd7b8 | 2015-09-10 18:59:08 +0300 | [diff] [blame] | 16649 | |
| 16650 | /* Disable everything but the primary plane */ |
| 16651 | for_each_intel_plane_on_crtc(dev, crtc, plane) { |
| 16652 | if (plane->base.type == DRM_PLANE_TYPE_PRIMARY) |
| 16653 | continue; |
| 16654 | |
| 16655 | plane->disable_plane(&plane->base, &crtc->base); |
| 16656 | } |
Daniel Vetter | 9625604 | 2015-02-13 21:03:42 +0100 | [diff] [blame] | 16657 | } |
Ville Syrjälä | d3eaf88 | 2014-05-20 17:20:05 +0300 | [diff] [blame] | 16658 | |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16659 | /* We need to sanitize the plane -> pipe mapping first because this will |
Daniel Vetter | fa55583 | 2012-10-10 23:14:00 +0200 | [diff] [blame] | 16660 | * disable the crtc (and hence change the state) if it is wrong. Note |
| 16661 | * that gen4+ has a fixed plane -> pipe mapping. */ |
| 16662 | if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) { |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16663 | bool plane; |
| 16664 | |
Ville Syrjälä | 78108b7 | 2016-05-27 20:59:19 +0300 | [diff] [blame] | 16665 | DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n", |
| 16666 | crtc->base.base.id, crtc->base.name); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16667 | |
| 16668 | /* Pipe has the wrong plane attached and the plane is active. |
| 16669 | * Temporarily change the plane mapping and disable everything |
| 16670 | * ... */ |
| 16671 | plane = crtc->plane; |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 16672 | to_intel_plane_state(crtc->base.primary->state)->base.visible = true; |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16673 | crtc->plane = !plane; |
Maarten Lankhorst | b17d48e | 2015-06-12 11:15:39 +0200 | [diff] [blame] | 16674 | intel_crtc_disable_noatomic(&crtc->base); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16675 | crtc->plane = plane; |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16676 | } |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16677 | |
Daniel Vetter | 7fad798 | 2012-07-04 17:51:47 +0200 | [diff] [blame] | 16678 | if (dev_priv->quirks & QUIRK_PIPEA_FORCE && |
| 16679 | crtc->pipe == PIPE_A && !crtc->active) { |
| 16680 | /* BIOS forgot to enable pipe A, this mostly happens after |
| 16681 | * resume. Force-enable the pipe to fix this, the update_dpms |
| 16682 | * call below we restore the pipe to the right state, but leave |
| 16683 | * the required bits on. */ |
| 16684 | intel_enable_pipe_a(dev); |
| 16685 | } |
| 16686 | |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16687 | /* Adjust the state of the output pipe according to whether we |
| 16688 | * have active connectors/encoders. */ |
Maarten Lankhorst | 842e030 | 2016-03-02 15:48:01 +0100 | [diff] [blame] | 16689 | if (crtc->active && !intel_crtc_has_encoders(crtc)) |
Maarten Lankhorst | b17d48e | 2015-06-12 11:15:39 +0200 | [diff] [blame] | 16690 | intel_crtc_disable_noatomic(&crtc->base); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16691 | |
Tvrtko Ursulin | 49cff96 | 2016-10-13 11:02:54 +0100 | [diff] [blame] | 16692 | if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) { |
Daniel Vetter | 4cc3148 | 2014-03-24 00:01:41 +0100 | [diff] [blame] | 16693 | /* |
| 16694 | * We start out with underrun reporting disabled to avoid races. |
| 16695 | * For correct bookkeeping mark this on active crtcs. |
| 16696 | * |
Daniel Vetter | c5ab3bc | 2014-05-14 15:40:34 +0200 | [diff] [blame] | 16697 | * Also on gmch platforms we dont have any hardware bits to |
| 16698 | * disable the underrun reporting. Which means we need to start |
| 16699 | * out with underrun reporting disabled also on inactive pipes, |
| 16700 | * since otherwise we'll complain about the garbage we read when |
| 16701 | * e.g. coming up after runtime pm. |
| 16702 | * |
Daniel Vetter | 4cc3148 | 2014-03-24 00:01:41 +0100 | [diff] [blame] | 16703 | * No protection against concurrent access is required - at |
| 16704 | * worst a fifo underrun happens which also sets this to false. |
| 16705 | */ |
| 16706 | crtc->cpu_fifo_underrun_disabled = true; |
Ville Syrjälä | a168f5b | 2016-08-05 20:00:17 +0300 | [diff] [blame] | 16707 | /* |
| 16708 | * We track the PCH trancoder underrun reporting state |
| 16709 | * within the crtc. With crtc for pipe A housing the underrun |
| 16710 | * reporting state for PCH transcoder A, crtc for pipe B housing |
| 16711 | * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A, |
| 16712 | * and marking underrun reporting as disabled for the non-existing |
| 16713 | * PCH transcoders B and C would prevent enabling the south |
| 16714 | * error interrupt (see cpt_can_enable_serr_int()). |
| 16715 | */ |
| 16716 | if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe)) |
| 16717 | crtc->pch_fifo_underrun_disabled = true; |
Daniel Vetter | 4cc3148 | 2014-03-24 00:01:41 +0100 | [diff] [blame] | 16718 | } |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16719 | } |
| 16720 | |
| 16721 | static void intel_sanitize_encoder(struct intel_encoder *encoder) |
| 16722 | { |
| 16723 | struct intel_connector *connector; |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16724 | |
| 16725 | /* We need to check both for a crtc link (meaning that the |
| 16726 | * encoder is active and trying to read from a pipe) and the |
| 16727 | * pipe itself being active. */ |
| 16728 | bool has_active_crtc = encoder->base.crtc && |
| 16729 | to_intel_crtc(encoder->base.crtc)->active; |
| 16730 | |
Maarten Lankhorst | 496b0fc | 2016-08-23 16:18:07 +0200 | [diff] [blame] | 16731 | connector = intel_encoder_find_connector(encoder); |
| 16732 | if (connector && !has_active_crtc) { |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16733 | DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n", |
| 16734 | encoder->base.base.id, |
Jani Nikula | 8e329a03 | 2014-06-03 14:56:21 +0300 | [diff] [blame] | 16735 | encoder->base.name); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16736 | |
| 16737 | /* Connector is active, but has no active pipe. This is |
| 16738 | * fallout from our resume register restoring. Disable |
| 16739 | * the encoder manually again. */ |
| 16740 | if (encoder->base.crtc) { |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 16741 | struct drm_crtc_state *crtc_state = encoder->base.crtc->state; |
| 16742 | |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16743 | DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n", |
| 16744 | encoder->base.base.id, |
Jani Nikula | 8e329a03 | 2014-06-03 14:56:21 +0300 | [diff] [blame] | 16745 | encoder->base.name); |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 16746 | encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state); |
Ville Syrjälä | a62d149 | 2014-06-28 02:04:01 +0300 | [diff] [blame] | 16747 | if (encoder->post_disable) |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 16748 | encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16749 | } |
Egbert Eich | 7f1950f | 2014-04-25 10:56:22 +0200 | [diff] [blame] | 16750 | encoder->base.crtc = NULL; |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16751 | |
| 16752 | /* Inconsistent output/port/pipe state happens presumably due to |
| 16753 | * a bug in one of the get_hw_state functions. Or someplace else |
| 16754 | * in our code, like the register restore mess on resume. Clamp |
| 16755 | * things to off as a safer default. */ |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 16756 | |
| 16757 | connector->base.dpms = DRM_MODE_DPMS_OFF; |
| 16758 | connector->base.encoder = NULL; |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16759 | } |
| 16760 | /* Enabled encoders without active connectors will be fixed in |
| 16761 | * the crtc fixup. */ |
| 16762 | } |
| 16763 | |
Imre Deak | 0409875 | 2014-02-18 00:02:16 +0200 | [diff] [blame] | 16764 | void i915_redisable_vga_power_on(struct drm_device *dev) |
Krzysztof Mazur | 0fde901 | 2012-12-19 11:03:41 +0100 | [diff] [blame] | 16765 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 16766 | struct drm_i915_private *dev_priv = to_i915(dev); |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 16767 | i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv); |
Krzysztof Mazur | 0fde901 | 2012-12-19 11:03:41 +0100 | [diff] [blame] | 16768 | |
Imre Deak | 0409875 | 2014-02-18 00:02:16 +0200 | [diff] [blame] | 16769 | if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) { |
| 16770 | DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n"); |
| 16771 | i915_disable_vga(dev); |
| 16772 | } |
| 16773 | } |
| 16774 | |
| 16775 | void i915_redisable_vga(struct drm_device *dev) |
| 16776 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 16777 | struct drm_i915_private *dev_priv = to_i915(dev); |
Imre Deak | 0409875 | 2014-02-18 00:02:16 +0200 | [diff] [blame] | 16778 | |
Paulo Zanoni | 8dc8a27 | 2013-08-02 16:22:24 -0300 | [diff] [blame] | 16779 | /* This function can be called both from intel_modeset_setup_hw_state or |
| 16780 | * at a very early point in our resume sequence, where the power well |
| 16781 | * structures are not yet restored. Since this function is at a very |
| 16782 | * paranoid "someone might have enabled VGA while we were not looking" |
| 16783 | * level, just check if the power well is enabled instead of trying to |
| 16784 | * follow the "don't touch the power well if we don't need it" policy |
| 16785 | * the rest of the driver uses. */ |
Imre Deak | 6392f84 | 2016-02-12 18:55:13 +0200 | [diff] [blame] | 16786 | if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA)) |
Paulo Zanoni | 8dc8a27 | 2013-08-02 16:22:24 -0300 | [diff] [blame] | 16787 | return; |
| 16788 | |
Imre Deak | 0409875 | 2014-02-18 00:02:16 +0200 | [diff] [blame] | 16789 | i915_redisable_vga_power_on(dev); |
Imre Deak | 6392f84 | 2016-02-12 18:55:13 +0200 | [diff] [blame] | 16790 | |
| 16791 | intel_display_power_put(dev_priv, POWER_DOMAIN_VGA); |
Krzysztof Mazur | 0fde901 | 2012-12-19 11:03:41 +0100 | [diff] [blame] | 16792 | } |
| 16793 | |
Ville Syrjälä | f9cd7b8 | 2015-09-10 18:59:08 +0300 | [diff] [blame] | 16794 | static bool primary_get_hw_state(struct intel_plane *plane) |
Ville Syrjälä | 98ec773 | 2014-04-30 17:43:01 +0300 | [diff] [blame] | 16795 | { |
Ville Syrjälä | f9cd7b8 | 2015-09-10 18:59:08 +0300 | [diff] [blame] | 16796 | struct drm_i915_private *dev_priv = to_i915(plane->base.dev); |
Ville Syrjälä | 98ec773 | 2014-04-30 17:43:01 +0300 | [diff] [blame] | 16797 | |
Ville Syrjälä | f9cd7b8 | 2015-09-10 18:59:08 +0300 | [diff] [blame] | 16798 | return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE; |
Maarten Lankhorst | d032ffa | 2015-06-15 12:33:51 +0200 | [diff] [blame] | 16799 | } |
Ville Syrjälä | 98ec773 | 2014-04-30 17:43:01 +0300 | [diff] [blame] | 16800 | |
Ville Syrjälä | f9cd7b8 | 2015-09-10 18:59:08 +0300 | [diff] [blame] | 16801 | /* FIXME read out full plane state for all planes */ |
| 16802 | static void readout_plane_state(struct intel_crtc *crtc) |
Maarten Lankhorst | d032ffa | 2015-06-15 12:33:51 +0200 | [diff] [blame] | 16803 | { |
Maarten Lankhorst | b26d3ea | 2015-09-23 16:11:41 +0200 | [diff] [blame] | 16804 | struct drm_plane *primary = crtc->base.primary; |
Ville Syrjälä | f9cd7b8 | 2015-09-10 18:59:08 +0300 | [diff] [blame] | 16805 | struct intel_plane_state *plane_state = |
Maarten Lankhorst | b26d3ea | 2015-09-23 16:11:41 +0200 | [diff] [blame] | 16806 | to_intel_plane_state(primary->state); |
Maarten Lankhorst | d032ffa | 2015-06-15 12:33:51 +0200 | [diff] [blame] | 16807 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 16808 | plane_state->base.visible = crtc->active && |
Maarten Lankhorst | b26d3ea | 2015-09-23 16:11:41 +0200 | [diff] [blame] | 16809 | primary_get_hw_state(to_intel_plane(primary)); |
| 16810 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 16811 | if (plane_state->base.visible) |
Maarten Lankhorst | b26d3ea | 2015-09-23 16:11:41 +0200 | [diff] [blame] | 16812 | crtc->base.state->plane_mask |= 1 << drm_plane_index(primary); |
Ville Syrjälä | 98ec773 | 2014-04-30 17:43:01 +0300 | [diff] [blame] | 16813 | } |
| 16814 | |
Daniel Vetter | 30e984d | 2013-06-05 13:34:17 +0200 | [diff] [blame] | 16815 | static void intel_modeset_readout_hw_state(struct drm_device *dev) |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16816 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 16817 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16818 | enum pipe pipe; |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16819 | struct intel_crtc *crtc; |
| 16820 | struct intel_encoder *encoder; |
| 16821 | struct intel_connector *connector; |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 16822 | int i; |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16823 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 16824 | dev_priv->active_crtcs = 0; |
| 16825 | |
Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 16826 | for_each_intel_crtc(dev, crtc) { |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 16827 | struct intel_crtc_state *crtc_state = crtc->config; |
| 16828 | int pixclk = 0; |
Daniel Vetter | 3b117c8 | 2013-04-17 20:15:07 +0200 | [diff] [blame] | 16829 | |
Daniel Vetter | ec2dc6a | 2016-05-09 16:34:09 +0200 | [diff] [blame] | 16830 | __drm_atomic_helper_crtc_destroy_state(&crtc_state->base); |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 16831 | memset(crtc_state, 0, sizeof(*crtc_state)); |
| 16832 | crtc_state->base.crtc = &crtc->base; |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16833 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 16834 | crtc_state->base.active = crtc_state->base.enable = |
| 16835 | dev_priv->display.get_pipe_config(crtc, crtc_state); |
| 16836 | |
| 16837 | crtc->base.enabled = crtc_state->base.enable; |
| 16838 | crtc->active = crtc_state->base.active; |
| 16839 | |
| 16840 | if (crtc_state->base.active) { |
| 16841 | dev_priv->active_crtcs |= 1 << crtc->pipe; |
| 16842 | |
Clint Taylor | c89e39f | 2016-05-13 23:41:21 +0300 | [diff] [blame] | 16843 | if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv)) |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 16844 | pixclk = ilk_pipe_pixel_rate(crtc_state); |
Ville Syrjälä | 9558d15 | 2016-05-13 23:41:20 +0300 | [diff] [blame] | 16845 | else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 16846 | pixclk = crtc_state->base.adjusted_mode.crtc_clock; |
| 16847 | else |
| 16848 | WARN_ON(dev_priv->display.modeset_calc_cdclk); |
Ville Syrjälä | 9558d15 | 2016-05-13 23:41:20 +0300 | [diff] [blame] | 16849 | |
| 16850 | /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */ |
| 16851 | if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled) |
| 16852 | pixclk = DIV_ROUND_UP(pixclk * 100, 95); |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 16853 | } |
| 16854 | |
| 16855 | dev_priv->min_pixclk[crtc->pipe] = pixclk; |
Maarten Lankhorst | b70709a | 2015-04-21 17:12:53 +0300 | [diff] [blame] | 16856 | |
Ville Syrjälä | f9cd7b8 | 2015-09-10 18:59:08 +0300 | [diff] [blame] | 16857 | readout_plane_state(crtc); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16858 | |
Ville Syrjälä | 78108b7 | 2016-05-27 20:59:19 +0300 | [diff] [blame] | 16859 | DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n", |
| 16860 | crtc->base.base.id, crtc->base.name, |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16861 | crtc->active ? "enabled" : "disabled"); |
| 16862 | } |
| 16863 | |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 16864 | for (i = 0; i < dev_priv->num_shared_dpll; i++) { |
| 16865 | struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i]; |
| 16866 | |
Ander Conselvan de Oliveira | 2edd644 | 2016-03-08 17:46:21 +0200 | [diff] [blame] | 16867 | pll->on = pll->funcs.get_hw_state(dev_priv, pll, |
| 16868 | &pll->config.hw_state); |
Ander Conselvan de Oliveira | 3e369b7 | 2014-10-29 11:32:32 +0200 | [diff] [blame] | 16869 | pll->config.crtc_mask = 0; |
Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 16870 | for_each_intel_crtc(dev, crtc) { |
Maarten Lankhorst | 2dd66ebd | 2016-03-14 09:27:52 +0100 | [diff] [blame] | 16871 | if (crtc->active && crtc->config->shared_dpll == pll) |
Ander Conselvan de Oliveira | 3e369b7 | 2014-10-29 11:32:32 +0200 | [diff] [blame] | 16872 | pll->config.crtc_mask |= 1 << crtc->pipe; |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 16873 | } |
Maarten Lankhorst | 2dd66ebd | 2016-03-14 09:27:52 +0100 | [diff] [blame] | 16874 | pll->active_mask = pll->config.crtc_mask; |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 16875 | |
Ander Conselvan de Oliveira | 1e6f2dd | 2014-10-29 11:32:31 +0200 | [diff] [blame] | 16876 | DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n", |
Ander Conselvan de Oliveira | 3e369b7 | 2014-10-29 11:32:32 +0200 | [diff] [blame] | 16877 | pll->name, pll->config.crtc_mask, pll->on); |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 16878 | } |
| 16879 | |
Damien Lespiau | b2784e1 | 2014-08-05 11:29:37 +0100 | [diff] [blame] | 16880 | for_each_intel_encoder(dev, encoder) { |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16881 | pipe = 0; |
| 16882 | |
| 16883 | if (encoder->get_hw_state(encoder, &pipe)) { |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 16884 | crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); |
| 16885 | encoder->base.crtc = &crtc->base; |
Ville Syrjälä | 253c84c | 2016-06-22 21:57:01 +0300 | [diff] [blame] | 16886 | crtc->config->output_types |= 1 << encoder->type; |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 16887 | encoder->get_config(encoder, crtc->config); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16888 | } else { |
| 16889 | encoder->base.crtc = NULL; |
| 16890 | } |
| 16891 | |
Damien Lespiau | 6f2bcce | 2013-10-16 12:29:54 +0100 | [diff] [blame] | 16892 | DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n", |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16893 | encoder->base.base.id, |
Jani Nikula | 8e329a03 | 2014-06-03 14:56:21 +0300 | [diff] [blame] | 16894 | encoder->base.name, |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16895 | encoder->base.crtc ? "enabled" : "disabled", |
Damien Lespiau | 6f2bcce | 2013-10-16 12:29:54 +0100 | [diff] [blame] | 16896 | pipe_name(pipe)); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16897 | } |
| 16898 | |
Ander Conselvan de Oliveira | 3a3371f | 2015-03-03 15:21:56 +0200 | [diff] [blame] | 16899 | for_each_intel_connector(dev, connector) { |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16900 | if (connector->get_hw_state(connector)) { |
| 16901 | connector->base.dpms = DRM_MODE_DPMS_ON; |
Maarten Lankhorst | 2aa974c | 2016-01-06 14:53:25 +0100 | [diff] [blame] | 16902 | |
| 16903 | encoder = connector->encoder; |
| 16904 | connector->base.encoder = &encoder->base; |
| 16905 | |
| 16906 | if (encoder->base.crtc && |
| 16907 | encoder->base.crtc->state->active) { |
| 16908 | /* |
| 16909 | * This has to be done during hardware readout |
| 16910 | * because anything calling .crtc_disable may |
| 16911 | * rely on the connector_mask being accurate. |
| 16912 | */ |
| 16913 | encoder->base.crtc->state->connector_mask |= |
| 16914 | 1 << drm_connector_index(&connector->base); |
Maarten Lankhorst | e87a52b | 2016-01-28 15:04:58 +0100 | [diff] [blame] | 16915 | encoder->base.crtc->state->encoder_mask |= |
| 16916 | 1 << drm_encoder_index(&encoder->base); |
Maarten Lankhorst | 2aa974c | 2016-01-06 14:53:25 +0100 | [diff] [blame] | 16917 | } |
| 16918 | |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16919 | } else { |
| 16920 | connector->base.dpms = DRM_MODE_DPMS_OFF; |
| 16921 | connector->base.encoder = NULL; |
| 16922 | } |
| 16923 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n", |
| 16924 | connector->base.base.id, |
Jani Nikula | c23cc41 | 2014-06-03 14:56:17 +0300 | [diff] [blame] | 16925 | connector->base.name, |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16926 | connector->base.encoder ? "enabled" : "disabled"); |
| 16927 | } |
Ville Syrjälä | 7f4c628 | 2015-09-10 18:59:07 +0300 | [diff] [blame] | 16928 | |
| 16929 | for_each_intel_crtc(dev, crtc) { |
| 16930 | crtc->base.hwmode = crtc->config->base.adjusted_mode; |
| 16931 | |
| 16932 | memset(&crtc->base.mode, 0, sizeof(crtc->base.mode)); |
| 16933 | if (crtc->base.state->active) { |
| 16934 | intel_mode_from_pipe_config(&crtc->base.mode, crtc->config); |
| 16935 | intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config); |
| 16936 | WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode)); |
| 16937 | |
| 16938 | /* |
| 16939 | * The initial mode needs to be set in order to keep |
| 16940 | * the atomic core happy. It wants a valid mode if the |
| 16941 | * crtc's enabled, so we do the above call. |
| 16942 | * |
| 16943 | * At this point some state updated by the connectors |
| 16944 | * in their ->detect() callback has not run yet, so |
| 16945 | * no recalculation can be done yet. |
| 16946 | * |
| 16947 | * Even if we could do a recalculation and modeset |
| 16948 | * right now it would cause a double modeset if |
| 16949 | * fbdev or userspace chooses a different initial mode. |
| 16950 | * |
| 16951 | * If that happens, someone indicated they wanted a |
| 16952 | * mode change, which means it's safe to do a full |
| 16953 | * recalculation. |
| 16954 | */ |
| 16955 | crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED; |
Ville Syrjälä | 9eca6832 | 2015-09-10 18:59:10 +0300 | [diff] [blame] | 16956 | |
| 16957 | drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode); |
| 16958 | update_scanline_offset(crtc); |
Ville Syrjälä | 7f4c628 | 2015-09-10 18:59:07 +0300 | [diff] [blame] | 16959 | } |
Ville Syrjälä | e3b247d | 2016-02-17 21:41:09 +0200 | [diff] [blame] | 16960 | |
| 16961 | intel_pipe_config_sanity_check(dev_priv, crtc->config); |
Ville Syrjälä | 7f4c628 | 2015-09-10 18:59:07 +0300 | [diff] [blame] | 16962 | } |
Daniel Vetter | 30e984d | 2013-06-05 13:34:17 +0200 | [diff] [blame] | 16963 | } |
| 16964 | |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 16965 | /* Scan out the current hw modeset state, |
| 16966 | * and sanitizes it to the current state |
| 16967 | */ |
| 16968 | static void |
| 16969 | intel_modeset_setup_hw_state(struct drm_device *dev) |
Daniel Vetter | 30e984d | 2013-06-05 13:34:17 +0200 | [diff] [blame] | 16970 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 16971 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 30e984d | 2013-06-05 13:34:17 +0200 | [diff] [blame] | 16972 | enum pipe pipe; |
Daniel Vetter | 30e984d | 2013-06-05 13:34:17 +0200 | [diff] [blame] | 16973 | struct intel_crtc *crtc; |
| 16974 | struct intel_encoder *encoder; |
Daniel Vetter | 35c9537 | 2013-07-17 06:55:04 +0200 | [diff] [blame] | 16975 | int i; |
Daniel Vetter | 30e984d | 2013-06-05 13:34:17 +0200 | [diff] [blame] | 16976 | |
| 16977 | intel_modeset_readout_hw_state(dev); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16978 | |
| 16979 | /* HW state is read out, now we need to sanitize this mess. */ |
Damien Lespiau | b2784e1 | 2014-08-05 11:29:37 +0100 | [diff] [blame] | 16980 | for_each_intel_encoder(dev, encoder) { |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16981 | intel_sanitize_encoder(encoder); |
| 16982 | } |
| 16983 | |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 16984 | for_each_pipe(dev_priv, pipe) { |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16985 | crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); |
| 16986 | intel_sanitize_crtc(crtc); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 16987 | intel_dump_pipe_config(crtc, crtc->config, |
| 16988 | "[setup_hw_state]"); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 16989 | } |
Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 16990 | |
Ander Conselvan de Oliveira | d29b2f9 | 2015-03-20 16:18:05 +0200 | [diff] [blame] | 16991 | intel_modeset_update_connector_atomic_state(dev); |
| 16992 | |
Daniel Vetter | 35c9537 | 2013-07-17 06:55:04 +0200 | [diff] [blame] | 16993 | for (i = 0; i < dev_priv->num_shared_dpll; i++) { |
| 16994 | struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i]; |
| 16995 | |
Maarten Lankhorst | 2dd66ebd | 2016-03-14 09:27:52 +0100 | [diff] [blame] | 16996 | if (!pll->on || pll->active_mask) |
Daniel Vetter | 35c9537 | 2013-07-17 06:55:04 +0200 | [diff] [blame] | 16997 | continue; |
| 16998 | |
| 16999 | DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name); |
| 17000 | |
Ander Conselvan de Oliveira | 2edd644 | 2016-03-08 17:46:21 +0200 | [diff] [blame] | 17001 | pll->funcs.disable(dev_priv, pll); |
Daniel Vetter | 35c9537 | 2013-07-17 06:55:04 +0200 | [diff] [blame] | 17002 | pll->on = false; |
| 17003 | } |
| 17004 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 17005 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 17006 | vlv_wm_get_hw_state(dev); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 17007 | else if (IS_GEN9(dev_priv)) |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 17008 | skl_wm_get_hw_state(dev); |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 17009 | else if (HAS_PCH_SPLIT(dev_priv)) |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 17010 | ilk_wm_get_hw_state(dev); |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 17011 | |
| 17012 | for_each_intel_crtc(dev, crtc) { |
| 17013 | unsigned long put_domains; |
| 17014 | |
Maarten Lankhorst | 74bff5f | 2016-02-10 13:49:36 +0100 | [diff] [blame] | 17015 | put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config); |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 17016 | if (WARN_ON(put_domains)) |
| 17017 | modeset_put_power_domains(dev_priv, put_domains); |
| 17018 | } |
| 17019 | intel_display_set_init_power(dev_priv, false); |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 17020 | |
| 17021 | intel_fbc_init_pipe_state(dev_priv); |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 17022 | } |
Ville Syrjälä | 7d0bc1e | 2013-09-16 17:38:33 +0300 | [diff] [blame] | 17023 | |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 17024 | void intel_display_resume(struct drm_device *dev) |
| 17025 | { |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 17026 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 17027 | struct drm_atomic_state *state = dev_priv->modeset_restore_state; |
| 17028 | struct drm_modeset_acquire_ctx ctx; |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 17029 | int ret; |
Daniel Vetter | f30da18 | 2013-04-11 20:22:50 +0200 | [diff] [blame] | 17030 | |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 17031 | dev_priv->modeset_restore_state = NULL; |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 17032 | if (state) |
| 17033 | state->acquire_ctx = &ctx; |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 17034 | |
Maarten Lankhorst | ea49c9a | 2016-02-16 15:27:42 +0100 | [diff] [blame] | 17035 | /* |
| 17036 | * This is a cludge because with real atomic modeset mode_config.mutex |
| 17037 | * won't be taken. Unfortunately some probed state like |
| 17038 | * audio_codec_enable is still protected by mode_config.mutex, so lock |
| 17039 | * it here for now. |
| 17040 | */ |
| 17041 | mutex_lock(&dev->mode_config.mutex); |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 17042 | drm_modeset_acquire_init(&ctx, 0); |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 17043 | |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 17044 | while (1) { |
| 17045 | ret = drm_modeset_lock_all_ctx(dev, &ctx); |
| 17046 | if (ret != -EDEADLK) |
| 17047 | break; |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 17048 | |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 17049 | drm_modeset_backoff(&ctx); |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 17050 | } |
| 17051 | |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 17052 | if (!ret) |
| 17053 | ret = __intel_display_resume(dev, state); |
| 17054 | |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 17055 | drm_modeset_drop_locks(&ctx); |
| 17056 | drm_modeset_acquire_fini(&ctx); |
Maarten Lankhorst | ea49c9a | 2016-02-16 15:27:42 +0100 | [diff] [blame] | 17057 | mutex_unlock(&dev->mode_config.mutex); |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 17058 | |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 17059 | if (ret) { |
| 17060 | DRM_ERROR("Restoring old state failed with %i\n", ret); |
| 17061 | drm_atomic_state_free(state); |
| 17062 | } |
Chris Wilson | 2c7111d | 2011-03-29 10:40:27 +0100 | [diff] [blame] | 17063 | } |
| 17064 | |
| 17065 | void intel_modeset_gem_init(struct drm_device *dev) |
| 17066 | { |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 17067 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 17068 | struct drm_crtc *c; |
Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 17069 | struct drm_i915_gem_object *obj; |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 17070 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 17071 | intel_init_gt_powersave(dev_priv); |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 17072 | |
Chris Wilson | 1833b13 | 2012-05-09 11:56:28 +0100 | [diff] [blame] | 17073 | intel_modeset_init_hw(dev); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 17074 | |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 17075 | intel_setup_overlay(dev_priv); |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 17076 | |
| 17077 | /* |
| 17078 | * Make sure any fbs we allocated at startup are properly |
| 17079 | * pinned & fenced. When we do the allocation it's too early |
| 17080 | * for this. |
| 17081 | */ |
Damien Lespiau | 70e1e0e | 2014-05-13 23:32:24 +0100 | [diff] [blame] | 17082 | for_each_crtc(dev, c) { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 17083 | struct i915_vma *vma; |
| 17084 | |
Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 17085 | obj = intel_fb_obj(c->primary->fb); |
| 17086 | if (obj == NULL) |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 17087 | continue; |
| 17088 | |
Tvrtko Ursulin | e0d6149 | 2015-04-13 16:03:03 +0100 | [diff] [blame] | 17089 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 17090 | vma = intel_pin_and_fence_fb_obj(c->primary->fb, |
Ville Syrjälä | 3465c58 | 2016-02-15 22:54:43 +0200 | [diff] [blame] | 17091 | c->primary->state->rotation); |
Tvrtko Ursulin | e0d6149 | 2015-04-13 16:03:03 +0100 | [diff] [blame] | 17092 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 17093 | if (IS_ERR(vma)) { |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 17094 | DRM_ERROR("failed to pin boot fb on pipe %d\n", |
| 17095 | to_intel_crtc(c)->pipe); |
Dave Airlie | 66e514c | 2014-04-03 07:51:54 +1000 | [diff] [blame] | 17096 | drm_framebuffer_unreference(c->primary->fb); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 17097 | c->primary->fb = NULL; |
Maarten Lankhorst | 36750f2 | 2015-06-01 12:49:54 +0200 | [diff] [blame] | 17098 | c->primary->crtc = c->primary->state->crtc = NULL; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 17099 | update_state_fb(c->primary); |
Maarten Lankhorst | 36750f2 | 2015-06-01 12:49:54 +0200 | [diff] [blame] | 17100 | c->state->plane_mask &= ~(1 << drm_plane_index(c->primary)); |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 17101 | } |
| 17102 | } |
Chris Wilson | 1ebaa0b | 2016-06-24 14:00:15 +0100 | [diff] [blame] | 17103 | } |
Ville Syrjälä | 0962c3c | 2014-11-07 15:19:46 +0200 | [diff] [blame] | 17104 | |
Chris Wilson | 1ebaa0b | 2016-06-24 14:00:15 +0100 | [diff] [blame] | 17105 | int intel_connector_register(struct drm_connector *connector) |
| 17106 | { |
| 17107 | struct intel_connector *intel_connector = to_intel_connector(connector); |
| 17108 | int ret; |
| 17109 | |
| 17110 | ret = intel_backlight_device_register(intel_connector); |
| 17111 | if (ret) |
| 17112 | goto err; |
| 17113 | |
| 17114 | return 0; |
| 17115 | |
| 17116 | err: |
| 17117 | return ret; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 17118 | } |
| 17119 | |
Chris Wilson | c191eca | 2016-06-17 11:40:33 +0100 | [diff] [blame] | 17120 | void intel_connector_unregister(struct drm_connector *connector) |
Imre Deak | 4932e2c | 2014-02-11 17:12:48 +0200 | [diff] [blame] | 17121 | { |
Chris Wilson | e63d87c | 2016-06-17 11:40:34 +0100 | [diff] [blame] | 17122 | struct intel_connector *intel_connector = to_intel_connector(connector); |
Imre Deak | 4932e2c | 2014-02-11 17:12:48 +0200 | [diff] [blame] | 17123 | |
Chris Wilson | e63d87c | 2016-06-17 11:40:34 +0100 | [diff] [blame] | 17124 | intel_backlight_device_unregister(intel_connector); |
Imre Deak | 4932e2c | 2014-02-11 17:12:48 +0200 | [diff] [blame] | 17125 | intel_panel_destroy_backlight(connector); |
Imre Deak | 4932e2c | 2014-02-11 17:12:48 +0200 | [diff] [blame] | 17126 | } |
| 17127 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 17128 | void intel_modeset_cleanup(struct drm_device *dev) |
| 17129 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 17130 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 17131 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 17132 | intel_disable_gt_powersave(dev_priv); |
Imre Deak | 2eb5252 | 2014-11-19 15:30:05 +0200 | [diff] [blame] | 17133 | |
Daniel Vetter | fd0c064 | 2013-04-24 11:13:35 +0200 | [diff] [blame] | 17134 | /* |
| 17135 | * Interrupts and polling as the first thing to avoid creating havoc. |
Imre Deak | 2eb5252 | 2014-11-19 15:30:05 +0200 | [diff] [blame] | 17136 | * Too much stuff here (turning of connectors, ...) would |
Daniel Vetter | fd0c064 | 2013-04-24 11:13:35 +0200 | [diff] [blame] | 17137 | * experience fancy races otherwise. |
| 17138 | */ |
Daniel Vetter | 2aeb7d3 | 2014-09-30 10:56:43 +0200 | [diff] [blame] | 17139 | intel_irq_uninstall(dev_priv); |
Jesse Barnes | eb21b92 | 2014-06-20 11:57:33 -0700 | [diff] [blame] | 17140 | |
Daniel Vetter | fd0c064 | 2013-04-24 11:13:35 +0200 | [diff] [blame] | 17141 | /* |
| 17142 | * Due to the hpd irq storm handling the hotplug work can re-arm the |
| 17143 | * poll handlers. Hence disable polling after hpd handling is shut down. |
| 17144 | */ |
Keith Packard | f87ea76 | 2010-10-03 19:36:26 -0700 | [diff] [blame] | 17145 | drm_kms_helper_poll_fini(dev); |
Daniel Vetter | fd0c064 | 2013-04-24 11:13:35 +0200 | [diff] [blame] | 17146 | |
Jesse Barnes | 723bfd7 | 2010-10-07 16:01:13 -0700 | [diff] [blame] | 17147 | intel_unregister_dsm_handler(); |
| 17148 | |
Paulo Zanoni | c937ab3e5 | 2016-01-19 11:35:46 -0200 | [diff] [blame] | 17149 | intel_fbc_global_disable(dev_priv); |
Kristian Høgsberg | 69341a5 | 2009-11-11 12:19:17 -0500 | [diff] [blame] | 17150 | |
Chris Wilson | 1630fe7 | 2011-07-08 12:22:42 +0100 | [diff] [blame] | 17151 | /* flush any delayed tasks or pending work */ |
| 17152 | flush_scheduled_work(); |
| 17153 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 17154 | drm_mode_config_cleanup(dev); |
Daniel Vetter | 4d7bb01 | 2012-12-18 15:24:37 +0100 | [diff] [blame] | 17155 | |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 17156 | intel_cleanup_overlay(dev_priv); |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 17157 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 17158 | intel_cleanup_gt_powersave(dev_priv); |
Daniel Vetter | f594914 | 2016-01-13 11:55:28 +0100 | [diff] [blame] | 17159 | |
| 17160 | intel_teardown_gmbus(dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 17161 | } |
| 17162 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 17163 | void intel_connector_attach_encoder(struct intel_connector *connector, |
| 17164 | struct intel_encoder *encoder) |
| 17165 | { |
| 17166 | connector->encoder = encoder; |
| 17167 | drm_mode_connector_attach_encoder(&connector->base, |
| 17168 | &encoder->base); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 17169 | } |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 17170 | |
| 17171 | /* |
| 17172 | * set vga decode state - true == enable VGA decode |
| 17173 | */ |
| 17174 | int intel_modeset_vga_set_state(struct drm_device *dev, bool state) |
| 17175 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 17176 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | a885b3c | 2013-12-17 14:34:50 +0000 | [diff] [blame] | 17177 | unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL; |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 17178 | u16 gmch_ctrl; |
| 17179 | |
Chris Wilson | 75fa041 | 2014-02-07 18:37:02 -0200 | [diff] [blame] | 17180 | if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) { |
| 17181 | DRM_ERROR("failed to read control word\n"); |
| 17182 | return -EIO; |
| 17183 | } |
| 17184 | |
Chris Wilson | c0cc8a5 | 2014-02-07 18:37:03 -0200 | [diff] [blame] | 17185 | if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state) |
| 17186 | return 0; |
| 17187 | |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 17188 | if (state) |
| 17189 | gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE; |
| 17190 | else |
| 17191 | gmch_ctrl |= INTEL_GMCH_VGA_DISABLE; |
Chris Wilson | 75fa041 | 2014-02-07 18:37:02 -0200 | [diff] [blame] | 17192 | |
| 17193 | if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) { |
| 17194 | DRM_ERROR("failed to write control word\n"); |
| 17195 | return -EIO; |
| 17196 | } |
| 17197 | |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 17198 | return 0; |
| 17199 | } |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 17200 | |
Chris Wilson | 98a2f41 | 2016-10-12 10:05:18 +0100 | [diff] [blame] | 17201 | #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR) |
| 17202 | |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 17203 | struct intel_display_error_state { |
Paulo Zanoni | ff57f1b | 2013-05-03 12:15:37 -0300 | [diff] [blame] | 17204 | |
| 17205 | u32 power_well_driver; |
| 17206 | |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 17207 | int num_transcoders; |
| 17208 | |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 17209 | struct intel_cursor_error_state { |
| 17210 | u32 control; |
| 17211 | u32 position; |
| 17212 | u32 base; |
| 17213 | u32 size; |
Damien Lespiau | 5233130 | 2012-08-15 19:23:25 +0100 | [diff] [blame] | 17214 | } cursor[I915_MAX_PIPES]; |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 17215 | |
| 17216 | struct intel_pipe_error_state { |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 17217 | bool power_domain_on; |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 17218 | u32 source; |
Imre Deak | f301b1e | 2014-04-18 15:55:04 +0300 | [diff] [blame] | 17219 | u32 stat; |
Damien Lespiau | 5233130 | 2012-08-15 19:23:25 +0100 | [diff] [blame] | 17220 | } pipe[I915_MAX_PIPES]; |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 17221 | |
| 17222 | struct intel_plane_error_state { |
| 17223 | u32 control; |
| 17224 | u32 stride; |
| 17225 | u32 size; |
| 17226 | u32 pos; |
| 17227 | u32 addr; |
| 17228 | u32 surface; |
| 17229 | u32 tile_offset; |
Damien Lespiau | 5233130 | 2012-08-15 19:23:25 +0100 | [diff] [blame] | 17230 | } plane[I915_MAX_PIPES]; |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 17231 | |
| 17232 | struct intel_transcoder_error_state { |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 17233 | bool power_domain_on; |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 17234 | enum transcoder cpu_transcoder; |
| 17235 | |
| 17236 | u32 conf; |
| 17237 | |
| 17238 | u32 htotal; |
| 17239 | u32 hblank; |
| 17240 | u32 hsync; |
| 17241 | u32 vtotal; |
| 17242 | u32 vblank; |
| 17243 | u32 vsync; |
| 17244 | } transcoder[4]; |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 17245 | }; |
| 17246 | |
| 17247 | struct intel_display_error_state * |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 17248 | intel_display_capture_error_state(struct drm_i915_private *dev_priv) |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 17249 | { |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 17250 | struct intel_display_error_state *error; |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 17251 | int transcoders[] = { |
| 17252 | TRANSCODER_A, |
| 17253 | TRANSCODER_B, |
| 17254 | TRANSCODER_C, |
| 17255 | TRANSCODER_EDP, |
| 17256 | }; |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 17257 | int i; |
| 17258 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 17259 | if (INTEL_INFO(dev_priv)->num_pipes == 0) |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 17260 | return NULL; |
| 17261 | |
Paulo Zanoni | 9d1cb91 | 2013-11-01 13:32:08 -0200 | [diff] [blame] | 17262 | error = kzalloc(sizeof(*error), GFP_ATOMIC); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 17263 | if (error == NULL) |
| 17264 | return NULL; |
| 17265 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 17266 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
Paulo Zanoni | ff57f1b | 2013-05-03 12:15:37 -0300 | [diff] [blame] | 17267 | error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER); |
| 17268 | |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 17269 | for_each_pipe(dev_priv, i) { |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 17270 | error->pipe[i].power_domain_on = |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 17271 | __intel_display_power_is_enabled(dev_priv, |
| 17272 | POWER_DOMAIN_PIPE(i)); |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 17273 | if (!error->pipe[i].power_domain_on) |
Paulo Zanoni | 9d1cb91 | 2013-11-01 13:32:08 -0200 | [diff] [blame] | 17274 | continue; |
| 17275 | |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 17276 | error->cursor[i].control = I915_READ(CURCNTR(i)); |
| 17277 | error->cursor[i].position = I915_READ(CURPOS(i)); |
| 17278 | error->cursor[i].base = I915_READ(CURBASE(i)); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 17279 | |
| 17280 | error->plane[i].control = I915_READ(DSPCNTR(i)); |
| 17281 | error->plane[i].stride = I915_READ(DSPSTRIDE(i)); |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 17282 | if (INTEL_GEN(dev_priv) <= 3) { |
Paulo Zanoni | 51889b3 | 2013-03-06 20:03:13 -0300 | [diff] [blame] | 17283 | error->plane[i].size = I915_READ(DSPSIZE(i)); |
Paulo Zanoni | 80ca378 | 2013-03-22 14:20:57 -0300 | [diff] [blame] | 17284 | error->plane[i].pos = I915_READ(DSPPOS(i)); |
| 17285 | } |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 17286 | if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv)) |
Paulo Zanoni | ca29136 | 2013-03-06 20:03:14 -0300 | [diff] [blame] | 17287 | error->plane[i].addr = I915_READ(DSPADDR(i)); |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 17288 | if (INTEL_GEN(dev_priv) >= 4) { |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 17289 | error->plane[i].surface = I915_READ(DSPSURF(i)); |
| 17290 | error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i)); |
| 17291 | } |
| 17292 | |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 17293 | error->pipe[i].source = I915_READ(PIPESRC(i)); |
Imre Deak | f301b1e | 2014-04-18 15:55:04 +0300 | [diff] [blame] | 17294 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 17295 | if (HAS_GMCH_DISPLAY(dev_priv)) |
Imre Deak | f301b1e | 2014-04-18 15:55:04 +0300 | [diff] [blame] | 17296 | error->pipe[i].stat = I915_READ(PIPESTAT(i)); |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 17297 | } |
| 17298 | |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 17299 | /* Note: this does not include DSI transcoders. */ |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 17300 | error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes; |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 17301 | if (HAS_DDI(dev_priv)) |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 17302 | error->num_transcoders++; /* Account for eDP. */ |
| 17303 | |
| 17304 | for (i = 0; i < error->num_transcoders; i++) { |
| 17305 | enum transcoder cpu_transcoder = transcoders[i]; |
| 17306 | |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 17307 | error->transcoder[i].power_domain_on = |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 17308 | __intel_display_power_is_enabled(dev_priv, |
Paulo Zanoni | 38cc1da | 2013-12-20 15:09:41 -0200 | [diff] [blame] | 17309 | POWER_DOMAIN_TRANSCODER(cpu_transcoder)); |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 17310 | if (!error->transcoder[i].power_domain_on) |
Paulo Zanoni | 9d1cb91 | 2013-11-01 13:32:08 -0200 | [diff] [blame] | 17311 | continue; |
| 17312 | |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 17313 | error->transcoder[i].cpu_transcoder = cpu_transcoder; |
| 17314 | |
| 17315 | error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder)); |
| 17316 | error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder)); |
| 17317 | error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder)); |
| 17318 | error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder)); |
| 17319 | error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder)); |
| 17320 | error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder)); |
| 17321 | error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder)); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 17322 | } |
| 17323 | |
| 17324 | return error; |
| 17325 | } |
| 17326 | |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 17327 | #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__) |
| 17328 | |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 17329 | void |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 17330 | intel_display_print_error_state(struct drm_i915_error_state_buf *m, |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 17331 | struct drm_device *dev, |
| 17332 | struct intel_display_error_state *error) |
| 17333 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 17334 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 17335 | int i; |
| 17336 | |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 17337 | if (!error) |
| 17338 | return; |
| 17339 | |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 17340 | err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes); |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 17341 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 17342 | err_printf(m, "PWR_WELL_CTL2: %08x\n", |
Paulo Zanoni | ff57f1b | 2013-05-03 12:15:37 -0300 | [diff] [blame] | 17343 | error->power_well_driver); |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 17344 | for_each_pipe(dev_priv, i) { |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 17345 | err_printf(m, "Pipe [%d]:\n", i); |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 17346 | err_printf(m, " Power: %s\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 17347 | onoff(error->pipe[i].power_domain_on)); |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 17348 | err_printf(m, " SRC: %08x\n", error->pipe[i].source); |
Imre Deak | f301b1e | 2014-04-18 15:55:04 +0300 | [diff] [blame] | 17349 | err_printf(m, " STAT: %08x\n", error->pipe[i].stat); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 17350 | |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 17351 | err_printf(m, "Plane [%d]:\n", i); |
| 17352 | err_printf(m, " CNTR: %08x\n", error->plane[i].control); |
| 17353 | err_printf(m, " STRIDE: %08x\n", error->plane[i].stride); |
Paulo Zanoni | 80ca378 | 2013-03-22 14:20:57 -0300 | [diff] [blame] | 17354 | if (INTEL_INFO(dev)->gen <= 3) { |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 17355 | err_printf(m, " SIZE: %08x\n", error->plane[i].size); |
| 17356 | err_printf(m, " POS: %08x\n", error->plane[i].pos); |
Paulo Zanoni | 80ca378 | 2013-03-22 14:20:57 -0300 | [diff] [blame] | 17357 | } |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 17358 | if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv)) |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 17359 | err_printf(m, " ADDR: %08x\n", error->plane[i].addr); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 17360 | if (INTEL_INFO(dev)->gen >= 4) { |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 17361 | err_printf(m, " SURF: %08x\n", error->plane[i].surface); |
| 17362 | err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 17363 | } |
| 17364 | |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 17365 | err_printf(m, "Cursor [%d]:\n", i); |
| 17366 | err_printf(m, " CNTR: %08x\n", error->cursor[i].control); |
| 17367 | err_printf(m, " POS: %08x\n", error->cursor[i].position); |
| 17368 | err_printf(m, " BASE: %08x\n", error->cursor[i].base); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 17369 | } |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 17370 | |
| 17371 | for (i = 0; i < error->num_transcoders; i++) { |
Jani Nikula | da20563 | 2016-03-15 21:51:10 +0200 | [diff] [blame] | 17372 | err_printf(m, "CPU transcoder: %s\n", |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 17373 | transcoder_name(error->transcoder[i].cpu_transcoder)); |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 17374 | err_printf(m, " Power: %s\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 17375 | onoff(error->transcoder[i].power_domain_on)); |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 17376 | err_printf(m, " CONF: %08x\n", error->transcoder[i].conf); |
| 17377 | err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal); |
| 17378 | err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank); |
| 17379 | err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync); |
| 17380 | err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal); |
| 17381 | err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank); |
| 17382 | err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync); |
| 17383 | } |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 17384 | } |
Chris Wilson | 98a2f41 | 2016-10-12 10:05:18 +0100 | [diff] [blame] | 17385 | |
| 17386 | #endif |