blob: 0c97116c49b9c26d135397797bfbb95334fa9e54 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilsonc37efb92016-06-17 08:28:47 +010040#include "i915_gem_dmabuf.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Daniel Vetter5a21b662016-05-24 17:13:53 +020052static bool is_mmio_work(struct intel_flip_work *work)
53{
54 return work->mmio_work.func;
55}
56
Matt Roper465c1202014-05-29 08:06:54 -070057/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010058static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010059 DRM_FORMAT_C8,
60 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063};
64
65/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010066static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010067 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070070 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010071 DRM_FORMAT_XRGB2101010,
72 DRM_FORMAT_XBGR2101010,
73};
74
75static const uint32_t skl_primary_formats[] = {
76 DRM_FORMAT_C8,
77 DRM_FORMAT_RGB565,
78 DRM_FORMAT_XRGB8888,
79 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010080 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070081 DRM_FORMAT_ABGR8888,
82 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070083 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053084 DRM_FORMAT_YUYV,
85 DRM_FORMAT_YVYU,
86 DRM_FORMAT_UYVY,
87 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070088};
89
Matt Roper3d7d6512014-06-10 08:28:13 -070090/* Cursor formats */
91static const uint32_t intel_cursor_formats[] = {
92 DRM_FORMAT_ARGB8888,
93};
94
Jesse Barnesf1f644d2013-06-27 00:39:25 +030095static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020096 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030097static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020098 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030099
Jesse Barneseb1bfe82014-02-12 12:26:25 -0800100static int intel_framebuffer_init(struct drm_device *dev,
101 struct intel_framebuffer *ifb,
102 struct drm_mode_fb_cmd2 *mode_cmd,
103 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200104static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
105static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200106static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200107static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700108 struct intel_link_m_n *m_n,
109 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200110static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200111static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200112static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200113static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200114 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200115static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200116 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200117static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
118static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700119static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
120 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200121static void skylake_pfit_enable(struct intel_crtc *crtc);
122static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
123static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200124static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200125static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Ville Syrjälä4e5ca602016-05-11 22:44:44 +0300126static int ilk_max_pixel_rate(struct drm_atomic_state *state);
Imre Deak324513c2016-06-13 16:44:36 +0300127static int bxt_calc_cdclk(int max_pixclk);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100128
Ma Lingd4906092009-03-18 20:13:27 +0800129struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300130 struct {
131 int min, max;
132 } dot, vco, n, m, m1, m2, p, p1;
133
134 struct {
135 int dot_limit;
136 int p2_slow, p2_fast;
137 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800138};
Jesse Barnes79e53942008-11-07 14:24:08 -0800139
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300140/* returns HPLL frequency in kHz */
141static int valleyview_get_vco(struct drm_i915_private *dev_priv)
142{
143 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
144
145 /* Obtain SKU information */
146 mutex_lock(&dev_priv->sb_lock);
147 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
148 CCK_FUSE_HPLL_FREQ_MASK;
149 mutex_unlock(&dev_priv->sb_lock);
150
151 return vco_freq[hpll_freq] * 1000;
152}
153
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200154int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
155 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300156{
157 u32 val;
158 int divider;
159
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300160 mutex_lock(&dev_priv->sb_lock);
161 val = vlv_cck_read(dev_priv, reg);
162 mutex_unlock(&dev_priv->sb_lock);
163
164 divider = val & CCK_FREQUENCY_VALUES;
165
166 WARN((val & CCK_FREQUENCY_STATUS) !=
167 (divider << CCK_FREQUENCY_STATUS_SHIFT),
168 "%s change in progress\n", name);
169
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200170 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
171}
172
173static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
174 const char *name, u32 reg)
175{
176 if (dev_priv->hpll_freq == 0)
177 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
178
179 return vlv_get_cck_clock(dev_priv, name, reg,
180 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300181}
182
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200183static int
184intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200185{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200186 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200187}
188
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200189static int
190intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300191{
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300192 /* RAWCLK_FREQ_VLV register updated from power well code */
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200193 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
194 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200195}
196
197static int
198intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
199{
Jani Nikula79e50a42015-08-26 10:58:20 +0300200 uint32_t clkcfg;
201
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200202 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300203 clkcfg = I915_READ(CLKCFG);
204 switch (clkcfg & CLKCFG_FSB_MASK) {
205 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200206 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300207 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200208 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300209 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200210 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300211 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200212 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300213 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200214 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300215 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200216 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300217 /* these two are just a guess; one of them might be right */
218 case CLKCFG_FSB_1600:
219 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200220 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300221 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200222 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300223 }
224}
225
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300226void intel_update_rawclk(struct drm_i915_private *dev_priv)
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200227{
228 if (HAS_PCH_SPLIT(dev_priv))
229 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
230 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
231 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
232 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
233 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
234 else
235 return; /* no rawclk on other platforms, or no need to know it */
236
237 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
238}
239
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300240static void intel_update_czclk(struct drm_i915_private *dev_priv)
241{
Wayne Boyer666a4532015-12-09 12:29:35 -0800242 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300243 return;
244
245 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
246 CCK_CZ_CLOCK_CONTROL);
247
248 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
249}
250
Chris Wilson021357a2010-09-07 20:54:59 +0100251static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200252intel_fdi_link_freq(struct drm_i915_private *dev_priv,
253 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100254{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200255 if (HAS_DDI(dev_priv))
256 return pipe_config->port_clock; /* SPLL */
257 else if (IS_GEN5(dev_priv))
258 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200259 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200260 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100261}
262
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300263static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200265 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200266 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400267 .m = { .min = 96, .max = 140 },
268 .m1 = { .min = 18, .max = 26 },
269 .m2 = { .min = 6, .max = 16 },
270 .p = { .min = 4, .max = 128 },
271 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 165000,
273 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
275
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300276static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200277 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200278 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200279 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200280 .m = { .min = 96, .max = 140 },
281 .m1 = { .min = 18, .max = 26 },
282 .m2 = { .min = 6, .max = 16 },
283 .p = { .min = 4, .max = 128 },
284 .p1 = { .min = 2, .max = 33 },
285 .p2 = { .dot_limit = 165000,
286 .p2_slow = 4, .p2_fast = 4 },
287};
288
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300289static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200291 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200292 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400293 .m = { .min = 96, .max = 140 },
294 .m1 = { .min = 18, .max = 26 },
295 .m2 = { .min = 6, .max = 16 },
296 .p = { .min = 4, .max = 128 },
297 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 165000,
299 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700300};
Eric Anholt273e27c2011-03-30 13:01:10 -0700301
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300302static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400303 .dot = { .min = 20000, .max = 400000 },
304 .vco = { .min = 1400000, .max = 2800000 },
305 .n = { .min = 1, .max = 6 },
306 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100307 .m1 = { .min = 8, .max = 18 },
308 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .p2 = { .dot_limit = 200000,
312 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700313};
314
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300315static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400316 .dot = { .min = 20000, .max = 400000 },
317 .vco = { .min = 1400000, .max = 2800000 },
318 .n = { .min = 1, .max = 6 },
319 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100320 .m1 = { .min = 8, .max = 18 },
321 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400322 .p = { .min = 7, .max = 98 },
323 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700324 .p2 = { .dot_limit = 112000,
325 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700326};
327
Eric Anholt273e27c2011-03-30 13:01:10 -0700328
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300329static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 270000 },
331 .vco = { .min = 1750000, .max = 3500000},
332 .n = { .min = 1, .max = 4 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 10, .max = 30 },
337 .p1 = { .min = 1, .max = 3},
338 .p2 = { .dot_limit = 270000,
339 .p2_slow = 10,
340 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800341 },
Keith Packarde4b36692009-06-05 19:22:17 -0700342};
343
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300344static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 22000, .max = 400000 },
346 .vco = { .min = 1750000, .max = 3500000},
347 .n = { .min = 1, .max = 4 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 16, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 5, .max = 80 },
352 .p1 = { .min = 1, .max = 8},
353 .p2 = { .dot_limit = 165000,
354 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700355};
356
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300357static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .dot = { .min = 20000, .max = 115000 },
359 .vco = { .min = 1750000, .max = 3500000 },
360 .n = { .min = 1, .max = 3 },
361 .m = { .min = 104, .max = 138 },
362 .m1 = { .min = 17, .max = 23 },
363 .m2 = { .min = 5, .max = 11 },
364 .p = { .min = 28, .max = 112 },
365 .p1 = { .min = 2, .max = 8 },
366 .p2 = { .dot_limit = 0,
367 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800368 },
Keith Packarde4b36692009-06-05 19:22:17 -0700369};
370
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300371static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .dot = { .min = 80000, .max = 224000 },
373 .vco = { .min = 1750000, .max = 3500000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 104, .max = 138 },
376 .m1 = { .min = 17, .max = 23 },
377 .m2 = { .min = 5, .max = 11 },
378 .p = { .min = 14, .max = 42 },
379 .p1 = { .min = 2, .max = 6 },
380 .p2 = { .dot_limit = 0,
381 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800382 },
Keith Packarde4b36692009-06-05 19:22:17 -0700383};
384
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300385static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400386 .dot = { .min = 20000, .max = 400000},
387 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700388 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400389 .n = { .min = 3, .max = 6 },
390 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400392 .m1 = { .min = 0, .max = 0 },
393 .m2 = { .min = 0, .max = 254 },
394 .p = { .min = 5, .max = 80 },
395 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700396 .p2 = { .dot_limit = 200000,
397 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700398};
399
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300400static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400401 .dot = { .min = 20000, .max = 400000 },
402 .vco = { .min = 1700000, .max = 3500000 },
403 .n = { .min = 3, .max = 6 },
404 .m = { .min = 2, .max = 256 },
405 .m1 = { .min = 0, .max = 0 },
406 .m2 = { .min = 0, .max = 254 },
407 .p = { .min = 7, .max = 112 },
408 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700409 .p2 = { .dot_limit = 112000,
410 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700411};
412
Eric Anholt273e27c2011-03-30 13:01:10 -0700413/* Ironlake / Sandybridge
414 *
415 * We calculate clock using (register_value + 2) for N/M1/M2, so here
416 * the range value for them is (actual_value - 2).
417 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300418static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700419 .dot = { .min = 25000, .max = 350000 },
420 .vco = { .min = 1760000, .max = 3510000 },
421 .n = { .min = 1, .max = 5 },
422 .m = { .min = 79, .max = 127 },
423 .m1 = { .min = 12, .max = 22 },
424 .m2 = { .min = 5, .max = 9 },
425 .p = { .min = 5, .max = 80 },
426 .p1 = { .min = 1, .max = 8 },
427 .p2 = { .dot_limit = 225000,
428 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700429};
430
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300431static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 3 },
435 .m = { .min = 79, .max = 118 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
439 .p1 = { .min = 2, .max = 8 },
440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800442};
443
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300444static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 127 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 56 },
452 .p1 = { .min = 2, .max = 8 },
453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800455};
456
Eric Anholt273e27c2011-03-30 13:01:10 -0700457/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300458static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700459 .dot = { .min = 25000, .max = 350000 },
460 .vco = { .min = 1760000, .max = 3510000 },
461 .n = { .min = 1, .max = 2 },
462 .m = { .min = 79, .max = 126 },
463 .m1 = { .min = 12, .max = 22 },
464 .m2 = { .min = 5, .max = 9 },
465 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700467 .p2 = { .dot_limit = 225000,
468 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800469};
470
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300471static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700472 .dot = { .min = 25000, .max = 350000 },
473 .vco = { .min = 1760000, .max = 3510000 },
474 .n = { .min = 1, .max = 3 },
475 .m = { .min = 79, .max = 126 },
476 .m1 = { .min = 12, .max = 22 },
477 .m2 = { .min = 5, .max = 9 },
478 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400479 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700480 .p2 = { .dot_limit = 225000,
481 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800482};
483
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300484static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300485 /*
486 * These are the data rate limits (measured in fast clocks)
487 * since those are the strictest limits we have. The fast
488 * clock and actual rate limits are more relaxed, so checking
489 * them would make no difference.
490 */
491 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200492 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700493 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700494 .m1 = { .min = 2, .max = 3 },
495 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300496 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300497 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700498};
499
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300500static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300501 /*
502 * These are the data rate limits (measured in fast clocks)
503 * since those are the strictest limits we have. The fast
504 * clock and actual rate limits are more relaxed, so checking
505 * them would make no difference.
506 */
507 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200508 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300509 .n = { .min = 1, .max = 1 },
510 .m1 = { .min = 2, .max = 2 },
511 .m2 = { .min = 24 << 22, .max = 175 << 22 },
512 .p1 = { .min = 2, .max = 4 },
513 .p2 = { .p2_slow = 1, .p2_fast = 14 },
514};
515
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300516static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200517 /* FIXME: find real dot limits */
518 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530519 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200520 .n = { .min = 1, .max = 1 },
521 .m1 = { .min = 2, .max = 2 },
522 /* FIXME: find real m2 limits */
523 .m2 = { .min = 2 << 22, .max = 255 << 22 },
524 .p1 = { .min = 2, .max = 4 },
525 .p2 = { .p2_slow = 1, .p2_fast = 20 },
526};
527
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200528static bool
529needs_modeset(struct drm_crtc_state *state)
530{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200531 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200532}
533
Imre Deakdccbea32015-06-22 23:35:51 +0300534/*
535 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
536 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
537 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
538 * The helpers' return value is the rate of the clock that is fed to the
539 * display engine's pipe which can be the above fast dot clock rate or a
540 * divided-down version of it.
541 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500542/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300543static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800544{
Shaohua Li21778322009-02-23 15:19:16 +0800545 clock->m = clock->m2 + 2;
546 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200547 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300548 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300549 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
550 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300551
552 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800553}
554
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200555static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
556{
557 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
558}
559
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300560static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800561{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200562 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200564 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300565 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300566 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
567 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300568
569 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800570}
571
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300572static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300573{
574 clock->m = clock->m1 * clock->m2;
575 clock->p = clock->p1 * clock->p2;
576 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300577 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300578 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
579 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300580
581 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300582}
583
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300584int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300585{
586 clock->m = clock->m1 * clock->m2;
587 clock->p = clock->p1 * clock->p2;
588 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300589 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300590 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
591 clock->n << 22);
592 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300593
594 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300595}
596
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800597#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800598/**
599 * Returns whether the given set of divisors are valid for a given refclk with
600 * the given connectors.
601 */
602
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100603static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300604 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300605 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800606{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300607 if (clock->n < limit->n.min || limit->n.max < clock->n)
608 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400610 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400612 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800613 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400614 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300615
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100616 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
617 !IS_CHERRYVIEW(dev_priv) && !IS_BROXTON(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300618 if (clock->m1 <= clock->m2)
619 INTELPllInvalid("m1 <= m2\n");
620
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100621 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
622 !IS_BROXTON(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300623 if (clock->p < limit->p.min || limit->p.max < clock->p)
624 INTELPllInvalid("p out of range\n");
625 if (clock->m < limit->m.min || limit->m.max < clock->m)
626 INTELPllInvalid("m out of range\n");
627 }
628
Jesse Barnes79e53942008-11-07 14:24:08 -0800629 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400630 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
632 * connector, etc., rather than just a single range.
633 */
634 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400635 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800636
637 return true;
638}
639
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300640static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300641i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300642 const struct intel_crtc_state *crtc_state,
643 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800644{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300645 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800646
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300647 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800648 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100649 * For LVDS just rely on its current settings for dual-channel.
650 * We haven't figured out how to reliably set up different
651 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800652 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100653 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300654 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800655 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300656 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800657 } else {
658 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300659 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800660 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300661 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300663}
664
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200665/*
666 * Returns a set of divisors for the desired target clock with the given
667 * refclk, or FALSE. The returned values represent the clock equation:
668 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
669 *
670 * Target and reference clocks are specified in kHz.
671 *
672 * If match_clock is provided, then best_clock P divider must match the P
673 * divider from @match_clock used for LVDS downclocking.
674 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300675static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300676i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300677 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300678 int target, int refclk, struct dpll *match_clock,
679 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300680{
681 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300682 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300683 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800684
Akshay Joshi0206e352011-08-16 15:34:10 -0400685 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800686
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300687 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
688
Zhao Yakui42158662009-11-20 11:24:18 +0800689 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
690 clock.m1++) {
691 for (clock.m2 = limit->m2.min;
692 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200693 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800694 break;
695 for (clock.n = limit->n.min;
696 clock.n <= limit->n.max; clock.n++) {
697 for (clock.p1 = limit->p1.min;
698 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800699 int this_err;
700
Imre Deakdccbea32015-06-22 23:35:51 +0300701 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100702 if (!intel_PLL_is_valid(to_i915(dev),
703 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000704 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800705 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800706 if (match_clock &&
707 clock.p != match_clock->p)
708 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800709
710 this_err = abs(clock.dot - target);
711 if (this_err < err) {
712 *best_clock = clock;
713 err = this_err;
714 }
715 }
716 }
717 }
718 }
719
720 return (err != target);
721}
722
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200723/*
724 * Returns a set of divisors for the desired target clock with the given
725 * refclk, or FALSE. The returned values represent the clock equation:
726 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
727 *
728 * Target and reference clocks are specified in kHz.
729 *
730 * If match_clock is provided, then best_clock P divider must match the P
731 * divider from @match_clock used for LVDS downclocking.
732 */
Ma Lingd4906092009-03-18 20:13:27 +0800733static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300734pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200735 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300736 int target, int refclk, struct dpll *match_clock,
737 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200738{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300739 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300740 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200741 int err = target;
742
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200743 memset(best_clock, 0, sizeof(*best_clock));
744
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300745 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
746
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200747 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
748 clock.m1++) {
749 for (clock.m2 = limit->m2.min;
750 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200751 for (clock.n = limit->n.min;
752 clock.n <= limit->n.max; clock.n++) {
753 for (clock.p1 = limit->p1.min;
754 clock.p1 <= limit->p1.max; clock.p1++) {
755 int this_err;
756
Imre Deakdccbea32015-06-22 23:35:51 +0300757 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100758 if (!intel_PLL_is_valid(to_i915(dev),
759 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800760 &clock))
761 continue;
762 if (match_clock &&
763 clock.p != match_clock->p)
764 continue;
765
766 this_err = abs(clock.dot - target);
767 if (this_err < err) {
768 *best_clock = clock;
769 err = this_err;
770 }
771 }
772 }
773 }
774 }
775
776 return (err != target);
777}
778
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200779/*
780 * Returns a set of divisors for the desired target clock with the given
781 * refclk, or FALSE. The returned values represent the clock equation:
782 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200783 *
784 * Target and reference clocks are specified in kHz.
785 *
786 * If match_clock is provided, then best_clock P divider must match the P
787 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200788 */
Ma Lingd4906092009-03-18 20:13:27 +0800789static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300790g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200791 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300792 int target, int refclk, struct dpll *match_clock,
793 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800794{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300795 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300796 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800797 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300798 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400799 /* approximately equals target * 0.00585 */
800 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800801
802 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300803
804 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
805
Ma Lingd4906092009-03-18 20:13:27 +0800806 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200807 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800808 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200809 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800810 for (clock.m1 = limit->m1.max;
811 clock.m1 >= limit->m1.min; clock.m1--) {
812 for (clock.m2 = limit->m2.max;
813 clock.m2 >= limit->m2.min; clock.m2--) {
814 for (clock.p1 = limit->p1.max;
815 clock.p1 >= limit->p1.min; clock.p1--) {
816 int this_err;
817
Imre Deakdccbea32015-06-22 23:35:51 +0300818 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100819 if (!intel_PLL_is_valid(to_i915(dev),
820 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000821 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800822 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000823
824 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800825 if (this_err < err_most) {
826 *best_clock = clock;
827 err_most = this_err;
828 max_n = clock.n;
829 found = true;
830 }
831 }
832 }
833 }
834 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800835 return found;
836}
Ma Lingd4906092009-03-18 20:13:27 +0800837
Imre Deakd5dd62b2015-03-17 11:40:03 +0200838/*
839 * Check if the calculated PLL configuration is more optimal compared to the
840 * best configuration and error found so far. Return the calculated error.
841 */
842static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300843 const struct dpll *calculated_clock,
844 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200845 unsigned int best_error_ppm,
846 unsigned int *error_ppm)
847{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200848 /*
849 * For CHV ignore the error and consider only the P value.
850 * Prefer a bigger P value based on HW requirements.
851 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100852 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200853 *error_ppm = 0;
854
855 return calculated_clock->p > best_clock->p;
856 }
857
Imre Deak24be4e42015-03-17 11:40:04 +0200858 if (WARN_ON_ONCE(!target_freq))
859 return false;
860
Imre Deakd5dd62b2015-03-17 11:40:03 +0200861 *error_ppm = div_u64(1000000ULL *
862 abs(target_freq - calculated_clock->dot),
863 target_freq);
864 /*
865 * Prefer a better P value over a better (smaller) error if the error
866 * is small. Ensure this preference for future configurations too by
867 * setting the error to 0.
868 */
869 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
870 *error_ppm = 0;
871
872 return true;
873 }
874
875 return *error_ppm + 10 < best_error_ppm;
876}
877
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200878/*
879 * Returns a set of divisors for the desired target clock with the given
880 * refclk, or FALSE. The returned values represent the clock equation:
881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800883static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300884vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200885 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300886 int target, int refclk, struct dpll *match_clock,
887 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700888{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200889 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300890 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300891 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300892 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300893 /* min update 19.2 MHz */
894 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300895 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700896
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300897 target *= 5; /* fast clock */
898
899 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700900
901 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300902 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300903 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300904 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300905 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300906 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700907 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300908 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200909 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300910
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300911 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
912 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300913
Imre Deakdccbea32015-06-22 23:35:51 +0300914 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300915
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100916 if (!intel_PLL_is_valid(to_i915(dev),
917 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300918 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300919 continue;
920
Imre Deakd5dd62b2015-03-17 11:40:03 +0200921 if (!vlv_PLL_is_optimal(dev, target,
922 &clock,
923 best_clock,
924 bestppm, &ppm))
925 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300926
Imre Deakd5dd62b2015-03-17 11:40:03 +0200927 *best_clock = clock;
928 bestppm = ppm;
929 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700930 }
931 }
932 }
933 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700934
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300935 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700936}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700937
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200938/*
939 * Returns a set of divisors for the desired target clock with the given
940 * refclk, or FALSE. The returned values represent the clock equation:
941 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
942 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300943static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300944chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200945 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300946 int target, int refclk, struct dpll *match_clock,
947 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300948{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200949 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300950 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200951 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300952 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300953 uint64_t m2;
954 int found = false;
955
956 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200957 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300958
959 /*
960 * Based on hardware doc, the n always set to 1, and m1 always
961 * set to 2. If requires to support 200Mhz refclk, we need to
962 * revisit this because n may not 1 anymore.
963 */
964 clock.n = 1, clock.m1 = 2;
965 target *= 5; /* fast clock */
966
967 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
968 for (clock.p2 = limit->p2.p2_fast;
969 clock.p2 >= limit->p2.p2_slow;
970 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200971 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300972
973 clock.p = clock.p1 * clock.p2;
974
975 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
976 clock.n) << 22, refclk * clock.m1);
977
978 if (m2 > INT_MAX/clock.m1)
979 continue;
980
981 clock.m2 = m2;
982
Imre Deakdccbea32015-06-22 23:35:51 +0300983 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300984
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100985 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300986 continue;
987
Imre Deak9ca3ba02015-03-17 11:40:05 +0200988 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
989 best_error_ppm, &error_ppm))
990 continue;
991
992 *best_clock = clock;
993 best_error_ppm = error_ppm;
994 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300995 }
996 }
997
998 return found;
999}
1000
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001001bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001002 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001003{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001004 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03001005 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001006
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001007 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001008 target_clock, refclk, NULL, best_clock);
1009}
1010
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001011bool intel_crtc_active(struct drm_crtc *crtc)
1012{
1013 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1014
1015 /* Be paranoid as we can arrive here with only partial
1016 * state retrieved from the hardware during setup.
1017 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001018 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001019 * as Haswell has gained clock readout/fastboot support.
1020 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001021 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001022 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001023 *
1024 * FIXME: The intel_crtc->active here should be switched to
1025 * crtc->state->active once we have proper CRTC states wired up
1026 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001027 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001028 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001029 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001030}
1031
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001032enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1033 enum pipe pipe)
1034{
1035 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1036 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1037
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001038 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001039}
1040
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001041static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1042{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001043 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001044 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001045 u32 line1, line2;
1046 u32 line_mask;
1047
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001048 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001049 line_mask = DSL_LINEMASK_GEN2;
1050 else
1051 line_mask = DSL_LINEMASK_GEN3;
1052
1053 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001054 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001055 line2 = I915_READ(reg) & line_mask;
1056
1057 return line1 == line2;
1058}
1059
Keith Packardab7ad7f2010-10-03 00:33:06 -07001060/*
1061 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001062 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001063 *
1064 * After disabling a pipe, we can't wait for vblank in the usual way,
1065 * spinning on the vblank interrupt status bit, since we won't actually
1066 * see an interrupt when the pipe is disabled.
1067 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001068 * On Gen4 and above:
1069 * wait for the pipe register state bit to turn off
1070 *
1071 * Otherwise:
1072 * wait for the display line value to settle (it usually
1073 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001074 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001075 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001076static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001077{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001078 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001079 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001080 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001081 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001082
Keith Packardab7ad7f2010-10-03 00:33:06 -07001083 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001084 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001085
Keith Packardab7ad7f2010-10-03 00:33:06 -07001086 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001087 if (intel_wait_for_register(dev_priv,
1088 reg, I965_PIPECONF_ACTIVE, 0,
1089 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001090 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001091 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001092 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001093 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001094 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001095 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001096}
1097
Jesse Barnesb24e7172011-01-04 15:09:30 -08001098/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001099void assert_pll(struct drm_i915_private *dev_priv,
1100 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001101{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001102 u32 val;
1103 bool cur_state;
1104
Ville Syrjälä649636e2015-09-22 19:50:01 +03001105 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001106 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001107 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001108 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001109 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001110}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001111
Jani Nikula23538ef2013-08-27 15:12:22 +03001112/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001113void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001114{
1115 u32 val;
1116 bool cur_state;
1117
Ville Syrjäläa5805162015-05-26 20:42:30 +03001118 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001119 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001120 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001121
1122 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001123 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001124 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001125 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001126}
Jani Nikula23538ef2013-08-27 15:12:22 +03001127
Jesse Barnes040484a2011-01-03 12:14:26 -08001128static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1129 enum pipe pipe, bool state)
1130{
Jesse Barnes040484a2011-01-03 12:14:26 -08001131 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001132 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1133 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001134
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001135 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001136 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001137 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001138 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001139 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001140 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001141 cur_state = !!(val & FDI_TX_ENABLE);
1142 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001143 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001144 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001145 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001146}
1147#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1148#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1149
1150static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1151 enum pipe pipe, bool state)
1152{
Jesse Barnes040484a2011-01-03 12:14:26 -08001153 u32 val;
1154 bool cur_state;
1155
Ville Syrjälä649636e2015-09-22 19:50:01 +03001156 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001157 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001158 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001159 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001160 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001161}
1162#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1163#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1164
1165static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1166 enum pipe pipe)
1167{
Jesse Barnes040484a2011-01-03 12:14:26 -08001168 u32 val;
1169
1170 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001171 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001172 return;
1173
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001174 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001175 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001176 return;
1177
Ville Syrjälä649636e2015-09-22 19:50:01 +03001178 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001179 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001180}
1181
Daniel Vetter55607e82013-06-16 21:42:39 +02001182void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1183 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001184{
Jesse Barnes040484a2011-01-03 12:14:26 -08001185 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001186 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001187
Ville Syrjälä649636e2015-09-22 19:50:01 +03001188 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001189 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001190 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001191 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001192 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001193}
1194
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001195void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001197 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001198 u32 val;
1199 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001200 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001201
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001202 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001203 return;
1204
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001205 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001206 u32 port_sel;
1207
Imre Deak44cb7342016-08-10 14:07:29 +03001208 pp_reg = PP_CONTROL(0);
1209 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001210
1211 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1212 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1213 panel_pipe = PIPE_B;
1214 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001215 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001216 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001217 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001218 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001219 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001220 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001221 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1222 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001223 }
1224
1225 val = I915_READ(pp_reg);
1226 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001227 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001228 locked = false;
1229
Rob Clarke2c719b2014-12-15 13:56:32 -05001230 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001231 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001232 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001233}
1234
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001235static void assert_cursor(struct drm_i915_private *dev_priv,
1236 enum pipe pipe, bool state)
1237{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001238 bool cur_state;
1239
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001240 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001241 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001242 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001243 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001244
Rob Clarke2c719b2014-12-15 13:56:32 -05001245 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001246 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001247 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001248}
1249#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1250#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1251
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001252void assert_pipe(struct drm_i915_private *dev_priv,
1253 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001254{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001255 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001256 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1257 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001258 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001259
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001260 /* if we need the pipe quirk it must be always on */
1261 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1262 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001263 state = true;
1264
Imre Deak4feed0e2016-02-12 18:55:14 +02001265 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1266 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001267 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001268 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001269
1270 intel_display_power_put(dev_priv, power_domain);
1271 } else {
1272 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001273 }
1274
Rob Clarke2c719b2014-12-15 13:56:32 -05001275 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001276 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001277 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001278}
1279
Chris Wilson931872f2012-01-16 23:01:13 +00001280static void assert_plane(struct drm_i915_private *dev_priv,
1281 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001282{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001283 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001284 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001285
Ville Syrjälä649636e2015-09-22 19:50:01 +03001286 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001287 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001288 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001289 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001290 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001291}
1292
Chris Wilson931872f2012-01-16 23:01:13 +00001293#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1294#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1295
Jesse Barnesb24e7172011-01-04 15:09:30 -08001296static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1297 enum pipe pipe)
1298{
Chris Wilson91c8a322016-07-05 10:40:23 +01001299 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001300 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001301
Ville Syrjälä653e1022013-06-04 13:49:05 +03001302 /* Primary planes are fixed to pipes on gen4+ */
1303 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001304 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001305 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001306 "plane %c assertion failure, should be disabled but not\n",
1307 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001308 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001309 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001310
Jesse Barnesb24e7172011-01-04 15:09:30 -08001311 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001312 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001313 u32 val = I915_READ(DSPCNTR(i));
1314 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001315 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001316 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001317 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1318 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001319 }
1320}
1321
Jesse Barnes19332d72013-03-28 09:55:38 -07001322static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1323 enum pipe pipe)
1324{
Chris Wilson91c8a322016-07-05 10:40:23 +01001325 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001326 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001327
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001328 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001329 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001330 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001331 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001332 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1333 sprite, pipe_name(pipe));
1334 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001335 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001336 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001337 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001338 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001339 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001340 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001341 }
1342 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001343 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001344 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001345 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001346 plane_name(pipe), pipe_name(pipe));
1347 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001348 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001349 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001350 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1351 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001352 }
1353}
1354
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001355static void assert_vblank_disabled(struct drm_crtc *crtc)
1356{
Rob Clarke2c719b2014-12-15 13:56:32 -05001357 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001358 drm_crtc_vblank_put(crtc);
1359}
1360
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001361void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1362 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001363{
Jesse Barnes92f25842011-01-04 15:09:34 -08001364 u32 val;
1365 bool enabled;
1366
Ville Syrjälä649636e2015-09-22 19:50:01 +03001367 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001368 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001369 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001370 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1371 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001372}
1373
Keith Packard4e634382011-08-06 10:39:45 -07001374static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1375 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001376{
1377 if ((val & DP_PORT_EN) == 0)
1378 return false;
1379
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001380 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001381 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001382 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1383 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001384 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001385 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1386 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001387 } else {
1388 if ((val & DP_PIPE_MASK) != (pipe << 30))
1389 return false;
1390 }
1391 return true;
1392}
1393
Keith Packard1519b992011-08-06 10:35:34 -07001394static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1395 enum pipe pipe, u32 val)
1396{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001397 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001398 return false;
1399
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001400 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001401 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001402 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001403 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001404 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1405 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001406 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001407 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001408 return false;
1409 }
1410 return true;
1411}
1412
1413static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe, u32 val)
1415{
1416 if ((val & LVDS_PORT_EN) == 0)
1417 return false;
1418
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001419 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001420 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1421 return false;
1422 } else {
1423 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1424 return false;
1425 }
1426 return true;
1427}
1428
1429static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1430 enum pipe pipe, u32 val)
1431{
1432 if ((val & ADPA_DAC_ENABLE) == 0)
1433 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001434 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001435 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1436 return false;
1437 } else {
1438 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1439 return false;
1440 }
1441 return true;
1442}
1443
Jesse Barnes291906f2011-02-02 12:28:03 -08001444static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001445 enum pipe pipe, i915_reg_t reg,
1446 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001447{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001448 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001449 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001450 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001451 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001452
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001453 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001454 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001455 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001456}
1457
1458static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001459 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001460{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001461 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001462 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001463 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001464 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001465
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001466 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001467 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001468 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001469}
1470
1471static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1472 enum pipe pipe)
1473{
Jesse Barnes291906f2011-02-02 12:28:03 -08001474 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001475
Keith Packardf0575e92011-07-25 22:12:43 -07001476 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1477 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1478 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001479
Ville Syrjälä649636e2015-09-22 19:50:01 +03001480 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001481 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001482 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001483 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001484
Ville Syrjälä649636e2015-09-22 19:50:01 +03001485 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001486 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001487 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001488 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001489
Paulo Zanonie2debe92013-02-18 19:00:27 -03001490 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1491 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1492 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001493}
1494
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001495static void _vlv_enable_pll(struct intel_crtc *crtc,
1496 const struct intel_crtc_state *pipe_config)
1497{
1498 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1499 enum pipe pipe = crtc->pipe;
1500
1501 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1502 POSTING_READ(DPLL(pipe));
1503 udelay(150);
1504
Chris Wilson2c30b432016-06-30 15:32:54 +01001505 if (intel_wait_for_register(dev_priv,
1506 DPLL(pipe),
1507 DPLL_LOCK_VLV,
1508 DPLL_LOCK_VLV,
1509 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001510 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1511}
1512
Ville Syrjäläd288f652014-10-28 13:20:22 +02001513static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001514 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001515{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001516 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001517 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001518
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001519 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001520
Daniel Vetter87442f72013-06-06 00:52:17 +02001521 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001522 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001523
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001524 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1525 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001526
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001527 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1528 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001529}
1530
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001531
1532static void _chv_enable_pll(struct intel_crtc *crtc,
1533 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001534{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001535 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001536 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001537 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001538 u32 tmp;
1539
Ville Syrjäläa5805162015-05-26 20:42:30 +03001540 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001541
1542 /* Enable back the 10bit clock to display controller */
1543 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1544 tmp |= DPIO_DCLKP_EN;
1545 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1546
Ville Syrjälä54433e92015-05-26 20:42:31 +03001547 mutex_unlock(&dev_priv->sb_lock);
1548
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001549 /*
1550 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1551 */
1552 udelay(1);
1553
1554 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001555 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001556
1557 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001558 if (intel_wait_for_register(dev_priv,
1559 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1560 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001561 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001562}
1563
1564static void chv_enable_pll(struct intel_crtc *crtc,
1565 const struct intel_crtc_state *pipe_config)
1566{
1567 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1568 enum pipe pipe = crtc->pipe;
1569
1570 assert_pipe_disabled(dev_priv, pipe);
1571
1572 /* PLL is protected by panel, make sure we can write it */
1573 assert_panel_unlocked(dev_priv, pipe);
1574
1575 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1576 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001577
Ville Syrjäläc2317752016-03-15 16:39:56 +02001578 if (pipe != PIPE_A) {
1579 /*
1580 * WaPixelRepeatModeFixForC0:chv
1581 *
1582 * DPLLCMD is AWOL. Use chicken bits to propagate
1583 * the value from DPLLBMD to either pipe B or C.
1584 */
1585 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1586 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1587 I915_WRITE(CBR4_VLV, 0);
1588 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1589
1590 /*
1591 * DPLLB VGA mode also seems to cause problems.
1592 * We should always have it disabled.
1593 */
1594 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1595 } else {
1596 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1597 POSTING_READ(DPLL_MD(pipe));
1598 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001599}
1600
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001601static int intel_num_dvo_pipes(struct drm_device *dev)
1602{
1603 struct intel_crtc *crtc;
1604 int count = 0;
1605
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001606 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001607 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001608 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1609 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001610
1611 return count;
1612}
1613
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001614static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001615{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001616 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001617 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001618 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001619 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001620
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001621 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001622
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001623 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001624 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001625 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001626
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001627 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001628 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001629 /*
1630 * It appears to be important that we don't enable this
1631 * for the current pipe before otherwise configuring the
1632 * PLL. No idea how this should be handled if multiple
1633 * DVO outputs are enabled simultaneosly.
1634 */
1635 dpll |= DPLL_DVO_2X_MODE;
1636 I915_WRITE(DPLL(!crtc->pipe),
1637 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1638 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001639
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001640 /*
1641 * Apparently we need to have VGA mode enabled prior to changing
1642 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1643 * dividers, even though the register value does change.
1644 */
1645 I915_WRITE(reg, 0);
1646
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001647 I915_WRITE(reg, dpll);
1648
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001649 /* Wait for the clocks to stabilize. */
1650 POSTING_READ(reg);
1651 udelay(150);
1652
1653 if (INTEL_INFO(dev)->gen >= 4) {
1654 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001655 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001656 } else {
1657 /* The pixel multiplier can only be updated once the
1658 * DPLL is enabled and the clocks are stable.
1659 *
1660 * So write it again.
1661 */
1662 I915_WRITE(reg, dpll);
1663 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001664
1665 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001666 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001667 POSTING_READ(reg);
1668 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001669 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001670 POSTING_READ(reg);
1671 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001672 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001673 POSTING_READ(reg);
1674 udelay(150); /* wait for warmup */
1675}
1676
1677/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001678 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001679 * @dev_priv: i915 private structure
1680 * @pipe: pipe PLL to disable
1681 *
1682 * Disable the PLL for @pipe, making sure the pipe is off first.
1683 *
1684 * Note! This is for pre-ILK only.
1685 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001686static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001687{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001688 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001689 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001690 enum pipe pipe = crtc->pipe;
1691
1692 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001693 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001694 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001695 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001696 I915_WRITE(DPLL(PIPE_B),
1697 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1698 I915_WRITE(DPLL(PIPE_A),
1699 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1700 }
1701
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001702 /* Don't disable pipe or pipe PLLs if needed */
1703 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1704 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001705 return;
1706
1707 /* Make sure the pipe isn't still relying on us */
1708 assert_pipe_disabled(dev_priv, pipe);
1709
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001710 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001711 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001712}
1713
Jesse Barnesf6071162013-10-01 10:41:38 -07001714static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1715{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001716 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001717
1718 /* Make sure the pipe isn't still relying on us */
1719 assert_pipe_disabled(dev_priv, pipe);
1720
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001721 val = DPLL_INTEGRATED_REF_CLK_VLV |
1722 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1723 if (pipe != PIPE_A)
1724 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1725
Jesse Barnesf6071162013-10-01 10:41:38 -07001726 I915_WRITE(DPLL(pipe), val);
1727 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001728}
1729
1730static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1731{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001732 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001733 u32 val;
1734
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001735 /* Make sure the pipe isn't still relying on us */
1736 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001737
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001738 val = DPLL_SSC_REF_CLK_CHV |
1739 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001740 if (pipe != PIPE_A)
1741 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001742
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001743 I915_WRITE(DPLL(pipe), val);
1744 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001745
Ville Syrjäläa5805162015-05-26 20:42:30 +03001746 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001747
1748 /* Disable 10bit clock to display controller */
1749 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1750 val &= ~DPIO_DCLKP_EN;
1751 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1752
Ville Syrjäläa5805162015-05-26 20:42:30 +03001753 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001754}
1755
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001756void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001757 struct intel_digital_port *dport,
1758 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001759{
1760 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001761 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001762
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001763 switch (dport->port) {
1764 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001765 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001766 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001767 break;
1768 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001769 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001770 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001771 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001772 break;
1773 case PORT_D:
1774 port_mask = DPLL_PORTD_READY_MASK;
1775 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001776 break;
1777 default:
1778 BUG();
1779 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001780
Chris Wilson370004d2016-06-30 15:32:56 +01001781 if (intel_wait_for_register(dev_priv,
1782 dpll_reg, port_mask, expected_mask,
1783 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001784 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1785 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001786}
1787
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001788static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1789 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001790{
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001791 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001792 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001793 i915_reg_t reg;
1794 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001795
Jesse Barnes040484a2011-01-03 12:14:26 -08001796 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001797 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001798
1799 /* FDI must be feeding us bits for PCH ports */
1800 assert_fdi_tx_enabled(dev_priv, pipe);
1801 assert_fdi_rx_enabled(dev_priv, pipe);
1802
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001803 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001804 /* Workaround: Set the timing override bit before enabling the
1805 * pch transcoder. */
1806 reg = TRANS_CHICKEN2(pipe);
1807 val = I915_READ(reg);
1808 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1809 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001810 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001811
Daniel Vetterab9412b2013-05-03 11:49:46 +02001812 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001813 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001814 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001815
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001816 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001817 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001818 * Make the BPC in transcoder be consistent with
1819 * that in pipeconf reg. For HDMI we must use 8bpc
1820 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001821 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001822 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001823 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001824 val |= PIPECONF_8BPC;
1825 else
1826 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001827 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001828
1829 val &= ~TRANS_INTERLACE_MASK;
1830 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001831 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001832 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001833 val |= TRANS_LEGACY_INTERLACED_ILK;
1834 else
1835 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001836 else
1837 val |= TRANS_PROGRESSIVE;
1838
Jesse Barnes040484a2011-01-03 12:14:26 -08001839 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001840 if (intel_wait_for_register(dev_priv,
1841 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1842 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001843 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001844}
1845
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001846static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001847 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001848{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001849 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001850
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001851 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001852 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001853 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001854
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001855 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001856 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001857 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001858 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001859
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001860 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001861 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001862
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001863 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1864 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001865 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001866 else
1867 val |= TRANS_PROGRESSIVE;
1868
Daniel Vetterab9412b2013-05-03 11:49:46 +02001869 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001870 if (intel_wait_for_register(dev_priv,
1871 LPT_TRANSCONF,
1872 TRANS_STATE_ENABLE,
1873 TRANS_STATE_ENABLE,
1874 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001875 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001876}
1877
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001878static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1879 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001880{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001881 i915_reg_t reg;
1882 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001883
1884 /* FDI relies on the transcoder */
1885 assert_fdi_tx_disabled(dev_priv, pipe);
1886 assert_fdi_rx_disabled(dev_priv, pipe);
1887
Jesse Barnes291906f2011-02-02 12:28:03 -08001888 /* Ports must be off as well */
1889 assert_pch_ports_disabled(dev_priv, pipe);
1890
Daniel Vetterab9412b2013-05-03 11:49:46 +02001891 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001892 val = I915_READ(reg);
1893 val &= ~TRANS_ENABLE;
1894 I915_WRITE(reg, val);
1895 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001896 if (intel_wait_for_register(dev_priv,
1897 reg, TRANS_STATE_ENABLE, 0,
1898 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001899 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001900
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001901 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001902 /* Workaround: Clear the timing override chicken bit again. */
1903 reg = TRANS_CHICKEN2(pipe);
1904 val = I915_READ(reg);
1905 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1906 I915_WRITE(reg, val);
1907 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001908}
1909
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001910void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001911{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001912 u32 val;
1913
Daniel Vetterab9412b2013-05-03 11:49:46 +02001914 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001915 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001916 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001917 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001918 if (intel_wait_for_register(dev_priv,
1919 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1920 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001921 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001922
1923 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001924 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001925 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001926 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001927}
1928
Ville Syrjälä65f21302016-10-14 20:02:53 +03001929enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1930{
1931 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1932
1933 WARN_ON(!crtc->config->has_pch_encoder);
1934
1935 if (HAS_PCH_LPT(dev_priv))
1936 return TRANSCODER_A;
1937 else
1938 return (enum transcoder) crtc->pipe;
1939}
1940
Jesse Barnes92f25842011-01-04 15:09:34 -08001941/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001942 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001943 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001944 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001945 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001946 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001947 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001948static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001949{
Paulo Zanoni03722642014-01-17 13:51:09 -02001950 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001951 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001952 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001953 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001954 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001955 u32 val;
1956
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001957 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1958
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001959 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001960 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001961 assert_sprites_disabled(dev_priv, pipe);
1962
Jesse Barnesb24e7172011-01-04 15:09:30 -08001963 /*
1964 * A pipe without a PLL won't actually be able to drive bits from
1965 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1966 * need the check.
1967 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001968 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001969 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001970 assert_dsi_pll_enabled(dev_priv);
1971 else
1972 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001973 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001974 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001975 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001976 assert_fdi_rx_pll_enabled(dev_priv,
1977 (enum pipe) intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001978 assert_fdi_tx_pll_enabled(dev_priv,
1979 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001980 }
1981 /* FIXME: assert CPU port conditions for SNB+ */
1982 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001983
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001984 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001985 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001986 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001987 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1988 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001989 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001990 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001991
1992 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001993 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001994
1995 /*
1996 * Until the pipe starts DSL will read as 0, which would cause
1997 * an apparent vblank timestamp jump, which messes up also the
1998 * frame count when it's derived from the timestamps. So let's
1999 * wait for the pipe to start properly before we call
2000 * drm_crtc_vblank_on()
2001 */
2002 if (dev->max_vblank_count == 0 &&
2003 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2004 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002005}
2006
2007/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002008 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002009 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002010 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002011 * Disable the pipe of @crtc, making sure that various hardware
2012 * specific requirements are met, if applicable, e.g. plane
2013 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002014 *
2015 * Will wait until the pipe has shut down before returning.
2016 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002017static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002018{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002019 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002020 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002021 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002022 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002023 u32 val;
2024
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002025 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2026
Jesse Barnesb24e7172011-01-04 15:09:30 -08002027 /*
2028 * Make sure planes won't keep trying to pump pixels to us,
2029 * or we might hang the display.
2030 */
2031 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002032 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002033 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002034
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002035 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002036 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002037 if ((val & PIPECONF_ENABLE) == 0)
2038 return;
2039
Ville Syrjälä67adc642014-08-15 01:21:57 +03002040 /*
2041 * Double wide has implications for planes
2042 * so best keep it disabled when not needed.
2043 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002044 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002045 val &= ~PIPECONF_DOUBLE_WIDE;
2046
2047 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002048 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2049 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002050 val &= ~PIPECONF_ENABLE;
2051
2052 I915_WRITE(reg, val);
2053 if ((val & PIPECONF_ENABLE) == 0)
2054 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002055}
2056
Ville Syrjälä832be822016-01-12 21:08:33 +02002057static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2058{
2059 return IS_GEN2(dev_priv) ? 2048 : 4096;
2060}
2061
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002062static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2063 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002064{
2065 switch (fb_modifier) {
2066 case DRM_FORMAT_MOD_NONE:
2067 return cpp;
2068 case I915_FORMAT_MOD_X_TILED:
2069 if (IS_GEN2(dev_priv))
2070 return 128;
2071 else
2072 return 512;
2073 case I915_FORMAT_MOD_Y_TILED:
2074 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2075 return 128;
2076 else
2077 return 512;
2078 case I915_FORMAT_MOD_Yf_TILED:
2079 switch (cpp) {
2080 case 1:
2081 return 64;
2082 case 2:
2083 case 4:
2084 return 128;
2085 case 8:
2086 case 16:
2087 return 256;
2088 default:
2089 MISSING_CASE(cpp);
2090 return cpp;
2091 }
2092 break;
2093 default:
2094 MISSING_CASE(fb_modifier);
2095 return cpp;
2096 }
2097}
2098
Ville Syrjälä832be822016-01-12 21:08:33 +02002099unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2100 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002101{
Ville Syrjälä832be822016-01-12 21:08:33 +02002102 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2103 return 1;
2104 else
2105 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002106 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002107}
2108
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002109/* Return the tile dimensions in pixel units */
2110static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2111 unsigned int *tile_width,
2112 unsigned int *tile_height,
2113 uint64_t fb_modifier,
2114 unsigned int cpp)
2115{
2116 unsigned int tile_width_bytes =
2117 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2118
2119 *tile_width = tile_width_bytes / cpp;
2120 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2121}
2122
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002123unsigned int
2124intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002125 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002126{
Ville Syrjälä832be822016-01-12 21:08:33 +02002127 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2128 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2129
2130 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002131}
2132
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002133unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2134{
2135 unsigned int size = 0;
2136 int i;
2137
2138 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2139 size += rot_info->plane[i].width * rot_info->plane[i].height;
2140
2141 return size;
2142}
2143
Daniel Vetter75c82a52015-10-14 16:51:04 +02002144static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002145intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2146 const struct drm_framebuffer *fb,
2147 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002148{
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002149 if (intel_rotation_90_or_270(rotation)) {
2150 *view = i915_ggtt_view_rotated;
2151 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2152 } else {
2153 *view = i915_ggtt_view_normal;
2154 }
2155}
2156
Ville Syrjälä603525d2016-01-12 21:08:37 +02002157static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002158{
2159 if (INTEL_INFO(dev_priv)->gen >= 9)
2160 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002161 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002162 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002163 return 128 * 1024;
2164 else if (INTEL_INFO(dev_priv)->gen >= 4)
2165 return 4 * 1024;
2166 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002167 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002168}
2169
Ville Syrjälä603525d2016-01-12 21:08:37 +02002170static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2171 uint64_t fb_modifier)
2172{
2173 switch (fb_modifier) {
2174 case DRM_FORMAT_MOD_NONE:
2175 return intel_linear_alignment(dev_priv);
2176 case I915_FORMAT_MOD_X_TILED:
2177 if (INTEL_INFO(dev_priv)->gen >= 9)
2178 return 256 * 1024;
2179 return 0;
2180 case I915_FORMAT_MOD_Y_TILED:
2181 case I915_FORMAT_MOD_Yf_TILED:
2182 return 1 * 1024 * 1024;
2183 default:
2184 MISSING_CASE(fb_modifier);
2185 return 0;
2186 }
2187}
2188
Chris Wilson058d88c2016-08-15 10:49:06 +01002189struct i915_vma *
2190intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002191{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002192 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002193 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002194 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002195 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002196 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002197 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002198
Matt Roperebcdd392014-07-09 16:22:11 -07002199 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2200
Ville Syrjälä603525d2016-01-12 21:08:37 +02002201 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002202
Ville Syrjälä3465c582016-02-15 22:54:43 +02002203 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002204
Chris Wilson693db182013-03-05 14:52:39 +00002205 /* Note that the w/a also requires 64 PTE of padding following the
2206 * bo. We currently fill all unused PTE with the shadow page and so
2207 * we should always have valid PTE following the scanout preventing
2208 * the VT-d warning.
2209 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002210 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002211 alignment = 256 * 1024;
2212
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002213 /*
2214 * Global gtt pte registers are special registers which actually forward
2215 * writes to a chunk of system memory. Which means that there is no risk
2216 * that the register values disappear as soon as we call
2217 * intel_runtime_pm_put(), so it is correct to wrap only the
2218 * pin/unpin/fence and not more.
2219 */
2220 intel_runtime_pm_get(dev_priv);
2221
Chris Wilson058d88c2016-08-15 10:49:06 +01002222 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002223 if (IS_ERR(vma))
2224 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002225
Chris Wilson05a20d02016-08-18 17:16:55 +01002226 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002227 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2228 * fence, whereas 965+ only requires a fence if using
2229 * framebuffer compression. For simplicity, we always, when
2230 * possible, install a fence as the cost is not that onerous.
2231 *
2232 * If we fail to fence the tiled scanout, then either the
2233 * modeset will reject the change (which is highly unlikely as
2234 * the affected systems, all but one, do not have unmappable
2235 * space) or we will not be able to enable full powersaving
2236 * techniques (also likely not to apply due to various limits
2237 * FBC and the like impose on the size of the buffer, which
2238 * presumably we violated anyway with this unmappable buffer).
2239 * Anyway, it is presumably better to stumble onwards with
2240 * something and try to run the system in a "less than optimal"
2241 * mode that matches the user configuration.
2242 */
2243 if (i915_vma_get_fence(vma) == 0)
2244 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002245 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002246
Chris Wilson49ef5292016-08-18 17:17:00 +01002247err:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002248 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002249 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002250}
2251
Chris Wilsonfb4b8ce2016-04-28 09:56:35 +01002252void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002253{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002254 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002255 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002256 struct i915_vma *vma;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002257
Matt Roperebcdd392014-07-09 16:22:11 -07002258 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2259
Ville Syrjälä3465c582016-02-15 22:54:43 +02002260 intel_fill_fb_ggtt_view(&view, fb, rotation);
Chris Wilson05a20d02016-08-18 17:16:55 +01002261 vma = i915_gem_object_to_ggtt(obj, &view);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002262
Chris Wilson49ef5292016-08-18 17:17:00 +01002263 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002264 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002265}
2266
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002267static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2268 unsigned int rotation)
2269{
2270 if (intel_rotation_90_or_270(rotation))
2271 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2272 else
2273 return fb->pitches[plane];
2274}
2275
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002276/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002277 * Convert the x/y offsets into a linear offset.
2278 * Only valid with 0/180 degree rotation, which is fine since linear
2279 * offset is only used with linear buffers on pre-hsw and tiled buffers
2280 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2281 */
2282u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002283 const struct intel_plane_state *state,
2284 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002285{
Ville Syrjälä29490562016-01-20 18:02:50 +02002286 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002287 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2288 unsigned int pitch = fb->pitches[plane];
2289
2290 return y * pitch + x * cpp;
2291}
2292
2293/*
2294 * Add the x/y offsets derived from fb->offsets[] to the user
2295 * specified plane src x/y offsets. The resulting x/y offsets
2296 * specify the start of scanout from the beginning of the gtt mapping.
2297 */
2298void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002299 const struct intel_plane_state *state,
2300 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002301
2302{
Ville Syrjälä29490562016-01-20 18:02:50 +02002303 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2304 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002305
2306 if (intel_rotation_90_or_270(rotation)) {
2307 *x += intel_fb->rotated[plane].x;
2308 *y += intel_fb->rotated[plane].y;
2309 } else {
2310 *x += intel_fb->normal[plane].x;
2311 *y += intel_fb->normal[plane].y;
2312 }
2313}
2314
2315/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002316 * Input tile dimensions and pitch must already be
2317 * rotated to match x and y, and in pixel units.
2318 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002319static u32 _intel_adjust_tile_offset(int *x, int *y,
2320 unsigned int tile_width,
2321 unsigned int tile_height,
2322 unsigned int tile_size,
2323 unsigned int pitch_tiles,
2324 u32 old_offset,
2325 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002326{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002327 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002328 unsigned int tiles;
2329
2330 WARN_ON(old_offset & (tile_size - 1));
2331 WARN_ON(new_offset & (tile_size - 1));
2332 WARN_ON(new_offset > old_offset);
2333
2334 tiles = (old_offset - new_offset) / tile_size;
2335
2336 *y += tiles / pitch_tiles * tile_height;
2337 *x += tiles % pitch_tiles * tile_width;
2338
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002339 /* minimize x in case it got needlessly big */
2340 *y += *x / pitch_pixels * tile_height;
2341 *x %= pitch_pixels;
2342
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002343 return new_offset;
2344}
2345
2346/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002347 * Adjust the tile offset by moving the difference into
2348 * the x/y offsets.
2349 */
2350static u32 intel_adjust_tile_offset(int *x, int *y,
2351 const struct intel_plane_state *state, int plane,
2352 u32 old_offset, u32 new_offset)
2353{
2354 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2355 const struct drm_framebuffer *fb = state->base.fb;
2356 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2357 unsigned int rotation = state->base.rotation;
2358 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2359
2360 WARN_ON(new_offset > old_offset);
2361
2362 if (fb->modifier[plane] != DRM_FORMAT_MOD_NONE) {
2363 unsigned int tile_size, tile_width, tile_height;
2364 unsigned int pitch_tiles;
2365
2366 tile_size = intel_tile_size(dev_priv);
2367 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2368 fb->modifier[plane], cpp);
2369
2370 if (intel_rotation_90_or_270(rotation)) {
2371 pitch_tiles = pitch / tile_height;
2372 swap(tile_width, tile_height);
2373 } else {
2374 pitch_tiles = pitch / (tile_width * cpp);
2375 }
2376
2377 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2378 tile_size, pitch_tiles,
2379 old_offset, new_offset);
2380 } else {
2381 old_offset += *y * pitch + *x * cpp;
2382
2383 *y = (old_offset - new_offset) / pitch;
2384 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2385 }
2386
2387 return new_offset;
2388}
2389
2390/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002391 * Computes the linear offset to the base tile and adjusts
2392 * x, y. bytes per pixel is assumed to be a power-of-two.
2393 *
2394 * In the 90/270 rotated case, x and y are assumed
2395 * to be already rotated to match the rotated GTT view, and
2396 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002397 *
2398 * This function is used when computing the derived information
2399 * under intel_framebuffer, so using any of that information
2400 * here is not allowed. Anything under drm_framebuffer can be
2401 * used. This is why the user has to pass in the pitch since it
2402 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002403 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002404static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2405 int *x, int *y,
2406 const struct drm_framebuffer *fb, int plane,
2407 unsigned int pitch,
2408 unsigned int rotation,
2409 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002410{
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002411 uint64_t fb_modifier = fb->modifier[plane];
2412 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002413 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002414
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002415 if (alignment)
2416 alignment--;
2417
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002418 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002419 unsigned int tile_size, tile_width, tile_height;
2420 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002421
Ville Syrjäläd8433102016-01-12 21:08:35 +02002422 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002423 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2424 fb_modifier, cpp);
2425
2426 if (intel_rotation_90_or_270(rotation)) {
2427 pitch_tiles = pitch / tile_height;
2428 swap(tile_width, tile_height);
2429 } else {
2430 pitch_tiles = pitch / (tile_width * cpp);
2431 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002432
Ville Syrjäläd8433102016-01-12 21:08:35 +02002433 tile_rows = *y / tile_height;
2434 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002435
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002436 tiles = *x / tile_width;
2437 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002438
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002439 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2440 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002441
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002442 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2443 tile_size, pitch_tiles,
2444 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002445 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002446 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002447 offset_aligned = offset & ~alignment;
2448
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002449 *y = (offset & alignment) / pitch;
2450 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002451 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002452
2453 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002454}
2455
Ville Syrjälä6687c902015-09-15 13:16:41 +03002456u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002457 const struct intel_plane_state *state,
2458 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002459{
Ville Syrjälä29490562016-01-20 18:02:50 +02002460 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2461 const struct drm_framebuffer *fb = state->base.fb;
2462 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002463 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä8d970652016-01-28 16:30:28 +02002464 u32 alignment;
2465
2466 /* AUX_DIST needs only 4K alignment */
2467 if (fb->pixel_format == DRM_FORMAT_NV12 && plane == 1)
2468 alignment = 4096;
2469 else
2470 alignment = intel_surf_alignment(dev_priv, fb->modifier[plane]);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002471
2472 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2473 rotation, alignment);
2474}
2475
2476/* Convert the fb->offset[] linear offset into x/y offsets */
2477static void intel_fb_offset_to_xy(int *x, int *y,
2478 const struct drm_framebuffer *fb, int plane)
2479{
2480 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2481 unsigned int pitch = fb->pitches[plane];
2482 u32 linear_offset = fb->offsets[plane];
2483
2484 *y = linear_offset / pitch;
2485 *x = linear_offset % pitch / cpp;
2486}
2487
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002488static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2489{
2490 switch (fb_modifier) {
2491 case I915_FORMAT_MOD_X_TILED:
2492 return I915_TILING_X;
2493 case I915_FORMAT_MOD_Y_TILED:
2494 return I915_TILING_Y;
2495 default:
2496 return I915_TILING_NONE;
2497 }
2498}
2499
Ville Syrjälä6687c902015-09-15 13:16:41 +03002500static int
2501intel_fill_fb_info(struct drm_i915_private *dev_priv,
2502 struct drm_framebuffer *fb)
2503{
2504 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2505 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2506 u32 gtt_offset_rotated = 0;
2507 unsigned int max_size = 0;
2508 uint32_t format = fb->pixel_format;
2509 int i, num_planes = drm_format_num_planes(format);
2510 unsigned int tile_size = intel_tile_size(dev_priv);
2511
2512 for (i = 0; i < num_planes; i++) {
2513 unsigned int width, height;
2514 unsigned int cpp, size;
2515 u32 offset;
2516 int x, y;
2517
2518 cpp = drm_format_plane_cpp(format, i);
2519 width = drm_format_plane_width(fb->width, format, i);
2520 height = drm_format_plane_height(fb->height, format, i);
2521
2522 intel_fb_offset_to_xy(&x, &y, fb, i);
2523
2524 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002525 * The fence (if used) is aligned to the start of the object
2526 * so having the framebuffer wrap around across the edge of the
2527 * fenced region doesn't really work. We have no API to configure
2528 * the fence start offset within the object (nor could we probably
2529 * on gen2/3). So it's just easier if we just require that the
2530 * fb layout agrees with the fence layout. We already check that the
2531 * fb stride matches the fence stride elsewhere.
2532 */
2533 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2534 (x + width) * cpp > fb->pitches[i]) {
2535 DRM_DEBUG("bad fb plane %d offset: 0x%x\n",
2536 i, fb->offsets[i]);
2537 return -EINVAL;
2538 }
2539
2540 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002541 * First pixel of the framebuffer from
2542 * the start of the normal gtt mapping.
2543 */
2544 intel_fb->normal[i].x = x;
2545 intel_fb->normal[i].y = y;
2546
2547 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
2548 fb, 0, fb->pitches[i],
Daniel Vettercc926382016-08-15 10:41:47 +02002549 DRM_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002550 offset /= tile_size;
2551
2552 if (fb->modifier[i] != DRM_FORMAT_MOD_NONE) {
2553 unsigned int tile_width, tile_height;
2554 unsigned int pitch_tiles;
2555 struct drm_rect r;
2556
2557 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2558 fb->modifier[i], cpp);
2559
2560 rot_info->plane[i].offset = offset;
2561 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2562 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2563 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2564
2565 intel_fb->rotated[i].pitch =
2566 rot_info->plane[i].height * tile_height;
2567
2568 /* how many tiles does this plane need */
2569 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2570 /*
2571 * If the plane isn't horizontally tile aligned,
2572 * we need one more tile.
2573 */
2574 if (x != 0)
2575 size++;
2576
2577 /* rotate the x/y offsets to match the GTT view */
2578 r.x1 = x;
2579 r.y1 = y;
2580 r.x2 = x + width;
2581 r.y2 = y + height;
2582 drm_rect_rotate(&r,
2583 rot_info->plane[i].width * tile_width,
2584 rot_info->plane[i].height * tile_height,
Daniel Vettercc926382016-08-15 10:41:47 +02002585 DRM_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002586 x = r.x1;
2587 y = r.y1;
2588
2589 /* rotate the tile dimensions to match the GTT view */
2590 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2591 swap(tile_width, tile_height);
2592
2593 /*
2594 * We only keep the x/y offsets, so push all of the
2595 * gtt offset into the x/y offsets.
2596 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002597 _intel_adjust_tile_offset(&x, &y, tile_size,
2598 tile_width, tile_height, pitch_tiles,
2599 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002600
2601 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2602
2603 /*
2604 * First pixel of the framebuffer from
2605 * the start of the rotated gtt mapping.
2606 */
2607 intel_fb->rotated[i].x = x;
2608 intel_fb->rotated[i].y = y;
2609 } else {
2610 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2611 x * cpp, tile_size);
2612 }
2613
2614 /* how many tiles in total needed in the bo */
2615 max_size = max(max_size, offset + size);
2616 }
2617
2618 if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) {
2619 DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n",
2620 max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size);
2621 return -EINVAL;
2622 }
2623
2624 return 0;
2625}
2626
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002627static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002628{
2629 switch (format) {
2630 case DISPPLANE_8BPP:
2631 return DRM_FORMAT_C8;
2632 case DISPPLANE_BGRX555:
2633 return DRM_FORMAT_XRGB1555;
2634 case DISPPLANE_BGRX565:
2635 return DRM_FORMAT_RGB565;
2636 default:
2637 case DISPPLANE_BGRX888:
2638 return DRM_FORMAT_XRGB8888;
2639 case DISPPLANE_RGBX888:
2640 return DRM_FORMAT_XBGR8888;
2641 case DISPPLANE_BGRX101010:
2642 return DRM_FORMAT_XRGB2101010;
2643 case DISPPLANE_RGBX101010:
2644 return DRM_FORMAT_XBGR2101010;
2645 }
2646}
2647
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002648static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2649{
2650 switch (format) {
2651 case PLANE_CTL_FORMAT_RGB_565:
2652 return DRM_FORMAT_RGB565;
2653 default:
2654 case PLANE_CTL_FORMAT_XRGB_8888:
2655 if (rgb_order) {
2656 if (alpha)
2657 return DRM_FORMAT_ABGR8888;
2658 else
2659 return DRM_FORMAT_XBGR8888;
2660 } else {
2661 if (alpha)
2662 return DRM_FORMAT_ARGB8888;
2663 else
2664 return DRM_FORMAT_XRGB8888;
2665 }
2666 case PLANE_CTL_FORMAT_XRGB_2101010:
2667 if (rgb_order)
2668 return DRM_FORMAT_XBGR2101010;
2669 else
2670 return DRM_FORMAT_XRGB2101010;
2671 }
2672}
2673
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002674static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002675intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2676 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002677{
2678 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002679 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002680 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002681 struct drm_i915_gem_object *obj = NULL;
2682 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002683 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002684 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2685 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2686 PAGE_SIZE);
2687
2688 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002689
Chris Wilsonff2652e2014-03-10 08:07:02 +00002690 if (plane_config->size == 0)
2691 return false;
2692
Paulo Zanoni3badb492015-09-23 12:52:23 -03002693 /* If the FB is too big, just don't use it since fbdev is not very
2694 * important and we should probably use that space with FBC or other
2695 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002696 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002697 return false;
2698
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002699 mutex_lock(&dev->struct_mutex);
2700
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002701 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2702 base_aligned,
2703 base_aligned,
2704 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002705 if (!obj) {
2706 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002707 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002708 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002709
Chris Wilson3e510a82016-08-05 10:14:23 +01002710 if (plane_config->tiling == I915_TILING_X)
2711 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002712
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002713 mode_cmd.pixel_format = fb->pixel_format;
2714 mode_cmd.width = fb->width;
2715 mode_cmd.height = fb->height;
2716 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002717 mode_cmd.modifier[0] = fb->modifier[0];
2718 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002719
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002720 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002721 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002722 DRM_DEBUG_KMS("intel fb init failed\n");
2723 goto out_unref_obj;
2724 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002725
Jesse Barnes46f297f2014-03-07 08:57:48 -08002726 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002727
Daniel Vetterf6936e22015-03-26 12:17:05 +01002728 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002729 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002730
2731out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002732 i915_gem_object_put(obj);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002733 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002734 return false;
2735}
2736
Daniel Vetter5a21b662016-05-24 17:13:53 +02002737/* Update plane->state->fb to match plane->fb after driver-internal updates */
2738static void
2739update_state_fb(struct drm_plane *plane)
2740{
2741 if (plane->fb == plane->state->fb)
2742 return;
2743
2744 if (plane->state->fb)
2745 drm_framebuffer_unreference(plane->state->fb);
2746 plane->state->fb = plane->fb;
2747 if (plane->state->fb)
2748 drm_framebuffer_reference(plane->state->fb);
2749}
2750
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002751static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002752intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2753 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002754{
2755 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002756 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002757 struct drm_crtc *c;
2758 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002759 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002760 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002761 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002762 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2763 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002764 struct intel_plane_state *intel_state =
2765 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002766 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002767
Damien Lespiau2d140302015-02-05 17:22:18 +00002768 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002769 return;
2770
Daniel Vetterf6936e22015-03-26 12:17:05 +01002771 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002772 fb = &plane_config->fb->base;
2773 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002774 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002775
Damien Lespiau2d140302015-02-05 17:22:18 +00002776 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002777
2778 /*
2779 * Failed to alloc the obj, check to see if we should share
2780 * an fb with another CRTC instead
2781 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002782 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002783 i = to_intel_crtc(c);
2784
2785 if (c == &intel_crtc->base)
2786 continue;
2787
Matt Roper2ff8fde2014-07-08 07:50:07 -07002788 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002789 continue;
2790
Daniel Vetter88595ac2015-03-26 12:42:24 +01002791 fb = c->primary->fb;
2792 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002793 continue;
2794
Daniel Vetter88595ac2015-03-26 12:42:24 +01002795 obj = intel_fb_obj(fb);
Chris Wilson058d88c2016-08-15 10:49:06 +01002796 if (i915_gem_object_ggtt_offset(obj, NULL) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002797 drm_framebuffer_reference(fb);
2798 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002799 }
2800 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002801
Matt Roper200757f2015-12-03 11:37:36 -08002802 /*
2803 * We've failed to reconstruct the BIOS FB. Current display state
2804 * indicates that the primary plane is visible, but has a NULL FB,
2805 * which will lead to problems later if we don't fix it up. The
2806 * simplest solution is to just disable the primary plane now and
2807 * pretend the BIOS never had it enabled.
2808 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002809 to_intel_plane_state(plane_state)->base.visible = false;
Matt Roper200757f2015-12-03 11:37:36 -08002810 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002811 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002812 intel_plane->disable_plane(primary, &intel_crtc->base);
2813
Daniel Vetter88595ac2015-03-26 12:42:24 +01002814 return;
2815
2816valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002817 plane_state->src_x = 0;
2818 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002819 plane_state->src_w = fb->width << 16;
2820 plane_state->src_h = fb->height << 16;
2821
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002822 plane_state->crtc_x = 0;
2823 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002824 plane_state->crtc_w = fb->width;
2825 plane_state->crtc_h = fb->height;
2826
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002827 intel_state->base.src.x1 = plane_state->src_x;
2828 intel_state->base.src.y1 = plane_state->src_y;
2829 intel_state->base.src.x2 = plane_state->src_x + plane_state->src_w;
2830 intel_state->base.src.y2 = plane_state->src_y + plane_state->src_h;
2831 intel_state->base.dst.x1 = plane_state->crtc_x;
2832 intel_state->base.dst.y1 = plane_state->crtc_y;
2833 intel_state->base.dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2834 intel_state->base.dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
Matt Roper0a8d8a82015-12-03 11:37:38 -08002835
Daniel Vetter88595ac2015-03-26 12:42:24 +01002836 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002837 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002838 dev_priv->preserve_bios_swizzle = true;
2839
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002840 drm_framebuffer_reference(fb);
2841 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002842 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002843 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002844 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2845 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002846}
2847
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002848static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2849 unsigned int rotation)
2850{
2851 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2852
2853 switch (fb->modifier[plane]) {
2854 case DRM_FORMAT_MOD_NONE:
2855 case I915_FORMAT_MOD_X_TILED:
2856 switch (cpp) {
2857 case 8:
2858 return 4096;
2859 case 4:
2860 case 2:
2861 case 1:
2862 return 8192;
2863 default:
2864 MISSING_CASE(cpp);
2865 break;
2866 }
2867 break;
2868 case I915_FORMAT_MOD_Y_TILED:
2869 case I915_FORMAT_MOD_Yf_TILED:
2870 switch (cpp) {
2871 case 8:
2872 return 2048;
2873 case 4:
2874 return 4096;
2875 case 2:
2876 case 1:
2877 return 8192;
2878 default:
2879 MISSING_CASE(cpp);
2880 break;
2881 }
2882 break;
2883 default:
2884 MISSING_CASE(fb->modifier[plane]);
2885 }
2886
2887 return 2048;
2888}
2889
2890static int skl_check_main_surface(struct intel_plane_state *plane_state)
2891{
2892 const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev);
2893 const struct drm_framebuffer *fb = plane_state->base.fb;
2894 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002895 int x = plane_state->base.src.x1 >> 16;
2896 int y = plane_state->base.src.y1 >> 16;
2897 int w = drm_rect_width(&plane_state->base.src) >> 16;
2898 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002899 int max_width = skl_max_plane_width(fb, 0, rotation);
2900 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002901 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002902
2903 if (w > max_width || h > max_height) {
2904 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2905 w, h, max_width, max_height);
2906 return -EINVAL;
2907 }
2908
2909 intel_add_fb_offsets(&x, &y, plane_state, 0);
2910 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
2911
2912 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
2913
2914 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002915 * AUX surface offset is specified as the distance from the
2916 * main surface offset, and it must be non-negative. Make
2917 * sure that is what we will get.
2918 */
2919 if (offset > aux_offset)
2920 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2921 offset, aux_offset & ~(alignment - 1));
2922
2923 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002924 * When using an X-tiled surface, the plane blows up
2925 * if the x offset + width exceed the stride.
2926 *
2927 * TODO: linear and Y-tiled seem fine, Yf untested,
2928 */
2929 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED) {
2930 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
2931
2932 while ((x + w) * cpp > fb->pitches[0]) {
2933 if (offset == 0) {
2934 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2935 return -EINVAL;
2936 }
2937
2938 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2939 offset, offset - alignment);
2940 }
2941 }
2942
2943 plane_state->main.offset = offset;
2944 plane_state->main.x = x;
2945 plane_state->main.y = y;
2946
2947 return 0;
2948}
2949
Ville Syrjälä8d970652016-01-28 16:30:28 +02002950static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2951{
2952 const struct drm_framebuffer *fb = plane_state->base.fb;
2953 unsigned int rotation = plane_state->base.rotation;
2954 int max_width = skl_max_plane_width(fb, 1, rotation);
2955 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02002956 int x = plane_state->base.src.x1 >> 17;
2957 int y = plane_state->base.src.y1 >> 17;
2958 int w = drm_rect_width(&plane_state->base.src) >> 17;
2959 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002960 u32 offset;
2961
2962 intel_add_fb_offsets(&x, &y, plane_state, 1);
2963 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2964
2965 /* FIXME not quite sure how/if these apply to the chroma plane */
2966 if (w > max_width || h > max_height) {
2967 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2968 w, h, max_width, max_height);
2969 return -EINVAL;
2970 }
2971
2972 plane_state->aux.offset = offset;
2973 plane_state->aux.x = x;
2974 plane_state->aux.y = y;
2975
2976 return 0;
2977}
2978
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002979int skl_check_plane_surface(struct intel_plane_state *plane_state)
2980{
2981 const struct drm_framebuffer *fb = plane_state->base.fb;
2982 unsigned int rotation = plane_state->base.rotation;
2983 int ret;
2984
2985 /* Rotate src coordinates to match rotated GTT view */
2986 if (intel_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02002987 drm_rect_rotate(&plane_state->base.src,
2988 fb->width, fb->height, DRM_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002989
Ville Syrjälä8d970652016-01-28 16:30:28 +02002990 /*
2991 * Handle the AUX surface first since
2992 * the main surface setup depends on it.
2993 */
2994 if (fb->pixel_format == DRM_FORMAT_NV12) {
2995 ret = skl_check_nv12_aux_surface(plane_state);
2996 if (ret)
2997 return ret;
2998 } else {
2999 plane_state->aux.offset = ~0xfff;
3000 plane_state->aux.x = 0;
3001 plane_state->aux.y = 0;
3002 }
3003
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003004 ret = skl_check_main_surface(plane_state);
3005 if (ret)
3006 return ret;
3007
3008 return 0;
3009}
3010
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003011static void i9xx_update_primary_plane(struct drm_plane *primary,
3012 const struct intel_crtc_state *crtc_state,
3013 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003014{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003015 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003016 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003017 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3018 struct drm_framebuffer *fb = plane_state->base.fb;
3019 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07003020 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003021 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07003022 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003023 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003024 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003025 int x = plane_state->base.src.x1 >> 16;
3026 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003027
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003028 dspcntr = DISPPLANE_GAMMA_ENABLE;
3029
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003030 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003031
3032 if (INTEL_INFO(dev)->gen < 4) {
3033 if (intel_crtc->pipe == PIPE_B)
3034 dspcntr |= DISPPLANE_SEL_PIPE_B;
3035
3036 /* pipesrc and dspsize control the size that is scaled from,
3037 * which should always be the user's requested size.
3038 */
3039 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003040 ((crtc_state->pipe_src_h - 1) << 16) |
3041 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003042 I915_WRITE(DSPPOS(plane), 0);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003043 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003044 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003045 ((crtc_state->pipe_src_h - 1) << 16) |
3046 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003047 I915_WRITE(PRIMPOS(plane), 0);
3048 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003049 }
3050
Ville Syrjälä57779d02012-10-31 17:50:14 +02003051 switch (fb->pixel_format) {
3052 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003053 dspcntr |= DISPPLANE_8BPP;
3054 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003055 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003056 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003057 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003058 case DRM_FORMAT_RGB565:
3059 dspcntr |= DISPPLANE_BGRX565;
3060 break;
3061 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003062 dspcntr |= DISPPLANE_BGRX888;
3063 break;
3064 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003065 dspcntr |= DISPPLANE_RGBX888;
3066 break;
3067 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003068 dspcntr |= DISPPLANE_BGRX101010;
3069 break;
3070 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003071 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003072 break;
3073 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003074 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07003075 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003076
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003077 if (INTEL_GEN(dev_priv) >= 4 &&
3078 fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003079 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003080
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01003081 if (IS_G4X(dev_priv))
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003082 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3083
Ville Syrjälä29490562016-01-20 18:02:50 +02003084 intel_add_fb_offsets(&x, &y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003085
Ville Syrjälä6687c902015-09-15 13:16:41 +03003086 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetterc2c75132012-07-05 12:17:30 +02003087 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003088 intel_compute_tile_offset(&x, &y, plane_state, 0);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003089
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003090 if (rotation == DRM_ROTATE_180) {
Sonika Jindal48404c12014-08-22 14:06:04 +05303091 dspcntr |= DISPPLANE_ROTATE_180;
3092
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003093 x += (crtc_state->pipe_src_w - 1);
3094 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05303095 }
3096
Ville Syrjälä29490562016-01-20 18:02:50 +02003097 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003098
3099 if (INTEL_INFO(dev)->gen < 4)
3100 intel_crtc->dspaddr_offset = linear_offset;
3101
Paulo Zanoni2db33662015-09-14 15:20:03 -03003102 intel_crtc->adjusted_x = x;
3103 intel_crtc->adjusted_y = y;
3104
Sonika Jindal48404c12014-08-22 14:06:04 +05303105 I915_WRITE(reg, dspcntr);
3106
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003107 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003108 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003109 I915_WRITE(DSPSURF(plane),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003110 intel_fb_gtt_offset(fb, rotation) +
3111 intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003112 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003113 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003114 } else
Chris Wilson058d88c2016-08-15 10:49:06 +01003115 I915_WRITE(DSPADDR(plane), i915_gem_object_ggtt_offset(obj, NULL) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003116 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003117}
3118
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003119static void i9xx_disable_primary_plane(struct drm_plane *primary,
3120 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003121{
3122 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003123 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003125 int plane = intel_crtc->plane;
3126
3127 I915_WRITE(DSPCNTR(plane), 0);
3128 if (INTEL_INFO(dev_priv)->gen >= 4)
3129 I915_WRITE(DSPSURF(plane), 0);
3130 else
3131 I915_WRITE(DSPADDR(plane), 0);
3132 POSTING_READ(DSPCNTR(plane));
3133}
3134
3135static void ironlake_update_primary_plane(struct drm_plane *primary,
3136 const struct intel_crtc_state *crtc_state,
3137 const struct intel_plane_state *plane_state)
3138{
3139 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003140 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003141 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3142 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003143 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003144 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003145 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003146 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003147 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003148 int x = plane_state->base.src.x1 >> 16;
3149 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003150
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003151 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003152 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003153
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003154 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003155 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
3156
Ville Syrjälä57779d02012-10-31 17:50:14 +02003157 switch (fb->pixel_format) {
3158 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07003159 dspcntr |= DISPPLANE_8BPP;
3160 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003161 case DRM_FORMAT_RGB565:
3162 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003163 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003164 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003165 dspcntr |= DISPPLANE_BGRX888;
3166 break;
3167 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003168 dspcntr |= DISPPLANE_RGBX888;
3169 break;
3170 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003171 dspcntr |= DISPPLANE_BGRX101010;
3172 break;
3173 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003174 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003175 break;
3176 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003177 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07003178 }
3179
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003180 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003181 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003182
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003183 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003184 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003185
Ville Syrjälä29490562016-01-20 18:02:50 +02003186 intel_add_fb_offsets(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003187
Daniel Vetterc2c75132012-07-05 12:17:30 +02003188 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003189 intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003190
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003191 if (rotation == DRM_ROTATE_180) {
Sonika Jindal48404c12014-08-22 14:06:04 +05303192 dspcntr |= DISPPLANE_ROTATE_180;
3193
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003194 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003195 x += (crtc_state->pipe_src_w - 1);
3196 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05303197 }
3198 }
3199
Ville Syrjälä29490562016-01-20 18:02:50 +02003200 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003201
Paulo Zanoni2db33662015-09-14 15:20:03 -03003202 intel_crtc->adjusted_x = x;
3203 intel_crtc->adjusted_y = y;
3204
Sonika Jindal48404c12014-08-22 14:06:04 +05303205 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003206
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003207 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003208 I915_WRITE(DSPSURF(plane),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003209 intel_fb_gtt_offset(fb, rotation) +
3210 intel_crtc->dspaddr_offset);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003211 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003212 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3213 } else {
3214 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3215 I915_WRITE(DSPLINOFF(plane), linear_offset);
3216 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07003217 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003218}
3219
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003220u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
3221 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00003222{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003223 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
3224 return 64;
3225 } else {
3226 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00003227
Ville Syrjälä27ba3912016-02-15 22:54:40 +02003228 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00003229 }
3230}
3231
Ville Syrjälä6687c902015-09-15 13:16:41 +03003232u32 intel_fb_gtt_offset(struct drm_framebuffer *fb,
3233 unsigned int rotation)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003234{
Ville Syrjälä6687c902015-09-15 13:16:41 +03003235 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetterce7f1722015-10-14 16:51:06 +02003236 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01003237 struct i915_vma *vma;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003238
Ville Syrjälä6687c902015-09-15 13:16:41 +03003239 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003240
Chris Wilson058d88c2016-08-15 10:49:06 +01003241 vma = i915_gem_object_to_ggtt(obj, &view);
3242 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
3243 view.type))
3244 return -1;
3245
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003246 return i915_ggtt_offset(vma);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003247}
3248
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003249static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3250{
3251 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003252 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003253
3254 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3255 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3256 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003257}
3258
Chandra Kondurua1b22782015-04-07 15:28:45 -07003259/*
3260 * This function detaches (aka. unbinds) unused scalers in hardware
3261 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003262static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003263{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003264 struct intel_crtc_scaler_state *scaler_state;
3265 int i;
3266
Chandra Kondurua1b22782015-04-07 15:28:45 -07003267 scaler_state = &intel_crtc->config->scaler_state;
3268
3269 /* loop through and disable scalers that aren't in use */
3270 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003271 if (!scaler_state->scalers[i].in_use)
3272 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003273 }
3274}
3275
Ville Syrjäläd2196772016-01-28 18:33:11 +02003276u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3277 unsigned int rotation)
3278{
3279 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
3280 u32 stride = intel_fb_pitch(fb, plane, rotation);
3281
3282 /*
3283 * The stride is either expressed as a multiple of 64 bytes chunks for
3284 * linear buffers or in number of tiles for tiled buffers.
3285 */
3286 if (intel_rotation_90_or_270(rotation)) {
3287 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
3288
3289 stride /= intel_tile_height(dev_priv, fb->modifier[0], cpp);
3290 } else {
3291 stride /= intel_fb_stride_alignment(dev_priv, fb->modifier[0],
3292 fb->pixel_format);
3293 }
3294
3295 return stride;
3296}
3297
Chandra Konduru6156a452015-04-27 13:48:39 -07003298u32 skl_plane_ctl_format(uint32_t pixel_format)
3299{
Chandra Konduru6156a452015-04-27 13:48:39 -07003300 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003301 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003302 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003303 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003304 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003305 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003306 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003307 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003308 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003309 /*
3310 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3311 * to be already pre-multiplied. We need to add a knob (or a different
3312 * DRM_FORMAT) for user-space to configure that.
3313 */
3314 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003315 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003316 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003317 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003318 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003319 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003320 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003321 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003322 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003323 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003324 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003325 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003326 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003327 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003328 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003329 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003330 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003331 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003332 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003333 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003334 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003335
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003336 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003337}
3338
3339u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3340{
Chandra Konduru6156a452015-04-27 13:48:39 -07003341 switch (fb_modifier) {
3342 case DRM_FORMAT_MOD_NONE:
3343 break;
3344 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003345 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003346 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003347 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003348 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003349 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003350 default:
3351 MISSING_CASE(fb_modifier);
3352 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003353
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003354 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003355}
3356
3357u32 skl_plane_ctl_rotation(unsigned int rotation)
3358{
Chandra Konduru6156a452015-04-27 13:48:39 -07003359 switch (rotation) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003360 case DRM_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003361 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303362 /*
3363 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3364 * while i915 HW rotation is clockwise, thats why this swapping.
3365 */
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003366 case DRM_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303367 return PLANE_CTL_ROTATE_270;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003368 case DRM_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003369 return PLANE_CTL_ROTATE_180;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003370 case DRM_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303371 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003372 default:
3373 MISSING_CASE(rotation);
3374 }
3375
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003376 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003377}
3378
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003379static void skylake_update_primary_plane(struct drm_plane *plane,
3380 const struct intel_crtc_state *crtc_state,
3381 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003382{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003383 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003384 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003385 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3386 struct drm_framebuffer *fb = plane_state->base.fb;
Lyude62e0fb82016-08-22 12:50:08 -04003387 const struct skl_wm_values *wm = &dev_priv->wm.skl_results;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003388 const struct skl_plane_wm *p_wm =
3389 &crtc_state->wm.skl.optimal.planes[0];
Damien Lespiau70d21f02013-07-03 21:06:04 +01003390 int pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003391 u32 plane_ctl;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003392 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003393 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003394 u32 surf_addr = plane_state->main.offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003395 int scaler_id = plane_state->scaler_id;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003396 int src_x = plane_state->main.x;
3397 int src_y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003398 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3399 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3400 int dst_x = plane_state->base.dst.x1;
3401 int dst_y = plane_state->base.dst.y1;
3402 int dst_w = drm_rect_width(&plane_state->base.dst);
3403 int dst_h = drm_rect_height(&plane_state->base.dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003404
3405 plane_ctl = PLANE_CTL_ENABLE |
3406 PLANE_CTL_PIPE_GAMMA_ENABLE |
3407 PLANE_CTL_PIPE_CSC_ENABLE;
3408
Chandra Konduru6156a452015-04-27 13:48:39 -07003409 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3410 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003411 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003412 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003413
Ville Syrjälä6687c902015-09-15 13:16:41 +03003414 /* Sizes are 0 based */
3415 src_w--;
3416 src_h--;
3417 dst_w--;
3418 dst_h--;
3419
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003420 intel_crtc->dspaddr_offset = surf_addr;
3421
Ville Syrjälä6687c902015-09-15 13:16:41 +03003422 intel_crtc->adjusted_x = src_x;
3423 intel_crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003424
Lyude62e0fb82016-08-22 12:50:08 -04003425 if (wm->dirty_pipes & drm_crtc_mask(&intel_crtc->base))
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003426 skl_write_plane_wm(intel_crtc, p_wm, &wm->ddb, 0);
Lyude62e0fb82016-08-22 12:50:08 -04003427
Damien Lespiau70d21f02013-07-03 21:06:04 +01003428 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003429 I915_WRITE(PLANE_OFFSET(pipe, 0), (src_y << 16) | src_x);
Ville Syrjäläef78ec92015-10-13 22:48:39 +03003430 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003431 I915_WRITE(PLANE_SIZE(pipe, 0), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003432
3433 if (scaler_id >= 0) {
3434 uint32_t ps_ctrl = 0;
3435
3436 WARN_ON(!dst_w || !dst_h);
3437 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3438 crtc_state->scaler_state.scalers[scaler_id].mode;
3439 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3440 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3441 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3442 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3443 I915_WRITE(PLANE_POS(pipe, 0), 0);
3444 } else {
3445 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3446 }
3447
Ville Syrjälä6687c902015-09-15 13:16:41 +03003448 I915_WRITE(PLANE_SURF(pipe, 0),
3449 intel_fb_gtt_offset(fb, rotation) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003450
3451 POSTING_READ(PLANE_SURF(pipe, 0));
3452}
3453
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003454static void skylake_disable_primary_plane(struct drm_plane *primary,
3455 struct drm_crtc *crtc)
3456{
3457 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003458 struct drm_i915_private *dev_priv = to_i915(dev);
Lyude62e0fb82016-08-22 12:50:08 -04003459 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003460 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
3461 const struct skl_plane_wm *p_wm = &cstate->wm.skl.optimal.planes[0];
Lyude62e0fb82016-08-22 12:50:08 -04003462 int pipe = intel_crtc->pipe;
3463
Lyudeccebc232016-08-29 12:31:27 -04003464 /*
3465 * We only populate skl_results on watermark updates, and if the
3466 * plane's visiblity isn't actually changing neither is its watermarks.
3467 */
3468 if (!crtc->primary->state->visible)
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003469 skl_write_plane_wm(intel_crtc, p_wm,
3470 &dev_priv->wm.skl_results.ddb, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003471
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003472 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3473 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3474 POSTING_READ(PLANE_SURF(pipe, 0));
3475}
3476
Jesse Barnes17638cd2011-06-24 12:19:23 -07003477/* Assume fb object is pinned & idle & fenced and just update base pointers */
3478static int
3479intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3480 int x, int y, enum mode_set_atomic state)
3481{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003482 /* Support for kgdboc is disabled, this needs a major rework. */
3483 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003484
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003485 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003486}
3487
Daniel Vetter5a21b662016-05-24 17:13:53 +02003488static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3489{
3490 struct intel_crtc *crtc;
3491
Chris Wilson91c8a322016-07-05 10:40:23 +01003492 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003493 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3494}
3495
Ville Syrjälä75147472014-11-24 18:28:11 +02003496static void intel_update_primary_planes(struct drm_device *dev)
3497{
Ville Syrjälä75147472014-11-24 18:28:11 +02003498 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003499
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003500 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003501 struct intel_plane *plane = to_intel_plane(crtc->primary);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003502 struct intel_plane_state *plane_state =
3503 to_intel_plane_state(plane->base.state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003504
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003505 if (plane_state->base.visible)
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003506 plane->update_plane(&plane->base,
3507 to_intel_crtc_state(crtc->state),
3508 plane_state);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003509 }
3510}
3511
Maarten Lankhorst73974892016-08-05 23:28:27 +03003512static int
3513__intel_display_resume(struct drm_device *dev,
3514 struct drm_atomic_state *state)
3515{
3516 struct drm_crtc_state *crtc_state;
3517 struct drm_crtc *crtc;
3518 int i, ret;
3519
3520 intel_modeset_setup_hw_state(dev);
3521 i915_redisable_vga(dev);
3522
3523 if (!state)
3524 return 0;
3525
3526 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3527 /*
3528 * Force recalculation even if we restore
3529 * current state. With fast modeset this may not result
3530 * in a modeset when the state is compatible.
3531 */
3532 crtc_state->mode_changed = true;
3533 }
3534
3535 /* ignore any reset values/BIOS leftovers in the WM registers */
3536 to_intel_atomic_state(state)->skip_intermediate_wm = true;
3537
3538 ret = drm_atomic_commit(state);
3539
3540 WARN_ON(ret == -EDEADLK);
3541 return ret;
3542}
3543
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003544static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3545{
Ville Syrjäläae981042016-08-05 23:28:30 +03003546 return intel_has_gpu_reset(dev_priv) &&
3547 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003548}
3549
Chris Wilsonc0336662016-05-06 15:40:21 +01003550void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003551{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003552 struct drm_device *dev = &dev_priv->drm;
3553 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3554 struct drm_atomic_state *state;
3555 int ret;
3556
Maarten Lankhorst73974892016-08-05 23:28:27 +03003557 /*
3558 * Need mode_config.mutex so that we don't
3559 * trample ongoing ->detect() and whatnot.
3560 */
3561 mutex_lock(&dev->mode_config.mutex);
3562 drm_modeset_acquire_init(ctx, 0);
3563 while (1) {
3564 ret = drm_modeset_lock_all_ctx(dev, ctx);
3565 if (ret != -EDEADLK)
3566 break;
3567
3568 drm_modeset_backoff(ctx);
3569 }
3570
3571 /* reset doesn't touch the display, but flips might get nuked anyway, */
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003572 if (!i915.force_reset_modeset_test &&
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003573 !gpu_reset_clobbers_display(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003574 return;
3575
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003576 /*
3577 * Disabling the crtcs gracefully seems nicer. Also the
3578 * g33 docs say we should at least disable all the planes.
3579 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003580 state = drm_atomic_helper_duplicate_state(dev, ctx);
3581 if (IS_ERR(state)) {
3582 ret = PTR_ERR(state);
3583 state = NULL;
3584 DRM_ERROR("Duplicating state failed with %i\n", ret);
3585 goto err;
3586 }
3587
3588 ret = drm_atomic_helper_disable_all(dev, ctx);
3589 if (ret) {
3590 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
3591 goto err;
3592 }
3593
3594 dev_priv->modeset_restore_state = state;
3595 state->acquire_ctx = ctx;
3596 return;
3597
3598err:
3599 drm_atomic_state_free(state);
Ville Syrjälä75147472014-11-24 18:28:11 +02003600}
3601
Chris Wilsonc0336662016-05-06 15:40:21 +01003602void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003603{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003604 struct drm_device *dev = &dev_priv->drm;
3605 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3606 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3607 int ret;
3608
Daniel Vetter5a21b662016-05-24 17:13:53 +02003609 /*
3610 * Flips in the rings will be nuked by the reset,
3611 * so complete all pending flips so that user space
3612 * will get its events and not get stuck.
3613 */
3614 intel_complete_page_flips(dev_priv);
3615
Maarten Lankhorst73974892016-08-05 23:28:27 +03003616 dev_priv->modeset_restore_state = NULL;
3617
Ville Syrjälä75147472014-11-24 18:28:11 +02003618 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003619 if (!gpu_reset_clobbers_display(dev_priv)) {
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003620 if (!state) {
3621 /*
3622 * Flips in the rings have been nuked by the reset,
3623 * so update the base address of all primary
3624 * planes to the the last fb to make sure we're
3625 * showing the correct fb after a reset.
3626 *
3627 * FIXME: Atomic will make this obsolete since we won't schedule
3628 * CS-based flips (which might get lost in gpu resets) any more.
3629 */
3630 intel_update_primary_planes(dev);
3631 } else {
3632 ret = __intel_display_resume(dev, state);
3633 if (ret)
3634 DRM_ERROR("Restoring old state failed with %i\n", ret);
3635 }
Maarten Lankhorst73974892016-08-05 23:28:27 +03003636 } else {
3637 /*
3638 * The display has been reset as well,
3639 * so need a full re-initialization.
3640 */
3641 intel_runtime_pm_disable_interrupts(dev_priv);
3642 intel_runtime_pm_enable_interrupts(dev_priv);
3643
Imre Deak51f59202016-09-14 13:04:13 +03003644 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003645 intel_modeset_init_hw(dev);
3646
3647 spin_lock_irq(&dev_priv->irq_lock);
3648 if (dev_priv->display.hpd_irq_setup)
3649 dev_priv->display.hpd_irq_setup(dev_priv);
3650 spin_unlock_irq(&dev_priv->irq_lock);
3651
3652 ret = __intel_display_resume(dev, state);
3653 if (ret)
3654 DRM_ERROR("Restoring old state failed with %i\n", ret);
3655
3656 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003657 }
3658
Maarten Lankhorst73974892016-08-05 23:28:27 +03003659 drm_modeset_drop_locks(ctx);
3660 drm_modeset_acquire_fini(ctx);
3661 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003662}
3663
Chris Wilson8af29b02016-09-09 14:11:47 +01003664static bool abort_flip_on_reset(struct intel_crtc *crtc)
3665{
3666 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3667
3668 if (i915_reset_in_progress(error))
3669 return true;
3670
3671 if (crtc->reset_count != i915_reset_count(error))
3672 return true;
3673
3674 return false;
3675}
3676
Chris Wilson7d5e3792014-03-04 13:15:08 +00003677static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3678{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003679 struct drm_device *dev = crtc->dev;
3680 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003681 bool pending;
3682
Chris Wilson8af29b02016-09-09 14:11:47 +01003683 if (abort_flip_on_reset(intel_crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02003684 return false;
3685
3686 spin_lock_irq(&dev->event_lock);
3687 pending = to_intel_crtc(crtc)->flip_work != NULL;
3688 spin_unlock_irq(&dev->event_lock);
3689
3690 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003691}
3692
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003693static void intel_update_pipe_config(struct intel_crtc *crtc,
3694 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003695{
3696 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003697 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003698 struct intel_crtc_state *pipe_config =
3699 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003700
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003701 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3702 crtc->base.mode = crtc->base.state->mode;
3703
3704 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3705 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3706 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003707
3708 /*
3709 * Update pipe size and adjust fitter if needed: the reason for this is
3710 * that in compute_mode_changes we check the native mode (not the pfit
3711 * mode) to see if we can flip rather than do a full mode set. In the
3712 * fastboot case, we'll flip, but if we don't update the pipesrc and
3713 * pfit state, we'll end up with a big fb scanned out into the wrong
3714 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003715 */
3716
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003717 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003718 ((pipe_config->pipe_src_w - 1) << 16) |
3719 (pipe_config->pipe_src_h - 1));
3720
3721 /* on skylake this is done by detaching scalers */
3722 if (INTEL_INFO(dev)->gen >= 9) {
3723 skl_detach_scalers(crtc);
3724
3725 if (pipe_config->pch_pfit.enabled)
3726 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003727 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003728 if (pipe_config->pch_pfit.enabled)
3729 ironlake_pfit_enable(crtc);
3730 else if (old_crtc_state->pch_pfit.enabled)
3731 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003732 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003733}
3734
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003735static void intel_fdi_normal_train(struct drm_crtc *crtc)
3736{
3737 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003738 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3740 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003741 i915_reg_t reg;
3742 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003743
3744 /* enable normal train */
3745 reg = FDI_TX_CTL(pipe);
3746 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003747 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003748 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3749 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003750 } else {
3751 temp &= ~FDI_LINK_TRAIN_NONE;
3752 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003753 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003754 I915_WRITE(reg, temp);
3755
3756 reg = FDI_RX_CTL(pipe);
3757 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003758 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003759 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3760 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3761 } else {
3762 temp &= ~FDI_LINK_TRAIN_NONE;
3763 temp |= FDI_LINK_TRAIN_NONE;
3764 }
3765 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3766
3767 /* wait one idle pattern time */
3768 POSTING_READ(reg);
3769 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003770
3771 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003772 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003773 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3774 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003775}
3776
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003777/* The FDI link training functions for ILK/Ibexpeak. */
3778static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3779{
3780 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003781 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3783 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003784 i915_reg_t reg;
3785 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003786
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003787 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003788 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003789
Adam Jacksone1a44742010-06-25 15:32:14 -04003790 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3791 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003792 reg = FDI_RX_IMR(pipe);
3793 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003794 temp &= ~FDI_RX_SYMBOL_LOCK;
3795 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003796 I915_WRITE(reg, temp);
3797 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003798 udelay(150);
3799
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003800 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003801 reg = FDI_TX_CTL(pipe);
3802 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003803 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003804 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003805 temp &= ~FDI_LINK_TRAIN_NONE;
3806 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003807 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003808
Chris Wilson5eddb702010-09-11 13:48:45 +01003809 reg = FDI_RX_CTL(pipe);
3810 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003811 temp &= ~FDI_LINK_TRAIN_NONE;
3812 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003813 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3814
3815 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003816 udelay(150);
3817
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003818 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003819 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3820 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3821 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003822
Chris Wilson5eddb702010-09-11 13:48:45 +01003823 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003824 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003825 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003826 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3827
3828 if ((temp & FDI_RX_BIT_LOCK)) {
3829 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003830 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003831 break;
3832 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003833 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003834 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003835 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003836
3837 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003838 reg = FDI_TX_CTL(pipe);
3839 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003840 temp &= ~FDI_LINK_TRAIN_NONE;
3841 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003842 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003843
Chris Wilson5eddb702010-09-11 13:48:45 +01003844 reg = FDI_RX_CTL(pipe);
3845 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003846 temp &= ~FDI_LINK_TRAIN_NONE;
3847 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003848 I915_WRITE(reg, temp);
3849
3850 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003851 udelay(150);
3852
Chris Wilson5eddb702010-09-11 13:48:45 +01003853 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003854 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003855 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003856 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3857
3858 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003859 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003860 DRM_DEBUG_KMS("FDI train 2 done.\n");
3861 break;
3862 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003863 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003864 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003865 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003866
3867 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003868
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003869}
3870
Akshay Joshi0206e352011-08-16 15:34:10 -04003871static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003872 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3873 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3874 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3875 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3876};
3877
3878/* The FDI link training functions for SNB/Cougarpoint. */
3879static void gen6_fdi_link_train(struct drm_crtc *crtc)
3880{
3881 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003882 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003883 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3884 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003885 i915_reg_t reg;
3886 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003887
Adam Jacksone1a44742010-06-25 15:32:14 -04003888 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3889 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003890 reg = FDI_RX_IMR(pipe);
3891 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003892 temp &= ~FDI_RX_SYMBOL_LOCK;
3893 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003894 I915_WRITE(reg, temp);
3895
3896 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003897 udelay(150);
3898
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003899 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003900 reg = FDI_TX_CTL(pipe);
3901 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003902 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003903 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003904 temp &= ~FDI_LINK_TRAIN_NONE;
3905 temp |= FDI_LINK_TRAIN_PATTERN_1;
3906 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3907 /* SNB-B */
3908 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003909 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003910
Daniel Vetterd74cf322012-10-26 10:58:13 +02003911 I915_WRITE(FDI_RX_MISC(pipe),
3912 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3913
Chris Wilson5eddb702010-09-11 13:48:45 +01003914 reg = FDI_RX_CTL(pipe);
3915 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003916 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003917 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3918 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3919 } else {
3920 temp &= ~FDI_LINK_TRAIN_NONE;
3921 temp |= FDI_LINK_TRAIN_PATTERN_1;
3922 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003923 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3924
3925 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003926 udelay(150);
3927
Akshay Joshi0206e352011-08-16 15:34:10 -04003928 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003929 reg = FDI_TX_CTL(pipe);
3930 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003931 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3932 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003933 I915_WRITE(reg, temp);
3934
3935 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003936 udelay(500);
3937
Sean Paulfa37d392012-03-02 12:53:39 -05003938 for (retry = 0; retry < 5; retry++) {
3939 reg = FDI_RX_IIR(pipe);
3940 temp = I915_READ(reg);
3941 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3942 if (temp & FDI_RX_BIT_LOCK) {
3943 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3944 DRM_DEBUG_KMS("FDI train 1 done.\n");
3945 break;
3946 }
3947 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003948 }
Sean Paulfa37d392012-03-02 12:53:39 -05003949 if (retry < 5)
3950 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003951 }
3952 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003953 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003954
3955 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003956 reg = FDI_TX_CTL(pipe);
3957 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003958 temp &= ~FDI_LINK_TRAIN_NONE;
3959 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003960 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003961 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3962 /* SNB-B */
3963 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3964 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003965 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003966
Chris Wilson5eddb702010-09-11 13:48:45 +01003967 reg = FDI_RX_CTL(pipe);
3968 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003969 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003970 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3971 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3972 } else {
3973 temp &= ~FDI_LINK_TRAIN_NONE;
3974 temp |= FDI_LINK_TRAIN_PATTERN_2;
3975 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003976 I915_WRITE(reg, temp);
3977
3978 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003979 udelay(150);
3980
Akshay Joshi0206e352011-08-16 15:34:10 -04003981 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003982 reg = FDI_TX_CTL(pipe);
3983 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003984 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3985 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003986 I915_WRITE(reg, temp);
3987
3988 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003989 udelay(500);
3990
Sean Paulfa37d392012-03-02 12:53:39 -05003991 for (retry = 0; retry < 5; retry++) {
3992 reg = FDI_RX_IIR(pipe);
3993 temp = I915_READ(reg);
3994 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3995 if (temp & FDI_RX_SYMBOL_LOCK) {
3996 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3997 DRM_DEBUG_KMS("FDI train 2 done.\n");
3998 break;
3999 }
4000 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004001 }
Sean Paulfa37d392012-03-02 12:53:39 -05004002 if (retry < 5)
4003 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004004 }
4005 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004006 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004007
4008 DRM_DEBUG_KMS("FDI train done.\n");
4009}
4010
Jesse Barnes357555c2011-04-28 15:09:55 -07004011/* Manual link training for Ivy Bridge A0 parts */
4012static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
4013{
4014 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004015 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes357555c2011-04-28 15:09:55 -07004016 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4017 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004018 i915_reg_t reg;
4019 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004020
4021 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4022 for train result */
4023 reg = FDI_RX_IMR(pipe);
4024 temp = I915_READ(reg);
4025 temp &= ~FDI_RX_SYMBOL_LOCK;
4026 temp &= ~FDI_RX_BIT_LOCK;
4027 I915_WRITE(reg, temp);
4028
4029 POSTING_READ(reg);
4030 udelay(150);
4031
Daniel Vetter01a415f2012-10-27 15:58:40 +02004032 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4033 I915_READ(FDI_RX_IIR(pipe)));
4034
Jesse Barnes139ccd32013-08-19 11:04:55 -07004035 /* Try each vswing and preemphasis setting twice before moving on */
4036 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4037 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004038 reg = FDI_TX_CTL(pipe);
4039 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004040 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4041 temp &= ~FDI_TX_ENABLE;
4042 I915_WRITE(reg, temp);
4043
4044 reg = FDI_RX_CTL(pipe);
4045 temp = I915_READ(reg);
4046 temp &= ~FDI_LINK_TRAIN_AUTO;
4047 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4048 temp &= ~FDI_RX_ENABLE;
4049 I915_WRITE(reg, temp);
4050
4051 /* enable CPU FDI TX and PCH FDI RX */
4052 reg = FDI_TX_CTL(pipe);
4053 temp = I915_READ(reg);
4054 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004055 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004056 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004057 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004058 temp |= snb_b_fdi_train_param[j/2];
4059 temp |= FDI_COMPOSITE_SYNC;
4060 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4061
4062 I915_WRITE(FDI_RX_MISC(pipe),
4063 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4064
4065 reg = FDI_RX_CTL(pipe);
4066 temp = I915_READ(reg);
4067 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4068 temp |= FDI_COMPOSITE_SYNC;
4069 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4070
4071 POSTING_READ(reg);
4072 udelay(1); /* should be 0.5us */
4073
4074 for (i = 0; i < 4; i++) {
4075 reg = FDI_RX_IIR(pipe);
4076 temp = I915_READ(reg);
4077 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4078
4079 if (temp & FDI_RX_BIT_LOCK ||
4080 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4081 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4082 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4083 i);
4084 break;
4085 }
4086 udelay(1); /* should be 0.5us */
4087 }
4088 if (i == 4) {
4089 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4090 continue;
4091 }
4092
4093 /* Train 2 */
4094 reg = FDI_TX_CTL(pipe);
4095 temp = I915_READ(reg);
4096 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4097 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4098 I915_WRITE(reg, temp);
4099
4100 reg = FDI_RX_CTL(pipe);
4101 temp = I915_READ(reg);
4102 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4103 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004104 I915_WRITE(reg, temp);
4105
4106 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004107 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004108
Jesse Barnes139ccd32013-08-19 11:04:55 -07004109 for (i = 0; i < 4; i++) {
4110 reg = FDI_RX_IIR(pipe);
4111 temp = I915_READ(reg);
4112 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004113
Jesse Barnes139ccd32013-08-19 11:04:55 -07004114 if (temp & FDI_RX_SYMBOL_LOCK ||
4115 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4116 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4117 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4118 i);
4119 goto train_done;
4120 }
4121 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004122 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004123 if (i == 4)
4124 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004125 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004126
Jesse Barnes139ccd32013-08-19 11:04:55 -07004127train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004128 DRM_DEBUG_KMS("FDI train done.\n");
4129}
4130
Daniel Vetter88cefb62012-08-12 19:27:14 +02004131static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004132{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004133 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004134 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004135 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004136 i915_reg_t reg;
4137 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004138
Jesse Barnes0e23b992010-09-10 11:10:00 -07004139 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004140 reg = FDI_RX_CTL(pipe);
4141 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004142 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004143 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004144 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004145 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4146
4147 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004148 udelay(200);
4149
4150 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004151 temp = I915_READ(reg);
4152 I915_WRITE(reg, temp | FDI_PCDCLK);
4153
4154 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004155 udelay(200);
4156
Paulo Zanoni20749732012-11-23 15:30:38 -02004157 /* Enable CPU FDI TX PLL, always on for Ironlake */
4158 reg = FDI_TX_CTL(pipe);
4159 temp = I915_READ(reg);
4160 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4161 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004162
Paulo Zanoni20749732012-11-23 15:30:38 -02004163 POSTING_READ(reg);
4164 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004165 }
4166}
4167
Daniel Vetter88cefb62012-08-12 19:27:14 +02004168static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4169{
4170 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004171 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004172 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004173 i915_reg_t reg;
4174 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004175
4176 /* Switch from PCDclk to Rawclk */
4177 reg = FDI_RX_CTL(pipe);
4178 temp = I915_READ(reg);
4179 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4180
4181 /* Disable CPU FDI TX PLL */
4182 reg = FDI_TX_CTL(pipe);
4183 temp = I915_READ(reg);
4184 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4185
4186 POSTING_READ(reg);
4187 udelay(100);
4188
4189 reg = FDI_RX_CTL(pipe);
4190 temp = I915_READ(reg);
4191 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4192
4193 /* Wait for the clocks to turn off. */
4194 POSTING_READ(reg);
4195 udelay(100);
4196}
4197
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004198static void ironlake_fdi_disable(struct drm_crtc *crtc)
4199{
4200 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004201 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004202 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4203 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004204 i915_reg_t reg;
4205 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004206
4207 /* disable CPU FDI tx and PCH FDI rx */
4208 reg = FDI_TX_CTL(pipe);
4209 temp = I915_READ(reg);
4210 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4211 POSTING_READ(reg);
4212
4213 reg = FDI_RX_CTL(pipe);
4214 temp = I915_READ(reg);
4215 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004216 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004217 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4218
4219 POSTING_READ(reg);
4220 udelay(100);
4221
4222 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004223 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004224 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004225
4226 /* still set train pattern 1 */
4227 reg = FDI_TX_CTL(pipe);
4228 temp = I915_READ(reg);
4229 temp &= ~FDI_LINK_TRAIN_NONE;
4230 temp |= FDI_LINK_TRAIN_PATTERN_1;
4231 I915_WRITE(reg, temp);
4232
4233 reg = FDI_RX_CTL(pipe);
4234 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004235 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004236 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4237 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4238 } else {
4239 temp &= ~FDI_LINK_TRAIN_NONE;
4240 temp |= FDI_LINK_TRAIN_PATTERN_1;
4241 }
4242 /* BPC in FDI rx is consistent with that in PIPECONF */
4243 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004244 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004245 I915_WRITE(reg, temp);
4246
4247 POSTING_READ(reg);
4248 udelay(100);
4249}
4250
Chris Wilson5dce5b932014-01-20 10:17:36 +00004251bool intel_has_pending_fb_unpin(struct drm_device *dev)
4252{
4253 struct intel_crtc *crtc;
4254
4255 /* Note that we don't need to be called with mode_config.lock here
4256 * as our list of CRTC objects is static for the lifetime of the
4257 * device and so cannot disappear as we iterate. Similarly, we can
4258 * happily treat the predicates as racy, atomic checks as userspace
4259 * cannot claim and pin a new fb without at least acquring the
4260 * struct_mutex and so serialising with us.
4261 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004262 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004263 if (atomic_read(&crtc->unpin_work_count) == 0)
4264 continue;
4265
Daniel Vetter5a21b662016-05-24 17:13:53 +02004266 if (crtc->flip_work)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004267 intel_wait_for_vblank(dev, crtc->pipe);
4268
4269 return true;
4270 }
4271
4272 return false;
4273}
4274
Daniel Vetter5a21b662016-05-24 17:13:53 +02004275static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004276{
4277 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004278 struct intel_flip_work *work = intel_crtc->flip_work;
4279
4280 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004281
4282 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004283 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004284
4285 drm_crtc_vblank_put(&intel_crtc->base);
4286
Daniel Vetter5a21b662016-05-24 17:13:53 +02004287 wake_up_all(&dev_priv->pending_flip_queue);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02004288 queue_work(dev_priv->wq, &work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004289
4290 trace_i915_flip_complete(intel_crtc->plane,
4291 work->pending_flip_obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004292}
4293
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004294static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004295{
Chris Wilson0f911282012-04-17 10:05:38 +01004296 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004297 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004298 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004299
Daniel Vetter2c10d572012-12-20 21:24:07 +01004300 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004301
4302 ret = wait_event_interruptible_timeout(
4303 dev_priv->pending_flip_queue,
4304 !intel_crtc_has_pending_flip(crtc),
4305 60*HZ);
4306
4307 if (ret < 0)
4308 return ret;
4309
Daniel Vetter5a21b662016-05-24 17:13:53 +02004310 if (ret == 0) {
4311 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4312 struct intel_flip_work *work;
4313
4314 spin_lock_irq(&dev->event_lock);
4315 work = intel_crtc->flip_work;
4316 if (work && !is_mmio_work(work)) {
4317 WARN_ONCE(1, "Removing stuck page flip\n");
4318 page_flip_completed(intel_crtc);
4319 }
4320 spin_unlock_irq(&dev->event_lock);
4321 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004322
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004323 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004324}
4325
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004326void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004327{
4328 u32 temp;
4329
4330 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4331
4332 mutex_lock(&dev_priv->sb_lock);
4333
4334 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4335 temp |= SBI_SSCCTL_DISABLE;
4336 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4337
4338 mutex_unlock(&dev_priv->sb_lock);
4339}
4340
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004341/* Program iCLKIP clock to the desired frequency */
4342static void lpt_program_iclkip(struct drm_crtc *crtc)
4343{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004344 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004345 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004346 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4347 u32 temp;
4348
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004349 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004350
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004351 /* The iCLK virtual clock root frequency is in MHz,
4352 * but the adjusted_mode->crtc_clock in in KHz. To get the
4353 * divisors, it is necessary to divide one by another, so we
4354 * convert the virtual clock precision to KHz here for higher
4355 * precision.
4356 */
4357 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004358 u32 iclk_virtual_root_freq = 172800 * 1000;
4359 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004360 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004361
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004362 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4363 clock << auxdiv);
4364 divsel = (desired_divisor / iclk_pi_range) - 2;
4365 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004366
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004367 /*
4368 * Near 20MHz is a corner case which is
4369 * out of range for the 7-bit divisor
4370 */
4371 if (divsel <= 0x7f)
4372 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004373 }
4374
4375 /* This should not happen with any sane values */
4376 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4377 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4378 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4379 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4380
4381 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004382 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004383 auxdiv,
4384 divsel,
4385 phasedir,
4386 phaseinc);
4387
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004388 mutex_lock(&dev_priv->sb_lock);
4389
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004390 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004391 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004392 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4393 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4394 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4395 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4396 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4397 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004398 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004399
4400 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004401 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004402 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4403 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004404 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004405
4406 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004407 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004408 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004409 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004410
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004411 mutex_unlock(&dev_priv->sb_lock);
4412
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004413 /* Wait for initialization time */
4414 udelay(24);
4415
4416 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4417}
4418
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004419int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4420{
4421 u32 divsel, phaseinc, auxdiv;
4422 u32 iclk_virtual_root_freq = 172800 * 1000;
4423 u32 iclk_pi_range = 64;
4424 u32 desired_divisor;
4425 u32 temp;
4426
4427 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4428 return 0;
4429
4430 mutex_lock(&dev_priv->sb_lock);
4431
4432 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4433 if (temp & SBI_SSCCTL_DISABLE) {
4434 mutex_unlock(&dev_priv->sb_lock);
4435 return 0;
4436 }
4437
4438 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4439 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4440 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4441 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4442 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4443
4444 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4445 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4446 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4447
4448 mutex_unlock(&dev_priv->sb_lock);
4449
4450 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4451
4452 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4453 desired_divisor << auxdiv);
4454}
4455
Daniel Vetter275f01b22013-05-03 11:49:47 +02004456static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4457 enum pipe pch_transcoder)
4458{
4459 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004460 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004461 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004462
4463 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4464 I915_READ(HTOTAL(cpu_transcoder)));
4465 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4466 I915_READ(HBLANK(cpu_transcoder)));
4467 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4468 I915_READ(HSYNC(cpu_transcoder)));
4469
4470 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4471 I915_READ(VTOTAL(cpu_transcoder)));
4472 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4473 I915_READ(VBLANK(cpu_transcoder)));
4474 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4475 I915_READ(VSYNC(cpu_transcoder)));
4476 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4477 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4478}
4479
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004480static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004481{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004482 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004483 uint32_t temp;
4484
4485 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004486 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004487 return;
4488
4489 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4490 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4491
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004492 temp &= ~FDI_BC_BIFURCATION_SELECT;
4493 if (enable)
4494 temp |= FDI_BC_BIFURCATION_SELECT;
4495
4496 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004497 I915_WRITE(SOUTH_CHICKEN1, temp);
4498 POSTING_READ(SOUTH_CHICKEN1);
4499}
4500
4501static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4502{
4503 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004504
4505 switch (intel_crtc->pipe) {
4506 case PIPE_A:
4507 break;
4508 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004509 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004510 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004511 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004512 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004513
4514 break;
4515 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004516 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004517
4518 break;
4519 default:
4520 BUG();
4521 }
4522}
4523
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004524/* Return which DP Port should be selected for Transcoder DP control */
4525static enum port
4526intel_trans_dp_port_sel(struct drm_crtc *crtc)
4527{
4528 struct drm_device *dev = crtc->dev;
4529 struct intel_encoder *encoder;
4530
4531 for_each_encoder_on_crtc(dev, crtc, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004532 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004533 encoder->type == INTEL_OUTPUT_EDP)
4534 return enc_to_dig_port(&encoder->base)->port;
4535 }
4536
4537 return -1;
4538}
4539
Jesse Barnesf67a5592011-01-05 10:31:48 -08004540/*
4541 * Enable PCH resources required for PCH ports:
4542 * - PCH PLLs
4543 * - FDI training & RX/TX
4544 * - update transcoder timings
4545 * - DP transcoding bits
4546 * - transcoder
4547 */
4548static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004549{
4550 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004551 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4553 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004554 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004555
Daniel Vetterab9412b2013-05-03 11:49:46 +02004556 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004557
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004558 if (IS_IVYBRIDGE(dev_priv))
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004559 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4560
Daniel Vettercd986ab2012-10-26 10:58:12 +02004561 /* Write the TU size bits before fdi link training, so that error
4562 * detection works. */
4563 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4564 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4565
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004566 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004567 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004568
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004569 /* We need to program the right clock selection before writing the pixel
4570 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004571 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004572 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004573
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004574 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004575 temp |= TRANS_DPLL_ENABLE(pipe);
4576 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004577 if (intel_crtc->config->shared_dpll ==
4578 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004579 temp |= sel;
4580 else
4581 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004582 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004583 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004584
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004585 /* XXX: pch pll's can be enabled any time before we enable the PCH
4586 * transcoder, and we actually should do this to not upset any PCH
4587 * transcoder that already use the clock when we share it.
4588 *
4589 * Note that enable_shared_dpll tries to do the right thing, but
4590 * get_shared_dpll unconditionally resets the pll - we need that to have
4591 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004592 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004593
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004594 /* set transcoder timing, panel must allow it */
4595 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004596 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004597
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004598 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004599
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004600 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004601 if (HAS_PCH_CPT(dev_priv) &&
4602 intel_crtc_has_dp_encoder(intel_crtc->config)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004603 const struct drm_display_mode *adjusted_mode =
4604 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004605 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004606 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004607 temp = I915_READ(reg);
4608 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004609 TRANS_DP_SYNC_MASK |
4610 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004611 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004612 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004613
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004614 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004615 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004616 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004617 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004618
4619 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004620 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004621 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004622 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004623 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004624 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004625 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004626 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004627 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004628 break;
4629 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004630 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004631 }
4632
Chris Wilson5eddb702010-09-11 13:48:45 +01004633 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004634 }
4635
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004636 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004637}
4638
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004639static void lpt_pch_enable(struct drm_crtc *crtc)
4640{
4641 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004642 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004643 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004644 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004645
Daniel Vetterab9412b2013-05-03 11:49:46 +02004646 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004647
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004648 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004649
Paulo Zanoni0540e482012-10-31 18:12:40 -02004650 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004651 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004652
Paulo Zanoni937bb612012-10-31 18:12:47 -02004653 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004654}
4655
Daniel Vettera1520312013-05-03 11:49:50 +02004656static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004657{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004658 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004659 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004660 u32 temp;
4661
4662 temp = I915_READ(dslreg);
4663 udelay(500);
4664 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004665 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004666 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004667 }
4668}
4669
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004670static int
4671skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4672 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4673 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004674{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004675 struct intel_crtc_scaler_state *scaler_state =
4676 &crtc_state->scaler_state;
4677 struct intel_crtc *intel_crtc =
4678 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004679 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004680
4681 need_scaling = intel_rotation_90_or_270(rotation) ?
4682 (src_h != dst_w || src_w != dst_h):
4683 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004684
4685 /*
4686 * if plane is being disabled or scaler is no more required or force detach
4687 * - free scaler binded to this plane/crtc
4688 * - in order to do this, update crtc->scaler_usage
4689 *
4690 * Here scaler state in crtc_state is set free so that
4691 * scaler can be assigned to other user. Actual register
4692 * update to free the scaler is done in plane/panel-fit programming.
4693 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4694 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004695 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004696 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004697 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004698 scaler_state->scalers[*scaler_id].in_use = 0;
4699
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004700 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4701 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4702 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004703 scaler_state->scaler_users);
4704 *scaler_id = -1;
4705 }
4706 return 0;
4707 }
4708
4709 /* range checks */
4710 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4711 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4712
4713 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4714 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004715 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004716 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004717 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004718 return -EINVAL;
4719 }
4720
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004721 /* mark this plane as a scaler user in crtc_state */
4722 scaler_state->scaler_users |= (1 << scaler_user);
4723 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4724 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4725 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4726 scaler_state->scaler_users);
4727
4728 return 0;
4729}
4730
4731/**
4732 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4733 *
4734 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004735 *
4736 * Return
4737 * 0 - scaler_usage updated successfully
4738 * error - requested scaling cannot be supported or other error condition
4739 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004740int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004741{
4742 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004743 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004744
Ville Syrjälä78108b72016-05-27 20:59:19 +03004745 DRM_DEBUG_KMS("Updating scaler for [CRTC:%d:%s] scaler_user index %u.%u\n",
4746 intel_crtc->base.base.id, intel_crtc->base.name,
4747 intel_crtc->pipe, SKL_CRTC_INDEX);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004748
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004749 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03004750 &state->scaler_state.scaler_id, DRM_ROTATE_0,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004751 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004752 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004753}
4754
4755/**
4756 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4757 *
4758 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004759 * @plane_state: atomic plane state to update
4760 *
4761 * Return
4762 * 0 - scaler_usage updated successfully
4763 * error - requested scaling cannot be supported or other error condition
4764 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004765static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4766 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004767{
4768
4769 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004770 struct intel_plane *intel_plane =
4771 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004772 struct drm_framebuffer *fb = plane_state->base.fb;
4773 int ret;
4774
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004775 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004776
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004777 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d:%s] scaler_user index %u.%u\n",
4778 intel_plane->base.base.id, intel_plane->base.name,
4779 intel_crtc->pipe, drm_plane_index(&intel_plane->base));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004780
4781 ret = skl_update_scaler(crtc_state, force_detach,
4782 drm_plane_index(&intel_plane->base),
4783 &plane_state->scaler_id,
4784 plane_state->base.rotation,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004785 drm_rect_width(&plane_state->base.src) >> 16,
4786 drm_rect_height(&plane_state->base.src) >> 16,
4787 drm_rect_width(&plane_state->base.dst),
4788 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004789
4790 if (ret || plane_state->scaler_id < 0)
4791 return ret;
4792
Chandra Kondurua1b22782015-04-07 15:28:45 -07004793 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004794 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004795 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4796 intel_plane->base.base.id,
4797 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004798 return -EINVAL;
4799 }
4800
4801 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004802 switch (fb->pixel_format) {
4803 case DRM_FORMAT_RGB565:
4804 case DRM_FORMAT_XBGR8888:
4805 case DRM_FORMAT_XRGB8888:
4806 case DRM_FORMAT_ABGR8888:
4807 case DRM_FORMAT_ARGB8888:
4808 case DRM_FORMAT_XRGB2101010:
4809 case DRM_FORMAT_XBGR2101010:
4810 case DRM_FORMAT_YUYV:
4811 case DRM_FORMAT_YVYU:
4812 case DRM_FORMAT_UYVY:
4813 case DRM_FORMAT_VYUY:
4814 break;
4815 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004816 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4817 intel_plane->base.base.id, intel_plane->base.name,
4818 fb->base.id, fb->pixel_format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004819 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004820 }
4821
Chandra Kondurua1b22782015-04-07 15:28:45 -07004822 return 0;
4823}
4824
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004825static void skylake_scaler_disable(struct intel_crtc *crtc)
4826{
4827 int i;
4828
4829 for (i = 0; i < crtc->num_scalers; i++)
4830 skl_detach_scaler(crtc, i);
4831}
4832
4833static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004834{
4835 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004836 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004837 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004838 struct intel_crtc_scaler_state *scaler_state =
4839 &crtc->config->scaler_state;
4840
4841 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4842
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004843 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004844 int id;
4845
4846 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4847 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4848 return;
4849 }
4850
4851 id = scaler_state->scaler_id;
4852 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4853 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4854 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4855 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4856
4857 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004858 }
4859}
4860
Jesse Barnesb074cec2013-04-25 12:55:02 -07004861static void ironlake_pfit_enable(struct intel_crtc *crtc)
4862{
4863 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004864 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004865 int pipe = crtc->pipe;
4866
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004867 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004868 /* Force use of hard-coded filter coefficients
4869 * as some pre-programmed values are broken,
4870 * e.g. x201.
4871 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004872 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004873 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4874 PF_PIPE_SEL_IVB(pipe));
4875 else
4876 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004877 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4878 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004879 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004880}
4881
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004882void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004883{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004884 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004885 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004886
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004887 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004888 return;
4889
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004890 /*
4891 * We can only enable IPS after we enable a plane and wait for a vblank
4892 * This function is called from post_plane_update, which is run after
4893 * a vblank wait.
4894 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004895
Paulo Zanonid77e4532013-09-24 13:52:55 -03004896 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004897 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004898 mutex_lock(&dev_priv->rps.hw_lock);
4899 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4900 mutex_unlock(&dev_priv->rps.hw_lock);
4901 /* Quoting Art Runyan: "its not safe to expect any particular
4902 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004903 * mailbox." Moreover, the mailbox may return a bogus state,
4904 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004905 */
4906 } else {
4907 I915_WRITE(IPS_CTL, IPS_ENABLE);
4908 /* The bit only becomes 1 in the next vblank, so this wait here
4909 * is essentially intel_wait_for_vblank. If we don't have this
4910 * and don't wait for vblanks until the end of crtc_enable, then
4911 * the HW state readout code will complain that the expected
4912 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004913 if (intel_wait_for_register(dev_priv,
4914 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4915 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004916 DRM_ERROR("Timed out waiting for IPS enable\n");
4917 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004918}
4919
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004920void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004921{
4922 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004923 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004924
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004925 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004926 return;
4927
4928 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004929 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004930 mutex_lock(&dev_priv->rps.hw_lock);
4931 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4932 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004933 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004934 if (intel_wait_for_register(dev_priv,
4935 IPS_CTL, IPS_ENABLE, 0,
4936 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004937 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004938 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004939 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004940 POSTING_READ(IPS_CTL);
4941 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004942
4943 /* We need to wait for a vblank before we can disable the plane. */
4944 intel_wait_for_vblank(dev, crtc->pipe);
4945}
4946
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004947static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004948{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004949 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004950 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004951 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004952
4953 mutex_lock(&dev->struct_mutex);
4954 dev_priv->mm.interruptible = false;
4955 (void) intel_overlay_switch_off(intel_crtc->overlay);
4956 dev_priv->mm.interruptible = true;
4957 mutex_unlock(&dev->struct_mutex);
4958 }
4959
4960 /* Let userspace switch the overlay on again. In most cases userspace
4961 * has to recompute where to put it anyway.
4962 */
4963}
4964
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004965/**
4966 * intel_post_enable_primary - Perform operations after enabling primary plane
4967 * @crtc: the CRTC whose primary plane was just enabled
4968 *
4969 * Performs potentially sleeping operations that must be done after the primary
4970 * plane is enabled, such as updating FBC and IPS. Note that this may be
4971 * called due to an explicit primary plane update, or due to an implicit
4972 * re-enable that is caused when a sprite plane is updated to no longer
4973 * completely hide the primary plane.
4974 */
4975static void
4976intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004977{
4978 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004979 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004980 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4981 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004982
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004983 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004984 * FIXME IPS should be fine as long as one plane is
4985 * enabled, but in practice it seems to have problems
4986 * when going from primary only to sprite only and vice
4987 * versa.
4988 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004989 hsw_enable_ips(intel_crtc);
4990
Daniel Vetterf99d7062014-06-19 16:01:59 +02004991 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004992 * Gen2 reports pipe underruns whenever all planes are disabled.
4993 * So don't enable underrun reporting before at least some planes
4994 * are enabled.
4995 * FIXME: Need to fix the logic to work when we turn off all planes
4996 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004997 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004998 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004999 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5000
Ville Syrjäläaca7b682015-10-30 19:22:21 +02005001 /* Underruns don't always raise interrupts, so check manually. */
5002 intel_check_cpu_fifo_underruns(dev_priv);
5003 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005004}
5005
Ville Syrjälä2622a082016-03-09 19:07:26 +02005006/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005007static void
5008intel_pre_disable_primary(struct drm_crtc *crtc)
5009{
5010 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005011 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005012 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5013 int pipe = intel_crtc->pipe;
5014
5015 /*
5016 * Gen2 reports pipe underruns whenever all planes are disabled.
5017 * So diasble underrun reporting before all the planes get disabled.
5018 * FIXME: Need to fix the logic to work when we turn off all planes
5019 * but leave the pipe running.
5020 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005021 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005022 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5023
5024 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02005025 * FIXME IPS should be fine as long as one plane is
5026 * enabled, but in practice it seems to have problems
5027 * when going from primary only to sprite only and vice
5028 * versa.
5029 */
5030 hsw_disable_ips(intel_crtc);
5031}
5032
5033/* FIXME get rid of this and use pre_plane_update */
5034static void
5035intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5036{
5037 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005038 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005039 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5040 int pipe = intel_crtc->pipe;
5041
5042 intel_pre_disable_primary(crtc);
5043
5044 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005045 * Vblank time updates from the shadow to live plane control register
5046 * are blocked if the memory self-refresh mode is active at that
5047 * moment. So to make sure the plane gets truly disabled, disable
5048 * first the self-refresh mode. The self-refresh enable bit in turn
5049 * will be checked/applied by the HW only at the next frame start
5050 * event which is after the vblank start event, so we need to have a
5051 * wait-for-vblank between disabling the plane and the pipe.
5052 */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01005053 if (HAS_GMCH_DISPLAY(dev_priv)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005054 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03005055 dev_priv->wm.vlv.cxsr = false;
5056 intel_wait_for_vblank(dev, pipe);
5057 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005058}
5059
Daniel Vetter5a21b662016-05-24 17:13:53 +02005060static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5061{
5062 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5063 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5064 struct intel_crtc_state *pipe_config =
5065 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005066 struct drm_plane *primary = crtc->base.primary;
5067 struct drm_plane_state *old_pri_state =
5068 drm_atomic_get_existing_plane_state(old_state, primary);
5069
Chris Wilson5748b6a2016-08-04 16:32:38 +01005070 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005071
5072 crtc->wm.cxsr_allowed = true;
5073
5074 if (pipe_config->update_wm_post && pipe_config->base.active)
5075 intel_update_watermarks(&crtc->base);
5076
5077 if (old_pri_state) {
5078 struct intel_plane_state *primary_state =
5079 to_intel_plane_state(primary->state);
5080 struct intel_plane_state *old_primary_state =
5081 to_intel_plane_state(old_pri_state);
5082
5083 intel_fbc_post_update(crtc);
5084
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005085 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005086 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005087 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02005088 intel_post_enable_primary(&crtc->base);
5089 }
5090}
5091
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005092static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005093{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005094 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005095 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005096 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01005097 struct intel_crtc_state *pipe_config =
5098 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005099 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5100 struct drm_plane *primary = crtc->base.primary;
5101 struct drm_plane_state *old_pri_state =
5102 drm_atomic_get_existing_plane_state(old_state, primary);
5103 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005104
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005105 if (old_pri_state) {
5106 struct intel_plane_state *primary_state =
5107 to_intel_plane_state(primary->state);
5108 struct intel_plane_state *old_primary_state =
5109 to_intel_plane_state(old_pri_state);
5110
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005111 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005112
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005113 if (old_primary_state->base.visible &&
5114 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005115 intel_pre_disable_primary(&crtc->base);
5116 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005117
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01005118 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03005119 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01005120
Ville Syrjälä2622a082016-03-09 19:07:26 +02005121 /*
5122 * Vblank time updates from the shadow to live plane control register
5123 * are blocked if the memory self-refresh mode is active at that
5124 * moment. So to make sure the plane gets truly disabled, disable
5125 * first the self-refresh mode. The self-refresh enable bit in turn
5126 * will be checked/applied by the HW only at the next frame start
5127 * event which is after the vblank start event, so we need to have a
5128 * wait-for-vblank between disabling the plane and the pipe.
5129 */
5130 if (old_crtc_state->base.active) {
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01005131 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005132 dev_priv->wm.vlv.cxsr = false;
5133 intel_wait_for_vblank(dev, crtc->pipe);
5134 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005135 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005136
Matt Ropered4a6a72016-02-23 17:20:13 -08005137 /*
5138 * IVB workaround: must disable low power watermarks for at least
5139 * one frame before enabling scaling. LP watermarks can be re-enabled
5140 * when scaling is disabled.
5141 *
5142 * WaCxSRDisabledForSpriteScaling:ivb
5143 */
5144 if (pipe_config->disable_lp_wm) {
5145 ilk_disable_lp_wm(dev);
5146 intel_wait_for_vblank(dev, crtc->pipe);
5147 }
5148
5149 /*
5150 * If we're doing a modeset, we're done. No need to do any pre-vblank
5151 * watermark programming here.
5152 */
5153 if (needs_modeset(&pipe_config->base))
5154 return;
5155
5156 /*
5157 * For platforms that support atomic watermarks, program the
5158 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5159 * will be the intermediate values that are safe for both pre- and
5160 * post- vblank; when vblank happens, the 'active' values will be set
5161 * to the final 'target' values and we'll do this again to get the
5162 * optimal watermarks. For gen9+ platforms, the values we program here
5163 * will be the final target values which will get automatically latched
5164 * at vblank time; no further programming will be necessary.
5165 *
5166 * If a platform hasn't been transitioned to atomic watermarks yet,
5167 * we'll continue to update watermarks the old way, if flags tell
5168 * us to.
5169 */
5170 if (dev_priv->display.initial_watermarks != NULL)
5171 dev_priv->display.initial_watermarks(pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005172 else if (pipe_config->update_wm_pre)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005173 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005174}
5175
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005176static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005177{
5178 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005180 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005181 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005182
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005183 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005184
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005185 drm_for_each_plane_mask(p, dev, plane_mask)
5186 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005187
Daniel Vetterf99d7062014-06-19 16:01:59 +02005188 /*
5189 * FIXME: Once we grow proper nuclear flip support out of this we need
5190 * to compute the mask of flip planes precisely. For the time being
5191 * consider this a flip to a NULL plane.
5192 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005193 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005194}
5195
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005196static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005197 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005198 struct drm_atomic_state *old_state)
5199{
5200 struct drm_connector_state *old_conn_state;
5201 struct drm_connector *conn;
5202 int i;
5203
5204 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5205 struct drm_connector_state *conn_state = conn->state;
5206 struct intel_encoder *encoder =
5207 to_intel_encoder(conn_state->best_encoder);
5208
5209 if (conn_state->crtc != crtc)
5210 continue;
5211
5212 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005213 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005214 }
5215}
5216
5217static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005218 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005219 struct drm_atomic_state *old_state)
5220{
5221 struct drm_connector_state *old_conn_state;
5222 struct drm_connector *conn;
5223 int i;
5224
5225 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5226 struct drm_connector_state *conn_state = conn->state;
5227 struct intel_encoder *encoder =
5228 to_intel_encoder(conn_state->best_encoder);
5229
5230 if (conn_state->crtc != crtc)
5231 continue;
5232
5233 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005234 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005235 }
5236}
5237
5238static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005239 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005240 struct drm_atomic_state *old_state)
5241{
5242 struct drm_connector_state *old_conn_state;
5243 struct drm_connector *conn;
5244 int i;
5245
5246 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5247 struct drm_connector_state *conn_state = conn->state;
5248 struct intel_encoder *encoder =
5249 to_intel_encoder(conn_state->best_encoder);
5250
5251 if (conn_state->crtc != crtc)
5252 continue;
5253
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005254 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005255 intel_opregion_notify_encoder(encoder, true);
5256 }
5257}
5258
5259static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005260 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005261 struct drm_atomic_state *old_state)
5262{
5263 struct drm_connector_state *old_conn_state;
5264 struct drm_connector *conn;
5265 int i;
5266
5267 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5268 struct intel_encoder *encoder =
5269 to_intel_encoder(old_conn_state->best_encoder);
5270
5271 if (old_conn_state->crtc != crtc)
5272 continue;
5273
5274 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005275 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005276 }
5277}
5278
5279static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005280 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005281 struct drm_atomic_state *old_state)
5282{
5283 struct drm_connector_state *old_conn_state;
5284 struct drm_connector *conn;
5285 int i;
5286
5287 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5288 struct intel_encoder *encoder =
5289 to_intel_encoder(old_conn_state->best_encoder);
5290
5291 if (old_conn_state->crtc != crtc)
5292 continue;
5293
5294 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005295 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005296 }
5297}
5298
5299static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005300 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005301 struct drm_atomic_state *old_state)
5302{
5303 struct drm_connector_state *old_conn_state;
5304 struct drm_connector *conn;
5305 int i;
5306
5307 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5308 struct intel_encoder *encoder =
5309 to_intel_encoder(old_conn_state->best_encoder);
5310
5311 if (old_conn_state->crtc != crtc)
5312 continue;
5313
5314 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005315 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005316 }
5317}
5318
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005319static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5320 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005321{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005322 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005323 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005324 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005325 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5326 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005327
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005328 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005329 return;
5330
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005331 /*
5332 * Sometimes spurious CPU pipe underruns happen during FDI
5333 * training, at least with VGA+HDMI cloning. Suppress them.
5334 *
5335 * On ILK we get an occasional spurious CPU pipe underruns
5336 * between eDP port A enable and vdd enable. Also PCH port
5337 * enable seems to result in the occasional CPU pipe underrun.
5338 *
5339 * Spurious PCH underruns also occur during PCH enabling.
5340 */
5341 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5342 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005343 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005344 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5345
5346 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005347 intel_prepare_shared_dpll(intel_crtc);
5348
Ville Syrjälä37a56502016-06-22 21:57:04 +03005349 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305350 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005351
5352 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005353 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005354
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005355 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005356 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005357 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005358 }
5359
5360 ironlake_set_pipeconf(crtc);
5361
Jesse Barnesf67a5592011-01-05 10:31:48 -08005362 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005363
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005364 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005365
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005366 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005367 /* Note: FDI PLL enabling _must_ be done before we enable the
5368 * cpu pipes, hence this is separate from all the other fdi/pch
5369 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005370 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005371 } else {
5372 assert_fdi_tx_disabled(dev_priv, pipe);
5373 assert_fdi_rx_disabled(dev_priv, pipe);
5374 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005375
Jesse Barnesb074cec2013-04-25 12:55:02 -07005376 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005377
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005378 /*
5379 * On ILK+ LUT must be loaded before the pipe is running but with
5380 * clocks enabled
5381 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005382 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005383
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005384 if (dev_priv->display.initial_watermarks != NULL)
5385 dev_priv->display.initial_watermarks(intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005386 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005387
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005388 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005389 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005390
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005391 assert_vblank_disabled(crtc);
5392 drm_crtc_vblank_on(crtc);
5393
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005394 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005395
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005396 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005397 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005398
5399 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5400 if (intel_crtc->config->has_pch_encoder)
5401 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005402 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005403 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005404}
5405
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005406/* IPS only exists on ULT machines and is tied to pipe A. */
5407static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5408{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005409 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005410}
5411
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005412static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5413 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005414{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005415 struct drm_crtc *crtc = pipe_config->base.crtc;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005416 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005417 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005418 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005419 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005420 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005421
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005422 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005423 return;
5424
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005425 if (intel_crtc->config->has_pch_encoder)
5426 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5427 false);
5428
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005429 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005430
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005431 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005432 intel_enable_shared_dpll(intel_crtc);
5433
Ville Syrjälä37a56502016-06-22 21:57:04 +03005434 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305435 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005436
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005437 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005438 intel_set_pipe_timings(intel_crtc);
5439
Jani Nikulabc58be62016-03-18 17:05:39 +02005440 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005441
Jani Nikula4d1de972016-03-18 17:05:42 +02005442 if (cpu_transcoder != TRANSCODER_EDP &&
5443 !transcoder_is_dsi(cpu_transcoder)) {
5444 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005445 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005446 }
5447
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005448 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005449 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005450 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005451 }
5452
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005453 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005454 haswell_set_pipeconf(crtc);
5455
Jani Nikula391bf042016-03-18 17:05:40 +02005456 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005457
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005458 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005459
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005460 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005461
Daniel Vetter6b698512015-11-28 11:05:39 +01005462 if (intel_crtc->config->has_pch_encoder)
5463 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5464 else
5465 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5466
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005467 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005468
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005469 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03005470 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03005471
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005472 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305473 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005474
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005475 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005476 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005477 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005478 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005479
5480 /*
5481 * On ILK+ LUT must be loaded before the pipe is running but with
5482 * clocks enabled
5483 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005484 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005485
Paulo Zanoni1f544382012-10-24 11:32:00 -02005486 intel_ddi_set_pipe_settings(crtc);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005487 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305488 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005489
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005490 if (dev_priv->display.initial_watermarks != NULL)
5491 dev_priv->display.initial_watermarks(pipe_config);
5492 else
5493 intel_update_watermarks(crtc);
Jani Nikula4d1de972016-03-18 17:05:42 +02005494
5495 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005496 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005497 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005498
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005499 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005500 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005501
Jani Nikulaa65347b2015-11-27 12:21:46 +02005502 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005503 intel_ddi_set_vc_payload_alloc(crtc, true);
5504
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005505 assert_vblank_disabled(crtc);
5506 drm_crtc_vblank_on(crtc);
5507
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005508 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005509
Daniel Vetter6b698512015-11-28 11:05:39 +01005510 if (intel_crtc->config->has_pch_encoder) {
5511 intel_wait_for_vblank(dev, pipe);
5512 intel_wait_for_vblank(dev, pipe);
5513 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005514 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5515 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005516 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005517
Paulo Zanonie4916942013-09-20 16:21:19 -03005518 /* If we change the relative order between pipe/planes enabling, we need
5519 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005520 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005521 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005522 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5523 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5524 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005525}
5526
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005527static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005528{
5529 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005530 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005531 int pipe = crtc->pipe;
5532
5533 /* To avoid upsetting the power well on haswell only disable the pfit if
5534 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005535 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005536 I915_WRITE(PF_CTL(pipe), 0);
5537 I915_WRITE(PF_WIN_POS(pipe), 0);
5538 I915_WRITE(PF_WIN_SZ(pipe), 0);
5539 }
5540}
5541
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005542static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5543 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005544{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005545 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005546 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005547 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005548 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5549 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005550
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005551 /*
5552 * Sometimes spurious CPU pipe underruns happen when the
5553 * pipe is already disabled, but FDI RX/TX is still enabled.
5554 * Happens at least with VGA+HDMI cloning. Suppress them.
5555 */
5556 if (intel_crtc->config->has_pch_encoder) {
5557 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005558 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005559 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005560
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005561 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005562
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005563 drm_crtc_vblank_off(crtc);
5564 assert_vblank_disabled(crtc);
5565
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005566 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005567
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005568 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005569
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005570 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005571 ironlake_fdi_disable(crtc);
5572
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005573 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005574
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005575 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005576 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005577
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005578 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005579 i915_reg_t reg;
5580 u32 temp;
5581
Daniel Vetterd925c592013-06-05 13:34:04 +02005582 /* disable TRANS_DP_CTL */
5583 reg = TRANS_DP_CTL(pipe);
5584 temp = I915_READ(reg);
5585 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5586 TRANS_DP_PORT_SEL_MASK);
5587 temp |= TRANS_DP_PORT_SEL_NONE;
5588 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005589
Daniel Vetterd925c592013-06-05 13:34:04 +02005590 /* disable DPLL_SEL */
5591 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005592 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005593 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005594 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005595
Daniel Vetterd925c592013-06-05 13:34:04 +02005596 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005597 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005598
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005599 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005600 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005601}
5602
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005603static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5604 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005605{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005606 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005607 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005608 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005609 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005610 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005611
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005612 if (intel_crtc->config->has_pch_encoder)
5613 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5614 false);
5615
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005616 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005617
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005618 drm_crtc_vblank_off(crtc);
5619 assert_vblank_disabled(crtc);
5620
Jani Nikula4d1de972016-03-18 17:05:42 +02005621 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005622 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005623 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005624
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005625 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005626 intel_ddi_set_vc_payload_alloc(crtc, false);
5627
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005628 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305629 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005630
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005631 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005632 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005633 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005634 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005635
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005636 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305637 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005638
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005639 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005640
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005641 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005642 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5643 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005644}
5645
Jesse Barnes2dd24552013-04-25 12:55:01 -07005646static void i9xx_pfit_enable(struct intel_crtc *crtc)
5647{
5648 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005649 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005650 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005651
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005652 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005653 return;
5654
Daniel Vetterc0b03412013-05-28 12:05:54 +02005655 /*
5656 * The panel fitter should only be adjusted whilst the pipe is disabled,
5657 * according to register description and PRM.
5658 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005659 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5660 assert_pipe_disabled(dev_priv, crtc->pipe);
5661
Jesse Barnesb074cec2013-04-25 12:55:02 -07005662 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5663 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005664
5665 /* Border color in case we don't scale up to the full screen. Black by
5666 * default, change to something else for debugging. */
5667 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005668}
5669
Dave Airlied05410f2014-06-05 13:22:59 +10005670static enum intel_display_power_domain port_to_power_domain(enum port port)
5671{
5672 switch (port) {
5673 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005674 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005675 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005676 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005677 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005678 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005679 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005680 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005681 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005682 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005683 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005684 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005685 return POWER_DOMAIN_PORT_OTHER;
5686 }
5687}
5688
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005689static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5690{
5691 switch (port) {
5692 case PORT_A:
5693 return POWER_DOMAIN_AUX_A;
5694 case PORT_B:
5695 return POWER_DOMAIN_AUX_B;
5696 case PORT_C:
5697 return POWER_DOMAIN_AUX_C;
5698 case PORT_D:
5699 return POWER_DOMAIN_AUX_D;
5700 case PORT_E:
5701 /* FIXME: Check VBT for actual wiring of PORT E */
5702 return POWER_DOMAIN_AUX_D;
5703 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005704 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005705 return POWER_DOMAIN_AUX_A;
5706 }
5707}
5708
Imre Deak319be8a2014-03-04 19:22:57 +02005709enum intel_display_power_domain
5710intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005711{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005712 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Imre Deak319be8a2014-03-04 19:22:57 +02005713 struct intel_digital_port *intel_dig_port;
5714
5715 switch (intel_encoder->type) {
5716 case INTEL_OUTPUT_UNKNOWN:
5717 /* Only DDI platforms should ever use this output type */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005718 WARN_ON_ONCE(!HAS_DDI(dev_priv));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005719 case INTEL_OUTPUT_DP:
Imre Deak319be8a2014-03-04 19:22:57 +02005720 case INTEL_OUTPUT_HDMI:
5721 case INTEL_OUTPUT_EDP:
5722 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005723 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005724 case INTEL_OUTPUT_DP_MST:
5725 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5726 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005727 case INTEL_OUTPUT_ANALOG:
5728 return POWER_DOMAIN_PORT_CRT;
5729 case INTEL_OUTPUT_DSI:
5730 return POWER_DOMAIN_PORT_DSI;
5731 default:
5732 return POWER_DOMAIN_PORT_OTHER;
5733 }
5734}
5735
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005736enum intel_display_power_domain
5737intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5738{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005739 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005740 struct intel_digital_port *intel_dig_port;
5741
5742 switch (intel_encoder->type) {
5743 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005744 case INTEL_OUTPUT_HDMI:
5745 /*
5746 * Only DDI platforms should ever use these output types.
5747 * We can get here after the HDMI detect code has already set
5748 * the type of the shared encoder. Since we can't be sure
5749 * what's the status of the given connectors, play safe and
5750 * run the DP detection too.
5751 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005752 WARN_ON_ONCE(!HAS_DDI(dev_priv));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005753 case INTEL_OUTPUT_DP:
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005754 case INTEL_OUTPUT_EDP:
5755 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5756 return port_to_aux_power_domain(intel_dig_port->port);
5757 case INTEL_OUTPUT_DP_MST:
5758 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5759 return port_to_aux_power_domain(intel_dig_port->port);
5760 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005761 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005762 return POWER_DOMAIN_AUX_A;
5763 }
5764}
5765
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005766static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5767 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005768{
5769 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005770 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005771 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5772 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005773 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005774 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005775
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005776 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005777 return 0;
5778
Imre Deak77d22dc2014-03-05 16:20:52 +02005779 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5780 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005781 if (crtc_state->pch_pfit.enabled ||
5782 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005783 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5784
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005785 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5786 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5787
Imre Deak319be8a2014-03-04 19:22:57 +02005788 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005789 }
Imre Deak319be8a2014-03-04 19:22:57 +02005790
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005791 if (crtc_state->shared_dpll)
5792 mask |= BIT(POWER_DOMAIN_PLLS);
5793
Imre Deak77d22dc2014-03-05 16:20:52 +02005794 return mask;
5795}
5796
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005797static unsigned long
5798modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5799 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005800{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005801 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005802 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5803 enum intel_display_power_domain domain;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005804 unsigned long domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005805
5806 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005807 intel_crtc->enabled_power_domains = new_domains =
5808 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005809
Daniel Vetter5a21b662016-05-24 17:13:53 +02005810 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005811
5812 for_each_power_domain(domain, domains)
5813 intel_display_power_get(dev_priv, domain);
5814
Daniel Vetter5a21b662016-05-24 17:13:53 +02005815 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005816}
5817
5818static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5819 unsigned long domains)
5820{
5821 enum intel_display_power_domain domain;
5822
5823 for_each_power_domain(domain, domains)
5824 intel_display_power_put(dev_priv, domain);
5825}
5826
Mika Kaholaadafdc62015-08-18 14:36:59 +03005827static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5828{
5829 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5830
5831 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5832 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5833 return max_cdclk_freq;
5834 else if (IS_CHERRYVIEW(dev_priv))
5835 return max_cdclk_freq*95/100;
5836 else if (INTEL_INFO(dev_priv)->gen < 4)
5837 return 2*max_cdclk_freq*90/100;
5838 else
5839 return max_cdclk_freq*90/100;
5840}
5841
Ville Syrjäläb2045352016-05-13 23:41:27 +03005842static int skl_calc_cdclk(int max_pixclk, int vco);
5843
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005844static void intel_update_max_cdclk(struct drm_device *dev)
5845{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005846 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005847
Tvrtko Ursulin08537232016-10-13 11:03:02 +01005848 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005849 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005850 int max_cdclk, vco;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005851
Ville Syrjäläb2045352016-05-13 23:41:27 +03005852 vco = dev_priv->skl_preferred_vco_freq;
Ville Syrjälä63911d72016-05-13 23:41:32 +03005853 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03005854
5855 /*
5856 * Use the lower (vco 8640) cdclk values as a
5857 * first guess. skl_calc_cdclk() will correct it
5858 * if the preferred vco is 8100 instead.
5859 */
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005860 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005861 max_cdclk = 617143;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005862 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005863 max_cdclk = 540000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005864 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005865 max_cdclk = 432000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005866 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005867 max_cdclk = 308571;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005868
5869 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01005870 } else if (IS_BROXTON(dev_priv)) {
Matt Roper281c1142016-04-05 14:37:19 -07005871 dev_priv->max_cdclk_freq = 624000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005872 } else if (IS_BROADWELL(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005873 /*
5874 * FIXME with extra cooling we can allow
5875 * 540 MHz for ULX and 675 Mhz for ULT.
5876 * How can we know if extra cooling is
5877 * available? PCI ID, VTB, something else?
5878 */
5879 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5880 dev_priv->max_cdclk_freq = 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005881 else if (IS_BDW_ULX(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005882 dev_priv->max_cdclk_freq = 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005883 else if (IS_BDW_ULT(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005884 dev_priv->max_cdclk_freq = 540000;
5885 else
5886 dev_priv->max_cdclk_freq = 675000;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005887 } else if (IS_CHERRYVIEW(dev_priv)) {
Mika Kahola0904dea2015-06-12 10:11:32 +03005888 dev_priv->max_cdclk_freq = 320000;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005889 } else if (IS_VALLEYVIEW(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005890 dev_priv->max_cdclk_freq = 400000;
5891 } else {
5892 /* otherwise assume cdclk is fixed */
5893 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5894 }
5895
Mika Kaholaadafdc62015-08-18 14:36:59 +03005896 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5897
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005898 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5899 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005900
5901 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5902 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005903}
5904
5905static void intel_update_cdclk(struct drm_device *dev)
5906{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005907 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005908
5909 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005910
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005911 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005912 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5913 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5914 dev_priv->cdclk_pll.ref);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005915 else
5916 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5917 dev_priv->cdclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005918
5919 /*
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005920 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5921 * Programmng [sic] note: bit[9:2] should be programmed to the number
5922 * of cdclk that generates 4MHz reference clock freq which is used to
5923 * generate GMBus clock. This will vary with the cdclk freq.
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005924 */
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005925 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005926 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005927}
5928
Ville Syrjälä92891e42016-05-11 22:44:45 +03005929/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5930static int skl_cdclk_decimal(int cdclk)
5931{
5932 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5933}
5934
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005935static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5936{
5937 int ratio;
5938
5939 if (cdclk == dev_priv->cdclk_pll.ref)
5940 return 0;
5941
5942 switch (cdclk) {
5943 default:
5944 MISSING_CASE(cdclk);
5945 case 144000:
5946 case 288000:
5947 case 384000:
5948 case 576000:
5949 ratio = 60;
5950 break;
5951 case 624000:
5952 ratio = 65;
5953 break;
5954 }
5955
5956 return dev_priv->cdclk_pll.ref * ratio;
5957}
5958
Ville Syrjälä2b730012016-05-13 23:41:34 +03005959static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5960{
5961 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5962
5963 /* Timeout 200us */
Chris Wilson95cac282016-06-30 15:33:03 +01005964 if (intel_wait_for_register(dev_priv,
5965 BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
5966 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005967 DRM_ERROR("timeout waiting for DE PLL unlock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005968
5969 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005970}
5971
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005972static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03005973{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005974 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005975 u32 val;
5976
5977 val = I915_READ(BXT_DE_PLL_CTL);
5978 val &= ~BXT_DE_PLL_RATIO_MASK;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005979 val |= BXT_DE_PLL_RATIO(ratio);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005980 I915_WRITE(BXT_DE_PLL_CTL, val);
5981
5982 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5983
5984 /* Timeout 200us */
Chris Wilsone084e1b2016-06-30 15:33:04 +01005985 if (intel_wait_for_register(dev_priv,
5986 BXT_DE_PLL_ENABLE,
5987 BXT_DE_PLL_LOCK,
5988 BXT_DE_PLL_LOCK,
5989 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005990 DRM_ERROR("timeout waiting for DE PLL lock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005991
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005992 dev_priv->cdclk_pll.vco = vco;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005993}
5994
Imre Deak324513c2016-06-13 16:44:36 +03005995static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305996{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005997 u32 val, divider;
5998 int vco, ret;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305999
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006000 vco = bxt_de_pll_vco(dev_priv, cdclk);
6001
6002 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
6003
6004 /* cdclk = vco / 2 / div{1,1.5,2,4} */
6005 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
6006 case 8:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306007 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306008 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006009 case 4:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306010 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306011 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006012 case 3:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306013 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306014 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006015 case 2:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306016 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306017 break;
6018 default:
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006019 WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
6020 WARN_ON(vco != 0);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306021
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006022 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
6023 break;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306024 }
6025
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306026 /* Inform power controller of upcoming frequency change */
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006027 mutex_lock(&dev_priv->rps.hw_lock);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306028 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
6029 0x80000000);
6030 mutex_unlock(&dev_priv->rps.hw_lock);
6031
6032 if (ret) {
6033 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006034 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306035 return;
6036 }
6037
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006038 if (dev_priv->cdclk_pll.vco != 0 &&
6039 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03006040 bxt_de_pll_disable(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306041
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006042 if (dev_priv->cdclk_pll.vco != vco)
6043 bxt_de_pll_enable(dev_priv, vco);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306044
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006045 val = divider | skl_cdclk_decimal(cdclk);
6046 /*
6047 * FIXME if only the cd2x divider needs changing, it could be done
6048 * without shutting off the pipe (if only one pipe is active).
6049 */
6050 val |= BXT_CDCLK_CD2X_PIPE_NONE;
6051 /*
6052 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6053 * enable otherwise.
6054 */
6055 if (cdclk >= 500000)
6056 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6057 I915_WRITE(CDCLK_CTL, val);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306058
6059 mutex_lock(&dev_priv->rps.hw_lock);
6060 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006061 DIV_ROUND_UP(cdclk, 25000));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306062 mutex_unlock(&dev_priv->rps.hw_lock);
6063
6064 if (ret) {
6065 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006066 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306067 return;
6068 }
6069
Chris Wilson91c8a322016-07-05 10:40:23 +01006070 intel_update_cdclk(&dev_priv->drm);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306071}
6072
Imre Deakd66a2192016-05-24 15:38:33 +03006073static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306074{
Imre Deakd66a2192016-05-24 15:38:33 +03006075 u32 cdctl, expected;
6076
Chris Wilson91c8a322016-07-05 10:40:23 +01006077 intel_update_cdclk(&dev_priv->drm);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306078
Imre Deakd66a2192016-05-24 15:38:33 +03006079 if (dev_priv->cdclk_pll.vco == 0 ||
6080 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6081 goto sanitize;
6082
6083 /* DPLL okay; verify the cdclock
6084 *
6085 * Some BIOS versions leave an incorrect decimal frequency value and
6086 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
6087 * so sanitize this register.
6088 */
6089 cdctl = I915_READ(CDCLK_CTL);
6090 /*
6091 * Let's ignore the pipe field, since BIOS could have configured the
6092 * dividers both synching to an active pipe, or asynchronously
6093 * (PIPE_NONE).
6094 */
6095 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
6096
6097 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
6098 skl_cdclk_decimal(dev_priv->cdclk_freq);
6099 /*
6100 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6101 * enable otherwise.
6102 */
6103 if (dev_priv->cdclk_freq >= 500000)
6104 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6105
6106 if (cdctl == expected)
6107 /* All well; nothing to sanitize */
6108 return;
6109
6110sanitize:
6111 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
6112
6113 /* force cdclk programming */
6114 dev_priv->cdclk_freq = 0;
6115
6116 /* force full PLL disable + enable */
6117 dev_priv->cdclk_pll.vco = -1;
6118}
6119
Imre Deak324513c2016-06-13 16:44:36 +03006120void bxt_init_cdclk(struct drm_i915_private *dev_priv)
Imre Deakd66a2192016-05-24 15:38:33 +03006121{
6122 bxt_sanitize_cdclk(dev_priv);
6123
6124 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
Ville Syrjälä089c6fd2016-05-13 23:41:36 +03006125 return;
Imre Deakc2e001e2016-04-01 16:02:43 +03006126
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306127 /*
6128 * FIXME:
6129 * - The initial CDCLK needs to be read from VBT.
6130 * Need to make this change after VBT has changes for BXT.
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306131 */
Imre Deak324513c2016-06-13 16:44:36 +03006132 bxt_set_cdclk(dev_priv, bxt_calc_cdclk(0));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306133}
6134
Imre Deak324513c2016-06-13 16:44:36 +03006135void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306136{
Imre Deak324513c2016-06-13 16:44:36 +03006137 bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306138}
6139
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006140static int skl_calc_cdclk(int max_pixclk, int vco)
6141{
Ville Syrjälä63911d72016-05-13 23:41:32 +03006142 if (vco == 8640000) {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006143 if (max_pixclk > 540000)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006144 return 617143;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006145 else if (max_pixclk > 432000)
6146 return 540000;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006147 else if (max_pixclk > 308571)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006148 return 432000;
6149 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006150 return 308571;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006151 } else {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006152 if (max_pixclk > 540000)
6153 return 675000;
6154 else if (max_pixclk > 450000)
6155 return 540000;
6156 else if (max_pixclk > 337500)
6157 return 450000;
6158 else
6159 return 337500;
6160 }
6161}
6162
Ville Syrjäläea617912016-05-13 23:41:24 +03006163static void
6164skl_dpll0_update(struct drm_i915_private *dev_priv)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006165{
Ville Syrjäläea617912016-05-13 23:41:24 +03006166 u32 val;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006167
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006168 dev_priv->cdclk_pll.ref = 24000;
Imre Deak1c3f7702016-05-24 15:38:32 +03006169 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006170
Ville Syrjäläea617912016-05-13 23:41:24 +03006171 val = I915_READ(LCPLL1_CTL);
Imre Deak1c3f7702016-05-24 15:38:32 +03006172 if ((val & LCPLL_PLL_ENABLE) == 0)
Ville Syrjäläea617912016-05-13 23:41:24 +03006173 return;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006174
Imre Deak1c3f7702016-05-24 15:38:32 +03006175 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
6176 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006177
Ville Syrjäläea617912016-05-13 23:41:24 +03006178 val = I915_READ(DPLL_CTRL1);
6179
Imre Deak1c3f7702016-05-24 15:38:32 +03006180 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
6181 DPLL_CTRL1_SSC(SKL_DPLL0) |
6182 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
6183 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
6184 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006185
Ville Syrjäläea617912016-05-13 23:41:24 +03006186 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
6187 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
6188 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
6189 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
6190 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006191 dev_priv->cdclk_pll.vco = 8100000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006192 break;
6193 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
6194 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006195 dev_priv->cdclk_pll.vco = 8640000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006196 break;
6197 default:
6198 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
Ville Syrjäläea617912016-05-13 23:41:24 +03006199 break;
6200 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006201}
6202
Ville Syrjäläb2045352016-05-13 23:41:27 +03006203void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
6204{
6205 bool changed = dev_priv->skl_preferred_vco_freq != vco;
6206
6207 dev_priv->skl_preferred_vco_freq = vco;
6208
6209 if (changed)
Chris Wilson91c8a322016-07-05 10:40:23 +01006210 intel_update_max_cdclk(&dev_priv->drm);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006211}
6212
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006213static void
Ville Syrjälä3861fc62016-05-11 22:44:50 +03006214skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006215{
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006216 int min_cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006217 u32 val;
6218
Ville Syrjälä63911d72016-05-13 23:41:32 +03006219 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006220
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006221 /* select the minimum CDCLK before enabling DPLL 0 */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006222 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006223 I915_WRITE(CDCLK_CTL, val);
6224 POSTING_READ(CDCLK_CTL);
6225
6226 /*
6227 * We always enable DPLL0 with the lowest link rate possible, but still
6228 * taking into account the VCO required to operate the eDP panel at the
6229 * desired frequency. The usual DP link rates operate with a VCO of
6230 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
6231 * The modeset code is responsible for the selection of the exact link
6232 * rate later on, with the constraint of choosing a frequency that
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006233 * works with vco.
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006234 */
6235 val = I915_READ(DPLL_CTRL1);
6236
6237 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
6238 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
6239 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä63911d72016-05-13 23:41:32 +03006240 if (vco == 8640000)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006241 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
6242 SKL_DPLL0);
6243 else
6244 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
6245 SKL_DPLL0);
6246
6247 I915_WRITE(DPLL_CTRL1, val);
6248 POSTING_READ(DPLL_CTRL1);
6249
6250 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
6251
Chris Wilsone24ca052016-06-30 15:33:05 +01006252 if (intel_wait_for_register(dev_priv,
6253 LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
6254 5))
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006255 DRM_ERROR("DPLL0 not locked\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006256
Ville Syrjälä63911d72016-05-13 23:41:32 +03006257 dev_priv->cdclk_pll.vco = vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +03006258
6259 /* We'll want to keep using the current vco from now on. */
6260 skl_set_preferred_cdclk_vco(dev_priv, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006261}
6262
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006263static void
6264skl_dpll0_disable(struct drm_i915_private *dev_priv)
6265{
6266 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
Chris Wilson8ad32a052016-06-30 15:33:06 +01006267 if (intel_wait_for_register(dev_priv,
6268 LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
6269 1))
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006270 DRM_ERROR("Couldn't disable DPLL0\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006271
Ville Syrjälä63911d72016-05-13 23:41:32 +03006272 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006273}
6274
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006275static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
6276{
6277 int ret;
6278 u32 val;
6279
6280 /* inform PCU we want to change CDCLK */
6281 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
6282 mutex_lock(&dev_priv->rps.hw_lock);
6283 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
6284 mutex_unlock(&dev_priv->rps.hw_lock);
6285
6286 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
6287}
6288
6289static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
6290{
Ville Syrjälä848496e2016-07-13 16:32:03 +03006291 return _wait_for(skl_cdclk_pcu_ready(dev_priv), 3000, 10) == 0;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006292}
6293
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006294static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006295{
Chris Wilson91c8a322016-07-05 10:40:23 +01006296 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006297 u32 freq_select, pcu_ack;
6298
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006299 WARN_ON((cdclk == 24000) != (vco == 0));
6300
Ville Syrjälä63911d72016-05-13 23:41:32 +03006301 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006302
6303 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
6304 DRM_ERROR("failed to inform PCU about cdclk change\n");
6305 return;
6306 }
6307
6308 /* set CDCLK_CTL */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006309 switch (cdclk) {
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006310 case 450000:
6311 case 432000:
6312 freq_select = CDCLK_FREQ_450_432;
6313 pcu_ack = 1;
6314 break;
6315 case 540000:
6316 freq_select = CDCLK_FREQ_540;
6317 pcu_ack = 2;
6318 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006319 case 308571:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006320 case 337500:
6321 default:
6322 freq_select = CDCLK_FREQ_337_308;
6323 pcu_ack = 0;
6324 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006325 case 617143:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006326 case 675000:
6327 freq_select = CDCLK_FREQ_675_617;
6328 pcu_ack = 3;
6329 break;
6330 }
6331
Ville Syrjälä63911d72016-05-13 23:41:32 +03006332 if (dev_priv->cdclk_pll.vco != 0 &&
6333 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006334 skl_dpll0_disable(dev_priv);
6335
Ville Syrjälä63911d72016-05-13 23:41:32 +03006336 if (dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006337 skl_dpll0_enable(dev_priv, vco);
6338
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006339 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006340 POSTING_READ(CDCLK_CTL);
6341
6342 /* inform PCU of the change */
6343 mutex_lock(&dev_priv->rps.hw_lock);
6344 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
6345 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01006346
6347 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006348}
6349
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006350static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
6351
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006352void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
6353{
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006354 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006355}
6356
6357void skl_init_cdclk(struct drm_i915_private *dev_priv)
6358{
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006359 int cdclk, vco;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006360
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006361 skl_sanitize_cdclk(dev_priv);
6362
Ville Syrjälä63911d72016-05-13 23:41:32 +03006363 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006364 /*
6365 * Use the current vco as our initial
6366 * guess as to what the preferred vco is.
6367 */
6368 if (dev_priv->skl_preferred_vco_freq == 0)
6369 skl_set_preferred_cdclk_vco(dev_priv,
Ville Syrjälä63911d72016-05-13 23:41:32 +03006370 dev_priv->cdclk_pll.vco);
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006371 return;
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006372 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006373
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006374 vco = dev_priv->skl_preferred_vco_freq;
6375 if (vco == 0)
Ville Syrjälä63911d72016-05-13 23:41:32 +03006376 vco = 8100000;
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006377 cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006378
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006379 skl_set_cdclk(dev_priv, cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006380}
6381
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006382static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306383{
Ville Syrjälä09492492016-05-13 23:41:28 +03006384 uint32_t cdctl, expected;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306385
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05306386 /*
6387 * check if the pre-os intialized the display
6388 * There is SWF18 scratchpad register defined which is set by the
6389 * pre-os which can be used by the OS drivers to check the status
6390 */
6391 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
6392 goto sanitize;
6393
Chris Wilson91c8a322016-07-05 10:40:23 +01006394 intel_update_cdclk(&dev_priv->drm);
Imre Deak1c3f7702016-05-24 15:38:32 +03006395 /* Is PLL enabled and locked ? */
6396 if (dev_priv->cdclk_pll.vco == 0 ||
6397 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6398 goto sanitize;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006399
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306400 /* DPLL okay; verify the cdclock
6401 *
6402 * Noticed in some instances that the freq selection is correct but
6403 * decimal part is programmed wrong from BIOS where pre-os does not
6404 * enable display. Verify the same as well.
6405 */
Ville Syrjälä09492492016-05-13 23:41:28 +03006406 cdctl = I915_READ(CDCLK_CTL);
6407 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
6408 skl_cdclk_decimal(dev_priv->cdclk_freq);
6409 if (cdctl == expected)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306410 /* All well; nothing to sanitize */
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006411 return;
6412
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306413sanitize:
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006414 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
Clint Taylorc89e39f2016-05-13 23:41:21 +03006415
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006416 /* force cdclk programming */
6417 dev_priv->cdclk_freq = 0;
6418 /* force full PLL disable + enable */
Ville Syrjälä63911d72016-05-13 23:41:32 +03006419 dev_priv->cdclk_pll.vco = -1;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306420}
6421
Jesse Barnes30a970c2013-11-04 13:48:12 -08006422/* Adjust CDclk dividers to allow high res or save power if possible */
6423static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
6424{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006425 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006426 u32 val, cmd;
6427
Vandana Kannan164dfd22014-11-24 13:37:41 +05306428 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
6429 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02006430
Ville Syrjälädfcab172014-06-13 13:37:47 +03006431 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08006432 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03006433 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006434 cmd = 1;
6435 else
6436 cmd = 0;
6437
6438 mutex_lock(&dev_priv->rps.hw_lock);
6439 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6440 val &= ~DSPFREQGUAR_MASK;
6441 val |= (cmd << DSPFREQGUAR_SHIFT);
6442 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6443 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6444 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
6445 50)) {
6446 DRM_ERROR("timed out waiting for CDclk change\n");
6447 }
6448 mutex_unlock(&dev_priv->rps.hw_lock);
6449
Ville Syrjälä54433e92015-05-26 20:42:31 +03006450 mutex_lock(&dev_priv->sb_lock);
6451
Ville Syrjälädfcab172014-06-13 13:37:47 +03006452 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006453 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006454
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006455 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006456
Jesse Barnes30a970c2013-11-04 13:48:12 -08006457 /* adjust cdclk divider */
6458 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03006459 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006460 val |= divider;
6461 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03006462
6463 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03006464 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03006465 50))
6466 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08006467 }
6468
Jesse Barnes30a970c2013-11-04 13:48:12 -08006469 /* adjust self-refresh exit latency value */
6470 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
6471 val &= ~0x7f;
6472
6473 /*
6474 * For high bandwidth configs, we set a higher latency in the bunit
6475 * so that the core display fetch happens in time to avoid underruns.
6476 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03006477 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006478 val |= 4500 / 250; /* 4.5 usec */
6479 else
6480 val |= 3000 / 250; /* 3.0 usec */
6481 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03006482
Ville Syrjäläa5805162015-05-26 20:42:30 +03006483 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006484
Ville Syrjäläb6283052015-06-03 15:45:07 +03006485 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006486}
6487
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006488static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6489{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006490 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006491 u32 val, cmd;
6492
Vandana Kannan164dfd22014-11-24 13:37:41 +05306493 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
6494 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006495
6496 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006497 case 333333:
6498 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006499 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006500 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006501 break;
6502 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01006503 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006504 return;
6505 }
6506
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02006507 /*
6508 * Specs are full of misinformation, but testing on actual
6509 * hardware has shown that we just need to write the desired
6510 * CCK divider into the Punit register.
6511 */
6512 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6513
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006514 mutex_lock(&dev_priv->rps.hw_lock);
6515 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6516 val &= ~DSPFREQGUAR_MASK_CHV;
6517 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6518 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6519 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6520 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6521 50)) {
6522 DRM_ERROR("timed out waiting for CDclk change\n");
6523 }
6524 mutex_unlock(&dev_priv->rps.hw_lock);
6525
Ville Syrjäläb6283052015-06-03 15:45:07 +03006526 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006527}
6528
Jesse Barnes30a970c2013-11-04 13:48:12 -08006529static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6530 int max_pixclk)
6531{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006532 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006533 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006534
Jesse Barnes30a970c2013-11-04 13:48:12 -08006535 /*
6536 * Really only a few cases to deal with, as only 4 CDclks are supported:
6537 * 200MHz
6538 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006539 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006540 * 400MHz (VLV only)
6541 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6542 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006543 *
6544 * We seem to get an unstable or solid color picture at 200MHz.
6545 * Not sure what's wrong. For now use 200MHz only when all pipes
6546 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006547 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006548 if (!IS_CHERRYVIEW(dev_priv) &&
6549 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006550 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006551 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006552 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006553 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006554 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006555 else
6556 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006557}
6558
Imre Deak324513c2016-06-13 16:44:36 +03006559static int bxt_calc_cdclk(int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006560{
Ville Syrjälä760e1472016-05-11 22:44:46 +03006561 if (max_pixclk > 576000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306562 return 624000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006563 else if (max_pixclk > 384000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306564 return 576000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006565 else if (max_pixclk > 288000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306566 return 384000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006567 else if (max_pixclk > 144000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306568 return 288000;
6569 else
6570 return 144000;
6571}
6572
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01006573/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006574static int intel_mode_max_pixclk(struct drm_device *dev,
6575 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006576{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006577 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +01006578 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006579 struct drm_crtc *crtc;
6580 struct drm_crtc_state *crtc_state;
6581 unsigned max_pixclk = 0, i;
6582 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006583
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006584 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6585 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006586
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006587 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6588 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006589
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006590 if (crtc_state->enable)
6591 pixclk = crtc_state->adjusted_mode.crtc_clock;
6592
6593 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006594 }
6595
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006596 for_each_pipe(dev_priv, pipe)
6597 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6598
Jesse Barnes30a970c2013-11-04 13:48:12 -08006599 return max_pixclk;
6600}
6601
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006602static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006603{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006604 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006605 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006606 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006607 struct intel_atomic_state *intel_state =
6608 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006609
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006610 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006611 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306612
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006613 if (!intel_state->active_crtcs)
6614 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6615
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006616 return 0;
6617}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006618
Imre Deak324513c2016-06-13 16:44:36 +03006619static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006620{
Ville Syrjälä4e5ca602016-05-11 22:44:44 +03006621 int max_pixclk = ilk_max_pixel_rate(state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006622 struct intel_atomic_state *intel_state =
6623 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006624
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006625 intel_state->cdclk = intel_state->dev_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +03006626 bxt_calc_cdclk(max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006627
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006628 if (!intel_state->active_crtcs)
Imre Deak324513c2016-06-13 16:44:36 +03006629 intel_state->dev_cdclk = bxt_calc_cdclk(0);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006630
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006631 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006632}
6633
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006634static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6635{
6636 unsigned int credits, default_credits;
6637
6638 if (IS_CHERRYVIEW(dev_priv))
6639 default_credits = PFI_CREDIT(12);
6640 else
6641 default_credits = PFI_CREDIT(8);
6642
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006643 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006644 /* CHV suggested value is 31 or 63 */
6645 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006646 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006647 else
6648 credits = PFI_CREDIT(15);
6649 } else {
6650 credits = default_credits;
6651 }
6652
6653 /*
6654 * WA - write default credits before re-programming
6655 * FIXME: should we also set the resend bit here?
6656 */
6657 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6658 default_credits);
6659
6660 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6661 credits | PFI_CREDIT_RESEND);
6662
6663 /*
6664 * FIXME is this guaranteed to clear
6665 * immediately or should we poll for it?
6666 */
6667 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6668}
6669
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006670static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006671{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006672 struct drm_device *dev = old_state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006673 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006674 struct intel_atomic_state *old_intel_state =
6675 to_intel_atomic_state(old_state);
6676 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006677
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006678 /*
6679 * FIXME: We can end up here with all power domains off, yet
6680 * with a CDCLK frequency other than the minimum. To account
6681 * for this take the PIPE-A power domain, which covers the HW
6682 * blocks needed for the following programming. This can be
6683 * removed once it's guaranteed that we get here either with
6684 * the minimum CDCLK set, or the required power domains
6685 * enabled.
6686 */
6687 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006688
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006689 if (IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006690 cherryview_set_cdclk(dev, req_cdclk);
6691 else
6692 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006693
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006694 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006695
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006696 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006697}
6698
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006699static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
6700 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006701{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006702 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006703 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006704 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006706 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006707
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006708 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006709 return;
6710
Ville Syrjälä37a56502016-06-22 21:57:04 +03006711 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306712 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006713
6714 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006715 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006716
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006717 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01006718 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006719
6720 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6721 I915_WRITE(CHV_CANVAS(pipe), 0);
6722 }
6723
Daniel Vetter5b18e572014-04-24 23:55:06 +02006724 i9xx_set_pipeconf(intel_crtc);
6725
Jesse Barnes89b667f2013-04-18 14:51:36 -07006726 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006727
Daniel Vettera72e4c92014-09-30 10:56:47 +02006728 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006729
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006730 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006731
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006732 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006733 chv_prepare_pll(intel_crtc, intel_crtc->config);
6734 chv_enable_pll(intel_crtc, intel_crtc->config);
6735 } else {
6736 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6737 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006738 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006739
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006740 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006741
Jesse Barnes2dd24552013-04-25 12:55:01 -07006742 i9xx_pfit_enable(intel_crtc);
6743
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006744 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006745
Ville Syrjäläcaed3612016-03-09 19:07:25 +02006746 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006747 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006748
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006749 assert_vblank_disabled(crtc);
6750 drm_crtc_vblank_on(crtc);
6751
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006752 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006753}
6754
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006755static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6756{
6757 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006758 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006759
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006760 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6761 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006762}
6763
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006764static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
6765 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006766{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006767 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006768 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006769 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006771 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006772
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006773 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006774 return;
6775
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006776 i9xx_set_pll_dividers(intel_crtc);
6777
Ville Syrjälä37a56502016-06-22 21:57:04 +03006778 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306779 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006780
6781 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006782 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006783
Daniel Vetter5b18e572014-04-24 23:55:06 +02006784 i9xx_set_pipeconf(intel_crtc);
6785
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006786 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006787
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006788 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006789 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006790
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006791 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006792
Daniel Vetterf6736a12013-06-05 13:34:30 +02006793 i9xx_enable_pll(intel_crtc);
6794
Jesse Barnes2dd24552013-04-25 12:55:01 -07006795 i9xx_pfit_enable(intel_crtc);
6796
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006797 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006798
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006799 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006800 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006801
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006802 assert_vblank_disabled(crtc);
6803 drm_crtc_vblank_on(crtc);
6804
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006805 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006806}
6807
Daniel Vetter87476d62013-04-11 16:29:06 +02006808static void i9xx_pfit_disable(struct intel_crtc *crtc)
6809{
6810 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006811 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02006812
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006813 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006814 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006815
6816 assert_pipe_disabled(dev_priv, crtc->pipe);
6817
Daniel Vetter328d8e82013-05-08 10:36:31 +02006818 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6819 I915_READ(PFIT_CONTROL));
6820 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006821}
6822
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006823static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6824 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006825{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006826 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006827 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006828 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006829 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6830 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006831
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006832 /*
6833 * On gen2 planes are double buffered but the pipe isn't, so we must
6834 * wait for planes to fully turn off before disabling the pipe.
6835 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006836 if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveira90e83e52016-03-22 10:11:24 +02006837 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006838
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006839 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006840
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006841 drm_crtc_vblank_off(crtc);
6842 assert_vblank_disabled(crtc);
6843
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006844 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006845
Daniel Vetter87476d62013-04-11 16:29:06 +02006846 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006847
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006848 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006849
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006850 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006851 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006852 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006853 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006854 vlv_disable_pll(dev_priv, pipe);
6855 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006856 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006857 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006858
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006859 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006860
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006861 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006862 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006863}
6864
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006865static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006866{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006867 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006868 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006869 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006870 enum intel_display_power_domain domain;
6871 unsigned long domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006872 struct drm_atomic_state *state;
6873 struct intel_crtc_state *crtc_state;
6874 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006875
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006876 if (!intel_crtc->active)
6877 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006878
Ville Syrjälä936e71e2016-07-26 19:06:59 +03006879 if (to_intel_plane_state(crtc->primary->state)->base.visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02006880 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006881
Ville Syrjälä2622a082016-03-09 19:07:26 +02006882 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006883
6884 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Ville Syrjälä936e71e2016-07-26 19:06:59 +03006885 to_intel_plane_state(crtc->primary->state)->base.visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006886 }
6887
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006888 state = drm_atomic_state_alloc(crtc->dev);
6889 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
6890
6891 /* Everything's already locked, -EDEADLK can't happen. */
6892 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6893 ret = drm_atomic_add_affected_connectors(state, crtc);
6894
6895 WARN_ON(IS_ERR(crtc_state) || ret);
6896
6897 dev_priv->display.crtc_disable(crtc_state, state);
6898
6899 drm_atomic_state_free(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006900
Ville Syrjälä78108b72016-05-27 20:59:19 +03006901 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6902 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006903
6904 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6905 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006906 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006907 crtc->enabled = false;
6908 crtc->state->connector_mask = 0;
6909 crtc->state->encoder_mask = 0;
6910
6911 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6912 encoder->base.crtc = NULL;
6913
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006914 intel_fbc_disable(intel_crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006915 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006916 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006917
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006918 domains = intel_crtc->enabled_power_domains;
6919 for_each_power_domain(domain, domains)
6920 intel_display_power_put(dev_priv, domain);
6921 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006922
6923 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6924 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006925}
6926
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006927/*
6928 * turn all crtc's off, but do not adjust state
6929 * This has to be paired with a call to intel_modeset_setup_hw_state.
6930 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006931int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006932{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006933 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006934 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006935 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006936
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006937 state = drm_atomic_helper_suspend(dev);
6938 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006939 if (ret)
6940 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006941 else
6942 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006943 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006944}
6945
Chris Wilsonea5b2132010-08-04 13:50:23 +01006946void intel_encoder_destroy(struct drm_encoder *encoder)
6947{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006948 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006949
Chris Wilsonea5b2132010-08-04 13:50:23 +01006950 drm_encoder_cleanup(encoder);
6951 kfree(intel_encoder);
6952}
6953
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006954/* Cross check the actual hw state with our own modeset state tracking (and it's
6955 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02006956static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006957{
Daniel Vetter5a21b662016-05-24 17:13:53 +02006958 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006959
6960 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6961 connector->base.base.id,
6962 connector->base.name);
6963
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006964 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006965 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02006966 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006967
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006968 I915_STATE_WARN(!crtc,
6969 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006970
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006971 if (!crtc)
6972 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006973
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006974 I915_STATE_WARN(!crtc->state->active,
6975 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006976
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006977 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006978 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006979
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006980 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006981 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006982
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006983 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006984 "attached encoder crtc differs from connector crtc\n");
6985 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006986 I915_STATE_WARN(crtc && crtc->state->active,
6987 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02006988 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006989 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006990 }
6991}
6992
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006993int intel_connector_init(struct intel_connector *connector)
6994{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006995 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006996
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006997 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006998 return -ENOMEM;
6999
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03007000 return 0;
7001}
7002
7003struct intel_connector *intel_connector_alloc(void)
7004{
7005 struct intel_connector *connector;
7006
7007 connector = kzalloc(sizeof *connector, GFP_KERNEL);
7008 if (!connector)
7009 return NULL;
7010
7011 if (intel_connector_init(connector) < 0) {
7012 kfree(connector);
7013 return NULL;
7014 }
7015
7016 return connector;
7017}
7018
Daniel Vetterf0947c32012-07-02 13:10:34 +02007019/* Simple connector->get_hw_state implementation for encoders that support only
7020 * one connector and no cloning and hence the encoder state determines the state
7021 * of the connector. */
7022bool intel_connector_get_hw_state(struct intel_connector *connector)
7023{
Daniel Vetter24929352012-07-02 20:28:59 +02007024 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02007025 struct intel_encoder *encoder = connector->encoder;
7026
7027 return encoder->get_hw_state(encoder, &pipe);
7028}
7029
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007030static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007031{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007032 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
7033 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007034
7035 return 0;
7036}
7037
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007038static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007039 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007040{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01007041 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007042 struct drm_atomic_state *state = pipe_config->base.state;
7043 struct intel_crtc *other_crtc;
7044 struct intel_crtc_state *other_crtc_state;
7045
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007046 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
7047 pipe_name(pipe), pipe_config->fdi_lanes);
7048 if (pipe_config->fdi_lanes > 4) {
7049 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
7050 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007051 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007052 }
7053
Tvrtko Ursulin86527442016-10-13 11:03:00 +01007054 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007055 if (pipe_config->fdi_lanes > 2) {
7056 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
7057 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007058 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007059 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007060 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007061 }
7062 }
7063
7064 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007065 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007066
7067 /* Ivybridge 3 pipe is really complicated */
7068 switch (pipe) {
7069 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007070 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007071 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007072 if (pipe_config->fdi_lanes <= 2)
7073 return 0;
7074
7075 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
7076 other_crtc_state =
7077 intel_atomic_get_crtc_state(state, other_crtc);
7078 if (IS_ERR(other_crtc_state))
7079 return PTR_ERR(other_crtc_state);
7080
7081 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007082 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
7083 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007084 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007085 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007086 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007087 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02007088 if (pipe_config->fdi_lanes > 2) {
7089 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
7090 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007091 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02007092 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007093
7094 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
7095 other_crtc_state =
7096 intel_atomic_get_crtc_state(state, other_crtc);
7097 if (IS_ERR(other_crtc_state))
7098 return PTR_ERR(other_crtc_state);
7099
7100 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007101 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007102 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007103 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007104 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007105 default:
7106 BUG();
7107 }
7108}
7109
Daniel Vettere29c22c2013-02-21 00:00:16 +01007110#define RETRY 1
7111static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007112 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02007113{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007114 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007115 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007116 int lane, link_bw, fdi_dotclock, ret;
7117 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007118
Daniel Vettere29c22c2013-02-21 00:00:16 +01007119retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02007120 /* FDI is a binary signal running at ~2.7GHz, encoding
7121 * each output octet as 10 bits. The actual frequency
7122 * is stored as a divider into a 100MHz clock, and the
7123 * mode pixel clock is stored in units of 1KHz.
7124 * Hence the bw of each lane in terms of the mode signal
7125 * is:
7126 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02007127 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007128
Damien Lespiau241bfc32013-09-25 16:45:37 +01007129 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007130
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007131 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007132 pipe_config->pipe_bpp);
7133
7134 pipe_config->fdi_lanes = lane;
7135
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007136 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007137 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007138
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02007139 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007140 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01007141 pipe_config->pipe_bpp -= 2*3;
7142 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
7143 pipe_config->pipe_bpp);
7144 needs_recompute = true;
7145 pipe_config->bw_constrained = true;
7146
7147 goto retry;
7148 }
7149
7150 if (needs_recompute)
7151 return RETRY;
7152
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007153 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007154}
7155
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007156static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
7157 struct intel_crtc_state *pipe_config)
7158{
7159 if (pipe_config->pipe_bpp > 24)
7160 return false;
7161
7162 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007163 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007164 return true;
7165
7166 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007167 * We compare against max which means we must take
7168 * the increased cdclk requirement into account when
7169 * calculating the new cdclk.
7170 *
7171 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007172 */
7173 return ilk_pipe_pixel_rate(pipe_config) <=
7174 dev_priv->max_cdclk_freq * 95 / 100;
7175}
7176
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007177static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007178 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007179{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007180 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007181 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007182
Jani Nikulad330a952014-01-21 11:24:25 +02007183 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007184 hsw_crtc_supports_ips(crtc) &&
7185 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007186}
7187
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007188static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
7189{
7190 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7191
7192 /* GDG double wide on either pipe, otherwise pipe A only */
7193 return INTEL_INFO(dev_priv)->gen < 4 &&
7194 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
7195}
7196
Daniel Vettera43f6e02013-06-07 23:10:32 +02007197static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007198 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007199{
Daniel Vettera43f6e02013-06-07 23:10:32 +02007200 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007201 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007202 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03007203 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01007204
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007205 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007206 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007207
7208 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007209 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007210 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007211 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007212 if (intel_crtc_supports_double_wide(crtc) &&
7213 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007214 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007215 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007216 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03007217 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007218
Ville Syrjäläf3261152016-05-24 21:34:18 +03007219 if (adjusted_mode->crtc_clock > clock_limit) {
7220 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
7221 adjusted_mode->crtc_clock, clock_limit,
7222 yesno(pipe_config->double_wide));
7223 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007224 }
Chris Wilson89749352010-09-12 18:25:19 +01007225
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007226 /*
7227 * Pipe horizontal size must be even in:
7228 * - DVO ganged mode
7229 * - LVDS dual channel mode
7230 * - Double wide pipe
7231 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007232 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007233 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
7234 pipe_config->pipe_src_w &= ~1;
7235
Damien Lespiau8693a822013-05-03 18:48:11 +01007236 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
7237 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03007238 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007239 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03007240 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01007241 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03007242
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007243 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02007244 hsw_compute_ips_config(crtc, pipe_config);
7245
Daniel Vetter877d48d2013-04-19 11:24:43 +02007246 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02007247 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007248
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02007249 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007250}
7251
Ville Syrjälä1652d192015-03-31 14:12:01 +03007252static int skylake_get_display_clock_speed(struct drm_device *dev)
7253{
7254 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläea617912016-05-13 23:41:24 +03007255 uint32_t cdctl;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007256
Ville Syrjäläea617912016-05-13 23:41:24 +03007257 skl_dpll0_update(dev_priv);
7258
Ville Syrjälä63911d72016-05-13 23:41:32 +03007259 if (dev_priv->cdclk_pll.vco == 0)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007260 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007261
Ville Syrjäläea617912016-05-13 23:41:24 +03007262 cdctl = I915_READ(CDCLK_CTL);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007263
Ville Syrjälä63911d72016-05-13 23:41:32 +03007264 if (dev_priv->cdclk_pll.vco == 8640000) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007265 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7266 case CDCLK_FREQ_450_432:
7267 return 432000;
7268 case CDCLK_FREQ_337_308:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007269 return 308571;
Ville Syrjäläea617912016-05-13 23:41:24 +03007270 case CDCLK_FREQ_540:
7271 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007272 case CDCLK_FREQ_675_617:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007273 return 617143;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007274 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007275 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007276 }
7277 } else {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007278 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7279 case CDCLK_FREQ_450_432:
7280 return 450000;
7281 case CDCLK_FREQ_337_308:
7282 return 337500;
Ville Syrjäläea617912016-05-13 23:41:24 +03007283 case CDCLK_FREQ_540:
7284 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007285 case CDCLK_FREQ_675_617:
7286 return 675000;
7287 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007288 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007289 }
7290 }
7291
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007292 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007293}
7294
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007295static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
7296{
7297 u32 val;
7298
7299 dev_priv->cdclk_pll.ref = 19200;
Imre Deak1c3f7702016-05-24 15:38:32 +03007300 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007301
7302 val = I915_READ(BXT_DE_PLL_ENABLE);
Imre Deak1c3f7702016-05-24 15:38:32 +03007303 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007304 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007305
Imre Deak1c3f7702016-05-24 15:38:32 +03007306 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
7307 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007308
7309 val = I915_READ(BXT_DE_PLL_CTL);
7310 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
7311 dev_priv->cdclk_pll.ref;
7312}
7313
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007314static int broxton_get_display_clock_speed(struct drm_device *dev)
7315{
7316 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf5986242016-05-13 23:41:37 +03007317 u32 divider;
7318 int div, vco;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007319
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007320 bxt_de_pll_update(dev_priv);
7321
Ville Syrjäläf5986242016-05-13 23:41:37 +03007322 vco = dev_priv->cdclk_pll.vco;
7323 if (vco == 0)
7324 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007325
Ville Syrjäläf5986242016-05-13 23:41:37 +03007326 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007327
Ville Syrjäläf5986242016-05-13 23:41:37 +03007328 switch (divider) {
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007329 case BXT_CDCLK_CD2X_DIV_SEL_1:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007330 div = 2;
7331 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007332 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007333 div = 3;
7334 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007335 case BXT_CDCLK_CD2X_DIV_SEL_2:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007336 div = 4;
7337 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007338 case BXT_CDCLK_CD2X_DIV_SEL_4:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007339 div = 8;
7340 break;
7341 default:
7342 MISSING_CASE(divider);
7343 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007344 }
7345
Ville Syrjäläf5986242016-05-13 23:41:37 +03007346 return DIV_ROUND_CLOSEST(vco, div);
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007347}
7348
Ville Syrjälä1652d192015-03-31 14:12:01 +03007349static int broadwell_get_display_clock_speed(struct drm_device *dev)
7350{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007351 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007352 uint32_t lcpll = I915_READ(LCPLL_CTL);
7353 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7354
7355 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7356 return 800000;
7357 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7358 return 450000;
7359 else if (freq == LCPLL_CLK_FREQ_450)
7360 return 450000;
7361 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
7362 return 540000;
7363 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
7364 return 337500;
7365 else
7366 return 675000;
7367}
7368
7369static int haswell_get_display_clock_speed(struct drm_device *dev)
7370{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007371 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007372 uint32_t lcpll = I915_READ(LCPLL_CTL);
7373 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7374
7375 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7376 return 800000;
7377 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7378 return 450000;
7379 else if (freq == LCPLL_CLK_FREQ_450)
7380 return 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007381 else if (IS_HSW_ULT(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +03007382 return 337500;
7383 else
7384 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007385}
7386
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007387static int valleyview_get_display_clock_speed(struct drm_device *dev)
7388{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007389 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
7390 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007391}
7392
Ville Syrjäläb37a6432015-03-31 14:11:54 +03007393static int ilk_get_display_clock_speed(struct drm_device *dev)
7394{
7395 return 450000;
7396}
7397
Jesse Barnese70236a2009-09-21 10:42:27 -07007398static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08007399{
Jesse Barnese70236a2009-09-21 10:42:27 -07007400 return 400000;
7401}
Jesse Barnes79e53942008-11-07 14:24:08 -08007402
Jesse Barnese70236a2009-09-21 10:42:27 -07007403static int i915_get_display_clock_speed(struct drm_device *dev)
7404{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007405 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007406}
Jesse Barnes79e53942008-11-07 14:24:08 -08007407
Jesse Barnese70236a2009-09-21 10:42:27 -07007408static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
7409{
7410 return 200000;
7411}
Jesse Barnes79e53942008-11-07 14:24:08 -08007412
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007413static int pnv_get_display_clock_speed(struct drm_device *dev)
7414{
David Weinehall52a05c32016-08-22 13:32:44 +03007415 struct pci_dev *pdev = dev->pdev;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007416 u16 gcfgc = 0;
7417
David Weinehall52a05c32016-08-22 13:32:44 +03007418 pci_read_config_word(pdev, GCFGC, &gcfgc);
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007419
7420 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7421 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007422 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007423 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007424 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007425 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007426 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007427 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
7428 return 200000;
7429 default:
7430 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
7431 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007432 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007433 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007434 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007435 }
7436}
7437
Jesse Barnese70236a2009-09-21 10:42:27 -07007438static int i915gm_get_display_clock_speed(struct drm_device *dev)
7439{
David Weinehall52a05c32016-08-22 13:32:44 +03007440 struct pci_dev *pdev = dev->pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007441 u16 gcfgc = 0;
7442
David Weinehall52a05c32016-08-22 13:32:44 +03007443 pci_read_config_word(pdev, GCFGC, &gcfgc);
Jesse Barnese70236a2009-09-21 10:42:27 -07007444
7445 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03007446 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007447 else {
7448 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7449 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007450 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007451 default:
7452 case GC_DISPLAY_CLOCK_190_200_MHZ:
7453 return 190000;
7454 }
7455 }
7456}
Jesse Barnes79e53942008-11-07 14:24:08 -08007457
Jesse Barnese70236a2009-09-21 10:42:27 -07007458static int i865_get_display_clock_speed(struct drm_device *dev)
7459{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007460 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007461}
7462
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007463static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07007464{
David Weinehall52a05c32016-08-22 13:32:44 +03007465 struct pci_dev *pdev = dev->pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007466 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007467
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007468 /*
7469 * 852GM/852GMV only supports 133 MHz and the HPLLCC
7470 * encoding is different :(
7471 * FIXME is this the right way to detect 852GM/852GMV?
7472 */
David Weinehall52a05c32016-08-22 13:32:44 +03007473 if (pdev->revision == 0x1)
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007474 return 133333;
7475
David Weinehall52a05c32016-08-22 13:32:44 +03007476 pci_bus_read_config_word(pdev->bus,
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007477 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7478
Jesse Barnese70236a2009-09-21 10:42:27 -07007479 /* Assume that the hardware is in the high speed state. This
7480 * should be the default.
7481 */
7482 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7483 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007484 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07007485 case GC_CLOCK_100_200:
7486 return 200000;
7487 case GC_CLOCK_166_250:
7488 return 250000;
7489 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007490 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007491 case GC_CLOCK_133_266:
7492 case GC_CLOCK_133_266_2:
7493 case GC_CLOCK_166_266:
7494 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007495 }
7496
7497 /* Shouldn't happen */
7498 return 0;
7499}
7500
7501static int i830_get_display_clock_speed(struct drm_device *dev)
7502{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007503 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08007504}
7505
Ville Syrjälä34edce22015-05-22 11:22:33 +03007506static unsigned int intel_hpll_vco(struct drm_device *dev)
7507{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007508 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007509 static const unsigned int blb_vco[8] = {
7510 [0] = 3200000,
7511 [1] = 4000000,
7512 [2] = 5333333,
7513 [3] = 4800000,
7514 [4] = 6400000,
7515 };
7516 static const unsigned int pnv_vco[8] = {
7517 [0] = 3200000,
7518 [1] = 4000000,
7519 [2] = 5333333,
7520 [3] = 4800000,
7521 [4] = 2666667,
7522 };
7523 static const unsigned int cl_vco[8] = {
7524 [0] = 3200000,
7525 [1] = 4000000,
7526 [2] = 5333333,
7527 [3] = 6400000,
7528 [4] = 3333333,
7529 [5] = 3566667,
7530 [6] = 4266667,
7531 };
7532 static const unsigned int elk_vco[8] = {
7533 [0] = 3200000,
7534 [1] = 4000000,
7535 [2] = 5333333,
7536 [3] = 4800000,
7537 };
7538 static const unsigned int ctg_vco[8] = {
7539 [0] = 3200000,
7540 [1] = 4000000,
7541 [2] = 5333333,
7542 [3] = 6400000,
7543 [4] = 2666667,
7544 [5] = 4266667,
7545 };
7546 const unsigned int *vco_table;
7547 unsigned int vco;
7548 uint8_t tmp = 0;
7549
7550 /* FIXME other chipsets? */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007551 if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007552 vco_table = ctg_vco;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007553 else if (IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007554 vco_table = elk_vco;
7555 else if (IS_CRESTLINE(dev))
7556 vco_table = cl_vco;
7557 else if (IS_PINEVIEW(dev))
7558 vco_table = pnv_vco;
7559 else if (IS_G33(dev))
7560 vco_table = blb_vco;
7561 else
7562 return 0;
7563
7564 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7565
7566 vco = vco_table[tmp & 0x7];
7567 if (vco == 0)
7568 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7569 else
7570 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7571
7572 return vco;
7573}
7574
7575static int gm45_get_display_clock_speed(struct drm_device *dev)
7576{
David Weinehall52a05c32016-08-22 13:32:44 +03007577 struct pci_dev *pdev = dev->pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007578 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7579 uint16_t tmp = 0;
7580
David Weinehall52a05c32016-08-22 13:32:44 +03007581 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007582
7583 cdclk_sel = (tmp >> 12) & 0x1;
7584
7585 switch (vco) {
7586 case 2666667:
7587 case 4000000:
7588 case 5333333:
7589 return cdclk_sel ? 333333 : 222222;
7590 case 3200000:
7591 return cdclk_sel ? 320000 : 228571;
7592 default:
7593 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7594 return 222222;
7595 }
7596}
7597
7598static int i965gm_get_display_clock_speed(struct drm_device *dev)
7599{
David Weinehall52a05c32016-08-22 13:32:44 +03007600 struct pci_dev *pdev = dev->pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007601 static const uint8_t div_3200[] = { 16, 10, 8 };
7602 static const uint8_t div_4000[] = { 20, 12, 10 };
7603 static const uint8_t div_5333[] = { 24, 16, 14 };
7604 const uint8_t *div_table;
7605 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7606 uint16_t tmp = 0;
7607
David Weinehall52a05c32016-08-22 13:32:44 +03007608 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007609
7610 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7611
7612 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7613 goto fail;
7614
7615 switch (vco) {
7616 case 3200000:
7617 div_table = div_3200;
7618 break;
7619 case 4000000:
7620 div_table = div_4000;
7621 break;
7622 case 5333333:
7623 div_table = div_5333;
7624 break;
7625 default:
7626 goto fail;
7627 }
7628
7629 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7630
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007631fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007632 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7633 return 200000;
7634}
7635
7636static int g33_get_display_clock_speed(struct drm_device *dev)
7637{
David Weinehall52a05c32016-08-22 13:32:44 +03007638 struct pci_dev *pdev = dev->pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007639 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7640 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7641 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7642 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7643 const uint8_t *div_table;
7644 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7645 uint16_t tmp = 0;
7646
David Weinehall52a05c32016-08-22 13:32:44 +03007647 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007648
7649 cdclk_sel = (tmp >> 4) & 0x7;
7650
7651 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7652 goto fail;
7653
7654 switch (vco) {
7655 case 3200000:
7656 div_table = div_3200;
7657 break;
7658 case 4000000:
7659 div_table = div_4000;
7660 break;
7661 case 4800000:
7662 div_table = div_4800;
7663 break;
7664 case 5333333:
7665 div_table = div_5333;
7666 break;
7667 default:
7668 goto fail;
7669 }
7670
7671 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7672
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007673fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007674 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7675 return 190476;
7676}
7677
Zhenyu Wang2c072452009-06-05 15:38:42 +08007678static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007679intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007680{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007681 while (*num > DATA_LINK_M_N_MASK ||
7682 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007683 *num >>= 1;
7684 *den >>= 1;
7685 }
7686}
7687
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007688static void compute_m_n(unsigned int m, unsigned int n,
7689 uint32_t *ret_m, uint32_t *ret_n)
7690{
7691 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7692 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7693 intel_reduce_m_n_ratio(ret_m, ret_n);
7694}
7695
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007696void
7697intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7698 int pixel_clock, int link_clock,
7699 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007700{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007701 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007702
7703 compute_m_n(bits_per_pixel * pixel_clock,
7704 link_clock * nlanes * 8,
7705 &m_n->gmch_m, &m_n->gmch_n);
7706
7707 compute_m_n(pixel_clock, link_clock,
7708 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007709}
7710
Chris Wilsona7615032011-01-12 17:04:08 +00007711static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7712{
Jani Nikulad330a952014-01-21 11:24:25 +02007713 if (i915.panel_use_ssc >= 0)
7714 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007715 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007716 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007717}
7718
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007719static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007720{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007721 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007722}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007723
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007724static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7725{
7726 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007727}
7728
Daniel Vetterf47709a2013-03-28 10:42:02 +01007729static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007730 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007731 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08007732{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007733 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007734 u32 fp, fp2 = 0;
7735
7736 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007737 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007738 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007739 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007740 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007741 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007742 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007743 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007744 }
7745
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007746 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007747
Daniel Vetterf47709a2013-03-28 10:42:02 +01007748 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007749 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007750 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007751 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007752 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007753 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007754 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007755 }
7756}
7757
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007758static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7759 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007760{
7761 u32 reg_val;
7762
7763 /*
7764 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7765 * and set it to a reasonable value instead.
7766 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007767 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007768 reg_val &= 0xffffff00;
7769 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007770 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007771
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007772 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007773 reg_val &= 0x8cffffff;
7774 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007775 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007776
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007777 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007778 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007779 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007780
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007781 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007782 reg_val &= 0x00ffffff;
7783 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007784 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007785}
7786
Daniel Vetterb5518422013-05-03 11:49:48 +02007787static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7788 struct intel_link_m_n *m_n)
7789{
7790 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007791 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007792 int pipe = crtc->pipe;
7793
Daniel Vettere3b95f12013-05-03 11:49:49 +02007794 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7795 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7796 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7797 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007798}
7799
7800static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007801 struct intel_link_m_n *m_n,
7802 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007803{
7804 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007805 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007806 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007807 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007808
7809 if (INTEL_INFO(dev)->gen >= 5) {
7810 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7811 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7812 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7813 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007814 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7815 * for gen < 8) and if DRRS is supported (to make sure the
7816 * registers are not unnecessarily accessed).
7817 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007818 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
7819 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007820 I915_WRITE(PIPE_DATA_M2(transcoder),
7821 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7822 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7823 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7824 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7825 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007826 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007827 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7828 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7829 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7830 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007831 }
7832}
7833
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307834void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007835{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307836 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7837
7838 if (m_n == M1_N1) {
7839 dp_m_n = &crtc->config->dp_m_n;
7840 dp_m2_n2 = &crtc->config->dp_m2_n2;
7841 } else if (m_n == M2_N2) {
7842
7843 /*
7844 * M2_N2 registers are not supported. Hence m2_n2 divider value
7845 * needs to be programmed into M1_N1.
7846 */
7847 dp_m_n = &crtc->config->dp_m2_n2;
7848 } else {
7849 DRM_ERROR("Unsupported divider value\n");
7850 return;
7851 }
7852
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007853 if (crtc->config->has_pch_encoder)
7854 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007855 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307856 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007857}
7858
Daniel Vetter251ac862015-06-18 10:30:24 +02007859static void vlv_compute_dpll(struct intel_crtc *crtc,
7860 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007861{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007862 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007863 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007864 if (crtc->pipe != PIPE_A)
7865 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007866
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007867 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007868 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007869 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7870 DPLL_EXT_BUFFER_ENABLE_VLV;
7871
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007872 pipe_config->dpll_hw_state.dpll_md =
7873 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7874}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007875
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007876static void chv_compute_dpll(struct intel_crtc *crtc,
7877 struct intel_crtc_state *pipe_config)
7878{
7879 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007880 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007881 if (crtc->pipe != PIPE_A)
7882 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7883
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007884 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007885 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007886 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7887
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007888 pipe_config->dpll_hw_state.dpll_md =
7889 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007890}
7891
Ville Syrjäläd288f652014-10-28 13:20:22 +02007892static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007893 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007894{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007895 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007896 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007897 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007898 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007899 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007900 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007901
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007902 /* Enable Refclk */
7903 I915_WRITE(DPLL(pipe),
7904 pipe_config->dpll_hw_state.dpll &
7905 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7906
7907 /* No need to actually set up the DPLL with DSI */
7908 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7909 return;
7910
Ville Syrjäläa5805162015-05-26 20:42:30 +03007911 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007912
Ville Syrjäläd288f652014-10-28 13:20:22 +02007913 bestn = pipe_config->dpll.n;
7914 bestm1 = pipe_config->dpll.m1;
7915 bestm2 = pipe_config->dpll.m2;
7916 bestp1 = pipe_config->dpll.p1;
7917 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007918
Jesse Barnes89b667f2013-04-18 14:51:36 -07007919 /* See eDP HDMI DPIO driver vbios notes doc */
7920
7921 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007922 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007923 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007924
7925 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007926 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007927
7928 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007929 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007930 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007931 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007932
7933 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007934 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007935
7936 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007937 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7938 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7939 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007940 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007941
7942 /*
7943 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7944 * but we don't support that).
7945 * Note: don't use the DAC post divider as it seems unstable.
7946 */
7947 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007948 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007949
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007950 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007951 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007952
Jesse Barnes89b667f2013-04-18 14:51:36 -07007953 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007954 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007955 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
7956 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007957 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007958 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007959 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007960 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007961 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007962
Ville Syrjälä37a56502016-06-22 21:57:04 +03007963 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007964 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007965 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007966 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007967 0x0df40000);
7968 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007969 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007970 0x0df70000);
7971 } else { /* HDMI or VGA */
7972 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007973 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007974 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007975 0x0df70000);
7976 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007977 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007978 0x0df40000);
7979 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007980
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007981 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007982 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03007983 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007984 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007985 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007986
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007987 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007988 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007989}
7990
Ville Syrjäläd288f652014-10-28 13:20:22 +02007991static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007992 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007993{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007994 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007995 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007996 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007997 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307998 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007999 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308000 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308001 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008002
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03008003 /* Enable Refclk and SSC */
8004 I915_WRITE(DPLL(pipe),
8005 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
8006
8007 /* No need to actually set up the DPLL with DSI */
8008 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8009 return;
8010
Ville Syrjäläd288f652014-10-28 13:20:22 +02008011 bestn = pipe_config->dpll.n;
8012 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
8013 bestm1 = pipe_config->dpll.m1;
8014 bestm2 = pipe_config->dpll.m2 >> 22;
8015 bestp1 = pipe_config->dpll.p1;
8016 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308017 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308018 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308019 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008020
Ville Syrjäläa5805162015-05-26 20:42:30 +03008021 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008022
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008023 /* p1 and p2 divider */
8024 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
8025 5 << DPIO_CHV_S1_DIV_SHIFT |
8026 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
8027 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
8028 1 << DPIO_CHV_K_DIV_SHIFT);
8029
8030 /* Feedback post-divider - m2 */
8031 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
8032
8033 /* Feedback refclk divider - n and m1 */
8034 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
8035 DPIO_CHV_M1_DIV_BY_2 |
8036 1 << DPIO_CHV_N_DIV_SHIFT);
8037
8038 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03008039 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008040
8041 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308042 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
8043 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
8044 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
8045 if (bestm2_frac)
8046 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
8047 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008048
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05308049 /* Program digital lock detect threshold */
8050 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
8051 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
8052 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
8053 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
8054 if (!bestm2_frac)
8055 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
8056 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
8057
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008058 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308059 if (vco == 5400000) {
8060 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
8061 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
8062 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
8063 tribuf_calcntr = 0x9;
8064 } else if (vco <= 6200000) {
8065 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
8066 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
8067 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8068 tribuf_calcntr = 0x9;
8069 } else if (vco <= 6480000) {
8070 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8071 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8072 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8073 tribuf_calcntr = 0x8;
8074 } else {
8075 /* Not supported. Apply the same limits as in the max case */
8076 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8077 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8078 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8079 tribuf_calcntr = 0;
8080 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008081 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
8082
Ville Syrjälä968040b2015-03-11 22:52:08 +02008083 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308084 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
8085 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
8086 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
8087
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008088 /* AFC Recal */
8089 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
8090 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
8091 DPIO_AFC_RECAL);
8092
Ville Syrjäläa5805162015-05-26 20:42:30 +03008093 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008094}
8095
Ville Syrjäläd288f652014-10-28 13:20:22 +02008096/**
8097 * vlv_force_pll_on - forcibly enable just the PLL
8098 * @dev_priv: i915 private structure
8099 * @pipe: pipe PLL to enable
8100 * @dpll: PLL configuration
8101 *
8102 * Enable the PLL for @pipe using the supplied @dpll config. To be used
8103 * in cases where we need the PLL enabled even when @pipe is not going to
8104 * be enabled.
8105 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008106int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
8107 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02008108{
8109 struct intel_crtc *crtc =
8110 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008111 struct intel_crtc_state *pipe_config;
8112
8113 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8114 if (!pipe_config)
8115 return -ENOMEM;
8116
8117 pipe_config->base.crtc = &crtc->base;
8118 pipe_config->pixel_multiplier = 1;
8119 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008120
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008121 if (IS_CHERRYVIEW(to_i915(dev))) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008122 chv_compute_dpll(crtc, pipe_config);
8123 chv_prepare_pll(crtc, pipe_config);
8124 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008125 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008126 vlv_compute_dpll(crtc, pipe_config);
8127 vlv_prepare_pll(crtc, pipe_config);
8128 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008129 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008130
8131 kfree(pipe_config);
8132
8133 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008134}
8135
8136/**
8137 * vlv_force_pll_off - forcibly disable just the PLL
8138 * @dev_priv: i915 private structure
8139 * @pipe: pipe PLL to disable
8140 *
8141 * Disable the PLL for @pipe. To be used in cases where we need
8142 * the PLL enabled even when @pipe is not going to be enabled.
8143 */
8144void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
8145{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008146 if (IS_CHERRYVIEW(to_i915(dev)))
Ville Syrjäläd288f652014-10-28 13:20:22 +02008147 chv_disable_pll(to_i915(dev), pipe);
8148 else
8149 vlv_disable_pll(to_i915(dev), pipe);
8150}
8151
Daniel Vetter251ac862015-06-18 10:30:24 +02008152static void i9xx_compute_dpll(struct intel_crtc *crtc,
8153 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008154 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008155{
Daniel Vetterf47709a2013-03-28 10:42:02 +01008156 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008157 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008158 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008159 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008160
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008161 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308162
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008163 dpll = DPLL_VGA_MODE_DIS;
8164
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008165 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008166 dpll |= DPLLB_MODE_LVDS;
8167 else
8168 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01008169
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008170 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) || IS_G33(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008171 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02008172 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008173 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02008174
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008175 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8176 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008177 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008178
Ville Syrjälä37a56502016-06-22 21:57:04 +03008179 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008180 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008181
8182 /* compute bitmask from p1 value */
8183 if (IS_PINEVIEW(dev))
8184 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
8185 else {
8186 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008187 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008188 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
8189 }
8190 switch (clock->p2) {
8191 case 5:
8192 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8193 break;
8194 case 7:
8195 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8196 break;
8197 case 10:
8198 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8199 break;
8200 case 14:
8201 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8202 break;
8203 }
8204 if (INTEL_INFO(dev)->gen >= 4)
8205 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
8206
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008207 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008208 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008209 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008210 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008211 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8212 else
8213 dpll |= PLL_REF_INPUT_DREFCLK;
8214
8215 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008216 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008217
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008218 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008219 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008220 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008221 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008222 }
8223}
8224
Daniel Vetter251ac862015-06-18 10:30:24 +02008225static void i8xx_compute_dpll(struct intel_crtc *crtc,
8226 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008227 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008228{
Daniel Vetterf47709a2013-03-28 10:42:02 +01008229 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008230 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008231 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008232 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008233
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008234 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308235
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008236 dpll = DPLL_VGA_MODE_DIS;
8237
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008238 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008239 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8240 } else {
8241 if (clock->p1 == 2)
8242 dpll |= PLL_P1_DIVIDE_BY_TWO;
8243 else
8244 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8245 if (clock->p2 == 4)
8246 dpll |= PLL_P2_DIVIDE_BY_4;
8247 }
8248
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008249 if (!IS_I830(dev_priv) &&
8250 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008251 dpll |= DPLL_DVO_2X_MODE;
8252
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008253 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008254 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008255 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8256 else
8257 dpll |= PLL_REF_INPUT_DREFCLK;
8258
8259 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008260 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008261}
8262
Daniel Vetter8a654f32013-06-01 17:16:22 +02008263static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008264{
8265 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008266 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008267 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008268 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03008269 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008270 uint32_t crtc_vtotal, crtc_vblank_end;
8271 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008272
8273 /* We need to be careful not to changed the adjusted mode, for otherwise
8274 * the hw state checker will get angry at the mismatch. */
8275 crtc_vtotal = adjusted_mode->crtc_vtotal;
8276 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008277
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008278 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008279 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008280 crtc_vtotal -= 1;
8281 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008282
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008283 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008284 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
8285 else
8286 vsyncshift = adjusted_mode->crtc_hsync_start -
8287 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008288 if (vsyncshift < 0)
8289 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008290 }
8291
8292 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008293 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008294
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008295 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008296 (adjusted_mode->crtc_hdisplay - 1) |
8297 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008298 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008299 (adjusted_mode->crtc_hblank_start - 1) |
8300 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008301 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008302 (adjusted_mode->crtc_hsync_start - 1) |
8303 ((adjusted_mode->crtc_hsync_end - 1) << 16));
8304
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008305 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008306 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008307 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008308 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008309 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008310 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008311 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008312 (adjusted_mode->crtc_vsync_start - 1) |
8313 ((adjusted_mode->crtc_vsync_end - 1) << 16));
8314
Paulo Zanonib5e508d2012-10-24 11:34:43 -02008315 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
8316 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
8317 * documented on the DDI_FUNC_CTL register description, EDP Input Select
8318 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008319 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02008320 (pipe == PIPE_B || pipe == PIPE_C))
8321 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
8322
Jani Nikulabc58be62016-03-18 17:05:39 +02008323}
8324
8325static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
8326{
8327 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008328 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008329 enum pipe pipe = intel_crtc->pipe;
8330
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008331 /* pipesrc controls the size that is scaled from, which should
8332 * always be the user's requested size.
8333 */
8334 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008335 ((intel_crtc->config->pipe_src_w - 1) << 16) |
8336 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008337}
8338
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008339static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008340 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008341{
8342 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008343 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008344 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
8345 uint32_t tmp;
8346
8347 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008348 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
8349 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008350 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008351 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
8352 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008353 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008354 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
8355 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008356
8357 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008358 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
8359 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008360 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008361 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
8362 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008363 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008364 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
8365 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008366
8367 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008368 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
8369 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
8370 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008371 }
Jani Nikulabc58be62016-03-18 17:05:39 +02008372}
8373
8374static void intel_get_pipe_src_size(struct intel_crtc *crtc,
8375 struct intel_crtc_state *pipe_config)
8376{
8377 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008378 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008379 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008380
8381 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008382 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
8383 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
8384
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008385 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
8386 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008387}
8388
Daniel Vetterf6a83282014-02-11 15:28:57 -08008389void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008390 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03008391{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008392 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
8393 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
8394 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
8395 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008396
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008397 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
8398 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
8399 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
8400 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008401
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008402 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008403 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03008404
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008405 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
8406 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008407
8408 mode->hsync = drm_mode_hsync(mode);
8409 mode->vrefresh = drm_mode_vrefresh(mode);
8410 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03008411}
8412
Daniel Vetter84b046f2013-02-19 18:48:54 +01008413static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
8414{
8415 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008416 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01008417 uint32_t pipeconf;
8418
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008419 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008420
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03008421 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
8422 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8423 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02008424
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008425 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008426 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008427
Daniel Vetterff9ce462013-04-24 14:57:17 +02008428 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008429 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8430 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008431 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008432 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02008433 pipeconf |= PIPECONF_DITHER_EN |
8434 PIPECONF_DITHER_TYPE_SP;
8435
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008436 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008437 case 18:
8438 pipeconf |= PIPECONF_6BPC;
8439 break;
8440 case 24:
8441 pipeconf |= PIPECONF_8BPC;
8442 break;
8443 case 30:
8444 pipeconf |= PIPECONF_10BPC;
8445 break;
8446 default:
8447 /* Case prevented by intel_choose_pipe_bpp_dither. */
8448 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01008449 }
8450 }
8451
8452 if (HAS_PIPE_CXSR(dev)) {
8453 if (intel_crtc->lowfreq_avail) {
8454 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
8455 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
8456 } else {
8457 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01008458 }
8459 }
8460
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008461 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02008462 if (INTEL_INFO(dev)->gen < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008463 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02008464 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
8465 else
8466 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
8467 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01008468 pipeconf |= PIPECONF_PROGRESSIVE;
8469
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008470 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08008471 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008472 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03008473
Daniel Vetter84b046f2013-02-19 18:48:54 +01008474 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
8475 POSTING_READ(PIPECONF(intel_crtc->pipe));
8476}
8477
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008478static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
8479 struct intel_crtc_state *crtc_state)
8480{
8481 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008482 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008483 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008484 int refclk = 48000;
8485
8486 memset(&crtc_state->dpll_hw_state, 0,
8487 sizeof(crtc_state->dpll_hw_state));
8488
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008489 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008490 if (intel_panel_use_ssc(dev_priv)) {
8491 refclk = dev_priv->vbt.lvds_ssc_freq;
8492 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8493 }
8494
8495 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008496 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008497 limit = &intel_limits_i8xx_dvo;
8498 } else {
8499 limit = &intel_limits_i8xx_dac;
8500 }
8501
8502 if (!crtc_state->clock_set &&
8503 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8504 refclk, NULL, &crtc_state->dpll)) {
8505 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8506 return -EINVAL;
8507 }
8508
8509 i8xx_compute_dpll(crtc, crtc_state, NULL);
8510
8511 return 0;
8512}
8513
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008514static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
8515 struct intel_crtc_state *crtc_state)
8516{
8517 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008518 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008519 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008520 int refclk = 96000;
8521
8522 memset(&crtc_state->dpll_hw_state, 0,
8523 sizeof(crtc_state->dpll_hw_state));
8524
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008525 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008526 if (intel_panel_use_ssc(dev_priv)) {
8527 refclk = dev_priv->vbt.lvds_ssc_freq;
8528 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8529 }
8530
8531 if (intel_is_dual_link_lvds(dev))
8532 limit = &intel_limits_g4x_dual_channel_lvds;
8533 else
8534 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008535 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
8536 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008537 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008538 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008539 limit = &intel_limits_g4x_sdvo;
8540 } else {
8541 /* The option is for other outputs */
8542 limit = &intel_limits_i9xx_sdvo;
8543 }
8544
8545 if (!crtc_state->clock_set &&
8546 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8547 refclk, NULL, &crtc_state->dpll)) {
8548 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8549 return -EINVAL;
8550 }
8551
8552 i9xx_compute_dpll(crtc, crtc_state, NULL);
8553
8554 return 0;
8555}
8556
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008557static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
8558 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008559{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008560 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008561 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008562 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008563 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008564
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008565 memset(&crtc_state->dpll_hw_state, 0,
8566 sizeof(crtc_state->dpll_hw_state));
8567
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008568 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008569 if (intel_panel_use_ssc(dev_priv)) {
8570 refclk = dev_priv->vbt.lvds_ssc_freq;
8571 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8572 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008573
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008574 limit = &intel_limits_pineview_lvds;
8575 } else {
8576 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008577 }
Jani Nikulaf2335332013-09-13 11:03:09 +03008578
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008579 if (!crtc_state->clock_set &&
8580 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8581 refclk, NULL, &crtc_state->dpll)) {
8582 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8583 return -EINVAL;
8584 }
8585
8586 i9xx_compute_dpll(crtc, crtc_state, NULL);
8587
8588 return 0;
8589}
8590
8591static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8592 struct intel_crtc_state *crtc_state)
8593{
8594 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008595 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008596 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008597 int refclk = 96000;
8598
8599 memset(&crtc_state->dpll_hw_state, 0,
8600 sizeof(crtc_state->dpll_hw_state));
8601
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008602 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008603 if (intel_panel_use_ssc(dev_priv)) {
8604 refclk = dev_priv->vbt.lvds_ssc_freq;
8605 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008606 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008607
8608 limit = &intel_limits_i9xx_lvds;
8609 } else {
8610 limit = &intel_limits_i9xx_sdvo;
8611 }
8612
8613 if (!crtc_state->clock_set &&
8614 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8615 refclk, NULL, &crtc_state->dpll)) {
8616 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8617 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008618 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008619
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008620 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07008621
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008622 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008623}
8624
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008625static int chv_crtc_compute_clock(struct intel_crtc *crtc,
8626 struct intel_crtc_state *crtc_state)
8627{
8628 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008629 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008630
8631 memset(&crtc_state->dpll_hw_state, 0,
8632 sizeof(crtc_state->dpll_hw_state));
8633
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008634 if (!crtc_state->clock_set &&
8635 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8636 refclk, NULL, &crtc_state->dpll)) {
8637 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8638 return -EINVAL;
8639 }
8640
8641 chv_compute_dpll(crtc, crtc_state);
8642
8643 return 0;
8644}
8645
8646static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
8647 struct intel_crtc_state *crtc_state)
8648{
8649 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008650 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008651
8652 memset(&crtc_state->dpll_hw_state, 0,
8653 sizeof(crtc_state->dpll_hw_state));
8654
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008655 if (!crtc_state->clock_set &&
8656 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8657 refclk, NULL, &crtc_state->dpll)) {
8658 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8659 return -EINVAL;
8660 }
8661
8662 vlv_compute_dpll(crtc, crtc_state);
8663
8664 return 0;
8665}
8666
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008667static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008668 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008669{
8670 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008671 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008672 uint32_t tmp;
8673
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008674 if (INTEL_GEN(dev_priv) <= 3 &&
8675 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008676 return;
8677
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008678 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008679 if (!(tmp & PFIT_ENABLE))
8680 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008681
Daniel Vetter06922822013-07-11 13:35:40 +02008682 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008683 if (INTEL_INFO(dev)->gen < 4) {
8684 if (crtc->pipe != PIPE_B)
8685 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008686 } else {
8687 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8688 return;
8689 }
8690
Daniel Vetter06922822013-07-11 13:35:40 +02008691 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008692 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008693}
8694
Jesse Barnesacbec812013-09-20 11:29:32 -07008695static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008696 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008697{
8698 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008699 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07008700 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008701 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07008702 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008703 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008704
Ville Syrjäläb5219732016-03-15 16:40:01 +02008705 /* In case of DSI, DPLL will not be used */
8706 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05308707 return;
8708
Ville Syrjäläa5805162015-05-26 20:42:30 +03008709 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008710 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008711 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008712
8713 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8714 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8715 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8716 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8717 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8718
Imre Deakdccbea32015-06-22 23:35:51 +03008719 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008720}
8721
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008722static void
8723i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8724 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008725{
8726 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008727 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008728 u32 val, base, offset;
8729 int pipe = crtc->pipe, plane = crtc->plane;
8730 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008731 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008732 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008733 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008734
Damien Lespiau42a7b082015-02-05 19:35:13 +00008735 val = I915_READ(DSPCNTR(plane));
8736 if (!(val & DISPLAY_PLANE_ENABLE))
8737 return;
8738
Damien Lespiaud9806c92015-01-21 14:07:19 +00008739 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008740 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008741 DRM_DEBUG_KMS("failed to alloc fb\n");
8742 return;
8743 }
8744
Damien Lespiau1b842c82015-01-21 13:50:54 +00008745 fb = &intel_fb->base;
8746
Daniel Vetter18c52472015-02-10 17:16:09 +00008747 if (INTEL_INFO(dev)->gen >= 4) {
8748 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008749 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008750 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8751 }
8752 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008753
8754 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008755 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008756 fb->pixel_format = fourcc;
8757 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008758
8759 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008760 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008761 offset = I915_READ(DSPTILEOFF(plane));
8762 else
8763 offset = I915_READ(DSPLINOFF(plane));
8764 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8765 } else {
8766 base = I915_READ(DSPADDR(plane));
8767 }
8768 plane_config->base = base;
8769
8770 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008771 fb->width = ((val >> 16) & 0xfff) + 1;
8772 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008773
8774 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008775 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008776
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008777 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008778 fb->pixel_format,
8779 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008780
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008781 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008782
Damien Lespiau2844a922015-01-20 12:51:48 +00008783 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8784 pipe_name(pipe), plane, fb->width, fb->height,
8785 fb->bits_per_pixel, base, fb->pitches[0],
8786 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008787
Damien Lespiau2d140302015-02-05 17:22:18 +00008788 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008789}
8790
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008791static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008792 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008793{
8794 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008795 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008796 int pipe = pipe_config->cpu_transcoder;
8797 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008798 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008799 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008800 int refclk = 100000;
8801
Ville Syrjäläb5219732016-03-15 16:40:01 +02008802 /* In case of DSI, DPLL will not be used */
8803 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8804 return;
8805
Ville Syrjäläa5805162015-05-26 20:42:30 +03008806 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008807 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8808 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8809 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8810 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008811 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008812 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008813
8814 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008815 clock.m2 = (pll_dw0 & 0xff) << 22;
8816 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8817 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008818 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8819 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8820 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8821
Imre Deakdccbea32015-06-22 23:35:51 +03008822 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008823}
8824
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008825static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008826 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008827{
8828 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008829 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008830 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008831 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008832 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008833
Imre Deak17290502016-02-12 18:55:11 +02008834 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8835 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008836 return false;
8837
Daniel Vettere143a212013-07-04 12:01:15 +02008838 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008839 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008840
Imre Deak17290502016-02-12 18:55:11 +02008841 ret = false;
8842
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008843 tmp = I915_READ(PIPECONF(crtc->pipe));
8844 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008845 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008846
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008847 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8848 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008849 switch (tmp & PIPECONF_BPC_MASK) {
8850 case PIPECONF_6BPC:
8851 pipe_config->pipe_bpp = 18;
8852 break;
8853 case PIPECONF_8BPC:
8854 pipe_config->pipe_bpp = 24;
8855 break;
8856 case PIPECONF_10BPC:
8857 pipe_config->pipe_bpp = 30;
8858 break;
8859 default:
8860 break;
8861 }
8862 }
8863
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008864 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08008865 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008866 pipe_config->limited_color_range = true;
8867
Ville Syrjälä282740f2013-09-04 18:30:03 +03008868 if (INTEL_INFO(dev)->gen < 4)
8869 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8870
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008871 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008872 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008873
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008874 i9xx_get_pfit_config(crtc, pipe_config);
8875
Daniel Vetter6c49f242013-06-06 12:45:25 +02008876 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008877 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008878 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02008879 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8880 else
8881 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008882 pipe_config->pixel_multiplier =
8883 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8884 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008885 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008886 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
8887 IS_G33(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02008888 tmp = I915_READ(DPLL(crtc->pipe));
8889 pipe_config->pixel_multiplier =
8890 ((tmp & SDVO_MULTIPLIER_MASK)
8891 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8892 } else {
8893 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8894 * port and will be fixed up in the encoder->get_config
8895 * function. */
8896 pipe_config->pixel_multiplier = 1;
8897 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008898 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008899 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008900 /*
8901 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8902 * on 830. Filter it out here so that we don't
8903 * report errors due to that.
8904 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008905 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008906 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8907
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008908 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8909 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008910 } else {
8911 /* Mask out read-only status bits. */
8912 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8913 DPLL_PORTC_READY_MASK |
8914 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008915 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008916
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008917 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008918 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01008919 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07008920 vlv_crtc_clock_get(crtc, pipe_config);
8921 else
8922 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008923
Ville Syrjälä0f646142015-08-26 19:39:18 +03008924 /*
8925 * Normally the dotclock is filled in by the encoder .get_config()
8926 * but in case the pipe is enabled w/o any ports we need a sane
8927 * default.
8928 */
8929 pipe_config->base.adjusted_mode.crtc_clock =
8930 pipe_config->port_clock / pipe_config->pixel_multiplier;
8931
Imre Deak17290502016-02-12 18:55:11 +02008932 ret = true;
8933
8934out:
8935 intel_display_power_put(dev_priv, power_domain);
8936
8937 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008938}
8939
Paulo Zanonidde86e22012-12-01 12:04:25 -02008940static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008941{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008942 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008943 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04008944 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008945 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008946 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008947 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008948 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008949 bool has_ck505 = false;
8950 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04008951 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008952
8953 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008954 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008955 switch (encoder->type) {
8956 case INTEL_OUTPUT_LVDS:
8957 has_panel = true;
8958 has_lvds = true;
8959 break;
8960 case INTEL_OUTPUT_EDP:
8961 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008962 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008963 has_cpu_edp = true;
8964 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008965 default:
8966 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008967 }
8968 }
8969
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008970 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008971 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008972 can_ssc = has_ck505;
8973 } else {
8974 has_ck505 = false;
8975 can_ssc = true;
8976 }
8977
Lyude1c1a24d2016-06-14 11:04:09 -04008978 /* Check if any DPLLs are using the SSC source */
8979 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8980 u32 temp = I915_READ(PCH_DPLL(i));
8981
8982 if (!(temp & DPLL_VCO_ENABLE))
8983 continue;
8984
8985 if ((temp & PLL_REF_INPUT_MASK) ==
8986 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8987 using_ssc_source = true;
8988 break;
8989 }
8990 }
8991
8992 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8993 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008994
8995 /* Ironlake: try to setup display ref clock before DPLL
8996 * enabling. This is only under driver's control after
8997 * PCH B stepping, previous chipset stepping should be
8998 * ignoring this setting.
8999 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009000 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07009001
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009002 /* As we must carefully and slowly disable/enable each source in turn,
9003 * compute the final state we want first and check if we need to
9004 * make any changes at all.
9005 */
9006 final = val;
9007 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07009008 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009009 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07009010 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009011 final |= DREF_NONSPREAD_SOURCE_ENABLE;
9012
Daniel Vetter8c07eb62016-06-09 18:39:07 +02009013 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009014 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02009015 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009016
Keith Packard199e5d72011-09-22 12:01:57 -07009017 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009018 final |= DREF_SSC_SOURCE_ENABLE;
9019
9020 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9021 final |= DREF_SSC1_ENABLE;
9022
9023 if (has_cpu_edp) {
9024 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9025 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
9026 else
9027 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
9028 } else
9029 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04009030 } else if (using_ssc_source) {
9031 final |= DREF_SSC_SOURCE_ENABLE;
9032 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009033 }
9034
9035 if (final == val)
9036 return;
9037
9038 /* Always enable nonspread source */
9039 val &= ~DREF_NONSPREAD_SOURCE_MASK;
9040
9041 if (has_ck505)
9042 val |= DREF_NONSPREAD_CK505_ENABLE;
9043 else
9044 val |= DREF_NONSPREAD_SOURCE_ENABLE;
9045
9046 if (has_panel) {
9047 val &= ~DREF_SSC_SOURCE_MASK;
9048 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009049
Keith Packard199e5d72011-09-22 12:01:57 -07009050 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07009051 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009052 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009053 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02009054 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009055 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009056
9057 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009058 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009059 POSTING_READ(PCH_DREF_CONTROL);
9060 udelay(200);
9061
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009062 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009063
9064 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07009065 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07009066 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009067 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009068 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02009069 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009070 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07009071 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009072 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009073
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009074 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009075 POSTING_READ(PCH_DREF_CONTROL);
9076 udelay(200);
9077 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04009078 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009079
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009080 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07009081
9082 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009083 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009084
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009085 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009086 POSTING_READ(PCH_DREF_CONTROL);
9087 udelay(200);
9088
Lyude1c1a24d2016-06-14 11:04:09 -04009089 if (!using_ssc_source) {
9090 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009091
Lyude1c1a24d2016-06-14 11:04:09 -04009092 /* Turn off the SSC source */
9093 val &= ~DREF_SSC_SOURCE_MASK;
9094 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009095
Lyude1c1a24d2016-06-14 11:04:09 -04009096 /* Turn off SSC1 */
9097 val &= ~DREF_SSC1_ENABLE;
9098
9099 I915_WRITE(PCH_DREF_CONTROL, val);
9100 POSTING_READ(PCH_DREF_CONTROL);
9101 udelay(200);
9102 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07009103 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009104
9105 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07009106}
9107
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009108static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02009109{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009110 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009111
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009112 tmp = I915_READ(SOUTH_CHICKEN2);
9113 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
9114 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009115
Imre Deakcf3598c2016-06-28 13:37:31 +03009116 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
9117 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009118 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02009119
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009120 tmp = I915_READ(SOUTH_CHICKEN2);
9121 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
9122 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009123
Imre Deakcf3598c2016-06-28 13:37:31 +03009124 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
9125 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009126 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009127}
9128
9129/* WaMPhyProgramming:hsw */
9130static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
9131{
9132 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009133
9134 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
9135 tmp &= ~(0xFF << 24);
9136 tmp |= (0x12 << 24);
9137 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
9138
Paulo Zanonidde86e22012-12-01 12:04:25 -02009139 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
9140 tmp |= (1 << 11);
9141 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
9142
9143 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
9144 tmp |= (1 << 11);
9145 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
9146
Paulo Zanonidde86e22012-12-01 12:04:25 -02009147 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
9148 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9149 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
9150
9151 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
9152 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9153 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
9154
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009155 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
9156 tmp &= ~(7 << 13);
9157 tmp |= (5 << 13);
9158 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009159
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009160 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
9161 tmp &= ~(7 << 13);
9162 tmp |= (5 << 13);
9163 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009164
9165 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
9166 tmp &= ~0xFF;
9167 tmp |= 0x1C;
9168 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
9169
9170 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
9171 tmp &= ~0xFF;
9172 tmp |= 0x1C;
9173 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
9174
9175 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
9176 tmp &= ~(0xFF << 16);
9177 tmp |= (0x1C << 16);
9178 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
9179
9180 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
9181 tmp &= ~(0xFF << 16);
9182 tmp |= (0x1C << 16);
9183 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
9184
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009185 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
9186 tmp |= (1 << 27);
9187 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009188
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009189 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
9190 tmp |= (1 << 27);
9191 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009192
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009193 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
9194 tmp &= ~(0xF << 28);
9195 tmp |= (4 << 28);
9196 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009197
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009198 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
9199 tmp &= ~(0xF << 28);
9200 tmp |= (4 << 28);
9201 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009202}
9203
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009204/* Implements 3 different sequences from BSpec chapter "Display iCLK
9205 * Programming" based on the parameters passed:
9206 * - Sequence to enable CLKOUT_DP
9207 * - Sequence to enable CLKOUT_DP without spread
9208 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
9209 */
9210static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
9211 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009212{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009213 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009214 uint32_t reg, tmp;
9215
9216 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
9217 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009218 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
9219 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009220 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009221
Ville Syrjäläa5805162015-05-26 20:42:30 +03009222 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009223
9224 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9225 tmp &= ~SBI_SSCCTL_DISABLE;
9226 tmp |= SBI_SSCCTL_PATHALT;
9227 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9228
9229 udelay(24);
9230
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009231 if (with_spread) {
9232 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9233 tmp &= ~SBI_SSCCTL_PATHALT;
9234 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009235
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009236 if (with_fdi) {
9237 lpt_reset_fdi_mphy(dev_priv);
9238 lpt_program_fdi_mphy(dev_priv);
9239 }
9240 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02009241
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009242 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009243 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9244 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9245 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01009246
Ville Syrjäläa5805162015-05-26 20:42:30 +03009247 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009248}
9249
Paulo Zanoni47701c32013-07-23 11:19:25 -03009250/* Sequence to disable CLKOUT_DP */
9251static void lpt_disable_clkout_dp(struct drm_device *dev)
9252{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009253 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009254 uint32_t reg, tmp;
9255
Ville Syrjäläa5805162015-05-26 20:42:30 +03009256 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009257
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009258 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03009259 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9260 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9261 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
9262
9263 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9264 if (!(tmp & SBI_SSCCTL_DISABLE)) {
9265 if (!(tmp & SBI_SSCCTL_PATHALT)) {
9266 tmp |= SBI_SSCCTL_PATHALT;
9267 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9268 udelay(32);
9269 }
9270 tmp |= SBI_SSCCTL_DISABLE;
9271 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9272 }
9273
Ville Syrjäläa5805162015-05-26 20:42:30 +03009274 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009275}
9276
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009277#define BEND_IDX(steps) ((50 + (steps)) / 5)
9278
9279static const uint16_t sscdivintphase[] = {
9280 [BEND_IDX( 50)] = 0x3B23,
9281 [BEND_IDX( 45)] = 0x3B23,
9282 [BEND_IDX( 40)] = 0x3C23,
9283 [BEND_IDX( 35)] = 0x3C23,
9284 [BEND_IDX( 30)] = 0x3D23,
9285 [BEND_IDX( 25)] = 0x3D23,
9286 [BEND_IDX( 20)] = 0x3E23,
9287 [BEND_IDX( 15)] = 0x3E23,
9288 [BEND_IDX( 10)] = 0x3F23,
9289 [BEND_IDX( 5)] = 0x3F23,
9290 [BEND_IDX( 0)] = 0x0025,
9291 [BEND_IDX( -5)] = 0x0025,
9292 [BEND_IDX(-10)] = 0x0125,
9293 [BEND_IDX(-15)] = 0x0125,
9294 [BEND_IDX(-20)] = 0x0225,
9295 [BEND_IDX(-25)] = 0x0225,
9296 [BEND_IDX(-30)] = 0x0325,
9297 [BEND_IDX(-35)] = 0x0325,
9298 [BEND_IDX(-40)] = 0x0425,
9299 [BEND_IDX(-45)] = 0x0425,
9300 [BEND_IDX(-50)] = 0x0525,
9301};
9302
9303/*
9304 * Bend CLKOUT_DP
9305 * steps -50 to 50 inclusive, in steps of 5
9306 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
9307 * change in clock period = -(steps / 10) * 5.787 ps
9308 */
9309static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
9310{
9311 uint32_t tmp;
9312 int idx = BEND_IDX(steps);
9313
9314 if (WARN_ON(steps % 5 != 0))
9315 return;
9316
9317 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
9318 return;
9319
9320 mutex_lock(&dev_priv->sb_lock);
9321
9322 if (steps % 10 != 0)
9323 tmp = 0xAAAAAAAB;
9324 else
9325 tmp = 0x00000000;
9326 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
9327
9328 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
9329 tmp &= 0xffff0000;
9330 tmp |= sscdivintphase[idx];
9331 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
9332
9333 mutex_unlock(&dev_priv->sb_lock);
9334}
9335
9336#undef BEND_IDX
9337
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009338static void lpt_init_pch_refclk(struct drm_device *dev)
9339{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009340 struct intel_encoder *encoder;
9341 bool has_vga = false;
9342
Damien Lespiaub2784e12014-08-05 11:29:37 +01009343 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009344 switch (encoder->type) {
9345 case INTEL_OUTPUT_ANALOG:
9346 has_vga = true;
9347 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02009348 default:
9349 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009350 }
9351 }
9352
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009353 if (has_vga) {
9354 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009355 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009356 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03009357 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009358 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009359}
9360
Paulo Zanonidde86e22012-12-01 12:04:25 -02009361/*
9362 * Initialize reference clocks when the driver loads
9363 */
9364void intel_init_pch_refclk(struct drm_device *dev)
9365{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009366 struct drm_i915_private *dev_priv = to_i915(dev);
9367
9368 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Paulo Zanonidde86e22012-12-01 12:04:25 -02009369 ironlake_init_pch_refclk(dev);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009370 else if (HAS_PCH_LPT(dev_priv))
Paulo Zanonidde86e22012-12-01 12:04:25 -02009371 lpt_init_pch_refclk(dev);
9372}
9373
Daniel Vetter6ff93602013-04-19 11:24:36 +02009374static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03009375{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009376 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03009377 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9378 int pipe = intel_crtc->pipe;
9379 uint32_t val;
9380
Daniel Vetter78114072013-06-13 00:54:57 +02009381 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03009382
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009383 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03009384 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009385 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009386 break;
9387 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009388 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009389 break;
9390 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009391 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009392 break;
9393 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009394 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009395 break;
9396 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03009397 /* Case prevented by intel_choose_pipe_bpp_dither. */
9398 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03009399 }
9400
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009401 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03009402 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9403
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009404 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03009405 val |= PIPECONF_INTERLACED_ILK;
9406 else
9407 val |= PIPECONF_PROGRESSIVE;
9408
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009409 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009410 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009411
Paulo Zanonic8203562012-09-12 10:06:29 -03009412 I915_WRITE(PIPECONF(pipe), val);
9413 POSTING_READ(PIPECONF(pipe));
9414}
9415
Daniel Vetter6ff93602013-04-19 11:24:36 +02009416static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009417{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009418 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009419 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009420 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02009421 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009422
Jani Nikula391bf042016-03-18 17:05:40 +02009423 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009424 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9425
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009426 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009427 val |= PIPECONF_INTERLACED_ILK;
9428 else
9429 val |= PIPECONF_PROGRESSIVE;
9430
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009431 I915_WRITE(PIPECONF(cpu_transcoder), val);
9432 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02009433}
9434
Jani Nikula391bf042016-03-18 17:05:40 +02009435static void haswell_set_pipemisc(struct drm_crtc *crtc)
9436{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009437 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02009438 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9439
9440 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
9441 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009442
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009443 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009444 case 18:
9445 val |= PIPEMISC_DITHER_6_BPC;
9446 break;
9447 case 24:
9448 val |= PIPEMISC_DITHER_8_BPC;
9449 break;
9450 case 30:
9451 val |= PIPEMISC_DITHER_10_BPC;
9452 break;
9453 case 36:
9454 val |= PIPEMISC_DITHER_12_BPC;
9455 break;
9456 default:
9457 /* Case prevented by pipe_config_set_bpp. */
9458 BUG();
9459 }
9460
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009461 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009462 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
9463
Jani Nikula391bf042016-03-18 17:05:40 +02009464 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009465 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009466}
9467
Paulo Zanonid4b19312012-11-29 11:29:32 -02009468int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
9469{
9470 /*
9471 * Account for spread spectrum to avoid
9472 * oversubscribing the link. Max center spread
9473 * is 2.5%; use 5% for safety's sake.
9474 */
9475 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02009476 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02009477}
9478
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009479static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02009480{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009481 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03009482}
9483
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009484static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
9485 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009486 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009487{
9488 struct drm_crtc *crtc = &intel_crtc->base;
9489 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009490 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009491 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009492 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08009493
Chris Wilsonc1858122010-12-03 21:35:48 +00009494 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07009495 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009496 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07009497 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009498 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009499 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07009500 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009501 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07009502 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00009503
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009504 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00009505
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009506 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
9507 fp |= FP_CB_TUNE;
9508
9509 if (reduced_clock) {
9510 fp2 = i9xx_dpll_compute_fp(reduced_clock);
9511
9512 if (reduced_clock->m < factor * reduced_clock->n)
9513 fp2 |= FP_CB_TUNE;
9514 } else {
9515 fp2 = fp;
9516 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02009517
Chris Wilson5eddb702010-09-11 13:48:45 +01009518 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08009519
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009520 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07009521 dpll |= DPLLB_MODE_LVDS;
9522 else
9523 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009524
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009525 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02009526 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009527
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009528 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
9529 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009530 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009531
Ville Syrjälä37a56502016-06-22 21:57:04 +03009532 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009533 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08009534
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03009535 /*
9536 * The high speed IO clock is only really required for
9537 * SDVO/HDMI/DP, but we also enable it for CRT to make it
9538 * possible to share the DPLL between CRT and HDMI. Enabling
9539 * the clock needlessly does no real harm, except use up a
9540 * bit of power potentially.
9541 *
9542 * We'll limit this to IVB with 3 pipes, since it has only two
9543 * DPLLs and so DPLL sharing is the only way to get three pipes
9544 * driving PCH ports at the same time. On SNB we could do this,
9545 * and potentially avoid enabling the second DPLL, but it's not
9546 * clear if it''s a win or loss power wise. No point in doing
9547 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
9548 */
9549 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
9550 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
9551 dpll |= DPLL_SDVO_HIGH_SPEED;
9552
Eric Anholta07d6782011-03-30 13:01:08 -07009553 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009554 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009555 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009556 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009557
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009558 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07009559 case 5:
9560 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9561 break;
9562 case 7:
9563 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9564 break;
9565 case 10:
9566 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9567 break;
9568 case 14:
9569 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9570 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009571 }
9572
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009573 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
9574 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05009575 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08009576 else
9577 dpll |= PLL_REF_INPUT_DREFCLK;
9578
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009579 dpll |= DPLL_VCO_ENABLE;
9580
9581 crtc_state->dpll_hw_state.dpll = dpll;
9582 crtc_state->dpll_hw_state.fp0 = fp;
9583 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009584}
9585
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009586static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9587 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009588{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009589 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009590 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009591 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02009592 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009593 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03009594 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009595 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08009596
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009597 memset(&crtc_state->dpll_hw_state, 0,
9598 sizeof(crtc_state->dpll_hw_state));
9599
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009600 crtc->lowfreq_avail = false;
9601
9602 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
9603 if (!crtc_state->has_pch_encoder)
9604 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009605
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009606 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009607 if (intel_panel_use_ssc(dev_priv)) {
9608 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
9609 dev_priv->vbt.lvds_ssc_freq);
9610 refclk = dev_priv->vbt.lvds_ssc_freq;
9611 }
9612
9613 if (intel_is_dual_link_lvds(dev)) {
9614 if (refclk == 100000)
9615 limit = &intel_limits_ironlake_dual_lvds_100m;
9616 else
9617 limit = &intel_limits_ironlake_dual_lvds;
9618 } else {
9619 if (refclk == 100000)
9620 limit = &intel_limits_ironlake_single_lvds_100m;
9621 else
9622 limit = &intel_limits_ironlake_single_lvds;
9623 }
9624 } else {
9625 limit = &intel_limits_ironlake_dac;
9626 }
9627
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009628 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009629 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
9630 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009631 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9632 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009633 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009634
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009635 ironlake_compute_dpll(crtc, crtc_state,
9636 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009637
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009638 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
9639 if (pll == NULL) {
9640 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9641 pipe_name(crtc->pipe));
9642 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009643 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009644
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009645 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009646 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009647 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02009648
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009649 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009650}
9651
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009652static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9653 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009654{
9655 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009656 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009657 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009658
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009659 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9660 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9661 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9662 & ~TU_SIZE_MASK;
9663 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9664 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9665 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9666}
9667
9668static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9669 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009670 struct intel_link_m_n *m_n,
9671 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009672{
9673 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009674 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009675 enum pipe pipe = crtc->pipe;
9676
9677 if (INTEL_INFO(dev)->gen >= 5) {
9678 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9679 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9680 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9681 & ~TU_SIZE_MASK;
9682 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9683 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9684 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009685 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9686 * gen < 8) and if DRRS is supported (to make sure the
9687 * registers are not unnecessarily read).
9688 */
9689 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009690 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009691 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9692 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9693 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9694 & ~TU_SIZE_MASK;
9695 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9696 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9697 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9698 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009699 } else {
9700 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9701 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9702 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9703 & ~TU_SIZE_MASK;
9704 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9705 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9706 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9707 }
9708}
9709
9710void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009711 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009712{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009713 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009714 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9715 else
9716 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009717 &pipe_config->dp_m_n,
9718 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009719}
9720
Daniel Vetter72419202013-04-04 13:28:53 +02009721static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009722 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009723{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009724 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009725 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009726}
9727
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009728static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009729 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009730{
9731 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009732 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07009733 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9734 uint32_t ps_ctrl = 0;
9735 int id = -1;
9736 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009737
Chandra Kondurua1b22782015-04-07 15:28:45 -07009738 /* find scaler attached to this pipe */
9739 for (i = 0; i < crtc->num_scalers; i++) {
9740 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9741 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9742 id = i;
9743 pipe_config->pch_pfit.enabled = true;
9744 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9745 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9746 break;
9747 }
9748 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009749
Chandra Kondurua1b22782015-04-07 15:28:45 -07009750 scaler_state->scaler_id = id;
9751 if (id >= 0) {
9752 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9753 } else {
9754 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009755 }
9756}
9757
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009758static void
9759skylake_get_initial_plane_config(struct intel_crtc *crtc,
9760 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009761{
9762 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009763 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00009764 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009765 int pipe = crtc->pipe;
9766 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009767 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009768 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009769 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009770
Damien Lespiaud9806c92015-01-21 14:07:19 +00009771 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009772 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009773 DRM_DEBUG_KMS("failed to alloc fb\n");
9774 return;
9775 }
9776
Damien Lespiau1b842c82015-01-21 13:50:54 +00009777 fb = &intel_fb->base;
9778
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009779 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009780 if (!(val & PLANE_CTL_ENABLE))
9781 goto error;
9782
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009783 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9784 fourcc = skl_format_to_fourcc(pixel_format,
9785 val & PLANE_CTL_ORDER_RGBX,
9786 val & PLANE_CTL_ALPHA_MASK);
9787 fb->pixel_format = fourcc;
9788 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9789
Damien Lespiau40f46282015-02-27 11:15:21 +00009790 tiling = val & PLANE_CTL_TILED_MASK;
9791 switch (tiling) {
9792 case PLANE_CTL_TILED_LINEAR:
9793 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9794 break;
9795 case PLANE_CTL_TILED_X:
9796 plane_config->tiling = I915_TILING_X;
9797 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9798 break;
9799 case PLANE_CTL_TILED_Y:
9800 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9801 break;
9802 case PLANE_CTL_TILED_YF:
9803 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9804 break;
9805 default:
9806 MISSING_CASE(tiling);
9807 goto error;
9808 }
9809
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009810 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9811 plane_config->base = base;
9812
9813 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9814
9815 val = I915_READ(PLANE_SIZE(pipe, 0));
9816 fb->height = ((val >> 16) & 0xfff) + 1;
9817 fb->width = ((val >> 0) & 0x1fff) + 1;
9818
9819 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009820 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009821 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009822 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9823
9824 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009825 fb->pixel_format,
9826 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009827
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009828 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009829
9830 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9831 pipe_name(pipe), fb->width, fb->height,
9832 fb->bits_per_pixel, base, fb->pitches[0],
9833 plane_config->size);
9834
Damien Lespiau2d140302015-02-05 17:22:18 +00009835 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009836 return;
9837
9838error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01009839 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009840}
9841
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009842static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009843 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009844{
9845 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009846 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009847 uint32_t tmp;
9848
9849 tmp = I915_READ(PF_CTL(crtc->pipe));
9850
9851 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009852 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009853 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9854 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009855
9856 /* We currently do not free assignements of panel fitters on
9857 * ivb/hsw (since we don't use the higher upscaling modes which
9858 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009859 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009860 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9861 PF_PIPE_SEL_IVB(crtc->pipe));
9862 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009863 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009864}
9865
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009866static void
9867ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9868 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009869{
9870 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009871 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009872 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009873 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009874 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009875 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009876 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009877 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009878
Damien Lespiau42a7b082015-02-05 19:35:13 +00009879 val = I915_READ(DSPCNTR(pipe));
9880 if (!(val & DISPLAY_PLANE_ENABLE))
9881 return;
9882
Damien Lespiaud9806c92015-01-21 14:07:19 +00009883 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009884 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009885 DRM_DEBUG_KMS("failed to alloc fb\n");
9886 return;
9887 }
9888
Damien Lespiau1b842c82015-01-21 13:50:54 +00009889 fb = &intel_fb->base;
9890
Daniel Vetter18c52472015-02-10 17:16:09 +00009891 if (INTEL_INFO(dev)->gen >= 4) {
9892 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009893 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009894 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9895 }
9896 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009897
9898 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009899 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009900 fb->pixel_format = fourcc;
9901 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009902
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009903 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01009904 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009905 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009906 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009907 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009908 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009909 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009910 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009911 }
9912 plane_config->base = base;
9913
9914 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009915 fb->width = ((val >> 16) & 0xfff) + 1;
9916 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009917
9918 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009919 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009920
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009921 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009922 fb->pixel_format,
9923 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009924
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009925 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009926
Damien Lespiau2844a922015-01-20 12:51:48 +00009927 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9928 pipe_name(pipe), fb->width, fb->height,
9929 fb->bits_per_pixel, base, fb->pitches[0],
9930 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009931
Damien Lespiau2d140302015-02-05 17:22:18 +00009932 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009933}
9934
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009935static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009936 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009937{
9938 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009939 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02009940 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009941 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009942 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009943
Imre Deak17290502016-02-12 18:55:11 +02009944 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9945 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009946 return false;
9947
Daniel Vettere143a212013-07-04 12:01:15 +02009948 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009949 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009950
Imre Deak17290502016-02-12 18:55:11 +02009951 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009952 tmp = I915_READ(PIPECONF(crtc->pipe));
9953 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009954 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009955
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009956 switch (tmp & PIPECONF_BPC_MASK) {
9957 case PIPECONF_6BPC:
9958 pipe_config->pipe_bpp = 18;
9959 break;
9960 case PIPECONF_8BPC:
9961 pipe_config->pipe_bpp = 24;
9962 break;
9963 case PIPECONF_10BPC:
9964 pipe_config->pipe_bpp = 30;
9965 break;
9966 case PIPECONF_12BPC:
9967 pipe_config->pipe_bpp = 36;
9968 break;
9969 default:
9970 break;
9971 }
9972
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009973 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9974 pipe_config->limited_color_range = true;
9975
Daniel Vetterab9412b2013-05-03 11:49:46 +02009976 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009977 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009978 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009979
Daniel Vetter88adfff2013-03-28 10:42:01 +01009980 pipe_config->has_pch_encoder = true;
9981
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009982 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9983 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9984 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009985
9986 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009987
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009988 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03009989 /*
9990 * The pipe->pch transcoder and pch transcoder->pll
9991 * mapping is fixed.
9992 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009993 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009994 } else {
9995 tmp = I915_READ(PCH_DPLL_SEL);
9996 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009997 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009998 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009999 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010000 }
Daniel Vetter66e985c2013-06-05 13:34:20 +020010001
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010002 pipe_config->shared_dpll =
10003 intel_get_shared_dpll_by_id(dev_priv, pll_id);
10004 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +020010005
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020010006 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10007 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010008
10009 tmp = pipe_config->dpll_hw_state.dpll;
10010 pipe_config->pixel_multiplier =
10011 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
10012 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010013
10014 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010015 } else {
10016 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010017 }
10018
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010019 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +020010020 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010021
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010022 ironlake_get_pfit_config(crtc, pipe_config);
10023
Imre Deak17290502016-02-12 18:55:11 +020010024 ret = true;
10025
10026out:
10027 intel_display_power_put(dev_priv, power_domain);
10028
10029 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010030}
10031
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010032static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
10033{
Chris Wilson91c8a322016-07-05 10:40:23 +010010034 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010035 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010036
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010037 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -050010038 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010039 pipe_name(crtc->pipe));
10040
Rob Clarke2c719b2014-12-15 13:56:32 -050010041 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
10042 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +030010043 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
10044 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +030010045 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010046 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010047 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010048 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -050010049 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -030010050 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010051 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010052 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010053 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010054 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010055 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010056
Paulo Zanoni9926ada2014-04-01 19:39:47 -030010057 /*
10058 * In theory we can still leave IRQs enabled, as long as only the HPD
10059 * interrupts remain enabled. We used to check for that, but since it's
10060 * gen-specific and since we only disable LCPLL after we fully disable
10061 * the interrupts, the check below should be enough.
10062 */
Rob Clarke2c719b2014-12-15 13:56:32 -050010063 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010064}
10065
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010066static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
10067{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010068 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010069 return I915_READ(D_COMP_HSW);
10070 else
10071 return I915_READ(D_COMP_BDW);
10072}
10073
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010074static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
10075{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010076 if (IS_HASWELL(dev_priv)) {
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010077 mutex_lock(&dev_priv->rps.hw_lock);
10078 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
10079 val))
Chris Wilson79cf2192016-08-24 11:16:07 +010010080 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010081 mutex_unlock(&dev_priv->rps.hw_lock);
10082 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010083 I915_WRITE(D_COMP_BDW, val);
10084 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010085 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010086}
10087
10088/*
10089 * This function implements pieces of two sequences from BSpec:
10090 * - Sequence for display software to disable LCPLL
10091 * - Sequence for display software to allow package C8+
10092 * The steps implemented here are just the steps that actually touch the LCPLL
10093 * register. Callers should take care of disabling all the display engine
10094 * functions, doing the mode unset, fixing interrupts, etc.
10095 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010096static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
10097 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010098{
10099 uint32_t val;
10100
10101 assert_can_disable_lcpll(dev_priv);
10102
10103 val = I915_READ(LCPLL_CTL);
10104
10105 if (switch_to_fclk) {
10106 val |= LCPLL_CD_SOURCE_FCLK;
10107 I915_WRITE(LCPLL_CTL, val);
10108
Imre Deakf53dd632016-06-28 13:37:32 +030010109 if (wait_for_us(I915_READ(LCPLL_CTL) &
10110 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010111 DRM_ERROR("Switching to FCLK failed\n");
10112
10113 val = I915_READ(LCPLL_CTL);
10114 }
10115
10116 val |= LCPLL_PLL_DISABLE;
10117 I915_WRITE(LCPLL_CTL, val);
10118 POSTING_READ(LCPLL_CTL);
10119
Chris Wilson24d84412016-06-30 15:33:07 +010010120 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010121 DRM_ERROR("LCPLL still locked\n");
10122
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010123 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010124 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010125 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010126 ndelay(100);
10127
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010128 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
10129 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010130 DRM_ERROR("D_COMP RCOMP still in progress\n");
10131
10132 if (allow_power_down) {
10133 val = I915_READ(LCPLL_CTL);
10134 val |= LCPLL_POWER_DOWN_ALLOW;
10135 I915_WRITE(LCPLL_CTL, val);
10136 POSTING_READ(LCPLL_CTL);
10137 }
10138}
10139
10140/*
10141 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
10142 * source.
10143 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010144static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010145{
10146 uint32_t val;
10147
10148 val = I915_READ(LCPLL_CTL);
10149
10150 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
10151 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
10152 return;
10153
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010154 /*
10155 * Make sure we're not on PC8 state before disabling PC8, otherwise
10156 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010157 */
Mika Kuoppala59bad942015-01-16 11:34:40 +020010158 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -030010159
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010160 if (val & LCPLL_POWER_DOWN_ALLOW) {
10161 val &= ~LCPLL_POWER_DOWN_ALLOW;
10162 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +020010163 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010164 }
10165
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010166 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010167 val |= D_COMP_COMP_FORCE;
10168 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010169 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010170
10171 val = I915_READ(LCPLL_CTL);
10172 val &= ~LCPLL_PLL_DISABLE;
10173 I915_WRITE(LCPLL_CTL, val);
10174
Chris Wilson93220c02016-06-30 15:33:08 +010010175 if (intel_wait_for_register(dev_priv,
10176 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
10177 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010178 DRM_ERROR("LCPLL not locked yet\n");
10179
10180 if (val & LCPLL_CD_SOURCE_FCLK) {
10181 val = I915_READ(LCPLL_CTL);
10182 val &= ~LCPLL_CD_SOURCE_FCLK;
10183 I915_WRITE(LCPLL_CTL, val);
10184
Imre Deakf53dd632016-06-28 13:37:32 +030010185 if (wait_for_us((I915_READ(LCPLL_CTL) &
10186 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010187 DRM_ERROR("Switching back to LCPLL failed\n");
10188 }
Paulo Zanoni215733f2013-08-19 13:18:07 -030010189
Mika Kuoppala59bad942015-01-16 11:34:40 +020010190 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson91c8a322016-07-05 10:40:23 +010010191 intel_update_cdclk(&dev_priv->drm);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010192}
10193
Paulo Zanoni765dab672014-03-07 20:08:18 -030010194/*
10195 * Package states C8 and deeper are really deep PC states that can only be
10196 * reached when all the devices on the system allow it, so even if the graphics
10197 * device allows PC8+, it doesn't mean the system will actually get to these
10198 * states. Our driver only allows PC8+ when going into runtime PM.
10199 *
10200 * The requirements for PC8+ are that all the outputs are disabled, the power
10201 * well is disabled and most interrupts are disabled, and these are also
10202 * requirements for runtime PM. When these conditions are met, we manually do
10203 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
10204 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
10205 * hang the machine.
10206 *
10207 * When we really reach PC8 or deeper states (not just when we allow it) we lose
10208 * the state of some registers, so when we come back from PC8+ we need to
10209 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
10210 * need to take care of the registers kept by RC6. Notice that this happens even
10211 * if we don't put the device in PCI D3 state (which is what currently happens
10212 * because of the runtime PM support).
10213 *
10214 * For more, read "Display Sequences for Package C8" on the hardware
10215 * documentation.
10216 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010217void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010218{
Chris Wilson91c8a322016-07-05 10:40:23 +010010219 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic67a4702013-08-19 13:18:09 -030010220 uint32_t val;
10221
Paulo Zanonic67a4702013-08-19 13:18:09 -030010222 DRM_DEBUG_KMS("Enabling package C8+\n");
10223
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010224 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010225 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10226 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
10227 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10228 }
10229
10230 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010231 hsw_disable_lcpll(dev_priv, true, true);
10232}
10233
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010234void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010235{
Chris Wilson91c8a322016-07-05 10:40:23 +010010236 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic67a4702013-08-19 13:18:09 -030010237 uint32_t val;
10238
Paulo Zanonic67a4702013-08-19 13:18:09 -030010239 DRM_DEBUG_KMS("Disabling package C8+\n");
10240
10241 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010242 lpt_init_pch_refclk(dev);
10243
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010244 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010245 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10246 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
10247 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10248 }
Paulo Zanonic67a4702013-08-19 13:18:09 -030010249}
10250
Imre Deak324513c2016-06-13 16:44:36 +030010251static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010252{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030010253 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010254 struct intel_atomic_state *old_intel_state =
10255 to_intel_atomic_state(old_state);
10256 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010257
Imre Deak324513c2016-06-13 16:44:36 +030010258 bxt_set_cdclk(to_i915(dev), req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010259}
10260
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010261/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010262static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010263{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010264 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010010265 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010266 struct drm_crtc *crtc;
10267 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010268 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010269 unsigned max_pixel_rate = 0, i;
10270 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010271
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010272 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
10273 sizeof(intel_state->min_pixclk));
10274
10275 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010276 int pixel_rate;
10277
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010278 crtc_state = to_intel_crtc_state(cstate);
10279 if (!crtc_state->base.enable) {
10280 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010281 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010282 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010283
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010284 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010285
10286 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010287 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010288 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
10289
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010290 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010291 }
10292
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010293 for_each_pipe(dev_priv, pipe)
10294 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
10295
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010296 return max_pixel_rate;
10297}
10298
10299static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
10300{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010301 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010302 uint32_t val, data;
10303 int ret;
10304
10305 if (WARN((I915_READ(LCPLL_CTL) &
10306 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
10307 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
10308 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
10309 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
10310 "trying to change cdclk frequency with cdclk not enabled\n"))
10311 return;
10312
10313 mutex_lock(&dev_priv->rps.hw_lock);
10314 ret = sandybridge_pcode_write(dev_priv,
10315 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
10316 mutex_unlock(&dev_priv->rps.hw_lock);
10317 if (ret) {
10318 DRM_ERROR("failed to inform pcode about cdclk change\n");
10319 return;
10320 }
10321
10322 val = I915_READ(LCPLL_CTL);
10323 val |= LCPLL_CD_SOURCE_FCLK;
10324 I915_WRITE(LCPLL_CTL, val);
10325
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010326 if (wait_for_us(I915_READ(LCPLL_CTL) &
10327 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010328 DRM_ERROR("Switching to FCLK failed\n");
10329
10330 val = I915_READ(LCPLL_CTL);
10331 val &= ~LCPLL_CLK_FREQ_MASK;
10332
10333 switch (cdclk) {
10334 case 450000:
10335 val |= LCPLL_CLK_FREQ_450;
10336 data = 0;
10337 break;
10338 case 540000:
10339 val |= LCPLL_CLK_FREQ_54O_BDW;
10340 data = 1;
10341 break;
10342 case 337500:
10343 val |= LCPLL_CLK_FREQ_337_5_BDW;
10344 data = 2;
10345 break;
10346 case 675000:
10347 val |= LCPLL_CLK_FREQ_675_BDW;
10348 data = 3;
10349 break;
10350 default:
10351 WARN(1, "invalid cdclk frequency\n");
10352 return;
10353 }
10354
10355 I915_WRITE(LCPLL_CTL, val);
10356
10357 val = I915_READ(LCPLL_CTL);
10358 val &= ~LCPLL_CD_SOURCE_FCLK;
10359 I915_WRITE(LCPLL_CTL, val);
10360
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010361 if (wait_for_us((I915_READ(LCPLL_CTL) &
10362 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010363 DRM_ERROR("Switching back to LCPLL failed\n");
10364
10365 mutex_lock(&dev_priv->rps.hw_lock);
10366 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
10367 mutex_unlock(&dev_priv->rps.hw_lock);
10368
Ville Syrjälä7f1052a2016-04-26 19:46:32 +030010369 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
10370
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010371 intel_update_cdclk(dev);
10372
10373 WARN(cdclk != dev_priv->cdclk_freq,
10374 "cdclk requested %d kHz but got %d kHz\n",
10375 cdclk, dev_priv->cdclk_freq);
10376}
10377
Ville Syrjälä587c7912016-05-11 22:44:41 +030010378static int broadwell_calc_cdclk(int max_pixclk)
10379{
10380 if (max_pixclk > 540000)
10381 return 675000;
10382 else if (max_pixclk > 450000)
10383 return 540000;
10384 else if (max_pixclk > 337500)
10385 return 450000;
10386 else
10387 return 337500;
10388}
10389
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010390static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010391{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010392 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010393 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010394 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010395 int cdclk;
10396
10397 /*
10398 * FIXME should also account for plane ratio
10399 * once 64bpp pixel formats are supported.
10400 */
Ville Syrjälä587c7912016-05-11 22:44:41 +030010401 cdclk = broadwell_calc_cdclk(max_pixclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010402
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010403 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +010010404 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10405 cdclk, dev_priv->max_cdclk_freq);
10406 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010407 }
10408
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010409 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10410 if (!intel_state->active_crtcs)
Ville Syrjälä587c7912016-05-11 22:44:41 +030010411 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010412
10413 return 0;
10414}
10415
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010416static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010417{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010418 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010419 struct intel_atomic_state *old_intel_state =
10420 to_intel_atomic_state(old_state);
10421 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010422
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010423 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010424}
10425
Clint Taylorc89e39f2016-05-13 23:41:21 +030010426static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
10427{
10428 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
10429 struct drm_i915_private *dev_priv = to_i915(state->dev);
10430 const int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010431 int vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010432 int cdclk;
10433
10434 /*
10435 * FIXME should also account for plane ratio
10436 * once 64bpp pixel formats are supported.
10437 */
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010438 cdclk = skl_calc_cdclk(max_pixclk, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010439
10440 /*
10441 * FIXME move the cdclk caclulation to
10442 * compute_config() so we can fail gracegully.
10443 */
10444 if (cdclk > dev_priv->max_cdclk_freq) {
10445 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10446 cdclk, dev_priv->max_cdclk_freq);
10447 cdclk = dev_priv->max_cdclk_freq;
10448 }
10449
10450 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10451 if (!intel_state->active_crtcs)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010452 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010453
10454 return 0;
10455}
10456
10457static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
10458{
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010459 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
10460 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
10461 unsigned int req_cdclk = intel_state->dev_cdclk;
10462 unsigned int req_vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010463
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010464 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010465}
10466
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +020010467static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
10468 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010469{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010470 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Mika Kaholaaf3997b2016-02-05 13:29:28 +020010471 if (!intel_ddi_pll_select(crtc, crtc_state))
10472 return -EINVAL;
10473 }
Daniel Vetter716c2e52014-06-25 22:02:02 +030010474
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +030010475 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +020010476
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +020010477 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010478}
10479
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010480static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
10481 enum port port,
10482 struct intel_crtc_state *pipe_config)
10483{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010484 enum intel_dpll_id id;
10485
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010486 switch (port) {
10487 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +020010488 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010489 break;
10490 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +020010491 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010492 break;
10493 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +020010494 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010495 break;
10496 default:
10497 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010498 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010499 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010500
10501 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010502}
10503
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010504static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
10505 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010506 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010507{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010508 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +020010509 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010510
10511 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010512 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010513
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010514 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010515 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010516
10517 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010518}
10519
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010520static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
10521 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010522 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010523{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010524 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010525 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010526
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010527 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010528 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010529 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010530 break;
10531 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010532 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010533 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +010010534 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010535 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +020010536 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +020010537 case PORT_CLK_SEL_LCPLL_810:
10538 id = DPLL_ID_LCPLL_810;
10539 break;
10540 case PORT_CLK_SEL_LCPLL_1350:
10541 id = DPLL_ID_LCPLL_1350;
10542 break;
10543 case PORT_CLK_SEL_LCPLL_2700:
10544 id = DPLL_ID_LCPLL_2700;
10545 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010546 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010547 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010548 /* fall through */
10549 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010550 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010551 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010552
10553 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010554}
10555
Jani Nikulacf304292016-03-18 17:05:41 +020010556static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
10557 struct intel_crtc_state *pipe_config,
10558 unsigned long *power_domain_mask)
10559{
10560 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010561 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +020010562 enum intel_display_power_domain power_domain;
10563 u32 tmp;
10564
Imre Deakd9a7bc62016-05-12 16:18:50 +030010565 /*
10566 * The pipe->transcoder mapping is fixed with the exception of the eDP
10567 * transcoder handled below.
10568 */
Jani Nikulacf304292016-03-18 17:05:41 +020010569 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
10570
10571 /*
10572 * XXX: Do intel_display_power_get_if_enabled before reading this (for
10573 * consistency and less surprising code; it's in always on power).
10574 */
10575 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10576 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10577 enum pipe trans_edp_pipe;
10578 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10579 default:
10580 WARN(1, "unknown pipe linked to edp transcoder\n");
10581 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10582 case TRANS_DDI_EDP_INPUT_A_ON:
10583 trans_edp_pipe = PIPE_A;
10584 break;
10585 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10586 trans_edp_pipe = PIPE_B;
10587 break;
10588 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10589 trans_edp_pipe = PIPE_C;
10590 break;
10591 }
10592
10593 if (trans_edp_pipe == crtc->pipe)
10594 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10595 }
10596
10597 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10598 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10599 return false;
10600 *power_domain_mask |= BIT(power_domain);
10601
10602 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
10603
10604 return tmp & PIPECONF_ENABLE;
10605}
10606
Jani Nikula4d1de972016-03-18 17:05:42 +020010607static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
10608 struct intel_crtc_state *pipe_config,
10609 unsigned long *power_domain_mask)
10610{
10611 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010612 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020010613 enum intel_display_power_domain power_domain;
10614 enum port port;
10615 enum transcoder cpu_transcoder;
10616 u32 tmp;
10617
Jani Nikula4d1de972016-03-18 17:05:42 +020010618 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
10619 if (port == PORT_A)
10620 cpu_transcoder = TRANSCODER_DSI_A;
10621 else
10622 cpu_transcoder = TRANSCODER_DSI_C;
10623
10624 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
10625 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10626 continue;
10627 *power_domain_mask |= BIT(power_domain);
10628
Imre Deakdb18b6a2016-03-24 12:41:40 +020010629 /*
10630 * The PLL needs to be enabled with a valid divider
10631 * configuration, otherwise accessing DSI registers will hang
10632 * the machine. See BSpec North Display Engine
10633 * registers/MIPI[BXT]. We can break out here early, since we
10634 * need the same DSI PLL to be enabled for both DSI ports.
10635 */
10636 if (!intel_dsi_pll_is_enabled(dev_priv))
10637 break;
10638
Jani Nikula4d1de972016-03-18 17:05:42 +020010639 /* XXX: this works for video mode only */
10640 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
10641 if (!(tmp & DPI_ENABLE))
10642 continue;
10643
10644 tmp = I915_READ(MIPI_CTRL(port));
10645 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
10646 continue;
10647
10648 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +020010649 break;
10650 }
10651
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010652 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +020010653}
10654
Daniel Vetter26804af2014-06-25 22:01:55 +030010655static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010656 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +030010657{
10658 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010659 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010660 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +030010661 enum port port;
10662 uint32_t tmp;
10663
10664 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10665
10666 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10667
Tvrtko Ursulin08537232016-10-13 11:03:02 +010010668 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010669 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +010010670 else if (IS_BROXTON(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010671 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010672 else
10673 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +030010674
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010675 pll = pipe_config->shared_dpll;
10676 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020010677 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10678 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010679 }
10680
Daniel Vetter26804af2014-06-25 22:01:55 +030010681 /*
10682 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10683 * DDI E. So just check whether this pipe is wired to DDI E and whether
10684 * the PCH transcoder is on.
10685 */
Damien Lespiauca370452013-12-03 13:56:24 +000010686 if (INTEL_INFO(dev)->gen < 9 &&
10687 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +030010688 pipe_config->has_pch_encoder = true;
10689
10690 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10691 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10692 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10693
10694 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10695 }
10696}
10697
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010698static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010699 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010700{
10701 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010702 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +020010703 enum intel_display_power_domain power_domain;
10704 unsigned long power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +020010705 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010706
Imre Deak17290502016-02-12 18:55:11 +020010707 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10708 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +020010709 return false;
Imre Deak17290502016-02-12 18:55:11 +020010710 power_domain_mask = BIT(power_domain);
10711
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010712 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010713
Jani Nikulacf304292016-03-18 17:05:41 +020010714 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +020010715
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010716 if (IS_BROXTON(dev_priv) &&
10717 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
10718 WARN_ON(active);
10719 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +020010720 }
10721
Jani Nikulacf304292016-03-18 17:05:41 +020010722 if (!active)
Imre Deak17290502016-02-12 18:55:11 +020010723 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010724
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010725 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020010726 haswell_get_ddi_port_state(crtc, pipe_config);
10727 intel_get_pipe_timings(crtc, pipe_config);
10728 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010729
Jani Nikulabc58be62016-03-18 17:05:39 +020010730 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010731
Lionel Landwerlin05dc6982016-03-16 10:57:15 +000010732 pipe_config->gamma_mode =
10733 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10734
Chandra Kondurua1b22782015-04-07 15:28:45 -070010735 if (INTEL_INFO(dev)->gen >= 9) {
10736 skl_init_scalers(dev, crtc, pipe_config);
10737 }
10738
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070010739 if (INTEL_INFO(dev)->gen >= 9) {
10740 pipe_config->scaler_state.scaler_id = -1;
10741 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10742 }
10743
Imre Deak17290502016-02-12 18:55:11 +020010744 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10745 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10746 power_domain_mask |= BIT(power_domain);
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010747 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010748 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010749 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010750 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010751 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010752
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010753 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080010754 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10755 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010756
Jani Nikula4d1de972016-03-18 17:05:42 +020010757 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10758 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -070010759 pipe_config->pixel_multiplier =
10760 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10761 } else {
10762 pipe_config->pixel_multiplier = 1;
10763 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010764
Imre Deak17290502016-02-12 18:55:11 +020010765out:
10766 for_each_power_domain(power_domain, power_domain_mask)
10767 intel_display_power_put(dev_priv, power_domain);
10768
Jani Nikulacf304292016-03-18 17:05:41 +020010769 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010770}
10771
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010772static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10773 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010774{
10775 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010776 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010778 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010779
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010780 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010781 unsigned int width = plane_state->base.crtc_w;
10782 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010783 unsigned int stride = roundup_pow_of_two(width) * 4;
10784
10785 switch (stride) {
10786 default:
10787 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10788 width, stride);
10789 stride = 256;
10790 /* fallthrough */
10791 case 256:
10792 case 512:
10793 case 1024:
10794 case 2048:
10795 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010796 }
10797
Ville Syrjälädc41c152014-08-13 11:57:05 +030010798 cntl |= CURSOR_ENABLE |
10799 CURSOR_GAMMA_ENABLE |
10800 CURSOR_FORMAT_ARGB |
10801 CURSOR_STRIDE(stride);
10802
10803 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010804 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010805
Ville Syrjälädc41c152014-08-13 11:57:05 +030010806 if (intel_crtc->cursor_cntl != 0 &&
10807 (intel_crtc->cursor_base != base ||
10808 intel_crtc->cursor_size != size ||
10809 intel_crtc->cursor_cntl != cntl)) {
10810 /* On these chipsets we can only modify the base/size/stride
10811 * whilst the cursor is disabled.
10812 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010813 I915_WRITE(CURCNTR(PIPE_A), 0);
10814 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010815 intel_crtc->cursor_cntl = 0;
10816 }
10817
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010818 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010819 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010820 intel_crtc->cursor_base = base;
10821 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010822
10823 if (intel_crtc->cursor_size != size) {
10824 I915_WRITE(CURSIZE, size);
10825 intel_crtc->cursor_size = size;
10826 }
10827
Chris Wilson4b0e3332014-05-30 16:35:26 +030010828 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010829 I915_WRITE(CURCNTR(PIPE_A), cntl);
10830 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010831 intel_crtc->cursor_cntl = cntl;
10832 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010833}
10834
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010835static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10836 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010837{
10838 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010839 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -020010841 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Lyude62e0fb82016-08-22 12:50:08 -040010842 const struct skl_wm_values *wm = &dev_priv->wm.skl_results;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -020010843 const struct skl_plane_wm *p_wm =
10844 &cstate->wm.skl.optimal.planes[PLANE_CURSOR];
Chris Wilson560b85b2010-08-07 11:01:38 +010010845 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010846 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010847
Lyude62e0fb82016-08-22 12:50:08 -040010848 if (INTEL_GEN(dev_priv) >= 9 && wm->dirty_pipes & drm_crtc_mask(crtc))
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -020010849 skl_write_cursor_wm(intel_crtc, p_wm, &wm->ddb);
Lyude62e0fb82016-08-22 12:50:08 -040010850
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010851 if (plane_state && plane_state->base.visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010852 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010853 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010854 case 64:
10855 cntl |= CURSOR_MODE_64_ARGB_AX;
10856 break;
10857 case 128:
10858 cntl |= CURSOR_MODE_128_ARGB_AX;
10859 break;
10860 case 256:
10861 cntl |= CURSOR_MODE_256_ARGB_AX;
10862 break;
10863 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010864 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010865 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010866 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010867 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010868
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010869 if (HAS_DDI(dev_priv))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010870 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010871
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030010872 if (plane_state->base.rotation == DRM_ROTATE_180)
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010873 cntl |= CURSOR_ROTATE_180;
10874 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010875
Chris Wilson4b0e3332014-05-30 16:35:26 +030010876 if (intel_crtc->cursor_cntl != cntl) {
10877 I915_WRITE(CURCNTR(pipe), cntl);
10878 POSTING_READ(CURCNTR(pipe));
10879 intel_crtc->cursor_cntl = cntl;
10880 }
10881
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010882 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010883 I915_WRITE(CURBASE(pipe), base);
10884 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010885
10886 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010887}
10888
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010889/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010890static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010891 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010892{
10893 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010894 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010895 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10896 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010897 u32 base = intel_crtc->cursor_addr;
10898 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010899
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010900 if (plane_state) {
10901 int x = plane_state->base.crtc_x;
10902 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010903
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010904 if (x < 0) {
10905 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10906 x = -x;
10907 }
10908 pos |= x << CURSOR_X_SHIFT;
10909
10910 if (y < 0) {
10911 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10912 y = -y;
10913 }
10914 pos |= y << CURSOR_Y_SHIFT;
10915
10916 /* ILK+ do this automagically */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010010917 if (HAS_GMCH_DISPLAY(dev_priv) &&
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030010918 plane_state->base.rotation == DRM_ROTATE_180) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010919 base += (plane_state->base.crtc_h *
10920 plane_state->base.crtc_w - 1) * 4;
10921 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010922 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010923
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010924 I915_WRITE(CURPOS(pipe), pos);
10925
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010926 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010927 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010928 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010929 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010930}
10931
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010932static bool cursor_size_ok(struct drm_i915_private *dev_priv,
Ville Syrjälädc41c152014-08-13 11:57:05 +030010933 uint32_t width, uint32_t height)
10934{
10935 if (width == 0 || height == 0)
10936 return false;
10937
10938 /*
10939 * 845g/865g are special in that they are only limited by
10940 * the width of their cursors, the height is arbitrary up to
10941 * the precision of the register. Everything else requires
10942 * square cursors, limited to a few power-of-two sizes.
10943 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010944 if (IS_845G(dev_priv) || IS_I865G(dev_priv)) {
Ville Syrjälädc41c152014-08-13 11:57:05 +030010945 if ((width & 63) != 0)
10946 return false;
10947
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010948 if (width > (IS_845G(dev_priv) ? 64 : 512))
Ville Syrjälädc41c152014-08-13 11:57:05 +030010949 return false;
10950
10951 if (height > 1023)
10952 return false;
10953 } else {
10954 switch (width | height) {
10955 case 256:
10956 case 128:
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010957 if (IS_GEN2(dev_priv))
Ville Syrjälädc41c152014-08-13 11:57:05 +030010958 return false;
10959 case 64:
10960 break;
10961 default:
10962 return false;
10963 }
10964 }
10965
10966 return true;
10967}
10968
Jesse Barnes79e53942008-11-07 14:24:08 -080010969/* VESA 640x480x72Hz mode to set on the pipe */
10970static struct drm_display_mode load_detect_mode = {
10971 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10972 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10973};
10974
Daniel Vettera8bb6812014-02-10 18:00:39 +010010975struct drm_framebuffer *
10976__intel_framebuffer_create(struct drm_device *dev,
10977 struct drm_mode_fb_cmd2 *mode_cmd,
10978 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010979{
10980 struct intel_framebuffer *intel_fb;
10981 int ret;
10982
10983 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010984 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010985 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010986
10987 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010988 if (ret)
10989 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010990
10991 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010992
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010993err:
10994 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010995 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010996}
10997
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010998static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010999intel_framebuffer_create(struct drm_device *dev,
11000 struct drm_mode_fb_cmd2 *mode_cmd,
11001 struct drm_i915_gem_object *obj)
11002{
11003 struct drm_framebuffer *fb;
11004 int ret;
11005
11006 ret = i915_mutex_lock_interruptible(dev);
11007 if (ret)
11008 return ERR_PTR(ret);
11009 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
11010 mutex_unlock(&dev->struct_mutex);
11011
11012 return fb;
11013}
11014
Chris Wilsond2dff872011-04-19 08:36:26 +010011015static u32
11016intel_framebuffer_pitch_for_width(int width, int bpp)
11017{
11018 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
11019 return ALIGN(pitch, 64);
11020}
11021
11022static u32
11023intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
11024{
11025 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020011026 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010011027}
11028
11029static struct drm_framebuffer *
11030intel_framebuffer_create_for_mode(struct drm_device *dev,
11031 struct drm_display_mode *mode,
11032 int depth, int bpp)
11033{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011034 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011035 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000011036 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010011037
Dave Gordond37cd8a2016-04-22 19:14:32 +010011038 obj = i915_gem_object_create(dev,
Chris Wilsond2dff872011-04-19 08:36:26 +010011039 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +010011040 if (IS_ERR(obj))
11041 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011042
11043 mode_cmd.width = mode->hdisplay;
11044 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011045 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
11046 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000011047 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010011048
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011049 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
11050 if (IS_ERR(fb))
Chris Wilson34911fd2016-07-20 13:31:54 +010011051 i915_gem_object_put_unlocked(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011052
11053 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011054}
11055
11056static struct drm_framebuffer *
11057mode_fits_in_fbdev(struct drm_device *dev,
11058 struct drm_display_mode *mode)
11059{
Daniel Vetter06957262015-08-10 13:34:08 +020011060#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +010011061 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +010011062 struct drm_i915_gem_object *obj;
11063 struct drm_framebuffer *fb;
11064
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011065 if (!dev_priv->fbdev)
11066 return NULL;
11067
11068 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010011069 return NULL;
11070
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011071 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011072 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011073
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011074 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011075 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
11076 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010011077 return NULL;
11078
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011079 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010011080 return NULL;
11081
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011082 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010011083 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020011084#else
11085 return NULL;
11086#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010011087}
11088
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011089static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
11090 struct drm_crtc *crtc,
11091 struct drm_display_mode *mode,
11092 struct drm_framebuffer *fb,
11093 int x, int y)
11094{
11095 struct drm_plane_state *plane_state;
11096 int hdisplay, vdisplay;
11097 int ret;
11098
11099 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
11100 if (IS_ERR(plane_state))
11101 return PTR_ERR(plane_state);
11102
11103 if (mode)
11104 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11105 else
11106 hdisplay = vdisplay = 0;
11107
11108 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
11109 if (ret)
11110 return ret;
11111 drm_atomic_set_fb_for_plane(plane_state, fb);
11112 plane_state->crtc_x = 0;
11113 plane_state->crtc_y = 0;
11114 plane_state->crtc_w = hdisplay;
11115 plane_state->crtc_h = vdisplay;
11116 plane_state->src_x = x << 16;
11117 plane_state->src_y = y << 16;
11118 plane_state->src_w = hdisplay << 16;
11119 plane_state->src_h = vdisplay << 16;
11120
11121 return 0;
11122}
11123
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011124bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010011125 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050011126 struct intel_load_detect_pipe *old,
11127 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011128{
11129 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011130 struct intel_encoder *intel_encoder =
11131 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080011132 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010011133 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011134 struct drm_crtc *crtc = NULL;
11135 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020011136 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050011137 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011138 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011139 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011140 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050011141 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011142
Chris Wilsond2dff872011-04-19 08:36:26 +010011143 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011144 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011145 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011146
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011147 old->restore_state = NULL;
11148
Rob Clark51fd3712013-11-19 12:10:12 -050011149retry:
11150 ret = drm_modeset_lock(&config->connection_mutex, ctx);
11151 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011152 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011153
Jesse Barnes79e53942008-11-07 14:24:08 -080011154 /*
11155 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010011156 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011157 * - if the connector already has an assigned crtc, use it (but make
11158 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010011159 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011160 * - try to find the first unused crtc that can drive this connector,
11161 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080011162 */
11163
11164 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011165 if (connector->state->crtc) {
11166 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010011167
Rob Clark51fd3712013-11-19 12:10:12 -050011168 ret = drm_modeset_lock(&crtc->mutex, ctx);
11169 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011170 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010011171
11172 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011173 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080011174 }
11175
11176 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011177 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080011178 i++;
11179 if (!(encoder->possible_crtcs & (1 << i)))
11180 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011181
11182 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
11183 if (ret)
11184 goto fail;
11185
11186 if (possible_crtc->state->enable) {
11187 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030011188 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011189 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030011190
11191 crtc = possible_crtc;
11192 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080011193 }
11194
11195 /*
11196 * If we didn't find an unused CRTC, don't use any.
11197 */
11198 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010011199 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011200 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011201 }
11202
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011203found:
11204 intel_crtc = to_intel_crtc(crtc);
11205
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010011206 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
11207 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011208 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011209
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011210 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011211 restore_state = drm_atomic_state_alloc(dev);
11212 if (!state || !restore_state) {
11213 ret = -ENOMEM;
11214 goto fail;
11215 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011216
11217 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011218 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011219
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011220 connector_state = drm_atomic_get_connector_state(state, connector);
11221 if (IS_ERR(connector_state)) {
11222 ret = PTR_ERR(connector_state);
11223 goto fail;
11224 }
11225
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011226 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
11227 if (ret)
11228 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011229
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011230 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
11231 if (IS_ERR(crtc_state)) {
11232 ret = PTR_ERR(crtc_state);
11233 goto fail;
11234 }
11235
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020011236 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011237
Chris Wilson64927112011-04-20 07:25:26 +010011238 if (!mode)
11239 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080011240
Chris Wilsond2dff872011-04-19 08:36:26 +010011241 /* We need a framebuffer large enough to accommodate all accesses
11242 * that the plane may generate whilst we perform load detection.
11243 * We can not rely on the fbcon either being present (we get called
11244 * during its initialisation to detect all boot displays, or it may
11245 * not even exist) or that it is large enough to satisfy the
11246 * requested mode.
11247 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020011248 fb = mode_fits_in_fbdev(dev, mode);
11249 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011250 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011251 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010011252 } else
11253 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011254 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011255 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011256 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011257 }
Chris Wilsond2dff872011-04-19 08:36:26 +010011258
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011259 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
11260 if (ret)
11261 goto fail;
11262
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011263 drm_framebuffer_unreference(fb);
11264
11265 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
11266 if (ret)
11267 goto fail;
11268
11269 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
11270 if (!ret)
11271 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
11272 if (!ret)
11273 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
11274 if (ret) {
11275 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
11276 goto fail;
11277 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030011278
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010011279 ret = drm_atomic_commit(state);
11280 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010011281 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011282 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011283 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011284
11285 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010011286
Jesse Barnes79e53942008-11-07 14:24:08 -080011287 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070011288 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010011289 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011290
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011291fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030011292 drm_atomic_state_free(state);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011293 drm_atomic_state_free(restore_state);
11294 restore_state = state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011295
Rob Clark51fd3712013-11-19 12:10:12 -050011296 if (ret == -EDEADLK) {
11297 drm_modeset_backoff(ctx);
11298 goto retry;
11299 }
11300
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011301 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080011302}
11303
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011304void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020011305 struct intel_load_detect_pipe *old,
11306 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011307{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011308 struct intel_encoder *intel_encoder =
11309 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010011310 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011311 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011312 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011313
Chris Wilsond2dff872011-04-19 08:36:26 +010011314 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011315 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011316 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011317
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011318 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010011319 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011320
11321 ret = drm_atomic_commit(state);
11322 if (ret) {
11323 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
11324 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080011325 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011326}
11327
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011328static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011329 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011330{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011331 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011332 u32 dpll = pipe_config->dpll_hw_state.dpll;
11333
11334 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020011335 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010011336 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011337 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011338 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011339 return 96000;
11340 else
11341 return 48000;
11342}
11343
Jesse Barnes79e53942008-11-07 14:24:08 -080011344/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011345static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011346 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080011347{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011348 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011349 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011350 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030011351 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080011352 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030011353 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030011354 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011355 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080011356
11357 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030011358 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011359 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030011360 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011361
11362 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011363 if (IS_PINEVIEW(dev)) {
11364 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
11365 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080011366 } else {
11367 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
11368 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
11369 }
11370
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011371 if (!IS_GEN2(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011372 if (IS_PINEVIEW(dev))
11373 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
11374 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080011375 else
11376 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080011377 DPLL_FPA01_P1_POST_DIV_SHIFT);
11378
11379 switch (dpll & DPLL_MODE_MASK) {
11380 case DPLLB_MODE_DAC_SERIAL:
11381 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
11382 5 : 10;
11383 break;
11384 case DPLLB_MODE_LVDS:
11385 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
11386 7 : 14;
11387 break;
11388 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080011389 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080011390 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011391 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080011392 }
11393
Daniel Vetterac58c3f2013-06-01 17:16:17 +020011394 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030011395 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020011396 else
Imre Deakdccbea32015-06-22 23:35:51 +030011397 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011398 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010011399 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011400 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080011401
11402 if (is_lvds) {
11403 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
11404 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011405
11406 if (lvds & LVDS_CLKB_POWER_UP)
11407 clock.p2 = 7;
11408 else
11409 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080011410 } else {
11411 if (dpll & PLL_P1_DIVIDE_BY_TWO)
11412 clock.p1 = 2;
11413 else {
11414 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
11415 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
11416 }
11417 if (dpll & PLL_P2_DIVIDE_BY_4)
11418 clock.p2 = 4;
11419 else
11420 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080011421 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011422
Imre Deakdccbea32015-06-22 23:35:51 +030011423 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011424 }
11425
Ville Syrjälä18442d02013-09-13 16:00:08 +030011426 /*
11427 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010011428 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030011429 * encoder's get_config() function.
11430 */
Imre Deakdccbea32015-06-22 23:35:51 +030011431 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011432}
11433
Ville Syrjälä6878da02013-09-13 15:59:11 +030011434int intel_dotclock_calculate(int link_freq,
11435 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011436{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011437 /*
11438 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011439 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011440 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011441 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011442 *
11443 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011444 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080011445 */
11446
Ville Syrjälä6878da02013-09-13 15:59:11 +030011447 if (!m_n->link_n)
11448 return 0;
11449
11450 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
11451}
11452
Ville Syrjälä18442d02013-09-13 16:00:08 +030011453static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011454 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030011455{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011456 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011457
11458 /* read out port_clock from the DPLL */
11459 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030011460
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011461 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011462 * In case there is an active pipe without active ports,
11463 * we may need some idea for the dotclock anyway.
11464 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011465 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011466 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011467 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011468 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080011469}
11470
11471/** Returns the currently programmed mode of the given pipe. */
11472struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
11473 struct drm_crtc *crtc)
11474{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011475 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011476 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011477 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011478 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011479 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020011480 int htot = I915_READ(HTOTAL(cpu_transcoder));
11481 int hsync = I915_READ(HSYNC(cpu_transcoder));
11482 int vtot = I915_READ(VTOTAL(cpu_transcoder));
11483 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030011484 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080011485
11486 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
11487 if (!mode)
11488 return NULL;
11489
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011490 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
11491 if (!pipe_config) {
11492 kfree(mode);
11493 return NULL;
11494 }
11495
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011496 /*
11497 * Construct a pipe_config sufficient for getting the clock info
11498 * back out of crtc_clock_get.
11499 *
11500 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
11501 * to use a real value here instead.
11502 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011503 pipe_config->cpu_transcoder = (enum transcoder) pipe;
11504 pipe_config->pixel_multiplier = 1;
11505 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
11506 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
11507 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
11508 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011509
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011510 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080011511 mode->hdisplay = (htot & 0xffff) + 1;
11512 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
11513 mode->hsync_start = (hsync & 0xffff) + 1;
11514 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
11515 mode->vdisplay = (vtot & 0xffff) + 1;
11516 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
11517 mode->vsync_start = (vsync & 0xffff) + 1;
11518 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
11519
11520 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080011521
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011522 kfree(pipe_config);
11523
Jesse Barnes79e53942008-11-07 14:24:08 -080011524 return mode;
11525}
11526
11527static void intel_crtc_destroy(struct drm_crtc *crtc)
11528{
11529 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011530 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011531 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020011532
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011533 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011534 work = intel_crtc->flip_work;
11535 intel_crtc->flip_work = NULL;
11536 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011537
Daniel Vetter5a21b662016-05-24 17:13:53 +020011538 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011539 cancel_work_sync(&work->mmio_work);
11540 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011541 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011542 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011543
11544 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011545
Jesse Barnes79e53942008-11-07 14:24:08 -080011546 kfree(intel_crtc);
11547}
11548
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011549static void intel_unpin_work_fn(struct work_struct *__work)
11550{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011551 struct intel_flip_work *work =
11552 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011553 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11554 struct drm_device *dev = crtc->base.dev;
11555 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011556
Daniel Vetter5a21b662016-05-24 17:13:53 +020011557 if (is_mmio_work(work))
11558 flush_work(&work->mmio_work);
11559
11560 mutex_lock(&dev->struct_mutex);
11561 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010011562 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011563 mutex_unlock(&dev->struct_mutex);
11564
Chris Wilsone8a261e2016-07-20 13:31:49 +010011565 i915_gem_request_put(work->flip_queued_req);
11566
Chris Wilson5748b6a2016-08-04 16:32:38 +010011567 intel_frontbuffer_flip_complete(to_i915(dev),
11568 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011569 intel_fbc_post_update(crtc);
11570 drm_framebuffer_unreference(work->old_fb);
11571
11572 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11573 atomic_dec(&crtc->unpin_work_count);
11574
11575 kfree(work);
11576}
11577
11578/* Is 'a' after or equal to 'b'? */
11579static bool g4x_flip_count_after_eq(u32 a, u32 b)
11580{
11581 return !((a - b) & 0x80000000);
11582}
11583
11584static bool __pageflip_finished_cs(struct intel_crtc *crtc,
11585 struct intel_flip_work *work)
11586{
11587 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011588 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011589
Chris Wilson8af29b02016-09-09 14:11:47 +010011590 if (abort_flip_on_reset(crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011591 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011592
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011593 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011594 * The relevant registers doen't exist on pre-ctg.
11595 * As the flip done interrupt doesn't trigger for mmio
11596 * flips on gmch platforms, a flip count check isn't
11597 * really needed there. But since ctg has the registers,
11598 * include it in the check anyway.
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011599 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011600 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011601 return true;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011602
Daniel Vetter5a21b662016-05-24 17:13:53 +020011603 /*
11604 * BDW signals flip done immediately if the plane
11605 * is disabled, even if the plane enable is already
11606 * armed to occur at the next vblank :(
11607 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020011608
Daniel Vetter5a21b662016-05-24 17:13:53 +020011609 /*
11610 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11611 * used the same base address. In that case the mmio flip might
11612 * have completed, but the CS hasn't even executed the flip yet.
11613 *
11614 * A flip count check isn't enough as the CS might have updated
11615 * the base address just after start of vblank, but before we
11616 * managed to process the interrupt. This means we'd complete the
11617 * CS flip too soon.
11618 *
11619 * Combining both checks should get us a good enough result. It may
11620 * still happen that the CS flip has been executed, but has not
11621 * yet actually completed. But in case the base address is the same
11622 * anyway, we don't really care.
11623 */
11624 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11625 crtc->flip_work->gtt_offset &&
11626 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
11627 crtc->flip_work->flip_count);
11628}
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011629
Daniel Vetter5a21b662016-05-24 17:13:53 +020011630static bool
11631__pageflip_finished_mmio(struct intel_crtc *crtc,
11632 struct intel_flip_work *work)
11633{
11634 /*
11635 * MMIO work completes when vblank is different from
11636 * flip_queued_vblank.
11637 *
11638 * Reset counter value doesn't matter, this is handled by
11639 * i915_wait_request finishing early, so no need to handle
11640 * reset here.
11641 */
11642 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011643}
11644
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011645
11646static bool pageflip_finished(struct intel_crtc *crtc,
11647 struct intel_flip_work *work)
11648{
11649 if (!atomic_read(&work->pending))
11650 return false;
11651
11652 smp_rmb();
11653
Daniel Vetter5a21b662016-05-24 17:13:53 +020011654 if (is_mmio_work(work))
11655 return __pageflip_finished_mmio(crtc, work);
11656 else
11657 return __pageflip_finished_cs(crtc, work);
11658}
11659
11660void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
11661{
Chris Wilson91c8a322016-07-05 10:40:23 +010011662 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011663 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11664 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11665 struct intel_flip_work *work;
11666 unsigned long flags;
11667
11668 /* Ignore early vblank irqs */
11669 if (!crtc)
11670 return;
11671
Daniel Vetterf3260382014-09-15 14:55:23 +020011672 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011673 * This is called both by irq handlers and the reset code (to complete
11674 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000011675 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011676 spin_lock_irqsave(&dev->event_lock, flags);
11677 work = intel_crtc->flip_work;
11678
11679 if (work != NULL &&
11680 !is_mmio_work(work) &&
11681 pageflip_finished(intel_crtc, work))
11682 page_flip_completed(intel_crtc);
11683
11684 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011685}
11686
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011687void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011688{
Chris Wilson91c8a322016-07-05 10:40:23 +010011689 struct drm_device *dev = &dev_priv->drm;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011690 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11691 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11692 struct intel_flip_work *work;
11693 unsigned long flags;
11694
11695 /* Ignore early vblank irqs */
11696 if (!crtc)
11697 return;
11698
11699 /*
11700 * This is called both by irq handlers and the reset code (to complete
11701 * lost pageflips) so needs the full irqsave spinlocks.
11702 */
11703 spin_lock_irqsave(&dev->event_lock, flags);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011704 work = intel_crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011705
Daniel Vetter5a21b662016-05-24 17:13:53 +020011706 if (work != NULL &&
11707 is_mmio_work(work) &&
11708 pageflip_finished(intel_crtc, work))
11709 page_flip_completed(intel_crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020011710
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011711 spin_unlock_irqrestore(&dev->event_lock, flags);
11712}
11713
Daniel Vetter5a21b662016-05-24 17:13:53 +020011714static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
11715 struct intel_flip_work *work)
11716{
11717 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
11718
11719 /* Ensure that the work item is consistent when activating it ... */
11720 smp_mb__before_atomic();
11721 atomic_set(&work->pending, 1);
11722}
11723
11724static int intel_gen2_queue_flip(struct drm_device *dev,
11725 struct drm_crtc *crtc,
11726 struct drm_framebuffer *fb,
11727 struct drm_i915_gem_object *obj,
11728 struct drm_i915_gem_request *req,
11729 uint32_t flags)
11730{
Chris Wilson7e37f882016-08-02 22:50:21 +010011731 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011732 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11733 u32 flip_mask;
11734 int ret;
11735
11736 ret = intel_ring_begin(req, 6);
11737 if (ret)
11738 return ret;
11739
11740 /* Can't queue multiple flips, so wait for the previous
11741 * one to finish before executing the next.
11742 */
11743 if (intel_crtc->plane)
11744 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11745 else
11746 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011747 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11748 intel_ring_emit(ring, MI_NOOP);
11749 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011750 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011751 intel_ring_emit(ring, fb->pitches[0]);
11752 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11753 intel_ring_emit(ring, 0); /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011754
11755 return 0;
11756}
11757
11758static int intel_gen3_queue_flip(struct drm_device *dev,
11759 struct drm_crtc *crtc,
11760 struct drm_framebuffer *fb,
11761 struct drm_i915_gem_object *obj,
11762 struct drm_i915_gem_request *req,
11763 uint32_t flags)
11764{
Chris Wilson7e37f882016-08-02 22:50:21 +010011765 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011766 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11767 u32 flip_mask;
11768 int ret;
11769
11770 ret = intel_ring_begin(req, 6);
11771 if (ret)
11772 return ret;
11773
11774 if (intel_crtc->plane)
11775 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11776 else
11777 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011778 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11779 intel_ring_emit(ring, MI_NOOP);
11780 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011781 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011782 intel_ring_emit(ring, fb->pitches[0]);
11783 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11784 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011785
11786 return 0;
11787}
11788
11789static int intel_gen4_queue_flip(struct drm_device *dev,
11790 struct drm_crtc *crtc,
11791 struct drm_framebuffer *fb,
11792 struct drm_i915_gem_object *obj,
11793 struct drm_i915_gem_request *req,
11794 uint32_t flags)
11795{
Chris Wilson7e37f882016-08-02 22:50:21 +010011796 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011797 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11799 uint32_t pf, pipesrc;
11800 int ret;
11801
11802 ret = intel_ring_begin(req, 4);
11803 if (ret)
11804 return ret;
11805
11806 /* i965+ uses the linear or tiled offsets from the
11807 * Display Registers (which do not change across a page-flip)
11808 * so we need only reprogram the base address.
11809 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011810 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011811 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011812 intel_ring_emit(ring, fb->pitches[0]);
11813 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset |
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011814 intel_fb_modifier_to_tiling(fb->modifier[0]));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011815
11816 /* XXX Enabling the panel-fitter across page-flip is so far
11817 * untested on non-native modes, so ignore it for now.
11818 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11819 */
11820 pf = 0;
11821 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011822 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011823
11824 return 0;
11825}
11826
11827static int intel_gen6_queue_flip(struct drm_device *dev,
11828 struct drm_crtc *crtc,
11829 struct drm_framebuffer *fb,
11830 struct drm_i915_gem_object *obj,
11831 struct drm_i915_gem_request *req,
11832 uint32_t flags)
11833{
Chris Wilson7e37f882016-08-02 22:50:21 +010011834 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011835 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011836 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11837 uint32_t pf, pipesrc;
11838 int ret;
11839
11840 ret = intel_ring_begin(req, 4);
11841 if (ret)
11842 return ret;
11843
Chris Wilsonb5321f32016-08-02 22:50:18 +010011844 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011845 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011846 intel_ring_emit(ring, fb->pitches[0] |
11847 intel_fb_modifier_to_tiling(fb->modifier[0]));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011848 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011849
11850 /* Contrary to the suggestions in the documentation,
11851 * "Enable Panel Fitter" does not seem to be required when page
11852 * flipping with a non-native mode, and worse causes a normal
11853 * modeset to fail.
11854 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11855 */
11856 pf = 0;
11857 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011858 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011859
11860 return 0;
11861}
11862
11863static int intel_gen7_queue_flip(struct drm_device *dev,
11864 struct drm_crtc *crtc,
11865 struct drm_framebuffer *fb,
11866 struct drm_i915_gem_object *obj,
11867 struct drm_i915_gem_request *req,
11868 uint32_t flags)
11869{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011870 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson7e37f882016-08-02 22:50:21 +010011871 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011872 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11873 uint32_t plane_bit = 0;
11874 int len, ret;
11875
11876 switch (intel_crtc->plane) {
11877 case PLANE_A:
11878 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11879 break;
11880 case PLANE_B:
11881 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11882 break;
11883 case PLANE_C:
11884 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11885 break;
11886 default:
11887 WARN_ONCE(1, "unknown plane in flip command\n");
11888 return -ENODEV;
11889 }
11890
11891 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011892 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020011893 len += 6;
11894 /*
11895 * On Gen 8, SRM is now taking an extra dword to accommodate
11896 * 48bits addresses, and we need a NOOP for the batch size to
11897 * stay even.
11898 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011899 if (IS_GEN8(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011900 len += 2;
11901 }
11902
11903 /*
11904 * BSpec MI_DISPLAY_FLIP for IVB:
11905 * "The full packet must be contained within the same cache line."
11906 *
11907 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11908 * cacheline, if we ever start emitting more commands before
11909 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11910 * then do the cacheline alignment, and finally emit the
11911 * MI_DISPLAY_FLIP.
11912 */
11913 ret = intel_ring_cacheline_align(req);
11914 if (ret)
11915 return ret;
11916
11917 ret = intel_ring_begin(req, len);
11918 if (ret)
11919 return ret;
11920
11921 /* Unmask the flip-done completion message. Note that the bspec says that
11922 * we should do this for both the BCS and RCS, and that we must not unmask
11923 * more than one flip event at any time (or ensure that one flip message
11924 * can be sent by waiting for flip-done prior to queueing new flips).
11925 * Experimentation says that BCS works despite DERRMR masking all
11926 * flip-done completion events and that unmasking all planes at once
11927 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11928 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11929 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011930 if (req->engine->id == RCS) {
11931 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11932 intel_ring_emit_reg(ring, DERRMR);
11933 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011934 DERRMR_PIPEB_PRI_FLIP_DONE |
11935 DERRMR_PIPEC_PRI_FLIP_DONE));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011936 if (IS_GEN8(dev_priv))
Chris Wilsonb5321f32016-08-02 22:50:18 +010011937 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011938 MI_SRM_LRM_GLOBAL_GTT);
11939 else
Chris Wilsonb5321f32016-08-02 22:50:18 +010011940 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011941 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonb5321f32016-08-02 22:50:18 +010011942 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonbde13eb2016-08-15 10:49:07 +010011943 intel_ring_emit(ring,
11944 i915_ggtt_offset(req->engine->scratch) + 256);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011945 if (IS_GEN8(dev_priv)) {
Chris Wilsonb5321f32016-08-02 22:50:18 +010011946 intel_ring_emit(ring, 0);
11947 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011948 }
11949 }
11950
Chris Wilsonb5321f32016-08-02 22:50:18 +010011951 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011952 intel_ring_emit(ring, fb->pitches[0] |
11953 intel_fb_modifier_to_tiling(fb->modifier[0]));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011954 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11955 intel_ring_emit(ring, (MI_NOOP));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011956
11957 return 0;
11958}
11959
11960static bool use_mmio_flip(struct intel_engine_cs *engine,
11961 struct drm_i915_gem_object *obj)
11962{
Chris Wilsonc37efb92016-06-17 08:28:47 +010011963 struct reservation_object *resv;
11964
Daniel Vetter5a21b662016-05-24 17:13:53 +020011965 /*
11966 * This is not being used for older platforms, because
11967 * non-availability of flip done interrupt forces us to use
11968 * CS flips. Older platforms derive flip done using some clever
11969 * tricks involving the flip_pending status bits and vblank irqs.
11970 * So using MMIO flips there would disrupt this mechanism.
11971 */
11972
11973 if (engine == NULL)
11974 return true;
11975
11976 if (INTEL_GEN(engine->i915) < 5)
11977 return false;
11978
11979 if (i915.use_mmio_flip < 0)
11980 return false;
11981 else if (i915.use_mmio_flip > 0)
11982 return true;
11983 else if (i915.enable_execlists)
11984 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011985
11986 resv = i915_gem_object_get_dmabuf_resv(obj);
11987 if (resv && !reservation_object_test_signaled_rcu(resv, false))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011988 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011989
Chris Wilsond72d9082016-08-04 07:52:31 +010011990 return engine != i915_gem_active_get_engine(&obj->last_write,
11991 &obj->base.dev->struct_mutex);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011992}
11993
11994static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11995 unsigned int rotation,
11996 struct intel_flip_work *work)
11997{
11998 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011999 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012000 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
12001 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020012002 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012003
12004 ctl = I915_READ(PLANE_CTL(pipe, 0));
12005 ctl &= ~PLANE_CTL_TILED_MASK;
12006 switch (fb->modifier[0]) {
12007 case DRM_FORMAT_MOD_NONE:
12008 break;
12009 case I915_FORMAT_MOD_X_TILED:
12010 ctl |= PLANE_CTL_TILED_X;
12011 break;
12012 case I915_FORMAT_MOD_Y_TILED:
12013 ctl |= PLANE_CTL_TILED_Y;
12014 break;
12015 case I915_FORMAT_MOD_Yf_TILED:
12016 ctl |= PLANE_CTL_TILED_YF;
12017 break;
12018 default:
12019 MISSING_CASE(fb->modifier[0]);
12020 }
12021
12022 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020012023 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
12024 * PLANE_SURF updates, the update is then guaranteed to be atomic.
12025 */
12026 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
12027 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
12028
12029 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
12030 POSTING_READ(PLANE_SURF(pipe, 0));
12031}
12032
12033static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
12034 struct intel_flip_work *work)
12035{
12036 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012037 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012038 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012039 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
12040 u32 dspcntr;
12041
12042 dspcntr = I915_READ(reg);
12043
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012044 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012045 dspcntr |= DISPPLANE_TILED;
12046 else
12047 dspcntr &= ~DISPPLANE_TILED;
12048
12049 I915_WRITE(reg, dspcntr);
12050
12051 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
12052 POSTING_READ(DSPSURF(intel_crtc->plane));
12053}
12054
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012055static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000012056{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012057 struct intel_flip_work *work =
12058 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012059 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
12060 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
12061 struct intel_framebuffer *intel_fb =
12062 to_intel_framebuffer(crtc->base.primary->fb);
12063 struct drm_i915_gem_object *obj = intel_fb->obj;
Chris Wilsonc37efb92016-06-17 08:28:47 +010012064 struct reservation_object *resv;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012065
12066 if (work->flip_queued_req)
Chris Wilson776f3232016-08-04 07:52:40 +010012067 WARN_ON(i915_wait_request(work->flip_queued_req,
Chris Wilsonea746f32016-09-09 14:11:49 +010012068 0, NULL, NO_WAITBOOST));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012069
12070 /* For framebuffer backed by dmabuf, wait for fence */
Chris Wilsonc37efb92016-06-17 08:28:47 +010012071 resv = i915_gem_object_get_dmabuf_resv(obj);
12072 if (resv)
12073 WARN_ON(reservation_object_wait_timeout_rcu(resv, false, false,
Daniel Vetter5a21b662016-05-24 17:13:53 +020012074 MAX_SCHEDULE_TIMEOUT) < 0);
12075
12076 intel_pipe_update_start(crtc);
12077
12078 if (INTEL_GEN(dev_priv) >= 9)
12079 skl_do_mmio_flip(crtc, work->rotation, work);
12080 else
12081 /* use_mmio_flip() retricts MMIO flips to ilk+ */
12082 ilk_do_mmio_flip(crtc, work);
12083
12084 intel_pipe_update_end(crtc, work);
12085}
12086
12087static int intel_default_queue_flip(struct drm_device *dev,
12088 struct drm_crtc *crtc,
12089 struct drm_framebuffer *fb,
12090 struct drm_i915_gem_object *obj,
12091 struct drm_i915_gem_request *req,
12092 uint32_t flags)
12093{
12094 return -ENODEV;
12095}
12096
12097static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
12098 struct intel_crtc *intel_crtc,
12099 struct intel_flip_work *work)
12100{
12101 u32 addr, vblank;
12102
12103 if (!atomic_read(&work->pending))
12104 return false;
12105
12106 smp_rmb();
12107
12108 vblank = intel_crtc_get_vblank_counter(intel_crtc);
12109 if (work->flip_ready_vblank == 0) {
12110 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010012111 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020012112 return false;
12113
12114 work->flip_ready_vblank = vblank;
12115 }
12116
12117 if (vblank - work->flip_ready_vblank < 3)
12118 return false;
12119
12120 /* Potential stall - if we see that the flip has happened,
12121 * assume a missed interrupt. */
12122 if (INTEL_GEN(dev_priv) >= 4)
12123 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
12124 else
12125 addr = I915_READ(DSPADDR(intel_crtc->plane));
12126
12127 /* There is a potential issue here with a false positive after a flip
12128 * to the same address. We could address this by checking for a
12129 * non-incrementing frame counter.
12130 */
12131 return addr == work->gtt_offset;
12132}
12133
12134void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
12135{
Chris Wilson91c8a322016-07-05 10:40:23 +010012136 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012137 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012139 struct intel_flip_work *work;
12140
12141 WARN_ON(!in_interrupt());
12142
12143 if (crtc == NULL)
12144 return;
12145
12146 spin_lock(&dev->event_lock);
12147 work = intel_crtc->flip_work;
12148
12149 if (work != NULL && !is_mmio_work(work) &&
12150 __pageflip_stall_check_cs(dev_priv, intel_crtc, work)) {
12151 WARN_ONCE(1,
12152 "Kicking stuck page flip: queued at %d, now %d\n",
12153 work->flip_queued_vblank, intel_crtc_get_vblank_counter(intel_crtc));
12154 page_flip_completed(intel_crtc);
12155 work = NULL;
12156 }
12157
12158 if (work != NULL && !is_mmio_work(work) &&
12159 intel_crtc_get_vblank_counter(intel_crtc) - work->flip_queued_vblank > 1)
12160 intel_queue_rps_boost_for_request(work->flip_queued_req);
12161 spin_unlock(&dev->event_lock);
12162}
12163
12164static int intel_crtc_page_flip(struct drm_crtc *crtc,
12165 struct drm_framebuffer *fb,
12166 struct drm_pending_vblank_event *event,
12167 uint32_t page_flip_flags)
12168{
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012169 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012170 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012171 struct drm_framebuffer *old_fb = crtc->primary->fb;
12172 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12173 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12174 struct drm_plane *primary = crtc->primary;
12175 enum pipe pipe = intel_crtc->pipe;
12176 struct intel_flip_work *work;
12177 struct intel_engine_cs *engine;
12178 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010012179 struct drm_i915_gem_request *request;
Chris Wilson058d88c2016-08-15 10:49:06 +010012180 struct i915_vma *vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012181 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053012182
Daniel Vetter5a21b662016-05-24 17:13:53 +020012183 /*
12184 * drm_mode_page_flip_ioctl() should already catch this, but double
12185 * check to be safe. In the future we may enable pageflipping from
12186 * a disabled primary plane.
12187 */
12188 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
12189 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012190
Daniel Vetter5a21b662016-05-24 17:13:53 +020012191 /* Can't change pixel format via MI display flips. */
12192 if (fb->pixel_format != crtc->primary->fb->pixel_format)
12193 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012194
Daniel Vetter5a21b662016-05-24 17:13:53 +020012195 /*
12196 * TILEOFF/LINOFF registers can't be changed via MI display flips.
12197 * Note that pitch changes could also affect these register.
12198 */
12199 if (INTEL_INFO(dev)->gen > 3 &&
12200 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
12201 fb->pitches[0] != crtc->primary->fb->pitches[0]))
12202 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012203
Daniel Vetter5a21b662016-05-24 17:13:53 +020012204 if (i915_terminally_wedged(&dev_priv->gpu_error))
12205 goto out_hang;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012206
Daniel Vetter5a21b662016-05-24 17:13:53 +020012207 work = kzalloc(sizeof(*work), GFP_KERNEL);
12208 if (work == NULL)
12209 return -ENOMEM;
12210
12211 work->event = event;
12212 work->crtc = crtc;
12213 work->old_fb = old_fb;
12214 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053012215
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012216 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012217 if (ret)
12218 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012219
Daniel Vetter5a21b662016-05-24 17:13:53 +020012220 /* We borrow the event spin lock for protecting flip_work */
12221 spin_lock_irq(&dev->event_lock);
12222 if (intel_crtc->flip_work) {
12223 /* Before declaring the flip queue wedged, check if
12224 * the hardware completed the operation behind our backs.
12225 */
12226 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
12227 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
12228 page_flip_completed(intel_crtc);
12229 } else {
12230 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
12231 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012232
Daniel Vetter5a21b662016-05-24 17:13:53 +020012233 drm_crtc_vblank_put(crtc);
12234 kfree(work);
12235 return -EBUSY;
12236 }
12237 }
12238 intel_crtc->flip_work = work;
12239 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080012240
Daniel Vetter5a21b662016-05-24 17:13:53 +020012241 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
12242 flush_workqueue(dev_priv->wq);
12243
12244 /* Reference the objects for the scheduled work. */
12245 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012246
12247 crtc->primary->fb = fb;
12248 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020012249
Chris Wilson25dc5562016-07-20 13:31:52 +010012250 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012251
12252 ret = i915_mutex_lock_interruptible(dev);
12253 if (ret)
12254 goto cleanup;
12255
Chris Wilson8af29b02016-09-09 14:11:47 +010012256 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
12257 if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012258 ret = -EIO;
12259 goto cleanup;
12260 }
12261
12262 atomic_inc(&intel_crtc->unpin_work_count);
12263
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012264 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020012265 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
12266
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010012267 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053012268 engine = dev_priv->engine[BCS];
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012269 if (fb->modifier[0] != old_fb->modifier[0])
Daniel Vetter5a21b662016-05-24 17:13:53 +020012270 /* vlv: DISPLAY_FLIP fails to change tiling */
12271 engine = NULL;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010012272 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053012273 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012274 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsond72d9082016-08-04 07:52:31 +010012275 engine = i915_gem_active_get_engine(&obj->last_write,
12276 &obj->base.dev->struct_mutex);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012277 if (engine == NULL || engine->id != RCS)
Akash Goel3b3f1652016-10-13 22:44:48 +053012278 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012279 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +053012280 engine = dev_priv->engine[RCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012281 }
12282
12283 mmio_flip = use_mmio_flip(engine, obj);
12284
Chris Wilson058d88c2016-08-15 10:49:06 +010012285 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
12286 if (IS_ERR(vma)) {
12287 ret = PTR_ERR(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012288 goto cleanup_pending;
Chris Wilson058d88c2016-08-15 10:49:06 +010012289 }
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012290
Ville Syrjälä6687c902015-09-15 13:16:41 +030012291 work->gtt_offset = intel_fb_gtt_offset(fb, primary->state->rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012292 work->gtt_offset += intel_crtc->dspaddr_offset;
12293 work->rotation = crtc->primary->state->rotation;
12294
Paulo Zanoni1f0613162016-08-17 16:41:44 -030012295 /*
12296 * There's the potential that the next frame will not be compatible with
12297 * FBC, so we want to call pre_update() before the actual page flip.
12298 * The problem is that pre_update() caches some information about the fb
12299 * object, so we want to do this only after the object is pinned. Let's
12300 * be on the safe side and do this immediately before scheduling the
12301 * flip.
12302 */
12303 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
12304 to_intel_plane_state(primary->state));
12305
Daniel Vetter5a21b662016-05-24 17:13:53 +020012306 if (mmio_flip) {
12307 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
12308
Chris Wilsond72d9082016-08-04 07:52:31 +010012309 work->flip_queued_req = i915_gem_active_get(&obj->last_write,
12310 &obj->base.dev->struct_mutex);
Imre Deak6277c8d2016-09-20 14:58:19 +030012311 queue_work(system_unbound_wq, &work->mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012312 } else {
Chris Wilson8e637172016-08-02 22:50:26 +010012313 request = i915_gem_request_alloc(engine, engine->last_context);
12314 if (IS_ERR(request)) {
12315 ret = PTR_ERR(request);
12316 goto cleanup_unpin;
12317 }
12318
Chris Wilsona2bc4692016-09-09 14:11:56 +010012319 ret = i915_gem_request_await_object(request, obj, false);
Chris Wilson8e637172016-08-02 22:50:26 +010012320 if (ret)
12321 goto cleanup_request;
12322
Daniel Vetter5a21b662016-05-24 17:13:53 +020012323 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
12324 page_flip_flags);
12325 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010012326 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012327
12328 intel_mark_page_flip_active(intel_crtc, work);
12329
Chris Wilson8e637172016-08-02 22:50:26 +010012330 work->flip_queued_req = i915_gem_request_get(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012331 i915_add_request_no_flush(request);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012332 }
12333
Daniel Vetter5a21b662016-05-24 17:13:53 +020012334 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
12335 to_intel_plane(primary)->frontbuffer_bit);
12336 mutex_unlock(&dev->struct_mutex);
12337
Chris Wilson5748b6a2016-08-04 16:32:38 +010012338 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012339 to_intel_plane(primary)->frontbuffer_bit);
12340
12341 trace_i915_flip_request(intel_crtc->plane, obj);
12342
12343 return 0;
12344
Chris Wilson8e637172016-08-02 22:50:26 +010012345cleanup_request:
12346 i915_add_request_no_flush(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012347cleanup_unpin:
12348 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
12349cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020012350 atomic_dec(&intel_crtc->unpin_work_count);
12351 mutex_unlock(&dev->struct_mutex);
12352cleanup:
12353 crtc->primary->fb = old_fb;
12354 update_state_fb(crtc->primary);
12355
Chris Wilson34911fd2016-07-20 13:31:54 +010012356 i915_gem_object_put_unlocked(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012357 drm_framebuffer_unreference(work->old_fb);
12358
12359 spin_lock_irq(&dev->event_lock);
12360 intel_crtc->flip_work = NULL;
12361 spin_unlock_irq(&dev->event_lock);
12362
12363 drm_crtc_vblank_put(crtc);
12364free_work:
12365 kfree(work);
12366
12367 if (ret == -EIO) {
12368 struct drm_atomic_state *state;
12369 struct drm_plane_state *plane_state;
12370
12371out_hang:
12372 state = drm_atomic_state_alloc(dev);
12373 if (!state)
12374 return -ENOMEM;
12375 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
12376
12377retry:
12378 plane_state = drm_atomic_get_plane_state(state, primary);
12379 ret = PTR_ERR_OR_ZERO(plane_state);
12380 if (!ret) {
12381 drm_atomic_set_fb_for_plane(plane_state, fb);
12382
12383 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
12384 if (!ret)
12385 ret = drm_atomic_commit(state);
12386 }
12387
12388 if (ret == -EDEADLK) {
12389 drm_modeset_backoff(state->acquire_ctx);
12390 drm_atomic_state_clear(state);
12391 goto retry;
12392 }
12393
12394 if (ret)
12395 drm_atomic_state_free(state);
12396
12397 if (ret == 0 && event) {
12398 spin_lock_irq(&dev->event_lock);
12399 drm_crtc_send_vblank_event(crtc, event);
12400 spin_unlock_irq(&dev->event_lock);
12401 }
12402 }
12403 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012404}
12405
Daniel Vetter5a21b662016-05-24 17:13:53 +020012406
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012407/**
12408 * intel_wm_need_update - Check whether watermarks need updating
12409 * @plane: drm plane
12410 * @state: new plane state
12411 *
12412 * Check current plane state versus the new one to determine whether
12413 * watermarks need to be recalculated.
12414 *
12415 * Returns true or false.
12416 */
12417static bool intel_wm_need_update(struct drm_plane *plane,
12418 struct drm_plane_state *state)
12419{
Matt Roperd21fbe82015-09-24 15:53:12 -070012420 struct intel_plane_state *new = to_intel_plane_state(state);
12421 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
12422
12423 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012424 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012425 return true;
12426
12427 if (!cur->base.fb || !new->base.fb)
12428 return false;
12429
12430 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
12431 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012432 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
12433 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
12434 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
12435 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012436 return true;
12437
12438 return false;
12439}
12440
Matt Roperd21fbe82015-09-24 15:53:12 -070012441static bool needs_scaling(struct intel_plane_state *state)
12442{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012443 int src_w = drm_rect_width(&state->base.src) >> 16;
12444 int src_h = drm_rect_height(&state->base.src) >> 16;
12445 int dst_w = drm_rect_width(&state->base.dst);
12446 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070012447
12448 return (src_w != dst_w || src_h != dst_h);
12449}
12450
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012451int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
12452 struct drm_plane_state *plane_state)
12453{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012454 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012455 struct drm_crtc *crtc = crtc_state->crtc;
12456 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12457 struct drm_plane *plane = plane_state->plane;
12458 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080012459 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012460 struct intel_plane_state *old_plane_state =
12461 to_intel_plane_state(plane->state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012462 bool mode_changed = needs_modeset(crtc_state);
12463 bool was_crtc_enabled = crtc->state->active;
12464 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012465 bool turn_off, turn_on, visible, was_visible;
12466 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030012467 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012468
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +010012469 if (INTEL_GEN(dev_priv) >= 9 && plane->type != DRM_PLANE_TYPE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012470 ret = skl_update_scaler_plane(
12471 to_intel_crtc_state(crtc_state),
12472 to_intel_plane_state(plane_state));
12473 if (ret)
12474 return ret;
12475 }
12476
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012477 was_visible = old_plane_state->base.visible;
12478 visible = to_intel_plane_state(plane_state)->base.visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012479
12480 if (!was_crtc_enabled && WARN_ON(was_visible))
12481 was_visible = false;
12482
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012483 /*
12484 * Visibility is calculated as if the crtc was on, but
12485 * after scaler setup everything depends on it being off
12486 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030012487 *
12488 * FIXME this is wrong for watermarks. Watermarks should also
12489 * be computed as if the pipe would be active. Perhaps move
12490 * per-plane wm computation to the .check_plane() hook, and
12491 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012492 */
12493 if (!is_crtc_enabled)
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012494 to_intel_plane_state(plane_state)->base.visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012495
12496 if (!was_visible && !visible)
12497 return 0;
12498
Maarten Lankhorste8861672016-02-24 11:24:26 +010012499 if (fb != old_plane_state->base.fb)
12500 pipe_config->fb_changed = true;
12501
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012502 turn_off = was_visible && (!visible || mode_changed);
12503 turn_on = visible && (!was_visible || mode_changed);
12504
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012505 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjälä78108b72016-05-27 20:59:19 +030012506 intel_crtc->base.base.id,
12507 intel_crtc->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012508 plane->base.id, plane->name,
12509 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012510
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012511 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
12512 plane->base.id, plane->name,
12513 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012514 turn_off, turn_on, mode_changed);
12515
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012516 if (turn_on) {
12517 pipe_config->update_wm_pre = true;
12518
12519 /* must disable cxsr around plane enable/disable */
12520 if (plane->type != DRM_PLANE_TYPE_CURSOR)
12521 pipe_config->disable_cxsr = true;
12522 } else if (turn_off) {
12523 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012524
Ville Syrjälä852eb002015-06-24 22:00:07 +030012525 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010012526 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012527 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012528 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012529 /* FIXME bollocks */
12530 pipe_config->update_wm_pre = true;
12531 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012532 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012533
Matt Ropered4a6a72016-02-23 17:20:13 -080012534 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012535 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
12536 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080012537 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
12538
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070012539 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010012540 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030012541
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012542 /*
12543 * WaCxSRDisabledForSpriteScaling:ivb
12544 *
12545 * cstate->update_wm was already set above, so this flag will
12546 * take effect when we commit and program watermarks.
12547 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010012548 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012549 needs_scaling(to_intel_plane_state(plane_state)) &&
12550 !needs_scaling(old_plane_state))
12551 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012552
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012553 return 0;
12554}
12555
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012556static bool encoders_cloneable(const struct intel_encoder *a,
12557 const struct intel_encoder *b)
12558{
12559 /* masks could be asymmetric, so check both ways */
12560 return a == b || (a->cloneable & (1 << b->type) &&
12561 b->cloneable & (1 << a->type));
12562}
12563
12564static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12565 struct intel_crtc *crtc,
12566 struct intel_encoder *encoder)
12567{
12568 struct intel_encoder *source_encoder;
12569 struct drm_connector *connector;
12570 struct drm_connector_state *connector_state;
12571 int i;
12572
12573 for_each_connector_in_state(state, connector, connector_state, i) {
12574 if (connector_state->crtc != &crtc->base)
12575 continue;
12576
12577 source_encoder =
12578 to_intel_encoder(connector_state->best_encoder);
12579 if (!encoders_cloneable(encoder, source_encoder))
12580 return false;
12581 }
12582
12583 return true;
12584}
12585
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012586static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12587 struct drm_crtc_state *crtc_state)
12588{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012589 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012590 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012591 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012592 struct intel_crtc_state *pipe_config =
12593 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012594 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012595 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012596 bool mode_changed = needs_modeset(crtc_state);
12597
Ville Syrjälä852eb002015-06-24 22:00:07 +030012598 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012599 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012600
Maarten Lankhorstad421372015-06-15 12:33:42 +020012601 if (mode_changed && crtc_state->enable &&
12602 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012603 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012604 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12605 pipe_config);
12606 if (ret)
12607 return ret;
12608 }
12609
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012610 if (crtc_state->color_mgmt_changed) {
12611 ret = intel_color_check(crtc, crtc_state);
12612 if (ret)
12613 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010012614
12615 /*
12616 * Changing color management on Intel hardware is
12617 * handled as part of planes update.
12618 */
12619 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012620 }
12621
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012622 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012623 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010012624 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080012625 if (ret) {
12626 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070012627 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080012628 }
12629 }
12630
12631 if (dev_priv->display.compute_intermediate_wm &&
12632 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12633 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12634 return 0;
12635
12636 /*
12637 * Calculate 'intermediate' watermarks that satisfy both the
12638 * old state and the new state. We can program these
12639 * immediately.
12640 */
12641 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12642 intel_crtc,
12643 pipe_config);
12644 if (ret) {
12645 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
12646 return ret;
12647 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070012648 } else if (dev_priv->display.compute_intermediate_wm) {
12649 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
12650 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012651 }
12652
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012653 if (INTEL_INFO(dev)->gen >= 9) {
12654 if (mode_changed)
12655 ret = skl_update_scaler_crtc(pipe_config);
12656
12657 if (!ret)
12658 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12659 pipe_config);
12660 }
12661
12662 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012663}
12664
Jani Nikula65b38e02015-04-13 11:26:56 +030012665static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012666 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Daniel Vetter5a21b662016-05-24 17:13:53 +020012667 .atomic_begin = intel_begin_crtc_commit,
12668 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012669 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012670};
12671
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012672static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12673{
12674 struct intel_connector *connector;
12675
12676 for_each_intel_connector(dev, connector) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020012677 if (connector->base.state->crtc)
12678 drm_connector_unreference(&connector->base);
12679
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012680 if (connector->base.encoder) {
12681 connector->base.state->best_encoder =
12682 connector->base.encoder;
12683 connector->base.state->crtc =
12684 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020012685
12686 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012687 } else {
12688 connector->base.state->best_encoder = NULL;
12689 connector->base.state->crtc = NULL;
12690 }
12691 }
12692}
12693
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012694static void
Robin Schroereba905b2014-05-18 02:24:50 +020012695connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012696 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012697{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012698 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012699 int bpp = pipe_config->pipe_bpp;
12700
12701 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012702 connector->base.base.id,
12703 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012704
12705 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012706 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012707 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012708 bpp, info->bpc * 3);
12709 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012710 }
12711
Mario Kleiner196f9542016-07-06 12:05:45 +020012712 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012713 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020012714 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12715 bpp);
12716 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012717 }
12718}
12719
12720static int
12721compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012722 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012723{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012724 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012725 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012726 struct drm_connector *connector;
12727 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012728 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012729
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012730 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
12731 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012732 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012733 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012734 bpp = 12*3;
12735 else
12736 bpp = 8*3;
12737
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012738
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012739 pipe_config->pipe_bpp = bpp;
12740
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012741 state = pipe_config->base.state;
12742
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012743 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012744 for_each_connector_in_state(state, connector, connector_state, i) {
12745 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012746 continue;
12747
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012748 connected_sink_compute_bpp(to_intel_connector(connector),
12749 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012750 }
12751
12752 return bpp;
12753}
12754
Daniel Vetter644db712013-09-19 14:53:58 +020012755static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12756{
12757 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12758 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012759 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012760 mode->crtc_hdisplay, mode->crtc_hsync_start,
12761 mode->crtc_hsync_end, mode->crtc_htotal,
12762 mode->crtc_vdisplay, mode->crtc_vsync_start,
12763 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12764}
12765
Daniel Vetterc0b03412013-05-28 12:05:54 +020012766static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012767 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012768 const char *context)
12769{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012770 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012771 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012772 struct drm_plane *plane;
12773 struct intel_plane *intel_plane;
12774 struct intel_plane_state *state;
12775 struct drm_framebuffer *fb;
12776
Ville Syrjälä78108b72016-05-27 20:59:19 +030012777 DRM_DEBUG_KMS("[CRTC:%d:%s]%s config %p for pipe %c\n",
12778 crtc->base.base.id, crtc->base.name,
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012779 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012780
Jani Nikulada205632016-03-15 21:51:10 +020012781 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012782 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12783 pipe_config->pipe_bpp, pipe_config->dither);
12784 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12785 pipe_config->has_pch_encoder,
12786 pipe_config->fdi_lanes,
12787 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12788 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12789 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012790 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjälä37a56502016-06-22 21:57:04 +030012791 intel_crtc_has_dp_encoder(pipe_config),
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012792 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012793 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12794 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12795 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012796
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012797 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Ville Syrjälä37a56502016-06-22 21:57:04 +030012798 intel_crtc_has_dp_encoder(pipe_config),
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012799 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012800 pipe_config->dp_m2_n2.gmch_m,
12801 pipe_config->dp_m2_n2.gmch_n,
12802 pipe_config->dp_m2_n2.link_m,
12803 pipe_config->dp_m2_n2.link_n,
12804 pipe_config->dp_m2_n2.tu);
12805
Daniel Vetter55072d12014-11-20 16:10:28 +010012806 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12807 pipe_config->has_audio,
12808 pipe_config->has_infoframe);
12809
Daniel Vetterc0b03412013-05-28 12:05:54 +020012810 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012811 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012812 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012813 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12814 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012815 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012816 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12817 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012818 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12819 crtc->num_scalers,
12820 pipe_config->scaler_state.scaler_users,
12821 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012822 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12823 pipe_config->gmch_pfit.control,
12824 pipe_config->gmch_pfit.pgm_ratios,
12825 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012826 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012827 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012828 pipe_config->pch_pfit.size,
12829 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012830 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012831 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012832
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +010012833 if (IS_BROXTON(dev_priv)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012834 DRM_DEBUG_KMS("dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012835 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012836 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012837 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012838 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012839 pipe_config->dpll_hw_state.pll0,
12840 pipe_config->dpll_hw_state.pll1,
12841 pipe_config->dpll_hw_state.pll2,
12842 pipe_config->dpll_hw_state.pll3,
12843 pipe_config->dpll_hw_state.pll6,
12844 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012845 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012846 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012847 pipe_config->dpll_hw_state.pcsdw12);
Tvrtko Ursulin08537232016-10-13 11:03:02 +010012848 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012849 DRM_DEBUG_KMS("dpll_hw_state: "
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012850 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012851 pipe_config->dpll_hw_state.ctrl1,
12852 pipe_config->dpll_hw_state.cfgcr1,
12853 pipe_config->dpll_hw_state.cfgcr2);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012854 } else if (HAS_DDI(dev_priv)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012855 DRM_DEBUG_KMS("dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012856 pipe_config->dpll_hw_state.wrpll,
12857 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012858 } else {
12859 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12860 "fp0: 0x%x, fp1: 0x%x\n",
12861 pipe_config->dpll_hw_state.dpll,
12862 pipe_config->dpll_hw_state.dpll_md,
12863 pipe_config->dpll_hw_state.fp0,
12864 pipe_config->dpll_hw_state.fp1);
12865 }
12866
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012867 DRM_DEBUG_KMS("planes on this crtc\n");
12868 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromd3828142016-08-15 16:29:55 +010012869 char *format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012870 intel_plane = to_intel_plane(plane);
12871 if (intel_plane->pipe != crtc->pipe)
12872 continue;
12873
12874 state = to_intel_plane_state(plane->state);
12875 fb = state->base.fb;
12876 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012877 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
12878 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012879 continue;
12880 }
12881
Eric Engestrom90844f02016-08-15 01:02:38 +010012882 format_name = drm_get_format_name(fb->pixel_format);
12883
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012884 DRM_DEBUG_KMS("[PLANE:%d:%s] enabled",
12885 plane->base.id, plane->name);
12886 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = %s",
Eric Engestrom90844f02016-08-15 01:02:38 +010012887 fb->base.id, fb->width, fb->height, format_name);
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012888 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
12889 state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012890 state->base.src.x1 >> 16,
12891 state->base.src.y1 >> 16,
12892 drm_rect_width(&state->base.src) >> 16,
12893 drm_rect_height(&state->base.src) >> 16,
12894 state->base.dst.x1, state->base.dst.y1,
12895 drm_rect_width(&state->base.dst),
12896 drm_rect_height(&state->base.dst));
Eric Engestrom90844f02016-08-15 01:02:38 +010012897
12898 kfree(format_name);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012899 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012900}
12901
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012902static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012903{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012904 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012905 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012906 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012907 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012908
12909 /*
12910 * Walk the connector list instead of the encoder
12911 * list to detect the problem on ddi platforms
12912 * where there's just one encoder per digital port.
12913 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012914 drm_for_each_connector(connector, dev) {
12915 struct drm_connector_state *connector_state;
12916 struct intel_encoder *encoder;
12917
12918 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12919 if (!connector_state)
12920 connector_state = connector->state;
12921
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012922 if (!connector_state->best_encoder)
12923 continue;
12924
12925 encoder = to_intel_encoder(connector_state->best_encoder);
12926
12927 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012928
12929 switch (encoder->type) {
12930 unsigned int port_mask;
12931 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012932 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012933 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030012934 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012935 case INTEL_OUTPUT_HDMI:
12936 case INTEL_OUTPUT_EDP:
12937 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12938
12939 /* the same port mustn't appear more than once */
12940 if (used_ports & port_mask)
12941 return false;
12942
12943 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012944 break;
12945 case INTEL_OUTPUT_DP_MST:
12946 used_mst_ports |=
12947 1 << enc_to_mst(&encoder->base)->primary->port;
12948 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012949 default:
12950 break;
12951 }
12952 }
12953
Ville Syrjälä477321e2016-07-28 17:50:40 +030012954 /* can't mix MST and SST/HDMI on the same port */
12955 if (used_ports & used_mst_ports)
12956 return false;
12957
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012958 return true;
12959}
12960
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012961static void
12962clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12963{
12964 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012965 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012966 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012967 struct intel_shared_dpll *shared_dpll;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012968 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012969
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012970 /* FIXME: before the switch to atomic started, a new pipe_config was
12971 * kzalloc'd. Code that depends on any field being zero should be
12972 * fixed, so that the crtc_state can be safely duplicated. For now,
12973 * only fields that are know to not cause problems are preserved. */
12974
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012975 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012976 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012977 shared_dpll = crtc_state->shared_dpll;
12978 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012979 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012980
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012981 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012982
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012983 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012984 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012985 crtc_state->shared_dpll = shared_dpll;
12986 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012987 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012988}
12989
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012990static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012991intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012992 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012993{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012994 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012995 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012996 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012997 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012998 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012999 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010013000 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020013001
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013002 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020013003
Daniel Vettere143a212013-07-04 12:01:15 +020013004 pipe_config->cpu_transcoder =
13005 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013006
Imre Deak2960bc92013-07-30 13:36:32 +030013007 /*
13008 * Sanitize sync polarity flags based on requested ones. If neither
13009 * positive or negative polarity is requested, treat this as meaning
13010 * negative polarity.
13011 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013012 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030013013 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013014 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030013015
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013016 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030013017 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013018 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030013019
Daniel Vetterd328c9d2015-04-10 16:22:37 +020013020 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
13021 pipe_config);
13022 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010013023 goto fail;
13024
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030013025 /*
13026 * Determine the real pipe dimensions. Note that stereo modes can
13027 * increase the actual pipe size due to the frame doubling and
13028 * insertion of additional space for blanks between the frame. This
13029 * is stored in the crtc timings. We use the requested mode to do this
13030 * computation to clearly distinguish it from the adjusted mode, which
13031 * can be changed by the connectors in the below retry loop.
13032 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013033 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080013034 &pipe_config->pipe_src_w,
13035 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030013036
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013037 for_each_connector_in_state(state, connector, connector_state, i) {
13038 if (connector_state->crtc != crtc)
13039 continue;
13040
13041 encoder = to_intel_encoder(connector_state->best_encoder);
13042
Ville Syrjäläe25148d2016-06-22 21:57:09 +030013043 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
13044 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
13045 goto fail;
13046 }
13047
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013048 /*
13049 * Determine output_types before calling the .compute_config()
13050 * hooks so that the hooks can use this information safely.
13051 */
13052 pipe_config->output_types |= 1 << encoder->type;
13053 }
13054
Daniel Vettere29c22c2013-02-21 00:00:16 +010013055encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020013056 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020013057 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020013058 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013059
Daniel Vetter135c81b2013-07-21 21:37:09 +020013060 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013061 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
13062 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020013063
Daniel Vetter7758a112012-07-08 19:40:39 +020013064 /* Pass our mode to the connectors and the CRTC to give them a chance to
13065 * adjust it according to limitations or connector properties, and also
13066 * a chance to reject the mode entirely.
13067 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030013068 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020013069 if (connector_state->crtc != crtc)
13070 continue;
13071
13072 encoder = to_intel_encoder(connector_state->best_encoder);
13073
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020013074 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020013075 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020013076 goto fail;
13077 }
13078 }
13079
Daniel Vetterff9a6752013-06-01 17:16:21 +020013080 /* Set default port clock if not overwritten by the encoder. Needs to be
13081 * done afterwards in case the encoder adjusts the mode. */
13082 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013083 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010013084 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013085
Daniel Vettera43f6e02013-06-07 23:10:32 +020013086 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010013087 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020013088 DRM_DEBUG_KMS("CRTC fixup failed\n");
13089 goto fail;
13090 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010013091
13092 if (ret == RETRY) {
13093 if (WARN(!retry, "loop in pipe configuration computation\n")) {
13094 ret = -EINVAL;
13095 goto fail;
13096 }
13097
13098 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
13099 retry = false;
13100 goto encoder_retry;
13101 }
13102
Daniel Vettere8fa4272015-08-12 11:43:34 +020013103 /* Dithering seems to not pass-through bits correctly when it should, so
13104 * only enable it on 6bpc panels. */
13105 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020013106 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020013107 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010013108
Daniel Vetter7758a112012-07-08 19:40:39 +020013109fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030013110 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020013111}
13112
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013113static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013114intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013115{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013116 struct drm_crtc *crtc;
13117 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020013118 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020013119
Ville Syrjälä76688512014-01-10 11:28:06 +020013120 /* Double check state. */
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020013121 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020013122 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020013123
13124 /* Update hwmode for vblank functions */
13125 if (crtc->state->active)
13126 crtc->hwmode = crtc->state->adjusted_mode;
13127 else
13128 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020013129
13130 /*
13131 * Update legacy state to satisfy fbc code. This can
13132 * be removed when fbc uses the atomic state.
13133 */
13134 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
13135 struct drm_plane_state *plane_state = crtc->primary->state;
13136
13137 crtc->primary->fb = plane_state->fb;
13138 crtc->x = plane_state->src_x >> 16;
13139 crtc->y = plane_state->src_y >> 16;
13140 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013141 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013142}
13143
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013144static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013145{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013146 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013147
13148 if (clock1 == clock2)
13149 return true;
13150
13151 if (!clock1 || !clock2)
13152 return false;
13153
13154 diff = abs(clock1 - clock2);
13155
13156 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
13157 return true;
13158
13159 return false;
13160}
13161
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013162static bool
13163intel_compare_m_n(unsigned int m, unsigned int n,
13164 unsigned int m2, unsigned int n2,
13165 bool exact)
13166{
13167 if (m == m2 && n == n2)
13168 return true;
13169
13170 if (exact || !m || !n || !m2 || !n2)
13171 return false;
13172
13173 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
13174
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013175 if (n > n2) {
13176 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013177 m2 <<= 1;
13178 n2 <<= 1;
13179 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013180 } else if (n < n2) {
13181 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013182 m <<= 1;
13183 n <<= 1;
13184 }
13185 }
13186
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013187 if (n != n2)
13188 return false;
13189
13190 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013191}
13192
13193static bool
13194intel_compare_link_m_n(const struct intel_link_m_n *m_n,
13195 struct intel_link_m_n *m2_n2,
13196 bool adjust)
13197{
13198 if (m_n->tu == m2_n2->tu &&
13199 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
13200 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
13201 intel_compare_m_n(m_n->link_m, m_n->link_n,
13202 m2_n2->link_m, m2_n2->link_n, !adjust)) {
13203 if (adjust)
13204 *m2_n2 = *m_n;
13205
13206 return true;
13207 }
13208
13209 return false;
13210}
13211
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013212static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020013213intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013214 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013215 struct intel_crtc_state *pipe_config,
13216 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013217{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013218 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013219 bool ret = true;
13220
13221#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
13222 do { \
13223 if (!adjust) \
13224 DRM_ERROR(fmt, ##__VA_ARGS__); \
13225 else \
13226 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
13227 } while (0)
13228
Daniel Vetter66e985c2013-06-05 13:34:20 +020013229#define PIPE_CONF_CHECK_X(name) \
13230 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013231 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013232 "(expected 0x%08x, found 0x%08x)\n", \
13233 current_config->name, \
13234 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013235 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013236 }
13237
Daniel Vetter08a24032013-04-19 11:25:34 +020013238#define PIPE_CONF_CHECK_I(name) \
13239 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013240 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020013241 "(expected %i, found %i)\n", \
13242 current_config->name, \
13243 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013244 ret = false; \
13245 }
13246
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013247#define PIPE_CONF_CHECK_P(name) \
13248 if (current_config->name != pipe_config->name) { \
13249 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13250 "(expected %p, found %p)\n", \
13251 current_config->name, \
13252 pipe_config->name); \
13253 ret = false; \
13254 }
13255
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013256#define PIPE_CONF_CHECK_M_N(name) \
13257 if (!intel_compare_link_m_n(&current_config->name, \
13258 &pipe_config->name,\
13259 adjust)) { \
13260 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13261 "(expected tu %i gmch %i/%i link %i/%i, " \
13262 "found tu %i, gmch %i/%i link %i/%i)\n", \
13263 current_config->name.tu, \
13264 current_config->name.gmch_m, \
13265 current_config->name.gmch_n, \
13266 current_config->name.link_m, \
13267 current_config->name.link_n, \
13268 pipe_config->name.tu, \
13269 pipe_config->name.gmch_m, \
13270 pipe_config->name.gmch_n, \
13271 pipe_config->name.link_m, \
13272 pipe_config->name.link_n); \
13273 ret = false; \
13274 }
13275
Daniel Vetter55c561a2016-03-30 11:34:36 +020013276/* This is required for BDW+ where there is only one set of registers for
13277 * switching between high and low RR.
13278 * This macro can be used whenever a comparison has to be made between one
13279 * hw state and multiple sw state variables.
13280 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013281#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
13282 if (!intel_compare_link_m_n(&current_config->name, \
13283 &pipe_config->name, adjust) && \
13284 !intel_compare_link_m_n(&current_config->alt_name, \
13285 &pipe_config->name, adjust)) { \
13286 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13287 "(expected tu %i gmch %i/%i link %i/%i, " \
13288 "or tu %i gmch %i/%i link %i/%i, " \
13289 "found tu %i, gmch %i/%i link %i/%i)\n", \
13290 current_config->name.tu, \
13291 current_config->name.gmch_m, \
13292 current_config->name.gmch_n, \
13293 current_config->name.link_m, \
13294 current_config->name.link_n, \
13295 current_config->alt_name.tu, \
13296 current_config->alt_name.gmch_m, \
13297 current_config->alt_name.gmch_n, \
13298 current_config->alt_name.link_m, \
13299 current_config->alt_name.link_n, \
13300 pipe_config->name.tu, \
13301 pipe_config->name.gmch_m, \
13302 pipe_config->name.gmch_n, \
13303 pipe_config->name.link_m, \
13304 pipe_config->name.link_n); \
13305 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010013306 }
13307
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013308#define PIPE_CONF_CHECK_FLAGS(name, mask) \
13309 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013310 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013311 "(expected %i, found %i)\n", \
13312 current_config->name & (mask), \
13313 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013314 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013315 }
13316
Ville Syrjälä5e550652013-09-06 23:29:07 +030013317#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
13318 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013319 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013320 "(expected %i, found %i)\n", \
13321 current_config->name, \
13322 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013323 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013324 }
13325
Daniel Vetterbb760062013-06-06 14:55:52 +020013326#define PIPE_CONF_QUIRK(quirk) \
13327 ((current_config->quirks | pipe_config->quirks) & (quirk))
13328
Daniel Vettereccb1402013-05-22 00:50:22 +020013329 PIPE_CONF_CHECK_I(cpu_transcoder);
13330
Daniel Vetter08a24032013-04-19 11:25:34 +020013331 PIPE_CONF_CHECK_I(has_pch_encoder);
13332 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013333 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020013334
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030013335 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030013336 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013337
13338 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013339 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013340
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013341 if (current_config->has_drrs)
13342 PIPE_CONF_CHECK_M_N(dp_m2_n2);
13343 } else
13344 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030013345
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013346 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020013347
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013348 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
13349 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
13350 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
13351 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
13352 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
13353 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013354
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013355 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
13356 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
13357 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
13358 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
13359 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
13360 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013361
Daniel Vetterc93f54c2013-06-27 19:47:19 +020013362 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020013363 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013364 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013365 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020013366 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080013367 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020013368
Daniel Vetter9ed109a2014-04-24 23:54:52 +020013369 PIPE_CONF_CHECK_I(has_audio);
13370
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013371 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013372 DRM_MODE_FLAG_INTERLACE);
13373
Daniel Vetterbb760062013-06-06 14:55:52 +020013374 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013375 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013376 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013377 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013378 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013379 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013380 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013381 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013382 DRM_MODE_FLAG_NVSYNC);
13383 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013384
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013385 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020013386 /* pfit ratios are autocomputed by the hw on gen4+ */
13387 if (INTEL_INFO(dev)->gen < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020013388 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013389 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020013390
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013391 if (!adjust) {
13392 PIPE_CONF_CHECK_I(pipe_src_w);
13393 PIPE_CONF_CHECK_I(pipe_src_h);
13394
13395 PIPE_CONF_CHECK_I(pch_pfit.enabled);
13396 if (current_config->pch_pfit.enabled) {
13397 PIPE_CONF_CHECK_X(pch_pfit.pos);
13398 PIPE_CONF_CHECK_X(pch_pfit.size);
13399 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020013400
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020013401 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
13402 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070013403
Jesse Barnese59150d2014-01-07 13:30:45 -080013404 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013405 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080013406 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030013407
Ville Syrjälä282740f2013-09-04 18:30:03 +030013408 PIPE_CONF_CHECK_I(double_wide);
13409
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013410 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013411 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020013412 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013413 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
13414 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030013415 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010013416 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000013417 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
13418 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
13419 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020013420
Ville Syrjälä47eacba2016-04-12 22:14:35 +030013421 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
13422 PIPE_CONF_CHECK_X(dsi_pll.div);
13423
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013424 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030013425 PIPE_CONF_CHECK_I(pipe_bpp);
13426
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013427 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080013428 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030013429
Daniel Vetter66e985c2013-06-05 13:34:20 +020013430#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020013431#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013432#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013433#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030013434#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020013435#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013436#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020013437
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013438 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013439}
13440
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013441static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
13442 const struct intel_crtc_state *pipe_config)
13443{
13444 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020013445 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013446 &pipe_config->fdi_m_n);
13447 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
13448
13449 /*
13450 * FDI already provided one idea for the dotclock.
13451 * Yell if the encoder disagrees.
13452 */
13453 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
13454 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
13455 fdi_dotclock, dotclock);
13456 }
13457}
13458
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013459static void verify_wm_state(struct drm_crtc *crtc,
13460 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000013461{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013462 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010013463 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000013464 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013465 struct skl_pipe_wm hw_wm, *sw_wm;
13466 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
13467 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013468 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13469 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013470 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000013471
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013472 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000013473 return;
13474
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013475 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
13476 sw_wm = &intel_crtc->wm.active.skl;
13477
Damien Lespiau08db6652014-11-04 17:06:52 +000013478 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
13479 sw_ddb = &dev_priv->wm.skl_hw.ddb;
13480
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013481 /* planes */
13482 for_each_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013483 hw_plane_wm = &hw_wm.planes[plane];
13484 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000013485
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013486 /* Watermarks */
13487 for (level = 0; level <= max_level; level++) {
13488 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13489 &sw_plane_wm->wm[level]))
13490 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000013491
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013492 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13493 pipe_name(pipe), plane + 1, level,
13494 sw_plane_wm->wm[level].plane_en,
13495 sw_plane_wm->wm[level].plane_res_b,
13496 sw_plane_wm->wm[level].plane_res_l,
13497 hw_plane_wm->wm[level].plane_en,
13498 hw_plane_wm->wm[level].plane_res_b,
13499 hw_plane_wm->wm[level].plane_res_l);
13500 }
13501
13502 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13503 &sw_plane_wm->trans_wm)) {
13504 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13505 pipe_name(pipe), plane + 1,
13506 sw_plane_wm->trans_wm.plane_en,
13507 sw_plane_wm->trans_wm.plane_res_b,
13508 sw_plane_wm->trans_wm.plane_res_l,
13509 hw_plane_wm->trans_wm.plane_en,
13510 hw_plane_wm->trans_wm.plane_res_b,
13511 hw_plane_wm->trans_wm.plane_res_l);
13512 }
13513
13514 /* DDB */
13515 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
13516 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
13517
13518 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
13519 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
13520 "(expected (%u,%u), found (%u,%u))\n",
13521 pipe_name(pipe), plane + 1,
13522 sw_ddb_entry->start, sw_ddb_entry->end,
13523 hw_ddb_entry->start, hw_ddb_entry->end);
13524 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013525 }
13526
Lyude27082492016-08-24 07:48:10 +020013527 /*
13528 * cursor
13529 * If the cursor plane isn't active, we may not have updated it's ddb
13530 * allocation. In that case since the ddb allocation will be updated
13531 * once the plane becomes visible, we can skip this check
13532 */
13533 if (intel_crtc->cursor_addr) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013534 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
13535 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013536
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013537 /* Watermarks */
13538 for (level = 0; level <= max_level; level++) {
13539 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13540 &sw_plane_wm->wm[level]))
13541 continue;
13542
13543 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13544 pipe_name(pipe), level,
13545 sw_plane_wm->wm[level].plane_en,
13546 sw_plane_wm->wm[level].plane_res_b,
13547 sw_plane_wm->wm[level].plane_res_l,
13548 hw_plane_wm->wm[level].plane_en,
13549 hw_plane_wm->wm[level].plane_res_b,
13550 hw_plane_wm->wm[level].plane_res_l);
13551 }
13552
13553 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13554 &sw_plane_wm->trans_wm)) {
13555 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13556 pipe_name(pipe),
13557 sw_plane_wm->trans_wm.plane_en,
13558 sw_plane_wm->trans_wm.plane_res_b,
13559 sw_plane_wm->trans_wm.plane_res_l,
13560 hw_plane_wm->trans_wm.plane_en,
13561 hw_plane_wm->trans_wm.plane_res_b,
13562 hw_plane_wm->trans_wm.plane_res_l);
13563 }
13564
13565 /* DDB */
13566 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
13567 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
13568
13569 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
Lyude27082492016-08-24 07:48:10 +020013570 DRM_ERROR("mismatch in DDB state pipe %c cursor "
13571 "(expected (%u,%u), found (%u,%u))\n",
13572 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013573 sw_ddb_entry->start, sw_ddb_entry->end,
13574 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020013575 }
Damien Lespiau08db6652014-11-04 17:06:52 +000013576 }
13577}
13578
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013579static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013580verify_connector_state(struct drm_device *dev, struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013581{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013582 struct drm_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013583
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013584 drm_for_each_connector(connector, dev) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013585 struct drm_encoder *encoder = connector->encoder;
13586 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013587
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013588 if (state->crtc != crtc)
13589 continue;
13590
Daniel Vetter5a21b662016-05-24 17:13:53 +020013591 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013592
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013593 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013594 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013595 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013596}
13597
13598static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013599verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013600{
13601 struct intel_encoder *encoder;
13602 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013603
Damien Lespiaub2784e12014-08-05 11:29:37 +010013604 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013605 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013606 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013607
13608 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
13609 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013610 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013611
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013612 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013613 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013614 continue;
13615 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013616
13617 I915_STATE_WARN(connector->base.state->crtc !=
13618 encoder->base.crtc,
13619 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013620 }
Dave Airlie0e32b392014-05-02 14:02:48 +100013621
Rob Clarke2c719b2014-12-15 13:56:32 -050013622 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013623 "encoder's enabled state mismatch "
13624 "(expected %i, found %i)\n",
13625 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013626
13627 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013628 bool active;
13629
13630 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013631 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013632 "encoder detached but still enabled on pipe %c.\n",
13633 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013634 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013635 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013636}
13637
13638static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013639verify_crtc_state(struct drm_crtc *crtc,
13640 struct drm_crtc_state *old_crtc_state,
13641 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013642{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013643 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010013644 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013645 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013646 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13647 struct intel_crtc_state *pipe_config, *sw_config;
13648 struct drm_atomic_state *old_state;
13649 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013650
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013651 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020013652 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013653 pipe_config = to_intel_crtc_state(old_crtc_state);
13654 memset(pipe_config, 0, sizeof(*pipe_config));
13655 pipe_config->base.crtc = crtc;
13656 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013657
Ville Syrjälä78108b72016-05-27 20:59:19 +030013658 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013659
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013660 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013661
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013662 /* hw state is inconsistent with the pipe quirk */
13663 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13664 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13665 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013666
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013667 I915_STATE_WARN(new_crtc_state->active != active,
13668 "crtc active state doesn't match with hw state "
13669 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013670
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013671 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
13672 "transitional active state does not match atomic hw state "
13673 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013674
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013675 for_each_encoder_on_crtc(dev, crtc, encoder) {
13676 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013677
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013678 active = encoder->get_hw_state(encoder, &pipe);
13679 I915_STATE_WARN(active != new_crtc_state->active,
13680 "[ENCODER:%i] active %i with crtc active %i\n",
13681 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013682
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013683 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13684 "Encoder connected to wrong pipe %c\n",
13685 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013686
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013687 if (active) {
13688 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013689 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013690 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013691 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013692
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013693 if (!new_crtc_state->active)
13694 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013695
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013696 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013697
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013698 sw_config = to_intel_crtc_state(crtc->state);
13699 if (!intel_pipe_config_compare(dev, sw_config,
13700 pipe_config, false)) {
13701 I915_STATE_WARN(1, "pipe state doesn't match!\n");
13702 intel_dump_pipe_config(intel_crtc, pipe_config,
13703 "[hw state]");
13704 intel_dump_pipe_config(intel_crtc, sw_config,
13705 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013706 }
13707}
13708
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013709static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013710verify_single_dpll_state(struct drm_i915_private *dev_priv,
13711 struct intel_shared_dpll *pll,
13712 struct drm_crtc *crtc,
13713 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013714{
13715 struct intel_dpll_hw_state dpll_hw_state;
13716 unsigned crtc_mask;
13717 bool active;
13718
13719 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13720
13721 DRM_DEBUG_KMS("%s\n", pll->name);
13722
13723 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
13724
13725 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
13726 I915_STATE_WARN(!pll->on && pll->active_mask,
13727 "pll in active use but not on in sw tracking\n");
13728 I915_STATE_WARN(pll->on && !pll->active_mask,
13729 "pll is on but not used by any active crtc\n");
13730 I915_STATE_WARN(pll->on != active,
13731 "pll on state mismatch (expected %i, found %i)\n",
13732 pll->on, active);
13733 }
13734
13735 if (!crtc) {
13736 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
13737 "more active pll users than references: %x vs %x\n",
13738 pll->active_mask, pll->config.crtc_mask);
13739
13740 return;
13741 }
13742
13743 crtc_mask = 1 << drm_crtc_index(crtc);
13744
13745 if (new_state->active)
13746 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13747 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13748 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13749 else
13750 I915_STATE_WARN(pll->active_mask & crtc_mask,
13751 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13752 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13753
13754 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13755 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13756 crtc_mask, pll->config.crtc_mask);
13757
13758 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13759 &dpll_hw_state,
13760 sizeof(dpll_hw_state)),
13761 "pll hw state mismatch\n");
13762}
13763
13764static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013765verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13766 struct drm_crtc_state *old_crtc_state,
13767 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013768{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013769 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013770 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13771 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13772
13773 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013774 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013775
13776 if (old_state->shared_dpll &&
13777 old_state->shared_dpll != new_state->shared_dpll) {
13778 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13779 struct intel_shared_dpll *pll = old_state->shared_dpll;
13780
13781 I915_STATE_WARN(pll->active_mask & crtc_mask,
13782 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13783 pipe_name(drm_crtc_index(crtc)));
13784 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13785 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13786 pipe_name(drm_crtc_index(crtc)));
13787 }
13788}
13789
13790static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013791intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013792 struct drm_crtc_state *old_state,
13793 struct drm_crtc_state *new_state)
13794{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013795 if (!needs_modeset(new_state) &&
13796 !to_intel_crtc_state(new_state)->update_pipe)
13797 return;
13798
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013799 verify_wm_state(crtc, new_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013800 verify_connector_state(crtc->dev, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013801 verify_crtc_state(crtc, old_state, new_state);
13802 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013803}
13804
13805static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013806verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013807{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013808 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013809 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013810
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013811 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013812 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013813}
Daniel Vetter53589012013-06-05 13:34:16 +020013814
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013815static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013816intel_modeset_verify_disabled(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013817{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013818 verify_encoder_state(dev);
13819 verify_connector_state(dev, NULL);
13820 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020013821}
13822
Ville Syrjälä80715b22014-05-15 20:23:23 +030013823static void update_scanline_offset(struct intel_crtc *crtc)
13824{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013825 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013826
13827 /*
13828 * The scanline counter increments at the leading edge of hsync.
13829 *
13830 * On most platforms it starts counting from vtotal-1 on the
13831 * first active line. That means the scanline counter value is
13832 * always one less than what we would expect. Ie. just after
13833 * start of vblank, which also occurs at start of hsync (on the
13834 * last active line), the scanline counter will read vblank_start-1.
13835 *
13836 * On gen2 the scanline counter starts counting from 1 instead
13837 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13838 * to keep the value positive), instead of adding one.
13839 *
13840 * On HSW+ the behaviour of the scanline counter depends on the output
13841 * type. For DP ports it behaves like most other platforms, but on HDMI
13842 * there's an extra 1 line difference. So we need to add two instead of
13843 * one to the value.
13844 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013845 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013846 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013847 int vtotal;
13848
Ville Syrjälä124abe02015-09-08 13:40:45 +030013849 vtotal = adjusted_mode->crtc_vtotal;
13850 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013851 vtotal /= 2;
13852
13853 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013854 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030013855 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013856 crtc->scanline_offset = 2;
13857 } else
13858 crtc->scanline_offset = 1;
13859}
13860
Maarten Lankhorstad421372015-06-15 12:33:42 +020013861static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013862{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013863 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013864 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013865 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013866 struct drm_crtc *crtc;
13867 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013868 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013869
13870 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013871 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013872
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013873 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013874 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013875 struct intel_shared_dpll *old_dpll =
13876 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013877
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013878 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013879 continue;
13880
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013881 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013882
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013883 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013884 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013885
Maarten Lankhorstad421372015-06-15 12:33:42 +020013886 if (!shared_dpll)
13887 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13888
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013889 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013890 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013891}
13892
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013893/*
13894 * This implements the workaround described in the "notes" section of the mode
13895 * set sequence documentation. When going from no pipes or single pipe to
13896 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13897 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13898 */
13899static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13900{
13901 struct drm_crtc_state *crtc_state;
13902 struct intel_crtc *intel_crtc;
13903 struct drm_crtc *crtc;
13904 struct intel_crtc_state *first_crtc_state = NULL;
13905 struct intel_crtc_state *other_crtc_state = NULL;
13906 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13907 int i;
13908
13909 /* look at all crtc's that are going to be enabled in during modeset */
13910 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13911 intel_crtc = to_intel_crtc(crtc);
13912
13913 if (!crtc_state->active || !needs_modeset(crtc_state))
13914 continue;
13915
13916 if (first_crtc_state) {
13917 other_crtc_state = to_intel_crtc_state(crtc_state);
13918 break;
13919 } else {
13920 first_crtc_state = to_intel_crtc_state(crtc_state);
13921 first_pipe = intel_crtc->pipe;
13922 }
13923 }
13924
13925 /* No workaround needed? */
13926 if (!first_crtc_state)
13927 return 0;
13928
13929 /* w/a possibly needed, check how many crtc's are already enabled. */
13930 for_each_intel_crtc(state->dev, intel_crtc) {
13931 struct intel_crtc_state *pipe_config;
13932
13933 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13934 if (IS_ERR(pipe_config))
13935 return PTR_ERR(pipe_config);
13936
13937 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13938
13939 if (!pipe_config->base.active ||
13940 needs_modeset(&pipe_config->base))
13941 continue;
13942
13943 /* 2 or more enabled crtcs means no need for w/a */
13944 if (enabled_pipe != INVALID_PIPE)
13945 return 0;
13946
13947 enabled_pipe = intel_crtc->pipe;
13948 }
13949
13950 if (enabled_pipe != INVALID_PIPE)
13951 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13952 else if (other_crtc_state)
13953 other_crtc_state->hsw_workaround_pipe = first_pipe;
13954
13955 return 0;
13956}
13957
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013958static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13959{
13960 struct drm_crtc *crtc;
13961 struct drm_crtc_state *crtc_state;
13962 int ret = 0;
13963
13964 /* add all active pipes to the state */
13965 for_each_crtc(state->dev, crtc) {
13966 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13967 if (IS_ERR(crtc_state))
13968 return PTR_ERR(crtc_state);
13969
13970 if (!crtc_state->active || needs_modeset(crtc_state))
13971 continue;
13972
13973 crtc_state->mode_changed = true;
13974
13975 ret = drm_atomic_add_affected_connectors(state, crtc);
13976 if (ret)
13977 break;
13978
13979 ret = drm_atomic_add_affected_planes(state, crtc);
13980 if (ret)
13981 break;
13982 }
13983
13984 return ret;
13985}
13986
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013987static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013988{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013989 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013990 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013991 struct drm_crtc *crtc;
13992 struct drm_crtc_state *crtc_state;
13993 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013994
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013995 if (!check_digital_port_conflicts(state)) {
13996 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13997 return -EINVAL;
13998 }
13999
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014000 intel_state->modeset = true;
14001 intel_state->active_crtcs = dev_priv->active_crtcs;
14002
14003 for_each_crtc_in_state(state, crtc, crtc_state, i) {
14004 if (crtc_state->active)
14005 intel_state->active_crtcs |= 1 << i;
14006 else
14007 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070014008
14009 if (crtc_state->active != crtc->state->active)
14010 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014011 }
14012
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014013 /*
14014 * See if the config requires any additional preparation, e.g.
14015 * to adjust global state with pipes off. We need to do this
14016 * here so we can get the modeset_pipe updated config for the new
14017 * mode set on this crtc. For other crtcs we need to use the
14018 * adjusted_mode bits in the crtc directly.
14019 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014020 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030014021 if (!intel_state->cdclk_pll_vco)
Ville Syrjälä63911d72016-05-13 23:41:32 +030014022 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +030014023 if (!intel_state->cdclk_pll_vco)
14024 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014025
Clint Taylorc89e39f2016-05-13 23:41:21 +030014026 ret = dev_priv->display.modeset_calc_cdclk(state);
14027 if (ret < 0)
14028 return ret;
14029
14030 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030014031 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014032 ret = intel_modeset_all_pipes(state);
14033
14034 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014035 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010014036
14037 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
14038 intel_state->cdclk, intel_state->dev_cdclk);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014039 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014040 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014041
Maarten Lankhorstad421372015-06-15 12:33:42 +020014042 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014043
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014044 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020014045 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020014046
Maarten Lankhorstad421372015-06-15 12:33:42 +020014047 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014048}
14049
Matt Roperaa363132015-09-24 15:53:18 -070014050/*
14051 * Handle calculation of various watermark data at the end of the atomic check
14052 * phase. The code here should be run after the per-crtc and per-plane 'check'
14053 * handlers to ensure that all derived state has been updated.
14054 */
Matt Roper55994c22016-05-12 07:06:08 -070014055static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070014056{
14057 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070014058 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070014059
14060 /* Is there platform-specific watermark information to calculate? */
14061 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070014062 return dev_priv->display.compute_global_watermarks(state);
14063
14064 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070014065}
14066
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014067/**
14068 * intel_atomic_check - validate state object
14069 * @dev: drm device
14070 * @state: state to validate
14071 */
14072static int intel_atomic_check(struct drm_device *dev,
14073 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020014074{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014075 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070014076 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014077 struct drm_crtc *crtc;
14078 struct drm_crtc_state *crtc_state;
14079 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014080 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014081
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014082 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020014083 if (ret)
14084 return ret;
14085
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014086 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014087 struct intel_crtc_state *pipe_config =
14088 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014089
14090 /* Catch I915_MODE_FLAG_INHERITED */
14091 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
14092 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014093
Daniel Vetter26495482015-07-15 14:15:52 +020014094 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014095 continue;
14096
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014097 if (!crtc_state->enable) {
14098 any_ms = true;
14099 continue;
14100 }
14101
Daniel Vetter26495482015-07-15 14:15:52 +020014102 /* FIXME: For only active_changed we shouldn't need to do any
14103 * state recomputation at all. */
14104
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014105 ret = drm_atomic_add_affected_connectors(state, crtc);
14106 if (ret)
14107 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020014108
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014109 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020014110 if (ret) {
14111 intel_dump_pipe_config(to_intel_crtc(crtc),
14112 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014113 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020014114 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014115
Jani Nikula73831232015-11-19 10:26:30 +020014116 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014117 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014118 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014119 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020014120 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020014121 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020014122 }
14123
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014124 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020014125 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014126
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014127 ret = drm_atomic_add_affected_planes(state, crtc);
14128 if (ret)
14129 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014130
Daniel Vetter26495482015-07-15 14:15:52 +020014131 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
14132 needs_modeset(crtc_state) ?
14133 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014134 }
14135
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014136 if (any_ms) {
14137 ret = intel_modeset_checks(state);
14138
14139 if (ret)
14140 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014141 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014142 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014143
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014144 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070014145 if (ret)
14146 return ret;
14147
Paulo Zanonif51be2e2016-01-19 11:35:50 -020014148 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070014149 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020014150}
14151
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014152static int intel_atomic_prepare_commit(struct drm_device *dev,
14153 struct drm_atomic_state *state,
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020014154 bool nonblock)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014155{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014156 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014157 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014158 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014159 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014160 struct drm_crtc *crtc;
14161 int i, ret;
14162
Daniel Vetter5a21b662016-05-24 17:13:53 +020014163 for_each_crtc_in_state(state, crtc, crtc_state, i) {
14164 if (state->legacy_cursor_update)
14165 continue;
14166
14167 ret = intel_crtc_wait_for_pending_flips(crtc);
14168 if (ret)
14169 return ret;
14170
14171 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
14172 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014173 }
14174
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014175 ret = mutex_lock_interruptible(&dev->struct_mutex);
14176 if (ret)
14177 return ret;
14178
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014179 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010014180 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014181
Dave Airlie21daaee2016-05-05 09:56:30 +100014182 if (!ret && !nonblock) {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014183 for_each_plane_in_state(state, plane, plane_state, i) {
14184 struct intel_plane_state *intel_plane_state =
14185 to_intel_plane_state(plane_state);
14186
14187 if (!intel_plane_state->wait_req)
14188 continue;
14189
Chris Wilson776f3232016-08-04 07:52:40 +010014190 ret = i915_wait_request(intel_plane_state->wait_req,
Chris Wilsonea746f32016-09-09 14:11:49 +010014191 I915_WAIT_INTERRUPTIBLE,
14192 NULL, NULL);
Chris Wilsonf7e58382016-04-13 17:35:07 +010014193 if (ret) {
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014194 /* Any hang should be swallowed by the wait */
14195 WARN_ON(ret == -EIO);
Chris Wilsonf7e58382016-04-13 17:35:07 +010014196 mutex_lock(&dev->struct_mutex);
14197 drm_atomic_helper_cleanup_planes(dev, state);
14198 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014199 break;
Chris Wilsonf7e58382016-04-13 17:35:07 +010014200 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014201 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014202 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014203
14204 return ret;
14205}
14206
Maarten Lankhorsta2991412016-05-17 15:07:48 +020014207u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
14208{
14209 struct drm_device *dev = crtc->base.dev;
14210
14211 if (!dev->max_vblank_count)
14212 return drm_accurate_vblank_count(&crtc->base);
14213
14214 return dev->driver->get_vblank_counter(dev, crtc->pipe);
14215}
14216
Daniel Vetter5a21b662016-05-24 17:13:53 +020014217static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
14218 struct drm_i915_private *dev_priv,
14219 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010014220{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014221 unsigned last_vblank_count[I915_MAX_PIPES];
14222 enum pipe pipe;
14223 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014224
Daniel Vetter5a21b662016-05-24 17:13:53 +020014225 if (!crtc_mask)
14226 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014227
Daniel Vetter5a21b662016-05-24 17:13:53 +020014228 for_each_pipe(dev_priv, pipe) {
14229 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Maarten Lankhorste8861672016-02-24 11:24:26 +010014230
Daniel Vetter5a21b662016-05-24 17:13:53 +020014231 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010014232 continue;
14233
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014234 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014235 if (WARN_ON(ret != 0)) {
14236 crtc_mask &= ~(1 << pipe);
14237 continue;
14238 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014239
Daniel Vetter5a21b662016-05-24 17:13:53 +020014240 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
14241 }
14242
14243 for_each_pipe(dev_priv, pipe) {
14244 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
14245 long lret;
14246
14247 if (!((1 << pipe) & crtc_mask))
14248 continue;
14249
14250 lret = wait_event_timeout(dev->vblank[pipe].queue,
14251 last_vblank_count[pipe] !=
14252 drm_crtc_vblank_count(crtc),
14253 msecs_to_jiffies(50));
14254
14255 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
14256
14257 drm_crtc_vblank_put(crtc);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014258 }
14259}
14260
Daniel Vetter5a21b662016-05-24 17:13:53 +020014261static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014262{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014263 /* fb updated, need to unpin old fb */
14264 if (crtc_state->fb_changed)
14265 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014266
Daniel Vetter5a21b662016-05-24 17:13:53 +020014267 /* wm changes, need vblank before final wm's */
14268 if (crtc_state->update_wm_post)
14269 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014270
Daniel Vetter5a21b662016-05-24 17:13:53 +020014271 /*
14272 * cxsr is re-enabled after vblank.
14273 * This is already handled by crtc_state->update_wm_post,
14274 * but added for clarity.
14275 */
14276 if (crtc_state->disable_cxsr)
14277 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014278
Daniel Vetter5a21b662016-05-24 17:13:53 +020014279 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014280}
14281
Lyude896e5bb2016-08-24 07:48:09 +020014282static void intel_update_crtc(struct drm_crtc *crtc,
14283 struct drm_atomic_state *state,
14284 struct drm_crtc_state *old_crtc_state,
14285 unsigned int *crtc_vblank_mask)
14286{
14287 struct drm_device *dev = crtc->dev;
14288 struct drm_i915_private *dev_priv = to_i915(dev);
14289 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14290 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state);
14291 bool modeset = needs_modeset(crtc->state);
14292
14293 if (modeset) {
14294 update_scanline_offset(intel_crtc);
14295 dev_priv->display.crtc_enable(pipe_config, state);
14296 } else {
14297 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
14298 }
14299
14300 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
14301 intel_fbc_enable(
14302 intel_crtc, pipe_config,
14303 to_intel_plane_state(crtc->primary->state));
14304 }
14305
14306 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
14307
14308 if (needs_vblank_wait(pipe_config))
14309 *crtc_vblank_mask |= drm_crtc_mask(crtc);
14310}
14311
14312static void intel_update_crtcs(struct drm_atomic_state *state,
14313 unsigned int *crtc_vblank_mask)
14314{
14315 struct drm_crtc *crtc;
14316 struct drm_crtc_state *old_crtc_state;
14317 int i;
14318
14319 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14320 if (!crtc->state->active)
14321 continue;
14322
14323 intel_update_crtc(crtc, state, old_crtc_state,
14324 crtc_vblank_mask);
14325 }
14326}
14327
Lyude27082492016-08-24 07:48:10 +020014328static void skl_update_crtcs(struct drm_atomic_state *state,
14329 unsigned int *crtc_vblank_mask)
14330{
14331 struct drm_device *dev = state->dev;
Lyude27082492016-08-24 07:48:10 +020014332 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14333 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040014334 struct intel_crtc *intel_crtc;
Lyude27082492016-08-24 07:48:10 +020014335 struct drm_crtc_state *old_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040014336 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020014337 unsigned int updated = 0;
14338 bool progress;
14339 enum pipe pipe;
14340
14341 /*
14342 * Whenever the number of active pipes changes, we need to make sure we
14343 * update the pipes in the right order so that their ddb allocations
14344 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
14345 * cause pipe underruns and other bad stuff.
14346 */
14347 do {
14348 int i;
14349 progress = false;
14350
14351 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14352 bool vbl_wait = false;
14353 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040014354
14355 intel_crtc = to_intel_crtc(crtc);
14356 cstate = to_intel_crtc_state(crtc->state);
14357 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020014358
14359 if (updated & cmask || !crtc->state->active)
14360 continue;
Lyudece0ba282016-09-15 10:46:35 -040014361 if (skl_ddb_allocation_overlaps(state, intel_crtc))
Lyude27082492016-08-24 07:48:10 +020014362 continue;
14363
14364 updated |= cmask;
14365
14366 /*
14367 * If this is an already active pipe, it's DDB changed,
14368 * and this isn't the last pipe that needs updating
14369 * then we need to wait for a vblank to pass for the
14370 * new ddb allocation to take effect.
14371 */
Lyudece0ba282016-09-15 10:46:35 -040014372 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
14373 &intel_crtc->hw_ddb) &&
Lyude27082492016-08-24 07:48:10 +020014374 !crtc->state->active_changed &&
14375 intel_state->wm_results.dirty_pipes != updated)
14376 vbl_wait = true;
14377
14378 intel_update_crtc(crtc, state, old_crtc_state,
14379 crtc_vblank_mask);
14380
14381 if (vbl_wait)
14382 intel_wait_for_vblank(dev, pipe);
14383
14384 progress = true;
14385 }
14386 } while (progress);
14387}
14388
Daniel Vetter94f05022016-06-14 18:01:00 +020014389static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020014390{
Daniel Vetter94f05022016-06-14 18:01:00 +020014391 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014392 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014393 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014394 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014395 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014396 struct intel_crtc_state *intel_cstate;
Daniel Vetter94f05022016-06-14 18:01:00 +020014397 struct drm_plane *plane;
14398 struct drm_plane_state *plane_state;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014399 bool hw_check = intel_state->modeset;
14400 unsigned long put_domains[I915_MAX_PIPES] = {};
14401 unsigned crtc_vblank_mask = 0;
Daniel Vetter94f05022016-06-14 18:01:00 +020014402 int i, ret;
Daniel Vettera6778b32012-07-02 09:56:42 +020014403
Daniel Vetter94f05022016-06-14 18:01:00 +020014404 for_each_plane_in_state(state, plane, plane_state, i) {
14405 struct intel_plane_state *intel_plane_state =
14406 to_intel_plane_state(plane_state);
Daniel Vetterea0000f2016-06-13 16:13:46 +020014407
Daniel Vetter94f05022016-06-14 18:01:00 +020014408 if (!intel_plane_state->wait_req)
14409 continue;
14410
Chris Wilson776f3232016-08-04 07:52:40 +010014411 ret = i915_wait_request(intel_plane_state->wait_req,
Chris Wilsonea746f32016-09-09 14:11:49 +010014412 0, NULL, NULL);
Daniel Vetter94f05022016-06-14 18:01:00 +020014413 /* EIO should be eaten, and we can't get interrupted in the
14414 * worker, and blocking commits have waited already. */
14415 WARN_ON(ret);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014416 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030014417
Daniel Vetterea0000f2016-06-13 16:13:46 +020014418 drm_atomic_helper_wait_for_dependencies(state);
14419
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014420 if (intel_state->modeset) {
14421 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
14422 sizeof(intel_state->min_pixclk));
14423 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014424 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014425
14426 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014427 }
14428
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014429 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014430 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14431
Daniel Vetter5a21b662016-05-24 17:13:53 +020014432 if (needs_modeset(crtc->state) ||
14433 to_intel_crtc_state(crtc->state)->update_pipe) {
14434 hw_check = true;
14435
14436 put_domains[to_intel_crtc(crtc)->pipe] =
14437 modeset_get_crtc_power_domains(crtc,
14438 to_intel_crtc_state(crtc->state));
14439 }
14440
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014441 if (!needs_modeset(crtc->state))
14442 continue;
14443
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014444 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010014445
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014446 if (old_crtc_state->active) {
14447 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020014448 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014449 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020014450 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014451 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020014452
14453 /*
14454 * Underruns don't always raise
14455 * interrupts, so check manually.
14456 */
14457 intel_check_cpu_fifo_underruns(dev_priv);
14458 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010014459
14460 if (!crtc->state->active)
14461 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014462 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010014463 }
Daniel Vetter7758a112012-07-08 19:40:39 +020014464
Daniel Vetterea9d7582012-07-10 10:42:52 +020014465 /* Only after disabling all output pipelines that will be changed can we
14466 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014467 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020014468
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014469 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014470 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014471
14472 if (dev_priv->display.modeset_commit_cdclk &&
Clint Taylorc89e39f2016-05-13 23:41:21 +030014473 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030014474 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014475 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010014476
Lyude656d1b82016-08-17 15:55:54 -040014477 /*
14478 * SKL workaround: bspec recommends we disable the SAGV when we
14479 * have more then one pipe enabled
14480 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030014481 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030014482 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040014483
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020014484 intel_modeset_verify_disabled(dev);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014485 }
Daniel Vetter47fab732012-10-26 10:58:18 +020014486
Lyude896e5bb2016-08-24 07:48:09 +020014487 /* Complete the events for pipes that have now been disabled */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014488 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020014489 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014490
Daniel Vetter1f7528c2016-06-13 16:13:45 +020014491 /* Complete events for now disable pipes here. */
14492 if (modeset && !crtc->state->active && crtc->state->event) {
14493 spin_lock_irq(&dev->event_lock);
14494 drm_crtc_send_vblank_event(crtc, crtc->state->event);
14495 spin_unlock_irq(&dev->event_lock);
14496
14497 crtc->state->event = NULL;
14498 }
Matt Ropered4a6a72016-02-23 17:20:13 -080014499 }
14500
Lyude896e5bb2016-08-24 07:48:09 +020014501 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
14502 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
14503
Daniel Vetter94f05022016-06-14 18:01:00 +020014504 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
14505 * already, but still need the state for the delayed optimization. To
14506 * fix this:
14507 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
14508 * - schedule that vblank worker _before_ calling hw_done
14509 * - at the start of commit_tail, cancel it _synchrously
14510 * - switch over to the vblank wait helper in the core after that since
14511 * we don't need out special handling any more.
14512 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020014513 if (!state->legacy_cursor_update)
14514 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
14515
14516 /*
14517 * Now that the vblank has passed, we can go ahead and program the
14518 * optimal watermarks on platforms that need two-step watermark
14519 * programming.
14520 *
14521 * TODO: Move this (and other cleanup) to an async worker eventually.
14522 */
14523 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14524 intel_cstate = to_intel_crtc_state(crtc->state);
14525
14526 if (dev_priv->display.optimize_watermarks)
14527 dev_priv->display.optimize_watermarks(intel_cstate);
14528 }
14529
14530 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14531 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
14532
14533 if (put_domains[i])
14534 modeset_put_power_domains(dev_priv, put_domains[i]);
14535
14536 intel_modeset_verify_crtc(crtc, old_crtc_state, crtc->state);
14537 }
14538
Paulo Zanoni56feca92016-09-22 18:00:28 -030014539 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030014540 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040014541
Daniel Vetter94f05022016-06-14 18:01:00 +020014542 drm_atomic_helper_commit_hw_done(state);
14543
Daniel Vetter5a21b662016-05-24 17:13:53 +020014544 if (intel_state->modeset)
14545 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
14546
14547 mutex_lock(&dev->struct_mutex);
14548 drm_atomic_helper_cleanup_planes(dev, state);
14549 mutex_unlock(&dev->struct_mutex);
14550
Daniel Vetterea0000f2016-06-13 16:13:46 +020014551 drm_atomic_helper_commit_cleanup_done(state);
14552
Maarten Lankhorstee165b12015-08-05 12:37:00 +020014553 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080014554
Mika Kuoppala75714942015-12-16 09:26:48 +020014555 /* As one of the primary mmio accessors, KMS has a high likelihood
14556 * of triggering bugs in unclaimed access. After we finish
14557 * modesetting, see if an error has been flagged, and if so
14558 * enable debugging for the next modeset - and hope we catch
14559 * the culprit.
14560 *
14561 * XXX note that we assume display power is on at this point.
14562 * This might hold true now but we need to add pm helper to check
14563 * unclaimed only when the hardware is on, as atomic commits
14564 * can happen also when the device is completely off.
14565 */
14566 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020014567}
14568
14569static void intel_atomic_commit_work(struct work_struct *work)
14570{
14571 struct drm_atomic_state *state = container_of(work,
14572 struct drm_atomic_state,
14573 commit_work);
14574 intel_atomic_commit_tail(state);
14575}
14576
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014577static void intel_atomic_track_fbs(struct drm_atomic_state *state)
14578{
14579 struct drm_plane_state *old_plane_state;
14580 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014581 int i;
14582
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010014583 for_each_plane_in_state(state, plane, old_plane_state, i)
14584 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
14585 intel_fb_obj(plane->state->fb),
14586 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014587}
14588
Daniel Vetter94f05022016-06-14 18:01:00 +020014589/**
14590 * intel_atomic_commit - commit validated state object
14591 * @dev: DRM device
14592 * @state: the top-level driver state object
14593 * @nonblock: nonblocking commit
14594 *
14595 * This function commits a top-level state object that has been validated
14596 * with drm_atomic_helper_check().
14597 *
14598 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
14599 * nonblocking commits are only safe for pure plane updates. Everything else
14600 * should work though.
14601 *
14602 * RETURNS
14603 * Zero for success or -errno.
14604 */
14605static int intel_atomic_commit(struct drm_device *dev,
14606 struct drm_atomic_state *state,
14607 bool nonblock)
14608{
14609 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014610 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020014611 int ret = 0;
14612
14613 if (intel_state->modeset && nonblock) {
14614 DRM_DEBUG_KMS("nonblocking commit for modeset not yet implemented.\n");
14615 return -EINVAL;
14616 }
14617
14618 ret = drm_atomic_helper_setup_commit(state, nonblock);
14619 if (ret)
14620 return ret;
14621
14622 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
14623
14624 ret = intel_atomic_prepare_commit(dev, state, nonblock);
14625 if (ret) {
14626 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
14627 return ret;
14628 }
14629
14630 drm_atomic_helper_swap_state(state, true);
14631 dev_priv->wm.distrust_bios_wm = false;
14632 dev_priv->wm.skl_results = intel_state->wm_results;
14633 intel_shared_dpll_commit(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014634 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020014635
14636 if (nonblock)
14637 queue_work(system_unbound_wq, &state->commit_work);
14638 else
14639 intel_atomic_commit_tail(state);
Mika Kuoppala75714942015-12-16 09:26:48 +020014640
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014641 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020014642}
14643
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014644void intel_crtc_restore_mode(struct drm_crtc *crtc)
14645{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014646 struct drm_device *dev = crtc->dev;
14647 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014648 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014649 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014650
14651 state = drm_atomic_state_alloc(dev);
14652 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030014653 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
14654 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014655 return;
14656 }
14657
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014658 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014659
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014660retry:
14661 crtc_state = drm_atomic_get_crtc_state(state, crtc);
14662 ret = PTR_ERR_OR_ZERO(crtc_state);
14663 if (!ret) {
14664 if (!crtc_state->active)
14665 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014666
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014667 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014668 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014669 }
14670
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014671 if (ret == -EDEADLK) {
14672 drm_atomic_state_clear(state);
14673 drm_modeset_backoff(state->acquire_ctx);
14674 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030014675 }
14676
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014677 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014678out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014679 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014680}
14681
Bob Paauwea8784872016-07-15 14:59:02 +010014682/*
14683 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
14684 * drm_atomic_helper_legacy_gamma_set() directly.
14685 */
14686static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
14687 u16 *red, u16 *green, u16 *blue,
14688 uint32_t size)
14689{
14690 struct drm_device *dev = crtc->dev;
14691 struct drm_mode_config *config = &dev->mode_config;
14692 struct drm_crtc_state *state;
14693 int ret;
14694
14695 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
14696 if (ret)
14697 return ret;
14698
14699 /*
14700 * Make sure we update the legacy properties so this works when
14701 * atomic is not enabled.
14702 */
14703
14704 state = crtc->state;
14705
14706 drm_object_property_set_value(&crtc->base,
14707 config->degamma_lut_property,
14708 (state->degamma_lut) ?
14709 state->degamma_lut->base.id : 0);
14710
14711 drm_object_property_set_value(&crtc->base,
14712 config->ctm_property,
14713 (state->ctm) ?
14714 state->ctm->base.id : 0);
14715
14716 drm_object_property_set_value(&crtc->base,
14717 config->gamma_lut_property,
14718 (state->gamma_lut) ?
14719 state->gamma_lut->base.id : 0);
14720
14721 return 0;
14722}
14723
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014724static const struct drm_crtc_funcs intel_crtc_funcs = {
Bob Paauwea8784872016-07-15 14:59:02 +010014725 .gamma_set = intel_atomic_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014726 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000014727 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014728 .destroy = intel_crtc_destroy,
Chris Wilson527b6ab2016-06-24 13:44:03 +010014729 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080014730 .atomic_duplicate_state = intel_crtc_duplicate_state,
14731 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014732};
14733
Matt Roper6beb8c232014-12-01 15:40:14 -080014734/**
14735 * intel_prepare_plane_fb - Prepare fb for usage on plane
14736 * @plane: drm plane to prepare for
14737 * @fb: framebuffer to prepare for presentation
14738 *
14739 * Prepares a framebuffer for usage on a display plane. Generally this
14740 * involves pinning the underlying object and updating the frontbuffer tracking
14741 * bits. Some older platforms need special physical address handling for
14742 * cursor planes.
14743 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014744 * Must be called with struct_mutex held.
14745 *
Matt Roper6beb8c232014-12-01 15:40:14 -080014746 * Returns 0 on success, negative error code on failure.
14747 */
14748int
14749intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010014750 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070014751{
14752 struct drm_device *dev = plane->dev;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014753 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020014754 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080014755 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014756 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc37efb92016-06-17 08:28:47 +010014757 struct reservation_object *resv;
Matt Roper6beb8c232014-12-01 15:40:14 -080014758 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070014759
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014760 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070014761 return 0;
14762
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014763 if (old_obj) {
14764 struct drm_crtc_state *crtc_state =
14765 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
14766
14767 /* Big Hammer, we also need to ensure that any pending
14768 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
14769 * current scanout is retired before unpinning the old
14770 * framebuffer. Note that we rely on userspace rendering
14771 * into the buffer attached to the pipe they are waiting
14772 * on. If not, userspace generates a GPU hang with IPEHR
14773 * point to the MI_WAIT_FOR_EVENT.
14774 *
14775 * This should only fail upon a hung GPU, in which case we
14776 * can safely continue.
14777 */
14778 if (needs_modeset(crtc_state))
14779 ret = i915_gem_object_wait_rendering(old_obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014780 if (ret) {
14781 /* GPU hangs should have been swallowed by the wait */
14782 WARN_ON(ret == -EIO);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014783 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014784 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014785 }
14786
Chris Wilsonc37efb92016-06-17 08:28:47 +010014787 if (!obj)
14788 return 0;
14789
Daniel Vetter5a21b662016-05-24 17:13:53 +020014790 /* For framebuffer backed by dmabuf, wait for fence */
Chris Wilsonc37efb92016-06-17 08:28:47 +010014791 resv = i915_gem_object_get_dmabuf_resv(obj);
14792 if (resv) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020014793 long lret;
14794
Chris Wilsonc37efb92016-06-17 08:28:47 +010014795 lret = reservation_object_wait_timeout_rcu(resv, false, true,
Daniel Vetter5a21b662016-05-24 17:13:53 +020014796 MAX_SCHEDULE_TIMEOUT);
14797 if (lret == -ERESTARTSYS)
14798 return lret;
14799
14800 WARN(lret < 0, "waiting returns %li\n", lret);
14801 }
14802
Chris Wilsonc37efb92016-06-17 08:28:47 +010014803 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080014804 INTEL_INFO(dev)->cursor_needs_physical) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014805 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
Matt Roper6beb8c232014-12-01 15:40:14 -080014806 ret = i915_gem_object_attach_phys(obj, align);
14807 if (ret)
14808 DRM_DEBUG_KMS("failed to attach phys object\n");
14809 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +010014810 struct i915_vma *vma;
14811
14812 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
14813 if (IS_ERR(vma))
14814 ret = PTR_ERR(vma);
Matt Roper6beb8c232014-12-01 15:40:14 -080014815 }
14816
Chris Wilsonc37efb92016-06-17 08:28:47 +010014817 if (ret == 0) {
Chris Wilson27c01aa2016-08-04 07:52:30 +010014818 to_intel_plane_state(new_state)->wait_req =
Chris Wilsond72d9082016-08-04 07:52:31 +010014819 i915_gem_active_get(&obj->last_write,
14820 &obj->base.dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014821 }
Matt Roper6beb8c232014-12-01 15:40:14 -080014822
Matt Roper6beb8c232014-12-01 15:40:14 -080014823 return ret;
14824}
14825
Matt Roper38f3ce32014-12-02 07:45:25 -080014826/**
14827 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14828 * @plane: drm plane to clean up for
14829 * @fb: old framebuffer that was on plane
14830 *
14831 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014832 *
14833 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080014834 */
14835void
14836intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010014837 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080014838{
14839 struct drm_device *dev = plane->dev;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014840 struct intel_plane_state *old_intel_state;
Keith Packard84978252016-07-31 00:54:51 -070014841 struct intel_plane_state *intel_state = to_intel_plane_state(plane->state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014842 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14843 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080014844
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014845 old_intel_state = to_intel_plane_state(old_state);
14846
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014847 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080014848 return;
14849
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014850 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
14851 !INTEL_INFO(dev)->cursor_needs_physical))
Ville Syrjälä3465c582016-02-15 22:54:43 +020014852 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014853
Keith Packard84978252016-07-31 00:54:51 -070014854 i915_gem_request_assign(&intel_state->wait_req, NULL);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014855 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070014856}
14857
Chandra Konduru6156a452015-04-27 13:48:39 -070014858int
14859skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14860{
14861 int max_scale;
Chandra Konduru6156a452015-04-27 13:48:39 -070014862 int crtc_clock, cdclk;
14863
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010014864 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070014865 return DRM_PLANE_HELPER_NO_SCALING;
14866
Chandra Konduru6156a452015-04-27 13:48:39 -070014867 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014868 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070014869
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010014870 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070014871 return DRM_PLANE_HELPER_NO_SCALING;
14872
14873 /*
14874 * skl max scale is lower of:
14875 * close to 3 but not 3, -1 is for that purpose
14876 * or
14877 * cdclk/crtc_clock
14878 */
14879 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14880
14881 return max_scale;
14882}
14883
Matt Roper465c1202014-05-29 08:06:54 -070014884static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014885intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014886 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014887 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070014888{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014889 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080014890 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070014891 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014892 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14893 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014894 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014895
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014896 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020014897 /* use scaler when colorkey is not required */
14898 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14899 min_scale = 1;
14900 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14901 }
Sonika Jindald8106362015-04-10 14:37:28 +053014902 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070014903 }
Sonika Jindald8106362015-04-10 14:37:28 +053014904
Daniel Vettercc926382016-08-15 10:41:47 +020014905 ret = drm_plane_helper_check_state(&state->base,
14906 &state->clip,
14907 min_scale, max_scale,
14908 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014909 if (ret)
14910 return ret;
14911
Daniel Vettercc926382016-08-15 10:41:47 +020014912 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014913 return 0;
14914
14915 if (INTEL_GEN(dev_priv) >= 9) {
14916 ret = skl_check_plane_surface(state);
14917 if (ret)
14918 return ret;
14919 }
14920
14921 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070014922}
14923
Daniel Vetter5a21b662016-05-24 17:13:53 +020014924static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14925 struct drm_crtc_state *old_crtc_state)
14926{
14927 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040014928 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014929 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudeb707aa52016-09-15 10:56:06 -040014930 struct intel_crtc_state *intel_cstate =
14931 to_intel_crtc_state(crtc->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014932 struct intel_crtc_state *old_intel_state =
14933 to_intel_crtc_state(old_crtc_state);
14934 bool modeset = needs_modeset(crtc->state);
Lyude62e0fb82016-08-22 12:50:08 -040014935 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014936
14937 /* Perform vblank evasion around commit operation */
14938 intel_pipe_update_start(intel_crtc);
14939
14940 if (modeset)
14941 return;
14942
14943 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
14944 intel_color_set_csc(crtc->state);
14945 intel_color_load_luts(crtc->state);
14946 }
14947
Lyudeb707aa52016-09-15 10:56:06 -040014948 if (intel_cstate->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020014949 intel_update_pipe_config(intel_crtc, old_intel_state);
Lyudeb707aa52016-09-15 10:56:06 -040014950 } else if (INTEL_GEN(dev_priv) >= 9) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020014951 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040014952
14953 I915_WRITE(PIPE_WM_LINETIME(pipe),
Lyudeb707aa52016-09-15 10:56:06 -040014954 intel_cstate->wm.skl.optimal.linetime);
Lyude62e0fb82016-08-22 12:50:08 -040014955 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020014956}
14957
14958static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14959 struct drm_crtc_state *old_crtc_state)
14960{
14961 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14962
14963 intel_pipe_update_end(intel_crtc, NULL);
14964}
14965
Matt Ropercf4c7c12014-12-04 10:27:42 -080014966/**
Matt Roper4a3b8762014-12-23 10:41:51 -080014967 * intel_plane_destroy - destroy a plane
14968 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080014969 *
Matt Roper4a3b8762014-12-23 10:41:51 -080014970 * Common destruction function for all types of planes (primary, cursor,
14971 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080014972 */
Matt Roper4a3b8762014-12-23 10:41:51 -080014973void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070014974{
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014975 if (!plane)
14976 return;
14977
Matt Roper465c1202014-05-29 08:06:54 -070014978 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014979 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070014980}
14981
Matt Roper65a3fea2015-01-21 16:35:42 -080014982const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014983 .update_plane = drm_atomic_helper_update_plane,
14984 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014985 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014986 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014987 .atomic_get_property = intel_plane_atomic_get_property,
14988 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014989 .atomic_duplicate_state = intel_plane_duplicate_state,
14990 .atomic_destroy_state = intel_plane_destroy_state,
14991
Matt Roper465c1202014-05-29 08:06:54 -070014992};
14993
14994static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14995 int pipe)
14996{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014997 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014998 struct intel_plane *primary = NULL;
14999 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070015000 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020015001 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015002 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070015003
15004 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015005 if (!primary)
15006 goto fail;
Matt Roper465c1202014-05-29 08:06:54 -070015007
Matt Roper8e7d6882015-01-21 16:35:41 -080015008 state = intel_create_plane_state(&primary->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015009 if (!state)
15010 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080015011 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080015012
Matt Roper465c1202014-05-29 08:06:54 -070015013 primary->can_scale = false;
15014 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070015015 if (INTEL_INFO(dev)->gen >= 9) {
15016 primary->can_scale = true;
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070015017 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070015018 }
Matt Roper465c1202014-05-29 08:06:54 -070015019 primary->pipe = pipe;
15020 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030015021 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080015022 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070015023 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
15024 primary->plane = !pipe;
15025
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015026 if (INTEL_INFO(dev)->gen >= 9) {
15027 intel_primary_formats = skl_primary_formats;
15028 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015029
15030 primary->update_plane = skylake_update_primary_plane;
15031 primary->disable_plane = skylake_disable_primary_plane;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015032 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015033 intel_primary_formats = i965_primary_formats;
15034 num_formats = ARRAY_SIZE(i965_primary_formats);
15035
15036 primary->update_plane = ironlake_update_primary_plane;
15037 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015038 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010015039 intel_primary_formats = i965_primary_formats;
15040 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015041
15042 primary->update_plane = i9xx_update_primary_plane;
15043 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015044 } else {
15045 intel_primary_formats = i8xx_primary_formats;
15046 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015047
15048 primary->update_plane = i9xx_update_primary_plane;
15049 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070015050 }
15051
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015052 if (INTEL_INFO(dev)->gen >= 9)
15053 ret = drm_universal_plane_init(dev, &primary->base, 0,
15054 &intel_plane_funcs,
15055 intel_primary_formats, num_formats,
15056 DRM_PLANE_TYPE_PRIMARY,
15057 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015058 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015059 ret = drm_universal_plane_init(dev, &primary->base, 0,
15060 &intel_plane_funcs,
15061 intel_primary_formats, num_formats,
15062 DRM_PLANE_TYPE_PRIMARY,
15063 "primary %c", pipe_name(pipe));
15064 else
15065 ret = drm_universal_plane_init(dev, &primary->base, 0,
15066 &intel_plane_funcs,
15067 intel_primary_formats, num_formats,
15068 DRM_PLANE_TYPE_PRIMARY,
15069 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015070 if (ret)
15071 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053015072
Sonika Jindal3b7a5112015-04-10 14:37:29 +053015073 if (INTEL_INFO(dev)->gen >= 4)
15074 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053015075
Matt Roperea2c67b2014-12-23 10:41:52 -080015076 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
15077
Matt Roper465c1202014-05-29 08:06:54 -070015078 return &primary->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015079
15080fail:
15081 kfree(state);
15082 kfree(primary);
15083
15084 return NULL;
Matt Roper465c1202014-05-29 08:06:54 -070015085}
15086
Sonika Jindal3b7a5112015-04-10 14:37:29 +053015087void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
15088{
15089 if (!dev->mode_config.rotation_property) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030015090 unsigned long flags = DRM_ROTATE_0 |
15091 DRM_ROTATE_180;
Sonika Jindal3b7a5112015-04-10 14:37:29 +053015092
15093 if (INTEL_INFO(dev)->gen >= 9)
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030015094 flags |= DRM_ROTATE_90 | DRM_ROTATE_270;
Sonika Jindal3b7a5112015-04-10 14:37:29 +053015095
15096 dev->mode_config.rotation_property =
15097 drm_mode_create_rotation_property(dev, flags);
15098 }
15099 if (dev->mode_config.rotation_property)
15100 drm_object_attach_property(&plane->base.base,
15101 dev->mode_config.rotation_property,
15102 plane->base.state->rotation);
15103}
15104
Matt Roper3d7d6512014-06-10 08:28:13 -070015105static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030015106intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020015107 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030015108 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070015109{
Matt Roper2b875c22014-12-01 15:40:13 -080015110 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015111 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015112 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015113 unsigned stride;
15114 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015115
Ville Syrjäläf8856a42016-07-26 19:07:00 +030015116 ret = drm_plane_helper_check_state(&state->base,
15117 &state->clip,
15118 DRM_PLANE_HELPER_NO_SCALING,
15119 DRM_PLANE_HELPER_NO_SCALING,
15120 true, true);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015121 if (ret)
15122 return ret;
15123
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015124 /* if we want to turn off the cursor ignore width and height */
15125 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015126 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015127
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015128 /* Check for which cursor types we support */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010015129 if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w,
15130 state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080015131 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
15132 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015133 return -EINVAL;
15134 }
15135
Matt Roperea2c67b2014-12-23 10:41:52 -080015136 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
15137 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015138 DRM_DEBUG_KMS("buffer is too small\n");
15139 return -ENOMEM;
15140 }
15141
Ville Syrjälä3a656b52015-03-09 21:08:37 +020015142 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015143 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015144 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015145 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015146
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015147 /*
15148 * There's something wrong with the cursor on CHV pipe C.
15149 * If it straddles the left edge of the screen then
15150 * moving it away from the edge or disabling it often
15151 * results in a pipe underrun, and often that can lead to
15152 * dead pipe (constant underrun reported, and it scans
15153 * out just a solid color). To recover from that, the
15154 * display power well must be turned off and on again.
15155 * Refuse the put the cursor into that compromised position.
15156 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015157 if (IS_CHERRYVIEW(to_i915(plane->dev)) && pipe == PIPE_C &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +030015158 state->base.visible && state->base.crtc_x < 0) {
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015159 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
15160 return -EINVAL;
15161 }
15162
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015163 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015164}
15165
Matt Roperf4a2cf22014-12-01 15:40:12 -080015166static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015167intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020015168 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015169{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010015170 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
15171
15172 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015173 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015174}
15175
15176static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015177intel_update_cursor_plane(struct drm_plane *plane,
15178 const struct intel_crtc_state *crtc_state,
15179 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030015180{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015181 struct drm_crtc *crtc = crtc_state->base.crtc;
15182 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080015183 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080015184 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080015185 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070015186
Matt Roperf4a2cf22014-12-01 15:40:12 -080015187 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080015188 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080015189 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilson058d88c2016-08-15 10:49:06 +010015190 addr = i915_gem_object_ggtt_offset(obj, NULL);
Matt Roperf4a2cf22014-12-01 15:40:12 -080015191 else
Gustavo Padovana912f122014-12-01 15:40:10 -080015192 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080015193
Gustavo Padovana912f122014-12-01 15:40:10 -080015194 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015195 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015196}
Gustavo Padovan852e7872014-09-05 17:22:31 -030015197
Matt Roper3d7d6512014-06-10 08:28:13 -070015198static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
15199 int pipe)
15200{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015201 struct intel_plane *cursor = NULL;
15202 struct intel_plane_state *state = NULL;
15203 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070015204
15205 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015206 if (!cursor)
15207 goto fail;
Matt Roper3d7d6512014-06-10 08:28:13 -070015208
Matt Roper8e7d6882015-01-21 16:35:41 -080015209 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015210 if (!state)
15211 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080015212 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080015213
Matt Roper3d7d6512014-06-10 08:28:13 -070015214 cursor->can_scale = false;
15215 cursor->max_downscale = 1;
15216 cursor->pipe = pipe;
15217 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030015218 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080015219 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015220 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015221 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070015222
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015223 ret = drm_universal_plane_init(dev, &cursor->base, 0,
15224 &intel_plane_funcs,
15225 intel_cursor_formats,
15226 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015227 DRM_PLANE_TYPE_CURSOR,
15228 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015229 if (ret)
15230 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015231
15232 if (INTEL_INFO(dev)->gen >= 4) {
15233 if (!dev->mode_config.rotation_property)
15234 dev->mode_config.rotation_property =
15235 drm_mode_create_rotation_property(dev,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030015236 DRM_ROTATE_0 |
15237 DRM_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015238 if (dev->mode_config.rotation_property)
15239 drm_object_attach_property(&cursor->base.base,
15240 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080015241 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015242 }
15243
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070015244 if (INTEL_INFO(dev)->gen >=9)
15245 state->scaler_id = -1;
15246
Matt Roperea2c67b2014-12-23 10:41:52 -080015247 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
15248
Matt Roper3d7d6512014-06-10 08:28:13 -070015249 return &cursor->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015250
15251fail:
15252 kfree(state);
15253 kfree(cursor);
15254
15255 return NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070015256}
15257
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015258static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
15259 struct intel_crtc_state *crtc_state)
15260{
15261 int i;
15262 struct intel_scaler *intel_scaler;
15263 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
15264
15265 for (i = 0; i < intel_crtc->num_scalers; i++) {
15266 intel_scaler = &scaler_state->scalers[i];
15267 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015268 intel_scaler->mode = PS_SCALER_MODE_DYN;
15269 }
15270
15271 scaler_state->scaler_id = -1;
15272}
15273
Hannes Ederb358d0a2008-12-18 21:18:47 +010015274static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080015275{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015276 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015277 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015278 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070015279 struct drm_plane *primary = NULL;
15280 struct drm_plane *cursor = NULL;
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000015281 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015282
Daniel Vetter955382f2013-09-19 14:05:45 +020015283 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080015284 if (intel_crtc == NULL)
15285 return;
15286
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015287 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
15288 if (!crtc_state)
15289 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030015290 intel_crtc->config = crtc_state;
15291 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080015292 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015293
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015294 /* initialize shared scalers */
15295 if (INTEL_INFO(dev)->gen >= 9) {
15296 if (pipe == PIPE_C)
15297 intel_crtc->num_scalers = 1;
15298 else
15299 intel_crtc->num_scalers = SKL_NUM_SCALERS;
15300
15301 skl_init_scalers(dev, intel_crtc, crtc_state);
15302 }
15303
Matt Roper465c1202014-05-29 08:06:54 -070015304 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070015305 if (!primary)
15306 goto fail;
15307
15308 cursor = intel_cursor_plane_create(dev, pipe);
15309 if (!cursor)
15310 goto fail;
15311
Matt Roper465c1202014-05-29 08:06:54 -070015312 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030015313 cursor, &intel_crtc_funcs,
15314 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070015315 if (ret)
15316 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080015317
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020015318 /*
15319 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020015320 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020015321 */
Jesse Barnes80824002009-09-10 15:28:06 -070015322 intel_crtc->pipe = pipe;
15323 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010015324 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080015325 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010015326 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070015327 }
15328
Chris Wilson4b0e3332014-05-30 16:35:26 +030015329 intel_crtc->cursor_base = ~0;
15330 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015331 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030015332
Ville Syrjälä852eb002015-06-24 22:00:07 +030015333 intel_crtc->wm.cxsr_allowed = true;
15334
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080015335 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
15336 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
15337 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
15338 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
15339
Jesse Barnes79e53942008-11-07 14:24:08 -080015340 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020015341
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000015342 intel_color_init(&intel_crtc->base);
15343
Daniel Vetter87b6b102014-05-15 15:33:46 +020015344 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070015345 return;
15346
15347fail:
Ville Syrjälä69ae5612016-05-27 20:59:22 +030015348 intel_plane_destroy(primary);
15349 intel_plane_destroy(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015350 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015351 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080015352}
15353
Jesse Barnes752aa882013-10-31 18:55:49 +020015354enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
15355{
15356 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015357 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020015358
Rob Clark51fd3712013-11-19 12:10:12 -050015359 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020015360
Ville Syrjäläd3babd32014-11-07 11:16:01 +020015361 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020015362 return INVALID_PIPE;
15363
15364 return to_intel_crtc(encoder->crtc)->pipe;
15365}
15366
Carl Worth08d7b3d2009-04-29 14:43:54 -070015367int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000015368 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070015369{
Carl Worth08d7b3d2009-04-29 14:43:54 -070015370 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040015371 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020015372 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015373
Rob Clark7707e652014-07-17 23:30:04 -040015374 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010015375 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030015376 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015377
Rob Clark7707e652014-07-17 23:30:04 -040015378 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020015379 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015380
Daniel Vetterc05422d2009-08-11 16:05:30 +020015381 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015382}
15383
Daniel Vetter66a92782012-07-12 20:08:18 +020015384static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080015385{
Daniel Vetter66a92782012-07-12 20:08:18 +020015386 struct drm_device *dev = encoder->base.dev;
15387 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080015388 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080015389 int entry = 0;
15390
Damien Lespiaub2784e12014-08-05 11:29:37 +010015391 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020015392 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020015393 index_mask |= (1 << entry);
15394
Jesse Barnes79e53942008-11-07 14:24:08 -080015395 entry++;
15396 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010015397
Jesse Barnes79e53942008-11-07 14:24:08 -080015398 return index_mask;
15399}
15400
Chris Wilson4d302442010-12-14 19:21:29 +000015401static bool has_edp_a(struct drm_device *dev)
15402{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015403 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson4d302442010-12-14 19:21:29 +000015404
15405 if (!IS_MOBILE(dev))
15406 return false;
15407
15408 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
15409 return false;
15410
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015411 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000015412 return false;
15413
15414 return true;
15415}
15416
Jesse Barnes84b4e042014-06-25 08:24:29 -070015417static bool intel_crt_present(struct drm_device *dev)
15418{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015419 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes84b4e042014-06-25 08:24:29 -070015420
Damien Lespiau884497e2013-12-03 13:56:23 +000015421 if (INTEL_INFO(dev)->gen >= 9)
15422 return false;
15423
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010015424 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070015425 return false;
15426
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015427 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070015428 return false;
15429
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015430 if (HAS_PCH_LPT_H(dev_priv) &&
15431 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020015432 return false;
15433
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020015434 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015435 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020015436 return false;
15437
Ville Syrjäläe4abb732015-12-01 23:31:33 +020015438 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070015439 return false;
15440
15441 return true;
15442}
15443
Imre Deak8090ba82016-08-10 14:07:33 +030015444void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
15445{
15446 int pps_num;
15447 int pps_idx;
15448
15449 if (HAS_DDI(dev_priv))
15450 return;
15451 /*
15452 * This w/a is needed at least on CPT/PPT, but to be sure apply it
15453 * everywhere where registers can be write protected.
15454 */
15455 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15456 pps_num = 2;
15457 else
15458 pps_num = 1;
15459
15460 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
15461 u32 val = I915_READ(PP_CONTROL(pps_idx));
15462
15463 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
15464 I915_WRITE(PP_CONTROL(pps_idx), val);
15465 }
15466}
15467
Imre Deak44cb7342016-08-10 14:07:29 +030015468static void intel_pps_init(struct drm_i915_private *dev_priv)
15469{
15470 if (HAS_PCH_SPLIT(dev_priv) || IS_BROXTON(dev_priv))
15471 dev_priv->pps_mmio_base = PCH_PPS_BASE;
15472 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15473 dev_priv->pps_mmio_base = VLV_PPS_BASE;
15474 else
15475 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030015476
15477 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030015478}
15479
Jesse Barnes79e53942008-11-07 14:24:08 -080015480static void intel_setup_outputs(struct drm_device *dev)
15481{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015482 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson4ef69c72010-09-09 15:14:28 +010015483 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015484 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080015485
Imre Deak44cb7342016-08-10 14:07:29 +030015486 intel_pps_init(dev_priv);
15487
Imre Deak97a824e12016-06-21 11:51:47 +030015488 /*
15489 * intel_edp_init_connector() depends on this completing first, to
15490 * prevent the registeration of both eDP and LVDS and the incorrect
15491 * sharing of the PPS.
15492 */
Daniel Vetterc9093352013-06-06 22:22:47 +020015493 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015494
Jesse Barnes84b4e042014-06-25 08:24:29 -070015495 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020015496 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015497
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +010015498 if (IS_BROXTON(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053015499 /*
15500 * FIXME: Broxton doesn't support port detection via the
15501 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
15502 * detect the ports.
15503 */
15504 intel_ddi_init(dev, PORT_A);
15505 intel_ddi_init(dev, PORT_B);
15506 intel_ddi_init(dev, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020015507
15508 intel_dsi_init(dev);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015509 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015510 int found;
15511
Jesse Barnesde31fac2015-03-06 15:53:32 -080015512 /*
15513 * Haswell uses DDI functions to detect digital outputs.
15514 * On SKL pre-D0 the strap isn't connected, so we assume
15515 * it's there.
15516 */
Ville Syrjälä77179402015-09-18 20:03:35 +030015517 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080015518 /* WaIgnoreDDIAStrap: skl */
Tvrtko Ursulin08537232016-10-13 11:03:02 +010015519 if (found || IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015520 intel_ddi_init(dev, PORT_A);
15521
15522 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
15523 * register */
15524 found = I915_READ(SFUSE_STRAP);
15525
15526 if (found & SFUSE_STRAP_DDIB_DETECTED)
15527 intel_ddi_init(dev, PORT_B);
15528 if (found & SFUSE_STRAP_DDIC_DETECTED)
15529 intel_ddi_init(dev, PORT_C);
15530 if (found & SFUSE_STRAP_DDID_DETECTED)
15531 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015532 /*
15533 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
15534 */
Tvrtko Ursulin08537232016-10-13 11:03:02 +010015535 if ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015536 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
15537 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
15538 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
15539 intel_ddi_init(dev, PORT_E);
15540
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015541 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015542 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020015543 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020015544
15545 if (has_edp_a(dev))
15546 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015547
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015548 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080015549 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015550 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015551 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015552 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015553 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015554 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015555 }
15556
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015557 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015558 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015559
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015560 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015561 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015562
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015563 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015564 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015565
Daniel Vetter270b3042012-10-27 15:52:05 +020015566 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015567 intel_dp_init(dev, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015568 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015569 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010015570
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015571 /*
15572 * The DP_DETECTED bit is the latched state of the DDC
15573 * SDA pin at boot. However since eDP doesn't require DDC
15574 * (no way to plug in a DP->HDMI dongle) the DDC pins for
15575 * eDP ports may have been muxed to an alternate function.
15576 * Thus we can't rely on the DP_DETECTED bit alone to detect
15577 * eDP ports. Consult the VBT as well as DP_DETECTED to
15578 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030015579 *
15580 * Sadly the straps seem to be missing sometimes even for HDMI
15581 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
15582 * and VBT for the presence of the port. Additionally we can't
15583 * trust the port type the VBT declares as we've seen at least
15584 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015585 */
Chris Wilson457c52d2016-06-01 08:27:50 +010015586 has_edp = intel_dp_is_edp(dev, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015587 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
15588 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Chris Wilson457c52d2016-06-01 08:27:50 +010015589 has_edp &= intel_dp_init(dev, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015590 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015591 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030015592
Chris Wilson457c52d2016-06-01 08:27:50 +010015593 has_edp = intel_dp_is_edp(dev, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015594 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
15595 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Chris Wilson457c52d2016-06-01 08:27:50 +010015596 has_edp &= intel_dp_init(dev, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015597 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015598 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053015599
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015600 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015601 /*
15602 * eDP not supported on port D,
15603 * so no need to worry about it
15604 */
15605 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
15606 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015607 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015608 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
15609 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030015610 }
15611
Jani Nikula3cfca972013-08-27 15:12:26 +030015612 intel_dsi_init(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015613 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015614 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080015615
Paulo Zanonie2debe92013-02-18 19:00:27 -030015616 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015617 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015618 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015619 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015620 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030015621 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015622 }
Ma Ling27185ae2009-08-24 13:50:23 +080015623
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015624 if (!found && IS_G4X(dev_priv))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015625 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080015626 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015627
15628 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015629
Paulo Zanonie2debe92013-02-18 19:00:27 -030015630 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015631 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015632 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015633 }
Ma Ling27185ae2009-08-24 13:50:23 +080015634
Paulo Zanonie2debe92013-02-18 19:00:27 -030015635 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015636
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015637 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015638 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030015639 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015640 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015641 if (IS_G4X(dev_priv))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015642 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080015643 }
Ma Ling27185ae2009-08-24 13:50:23 +080015644
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015645 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015646 intel_dp_init(dev, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015647 } else if (IS_GEN2(dev_priv))
Jesse Barnes79e53942008-11-07 14:24:08 -080015648 intel_dvo_init(dev);
15649
Zhenyu Wang103a1962009-11-27 11:44:36 +080015650 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080015651 intel_tv_init(dev);
15652
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080015653 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070015654
Damien Lespiaub2784e12014-08-05 11:29:37 +010015655 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010015656 encoder->base.possible_crtcs = encoder->crtc_mask;
15657 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020015658 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080015659 }
Chris Wilson47356eb2011-01-11 17:06:04 +000015660
Paulo Zanonidde86e22012-12-01 12:04:25 -020015661 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020015662
15663 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015664}
15665
15666static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
15667{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015668 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080015669 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080015670
Daniel Vetteref2d6332014-02-10 18:00:38 +010015671 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015672 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010015673 WARN_ON(!intel_fb->obj->framebuffer_references--);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010015674 i915_gem_object_put(intel_fb->obj);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015675 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015676 kfree(intel_fb);
15677}
15678
15679static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000015680 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080015681 unsigned int *handle)
15682{
15683 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000015684 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080015685
Chris Wilsoncc917ab2015-10-13 14:22:26 +010015686 if (obj->userptr.mm) {
15687 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
15688 return -EINVAL;
15689 }
15690
Chris Wilson05394f32010-11-08 19:18:58 +000015691 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080015692}
15693
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015694static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
15695 struct drm_file *file,
15696 unsigned flags, unsigned color,
15697 struct drm_clip_rect *clips,
15698 unsigned num_clips)
15699{
15700 struct drm_device *dev = fb->dev;
15701 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
15702 struct drm_i915_gem_object *obj = intel_fb->obj;
15703
15704 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030015705 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015706 mutex_unlock(&dev->struct_mutex);
15707
15708 return 0;
15709}
15710
Jesse Barnes79e53942008-11-07 14:24:08 -080015711static const struct drm_framebuffer_funcs intel_fb_funcs = {
15712 .destroy = intel_user_framebuffer_destroy,
15713 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015714 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080015715};
15716
Damien Lespiaub3218032015-02-27 11:15:18 +000015717static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015718u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
15719 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000015720{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015721 u32 gen = INTEL_INFO(dev_priv)->gen;
Damien Lespiaub3218032015-02-27 11:15:18 +000015722
15723 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020015724 int cpp = drm_format_plane_cpp(pixel_format, 0);
15725
Damien Lespiaub3218032015-02-27 11:15:18 +000015726 /* "The stride in bytes must not exceed the of the size of 8K
15727 * pixels and 32K bytes."
15728 */
Ville Syrjäläac484962016-01-20 21:05:26 +020015729 return min(8192 * cpp, 32768);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015730 } else if (gen >= 5 && !IS_VALLEYVIEW(dev_priv) &&
15731 !IS_CHERRYVIEW(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015732 return 32*1024;
15733 } else if (gen >= 4) {
15734 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15735 return 16*1024;
15736 else
15737 return 32*1024;
15738 } else if (gen >= 3) {
15739 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15740 return 8*1024;
15741 else
15742 return 16*1024;
15743 } else {
15744 /* XXX DSPC is limited to 4k tiled */
15745 return 8*1024;
15746 }
15747}
15748
Daniel Vetterb5ea6422014-03-02 21:18:00 +010015749static int intel_framebuffer_init(struct drm_device *dev,
15750 struct intel_framebuffer *intel_fb,
15751 struct drm_mode_fb_cmd2 *mode_cmd,
15752 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080015753{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015754 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015755 unsigned int tiling = i915_gem_object_get_tiling(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080015756 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000015757 u32 pitch_limit, stride_alignment;
Eric Engestromd3828142016-08-15 16:29:55 +010015758 char *format_name;
Jesse Barnes79e53942008-11-07 14:24:08 -080015759
Daniel Vetterdd4916c2013-10-09 21:23:51 +020015760 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
15761
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015762 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015763 /*
15764 * If there's a fence, enforce that
15765 * the fb modifier and tiling mode match.
15766 */
15767 if (tiling != I915_TILING_NONE &&
15768 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015769 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
15770 return -EINVAL;
15771 }
15772 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015773 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015774 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015775 } else if (tiling == I915_TILING_Y) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015776 DRM_DEBUG("No Y tiling for legacy addfb\n");
15777 return -EINVAL;
15778 }
15779 }
15780
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000015781 /* Passed in modifier sanity checking. */
15782 switch (mode_cmd->modifier[0]) {
15783 case I915_FORMAT_MOD_Y_TILED:
15784 case I915_FORMAT_MOD_Yf_TILED:
15785 if (INTEL_INFO(dev)->gen < 9) {
15786 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
15787 mode_cmd->modifier[0]);
15788 return -EINVAL;
15789 }
15790 case DRM_FORMAT_MOD_NONE:
15791 case I915_FORMAT_MOD_X_TILED:
15792 break;
15793 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070015794 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
15795 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010015796 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015797 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015798
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015799 /*
15800 * gen2/3 display engine uses the fence if present,
15801 * so the tiling mode must match the fb modifier exactly.
15802 */
15803 if (INTEL_INFO(dev_priv)->gen < 4 &&
15804 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
15805 DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n");
15806 return -EINVAL;
15807 }
15808
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015809 stride_alignment = intel_fb_stride_alignment(dev_priv,
15810 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015811 mode_cmd->pixel_format);
15812 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
15813 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
15814 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010015815 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015816 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015817
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015818 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015819 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015820 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015821 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
15822 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015823 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015824 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015825 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015826 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015827
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015828 /*
15829 * If there's a fence, enforce that
15830 * the fb pitch and fence stride match.
15831 */
15832 if (tiling != I915_TILING_NONE &&
Chris Wilson3e510a82016-08-05 10:14:23 +010015833 mode_cmd->pitches[0] != i915_gem_object_get_stride(obj)) {
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015834 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
Chris Wilson3e510a82016-08-05 10:14:23 +010015835 mode_cmd->pitches[0],
15836 i915_gem_object_get_stride(obj));
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015837 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015838 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015839
Ville Syrjälä57779d02012-10-31 17:50:14 +020015840 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080015841 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020015842 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015843 case DRM_FORMAT_RGB565:
15844 case DRM_FORMAT_XRGB8888:
15845 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015846 break;
15847 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015848 if (INTEL_INFO(dev)->gen > 3) {
Eric Engestrom90844f02016-08-15 01:02:38 +010015849 format_name = drm_get_format_name(mode_cmd->pixel_format);
15850 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15851 kfree(format_name);
Ville Syrjälä57779d02012-10-31 17:50:14 +020015852 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015853 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020015854 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020015855 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015856 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Wayne Boyer666a4532015-12-09 12:29:35 -080015857 INTEL_INFO(dev)->gen < 9) {
Eric Engestrom90844f02016-08-15 01:02:38 +010015858 format_name = drm_get_format_name(mode_cmd->pixel_format);
15859 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15860 kfree(format_name);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015861 return -EINVAL;
15862 }
15863 break;
15864 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015865 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015866 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015867 if (INTEL_INFO(dev)->gen < 4) {
Eric Engestrom90844f02016-08-15 01:02:38 +010015868 format_name = drm_get_format_name(mode_cmd->pixel_format);
15869 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15870 kfree(format_name);
Ville Syrjälä57779d02012-10-31 17:50:14 +020015871 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015872 }
Jesse Barnesb5626742011-06-24 12:19:27 -070015873 break;
Damien Lespiau75312082015-05-15 19:06:01 +010015874 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015875 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Eric Engestrom90844f02016-08-15 01:02:38 +010015876 format_name = drm_get_format_name(mode_cmd->pixel_format);
15877 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15878 kfree(format_name);
Damien Lespiau75312082015-05-15 19:06:01 +010015879 return -EINVAL;
15880 }
15881 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020015882 case DRM_FORMAT_YUYV:
15883 case DRM_FORMAT_UYVY:
15884 case DRM_FORMAT_YVYU:
15885 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015886 if (INTEL_INFO(dev)->gen < 5) {
Eric Engestrom90844f02016-08-15 01:02:38 +010015887 format_name = drm_get_format_name(mode_cmd->pixel_format);
15888 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15889 kfree(format_name);
Ville Syrjälä57779d02012-10-31 17:50:14 +020015890 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015891 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015892 break;
15893 default:
Eric Engestrom90844f02016-08-15 01:02:38 +010015894 format_name = drm_get_format_name(mode_cmd->pixel_format);
15895 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15896 kfree(format_name);
Chris Wilson57cd6502010-08-08 12:34:44 +010015897 return -EINVAL;
15898 }
15899
Ville Syrjälä90f9a332012-10-31 17:50:19 +020015900 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
15901 if (mode_cmd->offsets[0] != 0)
15902 return -EINVAL;
15903
Daniel Vetterc7d73f62012-12-13 23:38:38 +010015904 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
15905 intel_fb->obj = obj;
15906
Ville Syrjälä6687c902015-09-15 13:16:41 +030015907 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
15908 if (ret)
15909 return ret;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020015910
Jesse Barnes79e53942008-11-07 14:24:08 -080015911 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
15912 if (ret) {
15913 DRM_ERROR("framebuffer init failed %d\n", ret);
15914 return ret;
15915 }
15916
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020015917 intel_fb->obj->framebuffer_references++;
15918
Jesse Barnes79e53942008-11-07 14:24:08 -080015919 return 0;
15920}
15921
Jesse Barnes79e53942008-11-07 14:24:08 -080015922static struct drm_framebuffer *
15923intel_user_framebuffer_create(struct drm_device *dev,
15924 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020015925 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080015926{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015927 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000015928 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020015929 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080015930
Chris Wilson03ac0642016-07-20 13:31:51 +010015931 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
15932 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010015933 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080015934
Daniel Vetter92907cb2015-11-23 09:04:05 +010015935 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015936 if (IS_ERR(fb))
Chris Wilson34911fd2016-07-20 13:31:54 +010015937 i915_gem_object_put_unlocked(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015938
15939 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080015940}
15941
Jesse Barnes79e53942008-11-07 14:24:08 -080015942static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080015943 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020015944 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080015945 .atomic_check = intel_atomic_check,
15946 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020015947 .atomic_state_alloc = intel_atomic_state_alloc,
15948 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080015949};
15950
Imre Deak88212942016-03-16 13:38:53 +020015951/**
15952 * intel_init_display_hooks - initialize the display modesetting hooks
15953 * @dev_priv: device private
15954 */
15955void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070015956{
Imre Deak88212942016-03-16 13:38:53 +020015957 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015958 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015959 dev_priv->display.get_initial_plane_config =
15960 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015961 dev_priv->display.crtc_compute_clock =
15962 haswell_crtc_compute_clock;
15963 dev_priv->display.crtc_enable = haswell_crtc_enable;
15964 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015965 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015966 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015967 dev_priv->display.get_initial_plane_config =
15968 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020015969 dev_priv->display.crtc_compute_clock =
15970 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020015971 dev_priv->display.crtc_enable = haswell_crtc_enable;
15972 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015973 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015974 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015975 dev_priv->display.get_initial_plane_config =
15976 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020015977 dev_priv->display.crtc_compute_clock =
15978 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015979 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15980 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015981 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070015982 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015983 dev_priv->display.get_initial_plane_config =
15984 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015985 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
15986 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15987 dev_priv->display.crtc_disable = i9xx_crtc_disable;
15988 } else if (IS_VALLEYVIEW(dev_priv)) {
15989 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15990 dev_priv->display.get_initial_plane_config =
15991 i9xx_get_initial_plane_config;
15992 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070015993 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15994 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020015995 } else if (IS_G4X(dev_priv)) {
15996 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15997 dev_priv->display.get_initial_plane_config =
15998 i9xx_get_initial_plane_config;
15999 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
16000 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16001 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020016002 } else if (IS_PINEVIEW(dev_priv)) {
16003 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16004 dev_priv->display.get_initial_plane_config =
16005 i9xx_get_initial_plane_config;
16006 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
16007 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16008 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020016009 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010016010 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016011 dev_priv->display.get_initial_plane_config =
16012 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020016013 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020016014 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16015 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020016016 } else {
16017 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16018 dev_priv->display.get_initial_plane_config =
16019 i9xx_get_initial_plane_config;
16020 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
16021 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16022 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070016023 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016024
Jesse Barnese70236a2009-09-21 10:42:27 -070016025 /* Returns the core display clock speed */
Imre Deak88212942016-03-16 13:38:53 +020016026 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016027 dev_priv->display.get_display_clock_speed =
16028 skylake_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016029 else if (IS_BROXTON(dev_priv))
Bob Paauweacd3f3d2015-06-23 14:14:26 -070016030 dev_priv->display.get_display_clock_speed =
16031 broxton_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016032 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016033 dev_priv->display.get_display_clock_speed =
16034 broadwell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016035 else if (IS_HASWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016036 dev_priv->display.get_display_clock_speed =
16037 haswell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016038 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070016039 dev_priv->display.get_display_clock_speed =
16040 valleyview_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016041 else if (IS_GEN5(dev_priv))
Ville Syrjäläb37a6432015-03-31 14:11:54 +030016042 dev_priv->display.get_display_clock_speed =
16043 ilk_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016044 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
16045 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016046 dev_priv->display.get_display_clock_speed =
16047 i945_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016048 else if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016049 dev_priv->display.get_display_clock_speed =
16050 gm45_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016051 else if (IS_CRESTLINE(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016052 dev_priv->display.get_display_clock_speed =
16053 i965gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016054 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016055 dev_priv->display.get_display_clock_speed =
16056 pnv_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016057 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016058 dev_priv->display.get_display_clock_speed =
16059 g33_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016060 else if (IS_I915G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016061 dev_priv->display.get_display_clock_speed =
16062 i915_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016063 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016064 dev_priv->display.get_display_clock_speed =
16065 i9xx_misc_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016066 else if (IS_I915GM(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016067 dev_priv->display.get_display_clock_speed =
16068 i915gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016069 else if (IS_I865G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016070 dev_priv->display.get_display_clock_speed =
16071 i865_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016072 else if (IS_I85X(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016073 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030016074 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030016075 else { /* 830 */
Imre Deak88212942016-03-16 13:38:53 +020016076 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070016077 dev_priv->display.get_display_clock_speed =
16078 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030016079 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016080
Imre Deak88212942016-03-16 13:38:53 +020016081 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016082 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016083 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016084 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016085 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016086 /* FIXME: detect B0+ stepping and use auto training */
16087 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016088 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016089 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030016090 }
16091
16092 if (IS_BROADWELL(dev_priv)) {
16093 dev_priv->display.modeset_commit_cdclk =
16094 broadwell_modeset_commit_cdclk;
16095 dev_priv->display.modeset_calc_cdclk =
16096 broadwell_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020016097 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016098 dev_priv->display.modeset_commit_cdclk =
16099 valleyview_modeset_commit_cdclk;
16100 dev_priv->display.modeset_calc_cdclk =
16101 valleyview_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020016102 } else if (IS_BROXTON(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016103 dev_priv->display.modeset_commit_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030016104 bxt_modeset_commit_cdclk;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016105 dev_priv->display.modeset_calc_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030016106 bxt_modeset_calc_cdclk;
Clint Taylorc89e39f2016-05-13 23:41:21 +030016107 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
16108 dev_priv->display.modeset_commit_cdclk =
16109 skl_modeset_commit_cdclk;
16110 dev_priv->display.modeset_calc_cdclk =
16111 skl_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070016112 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020016113
Lyude27082492016-08-24 07:48:10 +020016114 if (dev_priv->info.gen >= 9)
16115 dev_priv->display.update_crtcs = skl_update_crtcs;
16116 else
16117 dev_priv->display.update_crtcs = intel_update_crtcs;
16118
Daniel Vetter5a21b662016-05-24 17:13:53 +020016119 switch (INTEL_INFO(dev_priv)->gen) {
16120 case 2:
16121 dev_priv->display.queue_flip = intel_gen2_queue_flip;
16122 break;
16123
16124 case 3:
16125 dev_priv->display.queue_flip = intel_gen3_queue_flip;
16126 break;
16127
16128 case 4:
16129 case 5:
16130 dev_priv->display.queue_flip = intel_gen4_queue_flip;
16131 break;
16132
16133 case 6:
16134 dev_priv->display.queue_flip = intel_gen6_queue_flip;
16135 break;
16136 case 7:
16137 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
16138 dev_priv->display.queue_flip = intel_gen7_queue_flip;
16139 break;
16140 case 9:
16141 /* Drop through - unsupported since execlist only. */
16142 default:
16143 /* Default just returns -ENODEV to indicate unsupported */
16144 dev_priv->display.queue_flip = intel_default_queue_flip;
16145 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016146}
16147
Jesse Barnesb690e962010-07-19 13:53:12 -070016148/*
16149 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
16150 * resume, or other times. This quirk makes sure that's the case for
16151 * affected systems.
16152 */
Akshay Joshi0206e352011-08-16 15:34:10 -040016153static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070016154{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016155 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb690e962010-07-19 13:53:12 -070016156
16157 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016158 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016159}
16160
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016161static void quirk_pipeb_force(struct drm_device *dev)
16162{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016163 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016164
16165 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
16166 DRM_INFO("applying pipe b force quirk\n");
16167}
16168
Keith Packard435793d2011-07-12 14:56:22 -070016169/*
16170 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
16171 */
16172static void quirk_ssc_force_disable(struct drm_device *dev)
16173{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016174 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070016175 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016176 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070016177}
16178
Carsten Emde4dca20e2012-03-15 15:56:26 +010016179/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010016180 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
16181 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010016182 */
16183static void quirk_invert_brightness(struct drm_device *dev)
16184{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016185 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010016186 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016187 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016188}
16189
Scot Doyle9c72cc62014-07-03 23:27:50 +000016190/* Some VBT's incorrectly indicate no backlight is present */
16191static void quirk_backlight_present(struct drm_device *dev)
16192{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016193 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000016194 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
16195 DRM_INFO("applying backlight present quirk\n");
16196}
16197
Jesse Barnesb690e962010-07-19 13:53:12 -070016198struct intel_quirk {
16199 int device;
16200 int subsystem_vendor;
16201 int subsystem_device;
16202 void (*hook)(struct drm_device *dev);
16203};
16204
Egbert Eich5f85f172012-10-14 15:46:38 +020016205/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
16206struct intel_dmi_quirk {
16207 void (*hook)(struct drm_device *dev);
16208 const struct dmi_system_id (*dmi_id_list)[];
16209};
16210
16211static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
16212{
16213 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
16214 return 1;
16215}
16216
16217static const struct intel_dmi_quirk intel_dmi_quirks[] = {
16218 {
16219 .dmi_id_list = &(const struct dmi_system_id[]) {
16220 {
16221 .callback = intel_dmi_reverse_brightness,
16222 .ident = "NCR Corporation",
16223 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
16224 DMI_MATCH(DMI_PRODUCT_NAME, ""),
16225 },
16226 },
16227 { } /* terminating entry */
16228 },
16229 .hook = quirk_invert_brightness,
16230 },
16231};
16232
Ben Widawskyc43b5632012-04-16 14:07:40 -070016233static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070016234 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
16235 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
16236
Jesse Barnesb690e962010-07-19 13:53:12 -070016237 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
16238 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
16239
Ville Syrjälä5f080c02014-08-15 01:22:06 +030016240 /* 830 needs to leave pipe A & dpll A up */
16241 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
16242
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016243 /* 830 needs to leave pipe B & dpll B up */
16244 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
16245
Keith Packard435793d2011-07-12 14:56:22 -070016246 /* Lenovo U160 cannot use SSC on LVDS */
16247 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020016248
16249 /* Sony Vaio Y cannot use SSC on LVDS */
16250 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010016251
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010016252 /* Acer Aspire 5734Z must invert backlight brightness */
16253 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
16254
16255 /* Acer/eMachines G725 */
16256 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
16257
16258 /* Acer/eMachines e725 */
16259 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
16260
16261 /* Acer/Packard Bell NCL20 */
16262 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
16263
16264 /* Acer Aspire 4736Z */
16265 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020016266
16267 /* Acer Aspire 5336 */
16268 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000016269
16270 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
16271 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000016272
Scot Doyledfb3d47b2014-08-21 16:08:02 +000016273 /* Acer C720 Chromebook (Core i3 4005U) */
16274 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
16275
jens steinb2a96012014-10-28 20:25:53 +010016276 /* Apple Macbook 2,1 (Core 2 T7400) */
16277 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
16278
Jani Nikula1b9448b2015-11-05 11:49:59 +020016279 /* Apple Macbook 4,1 */
16280 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
16281
Scot Doyled4967d82014-07-03 23:27:52 +000016282 /* Toshiba CB35 Chromebook (Celeron 2955U) */
16283 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000016284
16285 /* HP Chromebook 14 (Celeron 2955U) */
16286 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020016287
16288 /* Dell Chromebook 11 */
16289 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020016290
16291 /* Dell Chromebook 11 (2015 version) */
16292 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070016293};
16294
16295static void intel_init_quirks(struct drm_device *dev)
16296{
16297 struct pci_dev *d = dev->pdev;
16298 int i;
16299
16300 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
16301 struct intel_quirk *q = &intel_quirks[i];
16302
16303 if (d->device == q->device &&
16304 (d->subsystem_vendor == q->subsystem_vendor ||
16305 q->subsystem_vendor == PCI_ANY_ID) &&
16306 (d->subsystem_device == q->subsystem_device ||
16307 q->subsystem_device == PCI_ANY_ID))
16308 q->hook(dev);
16309 }
Egbert Eich5f85f172012-10-14 15:46:38 +020016310 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
16311 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
16312 intel_dmi_quirks[i].hook(dev);
16313 }
Jesse Barnesb690e962010-07-19 13:53:12 -070016314}
16315
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016316/* Disable the VGA plane that we never use */
16317static void i915_disable_vga(struct drm_device *dev)
16318{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016319 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +030016320 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016321 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016322 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016323
Ville Syrjälä2b37c612014-01-22 21:32:38 +020016324 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030016325 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070016326 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016327 sr1 = inb(VGA_SR_DATA);
16328 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030016329 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016330 udelay(300);
16331
Ville Syrjälä01f5a622014-12-16 18:38:37 +020016332 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016333 POSTING_READ(vga_reg);
16334}
16335
Daniel Vetterf8175862012-04-10 15:50:11 +020016336void intel_modeset_init_hw(struct drm_device *dev)
16337{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016338 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016339
Ville Syrjäläb6283052015-06-03 15:45:07 +030016340 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016341
16342 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
16343
Daniel Vetterf8175862012-04-10 15:50:11 +020016344 intel_init_clock_gating(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020016345}
16346
Matt Roperd93c0372015-12-03 11:37:41 -080016347/*
16348 * Calculate what we think the watermarks should be for the state we've read
16349 * out of the hardware and then immediately program those watermarks so that
16350 * we ensure the hardware settings match our internal state.
16351 *
16352 * We can calculate what we think WM's should be by creating a duplicate of the
16353 * current state (which was constructed during hardware readout) and running it
16354 * through the atomic check code to calculate new watermark values in the
16355 * state object.
16356 */
16357static void sanitize_watermarks(struct drm_device *dev)
16358{
16359 struct drm_i915_private *dev_priv = to_i915(dev);
16360 struct drm_atomic_state *state;
16361 struct drm_crtc *crtc;
16362 struct drm_crtc_state *cstate;
16363 struct drm_modeset_acquire_ctx ctx;
16364 int ret;
16365 int i;
16366
16367 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080016368 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080016369 return;
16370
16371 /*
16372 * We need to hold connection_mutex before calling duplicate_state so
16373 * that the connector loop is protected.
16374 */
16375 drm_modeset_acquire_init(&ctx, 0);
16376retry:
Matt Roper0cd12622016-01-12 07:13:37 -080016377 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080016378 if (ret == -EDEADLK) {
16379 drm_modeset_backoff(&ctx);
16380 goto retry;
16381 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080016382 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016383 }
16384
16385 state = drm_atomic_helper_duplicate_state(dev, &ctx);
16386 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080016387 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016388
Matt Ropered4a6a72016-02-23 17:20:13 -080016389 /*
16390 * Hardware readout is the only time we don't want to calculate
16391 * intermediate watermarks (since we don't trust the current
16392 * watermarks).
16393 */
16394 to_intel_atomic_state(state)->skip_intermediate_wm = true;
16395
Matt Roperd93c0372015-12-03 11:37:41 -080016396 ret = intel_atomic_check(dev, state);
16397 if (ret) {
16398 /*
16399 * If we fail here, it means that the hardware appears to be
16400 * programmed in a way that shouldn't be possible, given our
16401 * understanding of watermark requirements. This might mean a
16402 * mistake in the hardware readout code or a mistake in the
16403 * watermark calculations for a given platform. Raise a WARN
16404 * so that this is noticeable.
16405 *
16406 * If this actually happens, we'll have to just leave the
16407 * BIOS-programmed watermarks untouched and hope for the best.
16408 */
16409 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080016410 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016411 }
16412
16413 /* Write calculated watermark values back */
Matt Roperd93c0372015-12-03 11:37:41 -080016414 for_each_crtc_in_state(state, crtc, cstate, i) {
16415 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
16416
Matt Ropered4a6a72016-02-23 17:20:13 -080016417 cs->wm.need_postvbl_update = true;
16418 dev_priv->display.optimize_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080016419 }
16420
16421 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080016422fail:
Matt Roperd93c0372015-12-03 11:37:41 -080016423 drm_modeset_drop_locks(&ctx);
16424 drm_modeset_acquire_fini(&ctx);
16425}
16426
Jesse Barnes79e53942008-11-07 14:24:08 -080016427void intel_modeset_init(struct drm_device *dev)
16428{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016429 struct drm_i915_private *dev_priv = to_i915(dev);
16430 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau1fe47782014-03-03 17:31:47 +000016431 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000016432 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080016433 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080016434
16435 drm_mode_config_init(dev);
16436
16437 dev->mode_config.min_width = 0;
16438 dev->mode_config.min_height = 0;
16439
Dave Airlie019d96c2011-09-29 16:20:42 +010016440 dev->mode_config.preferred_depth = 24;
16441 dev->mode_config.prefer_shadow = 1;
16442
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000016443 dev->mode_config.allow_fb_modifiers = true;
16444
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020016445 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080016446
Jesse Barnesb690e962010-07-19 13:53:12 -070016447 intel_init_quirks(dev);
16448
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030016449 intel_init_pm(dev);
16450
Ben Widawskye3c74752013-04-05 13:12:39 -070016451 if (INTEL_INFO(dev)->num_pipes == 0)
16452 return;
16453
Lukas Wunner69f92f62015-07-15 13:57:35 +020016454 /*
16455 * There may be no VBT; and if the BIOS enabled SSC we can
16456 * just keep using it to avoid unnecessary flicker. Whereas if the
16457 * BIOS isn't using it, don't assume it will work even if the VBT
16458 * indicates as much.
16459 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010016460 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020016461 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
16462 DREF_SSC1_ENABLE);
16463
16464 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
16465 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
16466 bios_lvds_use_ssc ? "en" : "dis",
16467 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
16468 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
16469 }
16470 }
16471
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016472 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016473 dev->mode_config.max_width = 2048;
16474 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016475 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070016476 dev->mode_config.max_width = 4096;
16477 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080016478 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016479 dev->mode_config.max_width = 8192;
16480 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080016481 }
Damien Lespiau068be562014-03-28 14:17:49 +000016482
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010016483 if (IS_845G(dev_priv) || IS_I865G(dev_priv)) {
16484 dev->mode_config.cursor_width = IS_845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030016485 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016486 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000016487 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
16488 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
16489 } else {
16490 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
16491 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
16492 }
16493
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016494 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080016495
Zhao Yakui28c97732009-10-09 11:39:41 +080016496 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070016497 INTEL_INFO(dev)->num_pipes,
16498 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080016499
Damien Lespiau055e3932014-08-18 13:49:10 +010016500 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000016501 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000016502 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000016503 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070016504 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030016505 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000016506 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070016507 }
Jesse Barnes79e53942008-11-07 14:24:08 -080016508 }
16509
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030016510 intel_update_czclk(dev_priv);
16511 intel_update_cdclk(dev);
16512
Daniel Vettere72f9fb2013-06-05 13:34:06 +020016513 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010016514
Ville Syrjäläb2045352016-05-13 23:41:27 +030016515 if (dev_priv->max_cdclk_freq == 0)
16516 intel_update_max_cdclk(dev);
16517
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016518 /* Just disable it once at startup */
16519 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016520 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000016521
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016522 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016523 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016524 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016525
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016526 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016527 struct intel_initial_plane_config plane_config = {};
16528
Jesse Barnes46f297f2014-03-07 08:57:48 -080016529 if (!crtc->active)
16530 continue;
16531
Jesse Barnes46f297f2014-03-07 08:57:48 -080016532 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080016533 * Note that reserving the BIOS fb up front prevents us
16534 * from stuffing other stolen allocations like the ring
16535 * on top. This prevents some ugliness at boot time, and
16536 * can even allow for smooth boot transitions if the BIOS
16537 * fb is large enough for the active pipe configuration.
16538 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016539 dev_priv->display.get_initial_plane_config(crtc,
16540 &plane_config);
16541
16542 /*
16543 * If the fb is shared between multiple heads, we'll
16544 * just get the first one.
16545 */
16546 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016547 }
Matt Roperd93c0372015-12-03 11:37:41 -080016548
16549 /*
16550 * Make sure hardware watermarks really match the state we read out.
16551 * Note that we need to do this after reconstructing the BIOS fb's
16552 * since the watermark calculation done here will use pstate->fb.
16553 */
16554 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010016555}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080016556
Daniel Vetter7fad7982012-07-04 17:51:47 +020016557static void intel_enable_pipe_a(struct drm_device *dev)
16558{
16559 struct intel_connector *connector;
16560 struct drm_connector *crt = NULL;
16561 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016562 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020016563
16564 /* We can't just switch on the pipe A, we need to set things up with a
16565 * proper mode and output configuration. As a gross hack, enable pipe A
16566 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016567 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020016568 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
16569 crt = &connector->base;
16570 break;
16571 }
16572 }
16573
16574 if (!crt)
16575 return;
16576
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016577 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020016578 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020016579}
16580
Daniel Vetterfa555832012-10-10 23:14:00 +020016581static bool
16582intel_check_plane_mapping(struct intel_crtc *crtc)
16583{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070016584 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010016585 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030016586 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020016587
Ben Widawsky7eb552a2013-03-13 14:05:41 -070016588 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020016589 return true;
16590
Ville Syrjälä649636e2015-09-22 19:50:01 +030016591 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020016592
16593 if ((val & DISPLAY_PLANE_ENABLE) &&
16594 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
16595 return false;
16596
16597 return true;
16598}
16599
Ville Syrjälä02e93c32015-08-26 19:39:19 +030016600static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
16601{
16602 struct drm_device *dev = crtc->base.dev;
16603 struct intel_encoder *encoder;
16604
16605 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
16606 return true;
16607
16608 return false;
16609}
16610
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016611static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
16612{
16613 struct drm_device *dev = encoder->base.dev;
16614 struct intel_connector *connector;
16615
16616 for_each_connector_on_encoder(dev, &encoder->base, connector)
16617 return connector;
16618
16619 return NULL;
16620}
16621
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016622static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
16623 enum transcoder pch_transcoder)
16624{
16625 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
16626 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
16627}
16628
Daniel Vetter24929352012-07-02 20:28:59 +020016629static void intel_sanitize_crtc(struct intel_crtc *crtc)
16630{
16631 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010016632 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020016633 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020016634
Daniel Vetter24929352012-07-02 20:28:59 +020016635 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020016636 if (!transcoder_is_dsi(cpu_transcoder)) {
16637 i915_reg_t reg = PIPECONF(cpu_transcoder);
16638
16639 I915_WRITE(reg,
16640 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
16641 }
Daniel Vetter24929352012-07-02 20:28:59 +020016642
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016643 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010016644 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030016645 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016646 struct intel_plane *plane;
16647
Daniel Vetter96256042015-02-13 21:03:42 +010016648 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016649
16650 /* Disable everything but the primary plane */
16651 for_each_intel_plane_on_crtc(dev, crtc, plane) {
16652 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
16653 continue;
16654
16655 plane->disable_plane(&plane->base, &crtc->base);
16656 }
Daniel Vetter96256042015-02-13 21:03:42 +010016657 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016658
Daniel Vetter24929352012-07-02 20:28:59 +020016659 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020016660 * disable the crtc (and hence change the state) if it is wrong. Note
16661 * that gen4+ has a fixed plane -> pipe mapping. */
16662 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020016663 bool plane;
16664
Ville Syrjälä78108b72016-05-27 20:59:19 +030016665 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
16666 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016667
16668 /* Pipe has the wrong plane attached and the plane is active.
16669 * Temporarily change the plane mapping and disable everything
16670 * ... */
16671 plane = crtc->plane;
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016672 to_intel_plane_state(crtc->base.primary->state)->base.visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020016673 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016674 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016675 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020016676 }
Daniel Vetter24929352012-07-02 20:28:59 +020016677
Daniel Vetter7fad7982012-07-04 17:51:47 +020016678 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
16679 crtc->pipe == PIPE_A && !crtc->active) {
16680 /* BIOS forgot to enable pipe A, this mostly happens after
16681 * resume. Force-enable the pipe to fix this, the update_dpms
16682 * call below we restore the pipe to the right state, but leave
16683 * the required bits on. */
16684 intel_enable_pipe_a(dev);
16685 }
16686
Daniel Vetter24929352012-07-02 20:28:59 +020016687 /* Adjust the state of the output pipe according to whether we
16688 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010016689 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016690 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016691
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010016692 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010016693 /*
16694 * We start out with underrun reporting disabled to avoid races.
16695 * For correct bookkeeping mark this on active crtcs.
16696 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020016697 * Also on gmch platforms we dont have any hardware bits to
16698 * disable the underrun reporting. Which means we need to start
16699 * out with underrun reporting disabled also on inactive pipes,
16700 * since otherwise we'll complain about the garbage we read when
16701 * e.g. coming up after runtime pm.
16702 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010016703 * No protection against concurrent access is required - at
16704 * worst a fifo underrun happens which also sets this to false.
16705 */
16706 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016707 /*
16708 * We track the PCH trancoder underrun reporting state
16709 * within the crtc. With crtc for pipe A housing the underrun
16710 * reporting state for PCH transcoder A, crtc for pipe B housing
16711 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
16712 * and marking underrun reporting as disabled for the non-existing
16713 * PCH transcoders B and C would prevent enabling the south
16714 * error interrupt (see cpt_can_enable_serr_int()).
16715 */
16716 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
16717 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010016718 }
Daniel Vetter24929352012-07-02 20:28:59 +020016719}
16720
16721static void intel_sanitize_encoder(struct intel_encoder *encoder)
16722{
16723 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020016724
16725 /* We need to check both for a crtc link (meaning that the
16726 * encoder is active and trying to read from a pipe) and the
16727 * pipe itself being active. */
16728 bool has_active_crtc = encoder->base.crtc &&
16729 to_intel_crtc(encoder->base.crtc)->active;
16730
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016731 connector = intel_encoder_find_connector(encoder);
16732 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020016733 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
16734 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016735 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016736
16737 /* Connector is active, but has no active pipe. This is
16738 * fallout from our resume register restoring. Disable
16739 * the encoder manually again. */
16740 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016741 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
16742
Daniel Vetter24929352012-07-02 20:28:59 +020016743 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
16744 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016745 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016746 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030016747 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016748 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020016749 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020016750 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016751
16752 /* Inconsistent output/port/pipe state happens presumably due to
16753 * a bug in one of the get_hw_state functions. Or someplace else
16754 * in our code, like the register restore mess on resume. Clamp
16755 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016756
16757 connector->base.dpms = DRM_MODE_DPMS_OFF;
16758 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016759 }
16760 /* Enabled encoders without active connectors will be fixed in
16761 * the crtc fixup. */
16762}
16763
Imre Deak04098752014-02-18 00:02:16 +020016764void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016765{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016766 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016767 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016768
Imre Deak04098752014-02-18 00:02:16 +020016769 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
16770 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
16771 i915_disable_vga(dev);
16772 }
16773}
16774
16775void i915_redisable_vga(struct drm_device *dev)
16776{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016777 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak04098752014-02-18 00:02:16 +020016778
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016779 /* This function can be called both from intel_modeset_setup_hw_state or
16780 * at a very early point in our resume sequence, where the power well
16781 * structures are not yet restored. Since this function is at a very
16782 * paranoid "someone might have enabled VGA while we were not looking"
16783 * level, just check if the power well is enabled instead of trying to
16784 * follow the "don't touch the power well if we don't need it" policy
16785 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020016786 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016787 return;
16788
Imre Deak04098752014-02-18 00:02:16 +020016789 i915_redisable_vga_power_on(dev);
Imre Deak6392f842016-02-12 18:55:13 +020016790
16791 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016792}
16793
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016794static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016795{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016796 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016797
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016798 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016799}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016800
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016801/* FIXME read out full plane state for all planes */
16802static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016803{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016804 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016805 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016806 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016807
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016808 plane_state->base.visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016809 primary_get_hw_state(to_intel_plane(primary));
16810
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016811 if (plane_state->base.visible)
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016812 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016813}
16814
Daniel Vetter30e984d2013-06-05 13:34:17 +020016815static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020016816{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016817 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016818 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020016819 struct intel_crtc *crtc;
16820 struct intel_encoder *encoder;
16821 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020016822 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020016823
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016824 dev_priv->active_crtcs = 0;
16825
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016826 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016827 struct intel_crtc_state *crtc_state = crtc->config;
16828 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020016829
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020016830 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016831 memset(crtc_state, 0, sizeof(*crtc_state));
16832 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020016833
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016834 crtc_state->base.active = crtc_state->base.enable =
16835 dev_priv->display.get_pipe_config(crtc, crtc_state);
16836
16837 crtc->base.enabled = crtc_state->base.enable;
16838 crtc->active = crtc_state->base.active;
16839
16840 if (crtc_state->base.active) {
16841 dev_priv->active_crtcs |= 1 << crtc->pipe;
16842
Clint Taylorc89e39f2016-05-13 23:41:21 +030016843 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016844 pixclk = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016845 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016846 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
16847 else
16848 WARN_ON(dev_priv->display.modeset_calc_cdclk);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016849
16850 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
16851 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
16852 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016853 }
16854
16855 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030016856
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016857 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020016858
Ville Syrjälä78108b72016-05-27 20:59:19 +030016859 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
16860 crtc->base.base.id, crtc->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016861 crtc->active ? "enabled" : "disabled");
16862 }
16863
Daniel Vetter53589012013-06-05 13:34:16 +020016864 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16865 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16866
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020016867 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
16868 &pll->config.hw_state);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016869 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016870 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016871 if (crtc->active && crtc->config->shared_dpll == pll)
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016872 pll->config.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020016873 }
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016874 pll->active_mask = pll->config.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020016875
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020016876 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016877 pll->name, pll->config.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020016878 }
16879
Damien Lespiaub2784e12014-08-05 11:29:37 +010016880 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016881 pipe = 0;
16882
16883 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070016884 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16885 encoder->base.crtc = &crtc->base;
Ville Syrjälä253c84c2016-06-22 21:57:01 +030016886 crtc->config->output_types |= 1 << encoder->type;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016887 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020016888 } else {
16889 encoder->base.crtc = NULL;
16890 }
16891
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016892 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020016893 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016894 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016895 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016896 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020016897 }
16898
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016899 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020016900 if (connector->get_hw_state(connector)) {
16901 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016902
16903 encoder = connector->encoder;
16904 connector->base.encoder = &encoder->base;
16905
16906 if (encoder->base.crtc &&
16907 encoder->base.crtc->state->active) {
16908 /*
16909 * This has to be done during hardware readout
16910 * because anything calling .crtc_disable may
16911 * rely on the connector_mask being accurate.
16912 */
16913 encoder->base.crtc->state->connector_mask |=
16914 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010016915 encoder->base.crtc->state->encoder_mask |=
16916 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016917 }
16918
Daniel Vetter24929352012-07-02 20:28:59 +020016919 } else {
16920 connector->base.dpms = DRM_MODE_DPMS_OFF;
16921 connector->base.encoder = NULL;
16922 }
16923 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
16924 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030016925 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016926 connector->base.encoder ? "enabled" : "disabled");
16927 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016928
16929 for_each_intel_crtc(dev, crtc) {
16930 crtc->base.hwmode = crtc->config->base.adjusted_mode;
16931
16932 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
16933 if (crtc->base.state->active) {
16934 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
16935 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
16936 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
16937
16938 /*
16939 * The initial mode needs to be set in order to keep
16940 * the atomic core happy. It wants a valid mode if the
16941 * crtc's enabled, so we do the above call.
16942 *
16943 * At this point some state updated by the connectors
16944 * in their ->detect() callback has not run yet, so
16945 * no recalculation can be done yet.
16946 *
16947 * Even if we could do a recalculation and modeset
16948 * right now it would cause a double modeset if
16949 * fbdev or userspace chooses a different initial mode.
16950 *
16951 * If that happens, someone indicated they wanted a
16952 * mode change, which means it's safe to do a full
16953 * recalculation.
16954 */
16955 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030016956
16957 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
16958 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016959 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020016960
16961 intel_pipe_config_sanity_check(dev_priv, crtc->config);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016962 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020016963}
16964
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016965/* Scan out the current hw modeset state,
16966 * and sanitizes it to the current state
16967 */
16968static void
16969intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020016970{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016971 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020016972 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016973 struct intel_crtc *crtc;
16974 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020016975 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016976
16977 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016978
16979 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010016980 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016981 intel_sanitize_encoder(encoder);
16982 }
16983
Damien Lespiau055e3932014-08-18 13:49:10 +010016984 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020016985 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16986 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016987 intel_dump_pipe_config(crtc, crtc->config,
16988 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020016989 }
Daniel Vetter9a935852012-07-05 22:34:27 +020016990
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020016991 intel_modeset_update_connector_atomic_state(dev);
16992
Daniel Vetter35c95372013-07-17 06:55:04 +020016993 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16994 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16995
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016996 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020016997 continue;
16998
16999 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
17000
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020017001 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020017002 pll->on = false;
17003 }
17004
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010017005 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030017006 vlv_wm_get_hw_state(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010017007 else if (IS_GEN9(dev_priv))
Pradeep Bhat30789992014-11-04 17:06:45 +000017008 skl_wm_get_hw_state(dev);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010017009 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030017010 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020017011
17012 for_each_intel_crtc(dev, crtc) {
17013 unsigned long put_domains;
17014
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010017015 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020017016 if (WARN_ON(put_domains))
17017 modeset_put_power_domains(dev_priv, put_domains);
17018 }
17019 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020017020
17021 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017022}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030017023
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017024void intel_display_resume(struct drm_device *dev)
17025{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017026 struct drm_i915_private *dev_priv = to_i915(dev);
17027 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
17028 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017029 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020017030
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017031 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030017032 if (state)
17033 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017034
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010017035 /*
17036 * This is a cludge because with real atomic modeset mode_config.mutex
17037 * won't be taken. Unfortunately some probed state like
17038 * audio_codec_enable is still protected by mode_config.mutex, so lock
17039 * it here for now.
17040 */
17041 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017042 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017043
Maarten Lankhorst73974892016-08-05 23:28:27 +030017044 while (1) {
17045 ret = drm_modeset_lock_all_ctx(dev, &ctx);
17046 if (ret != -EDEADLK)
17047 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017048
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017049 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017050 }
17051
Maarten Lankhorst73974892016-08-05 23:28:27 +030017052 if (!ret)
17053 ret = __intel_display_resume(dev, state);
17054
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017055 drm_modeset_drop_locks(&ctx);
17056 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010017057 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017058
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017059 if (ret) {
17060 DRM_ERROR("Restoring old state failed with %i\n", ret);
17061 drm_atomic_state_free(state);
17062 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010017063}
17064
17065void intel_modeset_gem_init(struct drm_device *dev)
17066{
Chris Wilsondc979972016-05-10 14:10:04 +010017067 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080017068 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070017069 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080017070
Chris Wilsondc979972016-05-10 14:10:04 +010017071 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030017072
Chris Wilson1833b132012-05-09 11:56:28 +010017073 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020017074
Chris Wilson1ee8da62016-05-12 12:43:23 +010017075 intel_setup_overlay(dev_priv);
Jesse Barnes484b41d2014-03-07 08:57:55 -080017076
17077 /*
17078 * Make sure any fbs we allocated at startup are properly
17079 * pinned & fenced. When we do the allocation it's too early
17080 * for this.
17081 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010017082 for_each_crtc(dev, c) {
Chris Wilson058d88c2016-08-15 10:49:06 +010017083 struct i915_vma *vma;
17084
Matt Roper2ff8fde2014-07-08 07:50:07 -070017085 obj = intel_fb_obj(c->primary->fb);
17086 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080017087 continue;
17088
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010017089 mutex_lock(&dev->struct_mutex);
Chris Wilson058d88c2016-08-15 10:49:06 +010017090 vma = intel_pin_and_fence_fb_obj(c->primary->fb,
Ville Syrjälä3465c582016-02-15 22:54:43 +020017091 c->primary->state->rotation);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010017092 mutex_unlock(&dev->struct_mutex);
Chris Wilson058d88c2016-08-15 10:49:06 +010017093 if (IS_ERR(vma)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080017094 DRM_ERROR("failed to pin boot fb on pipe %d\n",
17095 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100017096 drm_framebuffer_unreference(c->primary->fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020017097 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020017098 c->primary->crtc = c->primary->state->crtc = NULL;
Daniel Vetter5a21b662016-05-24 17:13:53 +020017099 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020017100 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080017101 }
17102 }
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010017103}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020017104
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010017105int intel_connector_register(struct drm_connector *connector)
17106{
17107 struct intel_connector *intel_connector = to_intel_connector(connector);
17108 int ret;
17109
17110 ret = intel_backlight_device_register(intel_connector);
17111 if (ret)
17112 goto err;
17113
17114 return 0;
17115
17116err:
17117 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080017118}
17119
Chris Wilsonc191eca2016-06-17 11:40:33 +010017120void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020017121{
Chris Wilsone63d87c2016-06-17 11:40:34 +010017122 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017123
Chris Wilsone63d87c2016-06-17 11:40:34 +010017124 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017125 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017126}
17127
Jesse Barnes79e53942008-11-07 14:24:08 -080017128void intel_modeset_cleanup(struct drm_device *dev)
17129{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017130 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070017131
Chris Wilsondc979972016-05-10 14:10:04 +010017132 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020017133
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017134 /*
17135 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020017136 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017137 * experience fancy races otherwise.
17138 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020017139 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070017140
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017141 /*
17142 * Due to the hpd irq storm handling the hotplug work can re-arm the
17143 * poll handlers. Hence disable polling after hpd handling is shut down.
17144 */
Keith Packardf87ea762010-10-03 19:36:26 -070017145 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017146
Jesse Barnes723bfd72010-10-07 16:01:13 -070017147 intel_unregister_dsm_handler();
17148
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020017149 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050017150
Chris Wilson1630fe72011-07-08 12:22:42 +010017151 /* flush any delayed tasks or pending work */
17152 flush_scheduled_work();
17153
Jesse Barnes79e53942008-11-07 14:24:08 -080017154 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010017155
Chris Wilson1ee8da62016-05-12 12:43:23 +010017156 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030017157
Chris Wilsondc979972016-05-10 14:10:04 +010017158 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010017159
17160 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080017161}
17162
Chris Wilsondf0e9242010-09-09 16:20:55 +010017163void intel_connector_attach_encoder(struct intel_connector *connector,
17164 struct intel_encoder *encoder)
17165{
17166 connector->encoder = encoder;
17167 drm_mode_connector_attach_encoder(&connector->base,
17168 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080017169}
Dave Airlie28d52042009-09-21 14:33:58 +100017170
17171/*
17172 * set vga decode state - true == enable VGA decode
17173 */
17174int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
17175{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017176 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona885b3c2013-12-17 14:34:50 +000017177 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100017178 u16 gmch_ctrl;
17179
Chris Wilson75fa0412014-02-07 18:37:02 -020017180 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
17181 DRM_ERROR("failed to read control word\n");
17182 return -EIO;
17183 }
17184
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020017185 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
17186 return 0;
17187
Dave Airlie28d52042009-09-21 14:33:58 +100017188 if (state)
17189 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
17190 else
17191 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020017192
17193 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
17194 DRM_ERROR("failed to write control word\n");
17195 return -EIO;
17196 }
17197
Dave Airlie28d52042009-09-21 14:33:58 +100017198 return 0;
17199}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017200
Chris Wilson98a2f412016-10-12 10:05:18 +010017201#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
17202
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017203struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017204
17205 u32 power_well_driver;
17206
Chris Wilson63b66e52013-08-08 15:12:06 +020017207 int num_transcoders;
17208
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017209 struct intel_cursor_error_state {
17210 u32 control;
17211 u32 position;
17212 u32 base;
17213 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010017214 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017215
17216 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017217 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017218 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030017219 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010017220 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017221
17222 struct intel_plane_error_state {
17223 u32 control;
17224 u32 stride;
17225 u32 size;
17226 u32 pos;
17227 u32 addr;
17228 u32 surface;
17229 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010017230 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020017231
17232 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017233 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020017234 enum transcoder cpu_transcoder;
17235
17236 u32 conf;
17237
17238 u32 htotal;
17239 u32 hblank;
17240 u32 hsync;
17241 u32 vtotal;
17242 u32 vblank;
17243 u32 vsync;
17244 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017245};
17246
17247struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010017248intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017249{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017250 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020017251 int transcoders[] = {
17252 TRANSCODER_A,
17253 TRANSCODER_B,
17254 TRANSCODER_C,
17255 TRANSCODER_EDP,
17256 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017257 int i;
17258
Chris Wilsonc0336662016-05-06 15:40:21 +010017259 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020017260 return NULL;
17261
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017262 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017263 if (error == NULL)
17264 return NULL;
17265
Chris Wilsonc0336662016-05-06 15:40:21 +010017266 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017267 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
17268
Damien Lespiau055e3932014-08-18 13:49:10 +010017269 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020017270 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017271 __intel_display_power_is_enabled(dev_priv,
17272 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020017273 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017274 continue;
17275
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030017276 error->cursor[i].control = I915_READ(CURCNTR(i));
17277 error->cursor[i].position = I915_READ(CURPOS(i));
17278 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017279
17280 error->plane[i].control = I915_READ(DSPCNTR(i));
17281 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017282 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030017283 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017284 error->plane[i].pos = I915_READ(DSPPOS(i));
17285 }
Chris Wilsonc0336662016-05-06 15:40:21 +010017286 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030017287 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017288 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017289 error->plane[i].surface = I915_READ(DSPSURF(i));
17290 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
17291 }
17292
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017293 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030017294
Chris Wilsonc0336662016-05-06 15:40:21 +010017295 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e2014-04-18 15:55:04 +030017296 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020017297 }
17298
Jani Nikula4d1de972016-03-18 17:05:42 +020017299 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010017300 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030017301 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020017302 error->num_transcoders++; /* Account for eDP. */
17303
17304 for (i = 0; i < error->num_transcoders; i++) {
17305 enum transcoder cpu_transcoder = transcoders[i];
17306
Imre Deakddf9c532013-11-27 22:02:02 +020017307 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017308 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020017309 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017310 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017311 continue;
17312
Chris Wilson63b66e52013-08-08 15:12:06 +020017313 error->transcoder[i].cpu_transcoder = cpu_transcoder;
17314
17315 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
17316 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
17317 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
17318 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
17319 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
17320 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
17321 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017322 }
17323
17324 return error;
17325}
17326
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017327#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
17328
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017329void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017330intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017331 struct drm_device *dev,
17332 struct intel_display_error_state *error)
17333{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017334 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017335 int i;
17336
Chris Wilson63b66e52013-08-08 15:12:06 +020017337 if (!error)
17338 return;
17339
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017340 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010017341 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017342 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017343 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010017344 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017345 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020017346 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017347 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017348 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030017349 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017350
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017351 err_printf(m, "Plane [%d]:\n", i);
17352 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
17353 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017354 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017355 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
17356 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017357 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010017358 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017359 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017360 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017361 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
17362 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017363 }
17364
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017365 err_printf(m, "Cursor [%d]:\n", i);
17366 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
17367 err_printf(m, " POS: %08x\n", error->cursor[i].position);
17368 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017369 }
Chris Wilson63b66e52013-08-08 15:12:06 +020017370
17371 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020017372 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020017373 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017374 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017375 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020017376 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
17377 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
17378 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
17379 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
17380 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
17381 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
17382 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
17383 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017384}
Chris Wilson98a2f412016-10-12 10:05:18 +010017385
17386#endif