blob: 654b8a0c28ee18b9b73b46b69a6e1265d28d3e31 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000040#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Daniel Vetter5a21b662016-05-24 17:13:53 +020052static bool is_mmio_work(struct intel_flip_work *work)
53{
54 return work->mmio_work.func;
55}
56
Matt Roper465c1202014-05-29 08:06:54 -070057/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010058static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010059 DRM_FORMAT_C8,
60 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063};
64
65/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010066static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010067 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070070 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010071 DRM_FORMAT_XRGB2101010,
72 DRM_FORMAT_XBGR2101010,
73};
74
75static const uint32_t skl_primary_formats[] = {
76 DRM_FORMAT_C8,
77 DRM_FORMAT_RGB565,
78 DRM_FORMAT_XRGB8888,
79 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010080 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070081 DRM_FORMAT_ABGR8888,
82 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070083 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053084 DRM_FORMAT_YUYV,
85 DRM_FORMAT_YVYU,
86 DRM_FORMAT_UYVY,
87 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070088};
89
Matt Roper3d7d6512014-06-10 08:28:13 -070090/* Cursor formats */
91static const uint32_t intel_cursor_formats[] = {
92 DRM_FORMAT_ARGB8888,
93};
94
Jesse Barnesf1f644d2013-06-27 00:39:25 +030095static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020096 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030097static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020098 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030099
Chris Wilson24dbf512017-02-15 10:59:18 +0000100static int intel_framebuffer_init(struct intel_framebuffer *ifb,
101 struct drm_i915_gem_object *obj,
102 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200110static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200111static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200112static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200113 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200114static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200115 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530118static void intel_crtc_init_scalers(struct intel_crtc *crtc,
119 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200120static void skylake_pfit_enable(struct intel_crtc *crtc);
121static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
122static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200123static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200124static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100125
Ma Lingd4906092009-03-18 20:13:27 +0800126struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300127 struct {
128 int min, max;
129 } dot, vco, n, m, m1, m2, p, p1;
130
131 struct {
132 int dot_limit;
133 int p2_slow, p2_fast;
134 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800135};
Jesse Barnes79e53942008-11-07 14:24:08 -0800136
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300137/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200138int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300139{
140 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
141
142 /* Obtain SKU information */
143 mutex_lock(&dev_priv->sb_lock);
144 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
145 CCK_FUSE_HPLL_FREQ_MASK;
146 mutex_unlock(&dev_priv->sb_lock);
147
148 return vco_freq[hpll_freq] * 1000;
149}
150
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200151int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
152 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300153{
154 u32 val;
155 int divider;
156
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300157 mutex_lock(&dev_priv->sb_lock);
158 val = vlv_cck_read(dev_priv, reg);
159 mutex_unlock(&dev_priv->sb_lock);
160
161 divider = val & CCK_FREQUENCY_VALUES;
162
163 WARN((val & CCK_FREQUENCY_STATUS) !=
164 (divider << CCK_FREQUENCY_STATUS_SHIFT),
165 "%s change in progress\n", name);
166
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200167 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
168}
169
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200170int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
171 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200172{
173 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200174 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200175
176 return vlv_get_cck_clock(dev_priv, name, reg,
177 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300178}
179
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300180static void intel_update_czclk(struct drm_i915_private *dev_priv)
181{
Wayne Boyer666a4532015-12-09 12:29:35 -0800182 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300183 return;
184
185 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
186 CCK_CZ_CLOCK_CONTROL);
187
188 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
189}
190
Chris Wilson021357a2010-09-07 20:54:59 +0100191static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200192intel_fdi_link_freq(struct drm_i915_private *dev_priv,
193 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100194{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200195 if (HAS_DDI(dev_priv))
196 return pipe_config->port_clock; /* SPLL */
197 else if (IS_GEN5(dev_priv))
198 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200199 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200200 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100201}
202
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300203static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400204 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200205 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200206 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .m = { .min = 96, .max = 140 },
208 .m1 = { .min = 18, .max = 26 },
209 .m2 = { .min = 6, .max = 16 },
210 .p = { .min = 4, .max = 128 },
211 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700212 .p2 = { .dot_limit = 165000,
213 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700214};
215
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300216static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200217 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200218 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200219 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200220 .m = { .min = 96, .max = 140 },
221 .m1 = { .min = 18, .max = 26 },
222 .m2 = { .min = 6, .max = 16 },
223 .p = { .min = 4, .max = 128 },
224 .p1 = { .min = 2, .max = 33 },
225 .p2 = { .dot_limit = 165000,
226 .p2_slow = 4, .p2_fast = 4 },
227};
228
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300229static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200231 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200232 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400233 .m = { .min = 96, .max = 140 },
234 .m1 = { .min = 18, .max = 26 },
235 .m2 = { .min = 6, .max = 16 },
236 .p = { .min = 4, .max = 128 },
237 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
Eric Anholt273e27c2011-03-30 13:01:10 -0700241
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300242static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .dot = { .min = 20000, .max = 400000 },
244 .vco = { .min = 1400000, .max = 2800000 },
245 .n = { .min = 1, .max = 6 },
246 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100247 .m1 = { .min = 8, .max = 18 },
248 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400249 .p = { .min = 5, .max = 80 },
250 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .p2 = { .dot_limit = 200000,
252 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300255static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .dot = { .min = 20000, .max = 400000 },
257 .vco = { .min = 1400000, .max = 2800000 },
258 .n = { .min = 1, .max = 6 },
259 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100260 .m1 = { .min = 8, .max = 18 },
261 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .p = { .min = 7, .max = 98 },
263 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 .p2 = { .dot_limit = 112000,
265 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700266};
267
Eric Anholt273e27c2011-03-30 13:01:10 -0700268
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300269static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .dot = { .min = 25000, .max = 270000 },
271 .vco = { .min = 1750000, .max = 3500000},
272 .n = { .min = 1, .max = 4 },
273 .m = { .min = 104, .max = 138 },
274 .m1 = { .min = 17, .max = 23 },
275 .m2 = { .min = 5, .max = 11 },
276 .p = { .min = 10, .max = 30 },
277 .p1 = { .min = 1, .max = 3},
278 .p2 = { .dot_limit = 270000,
279 .p2_slow = 10,
280 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800281 },
Keith Packarde4b36692009-06-05 19:22:17 -0700282};
283
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300284static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700285 .dot = { .min = 22000, .max = 400000 },
286 .vco = { .min = 1750000, .max = 3500000},
287 .n = { .min = 1, .max = 4 },
288 .m = { .min = 104, .max = 138 },
289 .m1 = { .min = 16, .max = 23 },
290 .m2 = { .min = 5, .max = 11 },
291 .p = { .min = 5, .max = 80 },
292 .p1 = { .min = 1, .max = 8},
293 .p2 = { .dot_limit = 165000,
294 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700295};
296
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300297static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .dot = { .min = 20000, .max = 115000 },
299 .vco = { .min = 1750000, .max = 3500000 },
300 .n = { .min = 1, .max = 3 },
301 .m = { .min = 104, .max = 138 },
302 .m1 = { .min = 17, .max = 23 },
303 .m2 = { .min = 5, .max = 11 },
304 .p = { .min = 28, .max = 112 },
305 .p1 = { .min = 2, .max = 8 },
306 .p2 = { .dot_limit = 0,
307 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800308 },
Keith Packarde4b36692009-06-05 19:22:17 -0700309};
310
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300311static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .dot = { .min = 80000, .max = 224000 },
313 .vco = { .min = 1750000, .max = 3500000 },
314 .n = { .min = 1, .max = 3 },
315 .m = { .min = 104, .max = 138 },
316 .m1 = { .min = 17, .max = 23 },
317 .m2 = { .min = 5, .max = 11 },
318 .p = { .min = 14, .max = 42 },
319 .p1 = { .min = 2, .max = 6 },
320 .p2 = { .dot_limit = 0,
321 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800322 },
Keith Packarde4b36692009-06-05 19:22:17 -0700323};
324
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300325static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400326 .dot = { .min = 20000, .max = 400000},
327 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700328 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400329 .n = { .min = 3, .max = 6 },
330 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400332 .m1 = { .min = 0, .max = 0 },
333 .m2 = { .min = 0, .max = 254 },
334 .p = { .min = 5, .max = 80 },
335 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700336 .p2 = { .dot_limit = 200000,
337 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700338};
339
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300340static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400341 .dot = { .min = 20000, .max = 400000 },
342 .vco = { .min = 1700000, .max = 3500000 },
343 .n = { .min = 3, .max = 6 },
344 .m = { .min = 2, .max = 256 },
345 .m1 = { .min = 0, .max = 0 },
346 .m2 = { .min = 0, .max = 254 },
347 .p = { .min = 7, .max = 112 },
348 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700349 .p2 = { .dot_limit = 112000,
350 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700351};
352
Eric Anholt273e27c2011-03-30 13:01:10 -0700353/* Ironlake / Sandybridge
354 *
355 * We calculate clock using (register_value + 2) for N/M1/M2, so here
356 * the range value for them is (actual_value - 2).
357 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300358static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .dot = { .min = 25000, .max = 350000 },
360 .vco = { .min = 1760000, .max = 3510000 },
361 .n = { .min = 1, .max = 5 },
362 .m = { .min = 79, .max = 127 },
363 .m1 = { .min = 12, .max = 22 },
364 .m2 = { .min = 5, .max = 9 },
365 .p = { .min = 5, .max = 80 },
366 .p1 = { .min = 1, .max = 8 },
367 .p2 = { .dot_limit = 225000,
368 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700369};
370
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300371static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .dot = { .min = 25000, .max = 350000 },
373 .vco = { .min = 1760000, .max = 3510000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 79, .max = 118 },
376 .m1 = { .min = 12, .max = 22 },
377 .m2 = { .min = 5, .max = 9 },
378 .p = { .min = 28, .max = 112 },
379 .p1 = { .min = 2, .max = 8 },
380 .p2 = { .dot_limit = 225000,
381 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800382};
383
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300384static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700385 .dot = { .min = 25000, .max = 350000 },
386 .vco = { .min = 1760000, .max = 3510000 },
387 .n = { .min = 1, .max = 3 },
388 .m = { .min = 79, .max = 127 },
389 .m1 = { .min = 12, .max = 22 },
390 .m2 = { .min = 5, .max = 9 },
391 .p = { .min = 14, .max = 56 },
392 .p1 = { .min = 2, .max = 8 },
393 .p2 = { .dot_limit = 225000,
394 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800395};
396
Eric Anholt273e27c2011-03-30 13:01:10 -0700397/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300398static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700399 .dot = { .min = 25000, .max = 350000 },
400 .vco = { .min = 1760000, .max = 3510000 },
401 .n = { .min = 1, .max = 2 },
402 .m = { .min = 79, .max = 126 },
403 .m1 = { .min = 12, .max = 22 },
404 .m2 = { .min = 5, .max = 9 },
405 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400406 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700407 .p2 = { .dot_limit = 225000,
408 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800409};
410
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300411static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700412 .dot = { .min = 25000, .max = 350000 },
413 .vco = { .min = 1760000, .max = 3510000 },
414 .n = { .min = 1, .max = 3 },
415 .m = { .min = 79, .max = 126 },
416 .m1 = { .min = 12, .max = 22 },
417 .m2 = { .min = 5, .max = 9 },
418 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400419 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700420 .p2 = { .dot_limit = 225000,
421 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800422};
423
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300424static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300425 /*
426 * These are the data rate limits (measured in fast clocks)
427 * since those are the strictest limits we have. The fast
428 * clock and actual rate limits are more relaxed, so checking
429 * them would make no difference.
430 */
431 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200432 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700433 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700434 .m1 = { .min = 2, .max = 3 },
435 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300436 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300437 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700438};
439
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300440static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300441 /*
442 * These are the data rate limits (measured in fast clocks)
443 * since those are the strictest limits we have. The fast
444 * clock and actual rate limits are more relaxed, so checking
445 * them would make no difference.
446 */
447 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200448 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300449 .n = { .min = 1, .max = 1 },
450 .m1 = { .min = 2, .max = 2 },
451 .m2 = { .min = 24 << 22, .max = 175 << 22 },
452 .p1 = { .min = 2, .max = 4 },
453 .p2 = { .p2_slow = 1, .p2_fast = 14 },
454};
455
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300456static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200457 /* FIXME: find real dot limits */
458 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530459 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200460 .n = { .min = 1, .max = 1 },
461 .m1 = { .min = 2, .max = 2 },
462 /* FIXME: find real m2 limits */
463 .m2 = { .min = 2 << 22, .max = 255 << 22 },
464 .p1 = { .min = 2, .max = 4 },
465 .p2 = { .p2_slow = 1, .p2_fast = 20 },
466};
467
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200468static bool
469needs_modeset(struct drm_crtc_state *state)
470{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200471 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200472}
473
Imre Deakdccbea32015-06-22 23:35:51 +0300474/*
475 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
476 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
477 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
478 * The helpers' return value is the rate of the clock that is fed to the
479 * display engine's pipe which can be the above fast dot clock rate or a
480 * divided-down version of it.
481 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500482/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300483static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800484{
Shaohua Li21778322009-02-23 15:19:16 +0800485 clock->m = clock->m2 + 2;
486 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200487 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300488 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300489 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
490 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300491
492 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800493}
494
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200495static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
496{
497 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
498}
499
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300500static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800501{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200502 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200504 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300505 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300506 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
507 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300508
509 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800510}
511
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300512static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300513{
514 clock->m = clock->m1 * clock->m2;
515 clock->p = clock->p1 * clock->p2;
516 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300517 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300518 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
519 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300520
521 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300522}
523
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300524int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300525{
526 clock->m = clock->m1 * clock->m2;
527 clock->p = clock->p1 * clock->p2;
528 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300529 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300530 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
531 clock->n << 22);
532 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300533
534 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300535}
536
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800537#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800538/**
539 * Returns whether the given set of divisors are valid for a given refclk with
540 * the given connectors.
541 */
542
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100543static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300544 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300545 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800546{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300547 if (clock->n < limit->n.min || limit->n.max < clock->n)
548 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800549 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400550 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800551 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400552 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800553 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400554 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300555
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100556 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200557 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300558 if (clock->m1 <= clock->m2)
559 INTELPllInvalid("m1 <= m2\n");
560
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100561 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200562 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300563 if (clock->p < limit->p.min || limit->p.max < clock->p)
564 INTELPllInvalid("p out of range\n");
565 if (clock->m < limit->m.min || limit->m.max < clock->m)
566 INTELPllInvalid("m out of range\n");
567 }
568
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400570 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
572 * connector, etc., rather than just a single range.
573 */
574 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576
577 return true;
578}
579
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300580static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300581i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300582 const struct intel_crtc_state *crtc_state,
583 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800584{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300585 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800586
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300587 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100589 * For LVDS just rely on its current settings for dual-channel.
590 * We haven't figured out how to reliably set up different
591 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100593 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300594 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800595 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300596 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 } else {
598 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300599 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300601 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300603}
604
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200605/*
606 * Returns a set of divisors for the desired target clock with the given
607 * refclk, or FALSE. The returned values represent the clock equation:
608 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
609 *
610 * Target and reference clocks are specified in kHz.
611 *
612 * If match_clock is provided, then best_clock P divider must match the P
613 * divider from @match_clock used for LVDS downclocking.
614 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300615static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300616i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300617 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300618 int target, int refclk, struct dpll *match_clock,
619 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300620{
621 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300622 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300623 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624
Akshay Joshi0206e352011-08-16 15:34:10 -0400625 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800626
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300627 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
628
Zhao Yakui42158662009-11-20 11:24:18 +0800629 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
630 clock.m1++) {
631 for (clock.m2 = limit->m2.min;
632 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200633 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800634 break;
635 for (clock.n = limit->n.min;
636 clock.n <= limit->n.max; clock.n++) {
637 for (clock.p1 = limit->p1.min;
638 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800639 int this_err;
640
Imre Deakdccbea32015-06-22 23:35:51 +0300641 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100642 if (!intel_PLL_is_valid(to_i915(dev),
643 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000644 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800645 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800646 if (match_clock &&
647 clock.p != match_clock->p)
648 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
650 this_err = abs(clock.dot - target);
651 if (this_err < err) {
652 *best_clock = clock;
653 err = this_err;
654 }
655 }
656 }
657 }
658 }
659
660 return (err != target);
661}
662
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200663/*
664 * Returns a set of divisors for the desired target clock with the given
665 * refclk, or FALSE. The returned values represent the clock equation:
666 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
667 *
668 * Target and reference clocks are specified in kHz.
669 *
670 * If match_clock is provided, then best_clock P divider must match the P
671 * divider from @match_clock used for LVDS downclocking.
672 */
Ma Lingd4906092009-03-18 20:13:27 +0800673static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300674pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200675 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300676 int target, int refclk, struct dpll *match_clock,
677 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200678{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300679 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300680 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200681 int err = target;
682
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200683 memset(best_clock, 0, sizeof(*best_clock));
684
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300685 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
686
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200687 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
688 clock.m1++) {
689 for (clock.m2 = limit->m2.min;
690 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200691 for (clock.n = limit->n.min;
692 clock.n <= limit->n.max; clock.n++) {
693 for (clock.p1 = limit->p1.min;
694 clock.p1 <= limit->p1.max; clock.p1++) {
695 int this_err;
696
Imre Deakdccbea32015-06-22 23:35:51 +0300697 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100698 if (!intel_PLL_is_valid(to_i915(dev),
699 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800700 &clock))
701 continue;
702 if (match_clock &&
703 clock.p != match_clock->p)
704 continue;
705
706 this_err = abs(clock.dot - target);
707 if (this_err < err) {
708 *best_clock = clock;
709 err = this_err;
710 }
711 }
712 }
713 }
714 }
715
716 return (err != target);
717}
718
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200719/*
720 * Returns a set of divisors for the desired target clock with the given
721 * refclk, or FALSE. The returned values represent the clock equation:
722 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200723 *
724 * Target and reference clocks are specified in kHz.
725 *
726 * If match_clock is provided, then best_clock P divider must match the P
727 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200728 */
Ma Lingd4906092009-03-18 20:13:27 +0800729static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300730g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200731 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300732 int target, int refclk, struct dpll *match_clock,
733 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800734{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300735 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300736 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800737 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300738 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400739 /* approximately equals target * 0.00585 */
740 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800741
742 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300743
744 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
745
Ma Lingd4906092009-03-18 20:13:27 +0800746 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200747 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800748 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200749 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800750 for (clock.m1 = limit->m1.max;
751 clock.m1 >= limit->m1.min; clock.m1--) {
752 for (clock.m2 = limit->m2.max;
753 clock.m2 >= limit->m2.min; clock.m2--) {
754 for (clock.p1 = limit->p1.max;
755 clock.p1 >= limit->p1.min; clock.p1--) {
756 int this_err;
757
Imre Deakdccbea32015-06-22 23:35:51 +0300758 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100759 if (!intel_PLL_is_valid(to_i915(dev),
760 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000761 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800762 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000763
764 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800765 if (this_err < err_most) {
766 *best_clock = clock;
767 err_most = this_err;
768 max_n = clock.n;
769 found = true;
770 }
771 }
772 }
773 }
774 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800775 return found;
776}
Ma Lingd4906092009-03-18 20:13:27 +0800777
Imre Deakd5dd62b2015-03-17 11:40:03 +0200778/*
779 * Check if the calculated PLL configuration is more optimal compared to the
780 * best configuration and error found so far. Return the calculated error.
781 */
782static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300783 const struct dpll *calculated_clock,
784 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200785 unsigned int best_error_ppm,
786 unsigned int *error_ppm)
787{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200788 /*
789 * For CHV ignore the error and consider only the P value.
790 * Prefer a bigger P value based on HW requirements.
791 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100792 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200793 *error_ppm = 0;
794
795 return calculated_clock->p > best_clock->p;
796 }
797
Imre Deak24be4e42015-03-17 11:40:04 +0200798 if (WARN_ON_ONCE(!target_freq))
799 return false;
800
Imre Deakd5dd62b2015-03-17 11:40:03 +0200801 *error_ppm = div_u64(1000000ULL *
802 abs(target_freq - calculated_clock->dot),
803 target_freq);
804 /*
805 * Prefer a better P value over a better (smaller) error if the error
806 * is small. Ensure this preference for future configurations too by
807 * setting the error to 0.
808 */
809 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
810 *error_ppm = 0;
811
812 return true;
813 }
814
815 return *error_ppm + 10 < best_error_ppm;
816}
817
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200818/*
819 * Returns a set of divisors for the desired target clock with the given
820 * refclk, or FALSE. The returned values represent the clock equation:
821 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
822 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800823static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300824vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200825 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300826 int target, int refclk, struct dpll *match_clock,
827 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700828{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200829 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300830 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300831 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300832 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300833 /* min update 19.2 MHz */
834 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300835 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700836
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300837 target *= 5; /* fast clock */
838
839 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700840
841 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300842 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300843 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300844 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300845 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300846 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700847 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300848 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200849 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300850
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300851 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
852 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300853
Imre Deakdccbea32015-06-22 23:35:51 +0300854 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300855
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100856 if (!intel_PLL_is_valid(to_i915(dev),
857 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300858 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300859 continue;
860
Imre Deakd5dd62b2015-03-17 11:40:03 +0200861 if (!vlv_PLL_is_optimal(dev, target,
862 &clock,
863 best_clock,
864 bestppm, &ppm))
865 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300866
Imre Deakd5dd62b2015-03-17 11:40:03 +0200867 *best_clock = clock;
868 bestppm = ppm;
869 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870 }
871 }
872 }
873 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700874
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300875 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700876}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700877
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200878/*
879 * Returns a set of divisors for the desired target clock with the given
880 * refclk, or FALSE. The returned values represent the clock equation:
881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300883static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300884chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200885 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300886 int target, int refclk, struct dpll *match_clock,
887 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300888{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200889 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300890 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200891 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300892 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300893 uint64_t m2;
894 int found = false;
895
896 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200897 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300898
899 /*
900 * Based on hardware doc, the n always set to 1, and m1 always
901 * set to 2. If requires to support 200Mhz refclk, we need to
902 * revisit this because n may not 1 anymore.
903 */
904 clock.n = 1, clock.m1 = 2;
905 target *= 5; /* fast clock */
906
907 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
908 for (clock.p2 = limit->p2.p2_fast;
909 clock.p2 >= limit->p2.p2_slow;
910 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200911 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300912
913 clock.p = clock.p1 * clock.p2;
914
915 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
916 clock.n) << 22, refclk * clock.m1);
917
918 if (m2 > INT_MAX/clock.m1)
919 continue;
920
921 clock.m2 = m2;
922
Imre Deakdccbea32015-06-22 23:35:51 +0300923 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300924
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100925 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300926 continue;
927
Imre Deak9ca3ba02015-03-17 11:40:05 +0200928 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
929 best_error_ppm, &error_ppm))
930 continue;
931
932 *best_clock = clock;
933 best_error_ppm = error_ppm;
934 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300935 }
936 }
937
938 return found;
939}
940
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200941bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300942 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200943{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200944 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300945 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200946
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200947 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200948 target_clock, refclk, NULL, best_clock);
949}
950
Ville Syrjälä525b9312016-10-31 22:37:02 +0200951bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300952{
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300953 /* Be paranoid as we can arrive here with only partial
954 * state retrieved from the hardware during setup.
955 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100956 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300957 * as Haswell has gained clock readout/fastboot support.
958 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000959 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300960 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700961 *
962 * FIXME: The intel_crtc->active here should be switched to
963 * crtc->state->active once we have proper CRTC states wired up
964 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300965 */
Ville Syrjälä525b9312016-10-31 22:37:02 +0200966 return crtc->active && crtc->base.primary->state->fb &&
967 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300968}
969
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200970enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
971 enum pipe pipe)
972{
Ville Syrjälä98187832016-10-31 22:37:10 +0200973 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200974
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200975 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200976}
977
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +0000978static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300979{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200980 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300981 u32 line1, line2;
982 u32 line_mask;
983
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100984 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300985 line_mask = DSL_LINEMASK_GEN2;
986 else
987 line_mask = DSL_LINEMASK_GEN3;
988
989 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +0200990 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300991 line2 = I915_READ(reg) & line_mask;
992
993 return line1 == line2;
994}
995
Keith Packardab7ad7f2010-10-03 00:33:06 -0700996/*
997 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300998 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700999 *
1000 * After disabling a pipe, we can't wait for vblank in the usual way,
1001 * spinning on the vblank interrupt status bit, since we won't actually
1002 * see an interrupt when the pipe is disabled.
1003 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001004 * On Gen4 and above:
1005 * wait for the pipe register state bit to turn off
1006 *
1007 * Otherwise:
1008 * wait for the display line value to settle (it usually
1009 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001010 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001011 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001012static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001013{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001014 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001015 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001016 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001017
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001018 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001019 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001020
Keith Packardab7ad7f2010-10-03 00:33:06 -07001021 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001022 if (intel_wait_for_register(dev_priv,
1023 reg, I965_PIPECONF_ACTIVE, 0,
1024 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001025 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001026 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027 /* Wait for the display line to settle */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001028 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001029 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001030 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001031}
1032
Jesse Barnesb24e7172011-01-04 15:09:30 -08001033/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001034void assert_pll(struct drm_i915_private *dev_priv,
1035 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001036{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001037 u32 val;
1038 bool cur_state;
1039
Ville Syrjälä649636e2015-09-22 19:50:01 +03001040 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001041 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001042 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001043 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001044 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001045}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001046
Jani Nikula23538ef2013-08-27 15:12:22 +03001047/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001048void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001049{
1050 u32 val;
1051 bool cur_state;
1052
Ville Syrjäläa5805162015-05-26 20:42:30 +03001053 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001054 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001055 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001056
1057 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001058 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001059 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001060 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001061}
Jani Nikula23538ef2013-08-27 15:12:22 +03001062
Jesse Barnes040484a2011-01-03 12:14:26 -08001063static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1064 enum pipe pipe, bool state)
1065{
Jesse Barnes040484a2011-01-03 12:14:26 -08001066 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001067 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1068 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001069
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001070 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001071 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001072 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001073 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001074 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001075 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001076 cur_state = !!(val & FDI_TX_ENABLE);
1077 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001078 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001079 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001080 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001081}
1082#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1083#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1084
1085static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1086 enum pipe pipe, bool state)
1087{
Jesse Barnes040484a2011-01-03 12:14:26 -08001088 u32 val;
1089 bool cur_state;
1090
Ville Syrjälä649636e2015-09-22 19:50:01 +03001091 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001092 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001093 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001094 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001095 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001096}
1097#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1098#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1099
1100static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1101 enum pipe pipe)
1102{
Jesse Barnes040484a2011-01-03 12:14:26 -08001103 u32 val;
1104
1105 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001106 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001107 return;
1108
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001109 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001110 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001111 return;
1112
Ville Syrjälä649636e2015-09-22 19:50:01 +03001113 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001114 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001115}
1116
Daniel Vetter55607e82013-06-16 21:42:39 +02001117void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1118 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001119{
Jesse Barnes040484a2011-01-03 12:14:26 -08001120 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001121 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001122
Ville Syrjälä649636e2015-09-22 19:50:01 +03001123 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001124 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001125 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001126 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001127 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001128}
1129
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001130void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001131{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001132 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001133 u32 val;
1134 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001135 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001136
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001137 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001138 return;
1139
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001140 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001141 u32 port_sel;
1142
Imre Deak44cb7342016-08-10 14:07:29 +03001143 pp_reg = PP_CONTROL(0);
1144 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001145
1146 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1147 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1148 panel_pipe = PIPE_B;
1149 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001150 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001151 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001152 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001153 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001154 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001155 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001156 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1157 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001158 }
1159
1160 val = I915_READ(pp_reg);
1161 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001162 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001163 locked = false;
1164
Rob Clarke2c719b2014-12-15 13:56:32 -05001165 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001166 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001167 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001168}
1169
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001170static void assert_cursor(struct drm_i915_private *dev_priv,
1171 enum pipe pipe, bool state)
1172{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001173 bool cur_state;
1174
Jani Nikula2a307c22016-11-30 17:43:04 +02001175 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001176 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001177 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001178 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001179
Rob Clarke2c719b2014-12-15 13:56:32 -05001180 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001181 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001182 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001183}
1184#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1185#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1186
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001187void assert_pipe(struct drm_i915_private *dev_priv,
1188 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001189{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001190 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001191 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1192 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001193 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001194
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001195 /* if we need the pipe quirk it must be always on */
1196 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1197 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001198 state = true;
1199
Imre Deak4feed0e2016-02-12 18:55:14 +02001200 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1201 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001202 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001203 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001204
1205 intel_display_power_put(dev_priv, power_domain);
1206 } else {
1207 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001208 }
1209
Rob Clarke2c719b2014-12-15 13:56:32 -05001210 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001211 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001212 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001213}
1214
Chris Wilson931872f2012-01-16 23:01:13 +00001215static void assert_plane(struct drm_i915_private *dev_priv,
1216 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001217{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001218 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001219 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001220
Ville Syrjälä649636e2015-09-22 19:50:01 +03001221 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001222 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001223 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001224 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001225 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226}
1227
Chris Wilson931872f2012-01-16 23:01:13 +00001228#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1229#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1230
Jesse Barnesb24e7172011-01-04 15:09:30 -08001231static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1232 enum pipe pipe)
1233{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001234 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001235
Ville Syrjälä653e1022013-06-04 13:49:05 +03001236 /* Primary planes are fixed to pipes on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001237 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001238 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001239 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001240 "plane %c assertion failure, should be disabled but not\n",
1241 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001242 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001243 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001244
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001246 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001247 u32 val = I915_READ(DSPCNTR(i));
1248 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001250 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001251 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1252 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001253 }
1254}
1255
Jesse Barnes19332d72013-03-28 09:55:38 -07001256static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1257 enum pipe pipe)
1258{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001259 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001260
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001261 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001262 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001263 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001264 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001265 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1266 sprite, pipe_name(pipe));
1267 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001268 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001269 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä83c04a62016-11-22 18:02:00 +02001270 u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001271 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001272 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001273 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001274 }
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001275 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001276 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001277 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001278 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001279 plane_name(pipe), pipe_name(pipe));
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001280 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001281 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001282 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001283 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1284 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001285 }
1286}
1287
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001288static void assert_vblank_disabled(struct drm_crtc *crtc)
1289{
Rob Clarke2c719b2014-12-15 13:56:32 -05001290 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001291 drm_crtc_vblank_put(crtc);
1292}
1293
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001294void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001296{
Jesse Barnes92f25842011-01-04 15:09:34 -08001297 u32 val;
1298 bool enabled;
1299
Ville Syrjälä649636e2015-09-22 19:50:01 +03001300 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001301 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001302 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001303 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1304 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001305}
1306
Keith Packard4e634382011-08-06 10:39:45 -07001307static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1308 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001309{
1310 if ((val & DP_PORT_EN) == 0)
1311 return false;
1312
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001313 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001314 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001315 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1316 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001317 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001318 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1319 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001320 } else {
1321 if ((val & DP_PIPE_MASK) != (pipe << 30))
1322 return false;
1323 }
1324 return true;
1325}
1326
Keith Packard1519b992011-08-06 10:35:34 -07001327static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1328 enum pipe pipe, u32 val)
1329{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001330 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001331 return false;
1332
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001333 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001334 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001335 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001336 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001337 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1338 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001339 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001340 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001341 return false;
1342 }
1343 return true;
1344}
1345
1346static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1347 enum pipe pipe, u32 val)
1348{
1349 if ((val & LVDS_PORT_EN) == 0)
1350 return false;
1351
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001352 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001353 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1354 return false;
1355 } else {
1356 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1357 return false;
1358 }
1359 return true;
1360}
1361
1362static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1363 enum pipe pipe, u32 val)
1364{
1365 if ((val & ADPA_DAC_ENABLE) == 0)
1366 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001367 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001368 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1369 return false;
1370 } else {
1371 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1372 return false;
1373 }
1374 return true;
1375}
1376
Jesse Barnes291906f2011-02-02 12:28:03 -08001377static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001378 enum pipe pipe, i915_reg_t reg,
1379 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001380{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001381 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001382 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001383 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001384 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001385
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001386 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001387 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001388 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001389}
1390
1391static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001392 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001393{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001394 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001395 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001396 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001397 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001398
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001399 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001400 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001401 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001402}
1403
1404static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1405 enum pipe pipe)
1406{
Jesse Barnes291906f2011-02-02 12:28:03 -08001407 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001408
Keith Packardf0575e92011-07-25 22:12:43 -07001409 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1410 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1411 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001412
Ville Syrjälä649636e2015-09-22 19:50:01 +03001413 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001414 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001415 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001416 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001417
Ville Syrjälä649636e2015-09-22 19:50:01 +03001418 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001419 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001420 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001421 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001422
Paulo Zanonie2debe92013-02-18 19:00:27 -03001423 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1424 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1425 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001426}
1427
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001428static void _vlv_enable_pll(struct intel_crtc *crtc,
1429 const struct intel_crtc_state *pipe_config)
1430{
1431 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1432 enum pipe pipe = crtc->pipe;
1433
1434 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1435 POSTING_READ(DPLL(pipe));
1436 udelay(150);
1437
Chris Wilson2c30b432016-06-30 15:32:54 +01001438 if (intel_wait_for_register(dev_priv,
1439 DPLL(pipe),
1440 DPLL_LOCK_VLV,
1441 DPLL_LOCK_VLV,
1442 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001443 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1444}
1445
Ville Syrjäläd288f652014-10-28 13:20:22 +02001446static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001447 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001448{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001449 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001450 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001451
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001452 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001453
Daniel Vetter87442f72013-06-06 00:52:17 +02001454 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001455 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001456
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001457 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1458 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001459
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001460 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1461 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001462}
1463
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001464
1465static void _chv_enable_pll(struct intel_crtc *crtc,
1466 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001467{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001468 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001469 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001470 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001471 u32 tmp;
1472
Ville Syrjäläa5805162015-05-26 20:42:30 +03001473 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001474
1475 /* Enable back the 10bit clock to display controller */
1476 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1477 tmp |= DPIO_DCLKP_EN;
1478 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1479
Ville Syrjälä54433e92015-05-26 20:42:31 +03001480 mutex_unlock(&dev_priv->sb_lock);
1481
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001482 /*
1483 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1484 */
1485 udelay(1);
1486
1487 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001488 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001489
1490 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001491 if (intel_wait_for_register(dev_priv,
1492 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1493 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001494 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001495}
1496
1497static void chv_enable_pll(struct intel_crtc *crtc,
1498 const struct intel_crtc_state *pipe_config)
1499{
1500 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1501 enum pipe pipe = crtc->pipe;
1502
1503 assert_pipe_disabled(dev_priv, pipe);
1504
1505 /* PLL is protected by panel, make sure we can write it */
1506 assert_panel_unlocked(dev_priv, pipe);
1507
1508 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1509 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001510
Ville Syrjäläc2317752016-03-15 16:39:56 +02001511 if (pipe != PIPE_A) {
1512 /*
1513 * WaPixelRepeatModeFixForC0:chv
1514 *
1515 * DPLLCMD is AWOL. Use chicken bits to propagate
1516 * the value from DPLLBMD to either pipe B or C.
1517 */
1518 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1519 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1520 I915_WRITE(CBR4_VLV, 0);
1521 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1522
1523 /*
1524 * DPLLB VGA mode also seems to cause problems.
1525 * We should always have it disabled.
1526 */
1527 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1528 } else {
1529 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1530 POSTING_READ(DPLL_MD(pipe));
1531 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001532}
1533
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001534static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001535{
1536 struct intel_crtc *crtc;
1537 int count = 0;
1538
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001539 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001540 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001541 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1542 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001543
1544 return count;
1545}
1546
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001547static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001548{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001549 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001550 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001551 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001552
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001553 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001554
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001555 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001556 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001557 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001558
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001559 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001560 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001561 /*
1562 * It appears to be important that we don't enable this
1563 * for the current pipe before otherwise configuring the
1564 * PLL. No idea how this should be handled if multiple
1565 * DVO outputs are enabled simultaneosly.
1566 */
1567 dpll |= DPLL_DVO_2X_MODE;
1568 I915_WRITE(DPLL(!crtc->pipe),
1569 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1570 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001571
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001572 /*
1573 * Apparently we need to have VGA mode enabled prior to changing
1574 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1575 * dividers, even though the register value does change.
1576 */
1577 I915_WRITE(reg, 0);
1578
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001579 I915_WRITE(reg, dpll);
1580
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001581 /* Wait for the clocks to stabilize. */
1582 POSTING_READ(reg);
1583 udelay(150);
1584
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001585 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001586 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001587 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001588 } else {
1589 /* The pixel multiplier can only be updated once the
1590 * DPLL is enabled and the clocks are stable.
1591 *
1592 * So write it again.
1593 */
1594 I915_WRITE(reg, dpll);
1595 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001596
1597 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001598 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001599 POSTING_READ(reg);
1600 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001601 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001602 POSTING_READ(reg);
1603 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001604 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001605 POSTING_READ(reg);
1606 udelay(150); /* wait for warmup */
1607}
1608
1609/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001610 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001611 * @dev_priv: i915 private structure
1612 * @pipe: pipe PLL to disable
1613 *
1614 * Disable the PLL for @pipe, making sure the pipe is off first.
1615 *
1616 * Note! This is for pre-ILK only.
1617 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001618static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001619{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001620 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001621 enum pipe pipe = crtc->pipe;
1622
1623 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001624 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001625 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001626 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001627 I915_WRITE(DPLL(PIPE_B),
1628 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1629 I915_WRITE(DPLL(PIPE_A),
1630 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1631 }
1632
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001633 /* Don't disable pipe or pipe PLLs if needed */
1634 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1635 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001636 return;
1637
1638 /* Make sure the pipe isn't still relying on us */
1639 assert_pipe_disabled(dev_priv, pipe);
1640
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001641 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001642 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001643}
1644
Jesse Barnesf6071162013-10-01 10:41:38 -07001645static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1646{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001647 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001648
1649 /* Make sure the pipe isn't still relying on us */
1650 assert_pipe_disabled(dev_priv, pipe);
1651
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001652 val = DPLL_INTEGRATED_REF_CLK_VLV |
1653 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1654 if (pipe != PIPE_A)
1655 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1656
Jesse Barnesf6071162013-10-01 10:41:38 -07001657 I915_WRITE(DPLL(pipe), val);
1658 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001659}
1660
1661static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1662{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001663 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001664 u32 val;
1665
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001666 /* Make sure the pipe isn't still relying on us */
1667 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001668
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001669 val = DPLL_SSC_REF_CLK_CHV |
1670 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001671 if (pipe != PIPE_A)
1672 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001673
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001674 I915_WRITE(DPLL(pipe), val);
1675 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001676
Ville Syrjäläa5805162015-05-26 20:42:30 +03001677 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001678
1679 /* Disable 10bit clock to display controller */
1680 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1681 val &= ~DPIO_DCLKP_EN;
1682 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1683
Ville Syrjäläa5805162015-05-26 20:42:30 +03001684 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001685}
1686
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001687void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001688 struct intel_digital_port *dport,
1689 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001690{
1691 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001692 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001693
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001694 switch (dport->port) {
1695 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001696 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001697 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001698 break;
1699 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001700 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001701 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001702 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001703 break;
1704 case PORT_D:
1705 port_mask = DPLL_PORTD_READY_MASK;
1706 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001707 break;
1708 default:
1709 BUG();
1710 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001711
Chris Wilson370004d2016-06-30 15:32:56 +01001712 if (intel_wait_for_register(dev_priv,
1713 dpll_reg, port_mask, expected_mask,
1714 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001715 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1716 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001717}
1718
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001719static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1720 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001721{
Ville Syrjälä98187832016-10-31 22:37:10 +02001722 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1723 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001724 i915_reg_t reg;
1725 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001726
Jesse Barnes040484a2011-01-03 12:14:26 -08001727 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001728 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001729
1730 /* FDI must be feeding us bits for PCH ports */
1731 assert_fdi_tx_enabled(dev_priv, pipe);
1732 assert_fdi_rx_enabled(dev_priv, pipe);
1733
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001734 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001735 /* Workaround: Set the timing override bit before enabling the
1736 * pch transcoder. */
1737 reg = TRANS_CHICKEN2(pipe);
1738 val = I915_READ(reg);
1739 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1740 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001741 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001742
Daniel Vetterab9412b2013-05-03 11:49:46 +02001743 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001744 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001745 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001746
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001747 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001748 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001749 * Make the BPC in transcoder be consistent with
1750 * that in pipeconf reg. For HDMI we must use 8bpc
1751 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001752 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001753 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001754 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001755 val |= PIPECONF_8BPC;
1756 else
1757 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001758 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001759
1760 val &= ~TRANS_INTERLACE_MASK;
1761 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001762 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001763 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001764 val |= TRANS_LEGACY_INTERLACED_ILK;
1765 else
1766 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001767 else
1768 val |= TRANS_PROGRESSIVE;
1769
Jesse Barnes040484a2011-01-03 12:14:26 -08001770 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001771 if (intel_wait_for_register(dev_priv,
1772 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1773 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001774 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001775}
1776
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001777static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001778 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001779{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001780 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001781
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001782 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001783 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001784 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001785
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001786 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001787 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001788 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001789 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001790
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001791 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001792 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001793
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001794 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1795 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001796 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001797 else
1798 val |= TRANS_PROGRESSIVE;
1799
Daniel Vetterab9412b2013-05-03 11:49:46 +02001800 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001801 if (intel_wait_for_register(dev_priv,
1802 LPT_TRANSCONF,
1803 TRANS_STATE_ENABLE,
1804 TRANS_STATE_ENABLE,
1805 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001806 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001807}
1808
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001809static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1810 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001811{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001812 i915_reg_t reg;
1813 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001814
1815 /* FDI relies on the transcoder */
1816 assert_fdi_tx_disabled(dev_priv, pipe);
1817 assert_fdi_rx_disabled(dev_priv, pipe);
1818
Jesse Barnes291906f2011-02-02 12:28:03 -08001819 /* Ports must be off as well */
1820 assert_pch_ports_disabled(dev_priv, pipe);
1821
Daniel Vetterab9412b2013-05-03 11:49:46 +02001822 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001823 val = I915_READ(reg);
1824 val &= ~TRANS_ENABLE;
1825 I915_WRITE(reg, val);
1826 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001827 if (intel_wait_for_register(dev_priv,
1828 reg, TRANS_STATE_ENABLE, 0,
1829 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001830 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001831
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001832 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001833 /* Workaround: Clear the timing override chicken bit again. */
1834 reg = TRANS_CHICKEN2(pipe);
1835 val = I915_READ(reg);
1836 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1837 I915_WRITE(reg, val);
1838 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001839}
1840
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001841void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001842{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001843 u32 val;
1844
Daniel Vetterab9412b2013-05-03 11:49:46 +02001845 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001846 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001847 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001848 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001849 if (intel_wait_for_register(dev_priv,
1850 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1851 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001852 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001853
1854 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001855 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001856 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001857 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001858}
1859
Ville Syrjälä65f21302016-10-14 20:02:53 +03001860enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1861{
1862 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1863
1864 WARN_ON(!crtc->config->has_pch_encoder);
1865
1866 if (HAS_PCH_LPT(dev_priv))
1867 return TRANSCODER_A;
1868 else
1869 return (enum transcoder) crtc->pipe;
1870}
1871
Jesse Barnes92f25842011-01-04 15:09:34 -08001872/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001873 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001874 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001875 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001876 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001877 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001878 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001879static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001880{
Paulo Zanoni03722642014-01-17 13:51:09 -02001881 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001882 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001883 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001884 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001885 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001886 u32 val;
1887
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001888 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1889
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001890 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001891 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001892 assert_sprites_disabled(dev_priv, pipe);
1893
Jesse Barnesb24e7172011-01-04 15:09:30 -08001894 /*
1895 * A pipe without a PLL won't actually be able to drive bits from
1896 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1897 * need the check.
1898 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001899 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001900 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001901 assert_dsi_pll_enabled(dev_priv);
1902 else
1903 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001904 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001905 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001906 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001907 assert_fdi_rx_pll_enabled(dev_priv,
1908 (enum pipe) intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001909 assert_fdi_tx_pll_enabled(dev_priv,
1910 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001911 }
1912 /* FIXME: assert CPU port conditions for SNB+ */
1913 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001914
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001915 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001916 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001917 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001918 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1919 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001920 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001921 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001922
1923 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001924 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001925
1926 /*
1927 * Until the pipe starts DSL will read as 0, which would cause
1928 * an apparent vblank timestamp jump, which messes up also the
1929 * frame count when it's derived from the timestamps. So let's
1930 * wait for the pipe to start properly before we call
1931 * drm_crtc_vblank_on()
1932 */
1933 if (dev->max_vblank_count == 0 &&
1934 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1935 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001936}
1937
1938/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001939 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001940 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08001941 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001942 * Disable the pipe of @crtc, making sure that various hardware
1943 * specific requirements are met, if applicable, e.g. plane
1944 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001945 *
1946 * Will wait until the pipe has shut down before returning.
1947 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001948static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001949{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001950 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001951 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001952 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001953 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001954 u32 val;
1955
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001956 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1957
Jesse Barnesb24e7172011-01-04 15:09:30 -08001958 /*
1959 * Make sure planes won't keep trying to pump pixels to us,
1960 * or we might hang the display.
1961 */
1962 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001963 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001964 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001965
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001966 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001967 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001968 if ((val & PIPECONF_ENABLE) == 0)
1969 return;
1970
Ville Syrjälä67adc642014-08-15 01:21:57 +03001971 /*
1972 * Double wide has implications for planes
1973 * so best keep it disabled when not needed.
1974 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001975 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001976 val &= ~PIPECONF_DOUBLE_WIDE;
1977
1978 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001979 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
1980 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001981 val &= ~PIPECONF_ENABLE;
1982
1983 I915_WRITE(reg, val);
1984 if ((val & PIPECONF_ENABLE) == 0)
1985 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001986}
1987
Ville Syrjälä832be822016-01-12 21:08:33 +02001988static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1989{
1990 return IS_GEN2(dev_priv) ? 2048 : 4096;
1991}
1992
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001993static unsigned int
1994intel_tile_width_bytes(const struct drm_framebuffer *fb, int plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001995{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001996 struct drm_i915_private *dev_priv = to_i915(fb->dev);
1997 unsigned int cpp = fb->format->cpp[plane];
1998
1999 switch (fb->modifier) {
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002000 case DRM_FORMAT_MOD_NONE:
2001 return cpp;
2002 case I915_FORMAT_MOD_X_TILED:
2003 if (IS_GEN2(dev_priv))
2004 return 128;
2005 else
2006 return 512;
2007 case I915_FORMAT_MOD_Y_TILED:
2008 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2009 return 128;
2010 else
2011 return 512;
2012 case I915_FORMAT_MOD_Yf_TILED:
2013 switch (cpp) {
2014 case 1:
2015 return 64;
2016 case 2:
2017 case 4:
2018 return 128;
2019 case 8:
2020 case 16:
2021 return 256;
2022 default:
2023 MISSING_CASE(cpp);
2024 return cpp;
2025 }
2026 break;
2027 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002028 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002029 return cpp;
2030 }
2031}
2032
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002033static unsigned int
2034intel_tile_height(const struct drm_framebuffer *fb, int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002035{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002036 if (fb->modifier == DRM_FORMAT_MOD_NONE)
Ville Syrjälä832be822016-01-12 21:08:33 +02002037 return 1;
2038 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002039 return intel_tile_size(to_i915(fb->dev)) /
2040 intel_tile_width_bytes(fb, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002041}
2042
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002043/* Return the tile dimensions in pixel units */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002044static void intel_tile_dims(const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002045 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002046 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002047{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002048 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, plane);
2049 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002050
2051 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002052 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002053}
2054
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002055unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002056intel_fb_align_height(const struct drm_framebuffer *fb,
2057 int plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002058{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002059 unsigned int tile_height = intel_tile_height(fb, plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02002060
2061 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002062}
2063
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002064unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2065{
2066 unsigned int size = 0;
2067 int i;
2068
2069 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2070 size += rot_info->plane[i].width * rot_info->plane[i].height;
2071
2072 return size;
2073}
2074
Daniel Vetter75c82a52015-10-14 16:51:04 +02002075static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002076intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2077 const struct drm_framebuffer *fb,
2078 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002079{
Chris Wilson7b92c042017-01-14 00:28:26 +00002080 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002081 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002082 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002083 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002084 }
2085}
2086
Ville Syrjälä603525d2016-01-12 21:08:37 +02002087static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002088{
2089 if (INTEL_INFO(dev_priv)->gen >= 9)
2090 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002091 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002092 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002093 return 128 * 1024;
2094 else if (INTEL_INFO(dev_priv)->gen >= 4)
2095 return 4 * 1024;
2096 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002097 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002098}
2099
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002100static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
2101 int plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002102{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002103 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2104
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002105 /* AUX_DIST needs only 4K alignment */
2106 if (fb->format->format == DRM_FORMAT_NV12 && plane == 1)
2107 return 4096;
2108
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002109 switch (fb->modifier) {
Ville Syrjälä603525d2016-01-12 21:08:37 +02002110 case DRM_FORMAT_MOD_NONE:
2111 return intel_linear_alignment(dev_priv);
2112 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002113 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002114 return 256 * 1024;
2115 return 0;
2116 case I915_FORMAT_MOD_Y_TILED:
2117 case I915_FORMAT_MOD_Yf_TILED:
2118 return 1 * 1024 * 1024;
2119 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002120 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002121 return 0;
2122 }
2123}
2124
Chris Wilson058d88c2016-08-15 10:49:06 +01002125struct i915_vma *
2126intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002127{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002128 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002129 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002130 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002131 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002132 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002133 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002134
Matt Roperebcdd392014-07-09 16:22:11 -07002135 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2136
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002137 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002138
Ville Syrjälä3465c582016-02-15 22:54:43 +02002139 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002140
Chris Wilson693db182013-03-05 14:52:39 +00002141 /* Note that the w/a also requires 64 PTE of padding following the
2142 * bo. We currently fill all unused PTE with the shadow page and so
2143 * we should always have valid PTE following the scanout preventing
2144 * the VT-d warning.
2145 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002146 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002147 alignment = 256 * 1024;
2148
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002149 /*
2150 * Global gtt pte registers are special registers which actually forward
2151 * writes to a chunk of system memory. Which means that there is no risk
2152 * that the register values disappear as soon as we call
2153 * intel_runtime_pm_put(), so it is correct to wrap only the
2154 * pin/unpin/fence and not more.
2155 */
2156 intel_runtime_pm_get(dev_priv);
2157
Chris Wilson058d88c2016-08-15 10:49:06 +01002158 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002159 if (IS_ERR(vma))
2160 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002161
Chris Wilson05a20d02016-08-18 17:16:55 +01002162 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002163 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2164 * fence, whereas 965+ only requires a fence if using
2165 * framebuffer compression. For simplicity, we always, when
2166 * possible, install a fence as the cost is not that onerous.
2167 *
2168 * If we fail to fence the tiled scanout, then either the
2169 * modeset will reject the change (which is highly unlikely as
2170 * the affected systems, all but one, do not have unmappable
2171 * space) or we will not be able to enable full powersaving
2172 * techniques (also likely not to apply due to various limits
2173 * FBC and the like impose on the size of the buffer, which
2174 * presumably we violated anyway with this unmappable buffer).
2175 * Anyway, it is presumably better to stumble onwards with
2176 * something and try to run the system in a "less than optimal"
2177 * mode that matches the user configuration.
2178 */
2179 if (i915_vma_get_fence(vma) == 0)
2180 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002181 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002182
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002183 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002184err:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002185 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002186 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002187}
2188
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002189void intel_unpin_fb_vma(struct i915_vma *vma)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002190{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002191 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002192
Chris Wilson49ef5292016-08-18 17:17:00 +01002193 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002194 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002195 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002196}
2197
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002198static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2199 unsigned int rotation)
2200{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002201 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002202 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2203 else
2204 return fb->pitches[plane];
2205}
2206
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002207/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002208 * Convert the x/y offsets into a linear offset.
2209 * Only valid with 0/180 degree rotation, which is fine since linear
2210 * offset is only used with linear buffers on pre-hsw and tiled buffers
2211 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2212 */
2213u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002214 const struct intel_plane_state *state,
2215 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002216{
Ville Syrjälä29490562016-01-20 18:02:50 +02002217 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002218 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002219 unsigned int pitch = fb->pitches[plane];
2220
2221 return y * pitch + x * cpp;
2222}
2223
2224/*
2225 * Add the x/y offsets derived from fb->offsets[] to the user
2226 * specified plane src x/y offsets. The resulting x/y offsets
2227 * specify the start of scanout from the beginning of the gtt mapping.
2228 */
2229void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002230 const struct intel_plane_state *state,
2231 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002232
2233{
Ville Syrjälä29490562016-01-20 18:02:50 +02002234 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2235 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002236
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002237 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002238 *x += intel_fb->rotated[plane].x;
2239 *y += intel_fb->rotated[plane].y;
2240 } else {
2241 *x += intel_fb->normal[plane].x;
2242 *y += intel_fb->normal[plane].y;
2243 }
2244}
2245
2246/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002247 * Input tile dimensions and pitch must already be
2248 * rotated to match x and y, and in pixel units.
2249 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002250static u32 _intel_adjust_tile_offset(int *x, int *y,
2251 unsigned int tile_width,
2252 unsigned int tile_height,
2253 unsigned int tile_size,
2254 unsigned int pitch_tiles,
2255 u32 old_offset,
2256 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002257{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002258 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002259 unsigned int tiles;
2260
2261 WARN_ON(old_offset & (tile_size - 1));
2262 WARN_ON(new_offset & (tile_size - 1));
2263 WARN_ON(new_offset > old_offset);
2264
2265 tiles = (old_offset - new_offset) / tile_size;
2266
2267 *y += tiles / pitch_tiles * tile_height;
2268 *x += tiles % pitch_tiles * tile_width;
2269
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002270 /* minimize x in case it got needlessly big */
2271 *y += *x / pitch_pixels * tile_height;
2272 *x %= pitch_pixels;
2273
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002274 return new_offset;
2275}
2276
2277/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002278 * Adjust the tile offset by moving the difference into
2279 * the x/y offsets.
2280 */
2281static u32 intel_adjust_tile_offset(int *x, int *y,
2282 const struct intel_plane_state *state, int plane,
2283 u32 old_offset, u32 new_offset)
2284{
2285 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2286 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002287 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002288 unsigned int rotation = state->base.rotation;
2289 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2290
2291 WARN_ON(new_offset > old_offset);
2292
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002293 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002294 unsigned int tile_size, tile_width, tile_height;
2295 unsigned int pitch_tiles;
2296
2297 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002298 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002299
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002300 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002301 pitch_tiles = pitch / tile_height;
2302 swap(tile_width, tile_height);
2303 } else {
2304 pitch_tiles = pitch / (tile_width * cpp);
2305 }
2306
2307 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2308 tile_size, pitch_tiles,
2309 old_offset, new_offset);
2310 } else {
2311 old_offset += *y * pitch + *x * cpp;
2312
2313 *y = (old_offset - new_offset) / pitch;
2314 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2315 }
2316
2317 return new_offset;
2318}
2319
2320/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002321 * Computes the linear offset to the base tile and adjusts
2322 * x, y. bytes per pixel is assumed to be a power-of-two.
2323 *
2324 * In the 90/270 rotated case, x and y are assumed
2325 * to be already rotated to match the rotated GTT view, and
2326 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002327 *
2328 * This function is used when computing the derived information
2329 * under intel_framebuffer, so using any of that information
2330 * here is not allowed. Anything under drm_framebuffer can be
2331 * used. This is why the user has to pass in the pitch since it
2332 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002333 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002334static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2335 int *x, int *y,
2336 const struct drm_framebuffer *fb, int plane,
2337 unsigned int pitch,
2338 unsigned int rotation,
2339 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002340{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002341 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002342 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002343 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002344
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002345 if (alignment)
2346 alignment--;
2347
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002348 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002349 unsigned int tile_size, tile_width, tile_height;
2350 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002351
Ville Syrjäläd8433102016-01-12 21:08:35 +02002352 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002353 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002354
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002355 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002356 pitch_tiles = pitch / tile_height;
2357 swap(tile_width, tile_height);
2358 } else {
2359 pitch_tiles = pitch / (tile_width * cpp);
2360 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002361
Ville Syrjäläd8433102016-01-12 21:08:35 +02002362 tile_rows = *y / tile_height;
2363 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002364
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002365 tiles = *x / tile_width;
2366 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002367
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002368 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2369 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002370
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002371 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2372 tile_size, pitch_tiles,
2373 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002374 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002375 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002376 offset_aligned = offset & ~alignment;
2377
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002378 *y = (offset & alignment) / pitch;
2379 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002380 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002381
2382 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002383}
2384
Ville Syrjälä6687c902015-09-15 13:16:41 +03002385u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002386 const struct intel_plane_state *state,
2387 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002388{
Ville Syrjälä29490562016-01-20 18:02:50 +02002389 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2390 const struct drm_framebuffer *fb = state->base.fb;
2391 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002392 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002393 u32 alignment = intel_surf_alignment(fb, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002394
2395 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2396 rotation, alignment);
2397}
2398
2399/* Convert the fb->offset[] linear offset into x/y offsets */
2400static void intel_fb_offset_to_xy(int *x, int *y,
2401 const struct drm_framebuffer *fb, int plane)
2402{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002403 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002404 unsigned int pitch = fb->pitches[plane];
2405 u32 linear_offset = fb->offsets[plane];
2406
2407 *y = linear_offset / pitch;
2408 *x = linear_offset % pitch / cpp;
2409}
2410
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002411static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2412{
2413 switch (fb_modifier) {
2414 case I915_FORMAT_MOD_X_TILED:
2415 return I915_TILING_X;
2416 case I915_FORMAT_MOD_Y_TILED:
2417 return I915_TILING_Y;
2418 default:
2419 return I915_TILING_NONE;
2420 }
2421}
2422
Ville Syrjälä6687c902015-09-15 13:16:41 +03002423static int
2424intel_fill_fb_info(struct drm_i915_private *dev_priv,
2425 struct drm_framebuffer *fb)
2426{
2427 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2428 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2429 u32 gtt_offset_rotated = 0;
2430 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002431 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002432 unsigned int tile_size = intel_tile_size(dev_priv);
2433
2434 for (i = 0; i < num_planes; i++) {
2435 unsigned int width, height;
2436 unsigned int cpp, size;
2437 u32 offset;
2438 int x, y;
2439
Ville Syrjälä353c8592016-12-14 23:30:57 +02002440 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002441 width = drm_framebuffer_plane_width(fb->width, fb, i);
2442 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002443
2444 intel_fb_offset_to_xy(&x, &y, fb, i);
2445
2446 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002447 * The fence (if used) is aligned to the start of the object
2448 * so having the framebuffer wrap around across the edge of the
2449 * fenced region doesn't really work. We have no API to configure
2450 * the fence start offset within the object (nor could we probably
2451 * on gen2/3). So it's just easier if we just require that the
2452 * fb layout agrees with the fence layout. We already check that the
2453 * fb stride matches the fence stride elsewhere.
2454 */
2455 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2456 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002457 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2458 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002459 return -EINVAL;
2460 }
2461
2462 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002463 * First pixel of the framebuffer from
2464 * the start of the normal gtt mapping.
2465 */
2466 intel_fb->normal[i].x = x;
2467 intel_fb->normal[i].y = y;
2468
2469 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjälä3ca46c02017-03-07 21:42:09 +02002470 fb, i, fb->pitches[i],
Daniel Vettercc926382016-08-15 10:41:47 +02002471 DRM_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002472 offset /= tile_size;
2473
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002474 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002475 unsigned int tile_width, tile_height;
2476 unsigned int pitch_tiles;
2477 struct drm_rect r;
2478
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002479 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002480
2481 rot_info->plane[i].offset = offset;
2482 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2483 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2484 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2485
2486 intel_fb->rotated[i].pitch =
2487 rot_info->plane[i].height * tile_height;
2488
2489 /* how many tiles does this plane need */
2490 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2491 /*
2492 * If the plane isn't horizontally tile aligned,
2493 * we need one more tile.
2494 */
2495 if (x != 0)
2496 size++;
2497
2498 /* rotate the x/y offsets to match the GTT view */
2499 r.x1 = x;
2500 r.y1 = y;
2501 r.x2 = x + width;
2502 r.y2 = y + height;
2503 drm_rect_rotate(&r,
2504 rot_info->plane[i].width * tile_width,
2505 rot_info->plane[i].height * tile_height,
Daniel Vettercc926382016-08-15 10:41:47 +02002506 DRM_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002507 x = r.x1;
2508 y = r.y1;
2509
2510 /* rotate the tile dimensions to match the GTT view */
2511 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2512 swap(tile_width, tile_height);
2513
2514 /*
2515 * We only keep the x/y offsets, so push all of the
2516 * gtt offset into the x/y offsets.
2517 */
Ander Conselvan de Oliveira46a1bd22017-01-20 16:28:44 +02002518 _intel_adjust_tile_offset(&x, &y,
2519 tile_width, tile_height,
2520 tile_size, pitch_tiles,
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002521 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002522
2523 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2524
2525 /*
2526 * First pixel of the framebuffer from
2527 * the start of the rotated gtt mapping.
2528 */
2529 intel_fb->rotated[i].x = x;
2530 intel_fb->rotated[i].y = y;
2531 } else {
2532 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2533 x * cpp, tile_size);
2534 }
2535
2536 /* how many tiles in total needed in the bo */
2537 max_size = max(max_size, offset + size);
2538 }
2539
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002540 if (max_size * tile_size > intel_fb->obj->base.size) {
2541 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
2542 max_size * tile_size, intel_fb->obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002543 return -EINVAL;
2544 }
2545
2546 return 0;
2547}
2548
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002549static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002550{
2551 switch (format) {
2552 case DISPPLANE_8BPP:
2553 return DRM_FORMAT_C8;
2554 case DISPPLANE_BGRX555:
2555 return DRM_FORMAT_XRGB1555;
2556 case DISPPLANE_BGRX565:
2557 return DRM_FORMAT_RGB565;
2558 default:
2559 case DISPPLANE_BGRX888:
2560 return DRM_FORMAT_XRGB8888;
2561 case DISPPLANE_RGBX888:
2562 return DRM_FORMAT_XBGR8888;
2563 case DISPPLANE_BGRX101010:
2564 return DRM_FORMAT_XRGB2101010;
2565 case DISPPLANE_RGBX101010:
2566 return DRM_FORMAT_XBGR2101010;
2567 }
2568}
2569
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002570static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2571{
2572 switch (format) {
2573 case PLANE_CTL_FORMAT_RGB_565:
2574 return DRM_FORMAT_RGB565;
2575 default:
2576 case PLANE_CTL_FORMAT_XRGB_8888:
2577 if (rgb_order) {
2578 if (alpha)
2579 return DRM_FORMAT_ABGR8888;
2580 else
2581 return DRM_FORMAT_XBGR8888;
2582 } else {
2583 if (alpha)
2584 return DRM_FORMAT_ARGB8888;
2585 else
2586 return DRM_FORMAT_XRGB8888;
2587 }
2588 case PLANE_CTL_FORMAT_XRGB_2101010:
2589 if (rgb_order)
2590 return DRM_FORMAT_XBGR2101010;
2591 else
2592 return DRM_FORMAT_XRGB2101010;
2593 }
2594}
2595
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002596static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002597intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2598 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002599{
2600 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002601 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002602 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002603 struct drm_i915_gem_object *obj = NULL;
2604 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002605 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002606 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2607 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2608 PAGE_SIZE);
2609
2610 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002611
Chris Wilsonff2652e2014-03-10 08:07:02 +00002612 if (plane_config->size == 0)
2613 return false;
2614
Paulo Zanoni3badb492015-09-23 12:52:23 -03002615 /* If the FB is too big, just don't use it since fbdev is not very
2616 * important and we should probably use that space with FBC or other
2617 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002618 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002619 return false;
2620
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002621 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002622 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002623 base_aligned,
2624 base_aligned,
2625 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002626 mutex_unlock(&dev->struct_mutex);
2627 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002628 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002629
Chris Wilson3e510a82016-08-05 10:14:23 +01002630 if (plane_config->tiling == I915_TILING_X)
2631 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002632
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002633 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002634 mode_cmd.width = fb->width;
2635 mode_cmd.height = fb->height;
2636 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002637 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002638 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002639
Chris Wilson24dbf512017-02-15 10:59:18 +00002640 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002641 DRM_DEBUG_KMS("intel fb init failed\n");
2642 goto out_unref_obj;
2643 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002644
Jesse Barnes484b41d2014-03-07 08:57:55 -08002645
Daniel Vetterf6936e22015-03-26 12:17:05 +01002646 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002647 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002648
2649out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002650 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002651 return false;
2652}
2653
Daniel Vetter5a21b662016-05-24 17:13:53 +02002654/* Update plane->state->fb to match plane->fb after driver-internal updates */
2655static void
2656update_state_fb(struct drm_plane *plane)
2657{
2658 if (plane->fb == plane->state->fb)
2659 return;
2660
2661 if (plane->state->fb)
2662 drm_framebuffer_unreference(plane->state->fb);
2663 plane->state->fb = plane->fb;
2664 if (plane->state->fb)
2665 drm_framebuffer_reference(plane->state->fb);
2666}
2667
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002668static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002669intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2670 struct intel_plane_state *plane_state,
2671 bool visible)
2672{
2673 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2674
2675 plane_state->base.visible = visible;
2676
2677 /* FIXME pre-g4x don't work like this */
2678 if (visible) {
2679 crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base));
2680 crtc_state->active_planes |= BIT(plane->id);
2681 } else {
2682 crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base));
2683 crtc_state->active_planes &= ~BIT(plane->id);
2684 }
2685
2686 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2687 crtc_state->base.crtc->name,
2688 crtc_state->active_planes);
2689}
2690
2691static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002692intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2693 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002694{
2695 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002696 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002697 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002698 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002699 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002700 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002701 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2702 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002703 struct intel_plane_state *intel_state =
2704 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002705 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002706
Damien Lespiau2d140302015-02-05 17:22:18 +00002707 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002708 return;
2709
Daniel Vetterf6936e22015-03-26 12:17:05 +01002710 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002711 fb = &plane_config->fb->base;
2712 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002713 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002714
Damien Lespiau2d140302015-02-05 17:22:18 +00002715 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002716
2717 /*
2718 * Failed to alloc the obj, check to see if we should share
2719 * an fb with another CRTC instead
2720 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002721 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002722 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002723
2724 if (c == &intel_crtc->base)
2725 continue;
2726
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002727 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002728 continue;
2729
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002730 state = to_intel_plane_state(c->primary->state);
2731 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002732 continue;
2733
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002734 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2735 fb = c->primary->fb;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002736 drm_framebuffer_reference(fb);
2737 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002738 }
2739 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002740
Matt Roper200757f2015-12-03 11:37:36 -08002741 /*
2742 * We've failed to reconstruct the BIOS FB. Current display state
2743 * indicates that the primary plane is visible, but has a NULL FB,
2744 * which will lead to problems later if we don't fix it up. The
2745 * simplest solution is to just disable the primary plane now and
2746 * pretend the BIOS never had it enabled.
2747 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002748 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2749 to_intel_plane_state(plane_state),
2750 false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02002751 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Ville Syrjälä72259532017-03-02 19:15:05 +02002752 trace_intel_disable_plane(primary, intel_crtc);
Matt Roper200757f2015-12-03 11:37:36 -08002753 intel_plane->disable_plane(primary, &intel_crtc->base);
2754
Daniel Vetter88595ac2015-03-26 12:42:24 +01002755 return;
2756
2757valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002758 mutex_lock(&dev->struct_mutex);
2759 intel_state->vma =
2760 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2761 mutex_unlock(&dev->struct_mutex);
2762 if (IS_ERR(intel_state->vma)) {
2763 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2764 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2765
2766 intel_state->vma = NULL;
2767 drm_framebuffer_unreference(fb);
2768 return;
2769 }
2770
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002771 plane_state->src_x = 0;
2772 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002773 plane_state->src_w = fb->width << 16;
2774 plane_state->src_h = fb->height << 16;
2775
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002776 plane_state->crtc_x = 0;
2777 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002778 plane_state->crtc_w = fb->width;
2779 plane_state->crtc_h = fb->height;
2780
Rob Clark1638d302016-11-05 11:08:08 -04002781 intel_state->base.src = drm_plane_state_src(plane_state);
2782 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002783
Daniel Vetter88595ac2015-03-26 12:42:24 +01002784 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002785 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002786 dev_priv->preserve_bios_swizzle = true;
2787
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002788 drm_framebuffer_reference(fb);
2789 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002790 primary->crtc = primary->state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002791
2792 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2793 to_intel_plane_state(plane_state),
2794 true);
2795
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002796 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2797 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002798}
2799
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002800static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2801 unsigned int rotation)
2802{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002803 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002804
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002805 switch (fb->modifier) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002806 case DRM_FORMAT_MOD_NONE:
2807 case I915_FORMAT_MOD_X_TILED:
2808 switch (cpp) {
2809 case 8:
2810 return 4096;
2811 case 4:
2812 case 2:
2813 case 1:
2814 return 8192;
2815 default:
2816 MISSING_CASE(cpp);
2817 break;
2818 }
2819 break;
2820 case I915_FORMAT_MOD_Y_TILED:
2821 case I915_FORMAT_MOD_Yf_TILED:
2822 switch (cpp) {
2823 case 8:
2824 return 2048;
2825 case 4:
2826 return 4096;
2827 case 2:
2828 case 1:
2829 return 8192;
2830 default:
2831 MISSING_CASE(cpp);
2832 break;
2833 }
2834 break;
2835 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002836 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002837 }
2838
2839 return 2048;
2840}
2841
2842static int skl_check_main_surface(struct intel_plane_state *plane_state)
2843{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002844 const struct drm_framebuffer *fb = plane_state->base.fb;
2845 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002846 int x = plane_state->base.src.x1 >> 16;
2847 int y = plane_state->base.src.y1 >> 16;
2848 int w = drm_rect_width(&plane_state->base.src) >> 16;
2849 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002850 int max_width = skl_max_plane_width(fb, 0, rotation);
2851 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002852 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002853
2854 if (w > max_width || h > max_height) {
2855 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2856 w, h, max_width, max_height);
2857 return -EINVAL;
2858 }
2859
2860 intel_add_fb_offsets(&x, &y, plane_state, 0);
2861 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002862 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002863
2864 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002865 * AUX surface offset is specified as the distance from the
2866 * main surface offset, and it must be non-negative. Make
2867 * sure that is what we will get.
2868 */
2869 if (offset > aux_offset)
2870 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2871 offset, aux_offset & ~(alignment - 1));
2872
2873 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002874 * When using an X-tiled surface, the plane blows up
2875 * if the x offset + width exceed the stride.
2876 *
2877 * TODO: linear and Y-tiled seem fine, Yf untested,
2878 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002879 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02002880 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002881
2882 while ((x + w) * cpp > fb->pitches[0]) {
2883 if (offset == 0) {
2884 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2885 return -EINVAL;
2886 }
2887
2888 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2889 offset, offset - alignment);
2890 }
2891 }
2892
2893 plane_state->main.offset = offset;
2894 plane_state->main.x = x;
2895 plane_state->main.y = y;
2896
2897 return 0;
2898}
2899
Ville Syrjälä8d970652016-01-28 16:30:28 +02002900static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2901{
2902 const struct drm_framebuffer *fb = plane_state->base.fb;
2903 unsigned int rotation = plane_state->base.rotation;
2904 int max_width = skl_max_plane_width(fb, 1, rotation);
2905 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02002906 int x = plane_state->base.src.x1 >> 17;
2907 int y = plane_state->base.src.y1 >> 17;
2908 int w = drm_rect_width(&plane_state->base.src) >> 17;
2909 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002910 u32 offset;
2911
2912 intel_add_fb_offsets(&x, &y, plane_state, 1);
2913 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2914
2915 /* FIXME not quite sure how/if these apply to the chroma plane */
2916 if (w > max_width || h > max_height) {
2917 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2918 w, h, max_width, max_height);
2919 return -EINVAL;
2920 }
2921
2922 plane_state->aux.offset = offset;
2923 plane_state->aux.x = x;
2924 plane_state->aux.y = y;
2925
2926 return 0;
2927}
2928
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002929int skl_check_plane_surface(struct intel_plane_state *plane_state)
2930{
2931 const struct drm_framebuffer *fb = plane_state->base.fb;
2932 unsigned int rotation = plane_state->base.rotation;
2933 int ret;
2934
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02002935 if (!plane_state->base.visible)
2936 return 0;
2937
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002938 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002939 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02002940 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03002941 fb->width << 16, fb->height << 16,
2942 DRM_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002943
Ville Syrjälä8d970652016-01-28 16:30:28 +02002944 /*
2945 * Handle the AUX surface first since
2946 * the main surface setup depends on it.
2947 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002948 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02002949 ret = skl_check_nv12_aux_surface(plane_state);
2950 if (ret)
2951 return ret;
2952 } else {
2953 plane_state->aux.offset = ~0xfff;
2954 plane_state->aux.x = 0;
2955 plane_state->aux.y = 0;
2956 }
2957
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002958 ret = skl_check_main_surface(plane_state);
2959 if (ret)
2960 return ret;
2961
2962 return 0;
2963}
2964
Ville Syrjälä7145f602017-03-23 21:27:07 +02002965static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
2966 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002967{
Ville Syrjälä7145f602017-03-23 21:27:07 +02002968 struct drm_i915_private *dev_priv =
2969 to_i915(plane_state->base.plane->dev);
2970 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2971 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002972 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä7145f602017-03-23 21:27:07 +02002973 u32 dspcntr;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002974
Ville Syrjälä7145f602017-03-23 21:27:07 +02002975 dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002976
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02002977 if (IS_G4X(dev_priv) || IS_GEN5(dev_priv) ||
2978 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Ville Syrjälä7145f602017-03-23 21:27:07 +02002979 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002980
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02002981 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
2982 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2983
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00002984 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä7145f602017-03-23 21:27:07 +02002985 if (crtc->pipe == PIPE_B)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002986 dspcntr |= DISPPLANE_SEL_PIPE_B;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002987 }
2988
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002989 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02002990 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002991 dspcntr |= DISPPLANE_8BPP;
2992 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002993 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002994 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002995 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002996 case DRM_FORMAT_RGB565:
2997 dspcntr |= DISPPLANE_BGRX565;
2998 break;
2999 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003000 dspcntr |= DISPPLANE_BGRX888;
3001 break;
3002 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003003 dspcntr |= DISPPLANE_RGBX888;
3004 break;
3005 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003006 dspcntr |= DISPPLANE_BGRX101010;
3007 break;
3008 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003009 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003010 break;
3011 default:
Ville Syrjälä7145f602017-03-23 21:27:07 +02003012 MISSING_CASE(fb->format->format);
3013 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003014 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003015
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003016 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003017 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003018 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003019
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003020 if (rotation & DRM_ROTATE_180)
3021 dspcntr |= DISPPLANE_ROTATE_180;
3022
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003023 if (rotation & DRM_REFLECT_X)
3024 dspcntr |= DISPPLANE_MIRROR;
3025
Ville Syrjälä7145f602017-03-23 21:27:07 +02003026 return dspcntr;
3027}
3028
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02003029int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003030{
3031 struct drm_i915_private *dev_priv =
3032 to_i915(plane_state->base.plane->dev);
3033 int src_x = plane_state->base.src.x1 >> 16;
3034 int src_y = plane_state->base.src.y1 >> 16;
3035 u32 offset;
3036
3037 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
3038
3039 if (INTEL_GEN(dev_priv) >= 4)
3040 offset = intel_compute_tile_offset(&src_x, &src_y,
3041 plane_state, 0);
3042 else
3043 offset = 0;
3044
3045 /* HSW/BDW do this automagically in hardware */
3046 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
3047 unsigned int rotation = plane_state->base.rotation;
3048 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3049 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3050
3051 if (rotation & DRM_ROTATE_180) {
3052 src_x += src_w - 1;
3053 src_y += src_h - 1;
3054 } else if (rotation & DRM_REFLECT_X) {
3055 src_x += src_w - 1;
3056 }
3057 }
3058
3059 plane_state->main.offset = offset;
3060 plane_state->main.x = src_x;
3061 plane_state->main.y = src_y;
3062
3063 return 0;
3064}
3065
Ville Syrjälä7145f602017-03-23 21:27:07 +02003066static void i9xx_update_primary_plane(struct drm_plane *primary,
3067 const struct intel_crtc_state *crtc_state,
3068 const struct intel_plane_state *plane_state)
3069{
3070 struct drm_i915_private *dev_priv = to_i915(primary->dev);
3071 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3072 struct drm_framebuffer *fb = plane_state->base.fb;
3073 int plane = intel_crtc->plane;
3074 u32 linear_offset;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003075 u32 dspcntr = plane_state->ctl;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003076 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003077 int x = plane_state->main.x;
3078 int y = plane_state->main.y;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003079 unsigned long irqflags;
3080
Ville Syrjälä29490562016-01-20 18:02:50 +02003081 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003082
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003083 if (INTEL_GEN(dev_priv) >= 4)
3084 intel_crtc->dspaddr_offset = plane_state->main.offset;
3085 else
Ville Syrjälä6687c902015-09-15 13:16:41 +03003086 intel_crtc->dspaddr_offset = linear_offset;
3087
Paulo Zanoni2db33662015-09-14 15:20:03 -03003088 intel_crtc->adjusted_x = x;
3089 intel_crtc->adjusted_y = y;
3090
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003091 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3092
Ville Syrjälä78587de2017-03-09 17:44:32 +02003093 if (INTEL_GEN(dev_priv) < 4) {
3094 /* pipesrc and dspsize control the size that is scaled from,
3095 * which should always be the user's requested size.
3096 */
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003097 I915_WRITE_FW(DSPSIZE(plane),
3098 ((crtc_state->pipe_src_h - 1) << 16) |
3099 (crtc_state->pipe_src_w - 1));
3100 I915_WRITE_FW(DSPPOS(plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003101 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003102 I915_WRITE_FW(PRIMSIZE(plane),
3103 ((crtc_state->pipe_src_h - 1) << 16) |
3104 (crtc_state->pipe_src_w - 1));
3105 I915_WRITE_FW(PRIMPOS(plane), 0);
3106 I915_WRITE_FW(PRIMCNSTALPHA(plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003107 }
3108
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003109 I915_WRITE_FW(reg, dspcntr);
Sonika Jindal48404c12014-08-22 14:06:04 +05303110
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003111 I915_WRITE_FW(DSPSTRIDE(plane), fb->pitches[0]);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003112 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3113 I915_WRITE_FW(DSPSURF(plane),
3114 intel_plane_ggtt_offset(plane_state) +
3115 intel_crtc->dspaddr_offset);
3116 I915_WRITE_FW(DSPOFFSET(plane), (y << 16) | x);
3117 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003118 I915_WRITE_FW(DSPSURF(plane),
3119 intel_plane_ggtt_offset(plane_state) +
3120 intel_crtc->dspaddr_offset);
3121 I915_WRITE_FW(DSPTILEOFF(plane), (y << 16) | x);
3122 I915_WRITE_FW(DSPLINOFF(plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003123 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003124 I915_WRITE_FW(DSPADDR(plane),
3125 intel_plane_ggtt_offset(plane_state) +
3126 intel_crtc->dspaddr_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003127 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003128 POSTING_READ_FW(reg);
3129
3130 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003131}
3132
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003133static void i9xx_disable_primary_plane(struct drm_plane *primary,
3134 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003135{
3136 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003137 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003139 int plane = intel_crtc->plane;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003140 unsigned long irqflags;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003141
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003142 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3143
3144 I915_WRITE_FW(DSPCNTR(plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003145 if (INTEL_INFO(dev_priv)->gen >= 4)
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003146 I915_WRITE_FW(DSPSURF(plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003147 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003148 I915_WRITE_FW(DSPADDR(plane), 0);
3149 POSTING_READ_FW(DSPCNTR(plane));
3150
3151 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003152}
3153
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003154static u32
3155intel_fb_stride_alignment(const struct drm_framebuffer *fb, int plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003156{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003157 if (fb->modifier == DRM_FORMAT_MOD_NONE)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003158 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003159 else
3160 return intel_tile_width_bytes(fb, plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003161}
3162
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003163static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3164{
3165 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003166 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003167
3168 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3169 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3170 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003171}
3172
Chandra Kondurua1b22782015-04-07 15:28:45 -07003173/*
3174 * This function detaches (aka. unbinds) unused scalers in hardware
3175 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003176static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003177{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003178 struct intel_crtc_scaler_state *scaler_state;
3179 int i;
3180
Chandra Kondurua1b22782015-04-07 15:28:45 -07003181 scaler_state = &intel_crtc->config->scaler_state;
3182
3183 /* loop through and disable scalers that aren't in use */
3184 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003185 if (!scaler_state->scalers[i].in_use)
3186 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003187 }
3188}
3189
Ville Syrjäläd2196772016-01-28 18:33:11 +02003190u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3191 unsigned int rotation)
3192{
Ville Syrjälä1b500532017-03-07 21:42:08 +02003193 u32 stride;
3194
3195 if (plane >= fb->format->num_planes)
3196 return 0;
3197
3198 stride = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003199
3200 /*
3201 * The stride is either expressed as a multiple of 64 bytes chunks for
3202 * linear buffers or in number of tiles for tiled buffers.
3203 */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003204 if (drm_rotation_90_or_270(rotation))
3205 stride /= intel_tile_height(fb, plane);
3206 else
3207 stride /= intel_fb_stride_alignment(fb, plane);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003208
3209 return stride;
3210}
3211
Ville Syrjälä2e881262017-03-17 23:17:56 +02003212static u32 skl_plane_ctl_format(uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -07003213{
Chandra Konduru6156a452015-04-27 13:48:39 -07003214 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003215 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003216 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003217 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003218 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003219 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003220 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003221 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003222 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003223 /*
3224 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3225 * to be already pre-multiplied. We need to add a knob (or a different
3226 * DRM_FORMAT) for user-space to configure that.
3227 */
3228 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003229 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003230 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003231 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003232 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003233 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003234 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003235 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003236 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003237 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003238 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003239 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003240 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003241 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003242 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003243 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003244 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003245 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003246 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003247 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003248 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003249
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003250 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003251}
3252
Ville Syrjälä2e881262017-03-17 23:17:56 +02003253static u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
Chandra Konduru6156a452015-04-27 13:48:39 -07003254{
Chandra Konduru6156a452015-04-27 13:48:39 -07003255 switch (fb_modifier) {
3256 case DRM_FORMAT_MOD_NONE:
3257 break;
3258 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003259 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003260 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003261 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003262 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003263 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003264 default:
3265 MISSING_CASE(fb_modifier);
3266 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003267
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003268 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003269}
3270
Ville Syrjälä2e881262017-03-17 23:17:56 +02003271static u32 skl_plane_ctl_rotation(unsigned int rotation)
Chandra Konduru6156a452015-04-27 13:48:39 -07003272{
Chandra Konduru6156a452015-04-27 13:48:39 -07003273 switch (rotation) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003274 case DRM_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003275 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303276 /*
3277 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3278 * while i915 HW rotation is clockwise, thats why this swapping.
3279 */
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003280 case DRM_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303281 return PLANE_CTL_ROTATE_270;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003282 case DRM_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003283 return PLANE_CTL_ROTATE_180;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003284 case DRM_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303285 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003286 default:
3287 MISSING_CASE(rotation);
3288 }
3289
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003290 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003291}
3292
Ville Syrjälä2e881262017-03-17 23:17:56 +02003293u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3294 const struct intel_plane_state *plane_state)
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003295{
3296 struct drm_i915_private *dev_priv =
3297 to_i915(plane_state->base.plane->dev);
3298 const struct drm_framebuffer *fb = plane_state->base.fb;
3299 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä2e881262017-03-17 23:17:56 +02003300 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003301 u32 plane_ctl;
3302
3303 plane_ctl = PLANE_CTL_ENABLE;
3304
3305 if (!IS_GEMINILAKE(dev_priv)) {
3306 plane_ctl |=
3307 PLANE_CTL_PIPE_GAMMA_ENABLE |
3308 PLANE_CTL_PIPE_CSC_ENABLE |
3309 PLANE_CTL_PLANE_GAMMA_DISABLE;
3310 }
3311
3312 plane_ctl |= skl_plane_ctl_format(fb->format->format);
3313 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
3314 plane_ctl |= skl_plane_ctl_rotation(rotation);
3315
Ville Syrjälä2e881262017-03-17 23:17:56 +02003316 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3317 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3318 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3319 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3320
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003321 return plane_ctl;
3322}
3323
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003324static void skylake_update_primary_plane(struct drm_plane *plane,
3325 const struct intel_crtc_state *crtc_state,
3326 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003327{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003328 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003329 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3331 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003332 enum plane_id plane_id = to_intel_plane(plane)->id;
3333 enum pipe pipe = to_intel_plane(plane)->pipe;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003334 u32 plane_ctl = plane_state->ctl;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003335 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003336 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003337 u32 surf_addr = plane_state->main.offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003338 int scaler_id = plane_state->scaler_id;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003339 int src_x = plane_state->main.x;
3340 int src_y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003341 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3342 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3343 int dst_x = plane_state->base.dst.x1;
3344 int dst_y = plane_state->base.dst.y1;
3345 int dst_w = drm_rect_width(&plane_state->base.dst);
3346 int dst_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003347 unsigned long irqflags;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003348
Ville Syrjälä6687c902015-09-15 13:16:41 +03003349 /* Sizes are 0 based */
3350 src_w--;
3351 src_h--;
3352 dst_w--;
3353 dst_h--;
3354
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003355 intel_crtc->dspaddr_offset = surf_addr;
3356
Ville Syrjälä6687c902015-09-15 13:16:41 +03003357 intel_crtc->adjusted_x = src_x;
3358 intel_crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003359
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003360 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3361
Ville Syrjälä78587de2017-03-09 17:44:32 +02003362 if (IS_GEMINILAKE(dev_priv)) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003363 I915_WRITE_FW(PLANE_COLOR_CTL(pipe, plane_id),
3364 PLANE_COLOR_PIPE_GAMMA_ENABLE |
3365 PLANE_COLOR_PIPE_CSC_ENABLE |
3366 PLANE_COLOR_PLANE_GAMMA_DISABLE);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003367 }
3368
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003369 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), plane_ctl);
3370 I915_WRITE_FW(PLANE_OFFSET(pipe, plane_id), (src_y << 16) | src_x);
3371 I915_WRITE_FW(PLANE_STRIDE(pipe, plane_id), stride);
3372 I915_WRITE_FW(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003373
3374 if (scaler_id >= 0) {
3375 uint32_t ps_ctrl = 0;
3376
3377 WARN_ON(!dst_w || !dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003378 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane_id) |
Chandra Konduru6156a452015-04-27 13:48:39 -07003379 crtc_state->scaler_state.scalers[scaler_id].mode;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003380 I915_WRITE_FW(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3381 I915_WRITE_FW(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3382 I915_WRITE_FW(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3383 I915_WRITE_FW(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3384 I915_WRITE_FW(PLANE_POS(pipe, plane_id), 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003385 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003386 I915_WRITE_FW(PLANE_POS(pipe, plane_id), (dst_y << 16) | dst_x);
Chandra Konduru6156a452015-04-27 13:48:39 -07003387 }
3388
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003389 I915_WRITE_FW(PLANE_SURF(pipe, plane_id),
3390 intel_plane_ggtt_offset(plane_state) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003391
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003392 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
3393
3394 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003395}
3396
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003397static void skylake_disable_primary_plane(struct drm_plane *primary,
3398 struct drm_crtc *crtc)
3399{
3400 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003401 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003402 enum plane_id plane_id = to_intel_plane(primary)->id;
3403 enum pipe pipe = to_intel_plane(primary)->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003404 unsigned long irqflags;
Lyude62e0fb82016-08-22 12:50:08 -04003405
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003406 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3407
3408 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), 0);
3409 I915_WRITE_FW(PLANE_SURF(pipe, plane_id), 0);
3410 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
3411
3412 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003413}
3414
Jesse Barnes17638cd2011-06-24 12:19:23 -07003415/* Assume fb object is pinned & idle & fenced and just update base pointers */
3416static int
3417intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3418 int x, int y, enum mode_set_atomic state)
3419{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003420 /* Support for kgdboc is disabled, this needs a major rework. */
3421 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003422
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003423 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003424}
3425
Daniel Vetter5a21b662016-05-24 17:13:53 +02003426static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3427{
3428 struct intel_crtc *crtc;
3429
Chris Wilson91c8a322016-07-05 10:40:23 +01003430 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003431 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3432}
3433
Ville Syrjälä75147472014-11-24 18:28:11 +02003434static void intel_update_primary_planes(struct drm_device *dev)
3435{
Ville Syrjälä75147472014-11-24 18:28:11 +02003436 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003437
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003438 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003439 struct intel_plane *plane = to_intel_plane(crtc->primary);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003440 struct intel_plane_state *plane_state =
3441 to_intel_plane_state(plane->base.state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003442
Ville Syrjälä72259532017-03-02 19:15:05 +02003443 if (plane_state->base.visible) {
3444 trace_intel_update_plane(&plane->base,
3445 to_intel_crtc(crtc));
3446
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003447 plane->update_plane(&plane->base,
3448 to_intel_crtc_state(crtc->state),
3449 plane_state);
Ville Syrjälä72259532017-03-02 19:15:05 +02003450 }
Ville Syrjälä96a02912013-02-18 19:08:49 +02003451 }
3452}
3453
Maarten Lankhorst73974892016-08-05 23:28:27 +03003454static int
3455__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003456 struct drm_atomic_state *state,
3457 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003458{
3459 struct drm_crtc_state *crtc_state;
3460 struct drm_crtc *crtc;
3461 int i, ret;
3462
3463 intel_modeset_setup_hw_state(dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003464 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003465
3466 if (!state)
3467 return 0;
3468
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003469 /*
3470 * We've duplicated the state, pointers to the old state are invalid.
3471 *
3472 * Don't attempt to use the old state until we commit the duplicated state.
3473 */
3474 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003475 /*
3476 * Force recalculation even if we restore
3477 * current state. With fast modeset this may not result
3478 * in a modeset when the state is compatible.
3479 */
3480 crtc_state->mode_changed = true;
3481 }
3482
3483 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003484 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3485 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003486
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003487 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003488
3489 WARN_ON(ret == -EDEADLK);
3490 return ret;
3491}
3492
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003493static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3494{
Ville Syrjäläae981042016-08-05 23:28:30 +03003495 return intel_has_gpu_reset(dev_priv) &&
3496 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003497}
3498
Chris Wilsonc0336662016-05-06 15:40:21 +01003499void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003500{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003501 struct drm_device *dev = &dev_priv->drm;
3502 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3503 struct drm_atomic_state *state;
3504 int ret;
3505
Maarten Lankhorst73974892016-08-05 23:28:27 +03003506 /*
3507 * Need mode_config.mutex so that we don't
3508 * trample ongoing ->detect() and whatnot.
3509 */
3510 mutex_lock(&dev->mode_config.mutex);
3511 drm_modeset_acquire_init(ctx, 0);
3512 while (1) {
3513 ret = drm_modeset_lock_all_ctx(dev, ctx);
3514 if (ret != -EDEADLK)
3515 break;
3516
3517 drm_modeset_backoff(ctx);
3518 }
3519
3520 /* reset doesn't touch the display, but flips might get nuked anyway, */
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003521 if (!i915.force_reset_modeset_test &&
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003522 !gpu_reset_clobbers_display(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003523 return;
3524
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003525 /*
3526 * Disabling the crtcs gracefully seems nicer. Also the
3527 * g33 docs say we should at least disable all the planes.
3528 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003529 state = drm_atomic_helper_duplicate_state(dev, ctx);
3530 if (IS_ERR(state)) {
3531 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003532 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003533 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003534 }
3535
3536 ret = drm_atomic_helper_disable_all(dev, ctx);
3537 if (ret) {
3538 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003539 drm_atomic_state_put(state);
3540 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003541 }
3542
3543 dev_priv->modeset_restore_state = state;
3544 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003545}
3546
Chris Wilsonc0336662016-05-06 15:40:21 +01003547void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003548{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003549 struct drm_device *dev = &dev_priv->drm;
3550 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3551 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3552 int ret;
3553
Daniel Vetter5a21b662016-05-24 17:13:53 +02003554 /*
3555 * Flips in the rings will be nuked by the reset,
3556 * so complete all pending flips so that user space
3557 * will get its events and not get stuck.
3558 */
3559 intel_complete_page_flips(dev_priv);
3560
Maarten Lankhorst73974892016-08-05 23:28:27 +03003561 dev_priv->modeset_restore_state = NULL;
3562
Ville Syrjälä75147472014-11-24 18:28:11 +02003563 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003564 if (!gpu_reset_clobbers_display(dev_priv)) {
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003565 if (!state) {
3566 /*
3567 * Flips in the rings have been nuked by the reset,
3568 * so update the base address of all primary
3569 * planes to the the last fb to make sure we're
3570 * showing the correct fb after a reset.
3571 *
3572 * FIXME: Atomic will make this obsolete since we won't schedule
3573 * CS-based flips (which might get lost in gpu resets) any more.
3574 */
3575 intel_update_primary_planes(dev);
3576 } else {
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003577 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003578 if (ret)
3579 DRM_ERROR("Restoring old state failed with %i\n", ret);
3580 }
Maarten Lankhorst73974892016-08-05 23:28:27 +03003581 } else {
3582 /*
3583 * The display has been reset as well,
3584 * so need a full re-initialization.
3585 */
3586 intel_runtime_pm_disable_interrupts(dev_priv);
3587 intel_runtime_pm_enable_interrupts(dev_priv);
3588
Imre Deak51f59202016-09-14 13:04:13 +03003589 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003590 intel_modeset_init_hw(dev);
3591
3592 spin_lock_irq(&dev_priv->irq_lock);
3593 if (dev_priv->display.hpd_irq_setup)
3594 dev_priv->display.hpd_irq_setup(dev_priv);
3595 spin_unlock_irq(&dev_priv->irq_lock);
3596
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003597 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003598 if (ret)
3599 DRM_ERROR("Restoring old state failed with %i\n", ret);
3600
3601 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003602 }
3603
Chris Wilson08536952016-10-14 13:18:18 +01003604 if (state)
3605 drm_atomic_state_put(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003606 drm_modeset_drop_locks(ctx);
3607 drm_modeset_acquire_fini(ctx);
3608 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003609}
3610
Chris Wilson8af29b02016-09-09 14:11:47 +01003611static bool abort_flip_on_reset(struct intel_crtc *crtc)
3612{
3613 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3614
Chris Wilson8c185ec2017-03-16 17:13:02 +00003615 if (i915_reset_backoff(error))
Chris Wilson8af29b02016-09-09 14:11:47 +01003616 return true;
3617
3618 if (crtc->reset_count != i915_reset_count(error))
3619 return true;
3620
3621 return false;
3622}
3623
Chris Wilson7d5e3792014-03-04 13:15:08 +00003624static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3625{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003626 struct drm_device *dev = crtc->dev;
3627 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003628 bool pending;
3629
Chris Wilson8af29b02016-09-09 14:11:47 +01003630 if (abort_flip_on_reset(intel_crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02003631 return false;
3632
3633 spin_lock_irq(&dev->event_lock);
3634 pending = to_intel_crtc(crtc)->flip_work != NULL;
3635 spin_unlock_irq(&dev->event_lock);
3636
3637 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003638}
3639
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003640static void intel_update_pipe_config(struct intel_crtc *crtc,
3641 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003642{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003643 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003644 struct intel_crtc_state *pipe_config =
3645 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003646
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003647 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3648 crtc->base.mode = crtc->base.state->mode;
3649
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003650 /*
3651 * Update pipe size and adjust fitter if needed: the reason for this is
3652 * that in compute_mode_changes we check the native mode (not the pfit
3653 * mode) to see if we can flip rather than do a full mode set. In the
3654 * fastboot case, we'll flip, but if we don't update the pipesrc and
3655 * pfit state, we'll end up with a big fb scanned out into the wrong
3656 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003657 */
3658
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003659 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003660 ((pipe_config->pipe_src_w - 1) << 16) |
3661 (pipe_config->pipe_src_h - 1));
3662
3663 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003664 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003665 skl_detach_scalers(crtc);
3666
3667 if (pipe_config->pch_pfit.enabled)
3668 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003669 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003670 if (pipe_config->pch_pfit.enabled)
3671 ironlake_pfit_enable(crtc);
3672 else if (old_crtc_state->pch_pfit.enabled)
3673 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003674 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003675}
3676
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003677static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003678{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003679 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003680 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003681 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003682 i915_reg_t reg;
3683 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003684
3685 /* enable normal train */
3686 reg = FDI_TX_CTL(pipe);
3687 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003688 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003689 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3690 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003691 } else {
3692 temp &= ~FDI_LINK_TRAIN_NONE;
3693 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003694 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003695 I915_WRITE(reg, temp);
3696
3697 reg = FDI_RX_CTL(pipe);
3698 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003699 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003700 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3701 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3702 } else {
3703 temp &= ~FDI_LINK_TRAIN_NONE;
3704 temp |= FDI_LINK_TRAIN_NONE;
3705 }
3706 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3707
3708 /* wait one idle pattern time */
3709 POSTING_READ(reg);
3710 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003711
3712 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003713 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003714 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3715 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003716}
3717
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003718/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003719static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3720 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003721{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003722 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003723 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003724 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003725 i915_reg_t reg;
3726 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003727
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003728 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003729 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003730
Adam Jacksone1a44742010-06-25 15:32:14 -04003731 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3732 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003733 reg = FDI_RX_IMR(pipe);
3734 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003735 temp &= ~FDI_RX_SYMBOL_LOCK;
3736 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003737 I915_WRITE(reg, temp);
3738 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003739 udelay(150);
3740
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003741 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003742 reg = FDI_TX_CTL(pipe);
3743 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003744 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003745 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003746 temp &= ~FDI_LINK_TRAIN_NONE;
3747 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003748 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003749
Chris Wilson5eddb702010-09-11 13:48:45 +01003750 reg = FDI_RX_CTL(pipe);
3751 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003752 temp &= ~FDI_LINK_TRAIN_NONE;
3753 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003754 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3755
3756 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003757 udelay(150);
3758
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003759 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003760 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3761 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3762 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003763
Chris Wilson5eddb702010-09-11 13:48:45 +01003764 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003765 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003766 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003767 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3768
3769 if ((temp & FDI_RX_BIT_LOCK)) {
3770 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003771 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003772 break;
3773 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003774 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003775 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003776 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003777
3778 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003779 reg = FDI_TX_CTL(pipe);
3780 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003781 temp &= ~FDI_LINK_TRAIN_NONE;
3782 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003783 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003784
Chris Wilson5eddb702010-09-11 13:48:45 +01003785 reg = FDI_RX_CTL(pipe);
3786 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003787 temp &= ~FDI_LINK_TRAIN_NONE;
3788 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003789 I915_WRITE(reg, temp);
3790
3791 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003792 udelay(150);
3793
Chris Wilson5eddb702010-09-11 13:48:45 +01003794 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003795 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003796 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003797 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3798
3799 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003800 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003801 DRM_DEBUG_KMS("FDI train 2 done.\n");
3802 break;
3803 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003804 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003805 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003806 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003807
3808 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003809
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003810}
3811
Akshay Joshi0206e352011-08-16 15:34:10 -04003812static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003813 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3814 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3815 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3816 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3817};
3818
3819/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003820static void gen6_fdi_link_train(struct intel_crtc *crtc,
3821 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003822{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003823 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003824 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003825 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003826 i915_reg_t reg;
3827 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003828
Adam Jacksone1a44742010-06-25 15:32:14 -04003829 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3830 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003831 reg = FDI_RX_IMR(pipe);
3832 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003833 temp &= ~FDI_RX_SYMBOL_LOCK;
3834 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003835 I915_WRITE(reg, temp);
3836
3837 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003838 udelay(150);
3839
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003840 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003841 reg = FDI_TX_CTL(pipe);
3842 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003843 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003844 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003845 temp &= ~FDI_LINK_TRAIN_NONE;
3846 temp |= FDI_LINK_TRAIN_PATTERN_1;
3847 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3848 /* SNB-B */
3849 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003850 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003851
Daniel Vetterd74cf322012-10-26 10:58:13 +02003852 I915_WRITE(FDI_RX_MISC(pipe),
3853 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3854
Chris Wilson5eddb702010-09-11 13:48:45 +01003855 reg = FDI_RX_CTL(pipe);
3856 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003857 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003858 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3859 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3860 } else {
3861 temp &= ~FDI_LINK_TRAIN_NONE;
3862 temp |= FDI_LINK_TRAIN_PATTERN_1;
3863 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003864 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3865
3866 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003867 udelay(150);
3868
Akshay Joshi0206e352011-08-16 15:34:10 -04003869 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003870 reg = FDI_TX_CTL(pipe);
3871 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003872 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3873 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003874 I915_WRITE(reg, temp);
3875
3876 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003877 udelay(500);
3878
Sean Paulfa37d392012-03-02 12:53:39 -05003879 for (retry = 0; retry < 5; retry++) {
3880 reg = FDI_RX_IIR(pipe);
3881 temp = I915_READ(reg);
3882 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3883 if (temp & FDI_RX_BIT_LOCK) {
3884 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3885 DRM_DEBUG_KMS("FDI train 1 done.\n");
3886 break;
3887 }
3888 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003889 }
Sean Paulfa37d392012-03-02 12:53:39 -05003890 if (retry < 5)
3891 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003892 }
3893 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003894 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003895
3896 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003897 reg = FDI_TX_CTL(pipe);
3898 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003899 temp &= ~FDI_LINK_TRAIN_NONE;
3900 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003901 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003902 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3903 /* SNB-B */
3904 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3905 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003906 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003907
Chris Wilson5eddb702010-09-11 13:48:45 +01003908 reg = FDI_RX_CTL(pipe);
3909 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003910 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003911 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3912 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3913 } else {
3914 temp &= ~FDI_LINK_TRAIN_NONE;
3915 temp |= FDI_LINK_TRAIN_PATTERN_2;
3916 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003917 I915_WRITE(reg, temp);
3918
3919 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003920 udelay(150);
3921
Akshay Joshi0206e352011-08-16 15:34:10 -04003922 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003923 reg = FDI_TX_CTL(pipe);
3924 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003925 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3926 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003927 I915_WRITE(reg, temp);
3928
3929 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003930 udelay(500);
3931
Sean Paulfa37d392012-03-02 12:53:39 -05003932 for (retry = 0; retry < 5; retry++) {
3933 reg = FDI_RX_IIR(pipe);
3934 temp = I915_READ(reg);
3935 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3936 if (temp & FDI_RX_SYMBOL_LOCK) {
3937 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3938 DRM_DEBUG_KMS("FDI train 2 done.\n");
3939 break;
3940 }
3941 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003942 }
Sean Paulfa37d392012-03-02 12:53:39 -05003943 if (retry < 5)
3944 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003945 }
3946 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003947 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003948
3949 DRM_DEBUG_KMS("FDI train done.\n");
3950}
3951
Jesse Barnes357555c2011-04-28 15:09:55 -07003952/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003953static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
3954 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07003955{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003956 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003957 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003958 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003959 i915_reg_t reg;
3960 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003961
3962 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3963 for train result */
3964 reg = FDI_RX_IMR(pipe);
3965 temp = I915_READ(reg);
3966 temp &= ~FDI_RX_SYMBOL_LOCK;
3967 temp &= ~FDI_RX_BIT_LOCK;
3968 I915_WRITE(reg, temp);
3969
3970 POSTING_READ(reg);
3971 udelay(150);
3972
Daniel Vetter01a415f2012-10-27 15:58:40 +02003973 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3974 I915_READ(FDI_RX_IIR(pipe)));
3975
Jesse Barnes139ccd32013-08-19 11:04:55 -07003976 /* Try each vswing and preemphasis setting twice before moving on */
3977 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3978 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003979 reg = FDI_TX_CTL(pipe);
3980 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003981 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3982 temp &= ~FDI_TX_ENABLE;
3983 I915_WRITE(reg, temp);
3984
3985 reg = FDI_RX_CTL(pipe);
3986 temp = I915_READ(reg);
3987 temp &= ~FDI_LINK_TRAIN_AUTO;
3988 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3989 temp &= ~FDI_RX_ENABLE;
3990 I915_WRITE(reg, temp);
3991
3992 /* enable CPU FDI TX and PCH FDI RX */
3993 reg = FDI_TX_CTL(pipe);
3994 temp = I915_READ(reg);
3995 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003996 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003997 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003998 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003999 temp |= snb_b_fdi_train_param[j/2];
4000 temp |= FDI_COMPOSITE_SYNC;
4001 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4002
4003 I915_WRITE(FDI_RX_MISC(pipe),
4004 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4005
4006 reg = FDI_RX_CTL(pipe);
4007 temp = I915_READ(reg);
4008 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4009 temp |= FDI_COMPOSITE_SYNC;
4010 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4011
4012 POSTING_READ(reg);
4013 udelay(1); /* should be 0.5us */
4014
4015 for (i = 0; i < 4; i++) {
4016 reg = FDI_RX_IIR(pipe);
4017 temp = I915_READ(reg);
4018 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4019
4020 if (temp & FDI_RX_BIT_LOCK ||
4021 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4022 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4023 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4024 i);
4025 break;
4026 }
4027 udelay(1); /* should be 0.5us */
4028 }
4029 if (i == 4) {
4030 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4031 continue;
4032 }
4033
4034 /* Train 2 */
4035 reg = FDI_TX_CTL(pipe);
4036 temp = I915_READ(reg);
4037 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4038 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4039 I915_WRITE(reg, temp);
4040
4041 reg = FDI_RX_CTL(pipe);
4042 temp = I915_READ(reg);
4043 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4044 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004045 I915_WRITE(reg, temp);
4046
4047 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004048 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004049
Jesse Barnes139ccd32013-08-19 11:04:55 -07004050 for (i = 0; i < 4; i++) {
4051 reg = FDI_RX_IIR(pipe);
4052 temp = I915_READ(reg);
4053 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004054
Jesse Barnes139ccd32013-08-19 11:04:55 -07004055 if (temp & FDI_RX_SYMBOL_LOCK ||
4056 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4057 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4058 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4059 i);
4060 goto train_done;
4061 }
4062 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004063 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004064 if (i == 4)
4065 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004066 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004067
Jesse Barnes139ccd32013-08-19 11:04:55 -07004068train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004069 DRM_DEBUG_KMS("FDI train done.\n");
4070}
4071
Daniel Vetter88cefb62012-08-12 19:27:14 +02004072static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004073{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004074 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004075 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004076 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004077 i915_reg_t reg;
4078 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004079
Jesse Barnes0e23b992010-09-10 11:10:00 -07004080 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004081 reg = FDI_RX_CTL(pipe);
4082 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004083 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004084 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004085 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004086 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4087
4088 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004089 udelay(200);
4090
4091 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004092 temp = I915_READ(reg);
4093 I915_WRITE(reg, temp | FDI_PCDCLK);
4094
4095 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004096 udelay(200);
4097
Paulo Zanoni20749732012-11-23 15:30:38 -02004098 /* Enable CPU FDI TX PLL, always on for Ironlake */
4099 reg = FDI_TX_CTL(pipe);
4100 temp = I915_READ(reg);
4101 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4102 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004103
Paulo Zanoni20749732012-11-23 15:30:38 -02004104 POSTING_READ(reg);
4105 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004106 }
4107}
4108
Daniel Vetter88cefb62012-08-12 19:27:14 +02004109static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4110{
4111 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004112 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004113 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004114 i915_reg_t reg;
4115 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004116
4117 /* Switch from PCDclk to Rawclk */
4118 reg = FDI_RX_CTL(pipe);
4119 temp = I915_READ(reg);
4120 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4121
4122 /* Disable CPU FDI TX PLL */
4123 reg = FDI_TX_CTL(pipe);
4124 temp = I915_READ(reg);
4125 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4126
4127 POSTING_READ(reg);
4128 udelay(100);
4129
4130 reg = FDI_RX_CTL(pipe);
4131 temp = I915_READ(reg);
4132 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4133
4134 /* Wait for the clocks to turn off. */
4135 POSTING_READ(reg);
4136 udelay(100);
4137}
4138
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004139static void ironlake_fdi_disable(struct drm_crtc *crtc)
4140{
4141 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004142 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004143 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4144 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004145 i915_reg_t reg;
4146 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004147
4148 /* disable CPU FDI tx and PCH FDI rx */
4149 reg = FDI_TX_CTL(pipe);
4150 temp = I915_READ(reg);
4151 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4152 POSTING_READ(reg);
4153
4154 reg = FDI_RX_CTL(pipe);
4155 temp = I915_READ(reg);
4156 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004157 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004158 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4159
4160 POSTING_READ(reg);
4161 udelay(100);
4162
4163 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004164 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004165 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004166
4167 /* still set train pattern 1 */
4168 reg = FDI_TX_CTL(pipe);
4169 temp = I915_READ(reg);
4170 temp &= ~FDI_LINK_TRAIN_NONE;
4171 temp |= FDI_LINK_TRAIN_PATTERN_1;
4172 I915_WRITE(reg, temp);
4173
4174 reg = FDI_RX_CTL(pipe);
4175 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004176 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004177 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4178 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4179 } else {
4180 temp &= ~FDI_LINK_TRAIN_NONE;
4181 temp |= FDI_LINK_TRAIN_PATTERN_1;
4182 }
4183 /* BPC in FDI rx is consistent with that in PIPECONF */
4184 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004185 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004186 I915_WRITE(reg, temp);
4187
4188 POSTING_READ(reg);
4189 udelay(100);
4190}
4191
Chris Wilson49d73912016-11-29 09:50:08 +00004192bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004193{
4194 struct intel_crtc *crtc;
4195
4196 /* Note that we don't need to be called with mode_config.lock here
4197 * as our list of CRTC objects is static for the lifetime of the
4198 * device and so cannot disappear as we iterate. Similarly, we can
4199 * happily treat the predicates as racy, atomic checks as userspace
4200 * cannot claim and pin a new fb without at least acquring the
4201 * struct_mutex and so serialising with us.
4202 */
Chris Wilson49d73912016-11-29 09:50:08 +00004203 for_each_intel_crtc(&dev_priv->drm, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004204 if (atomic_read(&crtc->unpin_work_count) == 0)
4205 continue;
4206
Daniel Vetter5a21b662016-05-24 17:13:53 +02004207 if (crtc->flip_work)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004208 intel_wait_for_vblank(dev_priv, crtc->pipe);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004209
4210 return true;
4211 }
4212
4213 return false;
4214}
4215
Daniel Vetter5a21b662016-05-24 17:13:53 +02004216static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004217{
4218 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004219 struct intel_flip_work *work = intel_crtc->flip_work;
4220
4221 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004222
4223 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004224 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004225
4226 drm_crtc_vblank_put(&intel_crtc->base);
4227
Daniel Vetter5a21b662016-05-24 17:13:53 +02004228 wake_up_all(&dev_priv->pending_flip_queue);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004229 trace_i915_flip_complete(intel_crtc->plane,
4230 work->pending_flip_obj);
Andrey Ryabinin05c41f92017-01-26 17:32:11 +03004231
4232 queue_work(dev_priv->wq, &work->unpin_work);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004233}
4234
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004235static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004236{
Chris Wilson0f911282012-04-17 10:05:38 +01004237 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004238 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004239 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004240
Daniel Vetter2c10d572012-12-20 21:24:07 +01004241 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004242
4243 ret = wait_event_interruptible_timeout(
4244 dev_priv->pending_flip_queue,
4245 !intel_crtc_has_pending_flip(crtc),
4246 60*HZ);
4247
4248 if (ret < 0)
4249 return ret;
4250
Daniel Vetter5a21b662016-05-24 17:13:53 +02004251 if (ret == 0) {
4252 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4253 struct intel_flip_work *work;
4254
4255 spin_lock_irq(&dev->event_lock);
4256 work = intel_crtc->flip_work;
4257 if (work && !is_mmio_work(work)) {
4258 WARN_ONCE(1, "Removing stuck page flip\n");
4259 page_flip_completed(intel_crtc);
4260 }
4261 spin_unlock_irq(&dev->event_lock);
4262 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004263
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004264 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004265}
4266
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004267void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004268{
4269 u32 temp;
4270
4271 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4272
4273 mutex_lock(&dev_priv->sb_lock);
4274
4275 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4276 temp |= SBI_SSCCTL_DISABLE;
4277 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4278
4279 mutex_unlock(&dev_priv->sb_lock);
4280}
4281
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004282/* Program iCLKIP clock to the desired frequency */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004283static void lpt_program_iclkip(struct intel_crtc *crtc)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004284{
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004285 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4286 int clock = crtc->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004287 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4288 u32 temp;
4289
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004290 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004291
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004292 /* The iCLK virtual clock root frequency is in MHz,
4293 * but the adjusted_mode->crtc_clock in in KHz. To get the
4294 * divisors, it is necessary to divide one by another, so we
4295 * convert the virtual clock precision to KHz here for higher
4296 * precision.
4297 */
4298 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004299 u32 iclk_virtual_root_freq = 172800 * 1000;
4300 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004301 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004302
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004303 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4304 clock << auxdiv);
4305 divsel = (desired_divisor / iclk_pi_range) - 2;
4306 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004307
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004308 /*
4309 * Near 20MHz is a corner case which is
4310 * out of range for the 7-bit divisor
4311 */
4312 if (divsel <= 0x7f)
4313 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004314 }
4315
4316 /* This should not happen with any sane values */
4317 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4318 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4319 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4320 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4321
4322 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004323 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004324 auxdiv,
4325 divsel,
4326 phasedir,
4327 phaseinc);
4328
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004329 mutex_lock(&dev_priv->sb_lock);
4330
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004331 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004332 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004333 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4334 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4335 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4336 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4337 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4338 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004339 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004340
4341 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004342 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004343 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4344 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004345 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004346
4347 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004348 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004349 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004350 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004351
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004352 mutex_unlock(&dev_priv->sb_lock);
4353
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004354 /* Wait for initialization time */
4355 udelay(24);
4356
4357 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4358}
4359
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004360int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4361{
4362 u32 divsel, phaseinc, auxdiv;
4363 u32 iclk_virtual_root_freq = 172800 * 1000;
4364 u32 iclk_pi_range = 64;
4365 u32 desired_divisor;
4366 u32 temp;
4367
4368 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4369 return 0;
4370
4371 mutex_lock(&dev_priv->sb_lock);
4372
4373 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4374 if (temp & SBI_SSCCTL_DISABLE) {
4375 mutex_unlock(&dev_priv->sb_lock);
4376 return 0;
4377 }
4378
4379 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4380 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4381 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4382 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4383 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4384
4385 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4386 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4387 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4388
4389 mutex_unlock(&dev_priv->sb_lock);
4390
4391 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4392
4393 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4394 desired_divisor << auxdiv);
4395}
4396
Daniel Vetter275f01b22013-05-03 11:49:47 +02004397static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4398 enum pipe pch_transcoder)
4399{
4400 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004401 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004402 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004403
4404 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4405 I915_READ(HTOTAL(cpu_transcoder)));
4406 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4407 I915_READ(HBLANK(cpu_transcoder)));
4408 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4409 I915_READ(HSYNC(cpu_transcoder)));
4410
4411 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4412 I915_READ(VTOTAL(cpu_transcoder)));
4413 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4414 I915_READ(VBLANK(cpu_transcoder)));
4415 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4416 I915_READ(VSYNC(cpu_transcoder)));
4417 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4418 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4419}
4420
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004421static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004422{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004423 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004424 uint32_t temp;
4425
4426 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004427 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004428 return;
4429
4430 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4431 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4432
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004433 temp &= ~FDI_BC_BIFURCATION_SELECT;
4434 if (enable)
4435 temp |= FDI_BC_BIFURCATION_SELECT;
4436
4437 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004438 I915_WRITE(SOUTH_CHICKEN1, temp);
4439 POSTING_READ(SOUTH_CHICKEN1);
4440}
4441
4442static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4443{
4444 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004445
4446 switch (intel_crtc->pipe) {
4447 case PIPE_A:
4448 break;
4449 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004450 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004451 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004452 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004453 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004454
4455 break;
4456 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004457 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004458
4459 break;
4460 default:
4461 BUG();
4462 }
4463}
4464
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004465/* Return which DP Port should be selected for Transcoder DP control */
4466static enum port
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004467intel_trans_dp_port_sel(struct intel_crtc *crtc)
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004468{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004469 struct drm_device *dev = crtc->base.dev;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004470 struct intel_encoder *encoder;
4471
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004472 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004473 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004474 encoder->type == INTEL_OUTPUT_EDP)
4475 return enc_to_dig_port(&encoder->base)->port;
4476 }
4477
4478 return -1;
4479}
4480
Jesse Barnesf67a5592011-01-05 10:31:48 -08004481/*
4482 * Enable PCH resources required for PCH ports:
4483 * - PCH PLLs
4484 * - FDI training & RX/TX
4485 * - update transcoder timings
4486 * - DP transcoding bits
4487 * - transcoder
4488 */
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004489static void ironlake_pch_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004490{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004491 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004492 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004493 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004494 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004495 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004496
Daniel Vetterab9412b2013-05-03 11:49:46 +02004497 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004498
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004499 if (IS_IVYBRIDGE(dev_priv))
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004500 ivybridge_update_fdi_bc_bifurcation(crtc);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004501
Daniel Vettercd986ab2012-10-26 10:58:12 +02004502 /* Write the TU size bits before fdi link training, so that error
4503 * detection works. */
4504 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4505 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4506
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004507 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004508 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004509
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004510 /* We need to program the right clock selection before writing the pixel
4511 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004512 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004513 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004514
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004515 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004516 temp |= TRANS_DPLL_ENABLE(pipe);
4517 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004518 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004519 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004520 temp |= sel;
4521 else
4522 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004523 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004524 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004525
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004526 /* XXX: pch pll's can be enabled any time before we enable the PCH
4527 * transcoder, and we actually should do this to not upset any PCH
4528 * transcoder that already use the clock when we share it.
4529 *
4530 * Note that enable_shared_dpll tries to do the right thing, but
4531 * get_shared_dpll unconditionally resets the pll - we need that to have
4532 * the right LVDS enable sequence. */
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004533 intel_enable_shared_dpll(crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004534
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004535 /* set transcoder timing, panel must allow it */
4536 assert_panel_unlocked(dev_priv, pipe);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004537 ironlake_pch_transcoder_set_timings(crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004538
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004539 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004540
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004541 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004542 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004543 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004544 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004545 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004546 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004547 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004548 temp = I915_READ(reg);
4549 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004550 TRANS_DP_SYNC_MASK |
4551 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004552 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004553 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004554
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004555 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004556 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004557 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004558 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004559
4560 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004561 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004562 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004563 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004564 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004565 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004566 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004567 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004568 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004569 break;
4570 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004571 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004572 }
4573
Chris Wilson5eddb702010-09-11 13:48:45 +01004574 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004575 }
4576
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004577 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004578}
4579
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004580static void lpt_pch_enable(const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004581{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004582 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004583 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004584 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004585
Daniel Vetterab9412b2013-05-03 11:49:46 +02004586 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004587
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004588 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004589
Paulo Zanoni0540e482012-10-31 18:12:40 -02004590 /* Set transcoder timing. */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004591 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004592
Paulo Zanoni937bb612012-10-31 18:12:47 -02004593 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004594}
4595
Daniel Vettera1520312013-05-03 11:49:50 +02004596static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004597{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004598 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004599 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004600 u32 temp;
4601
4602 temp = I915_READ(dslreg);
4603 udelay(500);
4604 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004605 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004606 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004607 }
4608}
4609
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004610static int
4611skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4612 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4613 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004614{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004615 struct intel_crtc_scaler_state *scaler_state =
4616 &crtc_state->scaler_state;
4617 struct intel_crtc *intel_crtc =
4618 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004619 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004620
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004621 need_scaling = drm_rotation_90_or_270(rotation) ?
Chandra Konduru6156a452015-04-27 13:48:39 -07004622 (src_h != dst_w || src_w != dst_h):
4623 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004624
4625 /*
4626 * if plane is being disabled or scaler is no more required or force detach
4627 * - free scaler binded to this plane/crtc
4628 * - in order to do this, update crtc->scaler_usage
4629 *
4630 * Here scaler state in crtc_state is set free so that
4631 * scaler can be assigned to other user. Actual register
4632 * update to free the scaler is done in plane/panel-fit programming.
4633 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4634 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004635 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004636 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004637 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004638 scaler_state->scalers[*scaler_id].in_use = 0;
4639
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004640 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4641 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4642 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004643 scaler_state->scaler_users);
4644 *scaler_id = -1;
4645 }
4646 return 0;
4647 }
4648
4649 /* range checks */
4650 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4651 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4652
4653 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4654 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004655 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004656 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004657 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004658 return -EINVAL;
4659 }
4660
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004661 /* mark this plane as a scaler user in crtc_state */
4662 scaler_state->scaler_users |= (1 << scaler_user);
4663 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4664 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4665 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4666 scaler_state->scaler_users);
4667
4668 return 0;
4669}
4670
4671/**
4672 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4673 *
4674 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004675 *
4676 * Return
4677 * 0 - scaler_usage updated successfully
4678 * error - requested scaling cannot be supported or other error condition
4679 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004680int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004681{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004682 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004683
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004684 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03004685 &state->scaler_state.scaler_id, DRM_ROTATE_0,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004686 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004687 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004688}
4689
4690/**
4691 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4692 *
4693 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004694 * @plane_state: atomic plane state to update
4695 *
4696 * Return
4697 * 0 - scaler_usage updated successfully
4698 * error - requested scaling cannot be supported or other error condition
4699 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004700static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4701 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004702{
4703
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004704 struct intel_plane *intel_plane =
4705 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004706 struct drm_framebuffer *fb = plane_state->base.fb;
4707 int ret;
4708
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004709 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004710
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004711 ret = skl_update_scaler(crtc_state, force_detach,
4712 drm_plane_index(&intel_plane->base),
4713 &plane_state->scaler_id,
4714 plane_state->base.rotation,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004715 drm_rect_width(&plane_state->base.src) >> 16,
4716 drm_rect_height(&plane_state->base.src) >> 16,
4717 drm_rect_width(&plane_state->base.dst),
4718 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004719
4720 if (ret || plane_state->scaler_id < 0)
4721 return ret;
4722
Chandra Kondurua1b22782015-04-07 15:28:45 -07004723 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004724 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004725 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4726 intel_plane->base.base.id,
4727 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004728 return -EINVAL;
4729 }
4730
4731 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004732 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004733 case DRM_FORMAT_RGB565:
4734 case DRM_FORMAT_XBGR8888:
4735 case DRM_FORMAT_XRGB8888:
4736 case DRM_FORMAT_ABGR8888:
4737 case DRM_FORMAT_ARGB8888:
4738 case DRM_FORMAT_XRGB2101010:
4739 case DRM_FORMAT_XBGR2101010:
4740 case DRM_FORMAT_YUYV:
4741 case DRM_FORMAT_YVYU:
4742 case DRM_FORMAT_UYVY:
4743 case DRM_FORMAT_VYUY:
4744 break;
4745 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004746 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4747 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004748 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004749 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004750 }
4751
Chandra Kondurua1b22782015-04-07 15:28:45 -07004752 return 0;
4753}
4754
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004755static void skylake_scaler_disable(struct intel_crtc *crtc)
4756{
4757 int i;
4758
4759 for (i = 0; i < crtc->num_scalers; i++)
4760 skl_detach_scaler(crtc, i);
4761}
4762
4763static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004764{
4765 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004766 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004767 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004768 struct intel_crtc_scaler_state *scaler_state =
4769 &crtc->config->scaler_state;
4770
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004771 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004772 int id;
4773
Ville Syrjäläc3f8ad52017-03-07 22:54:19 +02004774 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07004775 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004776
4777 id = scaler_state->scaler_id;
4778 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4779 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4780 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4781 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004782 }
4783}
4784
Jesse Barnesb074cec2013-04-25 12:55:02 -07004785static void ironlake_pfit_enable(struct intel_crtc *crtc)
4786{
4787 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004788 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004789 int pipe = crtc->pipe;
4790
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004791 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004792 /* Force use of hard-coded filter coefficients
4793 * as some pre-programmed values are broken,
4794 * e.g. x201.
4795 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004796 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004797 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4798 PF_PIPE_SEL_IVB(pipe));
4799 else
4800 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004801 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4802 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004803 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004804}
4805
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004806void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004807{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004808 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004809 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004810
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004811 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004812 return;
4813
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004814 /*
4815 * We can only enable IPS after we enable a plane and wait for a vblank
4816 * This function is called from post_plane_update, which is run after
4817 * a vblank wait.
4818 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004819
Paulo Zanonid77e4532013-09-24 13:52:55 -03004820 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004821 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004822 mutex_lock(&dev_priv->rps.hw_lock);
4823 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4824 mutex_unlock(&dev_priv->rps.hw_lock);
4825 /* Quoting Art Runyan: "its not safe to expect any particular
4826 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004827 * mailbox." Moreover, the mailbox may return a bogus state,
4828 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004829 */
4830 } else {
4831 I915_WRITE(IPS_CTL, IPS_ENABLE);
4832 /* The bit only becomes 1 in the next vblank, so this wait here
4833 * is essentially intel_wait_for_vblank. If we don't have this
4834 * and don't wait for vblanks until the end of crtc_enable, then
4835 * the HW state readout code will complain that the expected
4836 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004837 if (intel_wait_for_register(dev_priv,
4838 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4839 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004840 DRM_ERROR("Timed out waiting for IPS enable\n");
4841 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004842}
4843
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004844void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004845{
4846 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004847 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004848
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004849 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004850 return;
4851
4852 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004853 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004854 mutex_lock(&dev_priv->rps.hw_lock);
4855 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4856 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004857 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004858 if (intel_wait_for_register(dev_priv,
4859 IPS_CTL, IPS_ENABLE, 0,
4860 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004861 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004862 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004863 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004864 POSTING_READ(IPS_CTL);
4865 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004866
4867 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004868 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004869}
4870
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004871static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004872{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004873 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004874 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004875 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004876
4877 mutex_lock(&dev->struct_mutex);
4878 dev_priv->mm.interruptible = false;
4879 (void) intel_overlay_switch_off(intel_crtc->overlay);
4880 dev_priv->mm.interruptible = true;
4881 mutex_unlock(&dev->struct_mutex);
4882 }
4883
4884 /* Let userspace switch the overlay on again. In most cases userspace
4885 * has to recompute where to put it anyway.
4886 */
4887}
4888
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004889/**
4890 * intel_post_enable_primary - Perform operations after enabling primary plane
4891 * @crtc: the CRTC whose primary plane was just enabled
4892 *
4893 * Performs potentially sleeping operations that must be done after the primary
4894 * plane is enabled, such as updating FBC and IPS. Note that this may be
4895 * called due to an explicit primary plane update, or due to an implicit
4896 * re-enable that is caused when a sprite plane is updated to no longer
4897 * completely hide the primary plane.
4898 */
4899static void
4900intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004901{
4902 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004903 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004904 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4905 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004906
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004907 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004908 * FIXME IPS should be fine as long as one plane is
4909 * enabled, but in practice it seems to have problems
4910 * when going from primary only to sprite only and vice
4911 * versa.
4912 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004913 hsw_enable_ips(intel_crtc);
4914
Daniel Vetterf99d7062014-06-19 16:01:59 +02004915 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004916 * Gen2 reports pipe underruns whenever all planes are disabled.
4917 * So don't enable underrun reporting before at least some planes
4918 * are enabled.
4919 * FIXME: Need to fix the logic to work when we turn off all planes
4920 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004921 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004922 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004923 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4924
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004925 /* Underruns don't always raise interrupts, so check manually. */
4926 intel_check_cpu_fifo_underruns(dev_priv);
4927 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004928}
4929
Ville Syrjälä2622a082016-03-09 19:07:26 +02004930/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004931static void
4932intel_pre_disable_primary(struct drm_crtc *crtc)
4933{
4934 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004935 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004936 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4937 int pipe = intel_crtc->pipe;
4938
4939 /*
4940 * Gen2 reports pipe underruns whenever all planes are disabled.
4941 * So diasble underrun reporting before all the planes get disabled.
4942 * FIXME: Need to fix the logic to work when we turn off all planes
4943 * but leave the pipe running.
4944 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004945 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004946 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4947
4948 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004949 * FIXME IPS should be fine as long as one plane is
4950 * enabled, but in practice it seems to have problems
4951 * when going from primary only to sprite only and vice
4952 * versa.
4953 */
4954 hsw_disable_ips(intel_crtc);
4955}
4956
4957/* FIXME get rid of this and use pre_plane_update */
4958static void
4959intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4960{
4961 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004962 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004963 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4964 int pipe = intel_crtc->pipe;
4965
4966 intel_pre_disable_primary(crtc);
4967
4968 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004969 * Vblank time updates from the shadow to live plane control register
4970 * are blocked if the memory self-refresh mode is active at that
4971 * moment. So to make sure the plane gets truly disabled, disable
4972 * first the self-refresh mode. The self-refresh enable bit in turn
4973 * will be checked/applied by the HW only at the next frame start
4974 * event which is after the vblank start event, so we need to have a
4975 * wait-for-vblank between disabling the plane and the pipe.
4976 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02004977 if (HAS_GMCH_DISPLAY(dev_priv) &&
4978 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004979 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004980}
4981
Daniel Vetter5a21b662016-05-24 17:13:53 +02004982static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
4983{
4984 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4985 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4986 struct intel_crtc_state *pipe_config =
4987 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004988 struct drm_plane *primary = crtc->base.primary;
4989 struct drm_plane_state *old_pri_state =
4990 drm_atomic_get_existing_plane_state(old_state, primary);
4991
Chris Wilson5748b6a2016-08-04 16:32:38 +01004992 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004993
Daniel Vetter5a21b662016-05-24 17:13:53 +02004994 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02004995 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004996
4997 if (old_pri_state) {
4998 struct intel_plane_state *primary_state =
4999 to_intel_plane_state(primary->state);
5000 struct intel_plane_state *old_primary_state =
5001 to_intel_plane_state(old_pri_state);
5002
5003 intel_fbc_post_update(crtc);
5004
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005005 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005006 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005007 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02005008 intel_post_enable_primary(&crtc->base);
5009 }
5010}
5011
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005012static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5013 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005014{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005015 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005016 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005017 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005018 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5019 struct drm_plane *primary = crtc->base.primary;
5020 struct drm_plane_state *old_pri_state =
5021 drm_atomic_get_existing_plane_state(old_state, primary);
5022 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005023 struct intel_atomic_state *old_intel_state =
5024 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005025
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005026 if (old_pri_state) {
5027 struct intel_plane_state *primary_state =
5028 to_intel_plane_state(primary->state);
5029 struct intel_plane_state *old_primary_state =
5030 to_intel_plane_state(old_pri_state);
5031
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005032 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005033
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005034 if (old_primary_state->base.visible &&
5035 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005036 intel_pre_disable_primary(&crtc->base);
5037 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005038
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005039 /*
5040 * Vblank time updates from the shadow to live plane control register
5041 * are blocked if the memory self-refresh mode is active at that
5042 * moment. So to make sure the plane gets truly disabled, disable
5043 * first the self-refresh mode. The self-refresh enable bit in turn
5044 * will be checked/applied by the HW only at the next frame start
5045 * event which is after the vblank start event, so we need to have a
5046 * wait-for-vblank between disabling the plane and the pipe.
5047 */
5048 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5049 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5050 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005051
Matt Ropered4a6a72016-02-23 17:20:13 -08005052 /*
5053 * IVB workaround: must disable low power watermarks for at least
5054 * one frame before enabling scaling. LP watermarks can be re-enabled
5055 * when scaling is disabled.
5056 *
5057 * WaCxSRDisabledForSpriteScaling:ivb
5058 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005059 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005060 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005061
5062 /*
5063 * If we're doing a modeset, we're done. No need to do any pre-vblank
5064 * watermark programming here.
5065 */
5066 if (needs_modeset(&pipe_config->base))
5067 return;
5068
5069 /*
5070 * For platforms that support atomic watermarks, program the
5071 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5072 * will be the intermediate values that are safe for both pre- and
5073 * post- vblank; when vblank happens, the 'active' values will be set
5074 * to the final 'target' values and we'll do this again to get the
5075 * optimal watermarks. For gen9+ platforms, the values we program here
5076 * will be the final target values which will get automatically latched
5077 * at vblank time; no further programming will be necessary.
5078 *
5079 * If a platform hasn't been transitioned to atomic watermarks yet,
5080 * we'll continue to update watermarks the old way, if flags tell
5081 * us to.
5082 */
5083 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005084 dev_priv->display.initial_watermarks(old_intel_state,
5085 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005086 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005087 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005088}
5089
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005090static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005091{
5092 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005093 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005094 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005095 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005096
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005097 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005098
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005099 drm_for_each_plane_mask(p, dev, plane_mask)
5100 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005101
Daniel Vetterf99d7062014-06-19 16:01:59 +02005102 /*
5103 * FIXME: Once we grow proper nuclear flip support out of this we need
5104 * to compute the mask of flip planes precisely. For the time being
5105 * consider this a flip to a NULL plane.
5106 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005107 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005108}
5109
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005110static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005111 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005112 struct drm_atomic_state *old_state)
5113{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005114 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005115 struct drm_connector *conn;
5116 int i;
5117
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005118 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005119 struct intel_encoder *encoder =
5120 to_intel_encoder(conn_state->best_encoder);
5121
5122 if (conn_state->crtc != crtc)
5123 continue;
5124
5125 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005126 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005127 }
5128}
5129
5130static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005131 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005132 struct drm_atomic_state *old_state)
5133{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005134 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005135 struct drm_connector *conn;
5136 int i;
5137
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005138 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005139 struct intel_encoder *encoder =
5140 to_intel_encoder(conn_state->best_encoder);
5141
5142 if (conn_state->crtc != crtc)
5143 continue;
5144
5145 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005146 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005147 }
5148}
5149
5150static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005151 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005152 struct drm_atomic_state *old_state)
5153{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005154 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005155 struct drm_connector *conn;
5156 int i;
5157
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005158 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005159 struct intel_encoder *encoder =
5160 to_intel_encoder(conn_state->best_encoder);
5161
5162 if (conn_state->crtc != crtc)
5163 continue;
5164
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005165 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005166 intel_opregion_notify_encoder(encoder, true);
5167 }
5168}
5169
5170static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005171 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005172 struct drm_atomic_state *old_state)
5173{
5174 struct drm_connector_state *old_conn_state;
5175 struct drm_connector *conn;
5176 int i;
5177
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005178 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005179 struct intel_encoder *encoder =
5180 to_intel_encoder(old_conn_state->best_encoder);
5181
5182 if (old_conn_state->crtc != crtc)
5183 continue;
5184
5185 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005186 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005187 }
5188}
5189
5190static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005191 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005192 struct drm_atomic_state *old_state)
5193{
5194 struct drm_connector_state *old_conn_state;
5195 struct drm_connector *conn;
5196 int i;
5197
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005198 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005199 struct intel_encoder *encoder =
5200 to_intel_encoder(old_conn_state->best_encoder);
5201
5202 if (old_conn_state->crtc != crtc)
5203 continue;
5204
5205 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005206 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005207 }
5208}
5209
5210static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005211 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005212 struct drm_atomic_state *old_state)
5213{
5214 struct drm_connector_state *old_conn_state;
5215 struct drm_connector *conn;
5216 int i;
5217
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005218 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005219 struct intel_encoder *encoder =
5220 to_intel_encoder(old_conn_state->best_encoder);
5221
5222 if (old_conn_state->crtc != crtc)
5223 continue;
5224
5225 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005226 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005227 }
5228}
5229
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005230static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5231 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005232{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005233 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005234 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005235 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5237 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005238 struct intel_atomic_state *old_intel_state =
5239 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005240
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005241 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005242 return;
5243
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005244 /*
5245 * Sometimes spurious CPU pipe underruns happen during FDI
5246 * training, at least with VGA+HDMI cloning. Suppress them.
5247 *
5248 * On ILK we get an occasional spurious CPU pipe underruns
5249 * between eDP port A enable and vdd enable. Also PCH port
5250 * enable seems to result in the occasional CPU pipe underrun.
5251 *
5252 * Spurious PCH underruns also occur during PCH enabling.
5253 */
5254 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5255 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005256 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005257 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5258
5259 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005260 intel_prepare_shared_dpll(intel_crtc);
5261
Ville Syrjälä37a56502016-06-22 21:57:04 +03005262 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305263 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005264
5265 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005266 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005267
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005268 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005269 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005270 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005271 }
5272
5273 ironlake_set_pipeconf(crtc);
5274
Jesse Barnesf67a5592011-01-05 10:31:48 -08005275 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005276
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005277 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005278
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005279 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005280 /* Note: FDI PLL enabling _must_ be done before we enable the
5281 * cpu pipes, hence this is separate from all the other fdi/pch
5282 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005283 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005284 } else {
5285 assert_fdi_tx_disabled(dev_priv, pipe);
5286 assert_fdi_rx_disabled(dev_priv, pipe);
5287 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005288
Jesse Barnesb074cec2013-04-25 12:55:02 -07005289 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005290
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005291 /*
5292 * On ILK+ LUT must be loaded before the pipe is running but with
5293 * clocks enabled
5294 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005295 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005296
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005297 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005298 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005299 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005300
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005301 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005302 ironlake_pch_enable(pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005303
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005304 assert_vblank_disabled(crtc);
5305 drm_crtc_vblank_on(crtc);
5306
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005307 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005308
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005309 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005310 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005311
5312 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5313 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005314 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005315 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005316 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005317}
5318
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005319/* IPS only exists on ULT machines and is tied to pipe A. */
5320static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5321{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005322 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005323}
5324
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005325static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5326 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005327{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005328 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005329 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005331 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005332 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005333 struct intel_atomic_state *old_intel_state =
5334 to_intel_atomic_state(old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005335
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005336 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005337 return;
5338
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005339 if (intel_crtc->config->has_pch_encoder)
5340 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5341 false);
5342
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005343 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005344
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005345 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005346 intel_enable_shared_dpll(intel_crtc);
5347
Ville Syrjälä37a56502016-06-22 21:57:04 +03005348 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305349 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005350
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005351 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005352 intel_set_pipe_timings(intel_crtc);
5353
Jani Nikulabc58be62016-03-18 17:05:39 +02005354 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005355
Jani Nikula4d1de972016-03-18 17:05:42 +02005356 if (cpu_transcoder != TRANSCODER_EDP &&
5357 !transcoder_is_dsi(cpu_transcoder)) {
5358 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005359 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005360 }
5361
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005362 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005363 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005364 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005365 }
5366
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005367 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005368 haswell_set_pipeconf(crtc);
5369
Jani Nikula391bf042016-03-18 17:05:40 +02005370 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005371
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005372 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005373
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005374 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005375
Daniel Vetter6b698512015-11-28 11:05:39 +01005376 if (intel_crtc->config->has_pch_encoder)
5377 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5378 else
5379 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5380
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005381 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005382
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005383 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02005384 dev_priv->display.fdi_link_train(intel_crtc, pipe_config);
Imre Deak4fe94672014-06-25 22:01:49 +03005385
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005386 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005387 intel_ddi_enable_pipe_clock(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005388
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005389 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005390 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005391 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005392 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005393
5394 /*
5395 * On ILK+ LUT must be loaded before the pipe is running but with
5396 * clocks enabled
5397 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005398 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005399
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005400 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005401 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005402 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005403
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005404 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005405 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005406
5407 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005408 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005409 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005410
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005411 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005412 lpt_pch_enable(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005413
Ville Syrjälä00370712016-11-14 19:44:06 +02005414 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005415 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005416
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005417 assert_vblank_disabled(crtc);
5418 drm_crtc_vblank_on(crtc);
5419
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005420 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005421
Daniel Vetter6b698512015-11-28 11:05:39 +01005422 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005423 intel_wait_for_vblank(dev_priv, pipe);
5424 intel_wait_for_vblank(dev_priv, pipe);
Daniel Vetter6b698512015-11-28 11:05:39 +01005425 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005426 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5427 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005428 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005429
Paulo Zanonie4916942013-09-20 16:21:19 -03005430 /* If we change the relative order between pipe/planes enabling, we need
5431 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005432 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005433 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005434 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5435 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005436 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005437}
5438
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005439static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005440{
5441 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005442 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005443 int pipe = crtc->pipe;
5444
5445 /* To avoid upsetting the power well on haswell only disable the pfit if
5446 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005447 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005448 I915_WRITE(PF_CTL(pipe), 0);
5449 I915_WRITE(PF_WIN_POS(pipe), 0);
5450 I915_WRITE(PF_WIN_SZ(pipe), 0);
5451 }
5452}
5453
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005454static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5455 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005456{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005457 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005458 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005459 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005460 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5461 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005462
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005463 /*
5464 * Sometimes spurious CPU pipe underruns happen when the
5465 * pipe is already disabled, but FDI RX/TX is still enabled.
5466 * Happens at least with VGA+HDMI cloning. Suppress them.
5467 */
5468 if (intel_crtc->config->has_pch_encoder) {
5469 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005470 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005471 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005472
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005473 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005474
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005475 drm_crtc_vblank_off(crtc);
5476 assert_vblank_disabled(crtc);
5477
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005478 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005479
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005480 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005481
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005482 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005483 ironlake_fdi_disable(crtc);
5484
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005485 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005486
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005487 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005488 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005489
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005490 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005491 i915_reg_t reg;
5492 u32 temp;
5493
Daniel Vetterd925c592013-06-05 13:34:04 +02005494 /* disable TRANS_DP_CTL */
5495 reg = TRANS_DP_CTL(pipe);
5496 temp = I915_READ(reg);
5497 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5498 TRANS_DP_PORT_SEL_MASK);
5499 temp |= TRANS_DP_PORT_SEL_NONE;
5500 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005501
Daniel Vetterd925c592013-06-05 13:34:04 +02005502 /* disable DPLL_SEL */
5503 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005504 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005505 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005506 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005507
Daniel Vetterd925c592013-06-05 13:34:04 +02005508 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005509 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005510
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005511 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005512 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005513}
5514
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005515static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5516 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005517{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005518 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005519 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005520 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005521 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005522
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005523 if (intel_crtc->config->has_pch_encoder)
5524 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5525 false);
5526
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005527 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005528
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005529 drm_crtc_vblank_off(crtc);
5530 assert_vblank_disabled(crtc);
5531
Jani Nikula4d1de972016-03-18 17:05:42 +02005532 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005533 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005534 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005535
Ville Syrjälä00370712016-11-14 19:44:06 +02005536 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005537 intel_ddi_set_vc_payload_alloc(intel_crtc->config, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005538
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005539 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305540 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005541
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005542 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005543 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005544 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005545 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005546
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005547 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005548 intel_ddi_disable_pipe_clock(intel_crtc->config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005549
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005550 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005551
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005552 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005553 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5554 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005555}
5556
Jesse Barnes2dd24552013-04-25 12:55:01 -07005557static void i9xx_pfit_enable(struct intel_crtc *crtc)
5558{
5559 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005560 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005561 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005562
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005563 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005564 return;
5565
Daniel Vetterc0b03412013-05-28 12:05:54 +02005566 /*
5567 * The panel fitter should only be adjusted whilst the pipe is disabled,
5568 * according to register description and PRM.
5569 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005570 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5571 assert_pipe_disabled(dev_priv, crtc->pipe);
5572
Jesse Barnesb074cec2013-04-25 12:55:02 -07005573 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5574 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005575
5576 /* Border color in case we don't scale up to the full screen. Black by
5577 * default, change to something else for debugging. */
5578 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005579}
5580
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005581enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005582{
5583 switch (port) {
5584 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005585 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005586 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005587 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005588 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005589 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005590 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005591 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005592 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005593 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005594 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005595 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005596 return POWER_DOMAIN_PORT_OTHER;
5597 }
5598}
5599
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005600static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5601 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005602{
5603 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005604 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005605 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005606 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5607 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005608 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005609 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005610
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005611 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005612 return 0;
5613
Imre Deak77d22dc2014-03-05 16:20:52 +02005614 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5615 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005616 if (crtc_state->pch_pfit.enabled ||
5617 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005618 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005619
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005620 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5621 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5622
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005623 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005624 }
Imre Deak319be8a2014-03-04 19:22:57 +02005625
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005626 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
5627 mask |= BIT(POWER_DOMAIN_AUDIO);
5628
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005629 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005630 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005631
Imre Deak77d22dc2014-03-05 16:20:52 +02005632 return mask;
5633}
5634
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005635static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005636modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5637 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005638{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005639 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005640 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5641 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005642 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005643
5644 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005645 intel_crtc->enabled_power_domains = new_domains =
5646 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005647
Daniel Vetter5a21b662016-05-24 17:13:53 +02005648 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005649
5650 for_each_power_domain(domain, domains)
5651 intel_display_power_get(dev_priv, domain);
5652
Daniel Vetter5a21b662016-05-24 17:13:53 +02005653 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005654}
5655
5656static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005657 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005658{
5659 enum intel_display_power_domain domain;
5660
5661 for_each_power_domain(domain, domains)
5662 intel_display_power_put(dev_priv, domain);
5663}
5664
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005665static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5666 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005667{
Ville Syrjäläff32c542017-03-02 19:14:57 +02005668 struct intel_atomic_state *old_intel_state =
5669 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005670 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005671 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005672 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005673 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005674 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005675
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005676 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005677 return;
5678
Ville Syrjälä37a56502016-06-22 21:57:04 +03005679 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305680 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005681
5682 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005683 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005684
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005685 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01005686 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005687
5688 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5689 I915_WRITE(CHV_CANVAS(pipe), 0);
5690 }
5691
Daniel Vetter5b18e572014-04-24 23:55:06 +02005692 i9xx_set_pipeconf(intel_crtc);
5693
Jesse Barnes89b667f2013-04-18 14:51:36 -07005694 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005695
Daniel Vettera72e4c92014-09-30 10:56:47 +02005696 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005697
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005698 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005699
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005700 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005701 chv_prepare_pll(intel_crtc, intel_crtc->config);
5702 chv_enable_pll(intel_crtc, intel_crtc->config);
5703 } else {
5704 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5705 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005706 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005707
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005708 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005709
Jesse Barnes2dd24552013-04-25 12:55:01 -07005710 i9xx_pfit_enable(intel_crtc);
5711
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005712 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005713
Ville Syrjäläff32c542017-03-02 19:14:57 +02005714 dev_priv->display.initial_watermarks(old_intel_state,
5715 pipe_config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005716 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005717
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005718 assert_vblank_disabled(crtc);
5719 drm_crtc_vblank_on(crtc);
5720
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005721 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005722}
5723
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005724static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5725{
5726 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005727 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005728
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005729 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5730 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005731}
5732
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005733static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5734 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005735{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005736 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005737 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005738 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005740 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005741
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005742 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005743 return;
5744
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005745 i9xx_set_pll_dividers(intel_crtc);
5746
Ville Syrjälä37a56502016-06-22 21:57:04 +03005747 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305748 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005749
5750 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005751 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005752
Daniel Vetter5b18e572014-04-24 23:55:06 +02005753 i9xx_set_pipeconf(intel_crtc);
5754
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005755 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005756
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005757 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005758 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005759
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005760 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005761
Daniel Vetterf6736a12013-06-05 13:34:30 +02005762 i9xx_enable_pll(intel_crtc);
5763
Jesse Barnes2dd24552013-04-25 12:55:01 -07005764 i9xx_pfit_enable(intel_crtc);
5765
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005766 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005767
Ville Syrjälä432081b2016-10-31 22:37:03 +02005768 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005769 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005770
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005771 assert_vblank_disabled(crtc);
5772 drm_crtc_vblank_on(crtc);
5773
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005774 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005775}
5776
Daniel Vetter87476d62013-04-11 16:29:06 +02005777static void i9xx_pfit_disable(struct intel_crtc *crtc)
5778{
5779 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005780 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02005781
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005782 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005783 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005784
5785 assert_pipe_disabled(dev_priv, crtc->pipe);
5786
Daniel Vetter328d8e82013-05-08 10:36:31 +02005787 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5788 I915_READ(PFIT_CONTROL));
5789 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005790}
5791
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005792static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5793 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005794{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005795 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005796 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005797 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5799 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005800
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005801 /*
5802 * On gen2 planes are double buffered but the pipe isn't, so we must
5803 * wait for planes to fully turn off before disabling the pipe.
5804 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005805 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005806 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005807
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005808 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005809
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005810 drm_crtc_vblank_off(crtc);
5811 assert_vblank_disabled(crtc);
5812
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005813 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005814
Daniel Vetter87476d62013-04-11 16:29:06 +02005815 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005816
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005817 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005818
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005819 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005820 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005821 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005822 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005823 vlv_disable_pll(dev_priv, pipe);
5824 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005825 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005826 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005827
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005828 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005829
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005830 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005831 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005832
5833 if (!dev_priv->display.initial_watermarks)
5834 intel_update_watermarks(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005835}
5836
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005837static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005838{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005839 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005841 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005842 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005843 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005844 struct drm_atomic_state *state;
5845 struct intel_crtc_state *crtc_state;
5846 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005847
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005848 if (!intel_crtc->active)
5849 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005850
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005851 if (crtc->primary->state->visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02005852 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02005853
Ville Syrjälä2622a082016-03-09 19:07:26 +02005854 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01005855
5856 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005857 crtc->primary->state->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02005858 }
5859
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005860 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02005861 if (!state) {
5862 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
5863 crtc->base.id, crtc->name);
5864 return;
5865 }
5866
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005867 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
5868
5869 /* Everything's already locked, -EDEADLK can't happen. */
5870 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
5871 ret = drm_atomic_add_affected_connectors(state, crtc);
5872
5873 WARN_ON(IS_ERR(crtc_state) || ret);
5874
5875 dev_priv->display.crtc_disable(crtc_state, state);
5876
Chris Wilson08536952016-10-14 13:18:18 +01005877 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005878
Ville Syrjälä78108b72016-05-27 20:59:19 +03005879 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
5880 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005881
5882 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
5883 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07005884 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005885 crtc->enabled = false;
5886 crtc->state->connector_mask = 0;
5887 crtc->state->encoder_mask = 0;
5888
5889 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
5890 encoder->base.crtc = NULL;
5891
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02005892 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005893 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02005894 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005895
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005896 domains = intel_crtc->enabled_power_domains;
5897 for_each_power_domain(domain, domains)
5898 intel_display_power_put(dev_priv, domain);
5899 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005900
5901 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
5902 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005903}
5904
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005905/*
5906 * turn all crtc's off, but do not adjust state
5907 * This has to be paired with a call to intel_modeset_setup_hw_state.
5908 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005909int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005910{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005911 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005912 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005913 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005914
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005915 state = drm_atomic_helper_suspend(dev);
5916 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005917 if (ret)
5918 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005919 else
5920 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005921 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005922}
5923
Chris Wilsonea5b2132010-08-04 13:50:23 +01005924void intel_encoder_destroy(struct drm_encoder *encoder)
5925{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005926 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005927
Chris Wilsonea5b2132010-08-04 13:50:23 +01005928 drm_encoder_cleanup(encoder);
5929 kfree(intel_encoder);
5930}
5931
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005932/* Cross check the actual hw state with our own modeset state tracking (and it's
5933 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02005934static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005935{
Daniel Vetter5a21b662016-05-24 17:13:53 +02005936 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005937
5938 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5939 connector->base.base.id,
5940 connector->base.name);
5941
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005942 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005943 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005944 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005945
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005946 I915_STATE_WARN(!crtc,
5947 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005948
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005949 if (!crtc)
5950 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005951
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005952 I915_STATE_WARN(!crtc->state->active,
5953 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005954
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005955 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005956 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005957
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005958 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005959 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10005960
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005961 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005962 "attached encoder crtc differs from connector crtc\n");
5963 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02005964 I915_STATE_WARN(crtc && crtc->state->active,
5965 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02005966 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005967 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005968 }
5969}
5970
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005971int intel_connector_init(struct intel_connector *connector)
5972{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01005973 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005974
Maarten Lankhorst5350a032016-01-04 12:53:15 +01005975 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005976 return -ENOMEM;
5977
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005978 return 0;
5979}
5980
5981struct intel_connector *intel_connector_alloc(void)
5982{
5983 struct intel_connector *connector;
5984
5985 connector = kzalloc(sizeof *connector, GFP_KERNEL);
5986 if (!connector)
5987 return NULL;
5988
5989 if (intel_connector_init(connector) < 0) {
5990 kfree(connector);
5991 return NULL;
5992 }
5993
5994 return connector;
5995}
5996
Daniel Vetterf0947c32012-07-02 13:10:34 +02005997/* Simple connector->get_hw_state implementation for encoders that support only
5998 * one connector and no cloning and hence the encoder state determines the state
5999 * of the connector. */
6000bool intel_connector_get_hw_state(struct intel_connector *connector)
6001{
Daniel Vetter24929352012-07-02 20:28:59 +02006002 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006003 struct intel_encoder *encoder = connector->encoder;
6004
6005 return encoder->get_hw_state(encoder, &pipe);
6006}
6007
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006008static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006009{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006010 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6011 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006012
6013 return 0;
6014}
6015
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006016static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006017 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006018{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006019 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006020 struct drm_atomic_state *state = pipe_config->base.state;
6021 struct intel_crtc *other_crtc;
6022 struct intel_crtc_state *other_crtc_state;
6023
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006024 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6025 pipe_name(pipe), pipe_config->fdi_lanes);
6026 if (pipe_config->fdi_lanes > 4) {
6027 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6028 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006029 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006030 }
6031
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006032 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006033 if (pipe_config->fdi_lanes > 2) {
6034 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6035 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006036 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006037 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006038 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006039 }
6040 }
6041
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006042 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006043 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006044
6045 /* Ivybridge 3 pipe is really complicated */
6046 switch (pipe) {
6047 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006048 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006049 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006050 if (pipe_config->fdi_lanes <= 2)
6051 return 0;
6052
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006053 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006054 other_crtc_state =
6055 intel_atomic_get_crtc_state(state, other_crtc);
6056 if (IS_ERR(other_crtc_state))
6057 return PTR_ERR(other_crtc_state);
6058
6059 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006060 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6061 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006062 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006063 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006064 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006065 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006066 if (pipe_config->fdi_lanes > 2) {
6067 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6068 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006069 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006070 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006071
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006072 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006073 other_crtc_state =
6074 intel_atomic_get_crtc_state(state, other_crtc);
6075 if (IS_ERR(other_crtc_state))
6076 return PTR_ERR(other_crtc_state);
6077
6078 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006079 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006080 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006081 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006082 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006083 default:
6084 BUG();
6085 }
6086}
6087
Daniel Vettere29c22c2013-02-21 00:00:16 +01006088#define RETRY 1
6089static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006090 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006091{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006092 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006093 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006094 int lane, link_bw, fdi_dotclock, ret;
6095 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006096
Daniel Vettere29c22c2013-02-21 00:00:16 +01006097retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006098 /* FDI is a binary signal running at ~2.7GHz, encoding
6099 * each output octet as 10 bits. The actual frequency
6100 * is stored as a divider into a 100MHz clock, and the
6101 * mode pixel clock is stored in units of 1KHz.
6102 * Hence the bw of each lane in terms of the mode signal
6103 * is:
6104 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006105 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006106
Damien Lespiau241bfc32013-09-25 16:45:37 +01006107 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006108
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006109 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006110 pipe_config->pipe_bpp);
6111
6112 pipe_config->fdi_lanes = lane;
6113
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006114 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006115 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006116
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006117 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006118 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006119 pipe_config->pipe_bpp -= 2*3;
6120 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6121 pipe_config->pipe_bpp);
6122 needs_recompute = true;
6123 pipe_config->bw_constrained = true;
6124
6125 goto retry;
6126 }
6127
6128 if (needs_recompute)
6129 return RETRY;
6130
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006131 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006132}
6133
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006134static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6135 struct intel_crtc_state *pipe_config)
6136{
6137 if (pipe_config->pipe_bpp > 24)
6138 return false;
6139
6140 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006141 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006142 return true;
6143
6144 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006145 * We compare against max which means we must take
6146 * the increased cdclk requirement into account when
6147 * calculating the new cdclk.
6148 *
6149 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006150 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006151 return pipe_config->pixel_rate <=
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006152 dev_priv->max_cdclk_freq * 95 / 100;
6153}
6154
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006155static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006156 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006157{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006158 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006159 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006160
Jani Nikulad330a952014-01-21 11:24:25 +02006161 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006162 hsw_crtc_supports_ips(crtc) &&
6163 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006164}
6165
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006166static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6167{
6168 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6169
6170 /* GDG double wide on either pipe, otherwise pipe A only */
6171 return INTEL_INFO(dev_priv)->gen < 4 &&
6172 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6173}
6174
Ville Syrjäläceb99322017-01-20 20:22:05 +02006175static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6176{
6177 uint32_t pixel_rate;
6178
6179 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6180
6181 /*
6182 * We only use IF-ID interlacing. If we ever use
6183 * PF-ID we'll need to adjust the pixel_rate here.
6184 */
6185
6186 if (pipe_config->pch_pfit.enabled) {
6187 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6188 uint32_t pfit_size = pipe_config->pch_pfit.size;
6189
6190 pipe_w = pipe_config->pipe_src_w;
6191 pipe_h = pipe_config->pipe_src_h;
6192
6193 pfit_w = (pfit_size >> 16) & 0xFFFF;
6194 pfit_h = pfit_size & 0xFFFF;
6195 if (pipe_w < pfit_w)
6196 pipe_w = pfit_w;
6197 if (pipe_h < pfit_h)
6198 pipe_h = pfit_h;
6199
6200 if (WARN_ON(!pfit_w || !pfit_h))
6201 return pixel_rate;
6202
6203 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6204 pfit_w * pfit_h);
6205 }
6206
6207 return pixel_rate;
6208}
6209
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006210static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6211{
6212 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6213
6214 if (HAS_GMCH_DISPLAY(dev_priv))
6215 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6216 crtc_state->pixel_rate =
6217 crtc_state->base.adjusted_mode.crtc_clock;
6218 else
6219 crtc_state->pixel_rate =
6220 ilk_pipe_pixel_rate(crtc_state);
6221}
6222
Daniel Vettera43f6e02013-06-07 23:10:32 +02006223static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006224 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006225{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006226 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006227 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006228 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006229 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006230
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006231 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006232 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006233
6234 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006235 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006236 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006237 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006238 if (intel_crtc_supports_double_wide(crtc) &&
6239 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006240 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006241 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006242 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006243 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006244
Ville Syrjäläf3261152016-05-24 21:34:18 +03006245 if (adjusted_mode->crtc_clock > clock_limit) {
6246 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6247 adjusted_mode->crtc_clock, clock_limit,
6248 yesno(pipe_config->double_wide));
6249 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006250 }
Chris Wilson89749352010-09-12 18:25:19 +01006251
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006252 /*
6253 * Pipe horizontal size must be even in:
6254 * - DVO ganged mode
6255 * - LVDS dual channel mode
6256 * - Double wide pipe
6257 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006258 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006259 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6260 pipe_config->pipe_src_w &= ~1;
6261
Damien Lespiau8693a822013-05-03 18:48:11 +01006262 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6263 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006264 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006265 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006266 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006267 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006268
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006269 intel_crtc_compute_pixel_rate(pipe_config);
6270
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006271 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006272 hsw_compute_ips_config(crtc, pipe_config);
6273
Daniel Vetter877d48d2013-04-19 11:24:43 +02006274 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006275 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006276
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006277 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006278}
6279
Zhenyu Wang2c072452009-06-05 15:38:42 +08006280static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006281intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006282{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006283 while (*num > DATA_LINK_M_N_MASK ||
6284 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006285 *num >>= 1;
6286 *den >>= 1;
6287 }
6288}
6289
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006290static void compute_m_n(unsigned int m, unsigned int n,
6291 uint32_t *ret_m, uint32_t *ret_n)
6292{
Jani Nikula9a86cda2017-03-27 14:33:25 +03006293 /*
6294 * Reduce M/N as much as possible without loss in precision. Several DP
6295 * dongles in particular seem to be fussy about too large *link* M/N
6296 * values. The passed in values are more likely to have the least
6297 * significant bits zero than M after rounding below, so do this first.
6298 */
6299 while ((m & 1) == 0 && (n & 1) == 0) {
6300 m >>= 1;
6301 n >>= 1;
6302 }
6303
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006304 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6305 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6306 intel_reduce_m_n_ratio(ret_m, ret_n);
6307}
6308
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006309void
6310intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6311 int pixel_clock, int link_clock,
6312 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006313{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006314 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006315
6316 compute_m_n(bits_per_pixel * pixel_clock,
6317 link_clock * nlanes * 8,
6318 &m_n->gmch_m, &m_n->gmch_n);
6319
6320 compute_m_n(pixel_clock, link_clock,
6321 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006322}
6323
Chris Wilsona7615032011-01-12 17:04:08 +00006324static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6325{
Jani Nikulad330a952014-01-21 11:24:25 +02006326 if (i915.panel_use_ssc >= 0)
6327 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006328 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006329 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006330}
6331
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006332static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006333{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006334 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006335}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006336
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006337static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6338{
6339 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006340}
6341
Daniel Vetterf47709a2013-03-28 10:42:02 +01006342static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006343 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006344 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006345{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006346 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006347 u32 fp, fp2 = 0;
6348
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006349 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006350 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006351 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006352 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006353 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006354 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006355 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006356 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006357 }
6358
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006359 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006360
Daniel Vetterf47709a2013-03-28 10:42:02 +01006361 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006362 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006363 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006364 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006365 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006366 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006367 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006368 }
6369}
6370
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006371static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6372 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006373{
6374 u32 reg_val;
6375
6376 /*
6377 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6378 * and set it to a reasonable value instead.
6379 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006380 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006381 reg_val &= 0xffffff00;
6382 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006383 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006384
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006385 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006386 reg_val &= 0x8cffffff;
6387 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006388 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006389
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006390 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006391 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006392 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006393
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006394 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006395 reg_val &= 0x00ffffff;
6396 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006397 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006398}
6399
Daniel Vetterb5518422013-05-03 11:49:48 +02006400static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6401 struct intel_link_m_n *m_n)
6402{
6403 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006404 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006405 int pipe = crtc->pipe;
6406
Daniel Vettere3b95f12013-05-03 11:49:49 +02006407 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6408 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6409 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6410 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006411}
6412
6413static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006414 struct intel_link_m_n *m_n,
6415 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006416{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006417 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006418 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006419 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006420
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006421 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006422 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6423 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6424 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6425 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006426 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6427 * for gen < 8) and if DRRS is supported (to make sure the
6428 * registers are not unnecessarily accessed).
6429 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006430 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6431 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006432 I915_WRITE(PIPE_DATA_M2(transcoder),
6433 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6434 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6435 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6436 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6437 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006438 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006439 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6440 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6441 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6442 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006443 }
6444}
6445
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306446void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006447{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306448 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6449
6450 if (m_n == M1_N1) {
6451 dp_m_n = &crtc->config->dp_m_n;
6452 dp_m2_n2 = &crtc->config->dp_m2_n2;
6453 } else if (m_n == M2_N2) {
6454
6455 /*
6456 * M2_N2 registers are not supported. Hence m2_n2 divider value
6457 * needs to be programmed into M1_N1.
6458 */
6459 dp_m_n = &crtc->config->dp_m2_n2;
6460 } else {
6461 DRM_ERROR("Unsupported divider value\n");
6462 return;
6463 }
6464
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006465 if (crtc->config->has_pch_encoder)
6466 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006467 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306468 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006469}
6470
Daniel Vetter251ac862015-06-18 10:30:24 +02006471static void vlv_compute_dpll(struct intel_crtc *crtc,
6472 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006473{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006474 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006475 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006476 if (crtc->pipe != PIPE_A)
6477 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006478
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006479 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006480 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006481 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6482 DPLL_EXT_BUFFER_ENABLE_VLV;
6483
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006484 pipe_config->dpll_hw_state.dpll_md =
6485 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6486}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006487
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006488static void chv_compute_dpll(struct intel_crtc *crtc,
6489 struct intel_crtc_state *pipe_config)
6490{
6491 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006492 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006493 if (crtc->pipe != PIPE_A)
6494 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6495
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006496 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006497 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006498 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6499
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006500 pipe_config->dpll_hw_state.dpll_md =
6501 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006502}
6503
Ville Syrjäläd288f652014-10-28 13:20:22 +02006504static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006505 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006506{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006507 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006508 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006509 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006510 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006511 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006512 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006513
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006514 /* Enable Refclk */
6515 I915_WRITE(DPLL(pipe),
6516 pipe_config->dpll_hw_state.dpll &
6517 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6518
6519 /* No need to actually set up the DPLL with DSI */
6520 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6521 return;
6522
Ville Syrjäläa5805162015-05-26 20:42:30 +03006523 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006524
Ville Syrjäläd288f652014-10-28 13:20:22 +02006525 bestn = pipe_config->dpll.n;
6526 bestm1 = pipe_config->dpll.m1;
6527 bestm2 = pipe_config->dpll.m2;
6528 bestp1 = pipe_config->dpll.p1;
6529 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006530
Jesse Barnes89b667f2013-04-18 14:51:36 -07006531 /* See eDP HDMI DPIO driver vbios notes doc */
6532
6533 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006534 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006535 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006536
6537 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006538 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006539
6540 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006541 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006542 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006543 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006544
6545 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006546 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006547
6548 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006549 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6550 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6551 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006552 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006553
6554 /*
6555 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6556 * but we don't support that).
6557 * Note: don't use the DAC post divider as it seems unstable.
6558 */
6559 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006560 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006561
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006562 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006563 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006564
Jesse Barnes89b667f2013-04-18 14:51:36 -07006565 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006566 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006567 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6568 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006569 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03006570 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006571 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006572 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006573 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006574
Ville Syrjälä37a56502016-06-22 21:57:04 +03006575 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006576 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006577 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006578 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006579 0x0df40000);
6580 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006581 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006582 0x0df70000);
6583 } else { /* HDMI or VGA */
6584 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006585 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006586 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006587 0x0df70000);
6588 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006589 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006590 0x0df40000);
6591 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006592
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006593 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006594 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03006595 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006596 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006597 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006598
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006599 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006600 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006601}
6602
Ville Syrjäläd288f652014-10-28 13:20:22 +02006603static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006604 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006605{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006606 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006607 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006608 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006609 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306610 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006611 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306612 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306613 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006614
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006615 /* Enable Refclk and SSC */
6616 I915_WRITE(DPLL(pipe),
6617 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6618
6619 /* No need to actually set up the DPLL with DSI */
6620 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6621 return;
6622
Ville Syrjäläd288f652014-10-28 13:20:22 +02006623 bestn = pipe_config->dpll.n;
6624 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6625 bestm1 = pipe_config->dpll.m1;
6626 bestm2 = pipe_config->dpll.m2 >> 22;
6627 bestp1 = pipe_config->dpll.p1;
6628 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306629 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306630 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306631 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006632
Ville Syrjäläa5805162015-05-26 20:42:30 +03006633 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006634
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006635 /* p1 and p2 divider */
6636 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6637 5 << DPIO_CHV_S1_DIV_SHIFT |
6638 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6639 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6640 1 << DPIO_CHV_K_DIV_SHIFT);
6641
6642 /* Feedback post-divider - m2 */
6643 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6644
6645 /* Feedback refclk divider - n and m1 */
6646 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6647 DPIO_CHV_M1_DIV_BY_2 |
6648 1 << DPIO_CHV_N_DIV_SHIFT);
6649
6650 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03006651 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006652
6653 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306654 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6655 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6656 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6657 if (bestm2_frac)
6658 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6659 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006660
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306661 /* Program digital lock detect threshold */
6662 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6663 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6664 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6665 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6666 if (!bestm2_frac)
6667 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6668 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6669
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006670 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306671 if (vco == 5400000) {
6672 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6673 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6674 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6675 tribuf_calcntr = 0x9;
6676 } else if (vco <= 6200000) {
6677 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6678 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6679 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6680 tribuf_calcntr = 0x9;
6681 } else if (vco <= 6480000) {
6682 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6683 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6684 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6685 tribuf_calcntr = 0x8;
6686 } else {
6687 /* Not supported. Apply the same limits as in the max case */
6688 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6689 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6690 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6691 tribuf_calcntr = 0;
6692 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006693 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6694
Ville Syrjälä968040b2015-03-11 22:52:08 +02006695 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306696 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6697 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6698 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6699
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006700 /* AFC Recal */
6701 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6702 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6703 DPIO_AFC_RECAL);
6704
Ville Syrjäläa5805162015-05-26 20:42:30 +03006705 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006706}
6707
Ville Syrjäläd288f652014-10-28 13:20:22 +02006708/**
6709 * vlv_force_pll_on - forcibly enable just the PLL
6710 * @dev_priv: i915 private structure
6711 * @pipe: pipe PLL to enable
6712 * @dpll: PLL configuration
6713 *
6714 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6715 * in cases where we need the PLL enabled even when @pipe is not going to
6716 * be enabled.
6717 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006718int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006719 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006720{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006721 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006722 struct intel_crtc_state *pipe_config;
6723
6724 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6725 if (!pipe_config)
6726 return -ENOMEM;
6727
6728 pipe_config->base.crtc = &crtc->base;
6729 pipe_config->pixel_multiplier = 1;
6730 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006731
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006732 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006733 chv_compute_dpll(crtc, pipe_config);
6734 chv_prepare_pll(crtc, pipe_config);
6735 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006736 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006737 vlv_compute_dpll(crtc, pipe_config);
6738 vlv_prepare_pll(crtc, pipe_config);
6739 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006740 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006741
6742 kfree(pipe_config);
6743
6744 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006745}
6746
6747/**
6748 * vlv_force_pll_off - forcibly disable just the PLL
6749 * @dev_priv: i915 private structure
6750 * @pipe: pipe PLL to disable
6751 *
6752 * Disable the PLL for @pipe. To be used in cases where we need
6753 * the PLL enabled even when @pipe is not going to be enabled.
6754 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006755void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006756{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006757 if (IS_CHERRYVIEW(dev_priv))
6758 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006759 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006760 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006761}
6762
Daniel Vetter251ac862015-06-18 10:30:24 +02006763static void i9xx_compute_dpll(struct intel_crtc *crtc,
6764 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006765 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006766{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006767 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006768 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006769 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006770
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006771 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306772
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006773 dpll = DPLL_VGA_MODE_DIS;
6774
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006775 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006776 dpll |= DPLLB_MODE_LVDS;
6777 else
6778 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006779
Jani Nikula73f67aa2016-12-07 22:48:09 +02006780 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
6781 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006782 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006783 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006784 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006785
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03006786 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6787 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006788 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006789
Ville Syrjälä37a56502016-06-22 21:57:04 +03006790 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006791 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006792
6793 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006794 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006795 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6796 else {
6797 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006798 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006799 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6800 }
6801 switch (clock->p2) {
6802 case 5:
6803 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6804 break;
6805 case 7:
6806 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6807 break;
6808 case 10:
6809 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6810 break;
6811 case 14:
6812 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6813 break;
6814 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006815 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006816 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6817
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006818 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006819 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006820 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006821 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006822 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6823 else
6824 dpll |= PLL_REF_INPUT_DREFCLK;
6825
6826 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006827 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006828
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006829 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006830 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006831 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006832 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006833 }
6834}
6835
Daniel Vetter251ac862015-06-18 10:30:24 +02006836static void i8xx_compute_dpll(struct intel_crtc *crtc,
6837 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006838 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006839{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006840 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006841 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006842 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006843 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006844
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006845 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306846
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006847 dpll = DPLL_VGA_MODE_DIS;
6848
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006849 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006850 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6851 } else {
6852 if (clock->p1 == 2)
6853 dpll |= PLL_P1_DIVIDE_BY_TWO;
6854 else
6855 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6856 if (clock->p2 == 4)
6857 dpll |= PLL_P2_DIVIDE_BY_4;
6858 }
6859
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006860 if (!IS_I830(dev_priv) &&
6861 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006862 dpll |= DPLL_DVO_2X_MODE;
6863
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006864 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006865 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006866 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6867 else
6868 dpll |= PLL_REF_INPUT_DREFCLK;
6869
6870 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006871 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006872}
6873
Daniel Vetter8a654f32013-06-01 17:16:22 +02006874static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006875{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006876 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006877 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006878 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006879 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006880 uint32_t crtc_vtotal, crtc_vblank_end;
6881 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006882
6883 /* We need to be careful not to changed the adjusted mode, for otherwise
6884 * the hw state checker will get angry at the mismatch. */
6885 crtc_vtotal = adjusted_mode->crtc_vtotal;
6886 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006887
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006888 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006889 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006890 crtc_vtotal -= 1;
6891 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006892
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006893 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006894 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6895 else
6896 vsyncshift = adjusted_mode->crtc_hsync_start -
6897 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006898 if (vsyncshift < 0)
6899 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006900 }
6901
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006902 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006903 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006904
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006905 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006906 (adjusted_mode->crtc_hdisplay - 1) |
6907 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006908 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006909 (adjusted_mode->crtc_hblank_start - 1) |
6910 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006911 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006912 (adjusted_mode->crtc_hsync_start - 1) |
6913 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6914
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006915 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006916 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006917 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006918 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006919 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006920 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006921 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006922 (adjusted_mode->crtc_vsync_start - 1) |
6923 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6924
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006925 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6926 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6927 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6928 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01006929 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006930 (pipe == PIPE_B || pipe == PIPE_C))
6931 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6932
Jani Nikulabc58be62016-03-18 17:05:39 +02006933}
6934
6935static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
6936{
6937 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006938 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02006939 enum pipe pipe = intel_crtc->pipe;
6940
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006941 /* pipesrc controls the size that is scaled from, which should
6942 * always be the user's requested size.
6943 */
6944 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006945 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6946 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006947}
6948
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006949static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006950 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006951{
6952 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006953 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006954 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6955 uint32_t tmp;
6956
6957 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006958 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6959 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006960 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006961 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6962 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006963 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006964 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6965 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006966
6967 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006968 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6969 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006970 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006971 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6972 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006973 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006974 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6975 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006976
6977 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006978 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6979 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6980 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006981 }
Jani Nikulabc58be62016-03-18 17:05:39 +02006982}
6983
6984static void intel_get_pipe_src_size(struct intel_crtc *crtc,
6985 struct intel_crtc_state *pipe_config)
6986{
6987 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006988 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02006989 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006990
6991 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006992 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6993 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6994
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006995 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6996 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006997}
6998
Daniel Vetterf6a83282014-02-11 15:28:57 -08006999void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007000 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007001{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007002 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7003 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7004 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7005 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007006
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007007 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7008 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7009 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7010 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007011
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007012 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007013 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007014
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007015 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007016
7017 mode->hsync = drm_mode_hsync(mode);
7018 mode->vrefresh = drm_mode_vrefresh(mode);
7019 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007020}
7021
Daniel Vetter84b046f2013-02-19 18:48:54 +01007022static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7023{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007024 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007025 uint32_t pipeconf;
7026
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007027 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007028
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007029 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7030 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7031 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007032
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007033 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007034 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007035
Daniel Vetterff9ce462013-04-24 14:57:17 +02007036 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007037 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7038 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007039 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007040 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007041 pipeconf |= PIPECONF_DITHER_EN |
7042 PIPECONF_DITHER_TYPE_SP;
7043
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007044 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007045 case 18:
7046 pipeconf |= PIPECONF_6BPC;
7047 break;
7048 case 24:
7049 pipeconf |= PIPECONF_8BPC;
7050 break;
7051 case 30:
7052 pipeconf |= PIPECONF_10BPC;
7053 break;
7054 default:
7055 /* Case prevented by intel_choose_pipe_bpp_dither. */
7056 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007057 }
7058 }
7059
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00007060 if (HAS_PIPE_CXSR(dev_priv)) {
Daniel Vetter84b046f2013-02-19 18:48:54 +01007061 if (intel_crtc->lowfreq_avail) {
7062 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7063 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7064 } else {
7065 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007066 }
7067 }
7068
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007069 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007070 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007071 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007072 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7073 else
7074 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7075 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007076 pipeconf |= PIPECONF_PROGRESSIVE;
7077
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007078 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007079 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007080 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007081
Daniel Vetter84b046f2013-02-19 18:48:54 +01007082 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7083 POSTING_READ(PIPECONF(intel_crtc->pipe));
7084}
7085
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007086static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7087 struct intel_crtc_state *crtc_state)
7088{
7089 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007090 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007091 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007092 int refclk = 48000;
7093
7094 memset(&crtc_state->dpll_hw_state, 0,
7095 sizeof(crtc_state->dpll_hw_state));
7096
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007097 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007098 if (intel_panel_use_ssc(dev_priv)) {
7099 refclk = dev_priv->vbt.lvds_ssc_freq;
7100 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7101 }
7102
7103 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007104 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007105 limit = &intel_limits_i8xx_dvo;
7106 } else {
7107 limit = &intel_limits_i8xx_dac;
7108 }
7109
7110 if (!crtc_state->clock_set &&
7111 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7112 refclk, NULL, &crtc_state->dpll)) {
7113 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7114 return -EINVAL;
7115 }
7116
7117 i8xx_compute_dpll(crtc, crtc_state, NULL);
7118
7119 return 0;
7120}
7121
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007122static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7123 struct intel_crtc_state *crtc_state)
7124{
7125 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007126 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007127 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007128 int refclk = 96000;
7129
7130 memset(&crtc_state->dpll_hw_state, 0,
7131 sizeof(crtc_state->dpll_hw_state));
7132
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007133 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007134 if (intel_panel_use_ssc(dev_priv)) {
7135 refclk = dev_priv->vbt.lvds_ssc_freq;
7136 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7137 }
7138
7139 if (intel_is_dual_link_lvds(dev))
7140 limit = &intel_limits_g4x_dual_channel_lvds;
7141 else
7142 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007143 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7144 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007145 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007146 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007147 limit = &intel_limits_g4x_sdvo;
7148 } else {
7149 /* The option is for other outputs */
7150 limit = &intel_limits_i9xx_sdvo;
7151 }
7152
7153 if (!crtc_state->clock_set &&
7154 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7155 refclk, NULL, &crtc_state->dpll)) {
7156 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7157 return -EINVAL;
7158 }
7159
7160 i9xx_compute_dpll(crtc, crtc_state, NULL);
7161
7162 return 0;
7163}
7164
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007165static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7166 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007167{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007168 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007169 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007170 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007171 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007172
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007173 memset(&crtc_state->dpll_hw_state, 0,
7174 sizeof(crtc_state->dpll_hw_state));
7175
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007176 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007177 if (intel_panel_use_ssc(dev_priv)) {
7178 refclk = dev_priv->vbt.lvds_ssc_freq;
7179 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7180 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007181
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007182 limit = &intel_limits_pineview_lvds;
7183 } else {
7184 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007185 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007186
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007187 if (!crtc_state->clock_set &&
7188 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7189 refclk, NULL, &crtc_state->dpll)) {
7190 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7191 return -EINVAL;
7192 }
7193
7194 i9xx_compute_dpll(crtc, crtc_state, NULL);
7195
7196 return 0;
7197}
7198
7199static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7200 struct intel_crtc_state *crtc_state)
7201{
7202 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007203 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007204 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007205 int refclk = 96000;
7206
7207 memset(&crtc_state->dpll_hw_state, 0,
7208 sizeof(crtc_state->dpll_hw_state));
7209
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007210 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007211 if (intel_panel_use_ssc(dev_priv)) {
7212 refclk = dev_priv->vbt.lvds_ssc_freq;
7213 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007214 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007215
7216 limit = &intel_limits_i9xx_lvds;
7217 } else {
7218 limit = &intel_limits_i9xx_sdvo;
7219 }
7220
7221 if (!crtc_state->clock_set &&
7222 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7223 refclk, NULL, &crtc_state->dpll)) {
7224 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7225 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007226 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007227
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007228 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007229
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007230 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007231}
7232
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007233static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7234 struct intel_crtc_state *crtc_state)
7235{
7236 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007237 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007238
7239 memset(&crtc_state->dpll_hw_state, 0,
7240 sizeof(crtc_state->dpll_hw_state));
7241
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007242 if (!crtc_state->clock_set &&
7243 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7244 refclk, NULL, &crtc_state->dpll)) {
7245 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7246 return -EINVAL;
7247 }
7248
7249 chv_compute_dpll(crtc, crtc_state);
7250
7251 return 0;
7252}
7253
7254static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7255 struct intel_crtc_state *crtc_state)
7256{
7257 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007258 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007259
7260 memset(&crtc_state->dpll_hw_state, 0,
7261 sizeof(crtc_state->dpll_hw_state));
7262
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007263 if (!crtc_state->clock_set &&
7264 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7265 refclk, NULL, &crtc_state->dpll)) {
7266 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7267 return -EINVAL;
7268 }
7269
7270 vlv_compute_dpll(crtc, crtc_state);
7271
7272 return 0;
7273}
7274
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007275static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007276 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007277{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007278 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007279 uint32_t tmp;
7280
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007281 if (INTEL_GEN(dev_priv) <= 3 &&
7282 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007283 return;
7284
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007285 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007286 if (!(tmp & PFIT_ENABLE))
7287 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007288
Daniel Vetter06922822013-07-11 13:35:40 +02007289 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007290 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007291 if (crtc->pipe != PIPE_B)
7292 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007293 } else {
7294 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7295 return;
7296 }
7297
Daniel Vetter06922822013-07-11 13:35:40 +02007298 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007299 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007300}
7301
Jesse Barnesacbec812013-09-20 11:29:32 -07007302static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007303 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007304{
7305 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007306 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007307 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007308 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007309 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007310 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007311
Ville Syrjäläb5219732016-03-15 16:40:01 +02007312 /* In case of DSI, DPLL will not be used */
7313 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307314 return;
7315
Ville Syrjäläa5805162015-05-26 20:42:30 +03007316 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007317 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007318 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007319
7320 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7321 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7322 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7323 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7324 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7325
Imre Deakdccbea32015-06-22 23:35:51 +03007326 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007327}
7328
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007329static void
7330i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7331 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007332{
7333 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007334 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007335 u32 val, base, offset;
7336 int pipe = crtc->pipe, plane = crtc->plane;
7337 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007338 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007339 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007340 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007341
Damien Lespiau42a7b082015-02-05 19:35:13 +00007342 val = I915_READ(DSPCNTR(plane));
7343 if (!(val & DISPLAY_PLANE_ENABLE))
7344 return;
7345
Damien Lespiaud9806c92015-01-21 14:07:19 +00007346 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007347 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007348 DRM_DEBUG_KMS("failed to alloc fb\n");
7349 return;
7350 }
7351
Damien Lespiau1b842c82015-01-21 13:50:54 +00007352 fb = &intel_fb->base;
7353
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007354 fb->dev = dev;
7355
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007356 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007357 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007358 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007359 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007360 }
7361 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007362
7363 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007364 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007365 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007366
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007367 if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007368 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007369 offset = I915_READ(DSPTILEOFF(plane));
7370 else
7371 offset = I915_READ(DSPLINOFF(plane));
7372 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7373 } else {
7374 base = I915_READ(DSPADDR(plane));
7375 }
7376 plane_config->base = base;
7377
7378 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007379 fb->width = ((val >> 16) & 0xfff) + 1;
7380 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007381
7382 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007383 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007384
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007385 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007386
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007387 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007388
Damien Lespiau2844a922015-01-20 12:51:48 +00007389 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7390 pipe_name(pipe), plane, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007391 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007392 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007393
Damien Lespiau2d140302015-02-05 17:22:18 +00007394 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007395}
7396
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007397static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007398 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007399{
7400 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007401 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007402 int pipe = pipe_config->cpu_transcoder;
7403 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007404 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007405 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007406 int refclk = 100000;
7407
Ville Syrjäläb5219732016-03-15 16:40:01 +02007408 /* In case of DSI, DPLL will not be used */
7409 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7410 return;
7411
Ville Syrjäläa5805162015-05-26 20:42:30 +03007412 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007413 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7414 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7415 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7416 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007417 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007418 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007419
7420 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007421 clock.m2 = (pll_dw0 & 0xff) << 22;
7422 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7423 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007424 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7425 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7426 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7427
Imre Deakdccbea32015-06-22 23:35:51 +03007428 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007429}
7430
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007431static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007432 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007433{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007434 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007435 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007436 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007437 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007438
Imre Deak17290502016-02-12 18:55:11 +02007439 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7440 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007441 return false;
7442
Daniel Vettere143a212013-07-04 12:01:15 +02007443 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007444 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007445
Imre Deak17290502016-02-12 18:55:11 +02007446 ret = false;
7447
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007448 tmp = I915_READ(PIPECONF(crtc->pipe));
7449 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007450 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007451
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007452 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7453 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007454 switch (tmp & PIPECONF_BPC_MASK) {
7455 case PIPECONF_6BPC:
7456 pipe_config->pipe_bpp = 18;
7457 break;
7458 case PIPECONF_8BPC:
7459 pipe_config->pipe_bpp = 24;
7460 break;
7461 case PIPECONF_10BPC:
7462 pipe_config->pipe_bpp = 30;
7463 break;
7464 default:
7465 break;
7466 }
7467 }
7468
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007469 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007470 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007471 pipe_config->limited_color_range = true;
7472
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007473 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007474 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7475
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007476 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007477 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007478
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007479 i9xx_get_pfit_config(crtc, pipe_config);
7480
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007481 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007482 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007483 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007484 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7485 else
7486 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007487 pipe_config->pixel_multiplier =
7488 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7489 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007490 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007491 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007492 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007493 tmp = I915_READ(DPLL(crtc->pipe));
7494 pipe_config->pixel_multiplier =
7495 ((tmp & SDVO_MULTIPLIER_MASK)
7496 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7497 } else {
7498 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7499 * port and will be fixed up in the encoder->get_config
7500 * function. */
7501 pipe_config->pixel_multiplier = 1;
7502 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007503 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007504 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007505 /*
7506 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7507 * on 830. Filter it out here so that we don't
7508 * report errors due to that.
7509 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007510 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007511 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7512
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007513 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7514 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007515 } else {
7516 /* Mask out read-only status bits. */
7517 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7518 DPLL_PORTC_READY_MASK |
7519 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007520 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007521
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007522 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007523 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007524 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007525 vlv_crtc_clock_get(crtc, pipe_config);
7526 else
7527 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007528
Ville Syrjälä0f646142015-08-26 19:39:18 +03007529 /*
7530 * Normally the dotclock is filled in by the encoder .get_config()
7531 * but in case the pipe is enabled w/o any ports we need a sane
7532 * default.
7533 */
7534 pipe_config->base.adjusted_mode.crtc_clock =
7535 pipe_config->port_clock / pipe_config->pixel_multiplier;
7536
Imre Deak17290502016-02-12 18:55:11 +02007537 ret = true;
7538
7539out:
7540 intel_display_power_put(dev_priv, power_domain);
7541
7542 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007543}
7544
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007545static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007546{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007547 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007548 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007549 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007550 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007551 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007552 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007553 bool has_ck505 = false;
7554 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007555 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007556
7557 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007558 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007559 switch (encoder->type) {
7560 case INTEL_OUTPUT_LVDS:
7561 has_panel = true;
7562 has_lvds = true;
7563 break;
7564 case INTEL_OUTPUT_EDP:
7565 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03007566 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007567 has_cpu_edp = true;
7568 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007569 default:
7570 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007571 }
7572 }
7573
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007574 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007575 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007576 can_ssc = has_ck505;
7577 } else {
7578 has_ck505 = false;
7579 can_ssc = true;
7580 }
7581
Lyude1c1a24d2016-06-14 11:04:09 -04007582 /* Check if any DPLLs are using the SSC source */
7583 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7584 u32 temp = I915_READ(PCH_DPLL(i));
7585
7586 if (!(temp & DPLL_VCO_ENABLE))
7587 continue;
7588
7589 if ((temp & PLL_REF_INPUT_MASK) ==
7590 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7591 using_ssc_source = true;
7592 break;
7593 }
7594 }
7595
7596 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7597 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007598
7599 /* Ironlake: try to setup display ref clock before DPLL
7600 * enabling. This is only under driver's control after
7601 * PCH B stepping, previous chipset stepping should be
7602 * ignoring this setting.
7603 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007604 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007605
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007606 /* As we must carefully and slowly disable/enable each source in turn,
7607 * compute the final state we want first and check if we need to
7608 * make any changes at all.
7609 */
7610 final = val;
7611 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007612 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007613 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007614 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007615 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7616
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007617 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007618 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007619 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007620
Keith Packard199e5d72011-09-22 12:01:57 -07007621 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007622 final |= DREF_SSC_SOURCE_ENABLE;
7623
7624 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7625 final |= DREF_SSC1_ENABLE;
7626
7627 if (has_cpu_edp) {
7628 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7629 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7630 else
7631 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7632 } else
7633 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04007634 } else if (using_ssc_source) {
7635 final |= DREF_SSC_SOURCE_ENABLE;
7636 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007637 }
7638
7639 if (final == val)
7640 return;
7641
7642 /* Always enable nonspread source */
7643 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7644
7645 if (has_ck505)
7646 val |= DREF_NONSPREAD_CK505_ENABLE;
7647 else
7648 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7649
7650 if (has_panel) {
7651 val &= ~DREF_SSC_SOURCE_MASK;
7652 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007653
Keith Packard199e5d72011-09-22 12:01:57 -07007654 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007655 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007656 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007657 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007658 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007659 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007660
7661 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007662 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007663 POSTING_READ(PCH_DREF_CONTROL);
7664 udelay(200);
7665
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007666 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007667
7668 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007669 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007670 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007671 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007672 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007673 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007674 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007675 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007676 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007677
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007678 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007679 POSTING_READ(PCH_DREF_CONTROL);
7680 udelay(200);
7681 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04007682 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007683
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007684 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007685
7686 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007687 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007688
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007689 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007690 POSTING_READ(PCH_DREF_CONTROL);
7691 udelay(200);
7692
Lyude1c1a24d2016-06-14 11:04:09 -04007693 if (!using_ssc_source) {
7694 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007695
Lyude1c1a24d2016-06-14 11:04:09 -04007696 /* Turn off the SSC source */
7697 val &= ~DREF_SSC_SOURCE_MASK;
7698 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007699
Lyude1c1a24d2016-06-14 11:04:09 -04007700 /* Turn off SSC1 */
7701 val &= ~DREF_SSC1_ENABLE;
7702
7703 I915_WRITE(PCH_DREF_CONTROL, val);
7704 POSTING_READ(PCH_DREF_CONTROL);
7705 udelay(200);
7706 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07007707 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007708
7709 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007710}
7711
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007712static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007713{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007714 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007715
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007716 tmp = I915_READ(SOUTH_CHICKEN2);
7717 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7718 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007719
Imre Deakcf3598c2016-06-28 13:37:31 +03007720 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7721 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007722 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007723
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007724 tmp = I915_READ(SOUTH_CHICKEN2);
7725 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7726 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007727
Imre Deakcf3598c2016-06-28 13:37:31 +03007728 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7729 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007730 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007731}
7732
7733/* WaMPhyProgramming:hsw */
7734static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7735{
7736 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007737
7738 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7739 tmp &= ~(0xFF << 24);
7740 tmp |= (0x12 << 24);
7741 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7742
Paulo Zanonidde86e22012-12-01 12:04:25 -02007743 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7744 tmp |= (1 << 11);
7745 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7746
7747 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7748 tmp |= (1 << 11);
7749 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7750
Paulo Zanonidde86e22012-12-01 12:04:25 -02007751 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7752 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7753 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7754
7755 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7756 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7757 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7758
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007759 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7760 tmp &= ~(7 << 13);
7761 tmp |= (5 << 13);
7762 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007763
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007764 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7765 tmp &= ~(7 << 13);
7766 tmp |= (5 << 13);
7767 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007768
7769 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7770 tmp &= ~0xFF;
7771 tmp |= 0x1C;
7772 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7773
7774 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7775 tmp &= ~0xFF;
7776 tmp |= 0x1C;
7777 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7778
7779 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7780 tmp &= ~(0xFF << 16);
7781 tmp |= (0x1C << 16);
7782 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7783
7784 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7785 tmp &= ~(0xFF << 16);
7786 tmp |= (0x1C << 16);
7787 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7788
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007789 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7790 tmp |= (1 << 27);
7791 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007792
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007793 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7794 tmp |= (1 << 27);
7795 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007796
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007797 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7798 tmp &= ~(0xF << 28);
7799 tmp |= (4 << 28);
7800 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007801
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007802 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7803 tmp &= ~(0xF << 28);
7804 tmp |= (4 << 28);
7805 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007806}
7807
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007808/* Implements 3 different sequences from BSpec chapter "Display iCLK
7809 * Programming" based on the parameters passed:
7810 * - Sequence to enable CLKOUT_DP
7811 * - Sequence to enable CLKOUT_DP without spread
7812 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7813 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007814static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
7815 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007816{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007817 uint32_t reg, tmp;
7818
7819 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7820 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007821 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
7822 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007823 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007824
Ville Syrjäläa5805162015-05-26 20:42:30 +03007825 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007826
7827 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7828 tmp &= ~SBI_SSCCTL_DISABLE;
7829 tmp |= SBI_SSCCTL_PATHALT;
7830 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7831
7832 udelay(24);
7833
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007834 if (with_spread) {
7835 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7836 tmp &= ~SBI_SSCCTL_PATHALT;
7837 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007838
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007839 if (with_fdi) {
7840 lpt_reset_fdi_mphy(dev_priv);
7841 lpt_program_fdi_mphy(dev_priv);
7842 }
7843 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007844
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007845 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007846 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7847 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7848 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007849
Ville Syrjäläa5805162015-05-26 20:42:30 +03007850 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007851}
7852
Paulo Zanoni47701c32013-07-23 11:19:25 -03007853/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007854static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03007855{
Paulo Zanoni47701c32013-07-23 11:19:25 -03007856 uint32_t reg, tmp;
7857
Ville Syrjäläa5805162015-05-26 20:42:30 +03007858 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007859
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007860 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03007861 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7862 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7863 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7864
7865 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7866 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7867 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7868 tmp |= SBI_SSCCTL_PATHALT;
7869 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7870 udelay(32);
7871 }
7872 tmp |= SBI_SSCCTL_DISABLE;
7873 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7874 }
7875
Ville Syrjäläa5805162015-05-26 20:42:30 +03007876 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007877}
7878
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007879#define BEND_IDX(steps) ((50 + (steps)) / 5)
7880
7881static const uint16_t sscdivintphase[] = {
7882 [BEND_IDX( 50)] = 0x3B23,
7883 [BEND_IDX( 45)] = 0x3B23,
7884 [BEND_IDX( 40)] = 0x3C23,
7885 [BEND_IDX( 35)] = 0x3C23,
7886 [BEND_IDX( 30)] = 0x3D23,
7887 [BEND_IDX( 25)] = 0x3D23,
7888 [BEND_IDX( 20)] = 0x3E23,
7889 [BEND_IDX( 15)] = 0x3E23,
7890 [BEND_IDX( 10)] = 0x3F23,
7891 [BEND_IDX( 5)] = 0x3F23,
7892 [BEND_IDX( 0)] = 0x0025,
7893 [BEND_IDX( -5)] = 0x0025,
7894 [BEND_IDX(-10)] = 0x0125,
7895 [BEND_IDX(-15)] = 0x0125,
7896 [BEND_IDX(-20)] = 0x0225,
7897 [BEND_IDX(-25)] = 0x0225,
7898 [BEND_IDX(-30)] = 0x0325,
7899 [BEND_IDX(-35)] = 0x0325,
7900 [BEND_IDX(-40)] = 0x0425,
7901 [BEND_IDX(-45)] = 0x0425,
7902 [BEND_IDX(-50)] = 0x0525,
7903};
7904
7905/*
7906 * Bend CLKOUT_DP
7907 * steps -50 to 50 inclusive, in steps of 5
7908 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
7909 * change in clock period = -(steps / 10) * 5.787 ps
7910 */
7911static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
7912{
7913 uint32_t tmp;
7914 int idx = BEND_IDX(steps);
7915
7916 if (WARN_ON(steps % 5 != 0))
7917 return;
7918
7919 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
7920 return;
7921
7922 mutex_lock(&dev_priv->sb_lock);
7923
7924 if (steps % 10 != 0)
7925 tmp = 0xAAAAAAAB;
7926 else
7927 tmp = 0x00000000;
7928 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
7929
7930 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
7931 tmp &= 0xffff0000;
7932 tmp |= sscdivintphase[idx];
7933 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
7934
7935 mutex_unlock(&dev_priv->sb_lock);
7936}
7937
7938#undef BEND_IDX
7939
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007940static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007941{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007942 struct intel_encoder *encoder;
7943 bool has_vga = false;
7944
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007945 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007946 switch (encoder->type) {
7947 case INTEL_OUTPUT_ANALOG:
7948 has_vga = true;
7949 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007950 default:
7951 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007952 }
7953 }
7954
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007955 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007956 lpt_bend_clkout_dp(dev_priv, 0);
7957 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007958 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007959 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007960 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007961}
7962
Paulo Zanonidde86e22012-12-01 12:04:25 -02007963/*
7964 * Initialize reference clocks when the driver loads
7965 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007966void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007967{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007968 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007969 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007970 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007971 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007972}
7973
Daniel Vetter6ff93602013-04-19 11:24:36 +02007974static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007975{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007976 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03007977 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7978 int pipe = intel_crtc->pipe;
7979 uint32_t val;
7980
Daniel Vetter78114072013-06-13 00:54:57 +02007981 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007982
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007983 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007984 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007985 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007986 break;
7987 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007988 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007989 break;
7990 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007991 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007992 break;
7993 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007994 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007995 break;
7996 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007997 /* Case prevented by intel_choose_pipe_bpp_dither. */
7998 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007999 }
8000
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008001 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008002 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8003
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008004 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008005 val |= PIPECONF_INTERLACED_ILK;
8006 else
8007 val |= PIPECONF_PROGRESSIVE;
8008
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008009 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008010 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008011
Paulo Zanonic8203562012-09-12 10:06:29 -03008012 I915_WRITE(PIPECONF(pipe), val);
8013 POSTING_READ(PIPECONF(pipe));
8014}
8015
Daniel Vetter6ff93602013-04-19 11:24:36 +02008016static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008017{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008018 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008019 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008020 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008021 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008022
Jani Nikula391bf042016-03-18 17:05:40 +02008023 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008024 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8025
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008026 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008027 val |= PIPECONF_INTERLACED_ILK;
8028 else
8029 val |= PIPECONF_PROGRESSIVE;
8030
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008031 I915_WRITE(PIPECONF(cpu_transcoder), val);
8032 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008033}
8034
Jani Nikula391bf042016-03-18 17:05:40 +02008035static void haswell_set_pipemisc(struct drm_crtc *crtc)
8036{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008037 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008038 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8039
8040 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8041 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008042
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008043 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008044 case 18:
8045 val |= PIPEMISC_DITHER_6_BPC;
8046 break;
8047 case 24:
8048 val |= PIPEMISC_DITHER_8_BPC;
8049 break;
8050 case 30:
8051 val |= PIPEMISC_DITHER_10_BPC;
8052 break;
8053 case 36:
8054 val |= PIPEMISC_DITHER_12_BPC;
8055 break;
8056 default:
8057 /* Case prevented by pipe_config_set_bpp. */
8058 BUG();
8059 }
8060
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008061 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008062 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8063
Jani Nikula391bf042016-03-18 17:05:40 +02008064 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008065 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008066}
8067
Paulo Zanonid4b19312012-11-29 11:29:32 -02008068int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8069{
8070 /*
8071 * Account for spread spectrum to avoid
8072 * oversubscribing the link. Max center spread
8073 * is 2.5%; use 5% for safety's sake.
8074 */
8075 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008076 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008077}
8078
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008079static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008080{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008081 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008082}
8083
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008084static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8085 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008086 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008087{
8088 struct drm_crtc *crtc = &intel_crtc->base;
8089 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008090 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008091 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008092 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008093
Chris Wilsonc1858122010-12-03 21:35:48 +00008094 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008095 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008096 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008097 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008098 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008099 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008100 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008101 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008102 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008103
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008104 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008105
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008106 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8107 fp |= FP_CB_TUNE;
8108
8109 if (reduced_clock) {
8110 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8111
8112 if (reduced_clock->m < factor * reduced_clock->n)
8113 fp2 |= FP_CB_TUNE;
8114 } else {
8115 fp2 = fp;
8116 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008117
Chris Wilson5eddb702010-09-11 13:48:45 +01008118 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008119
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008120 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008121 dpll |= DPLLB_MODE_LVDS;
8122 else
8123 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008124
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008125 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008126 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008127
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008128 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8129 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008130 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008131
Ville Syrjälä37a56502016-06-22 21:57:04 +03008132 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008133 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008134
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008135 /*
8136 * The high speed IO clock is only really required for
8137 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8138 * possible to share the DPLL between CRT and HDMI. Enabling
8139 * the clock needlessly does no real harm, except use up a
8140 * bit of power potentially.
8141 *
8142 * We'll limit this to IVB with 3 pipes, since it has only two
8143 * DPLLs and so DPLL sharing is the only way to get three pipes
8144 * driving PCH ports at the same time. On SNB we could do this,
8145 * and potentially avoid enabling the second DPLL, but it's not
8146 * clear if it''s a win or loss power wise. No point in doing
8147 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8148 */
8149 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8150 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8151 dpll |= DPLL_SDVO_HIGH_SPEED;
8152
Eric Anholta07d6782011-03-30 13:01:08 -07008153 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008154 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008155 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008156 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008157
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008158 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008159 case 5:
8160 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8161 break;
8162 case 7:
8163 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8164 break;
8165 case 10:
8166 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8167 break;
8168 case 14:
8169 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8170 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008171 }
8172
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008173 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8174 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008175 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008176 else
8177 dpll |= PLL_REF_INPUT_DREFCLK;
8178
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008179 dpll |= DPLL_VCO_ENABLE;
8180
8181 crtc_state->dpll_hw_state.dpll = dpll;
8182 crtc_state->dpll_hw_state.fp0 = fp;
8183 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008184}
8185
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008186static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8187 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008188{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008189 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008190 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008191 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02008192 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008193 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008194 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008195 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008196
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008197 memset(&crtc_state->dpll_hw_state, 0,
8198 sizeof(crtc_state->dpll_hw_state));
8199
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008200 crtc->lowfreq_avail = false;
8201
8202 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8203 if (!crtc_state->has_pch_encoder)
8204 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008205
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008206 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008207 if (intel_panel_use_ssc(dev_priv)) {
8208 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8209 dev_priv->vbt.lvds_ssc_freq);
8210 refclk = dev_priv->vbt.lvds_ssc_freq;
8211 }
8212
8213 if (intel_is_dual_link_lvds(dev)) {
8214 if (refclk == 100000)
8215 limit = &intel_limits_ironlake_dual_lvds_100m;
8216 else
8217 limit = &intel_limits_ironlake_dual_lvds;
8218 } else {
8219 if (refclk == 100000)
8220 limit = &intel_limits_ironlake_single_lvds_100m;
8221 else
8222 limit = &intel_limits_ironlake_single_lvds;
8223 }
8224 } else {
8225 limit = &intel_limits_ironlake_dac;
8226 }
8227
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008228 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008229 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8230 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008231 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8232 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008233 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008234
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008235 ironlake_compute_dpll(crtc, crtc_state,
8236 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008237
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008238 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
8239 if (pll == NULL) {
8240 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8241 pipe_name(crtc->pipe));
8242 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008243 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008244
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008245 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008246 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008247 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02008248
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008249 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008250}
8251
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008252static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8253 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008254{
8255 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008256 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008257 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008258
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008259 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8260 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8261 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8262 & ~TU_SIZE_MASK;
8263 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8264 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8265 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8266}
8267
8268static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8269 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008270 struct intel_link_m_n *m_n,
8271 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008272{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008273 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008274 enum pipe pipe = crtc->pipe;
8275
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008276 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008277 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8278 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8279 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8280 & ~TU_SIZE_MASK;
8281 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8282 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8283 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008284 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8285 * gen < 8) and if DRRS is supported (to make sure the
8286 * registers are not unnecessarily read).
8287 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008288 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008289 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008290 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8291 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8292 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8293 & ~TU_SIZE_MASK;
8294 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8295 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8296 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8297 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008298 } else {
8299 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8300 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8301 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8302 & ~TU_SIZE_MASK;
8303 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8304 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8305 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8306 }
8307}
8308
8309void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008310 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008311{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008312 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008313 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8314 else
8315 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008316 &pipe_config->dp_m_n,
8317 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008318}
8319
Daniel Vetter72419202013-04-04 13:28:53 +02008320static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008321 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008322{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008323 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008324 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008325}
8326
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008327static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008328 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008329{
8330 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008331 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008332 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8333 uint32_t ps_ctrl = 0;
8334 int id = -1;
8335 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008336
Chandra Kondurua1b22782015-04-07 15:28:45 -07008337 /* find scaler attached to this pipe */
8338 for (i = 0; i < crtc->num_scalers; i++) {
8339 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8340 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8341 id = i;
8342 pipe_config->pch_pfit.enabled = true;
8343 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8344 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8345 break;
8346 }
8347 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008348
Chandra Kondurua1b22782015-04-07 15:28:45 -07008349 scaler_state->scaler_id = id;
8350 if (id >= 0) {
8351 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8352 } else {
8353 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008354 }
8355}
8356
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008357static void
8358skylake_get_initial_plane_config(struct intel_crtc *crtc,
8359 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008360{
8361 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008362 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00008363 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008364 int pipe = crtc->pipe;
8365 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008366 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008367 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008368 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008369
Damien Lespiaud9806c92015-01-21 14:07:19 +00008370 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008371 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008372 DRM_DEBUG_KMS("failed to alloc fb\n");
8373 return;
8374 }
8375
Damien Lespiau1b842c82015-01-21 13:50:54 +00008376 fb = &intel_fb->base;
8377
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008378 fb->dev = dev;
8379
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008380 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008381 if (!(val & PLANE_CTL_ENABLE))
8382 goto error;
8383
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008384 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8385 fourcc = skl_format_to_fourcc(pixel_format,
8386 val & PLANE_CTL_ORDER_RGBX,
8387 val & PLANE_CTL_ALPHA_MASK);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008388 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008389
Damien Lespiau40f46282015-02-27 11:15:21 +00008390 tiling = val & PLANE_CTL_TILED_MASK;
8391 switch (tiling) {
8392 case PLANE_CTL_TILED_LINEAR:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008393 fb->modifier = DRM_FORMAT_MOD_NONE;
Damien Lespiau40f46282015-02-27 11:15:21 +00008394 break;
8395 case PLANE_CTL_TILED_X:
8396 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008397 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008398 break;
8399 case PLANE_CTL_TILED_Y:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008400 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008401 break;
8402 case PLANE_CTL_TILED_YF:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008403 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008404 break;
8405 default:
8406 MISSING_CASE(tiling);
8407 goto error;
8408 }
8409
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008410 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8411 plane_config->base = base;
8412
8413 offset = I915_READ(PLANE_OFFSET(pipe, 0));
8414
8415 val = I915_READ(PLANE_SIZE(pipe, 0));
8416 fb->height = ((val >> 16) & 0xfff) + 1;
8417 fb->width = ((val >> 0) & 0x1fff) + 1;
8418
8419 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008420 stride_mult = intel_fb_stride_alignment(fb, 0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008421 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8422
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008423 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008424
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008425 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008426
8427 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8428 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008429 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008430 plane_config->size);
8431
Damien Lespiau2d140302015-02-05 17:22:18 +00008432 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008433 return;
8434
8435error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008436 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008437}
8438
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008439static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008440 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008441{
8442 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008443 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008444 uint32_t tmp;
8445
8446 tmp = I915_READ(PF_CTL(crtc->pipe));
8447
8448 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008449 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008450 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8451 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008452
8453 /* We currently do not free assignements of panel fitters on
8454 * ivb/hsw (since we don't use the higher upscaling modes which
8455 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008456 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008457 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8458 PF_PIPE_SEL_IVB(crtc->pipe));
8459 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008460 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008461}
8462
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008463static void
8464ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8465 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008466{
8467 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008468 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008469 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008470 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008471 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008472 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008473 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008474 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008475
Damien Lespiau42a7b082015-02-05 19:35:13 +00008476 val = I915_READ(DSPCNTR(pipe));
8477 if (!(val & DISPLAY_PLANE_ENABLE))
8478 return;
8479
Damien Lespiaud9806c92015-01-21 14:07:19 +00008480 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008481 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008482 DRM_DEBUG_KMS("failed to alloc fb\n");
8483 return;
8484 }
8485
Damien Lespiau1b842c82015-01-21 13:50:54 +00008486 fb = &intel_fb->base;
8487
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008488 fb->dev = dev;
8489
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008490 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00008491 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008492 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008493 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00008494 }
8495 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008496
8497 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008498 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008499 fb->format = drm_format_info(fourcc);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008500
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008501 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01008502 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008503 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008504 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00008505 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008506 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008507 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008508 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008509 }
8510 plane_config->base = base;
8511
8512 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008513 fb->width = ((val >> 16) & 0xfff) + 1;
8514 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008515
8516 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008517 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008518
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008519 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008520
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008521 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008522
Damien Lespiau2844a922015-01-20 12:51:48 +00008523 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8524 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008525 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00008526 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008527
Damien Lespiau2d140302015-02-05 17:22:18 +00008528 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008529}
8530
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008531static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008532 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008533{
8534 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008535 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008536 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008537 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008538 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008539
Imre Deak17290502016-02-12 18:55:11 +02008540 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8541 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008542 return false;
8543
Daniel Vettere143a212013-07-04 12:01:15 +02008544 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008545 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008546
Imre Deak17290502016-02-12 18:55:11 +02008547 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008548 tmp = I915_READ(PIPECONF(crtc->pipe));
8549 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008550 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008551
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008552 switch (tmp & PIPECONF_BPC_MASK) {
8553 case PIPECONF_6BPC:
8554 pipe_config->pipe_bpp = 18;
8555 break;
8556 case PIPECONF_8BPC:
8557 pipe_config->pipe_bpp = 24;
8558 break;
8559 case PIPECONF_10BPC:
8560 pipe_config->pipe_bpp = 30;
8561 break;
8562 case PIPECONF_12BPC:
8563 pipe_config->pipe_bpp = 36;
8564 break;
8565 default:
8566 break;
8567 }
8568
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008569 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8570 pipe_config->limited_color_range = true;
8571
Daniel Vetterab9412b2013-05-03 11:49:46 +02008572 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008573 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008574 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008575
Daniel Vetter88adfff2013-03-28 10:42:01 +01008576 pipe_config->has_pch_encoder = true;
8577
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008578 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8579 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8580 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008581
8582 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008583
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008584 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008585 /*
8586 * The pipe->pch transcoder and pch transcoder->pll
8587 * mapping is fixed.
8588 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008589 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008590 } else {
8591 tmp = I915_READ(PCH_DPLL_SEL);
8592 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008593 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008594 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008595 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008596 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008597
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008598 pipe_config->shared_dpll =
8599 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8600 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008601
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02008602 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8603 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008604
8605 tmp = pipe_config->dpll_hw_state.dpll;
8606 pipe_config->pixel_multiplier =
8607 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8608 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008609
8610 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008611 } else {
8612 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008613 }
8614
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008615 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008616 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008617
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008618 ironlake_get_pfit_config(crtc, pipe_config);
8619
Imre Deak17290502016-02-12 18:55:11 +02008620 ret = true;
8621
8622out:
8623 intel_display_power_put(dev_priv, power_domain);
8624
8625 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008626}
8627
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008628static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8629{
Chris Wilson91c8a322016-07-05 10:40:23 +01008630 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008631 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008632
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008633 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008634 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008635 pipe_name(crtc->pipe));
8636
Rob Clarke2c719b2014-12-15 13:56:32 -05008637 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8638 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03008639 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8640 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03008641 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008642 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008643 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008644 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05008645 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008646 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008647 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008648 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008649 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008650 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008651 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008652
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008653 /*
8654 * In theory we can still leave IRQs enabled, as long as only the HPD
8655 * interrupts remain enabled. We used to check for that, but since it's
8656 * gen-specific and since we only disable LCPLL after we fully disable
8657 * the interrupts, the check below should be enough.
8658 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008659 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008660}
8661
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008662static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8663{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008664 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008665 return I915_READ(D_COMP_HSW);
8666 else
8667 return I915_READ(D_COMP_BDW);
8668}
8669
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008670static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8671{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008672 if (IS_HASWELL(dev_priv)) {
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008673 mutex_lock(&dev_priv->rps.hw_lock);
8674 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8675 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01008676 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008677 mutex_unlock(&dev_priv->rps.hw_lock);
8678 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008679 I915_WRITE(D_COMP_BDW, val);
8680 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008681 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008682}
8683
8684/*
8685 * This function implements pieces of two sequences from BSpec:
8686 * - Sequence for display software to disable LCPLL
8687 * - Sequence for display software to allow package C8+
8688 * The steps implemented here are just the steps that actually touch the LCPLL
8689 * register. Callers should take care of disabling all the display engine
8690 * functions, doing the mode unset, fixing interrupts, etc.
8691 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008692static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8693 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008694{
8695 uint32_t val;
8696
8697 assert_can_disable_lcpll(dev_priv);
8698
8699 val = I915_READ(LCPLL_CTL);
8700
8701 if (switch_to_fclk) {
8702 val |= LCPLL_CD_SOURCE_FCLK;
8703 I915_WRITE(LCPLL_CTL, val);
8704
Imre Deakf53dd632016-06-28 13:37:32 +03008705 if (wait_for_us(I915_READ(LCPLL_CTL) &
8706 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008707 DRM_ERROR("Switching to FCLK failed\n");
8708
8709 val = I915_READ(LCPLL_CTL);
8710 }
8711
8712 val |= LCPLL_PLL_DISABLE;
8713 I915_WRITE(LCPLL_CTL, val);
8714 POSTING_READ(LCPLL_CTL);
8715
Chris Wilson24d84412016-06-30 15:33:07 +01008716 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008717 DRM_ERROR("LCPLL still locked\n");
8718
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008719 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008720 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008721 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008722 ndelay(100);
8723
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008724 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8725 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008726 DRM_ERROR("D_COMP RCOMP still in progress\n");
8727
8728 if (allow_power_down) {
8729 val = I915_READ(LCPLL_CTL);
8730 val |= LCPLL_POWER_DOWN_ALLOW;
8731 I915_WRITE(LCPLL_CTL, val);
8732 POSTING_READ(LCPLL_CTL);
8733 }
8734}
8735
8736/*
8737 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8738 * source.
8739 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008740static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008741{
8742 uint32_t val;
8743
8744 val = I915_READ(LCPLL_CTL);
8745
8746 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8747 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8748 return;
8749
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008750 /*
8751 * Make sure we're not on PC8 state before disabling PC8, otherwise
8752 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008753 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008754 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008755
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008756 if (val & LCPLL_POWER_DOWN_ALLOW) {
8757 val &= ~LCPLL_POWER_DOWN_ALLOW;
8758 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008759 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008760 }
8761
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008762 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008763 val |= D_COMP_COMP_FORCE;
8764 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008765 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008766
8767 val = I915_READ(LCPLL_CTL);
8768 val &= ~LCPLL_PLL_DISABLE;
8769 I915_WRITE(LCPLL_CTL, val);
8770
Chris Wilson93220c02016-06-30 15:33:08 +01008771 if (intel_wait_for_register(dev_priv,
8772 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8773 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008774 DRM_ERROR("LCPLL not locked yet\n");
8775
8776 if (val & LCPLL_CD_SOURCE_FCLK) {
8777 val = I915_READ(LCPLL_CTL);
8778 val &= ~LCPLL_CD_SOURCE_FCLK;
8779 I915_WRITE(LCPLL_CTL, val);
8780
Imre Deakf53dd632016-06-28 13:37:32 +03008781 if (wait_for_us((I915_READ(LCPLL_CTL) &
8782 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008783 DRM_ERROR("Switching back to LCPLL failed\n");
8784 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008785
Mika Kuoppala59bad942015-01-16 11:34:40 +02008786 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjälä4c75b942016-10-31 22:37:12 +02008787 intel_update_cdclk(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008788}
8789
Paulo Zanoni765dab672014-03-07 20:08:18 -03008790/*
8791 * Package states C8 and deeper are really deep PC states that can only be
8792 * reached when all the devices on the system allow it, so even if the graphics
8793 * device allows PC8+, it doesn't mean the system will actually get to these
8794 * states. Our driver only allows PC8+ when going into runtime PM.
8795 *
8796 * The requirements for PC8+ are that all the outputs are disabled, the power
8797 * well is disabled and most interrupts are disabled, and these are also
8798 * requirements for runtime PM. When these conditions are met, we manually do
8799 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8800 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8801 * hang the machine.
8802 *
8803 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8804 * the state of some registers, so when we come back from PC8+ we need to
8805 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8806 * need to take care of the registers kept by RC6. Notice that this happens even
8807 * if we don't put the device in PCI D3 state (which is what currently happens
8808 * because of the runtime PM support).
8809 *
8810 * For more, read "Display Sequences for Package C8" on the hardware
8811 * documentation.
8812 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008813void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008814{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008815 uint32_t val;
8816
Paulo Zanonic67a4702013-08-19 13:18:09 -03008817 DRM_DEBUG_KMS("Enabling package C8+\n");
8818
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008819 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008820 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8821 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8822 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8823 }
8824
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008825 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008826 hsw_disable_lcpll(dev_priv, true, true);
8827}
8828
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008829void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008830{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008831 uint32_t val;
8832
Paulo Zanonic67a4702013-08-19 13:18:09 -03008833 DRM_DEBUG_KMS("Disabling package C8+\n");
8834
8835 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008836 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008837
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008838 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008839 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8840 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8841 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8842 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03008843}
8844
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008845static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8846 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008847{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03008848 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008849 struct intel_encoder *encoder =
8850 intel_ddi_get_crtc_new_encoder(crtc_state);
8851
8852 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
8853 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8854 pipe_name(crtc->pipe));
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008855 return -EINVAL;
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008856 }
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008857 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03008858
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008859 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008860
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008861 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008862}
8863
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308864static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
8865 enum port port,
8866 struct intel_crtc_state *pipe_config)
8867{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008868 enum intel_dpll_id id;
8869
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308870 switch (port) {
8871 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02008872 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308873 break;
8874 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02008875 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308876 break;
8877 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02008878 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308879 break;
8880 default:
8881 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008882 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308883 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008884
8885 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308886}
8887
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008888static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8889 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008890 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008891{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008892 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02008893 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008894
8895 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008896 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008897
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008898 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008899 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008900
8901 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008902}
8903
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008904static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8905 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008906 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008907{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008908 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008909 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008910
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008911 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008912 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008913 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008914 break;
8915 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008916 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008917 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01008918 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008919 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02008920 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02008921 case PORT_CLK_SEL_LCPLL_810:
8922 id = DPLL_ID_LCPLL_810;
8923 break;
8924 case PORT_CLK_SEL_LCPLL_1350:
8925 id = DPLL_ID_LCPLL_1350;
8926 break;
8927 case PORT_CLK_SEL_LCPLL_2700:
8928 id = DPLL_ID_LCPLL_2700;
8929 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008930 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008931 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008932 /* fall through */
8933 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008934 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008935 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008936
8937 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008938}
8939
Jani Nikulacf304292016-03-18 17:05:41 +02008940static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
8941 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008942 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02008943{
8944 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008945 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02008946 enum intel_display_power_domain power_domain;
8947 u32 tmp;
8948
Imre Deakd9a7bc62016-05-12 16:18:50 +03008949 /*
8950 * The pipe->transcoder mapping is fixed with the exception of the eDP
8951 * transcoder handled below.
8952 */
Jani Nikulacf304292016-03-18 17:05:41 +02008953 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8954
8955 /*
8956 * XXX: Do intel_display_power_get_if_enabled before reading this (for
8957 * consistency and less surprising code; it's in always on power).
8958 */
8959 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8960 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8961 enum pipe trans_edp_pipe;
8962 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8963 default:
8964 WARN(1, "unknown pipe linked to edp transcoder\n");
8965 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8966 case TRANS_DDI_EDP_INPUT_A_ON:
8967 trans_edp_pipe = PIPE_A;
8968 break;
8969 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8970 trans_edp_pipe = PIPE_B;
8971 break;
8972 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8973 trans_edp_pipe = PIPE_C;
8974 break;
8975 }
8976
8977 if (trans_edp_pipe == crtc->pipe)
8978 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8979 }
8980
8981 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
8982 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
8983 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008984 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02008985
8986 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
8987
8988 return tmp & PIPECONF_ENABLE;
8989}
8990
Jani Nikula4d1de972016-03-18 17:05:42 +02008991static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
8992 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008993 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02008994{
8995 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008996 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02008997 enum intel_display_power_domain power_domain;
8998 enum port port;
8999 enum transcoder cpu_transcoder;
9000 u32 tmp;
9001
Jani Nikula4d1de972016-03-18 17:05:42 +02009002 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9003 if (port == PORT_A)
9004 cpu_transcoder = TRANSCODER_DSI_A;
9005 else
9006 cpu_transcoder = TRANSCODER_DSI_C;
9007
9008 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9009 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9010 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009011 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009012
Imre Deakdb18b6a2016-03-24 12:41:40 +02009013 /*
9014 * The PLL needs to be enabled with a valid divider
9015 * configuration, otherwise accessing DSI registers will hang
9016 * the machine. See BSpec North Display Engine
9017 * registers/MIPI[BXT]. We can break out here early, since we
9018 * need the same DSI PLL to be enabled for both DSI ports.
9019 */
9020 if (!intel_dsi_pll_is_enabled(dev_priv))
9021 break;
9022
Jani Nikula4d1de972016-03-18 17:05:42 +02009023 /* XXX: this works for video mode only */
9024 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9025 if (!(tmp & DPI_ENABLE))
9026 continue;
9027
9028 tmp = I915_READ(MIPI_CTRL(port));
9029 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9030 continue;
9031
9032 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009033 break;
9034 }
9035
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009036 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009037}
9038
Daniel Vetter26804af2014-06-25 22:01:55 +03009039static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009040 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009041{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009042 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009043 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009044 enum port port;
9045 uint32_t tmp;
9046
9047 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9048
9049 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9050
Rodrigo Vivib976dc52017-01-23 10:32:37 -08009051 if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009052 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009053 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309054 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009055 else
9056 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009057
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009058 pll = pipe_config->shared_dpll;
9059 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009060 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9061 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009062 }
9063
Daniel Vetter26804af2014-06-25 22:01:55 +03009064 /*
9065 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9066 * DDI E. So just check whether this pipe is wired to DDI E and whether
9067 * the PCH transcoder is on.
9068 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009069 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009070 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009071 pipe_config->has_pch_encoder = true;
9072
9073 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9074 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9075 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9076
9077 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9078 }
9079}
9080
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009081static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009082 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009083{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009084 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009085 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009086 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009087 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009088
Imre Deak17290502016-02-12 18:55:11 +02009089 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9090 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009091 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009092 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009093
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009094 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009095
Jani Nikulacf304292016-03-18 17:05:41 +02009096 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009097
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009098 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009099 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9100 WARN_ON(active);
9101 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009102 }
9103
Jani Nikulacf304292016-03-18 17:05:41 +02009104 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009105 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009106
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009107 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009108 haswell_get_ddi_port_state(crtc, pipe_config);
9109 intel_get_pipe_timings(crtc, pipe_config);
9110 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009111
Jani Nikulabc58be62016-03-18 17:05:39 +02009112 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009113
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009114 pipe_config->gamma_mode =
9115 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9116
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009117 if (INTEL_GEN(dev_priv) >= 9) {
Nabendu Maiti1c74eea2016-11-29 11:23:14 +05309118 intel_crtc_init_scalers(crtc, pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07009119
Chandra Konduruaf99ceda2015-05-11 14:35:47 -07009120 pipe_config->scaler_state.scaler_id = -1;
9121 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9122 }
9123
Imre Deak17290502016-02-12 18:55:11 +02009124 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9125 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009126 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009127 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009128 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009129 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009130 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009131 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009132
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009133 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -08009134 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9135 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009136
Jani Nikula4d1de972016-03-18 17:05:42 +02009137 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9138 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009139 pipe_config->pixel_multiplier =
9140 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9141 } else {
9142 pipe_config->pixel_multiplier = 1;
9143 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009144
Imre Deak17290502016-02-12 18:55:11 +02009145out:
9146 for_each_power_domain(power_domain, power_domain_mask)
9147 intel_display_power_put(dev_priv, power_domain);
9148
Jani Nikulacf304292016-03-18 17:05:41 +02009149 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009150}
9151
Ville Syrjälä292889e2017-03-17 23:18:01 +02009152static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9153 const struct intel_plane_state *plane_state)
9154{
9155 unsigned int width = plane_state->base.crtc_w;
9156 unsigned int stride = roundup_pow_of_two(width) * 4;
9157
9158 switch (stride) {
9159 default:
9160 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9161 width, stride);
9162 stride = 256;
9163 /* fallthrough */
9164 case 256:
9165 case 512:
9166 case 1024:
9167 case 2048:
9168 break;
9169 }
9170
9171 return CURSOR_ENABLE |
9172 CURSOR_GAMMA_ENABLE |
9173 CURSOR_FORMAT_ARGB |
9174 CURSOR_STRIDE(stride);
9175}
9176
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009177static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
9178 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009179{
9180 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009181 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +01009182 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009183 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009184
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009185 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009186 unsigned int width = plane_state->base.crtc_w;
9187 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009188
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009189 cntl = plane_state->ctl;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009190 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009191 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009192
Ville Syrjälädc41c152014-08-13 11:57:05 +03009193 if (intel_crtc->cursor_cntl != 0 &&
9194 (intel_crtc->cursor_base != base ||
9195 intel_crtc->cursor_size != size ||
9196 intel_crtc->cursor_cntl != cntl)) {
9197 /* On these chipsets we can only modify the base/size/stride
9198 * whilst the cursor is disabled.
9199 */
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009200 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
9201 POSTING_READ_FW(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +03009202 intel_crtc->cursor_cntl = 0;
9203 }
9204
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009205 if (intel_crtc->cursor_base != base) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009206 I915_WRITE_FW(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009207 intel_crtc->cursor_base = base;
9208 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009209
9210 if (intel_crtc->cursor_size != size) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009211 I915_WRITE_FW(CURSIZE, size);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009212 intel_crtc->cursor_size = size;
9213 }
9214
Chris Wilson4b0e3332014-05-30 16:35:26 +03009215 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009216 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
9217 POSTING_READ_FW(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +03009218 intel_crtc->cursor_cntl = cntl;
9219 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009220}
9221
Ville Syrjälä292889e2017-03-17 23:18:01 +02009222static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
9223 const struct intel_plane_state *plane_state)
9224{
9225 struct drm_i915_private *dev_priv =
9226 to_i915(plane_state->base.plane->dev);
9227 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
9228 enum pipe pipe = crtc->pipe;
9229 u32 cntl;
9230
9231 cntl = MCURSOR_GAMMA_ENABLE;
9232
9233 if (HAS_DDI(dev_priv))
9234 cntl |= CURSOR_PIPE_CSC_ENABLE;
9235
9236 cntl |= pipe << 28; /* Connect to correct pipe */
9237
9238 switch (plane_state->base.crtc_w) {
9239 case 64:
9240 cntl |= CURSOR_MODE_64_ARGB_AX;
9241 break;
9242 case 128:
9243 cntl |= CURSOR_MODE_128_ARGB_AX;
9244 break;
9245 case 256:
9246 cntl |= CURSOR_MODE_256_ARGB_AX;
9247 break;
9248 default:
9249 MISSING_CASE(plane_state->base.crtc_w);
9250 return 0;
9251 }
9252
9253 if (plane_state->base.rotation & DRM_ROTATE_180)
9254 cntl |= CURSOR_ROTATE_180;
9255
9256 return cntl;
9257}
9258
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009259static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
9260 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009261{
9262 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009263 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +01009264 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9265 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +02009266 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009267
Ville Syrjälä292889e2017-03-17 23:18:01 +02009268 if (plane_state && plane_state->base.visible)
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009269 cntl = plane_state->ctl;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009270
Chris Wilson4b0e3332014-05-30 16:35:26 +03009271 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009272 I915_WRITE_FW(CURCNTR(pipe), cntl);
9273 POSTING_READ_FW(CURCNTR(pipe));
Chris Wilson4b0e3332014-05-30 16:35:26 +03009274 intel_crtc->cursor_cntl = cntl;
9275 }
9276
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009277 /* and commit changes on next vblank */
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009278 I915_WRITE_FW(CURBASE(pipe), base);
9279 POSTING_READ_FW(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009280
9281 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009282}
9283
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009284/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009285static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009286 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009287{
9288 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009289 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9291 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009292 u32 base = intel_crtc->cursor_addr;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009293 unsigned long irqflags;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009294 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009295
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009296 if (plane_state) {
9297 int x = plane_state->base.crtc_x;
9298 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009299
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009300 if (x < 0) {
9301 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9302 x = -x;
9303 }
9304 pos |= x << CURSOR_X_SHIFT;
9305
9306 if (y < 0) {
9307 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9308 y = -y;
9309 }
9310 pos |= y << CURSOR_Y_SHIFT;
9311
9312 /* ILK+ do this automagically */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01009313 if (HAS_GMCH_DISPLAY(dev_priv) &&
Ville Syrjäläf22aa142016-11-14 18:53:58 +02009314 plane_state->base.rotation & DRM_ROTATE_180) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009315 base += (plane_state->base.crtc_h *
9316 plane_state->base.crtc_w - 1) * 4;
9317 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009318 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009319
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009320 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9321
9322 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009323
Jani Nikula2a307c22016-11-30 17:43:04 +02009324 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009325 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009326 else
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009327 i9xx_update_cursor(crtc, base, plane_state);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009328
9329 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009330}
9331
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009332static bool cursor_size_ok(struct drm_i915_private *dev_priv,
Ville Syrjälädc41c152014-08-13 11:57:05 +03009333 uint32_t width, uint32_t height)
9334{
9335 if (width == 0 || height == 0)
9336 return false;
9337
9338 /*
9339 * 845g/865g are special in that they are only limited by
9340 * the width of their cursors, the height is arbitrary up to
9341 * the precision of the register. Everything else requires
9342 * square cursors, limited to a few power-of-two sizes.
9343 */
Jani Nikula2a307c22016-11-30 17:43:04 +02009344 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009345 if ((width & 63) != 0)
9346 return false;
9347
Jani Nikula2a307c22016-11-30 17:43:04 +02009348 if (width > (IS_I845G(dev_priv) ? 64 : 512))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009349 return false;
9350
9351 if (height > 1023)
9352 return false;
9353 } else {
9354 switch (width | height) {
9355 case 256:
9356 case 128:
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009357 if (IS_GEN2(dev_priv))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009358 return false;
9359 case 64:
9360 break;
9361 default:
9362 return false;
9363 }
9364 }
9365
9366 return true;
9367}
9368
Jesse Barnes79e53942008-11-07 14:24:08 -08009369/* VESA 640x480x72Hz mode to set on the pipe */
9370static struct drm_display_mode load_detect_mode = {
9371 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9372 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9373};
9374
Daniel Vettera8bb6812014-02-10 18:00:39 +01009375struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00009376intel_framebuffer_create(struct drm_i915_gem_object *obj,
9377 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +01009378{
9379 struct intel_framebuffer *intel_fb;
9380 int ret;
9381
9382 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009383 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009384 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +01009385
Chris Wilson24dbf512017-02-15 10:59:18 +00009386 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009387 if (ret)
9388 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009389
9390 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009391
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009392err:
9393 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009394 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009395}
9396
9397static u32
9398intel_framebuffer_pitch_for_width(int width, int bpp)
9399{
9400 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9401 return ALIGN(pitch, 64);
9402}
9403
9404static u32
9405intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
9406{
9407 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02009408 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01009409}
9410
9411static struct drm_framebuffer *
9412intel_framebuffer_create_for_mode(struct drm_device *dev,
9413 struct drm_display_mode *mode,
9414 int depth, int bpp)
9415{
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009416 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009417 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00009418 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01009419
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00009420 obj = i915_gem_object_create(to_i915(dev),
Chris Wilsond2dff872011-04-19 08:36:26 +01009421 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +01009422 if (IS_ERR(obj))
9423 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009424
9425 mode_cmd.width = mode->hdisplay;
9426 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009427 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9428 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00009429 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01009430
Chris Wilson24dbf512017-02-15 10:59:18 +00009431 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009432 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +01009433 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009434
9435 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009436}
9437
9438static struct drm_framebuffer *
9439mode_fits_in_fbdev(struct drm_device *dev,
9440 struct drm_display_mode *mode)
9441{
Daniel Vetter06957262015-08-10 13:34:08 +02009442#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +01009443 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01009444 struct drm_i915_gem_object *obj;
9445 struct drm_framebuffer *fb;
9446
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009447 if (!dev_priv->fbdev)
9448 return NULL;
9449
9450 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009451 return NULL;
9452
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009453 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009454 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009455
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009456 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009457 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009458 fb->format->cpp[0] * 8))
Chris Wilsond2dff872011-04-19 08:36:26 +01009459 return NULL;
9460
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009461 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01009462 return NULL;
9463
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009464 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +01009465 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02009466#else
9467 return NULL;
9468#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01009469}
9470
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009471static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9472 struct drm_crtc *crtc,
9473 struct drm_display_mode *mode,
9474 struct drm_framebuffer *fb,
9475 int x, int y)
9476{
9477 struct drm_plane_state *plane_state;
9478 int hdisplay, vdisplay;
9479 int ret;
9480
9481 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9482 if (IS_ERR(plane_state))
9483 return PTR_ERR(plane_state);
9484
9485 if (mode)
Daniel Vetter196cd5d2017-01-25 07:26:56 +01009486 drm_mode_get_hv_timing(mode, &hdisplay, &vdisplay);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009487 else
9488 hdisplay = vdisplay = 0;
9489
9490 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9491 if (ret)
9492 return ret;
9493 drm_atomic_set_fb_for_plane(plane_state, fb);
9494 plane_state->crtc_x = 0;
9495 plane_state->crtc_y = 0;
9496 plane_state->crtc_w = hdisplay;
9497 plane_state->crtc_h = vdisplay;
9498 plane_state->src_x = x << 16;
9499 plane_state->src_y = y << 16;
9500 plane_state->src_w = hdisplay << 16;
9501 plane_state->src_h = vdisplay << 16;
9502
9503 return 0;
9504}
9505
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009506bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01009507 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05009508 struct intel_load_detect_pipe *old,
9509 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009510{
9511 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009512 struct intel_encoder *intel_encoder =
9513 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009514 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009515 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009516 struct drm_crtc *crtc = NULL;
9517 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009518 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94352cf2012-07-05 22:51:56 +02009519 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05009520 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009521 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009522 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009523 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009524 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009525
Chris Wilsond2dff872011-04-19 08:36:26 +01009526 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009527 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009528 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009529
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009530 old->restore_state = NULL;
9531
Rob Clark51fd3712013-11-19 12:10:12 -05009532retry:
9533 ret = drm_modeset_lock(&config->connection_mutex, ctx);
9534 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009535 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009536
Jesse Barnes79e53942008-11-07 14:24:08 -08009537 /*
9538 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009539 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009540 * - if the connector already has an assigned crtc, use it (but make
9541 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009542 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009543 * - try to find the first unused crtc that can drive this connector,
9544 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009545 */
9546
9547 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009548 if (connector->state->crtc) {
9549 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009550
Rob Clark51fd3712013-11-19 12:10:12 -05009551 ret = drm_modeset_lock(&crtc->mutex, ctx);
9552 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009553 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +01009554
9555 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009556 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -08009557 }
9558
9559 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009560 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009561 i++;
9562 if (!(encoder->possible_crtcs & (1 << i)))
9563 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009564
9565 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9566 if (ret)
9567 goto fail;
9568
9569 if (possible_crtc->state->enable) {
9570 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +03009571 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009572 }
Ville Syrjäläa4592492014-08-11 13:15:36 +03009573
9574 crtc = possible_crtc;
9575 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009576 }
9577
9578 /*
9579 * If we didn't find an unused CRTC, don't use any.
9580 */
9581 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009582 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009583 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009584 }
9585
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009586found:
9587 intel_crtc = to_intel_crtc(crtc);
9588
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009589 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9590 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009591 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009592
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009593 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009594 restore_state = drm_atomic_state_alloc(dev);
9595 if (!state || !restore_state) {
9596 ret = -ENOMEM;
9597 goto fail;
9598 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009599
9600 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009601 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009602
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009603 connector_state = drm_atomic_get_connector_state(state, connector);
9604 if (IS_ERR(connector_state)) {
9605 ret = PTR_ERR(connector_state);
9606 goto fail;
9607 }
9608
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009609 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
9610 if (ret)
9611 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009612
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009613 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9614 if (IS_ERR(crtc_state)) {
9615 ret = PTR_ERR(crtc_state);
9616 goto fail;
9617 }
9618
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009619 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009620
Chris Wilson64927112011-04-20 07:25:26 +01009621 if (!mode)
9622 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08009623
Chris Wilsond2dff872011-04-19 08:36:26 +01009624 /* We need a framebuffer large enough to accommodate all accesses
9625 * that the plane may generate whilst we perform load detection.
9626 * We can not rely on the fbcon either being present (we get called
9627 * during its initialisation to detect all boot displays, or it may
9628 * not even exist) or that it is large enough to satisfy the
9629 * requested mode.
9630 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02009631 fb = mode_fits_in_fbdev(dev, mode);
9632 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009633 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009634 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +01009635 } else
9636 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009637 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009638 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009639 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009640 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009641
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009642 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
9643 if (ret)
9644 goto fail;
9645
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009646 drm_framebuffer_unreference(fb);
9647
9648 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
9649 if (ret)
9650 goto fail;
9651
9652 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
9653 if (!ret)
9654 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
9655 if (!ret)
9656 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
9657 if (ret) {
9658 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
9659 goto fail;
9660 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +03009661
Maarten Lankhorst3ba86072016-02-29 09:18:57 +01009662 ret = drm_atomic_commit(state);
9663 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +01009664 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009665 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009666 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009667
9668 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +00009669 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +01009670
Jesse Barnes79e53942008-11-07 14:24:08 -08009671 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009672 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009673 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009674
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009675fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +01009676 if (state) {
9677 drm_atomic_state_put(state);
9678 state = NULL;
9679 }
9680 if (restore_state) {
9681 drm_atomic_state_put(restore_state);
9682 restore_state = NULL;
9683 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009684
Rob Clark51fd3712013-11-19 12:10:12 -05009685 if (ret == -EDEADLK) {
9686 drm_modeset_backoff(ctx);
9687 goto retry;
9688 }
9689
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009690 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009691}
9692
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009693void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02009694 struct intel_load_detect_pipe *old,
9695 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009696{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009697 struct intel_encoder *intel_encoder =
9698 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01009699 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009700 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009701 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009702
Chris Wilsond2dff872011-04-19 08:36:26 +01009703 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009704 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009705 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009706
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009707 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +01009708 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009709
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01009710 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +01009711 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009712 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +01009713 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -08009714}
9715
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009716static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009717 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009718{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009719 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009720 u32 dpll = pipe_config->dpll_hw_state.dpll;
9721
9722 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009723 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009724 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009725 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009726 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009727 return 96000;
9728 else
9729 return 48000;
9730}
9731
Jesse Barnes79e53942008-11-07 14:24:08 -08009732/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009733static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009734 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08009735{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009736 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009737 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009738 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009739 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009740 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009741 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +03009742 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009743 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08009744
9745 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03009746 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009747 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03009748 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009749
9750 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009751 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009752 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
9753 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08009754 } else {
9755 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
9756 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
9757 }
9758
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009759 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009760 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009761 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
9762 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08009763 else
9764 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08009765 DPLL_FPA01_P1_POST_DIV_SHIFT);
9766
9767 switch (dpll & DPLL_MODE_MASK) {
9768 case DPLLB_MODE_DAC_SERIAL:
9769 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
9770 5 : 10;
9771 break;
9772 case DPLLB_MODE_LVDS:
9773 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
9774 7 : 14;
9775 break;
9776 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08009777 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08009778 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009779 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009780 }
9781
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009782 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +03009783 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009784 else
Imre Deakdccbea32015-06-22 23:35:51 +03009785 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009786 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009787 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009788 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08009789
9790 if (is_lvds) {
9791 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
9792 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009793
9794 if (lvds & LVDS_CLKB_POWER_UP)
9795 clock.p2 = 7;
9796 else
9797 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08009798 } else {
9799 if (dpll & PLL_P1_DIVIDE_BY_TWO)
9800 clock.p1 = 2;
9801 else {
9802 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
9803 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
9804 }
9805 if (dpll & PLL_P2_DIVIDE_BY_4)
9806 clock.p2 = 4;
9807 else
9808 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08009809 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009810
Imre Deakdccbea32015-06-22 23:35:51 +03009811 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009812 }
9813
Ville Syrjälä18442d02013-09-13 16:00:08 +03009814 /*
9815 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01009816 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03009817 * encoder's get_config() function.
9818 */
Imre Deakdccbea32015-06-22 23:35:51 +03009819 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009820}
9821
Ville Syrjälä6878da02013-09-13 15:59:11 +03009822int intel_dotclock_calculate(int link_freq,
9823 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009824{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009825 /*
9826 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009827 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009828 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009829 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009830 *
9831 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009832 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08009833 */
9834
Ville Syrjälä6878da02013-09-13 15:59:11 +03009835 if (!m_n->link_n)
9836 return 0;
9837
9838 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
9839}
9840
Ville Syrjälä18442d02013-09-13 16:00:08 +03009841static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009842 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03009843{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02009844 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009845
9846 /* read out port_clock from the DPLL */
9847 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03009848
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009849 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02009850 * In case there is an active pipe without active ports,
9851 * we may need some idea for the dotclock anyway.
9852 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009853 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02009854 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +02009855 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009856 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08009857}
9858
9859/** Returns the currently programmed mode of the given pipe. */
9860struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
9861 struct drm_crtc *crtc)
9862{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009863 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009864 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009865 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009866 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009867 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009868 int htot = I915_READ(HTOTAL(cpu_transcoder));
9869 int hsync = I915_READ(HSYNC(cpu_transcoder));
9870 int vtot = I915_READ(VTOTAL(cpu_transcoder));
9871 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03009872 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08009873
9874 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
9875 if (!mode)
9876 return NULL;
9877
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009878 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9879 if (!pipe_config) {
9880 kfree(mode);
9881 return NULL;
9882 }
9883
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009884 /*
9885 * Construct a pipe_config sufficient for getting the clock info
9886 * back out of crtc_clock_get.
9887 *
9888 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9889 * to use a real value here instead.
9890 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009891 pipe_config->cpu_transcoder = (enum transcoder) pipe;
9892 pipe_config->pixel_multiplier = 1;
9893 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9894 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9895 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
9896 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009897
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009898 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08009899 mode->hdisplay = (htot & 0xffff) + 1;
9900 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9901 mode->hsync_start = (hsync & 0xffff) + 1;
9902 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9903 mode->vdisplay = (vtot & 0xffff) + 1;
9904 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9905 mode->vsync_start = (vsync & 0xffff) + 1;
9906 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9907
9908 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009909
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009910 kfree(pipe_config);
9911
Jesse Barnes79e53942008-11-07 14:24:08 -08009912 return mode;
9913}
9914
9915static void intel_crtc_destroy(struct drm_crtc *crtc)
9916{
9917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009918 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009919 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009920
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009921 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009922 work = intel_crtc->flip_work;
9923 intel_crtc->flip_work = NULL;
9924 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009925
Daniel Vetter5a21b662016-05-24 17:13:53 +02009926 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009927 cancel_work_sync(&work->mmio_work);
9928 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009929 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009930 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009931
9932 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009933
Jesse Barnes79e53942008-11-07 14:24:08 -08009934 kfree(intel_crtc);
9935}
9936
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009937static void intel_unpin_work_fn(struct work_struct *__work)
9938{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009939 struct intel_flip_work *work =
9940 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009941 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
9942 struct drm_device *dev = crtc->base.dev;
9943 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009944
Daniel Vetter5a21b662016-05-24 17:13:53 +02009945 if (is_mmio_work(work))
9946 flush_work(&work->mmio_work);
9947
9948 mutex_lock(&dev->struct_mutex);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00009949 intel_unpin_fb_vma(work->old_vma);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01009950 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009951 mutex_unlock(&dev->struct_mutex);
9952
Chris Wilsone8a261e2016-07-20 13:31:49 +01009953 i915_gem_request_put(work->flip_queued_req);
9954
Chris Wilson5748b6a2016-08-04 16:32:38 +01009955 intel_frontbuffer_flip_complete(to_i915(dev),
9956 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009957 intel_fbc_post_update(crtc);
9958 drm_framebuffer_unreference(work->old_fb);
9959
9960 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
9961 atomic_dec(&crtc->unpin_work_count);
9962
9963 kfree(work);
9964}
9965
9966/* Is 'a' after or equal to 'b'? */
9967static bool g4x_flip_count_after_eq(u32 a, u32 b)
9968{
9969 return !((a - b) & 0x80000000);
9970}
9971
9972static bool __pageflip_finished_cs(struct intel_crtc *crtc,
9973 struct intel_flip_work *work)
9974{
9975 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009976 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009977
Chris Wilson8af29b02016-09-09 14:11:47 +01009978 if (abort_flip_on_reset(crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02009979 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009980
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02009981 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +02009982 * The relevant registers doen't exist on pre-ctg.
9983 * As the flip done interrupt doesn't trigger for mmio
9984 * flips on gmch platforms, a flip count check isn't
9985 * really needed there. But since ctg has the registers,
9986 * include it in the check anyway.
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02009987 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01009988 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +02009989 return true;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02009990
Daniel Vetter5a21b662016-05-24 17:13:53 +02009991 /*
9992 * BDW signals flip done immediately if the plane
9993 * is disabled, even if the plane enable is already
9994 * armed to occur at the next vblank :(
9995 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +02009996
Daniel Vetter5a21b662016-05-24 17:13:53 +02009997 /*
9998 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9999 * used the same base address. In that case the mmio flip might
10000 * have completed, but the CS hasn't even executed the flip yet.
10001 *
10002 * A flip count check isn't enough as the CS might have updated
10003 * the base address just after start of vblank, but before we
10004 * managed to process the interrupt. This means we'd complete the
10005 * CS flip too soon.
10006 *
10007 * Combining both checks should get us a good enough result. It may
10008 * still happen that the CS flip has been executed, but has not
10009 * yet actually completed. But in case the base address is the same
10010 * anyway, we don't really care.
10011 */
10012 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10013 crtc->flip_work->gtt_offset &&
10014 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
10015 crtc->flip_work->flip_count);
10016}
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010017
Daniel Vetter5a21b662016-05-24 17:13:53 +020010018static bool
10019__pageflip_finished_mmio(struct intel_crtc *crtc,
10020 struct intel_flip_work *work)
10021{
10022 /*
10023 * MMIO work completes when vblank is different from
10024 * flip_queued_vblank.
10025 *
10026 * Reset counter value doesn't matter, this is handled by
10027 * i915_wait_request finishing early, so no need to handle
10028 * reset here.
10029 */
10030 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010031}
10032
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010033
10034static bool pageflip_finished(struct intel_crtc *crtc,
10035 struct intel_flip_work *work)
10036{
10037 if (!atomic_read(&work->pending))
10038 return false;
10039
10040 smp_rmb();
10041
Daniel Vetter5a21b662016-05-24 17:13:53 +020010042 if (is_mmio_work(work))
10043 return __pageflip_finished_mmio(crtc, work);
10044 else
10045 return __pageflip_finished_cs(crtc, work);
10046}
10047
10048void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
10049{
Chris Wilson91c8a322016-07-05 10:40:23 +010010050 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010051 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010052 struct intel_flip_work *work;
10053 unsigned long flags;
10054
10055 /* Ignore early vblank irqs */
10056 if (!crtc)
10057 return;
10058
Daniel Vetterf3260382014-09-15 14:55:23 +020010059 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010060 * This is called both by irq handlers and the reset code (to complete
10061 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000010062 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020010063 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010064 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010065
10066 if (work != NULL &&
10067 !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010068 pageflip_finished(crtc, work))
10069 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010070
10071 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010072}
10073
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010074void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010075{
Chris Wilson91c8a322016-07-05 10:40:23 +010010076 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010077 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010078 struct intel_flip_work *work;
10079 unsigned long flags;
10080
10081 /* Ignore early vblank irqs */
10082 if (!crtc)
10083 return;
10084
10085 /*
10086 * This is called both by irq handlers and the reset code (to complete
10087 * lost pageflips) so needs the full irqsave spinlocks.
10088 */
10089 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010090 work = crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010091
Daniel Vetter5a21b662016-05-24 17:13:53 +020010092 if (work != NULL &&
10093 is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010094 pageflip_finished(crtc, work))
10095 page_flip_completed(crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020010096
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010097 spin_unlock_irqrestore(&dev->event_lock, flags);
10098}
10099
Daniel Vetter5a21b662016-05-24 17:13:53 +020010100static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
10101 struct intel_flip_work *work)
10102{
10103 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
10104
10105 /* Ensure that the work item is consistent when activating it ... */
10106 smp_mb__before_atomic();
10107 atomic_set(&work->pending, 1);
10108}
10109
10110static int intel_gen2_queue_flip(struct drm_device *dev,
10111 struct drm_crtc *crtc,
10112 struct drm_framebuffer *fb,
10113 struct drm_i915_gem_object *obj,
10114 struct drm_i915_gem_request *req,
10115 uint32_t flags)
10116{
Daniel Vetter5a21b662016-05-24 17:13:53 +020010117 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010118 u32 flip_mask, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010119
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010120 cs = intel_ring_begin(req, 6);
10121 if (IS_ERR(cs))
10122 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010123
10124 /* Can't queue multiple flips, so wait for the previous
10125 * one to finish before executing the next.
10126 */
10127 if (intel_crtc->plane)
10128 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10129 else
10130 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010131 *cs++ = MI_WAIT_FOR_EVENT | flip_mask;
10132 *cs++ = MI_NOOP;
10133 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10134 *cs++ = fb->pitches[0];
10135 *cs++ = intel_crtc->flip_work->gtt_offset;
10136 *cs++ = 0; /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020010137
10138 return 0;
10139}
10140
10141static int intel_gen3_queue_flip(struct drm_device *dev,
10142 struct drm_crtc *crtc,
10143 struct drm_framebuffer *fb,
10144 struct drm_i915_gem_object *obj,
10145 struct drm_i915_gem_request *req,
10146 uint32_t flags)
10147{
Daniel Vetter5a21b662016-05-24 17:13:53 +020010148 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010149 u32 flip_mask, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010150
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010151 cs = intel_ring_begin(req, 6);
10152 if (IS_ERR(cs))
10153 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010154
10155 if (intel_crtc->plane)
10156 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10157 else
10158 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010159 *cs++ = MI_WAIT_FOR_EVENT | flip_mask;
10160 *cs++ = MI_NOOP;
10161 *cs++ = MI_DISPLAY_FLIP_I915 | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10162 *cs++ = fb->pitches[0];
10163 *cs++ = intel_crtc->flip_work->gtt_offset;
10164 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010165
10166 return 0;
10167}
10168
10169static int intel_gen4_queue_flip(struct drm_device *dev,
10170 struct drm_crtc *crtc,
10171 struct drm_framebuffer *fb,
10172 struct drm_i915_gem_object *obj,
10173 struct drm_i915_gem_request *req,
10174 uint32_t flags)
10175{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010176 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010177 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010178 u32 pf, pipesrc, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010179
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010180 cs = intel_ring_begin(req, 4);
10181 if (IS_ERR(cs))
10182 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010183
10184 /* i965+ uses the linear or tiled offsets from the
10185 * Display Registers (which do not change across a page-flip)
10186 * so we need only reprogram the base address.
10187 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010188 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10189 *cs++ = fb->pitches[0];
10190 *cs++ = intel_crtc->flip_work->gtt_offset |
10191 intel_fb_modifier_to_tiling(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010192
10193 /* XXX Enabling the panel-fitter across page-flip is so far
10194 * untested on non-native modes, so ignore it for now.
10195 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10196 */
10197 pf = 0;
10198 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010199 *cs++ = pf | pipesrc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010200
10201 return 0;
10202}
10203
10204static int intel_gen6_queue_flip(struct drm_device *dev,
10205 struct drm_crtc *crtc,
10206 struct drm_framebuffer *fb,
10207 struct drm_i915_gem_object *obj,
10208 struct drm_i915_gem_request *req,
10209 uint32_t flags)
10210{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010211 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010213 u32 pf, pipesrc, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010214
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010215 cs = intel_ring_begin(req, 4);
10216 if (IS_ERR(cs))
10217 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010218
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010219 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10220 *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier);
10221 *cs++ = intel_crtc->flip_work->gtt_offset;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010222
10223 /* Contrary to the suggestions in the documentation,
10224 * "Enable Panel Fitter" does not seem to be required when page
10225 * flipping with a non-native mode, and worse causes a normal
10226 * modeset to fail.
10227 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10228 */
10229 pf = 0;
10230 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010231 *cs++ = pf | pipesrc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010232
10233 return 0;
10234}
10235
10236static int intel_gen7_queue_flip(struct drm_device *dev,
10237 struct drm_crtc *crtc,
10238 struct drm_framebuffer *fb,
10239 struct drm_i915_gem_object *obj,
10240 struct drm_i915_gem_request *req,
10241 uint32_t flags)
10242{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010243 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010244 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010245 u32 *cs, plane_bit = 0;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010246 int len, ret;
10247
10248 switch (intel_crtc->plane) {
10249 case PLANE_A:
10250 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10251 break;
10252 case PLANE_B:
10253 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10254 break;
10255 case PLANE_C:
10256 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10257 break;
10258 default:
10259 WARN_ONCE(1, "unknown plane in flip command\n");
10260 return -ENODEV;
10261 }
10262
10263 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010010264 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010265 len += 6;
10266 /*
10267 * On Gen 8, SRM is now taking an extra dword to accommodate
10268 * 48bits addresses, and we need a NOOP for the batch size to
10269 * stay even.
10270 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010271 if (IS_GEN8(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010272 len += 2;
10273 }
10274
10275 /*
10276 * BSpec MI_DISPLAY_FLIP for IVB:
10277 * "The full packet must be contained within the same cache line."
10278 *
10279 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
10280 * cacheline, if we ever start emitting more commands before
10281 * the MI_DISPLAY_FLIP we may need to first emit everything else,
10282 * then do the cacheline alignment, and finally emit the
10283 * MI_DISPLAY_FLIP.
10284 */
10285 ret = intel_ring_cacheline_align(req);
10286 if (ret)
10287 return ret;
10288
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010289 cs = intel_ring_begin(req, len);
10290 if (IS_ERR(cs))
10291 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010292
10293 /* Unmask the flip-done completion message. Note that the bspec says that
10294 * we should do this for both the BCS and RCS, and that we must not unmask
10295 * more than one flip event at any time (or ensure that one flip message
10296 * can be sent by waiting for flip-done prior to queueing new flips).
10297 * Experimentation says that BCS works despite DERRMR masking all
10298 * flip-done completion events and that unmasking all planes at once
10299 * for the RCS also doesn't appear to drop events. Setting the DERRMR
10300 * to zero does lead to lockups within MI_DISPLAY_FLIP.
10301 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010010302 if (req->engine->id == RCS) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010303 *cs++ = MI_LOAD_REGISTER_IMM(1);
10304 *cs++ = i915_mmio_reg_offset(DERRMR);
10305 *cs++ = ~(DERRMR_PIPEA_PRI_FLIP_DONE |
10306 DERRMR_PIPEB_PRI_FLIP_DONE |
10307 DERRMR_PIPEC_PRI_FLIP_DONE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010308 if (IS_GEN8(dev_priv))
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010309 *cs++ = MI_STORE_REGISTER_MEM_GEN8 |
10310 MI_SRM_LRM_GLOBAL_GTT;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010311 else
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010312 *cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
10313 *cs++ = i915_mmio_reg_offset(DERRMR);
10314 *cs++ = i915_ggtt_offset(req->engine->scratch) + 256;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010315 if (IS_GEN8(dev_priv)) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010316 *cs++ = 0;
10317 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010318 }
10319 }
10320
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010321 *cs++ = MI_DISPLAY_FLIP_I915 | plane_bit;
10322 *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier);
10323 *cs++ = intel_crtc->flip_work->gtt_offset;
10324 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010325
10326 return 0;
10327}
10328
10329static bool use_mmio_flip(struct intel_engine_cs *engine,
10330 struct drm_i915_gem_object *obj)
10331{
10332 /*
10333 * This is not being used for older platforms, because
10334 * non-availability of flip done interrupt forces us to use
10335 * CS flips. Older platforms derive flip done using some clever
10336 * tricks involving the flip_pending status bits and vblank irqs.
10337 * So using MMIO flips there would disrupt this mechanism.
10338 */
10339
10340 if (engine == NULL)
10341 return true;
10342
10343 if (INTEL_GEN(engine->i915) < 5)
10344 return false;
10345
10346 if (i915.use_mmio_flip < 0)
10347 return false;
10348 else if (i915.use_mmio_flip > 0)
10349 return true;
10350 else if (i915.enable_execlists)
10351 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010010352
Chris Wilsond07f0e52016-10-28 13:58:44 +010010353 return engine != i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010354}
10355
10356static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
10357 unsigned int rotation,
10358 struct intel_flip_work *work)
10359{
10360 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010361 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010362 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
10363 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020010364 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010365
10366 ctl = I915_READ(PLANE_CTL(pipe, 0));
10367 ctl &= ~PLANE_CTL_TILED_MASK;
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010368 switch (fb->modifier) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010369 case DRM_FORMAT_MOD_NONE:
10370 break;
10371 case I915_FORMAT_MOD_X_TILED:
10372 ctl |= PLANE_CTL_TILED_X;
10373 break;
10374 case I915_FORMAT_MOD_Y_TILED:
10375 ctl |= PLANE_CTL_TILED_Y;
10376 break;
10377 case I915_FORMAT_MOD_Yf_TILED:
10378 ctl |= PLANE_CTL_TILED_YF;
10379 break;
10380 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010381 MISSING_CASE(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010382 }
10383
10384 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010385 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
10386 * PLANE_SURF updates, the update is then guaranteed to be atomic.
10387 */
10388 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
10389 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
10390
10391 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
10392 POSTING_READ(PLANE_SURF(pipe, 0));
10393}
10394
10395static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
10396 struct intel_flip_work *work)
10397{
10398 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010399 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020010400 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010401 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
10402 u32 dspcntr;
10403
10404 dspcntr = I915_READ(reg);
10405
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010406 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010407 dspcntr |= DISPPLANE_TILED;
10408 else
10409 dspcntr &= ~DISPPLANE_TILED;
10410
10411 I915_WRITE(reg, dspcntr);
10412
10413 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
10414 POSTING_READ(DSPSURF(intel_crtc->plane));
10415}
10416
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010417static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000010418{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010419 struct intel_flip_work *work =
10420 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010421 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10422 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
10423 struct intel_framebuffer *intel_fb =
10424 to_intel_framebuffer(crtc->base.primary->fb);
10425 struct drm_i915_gem_object *obj = intel_fb->obj;
10426
Chris Wilsond07f0e52016-10-28 13:58:44 +010010427 WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010428
10429 intel_pipe_update_start(crtc);
10430
10431 if (INTEL_GEN(dev_priv) >= 9)
10432 skl_do_mmio_flip(crtc, work->rotation, work);
10433 else
10434 /* use_mmio_flip() retricts MMIO flips to ilk+ */
10435 ilk_do_mmio_flip(crtc, work);
10436
10437 intel_pipe_update_end(crtc, work);
10438}
10439
10440static int intel_default_queue_flip(struct drm_device *dev,
10441 struct drm_crtc *crtc,
10442 struct drm_framebuffer *fb,
10443 struct drm_i915_gem_object *obj,
10444 struct drm_i915_gem_request *req,
10445 uint32_t flags)
10446{
10447 return -ENODEV;
10448}
10449
10450static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
10451 struct intel_crtc *intel_crtc,
10452 struct intel_flip_work *work)
10453{
10454 u32 addr, vblank;
10455
10456 if (!atomic_read(&work->pending))
10457 return false;
10458
10459 smp_rmb();
10460
10461 vblank = intel_crtc_get_vblank_counter(intel_crtc);
10462 if (work->flip_ready_vblank == 0) {
10463 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010010464 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010465 return false;
10466
10467 work->flip_ready_vblank = vblank;
10468 }
10469
10470 if (vblank - work->flip_ready_vblank < 3)
10471 return false;
10472
10473 /* Potential stall - if we see that the flip has happened,
10474 * assume a missed interrupt. */
10475 if (INTEL_GEN(dev_priv) >= 4)
10476 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
10477 else
10478 addr = I915_READ(DSPADDR(intel_crtc->plane));
10479
10480 /* There is a potential issue here with a false positive after a flip
10481 * to the same address. We could address this by checking for a
10482 * non-incrementing frame counter.
10483 */
10484 return addr == work->gtt_offset;
10485}
10486
10487void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
10488{
Chris Wilson91c8a322016-07-05 10:40:23 +010010489 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010490 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010491 struct intel_flip_work *work;
10492
10493 WARN_ON(!in_interrupt());
10494
10495 if (crtc == NULL)
10496 return;
10497
10498 spin_lock(&dev->event_lock);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010499 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010500
10501 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010502 __pageflip_stall_check_cs(dev_priv, crtc, work)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010503 WARN_ONCE(1,
10504 "Kicking stuck page flip: queued at %d, now %d\n",
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010505 work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
10506 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010507 work = NULL;
10508 }
10509
10510 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010511 intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010512 intel_queue_rps_boost_for_request(work->flip_queued_req);
10513 spin_unlock(&dev->event_lock);
10514}
10515
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010010516__maybe_unused
Daniel Vetter5a21b662016-05-24 17:13:53 +020010517static int intel_crtc_page_flip(struct drm_crtc *crtc,
10518 struct drm_framebuffer *fb,
10519 struct drm_pending_vblank_event *event,
10520 uint32_t page_flip_flags)
10521{
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010522 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010523 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010524 struct drm_framebuffer *old_fb = crtc->primary->fb;
10525 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
10526 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10527 struct drm_plane *primary = crtc->primary;
10528 enum pipe pipe = intel_crtc->pipe;
10529 struct intel_flip_work *work;
10530 struct intel_engine_cs *engine;
10531 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010010532 struct drm_i915_gem_request *request;
Chris Wilson058d88c2016-08-15 10:49:06 +010010533 struct i915_vma *vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010534 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010535
Daniel Vetter5a21b662016-05-24 17:13:53 +020010536 /*
10537 * drm_mode_page_flip_ioctl() should already catch this, but double
10538 * check to be safe. In the future we may enable pageflipping from
10539 * a disabled primary plane.
10540 */
10541 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
10542 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010543
Daniel Vetter5a21b662016-05-24 17:13:53 +020010544 /* Can't change pixel format via MI display flips. */
Ville Syrjälädbd4d572016-11-18 21:53:10 +020010545 if (fb->format != crtc->primary->fb->format)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010546 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010547
Daniel Vetter5a21b662016-05-24 17:13:53 +020010548 /*
10549 * TILEOFF/LINOFF registers can't be changed via MI display flips.
10550 * Note that pitch changes could also affect these register.
10551 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010552 if (INTEL_GEN(dev_priv) > 3 &&
Daniel Vetter5a21b662016-05-24 17:13:53 +020010553 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
10554 fb->pitches[0] != crtc->primary->fb->pitches[0]))
10555 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010556
Daniel Vetter5a21b662016-05-24 17:13:53 +020010557 if (i915_terminally_wedged(&dev_priv->gpu_error))
10558 goto out_hang;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010559
Daniel Vetter5a21b662016-05-24 17:13:53 +020010560 work = kzalloc(sizeof(*work), GFP_KERNEL);
10561 if (work == NULL)
10562 return -ENOMEM;
10563
10564 work->event = event;
10565 work->crtc = crtc;
10566 work->old_fb = old_fb;
10567 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010568
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010569 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010570 if (ret)
10571 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010572
Daniel Vetter5a21b662016-05-24 17:13:53 +020010573 /* We borrow the event spin lock for protecting flip_work */
10574 spin_lock_irq(&dev->event_lock);
10575 if (intel_crtc->flip_work) {
10576 /* Before declaring the flip queue wedged, check if
10577 * the hardware completed the operation behind our backs.
10578 */
10579 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
10580 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
10581 page_flip_completed(intel_crtc);
10582 } else {
10583 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
10584 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010585
Daniel Vetter5a21b662016-05-24 17:13:53 +020010586 drm_crtc_vblank_put(crtc);
10587 kfree(work);
10588 return -EBUSY;
10589 }
10590 }
10591 intel_crtc->flip_work = work;
10592 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080010593
Daniel Vetter5a21b662016-05-24 17:13:53 +020010594 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
10595 flush_workqueue(dev_priv->wq);
10596
10597 /* Reference the objects for the scheduled work. */
10598 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010599
10600 crtc->primary->fb = fb;
10601 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020010602
Chris Wilson25dc5562016-07-20 13:31:52 +010010603 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010604
10605 ret = i915_mutex_lock_interruptible(dev);
10606 if (ret)
10607 goto cleanup;
10608
Chris Wilson8af29b02016-09-09 14:11:47 +010010609 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
Chris Wilson8c185ec2017-03-16 17:13:02 +000010610 if (i915_reset_backoff_or_wedged(&dev_priv->gpu_error)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010611 ret = -EIO;
Matthew Auldddbb2712016-11-28 10:36:48 +000010612 goto unlock;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010613 }
10614
10615 atomic_inc(&intel_crtc->unpin_work_count);
10616
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010617 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010618 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
10619
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010010620 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053010621 engine = dev_priv->engine[BCS];
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010622 if (fb->modifier != old_fb->modifier)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010623 /* vlv: DISPLAY_FLIP fails to change tiling */
10624 engine = NULL;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010010625 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053010626 engine = dev_priv->engine[BCS];
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010627 } else if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsond07f0e52016-10-28 13:58:44 +010010628 engine = i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010629 if (engine == NULL || engine->id != RCS)
Akash Goel3b3f1652016-10-13 22:44:48 +053010630 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020010631 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +053010632 engine = dev_priv->engine[RCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020010633 }
10634
10635 mmio_flip = use_mmio_flip(engine, obj);
10636
Chris Wilson058d88c2016-08-15 10:49:06 +010010637 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
10638 if (IS_ERR(vma)) {
10639 ret = PTR_ERR(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010640 goto cleanup_pending;
Chris Wilson058d88c2016-08-15 10:49:06 +010010641 }
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010642
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010643 work->old_vma = to_intel_plane_state(primary->state)->vma;
10644 to_intel_plane_state(primary->state)->vma = vma;
10645
10646 work->gtt_offset = i915_ggtt_offset(vma) + intel_crtc->dspaddr_offset;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010647 work->rotation = crtc->primary->state->rotation;
10648
Paulo Zanoni1f0613162016-08-17 16:41:44 -030010649 /*
10650 * There's the potential that the next frame will not be compatible with
10651 * FBC, so we want to call pre_update() before the actual page flip.
10652 * The problem is that pre_update() caches some information about the fb
10653 * object, so we want to do this only after the object is pinned. Let's
10654 * be on the safe side and do this immediately before scheduling the
10655 * flip.
10656 */
10657 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
10658 to_intel_plane_state(primary->state));
10659
Daniel Vetter5a21b662016-05-24 17:13:53 +020010660 if (mmio_flip) {
10661 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
Imre Deak6277c8d2016-09-20 14:58:19 +030010662 queue_work(system_unbound_wq, &work->mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010663 } else {
Chris Wilsone8a9c582016-12-18 15:37:20 +000010664 request = i915_gem_request_alloc(engine,
10665 dev_priv->kernel_context);
Chris Wilson8e637172016-08-02 22:50:26 +010010666 if (IS_ERR(request)) {
10667 ret = PTR_ERR(request);
10668 goto cleanup_unpin;
10669 }
10670
Chris Wilsona2bc4692016-09-09 14:11:56 +010010671 ret = i915_gem_request_await_object(request, obj, false);
Chris Wilson8e637172016-08-02 22:50:26 +010010672 if (ret)
10673 goto cleanup_request;
10674
Daniel Vetter5a21b662016-05-24 17:13:53 +020010675 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
10676 page_flip_flags);
10677 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010010678 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010679
10680 intel_mark_page_flip_active(intel_crtc, work);
10681
Chris Wilson8e637172016-08-02 22:50:26 +010010682 work->flip_queued_req = i915_gem_request_get(request);
Chris Wilsone642c852017-03-17 11:47:09 +000010683 i915_add_request(request);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010684 }
10685
Chris Wilson92117f02016-11-28 14:36:48 +000010686 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010687 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
10688 to_intel_plane(primary)->frontbuffer_bit);
10689 mutex_unlock(&dev->struct_mutex);
10690
Chris Wilson5748b6a2016-08-04 16:32:38 +010010691 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020010692 to_intel_plane(primary)->frontbuffer_bit);
10693
10694 trace_i915_flip_request(intel_crtc->plane, obj);
10695
10696 return 0;
10697
Chris Wilson8e637172016-08-02 22:50:26 +010010698cleanup_request:
Chris Wilsone642c852017-03-17 11:47:09 +000010699 i915_add_request(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010700cleanup_unpin:
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010701 to_intel_plane_state(primary->state)->vma = work->old_vma;
10702 intel_unpin_fb_vma(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010703cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010704 atomic_dec(&intel_crtc->unpin_work_count);
Matthew Auldddbb2712016-11-28 10:36:48 +000010705unlock:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010706 mutex_unlock(&dev->struct_mutex);
10707cleanup:
10708 crtc->primary->fb = old_fb;
10709 update_state_fb(crtc->primary);
10710
Chris Wilsonf0cd5182016-10-28 13:58:43 +010010711 i915_gem_object_put(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010712 drm_framebuffer_unreference(work->old_fb);
10713
10714 spin_lock_irq(&dev->event_lock);
10715 intel_crtc->flip_work = NULL;
10716 spin_unlock_irq(&dev->event_lock);
10717
10718 drm_crtc_vblank_put(crtc);
10719free_work:
10720 kfree(work);
10721
10722 if (ret == -EIO) {
10723 struct drm_atomic_state *state;
10724 struct drm_plane_state *plane_state;
10725
10726out_hang:
10727 state = drm_atomic_state_alloc(dev);
10728 if (!state)
10729 return -ENOMEM;
10730 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
10731
10732retry:
10733 plane_state = drm_atomic_get_plane_state(state, primary);
10734 ret = PTR_ERR_OR_ZERO(plane_state);
10735 if (!ret) {
10736 drm_atomic_set_fb_for_plane(plane_state, fb);
10737
10738 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
10739 if (!ret)
10740 ret = drm_atomic_commit(state);
10741 }
10742
10743 if (ret == -EDEADLK) {
10744 drm_modeset_backoff(state->acquire_ctx);
10745 drm_atomic_state_clear(state);
10746 goto retry;
10747 }
10748
Chris Wilson08536952016-10-14 13:18:18 +010010749 drm_atomic_state_put(state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010750
10751 if (ret == 0 && event) {
10752 spin_lock_irq(&dev->event_lock);
10753 drm_crtc_send_vblank_event(crtc, event);
10754 spin_unlock_irq(&dev->event_lock);
10755 }
10756 }
10757 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010758}
10759
Daniel Vetter5a21b662016-05-24 17:13:53 +020010760
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010761/**
10762 * intel_wm_need_update - Check whether watermarks need updating
10763 * @plane: drm plane
10764 * @state: new plane state
10765 *
10766 * Check current plane state versus the new one to determine whether
10767 * watermarks need to be recalculated.
10768 *
10769 * Returns true or false.
10770 */
10771static bool intel_wm_need_update(struct drm_plane *plane,
10772 struct drm_plane_state *state)
10773{
Matt Roperd21fbe82015-09-24 15:53:12 -070010774 struct intel_plane_state *new = to_intel_plane_state(state);
10775 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10776
10777 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010778 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010779 return true;
10780
10781 if (!cur->base.fb || !new->base.fb)
10782 return false;
10783
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010784 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010785 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010786 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10787 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10788 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10789 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010790 return true;
10791
10792 return false;
10793}
10794
Matt Roperd21fbe82015-09-24 15:53:12 -070010795static bool needs_scaling(struct intel_plane_state *state)
10796{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010797 int src_w = drm_rect_width(&state->base.src) >> 16;
10798 int src_h = drm_rect_height(&state->base.src) >> 16;
10799 int dst_w = drm_rect_width(&state->base.dst);
10800 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010801
10802 return (src_w != dst_w || src_h != dst_h);
10803}
10804
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010805int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
10806 struct drm_plane_state *plane_state)
10807{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010808 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010809 struct drm_crtc *crtc = crtc_state->crtc;
10810 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010811 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010812 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010813 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010814 struct intel_plane_state *old_plane_state =
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010815 to_intel_plane_state(plane->base.state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010816 bool mode_changed = needs_modeset(crtc_state);
10817 bool was_crtc_enabled = crtc->state->active;
10818 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010819 bool turn_off, turn_on, visible, was_visible;
10820 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010821 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010822
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010823 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010824 ret = skl_update_scaler_plane(
10825 to_intel_crtc_state(crtc_state),
10826 to_intel_plane_state(plane_state));
10827 if (ret)
10828 return ret;
10829 }
10830
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010831 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010832 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010833
10834 if (!was_crtc_enabled && WARN_ON(was_visible))
10835 was_visible = false;
10836
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010837 /*
10838 * Visibility is calculated as if the crtc was on, but
10839 * after scaler setup everything depends on it being off
10840 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010841 *
10842 * FIXME this is wrong for watermarks. Watermarks should also
10843 * be computed as if the pipe would be active. Perhaps move
10844 * per-plane wm computation to the .check_plane() hook, and
10845 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010846 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010847 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010848 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010849 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10850 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010851
10852 if (!was_visible && !visible)
10853 return 0;
10854
Maarten Lankhorste8861672016-02-24 11:24:26 +010010855 if (fb != old_plane_state->base.fb)
10856 pipe_config->fb_changed = true;
10857
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010858 turn_off = was_visible && (!visible || mode_changed);
10859 turn_on = visible && (!was_visible || mode_changed);
10860
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010861 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010862 intel_crtc->base.base.id, intel_crtc->base.name,
10863 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010864 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010865
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010866 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010867 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010868 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010869 turn_off, turn_on, mode_changed);
10870
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010871 if (turn_on) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010872 if (INTEL_GEN(dev_priv) < 5)
10873 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010874
10875 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010876 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010877 pipe_config->disable_cxsr = true;
10878 } else if (turn_off) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010879 if (INTEL_GEN(dev_priv) < 5)
10880 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010881
Ville Syrjälä852eb002015-06-24 22:00:07 +030010882 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010883 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010884 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010885 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010886 if (INTEL_GEN(dev_priv) < 5) {
10887 /* FIXME bollocks */
10888 pipe_config->update_wm_pre = true;
10889 pipe_config->update_wm_post = true;
10890 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030010891 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010892
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010893 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010894 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010895
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010896 /*
10897 * WaCxSRDisabledForSpriteScaling:ivb
10898 *
10899 * cstate->update_wm was already set above, so this flag will
10900 * take effect when we commit and program watermarks.
10901 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010902 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010903 needs_scaling(to_intel_plane_state(plane_state)) &&
10904 !needs_scaling(old_plane_state))
10905 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010906
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010907 return 0;
10908}
10909
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010910static bool encoders_cloneable(const struct intel_encoder *a,
10911 const struct intel_encoder *b)
10912{
10913 /* masks could be asymmetric, so check both ways */
10914 return a == b || (a->cloneable & (1 << b->type) &&
10915 b->cloneable & (1 << a->type));
10916}
10917
10918static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10919 struct intel_crtc *crtc,
10920 struct intel_encoder *encoder)
10921{
10922 struct intel_encoder *source_encoder;
10923 struct drm_connector *connector;
10924 struct drm_connector_state *connector_state;
10925 int i;
10926
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010927 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010928 if (connector_state->crtc != &crtc->base)
10929 continue;
10930
10931 source_encoder =
10932 to_intel_encoder(connector_state->best_encoder);
10933 if (!encoders_cloneable(encoder, source_encoder))
10934 return false;
10935 }
10936
10937 return true;
10938}
10939
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010940static int intel_crtc_atomic_check(struct drm_crtc *crtc,
10941 struct drm_crtc_state *crtc_state)
10942{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010943 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010944 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010945 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010946 struct intel_crtc_state *pipe_config =
10947 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010948 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020010949 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010950 bool mode_changed = needs_modeset(crtc_state);
10951
Ville Syrjälä852eb002015-06-24 22:00:07 +030010952 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010953 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020010954
Maarten Lankhorstad421372015-06-15 12:33:42 +020010955 if (mode_changed && crtc_state->enable &&
10956 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010957 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020010958 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10959 pipe_config);
10960 if (ret)
10961 return ret;
10962 }
10963
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010964 if (crtc_state->color_mgmt_changed) {
10965 ret = intel_color_check(crtc, crtc_state);
10966 if (ret)
10967 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010010968
10969 /*
10970 * Changing color management on Intel hardware is
10971 * handled as part of planes update.
10972 */
10973 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010974 }
10975
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010976 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010977 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010010978 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080010979 if (ret) {
10980 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070010981 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080010982 }
10983 }
10984
10985 if (dev_priv->display.compute_intermediate_wm &&
10986 !to_intel_atomic_state(state)->skip_intermediate_wm) {
10987 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
10988 return 0;
10989
10990 /*
10991 * Calculate 'intermediate' watermarks that satisfy both the
10992 * old state and the new state. We can program these
10993 * immediately.
10994 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010995 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080010996 intel_crtc,
10997 pipe_config);
10998 if (ret) {
10999 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
11000 return ret;
11001 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070011002 } else if (dev_priv->display.compute_intermediate_wm) {
11003 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
11004 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011005 }
11006
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011007 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011008 if (mode_changed)
11009 ret = skl_update_scaler_crtc(pipe_config);
11010
11011 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020011012 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011013 pipe_config);
11014 }
11015
11016 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011017}
11018
Jani Nikula65b38e02015-04-13 11:26:56 +030011019static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011020 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Daniel Vetter5a21b662016-05-24 17:13:53 +020011021 .atomic_begin = intel_begin_crtc_commit,
11022 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011023 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011024};
11025
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011026static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11027{
11028 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011029 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011030
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011031 drm_connector_list_iter_begin(dev, &conn_iter);
11032 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020011033 if (connector->base.state->crtc)
11034 drm_connector_unreference(&connector->base);
11035
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011036 if (connector->base.encoder) {
11037 connector->base.state->best_encoder =
11038 connector->base.encoder;
11039 connector->base.state->crtc =
11040 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020011041
11042 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011043 } else {
11044 connector->base.state->best_encoder = NULL;
11045 connector->base.state->crtc = NULL;
11046 }
11047 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011048 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011049}
11050
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011051static void
Robin Schroereba905b2014-05-18 02:24:50 +020011052connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011053 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011054{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011055 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011056 int bpp = pipe_config->pipe_bpp;
11057
11058 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011059 connector->base.base.id,
11060 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011061
11062 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011063 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011064 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011065 bpp, info->bpc * 3);
11066 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011067 }
11068
Mario Kleiner196f9542016-07-06 12:05:45 +020011069 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011070 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020011071 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11072 bpp);
11073 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011074 }
11075}
11076
11077static int
11078compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011079 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011080{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011081 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011082 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011083 struct drm_connector *connector;
11084 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011085 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011086
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011087 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
11088 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011089 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011090 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011091 bpp = 12*3;
11092 else
11093 bpp = 8*3;
11094
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011095
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011096 pipe_config->pipe_bpp = bpp;
11097
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011098 state = pipe_config->base.state;
11099
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011100 /* Clamp display bpp to EDID value */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011101 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011102 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011103 continue;
11104
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011105 connected_sink_compute_bpp(to_intel_connector(connector),
11106 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011107 }
11108
11109 return bpp;
11110}
11111
Daniel Vetter644db712013-09-19 14:53:58 +020011112static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11113{
11114 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11115 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011116 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011117 mode->crtc_hdisplay, mode->crtc_hsync_start,
11118 mode->crtc_hsync_end, mode->crtc_htotal,
11119 mode->crtc_vdisplay, mode->crtc_vsync_start,
11120 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11121}
11122
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011123static inline void
11124intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011125 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011126{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011127 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11128 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011129 m_n->gmch_m, m_n->gmch_n,
11130 m_n->link_m, m_n->link_n, m_n->tu);
11131}
11132
Daniel Vetterc0b03412013-05-28 12:05:54 +020011133static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011134 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011135 const char *context)
11136{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011137 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011138 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011139 struct drm_plane *plane;
11140 struct intel_plane *intel_plane;
11141 struct intel_plane_state *state;
11142 struct drm_framebuffer *fb;
11143
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000011144 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
11145 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011146
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011147 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
11148 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020011149 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011150
11151 if (pipe_config->has_pch_encoder)
11152 intel_dump_m_n_config(pipe_config, "fdi",
11153 pipe_config->fdi_lanes,
11154 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011155
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011156 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011157 intel_dump_m_n_config(pipe_config, "dp m_n",
11158 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000011159 if (pipe_config->has_drrs)
11160 intel_dump_m_n_config(pipe_config, "dp m2_n2",
11161 pipe_config->lane_count,
11162 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011163 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011164
Daniel Vetter55072d12014-11-20 16:10:28 +010011165 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011166 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010011167
Daniel Vetterc0b03412013-05-28 12:05:54 +020011168 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011169 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011170 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011171 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11172 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011173 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011174 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011175 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
11176 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011177
11178 if (INTEL_GEN(dev_priv) >= 9)
11179 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11180 crtc->num_scalers,
11181 pipe_config->scaler_state.scaler_users,
11182 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011183
11184 if (HAS_GMCH_DISPLAY(dev_priv))
11185 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11186 pipe_config->gmch_pfit.control,
11187 pipe_config->gmch_pfit.pgm_ratios,
11188 pipe_config->gmch_pfit.lvds_border_bits);
11189 else
11190 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
11191 pipe_config->pch_pfit.pos,
11192 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000011193 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011194
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011195 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
11196 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011197
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020011198 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011199
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011200 DRM_DEBUG_KMS("planes on this crtc\n");
11201 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011202 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011203 intel_plane = to_intel_plane(plane);
11204 if (intel_plane->pipe != crtc->pipe)
11205 continue;
11206
11207 state = to_intel_plane_state(plane->state);
11208 fb = state->base.fb;
11209 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030011210 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
11211 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011212 continue;
11213 }
11214
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011215 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
11216 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011217 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020011218 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011219 if (INTEL_GEN(dev_priv) >= 9)
11220 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
11221 state->scaler_id,
11222 state->base.src.x1 >> 16,
11223 state->base.src.y1 >> 16,
11224 drm_rect_width(&state->base.src) >> 16,
11225 drm_rect_height(&state->base.src) >> 16,
11226 state->base.dst.x1, state->base.dst.y1,
11227 drm_rect_width(&state->base.dst),
11228 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011229 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011230}
11231
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011232static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011233{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011234 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011235 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011236 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011237 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011238
11239 /*
11240 * Walk the connector list instead of the encoder
11241 * list to detect the problem on ddi platforms
11242 * where there's just one encoder per digital port.
11243 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020011244 drm_for_each_connector(connector, dev) {
11245 struct drm_connector_state *connector_state;
11246 struct intel_encoder *encoder;
11247
11248 connector_state = drm_atomic_get_existing_connector_state(state, connector);
11249 if (!connector_state)
11250 connector_state = connector->state;
11251
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011252 if (!connector_state->best_encoder)
11253 continue;
11254
11255 encoder = to_intel_encoder(connector_state->best_encoder);
11256
11257 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011258
11259 switch (encoder->type) {
11260 unsigned int port_mask;
11261 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011262 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011263 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030011264 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011265 case INTEL_OUTPUT_HDMI:
11266 case INTEL_OUTPUT_EDP:
11267 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
11268
11269 /* the same port mustn't appear more than once */
11270 if (used_ports & port_mask)
11271 return false;
11272
11273 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011274 break;
11275 case INTEL_OUTPUT_DP_MST:
11276 used_mst_ports |=
11277 1 << enc_to_mst(&encoder->base)->primary->port;
11278 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011279 default:
11280 break;
11281 }
11282 }
11283
Ville Syrjälä477321e2016-07-28 17:50:40 +030011284 /* can't mix MST and SST/HDMI on the same port */
11285 if (used_ports & used_mst_ports)
11286 return false;
11287
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011288 return true;
11289}
11290
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011291static void
11292clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11293{
Ville Syrjäläff32c542017-03-02 19:14:57 +020011294 struct drm_i915_private *dev_priv =
11295 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070011296 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011297 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011298 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011299 struct intel_crtc_wm_state wm_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011300 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011301
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030011302 /* FIXME: before the switch to atomic started, a new pipe_config was
11303 * kzalloc'd. Code that depends on any field being zero should be
11304 * fixed, so that the crtc_state can be safely duplicated. For now,
11305 * only fields that are know to not cause problems are preserved. */
11306
Chandra Konduru663a3642015-04-07 15:28:41 -070011307 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011308 shared_dpll = crtc_state->shared_dpll;
11309 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011310 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011311 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
11312 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011313
Chris Wilsond2fa80a2017-03-03 15:46:44 +000011314 /* Keep base drm_crtc_state intact, only clear our extended struct */
11315 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
11316 memset(&crtc_state->base + 1, 0,
11317 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011318
Chandra Konduru663a3642015-04-07 15:28:41 -070011319 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011320 crtc_state->shared_dpll = shared_dpll;
11321 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011322 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011323 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
11324 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011325}
11326
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011327static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011328intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011329 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020011330{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011331 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020011332 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011333 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011334 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011335 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011336 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011337 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020011338
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011339 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020011340
Daniel Vettere143a212013-07-04 12:01:15 +020011341 pipe_config->cpu_transcoder =
11342 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011343
Imre Deak2960bc92013-07-30 13:36:32 +030011344 /*
11345 * Sanitize sync polarity flags based on requested ones. If neither
11346 * positive or negative polarity is requested, treat this as meaning
11347 * negative polarity.
11348 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011349 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011350 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011351 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011352
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011353 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011354 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011355 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011356
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011357 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11358 pipe_config);
11359 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011360 goto fail;
11361
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011362 /*
11363 * Determine the real pipe dimensions. Note that stereo modes can
11364 * increase the actual pipe size due to the frame doubling and
11365 * insertion of additional space for blanks between the frame. This
11366 * is stored in the crtc timings. We use the requested mode to do this
11367 * computation to clearly distinguish it from the adjusted mode, which
11368 * can be changed by the connectors in the below retry loop.
11369 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010011370 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011371 &pipe_config->pipe_src_w,
11372 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011373
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011374 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011375 if (connector_state->crtc != crtc)
11376 continue;
11377
11378 encoder = to_intel_encoder(connector_state->best_encoder);
11379
Ville Syrjäläe25148d2016-06-22 21:57:09 +030011380 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
11381 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11382 goto fail;
11383 }
11384
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011385 /*
11386 * Determine output_types before calling the .compute_config()
11387 * hooks so that the hooks can use this information safely.
11388 */
11389 pipe_config->output_types |= 1 << encoder->type;
11390 }
11391
Daniel Vettere29c22c2013-02-21 00:00:16 +010011392encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011393 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011394 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011395 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011396
Daniel Vetter135c81b2013-07-21 21:37:09 +020011397 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011398 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11399 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011400
Daniel Vetter7758a112012-07-08 19:40:39 +020011401 /* Pass our mode to the connectors and the CRTC to give them a chance to
11402 * adjust it according to limitations or connector properties, and also
11403 * a chance to reject the mode entirely.
11404 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011405 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011406 if (connector_state->crtc != crtc)
11407 continue;
11408
11409 encoder = to_intel_encoder(connector_state->best_encoder);
11410
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020011411 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020011412 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020011413 goto fail;
11414 }
11415 }
11416
Daniel Vetterff9a6752013-06-01 17:16:21 +020011417 /* Set default port clock if not overwritten by the encoder. Needs to be
11418 * done afterwards in case the encoder adjusts the mode. */
11419 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011420 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011421 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011422
Daniel Vettera43f6e02013-06-07 23:10:32 +020011423 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010011424 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011425 DRM_DEBUG_KMS("CRTC fixup failed\n");
11426 goto fail;
11427 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011428
11429 if (ret == RETRY) {
11430 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11431 ret = -EINVAL;
11432 goto fail;
11433 }
11434
11435 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11436 retry = false;
11437 goto encoder_retry;
11438 }
11439
Daniel Vettere8fa4272015-08-12 11:43:34 +020011440 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080011441 * only enable it on 6bpc panels and when its not a compliance
11442 * test requesting 6bpc video pattern.
11443 */
11444 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
11445 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020011446 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011447 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011448
Daniel Vetter7758a112012-07-08 19:40:39 +020011449fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011450 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011451}
11452
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011453static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020011454intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011455{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011456 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011457 struct drm_crtc_state *new_crtc_state;
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020011458 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011459
Ville Syrjälä76688512014-01-10 11:28:06 +020011460 /* Double check state. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011461 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
11462 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020011463
11464 /* Update hwmode for vblank functions */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011465 if (new_crtc_state->active)
11466 crtc->hwmode = new_crtc_state->adjusted_mode;
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020011467 else
11468 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020011469
11470 /*
11471 * Update legacy state to satisfy fbc code. This can
11472 * be removed when fbc uses the atomic state.
11473 */
11474 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
11475 struct drm_plane_state *plane_state = crtc->primary->state;
11476
11477 crtc->primary->fb = plane_state->fb;
11478 crtc->x = plane_state->src_x >> 16;
11479 crtc->y = plane_state->src_y >> 16;
11480 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011481 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011482}
11483
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011484static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011485{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011486 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011487
11488 if (clock1 == clock2)
11489 return true;
11490
11491 if (!clock1 || !clock2)
11492 return false;
11493
11494 diff = abs(clock1 - clock2);
11495
11496 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11497 return true;
11498
11499 return false;
11500}
11501
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011502static bool
11503intel_compare_m_n(unsigned int m, unsigned int n,
11504 unsigned int m2, unsigned int n2,
11505 bool exact)
11506{
11507 if (m == m2 && n == n2)
11508 return true;
11509
11510 if (exact || !m || !n || !m2 || !n2)
11511 return false;
11512
11513 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11514
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011515 if (n > n2) {
11516 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011517 m2 <<= 1;
11518 n2 <<= 1;
11519 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011520 } else if (n < n2) {
11521 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011522 m <<= 1;
11523 n <<= 1;
11524 }
11525 }
11526
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011527 if (n != n2)
11528 return false;
11529
11530 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011531}
11532
11533static bool
11534intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11535 struct intel_link_m_n *m2_n2,
11536 bool adjust)
11537{
11538 if (m_n->tu == m2_n2->tu &&
11539 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11540 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11541 intel_compare_m_n(m_n->link_m, m_n->link_n,
11542 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11543 if (adjust)
11544 *m2_n2 = *m_n;
11545
11546 return true;
11547 }
11548
11549 return false;
11550}
11551
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011552static void __printf(3, 4)
11553pipe_config_err(bool adjust, const char *name, const char *format, ...)
11554{
11555 char *level;
11556 unsigned int category;
11557 struct va_format vaf;
11558 va_list args;
11559
11560 if (adjust) {
11561 level = KERN_DEBUG;
11562 category = DRM_UT_KMS;
11563 } else {
11564 level = KERN_ERR;
11565 category = DRM_UT_NONE;
11566 }
11567
11568 va_start(args, format);
11569 vaf.fmt = format;
11570 vaf.va = &args;
11571
11572 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
11573
11574 va_end(args);
11575}
11576
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011577static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011578intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011579 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011580 struct intel_crtc_state *pipe_config,
11581 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011582{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011583 bool ret = true;
11584
Daniel Vetter66e985c2013-06-05 13:34:20 +020011585#define PIPE_CONF_CHECK_X(name) \
11586 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011587 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011588 "(expected 0x%08x, found 0x%08x)\n", \
11589 current_config->name, \
11590 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011591 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011592 }
11593
Daniel Vetter08a24032013-04-19 11:25:34 +020011594#define PIPE_CONF_CHECK_I(name) \
11595 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011596 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011597 "(expected %i, found %i)\n", \
11598 current_config->name, \
11599 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011600 ret = false; \
11601 }
11602
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011603#define PIPE_CONF_CHECK_P(name) \
11604 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011605 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011606 "(expected %p, found %p)\n", \
11607 current_config->name, \
11608 pipe_config->name); \
11609 ret = false; \
11610 }
11611
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011612#define PIPE_CONF_CHECK_M_N(name) \
11613 if (!intel_compare_link_m_n(&current_config->name, \
11614 &pipe_config->name,\
11615 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011616 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011617 "(expected tu %i gmch %i/%i link %i/%i, " \
11618 "found tu %i, gmch %i/%i link %i/%i)\n", \
11619 current_config->name.tu, \
11620 current_config->name.gmch_m, \
11621 current_config->name.gmch_n, \
11622 current_config->name.link_m, \
11623 current_config->name.link_n, \
11624 pipe_config->name.tu, \
11625 pipe_config->name.gmch_m, \
11626 pipe_config->name.gmch_n, \
11627 pipe_config->name.link_m, \
11628 pipe_config->name.link_n); \
11629 ret = false; \
11630 }
11631
Daniel Vetter55c561a2016-03-30 11:34:36 +020011632/* This is required for BDW+ where there is only one set of registers for
11633 * switching between high and low RR.
11634 * This macro can be used whenever a comparison has to be made between one
11635 * hw state and multiple sw state variables.
11636 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011637#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11638 if (!intel_compare_link_m_n(&current_config->name, \
11639 &pipe_config->name, adjust) && \
11640 !intel_compare_link_m_n(&current_config->alt_name, \
11641 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011642 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011643 "(expected tu %i gmch %i/%i link %i/%i, " \
11644 "or tu %i gmch %i/%i link %i/%i, " \
11645 "found tu %i, gmch %i/%i link %i/%i)\n", \
11646 current_config->name.tu, \
11647 current_config->name.gmch_m, \
11648 current_config->name.gmch_n, \
11649 current_config->name.link_m, \
11650 current_config->name.link_n, \
11651 current_config->alt_name.tu, \
11652 current_config->alt_name.gmch_m, \
11653 current_config->alt_name.gmch_n, \
11654 current_config->alt_name.link_m, \
11655 current_config->alt_name.link_n, \
11656 pipe_config->name.tu, \
11657 pipe_config->name.gmch_m, \
11658 pipe_config->name.gmch_n, \
11659 pipe_config->name.link_m, \
11660 pipe_config->name.link_n); \
11661 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011662 }
11663
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011664#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11665 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011666 pipe_config_err(adjust, __stringify(name), \
11667 "(%x) (expected %i, found %i)\n", \
11668 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011669 current_config->name & (mask), \
11670 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011671 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011672 }
11673
Ville Syrjälä5e550652013-09-06 23:29:07 +030011674#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11675 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011676 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011677 "(expected %i, found %i)\n", \
11678 current_config->name, \
11679 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011680 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011681 }
11682
Daniel Vetterbb760062013-06-06 14:55:52 +020011683#define PIPE_CONF_QUIRK(quirk) \
11684 ((current_config->quirks | pipe_config->quirks) & (quirk))
11685
Daniel Vettereccb1402013-05-22 00:50:22 +020011686 PIPE_CONF_CHECK_I(cpu_transcoder);
11687
Daniel Vetter08a24032013-04-19 11:25:34 +020011688 PIPE_CONF_CHECK_I(has_pch_encoder);
11689 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011690 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011691
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011692 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011693 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011694
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011695 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011696 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011697
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011698 if (current_config->has_drrs)
11699 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11700 } else
11701 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011702
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011703 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011704
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011705 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11706 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11707 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11708 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11709 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11710 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011711
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011712 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11713 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11714 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11715 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11716 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11717 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011718
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011719 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020011720 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011721 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011722 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020011723 PIPE_CONF_CHECK_I(limited_color_range);
Shashank Sharma15953632017-03-13 16:54:03 +053011724
11725 PIPE_CONF_CHECK_I(hdmi_scrambling);
11726 PIPE_CONF_CHECK_I(hdmi_high_tmds_clock_ratio);
Jesse Barnese43823e2014-11-05 14:26:08 -080011727 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011728
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011729 PIPE_CONF_CHECK_I(has_audio);
11730
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011731 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011732 DRM_MODE_FLAG_INTERLACE);
11733
Daniel Vetterbb760062013-06-06 14:55:52 +020011734 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011735 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011736 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011737 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011738 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011739 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011740 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011741 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011742 DRM_MODE_FLAG_NVSYNC);
11743 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011744
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011745 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011746 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011747 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011748 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011749 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011750
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011751 if (!adjust) {
11752 PIPE_CONF_CHECK_I(pipe_src_w);
11753 PIPE_CONF_CHECK_I(pipe_src_h);
11754
11755 PIPE_CONF_CHECK_I(pch_pfit.enabled);
11756 if (current_config->pch_pfit.enabled) {
11757 PIPE_CONF_CHECK_X(pch_pfit.pos);
11758 PIPE_CONF_CHECK_X(pch_pfit.size);
11759 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011760
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011761 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011762 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011763 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011764
Jesse Barnese59150d2014-01-07 13:30:45 -080011765 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011766 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080011767 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011768
Ville Syrjälä282740f2013-09-04 18:30:03 +030011769 PIPE_CONF_CHECK_I(double_wide);
11770
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011771 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011772 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011773 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011774 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11775 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011776 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011777 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011778 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11779 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11780 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011781
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011782 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11783 PIPE_CONF_CHECK_X(dsi_pll.div);
11784
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011785 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011786 PIPE_CONF_CHECK_I(pipe_bpp);
11787
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011788 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011789 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011790
Daniel Vetter66e985c2013-06-05 13:34:20 +020011791#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011792#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011793#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011794#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011795#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011796#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011797
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011798 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011799}
11800
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011801static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11802 const struct intel_crtc_state *pipe_config)
11803{
11804 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011805 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011806 &pipe_config->fdi_m_n);
11807 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11808
11809 /*
11810 * FDI already provided one idea for the dotclock.
11811 * Yell if the encoder disagrees.
11812 */
11813 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11814 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11815 fdi_dotclock, dotclock);
11816 }
11817}
11818
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011819static void verify_wm_state(struct drm_crtc *crtc,
11820 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011821{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011822 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011823 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011824 struct skl_pipe_wm hw_wm, *sw_wm;
11825 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11826 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011827 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11828 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011829 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000011830
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011831 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000011832 return;
11833
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011834 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020011835 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011836
Damien Lespiau08db6652014-11-04 17:06:52 +000011837 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11838 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11839
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011840 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070011841 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011842 hw_plane_wm = &hw_wm.planes[plane];
11843 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000011844
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011845 /* Watermarks */
11846 for (level = 0; level <= max_level; level++) {
11847 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11848 &sw_plane_wm->wm[level]))
11849 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000011850
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011851 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11852 pipe_name(pipe), plane + 1, level,
11853 sw_plane_wm->wm[level].plane_en,
11854 sw_plane_wm->wm[level].plane_res_b,
11855 sw_plane_wm->wm[level].plane_res_l,
11856 hw_plane_wm->wm[level].plane_en,
11857 hw_plane_wm->wm[level].plane_res_b,
11858 hw_plane_wm->wm[level].plane_res_l);
11859 }
11860
11861 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11862 &sw_plane_wm->trans_wm)) {
11863 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11864 pipe_name(pipe), plane + 1,
11865 sw_plane_wm->trans_wm.plane_en,
11866 sw_plane_wm->trans_wm.plane_res_b,
11867 sw_plane_wm->trans_wm.plane_res_l,
11868 hw_plane_wm->trans_wm.plane_en,
11869 hw_plane_wm->trans_wm.plane_res_b,
11870 hw_plane_wm->trans_wm.plane_res_l);
11871 }
11872
11873 /* DDB */
11874 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11875 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11876
11877 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011878 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011879 pipe_name(pipe), plane + 1,
11880 sw_ddb_entry->start, sw_ddb_entry->end,
11881 hw_ddb_entry->start, hw_ddb_entry->end);
11882 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011883 }
11884
Lyude27082492016-08-24 07:48:10 +020011885 /*
11886 * cursor
11887 * If the cursor plane isn't active, we may not have updated it's ddb
11888 * allocation. In that case since the ddb allocation will be updated
11889 * once the plane becomes visible, we can skip this check
11890 */
11891 if (intel_crtc->cursor_addr) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011892 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11893 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011894
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011895 /* Watermarks */
11896 for (level = 0; level <= max_level; level++) {
11897 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11898 &sw_plane_wm->wm[level]))
11899 continue;
11900
11901 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11902 pipe_name(pipe), level,
11903 sw_plane_wm->wm[level].plane_en,
11904 sw_plane_wm->wm[level].plane_res_b,
11905 sw_plane_wm->wm[level].plane_res_l,
11906 hw_plane_wm->wm[level].plane_en,
11907 hw_plane_wm->wm[level].plane_res_b,
11908 hw_plane_wm->wm[level].plane_res_l);
11909 }
11910
11911 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11912 &sw_plane_wm->trans_wm)) {
11913 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11914 pipe_name(pipe),
11915 sw_plane_wm->trans_wm.plane_en,
11916 sw_plane_wm->trans_wm.plane_res_b,
11917 sw_plane_wm->trans_wm.plane_res_l,
11918 hw_plane_wm->trans_wm.plane_en,
11919 hw_plane_wm->trans_wm.plane_res_b,
11920 hw_plane_wm->trans_wm.plane_res_l);
11921 }
11922
11923 /* DDB */
11924 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11925 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
11926
11927 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011928 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020011929 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011930 sw_ddb_entry->start, sw_ddb_entry->end,
11931 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020011932 }
Damien Lespiau08db6652014-11-04 17:06:52 +000011933 }
11934}
11935
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011936static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011937verify_connector_state(struct drm_device *dev,
11938 struct drm_atomic_state *state,
11939 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011940{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011941 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011942 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011943 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011944
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011945 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011946 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011947
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011948 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011949 continue;
11950
Daniel Vetter5a21b662016-05-24 17:13:53 +020011951 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011952
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011953 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011954 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011955 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011956}
11957
11958static void
Daniel Vetter86b04262017-03-01 10:52:26 +010011959verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011960{
11961 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010011962 struct drm_connector *connector;
11963 struct drm_connector_state *old_conn_state, *new_conn_state;
11964 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011965
Damien Lespiaub2784e12014-08-05 11:29:37 +010011966 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010011967 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011968 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011969
11970 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11971 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011972 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011973
Daniel Vetter86b04262017-03-01 10:52:26 +010011974 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
11975 new_conn_state, i) {
11976 if (old_conn_state->best_encoder == &encoder->base)
11977 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011978
Daniel Vetter86b04262017-03-01 10:52:26 +010011979 if (new_conn_state->best_encoder != &encoder->base)
11980 continue;
11981 found = enabled = true;
11982
11983 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011984 encoder->base.crtc,
11985 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011986 }
Daniel Vetter86b04262017-03-01 10:52:26 +010011987
11988 if (!found)
11989 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100011990
Rob Clarke2c719b2014-12-15 13:56:32 -050011991 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011992 "encoder's enabled state mismatch "
11993 "(expected %i, found %i)\n",
11994 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011995
11996 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011997 bool active;
11998
11999 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012000 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012001 "encoder detached but still enabled on pipe %c.\n",
12002 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012003 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012004 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012005}
12006
12007static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012008verify_crtc_state(struct drm_crtc *crtc,
12009 struct drm_crtc_state *old_crtc_state,
12010 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012011{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012012 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012013 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012014 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12016 struct intel_crtc_state *pipe_config, *sw_config;
12017 struct drm_atomic_state *old_state;
12018 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012019
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012020 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020012021 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012022 pipe_config = to_intel_crtc_state(old_crtc_state);
12023 memset(pipe_config, 0, sizeof(*pipe_config));
12024 pipe_config->base.crtc = crtc;
12025 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012026
Ville Syrjälä78108b72016-05-27 20:59:19 +030012027 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012028
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012029 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012030
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012031 /* hw state is inconsistent with the pipe quirk */
12032 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12033 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12034 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012035
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012036 I915_STATE_WARN(new_crtc_state->active != active,
12037 "crtc active state doesn't match with hw state "
12038 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012039
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012040 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
12041 "transitional active state does not match atomic hw state "
12042 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012043
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012044 for_each_encoder_on_crtc(dev, crtc, encoder) {
12045 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012046
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012047 active = encoder->get_hw_state(encoder, &pipe);
12048 I915_STATE_WARN(active != new_crtc_state->active,
12049 "[ENCODER:%i] active %i with crtc active %i\n",
12050 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012051
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012052 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12053 "Encoder connected to wrong pipe %c\n",
12054 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012055
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012056 if (active) {
12057 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012058 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012059 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012060 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012061
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020012062 intel_crtc_compute_pixel_rate(pipe_config);
12063
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012064 if (!new_crtc_state->active)
12065 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012066
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012067 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012068
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012069 sw_config = to_intel_crtc_state(crtc->state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012070 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012071 pipe_config, false)) {
12072 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12073 intel_dump_pipe_config(intel_crtc, pipe_config,
12074 "[hw state]");
12075 intel_dump_pipe_config(intel_crtc, sw_config,
12076 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012077 }
12078}
12079
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012080static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012081verify_single_dpll_state(struct drm_i915_private *dev_priv,
12082 struct intel_shared_dpll *pll,
12083 struct drm_crtc *crtc,
12084 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012085{
12086 struct intel_dpll_hw_state dpll_hw_state;
12087 unsigned crtc_mask;
12088 bool active;
12089
12090 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12091
12092 DRM_DEBUG_KMS("%s\n", pll->name);
12093
12094 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
12095
12096 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
12097 I915_STATE_WARN(!pll->on && pll->active_mask,
12098 "pll in active use but not on in sw tracking\n");
12099 I915_STATE_WARN(pll->on && !pll->active_mask,
12100 "pll is on but not used by any active crtc\n");
12101 I915_STATE_WARN(pll->on != active,
12102 "pll on state mismatch (expected %i, found %i)\n",
12103 pll->on, active);
12104 }
12105
12106 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012107 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012108 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012109 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012110
12111 return;
12112 }
12113
12114 crtc_mask = 1 << drm_crtc_index(crtc);
12115
12116 if (new_state->active)
12117 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
12118 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
12119 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12120 else
12121 I915_STATE_WARN(pll->active_mask & crtc_mask,
12122 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
12123 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12124
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012125 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012126 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012127 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012128
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012129 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012130 &dpll_hw_state,
12131 sizeof(dpll_hw_state)),
12132 "pll hw state mismatch\n");
12133}
12134
12135static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012136verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
12137 struct drm_crtc_state *old_crtc_state,
12138 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012139{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012140 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012141 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
12142 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
12143
12144 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012145 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012146
12147 if (old_state->shared_dpll &&
12148 old_state->shared_dpll != new_state->shared_dpll) {
12149 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
12150 struct intel_shared_dpll *pll = old_state->shared_dpll;
12151
12152 I915_STATE_WARN(pll->active_mask & crtc_mask,
12153 "pll active mismatch (didn't expect pipe %c in active mask)\n",
12154 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012155 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012156 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
12157 pipe_name(drm_crtc_index(crtc)));
12158 }
12159}
12160
12161static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012162intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012163 struct drm_atomic_state *state,
12164 struct drm_crtc_state *old_state,
12165 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012166{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012167 if (!needs_modeset(new_state) &&
12168 !to_intel_crtc_state(new_state)->update_pipe)
12169 return;
12170
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012171 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012172 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012173 verify_crtc_state(crtc, old_state, new_state);
12174 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012175}
12176
12177static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012178verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012179{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012180 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012181 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012182
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012183 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012184 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012185}
Daniel Vetter53589012013-06-05 13:34:16 +020012186
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012187static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012188intel_modeset_verify_disabled(struct drm_device *dev,
12189 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012190{
Daniel Vetter86b04262017-03-01 10:52:26 +010012191 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012192 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012193 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020012194}
12195
Ville Syrjälä80715b22014-05-15 20:23:23 +030012196static void update_scanline_offset(struct intel_crtc *crtc)
12197{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012198 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030012199
12200 /*
12201 * The scanline counter increments at the leading edge of hsync.
12202 *
12203 * On most platforms it starts counting from vtotal-1 on the
12204 * first active line. That means the scanline counter value is
12205 * always one less than what we would expect. Ie. just after
12206 * start of vblank, which also occurs at start of hsync (on the
12207 * last active line), the scanline counter will read vblank_start-1.
12208 *
12209 * On gen2 the scanline counter starts counting from 1 instead
12210 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12211 * to keep the value positive), instead of adding one.
12212 *
12213 * On HSW+ the behaviour of the scanline counter depends on the output
12214 * type. For DP ports it behaves like most other platforms, but on HDMI
12215 * there's an extra 1 line difference. So we need to add two instead of
12216 * one to the value.
12217 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012218 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012219 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012220 int vtotal;
12221
Ville Syrjälä124abe02015-09-08 13:40:45 +030012222 vtotal = adjusted_mode->crtc_vtotal;
12223 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012224 vtotal /= 2;
12225
12226 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012227 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030012228 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012229 crtc->scanline_offset = 2;
12230 } else
12231 crtc->scanline_offset = 1;
12232}
12233
Maarten Lankhorstad421372015-06-15 12:33:42 +020012234static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012235{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012236 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012237 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012238 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012239 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012240 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012241
12242 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012243 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012244
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012245 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012246 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012247 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012248 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012249
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012250 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012251 continue;
12252
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012253 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012254
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012255 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012256 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012257
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020012258 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012259 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012260}
12261
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012262/*
12263 * This implements the workaround described in the "notes" section of the mode
12264 * set sequence documentation. When going from no pipes or single pipe to
12265 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12266 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12267 */
12268static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12269{
12270 struct drm_crtc_state *crtc_state;
12271 struct intel_crtc *intel_crtc;
12272 struct drm_crtc *crtc;
12273 struct intel_crtc_state *first_crtc_state = NULL;
12274 struct intel_crtc_state *other_crtc_state = NULL;
12275 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12276 int i;
12277
12278 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012279 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012280 intel_crtc = to_intel_crtc(crtc);
12281
12282 if (!crtc_state->active || !needs_modeset(crtc_state))
12283 continue;
12284
12285 if (first_crtc_state) {
12286 other_crtc_state = to_intel_crtc_state(crtc_state);
12287 break;
12288 } else {
12289 first_crtc_state = to_intel_crtc_state(crtc_state);
12290 first_pipe = intel_crtc->pipe;
12291 }
12292 }
12293
12294 /* No workaround needed? */
12295 if (!first_crtc_state)
12296 return 0;
12297
12298 /* w/a possibly needed, check how many crtc's are already enabled. */
12299 for_each_intel_crtc(state->dev, intel_crtc) {
12300 struct intel_crtc_state *pipe_config;
12301
12302 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12303 if (IS_ERR(pipe_config))
12304 return PTR_ERR(pipe_config);
12305
12306 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12307
12308 if (!pipe_config->base.active ||
12309 needs_modeset(&pipe_config->base))
12310 continue;
12311
12312 /* 2 or more enabled crtcs means no need for w/a */
12313 if (enabled_pipe != INVALID_PIPE)
12314 return 0;
12315
12316 enabled_pipe = intel_crtc->pipe;
12317 }
12318
12319 if (enabled_pipe != INVALID_PIPE)
12320 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12321 else if (other_crtc_state)
12322 other_crtc_state->hsw_workaround_pipe = first_pipe;
12323
12324 return 0;
12325}
12326
Ville Syrjälä8d965612016-11-14 18:35:10 +020012327static int intel_lock_all_pipes(struct drm_atomic_state *state)
12328{
12329 struct drm_crtc *crtc;
12330
12331 /* Add all pipes to the state */
12332 for_each_crtc(state->dev, crtc) {
12333 struct drm_crtc_state *crtc_state;
12334
12335 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12336 if (IS_ERR(crtc_state))
12337 return PTR_ERR(crtc_state);
12338 }
12339
12340 return 0;
12341}
12342
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012343static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12344{
12345 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012346
Ville Syrjälä8d965612016-11-14 18:35:10 +020012347 /*
12348 * Add all pipes to the state, and force
12349 * a modeset on all the active ones.
12350 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012351 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012352 struct drm_crtc_state *crtc_state;
12353 int ret;
12354
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012355 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12356 if (IS_ERR(crtc_state))
12357 return PTR_ERR(crtc_state);
12358
12359 if (!crtc_state->active || needs_modeset(crtc_state))
12360 continue;
12361
12362 crtc_state->mode_changed = true;
12363
12364 ret = drm_atomic_add_affected_connectors(state, crtc);
12365 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012366 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012367
12368 ret = drm_atomic_add_affected_planes(state, crtc);
12369 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012370 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012371 }
12372
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012373 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012374}
12375
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012376static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012377{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012378 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012379 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012380 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012381 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012382 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012383
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012384 if (!check_digital_port_conflicts(state)) {
12385 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12386 return -EINVAL;
12387 }
12388
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012389 intel_state->modeset = true;
12390 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012391 intel_state->cdclk.logical = dev_priv->cdclk.logical;
12392 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012393
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012394 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12395 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012396 intel_state->active_crtcs |= 1 << i;
12397 else
12398 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070012399
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012400 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070012401 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012402 }
12403
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012404 /*
12405 * See if the config requires any additional preparation, e.g.
12406 * to adjust global state with pipes off. We need to do this
12407 * here so we can get the modeset_pipe updated config for the new
12408 * mode set on this crtc. For other crtcs we need to use the
12409 * adjusted_mode bits in the crtc directly.
12410 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012411 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030012412 ret = dev_priv->display.modeset_calc_cdclk(state);
12413 if (ret < 0)
12414 return ret;
12415
Ville Syrjälä8d965612016-11-14 18:35:10 +020012416 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012417 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020012418 * holding all the crtc locks, even if we don't end up
12419 * touching the hardware
12420 */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012421 if (!intel_cdclk_state_compare(&dev_priv->cdclk.logical,
12422 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012423 ret = intel_lock_all_pipes(state);
12424 if (ret < 0)
12425 return ret;
12426 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012427
Ville Syrjälä8d965612016-11-14 18:35:10 +020012428 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012429 if (!intel_cdclk_state_compare(&dev_priv->cdclk.actual,
12430 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012431 ret = intel_modeset_all_pipes(state);
12432 if (ret < 0)
12433 return ret;
12434 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010012435
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012436 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
12437 intel_state->cdclk.logical.cdclk,
12438 intel_state->cdclk.actual.cdclk);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012439 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012440 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012441 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012442
Maarten Lankhorstad421372015-06-15 12:33:42 +020012443 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012444
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012445 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012446 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012447
Maarten Lankhorstad421372015-06-15 12:33:42 +020012448 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012449}
12450
Matt Roperaa363132015-09-24 15:53:18 -070012451/*
12452 * Handle calculation of various watermark data at the end of the atomic check
12453 * phase. The code here should be run after the per-crtc and per-plane 'check'
12454 * handlers to ensure that all derived state has been updated.
12455 */
Matt Roper55994c22016-05-12 07:06:08 -070012456static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012457{
12458 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070012459 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012460
12461 /* Is there platform-specific watermark information to calculate? */
12462 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012463 return dev_priv->display.compute_global_watermarks(state);
12464
12465 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012466}
12467
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012468/**
12469 * intel_atomic_check - validate state object
12470 * @dev: drm device
12471 * @state: state to validate
12472 */
12473static int intel_atomic_check(struct drm_device *dev,
12474 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012475{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012476 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012477 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012478 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012479 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012480 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012481 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012482
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012483 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012484 if (ret)
12485 return ret;
12486
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012487 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012488 struct intel_crtc_state *pipe_config =
12489 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012490
12491 /* Catch I915_MODE_FLAG_INHERITED */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012492 if (crtc_state->mode.private_flags != old_crtc_state->mode.private_flags)
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012493 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012494
Daniel Vetter26495482015-07-15 14:15:52 +020012495 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012496 continue;
12497
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012498 if (!crtc_state->enable) {
12499 any_ms = true;
12500 continue;
12501 }
12502
Daniel Vetter26495482015-07-15 14:15:52 +020012503 /* FIXME: For only active_changed we shouldn't need to do any
12504 * state recomputation at all. */
12505
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012506 ret = drm_atomic_add_affected_connectors(state, crtc);
12507 if (ret)
12508 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012509
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012510 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012511 if (ret) {
12512 intel_dump_pipe_config(to_intel_crtc(crtc),
12513 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012514 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012515 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012516
Jani Nikula73831232015-11-19 10:26:30 +020012517 if (i915.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012518 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012519 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012520 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012521 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012522 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012523 }
12524
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012525 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012526 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012527
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012528 ret = drm_atomic_add_affected_planes(state, crtc);
12529 if (ret)
12530 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012531
Daniel Vetter26495482015-07-15 14:15:52 +020012532 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12533 needs_modeset(crtc_state) ?
12534 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012535 }
12536
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012537 if (any_ms) {
12538 ret = intel_modeset_checks(state);
12539
12540 if (ret)
12541 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012542 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012543 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012544 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012545
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012546 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012547 if (ret)
12548 return ret;
12549
Paulo Zanonif51be2e2016-01-19 11:35:50 -020012550 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070012551 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012552}
12553
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012554static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012555 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012556{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012557 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012558 struct drm_crtc_state *crtc_state;
12559 struct drm_crtc *crtc;
12560 int i, ret;
12561
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012562 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012563 if (state->legacy_cursor_update)
12564 continue;
12565
12566 ret = intel_crtc_wait_for_pending_flips(crtc);
12567 if (ret)
12568 return ret;
12569
12570 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
12571 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012572 }
12573
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012574 ret = mutex_lock_interruptible(&dev->struct_mutex);
12575 if (ret)
12576 return ret;
12577
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012578 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010012579 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012580
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012581 return ret;
12582}
12583
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012584u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12585{
12586 struct drm_device *dev = crtc->base.dev;
12587
12588 if (!dev->max_vblank_count)
12589 return drm_accurate_vblank_count(&crtc->base);
12590
12591 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12592}
12593
Daniel Vetter5a21b662016-05-24 17:13:53 +020012594static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
12595 struct drm_i915_private *dev_priv,
12596 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010012597{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012598 unsigned last_vblank_count[I915_MAX_PIPES];
12599 enum pipe pipe;
12600 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012601
Daniel Vetter5a21b662016-05-24 17:13:53 +020012602 if (!crtc_mask)
12603 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012604
Daniel Vetter5a21b662016-05-24 17:13:53 +020012605 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020012606 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12607 pipe);
Maarten Lankhorste8861672016-02-24 11:24:26 +010012608
Daniel Vetter5a21b662016-05-24 17:13:53 +020012609 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010012610 continue;
12611
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012612 ret = drm_crtc_vblank_get(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012613 if (WARN_ON(ret != 0)) {
12614 crtc_mask &= ~(1 << pipe);
12615 continue;
12616 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012617
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012618 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012619 }
12620
12621 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020012622 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12623 pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012624 long lret;
12625
12626 if (!((1 << pipe) & crtc_mask))
12627 continue;
12628
12629 lret = wait_event_timeout(dev->vblank[pipe].queue,
12630 last_vblank_count[pipe] !=
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012631 drm_crtc_vblank_count(&crtc->base),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012632 msecs_to_jiffies(50));
12633
12634 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
12635
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012636 drm_crtc_vblank_put(&crtc->base);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012637 }
12638}
12639
Daniel Vetter5a21b662016-05-24 17:13:53 +020012640static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012641{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012642 /* fb updated, need to unpin old fb */
12643 if (crtc_state->fb_changed)
12644 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012645
Daniel Vetter5a21b662016-05-24 17:13:53 +020012646 /* wm changes, need vblank before final wm's */
12647 if (crtc_state->update_wm_post)
12648 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012649
Ville Syrjälä5eeb7982017-03-02 19:15:00 +020012650 if (crtc_state->wm.need_postvbl_update)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012651 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012652
Daniel Vetter5a21b662016-05-24 17:13:53 +020012653 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012654}
12655
Lyude896e5bb2016-08-24 07:48:09 +020012656static void intel_update_crtc(struct drm_crtc *crtc,
12657 struct drm_atomic_state *state,
12658 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012659 struct drm_crtc_state *new_crtc_state,
Lyude896e5bb2016-08-24 07:48:09 +020012660 unsigned int *crtc_vblank_mask)
12661{
12662 struct drm_device *dev = crtc->dev;
12663 struct drm_i915_private *dev_priv = to_i915(dev);
12664 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012665 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12666 bool modeset = needs_modeset(new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012667
12668 if (modeset) {
12669 update_scanline_offset(intel_crtc);
12670 dev_priv->display.crtc_enable(pipe_config, state);
12671 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012672 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12673 pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012674 }
12675
12676 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12677 intel_fbc_enable(
12678 intel_crtc, pipe_config,
12679 to_intel_plane_state(crtc->primary->state));
12680 }
12681
12682 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
12683
12684 if (needs_vblank_wait(pipe_config))
12685 *crtc_vblank_mask |= drm_crtc_mask(crtc);
12686}
12687
12688static void intel_update_crtcs(struct drm_atomic_state *state,
12689 unsigned int *crtc_vblank_mask)
12690{
12691 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012692 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012693 int i;
12694
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012695 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12696 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012697 continue;
12698
12699 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012700 new_crtc_state, crtc_vblank_mask);
Lyude896e5bb2016-08-24 07:48:09 +020012701 }
12702}
12703
Lyude27082492016-08-24 07:48:10 +020012704static void skl_update_crtcs(struct drm_atomic_state *state,
12705 unsigned int *crtc_vblank_mask)
12706{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012707 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012708 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12709 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012710 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012711 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012712 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012713 unsigned int updated = 0;
12714 bool progress;
12715 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012716 int i;
12717
12718 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12719
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012720 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012721 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012722 if (new_crtc_state->active)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012723 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012724
12725 /*
12726 * Whenever the number of active pipes changes, we need to make sure we
12727 * update the pipes in the right order so that their ddb allocations
12728 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12729 * cause pipe underruns and other bad stuff.
12730 */
12731 do {
Lyude27082492016-08-24 07:48:10 +020012732 progress = false;
12733
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012734 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020012735 bool vbl_wait = false;
12736 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012737
12738 intel_crtc = to_intel_crtc(crtc);
12739 cstate = to_intel_crtc_state(crtc->state);
12740 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012741
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012742 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012743 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012744
12745 if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
Lyude27082492016-08-24 07:48:10 +020012746 continue;
12747
12748 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012749 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012750
12751 /*
12752 * If this is an already active pipe, it's DDB changed,
12753 * and this isn't the last pipe that needs updating
12754 * then we need to wait for a vblank to pass for the
12755 * new ddb allocation to take effect.
12756 */
Lyudece0ba282016-09-15 10:46:35 -040012757 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012758 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012759 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020012760 intel_state->wm_results.dirty_pipes != updated)
12761 vbl_wait = true;
12762
12763 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012764 new_crtc_state, crtc_vblank_mask);
Lyude27082492016-08-24 07:48:10 +020012765
12766 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012767 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012768
12769 progress = true;
12770 }
12771 } while (progress);
12772}
12773
Chris Wilsonba318c62017-02-02 20:47:41 +000012774static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12775{
12776 struct intel_atomic_state *state, *next;
12777 struct llist_node *freed;
12778
12779 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12780 llist_for_each_entry_safe(state, next, freed, freed)
12781 drm_atomic_state_put(&state->base);
12782}
12783
12784static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12785{
12786 struct drm_i915_private *dev_priv =
12787 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12788
12789 intel_atomic_helper_free_state(dev_priv);
12790}
12791
Daniel Vetter94f05022016-06-14 18:01:00 +020012792static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012793{
Daniel Vetter94f05022016-06-14 18:01:00 +020012794 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012795 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012796 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012797 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012798 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012799 struct intel_crtc_state *intel_cstate;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012800 bool hw_check = intel_state->modeset;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012801 u64 put_domains[I915_MAX_PIPES] = {};
Daniel Vetter5a21b662016-05-24 17:13:53 +020012802 unsigned crtc_vblank_mask = 0;
Chris Wilsone95433c2016-10-28 13:58:27 +010012803 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012804
Daniel Vetterea0000f2016-06-13 16:13:46 +020012805 drm_atomic_helper_wait_for_dependencies(state);
12806
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012807 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012808 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012809
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012810 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012811 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12812
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012813 if (needs_modeset(new_crtc_state) ||
12814 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012815 hw_check = true;
12816
12817 put_domains[to_intel_crtc(crtc)->pipe] =
12818 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012819 to_intel_crtc_state(new_crtc_state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012820 }
12821
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012822 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012823 continue;
12824
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012825 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12826 to_intel_crtc_state(new_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010012827
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012828 if (old_crtc_state->active) {
12829 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020012830 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012831 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012832 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012833 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012834
12835 /*
12836 * Underruns don't always raise
12837 * interrupts, so check manually.
12838 */
12839 intel_check_cpu_fifo_underruns(dev_priv);
12840 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012841
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012842 if (!crtc->state->active) {
12843 /*
12844 * Make sure we don't call initial_watermarks
12845 * for ILK-style watermark updates.
Ville Syrjäläff32c542017-03-02 19:14:57 +020012846 *
12847 * No clue what this is supposed to achieve.
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012848 */
Ville Syrjäläff32c542017-03-02 19:14:57 +020012849 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012850 dev_priv->display.initial_watermarks(intel_state,
12851 to_intel_crtc_state(crtc->state));
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012852 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012853 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012854 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012855
Daniel Vetterea9d7582012-07-10 10:42:52 +020012856 /* Only after disabling all output pipelines that will be changed can we
12857 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012858 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012859
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012860 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012861 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010012862
Ville Syrjäläb0587e42017-01-26 21:52:01 +020012863 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010012864
Lyude656d1b82016-08-17 15:55:54 -040012865 /*
12866 * SKL workaround: bspec recommends we disable the SAGV when we
12867 * have more then one pipe enabled
12868 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030012869 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012870 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012871
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012872 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012873 }
Daniel Vetter47fab732012-10-26 10:58:18 +020012874
Lyude896e5bb2016-08-24 07:48:09 +020012875 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012876 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12877 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012878
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012879 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012880 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012881 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012882 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012883 spin_unlock_irq(&dev->event_lock);
12884
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012885 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012886 }
Matt Ropered4a6a72016-02-23 17:20:13 -080012887 }
12888
Lyude896e5bb2016-08-24 07:48:09 +020012889 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
12890 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
12891
Daniel Vetter94f05022016-06-14 18:01:00 +020012892 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12893 * already, but still need the state for the delayed optimization. To
12894 * fix this:
12895 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12896 * - schedule that vblank worker _before_ calling hw_done
12897 * - at the start of commit_tail, cancel it _synchrously
12898 * - switch over to the vblank wait helper in the core after that since
12899 * we don't need out special handling any more.
12900 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020012901 if (!state->legacy_cursor_update)
12902 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
12903
12904 /*
12905 * Now that the vblank has passed, we can go ahead and program the
12906 * optimal watermarks on platforms that need two-step watermark
12907 * programming.
12908 *
12909 * TODO: Move this (and other cleanup) to an async worker eventually.
12910 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012911 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12912 intel_cstate = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012913
12914 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012915 dev_priv->display.optimize_watermarks(intel_state,
12916 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012917 }
12918
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012919 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012920 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12921
12922 if (put_domains[i])
12923 modeset_put_power_domains(dev_priv, put_domains[i]);
12924
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012925 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012926 }
12927
Paulo Zanoni56feca92016-09-22 18:00:28 -030012928 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012929 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012930
Daniel Vetter94f05022016-06-14 18:01:00 +020012931 drm_atomic_helper_commit_hw_done(state);
12932
Daniel Vetter5a21b662016-05-24 17:13:53 +020012933 if (intel_state->modeset)
12934 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
12935
12936 mutex_lock(&dev->struct_mutex);
12937 drm_atomic_helper_cleanup_planes(dev, state);
12938 mutex_unlock(&dev->struct_mutex);
12939
Daniel Vetterea0000f2016-06-13 16:13:46 +020012940 drm_atomic_helper_commit_cleanup_done(state);
12941
Chris Wilson08536952016-10-14 13:18:18 +010012942 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012943
Mika Kuoppala75714942015-12-16 09:26:48 +020012944 /* As one of the primary mmio accessors, KMS has a high likelihood
12945 * of triggering bugs in unclaimed access. After we finish
12946 * modesetting, see if an error has been flagged, and if so
12947 * enable debugging for the next modeset - and hope we catch
12948 * the culprit.
12949 *
12950 * XXX note that we assume display power is on at this point.
12951 * This might hold true now but we need to add pm helper to check
12952 * unclaimed only when the hardware is on, as atomic commits
12953 * can happen also when the device is completely off.
12954 */
12955 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Chris Wilsonba318c62017-02-02 20:47:41 +000012956
12957 intel_atomic_helper_free_state(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020012958}
12959
12960static void intel_atomic_commit_work(struct work_struct *work)
12961{
Chris Wilsonc004a902016-10-28 13:58:45 +010012962 struct drm_atomic_state *state =
12963 container_of(work, struct drm_atomic_state, commit_work);
12964
Daniel Vetter94f05022016-06-14 18:01:00 +020012965 intel_atomic_commit_tail(state);
12966}
12967
Chris Wilsonc004a902016-10-28 13:58:45 +010012968static int __i915_sw_fence_call
12969intel_atomic_commit_ready(struct i915_sw_fence *fence,
12970 enum i915_sw_fence_notify notify)
12971{
12972 struct intel_atomic_state *state =
12973 container_of(fence, struct intel_atomic_state, commit_ready);
12974
12975 switch (notify) {
12976 case FENCE_COMPLETE:
12977 if (state->base.commit_work.func)
12978 queue_work(system_unbound_wq, &state->base.commit_work);
12979 break;
12980
12981 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000012982 {
12983 struct intel_atomic_helper *helper =
12984 &to_i915(state->base.dev)->atomic_helper;
12985
12986 if (llist_add(&state->freed, &helper->free_list))
12987 schedule_work(&helper->free_work);
12988 break;
12989 }
Chris Wilsonc004a902016-10-28 13:58:45 +010012990 }
12991
12992 return NOTIFY_DONE;
12993}
12994
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012995static void intel_atomic_track_fbs(struct drm_atomic_state *state)
12996{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012997 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012998 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012999 int i;
13000
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013001 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010013002 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013003 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010013004 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013005}
13006
Daniel Vetter94f05022016-06-14 18:01:00 +020013007/**
13008 * intel_atomic_commit - commit validated state object
13009 * @dev: DRM device
13010 * @state: the top-level driver state object
13011 * @nonblock: nonblocking commit
13012 *
13013 * This function commits a top-level state object that has been validated
13014 * with drm_atomic_helper_check().
13015 *
Daniel Vetter94f05022016-06-14 18:01:00 +020013016 * RETURNS
13017 * Zero for success or -errno.
13018 */
13019static int intel_atomic_commit(struct drm_device *dev,
13020 struct drm_atomic_state *state,
13021 bool nonblock)
13022{
13023 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013024 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020013025 int ret = 0;
13026
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013027 /*
13028 * The intel_legacy_cursor_update() fast path takes care
13029 * of avoiding the vblank waits for simple cursor
13030 * movement and flips. For cursor on/off and size changes,
13031 * we want to perform the vblank waits so that watermark
13032 * updates happen during the correct frames. Gen9+ have
13033 * double buffered watermarks and so shouldn't need this.
13034 */
13035 if (INTEL_GEN(dev_priv) < 9)
13036 state->legacy_cursor_update = false;
13037
Daniel Vetter94f05022016-06-14 18:01:00 +020013038 ret = drm_atomic_helper_setup_commit(state, nonblock);
13039 if (ret)
13040 return ret;
13041
Chris Wilsonc004a902016-10-28 13:58:45 +010013042 drm_atomic_state_get(state);
13043 i915_sw_fence_init(&intel_state->commit_ready,
13044 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013045
Chris Wilsond07f0e52016-10-28 13:58:44 +010013046 ret = intel_atomic_prepare_commit(dev, state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013047 if (ret) {
13048 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Chris Wilsonc004a902016-10-28 13:58:45 +010013049 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013050 return ret;
13051 }
13052
13053 drm_atomic_helper_swap_state(state, true);
13054 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020013055 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013056 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013057
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013058 if (intel_state->modeset) {
13059 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13060 sizeof(intel_state->min_pixclk));
13061 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020013062 dev_priv->cdclk.logical = intel_state->cdclk.logical;
13063 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013064 }
13065
Chris Wilson08536952016-10-14 13:18:18 +010013066 drm_atomic_state_get(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010013067 INIT_WORK(&state->commit_work,
13068 nonblock ? intel_atomic_commit_work : NULL);
13069
13070 i915_sw_fence_commit(&intel_state->commit_ready);
13071 if (!nonblock) {
13072 i915_sw_fence_wait(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013073 intel_atomic_commit_tail(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010013074 }
Mika Kuoppala75714942015-12-16 09:26:48 +020013075
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013076 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013077}
13078
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013079void intel_crtc_restore_mode(struct drm_crtc *crtc)
13080{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013081 struct drm_device *dev = crtc->dev;
13082 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013083 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013084 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013085
13086 state = drm_atomic_state_alloc(dev);
13087 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030013088 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
13089 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013090 return;
13091 }
13092
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013093 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013094
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013095retry:
13096 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13097 ret = PTR_ERR_OR_ZERO(crtc_state);
13098 if (!ret) {
13099 if (!crtc_state->active)
13100 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013101
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013102 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013103 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013104 }
13105
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013106 if (ret == -EDEADLK) {
13107 drm_atomic_state_clear(state);
13108 drm_modeset_backoff(state->acquire_ctx);
13109 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013110 }
13111
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013112out:
Chris Wilson08536952016-10-14 13:18:18 +010013113 drm_atomic_state_put(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013114}
13115
Bob Paauwea8784872016-07-15 14:59:02 +010013116/*
13117 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
13118 * drm_atomic_helper_legacy_gamma_set() directly.
13119 */
13120static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
13121 u16 *red, u16 *green, u16 *blue,
13122 uint32_t size)
13123{
13124 struct drm_device *dev = crtc->dev;
13125 struct drm_mode_config *config = &dev->mode_config;
13126 struct drm_crtc_state *state;
13127 int ret;
13128
13129 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
13130 if (ret)
13131 return ret;
13132
13133 /*
13134 * Make sure we update the legacy properties so this works when
13135 * atomic is not enabled.
13136 */
13137
13138 state = crtc->state;
13139
13140 drm_object_property_set_value(&crtc->base,
13141 config->degamma_lut_property,
13142 (state->degamma_lut) ?
13143 state->degamma_lut->base.id : 0);
13144
13145 drm_object_property_set_value(&crtc->base,
13146 config->ctm_property,
13147 (state->ctm) ?
13148 state->ctm->base.id : 0);
13149
13150 drm_object_property_set_value(&crtc->base,
13151 config->gamma_lut_property,
13152 (state->gamma_lut) ?
13153 state->gamma_lut->base.id : 0);
13154
13155 return 0;
13156}
13157
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013158static const struct drm_crtc_funcs intel_crtc_funcs = {
Bob Paauwea8784872016-07-15 14:59:02 +010013159 .gamma_set = intel_atomic_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013160 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013161 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013162 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010013163 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013164 .atomic_duplicate_state = intel_crtc_duplicate_state,
13165 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010013166 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013167};
13168
Matt Roper6beb8c232014-12-01 15:40:14 -080013169/**
13170 * intel_prepare_plane_fb - Prepare fb for usage on plane
13171 * @plane: drm plane to prepare for
13172 * @fb: framebuffer to prepare for presentation
13173 *
13174 * Prepares a framebuffer for usage on a display plane. Generally this
13175 * involves pinning the underlying object and updating the frontbuffer tracking
13176 * bits. Some older platforms need special physical address handling for
13177 * cursor planes.
13178 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013179 * Must be called with struct_mutex held.
13180 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013181 * Returns 0 on success, negative error code on failure.
13182 */
13183int
13184intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013185 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013186{
Chris Wilsonc004a902016-10-28 13:58:45 +010013187 struct intel_atomic_state *intel_state =
13188 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013189 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013190 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013191 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013192 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010013193 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013194
Chris Wilson57822dc2017-02-22 11:40:48 +000013195 if (obj) {
13196 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13197 INTEL_INFO(dev_priv)->cursor_needs_physical) {
13198 const int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
13199
13200 ret = i915_gem_object_attach_phys(obj, align);
13201 if (ret) {
13202 DRM_DEBUG_KMS("failed to attach phys object\n");
13203 return ret;
13204 }
13205 } else {
13206 struct i915_vma *vma;
13207
13208 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
13209 if (IS_ERR(vma)) {
13210 DRM_DEBUG_KMS("failed to pin object\n");
13211 return PTR_ERR(vma);
13212 }
13213
13214 to_intel_plane_state(new_state)->vma = vma;
13215 }
13216 }
13217
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013218 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013219 return 0;
13220
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013221 if (old_obj) {
13222 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010013223 drm_atomic_get_existing_crtc_state(new_state->state,
13224 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013225
13226 /* Big Hammer, we also need to ensure that any pending
13227 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13228 * current scanout is retired before unpinning the old
13229 * framebuffer. Note that we rely on userspace rendering
13230 * into the buffer attached to the pipe they are waiting
13231 * on. If not, userspace generates a GPU hang with IPEHR
13232 * point to the MI_WAIT_FOR_EVENT.
13233 *
13234 * This should only fail upon a hung GPU, in which case we
13235 * can safely continue.
13236 */
Chris Wilsonc004a902016-10-28 13:58:45 +010013237 if (needs_modeset(crtc_state)) {
13238 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13239 old_obj->resv, NULL,
13240 false, 0,
13241 GFP_KERNEL);
13242 if (ret < 0)
13243 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013244 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013245 }
13246
Chris Wilsonc004a902016-10-28 13:58:45 +010013247 if (new_state->fence) { /* explicit fencing */
13248 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
13249 new_state->fence,
13250 I915_FENCE_TIMEOUT,
13251 GFP_KERNEL);
13252 if (ret < 0)
13253 return ret;
13254 }
13255
Chris Wilsonc37efb92016-06-17 08:28:47 +010013256 if (!obj)
13257 return 0;
13258
Chris Wilsonc004a902016-10-28 13:58:45 +010013259 if (!new_state->fence) { /* implicit fencing */
13260 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13261 obj->resv, NULL,
13262 false, I915_FENCE_TIMEOUT,
13263 GFP_KERNEL);
13264 if (ret < 0)
13265 return ret;
Chris Wilson6b5e90f2016-11-14 20:41:05 +000013266
13267 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Chris Wilsonc004a902016-10-28 13:58:45 +010013268 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020013269
Chris Wilsond07f0e52016-10-28 13:58:44 +010013270 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080013271}
13272
Matt Roper38f3ce32014-12-02 07:45:25 -080013273/**
13274 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13275 * @plane: drm plane to clean up for
13276 * @fb: old framebuffer that was on plane
13277 *
13278 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013279 *
13280 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013281 */
13282void
13283intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013284 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013285{
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013286 struct i915_vma *vma;
Matt Roper38f3ce32014-12-02 07:45:25 -080013287
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013288 /* Should only be called after a successful intel_prepare_plane_fb()! */
13289 vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
13290 if (vma)
13291 intel_unpin_fb_vma(vma);
Matt Roper465c1202014-05-29 08:06:54 -070013292}
13293
Chandra Konduru6156a452015-04-27 13:48:39 -070013294int
13295skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13296{
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013297 struct drm_i915_private *dev_priv;
Chandra Konduru6156a452015-04-27 13:48:39 -070013298 int max_scale;
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013299 int crtc_clock, max_dotclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013300
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013301 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013302 return DRM_PLANE_HELPER_NO_SCALING;
13303
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013304 dev_priv = to_i915(intel_crtc->base.dev);
Chandra Konduru6156a452015-04-27 13:48:39 -070013305
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013306 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13307 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
13308
13309 if (IS_GEMINILAKE(dev_priv))
13310 max_dotclk *= 2;
13311
13312 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013313 return DRM_PLANE_HELPER_NO_SCALING;
13314
13315 /*
13316 * skl max scale is lower of:
13317 * close to 3 but not 3, -1 is for that purpose
13318 * or
13319 * cdclk/crtc_clock
13320 */
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013321 max_scale = min((1 << 16) * 3 - 1,
13322 (1 << 8) * ((max_dotclk << 8) / crtc_clock));
Chandra Konduru6156a452015-04-27 13:48:39 -070013323
13324 return max_scale;
13325}
13326
Matt Roper465c1202014-05-29 08:06:54 -070013327static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013328intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013329 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013330 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013331{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013332 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013333 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070013334 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013335 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13336 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013337 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013338
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013339 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013340 /* use scaler when colorkey is not required */
13341 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13342 min_scale = 1;
13343 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13344 }
Sonika Jindald8106362015-04-10 14:37:28 +053013345 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013346 }
Sonika Jindald8106362015-04-10 14:37:28 +053013347
Daniel Vettercc926382016-08-15 10:41:47 +020013348 ret = drm_plane_helper_check_state(&state->base,
13349 &state->clip,
13350 min_scale, max_scale,
13351 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013352 if (ret)
13353 return ret;
13354
Daniel Vettercc926382016-08-15 10:41:47 +020013355 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013356 return 0;
13357
13358 if (INTEL_GEN(dev_priv) >= 9) {
13359 ret = skl_check_plane_surface(state);
13360 if (ret)
13361 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013362
13363 state->ctl = skl_plane_ctl(crtc_state, state);
13364 } else {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +020013365 ret = i9xx_check_plane_surface(state);
13366 if (ret)
13367 return ret;
13368
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013369 state->ctl = i9xx_plane_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013370 }
13371
13372 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070013373}
13374
Daniel Vetter5a21b662016-05-24 17:13:53 +020013375static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13376 struct drm_crtc_state *old_crtc_state)
13377{
13378 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040013379 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudeb707aa52016-09-15 10:56:06 -040013381 struct intel_crtc_state *intel_cstate =
13382 to_intel_crtc_state(crtc->state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013383 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020013384 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013385 struct intel_atomic_state *old_intel_state =
13386 to_intel_atomic_state(old_crtc_state->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013387 bool modeset = needs_modeset(crtc->state);
13388
Maarten Lankhorst567f0792017-02-28 15:28:47 +010013389 if (!modeset &&
13390 (intel_cstate->base.color_mgmt_changed ||
13391 intel_cstate->update_pipe)) {
13392 intel_color_set_csc(crtc->state);
13393 intel_color_load_luts(crtc->state);
13394 }
13395
Daniel Vetter5a21b662016-05-24 17:13:53 +020013396 /* Perform vblank evasion around commit operation */
13397 intel_pipe_update_start(intel_crtc);
13398
13399 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013400 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013401
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013402 if (intel_cstate->update_pipe)
13403 intel_update_pipe_config(intel_crtc, old_intel_cstate);
13404 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020013405 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040013406
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013407out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013408 if (dev_priv->display.atomic_update_watermarks)
13409 dev_priv->display.atomic_update_watermarks(old_intel_state,
13410 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013411}
13412
13413static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13414 struct drm_crtc_state *old_crtc_state)
13415{
13416 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13417
13418 intel_pipe_update_end(intel_crtc, NULL);
13419}
13420
Matt Ropercf4c7c12014-12-04 10:27:42 -080013421/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013422 * intel_plane_destroy - destroy a plane
13423 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013424 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013425 * Common destruction function for all types of planes (primary, cursor,
13426 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013427 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013428void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013429{
Matt Roper465c1202014-05-29 08:06:54 -070013430 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030013431 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070013432}
13433
Matt Roper65a3fea2015-01-21 16:35:42 -080013434const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013435 .update_plane = drm_atomic_helper_update_plane,
13436 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013437 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013438 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013439 .atomic_get_property = intel_plane_atomic_get_property,
13440 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013441 .atomic_duplicate_state = intel_plane_duplicate_state,
13442 .atomic_destroy_state = intel_plane_destroy_state,
Matt Roper465c1202014-05-29 08:06:54 -070013443};
13444
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013445static int
13446intel_legacy_cursor_update(struct drm_plane *plane,
13447 struct drm_crtc *crtc,
13448 struct drm_framebuffer *fb,
13449 int crtc_x, int crtc_y,
13450 unsigned int crtc_w, unsigned int crtc_h,
13451 uint32_t src_x, uint32_t src_y,
13452 uint32_t src_w, uint32_t src_h)
13453{
13454 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13455 int ret;
13456 struct drm_plane_state *old_plane_state, *new_plane_state;
13457 struct intel_plane *intel_plane = to_intel_plane(plane);
13458 struct drm_framebuffer *old_fb;
13459 struct drm_crtc_state *crtc_state = crtc->state;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013460 struct i915_vma *old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013461
13462 /*
13463 * When crtc is inactive or there is a modeset pending,
13464 * wait for it to complete in the slowpath
13465 */
13466 if (!crtc_state->active || needs_modeset(crtc_state) ||
13467 to_intel_crtc_state(crtc_state)->update_pipe)
13468 goto slow;
13469
13470 old_plane_state = plane->state;
13471
13472 /*
13473 * If any parameters change that may affect watermarks,
13474 * take the slowpath. Only changing fb or position should be
13475 * in the fastpath.
13476 */
13477 if (old_plane_state->crtc != crtc ||
13478 old_plane_state->src_w != src_w ||
13479 old_plane_state->src_h != src_h ||
13480 old_plane_state->crtc_w != crtc_w ||
13481 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013482 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013483 goto slow;
13484
13485 new_plane_state = intel_plane_duplicate_state(plane);
13486 if (!new_plane_state)
13487 return -ENOMEM;
13488
13489 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13490
13491 new_plane_state->src_x = src_x;
13492 new_plane_state->src_y = src_y;
13493 new_plane_state->src_w = src_w;
13494 new_plane_state->src_h = src_h;
13495 new_plane_state->crtc_x = crtc_x;
13496 new_plane_state->crtc_y = crtc_y;
13497 new_plane_state->crtc_w = crtc_w;
13498 new_plane_state->crtc_h = crtc_h;
13499
13500 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
13501 to_intel_plane_state(new_plane_state));
13502 if (ret)
13503 goto out_free;
13504
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013505 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13506 if (ret)
13507 goto out_free;
13508
13509 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
13510 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
13511
13512 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
13513 if (ret) {
13514 DRM_DEBUG_KMS("failed to attach phys object\n");
13515 goto out_unlock;
13516 }
13517 } else {
13518 struct i915_vma *vma;
13519
13520 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
13521 if (IS_ERR(vma)) {
13522 DRM_DEBUG_KMS("failed to pin object\n");
13523
13524 ret = PTR_ERR(vma);
13525 goto out_unlock;
13526 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013527
13528 to_intel_plane_state(new_plane_state)->vma = vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013529 }
13530
13531 old_fb = old_plane_state->fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013532 old_vma = to_intel_plane_state(old_plane_state)->vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013533
13534 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13535 intel_plane->frontbuffer_bit);
13536
13537 /* Swap plane state */
13538 new_plane_state->fence = old_plane_state->fence;
13539 *to_intel_plane_state(old_plane_state) = *to_intel_plane_state(new_plane_state);
13540 new_plane_state->fence = NULL;
13541 new_plane_state->fb = old_fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013542 to_intel_plane_state(new_plane_state)->vma = old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013543
Ville Syrjälä72259532017-03-02 19:15:05 +020013544 if (plane->state->visible) {
13545 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013546 intel_plane->update_plane(plane,
13547 to_intel_crtc_state(crtc->state),
13548 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013549 } else {
13550 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013551 intel_plane->disable_plane(plane, crtc);
Ville Syrjälä72259532017-03-02 19:15:05 +020013552 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013553
13554 intel_cleanup_plane_fb(plane, new_plane_state);
13555
13556out_unlock:
13557 mutex_unlock(&dev_priv->drm.struct_mutex);
13558out_free:
13559 intel_plane_destroy_state(plane, new_plane_state);
13560 return ret;
13561
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013562slow:
13563 return drm_atomic_helper_update_plane(plane, crtc, fb,
13564 crtc_x, crtc_y, crtc_w, crtc_h,
13565 src_x, src_y, src_w, src_h);
13566}
13567
13568static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13569 .update_plane = intel_legacy_cursor_update,
13570 .disable_plane = drm_atomic_helper_disable_plane,
13571 .destroy = intel_plane_destroy,
13572 .set_property = drm_atomic_helper_plane_set_property,
13573 .atomic_get_property = intel_plane_atomic_get_property,
13574 .atomic_set_property = intel_plane_atomic_set_property,
13575 .atomic_duplicate_state = intel_plane_duplicate_state,
13576 .atomic_destroy_state = intel_plane_destroy_state,
13577};
13578
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013579static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013580intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013581{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013582 struct intel_plane *primary = NULL;
13583 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013584 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013585 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013586 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013587 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013588
13589 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013590 if (!primary) {
13591 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013592 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013593 }
Matt Roper465c1202014-05-29 08:06:54 -070013594
Matt Roper8e7d6882015-01-21 16:35:41 -080013595 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013596 if (!state) {
13597 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013598 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013599 }
13600
Matt Roper8e7d6882015-01-21 16:35:41 -080013601 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013602
Matt Roper465c1202014-05-29 08:06:54 -070013603 primary->can_scale = false;
13604 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013605 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070013606 primary->can_scale = true;
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013607 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013608 }
Matt Roper465c1202014-05-29 08:06:54 -070013609 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013610 /*
13611 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13612 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13613 */
13614 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
13615 primary->plane = (enum plane) !pipe;
13616 else
13617 primary->plane = (enum plane) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013618 primary->id = PLANE_PRIMARY;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013619 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013620 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013621
Ville Syrjälä580503c2016-10-31 22:37:00 +020013622 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013623 intel_primary_formats = skl_primary_formats;
13624 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013625
13626 primary->update_plane = skylake_update_primary_plane;
13627 primary->disable_plane = skylake_disable_primary_plane;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013628 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013629 intel_primary_formats = i965_primary_formats;
13630 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013631
13632 primary->update_plane = i9xx_update_primary_plane;
13633 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013634 } else {
13635 intel_primary_formats = i8xx_primary_formats;
13636 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013637
13638 primary->update_plane = i9xx_update_primary_plane;
13639 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013640 }
13641
Ville Syrjälä580503c2016-10-31 22:37:00 +020013642 if (INTEL_GEN(dev_priv) >= 9)
13643 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13644 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013645 intel_primary_formats, num_formats,
13646 DRM_PLANE_TYPE_PRIMARY,
13647 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013648 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013649 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13650 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013651 intel_primary_formats, num_formats,
13652 DRM_PLANE_TYPE_PRIMARY,
13653 "primary %c", pipe_name(pipe));
13654 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013655 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13656 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013657 intel_primary_formats, num_formats,
13658 DRM_PLANE_TYPE_PRIMARY,
13659 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013660 if (ret)
13661 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013662
Dave Airlie5481e272016-10-25 16:36:13 +100013663 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013664 supported_rotations =
13665 DRM_ROTATE_0 | DRM_ROTATE_90 |
13666 DRM_ROTATE_180 | DRM_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013667 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13668 supported_rotations =
13669 DRM_ROTATE_0 | DRM_ROTATE_180 |
13670 DRM_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013671 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013672 supported_rotations =
13673 DRM_ROTATE_0 | DRM_ROTATE_180;
13674 } else {
13675 supported_rotations = DRM_ROTATE_0;
13676 }
13677
Dave Airlie5481e272016-10-25 16:36:13 +100013678 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013679 drm_plane_create_rotation_property(&primary->base,
13680 DRM_ROTATE_0,
13681 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013682
Matt Roperea2c67b2014-12-23 10:41:52 -080013683 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13684
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013685 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013686
13687fail:
13688 kfree(state);
13689 kfree(primary);
13690
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013691 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013692}
13693
Matt Roper3d7d6512014-06-10 08:28:13 -070013694static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013695intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013696 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013697 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013698{
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013699 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013700 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013701 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013702 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013703 unsigned stride;
13704 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013705
Ville Syrjäläf8856a42016-07-26 19:07:00 +030013706 ret = drm_plane_helper_check_state(&state->base,
13707 &state->clip,
13708 DRM_PLANE_HELPER_NO_SCALING,
13709 DRM_PLANE_HELPER_NO_SCALING,
13710 true, true);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013711 if (ret)
13712 return ret;
13713
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013714 /* if we want to turn off the cursor ignore width and height */
13715 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013716 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013717
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013718 /* Check for which cursor types we support */
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013719 if (!cursor_size_ok(dev_priv, state->base.crtc_w,
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013720 state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013721 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13722 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013723 return -EINVAL;
13724 }
13725
Matt Roperea2c67b2014-12-23 10:41:52 -080013726 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13727 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013728 DRM_DEBUG_KMS("buffer is too small\n");
13729 return -ENOMEM;
13730 }
13731
Ville Syrjäläbae781b2016-11-16 13:33:16 +020013732 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013733 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013734 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013735 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013736
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013737 /*
13738 * There's something wrong with the cursor on CHV pipe C.
13739 * If it straddles the left edge of the screen then
13740 * moving it away from the edge or disabling it often
13741 * results in a pipe underrun, and often that can lead to
13742 * dead pipe (constant underrun reported, and it scans
13743 * out just a solid color). To recover from that, the
13744 * display power well must be turned off and on again.
13745 * Refuse the put the cursor into that compromised position.
13746 */
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013747 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +030013748 state->base.visible && state->base.crtc_x < 0) {
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013749 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
13750 return -EINVAL;
13751 }
13752
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013753 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
13754 state->ctl = i845_cursor_ctl(crtc_state, state);
13755 else
13756 state->ctl = i9xx_cursor_ctl(crtc_state, state);
13757
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013758 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013759}
13760
Matt Roperf4a2cf22014-12-01 15:40:12 -080013761static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013762intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013763 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013764{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010013765 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13766
13767 intel_crtc->cursor_addr = 0;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013768 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013769}
13770
13771static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013772intel_update_cursor_plane(struct drm_plane *plane,
13773 const struct intel_crtc_state *crtc_state,
13774 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013775{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013776 struct drm_crtc *crtc = crtc_state->base.crtc;
13777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013778 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013779 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013780 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013781
Matt Roperf4a2cf22014-12-01 15:40:12 -080013782 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013783 addr = 0;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013784 else if (!INTEL_INFO(dev_priv)->cursor_needs_physical)
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013785 addr = intel_plane_ggtt_offset(state);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013786 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013787 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013788
Gustavo Padovana912f122014-12-01 15:40:10 -080013789 intel_crtc->cursor_addr = addr;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013790 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013791}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013792
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013793static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013794intel_cursor_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013795{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013796 struct intel_plane *cursor = NULL;
13797 struct intel_plane_state *state = NULL;
13798 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013799
13800 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013801 if (!cursor) {
13802 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013803 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013804 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013805
Matt Roper8e7d6882015-01-21 16:35:41 -080013806 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013807 if (!state) {
13808 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013809 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013810 }
13811
Matt Roper8e7d6882015-01-21 16:35:41 -080013812 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013813
Matt Roper3d7d6512014-06-10 08:28:13 -070013814 cursor->can_scale = false;
13815 cursor->max_downscale = 1;
13816 cursor->pipe = pipe;
13817 cursor->plane = pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013818 cursor->id = PLANE_CURSOR;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013819 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013820 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013821 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013822 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013823
Ville Syrjälä580503c2016-10-31 22:37:00 +020013824 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013825 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013826 intel_cursor_formats,
13827 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013828 DRM_PLANE_TYPE_CURSOR,
13829 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013830 if (ret)
13831 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013832
Dave Airlie5481e272016-10-25 16:36:13 +100013833 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013834 drm_plane_create_rotation_property(&cursor->base,
13835 DRM_ROTATE_0,
13836 DRM_ROTATE_0 |
13837 DRM_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013838
Ville Syrjälä580503c2016-10-31 22:37:00 +020013839 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013840 state->scaler_id = -1;
13841
Matt Roperea2c67b2014-12-23 10:41:52 -080013842 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13843
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013844 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013845
13846fail:
13847 kfree(state);
13848 kfree(cursor);
13849
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013850 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013851}
13852
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013853static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13854 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013855{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013856 struct intel_crtc_scaler_state *scaler_state =
13857 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013858 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013859 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013860
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013861 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13862 if (!crtc->num_scalers)
13863 return;
13864
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013865 for (i = 0; i < crtc->num_scalers; i++) {
13866 struct intel_scaler *scaler = &scaler_state->scalers[i];
13867
13868 scaler->in_use = 0;
13869 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013870 }
13871
13872 scaler_state->scaler_id = -1;
13873}
13874
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013875static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013876{
13877 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013878 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013879 struct intel_plane *primary = NULL;
13880 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013881 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013882
Daniel Vetter955382f2013-09-19 14:05:45 +020013883 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013884 if (!intel_crtc)
13885 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013886
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013887 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013888 if (!crtc_state) {
13889 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013890 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013891 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013892 intel_crtc->config = crtc_state;
13893 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013894 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013895
Ville Syrjälä580503c2016-10-31 22:37:00 +020013896 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013897 if (IS_ERR(primary)) {
13898 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013899 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013900 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013901 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013902
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013903 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013904 struct intel_plane *plane;
13905
Ville Syrjälä580503c2016-10-31 22:37:00 +020013906 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013907 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013908 ret = PTR_ERR(plane);
13909 goto fail;
13910 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013911 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013912 }
13913
Ville Syrjälä580503c2016-10-31 22:37:00 +020013914 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013915 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013916 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070013917 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013918 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013919 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013920
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013921 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013922 &primary->base, &cursor->base,
13923 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030013924 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070013925 if (ret)
13926 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013927
Jesse Barnes80824002009-09-10 15:28:06 -070013928 intel_crtc->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013929 intel_crtc->plane = primary->plane;
Jesse Barnes80824002009-09-10 15:28:06 -070013930
Chris Wilson4b0e3332014-05-30 16:35:26 +030013931 intel_crtc->cursor_base = ~0;
13932 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013933 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013934
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013935 /* initialize shared scalers */
13936 intel_crtc_init_scalers(intel_crtc, crtc_state);
13937
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013938 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13939 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020013940 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
13941 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013942
Jesse Barnes79e53942008-11-07 14:24:08 -080013943 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013944
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013945 intel_color_init(&intel_crtc->base);
13946
Daniel Vetter87b6b102014-05-15 15:33:46 +020013947 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013948
13949 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013950
13951fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013952 /*
13953 * drm_mode_config_cleanup() will free up any
13954 * crtcs/planes already initialized.
13955 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013956 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013957 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013958
13959 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013960}
13961
Jesse Barnes752aa882013-10-31 18:55:49 +020013962enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13963{
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013964 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013965
Rob Clark51fd3712013-11-19 12:10:12 -050013966 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013967
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013968 if (!connector->base.state->crtc)
Jesse Barnes752aa882013-10-31 18:55:49 +020013969 return INVALID_PIPE;
13970
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013971 return to_intel_crtc(connector->base.state->crtc)->pipe;
Jesse Barnes752aa882013-10-31 18:55:49 +020013972}
13973
Carl Worth08d7b3d2009-04-29 14:43:54 -070013974int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013975 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013976{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013977 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013978 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013979 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013980
Rob Clark7707e652014-07-17 23:30:04 -040013981 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010013982 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013983 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013984
Rob Clark7707e652014-07-17 23:30:04 -040013985 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013986 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013987
Daniel Vetterc05422d2009-08-11 16:05:30 +020013988 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013989}
13990
Daniel Vetter66a92782012-07-12 20:08:18 +020013991static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013992{
Daniel Vetter66a92782012-07-12 20:08:18 +020013993 struct drm_device *dev = encoder->base.dev;
13994 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013995 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013996 int entry = 0;
13997
Damien Lespiaub2784e12014-08-05 11:29:37 +010013998 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013999 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014000 index_mask |= (1 << entry);
14001
Jesse Barnes79e53942008-11-07 14:24:08 -080014002 entry++;
14003 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014004
Jesse Barnes79e53942008-11-07 14:24:08 -080014005 return index_mask;
14006}
14007
Ville Syrjälä646d5772016-10-31 22:37:14 +020014008static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000014009{
Ville Syrjälä646d5772016-10-31 22:37:14 +020014010 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000014011 return false;
14012
14013 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14014 return false;
14015
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014016 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014017 return false;
14018
14019 return true;
14020}
14021
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014022static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014023{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014024 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000014025 return false;
14026
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014027 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014028 return false;
14029
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014030 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014031 return false;
14032
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014033 if (HAS_PCH_LPT_H(dev_priv) &&
14034 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014035 return false;
14036
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014037 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014038 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014039 return false;
14040
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014041 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014042 return false;
14043
14044 return true;
14045}
14046
Imre Deak8090ba82016-08-10 14:07:33 +030014047void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
14048{
14049 int pps_num;
14050 int pps_idx;
14051
14052 if (HAS_DDI(dev_priv))
14053 return;
14054 /*
14055 * This w/a is needed at least on CPT/PPT, but to be sure apply it
14056 * everywhere where registers can be write protected.
14057 */
14058 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14059 pps_num = 2;
14060 else
14061 pps_num = 1;
14062
14063 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
14064 u32 val = I915_READ(PP_CONTROL(pps_idx));
14065
14066 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
14067 I915_WRITE(PP_CONTROL(pps_idx), val);
14068 }
14069}
14070
Imre Deak44cb7342016-08-10 14:07:29 +030014071static void intel_pps_init(struct drm_i915_private *dev_priv)
14072{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014073 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030014074 dev_priv->pps_mmio_base = PCH_PPS_BASE;
14075 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14076 dev_priv->pps_mmio_base = VLV_PPS_BASE;
14077 else
14078 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030014079
14080 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030014081}
14082
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014083static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080014084{
Chris Wilson4ef69c72010-09-09 15:14:28 +010014085 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014086 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014087
Imre Deak44cb7342016-08-10 14:07:29 +030014088 intel_pps_init(dev_priv);
14089
Imre Deak97a824e12016-06-21 11:51:47 +030014090 /*
14091 * intel_edp_init_connector() depends on this completing first, to
14092 * prevent the registeration of both eDP and LVDS and the incorrect
14093 * sharing of the PPS.
14094 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014095 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014096
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014097 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014098 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014099
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014100 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053014101 /*
14102 * FIXME: Broxton doesn't support port detection via the
14103 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14104 * detect the ports.
14105 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014106 intel_ddi_init(dev_priv, PORT_A);
14107 intel_ddi_init(dev_priv, PORT_B);
14108 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014109
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014110 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014111 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014112 int found;
14113
Jesse Barnesde31fac2015-03-06 15:53:32 -080014114 /*
14115 * Haswell uses DDI functions to detect digital outputs.
14116 * On SKL pre-D0 the strap isn't connected, so we assume
14117 * it's there.
14118 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014119 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014120 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014121 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014122 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014123
14124 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14125 * register */
14126 found = I915_READ(SFUSE_STRAP);
14127
14128 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014129 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014130 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014131 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014132 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014133 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014134 /*
14135 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14136 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014137 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014138 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14139 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14140 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014141 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014142
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014143 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014144 int found;
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014145 dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014146
Ville Syrjälä646d5772016-10-31 22:37:14 +020014147 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014148 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014149
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014150 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014151 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014152 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014153 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014154 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014155 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014156 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014157 }
14158
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014159 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014160 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014161
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014162 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014163 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014164
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014165 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014166 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014167
Daniel Vetter270b3042012-10-27 15:52:05 +020014168 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014169 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014170 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014171 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010014172
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014173 /*
14174 * The DP_DETECTED bit is the latched state of the DDC
14175 * SDA pin at boot. However since eDP doesn't require DDC
14176 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14177 * eDP ports may have been muxed to an alternate function.
14178 * Thus we can't rely on the DP_DETECTED bit alone to detect
14179 * eDP ports. Consult the VBT as well as DP_DETECTED to
14180 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030014181 *
14182 * Sadly the straps seem to be missing sometimes even for HDMI
14183 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
14184 * and VBT for the presence of the port. Additionally we can't
14185 * trust the port type the VBT declares as we've seen at least
14186 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014187 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014188 has_edp = intel_dp_is_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014189 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
14190 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014191 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014192 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014193 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014194
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014195 has_edp = intel_dp_is_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014196 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
14197 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014198 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014199 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014200 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014201
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014202 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014203 /*
14204 * eDP not supported on port D,
14205 * so no need to worry about it
14206 */
14207 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
14208 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014209 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014210 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014211 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014212 }
14213
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014214 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014215 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014216 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014217
Paulo Zanonie2debe92013-02-18 19:00:27 -030014218 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014219 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014220 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014221 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014222 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014223 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014224 }
Ma Ling27185ae2009-08-24 13:50:23 +080014225
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014226 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014227 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014228 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014229
14230 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014231
Paulo Zanonie2debe92013-02-18 19:00:27 -030014232 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014233 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014234 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014235 }
Ma Ling27185ae2009-08-24 13:50:23 +080014236
Paulo Zanonie2debe92013-02-18 19:00:27 -030014237 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014238
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014239 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014240 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014241 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014242 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014243 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014244 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014245 }
Ma Ling27185ae2009-08-24 13:50:23 +080014246
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014247 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014248 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014249 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014250 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014251
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000014252 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014253 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014254
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014255 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014256
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014257 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014258 encoder->base.possible_crtcs = encoder->crtc_mask;
14259 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014260 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014261 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014262
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014263 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020014264
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014265 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080014266}
14267
14268static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14269{
14270 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014271
Daniel Vetteref2d6332014-02-10 18:00:38 +010014272 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000014273
Chris Wilsondd689282017-03-01 15:41:28 +000014274 i915_gem_object_lock(intel_fb->obj);
14275 WARN_ON(!intel_fb->obj->framebuffer_references--);
14276 i915_gem_object_unlock(intel_fb->obj);
14277
Chris Wilsonf8c417c2016-07-20 13:31:53 +010014278 i915_gem_object_put(intel_fb->obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000014279
Jesse Barnes79e53942008-11-07 14:24:08 -080014280 kfree(intel_fb);
14281}
14282
14283static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014284 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014285 unsigned int *handle)
14286{
14287 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014288 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014289
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014290 if (obj->userptr.mm) {
14291 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14292 return -EINVAL;
14293 }
14294
Chris Wilson05394f32010-11-08 19:18:58 +000014295 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014296}
14297
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014298static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14299 struct drm_file *file,
14300 unsigned flags, unsigned color,
14301 struct drm_clip_rect *clips,
14302 unsigned num_clips)
14303{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014304 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014305
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014306 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000014307 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014308
14309 return 0;
14310}
14311
Jesse Barnes79e53942008-11-07 14:24:08 -080014312static const struct drm_framebuffer_funcs intel_fb_funcs = {
14313 .destroy = intel_user_framebuffer_destroy,
14314 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014315 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014316};
14317
Damien Lespiaub3218032015-02-27 11:15:18 +000014318static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014319u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
14320 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000014321{
Chris Wilson24dbf512017-02-15 10:59:18 +000014322 u32 gen = INTEL_GEN(dev_priv);
Damien Lespiaub3218032015-02-27 11:15:18 +000014323
14324 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014325 int cpp = drm_format_plane_cpp(pixel_format, 0);
14326
Damien Lespiaub3218032015-02-27 11:15:18 +000014327 /* "The stride in bytes must not exceed the of the size of 8K
14328 * pixels and 32K bytes."
14329 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014330 return min(8192 * cpp, 32768);
Ville Syrjälä6401c372017-02-08 19:53:28 +020014331 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014332 return 32*1024;
14333 } else if (gen >= 4) {
14334 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14335 return 16*1024;
14336 else
14337 return 32*1024;
14338 } else if (gen >= 3) {
14339 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14340 return 8*1024;
14341 else
14342 return 16*1024;
14343 } else {
14344 /* XXX DSPC is limited to 4k tiled */
14345 return 8*1024;
14346 }
14347}
14348
Chris Wilson24dbf512017-02-15 10:59:18 +000014349static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
14350 struct drm_i915_gem_object *obj,
14351 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014352{
Chris Wilson24dbf512017-02-15 10:59:18 +000014353 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014354 struct drm_format_name_buf format_name;
Chris Wilsondd689282017-03-01 15:41:28 +000014355 u32 pitch_limit, stride_alignment;
14356 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000014357 int ret = -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -080014358
Chris Wilsondd689282017-03-01 15:41:28 +000014359 i915_gem_object_lock(obj);
14360 obj->framebuffer_references++;
14361 tiling = i915_gem_object_get_tiling(obj);
14362 stride = i915_gem_object_get_stride(obj);
14363 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014364
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014365 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014366 /*
14367 * If there's a fence, enforce that
14368 * the fb modifier and tiling mode match.
14369 */
14370 if (tiling != I915_TILING_NONE &&
14371 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014372 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014373 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014374 }
14375 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014376 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014377 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014378 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014379 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014380 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014381 }
14382 }
14383
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014384 /* Passed in modifier sanity checking. */
14385 switch (mode_cmd->modifier[0]) {
14386 case I915_FORMAT_MOD_Y_TILED:
14387 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014388 if (INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014389 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
14390 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014391 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014392 }
14393 case DRM_FORMAT_MOD_NONE:
14394 case I915_FORMAT_MOD_X_TILED:
14395 break;
14396 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014397 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
14398 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014399 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014400 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014401
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014402 /*
14403 * gen2/3 display engine uses the fence if present,
14404 * so the tiling mode must match the fb modifier exactly.
14405 */
14406 if (INTEL_INFO(dev_priv)->gen < 4 &&
14407 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014408 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014409 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014410 }
14411
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014412 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014413 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014414 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014415 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
14416 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
14417 "tiled" : "linear",
14418 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000014419 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014420 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014421
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014422 /*
14423 * If there's a fence, enforce that
14424 * the fb pitch and fence stride match.
14425 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014426 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
14427 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
14428 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000014429 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014430 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014431
Ville Syrjälä57779d02012-10-31 17:50:14 +020014432 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014433 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014434 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014435 case DRM_FORMAT_RGB565:
14436 case DRM_FORMAT_XRGB8888:
14437 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014438 break;
14439 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014440 if (INTEL_GEN(dev_priv) > 3) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014441 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14442 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014443 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014444 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014445 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014446 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014447 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014448 INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014449 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14450 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014451 goto err;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014452 }
14453 break;
14454 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014455 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014456 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014457 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014458 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14459 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014460 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014461 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014462 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014463 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014464 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014465 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14466 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014467 goto err;
Damien Lespiau75312082015-05-15 19:06:01 +010014468 }
14469 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014470 case DRM_FORMAT_YUYV:
14471 case DRM_FORMAT_UYVY:
14472 case DRM_FORMAT_YVYU:
14473 case DRM_FORMAT_VYUY:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014474 if (INTEL_GEN(dev_priv) < 5) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014475 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14476 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014477 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014478 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014479 break;
14480 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014481 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14482 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014483 goto err;
Chris Wilson57cd6502010-08-08 12:34:44 +010014484 }
14485
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014486 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14487 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014488 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014489
Chris Wilson24dbf512017-02-15 10:59:18 +000014490 drm_helper_mode_fill_fb_struct(&dev_priv->drm,
14491 &intel_fb->base, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014492
14493 stride_alignment = intel_fb_stride_alignment(&intel_fb->base, 0);
14494 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014495 DRM_DEBUG_KMS("pitch (%d) must be at least %u byte aligned\n",
14496 mode_cmd->pitches[0], stride_alignment);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014497 goto err;
14498 }
14499
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014500 intel_fb->obj = obj;
14501
Ville Syrjälä6687c902015-09-15 13:16:41 +030014502 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
14503 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014504 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014505
Chris Wilson24dbf512017-02-15 10:59:18 +000014506 ret = drm_framebuffer_init(obj->base.dev,
14507 &intel_fb->base,
14508 &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014509 if (ret) {
14510 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014511 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014512 }
14513
Jesse Barnes79e53942008-11-07 14:24:08 -080014514 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014515
14516err:
Chris Wilsondd689282017-03-01 15:41:28 +000014517 i915_gem_object_lock(obj);
14518 obj->framebuffer_references--;
14519 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014520 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014521}
14522
Jesse Barnes79e53942008-11-07 14:24:08 -080014523static struct drm_framebuffer *
14524intel_user_framebuffer_create(struct drm_device *dev,
14525 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014526 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014527{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014528 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014529 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014530 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014531
Chris Wilson03ac0642016-07-20 13:31:51 +010014532 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14533 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014534 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014535
Chris Wilson24dbf512017-02-15 10:59:18 +000014536 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014537 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014538 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014539
14540 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014541}
14542
Chris Wilson778e23a2016-12-05 14:29:39 +000014543static void intel_atomic_state_free(struct drm_atomic_state *state)
14544{
14545 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14546
14547 drm_atomic_state_default_release(state);
14548
14549 i915_sw_fence_fini(&intel_state->commit_ready);
14550
14551 kfree(state);
14552}
14553
Jesse Barnes79e53942008-11-07 14:24:08 -080014554static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014555 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014556 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014557 .atomic_check = intel_atomic_check,
14558 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014559 .atomic_state_alloc = intel_atomic_state_alloc,
14560 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014561 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014562};
14563
Imre Deak88212942016-03-16 13:38:53 +020014564/**
14565 * intel_init_display_hooks - initialize the display modesetting hooks
14566 * @dev_priv: device private
14567 */
14568void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014569{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014570 intel_init_cdclk_hooks(dev_priv);
14571
Imre Deak88212942016-03-16 13:38:53 +020014572 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014573 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014574 dev_priv->display.get_initial_plane_config =
14575 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014576 dev_priv->display.crtc_compute_clock =
14577 haswell_crtc_compute_clock;
14578 dev_priv->display.crtc_enable = haswell_crtc_enable;
14579 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014580 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014581 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014582 dev_priv->display.get_initial_plane_config =
14583 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014584 dev_priv->display.crtc_compute_clock =
14585 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014586 dev_priv->display.crtc_enable = haswell_crtc_enable;
14587 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014588 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014589 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014590 dev_priv->display.get_initial_plane_config =
14591 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014592 dev_priv->display.crtc_compute_clock =
14593 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014594 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14595 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014596 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014597 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014598 dev_priv->display.get_initial_plane_config =
14599 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014600 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14601 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14602 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14603 } else if (IS_VALLEYVIEW(dev_priv)) {
14604 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14605 dev_priv->display.get_initial_plane_config =
14606 i9xx_get_initial_plane_config;
14607 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014608 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14609 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014610 } else if (IS_G4X(dev_priv)) {
14611 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14612 dev_priv->display.get_initial_plane_config =
14613 i9xx_get_initial_plane_config;
14614 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14615 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14616 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014617 } else if (IS_PINEVIEW(dev_priv)) {
14618 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14619 dev_priv->display.get_initial_plane_config =
14620 i9xx_get_initial_plane_config;
14621 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14622 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14623 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014624 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014625 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014626 dev_priv->display.get_initial_plane_config =
14627 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014628 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014629 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14630 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014631 } else {
14632 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14633 dev_priv->display.get_initial_plane_config =
14634 i9xx_get_initial_plane_config;
14635 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14636 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14637 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014638 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014639
Imre Deak88212942016-03-16 13:38:53 +020014640 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014641 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014642 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014643 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014644 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014645 /* FIXME: detect B0+ stepping and use auto training */
14646 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014647 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014648 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014649 }
14650
Lyude27082492016-08-24 07:48:10 +020014651 if (dev_priv->info.gen >= 9)
14652 dev_priv->display.update_crtcs = skl_update_crtcs;
14653 else
14654 dev_priv->display.update_crtcs = intel_update_crtcs;
14655
Daniel Vetter5a21b662016-05-24 17:13:53 +020014656 switch (INTEL_INFO(dev_priv)->gen) {
14657 case 2:
14658 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14659 break;
14660
14661 case 3:
14662 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14663 break;
14664
14665 case 4:
14666 case 5:
14667 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14668 break;
14669
14670 case 6:
14671 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14672 break;
14673 case 7:
14674 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
14675 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14676 break;
14677 case 9:
14678 /* Drop through - unsupported since execlist only. */
14679 default:
14680 /* Default just returns -ENODEV to indicate unsupported */
14681 dev_priv->display.queue_flip = intel_default_queue_flip;
14682 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014683}
14684
Jesse Barnesb690e962010-07-19 13:53:12 -070014685/*
14686 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14687 * resume, or other times. This quirk makes sure that's the case for
14688 * affected systems.
14689 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014690static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014691{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014692 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb690e962010-07-19 13:53:12 -070014693
14694 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014695 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014696}
14697
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014698static void quirk_pipeb_force(struct drm_device *dev)
14699{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014700 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014701
14702 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14703 DRM_INFO("applying pipe b force quirk\n");
14704}
14705
Keith Packard435793d2011-07-12 14:56:22 -070014706/*
14707 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14708 */
14709static void quirk_ssc_force_disable(struct drm_device *dev)
14710{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014711 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014712 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014713 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014714}
14715
Carsten Emde4dca20e2012-03-15 15:56:26 +010014716/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014717 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14718 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014719 */
14720static void quirk_invert_brightness(struct drm_device *dev)
14721{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014722 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014723 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014724 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014725}
14726
Scot Doyle9c72cc62014-07-03 23:27:50 +000014727/* Some VBT's incorrectly indicate no backlight is present */
14728static void quirk_backlight_present(struct drm_device *dev)
14729{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014730 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014731 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14732 DRM_INFO("applying backlight present quirk\n");
14733}
14734
Jesse Barnesb690e962010-07-19 13:53:12 -070014735struct intel_quirk {
14736 int device;
14737 int subsystem_vendor;
14738 int subsystem_device;
14739 void (*hook)(struct drm_device *dev);
14740};
14741
Egbert Eich5f85f172012-10-14 15:46:38 +020014742/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14743struct intel_dmi_quirk {
14744 void (*hook)(struct drm_device *dev);
14745 const struct dmi_system_id (*dmi_id_list)[];
14746};
14747
14748static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14749{
14750 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14751 return 1;
14752}
14753
14754static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14755 {
14756 .dmi_id_list = &(const struct dmi_system_id[]) {
14757 {
14758 .callback = intel_dmi_reverse_brightness,
14759 .ident = "NCR Corporation",
14760 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14761 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14762 },
14763 },
14764 { } /* terminating entry */
14765 },
14766 .hook = quirk_invert_brightness,
14767 },
14768};
14769
Ben Widawskyc43b5632012-04-16 14:07:40 -070014770static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014771 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14772 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14773
Jesse Barnesb690e962010-07-19 13:53:12 -070014774 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14775 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14776
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014777 /* 830 needs to leave pipe A & dpll A up */
14778 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14779
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014780 /* 830 needs to leave pipe B & dpll B up */
14781 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14782
Keith Packard435793d2011-07-12 14:56:22 -070014783 /* Lenovo U160 cannot use SSC on LVDS */
14784 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014785
14786 /* Sony Vaio Y cannot use SSC on LVDS */
14787 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014788
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014789 /* Acer Aspire 5734Z must invert backlight brightness */
14790 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14791
14792 /* Acer/eMachines G725 */
14793 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14794
14795 /* Acer/eMachines e725 */
14796 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14797
14798 /* Acer/Packard Bell NCL20 */
14799 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14800
14801 /* Acer Aspire 4736Z */
14802 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014803
14804 /* Acer Aspire 5336 */
14805 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014806
14807 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14808 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014809
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014810 /* Acer C720 Chromebook (Core i3 4005U) */
14811 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14812
jens steinb2a96012014-10-28 20:25:53 +010014813 /* Apple Macbook 2,1 (Core 2 T7400) */
14814 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14815
Jani Nikula1b9448b2015-11-05 11:49:59 +020014816 /* Apple Macbook 4,1 */
14817 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14818
Scot Doyled4967d82014-07-03 23:27:52 +000014819 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14820 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014821
14822 /* HP Chromebook 14 (Celeron 2955U) */
14823 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014824
14825 /* Dell Chromebook 11 */
14826 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014827
14828 /* Dell Chromebook 11 (2015 version) */
14829 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014830};
14831
14832static void intel_init_quirks(struct drm_device *dev)
14833{
14834 struct pci_dev *d = dev->pdev;
14835 int i;
14836
14837 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14838 struct intel_quirk *q = &intel_quirks[i];
14839
14840 if (d->device == q->device &&
14841 (d->subsystem_vendor == q->subsystem_vendor ||
14842 q->subsystem_vendor == PCI_ANY_ID) &&
14843 (d->subsystem_device == q->subsystem_device ||
14844 q->subsystem_device == PCI_ANY_ID))
14845 q->hook(dev);
14846 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014847 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14848 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14849 intel_dmi_quirks[i].hook(dev);
14850 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014851}
14852
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014853/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014854static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014855{
David Weinehall52a05c32016-08-22 13:32:44 +030014856 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014857 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014858 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014859
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014860 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014861 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014862 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014863 sr1 = inb(VGA_SR_DATA);
14864 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014865 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014866 udelay(300);
14867
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014868 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014869 POSTING_READ(vga_reg);
14870}
14871
Daniel Vetterf8175862012-04-10 15:50:11 +020014872void intel_modeset_init_hw(struct drm_device *dev)
14873{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014874 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014875
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014876 intel_update_cdclk(dev_priv);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014877 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014878
Ville Syrjälä46f16e62016-10-31 22:37:22 +020014879 intel_init_clock_gating(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020014880}
14881
Matt Roperd93c0372015-12-03 11:37:41 -080014882/*
14883 * Calculate what we think the watermarks should be for the state we've read
14884 * out of the hardware and then immediately program those watermarks so that
14885 * we ensure the hardware settings match our internal state.
14886 *
14887 * We can calculate what we think WM's should be by creating a duplicate of the
14888 * current state (which was constructed during hardware readout) and running it
14889 * through the atomic check code to calculate new watermark values in the
14890 * state object.
14891 */
14892static void sanitize_watermarks(struct drm_device *dev)
14893{
14894 struct drm_i915_private *dev_priv = to_i915(dev);
14895 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014896 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014897 struct drm_crtc *crtc;
14898 struct drm_crtc_state *cstate;
14899 struct drm_modeset_acquire_ctx ctx;
14900 int ret;
14901 int i;
14902
14903 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014904 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014905 return;
14906
14907 /*
14908 * We need to hold connection_mutex before calling duplicate_state so
14909 * that the connector loop is protected.
14910 */
14911 drm_modeset_acquire_init(&ctx, 0);
14912retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014913 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014914 if (ret == -EDEADLK) {
14915 drm_modeset_backoff(&ctx);
14916 goto retry;
14917 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014918 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014919 }
14920
14921 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14922 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014923 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014924
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014925 intel_state = to_intel_atomic_state(state);
14926
Matt Ropered4a6a72016-02-23 17:20:13 -080014927 /*
14928 * Hardware readout is the only time we don't want to calculate
14929 * intermediate watermarks (since we don't trust the current
14930 * watermarks).
14931 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014932 if (!HAS_GMCH_DISPLAY(dev_priv))
14933 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080014934
Matt Roperd93c0372015-12-03 11:37:41 -080014935 ret = intel_atomic_check(dev, state);
14936 if (ret) {
14937 /*
14938 * If we fail here, it means that the hardware appears to be
14939 * programmed in a way that shouldn't be possible, given our
14940 * understanding of watermark requirements. This might mean a
14941 * mistake in the hardware readout code or a mistake in the
14942 * watermark calculations for a given platform. Raise a WARN
14943 * so that this is noticeable.
14944 *
14945 * If this actually happens, we'll have to just leave the
14946 * BIOS-programmed watermarks untouched and hope for the best.
14947 */
14948 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014949 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014950 }
14951
14952 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010014953 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080014954 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14955
Matt Ropered4a6a72016-02-23 17:20:13 -080014956 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014957 dev_priv->display.optimize_watermarks(intel_state, cs);
Matt Roperd93c0372015-12-03 11:37:41 -080014958 }
14959
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014960put_state:
Chris Wilson08536952016-10-14 13:18:18 +010014961 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014962fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014963 drm_modeset_drop_locks(&ctx);
14964 drm_modeset_acquire_fini(&ctx);
14965}
14966
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014967int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080014968{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014969 struct drm_i915_private *dev_priv = to_i915(dev);
14970 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014971 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014972 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014973
14974 drm_mode_config_init(dev);
14975
14976 dev->mode_config.min_width = 0;
14977 dev->mode_config.min_height = 0;
14978
Dave Airlie019d96c2011-09-29 16:20:42 +010014979 dev->mode_config.preferred_depth = 24;
14980 dev->mode_config.prefer_shadow = 1;
14981
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014982 dev->mode_config.allow_fb_modifiers = true;
14983
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014984 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014985
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014986 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000014987 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014988
Jesse Barnesb690e962010-07-19 13:53:12 -070014989 intel_init_quirks(dev);
14990
Ville Syrjälä62d75df2016-10-31 22:37:25 +020014991 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014992
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014993 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014994 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070014995
Lukas Wunner69f92f62015-07-15 13:57:35 +020014996 /*
14997 * There may be no VBT; and if the BIOS enabled SSC we can
14998 * just keep using it to avoid unnecessary flicker. Whereas if the
14999 * BIOS isn't using it, don't assume it will work even if the VBT
15000 * indicates as much.
15001 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015002 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020015003 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15004 DREF_SSC1_ENABLE);
15005
15006 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15007 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15008 bios_lvds_use_ssc ? "en" : "dis",
15009 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15010 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15011 }
15012 }
15013
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015014 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015015 dev->mode_config.max_width = 2048;
15016 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015017 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015018 dev->mode_config.max_width = 4096;
15019 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015020 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015021 dev->mode_config.max_width = 8192;
15022 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015023 }
Damien Lespiau068be562014-03-28 14:17:49 +000015024
Jani Nikula2a307c22016-11-30 17:43:04 +020015025 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
15026 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015027 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015028 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015029 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15030 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15031 } else {
15032 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15033 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15034 }
15035
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015036 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015037
Zhao Yakui28c97732009-10-09 11:39:41 +080015038 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015039 INTEL_INFO(dev_priv)->num_pipes,
15040 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015041
Damien Lespiau055e3932014-08-18 13:49:10 +010015042 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015043 int ret;
15044
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015045 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015046 if (ret) {
15047 drm_mode_config_cleanup(dev);
15048 return ret;
15049 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015050 }
15051
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015052 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015053
Ville Syrjälä5be6e332017-02-20 16:04:43 +020015054 intel_update_czclk(dev_priv);
15055 intel_modeset_init_hw(dev);
15056
Ville Syrjäläb2045352016-05-13 23:41:27 +030015057 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020015058 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030015059
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015060 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015061 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015062 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000015063
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015064 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015065 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015066 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015067
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015068 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015069 struct intel_initial_plane_config plane_config = {};
15070
Jesse Barnes46f297f2014-03-07 08:57:48 -080015071 if (!crtc->active)
15072 continue;
15073
Jesse Barnes46f297f2014-03-07 08:57:48 -080015074 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015075 * Note that reserving the BIOS fb up front prevents us
15076 * from stuffing other stolen allocations like the ring
15077 * on top. This prevents some ugliness at boot time, and
15078 * can even allow for smooth boot transitions if the BIOS
15079 * fb is large enough for the active pipe configuration.
15080 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015081 dev_priv->display.get_initial_plane_config(crtc,
15082 &plane_config);
15083
15084 /*
15085 * If the fb is shared between multiple heads, we'll
15086 * just get the first one.
15087 */
15088 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015089 }
Matt Roperd93c0372015-12-03 11:37:41 -080015090
15091 /*
15092 * Make sure hardware watermarks really match the state we read out.
15093 * Note that we need to do this after reconstructing the BIOS fb's
15094 * since the watermark calculation done here will use pstate->fb.
15095 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020015096 if (!HAS_GMCH_DISPLAY(dev_priv))
15097 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015098
15099 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010015100}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015101
Daniel Vetter7fad7982012-07-04 17:51:47 +020015102static void intel_enable_pipe_a(struct drm_device *dev)
15103{
15104 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015105 struct drm_connector_list_iter conn_iter;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015106 struct drm_connector *crt = NULL;
15107 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015108 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015109
15110 /* We can't just switch on the pipe A, we need to set things up with a
15111 * proper mode and output configuration. As a gross hack, enable pipe A
15112 * by enabling the load detect pipe once. */
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015113 drm_connector_list_iter_begin(dev, &conn_iter);
15114 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015115 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15116 crt = &connector->base;
15117 break;
15118 }
15119 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015120 drm_connector_list_iter_end(&conn_iter);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015121
15122 if (!crt)
15123 return;
15124
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015125 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015126 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015127}
15128
Daniel Vetterfa555832012-10-10 23:14:00 +020015129static bool
15130intel_check_plane_mapping(struct intel_crtc *crtc)
15131{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015132 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030015133 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015134
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015135 if (INTEL_INFO(dev_priv)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015136 return true;
15137
Ville Syrjälä649636e2015-09-22 19:50:01 +030015138 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015139
15140 if ((val & DISPLAY_PLANE_ENABLE) &&
15141 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15142 return false;
15143
15144 return true;
15145}
15146
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015147static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15148{
15149 struct drm_device *dev = crtc->base.dev;
15150 struct intel_encoder *encoder;
15151
15152 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15153 return true;
15154
15155 return false;
15156}
15157
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015158static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
15159{
15160 struct drm_device *dev = encoder->base.dev;
15161 struct intel_connector *connector;
15162
15163 for_each_connector_on_encoder(dev, &encoder->base, connector)
15164 return connector;
15165
15166 return NULL;
15167}
15168
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015169static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
15170 enum transcoder pch_transcoder)
15171{
15172 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
15173 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
15174}
15175
Daniel Vetter24929352012-07-02 20:28:59 +020015176static void intel_sanitize_crtc(struct intel_crtc *crtc)
15177{
15178 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010015179 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020015180 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015181
Daniel Vetter24929352012-07-02 20:28:59 +020015182 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020015183 if (!transcoder_is_dsi(cpu_transcoder)) {
15184 i915_reg_t reg = PIPECONF(cpu_transcoder);
15185
15186 I915_WRITE(reg,
15187 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15188 }
Daniel Vetter24929352012-07-02 20:28:59 +020015189
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015190 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015191 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015192 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015193 struct intel_plane *plane;
15194
Daniel Vetter96256042015-02-13 21:03:42 +010015195 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015196
15197 /* Disable everything but the primary plane */
15198 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15199 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15200 continue;
15201
Ville Syrjälä72259532017-03-02 19:15:05 +020015202 trace_intel_disable_plane(&plane->base, crtc);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015203 plane->disable_plane(&plane->base, &crtc->base);
15204 }
Daniel Vetter96256042015-02-13 21:03:42 +010015205 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015206
Daniel Vetter24929352012-07-02 20:28:59 +020015207 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015208 * disable the crtc (and hence change the state) if it is wrong. Note
15209 * that gen4+ has a fixed plane -> pipe mapping. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015210 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015211 bool plane;
15212
Ville Syrjälä78108b72016-05-27 20:59:19 +030015213 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
15214 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015215
15216 /* Pipe has the wrong plane attached and the plane is active.
15217 * Temporarily change the plane mapping and disable everything
15218 * ... */
15219 plane = crtc->plane;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010015220 crtc->base.primary->state->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015221 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015222 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015223 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015224 }
Daniel Vetter24929352012-07-02 20:28:59 +020015225
Daniel Vetter7fad7982012-07-04 17:51:47 +020015226 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15227 crtc->pipe == PIPE_A && !crtc->active) {
15228 /* BIOS forgot to enable pipe A, this mostly happens after
15229 * resume. Force-enable the pipe to fix this, the update_dpms
15230 * call below we restore the pipe to the right state, but leave
15231 * the required bits on. */
15232 intel_enable_pipe_a(dev);
15233 }
15234
Daniel Vetter24929352012-07-02 20:28:59 +020015235 /* Adjust the state of the output pipe according to whether we
15236 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015237 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015238 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015239
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010015240 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015241 /*
15242 * We start out with underrun reporting disabled to avoid races.
15243 * For correct bookkeeping mark this on active crtcs.
15244 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015245 * Also on gmch platforms we dont have any hardware bits to
15246 * disable the underrun reporting. Which means we need to start
15247 * out with underrun reporting disabled also on inactive pipes,
15248 * since otherwise we'll complain about the garbage we read when
15249 * e.g. coming up after runtime pm.
15250 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015251 * No protection against concurrent access is required - at
15252 * worst a fifo underrun happens which also sets this to false.
15253 */
15254 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015255 /*
15256 * We track the PCH trancoder underrun reporting state
15257 * within the crtc. With crtc for pipe A housing the underrun
15258 * reporting state for PCH transcoder A, crtc for pipe B housing
15259 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
15260 * and marking underrun reporting as disabled for the non-existing
15261 * PCH transcoders B and C would prevent enabling the south
15262 * error interrupt (see cpt_can_enable_serr_int()).
15263 */
15264 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
15265 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010015266 }
Daniel Vetter24929352012-07-02 20:28:59 +020015267}
15268
15269static void intel_sanitize_encoder(struct intel_encoder *encoder)
15270{
15271 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020015272
15273 /* We need to check both for a crtc link (meaning that the
15274 * encoder is active and trying to read from a pipe) and the
15275 * pipe itself being active. */
15276 bool has_active_crtc = encoder->base.crtc &&
15277 to_intel_crtc(encoder->base.crtc)->active;
15278
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015279 connector = intel_encoder_find_connector(encoder);
15280 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015281 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15282 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015283 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015284
15285 /* Connector is active, but has no active pipe. This is
15286 * fallout from our resume register restoring. Disable
15287 * the encoder manually again. */
15288 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015289 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
15290
Daniel Vetter24929352012-07-02 20:28:59 +020015291 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15292 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015293 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015294 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015295 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015296 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020015297 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015298 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015299
15300 /* Inconsistent output/port/pipe state happens presumably due to
15301 * a bug in one of the get_hw_state functions. Or someplace else
15302 * in our code, like the register restore mess on resume. Clamp
15303 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015304
15305 connector->base.dpms = DRM_MODE_DPMS_OFF;
15306 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015307 }
15308 /* Enabled encoders without active connectors will be fixed in
15309 * the crtc fixup. */
15310}
15311
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015312void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015313{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015314 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015315
Imre Deak04098752014-02-18 00:02:16 +020015316 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15317 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015318 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020015319 }
15320}
15321
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015322void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020015323{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015324 /* This function can be called both from intel_modeset_setup_hw_state or
15325 * at a very early point in our resume sequence, where the power well
15326 * structures are not yet restored. Since this function is at a very
15327 * paranoid "someone might have enabled VGA while we were not looking"
15328 * level, just check if the power well is enabled instead of trying to
15329 * follow the "don't touch the power well if we don't need it" policy
15330 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015331 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015332 return;
15333
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015334 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020015335
15336 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015337}
15338
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015339static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015340{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015341 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015342
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015343 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015344}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015345
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015346/* FIXME read out full plane state for all planes */
15347static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015348{
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015349 struct intel_plane *primary = to_intel_plane(crtc->base.primary);
15350 bool visible;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015351
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015352 visible = crtc->active && primary_get_hw_state(primary);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015353
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015354 intel_set_plane_visible(to_intel_crtc_state(crtc->base.state),
15355 to_intel_plane_state(primary->base.state),
15356 visible);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015357}
15358
Daniel Vetter30e984d2013-06-05 13:34:17 +020015359static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015360{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015361 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015362 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015363 struct intel_crtc *crtc;
15364 struct intel_encoder *encoder;
15365 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015366 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020015367 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015368
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015369 dev_priv->active_crtcs = 0;
15370
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015371 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015372 struct intel_crtc_state *crtc_state =
15373 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020015374
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020015375 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015376 memset(crtc_state, 0, sizeof(*crtc_state));
15377 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015378
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015379 crtc_state->base.active = crtc_state->base.enable =
15380 dev_priv->display.get_pipe_config(crtc, crtc_state);
15381
15382 crtc->base.enabled = crtc_state->base.enable;
15383 crtc->active = crtc_state->base.active;
15384
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015385 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015386 dev_priv->active_crtcs |= 1 << crtc->pipe;
15387
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015388 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015389
Ville Syrjälä78108b72016-05-27 20:59:19 +030015390 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15391 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015392 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020015393 }
15394
Daniel Vetter53589012013-06-05 13:34:16 +020015395 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15396 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15397
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015398 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015399 &pll->state.hw_state);
15400 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015401 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015402 struct intel_crtc_state *crtc_state =
15403 to_intel_crtc_state(crtc->base.state);
15404
15405 if (crtc_state->base.active &&
15406 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015407 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015408 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015409 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015410
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015411 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015412 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015413 }
15414
Damien Lespiaub2784e12014-08-05 11:29:37 +010015415 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015416 pipe = 0;
15417
15418 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015419 struct intel_crtc_state *crtc_state;
15420
Ville Syrjälä98187832016-10-31 22:37:10 +020015421 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015422 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015423
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015424 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015425 crtc_state->output_types |= 1 << encoder->type;
15426 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015427 } else {
15428 encoder->base.crtc = NULL;
15429 }
15430
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015431 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015432 encoder->base.base.id, encoder->base.name,
15433 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015434 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015435 }
15436
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015437 drm_connector_list_iter_begin(dev, &conn_iter);
15438 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020015439 if (connector->get_hw_state(connector)) {
15440 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015441
15442 encoder = connector->encoder;
15443 connector->base.encoder = &encoder->base;
15444
15445 if (encoder->base.crtc &&
15446 encoder->base.crtc->state->active) {
15447 /*
15448 * This has to be done during hardware readout
15449 * because anything calling .crtc_disable may
15450 * rely on the connector_mask being accurate.
15451 */
15452 encoder->base.crtc->state->connector_mask |=
15453 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015454 encoder->base.crtc->state->encoder_mask |=
15455 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015456 }
15457
Daniel Vetter24929352012-07-02 20:28:59 +020015458 } else {
15459 connector->base.dpms = DRM_MODE_DPMS_OFF;
15460 connector->base.encoder = NULL;
15461 }
15462 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015463 connector->base.base.id, connector->base.name,
15464 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015465 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015466 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015467
15468 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015469 struct intel_crtc_state *crtc_state =
15470 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015471 int pixclk = 0;
15472
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015473 crtc->base.hwmode = crtc_state->base.adjusted_mode;
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015474
15475 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015476 if (crtc_state->base.active) {
15477 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
15478 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015479 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15480
15481 /*
15482 * The initial mode needs to be set in order to keep
15483 * the atomic core happy. It wants a valid mode if the
15484 * crtc's enabled, so we do the above call.
15485 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015486 * But we don't set all the derived state fully, hence
15487 * set a flag to indicate that a full recalculation is
15488 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015489 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015490 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015491
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015492 intel_crtc_compute_pixel_rate(crtc_state);
15493
15494 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv) ||
15495 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15496 pixclk = crtc_state->pixel_rate;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015497 else
15498 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15499
15500 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015501 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015502 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15503
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015504 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15505 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015506 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015507
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015508 dev_priv->min_pixclk[crtc->pipe] = pixclk;
15509
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015510 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015511 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015512}
15513
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015514static void
15515get_encoder_power_domains(struct drm_i915_private *dev_priv)
15516{
15517 struct intel_encoder *encoder;
15518
15519 for_each_intel_encoder(&dev_priv->drm, encoder) {
15520 u64 get_domains;
15521 enum intel_display_power_domain domain;
15522
15523 if (!encoder->get_power_domains)
15524 continue;
15525
15526 get_domains = encoder->get_power_domains(encoder);
15527 for_each_power_domain(domain, get_domains)
15528 intel_display_power_get(dev_priv, domain);
15529 }
15530}
15531
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015532/* Scan out the current hw modeset state,
15533 * and sanitizes it to the current state
15534 */
15535static void
15536intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015537{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015538 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015539 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015540 struct intel_crtc *crtc;
15541 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015542 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015543
15544 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015545
15546 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015547 get_encoder_power_domains(dev_priv);
15548
Damien Lespiaub2784e12014-08-05 11:29:37 +010015549 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015550 intel_sanitize_encoder(encoder);
15551 }
15552
Damien Lespiau055e3932014-08-18 13:49:10 +010015553 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015554 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015555
Daniel Vetter24929352012-07-02 20:28:59 +020015556 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015557 intel_dump_pipe_config(crtc, crtc->config,
15558 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015559 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015560
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015561 intel_modeset_update_connector_atomic_state(dev);
15562
Daniel Vetter35c95372013-07-17 06:55:04 +020015563 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15564 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15565
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015566 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015567 continue;
15568
15569 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15570
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015571 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015572 pll->on = false;
15573 }
15574
Ville Syrjälä602ae832017-03-02 19:15:02 +020015575 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015576 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015577 vlv_wm_sanitize(dev_priv);
15578 } else if (IS_GEN9(dev_priv)) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015579 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015580 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015581 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015582 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015583
15584 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015585 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015586
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015587 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015588 if (WARN_ON(put_domains))
15589 modeset_put_power_domains(dev_priv, put_domains);
15590 }
15591 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015592
Imre Deak8d8c3862017-02-17 17:39:46 +020015593 intel_power_domains_verify_state(dev_priv);
15594
Paulo Zanoni010cf732016-01-19 11:35:48 -020015595 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015596}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015597
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015598void intel_display_resume(struct drm_device *dev)
15599{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015600 struct drm_i915_private *dev_priv = to_i915(dev);
15601 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15602 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015603 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015604
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015605 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015606 if (state)
15607 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015608
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015609 /*
15610 * This is a cludge because with real atomic modeset mode_config.mutex
15611 * won't be taken. Unfortunately some probed state like
15612 * audio_codec_enable is still protected by mode_config.mutex, so lock
15613 * it here for now.
15614 */
15615 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015616 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015617
Maarten Lankhorst73974892016-08-05 23:28:27 +030015618 while (1) {
15619 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15620 if (ret != -EDEADLK)
15621 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015622
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015623 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015624 }
15625
Maarten Lankhorst73974892016-08-05 23:28:27 +030015626 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010015627 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030015628
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015629 drm_modeset_drop_locks(&ctx);
15630 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015631 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015632
Chris Wilson08536952016-10-14 13:18:18 +010015633 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015634 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015635 if (state)
15636 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015637}
15638
15639void intel_modeset_gem_init(struct drm_device *dev)
15640{
Chris Wilsondc979972016-05-10 14:10:04 +010015641 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015642
Chris Wilsondc979972016-05-10 14:10:04 +010015643 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015644
Chris Wilson1ee8da62016-05-12 12:43:23 +010015645 intel_setup_overlay(dev_priv);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015646}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015647
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015648int intel_connector_register(struct drm_connector *connector)
15649{
15650 struct intel_connector *intel_connector = to_intel_connector(connector);
15651 int ret;
15652
15653 ret = intel_backlight_device_register(intel_connector);
15654 if (ret)
15655 goto err;
15656
15657 return 0;
15658
15659err:
15660 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015661}
15662
Chris Wilsonc191eca2016-06-17 11:40:33 +010015663void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020015664{
Chris Wilsone63d87c2016-06-17 11:40:34 +010015665 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015666
Chris Wilsone63d87c2016-06-17 11:40:34 +010015667 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015668 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015669}
15670
Jesse Barnes79e53942008-11-07 14:24:08 -080015671void intel_modeset_cleanup(struct drm_device *dev)
15672{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015673 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015674
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015675 flush_work(&dev_priv->atomic_helper.free_work);
15676 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15677
Chris Wilsondc979972016-05-10 14:10:04 +010015678 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015679
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015680 /*
15681 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015682 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015683 * experience fancy races otherwise.
15684 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015685 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015686
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015687 /*
15688 * Due to the hpd irq storm handling the hotplug work can re-arm the
15689 * poll handlers. Hence disable polling after hpd handling is shut down.
15690 */
Keith Packardf87ea762010-10-03 19:36:26 -070015691 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015692
Jesse Barnes723bfd72010-10-07 16:01:13 -070015693 intel_unregister_dsm_handler();
15694
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015695 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015696
Chris Wilson1630fe72011-07-08 12:22:42 +010015697 /* flush any delayed tasks or pending work */
15698 flush_scheduled_work();
15699
Jesse Barnes79e53942008-11-07 14:24:08 -080015700 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015701
Chris Wilson1ee8da62016-05-12 12:43:23 +010015702 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015703
Chris Wilsondc979972016-05-10 14:10:04 +010015704 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015705
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015706 intel_teardown_gmbus(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015707}
15708
Chris Wilsondf0e9242010-09-09 16:20:55 +010015709void intel_connector_attach_encoder(struct intel_connector *connector,
15710 struct intel_encoder *encoder)
15711{
15712 connector->encoder = encoder;
15713 drm_mode_connector_attach_encoder(&connector->base,
15714 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015715}
Dave Airlie28d52042009-09-21 14:33:58 +100015716
15717/*
15718 * set vga decode state - true == enable VGA decode
15719 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015720int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015721{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015722 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015723 u16 gmch_ctrl;
15724
Chris Wilson75fa0412014-02-07 18:37:02 -020015725 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15726 DRM_ERROR("failed to read control word\n");
15727 return -EIO;
15728 }
15729
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015730 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15731 return 0;
15732
Dave Airlie28d52042009-09-21 14:33:58 +100015733 if (state)
15734 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15735 else
15736 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015737
15738 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15739 DRM_ERROR("failed to write control word\n");
15740 return -EIO;
15741 }
15742
Dave Airlie28d52042009-09-21 14:33:58 +100015743 return 0;
15744}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015745
Chris Wilson98a2f412016-10-12 10:05:18 +010015746#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15747
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015748struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015749
15750 u32 power_well_driver;
15751
Chris Wilson63b66e52013-08-08 15:12:06 +020015752 int num_transcoders;
15753
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015754 struct intel_cursor_error_state {
15755 u32 control;
15756 u32 position;
15757 u32 base;
15758 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015759 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015760
15761 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015762 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015763 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015764 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015765 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015766
15767 struct intel_plane_error_state {
15768 u32 control;
15769 u32 stride;
15770 u32 size;
15771 u32 pos;
15772 u32 addr;
15773 u32 surface;
15774 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015775 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015776
15777 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015778 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015779 enum transcoder cpu_transcoder;
15780
15781 u32 conf;
15782
15783 u32 htotal;
15784 u32 hblank;
15785 u32 hsync;
15786 u32 vtotal;
15787 u32 vblank;
15788 u32 vsync;
15789 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015790};
15791
15792struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015793intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015794{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015795 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015796 int transcoders[] = {
15797 TRANSCODER_A,
15798 TRANSCODER_B,
15799 TRANSCODER_C,
15800 TRANSCODER_EDP,
15801 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015802 int i;
15803
Chris Wilsonc0336662016-05-06 15:40:21 +010015804 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015805 return NULL;
15806
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015807 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015808 if (error == NULL)
15809 return NULL;
15810
Chris Wilsonc0336662016-05-06 15:40:21 +010015811 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015812 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15813
Damien Lespiau055e3932014-08-18 13:49:10 +010015814 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015815 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015816 __intel_display_power_is_enabled(dev_priv,
15817 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015818 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015819 continue;
15820
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015821 error->cursor[i].control = I915_READ(CURCNTR(i));
15822 error->cursor[i].position = I915_READ(CURPOS(i));
15823 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015824
15825 error->plane[i].control = I915_READ(DSPCNTR(i));
15826 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015827 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015828 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015829 error->plane[i].pos = I915_READ(DSPPOS(i));
15830 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015831 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015832 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015833 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015834 error->plane[i].surface = I915_READ(DSPSURF(i));
15835 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15836 }
15837
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015838 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015839
Chris Wilsonc0336662016-05-06 15:40:21 +010015840 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e2014-04-18 15:55:04 +030015841 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015842 }
15843
Jani Nikula4d1de972016-03-18 17:05:42 +020015844 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015845 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015846 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015847 error->num_transcoders++; /* Account for eDP. */
15848
15849 for (i = 0; i < error->num_transcoders; i++) {
15850 enum transcoder cpu_transcoder = transcoders[i];
15851
Imre Deakddf9c532013-11-27 22:02:02 +020015852 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015853 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015854 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015855 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015856 continue;
15857
Chris Wilson63b66e52013-08-08 15:12:06 +020015858 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15859
15860 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15861 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15862 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15863 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15864 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15865 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15866 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015867 }
15868
15869 return error;
15870}
15871
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015872#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15873
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015874void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015875intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015876 struct intel_display_error_state *error)
15877{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000015878 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015879 int i;
15880
Chris Wilson63b66e52013-08-08 15:12:06 +020015881 if (!error)
15882 return;
15883
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015884 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010015885 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015886 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015887 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015888 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015889 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015890 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015891 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015892 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015893 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015894
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015895 err_printf(m, "Plane [%d]:\n", i);
15896 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15897 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015898 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015899 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15900 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015901 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010015902 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015903 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015904 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015905 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15906 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015907 }
15908
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015909 err_printf(m, "Cursor [%d]:\n", i);
15910 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15911 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15912 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015913 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015914
15915 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015916 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015917 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015918 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015919 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015920 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15921 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15922 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15923 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15924 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15925 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15926 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15927 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015928}
Chris Wilson98a2f412016-10-12 10:05:18 +010015929
15930#endif